1 //=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 ///
10 /// \file
11 /// \brief This file implements the WebAssemblyTargetLowering class.
12 ///
13 //===----------------------------------------------------------------------===//
14 
15 #include "WebAssemblyISelLowering.h"
16 #include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17 #include "WebAssemblyMachineFunctionInfo.h"
18 #include "WebAssemblySubtarget.h"
19 #include "WebAssemblyTargetMachine.h"
20 #include "llvm/CodeGen/Analysis.h"
21 #include "llvm/CodeGen/CallingConvLower.h"
22 #include "llvm/CodeGen/MachineJumpTableInfo.h"
23 #include "llvm/CodeGen/MachineRegisterInfo.h"
24 #include "llvm/CodeGen/SelectionDAG.h"
25 #include "llvm/IR/DiagnosticInfo.h"
26 #include "llvm/IR/DiagnosticPrinter.h"
27 #include "llvm/IR/Function.h"
28 #include "llvm/IR/Intrinsics.h"
29 #include "llvm/Support/Debug.h"
30 #include "llvm/Support/ErrorHandling.h"
31 #include "llvm/Support/raw_ostream.h"
32 #include "llvm/Target/TargetOptions.h"
33 using namespace llvm;
34 
35 #define DEBUG_TYPE "wasm-lower"
36 
37 WebAssemblyTargetLowering::WebAssemblyTargetLowering(
38     const TargetMachine &TM, const WebAssemblySubtarget &STI)
39     : TargetLowering(TM), Subtarget(&STI) {
40   auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
41 
42   // Booleans always contain 0 or 1.
43   setBooleanContents(ZeroOrOneBooleanContent);
44   // WebAssembly does not produce floating-point exceptions on normal floating
45   // point operations.
46   setHasFloatingPointExceptions(false);
47   // We don't know the microarchitecture here, so just reduce register pressure.
48   setSchedulingPreference(Sched::RegPressure);
49   // Tell ISel that we have a stack pointer.
50   setStackPointerRegisterToSaveRestore(
51       Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
52   // Set up the register classes.
53   addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
54   addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
55   addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
56   addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
57   if (Subtarget->hasSIMD128()) {
58     addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
59     addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
60     addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
61     addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
62   }
63   // Compute derived properties from the register classes.
64   computeRegisterProperties(Subtarget->getRegisterInfo());
65 
66   setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
67   setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
68   setOperationAction(ISD::JumpTable, MVTPtr, Custom);
69   setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
70   setOperationAction(ISD::BRIND, MVT::Other, Custom);
71 
72   // Take the default expansion for va_arg, va_copy, and va_end. There is no
73   // default action for va_start, so we do that custom.
74   setOperationAction(ISD::VASTART, MVT::Other, Custom);
75   setOperationAction(ISD::VAARG, MVT::Other, Expand);
76   setOperationAction(ISD::VACOPY, MVT::Other, Expand);
77   setOperationAction(ISD::VAEND, MVT::Other, Expand);
78 
79   for (auto T : {MVT::f32, MVT::f64}) {
80     // Don't expand the floating-point types to constant pools.
81     setOperationAction(ISD::ConstantFP, T, Legal);
82     // Expand floating-point comparisons.
83     for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
84                     ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
85       setCondCodeAction(CC, T, Expand);
86     // Expand floating-point library function operators.
87     for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOWI, ISD::FPOW,
88                     ISD::FREM, ISD::FMA})
89       setOperationAction(Op, T, Expand);
90     // Note supported floating-point library function operators that otherwise
91     // default to expand.
92     for (auto Op :
93          {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
94       setOperationAction(Op, T, Legal);
95     // Support minnan and maxnan, which otherwise default to expand.
96     setOperationAction(ISD::FMINNAN, T, Legal);
97     setOperationAction(ISD::FMAXNAN, T, Legal);
98     // WebAssembly currently has no builtin f16 support.
99     setOperationAction(ISD::FP16_TO_FP, T, Expand);
100     setOperationAction(ISD::FP_TO_FP16, T, Expand);
101     setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
102     setTruncStoreAction(T, MVT::f16, Expand);
103   }
104 
105   for (auto T : {MVT::i32, MVT::i64}) {
106     // Expand unavailable integer operations.
107     for (auto Op :
108          {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
109           ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
110           ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
111           ISD::SUBE}) {
112       setOperationAction(Op, T, Expand);
113     }
114   }
115 
116   // As a special case, these operators use the type to mean the type to
117   // sign-extend from.
118   for (auto T : {MVT::i1, MVT::i8, MVT::i16, MVT::i32})
119     setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
120 
121   // Dynamic stack allocation: use the default expansion.
122   setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
123   setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
124   setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
125 
126   setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
127   setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
128 
129   // Expand these forms; we pattern-match the forms that we can handle in isel.
130   for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
131     for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
132       setOperationAction(Op, T, Expand);
133 
134   // We have custom switch handling.
135   setOperationAction(ISD::BR_JT, MVT::Other, Custom);
136 
137   // WebAssembly doesn't have:
138   //  - Floating-point extending loads.
139   //  - Floating-point truncating stores.
140   //  - i1 extending loads.
141   setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
142   setTruncStoreAction(MVT::f64, MVT::f32, Expand);
143   for (auto T : MVT::integer_valuetypes())
144     for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
145       setLoadExtAction(Ext, T, MVT::i1, Promote);
146 
147   // Trap lowers to wasm unreachable
148   setOperationAction(ISD::TRAP, MVT::Other, Legal);
149 }
150 
151 FastISel *WebAssemblyTargetLowering::createFastISel(
152     FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
153   return WebAssembly::createFastISel(FuncInfo, LibInfo);
154 }
155 
156 bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
157     const GlobalAddressSDNode * /*GA*/) const {
158   // All offsets can be folded.
159   return true;
160 }
161 
162 MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
163                                                       EVT VT) const {
164   unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
165   if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
166 
167   if (BitWidth > 64) {
168     // The shift will be lowered to a libcall, and compiler-rt libcalls expect
169     // the count to be an i32.
170     BitWidth = 32;
171     assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
172            "32-bit shift counts ought to be enough for anyone");
173   }
174 
175   MVT Result = MVT::getIntegerVT(BitWidth);
176   assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
177          "Unable to represent scalar shift amount type");
178   return Result;
179 }
180 
181 const char *WebAssemblyTargetLowering::getTargetNodeName(
182     unsigned Opcode) const {
183   switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
184     case WebAssemblyISD::FIRST_NUMBER:
185       break;
186 #define HANDLE_NODETYPE(NODE) \
187   case WebAssemblyISD::NODE:  \
188     return "WebAssemblyISD::" #NODE;
189 #include "WebAssemblyISD.def"
190 #undef HANDLE_NODETYPE
191   }
192   return nullptr;
193 }
194 
195 std::pair<unsigned, const TargetRegisterClass *>
196 WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
197     const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
198   // First, see if this is a constraint that directly corresponds to a
199   // WebAssembly register class.
200   if (Constraint.size() == 1) {
201     switch (Constraint[0]) {
202       case 'r':
203         assert(VT != MVT::iPTR && "Pointer MVT not expected here");
204         if (Subtarget->hasSIMD128() && VT.isVector()) {
205           if (VT.getSizeInBits() == 128)
206             return std::make_pair(0U, &WebAssembly::V128RegClass);
207         }
208         if (VT.isInteger() && !VT.isVector()) {
209           if (VT.getSizeInBits() <= 32)
210             return std::make_pair(0U, &WebAssembly::I32RegClass);
211           if (VT.getSizeInBits() <= 64)
212             return std::make_pair(0U, &WebAssembly::I64RegClass);
213         }
214         break;
215       default:
216         break;
217     }
218   }
219 
220   return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
221 }
222 
223 bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
224   // Assume ctz is a relatively cheap operation.
225   return true;
226 }
227 
228 bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
229   // Assume clz is a relatively cheap operation.
230   return true;
231 }
232 
233 bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
234                                                       const AddrMode &AM,
235                                                       Type *Ty,
236                                                       unsigned AS) const {
237   // WebAssembly offsets are added as unsigned without wrapping. The
238   // isLegalAddressingMode gives us no way to determine if wrapping could be
239   // happening, so we approximate this by accepting only non-negative offsets.
240   if (AM.BaseOffs < 0) return false;
241 
242   // WebAssembly has no scale register operands.
243   if (AM.Scale != 0) return false;
244 
245   // Everything else is legal.
246   return true;
247 }
248 
249 bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
250     EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
251   // WebAssembly supports unaligned accesses, though it should be declared
252   // with the p2align attribute on loads and stores which do so, and there
253   // may be a performance impact. We tell LLVM they're "fast" because
254   // for the kinds of things that LLVM uses this for (merging adjacent stores
255   // of constants, etc.), WebAssembly implementations will either want the
256   // unaligned access or they'll split anyway.
257   if (Fast) *Fast = true;
258   return true;
259 }
260 
261 bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT, AttributeSet Attr) const {
262   // The current thinking is that wasm engines will perform this optimization,
263   // so we can save on code size.
264   return true;
265 }
266 
267 //===----------------------------------------------------------------------===//
268 // WebAssembly Lowering private implementation.
269 //===----------------------------------------------------------------------===//
270 
271 //===----------------------------------------------------------------------===//
272 // Lowering Code
273 //===----------------------------------------------------------------------===//
274 
275 static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
276   MachineFunction &MF = DAG.getMachineFunction();
277   DAG.getContext()->diagnose(
278       DiagnosticInfoUnsupported(*MF.getFunction(), msg, DL.getDebugLoc()));
279 }
280 
281 // Test whether the given calling convention is supported.
282 static bool CallingConvSupported(CallingConv::ID CallConv) {
283   // We currently support the language-independent target-independent
284   // conventions. We don't yet have a way to annotate calls with properties like
285   // "cold", and we don't have any call-clobbered registers, so these are mostly
286   // all handled the same.
287   return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
288          CallConv == CallingConv::Cold ||
289          CallConv == CallingConv::PreserveMost ||
290          CallConv == CallingConv::PreserveAll ||
291          CallConv == CallingConv::CXX_FAST_TLS;
292 }
293 
294 SDValue WebAssemblyTargetLowering::LowerCall(
295     CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
296   SelectionDAG &DAG = CLI.DAG;
297   SDLoc DL = CLI.DL;
298   SDValue Chain = CLI.Chain;
299   SDValue Callee = CLI.Callee;
300   MachineFunction &MF = DAG.getMachineFunction();
301   auto Layout = MF.getDataLayout();
302 
303   CallingConv::ID CallConv = CLI.CallConv;
304   if (!CallingConvSupported(CallConv))
305     fail(DL, DAG,
306          "WebAssembly doesn't support language-specific or target-specific "
307          "calling conventions yet");
308   if (CLI.IsPatchPoint)
309     fail(DL, DAG, "WebAssembly doesn't support patch point yet");
310 
311   // WebAssembly doesn't currently support explicit tail calls. If they are
312   // required, fail. Otherwise, just disable them.
313   if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
314        MF.getTarget().Options.GuaranteedTailCallOpt) ||
315       (CLI.CS && CLI.CS->isMustTailCall()))
316     fail(DL, DAG, "WebAssembly doesn't support tail call yet");
317   CLI.IsTailCall = false;
318 
319   SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
320   if (Ins.size() > 1)
321     fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
322 
323   SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
324   SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
325   for (unsigned i = 0; i < Outs.size(); ++i) {
326     const ISD::OutputArg &Out = Outs[i];
327     SDValue &OutVal = OutVals[i];
328     if (Out.Flags.isNest())
329       fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
330     if (Out.Flags.isInAlloca())
331       fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
332     if (Out.Flags.isInConsecutiveRegs())
333       fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
334     if (Out.Flags.isInConsecutiveRegsLast())
335       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
336     if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
337       auto &MFI = MF.getFrameInfo();
338       int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
339                                      Out.Flags.getByValAlign(),
340                                      /*isSS=*/false);
341       SDValue SizeNode =
342           DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
343       SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
344       Chain = DAG.getMemcpy(
345           Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
346           /*isVolatile*/ false, /*AlwaysInline=*/false,
347           /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
348       OutVal = FINode;
349     }
350   }
351 
352   bool IsVarArg = CLI.IsVarArg;
353   unsigned NumFixedArgs = CLI.NumFixedArgs;
354 
355   auto PtrVT = getPointerTy(Layout);
356 
357   // Analyze operands of the call, assigning locations to each operand.
358   SmallVector<CCValAssign, 16> ArgLocs;
359   CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
360 
361   if (IsVarArg) {
362     // Outgoing non-fixed arguments are placed in a buffer. First
363     // compute their offsets and the total amount of buffer space needed.
364     for (SDValue Arg :
365          make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
366       EVT VT = Arg.getValueType();
367       assert(VT != MVT::iPTR && "Legalized args should be concrete");
368       Type *Ty = VT.getTypeForEVT(*DAG.getContext());
369       unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
370                                              Layout.getABITypeAlignment(Ty));
371       CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
372                                         Offset, VT.getSimpleVT(),
373                                         CCValAssign::Full));
374     }
375   }
376 
377   unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
378 
379   SDValue FINode;
380   if (IsVarArg && NumBytes) {
381     // For non-fixed arguments, next emit stores to store the argument values
382     // to the stack buffer at the offsets computed above.
383     int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
384                                                  Layout.getStackAlignment(),
385                                                  /*isSS=*/false);
386     unsigned ValNo = 0;
387     SmallVector<SDValue, 8> Chains;
388     for (SDValue Arg :
389          make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
390       assert(ArgLocs[ValNo].getValNo() == ValNo &&
391              "ArgLocs should remain in order and only hold varargs args");
392       unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
393       FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
394       SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
395                                 DAG.getConstant(Offset, DL, PtrVT));
396       Chains.push_back(DAG.getStore(
397           Chain, DL, Arg, Add,
398           MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
399     }
400     if (!Chains.empty())
401       Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
402   } else if (IsVarArg) {
403     FINode = DAG.getIntPtrConstant(0, DL);
404   }
405 
406   // Compute the operands for the CALLn node.
407   SmallVector<SDValue, 16> Ops;
408   Ops.push_back(Chain);
409   Ops.push_back(Callee);
410 
411   // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
412   // isn't reliable.
413   Ops.append(OutVals.begin(),
414              IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
415   // Add a pointer to the vararg buffer.
416   if (IsVarArg) Ops.push_back(FINode);
417 
418   SmallVector<EVT, 8> InTys;
419   for (const auto &In : Ins) {
420     assert(!In.Flags.isByVal() && "byval is not valid for return values");
421     assert(!In.Flags.isNest() && "nest is not valid for return values");
422     if (In.Flags.isInAlloca())
423       fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
424     if (In.Flags.isInConsecutiveRegs())
425       fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
426     if (In.Flags.isInConsecutiveRegsLast())
427       fail(DL, DAG,
428            "WebAssembly hasn't implemented cons regs last return values");
429     // Ignore In.getOrigAlign() because all our arguments are passed in
430     // registers.
431     InTys.push_back(In.VT);
432   }
433   InTys.push_back(MVT::Other);
434   SDVTList InTyList = DAG.getVTList(InTys);
435   SDValue Res =
436       DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
437                   DL, InTyList, Ops);
438   if (Ins.empty()) {
439     Chain = Res;
440   } else {
441     InVals.push_back(Res);
442     Chain = Res.getValue(1);
443   }
444 
445   return Chain;
446 }
447 
448 bool WebAssemblyTargetLowering::CanLowerReturn(
449     CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
450     const SmallVectorImpl<ISD::OutputArg> &Outs,
451     LLVMContext & /*Context*/) const {
452   // WebAssembly can't currently handle returning tuples.
453   return Outs.size() <= 1;
454 }
455 
456 SDValue WebAssemblyTargetLowering::LowerReturn(
457     SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
458     const SmallVectorImpl<ISD::OutputArg> &Outs,
459     const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
460     SelectionDAG &DAG) const {
461   assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
462   if (!CallingConvSupported(CallConv))
463     fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
464 
465   SmallVector<SDValue, 4> RetOps(1, Chain);
466   RetOps.append(OutVals.begin(), OutVals.end());
467   Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
468 
469   // Record the number and types of the return values.
470   for (const ISD::OutputArg &Out : Outs) {
471     assert(!Out.Flags.isByVal() && "byval is not valid for return values");
472     assert(!Out.Flags.isNest() && "nest is not valid for return values");
473     assert(Out.IsFixed && "non-fixed return value is not valid");
474     if (Out.Flags.isInAlloca())
475       fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
476     if (Out.Flags.isInConsecutiveRegs())
477       fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
478     if (Out.Flags.isInConsecutiveRegsLast())
479       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
480   }
481 
482   return Chain;
483 }
484 
485 SDValue WebAssemblyTargetLowering::LowerFormalArguments(
486     SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
487     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
488     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
489   if (!CallingConvSupported(CallConv))
490     fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
491 
492   MachineFunction &MF = DAG.getMachineFunction();
493   auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
494 
495   // Set up the incoming ARGUMENTS value, which serves to represent the liveness
496   // of the incoming values before they're represented by virtual registers.
497   MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
498 
499   for (const ISD::InputArg &In : Ins) {
500     if (In.Flags.isInAlloca())
501       fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
502     if (In.Flags.isNest())
503       fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
504     if (In.Flags.isInConsecutiveRegs())
505       fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
506     if (In.Flags.isInConsecutiveRegsLast())
507       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
508     // Ignore In.getOrigAlign() because all our arguments are passed in
509     // registers.
510     InVals.push_back(
511         In.Used
512             ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
513                           DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
514             : DAG.getUNDEF(In.VT));
515 
516     // Record the number and types of arguments.
517     MFI->addParam(In.VT);
518   }
519 
520   // Varargs are copied into a buffer allocated by the caller, and a pointer to
521   // the buffer is passed as an argument.
522   if (IsVarArg) {
523     MVT PtrVT = getPointerTy(MF.getDataLayout());
524     unsigned VarargVreg =
525         MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
526     MFI->setVarargBufferVreg(VarargVreg);
527     Chain = DAG.getCopyToReg(
528         Chain, DL, VarargVreg,
529         DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
530                     DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
531     MFI->addParam(PtrVT);
532   }
533 
534   // Record the number and types of results.
535   SmallVector<MVT, 4> Params;
536   SmallVector<MVT, 4> Results;
537   ComputeSignatureVTs(*MF.getFunction(), DAG.getTarget(), Params, Results);
538   for (MVT VT : Results)
539     MFI->addResult(VT);
540 
541   return Chain;
542 }
543 
544 //===----------------------------------------------------------------------===//
545 //  Custom lowering hooks.
546 //===----------------------------------------------------------------------===//
547 
548 SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
549                                                   SelectionDAG &DAG) const {
550   SDLoc DL(Op);
551   switch (Op.getOpcode()) {
552     default:
553       llvm_unreachable("unimplemented operation lowering");
554       return SDValue();
555     case ISD::FrameIndex:
556       return LowerFrameIndex(Op, DAG);
557     case ISD::GlobalAddress:
558       return LowerGlobalAddress(Op, DAG);
559     case ISD::ExternalSymbol:
560       return LowerExternalSymbol(Op, DAG);
561     case ISD::JumpTable:
562       return LowerJumpTable(Op, DAG);
563     case ISD::BR_JT:
564       return LowerBR_JT(Op, DAG);
565     case ISD::VASTART:
566       return LowerVASTART(Op, DAG);
567     case ISD::BlockAddress:
568     case ISD::BRIND:
569       fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
570       return SDValue();
571     case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
572       fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
573       return SDValue();
574     case ISD::FRAMEADDR:
575       return LowerFRAMEADDR(Op, DAG);
576     case ISD::CopyToReg:
577       return LowerCopyToReg(Op, DAG);
578   }
579 }
580 
581 SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
582                                                   SelectionDAG &DAG) const {
583   SDValue Src = Op.getOperand(2);
584   if (isa<FrameIndexSDNode>(Src.getNode())) {
585     // CopyToReg nodes don't support FrameIndex operands. Other targets select
586     // the FI to some LEA-like instruction, but since we don't have that, we
587     // need to insert some kind of instruction that can take an FI operand and
588     // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
589     // copy_local between Op and its FI operand.
590     SDValue Chain = Op.getOperand(0);
591     SDLoc DL(Op);
592     unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
593     EVT VT = Src.getValueType();
594     SDValue Copy(
595         DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
596                                           : WebAssembly::COPY_I64,
597                            DL, VT, Src),
598         0);
599     return Op.getNode()->getNumValues() == 1
600                ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
601                : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
602                                                             ? Op.getOperand(3)
603                                                             : SDValue());
604   }
605   return SDValue();
606 }
607 
608 SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
609                                                    SelectionDAG &DAG) const {
610   int FI = cast<FrameIndexSDNode>(Op)->getIndex();
611   return DAG.getTargetFrameIndex(FI, Op.getValueType());
612 }
613 
614 SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
615                                                   SelectionDAG &DAG) const {
616   // Non-zero depths are not supported by WebAssembly currently. Use the
617   // legalizer's default expansion, which is to return 0 (what this function is
618   // documented to do).
619   if (Op.getConstantOperandVal(0) > 0)
620     return SDValue();
621 
622   DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
623   EVT VT = Op.getValueType();
624   unsigned FP =
625       Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
626   return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
627 }
628 
629 SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
630                                                       SelectionDAG &DAG) const {
631   SDLoc DL(Op);
632   const auto *GA = cast<GlobalAddressSDNode>(Op);
633   EVT VT = Op.getValueType();
634   assert(GA->getTargetFlags() == 0 &&
635          "Unexpected target flags on generic GlobalAddressSDNode");
636   if (GA->getAddressSpace() != 0)
637     fail(DL, DAG, "WebAssembly only expects the 0 address space");
638   return DAG.getNode(
639       WebAssemblyISD::Wrapper, DL, VT,
640       DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
641 }
642 
643 SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
644     SDValue Op, SelectionDAG &DAG) const {
645   SDLoc DL(Op);
646   const auto *ES = cast<ExternalSymbolSDNode>(Op);
647   EVT VT = Op.getValueType();
648   assert(ES->getTargetFlags() == 0 &&
649          "Unexpected target flags on generic ExternalSymbolSDNode");
650   // Set the TargetFlags to 0x1 which indicates that this is a "function"
651   // symbol rather than a data symbol. We do this unconditionally even though
652   // we don't know anything about the symbol other than its name, because all
653   // external symbols used in target-independent SelectionDAG code are for
654   // functions.
655   return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
656                      DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
657                                                  /*TargetFlags=*/0x1));
658 }
659 
660 SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
661                                                   SelectionDAG &DAG) const {
662   // There's no need for a Wrapper node because we always incorporate a jump
663   // table operand into a BR_TABLE instruction, rather than ever
664   // materializing it in a register.
665   const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
666   return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
667                                 JT->getTargetFlags());
668 }
669 
670 SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
671                                               SelectionDAG &DAG) const {
672   SDLoc DL(Op);
673   SDValue Chain = Op.getOperand(0);
674   const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
675   SDValue Index = Op.getOperand(2);
676   assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
677 
678   SmallVector<SDValue, 8> Ops;
679   Ops.push_back(Chain);
680   Ops.push_back(Index);
681 
682   MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
683   const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
684 
685   // Add an operand for each case.
686   for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
687 
688   // TODO: For now, we just pick something arbitrary for a default case for now.
689   // We really want to sniff out the guard and put in the real default case (and
690   // delete the guard).
691   Ops.push_back(DAG.getBasicBlock(MBBs[0]));
692 
693   return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
694 }
695 
696 SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
697                                                 SelectionDAG &DAG) const {
698   SDLoc DL(Op);
699   EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
700 
701   auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
702   const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
703 
704   SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
705                                     MFI->getVarargBufferVreg(), PtrVT);
706   return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
707                       MachinePointerInfo(SV), 0);
708 }
709 
710 //===----------------------------------------------------------------------===//
711 //                          WebAssembly Optimization Hooks
712 //===----------------------------------------------------------------------===//
713