1 //=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 /// 10 /// \file 11 /// This file implements the WebAssemblyTargetLowering class. 12 /// 13 //===----------------------------------------------------------------------===// 14 15 #include "WebAssemblyISelLowering.h" 16 #include "MCTargetDesc/WebAssemblyMCTargetDesc.h" 17 #include "WebAssemblyMachineFunctionInfo.h" 18 #include "WebAssemblySubtarget.h" 19 #include "WebAssemblyTargetMachine.h" 20 #include "llvm/CodeGen/Analysis.h" 21 #include "llvm/CodeGen/CallingConvLower.h" 22 #include "llvm/CodeGen/MachineInstrBuilder.h" 23 #include "llvm/CodeGen/MachineJumpTableInfo.h" 24 #include "llvm/CodeGen/MachineRegisterInfo.h" 25 #include "llvm/CodeGen/SelectionDAG.h" 26 #include "llvm/IR/DiagnosticInfo.h" 27 #include "llvm/IR/DiagnosticPrinter.h" 28 #include "llvm/IR/Function.h" 29 #include "llvm/IR/Intrinsics.h" 30 #include "llvm/Support/Debug.h" 31 #include "llvm/Support/ErrorHandling.h" 32 #include "llvm/Support/raw_ostream.h" 33 #include "llvm/Target/TargetOptions.h" 34 using namespace llvm; 35 36 #define DEBUG_TYPE "wasm-lower" 37 38 WebAssemblyTargetLowering::WebAssemblyTargetLowering( 39 const TargetMachine &TM, const WebAssemblySubtarget &STI) 40 : TargetLowering(TM), Subtarget(&STI) { 41 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32; 42 43 // Booleans always contain 0 or 1. 44 setBooleanContents(ZeroOrOneBooleanContent); 45 // WebAssembly does not produce floating-point exceptions on normal floating 46 // point operations. 47 setHasFloatingPointExceptions(false); 48 // We don't know the microarchitecture here, so just reduce register pressure. 49 setSchedulingPreference(Sched::RegPressure); 50 // Tell ISel that we have a stack pointer. 51 setStackPointerRegisterToSaveRestore( 52 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32); 53 // Set up the register classes. 54 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass); 55 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass); 56 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass); 57 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass); 58 if (Subtarget->hasSIMD128()) { 59 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass); 60 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass); 61 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass); 62 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass); 63 } 64 // Compute derived properties from the register classes. 65 computeRegisterProperties(Subtarget->getRegisterInfo()); 66 67 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom); 68 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom); 69 setOperationAction(ISD::JumpTable, MVTPtr, Custom); 70 setOperationAction(ISD::BlockAddress, MVTPtr, Custom); 71 setOperationAction(ISD::BRIND, MVT::Other, Custom); 72 73 // Take the default expansion for va_arg, va_copy, and va_end. There is no 74 // default action for va_start, so we do that custom. 75 setOperationAction(ISD::VASTART, MVT::Other, Custom); 76 setOperationAction(ISD::VAARG, MVT::Other, Expand); 77 setOperationAction(ISD::VACOPY, MVT::Other, Expand); 78 setOperationAction(ISD::VAEND, MVT::Other, Expand); 79 80 for (auto T : {MVT::f32, MVT::f64}) { 81 // Don't expand the floating-point types to constant pools. 82 setOperationAction(ISD::ConstantFP, T, Legal); 83 // Expand floating-point comparisons. 84 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE, 85 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE}) 86 setCondCodeAction(CC, T, Expand); 87 // Expand floating-point library function operators. 88 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, 89 ISD::FMA}) 90 setOperationAction(Op, T, Expand); 91 // Note supported floating-point library function operators that otherwise 92 // default to expand. 93 for (auto Op : 94 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT}) 95 setOperationAction(Op, T, Legal); 96 // Support minnan and maxnan, which otherwise default to expand. 97 setOperationAction(ISD::FMINNAN, T, Legal); 98 setOperationAction(ISD::FMAXNAN, T, Legal); 99 // WebAssembly currently has no builtin f16 support. 100 setOperationAction(ISD::FP16_TO_FP, T, Expand); 101 setOperationAction(ISD::FP_TO_FP16, T, Expand); 102 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand); 103 setTruncStoreAction(T, MVT::f16, Expand); 104 } 105 106 for (auto T : {MVT::i32, MVT::i64}) { 107 // Expand unavailable integer operations. 108 for (auto Op : 109 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, 110 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, 111 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, 112 ISD::SUBE}) { 113 setOperationAction(Op, T, Expand); 114 } 115 } 116 117 // As a special case, these operators use the type to mean the type to 118 // sign-extend from. 119 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); 120 if (!Subtarget->hasSignExt()) { 121 for (auto T : {MVT::i8, MVT::i16, MVT::i32}) 122 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand); 123 } 124 125 // Dynamic stack allocation: use the default expansion. 126 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); 127 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); 128 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand); 129 130 setOperationAction(ISD::FrameIndex, MVT::i32, Custom); 131 setOperationAction(ISD::CopyToReg, MVT::Other, Custom); 132 133 // Expand these forms; we pattern-match the forms that we can handle in isel. 134 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64}) 135 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC}) 136 setOperationAction(Op, T, Expand); 137 138 // We have custom switch handling. 139 setOperationAction(ISD::BR_JT, MVT::Other, Custom); 140 141 // WebAssembly doesn't have: 142 // - Floating-point extending loads. 143 // - Floating-point truncating stores. 144 // - i1 extending loads. 145 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand); 146 setTruncStoreAction(MVT::f64, MVT::f32, Expand); 147 for (auto T : MVT::integer_valuetypes()) 148 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD}) 149 setLoadExtAction(Ext, T, MVT::i1, Promote); 150 151 // Trap lowers to wasm unreachable 152 setOperationAction(ISD::TRAP, MVT::Other, Legal); 153 154 // Exception handling intrinsics 155 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); 156 157 setMaxAtomicSizeInBitsSupported(64); 158 } 159 160 FastISel *WebAssemblyTargetLowering::createFastISel( 161 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const { 162 return WebAssembly::createFastISel(FuncInfo, LibInfo); 163 } 164 165 bool WebAssemblyTargetLowering::isOffsetFoldingLegal( 166 const GlobalAddressSDNode * /*GA*/) const { 167 // All offsets can be folded. 168 return true; 169 } 170 171 MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/, 172 EVT VT) const { 173 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1); 174 if (BitWidth > 1 && BitWidth < 8) BitWidth = 8; 175 176 if (BitWidth > 64) { 177 // The shift will be lowered to a libcall, and compiler-rt libcalls expect 178 // the count to be an i32. 179 BitWidth = 32; 180 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) && 181 "32-bit shift counts ought to be enough for anyone"); 182 } 183 184 MVT Result = MVT::getIntegerVT(BitWidth); 185 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE && 186 "Unable to represent scalar shift amount type"); 187 return Result; 188 } 189 190 // Lower an fp-to-int conversion operator from the LLVM opcode, which has an 191 // undefined result on invalid/overflow, to the WebAssembly opcode, which 192 // traps on invalid/overflow. 193 static MachineBasicBlock * 194 LowerFPToInt( 195 MachineInstr &MI, 196 DebugLoc DL, 197 MachineBasicBlock *BB, 198 const TargetInstrInfo &TII, 199 bool IsUnsigned, 200 bool Int64, 201 bool Float64, 202 unsigned LoweredOpcode 203 ) { 204 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo(); 205 206 unsigned OutReg = MI.getOperand(0).getReg(); 207 unsigned InReg = MI.getOperand(1).getReg(); 208 209 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32; 210 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32; 211 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32; 212 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32; 213 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32; 214 unsigned Eqz = WebAssembly::EQZ_I32; 215 unsigned And = WebAssembly::AND_I32; 216 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN; 217 int64_t Substitute = IsUnsigned ? 0 : Limit; 218 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit; 219 auto &Context = BB->getParent()->getFunction().getContext(); 220 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context); 221 222 const BasicBlock *LLVM_BB = BB->getBasicBlock(); 223 MachineFunction *F = BB->getParent(); 224 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB); 225 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB); 226 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB); 227 228 MachineFunction::iterator It = ++BB->getIterator(); 229 F->insert(It, FalseMBB); 230 F->insert(It, TrueMBB); 231 F->insert(It, DoneMBB); 232 233 // Transfer the remainder of BB and its successor edges to DoneMBB. 234 DoneMBB->splice(DoneMBB->begin(), BB, 235 std::next(MachineBasicBlock::iterator(MI)), 236 BB->end()); 237 DoneMBB->transferSuccessorsAndUpdatePHIs(BB); 238 239 BB->addSuccessor(TrueMBB); 240 BB->addSuccessor(FalseMBB); 241 TrueMBB->addSuccessor(DoneMBB); 242 FalseMBB->addSuccessor(DoneMBB); 243 244 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg; 245 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg)); 246 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg)); 247 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass); 248 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass); 249 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg)); 250 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg)); 251 252 MI.eraseFromParent(); 253 // For signed numbers, we can do a single comparison to determine whether 254 // fabs(x) is within range. 255 if (IsUnsigned) { 256 Tmp0 = InReg; 257 } else { 258 BuildMI(BB, DL, TII.get(Abs), Tmp0) 259 .addReg(InReg); 260 } 261 BuildMI(BB, DL, TII.get(FConst), Tmp1) 262 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal))); 263 BuildMI(BB, DL, TII.get(LT), CmpReg) 264 .addReg(Tmp0) 265 .addReg(Tmp1); 266 267 // For unsigned numbers, we have to do a separate comparison with zero. 268 if (IsUnsigned) { 269 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg)); 270 unsigned SecondCmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass); 271 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass); 272 BuildMI(BB, DL, TII.get(FConst), Tmp1) 273 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0))); 274 BuildMI(BB, DL, TII.get(GE), SecondCmpReg) 275 .addReg(Tmp0) 276 .addReg(Tmp1); 277 BuildMI(BB, DL, TII.get(And), AndReg) 278 .addReg(CmpReg) 279 .addReg(SecondCmpReg); 280 CmpReg = AndReg; 281 } 282 283 BuildMI(BB, DL, TII.get(Eqz), EqzReg) 284 .addReg(CmpReg); 285 286 // Create the CFG diamond to select between doing the conversion or using 287 // the substitute value. 288 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)) 289 .addMBB(TrueMBB) 290 .addReg(EqzReg); 291 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg) 292 .addReg(InReg); 293 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)) 294 .addMBB(DoneMBB); 295 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg) 296 .addImm(Substitute); 297 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg) 298 .addReg(FalseReg) 299 .addMBB(FalseMBB) 300 .addReg(TrueReg) 301 .addMBB(TrueMBB); 302 303 return DoneMBB; 304 } 305 306 MachineBasicBlock * 307 WebAssemblyTargetLowering::EmitInstrWithCustomInserter( 308 MachineInstr &MI, 309 MachineBasicBlock *BB 310 ) const { 311 const TargetInstrInfo &TII = *Subtarget->getInstrInfo(); 312 DebugLoc DL = MI.getDebugLoc(); 313 314 switch (MI.getOpcode()) { 315 default: llvm_unreachable("Unexpected instr type to insert"); 316 case WebAssembly::FP_TO_SINT_I32_F32: 317 return LowerFPToInt(MI, DL, BB, TII, false, false, false, 318 WebAssembly::I32_TRUNC_S_F32); 319 case WebAssembly::FP_TO_UINT_I32_F32: 320 return LowerFPToInt(MI, DL, BB, TII, true, false, false, 321 WebAssembly::I32_TRUNC_U_F32); 322 case WebAssembly::FP_TO_SINT_I64_F32: 323 return LowerFPToInt(MI, DL, BB, TII, false, true, false, 324 WebAssembly::I64_TRUNC_S_F32); 325 case WebAssembly::FP_TO_UINT_I64_F32: 326 return LowerFPToInt(MI, DL, BB, TII, true, true, false, 327 WebAssembly::I64_TRUNC_U_F32); 328 case WebAssembly::FP_TO_SINT_I32_F64: 329 return LowerFPToInt(MI, DL, BB, TII, false, false, true, 330 WebAssembly::I32_TRUNC_S_F64); 331 case WebAssembly::FP_TO_UINT_I32_F64: 332 return LowerFPToInt(MI, DL, BB, TII, true, false, true, 333 WebAssembly::I32_TRUNC_U_F64); 334 case WebAssembly::FP_TO_SINT_I64_F64: 335 return LowerFPToInt(MI, DL, BB, TII, false, true, true, 336 WebAssembly::I64_TRUNC_S_F64); 337 case WebAssembly::FP_TO_UINT_I64_F64: 338 return LowerFPToInt(MI, DL, BB, TII, true, true, true, 339 WebAssembly::I64_TRUNC_U_F64); 340 llvm_unreachable("Unexpected instruction to emit with custom inserter"); 341 } 342 } 343 344 const char *WebAssemblyTargetLowering::getTargetNodeName( 345 unsigned Opcode) const { 346 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) { 347 case WebAssemblyISD::FIRST_NUMBER: 348 break; 349 #define HANDLE_NODETYPE(NODE) \ 350 case WebAssemblyISD::NODE: \ 351 return "WebAssemblyISD::" #NODE; 352 #include "WebAssemblyISD.def" 353 #undef HANDLE_NODETYPE 354 } 355 return nullptr; 356 } 357 358 std::pair<unsigned, const TargetRegisterClass *> 359 WebAssemblyTargetLowering::getRegForInlineAsmConstraint( 360 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const { 361 // First, see if this is a constraint that directly corresponds to a 362 // WebAssembly register class. 363 if (Constraint.size() == 1) { 364 switch (Constraint[0]) { 365 case 'r': 366 assert(VT != MVT::iPTR && "Pointer MVT not expected here"); 367 if (Subtarget->hasSIMD128() && VT.isVector()) { 368 if (VT.getSizeInBits() == 128) 369 return std::make_pair(0U, &WebAssembly::V128RegClass); 370 } 371 if (VT.isInteger() && !VT.isVector()) { 372 if (VT.getSizeInBits() <= 32) 373 return std::make_pair(0U, &WebAssembly::I32RegClass); 374 if (VT.getSizeInBits() <= 64) 375 return std::make_pair(0U, &WebAssembly::I64RegClass); 376 } 377 break; 378 default: 379 break; 380 } 381 } 382 383 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT); 384 } 385 386 bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const { 387 // Assume ctz is a relatively cheap operation. 388 return true; 389 } 390 391 bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const { 392 // Assume clz is a relatively cheap operation. 393 return true; 394 } 395 396 bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL, 397 const AddrMode &AM, 398 Type *Ty, 399 unsigned AS, 400 Instruction *I) const { 401 // WebAssembly offsets are added as unsigned without wrapping. The 402 // isLegalAddressingMode gives us no way to determine if wrapping could be 403 // happening, so we approximate this by accepting only non-negative offsets. 404 if (AM.BaseOffs < 0) return false; 405 406 // WebAssembly has no scale register operands. 407 if (AM.Scale != 0) return false; 408 409 // Everything else is legal. 410 return true; 411 } 412 413 bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses( 414 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const { 415 // WebAssembly supports unaligned accesses, though it should be declared 416 // with the p2align attribute on loads and stores which do so, and there 417 // may be a performance impact. We tell LLVM they're "fast" because 418 // for the kinds of things that LLVM uses this for (merging adjacent stores 419 // of constants, etc.), WebAssembly implementations will either want the 420 // unaligned access or they'll split anyway. 421 if (Fast) *Fast = true; 422 return true; 423 } 424 425 bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT, 426 AttributeList Attr) const { 427 // The current thinking is that wasm engines will perform this optimization, 428 // so we can save on code size. 429 return true; 430 } 431 432 //===----------------------------------------------------------------------===// 433 // WebAssembly Lowering private implementation. 434 //===----------------------------------------------------------------------===// 435 436 //===----------------------------------------------------------------------===// 437 // Lowering Code 438 //===----------------------------------------------------------------------===// 439 440 static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) { 441 MachineFunction &MF = DAG.getMachineFunction(); 442 DAG.getContext()->diagnose( 443 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc())); 444 } 445 446 // Test whether the given calling convention is supported. 447 static bool CallingConvSupported(CallingConv::ID CallConv) { 448 // We currently support the language-independent target-independent 449 // conventions. We don't yet have a way to annotate calls with properties like 450 // "cold", and we don't have any call-clobbered registers, so these are mostly 451 // all handled the same. 452 return CallConv == CallingConv::C || CallConv == CallingConv::Fast || 453 CallConv == CallingConv::Cold || 454 CallConv == CallingConv::PreserveMost || 455 CallConv == CallingConv::PreserveAll || 456 CallConv == CallingConv::CXX_FAST_TLS; 457 } 458 459 SDValue WebAssemblyTargetLowering::LowerCall( 460 CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const { 461 SelectionDAG &DAG = CLI.DAG; 462 SDLoc DL = CLI.DL; 463 SDValue Chain = CLI.Chain; 464 SDValue Callee = CLI.Callee; 465 MachineFunction &MF = DAG.getMachineFunction(); 466 auto Layout = MF.getDataLayout(); 467 468 CallingConv::ID CallConv = CLI.CallConv; 469 if (!CallingConvSupported(CallConv)) 470 fail(DL, DAG, 471 "WebAssembly doesn't support language-specific or target-specific " 472 "calling conventions yet"); 473 if (CLI.IsPatchPoint) 474 fail(DL, DAG, "WebAssembly doesn't support patch point yet"); 475 476 // WebAssembly doesn't currently support explicit tail calls. If they are 477 // required, fail. Otherwise, just disable them. 478 if ((CallConv == CallingConv::Fast && CLI.IsTailCall && 479 MF.getTarget().Options.GuaranteedTailCallOpt) || 480 (CLI.CS && CLI.CS.isMustTailCall())) 481 fail(DL, DAG, "WebAssembly doesn't support tail call yet"); 482 CLI.IsTailCall = false; 483 484 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins; 485 if (Ins.size() > 1) 486 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet"); 487 488 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs; 489 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals; 490 unsigned NumFixedArgs = 0; 491 for (unsigned i = 0; i < Outs.size(); ++i) { 492 const ISD::OutputArg &Out = Outs[i]; 493 SDValue &OutVal = OutVals[i]; 494 if (Out.Flags.isNest()) 495 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments"); 496 if (Out.Flags.isInAlloca()) 497 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments"); 498 if (Out.Flags.isInConsecutiveRegs()) 499 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments"); 500 if (Out.Flags.isInConsecutiveRegsLast()) 501 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments"); 502 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) { 503 auto &MFI = MF.getFrameInfo(); 504 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(), 505 Out.Flags.getByValAlign(), 506 /*isSS=*/false); 507 SDValue SizeNode = 508 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32); 509 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout)); 510 Chain = DAG.getMemcpy( 511 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(), 512 /*isVolatile*/ false, /*AlwaysInline=*/false, 513 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo()); 514 OutVal = FINode; 515 } 516 // Count the number of fixed args *after* legalization. 517 NumFixedArgs += Out.IsFixed; 518 } 519 520 bool IsVarArg = CLI.IsVarArg; 521 auto PtrVT = getPointerTy(Layout); 522 523 // Analyze operands of the call, assigning locations to each operand. 524 SmallVector<CCValAssign, 16> ArgLocs; 525 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext()); 526 527 if (IsVarArg) { 528 // Outgoing non-fixed arguments are placed in a buffer. First 529 // compute their offsets and the total amount of buffer space needed. 530 for (SDValue Arg : 531 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) { 532 EVT VT = Arg.getValueType(); 533 assert(VT != MVT::iPTR && "Legalized args should be concrete"); 534 Type *Ty = VT.getTypeForEVT(*DAG.getContext()); 535 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty), 536 Layout.getABITypeAlignment(Ty)); 537 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(), 538 Offset, VT.getSimpleVT(), 539 CCValAssign::Full)); 540 } 541 } 542 543 unsigned NumBytes = CCInfo.getAlignedCallFrameSize(); 544 545 SDValue FINode; 546 if (IsVarArg && NumBytes) { 547 // For non-fixed arguments, next emit stores to store the argument values 548 // to the stack buffer at the offsets computed above. 549 int FI = MF.getFrameInfo().CreateStackObject(NumBytes, 550 Layout.getStackAlignment(), 551 /*isSS=*/false); 552 unsigned ValNo = 0; 553 SmallVector<SDValue, 8> Chains; 554 for (SDValue Arg : 555 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) { 556 assert(ArgLocs[ValNo].getValNo() == ValNo && 557 "ArgLocs should remain in order and only hold varargs args"); 558 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset(); 559 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout)); 560 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode, 561 DAG.getConstant(Offset, DL, PtrVT)); 562 Chains.push_back(DAG.getStore( 563 Chain, DL, Arg, Add, 564 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0)); 565 } 566 if (!Chains.empty()) 567 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains); 568 } else if (IsVarArg) { 569 FINode = DAG.getIntPtrConstant(0, DL); 570 } 571 572 // Compute the operands for the CALLn node. 573 SmallVector<SDValue, 16> Ops; 574 Ops.push_back(Chain); 575 Ops.push_back(Callee); 576 577 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs 578 // isn't reliable. 579 Ops.append(OutVals.begin(), 580 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end()); 581 // Add a pointer to the vararg buffer. 582 if (IsVarArg) Ops.push_back(FINode); 583 584 SmallVector<EVT, 8> InTys; 585 for (const auto &In : Ins) { 586 assert(!In.Flags.isByVal() && "byval is not valid for return values"); 587 assert(!In.Flags.isNest() && "nest is not valid for return values"); 588 if (In.Flags.isInAlloca()) 589 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values"); 590 if (In.Flags.isInConsecutiveRegs()) 591 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values"); 592 if (In.Flags.isInConsecutiveRegsLast()) 593 fail(DL, DAG, 594 "WebAssembly hasn't implemented cons regs last return values"); 595 // Ignore In.getOrigAlign() because all our arguments are passed in 596 // registers. 597 InTys.push_back(In.VT); 598 } 599 InTys.push_back(MVT::Other); 600 SDVTList InTyList = DAG.getVTList(InTys); 601 SDValue Res = 602 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1, 603 DL, InTyList, Ops); 604 if (Ins.empty()) { 605 Chain = Res; 606 } else { 607 InVals.push_back(Res); 608 Chain = Res.getValue(1); 609 } 610 611 return Chain; 612 } 613 614 bool WebAssemblyTargetLowering::CanLowerReturn( 615 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/, 616 const SmallVectorImpl<ISD::OutputArg> &Outs, 617 LLVMContext & /*Context*/) const { 618 // WebAssembly can't currently handle returning tuples. 619 return Outs.size() <= 1; 620 } 621 622 SDValue WebAssemblyTargetLowering::LowerReturn( 623 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/, 624 const SmallVectorImpl<ISD::OutputArg> &Outs, 625 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL, 626 SelectionDAG &DAG) const { 627 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value"); 628 if (!CallingConvSupported(CallConv)) 629 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions"); 630 631 SmallVector<SDValue, 4> RetOps(1, Chain); 632 RetOps.append(OutVals.begin(), OutVals.end()); 633 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps); 634 635 // Record the number and types of the return values. 636 for (const ISD::OutputArg &Out : Outs) { 637 assert(!Out.Flags.isByVal() && "byval is not valid for return values"); 638 assert(!Out.Flags.isNest() && "nest is not valid for return values"); 639 assert(Out.IsFixed && "non-fixed return value is not valid"); 640 if (Out.Flags.isInAlloca()) 641 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results"); 642 if (Out.Flags.isInConsecutiveRegs()) 643 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results"); 644 if (Out.Flags.isInConsecutiveRegsLast()) 645 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results"); 646 } 647 648 return Chain; 649 } 650 651 SDValue WebAssemblyTargetLowering::LowerFormalArguments( 652 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg, 653 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL, 654 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const { 655 if (!CallingConvSupported(CallConv)) 656 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions"); 657 658 MachineFunction &MF = DAG.getMachineFunction(); 659 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>(); 660 661 // Set up the incoming ARGUMENTS value, which serves to represent the liveness 662 // of the incoming values before they're represented by virtual registers. 663 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS); 664 665 for (const ISD::InputArg &In : Ins) { 666 if (In.Flags.isInAlloca()) 667 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments"); 668 if (In.Flags.isNest()) 669 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments"); 670 if (In.Flags.isInConsecutiveRegs()) 671 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments"); 672 if (In.Flags.isInConsecutiveRegsLast()) 673 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments"); 674 // Ignore In.getOrigAlign() because all our arguments are passed in 675 // registers. 676 InVals.push_back( 677 In.Used 678 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT, 679 DAG.getTargetConstant(InVals.size(), DL, MVT::i32)) 680 : DAG.getUNDEF(In.VT)); 681 682 // Record the number and types of arguments. 683 MFI->addParam(In.VT); 684 } 685 686 // Varargs are copied into a buffer allocated by the caller, and a pointer to 687 // the buffer is passed as an argument. 688 if (IsVarArg) { 689 MVT PtrVT = getPointerTy(MF.getDataLayout()); 690 unsigned VarargVreg = 691 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT)); 692 MFI->setVarargBufferVreg(VarargVreg); 693 Chain = DAG.getCopyToReg( 694 Chain, DL, VarargVreg, 695 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT, 696 DAG.getTargetConstant(Ins.size(), DL, MVT::i32))); 697 MFI->addParam(PtrVT); 698 } 699 700 // Record the number and types of results. 701 SmallVector<MVT, 4> Params; 702 SmallVector<MVT, 4> Results; 703 ComputeSignatureVTs(MF.getFunction(), DAG.getTarget(), Params, Results); 704 for (MVT VT : Results) 705 MFI->addResult(VT); 706 707 return Chain; 708 } 709 710 //===----------------------------------------------------------------------===// 711 // Custom lowering hooks. 712 //===----------------------------------------------------------------------===// 713 714 SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op, 715 SelectionDAG &DAG) const { 716 SDLoc DL(Op); 717 switch (Op.getOpcode()) { 718 default: 719 llvm_unreachable("unimplemented operation lowering"); 720 return SDValue(); 721 case ISD::FrameIndex: 722 return LowerFrameIndex(Op, DAG); 723 case ISD::GlobalAddress: 724 return LowerGlobalAddress(Op, DAG); 725 case ISD::ExternalSymbol: 726 return LowerExternalSymbol(Op, DAG); 727 case ISD::JumpTable: 728 return LowerJumpTable(Op, DAG); 729 case ISD::BR_JT: 730 return LowerBR_JT(Op, DAG); 731 case ISD::VASTART: 732 return LowerVASTART(Op, DAG); 733 case ISD::BlockAddress: 734 case ISD::BRIND: 735 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos"); 736 return SDValue(); 737 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here. 738 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address"); 739 return SDValue(); 740 case ISD::FRAMEADDR: 741 return LowerFRAMEADDR(Op, DAG); 742 case ISD::CopyToReg: 743 return LowerCopyToReg(Op, DAG); 744 case ISD::INTRINSIC_WO_CHAIN: 745 return LowerINTRINSIC_WO_CHAIN(Op, DAG); 746 } 747 } 748 749 SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op, 750 SelectionDAG &DAG) const { 751 SDValue Src = Op.getOperand(2); 752 if (isa<FrameIndexSDNode>(Src.getNode())) { 753 // CopyToReg nodes don't support FrameIndex operands. Other targets select 754 // the FI to some LEA-like instruction, but since we don't have that, we 755 // need to insert some kind of instruction that can take an FI operand and 756 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy 757 // copy_local between Op and its FI operand. 758 SDValue Chain = Op.getOperand(0); 759 SDLoc DL(Op); 760 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg(); 761 EVT VT = Src.getValueType(); 762 SDValue Copy( 763 DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32 764 : WebAssembly::COPY_I64, 765 DL, VT, Src), 766 0); 767 return Op.getNode()->getNumValues() == 1 768 ? DAG.getCopyToReg(Chain, DL, Reg, Copy) 769 : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4 770 ? Op.getOperand(3) 771 : SDValue()); 772 } 773 return SDValue(); 774 } 775 776 SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op, 777 SelectionDAG &DAG) const { 778 int FI = cast<FrameIndexSDNode>(Op)->getIndex(); 779 return DAG.getTargetFrameIndex(FI, Op.getValueType()); 780 } 781 782 SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op, 783 SelectionDAG &DAG) const { 784 // Non-zero depths are not supported by WebAssembly currently. Use the 785 // legalizer's default expansion, which is to return 0 (what this function is 786 // documented to do). 787 if (Op.getConstantOperandVal(0) > 0) 788 return SDValue(); 789 790 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true); 791 EVT VT = Op.getValueType(); 792 unsigned FP = 793 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction()); 794 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT); 795 } 796 797 SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op, 798 SelectionDAG &DAG) const { 799 SDLoc DL(Op); 800 const auto *GA = cast<GlobalAddressSDNode>(Op); 801 EVT VT = Op.getValueType(); 802 assert(GA->getTargetFlags() == 0 && 803 "Unexpected target flags on generic GlobalAddressSDNode"); 804 if (GA->getAddressSpace() != 0) 805 fail(DL, DAG, "WebAssembly only expects the 0 address space"); 806 return DAG.getNode( 807 WebAssemblyISD::Wrapper, DL, VT, 808 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset())); 809 } 810 811 SDValue WebAssemblyTargetLowering::LowerExternalSymbol( 812 SDValue Op, SelectionDAG &DAG) const { 813 SDLoc DL(Op); 814 const auto *ES = cast<ExternalSymbolSDNode>(Op); 815 EVT VT = Op.getValueType(); 816 assert(ES->getTargetFlags() == 0 && 817 "Unexpected target flags on generic ExternalSymbolSDNode"); 818 // Set the TargetFlags to 0x1 which indicates that this is a "function" 819 // symbol rather than a data symbol. We do this unconditionally even though 820 // we don't know anything about the symbol other than its name, because all 821 // external symbols used in target-independent SelectionDAG code are for 822 // functions. 823 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT, 824 DAG.getTargetExternalSymbol(ES->getSymbol(), VT, 825 /*TargetFlags=*/0x1)); 826 } 827 828 SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op, 829 SelectionDAG &DAG) const { 830 // There's no need for a Wrapper node because we always incorporate a jump 831 // table operand into a BR_TABLE instruction, rather than ever 832 // materializing it in a register. 833 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); 834 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(), 835 JT->getTargetFlags()); 836 } 837 838 SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op, 839 SelectionDAG &DAG) const { 840 SDLoc DL(Op); 841 SDValue Chain = Op.getOperand(0); 842 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1)); 843 SDValue Index = Op.getOperand(2); 844 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags"); 845 846 SmallVector<SDValue, 8> Ops; 847 Ops.push_back(Chain); 848 Ops.push_back(Index); 849 850 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo(); 851 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs; 852 853 // Add an operand for each case. 854 for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB)); 855 856 // TODO: For now, we just pick something arbitrary for a default case for now. 857 // We really want to sniff out the guard and put in the real default case (and 858 // delete the guard). 859 Ops.push_back(DAG.getBasicBlock(MBBs[0])); 860 861 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops); 862 } 863 864 SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op, 865 SelectionDAG &DAG) const { 866 SDLoc DL(Op); 867 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout()); 868 869 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>(); 870 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); 871 872 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL, 873 MFI->getVarargBufferVreg(), PtrVT); 874 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1), 875 MachinePointerInfo(SV), 0); 876 } 877 878 SDValue 879 WebAssemblyTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, 880 SelectionDAG &DAG) const { 881 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); 882 SDLoc DL(Op); 883 switch (IntNo) { 884 default: 885 return {}; // Don't custom lower most intrinsics. 886 887 case Intrinsic::wasm_lsda: 888 // TODO For now, just return 0 not to crash 889 return DAG.getConstant(0, DL, Op.getValueType()); 890 } 891 } 892 893 //===----------------------------------------------------------------------===// 894 // WebAssembly Optimization Hooks 895 //===----------------------------------------------------------------------===// 896