1 //=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 ///
10 /// \file
11 /// \brief This file implements the WebAssemblyTargetLowering class.
12 ///
13 //===----------------------------------------------------------------------===//
14 
15 #include "WebAssemblyISelLowering.h"
16 #include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17 #include "WebAssemblyMachineFunctionInfo.h"
18 #include "WebAssemblySubtarget.h"
19 #include "WebAssemblyTargetMachine.h"
20 #include "llvm/CodeGen/Analysis.h"
21 #include "llvm/CodeGen/CallingConvLower.h"
22 #include "llvm/CodeGen/MachineJumpTableInfo.h"
23 #include "llvm/CodeGen/MachineRegisterInfo.h"
24 #include "llvm/CodeGen/SelectionDAG.h"
25 #include "llvm/IR/DiagnosticInfo.h"
26 #include "llvm/IR/DiagnosticPrinter.h"
27 #include "llvm/IR/Function.h"
28 #include "llvm/IR/Intrinsics.h"
29 #include "llvm/Support/Debug.h"
30 #include "llvm/Support/ErrorHandling.h"
31 #include "llvm/Support/raw_ostream.h"
32 #include "llvm/Target/TargetOptions.h"
33 using namespace llvm;
34 
35 #define DEBUG_TYPE "wasm-lower"
36 
37 WebAssemblyTargetLowering::WebAssemblyTargetLowering(
38     const TargetMachine &TM, const WebAssemblySubtarget &STI)
39     : TargetLowering(TM), Subtarget(&STI) {
40   auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
41 
42   // Booleans always contain 0 or 1.
43   setBooleanContents(ZeroOrOneBooleanContent);
44   // WebAssembly does not produce floating-point exceptions on normal floating
45   // point operations.
46   setHasFloatingPointExceptions(false);
47   // We don't know the microarchitecture here, so just reduce register pressure.
48   setSchedulingPreference(Sched::RegPressure);
49   // Tell ISel that we have a stack pointer.
50   setStackPointerRegisterToSaveRestore(
51       Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
52   // Set up the register classes.
53   addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
54   addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
55   addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
56   addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
57   if (Subtarget->hasSIMD128()) {
58     addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
59     addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
60     addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
61     addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
62   }
63   // Compute derived properties from the register classes.
64   computeRegisterProperties(Subtarget->getRegisterInfo());
65 
66   setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
67   setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
68   setOperationAction(ISD::JumpTable, MVTPtr, Custom);
69   setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
70   setOperationAction(ISD::BRIND, MVT::Other, Custom);
71 
72   // Take the default expansion for va_arg, va_copy, and va_end. There is no
73   // default action for va_start, so we do that custom.
74   setOperationAction(ISD::VASTART, MVT::Other, Custom);
75   setOperationAction(ISD::VAARG, MVT::Other, Expand);
76   setOperationAction(ISD::VACOPY, MVT::Other, Expand);
77   setOperationAction(ISD::VAEND, MVT::Other, Expand);
78 
79   for (auto T : {MVT::f32, MVT::f64}) {
80     // Don't expand the floating-point types to constant pools.
81     setOperationAction(ISD::ConstantFP, T, Legal);
82     // Expand floating-point comparisons.
83     for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
84                     ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
85       setCondCodeAction(CC, T, Expand);
86     // Expand floating-point library function operators.
87     for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM,
88                     ISD::FMA})
89       setOperationAction(Op, T, Expand);
90     // Note supported floating-point library function operators that otherwise
91     // default to expand.
92     for (auto Op :
93          {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
94       setOperationAction(Op, T, Legal);
95     // Support minnan and maxnan, which otherwise default to expand.
96     setOperationAction(ISD::FMINNAN, T, Legal);
97     setOperationAction(ISD::FMAXNAN, T, Legal);
98     // WebAssembly currently has no builtin f16 support.
99     setOperationAction(ISD::FP16_TO_FP, T, Expand);
100     setOperationAction(ISD::FP_TO_FP16, T, Expand);
101     setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
102     setTruncStoreAction(T, MVT::f16, Expand);
103   }
104 
105   for (auto T : {MVT::i32, MVT::i64}) {
106     // Expand unavailable integer operations.
107     for (auto Op :
108          {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
109           ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
110           ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
111           ISD::SUBE}) {
112       setOperationAction(Op, T, Expand);
113     }
114   }
115 
116   // As a special case, these operators use the type to mean the type to
117   // sign-extend from.
118   for (auto T : {MVT::i1, MVT::i8, MVT::i16, MVT::i32})
119     setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
120 
121   // Dynamic stack allocation: use the default expansion.
122   setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
123   setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
124   setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
125 
126   setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
127   setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
128 
129   // Expand these forms; we pattern-match the forms that we can handle in isel.
130   for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
131     for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
132       setOperationAction(Op, T, Expand);
133 
134   // We have custom switch handling.
135   setOperationAction(ISD::BR_JT, MVT::Other, Custom);
136 
137   // WebAssembly doesn't have:
138   //  - Floating-point extending loads.
139   //  - Floating-point truncating stores.
140   //  - i1 extending loads.
141   setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
142   setTruncStoreAction(MVT::f64, MVT::f32, Expand);
143   for (auto T : MVT::integer_valuetypes())
144     for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
145       setLoadExtAction(Ext, T, MVT::i1, Promote);
146 
147   // Trap lowers to wasm unreachable
148   setOperationAction(ISD::TRAP, MVT::Other, Legal);
149 
150   setMaxAtomicSizeInBitsSupported(64);
151 }
152 
153 FastISel *WebAssemblyTargetLowering::createFastISel(
154     FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
155   return WebAssembly::createFastISel(FuncInfo, LibInfo);
156 }
157 
158 bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
159     const GlobalAddressSDNode * /*GA*/) const {
160   // All offsets can be folded.
161   return true;
162 }
163 
164 MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
165                                                       EVT VT) const {
166   unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
167   if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
168 
169   if (BitWidth > 64) {
170     // The shift will be lowered to a libcall, and compiler-rt libcalls expect
171     // the count to be an i32.
172     BitWidth = 32;
173     assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
174            "32-bit shift counts ought to be enough for anyone");
175   }
176 
177   MVT Result = MVT::getIntegerVT(BitWidth);
178   assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
179          "Unable to represent scalar shift amount type");
180   return Result;
181 }
182 
183 const char *WebAssemblyTargetLowering::getTargetNodeName(
184     unsigned Opcode) const {
185   switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
186     case WebAssemblyISD::FIRST_NUMBER:
187       break;
188 #define HANDLE_NODETYPE(NODE) \
189   case WebAssemblyISD::NODE:  \
190     return "WebAssemblyISD::" #NODE;
191 #include "WebAssemblyISD.def"
192 #undef HANDLE_NODETYPE
193   }
194   return nullptr;
195 }
196 
197 std::pair<unsigned, const TargetRegisterClass *>
198 WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
199     const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
200   // First, see if this is a constraint that directly corresponds to a
201   // WebAssembly register class.
202   if (Constraint.size() == 1) {
203     switch (Constraint[0]) {
204       case 'r':
205         assert(VT != MVT::iPTR && "Pointer MVT not expected here");
206         if (Subtarget->hasSIMD128() && VT.isVector()) {
207           if (VT.getSizeInBits() == 128)
208             return std::make_pair(0U, &WebAssembly::V128RegClass);
209         }
210         if (VT.isInteger() && !VT.isVector()) {
211           if (VT.getSizeInBits() <= 32)
212             return std::make_pair(0U, &WebAssembly::I32RegClass);
213           if (VT.getSizeInBits() <= 64)
214             return std::make_pair(0U, &WebAssembly::I64RegClass);
215         }
216         break;
217       default:
218         break;
219     }
220   }
221 
222   return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
223 }
224 
225 bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
226   // Assume ctz is a relatively cheap operation.
227   return true;
228 }
229 
230 bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
231   // Assume clz is a relatively cheap operation.
232   return true;
233 }
234 
235 bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
236                                                       const AddrMode &AM,
237                                                       Type *Ty,
238                                                       unsigned AS,
239                                                       Instruction *I) const {
240   // WebAssembly offsets are added as unsigned without wrapping. The
241   // isLegalAddressingMode gives us no way to determine if wrapping could be
242   // happening, so we approximate this by accepting only non-negative offsets.
243   if (AM.BaseOffs < 0) return false;
244 
245   // WebAssembly has no scale register operands.
246   if (AM.Scale != 0) return false;
247 
248   // Everything else is legal.
249   return true;
250 }
251 
252 bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
253     EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
254   // WebAssembly supports unaligned accesses, though it should be declared
255   // with the p2align attribute on loads and stores which do so, and there
256   // may be a performance impact. We tell LLVM they're "fast" because
257   // for the kinds of things that LLVM uses this for (merging adjacent stores
258   // of constants, etc.), WebAssembly implementations will either want the
259   // unaligned access or they'll split anyway.
260   if (Fast) *Fast = true;
261   return true;
262 }
263 
264 bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
265                                               AttributeList Attr) const {
266   // The current thinking is that wasm engines will perform this optimization,
267   // so we can save on code size.
268   return true;
269 }
270 
271 //===----------------------------------------------------------------------===//
272 // WebAssembly Lowering private implementation.
273 //===----------------------------------------------------------------------===//
274 
275 //===----------------------------------------------------------------------===//
276 // Lowering Code
277 //===----------------------------------------------------------------------===//
278 
279 static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
280   MachineFunction &MF = DAG.getMachineFunction();
281   DAG.getContext()->diagnose(
282       DiagnosticInfoUnsupported(*MF.getFunction(), msg, DL.getDebugLoc()));
283 }
284 
285 // Test whether the given calling convention is supported.
286 static bool CallingConvSupported(CallingConv::ID CallConv) {
287   // We currently support the language-independent target-independent
288   // conventions. We don't yet have a way to annotate calls with properties like
289   // "cold", and we don't have any call-clobbered registers, so these are mostly
290   // all handled the same.
291   return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
292          CallConv == CallingConv::Cold ||
293          CallConv == CallingConv::PreserveMost ||
294          CallConv == CallingConv::PreserveAll ||
295          CallConv == CallingConv::CXX_FAST_TLS;
296 }
297 
298 SDValue WebAssemblyTargetLowering::LowerCall(
299     CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
300   SelectionDAG &DAG = CLI.DAG;
301   SDLoc DL = CLI.DL;
302   SDValue Chain = CLI.Chain;
303   SDValue Callee = CLI.Callee;
304   MachineFunction &MF = DAG.getMachineFunction();
305   auto Layout = MF.getDataLayout();
306 
307   CallingConv::ID CallConv = CLI.CallConv;
308   if (!CallingConvSupported(CallConv))
309     fail(DL, DAG,
310          "WebAssembly doesn't support language-specific or target-specific "
311          "calling conventions yet");
312   if (CLI.IsPatchPoint)
313     fail(DL, DAG, "WebAssembly doesn't support patch point yet");
314 
315   // WebAssembly doesn't currently support explicit tail calls. If they are
316   // required, fail. Otherwise, just disable them.
317   if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
318        MF.getTarget().Options.GuaranteedTailCallOpt) ||
319       (CLI.CS && CLI.CS.isMustTailCall()))
320     fail(DL, DAG, "WebAssembly doesn't support tail call yet");
321   CLI.IsTailCall = false;
322 
323   SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
324   if (Ins.size() > 1)
325     fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
326 
327   SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
328   SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
329   for (unsigned i = 0; i < Outs.size(); ++i) {
330     const ISD::OutputArg &Out = Outs[i];
331     SDValue &OutVal = OutVals[i];
332     if (Out.Flags.isNest())
333       fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
334     if (Out.Flags.isInAlloca())
335       fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
336     if (Out.Flags.isInConsecutiveRegs())
337       fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
338     if (Out.Flags.isInConsecutiveRegsLast())
339       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
340     if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
341       auto &MFI = MF.getFrameInfo();
342       int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
343                                      Out.Flags.getByValAlign(),
344                                      /*isSS=*/false);
345       SDValue SizeNode =
346           DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
347       SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
348       Chain = DAG.getMemcpy(
349           Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
350           /*isVolatile*/ false, /*AlwaysInline=*/false,
351           /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
352       OutVal = FINode;
353     }
354   }
355 
356   bool IsVarArg = CLI.IsVarArg;
357   unsigned NumFixedArgs = CLI.NumFixedArgs;
358 
359   auto PtrVT = getPointerTy(Layout);
360 
361   // Analyze operands of the call, assigning locations to each operand.
362   SmallVector<CCValAssign, 16> ArgLocs;
363   CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
364 
365   if (IsVarArg) {
366     // Outgoing non-fixed arguments are placed in a buffer. First
367     // compute their offsets and the total amount of buffer space needed.
368     for (SDValue Arg :
369          make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
370       EVT VT = Arg.getValueType();
371       assert(VT != MVT::iPTR && "Legalized args should be concrete");
372       Type *Ty = VT.getTypeForEVT(*DAG.getContext());
373       unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
374                                              Layout.getABITypeAlignment(Ty));
375       CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
376                                         Offset, VT.getSimpleVT(),
377                                         CCValAssign::Full));
378     }
379   }
380 
381   unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
382 
383   SDValue FINode;
384   if (IsVarArg && NumBytes) {
385     // For non-fixed arguments, next emit stores to store the argument values
386     // to the stack buffer at the offsets computed above.
387     int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
388                                                  Layout.getStackAlignment(),
389                                                  /*isSS=*/false);
390     unsigned ValNo = 0;
391     SmallVector<SDValue, 8> Chains;
392     for (SDValue Arg :
393          make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
394       assert(ArgLocs[ValNo].getValNo() == ValNo &&
395              "ArgLocs should remain in order and only hold varargs args");
396       unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
397       FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
398       SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
399                                 DAG.getConstant(Offset, DL, PtrVT));
400       Chains.push_back(DAG.getStore(
401           Chain, DL, Arg, Add,
402           MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
403     }
404     if (!Chains.empty())
405       Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
406   } else if (IsVarArg) {
407     FINode = DAG.getIntPtrConstant(0, DL);
408   }
409 
410   // Compute the operands for the CALLn node.
411   SmallVector<SDValue, 16> Ops;
412   Ops.push_back(Chain);
413   Ops.push_back(Callee);
414 
415   // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
416   // isn't reliable.
417   Ops.append(OutVals.begin(),
418              IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
419   // Add a pointer to the vararg buffer.
420   if (IsVarArg) Ops.push_back(FINode);
421 
422   SmallVector<EVT, 8> InTys;
423   for (const auto &In : Ins) {
424     assert(!In.Flags.isByVal() && "byval is not valid for return values");
425     assert(!In.Flags.isNest() && "nest is not valid for return values");
426     if (In.Flags.isInAlloca())
427       fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
428     if (In.Flags.isInConsecutiveRegs())
429       fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
430     if (In.Flags.isInConsecutiveRegsLast())
431       fail(DL, DAG,
432            "WebAssembly hasn't implemented cons regs last return values");
433     // Ignore In.getOrigAlign() because all our arguments are passed in
434     // registers.
435     InTys.push_back(In.VT);
436   }
437   InTys.push_back(MVT::Other);
438   SDVTList InTyList = DAG.getVTList(InTys);
439   SDValue Res =
440       DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
441                   DL, InTyList, Ops);
442   if (Ins.empty()) {
443     Chain = Res;
444   } else {
445     InVals.push_back(Res);
446     Chain = Res.getValue(1);
447   }
448 
449   return Chain;
450 }
451 
452 bool WebAssemblyTargetLowering::CanLowerReturn(
453     CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
454     const SmallVectorImpl<ISD::OutputArg> &Outs,
455     LLVMContext & /*Context*/) const {
456   // WebAssembly can't currently handle returning tuples.
457   return Outs.size() <= 1;
458 }
459 
460 SDValue WebAssemblyTargetLowering::LowerReturn(
461     SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
462     const SmallVectorImpl<ISD::OutputArg> &Outs,
463     const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
464     SelectionDAG &DAG) const {
465   assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
466   if (!CallingConvSupported(CallConv))
467     fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
468 
469   SmallVector<SDValue, 4> RetOps(1, Chain);
470   RetOps.append(OutVals.begin(), OutVals.end());
471   Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
472 
473   // Record the number and types of the return values.
474   for (const ISD::OutputArg &Out : Outs) {
475     assert(!Out.Flags.isByVal() && "byval is not valid for return values");
476     assert(!Out.Flags.isNest() && "nest is not valid for return values");
477     assert(Out.IsFixed && "non-fixed return value is not valid");
478     if (Out.Flags.isInAlloca())
479       fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
480     if (Out.Flags.isInConsecutiveRegs())
481       fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
482     if (Out.Flags.isInConsecutiveRegsLast())
483       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
484   }
485 
486   return Chain;
487 }
488 
489 SDValue WebAssemblyTargetLowering::LowerFormalArguments(
490     SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
491     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
492     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
493   if (!CallingConvSupported(CallConv))
494     fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
495 
496   MachineFunction &MF = DAG.getMachineFunction();
497   auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
498 
499   // Set up the incoming ARGUMENTS value, which serves to represent the liveness
500   // of the incoming values before they're represented by virtual registers.
501   MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
502 
503   for (const ISD::InputArg &In : Ins) {
504     if (In.Flags.isInAlloca())
505       fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
506     if (In.Flags.isNest())
507       fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
508     if (In.Flags.isInConsecutiveRegs())
509       fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
510     if (In.Flags.isInConsecutiveRegsLast())
511       fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
512     // Ignore In.getOrigAlign() because all our arguments are passed in
513     // registers.
514     InVals.push_back(
515         In.Used
516             ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
517                           DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
518             : DAG.getUNDEF(In.VT));
519 
520     // Record the number and types of arguments.
521     MFI->addParam(In.VT);
522   }
523 
524   // Varargs are copied into a buffer allocated by the caller, and a pointer to
525   // the buffer is passed as an argument.
526   if (IsVarArg) {
527     MVT PtrVT = getPointerTy(MF.getDataLayout());
528     unsigned VarargVreg =
529         MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
530     MFI->setVarargBufferVreg(VarargVreg);
531     Chain = DAG.getCopyToReg(
532         Chain, DL, VarargVreg,
533         DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
534                     DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
535     MFI->addParam(PtrVT);
536   }
537 
538   // Record the number and types of results.
539   SmallVector<MVT, 4> Params;
540   SmallVector<MVT, 4> Results;
541   ComputeSignatureVTs(*MF.getFunction(), DAG.getTarget(), Params, Results);
542   for (MVT VT : Results)
543     MFI->addResult(VT);
544 
545   return Chain;
546 }
547 
548 //===----------------------------------------------------------------------===//
549 //  Custom lowering hooks.
550 //===----------------------------------------------------------------------===//
551 
552 SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
553                                                   SelectionDAG &DAG) const {
554   SDLoc DL(Op);
555   switch (Op.getOpcode()) {
556     default:
557       llvm_unreachable("unimplemented operation lowering");
558       return SDValue();
559     case ISD::FrameIndex:
560       return LowerFrameIndex(Op, DAG);
561     case ISD::GlobalAddress:
562       return LowerGlobalAddress(Op, DAG);
563     case ISD::ExternalSymbol:
564       return LowerExternalSymbol(Op, DAG);
565     case ISD::JumpTable:
566       return LowerJumpTable(Op, DAG);
567     case ISD::BR_JT:
568       return LowerBR_JT(Op, DAG);
569     case ISD::VASTART:
570       return LowerVASTART(Op, DAG);
571     case ISD::BlockAddress:
572     case ISD::BRIND:
573       fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
574       return SDValue();
575     case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
576       fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
577       return SDValue();
578     case ISD::FRAMEADDR:
579       return LowerFRAMEADDR(Op, DAG);
580     case ISD::CopyToReg:
581       return LowerCopyToReg(Op, DAG);
582   }
583 }
584 
585 SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
586                                                   SelectionDAG &DAG) const {
587   SDValue Src = Op.getOperand(2);
588   if (isa<FrameIndexSDNode>(Src.getNode())) {
589     // CopyToReg nodes don't support FrameIndex operands. Other targets select
590     // the FI to some LEA-like instruction, but since we don't have that, we
591     // need to insert some kind of instruction that can take an FI operand and
592     // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
593     // copy_local between Op and its FI operand.
594     SDValue Chain = Op.getOperand(0);
595     SDLoc DL(Op);
596     unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
597     EVT VT = Src.getValueType();
598     SDValue Copy(
599         DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
600                                           : WebAssembly::COPY_I64,
601                            DL, VT, Src),
602         0);
603     return Op.getNode()->getNumValues() == 1
604                ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
605                : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
606                                                             ? Op.getOperand(3)
607                                                             : SDValue());
608   }
609   return SDValue();
610 }
611 
612 SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
613                                                    SelectionDAG &DAG) const {
614   int FI = cast<FrameIndexSDNode>(Op)->getIndex();
615   return DAG.getTargetFrameIndex(FI, Op.getValueType());
616 }
617 
618 SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
619                                                   SelectionDAG &DAG) const {
620   // Non-zero depths are not supported by WebAssembly currently. Use the
621   // legalizer's default expansion, which is to return 0 (what this function is
622   // documented to do).
623   if (Op.getConstantOperandVal(0) > 0)
624     return SDValue();
625 
626   DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
627   EVT VT = Op.getValueType();
628   unsigned FP =
629       Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
630   return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
631 }
632 
633 SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
634                                                       SelectionDAG &DAG) const {
635   SDLoc DL(Op);
636   const auto *GA = cast<GlobalAddressSDNode>(Op);
637   EVT VT = Op.getValueType();
638   assert(GA->getTargetFlags() == 0 &&
639          "Unexpected target flags on generic GlobalAddressSDNode");
640   if (GA->getAddressSpace() != 0)
641     fail(DL, DAG, "WebAssembly only expects the 0 address space");
642   return DAG.getNode(
643       WebAssemblyISD::Wrapper, DL, VT,
644       DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
645 }
646 
647 SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
648     SDValue Op, SelectionDAG &DAG) const {
649   SDLoc DL(Op);
650   const auto *ES = cast<ExternalSymbolSDNode>(Op);
651   EVT VT = Op.getValueType();
652   assert(ES->getTargetFlags() == 0 &&
653          "Unexpected target flags on generic ExternalSymbolSDNode");
654   // Set the TargetFlags to 0x1 which indicates that this is a "function"
655   // symbol rather than a data symbol. We do this unconditionally even though
656   // we don't know anything about the symbol other than its name, because all
657   // external symbols used in target-independent SelectionDAG code are for
658   // functions.
659   return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
660                      DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
661                                                  /*TargetFlags=*/0x1));
662 }
663 
664 SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
665                                                   SelectionDAG &DAG) const {
666   // There's no need for a Wrapper node because we always incorporate a jump
667   // table operand into a BR_TABLE instruction, rather than ever
668   // materializing it in a register.
669   const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
670   return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
671                                 JT->getTargetFlags());
672 }
673 
674 SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
675                                               SelectionDAG &DAG) const {
676   SDLoc DL(Op);
677   SDValue Chain = Op.getOperand(0);
678   const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
679   SDValue Index = Op.getOperand(2);
680   assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
681 
682   SmallVector<SDValue, 8> Ops;
683   Ops.push_back(Chain);
684   Ops.push_back(Index);
685 
686   MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
687   const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
688 
689   // Add an operand for each case.
690   for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
691 
692   // TODO: For now, we just pick something arbitrary for a default case for now.
693   // We really want to sniff out the guard and put in the real default case (and
694   // delete the guard).
695   Ops.push_back(DAG.getBasicBlock(MBBs[0]));
696 
697   return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
698 }
699 
700 SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
701                                                 SelectionDAG &DAG) const {
702   SDLoc DL(Op);
703   EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
704 
705   auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
706   const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
707 
708   SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
709                                     MFI->getVarargBufferVreg(), PtrVT);
710   return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
711                       MachinePointerInfo(SV), 0);
712 }
713 
714 //===----------------------------------------------------------------------===//
715 //                          WebAssembly Optimization Hooks
716 //===----------------------------------------------------------------------===//
717