1 //===---- TargetInfo.cpp - Encapsulate target details -----------*- C++ -*-===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // These classes wrap the information about a call or function
10 // definition used to handle ABI compliancy.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #include "TargetInfo.h"
15 #include "ABIInfo.h"
16 #include "CGBlocks.h"
17 #include "CGCXXABI.h"
18 #include "CGValue.h"
19 #include "CodeGenFunction.h"
20 #include "clang/AST/Attr.h"
21 #include "clang/AST/RecordLayout.h"
22 #include "clang/Basic/CodeGenOptions.h"
23 #include "clang/CodeGen/CGFunctionInfo.h"
24 #include "clang/CodeGen/SwiftCallingConv.h"
25 #include "llvm/ADT/SmallBitVector.h"
26 #include "llvm/ADT/StringExtras.h"
27 #include "llvm/ADT/StringSwitch.h"
28 #include "llvm/ADT/Triple.h"
29 #include "llvm/ADT/Twine.h"
30 #include "llvm/IR/DataLayout.h"
31 #include "llvm/IR/IntrinsicsNVPTX.h"
32 #include "llvm/IR/Type.h"
33 #include "llvm/Support/raw_ostream.h"
34 #include <algorithm> // std::sort
35 
36 using namespace clang;
37 using namespace CodeGen;
38 
39 // Helper for coercing an aggregate argument or return value into an integer
40 // array of the same size (including padding) and alignment.  This alternate
41 // coercion happens only for the RenderScript ABI and can be removed after
42 // runtimes that rely on it are no longer supported.
43 //
44 // RenderScript assumes that the size of the argument / return value in the IR
45 // is the same as the size of the corresponding qualified type. This helper
46 // coerces the aggregate type into an array of the same size (including
47 // padding).  This coercion is used in lieu of expansion of struct members or
48 // other canonical coercions that return a coerced-type of larger size.
49 //
50 // Ty          - The argument / return value type
51 // Context     - The associated ASTContext
52 // LLVMContext - The associated LLVMContext
53 static ABIArgInfo coerceToIntArray(QualType Ty,
54                                    ASTContext &Context,
55                                    llvm::LLVMContext &LLVMContext) {
56   // Alignment and Size are measured in bits.
57   const uint64_t Size = Context.getTypeSize(Ty);
58   const uint64_t Alignment = Context.getTypeAlign(Ty);
59   llvm::Type *IntType = llvm::Type::getIntNTy(LLVMContext, Alignment);
60   const uint64_t NumElements = (Size + Alignment - 1) / Alignment;
61   return ABIArgInfo::getDirect(llvm::ArrayType::get(IntType, NumElements));
62 }
63 
64 static void AssignToArrayRange(CodeGen::CGBuilderTy &Builder,
65                                llvm::Value *Array,
66                                llvm::Value *Value,
67                                unsigned FirstIndex,
68                                unsigned LastIndex) {
69   // Alternatively, we could emit this as a loop in the source.
70   for (unsigned I = FirstIndex; I <= LastIndex; ++I) {
71     llvm::Value *Cell =
72         Builder.CreateConstInBoundsGEP1_32(Builder.getInt8Ty(), Array, I);
73     Builder.CreateAlignedStore(Value, Cell, CharUnits::One());
74   }
75 }
76 
77 static bool isAggregateTypeForABI(QualType T) {
78   return !CodeGenFunction::hasScalarEvaluationKind(T) ||
79          T->isMemberFunctionPointerType();
80 }
81 
82 ABIArgInfo
83 ABIInfo::getNaturalAlignIndirect(QualType Ty, bool ByRef, bool Realign,
84                                  llvm::Type *Padding) const {
85   return ABIArgInfo::getIndirect(getContext().getTypeAlignInChars(Ty),
86                                  ByRef, Realign, Padding);
87 }
88 
89 ABIArgInfo
90 ABIInfo::getNaturalAlignIndirectInReg(QualType Ty, bool Realign) const {
91   return ABIArgInfo::getIndirectInReg(getContext().getTypeAlignInChars(Ty),
92                                       /*ByRef*/ false, Realign);
93 }
94 
95 Address ABIInfo::EmitMSVAArg(CodeGenFunction &CGF, Address VAListAddr,
96                              QualType Ty) const {
97   return Address::invalid();
98 }
99 
100 bool ABIInfo::isPromotableIntegerTypeForABI(QualType Ty) const {
101   if (Ty->isPromotableIntegerType())
102     return true;
103 
104   if (const auto *EIT = Ty->getAs<ExtIntType>())
105     if (EIT->getNumBits() < getContext().getTypeSize(getContext().IntTy))
106       return true;
107 
108   return false;
109 }
110 
111 ABIInfo::~ABIInfo() {}
112 
113 /// Does the given lowering require more than the given number of
114 /// registers when expanded?
115 ///
116 /// This is intended to be the basis of a reasonable basic implementation
117 /// of should{Pass,Return}IndirectlyForSwift.
118 ///
119 /// For most targets, a limit of four total registers is reasonable; this
120 /// limits the amount of code required in order to move around the value
121 /// in case it wasn't produced immediately prior to the call by the caller
122 /// (or wasn't produced in exactly the right registers) or isn't used
123 /// immediately within the callee.  But some targets may need to further
124 /// limit the register count due to an inability to support that many
125 /// return registers.
126 static bool occupiesMoreThan(CodeGenTypes &cgt,
127                              ArrayRef<llvm::Type*> scalarTypes,
128                              unsigned maxAllRegisters) {
129   unsigned intCount = 0, fpCount = 0;
130   for (llvm::Type *type : scalarTypes) {
131     if (type->isPointerTy()) {
132       intCount++;
133     } else if (auto intTy = dyn_cast<llvm::IntegerType>(type)) {
134       auto ptrWidth = cgt.getTarget().getPointerWidth(0);
135       intCount += (intTy->getBitWidth() + ptrWidth - 1) / ptrWidth;
136     } else {
137       assert(type->isVectorTy() || type->isFloatingPointTy());
138       fpCount++;
139     }
140   }
141 
142   return (intCount + fpCount > maxAllRegisters);
143 }
144 
145 bool SwiftABIInfo::isLegalVectorTypeForSwift(CharUnits vectorSize,
146                                              llvm::Type *eltTy,
147                                              unsigned numElts) const {
148   // The default implementation of this assumes that the target guarantees
149   // 128-bit SIMD support but nothing more.
150   return (vectorSize.getQuantity() > 8 && vectorSize.getQuantity() <= 16);
151 }
152 
153 static CGCXXABI::RecordArgABI getRecordArgABI(const RecordType *RT,
154                                               CGCXXABI &CXXABI) {
155   const CXXRecordDecl *RD = dyn_cast<CXXRecordDecl>(RT->getDecl());
156   if (!RD) {
157     if (!RT->getDecl()->canPassInRegisters())
158       return CGCXXABI::RAA_Indirect;
159     return CGCXXABI::RAA_Default;
160   }
161   return CXXABI.getRecordArgABI(RD);
162 }
163 
164 static CGCXXABI::RecordArgABI getRecordArgABI(QualType T,
165                                               CGCXXABI &CXXABI) {
166   const RecordType *RT = T->getAs<RecordType>();
167   if (!RT)
168     return CGCXXABI::RAA_Default;
169   return getRecordArgABI(RT, CXXABI);
170 }
171 
172 static bool classifyReturnType(const CGCXXABI &CXXABI, CGFunctionInfo &FI,
173                                const ABIInfo &Info) {
174   QualType Ty = FI.getReturnType();
175 
176   if (const auto *RT = Ty->getAs<RecordType>())
177     if (!isa<CXXRecordDecl>(RT->getDecl()) &&
178         !RT->getDecl()->canPassInRegisters()) {
179       FI.getReturnInfo() = Info.getNaturalAlignIndirect(Ty);
180       return true;
181     }
182 
183   return CXXABI.classifyReturnType(FI);
184 }
185 
186 /// Pass transparent unions as if they were the type of the first element. Sema
187 /// should ensure that all elements of the union have the same "machine type".
188 static QualType useFirstFieldIfTransparentUnion(QualType Ty) {
189   if (const RecordType *UT = Ty->getAsUnionType()) {
190     const RecordDecl *UD = UT->getDecl();
191     if (UD->hasAttr<TransparentUnionAttr>()) {
192       assert(!UD->field_empty() && "sema created an empty transparent union");
193       return UD->field_begin()->getType();
194     }
195   }
196   return Ty;
197 }
198 
199 CGCXXABI &ABIInfo::getCXXABI() const {
200   return CGT.getCXXABI();
201 }
202 
203 ASTContext &ABIInfo::getContext() const {
204   return CGT.getContext();
205 }
206 
207 llvm::LLVMContext &ABIInfo::getVMContext() const {
208   return CGT.getLLVMContext();
209 }
210 
211 const llvm::DataLayout &ABIInfo::getDataLayout() const {
212   return CGT.getDataLayout();
213 }
214 
215 const TargetInfo &ABIInfo::getTarget() const {
216   return CGT.getTarget();
217 }
218 
219 const CodeGenOptions &ABIInfo::getCodeGenOpts() const {
220   return CGT.getCodeGenOpts();
221 }
222 
223 bool ABIInfo::isAndroid() const { return getTarget().getTriple().isAndroid(); }
224 
225 bool ABIInfo::isHomogeneousAggregateBaseType(QualType Ty) const {
226   return false;
227 }
228 
229 bool ABIInfo::isHomogeneousAggregateSmallEnough(const Type *Base,
230                                                 uint64_t Members) const {
231   return false;
232 }
233 
234 LLVM_DUMP_METHOD void ABIArgInfo::dump() const {
235   raw_ostream &OS = llvm::errs();
236   OS << "(ABIArgInfo Kind=";
237   switch (TheKind) {
238   case Direct:
239     OS << "Direct Type=";
240     if (llvm::Type *Ty = getCoerceToType())
241       Ty->print(OS);
242     else
243       OS << "null";
244     break;
245   case Extend:
246     OS << "Extend";
247     break;
248   case Ignore:
249     OS << "Ignore";
250     break;
251   case InAlloca:
252     OS << "InAlloca Offset=" << getInAllocaFieldIndex();
253     break;
254   case Indirect:
255     OS << "Indirect Align=" << getIndirectAlign().getQuantity()
256        << " ByVal=" << getIndirectByVal()
257        << " Realign=" << getIndirectRealign();
258     break;
259   case Expand:
260     OS << "Expand";
261     break;
262   case CoerceAndExpand:
263     OS << "CoerceAndExpand Type=";
264     getCoerceAndExpandType()->print(OS);
265     break;
266   }
267   OS << ")\n";
268 }
269 
270 // Dynamically round a pointer up to a multiple of the given alignment.
271 static llvm::Value *emitRoundPointerUpToAlignment(CodeGenFunction &CGF,
272                                                   llvm::Value *Ptr,
273                                                   CharUnits Align) {
274   llvm::Value *PtrAsInt = Ptr;
275   // OverflowArgArea = (OverflowArgArea + Align - 1) & -Align;
276   PtrAsInt = CGF.Builder.CreatePtrToInt(PtrAsInt, CGF.IntPtrTy);
277   PtrAsInt = CGF.Builder.CreateAdd(PtrAsInt,
278         llvm::ConstantInt::get(CGF.IntPtrTy, Align.getQuantity() - 1));
279   PtrAsInt = CGF.Builder.CreateAnd(PtrAsInt,
280            llvm::ConstantInt::get(CGF.IntPtrTy, -Align.getQuantity()));
281   PtrAsInt = CGF.Builder.CreateIntToPtr(PtrAsInt,
282                                         Ptr->getType(),
283                                         Ptr->getName() + ".aligned");
284   return PtrAsInt;
285 }
286 
287 /// Emit va_arg for a platform using the common void* representation,
288 /// where arguments are simply emitted in an array of slots on the stack.
289 ///
290 /// This version implements the core direct-value passing rules.
291 ///
292 /// \param SlotSize - The size and alignment of a stack slot.
293 ///   Each argument will be allocated to a multiple of this number of
294 ///   slots, and all the slots will be aligned to this value.
295 /// \param AllowHigherAlign - The slot alignment is not a cap;
296 ///   an argument type with an alignment greater than the slot size
297 ///   will be emitted on a higher-alignment address, potentially
298 ///   leaving one or more empty slots behind as padding.  If this
299 ///   is false, the returned address might be less-aligned than
300 ///   DirectAlign.
301 static Address emitVoidPtrDirectVAArg(CodeGenFunction &CGF,
302                                       Address VAListAddr,
303                                       llvm::Type *DirectTy,
304                                       CharUnits DirectSize,
305                                       CharUnits DirectAlign,
306                                       CharUnits SlotSize,
307                                       bool AllowHigherAlign) {
308   // Cast the element type to i8* if necessary.  Some platforms define
309   // va_list as a struct containing an i8* instead of just an i8*.
310   if (VAListAddr.getElementType() != CGF.Int8PtrTy)
311     VAListAddr = CGF.Builder.CreateElementBitCast(VAListAddr, CGF.Int8PtrTy);
312 
313   llvm::Value *Ptr = CGF.Builder.CreateLoad(VAListAddr, "argp.cur");
314 
315   // If the CC aligns values higher than the slot size, do so if needed.
316   Address Addr = Address::invalid();
317   if (AllowHigherAlign && DirectAlign > SlotSize) {
318     Addr = Address(emitRoundPointerUpToAlignment(CGF, Ptr, DirectAlign),
319                                                  DirectAlign);
320   } else {
321     Addr = Address(Ptr, SlotSize);
322   }
323 
324   // Advance the pointer past the argument, then store that back.
325   CharUnits FullDirectSize = DirectSize.alignTo(SlotSize);
326   Address NextPtr =
327       CGF.Builder.CreateConstInBoundsByteGEP(Addr, FullDirectSize, "argp.next");
328   CGF.Builder.CreateStore(NextPtr.getPointer(), VAListAddr);
329 
330   // If the argument is smaller than a slot, and this is a big-endian
331   // target, the argument will be right-adjusted in its slot.
332   if (DirectSize < SlotSize && CGF.CGM.getDataLayout().isBigEndian() &&
333       !DirectTy->isStructTy()) {
334     Addr = CGF.Builder.CreateConstInBoundsByteGEP(Addr, SlotSize - DirectSize);
335   }
336 
337   Addr = CGF.Builder.CreateElementBitCast(Addr, DirectTy);
338   return Addr;
339 }
340 
341 /// Emit va_arg for a platform using the common void* representation,
342 /// where arguments are simply emitted in an array of slots on the stack.
343 ///
344 /// \param IsIndirect - Values of this type are passed indirectly.
345 /// \param ValueInfo - The size and alignment of this type, generally
346 ///   computed with getContext().getTypeInfoInChars(ValueTy).
347 /// \param SlotSizeAndAlign - The size and alignment of a stack slot.
348 ///   Each argument will be allocated to a multiple of this number of
349 ///   slots, and all the slots will be aligned to this value.
350 /// \param AllowHigherAlign - The slot alignment is not a cap;
351 ///   an argument type with an alignment greater than the slot size
352 ///   will be emitted on a higher-alignment address, potentially
353 ///   leaving one or more empty slots behind as padding.
354 static Address emitVoidPtrVAArg(CodeGenFunction &CGF, Address VAListAddr,
355                                 QualType ValueTy, bool IsIndirect,
356                                 std::pair<CharUnits, CharUnits> ValueInfo,
357                                 CharUnits SlotSizeAndAlign,
358                                 bool AllowHigherAlign) {
359   // The size and alignment of the value that was passed directly.
360   CharUnits DirectSize, DirectAlign;
361   if (IsIndirect) {
362     DirectSize = CGF.getPointerSize();
363     DirectAlign = CGF.getPointerAlign();
364   } else {
365     DirectSize = ValueInfo.first;
366     DirectAlign = ValueInfo.second;
367   }
368 
369   // Cast the address we've calculated to the right type.
370   llvm::Type *DirectTy = CGF.ConvertTypeForMem(ValueTy);
371   if (IsIndirect)
372     DirectTy = DirectTy->getPointerTo(0);
373 
374   Address Addr = emitVoidPtrDirectVAArg(CGF, VAListAddr, DirectTy,
375                                         DirectSize, DirectAlign,
376                                         SlotSizeAndAlign,
377                                         AllowHigherAlign);
378 
379   if (IsIndirect) {
380     Addr = Address(CGF.Builder.CreateLoad(Addr), ValueInfo.second);
381   }
382 
383   return Addr;
384 
385 }
386 
387 static Address emitMergePHI(CodeGenFunction &CGF,
388                             Address Addr1, llvm::BasicBlock *Block1,
389                             Address Addr2, llvm::BasicBlock *Block2,
390                             const llvm::Twine &Name = "") {
391   assert(Addr1.getType() == Addr2.getType());
392   llvm::PHINode *PHI = CGF.Builder.CreatePHI(Addr1.getType(), 2, Name);
393   PHI->addIncoming(Addr1.getPointer(), Block1);
394   PHI->addIncoming(Addr2.getPointer(), Block2);
395   CharUnits Align = std::min(Addr1.getAlignment(), Addr2.getAlignment());
396   return Address(PHI, Align);
397 }
398 
399 TargetCodeGenInfo::~TargetCodeGenInfo() = default;
400 
401 // If someone can figure out a general rule for this, that would be great.
402 // It's probably just doomed to be platform-dependent, though.
403 unsigned TargetCodeGenInfo::getSizeOfUnwindException() const {
404   // Verified for:
405   //   x86-64     FreeBSD, Linux, Darwin
406   //   x86-32     FreeBSD, Linux, Darwin
407   //   PowerPC    Linux, Darwin
408   //   ARM        Darwin (*not* EABI)
409   //   AArch64    Linux
410   return 32;
411 }
412 
413 bool TargetCodeGenInfo::isNoProtoCallVariadic(const CallArgList &args,
414                                      const FunctionNoProtoType *fnType) const {
415   // The following conventions are known to require this to be false:
416   //   x86_stdcall
417   //   MIPS
418   // For everything else, we just prefer false unless we opt out.
419   return false;
420 }
421 
422 void
423 TargetCodeGenInfo::getDependentLibraryOption(llvm::StringRef Lib,
424                                              llvm::SmallString<24> &Opt) const {
425   // This assumes the user is passing a library name like "rt" instead of a
426   // filename like "librt.a/so", and that they don't care whether it's static or
427   // dynamic.
428   Opt = "-l";
429   Opt += Lib;
430 }
431 
432 unsigned TargetCodeGenInfo::getOpenCLKernelCallingConv() const {
433   // OpenCL kernels are called via an explicit runtime API with arguments
434   // set with clSetKernelArg(), not as normal sub-functions.
435   // Return SPIR_KERNEL by default as the kernel calling convention to
436   // ensure the fingerprint is fixed such way that each OpenCL argument
437   // gets one matching argument in the produced kernel function argument
438   // list to enable feasible implementation of clSetKernelArg() with
439   // aggregates etc. In case we would use the default C calling conv here,
440   // clSetKernelArg() might break depending on the target-specific
441   // conventions; different targets might split structs passed as values
442   // to multiple function arguments etc.
443   return llvm::CallingConv::SPIR_KERNEL;
444 }
445 
446 llvm::Constant *TargetCodeGenInfo::getNullPointer(const CodeGen::CodeGenModule &CGM,
447     llvm::PointerType *T, QualType QT) const {
448   return llvm::ConstantPointerNull::get(T);
449 }
450 
451 LangAS TargetCodeGenInfo::getGlobalVarAddressSpace(CodeGenModule &CGM,
452                                                    const VarDecl *D) const {
453   assert(!CGM.getLangOpts().OpenCL &&
454          !(CGM.getLangOpts().CUDA && CGM.getLangOpts().CUDAIsDevice) &&
455          "Address space agnostic languages only");
456   return D ? D->getType().getAddressSpace() : LangAS::Default;
457 }
458 
459 llvm::Value *TargetCodeGenInfo::performAddrSpaceCast(
460     CodeGen::CodeGenFunction &CGF, llvm::Value *Src, LangAS SrcAddr,
461     LangAS DestAddr, llvm::Type *DestTy, bool isNonNull) const {
462   // Since target may map different address spaces in AST to the same address
463   // space, an address space conversion may end up as a bitcast.
464   if (auto *C = dyn_cast<llvm::Constant>(Src))
465     return performAddrSpaceCast(CGF.CGM, C, SrcAddr, DestAddr, DestTy);
466   // Try to preserve the source's name to make IR more readable.
467   return CGF.Builder.CreatePointerBitCastOrAddrSpaceCast(
468       Src, DestTy, Src->hasName() ? Src->getName() + ".ascast" : "");
469 }
470 
471 llvm::Constant *
472 TargetCodeGenInfo::performAddrSpaceCast(CodeGenModule &CGM, llvm::Constant *Src,
473                                         LangAS SrcAddr, LangAS DestAddr,
474                                         llvm::Type *DestTy) const {
475   // Since target may map different address spaces in AST to the same address
476   // space, an address space conversion may end up as a bitcast.
477   return llvm::ConstantExpr::getPointerCast(Src, DestTy);
478 }
479 
480 llvm::SyncScope::ID
481 TargetCodeGenInfo::getLLVMSyncScopeID(const LangOptions &LangOpts,
482                                       SyncScope Scope,
483                                       llvm::AtomicOrdering Ordering,
484                                       llvm::LLVMContext &Ctx) const {
485   return Ctx.getOrInsertSyncScopeID(""); /* default sync scope */
486 }
487 
488 static bool isEmptyRecord(ASTContext &Context, QualType T, bool AllowArrays);
489 
490 /// isEmptyField - Return true iff a the field is "empty", that is it
491 /// is an unnamed bit-field or an (array of) empty record(s).
492 static bool isEmptyField(ASTContext &Context, const FieldDecl *FD,
493                          bool AllowArrays) {
494   if (FD->isUnnamedBitfield())
495     return true;
496 
497   QualType FT = FD->getType();
498 
499   // Constant arrays of empty records count as empty, strip them off.
500   // Constant arrays of zero length always count as empty.
501   if (AllowArrays)
502     while (const ConstantArrayType *AT = Context.getAsConstantArrayType(FT)) {
503       if (AT->getSize() == 0)
504         return true;
505       FT = AT->getElementType();
506     }
507 
508   const RecordType *RT = FT->getAs<RecordType>();
509   if (!RT)
510     return false;
511 
512   // C++ record fields are never empty, at least in the Itanium ABI.
513   //
514   // FIXME: We should use a predicate for whether this behavior is true in the
515   // current ABI.
516   if (isa<CXXRecordDecl>(RT->getDecl()))
517     return false;
518 
519   return isEmptyRecord(Context, FT, AllowArrays);
520 }
521 
522 /// isEmptyRecord - Return true iff a structure contains only empty
523 /// fields. Note that a structure with a flexible array member is not
524 /// considered empty.
525 static bool isEmptyRecord(ASTContext &Context, QualType T, bool AllowArrays) {
526   const RecordType *RT = T->getAs<RecordType>();
527   if (!RT)
528     return false;
529   const RecordDecl *RD = RT->getDecl();
530   if (RD->hasFlexibleArrayMember())
531     return false;
532 
533   // If this is a C++ record, check the bases first.
534   if (const CXXRecordDecl *CXXRD = dyn_cast<CXXRecordDecl>(RD))
535     for (const auto &I : CXXRD->bases())
536       if (!isEmptyRecord(Context, I.getType(), true))
537         return false;
538 
539   for (const auto *I : RD->fields())
540     if (!isEmptyField(Context, I, AllowArrays))
541       return false;
542   return true;
543 }
544 
545 /// isSingleElementStruct - Determine if a structure is a "single
546 /// element struct", i.e. it has exactly one non-empty field or
547 /// exactly one field which is itself a single element
548 /// struct. Structures with flexible array members are never
549 /// considered single element structs.
550 ///
551 /// \return The field declaration for the single non-empty field, if
552 /// it exists.
553 static const Type *isSingleElementStruct(QualType T, ASTContext &Context) {
554   const RecordType *RT = T->getAs<RecordType>();
555   if (!RT)
556     return nullptr;
557 
558   const RecordDecl *RD = RT->getDecl();
559   if (RD->hasFlexibleArrayMember())
560     return nullptr;
561 
562   const Type *Found = nullptr;
563 
564   // If this is a C++ record, check the bases first.
565   if (const CXXRecordDecl *CXXRD = dyn_cast<CXXRecordDecl>(RD)) {
566     for (const auto &I : CXXRD->bases()) {
567       // Ignore empty records.
568       if (isEmptyRecord(Context, I.getType(), true))
569         continue;
570 
571       // If we already found an element then this isn't a single-element struct.
572       if (Found)
573         return nullptr;
574 
575       // If this is non-empty and not a single element struct, the composite
576       // cannot be a single element struct.
577       Found = isSingleElementStruct(I.getType(), Context);
578       if (!Found)
579         return nullptr;
580     }
581   }
582 
583   // Check for single element.
584   for (const auto *FD : RD->fields()) {
585     QualType FT = FD->getType();
586 
587     // Ignore empty fields.
588     if (isEmptyField(Context, FD, true))
589       continue;
590 
591     // If we already found an element then this isn't a single-element
592     // struct.
593     if (Found)
594       return nullptr;
595 
596     // Treat single element arrays as the element.
597     while (const ConstantArrayType *AT = Context.getAsConstantArrayType(FT)) {
598       if (AT->getSize().getZExtValue() != 1)
599         break;
600       FT = AT->getElementType();
601     }
602 
603     if (!isAggregateTypeForABI(FT)) {
604       Found = FT.getTypePtr();
605     } else {
606       Found = isSingleElementStruct(FT, Context);
607       if (!Found)
608         return nullptr;
609     }
610   }
611 
612   // We don't consider a struct a single-element struct if it has
613   // padding beyond the element type.
614   if (Found && Context.getTypeSize(Found) != Context.getTypeSize(T))
615     return nullptr;
616 
617   return Found;
618 }
619 
620 namespace {
621 Address EmitVAArgInstr(CodeGenFunction &CGF, Address VAListAddr, QualType Ty,
622                        const ABIArgInfo &AI) {
623   // This default implementation defers to the llvm backend's va_arg
624   // instruction. It can handle only passing arguments directly
625   // (typically only handled in the backend for primitive types), or
626   // aggregates passed indirectly by pointer (NOTE: if the "byval"
627   // flag has ABI impact in the callee, this implementation cannot
628   // work.)
629 
630   // Only a few cases are covered here at the moment -- those needed
631   // by the default abi.
632   llvm::Value *Val;
633 
634   if (AI.isIndirect()) {
635     assert(!AI.getPaddingType() &&
636            "Unexpected PaddingType seen in arginfo in generic VAArg emitter!");
637     assert(
638         !AI.getIndirectRealign() &&
639         "Unexpected IndirectRealign seen in arginfo in generic VAArg emitter!");
640 
641     auto TyInfo = CGF.getContext().getTypeInfoInChars(Ty);
642     CharUnits TyAlignForABI = TyInfo.second;
643 
644     llvm::Type *BaseTy =
645         llvm::PointerType::getUnqual(CGF.ConvertTypeForMem(Ty));
646     llvm::Value *Addr =
647         CGF.Builder.CreateVAArg(VAListAddr.getPointer(), BaseTy);
648     return Address(Addr, TyAlignForABI);
649   } else {
650     assert((AI.isDirect() || AI.isExtend()) &&
651            "Unexpected ArgInfo Kind in generic VAArg emitter!");
652 
653     assert(!AI.getInReg() &&
654            "Unexpected InReg seen in arginfo in generic VAArg emitter!");
655     assert(!AI.getPaddingType() &&
656            "Unexpected PaddingType seen in arginfo in generic VAArg emitter!");
657     assert(!AI.getDirectOffset() &&
658            "Unexpected DirectOffset seen in arginfo in generic VAArg emitter!");
659     assert(!AI.getCoerceToType() &&
660            "Unexpected CoerceToType seen in arginfo in generic VAArg emitter!");
661 
662     Address Temp = CGF.CreateMemTemp(Ty, "varet");
663     Val = CGF.Builder.CreateVAArg(VAListAddr.getPointer(), CGF.ConvertType(Ty));
664     CGF.Builder.CreateStore(Val, Temp);
665     return Temp;
666   }
667 }
668 
669 /// DefaultABIInfo - The default implementation for ABI specific
670 /// details. This implementation provides information which results in
671 /// self-consistent and sensible LLVM IR generation, but does not
672 /// conform to any particular ABI.
673 class DefaultABIInfo : public ABIInfo {
674 public:
675   DefaultABIInfo(CodeGen::CodeGenTypes &CGT) : ABIInfo(CGT) {}
676 
677   ABIArgInfo classifyReturnType(QualType RetTy) const;
678   ABIArgInfo classifyArgumentType(QualType RetTy) const;
679 
680   void computeInfo(CGFunctionInfo &FI) const override {
681     if (!getCXXABI().classifyReturnType(FI))
682       FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
683     for (auto &I : FI.arguments())
684       I.info = classifyArgumentType(I.type);
685   }
686 
687   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
688                     QualType Ty) const override {
689     return EmitVAArgInstr(CGF, VAListAddr, Ty, classifyArgumentType(Ty));
690   }
691 };
692 
693 class DefaultTargetCodeGenInfo : public TargetCodeGenInfo {
694 public:
695   DefaultTargetCodeGenInfo(CodeGen::CodeGenTypes &CGT)
696       : TargetCodeGenInfo(std::make_unique<DefaultABIInfo>(CGT)) {}
697 };
698 
699 ABIArgInfo DefaultABIInfo::classifyArgumentType(QualType Ty) const {
700   Ty = useFirstFieldIfTransparentUnion(Ty);
701 
702   if (isAggregateTypeForABI(Ty)) {
703     // Records with non-trivial destructors/copy-constructors should not be
704     // passed by value.
705     if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI()))
706       return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
707 
708     return getNaturalAlignIndirect(Ty);
709   }
710 
711   // Treat an enum type as its underlying type.
712   if (const EnumType *EnumTy = Ty->getAs<EnumType>())
713     Ty = EnumTy->getDecl()->getIntegerType();
714 
715   ASTContext &Context = getContext();
716   if (const auto *EIT = Ty->getAs<ExtIntType>())
717     if (EIT->getNumBits() >
718         Context.getTypeSize(Context.getTargetInfo().hasInt128Type()
719                                 ? Context.Int128Ty
720                                 : Context.LongLongTy))
721       return getNaturalAlignIndirect(Ty);
722 
723   return (isPromotableIntegerTypeForABI(Ty) ? ABIArgInfo::getExtend(Ty)
724                                             : ABIArgInfo::getDirect());
725 }
726 
727 ABIArgInfo DefaultABIInfo::classifyReturnType(QualType RetTy) const {
728   if (RetTy->isVoidType())
729     return ABIArgInfo::getIgnore();
730 
731   if (isAggregateTypeForABI(RetTy))
732     return getNaturalAlignIndirect(RetTy);
733 
734   // Treat an enum type as its underlying type.
735   if (const EnumType *EnumTy = RetTy->getAs<EnumType>())
736     RetTy = EnumTy->getDecl()->getIntegerType();
737 
738   if (const auto *EIT = RetTy->getAs<ExtIntType>())
739     if (EIT->getNumBits() >
740         getContext().getTypeSize(getContext().getTargetInfo().hasInt128Type()
741                                      ? getContext().Int128Ty
742                                      : getContext().LongLongTy))
743       return getNaturalAlignIndirect(RetTy);
744 
745   return (isPromotableIntegerTypeForABI(RetTy) ? ABIArgInfo::getExtend(RetTy)
746                                                : ABIArgInfo::getDirect());
747 }
748 
749 //===----------------------------------------------------------------------===//
750 // WebAssembly ABI Implementation
751 //
752 // This is a very simple ABI that relies a lot on DefaultABIInfo.
753 //===----------------------------------------------------------------------===//
754 
755 class WebAssemblyABIInfo final : public SwiftABIInfo {
756 public:
757   enum ABIKind {
758     MVP = 0,
759     ExperimentalMV = 1,
760   };
761 
762 private:
763   DefaultABIInfo defaultInfo;
764   ABIKind Kind;
765 
766 public:
767   explicit WebAssemblyABIInfo(CodeGen::CodeGenTypes &CGT, ABIKind Kind)
768       : SwiftABIInfo(CGT), defaultInfo(CGT), Kind(Kind) {}
769 
770 private:
771   ABIArgInfo classifyReturnType(QualType RetTy) const;
772   ABIArgInfo classifyArgumentType(QualType Ty) const;
773 
774   // DefaultABIInfo's classifyReturnType and classifyArgumentType are
775   // non-virtual, but computeInfo and EmitVAArg are virtual, so we
776   // overload them.
777   void computeInfo(CGFunctionInfo &FI) const override {
778     if (!getCXXABI().classifyReturnType(FI))
779       FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
780     for (auto &Arg : FI.arguments())
781       Arg.info = classifyArgumentType(Arg.type);
782   }
783 
784   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
785                     QualType Ty) const override;
786 
787   bool shouldPassIndirectlyForSwift(ArrayRef<llvm::Type*> scalars,
788                                     bool asReturnValue) const override {
789     return occupiesMoreThan(CGT, scalars, /*total*/ 4);
790   }
791 
792   bool isSwiftErrorInRegister() const override {
793     return false;
794   }
795 };
796 
797 class WebAssemblyTargetCodeGenInfo final : public TargetCodeGenInfo {
798 public:
799   explicit WebAssemblyTargetCodeGenInfo(CodeGen::CodeGenTypes &CGT,
800                                         WebAssemblyABIInfo::ABIKind K)
801       : TargetCodeGenInfo(std::make_unique<WebAssemblyABIInfo>(CGT, K)) {}
802 
803   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
804                            CodeGen::CodeGenModule &CGM) const override {
805     TargetCodeGenInfo::setTargetAttributes(D, GV, CGM);
806     if (const auto *FD = dyn_cast_or_null<FunctionDecl>(D)) {
807       if (const auto *Attr = FD->getAttr<WebAssemblyImportModuleAttr>()) {
808         llvm::Function *Fn = cast<llvm::Function>(GV);
809         llvm::AttrBuilder B;
810         B.addAttribute("wasm-import-module", Attr->getImportModule());
811         Fn->addAttributes(llvm::AttributeList::FunctionIndex, B);
812       }
813       if (const auto *Attr = FD->getAttr<WebAssemblyImportNameAttr>()) {
814         llvm::Function *Fn = cast<llvm::Function>(GV);
815         llvm::AttrBuilder B;
816         B.addAttribute("wasm-import-name", Attr->getImportName());
817         Fn->addAttributes(llvm::AttributeList::FunctionIndex, B);
818       }
819       if (const auto *Attr = FD->getAttr<WebAssemblyExportNameAttr>()) {
820         llvm::Function *Fn = cast<llvm::Function>(GV);
821         llvm::AttrBuilder B;
822         B.addAttribute("wasm-export-name", Attr->getExportName());
823         Fn->addAttributes(llvm::AttributeList::FunctionIndex, B);
824       }
825     }
826 
827     if (auto *FD = dyn_cast_or_null<FunctionDecl>(D)) {
828       llvm::Function *Fn = cast<llvm::Function>(GV);
829       if (!FD->doesThisDeclarationHaveABody() && !FD->hasPrototype())
830         Fn->addFnAttr("no-prototype");
831     }
832   }
833 };
834 
835 /// Classify argument of given type \p Ty.
836 ABIArgInfo WebAssemblyABIInfo::classifyArgumentType(QualType Ty) const {
837   Ty = useFirstFieldIfTransparentUnion(Ty);
838 
839   if (isAggregateTypeForABI(Ty)) {
840     // Records with non-trivial destructors/copy-constructors should not be
841     // passed by value.
842     if (auto RAA = getRecordArgABI(Ty, getCXXABI()))
843       return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
844     // Ignore empty structs/unions.
845     if (isEmptyRecord(getContext(), Ty, true))
846       return ABIArgInfo::getIgnore();
847     // Lower single-element structs to just pass a regular value. TODO: We
848     // could do reasonable-size multiple-element structs too, using getExpand(),
849     // though watch out for things like bitfields.
850     if (const Type *SeltTy = isSingleElementStruct(Ty, getContext()))
851       return ABIArgInfo::getDirect(CGT.ConvertType(QualType(SeltTy, 0)));
852     // For the experimental multivalue ABI, fully expand all other aggregates
853     if (Kind == ABIKind::ExperimentalMV) {
854       const RecordType *RT = Ty->getAs<RecordType>();
855       assert(RT);
856       bool HasBitField = false;
857       for (auto *Field : RT->getDecl()->fields()) {
858         if (Field->isBitField()) {
859           HasBitField = true;
860           break;
861         }
862       }
863       if (!HasBitField)
864         return ABIArgInfo::getExpand();
865     }
866   }
867 
868   // Otherwise just do the default thing.
869   return defaultInfo.classifyArgumentType(Ty);
870 }
871 
872 ABIArgInfo WebAssemblyABIInfo::classifyReturnType(QualType RetTy) const {
873   if (isAggregateTypeForABI(RetTy)) {
874     // Records with non-trivial destructors/copy-constructors should not be
875     // returned by value.
876     if (!getRecordArgABI(RetTy, getCXXABI())) {
877       // Ignore empty structs/unions.
878       if (isEmptyRecord(getContext(), RetTy, true))
879         return ABIArgInfo::getIgnore();
880       // Lower single-element structs to just return a regular value. TODO: We
881       // could do reasonable-size multiple-element structs too, using
882       // ABIArgInfo::getDirect().
883       if (const Type *SeltTy = isSingleElementStruct(RetTy, getContext()))
884         return ABIArgInfo::getDirect(CGT.ConvertType(QualType(SeltTy, 0)));
885       // For the experimental multivalue ABI, return all other aggregates
886       if (Kind == ABIKind::ExperimentalMV)
887         return ABIArgInfo::getDirect();
888     }
889   }
890 
891   // Otherwise just do the default thing.
892   return defaultInfo.classifyReturnType(RetTy);
893 }
894 
895 Address WebAssemblyABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
896                                       QualType Ty) const {
897   bool IsIndirect = isAggregateTypeForABI(Ty) &&
898                     !isEmptyRecord(getContext(), Ty, true) &&
899                     !isSingleElementStruct(Ty, getContext());
900   return emitVoidPtrVAArg(CGF, VAListAddr, Ty, IsIndirect,
901                           getContext().getTypeInfoInChars(Ty),
902                           CharUnits::fromQuantity(4),
903                           /*AllowHigherAlign=*/true);
904 }
905 
906 //===----------------------------------------------------------------------===//
907 // le32/PNaCl bitcode ABI Implementation
908 //
909 // This is a simplified version of the x86_32 ABI.  Arguments and return values
910 // are always passed on the stack.
911 //===----------------------------------------------------------------------===//
912 
913 class PNaClABIInfo : public ABIInfo {
914  public:
915   PNaClABIInfo(CodeGen::CodeGenTypes &CGT) : ABIInfo(CGT) {}
916 
917   ABIArgInfo classifyReturnType(QualType RetTy) const;
918   ABIArgInfo classifyArgumentType(QualType RetTy) const;
919 
920   void computeInfo(CGFunctionInfo &FI) const override;
921   Address EmitVAArg(CodeGenFunction &CGF,
922                     Address VAListAddr, QualType Ty) const override;
923 };
924 
925 class PNaClTargetCodeGenInfo : public TargetCodeGenInfo {
926  public:
927    PNaClTargetCodeGenInfo(CodeGen::CodeGenTypes &CGT)
928        : TargetCodeGenInfo(std::make_unique<PNaClABIInfo>(CGT)) {}
929 };
930 
931 void PNaClABIInfo::computeInfo(CGFunctionInfo &FI) const {
932   if (!getCXXABI().classifyReturnType(FI))
933     FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
934 
935   for (auto &I : FI.arguments())
936     I.info = classifyArgumentType(I.type);
937 }
938 
939 Address PNaClABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
940                                 QualType Ty) const {
941   // The PNaCL ABI is a bit odd, in that varargs don't use normal
942   // function classification. Structs get passed directly for varargs
943   // functions, through a rewriting transform in
944   // pnacl-llvm/lib/Transforms/NaCl/ExpandVarArgs.cpp, which allows
945   // this target to actually support a va_arg instructions with an
946   // aggregate type, unlike other targets.
947   return EmitVAArgInstr(CGF, VAListAddr, Ty, ABIArgInfo::getDirect());
948 }
949 
950 /// Classify argument of given type \p Ty.
951 ABIArgInfo PNaClABIInfo::classifyArgumentType(QualType Ty) const {
952   if (isAggregateTypeForABI(Ty)) {
953     if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI()))
954       return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
955     return getNaturalAlignIndirect(Ty);
956   } else if (const EnumType *EnumTy = Ty->getAs<EnumType>()) {
957     // Treat an enum type as its underlying type.
958     Ty = EnumTy->getDecl()->getIntegerType();
959   } else if (Ty->isFloatingType()) {
960     // Floating-point types don't go inreg.
961     return ABIArgInfo::getDirect();
962   } else if (const auto *EIT = Ty->getAs<ExtIntType>()) {
963     // Treat extended integers as integers if <=64, otherwise pass indirectly.
964     if (EIT->getNumBits() > 64)
965       return getNaturalAlignIndirect(Ty);
966     return ABIArgInfo::getDirect();
967   }
968 
969   return (isPromotableIntegerTypeForABI(Ty) ? ABIArgInfo::getExtend(Ty)
970                                             : ABIArgInfo::getDirect());
971 }
972 
973 ABIArgInfo PNaClABIInfo::classifyReturnType(QualType RetTy) const {
974   if (RetTy->isVoidType())
975     return ABIArgInfo::getIgnore();
976 
977   // In the PNaCl ABI we always return records/structures on the stack.
978   if (isAggregateTypeForABI(RetTy))
979     return getNaturalAlignIndirect(RetTy);
980 
981   // Treat extended integers as integers if <=64, otherwise pass indirectly.
982   if (const auto *EIT = RetTy->getAs<ExtIntType>()) {
983     if (EIT->getNumBits() > 64)
984       return getNaturalAlignIndirect(RetTy);
985     return ABIArgInfo::getDirect();
986   }
987 
988   // Treat an enum type as its underlying type.
989   if (const EnumType *EnumTy = RetTy->getAs<EnumType>())
990     RetTy = EnumTy->getDecl()->getIntegerType();
991 
992   return (isPromotableIntegerTypeForABI(RetTy) ? ABIArgInfo::getExtend(RetTy)
993                                                : ABIArgInfo::getDirect());
994 }
995 
996 /// IsX86_MMXType - Return true if this is an MMX type.
997 bool IsX86_MMXType(llvm::Type *IRType) {
998   // Return true if the type is an MMX type <2 x i32>, <4 x i16>, or <8 x i8>.
999   return IRType->isVectorTy() && IRType->getPrimitiveSizeInBits() == 64 &&
1000     cast<llvm::VectorType>(IRType)->getElementType()->isIntegerTy() &&
1001     IRType->getScalarSizeInBits() != 64;
1002 }
1003 
1004 static llvm::Type* X86AdjustInlineAsmType(CodeGen::CodeGenFunction &CGF,
1005                                           StringRef Constraint,
1006                                           llvm::Type* Ty) {
1007   bool IsMMXCons = llvm::StringSwitch<bool>(Constraint)
1008                      .Cases("y", "&y", "^Ym", true)
1009                      .Default(false);
1010   if (IsMMXCons && Ty->isVectorTy()) {
1011     if (cast<llvm::VectorType>(Ty)->getPrimitiveSizeInBits().getFixedSize() !=
1012         64) {
1013       // Invalid MMX constraint
1014       return nullptr;
1015     }
1016 
1017     return llvm::Type::getX86_MMXTy(CGF.getLLVMContext());
1018   }
1019 
1020   // No operation needed
1021   return Ty;
1022 }
1023 
1024 /// Returns true if this type can be passed in SSE registers with the
1025 /// X86_VectorCall calling convention. Shared between x86_32 and x86_64.
1026 static bool isX86VectorTypeForVectorCall(ASTContext &Context, QualType Ty) {
1027   if (const BuiltinType *BT = Ty->getAs<BuiltinType>()) {
1028     if (BT->isFloatingPoint() && BT->getKind() != BuiltinType::Half) {
1029       if (BT->getKind() == BuiltinType::LongDouble) {
1030         if (&Context.getTargetInfo().getLongDoubleFormat() ==
1031             &llvm::APFloat::x87DoubleExtended())
1032           return false;
1033       }
1034       return true;
1035     }
1036   } else if (const VectorType *VT = Ty->getAs<VectorType>()) {
1037     // vectorcall can pass XMM, YMM, and ZMM vectors. We don't pass SSE1 MMX
1038     // registers specially.
1039     unsigned VecSize = Context.getTypeSize(VT);
1040     if (VecSize == 128 || VecSize == 256 || VecSize == 512)
1041       return true;
1042   }
1043   return false;
1044 }
1045 
1046 /// Returns true if this aggregate is small enough to be passed in SSE registers
1047 /// in the X86_VectorCall calling convention. Shared between x86_32 and x86_64.
1048 static bool isX86VectorCallAggregateSmallEnough(uint64_t NumMembers) {
1049   return NumMembers <= 4;
1050 }
1051 
1052 /// Returns a Homogeneous Vector Aggregate ABIArgInfo, used in X86.
1053 static ABIArgInfo getDirectX86Hva(llvm::Type* T = nullptr) {
1054   auto AI = ABIArgInfo::getDirect(T);
1055   AI.setInReg(true);
1056   AI.setCanBeFlattened(false);
1057   return AI;
1058 }
1059 
1060 //===----------------------------------------------------------------------===//
1061 // X86-32 ABI Implementation
1062 //===----------------------------------------------------------------------===//
1063 
1064 /// Similar to llvm::CCState, but for Clang.
1065 struct CCState {
1066   CCState(CGFunctionInfo &FI)
1067       : IsPreassigned(FI.arg_size()), CC(FI.getCallingConvention()) {}
1068 
1069   llvm::SmallBitVector IsPreassigned;
1070   unsigned CC = CallingConv::CC_C;
1071   unsigned FreeRegs = 0;
1072   unsigned FreeSSERegs = 0;
1073 };
1074 
1075 enum {
1076   // Vectorcall only allows the first 6 parameters to be passed in registers.
1077   VectorcallMaxParamNumAsReg = 6
1078 };
1079 
1080 /// X86_32ABIInfo - The X86-32 ABI information.
1081 class X86_32ABIInfo : public SwiftABIInfo {
1082   enum Class {
1083     Integer,
1084     Float
1085   };
1086 
1087   static const unsigned MinABIStackAlignInBytes = 4;
1088 
1089   bool IsDarwinVectorABI;
1090   bool IsRetSmallStructInRegABI;
1091   bool IsWin32StructABI;
1092   bool IsSoftFloatABI;
1093   bool IsMCUABI;
1094   unsigned DefaultNumRegisterParameters;
1095 
1096   static bool isRegisterSize(unsigned Size) {
1097     return (Size == 8 || Size == 16 || Size == 32 || Size == 64);
1098   }
1099 
1100   bool isHomogeneousAggregateBaseType(QualType Ty) const override {
1101     // FIXME: Assumes vectorcall is in use.
1102     return isX86VectorTypeForVectorCall(getContext(), Ty);
1103   }
1104 
1105   bool isHomogeneousAggregateSmallEnough(const Type *Ty,
1106                                          uint64_t NumMembers) const override {
1107     // FIXME: Assumes vectorcall is in use.
1108     return isX86VectorCallAggregateSmallEnough(NumMembers);
1109   }
1110 
1111   bool shouldReturnTypeInRegister(QualType Ty, ASTContext &Context) const;
1112 
1113   /// getIndirectResult - Give a source type \arg Ty, return a suitable result
1114   /// such that the argument will be passed in memory.
1115   ABIArgInfo getIndirectResult(QualType Ty, bool ByVal, CCState &State) const;
1116 
1117   ABIArgInfo getIndirectReturnResult(QualType Ty, CCState &State) const;
1118 
1119   /// Return the alignment to use for the given type on the stack.
1120   unsigned getTypeStackAlignInBytes(QualType Ty, unsigned Align) const;
1121 
1122   Class classify(QualType Ty) const;
1123   ABIArgInfo classifyReturnType(QualType RetTy, CCState &State) const;
1124   ABIArgInfo classifyArgumentType(QualType RetTy, CCState &State) const;
1125 
1126   /// Updates the number of available free registers, returns
1127   /// true if any registers were allocated.
1128   bool updateFreeRegs(QualType Ty, CCState &State) const;
1129 
1130   bool shouldAggregateUseDirect(QualType Ty, CCState &State, bool &InReg,
1131                                 bool &NeedsPadding) const;
1132   bool shouldPrimitiveUseInReg(QualType Ty, CCState &State) const;
1133 
1134   bool canExpandIndirectArgument(QualType Ty) const;
1135 
1136   /// Rewrite the function info so that all memory arguments use
1137   /// inalloca.
1138   void rewriteWithInAlloca(CGFunctionInfo &FI) const;
1139 
1140   void addFieldToArgStruct(SmallVector<llvm::Type *, 6> &FrameFields,
1141                            CharUnits &StackOffset, ABIArgInfo &Info,
1142                            QualType Type) const;
1143   void runVectorCallFirstPass(CGFunctionInfo &FI, CCState &State) const;
1144 
1145 public:
1146 
1147   void computeInfo(CGFunctionInfo &FI) const override;
1148   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
1149                     QualType Ty) const override;
1150 
1151   X86_32ABIInfo(CodeGen::CodeGenTypes &CGT, bool DarwinVectorABI,
1152                 bool RetSmallStructInRegABI, bool Win32StructABI,
1153                 unsigned NumRegisterParameters, bool SoftFloatABI)
1154     : SwiftABIInfo(CGT), IsDarwinVectorABI(DarwinVectorABI),
1155       IsRetSmallStructInRegABI(RetSmallStructInRegABI),
1156       IsWin32StructABI(Win32StructABI),
1157       IsSoftFloatABI(SoftFloatABI),
1158       IsMCUABI(CGT.getTarget().getTriple().isOSIAMCU()),
1159       DefaultNumRegisterParameters(NumRegisterParameters) {}
1160 
1161   bool shouldPassIndirectlyForSwift(ArrayRef<llvm::Type*> scalars,
1162                                     bool asReturnValue) const override {
1163     // LLVM's x86-32 lowering currently only assigns up to three
1164     // integer registers and three fp registers.  Oddly, it'll use up to
1165     // four vector registers for vectors, but those can overlap with the
1166     // scalar registers.
1167     return occupiesMoreThan(CGT, scalars, /*total*/ 3);
1168   }
1169 
1170   bool isSwiftErrorInRegister() const override {
1171     // x86-32 lowering does not support passing swifterror in a register.
1172     return false;
1173   }
1174 };
1175 
1176 class X86_32TargetCodeGenInfo : public TargetCodeGenInfo {
1177 public:
1178   X86_32TargetCodeGenInfo(CodeGen::CodeGenTypes &CGT, bool DarwinVectorABI,
1179                           bool RetSmallStructInRegABI, bool Win32StructABI,
1180                           unsigned NumRegisterParameters, bool SoftFloatABI)
1181       : TargetCodeGenInfo(std::make_unique<X86_32ABIInfo>(
1182             CGT, DarwinVectorABI, RetSmallStructInRegABI, Win32StructABI,
1183             NumRegisterParameters, SoftFloatABI)) {}
1184 
1185   static bool isStructReturnInRegABI(
1186       const llvm::Triple &Triple, const CodeGenOptions &Opts);
1187 
1188   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
1189                            CodeGen::CodeGenModule &CGM) const override;
1190 
1191   int getDwarfEHStackPointer(CodeGen::CodeGenModule &CGM) const override {
1192     // Darwin uses different dwarf register numbers for EH.
1193     if (CGM.getTarget().getTriple().isOSDarwin()) return 5;
1194     return 4;
1195   }
1196 
1197   bool initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
1198                                llvm::Value *Address) const override;
1199 
1200   llvm::Type* adjustInlineAsmType(CodeGen::CodeGenFunction &CGF,
1201                                   StringRef Constraint,
1202                                   llvm::Type* Ty) const override {
1203     return X86AdjustInlineAsmType(CGF, Constraint, Ty);
1204   }
1205 
1206   void addReturnRegisterOutputs(CodeGenFunction &CGF, LValue ReturnValue,
1207                                 std::string &Constraints,
1208                                 std::vector<llvm::Type *> &ResultRegTypes,
1209                                 std::vector<llvm::Type *> &ResultTruncRegTypes,
1210                                 std::vector<LValue> &ResultRegDests,
1211                                 std::string &AsmString,
1212                                 unsigned NumOutputs) const override;
1213 
1214   llvm::Constant *
1215   getUBSanFunctionSignature(CodeGen::CodeGenModule &CGM) const override {
1216     unsigned Sig = (0xeb << 0) |  // jmp rel8
1217                    (0x06 << 8) |  //           .+0x08
1218                    ('v' << 16) |
1219                    ('2' << 24);
1220     return llvm::ConstantInt::get(CGM.Int32Ty, Sig);
1221   }
1222 
1223   StringRef getARCRetainAutoreleasedReturnValueMarker() const override {
1224     return "movl\t%ebp, %ebp"
1225            "\t\t// marker for objc_retainAutoreleaseReturnValue";
1226   }
1227 };
1228 
1229 }
1230 
1231 /// Rewrite input constraint references after adding some output constraints.
1232 /// In the case where there is one output and one input and we add one output,
1233 /// we need to replace all operand references greater than or equal to 1:
1234 ///     mov $0, $1
1235 ///     mov eax, $1
1236 /// The result will be:
1237 ///     mov $0, $2
1238 ///     mov eax, $2
1239 static void rewriteInputConstraintReferences(unsigned FirstIn,
1240                                              unsigned NumNewOuts,
1241                                              std::string &AsmString) {
1242   std::string Buf;
1243   llvm::raw_string_ostream OS(Buf);
1244   size_t Pos = 0;
1245   while (Pos < AsmString.size()) {
1246     size_t DollarStart = AsmString.find('$', Pos);
1247     if (DollarStart == std::string::npos)
1248       DollarStart = AsmString.size();
1249     size_t DollarEnd = AsmString.find_first_not_of('$', DollarStart);
1250     if (DollarEnd == std::string::npos)
1251       DollarEnd = AsmString.size();
1252     OS << StringRef(&AsmString[Pos], DollarEnd - Pos);
1253     Pos = DollarEnd;
1254     size_t NumDollars = DollarEnd - DollarStart;
1255     if (NumDollars % 2 != 0 && Pos < AsmString.size()) {
1256       // We have an operand reference.
1257       size_t DigitStart = Pos;
1258       if (AsmString[DigitStart] == '{') {
1259         OS << '{';
1260         ++DigitStart;
1261       }
1262       size_t DigitEnd = AsmString.find_first_not_of("0123456789", DigitStart);
1263       if (DigitEnd == std::string::npos)
1264         DigitEnd = AsmString.size();
1265       StringRef OperandStr(&AsmString[DigitStart], DigitEnd - DigitStart);
1266       unsigned OperandIndex;
1267       if (!OperandStr.getAsInteger(10, OperandIndex)) {
1268         if (OperandIndex >= FirstIn)
1269           OperandIndex += NumNewOuts;
1270         OS << OperandIndex;
1271       } else {
1272         OS << OperandStr;
1273       }
1274       Pos = DigitEnd;
1275     }
1276   }
1277   AsmString = std::move(OS.str());
1278 }
1279 
1280 /// Add output constraints for EAX:EDX because they are return registers.
1281 void X86_32TargetCodeGenInfo::addReturnRegisterOutputs(
1282     CodeGenFunction &CGF, LValue ReturnSlot, std::string &Constraints,
1283     std::vector<llvm::Type *> &ResultRegTypes,
1284     std::vector<llvm::Type *> &ResultTruncRegTypes,
1285     std::vector<LValue> &ResultRegDests, std::string &AsmString,
1286     unsigned NumOutputs) const {
1287   uint64_t RetWidth = CGF.getContext().getTypeSize(ReturnSlot.getType());
1288 
1289   // Use the EAX constraint if the width is 32 or smaller and EAX:EDX if it is
1290   // larger.
1291   if (!Constraints.empty())
1292     Constraints += ',';
1293   if (RetWidth <= 32) {
1294     Constraints += "={eax}";
1295     ResultRegTypes.push_back(CGF.Int32Ty);
1296   } else {
1297     // Use the 'A' constraint for EAX:EDX.
1298     Constraints += "=A";
1299     ResultRegTypes.push_back(CGF.Int64Ty);
1300   }
1301 
1302   // Truncate EAX or EAX:EDX to an integer of the appropriate size.
1303   llvm::Type *CoerceTy = llvm::IntegerType::get(CGF.getLLVMContext(), RetWidth);
1304   ResultTruncRegTypes.push_back(CoerceTy);
1305 
1306   // Coerce the integer by bitcasting the return slot pointer.
1307   ReturnSlot.setAddress(CGF.Builder.CreateBitCast(ReturnSlot.getAddress(CGF),
1308                                                   CoerceTy->getPointerTo()));
1309   ResultRegDests.push_back(ReturnSlot);
1310 
1311   rewriteInputConstraintReferences(NumOutputs, 1, AsmString);
1312 }
1313 
1314 /// shouldReturnTypeInRegister - Determine if the given type should be
1315 /// returned in a register (for the Darwin and MCU ABI).
1316 bool X86_32ABIInfo::shouldReturnTypeInRegister(QualType Ty,
1317                                                ASTContext &Context) const {
1318   uint64_t Size = Context.getTypeSize(Ty);
1319 
1320   // For i386, type must be register sized.
1321   // For the MCU ABI, it only needs to be <= 8-byte
1322   if ((IsMCUABI && Size > 64) || (!IsMCUABI && !isRegisterSize(Size)))
1323    return false;
1324 
1325   if (Ty->isVectorType()) {
1326     // 64- and 128- bit vectors inside structures are not returned in
1327     // registers.
1328     if (Size == 64 || Size == 128)
1329       return false;
1330 
1331     return true;
1332   }
1333 
1334   // If this is a builtin, pointer, enum, complex type, member pointer, or
1335   // member function pointer it is ok.
1336   if (Ty->getAs<BuiltinType>() || Ty->hasPointerRepresentation() ||
1337       Ty->isAnyComplexType() || Ty->isEnumeralType() ||
1338       Ty->isBlockPointerType() || Ty->isMemberPointerType())
1339     return true;
1340 
1341   // Arrays are treated like records.
1342   if (const ConstantArrayType *AT = Context.getAsConstantArrayType(Ty))
1343     return shouldReturnTypeInRegister(AT->getElementType(), Context);
1344 
1345   // Otherwise, it must be a record type.
1346   const RecordType *RT = Ty->getAs<RecordType>();
1347   if (!RT) return false;
1348 
1349   // FIXME: Traverse bases here too.
1350 
1351   // Structure types are passed in register if all fields would be
1352   // passed in a register.
1353   for (const auto *FD : RT->getDecl()->fields()) {
1354     // Empty fields are ignored.
1355     if (isEmptyField(Context, FD, true))
1356       continue;
1357 
1358     // Check fields recursively.
1359     if (!shouldReturnTypeInRegister(FD->getType(), Context))
1360       return false;
1361   }
1362   return true;
1363 }
1364 
1365 static bool is32Or64BitBasicType(QualType Ty, ASTContext &Context) {
1366   // Treat complex types as the element type.
1367   if (const ComplexType *CTy = Ty->getAs<ComplexType>())
1368     Ty = CTy->getElementType();
1369 
1370   // Check for a type which we know has a simple scalar argument-passing
1371   // convention without any padding.  (We're specifically looking for 32
1372   // and 64-bit integer and integer-equivalents, float, and double.)
1373   if (!Ty->getAs<BuiltinType>() && !Ty->hasPointerRepresentation() &&
1374       !Ty->isEnumeralType() && !Ty->isBlockPointerType())
1375     return false;
1376 
1377   uint64_t Size = Context.getTypeSize(Ty);
1378   return Size == 32 || Size == 64;
1379 }
1380 
1381 static bool addFieldSizes(ASTContext &Context, const RecordDecl *RD,
1382                           uint64_t &Size) {
1383   for (const auto *FD : RD->fields()) {
1384     // Scalar arguments on the stack get 4 byte alignment on x86. If the
1385     // argument is smaller than 32-bits, expanding the struct will create
1386     // alignment padding.
1387     if (!is32Or64BitBasicType(FD->getType(), Context))
1388       return false;
1389 
1390     // FIXME: Reject bit-fields wholesale; there are two problems, we don't know
1391     // how to expand them yet, and the predicate for telling if a bitfield still
1392     // counts as "basic" is more complicated than what we were doing previously.
1393     if (FD->isBitField())
1394       return false;
1395 
1396     Size += Context.getTypeSize(FD->getType());
1397   }
1398   return true;
1399 }
1400 
1401 static bool addBaseAndFieldSizes(ASTContext &Context, const CXXRecordDecl *RD,
1402                                  uint64_t &Size) {
1403   // Don't do this if there are any non-empty bases.
1404   for (const CXXBaseSpecifier &Base : RD->bases()) {
1405     if (!addBaseAndFieldSizes(Context, Base.getType()->getAsCXXRecordDecl(),
1406                               Size))
1407       return false;
1408   }
1409   if (!addFieldSizes(Context, RD, Size))
1410     return false;
1411   return true;
1412 }
1413 
1414 /// Test whether an argument type which is to be passed indirectly (on the
1415 /// stack) would have the equivalent layout if it was expanded into separate
1416 /// arguments. If so, we prefer to do the latter to avoid inhibiting
1417 /// optimizations.
1418 bool X86_32ABIInfo::canExpandIndirectArgument(QualType Ty) const {
1419   // We can only expand structure types.
1420   const RecordType *RT = Ty->getAs<RecordType>();
1421   if (!RT)
1422     return false;
1423   const RecordDecl *RD = RT->getDecl();
1424   uint64_t Size = 0;
1425   if (const CXXRecordDecl *CXXRD = dyn_cast<CXXRecordDecl>(RD)) {
1426     if (!IsWin32StructABI) {
1427       // On non-Windows, we have to conservatively match our old bitcode
1428       // prototypes in order to be ABI-compatible at the bitcode level.
1429       if (!CXXRD->isCLike())
1430         return false;
1431     } else {
1432       // Don't do this for dynamic classes.
1433       if (CXXRD->isDynamicClass())
1434         return false;
1435     }
1436     if (!addBaseAndFieldSizes(getContext(), CXXRD, Size))
1437       return false;
1438   } else {
1439     if (!addFieldSizes(getContext(), RD, Size))
1440       return false;
1441   }
1442 
1443   // We can do this if there was no alignment padding.
1444   return Size == getContext().getTypeSize(Ty);
1445 }
1446 
1447 ABIArgInfo X86_32ABIInfo::getIndirectReturnResult(QualType RetTy, CCState &State) const {
1448   // If the return value is indirect, then the hidden argument is consuming one
1449   // integer register.
1450   if (State.FreeRegs) {
1451     --State.FreeRegs;
1452     if (!IsMCUABI)
1453       return getNaturalAlignIndirectInReg(RetTy);
1454   }
1455   return getNaturalAlignIndirect(RetTy, /*ByVal=*/false);
1456 }
1457 
1458 ABIArgInfo X86_32ABIInfo::classifyReturnType(QualType RetTy,
1459                                              CCState &State) const {
1460   if (RetTy->isVoidType())
1461     return ABIArgInfo::getIgnore();
1462 
1463   const Type *Base = nullptr;
1464   uint64_t NumElts = 0;
1465   if ((State.CC == llvm::CallingConv::X86_VectorCall ||
1466        State.CC == llvm::CallingConv::X86_RegCall) &&
1467       isHomogeneousAggregate(RetTy, Base, NumElts)) {
1468     // The LLVM struct type for such an aggregate should lower properly.
1469     return ABIArgInfo::getDirect();
1470   }
1471 
1472   if (const VectorType *VT = RetTy->getAs<VectorType>()) {
1473     // On Darwin, some vectors are returned in registers.
1474     if (IsDarwinVectorABI) {
1475       uint64_t Size = getContext().getTypeSize(RetTy);
1476 
1477       // 128-bit vectors are a special case; they are returned in
1478       // registers and we need to make sure to pick a type the LLVM
1479       // backend will like.
1480       if (Size == 128)
1481         return ABIArgInfo::getDirect(llvm::VectorType::get(
1482                   llvm::Type::getInt64Ty(getVMContext()), 2));
1483 
1484       // Always return in register if it fits in a general purpose
1485       // register, or if it is 64 bits and has a single element.
1486       if ((Size == 8 || Size == 16 || Size == 32) ||
1487           (Size == 64 && VT->getNumElements() == 1))
1488         return ABIArgInfo::getDirect(llvm::IntegerType::get(getVMContext(),
1489                                                             Size));
1490 
1491       return getIndirectReturnResult(RetTy, State);
1492     }
1493 
1494     return ABIArgInfo::getDirect();
1495   }
1496 
1497   if (isAggregateTypeForABI(RetTy)) {
1498     if (const RecordType *RT = RetTy->getAs<RecordType>()) {
1499       // Structures with flexible arrays are always indirect.
1500       if (RT->getDecl()->hasFlexibleArrayMember())
1501         return getIndirectReturnResult(RetTy, State);
1502     }
1503 
1504     // If specified, structs and unions are always indirect.
1505     if (!IsRetSmallStructInRegABI && !RetTy->isAnyComplexType())
1506       return getIndirectReturnResult(RetTy, State);
1507 
1508     // Ignore empty structs/unions.
1509     if (isEmptyRecord(getContext(), RetTy, true))
1510       return ABIArgInfo::getIgnore();
1511 
1512     // Small structures which are register sized are generally returned
1513     // in a register.
1514     if (shouldReturnTypeInRegister(RetTy, getContext())) {
1515       uint64_t Size = getContext().getTypeSize(RetTy);
1516 
1517       // As a special-case, if the struct is a "single-element" struct, and
1518       // the field is of type "float" or "double", return it in a
1519       // floating-point register. (MSVC does not apply this special case.)
1520       // We apply a similar transformation for pointer types to improve the
1521       // quality of the generated IR.
1522       if (const Type *SeltTy = isSingleElementStruct(RetTy, getContext()))
1523         if ((!IsWin32StructABI && SeltTy->isRealFloatingType())
1524             || SeltTy->hasPointerRepresentation())
1525           return ABIArgInfo::getDirect(CGT.ConvertType(QualType(SeltTy, 0)));
1526 
1527       // FIXME: We should be able to narrow this integer in cases with dead
1528       // padding.
1529       return ABIArgInfo::getDirect(llvm::IntegerType::get(getVMContext(),Size));
1530     }
1531 
1532     return getIndirectReturnResult(RetTy, State);
1533   }
1534 
1535   // Treat an enum type as its underlying type.
1536   if (const EnumType *EnumTy = RetTy->getAs<EnumType>())
1537     RetTy = EnumTy->getDecl()->getIntegerType();
1538 
1539   if (const auto *EIT = RetTy->getAs<ExtIntType>())
1540     if (EIT->getNumBits() > 64)
1541       return getIndirectReturnResult(RetTy, State);
1542 
1543   return (isPromotableIntegerTypeForABI(RetTy) ? ABIArgInfo::getExtend(RetTy)
1544                                                : ABIArgInfo::getDirect());
1545 }
1546 
1547 static bool isSIMDVectorType(ASTContext &Context, QualType Ty) {
1548   return Ty->getAs<VectorType>() && Context.getTypeSize(Ty) == 128;
1549 }
1550 
1551 static bool isRecordWithSIMDVectorType(ASTContext &Context, QualType Ty) {
1552   const RecordType *RT = Ty->getAs<RecordType>();
1553   if (!RT)
1554     return 0;
1555   const RecordDecl *RD = RT->getDecl();
1556 
1557   // If this is a C++ record, check the bases first.
1558   if (const CXXRecordDecl *CXXRD = dyn_cast<CXXRecordDecl>(RD))
1559     for (const auto &I : CXXRD->bases())
1560       if (!isRecordWithSIMDVectorType(Context, I.getType()))
1561         return false;
1562 
1563   for (const auto *i : RD->fields()) {
1564     QualType FT = i->getType();
1565 
1566     if (isSIMDVectorType(Context, FT))
1567       return true;
1568 
1569     if (isRecordWithSIMDVectorType(Context, FT))
1570       return true;
1571   }
1572 
1573   return false;
1574 }
1575 
1576 unsigned X86_32ABIInfo::getTypeStackAlignInBytes(QualType Ty,
1577                                                  unsigned Align) const {
1578   // Otherwise, if the alignment is less than or equal to the minimum ABI
1579   // alignment, just use the default; the backend will handle this.
1580   if (Align <= MinABIStackAlignInBytes)
1581     return 0; // Use default alignment.
1582 
1583   // On non-Darwin, the stack type alignment is always 4.
1584   if (!IsDarwinVectorABI) {
1585     // Set explicit alignment, since we may need to realign the top.
1586     return MinABIStackAlignInBytes;
1587   }
1588 
1589   // Otherwise, if the type contains an SSE vector type, the alignment is 16.
1590   if (Align >= 16 && (isSIMDVectorType(getContext(), Ty) ||
1591                       isRecordWithSIMDVectorType(getContext(), Ty)))
1592     return 16;
1593 
1594   return MinABIStackAlignInBytes;
1595 }
1596 
1597 ABIArgInfo X86_32ABIInfo::getIndirectResult(QualType Ty, bool ByVal,
1598                                             CCState &State) const {
1599   if (!ByVal) {
1600     if (State.FreeRegs) {
1601       --State.FreeRegs; // Non-byval indirects just use one pointer.
1602       if (!IsMCUABI)
1603         return getNaturalAlignIndirectInReg(Ty);
1604     }
1605     return getNaturalAlignIndirect(Ty, false);
1606   }
1607 
1608   // Compute the byval alignment.
1609   unsigned TypeAlign = getContext().getTypeAlign(Ty) / 8;
1610   unsigned StackAlign = getTypeStackAlignInBytes(Ty, TypeAlign);
1611   if (StackAlign == 0)
1612     return ABIArgInfo::getIndirect(CharUnits::fromQuantity(4), /*ByVal=*/true);
1613 
1614   // If the stack alignment is less than the type alignment, realign the
1615   // argument.
1616   bool Realign = TypeAlign > StackAlign;
1617   return ABIArgInfo::getIndirect(CharUnits::fromQuantity(StackAlign),
1618                                  /*ByVal=*/true, Realign);
1619 }
1620 
1621 X86_32ABIInfo::Class X86_32ABIInfo::classify(QualType Ty) const {
1622   const Type *T = isSingleElementStruct(Ty, getContext());
1623   if (!T)
1624     T = Ty.getTypePtr();
1625 
1626   if (const BuiltinType *BT = T->getAs<BuiltinType>()) {
1627     BuiltinType::Kind K = BT->getKind();
1628     if (K == BuiltinType::Float || K == BuiltinType::Double)
1629       return Float;
1630   }
1631   return Integer;
1632 }
1633 
1634 bool X86_32ABIInfo::updateFreeRegs(QualType Ty, CCState &State) const {
1635   if (!IsSoftFloatABI) {
1636     Class C = classify(Ty);
1637     if (C == Float)
1638       return false;
1639   }
1640 
1641   unsigned Size = getContext().getTypeSize(Ty);
1642   unsigned SizeInRegs = (Size + 31) / 32;
1643 
1644   if (SizeInRegs == 0)
1645     return false;
1646 
1647   if (!IsMCUABI) {
1648     if (SizeInRegs > State.FreeRegs) {
1649       State.FreeRegs = 0;
1650       return false;
1651     }
1652   } else {
1653     // The MCU psABI allows passing parameters in-reg even if there are
1654     // earlier parameters that are passed on the stack. Also,
1655     // it does not allow passing >8-byte structs in-register,
1656     // even if there are 3 free registers available.
1657     if (SizeInRegs > State.FreeRegs || SizeInRegs > 2)
1658       return false;
1659   }
1660 
1661   State.FreeRegs -= SizeInRegs;
1662   return true;
1663 }
1664 
1665 bool X86_32ABIInfo::shouldAggregateUseDirect(QualType Ty, CCState &State,
1666                                              bool &InReg,
1667                                              bool &NeedsPadding) const {
1668   // On Windows, aggregates other than HFAs are never passed in registers, and
1669   // they do not consume register slots. Homogenous floating-point aggregates
1670   // (HFAs) have already been dealt with at this point.
1671   if (IsWin32StructABI && isAggregateTypeForABI(Ty))
1672     return false;
1673 
1674   NeedsPadding = false;
1675   InReg = !IsMCUABI;
1676 
1677   if (!updateFreeRegs(Ty, State))
1678     return false;
1679 
1680   if (IsMCUABI)
1681     return true;
1682 
1683   if (State.CC == llvm::CallingConv::X86_FastCall ||
1684       State.CC == llvm::CallingConv::X86_VectorCall ||
1685       State.CC == llvm::CallingConv::X86_RegCall) {
1686     if (getContext().getTypeSize(Ty) <= 32 && State.FreeRegs)
1687       NeedsPadding = true;
1688 
1689     return false;
1690   }
1691 
1692   return true;
1693 }
1694 
1695 bool X86_32ABIInfo::shouldPrimitiveUseInReg(QualType Ty, CCState &State) const {
1696   if (!updateFreeRegs(Ty, State))
1697     return false;
1698 
1699   if (IsMCUABI)
1700     return false;
1701 
1702   if (State.CC == llvm::CallingConv::X86_FastCall ||
1703       State.CC == llvm::CallingConv::X86_VectorCall ||
1704       State.CC == llvm::CallingConv::X86_RegCall) {
1705     if (getContext().getTypeSize(Ty) > 32)
1706       return false;
1707 
1708     return (Ty->isIntegralOrEnumerationType() || Ty->isPointerType() ||
1709         Ty->isReferenceType());
1710   }
1711 
1712   return true;
1713 }
1714 
1715 void X86_32ABIInfo::runVectorCallFirstPass(CGFunctionInfo &FI, CCState &State) const {
1716   // Vectorcall x86 works subtly different than in x64, so the format is
1717   // a bit different than the x64 version.  First, all vector types (not HVAs)
1718   // are assigned, with the first 6 ending up in the [XYZ]MM0-5 registers.
1719   // This differs from the x64 implementation, where the first 6 by INDEX get
1720   // registers.
1721   // In the second pass over the arguments, HVAs are passed in the remaining
1722   // vector registers if possible, or indirectly by address. The address will be
1723   // passed in ECX/EDX if available. Any other arguments are passed according to
1724   // the usual fastcall rules.
1725   MutableArrayRef<CGFunctionInfoArgInfo> Args = FI.arguments();
1726   for (int I = 0, E = Args.size(); I < E; ++I) {
1727     const Type *Base = nullptr;
1728     uint64_t NumElts = 0;
1729     const QualType &Ty = Args[I].type;
1730     if ((Ty->isVectorType() || Ty->isBuiltinType()) &&
1731         isHomogeneousAggregate(Ty, Base, NumElts)) {
1732       if (State.FreeSSERegs >= NumElts) {
1733         State.FreeSSERegs -= NumElts;
1734         Args[I].info = ABIArgInfo::getDirectInReg();
1735         State.IsPreassigned.set(I);
1736       }
1737     }
1738   }
1739 }
1740 
1741 ABIArgInfo X86_32ABIInfo::classifyArgumentType(QualType Ty,
1742                                                CCState &State) const {
1743   // FIXME: Set alignment on indirect arguments.
1744   bool IsFastCall = State.CC == llvm::CallingConv::X86_FastCall;
1745   bool IsRegCall = State.CC == llvm::CallingConv::X86_RegCall;
1746   bool IsVectorCall = State.CC == llvm::CallingConv::X86_VectorCall;
1747 
1748   Ty = useFirstFieldIfTransparentUnion(Ty);
1749   TypeInfo TI = getContext().getTypeInfo(Ty);
1750 
1751   // Check with the C++ ABI first.
1752   const RecordType *RT = Ty->getAs<RecordType>();
1753   if (RT) {
1754     CGCXXABI::RecordArgABI RAA = getRecordArgABI(RT, getCXXABI());
1755     if (RAA == CGCXXABI::RAA_Indirect) {
1756       return getIndirectResult(Ty, false, State);
1757     } else if (RAA == CGCXXABI::RAA_DirectInMemory) {
1758       // The field index doesn't matter, we'll fix it up later.
1759       return ABIArgInfo::getInAlloca(/*FieldIndex=*/0);
1760     }
1761   }
1762 
1763   // Regcall uses the concept of a homogenous vector aggregate, similar
1764   // to other targets.
1765   const Type *Base = nullptr;
1766   uint64_t NumElts = 0;
1767   if ((IsRegCall || IsVectorCall) &&
1768       isHomogeneousAggregate(Ty, Base, NumElts)) {
1769     if (State.FreeSSERegs >= NumElts) {
1770       State.FreeSSERegs -= NumElts;
1771 
1772       // Vectorcall passes HVAs directly and does not flatten them, but regcall
1773       // does.
1774       if (IsVectorCall)
1775         return getDirectX86Hva();
1776 
1777       if (Ty->isBuiltinType() || Ty->isVectorType())
1778         return ABIArgInfo::getDirect();
1779       return ABIArgInfo::getExpand();
1780     }
1781     return getIndirectResult(Ty, /*ByVal=*/false, State);
1782   }
1783 
1784   if (isAggregateTypeForABI(Ty)) {
1785     // Structures with flexible arrays are always indirect.
1786     // FIXME: This should not be byval!
1787     if (RT && RT->getDecl()->hasFlexibleArrayMember())
1788       return getIndirectResult(Ty, true, State);
1789 
1790     // Ignore empty structs/unions on non-Windows.
1791     if (!IsWin32StructABI && isEmptyRecord(getContext(), Ty, true))
1792       return ABIArgInfo::getIgnore();
1793 
1794     llvm::LLVMContext &LLVMContext = getVMContext();
1795     llvm::IntegerType *Int32 = llvm::Type::getInt32Ty(LLVMContext);
1796     bool NeedsPadding = false;
1797     bool InReg;
1798     if (shouldAggregateUseDirect(Ty, State, InReg, NeedsPadding)) {
1799       unsigned SizeInRegs = (TI.Width + 31) / 32;
1800       SmallVector<llvm::Type*, 3> Elements(SizeInRegs, Int32);
1801       llvm::Type *Result = llvm::StructType::get(LLVMContext, Elements);
1802       if (InReg)
1803         return ABIArgInfo::getDirectInReg(Result);
1804       else
1805         return ABIArgInfo::getDirect(Result);
1806     }
1807     llvm::IntegerType *PaddingType = NeedsPadding ? Int32 : nullptr;
1808 
1809     // Pass over-aligned aggregates on Windows indirectly. This behavior was
1810     // added in MSVC 2015.
1811     if (IsWin32StructABI && TI.AlignIsRequired && TI.Align > 32)
1812       return getIndirectResult(Ty, /*ByVal=*/false, State);
1813 
1814     // Expand small (<= 128-bit) record types when we know that the stack layout
1815     // of those arguments will match the struct. This is important because the
1816     // LLVM backend isn't smart enough to remove byval, which inhibits many
1817     // optimizations.
1818     // Don't do this for the MCU if there are still free integer registers
1819     // (see X86_64 ABI for full explanation).
1820     if (TI.Width <= 4 * 32 && (!IsMCUABI || State.FreeRegs == 0) &&
1821         canExpandIndirectArgument(Ty))
1822       return ABIArgInfo::getExpandWithPadding(
1823           IsFastCall || IsVectorCall || IsRegCall, PaddingType);
1824 
1825     return getIndirectResult(Ty, true, State);
1826   }
1827 
1828   if (const VectorType *VT = Ty->getAs<VectorType>()) {
1829     // On Windows, vectors are passed directly if registers are available, or
1830     // indirectly if not. This avoids the need to align argument memory. Pass
1831     // user-defined vector types larger than 512 bits indirectly for simplicity.
1832     if (IsWin32StructABI) {
1833       if (TI.Width <= 512 && State.FreeSSERegs > 0) {
1834         --State.FreeSSERegs;
1835         return ABIArgInfo::getDirectInReg();
1836       }
1837       return getIndirectResult(Ty, /*ByVal=*/false, State);
1838     }
1839 
1840     // On Darwin, some vectors are passed in memory, we handle this by passing
1841     // it as an i8/i16/i32/i64.
1842     if (IsDarwinVectorABI) {
1843       if ((TI.Width == 8 || TI.Width == 16 || TI.Width == 32) ||
1844           (TI.Width == 64 && VT->getNumElements() == 1))
1845         return ABIArgInfo::getDirect(
1846             llvm::IntegerType::get(getVMContext(), TI.Width));
1847     }
1848 
1849     if (IsX86_MMXType(CGT.ConvertType(Ty)))
1850       return ABIArgInfo::getDirect(llvm::IntegerType::get(getVMContext(), 64));
1851 
1852     return ABIArgInfo::getDirect();
1853   }
1854 
1855 
1856   if (const EnumType *EnumTy = Ty->getAs<EnumType>())
1857     Ty = EnumTy->getDecl()->getIntegerType();
1858 
1859   bool InReg = shouldPrimitiveUseInReg(Ty, State);
1860 
1861   if (isPromotableIntegerTypeForABI(Ty)) {
1862     if (InReg)
1863       return ABIArgInfo::getExtendInReg(Ty);
1864     return ABIArgInfo::getExtend(Ty);
1865   }
1866 
1867   if (const auto * EIT = Ty->getAs<ExtIntType>()) {
1868     if (EIT->getNumBits() <= 64) {
1869       if (InReg)
1870         return ABIArgInfo::getDirectInReg();
1871       return ABIArgInfo::getDirect();
1872     }
1873     return getIndirectResult(Ty, /*ByVal=*/false, State);
1874   }
1875 
1876   if (InReg)
1877     return ABIArgInfo::getDirectInReg();
1878   return ABIArgInfo::getDirect();
1879 }
1880 
1881 void X86_32ABIInfo::computeInfo(CGFunctionInfo &FI) const {
1882   CCState State(FI);
1883   if (IsMCUABI)
1884     State.FreeRegs = 3;
1885   else if (State.CC == llvm::CallingConv::X86_FastCall) {
1886     State.FreeRegs = 2;
1887     State.FreeSSERegs = 3;
1888   } else if (State.CC == llvm::CallingConv::X86_VectorCall) {
1889     State.FreeRegs = 2;
1890     State.FreeSSERegs = 6;
1891   } else if (FI.getHasRegParm())
1892     State.FreeRegs = FI.getRegParm();
1893   else if (State.CC == llvm::CallingConv::X86_RegCall) {
1894     State.FreeRegs = 5;
1895     State.FreeSSERegs = 8;
1896   } else if (IsWin32StructABI) {
1897     // Since MSVC 2015, the first three SSE vectors have been passed in
1898     // registers. The rest are passed indirectly.
1899     State.FreeRegs = DefaultNumRegisterParameters;
1900     State.FreeSSERegs = 3;
1901   } else
1902     State.FreeRegs = DefaultNumRegisterParameters;
1903 
1904   if (!::classifyReturnType(getCXXABI(), FI, *this)) {
1905     FI.getReturnInfo() = classifyReturnType(FI.getReturnType(), State);
1906   } else if (FI.getReturnInfo().isIndirect()) {
1907     // The C++ ABI is not aware of register usage, so we have to check if the
1908     // return value was sret and put it in a register ourselves if appropriate.
1909     if (State.FreeRegs) {
1910       --State.FreeRegs;  // The sret parameter consumes a register.
1911       if (!IsMCUABI)
1912         FI.getReturnInfo().setInReg(true);
1913     }
1914   }
1915 
1916   // The chain argument effectively gives us another free register.
1917   if (FI.isChainCall())
1918     ++State.FreeRegs;
1919 
1920   // For vectorcall, do a first pass over the arguments, assigning FP and vector
1921   // arguments to XMM registers as available.
1922   if (State.CC == llvm::CallingConv::X86_VectorCall)
1923     runVectorCallFirstPass(FI, State);
1924 
1925   bool UsedInAlloca = false;
1926   MutableArrayRef<CGFunctionInfoArgInfo> Args = FI.arguments();
1927   for (int I = 0, E = Args.size(); I < E; ++I) {
1928     // Skip arguments that have already been assigned.
1929     if (State.IsPreassigned.test(I))
1930       continue;
1931 
1932     Args[I].info = classifyArgumentType(Args[I].type, State);
1933     UsedInAlloca |= (Args[I].info.getKind() == ABIArgInfo::InAlloca);
1934   }
1935 
1936   // If we needed to use inalloca for any argument, do a second pass and rewrite
1937   // all the memory arguments to use inalloca.
1938   if (UsedInAlloca)
1939     rewriteWithInAlloca(FI);
1940 }
1941 
1942 void
1943 X86_32ABIInfo::addFieldToArgStruct(SmallVector<llvm::Type *, 6> &FrameFields,
1944                                    CharUnits &StackOffset, ABIArgInfo &Info,
1945                                    QualType Type) const {
1946   // Arguments are always 4-byte-aligned.
1947   CharUnits WordSize = CharUnits::fromQuantity(4);
1948   assert(StackOffset.isMultipleOf(WordSize) && "unaligned inalloca struct");
1949 
1950   // sret pointers and indirect things will require an extra pointer
1951   // indirection, unless they are byval. Most things are byval, and will not
1952   // require this indirection.
1953   bool IsIndirect = false;
1954   if (Info.isIndirect() && !Info.getIndirectByVal())
1955     IsIndirect = true;
1956   Info = ABIArgInfo::getInAlloca(FrameFields.size(), IsIndirect);
1957   llvm::Type *LLTy = CGT.ConvertTypeForMem(Type);
1958   if (IsIndirect)
1959     LLTy = LLTy->getPointerTo(0);
1960   FrameFields.push_back(LLTy);
1961   StackOffset += IsIndirect ? WordSize : getContext().getTypeSizeInChars(Type);
1962 
1963   // Insert padding bytes to respect alignment.
1964   CharUnits FieldEnd = StackOffset;
1965   StackOffset = FieldEnd.alignTo(WordSize);
1966   if (StackOffset != FieldEnd) {
1967     CharUnits NumBytes = StackOffset - FieldEnd;
1968     llvm::Type *Ty = llvm::Type::getInt8Ty(getVMContext());
1969     Ty = llvm::ArrayType::get(Ty, NumBytes.getQuantity());
1970     FrameFields.push_back(Ty);
1971   }
1972 }
1973 
1974 static bool isArgInAlloca(const ABIArgInfo &Info) {
1975   // Leave ignored and inreg arguments alone.
1976   switch (Info.getKind()) {
1977   case ABIArgInfo::InAlloca:
1978     return true;
1979   case ABIArgInfo::Ignore:
1980     return false;
1981   case ABIArgInfo::Indirect:
1982   case ABIArgInfo::Direct:
1983   case ABIArgInfo::Extend:
1984     return !Info.getInReg();
1985   case ABIArgInfo::Expand:
1986   case ABIArgInfo::CoerceAndExpand:
1987     // These are aggregate types which are never passed in registers when
1988     // inalloca is involved.
1989     return true;
1990   }
1991   llvm_unreachable("invalid enum");
1992 }
1993 
1994 void X86_32ABIInfo::rewriteWithInAlloca(CGFunctionInfo &FI) const {
1995   assert(IsWin32StructABI && "inalloca only supported on win32");
1996 
1997   // Build a packed struct type for all of the arguments in memory.
1998   SmallVector<llvm::Type *, 6> FrameFields;
1999 
2000   // The stack alignment is always 4.
2001   CharUnits StackAlign = CharUnits::fromQuantity(4);
2002 
2003   CharUnits StackOffset;
2004   CGFunctionInfo::arg_iterator I = FI.arg_begin(), E = FI.arg_end();
2005 
2006   // Put 'this' into the struct before 'sret', if necessary.
2007   bool IsThisCall =
2008       FI.getCallingConvention() == llvm::CallingConv::X86_ThisCall;
2009   ABIArgInfo &Ret = FI.getReturnInfo();
2010   if (Ret.isIndirect() && Ret.isSRetAfterThis() && !IsThisCall &&
2011       isArgInAlloca(I->info)) {
2012     addFieldToArgStruct(FrameFields, StackOffset, I->info, I->type);
2013     ++I;
2014   }
2015 
2016   // Put the sret parameter into the inalloca struct if it's in memory.
2017   if (Ret.isIndirect() && !Ret.getInReg()) {
2018     addFieldToArgStruct(FrameFields, StackOffset, Ret, FI.getReturnType());
2019     // On Windows, the hidden sret parameter is always returned in eax.
2020     Ret.setInAllocaSRet(IsWin32StructABI);
2021   }
2022 
2023   // Skip the 'this' parameter in ecx.
2024   if (IsThisCall)
2025     ++I;
2026 
2027   // Put arguments passed in memory into the struct.
2028   for (; I != E; ++I) {
2029     if (isArgInAlloca(I->info))
2030       addFieldToArgStruct(FrameFields, StackOffset, I->info, I->type);
2031   }
2032 
2033   FI.setArgStruct(llvm::StructType::get(getVMContext(), FrameFields,
2034                                         /*isPacked=*/true),
2035                   StackAlign);
2036 }
2037 
2038 Address X86_32ABIInfo::EmitVAArg(CodeGenFunction &CGF,
2039                                  Address VAListAddr, QualType Ty) const {
2040 
2041   auto TypeInfo = getContext().getTypeInfoInChars(Ty);
2042 
2043   // x86-32 changes the alignment of certain arguments on the stack.
2044   //
2045   // Just messing with TypeInfo like this works because we never pass
2046   // anything indirectly.
2047   TypeInfo.second = CharUnits::fromQuantity(
2048                 getTypeStackAlignInBytes(Ty, TypeInfo.second.getQuantity()));
2049 
2050   return emitVoidPtrVAArg(CGF, VAListAddr, Ty, /*Indirect*/ false,
2051                           TypeInfo, CharUnits::fromQuantity(4),
2052                           /*AllowHigherAlign*/ true);
2053 }
2054 
2055 bool X86_32TargetCodeGenInfo::isStructReturnInRegABI(
2056     const llvm::Triple &Triple, const CodeGenOptions &Opts) {
2057   assert(Triple.getArch() == llvm::Triple::x86);
2058 
2059   switch (Opts.getStructReturnConvention()) {
2060   case CodeGenOptions::SRCK_Default:
2061     break;
2062   case CodeGenOptions::SRCK_OnStack:  // -fpcc-struct-return
2063     return false;
2064   case CodeGenOptions::SRCK_InRegs:  // -freg-struct-return
2065     return true;
2066   }
2067 
2068   if (Triple.isOSDarwin() || Triple.isOSIAMCU())
2069     return true;
2070 
2071   switch (Triple.getOS()) {
2072   case llvm::Triple::DragonFly:
2073   case llvm::Triple::FreeBSD:
2074   case llvm::Triple::OpenBSD:
2075   case llvm::Triple::Win32:
2076     return true;
2077   default:
2078     return false;
2079   }
2080 }
2081 
2082 void X86_32TargetCodeGenInfo::setTargetAttributes(
2083     const Decl *D, llvm::GlobalValue *GV, CodeGen::CodeGenModule &CGM) const {
2084   if (GV->isDeclaration())
2085     return;
2086   if (const FunctionDecl *FD = dyn_cast_or_null<FunctionDecl>(D)) {
2087     if (FD->hasAttr<X86ForceAlignArgPointerAttr>()) {
2088       llvm::Function *Fn = cast<llvm::Function>(GV);
2089       Fn->addFnAttr("stackrealign");
2090     }
2091     if (FD->hasAttr<AnyX86InterruptAttr>()) {
2092       llvm::Function *Fn = cast<llvm::Function>(GV);
2093       Fn->setCallingConv(llvm::CallingConv::X86_INTR);
2094     }
2095   }
2096 }
2097 
2098 bool X86_32TargetCodeGenInfo::initDwarfEHRegSizeTable(
2099                                                CodeGen::CodeGenFunction &CGF,
2100                                                llvm::Value *Address) const {
2101   CodeGen::CGBuilderTy &Builder = CGF.Builder;
2102 
2103   llvm::Value *Four8 = llvm::ConstantInt::get(CGF.Int8Ty, 4);
2104 
2105   // 0-7 are the eight integer registers;  the order is different
2106   //   on Darwin (for EH), but the range is the same.
2107   // 8 is %eip.
2108   AssignToArrayRange(Builder, Address, Four8, 0, 8);
2109 
2110   if (CGF.CGM.getTarget().getTriple().isOSDarwin()) {
2111     // 12-16 are st(0..4).  Not sure why we stop at 4.
2112     // These have size 16, which is sizeof(long double) on
2113     // platforms with 8-byte alignment for that type.
2114     llvm::Value *Sixteen8 = llvm::ConstantInt::get(CGF.Int8Ty, 16);
2115     AssignToArrayRange(Builder, Address, Sixteen8, 12, 16);
2116 
2117   } else {
2118     // 9 is %eflags, which doesn't get a size on Darwin for some
2119     // reason.
2120     Builder.CreateAlignedStore(
2121         Four8, Builder.CreateConstInBoundsGEP1_32(CGF.Int8Ty, Address, 9),
2122                                CharUnits::One());
2123 
2124     // 11-16 are st(0..5).  Not sure why we stop at 5.
2125     // These have size 12, which is sizeof(long double) on
2126     // platforms with 4-byte alignment for that type.
2127     llvm::Value *Twelve8 = llvm::ConstantInt::get(CGF.Int8Ty, 12);
2128     AssignToArrayRange(Builder, Address, Twelve8, 11, 16);
2129   }
2130 
2131   return false;
2132 }
2133 
2134 //===----------------------------------------------------------------------===//
2135 // X86-64 ABI Implementation
2136 //===----------------------------------------------------------------------===//
2137 
2138 
2139 namespace {
2140 /// The AVX ABI level for X86 targets.
2141 enum class X86AVXABILevel {
2142   None,
2143   AVX,
2144   AVX512
2145 };
2146 
2147 /// \p returns the size in bits of the largest (native) vector for \p AVXLevel.
2148 static unsigned getNativeVectorSizeForAVXABI(X86AVXABILevel AVXLevel) {
2149   switch (AVXLevel) {
2150   case X86AVXABILevel::AVX512:
2151     return 512;
2152   case X86AVXABILevel::AVX:
2153     return 256;
2154   case X86AVXABILevel::None:
2155     return 128;
2156   }
2157   llvm_unreachable("Unknown AVXLevel");
2158 }
2159 
2160 /// X86_64ABIInfo - The X86_64 ABI information.
2161 class X86_64ABIInfo : public SwiftABIInfo {
2162   enum Class {
2163     Integer = 0,
2164     SSE,
2165     SSEUp,
2166     X87,
2167     X87Up,
2168     ComplexX87,
2169     NoClass,
2170     Memory
2171   };
2172 
2173   /// merge - Implement the X86_64 ABI merging algorithm.
2174   ///
2175   /// Merge an accumulating classification \arg Accum with a field
2176   /// classification \arg Field.
2177   ///
2178   /// \param Accum - The accumulating classification. This should
2179   /// always be either NoClass or the result of a previous merge
2180   /// call. In addition, this should never be Memory (the caller
2181   /// should just return Memory for the aggregate).
2182   static Class merge(Class Accum, Class Field);
2183 
2184   /// postMerge - Implement the X86_64 ABI post merging algorithm.
2185   ///
2186   /// Post merger cleanup, reduces a malformed Hi and Lo pair to
2187   /// final MEMORY or SSE classes when necessary.
2188   ///
2189   /// \param AggregateSize - The size of the current aggregate in
2190   /// the classification process.
2191   ///
2192   /// \param Lo - The classification for the parts of the type
2193   /// residing in the low word of the containing object.
2194   ///
2195   /// \param Hi - The classification for the parts of the type
2196   /// residing in the higher words of the containing object.
2197   ///
2198   void postMerge(unsigned AggregateSize, Class &Lo, Class &Hi) const;
2199 
2200   /// classify - Determine the x86_64 register classes in which the
2201   /// given type T should be passed.
2202   ///
2203   /// \param Lo - The classification for the parts of the type
2204   /// residing in the low word of the containing object.
2205   ///
2206   /// \param Hi - The classification for the parts of the type
2207   /// residing in the high word of the containing object.
2208   ///
2209   /// \param OffsetBase - The bit offset of this type in the
2210   /// containing object.  Some parameters are classified different
2211   /// depending on whether they straddle an eightbyte boundary.
2212   ///
2213   /// \param isNamedArg - Whether the argument in question is a "named"
2214   /// argument, as used in AMD64-ABI 3.5.7.
2215   ///
2216   /// If a word is unused its result will be NoClass; if a type should
2217   /// be passed in Memory then at least the classification of \arg Lo
2218   /// will be Memory.
2219   ///
2220   /// The \arg Lo class will be NoClass iff the argument is ignored.
2221   ///
2222   /// If the \arg Lo class is ComplexX87, then the \arg Hi class will
2223   /// also be ComplexX87.
2224   void classify(QualType T, uint64_t OffsetBase, Class &Lo, Class &Hi,
2225                 bool isNamedArg) const;
2226 
2227   llvm::Type *GetByteVectorType(QualType Ty) const;
2228   llvm::Type *GetSSETypeAtOffset(llvm::Type *IRType,
2229                                  unsigned IROffset, QualType SourceTy,
2230                                  unsigned SourceOffset) const;
2231   llvm::Type *GetINTEGERTypeAtOffset(llvm::Type *IRType,
2232                                      unsigned IROffset, QualType SourceTy,
2233                                      unsigned SourceOffset) const;
2234 
2235   /// getIndirectResult - Give a source type \arg Ty, return a suitable result
2236   /// such that the argument will be returned in memory.
2237   ABIArgInfo getIndirectReturnResult(QualType Ty) const;
2238 
2239   /// getIndirectResult - Give a source type \arg Ty, return a suitable result
2240   /// such that the argument will be passed in memory.
2241   ///
2242   /// \param freeIntRegs - The number of free integer registers remaining
2243   /// available.
2244   ABIArgInfo getIndirectResult(QualType Ty, unsigned freeIntRegs) const;
2245 
2246   ABIArgInfo classifyReturnType(QualType RetTy) const;
2247 
2248   ABIArgInfo classifyArgumentType(QualType Ty, unsigned freeIntRegs,
2249                                   unsigned &neededInt, unsigned &neededSSE,
2250                                   bool isNamedArg) const;
2251 
2252   ABIArgInfo classifyRegCallStructType(QualType Ty, unsigned &NeededInt,
2253                                        unsigned &NeededSSE) const;
2254 
2255   ABIArgInfo classifyRegCallStructTypeImpl(QualType Ty, unsigned &NeededInt,
2256                                            unsigned &NeededSSE) const;
2257 
2258   bool IsIllegalVectorType(QualType Ty) const;
2259 
2260   /// The 0.98 ABI revision clarified a lot of ambiguities,
2261   /// unfortunately in ways that were not always consistent with
2262   /// certain previous compilers.  In particular, platforms which
2263   /// required strict binary compatibility with older versions of GCC
2264   /// may need to exempt themselves.
2265   bool honorsRevision0_98() const {
2266     return !getTarget().getTriple().isOSDarwin();
2267   }
2268 
2269   /// GCC classifies <1 x long long> as SSE but some platform ABIs choose to
2270   /// classify it as INTEGER (for compatibility with older clang compilers).
2271   bool classifyIntegerMMXAsSSE() const {
2272     // Clang <= 3.8 did not do this.
2273     if (getContext().getLangOpts().getClangABICompat() <=
2274         LangOptions::ClangABI::Ver3_8)
2275       return false;
2276 
2277     const llvm::Triple &Triple = getTarget().getTriple();
2278     if (Triple.isOSDarwin() || Triple.getOS() == llvm::Triple::PS4)
2279       return false;
2280     if (Triple.isOSFreeBSD() && Triple.getOSMajorVersion() >= 10)
2281       return false;
2282     return true;
2283   }
2284 
2285   // GCC classifies vectors of __int128 as memory.
2286   bool passInt128VectorsInMem() const {
2287     // Clang <= 9.0 did not do this.
2288     if (getContext().getLangOpts().getClangABICompat() <=
2289         LangOptions::ClangABI::Ver9)
2290       return false;
2291 
2292     const llvm::Triple &T = getTarget().getTriple();
2293     return T.isOSLinux() || T.isOSNetBSD();
2294   }
2295 
2296   X86AVXABILevel AVXLevel;
2297   // Some ABIs (e.g. X32 ABI and Native Client OS) use 32 bit pointers on
2298   // 64-bit hardware.
2299   bool Has64BitPointers;
2300 
2301 public:
2302   X86_64ABIInfo(CodeGen::CodeGenTypes &CGT, X86AVXABILevel AVXLevel) :
2303       SwiftABIInfo(CGT), AVXLevel(AVXLevel),
2304       Has64BitPointers(CGT.getDataLayout().getPointerSize(0) == 8) {
2305   }
2306 
2307   bool isPassedUsingAVXType(QualType type) const {
2308     unsigned neededInt, neededSSE;
2309     // The freeIntRegs argument doesn't matter here.
2310     ABIArgInfo info = classifyArgumentType(type, 0, neededInt, neededSSE,
2311                                            /*isNamedArg*/true);
2312     if (info.isDirect()) {
2313       llvm::Type *ty = info.getCoerceToType();
2314       if (llvm::VectorType *vectorTy = dyn_cast_or_null<llvm::VectorType>(ty))
2315         return vectorTy->getPrimitiveSizeInBits().getFixedSize() > 128;
2316     }
2317     return false;
2318   }
2319 
2320   void computeInfo(CGFunctionInfo &FI) const override;
2321 
2322   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
2323                     QualType Ty) const override;
2324   Address EmitMSVAArg(CodeGenFunction &CGF, Address VAListAddr,
2325                       QualType Ty) const override;
2326 
2327   bool has64BitPointers() const {
2328     return Has64BitPointers;
2329   }
2330 
2331   bool shouldPassIndirectlyForSwift(ArrayRef<llvm::Type*> scalars,
2332                                     bool asReturnValue) const override {
2333     return occupiesMoreThan(CGT, scalars, /*total*/ 4);
2334   }
2335   bool isSwiftErrorInRegister() const override {
2336     return true;
2337   }
2338 };
2339 
2340 /// WinX86_64ABIInfo - The Windows X86_64 ABI information.
2341 class WinX86_64ABIInfo : public SwiftABIInfo {
2342 public:
2343   WinX86_64ABIInfo(CodeGen::CodeGenTypes &CGT, X86AVXABILevel AVXLevel)
2344       : SwiftABIInfo(CGT), AVXLevel(AVXLevel),
2345         IsMingw64(getTarget().getTriple().isWindowsGNUEnvironment()) {}
2346 
2347   void computeInfo(CGFunctionInfo &FI) const override;
2348 
2349   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
2350                     QualType Ty) const override;
2351 
2352   bool isHomogeneousAggregateBaseType(QualType Ty) const override {
2353     // FIXME: Assumes vectorcall is in use.
2354     return isX86VectorTypeForVectorCall(getContext(), Ty);
2355   }
2356 
2357   bool isHomogeneousAggregateSmallEnough(const Type *Ty,
2358                                          uint64_t NumMembers) const override {
2359     // FIXME: Assumes vectorcall is in use.
2360     return isX86VectorCallAggregateSmallEnough(NumMembers);
2361   }
2362 
2363   bool shouldPassIndirectlyForSwift(ArrayRef<llvm::Type *> scalars,
2364                                     bool asReturnValue) const override {
2365     return occupiesMoreThan(CGT, scalars, /*total*/ 4);
2366   }
2367 
2368   bool isSwiftErrorInRegister() const override {
2369     return true;
2370   }
2371 
2372 private:
2373   ABIArgInfo classify(QualType Ty, unsigned &FreeSSERegs, bool IsReturnType,
2374                       bool IsVectorCall, bool IsRegCall) const;
2375   ABIArgInfo reclassifyHvaArgType(QualType Ty, unsigned &FreeSSERegs,
2376                                       const ABIArgInfo &current) const;
2377   void computeVectorCallArgs(CGFunctionInfo &FI, unsigned FreeSSERegs,
2378                              bool IsVectorCall, bool IsRegCall) const;
2379 
2380   X86AVXABILevel AVXLevel;
2381 
2382   bool IsMingw64;
2383 };
2384 
2385 class X86_64TargetCodeGenInfo : public TargetCodeGenInfo {
2386 public:
2387   X86_64TargetCodeGenInfo(CodeGen::CodeGenTypes &CGT, X86AVXABILevel AVXLevel)
2388       : TargetCodeGenInfo(std::make_unique<X86_64ABIInfo>(CGT, AVXLevel)) {}
2389 
2390   const X86_64ABIInfo &getABIInfo() const {
2391     return static_cast<const X86_64ABIInfo&>(TargetCodeGenInfo::getABIInfo());
2392   }
2393 
2394   /// Disable tail call on x86-64. The epilogue code before the tail jump blocks
2395   /// the autoreleaseRV/retainRV optimization.
2396   bool shouldSuppressTailCallsOfRetainAutoreleasedReturnValue() const override {
2397     return true;
2398   }
2399 
2400   int getDwarfEHStackPointer(CodeGen::CodeGenModule &CGM) const override {
2401     return 7;
2402   }
2403 
2404   bool initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
2405                                llvm::Value *Address) const override {
2406     llvm::Value *Eight8 = llvm::ConstantInt::get(CGF.Int8Ty, 8);
2407 
2408     // 0-15 are the 16 integer registers.
2409     // 16 is %rip.
2410     AssignToArrayRange(CGF.Builder, Address, Eight8, 0, 16);
2411     return false;
2412   }
2413 
2414   llvm::Type* adjustInlineAsmType(CodeGen::CodeGenFunction &CGF,
2415                                   StringRef Constraint,
2416                                   llvm::Type* Ty) const override {
2417     return X86AdjustInlineAsmType(CGF, Constraint, Ty);
2418   }
2419 
2420   bool isNoProtoCallVariadic(const CallArgList &args,
2421                              const FunctionNoProtoType *fnType) const override {
2422     // The default CC on x86-64 sets %al to the number of SSA
2423     // registers used, and GCC sets this when calling an unprototyped
2424     // function, so we override the default behavior.  However, don't do
2425     // that when AVX types are involved: the ABI explicitly states it is
2426     // undefined, and it doesn't work in practice because of how the ABI
2427     // defines varargs anyway.
2428     if (fnType->getCallConv() == CC_C) {
2429       bool HasAVXType = false;
2430       for (CallArgList::const_iterator
2431              it = args.begin(), ie = args.end(); it != ie; ++it) {
2432         if (getABIInfo().isPassedUsingAVXType(it->Ty)) {
2433           HasAVXType = true;
2434           break;
2435         }
2436       }
2437 
2438       if (!HasAVXType)
2439         return true;
2440     }
2441 
2442     return TargetCodeGenInfo::isNoProtoCallVariadic(args, fnType);
2443   }
2444 
2445   llvm::Constant *
2446   getUBSanFunctionSignature(CodeGen::CodeGenModule &CGM) const override {
2447     unsigned Sig = (0xeb << 0) | // jmp rel8
2448                    (0x06 << 8) | //           .+0x08
2449                    ('v' << 16) |
2450                    ('2' << 24);
2451     return llvm::ConstantInt::get(CGM.Int32Ty, Sig);
2452   }
2453 
2454   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
2455                            CodeGen::CodeGenModule &CGM) const override {
2456     if (GV->isDeclaration())
2457       return;
2458     if (const FunctionDecl *FD = dyn_cast_or_null<FunctionDecl>(D)) {
2459       if (FD->hasAttr<X86ForceAlignArgPointerAttr>()) {
2460         llvm::Function *Fn = cast<llvm::Function>(GV);
2461         Fn->addFnAttr("stackrealign");
2462       }
2463       if (FD->hasAttr<AnyX86InterruptAttr>()) {
2464         llvm::Function *Fn = cast<llvm::Function>(GV);
2465         Fn->setCallingConv(llvm::CallingConv::X86_INTR);
2466       }
2467     }
2468   }
2469 };
2470 
2471 static std::string qualifyWindowsLibrary(llvm::StringRef Lib) {
2472   // If the argument does not end in .lib, automatically add the suffix.
2473   // If the argument contains a space, enclose it in quotes.
2474   // This matches the behavior of MSVC.
2475   bool Quote = (Lib.find(" ") != StringRef::npos);
2476   std::string ArgStr = Quote ? "\"" : "";
2477   ArgStr += Lib;
2478   if (!Lib.endswith_lower(".lib") && !Lib.endswith_lower(".a"))
2479     ArgStr += ".lib";
2480   ArgStr += Quote ? "\"" : "";
2481   return ArgStr;
2482 }
2483 
2484 class WinX86_32TargetCodeGenInfo : public X86_32TargetCodeGenInfo {
2485 public:
2486   WinX86_32TargetCodeGenInfo(CodeGen::CodeGenTypes &CGT,
2487         bool DarwinVectorABI, bool RetSmallStructInRegABI, bool Win32StructABI,
2488         unsigned NumRegisterParameters)
2489     : X86_32TargetCodeGenInfo(CGT, DarwinVectorABI, RetSmallStructInRegABI,
2490         Win32StructABI, NumRegisterParameters, false) {}
2491 
2492   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
2493                            CodeGen::CodeGenModule &CGM) const override;
2494 
2495   void getDependentLibraryOption(llvm::StringRef Lib,
2496                                  llvm::SmallString<24> &Opt) const override {
2497     Opt = "/DEFAULTLIB:";
2498     Opt += qualifyWindowsLibrary(Lib);
2499   }
2500 
2501   void getDetectMismatchOption(llvm::StringRef Name,
2502                                llvm::StringRef Value,
2503                                llvm::SmallString<32> &Opt) const override {
2504     Opt = "/FAILIFMISMATCH:\"" + Name.str() + "=" + Value.str() + "\"";
2505   }
2506 };
2507 
2508 static void addStackProbeTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
2509                                           CodeGen::CodeGenModule &CGM) {
2510   if (llvm::Function *Fn = dyn_cast_or_null<llvm::Function>(GV)) {
2511 
2512     if (CGM.getCodeGenOpts().StackProbeSize != 4096)
2513       Fn->addFnAttr("stack-probe-size",
2514                     llvm::utostr(CGM.getCodeGenOpts().StackProbeSize));
2515     if (CGM.getCodeGenOpts().NoStackArgProbe)
2516       Fn->addFnAttr("no-stack-arg-probe");
2517   }
2518 }
2519 
2520 void WinX86_32TargetCodeGenInfo::setTargetAttributes(
2521     const Decl *D, llvm::GlobalValue *GV, CodeGen::CodeGenModule &CGM) const {
2522   X86_32TargetCodeGenInfo::setTargetAttributes(D, GV, CGM);
2523   if (GV->isDeclaration())
2524     return;
2525   addStackProbeTargetAttributes(D, GV, CGM);
2526 }
2527 
2528 class WinX86_64TargetCodeGenInfo : public TargetCodeGenInfo {
2529 public:
2530   WinX86_64TargetCodeGenInfo(CodeGen::CodeGenTypes &CGT,
2531                              X86AVXABILevel AVXLevel)
2532       : TargetCodeGenInfo(std::make_unique<WinX86_64ABIInfo>(CGT, AVXLevel)) {}
2533 
2534   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
2535                            CodeGen::CodeGenModule &CGM) const override;
2536 
2537   int getDwarfEHStackPointer(CodeGen::CodeGenModule &CGM) const override {
2538     return 7;
2539   }
2540 
2541   bool initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
2542                                llvm::Value *Address) const override {
2543     llvm::Value *Eight8 = llvm::ConstantInt::get(CGF.Int8Ty, 8);
2544 
2545     // 0-15 are the 16 integer registers.
2546     // 16 is %rip.
2547     AssignToArrayRange(CGF.Builder, Address, Eight8, 0, 16);
2548     return false;
2549   }
2550 
2551   void getDependentLibraryOption(llvm::StringRef Lib,
2552                                  llvm::SmallString<24> &Opt) const override {
2553     Opt = "/DEFAULTLIB:";
2554     Opt += qualifyWindowsLibrary(Lib);
2555   }
2556 
2557   void getDetectMismatchOption(llvm::StringRef Name,
2558                                llvm::StringRef Value,
2559                                llvm::SmallString<32> &Opt) const override {
2560     Opt = "/FAILIFMISMATCH:\"" + Name.str() + "=" + Value.str() + "\"";
2561   }
2562 };
2563 
2564 void WinX86_64TargetCodeGenInfo::setTargetAttributes(
2565     const Decl *D, llvm::GlobalValue *GV, CodeGen::CodeGenModule &CGM) const {
2566   TargetCodeGenInfo::setTargetAttributes(D, GV, CGM);
2567   if (GV->isDeclaration())
2568     return;
2569   if (const FunctionDecl *FD = dyn_cast_or_null<FunctionDecl>(D)) {
2570     if (FD->hasAttr<X86ForceAlignArgPointerAttr>()) {
2571       llvm::Function *Fn = cast<llvm::Function>(GV);
2572       Fn->addFnAttr("stackrealign");
2573     }
2574     if (FD->hasAttr<AnyX86InterruptAttr>()) {
2575       llvm::Function *Fn = cast<llvm::Function>(GV);
2576       Fn->setCallingConv(llvm::CallingConv::X86_INTR);
2577     }
2578   }
2579 
2580   addStackProbeTargetAttributes(D, GV, CGM);
2581 }
2582 }
2583 
2584 void X86_64ABIInfo::postMerge(unsigned AggregateSize, Class &Lo,
2585                               Class &Hi) const {
2586   // AMD64-ABI 3.2.3p2: Rule 5. Then a post merger cleanup is done:
2587   //
2588   // (a) If one of the classes is Memory, the whole argument is passed in
2589   //     memory.
2590   //
2591   // (b) If X87UP is not preceded by X87, the whole argument is passed in
2592   //     memory.
2593   //
2594   // (c) If the size of the aggregate exceeds two eightbytes and the first
2595   //     eightbyte isn't SSE or any other eightbyte isn't SSEUP, the whole
2596   //     argument is passed in memory. NOTE: This is necessary to keep the
2597   //     ABI working for processors that don't support the __m256 type.
2598   //
2599   // (d) If SSEUP is not preceded by SSE or SSEUP, it is converted to SSE.
2600   //
2601   // Some of these are enforced by the merging logic.  Others can arise
2602   // only with unions; for example:
2603   //   union { _Complex double; unsigned; }
2604   //
2605   // Note that clauses (b) and (c) were added in 0.98.
2606   //
2607   if (Hi == Memory)
2608     Lo = Memory;
2609   if (Hi == X87Up && Lo != X87 && honorsRevision0_98())
2610     Lo = Memory;
2611   if (AggregateSize > 128 && (Lo != SSE || Hi != SSEUp))
2612     Lo = Memory;
2613   if (Hi == SSEUp && Lo != SSE)
2614     Hi = SSE;
2615 }
2616 
2617 X86_64ABIInfo::Class X86_64ABIInfo::merge(Class Accum, Class Field) {
2618   // AMD64-ABI 3.2.3p2: Rule 4. Each field of an object is
2619   // classified recursively so that always two fields are
2620   // considered. The resulting class is calculated according to
2621   // the classes of the fields in the eightbyte:
2622   //
2623   // (a) If both classes are equal, this is the resulting class.
2624   //
2625   // (b) If one of the classes is NO_CLASS, the resulting class is
2626   // the other class.
2627   //
2628   // (c) If one of the classes is MEMORY, the result is the MEMORY
2629   // class.
2630   //
2631   // (d) If one of the classes is INTEGER, the result is the
2632   // INTEGER.
2633   //
2634   // (e) If one of the classes is X87, X87UP, COMPLEX_X87 class,
2635   // MEMORY is used as class.
2636   //
2637   // (f) Otherwise class SSE is used.
2638 
2639   // Accum should never be memory (we should have returned) or
2640   // ComplexX87 (because this cannot be passed in a structure).
2641   assert((Accum != Memory && Accum != ComplexX87) &&
2642          "Invalid accumulated classification during merge.");
2643   if (Accum == Field || Field == NoClass)
2644     return Accum;
2645   if (Field == Memory)
2646     return Memory;
2647   if (Accum == NoClass)
2648     return Field;
2649   if (Accum == Integer || Field == Integer)
2650     return Integer;
2651   if (Field == X87 || Field == X87Up || Field == ComplexX87 ||
2652       Accum == X87 || Accum == X87Up)
2653     return Memory;
2654   return SSE;
2655 }
2656 
2657 void X86_64ABIInfo::classify(QualType Ty, uint64_t OffsetBase,
2658                              Class &Lo, Class &Hi, bool isNamedArg) const {
2659   // FIXME: This code can be simplified by introducing a simple value class for
2660   // Class pairs with appropriate constructor methods for the various
2661   // situations.
2662 
2663   // FIXME: Some of the split computations are wrong; unaligned vectors
2664   // shouldn't be passed in registers for example, so there is no chance they
2665   // can straddle an eightbyte. Verify & simplify.
2666 
2667   Lo = Hi = NoClass;
2668 
2669   Class &Current = OffsetBase < 64 ? Lo : Hi;
2670   Current = Memory;
2671 
2672   if (const BuiltinType *BT = Ty->getAs<BuiltinType>()) {
2673     BuiltinType::Kind k = BT->getKind();
2674 
2675     if (k == BuiltinType::Void) {
2676       Current = NoClass;
2677     } else if (k == BuiltinType::Int128 || k == BuiltinType::UInt128) {
2678       Lo = Integer;
2679       Hi = Integer;
2680     } else if (k >= BuiltinType::Bool && k <= BuiltinType::LongLong) {
2681       Current = Integer;
2682     } else if (k == BuiltinType::Float || k == BuiltinType::Double) {
2683       Current = SSE;
2684     } else if (k == BuiltinType::LongDouble) {
2685       const llvm::fltSemantics *LDF = &getTarget().getLongDoubleFormat();
2686       if (LDF == &llvm::APFloat::IEEEquad()) {
2687         Lo = SSE;
2688         Hi = SSEUp;
2689       } else if (LDF == &llvm::APFloat::x87DoubleExtended()) {
2690         Lo = X87;
2691         Hi = X87Up;
2692       } else if (LDF == &llvm::APFloat::IEEEdouble()) {
2693         Current = SSE;
2694       } else
2695         llvm_unreachable("unexpected long double representation!");
2696     }
2697     // FIXME: _Decimal32 and _Decimal64 are SSE.
2698     // FIXME: _float128 and _Decimal128 are (SSE, SSEUp).
2699     return;
2700   }
2701 
2702   if (const EnumType *ET = Ty->getAs<EnumType>()) {
2703     // Classify the underlying integer type.
2704     classify(ET->getDecl()->getIntegerType(), OffsetBase, Lo, Hi, isNamedArg);
2705     return;
2706   }
2707 
2708   if (Ty->hasPointerRepresentation()) {
2709     Current = Integer;
2710     return;
2711   }
2712 
2713   if (Ty->isMemberPointerType()) {
2714     if (Ty->isMemberFunctionPointerType()) {
2715       if (Has64BitPointers) {
2716         // If Has64BitPointers, this is an {i64, i64}, so classify both
2717         // Lo and Hi now.
2718         Lo = Hi = Integer;
2719       } else {
2720         // Otherwise, with 32-bit pointers, this is an {i32, i32}. If that
2721         // straddles an eightbyte boundary, Hi should be classified as well.
2722         uint64_t EB_FuncPtr = (OffsetBase) / 64;
2723         uint64_t EB_ThisAdj = (OffsetBase + 64 - 1) / 64;
2724         if (EB_FuncPtr != EB_ThisAdj) {
2725           Lo = Hi = Integer;
2726         } else {
2727           Current = Integer;
2728         }
2729       }
2730     } else {
2731       Current = Integer;
2732     }
2733     return;
2734   }
2735 
2736   if (const VectorType *VT = Ty->getAs<VectorType>()) {
2737     uint64_t Size = getContext().getTypeSize(VT);
2738     if (Size == 1 || Size == 8 || Size == 16 || Size == 32) {
2739       // gcc passes the following as integer:
2740       // 4 bytes - <4 x char>, <2 x short>, <1 x int>, <1 x float>
2741       // 2 bytes - <2 x char>, <1 x short>
2742       // 1 byte  - <1 x char>
2743       Current = Integer;
2744 
2745       // If this type crosses an eightbyte boundary, it should be
2746       // split.
2747       uint64_t EB_Lo = (OffsetBase) / 64;
2748       uint64_t EB_Hi = (OffsetBase + Size - 1) / 64;
2749       if (EB_Lo != EB_Hi)
2750         Hi = Lo;
2751     } else if (Size == 64) {
2752       QualType ElementType = VT->getElementType();
2753 
2754       // gcc passes <1 x double> in memory. :(
2755       if (ElementType->isSpecificBuiltinType(BuiltinType::Double))
2756         return;
2757 
2758       // gcc passes <1 x long long> as SSE but clang used to unconditionally
2759       // pass them as integer.  For platforms where clang is the de facto
2760       // platform compiler, we must continue to use integer.
2761       if (!classifyIntegerMMXAsSSE() &&
2762           (ElementType->isSpecificBuiltinType(BuiltinType::LongLong) ||
2763            ElementType->isSpecificBuiltinType(BuiltinType::ULongLong) ||
2764            ElementType->isSpecificBuiltinType(BuiltinType::Long) ||
2765            ElementType->isSpecificBuiltinType(BuiltinType::ULong)))
2766         Current = Integer;
2767       else
2768         Current = SSE;
2769 
2770       // If this type crosses an eightbyte boundary, it should be
2771       // split.
2772       if (OffsetBase && OffsetBase != 64)
2773         Hi = Lo;
2774     } else if (Size == 128 ||
2775                (isNamedArg && Size <= getNativeVectorSizeForAVXABI(AVXLevel))) {
2776       QualType ElementType = VT->getElementType();
2777 
2778       // gcc passes 256 and 512 bit <X x __int128> vectors in memory. :(
2779       if (passInt128VectorsInMem() && Size != 128 &&
2780           (ElementType->isSpecificBuiltinType(BuiltinType::Int128) ||
2781            ElementType->isSpecificBuiltinType(BuiltinType::UInt128)))
2782         return;
2783 
2784       // Arguments of 256-bits are split into four eightbyte chunks. The
2785       // least significant one belongs to class SSE and all the others to class
2786       // SSEUP. The original Lo and Hi design considers that types can't be
2787       // greater than 128-bits, so a 64-bit split in Hi and Lo makes sense.
2788       // This design isn't correct for 256-bits, but since there're no cases
2789       // where the upper parts would need to be inspected, avoid adding
2790       // complexity and just consider Hi to match the 64-256 part.
2791       //
2792       // Note that per 3.5.7 of AMD64-ABI, 256-bit args are only passed in
2793       // registers if they are "named", i.e. not part of the "..." of a
2794       // variadic function.
2795       //
2796       // Similarly, per 3.2.3. of the AVX512 draft, 512-bits ("named") args are
2797       // split into eight eightbyte chunks, one SSE and seven SSEUP.
2798       Lo = SSE;
2799       Hi = SSEUp;
2800     }
2801     return;
2802   }
2803 
2804   if (const ComplexType *CT = Ty->getAs<ComplexType>()) {
2805     QualType ET = getContext().getCanonicalType(CT->getElementType());
2806 
2807     uint64_t Size = getContext().getTypeSize(Ty);
2808     if (ET->isIntegralOrEnumerationType()) {
2809       if (Size <= 64)
2810         Current = Integer;
2811       else if (Size <= 128)
2812         Lo = Hi = Integer;
2813     } else if (ET == getContext().FloatTy) {
2814       Current = SSE;
2815     } else if (ET == getContext().DoubleTy) {
2816       Lo = Hi = SSE;
2817     } else if (ET == getContext().LongDoubleTy) {
2818       const llvm::fltSemantics *LDF = &getTarget().getLongDoubleFormat();
2819       if (LDF == &llvm::APFloat::IEEEquad())
2820         Current = Memory;
2821       else if (LDF == &llvm::APFloat::x87DoubleExtended())
2822         Current = ComplexX87;
2823       else if (LDF == &llvm::APFloat::IEEEdouble())
2824         Lo = Hi = SSE;
2825       else
2826         llvm_unreachable("unexpected long double representation!");
2827     }
2828 
2829     // If this complex type crosses an eightbyte boundary then it
2830     // should be split.
2831     uint64_t EB_Real = (OffsetBase) / 64;
2832     uint64_t EB_Imag = (OffsetBase + getContext().getTypeSize(ET)) / 64;
2833     if (Hi == NoClass && EB_Real != EB_Imag)
2834       Hi = Lo;
2835 
2836     return;
2837   }
2838 
2839   if (const auto *EITy = Ty->getAs<ExtIntType>()) {
2840     if (EITy->getNumBits() <= 64)
2841       Current = Integer;
2842     else if (EITy->getNumBits() <= 128)
2843       Lo = Hi = Integer;
2844     // Larger values need to get passed in memory.
2845     return;
2846   }
2847 
2848   if (const ConstantArrayType *AT = getContext().getAsConstantArrayType(Ty)) {
2849     // Arrays are treated like structures.
2850 
2851     uint64_t Size = getContext().getTypeSize(Ty);
2852 
2853     // AMD64-ABI 3.2.3p2: Rule 1. If the size of an object is larger
2854     // than eight eightbytes, ..., it has class MEMORY.
2855     if (Size > 512)
2856       return;
2857 
2858     // AMD64-ABI 3.2.3p2: Rule 1. If ..., or it contains unaligned
2859     // fields, it has class MEMORY.
2860     //
2861     // Only need to check alignment of array base.
2862     if (OffsetBase % getContext().getTypeAlign(AT->getElementType()))
2863       return;
2864 
2865     // Otherwise implement simplified merge. We could be smarter about
2866     // this, but it isn't worth it and would be harder to verify.
2867     Current = NoClass;
2868     uint64_t EltSize = getContext().getTypeSize(AT->getElementType());
2869     uint64_t ArraySize = AT->getSize().getZExtValue();
2870 
2871     // The only case a 256-bit wide vector could be used is when the array
2872     // contains a single 256-bit element. Since Lo and Hi logic isn't extended
2873     // to work for sizes wider than 128, early check and fallback to memory.
2874     //
2875     if (Size > 128 &&
2876         (Size != EltSize || Size > getNativeVectorSizeForAVXABI(AVXLevel)))
2877       return;
2878 
2879     for (uint64_t i=0, Offset=OffsetBase; i<ArraySize; ++i, Offset += EltSize) {
2880       Class FieldLo, FieldHi;
2881       classify(AT->getElementType(), Offset, FieldLo, FieldHi, isNamedArg);
2882       Lo = merge(Lo, FieldLo);
2883       Hi = merge(Hi, FieldHi);
2884       if (Lo == Memory || Hi == Memory)
2885         break;
2886     }
2887 
2888     postMerge(Size, Lo, Hi);
2889     assert((Hi != SSEUp || Lo == SSE) && "Invalid SSEUp array classification.");
2890     return;
2891   }
2892 
2893   if (const RecordType *RT = Ty->getAs<RecordType>()) {
2894     uint64_t Size = getContext().getTypeSize(Ty);
2895 
2896     // AMD64-ABI 3.2.3p2: Rule 1. If the size of an object is larger
2897     // than eight eightbytes, ..., it has class MEMORY.
2898     if (Size > 512)
2899       return;
2900 
2901     // AMD64-ABI 3.2.3p2: Rule 2. If a C++ object has either a non-trivial
2902     // copy constructor or a non-trivial destructor, it is passed by invisible
2903     // reference.
2904     if (getRecordArgABI(RT, getCXXABI()))
2905       return;
2906 
2907     const RecordDecl *RD = RT->getDecl();
2908 
2909     // Assume variable sized types are passed in memory.
2910     if (RD->hasFlexibleArrayMember())
2911       return;
2912 
2913     const ASTRecordLayout &Layout = getContext().getASTRecordLayout(RD);
2914 
2915     // Reset Lo class, this will be recomputed.
2916     Current = NoClass;
2917 
2918     // If this is a C++ record, classify the bases first.
2919     if (const CXXRecordDecl *CXXRD = dyn_cast<CXXRecordDecl>(RD)) {
2920       for (const auto &I : CXXRD->bases()) {
2921         assert(!I.isVirtual() && !I.getType()->isDependentType() &&
2922                "Unexpected base class!");
2923         const auto *Base =
2924             cast<CXXRecordDecl>(I.getType()->castAs<RecordType>()->getDecl());
2925 
2926         // Classify this field.
2927         //
2928         // AMD64-ABI 3.2.3p2: Rule 3. If the size of the aggregate exceeds a
2929         // single eightbyte, each is classified separately. Each eightbyte gets
2930         // initialized to class NO_CLASS.
2931         Class FieldLo, FieldHi;
2932         uint64_t Offset =
2933           OffsetBase + getContext().toBits(Layout.getBaseClassOffset(Base));
2934         classify(I.getType(), Offset, FieldLo, FieldHi, isNamedArg);
2935         Lo = merge(Lo, FieldLo);
2936         Hi = merge(Hi, FieldHi);
2937         if (Lo == Memory || Hi == Memory) {
2938           postMerge(Size, Lo, Hi);
2939           return;
2940         }
2941       }
2942     }
2943 
2944     // Classify the fields one at a time, merging the results.
2945     unsigned idx = 0;
2946     for (RecordDecl::field_iterator i = RD->field_begin(), e = RD->field_end();
2947            i != e; ++i, ++idx) {
2948       uint64_t Offset = OffsetBase + Layout.getFieldOffset(idx);
2949       bool BitField = i->isBitField();
2950 
2951       // Ignore padding bit-fields.
2952       if (BitField && i->isUnnamedBitfield())
2953         continue;
2954 
2955       // AMD64-ABI 3.2.3p2: Rule 1. If the size of an object is larger than
2956       // four eightbytes, or it contains unaligned fields, it has class MEMORY.
2957       //
2958       // The only case a 256-bit wide vector could be used is when the struct
2959       // contains a single 256-bit element. Since Lo and Hi logic isn't extended
2960       // to work for sizes wider than 128, early check and fallback to memory.
2961       //
2962       if (Size > 128 && (Size != getContext().getTypeSize(i->getType()) ||
2963                          Size > getNativeVectorSizeForAVXABI(AVXLevel))) {
2964         Lo = Memory;
2965         postMerge(Size, Lo, Hi);
2966         return;
2967       }
2968       // Note, skip this test for bit-fields, see below.
2969       if (!BitField && Offset % getContext().getTypeAlign(i->getType())) {
2970         Lo = Memory;
2971         postMerge(Size, Lo, Hi);
2972         return;
2973       }
2974 
2975       // Classify this field.
2976       //
2977       // AMD64-ABI 3.2.3p2: Rule 3. If the size of the aggregate
2978       // exceeds a single eightbyte, each is classified
2979       // separately. Each eightbyte gets initialized to class
2980       // NO_CLASS.
2981       Class FieldLo, FieldHi;
2982 
2983       // Bit-fields require special handling, they do not force the
2984       // structure to be passed in memory even if unaligned, and
2985       // therefore they can straddle an eightbyte.
2986       if (BitField) {
2987         assert(!i->isUnnamedBitfield());
2988         uint64_t Offset = OffsetBase + Layout.getFieldOffset(idx);
2989         uint64_t Size = i->getBitWidthValue(getContext());
2990 
2991         uint64_t EB_Lo = Offset / 64;
2992         uint64_t EB_Hi = (Offset + Size - 1) / 64;
2993 
2994         if (EB_Lo) {
2995           assert(EB_Hi == EB_Lo && "Invalid classification, type > 16 bytes.");
2996           FieldLo = NoClass;
2997           FieldHi = Integer;
2998         } else {
2999           FieldLo = Integer;
3000           FieldHi = EB_Hi ? Integer : NoClass;
3001         }
3002       } else
3003         classify(i->getType(), Offset, FieldLo, FieldHi, isNamedArg);
3004       Lo = merge(Lo, FieldLo);
3005       Hi = merge(Hi, FieldHi);
3006       if (Lo == Memory || Hi == Memory)
3007         break;
3008     }
3009 
3010     postMerge(Size, Lo, Hi);
3011   }
3012 }
3013 
3014 ABIArgInfo X86_64ABIInfo::getIndirectReturnResult(QualType Ty) const {
3015   // If this is a scalar LLVM value then assume LLVM will pass it in the right
3016   // place naturally.
3017   if (!isAggregateTypeForABI(Ty)) {
3018     // Treat an enum type as its underlying type.
3019     if (const EnumType *EnumTy = Ty->getAs<EnumType>())
3020       Ty = EnumTy->getDecl()->getIntegerType();
3021 
3022     if (Ty->isExtIntType())
3023       return getNaturalAlignIndirect(Ty);
3024 
3025     return (isPromotableIntegerTypeForABI(Ty) ? ABIArgInfo::getExtend(Ty)
3026                                               : ABIArgInfo::getDirect());
3027   }
3028 
3029   return getNaturalAlignIndirect(Ty);
3030 }
3031 
3032 bool X86_64ABIInfo::IsIllegalVectorType(QualType Ty) const {
3033   if (const VectorType *VecTy = Ty->getAs<VectorType>()) {
3034     uint64_t Size = getContext().getTypeSize(VecTy);
3035     unsigned LargestVector = getNativeVectorSizeForAVXABI(AVXLevel);
3036     if (Size <= 64 || Size > LargestVector)
3037       return true;
3038     QualType EltTy = VecTy->getElementType();
3039     if (passInt128VectorsInMem() &&
3040         (EltTy->isSpecificBuiltinType(BuiltinType::Int128) ||
3041          EltTy->isSpecificBuiltinType(BuiltinType::UInt128)))
3042       return true;
3043   }
3044 
3045   return false;
3046 }
3047 
3048 ABIArgInfo X86_64ABIInfo::getIndirectResult(QualType Ty,
3049                                             unsigned freeIntRegs) const {
3050   // If this is a scalar LLVM value then assume LLVM will pass it in the right
3051   // place naturally.
3052   //
3053   // This assumption is optimistic, as there could be free registers available
3054   // when we need to pass this argument in memory, and LLVM could try to pass
3055   // the argument in the free register. This does not seem to happen currently,
3056   // but this code would be much safer if we could mark the argument with
3057   // 'onstack'. See PR12193.
3058   if (!isAggregateTypeForABI(Ty) && !IsIllegalVectorType(Ty) &&
3059       !Ty->isExtIntType()) {
3060     // Treat an enum type as its underlying type.
3061     if (const EnumType *EnumTy = Ty->getAs<EnumType>())
3062       Ty = EnumTy->getDecl()->getIntegerType();
3063 
3064     return (isPromotableIntegerTypeForABI(Ty) ? ABIArgInfo::getExtend(Ty)
3065                                               : ABIArgInfo::getDirect());
3066   }
3067 
3068   if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI()))
3069     return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
3070 
3071   // Compute the byval alignment. We specify the alignment of the byval in all
3072   // cases so that the mid-level optimizer knows the alignment of the byval.
3073   unsigned Align = std::max(getContext().getTypeAlign(Ty) / 8, 8U);
3074 
3075   // Attempt to avoid passing indirect results using byval when possible. This
3076   // is important for good codegen.
3077   //
3078   // We do this by coercing the value into a scalar type which the backend can
3079   // handle naturally (i.e., without using byval).
3080   //
3081   // For simplicity, we currently only do this when we have exhausted all of the
3082   // free integer registers. Doing this when there are free integer registers
3083   // would require more care, as we would have to ensure that the coerced value
3084   // did not claim the unused register. That would require either reording the
3085   // arguments to the function (so that any subsequent inreg values came first),
3086   // or only doing this optimization when there were no following arguments that
3087   // might be inreg.
3088   //
3089   // We currently expect it to be rare (particularly in well written code) for
3090   // arguments to be passed on the stack when there are still free integer
3091   // registers available (this would typically imply large structs being passed
3092   // by value), so this seems like a fair tradeoff for now.
3093   //
3094   // We can revisit this if the backend grows support for 'onstack' parameter
3095   // attributes. See PR12193.
3096   if (freeIntRegs == 0) {
3097     uint64_t Size = getContext().getTypeSize(Ty);
3098 
3099     // If this type fits in an eightbyte, coerce it into the matching integral
3100     // type, which will end up on the stack (with alignment 8).
3101     if (Align == 8 && Size <= 64)
3102       return ABIArgInfo::getDirect(llvm::IntegerType::get(getVMContext(),
3103                                                           Size));
3104   }
3105 
3106   return ABIArgInfo::getIndirect(CharUnits::fromQuantity(Align));
3107 }
3108 
3109 /// The ABI specifies that a value should be passed in a full vector XMM/YMM
3110 /// register. Pick an LLVM IR type that will be passed as a vector register.
3111 llvm::Type *X86_64ABIInfo::GetByteVectorType(QualType Ty) const {
3112   // Wrapper structs/arrays that only contain vectors are passed just like
3113   // vectors; strip them off if present.
3114   if (const Type *InnerTy = isSingleElementStruct(Ty, getContext()))
3115     Ty = QualType(InnerTy, 0);
3116 
3117   llvm::Type *IRType = CGT.ConvertType(Ty);
3118   if (isa<llvm::VectorType>(IRType)) {
3119     // Don't pass vXi128 vectors in their native type, the backend can't
3120     // legalize them.
3121     if (passInt128VectorsInMem() &&
3122         cast<llvm::VectorType>(IRType)->getElementType()->isIntegerTy(128)) {
3123       // Use a vXi64 vector.
3124       uint64_t Size = getContext().getTypeSize(Ty);
3125       return llvm::VectorType::get(llvm::Type::getInt64Ty(getVMContext()),
3126                                    Size / 64);
3127     }
3128 
3129     return IRType;
3130   }
3131 
3132   if (IRType->getTypeID() == llvm::Type::FP128TyID)
3133     return IRType;
3134 
3135   // We couldn't find the preferred IR vector type for 'Ty'.
3136   uint64_t Size = getContext().getTypeSize(Ty);
3137   assert((Size == 128 || Size == 256 || Size == 512) && "Invalid type found!");
3138 
3139 
3140   // Return a LLVM IR vector type based on the size of 'Ty'.
3141   return llvm::VectorType::get(llvm::Type::getDoubleTy(getVMContext()),
3142                                Size / 64);
3143 }
3144 
3145 /// BitsContainNoUserData - Return true if the specified [start,end) bit range
3146 /// is known to either be off the end of the specified type or being in
3147 /// alignment padding.  The user type specified is known to be at most 128 bits
3148 /// in size, and have passed through X86_64ABIInfo::classify with a successful
3149 /// classification that put one of the two halves in the INTEGER class.
3150 ///
3151 /// It is conservatively correct to return false.
3152 static bool BitsContainNoUserData(QualType Ty, unsigned StartBit,
3153                                   unsigned EndBit, ASTContext &Context) {
3154   // If the bytes being queried are off the end of the type, there is no user
3155   // data hiding here.  This handles analysis of builtins, vectors and other
3156   // types that don't contain interesting padding.
3157   unsigned TySize = (unsigned)Context.getTypeSize(Ty);
3158   if (TySize <= StartBit)
3159     return true;
3160 
3161   if (const ConstantArrayType *AT = Context.getAsConstantArrayType(Ty)) {
3162     unsigned EltSize = (unsigned)Context.getTypeSize(AT->getElementType());
3163     unsigned NumElts = (unsigned)AT->getSize().getZExtValue();
3164 
3165     // Check each element to see if the element overlaps with the queried range.
3166     for (unsigned i = 0; i != NumElts; ++i) {
3167       // If the element is after the span we care about, then we're done..
3168       unsigned EltOffset = i*EltSize;
3169       if (EltOffset >= EndBit) break;
3170 
3171       unsigned EltStart = EltOffset < StartBit ? StartBit-EltOffset :0;
3172       if (!BitsContainNoUserData(AT->getElementType(), EltStart,
3173                                  EndBit-EltOffset, Context))
3174         return false;
3175     }
3176     // If it overlaps no elements, then it is safe to process as padding.
3177     return true;
3178   }
3179 
3180   if (const RecordType *RT = Ty->getAs<RecordType>()) {
3181     const RecordDecl *RD = RT->getDecl();
3182     const ASTRecordLayout &Layout = Context.getASTRecordLayout(RD);
3183 
3184     // If this is a C++ record, check the bases first.
3185     if (const CXXRecordDecl *CXXRD = dyn_cast<CXXRecordDecl>(RD)) {
3186       for (const auto &I : CXXRD->bases()) {
3187         assert(!I.isVirtual() && !I.getType()->isDependentType() &&
3188                "Unexpected base class!");
3189         const auto *Base =
3190             cast<CXXRecordDecl>(I.getType()->castAs<RecordType>()->getDecl());
3191 
3192         // If the base is after the span we care about, ignore it.
3193         unsigned BaseOffset = Context.toBits(Layout.getBaseClassOffset(Base));
3194         if (BaseOffset >= EndBit) continue;
3195 
3196         unsigned BaseStart = BaseOffset < StartBit ? StartBit-BaseOffset :0;
3197         if (!BitsContainNoUserData(I.getType(), BaseStart,
3198                                    EndBit-BaseOffset, Context))
3199           return false;
3200       }
3201     }
3202 
3203     // Verify that no field has data that overlaps the region of interest.  Yes
3204     // this could be sped up a lot by being smarter about queried fields,
3205     // however we're only looking at structs up to 16 bytes, so we don't care
3206     // much.
3207     unsigned idx = 0;
3208     for (RecordDecl::field_iterator i = RD->field_begin(), e = RD->field_end();
3209          i != e; ++i, ++idx) {
3210       unsigned FieldOffset = (unsigned)Layout.getFieldOffset(idx);
3211 
3212       // If we found a field after the region we care about, then we're done.
3213       if (FieldOffset >= EndBit) break;
3214 
3215       unsigned FieldStart = FieldOffset < StartBit ? StartBit-FieldOffset :0;
3216       if (!BitsContainNoUserData(i->getType(), FieldStart, EndBit-FieldOffset,
3217                                  Context))
3218         return false;
3219     }
3220 
3221     // If nothing in this record overlapped the area of interest, then we're
3222     // clean.
3223     return true;
3224   }
3225 
3226   return false;
3227 }
3228 
3229 /// ContainsFloatAtOffset - Return true if the specified LLVM IR type has a
3230 /// float member at the specified offset.  For example, {int,{float}} has a
3231 /// float at offset 4.  It is conservatively correct for this routine to return
3232 /// false.
3233 static bool ContainsFloatAtOffset(llvm::Type *IRType, unsigned IROffset,
3234                                   const llvm::DataLayout &TD) {
3235   // Base case if we find a float.
3236   if (IROffset == 0 && IRType->isFloatTy())
3237     return true;
3238 
3239   // If this is a struct, recurse into the field at the specified offset.
3240   if (llvm::StructType *STy = dyn_cast<llvm::StructType>(IRType)) {
3241     const llvm::StructLayout *SL = TD.getStructLayout(STy);
3242     unsigned Elt = SL->getElementContainingOffset(IROffset);
3243     IROffset -= SL->getElementOffset(Elt);
3244     return ContainsFloatAtOffset(STy->getElementType(Elt), IROffset, TD);
3245   }
3246 
3247   // If this is an array, recurse into the field at the specified offset.
3248   if (llvm::ArrayType *ATy = dyn_cast<llvm::ArrayType>(IRType)) {
3249     llvm::Type *EltTy = ATy->getElementType();
3250     unsigned EltSize = TD.getTypeAllocSize(EltTy);
3251     IROffset -= IROffset/EltSize*EltSize;
3252     return ContainsFloatAtOffset(EltTy, IROffset, TD);
3253   }
3254 
3255   return false;
3256 }
3257 
3258 
3259 /// GetSSETypeAtOffset - Return a type that will be passed by the backend in the
3260 /// low 8 bytes of an XMM register, corresponding to the SSE class.
3261 llvm::Type *X86_64ABIInfo::
3262 GetSSETypeAtOffset(llvm::Type *IRType, unsigned IROffset,
3263                    QualType SourceTy, unsigned SourceOffset) const {
3264   // The only three choices we have are either double, <2 x float>, or float. We
3265   // pass as float if the last 4 bytes is just padding.  This happens for
3266   // structs that contain 3 floats.
3267   if (BitsContainNoUserData(SourceTy, SourceOffset*8+32,
3268                             SourceOffset*8+64, getContext()))
3269     return llvm::Type::getFloatTy(getVMContext());
3270 
3271   // We want to pass as <2 x float> if the LLVM IR type contains a float at
3272   // offset+0 and offset+4.  Walk the LLVM IR type to find out if this is the
3273   // case.
3274   if (ContainsFloatAtOffset(IRType, IROffset, getDataLayout()) &&
3275       ContainsFloatAtOffset(IRType, IROffset+4, getDataLayout()))
3276     return llvm::VectorType::get(llvm::Type::getFloatTy(getVMContext()), 2);
3277 
3278   return llvm::Type::getDoubleTy(getVMContext());
3279 }
3280 
3281 
3282 /// GetINTEGERTypeAtOffset - The ABI specifies that a value should be passed in
3283 /// an 8-byte GPR.  This means that we either have a scalar or we are talking
3284 /// about the high or low part of an up-to-16-byte struct.  This routine picks
3285 /// the best LLVM IR type to represent this, which may be i64 or may be anything
3286 /// else that the backend will pass in a GPR that works better (e.g. i8, %foo*,
3287 /// etc).
3288 ///
3289 /// PrefType is an LLVM IR type that corresponds to (part of) the IR type for
3290 /// the source type.  IROffset is an offset in bytes into the LLVM IR type that
3291 /// the 8-byte value references.  PrefType may be null.
3292 ///
3293 /// SourceTy is the source-level type for the entire argument.  SourceOffset is
3294 /// an offset into this that we're processing (which is always either 0 or 8).
3295 ///
3296 llvm::Type *X86_64ABIInfo::
3297 GetINTEGERTypeAtOffset(llvm::Type *IRType, unsigned IROffset,
3298                        QualType SourceTy, unsigned SourceOffset) const {
3299   // If we're dealing with an un-offset LLVM IR type, then it means that we're
3300   // returning an 8-byte unit starting with it.  See if we can safely use it.
3301   if (IROffset == 0) {
3302     // Pointers and int64's always fill the 8-byte unit.
3303     if ((isa<llvm::PointerType>(IRType) && Has64BitPointers) ||
3304         IRType->isIntegerTy(64))
3305       return IRType;
3306 
3307     // If we have a 1/2/4-byte integer, we can use it only if the rest of the
3308     // goodness in the source type is just tail padding.  This is allowed to
3309     // kick in for struct {double,int} on the int, but not on
3310     // struct{double,int,int} because we wouldn't return the second int.  We
3311     // have to do this analysis on the source type because we can't depend on
3312     // unions being lowered a specific way etc.
3313     if (IRType->isIntegerTy(8) || IRType->isIntegerTy(16) ||
3314         IRType->isIntegerTy(32) ||
3315         (isa<llvm::PointerType>(IRType) && !Has64BitPointers)) {
3316       unsigned BitWidth = isa<llvm::PointerType>(IRType) ? 32 :
3317           cast<llvm::IntegerType>(IRType)->getBitWidth();
3318 
3319       if (BitsContainNoUserData(SourceTy, SourceOffset*8+BitWidth,
3320                                 SourceOffset*8+64, getContext()))
3321         return IRType;
3322     }
3323   }
3324 
3325   if (llvm::StructType *STy = dyn_cast<llvm::StructType>(IRType)) {
3326     // If this is a struct, recurse into the field at the specified offset.
3327     const llvm::StructLayout *SL = getDataLayout().getStructLayout(STy);
3328     if (IROffset < SL->getSizeInBytes()) {
3329       unsigned FieldIdx = SL->getElementContainingOffset(IROffset);
3330       IROffset -= SL->getElementOffset(FieldIdx);
3331 
3332       return GetINTEGERTypeAtOffset(STy->getElementType(FieldIdx), IROffset,
3333                                     SourceTy, SourceOffset);
3334     }
3335   }
3336 
3337   if (llvm::ArrayType *ATy = dyn_cast<llvm::ArrayType>(IRType)) {
3338     llvm::Type *EltTy = ATy->getElementType();
3339     unsigned EltSize = getDataLayout().getTypeAllocSize(EltTy);
3340     unsigned EltOffset = IROffset/EltSize*EltSize;
3341     return GetINTEGERTypeAtOffset(EltTy, IROffset-EltOffset, SourceTy,
3342                                   SourceOffset);
3343   }
3344 
3345   // Okay, we don't have any better idea of what to pass, so we pass this in an
3346   // integer register that isn't too big to fit the rest of the struct.
3347   unsigned TySizeInBytes =
3348     (unsigned)getContext().getTypeSizeInChars(SourceTy).getQuantity();
3349 
3350   assert(TySizeInBytes != SourceOffset && "Empty field?");
3351 
3352   // It is always safe to classify this as an integer type up to i64 that
3353   // isn't larger than the structure.
3354   return llvm::IntegerType::get(getVMContext(),
3355                                 std::min(TySizeInBytes-SourceOffset, 8U)*8);
3356 }
3357 
3358 
3359 /// GetX86_64ByValArgumentPair - Given a high and low type that can ideally
3360 /// be used as elements of a two register pair to pass or return, return a
3361 /// first class aggregate to represent them.  For example, if the low part of
3362 /// a by-value argument should be passed as i32* and the high part as float,
3363 /// return {i32*, float}.
3364 static llvm::Type *
3365 GetX86_64ByValArgumentPair(llvm::Type *Lo, llvm::Type *Hi,
3366                            const llvm::DataLayout &TD) {
3367   // In order to correctly satisfy the ABI, we need to the high part to start
3368   // at offset 8.  If the high and low parts we inferred are both 4-byte types
3369   // (e.g. i32 and i32) then the resultant struct type ({i32,i32}) won't have
3370   // the second element at offset 8.  Check for this:
3371   unsigned LoSize = (unsigned)TD.getTypeAllocSize(Lo);
3372   unsigned HiAlign = TD.getABITypeAlignment(Hi);
3373   unsigned HiStart = llvm::alignTo(LoSize, HiAlign);
3374   assert(HiStart != 0 && HiStart <= 8 && "Invalid x86-64 argument pair!");
3375 
3376   // To handle this, we have to increase the size of the low part so that the
3377   // second element will start at an 8 byte offset.  We can't increase the size
3378   // of the second element because it might make us access off the end of the
3379   // struct.
3380   if (HiStart != 8) {
3381     // There are usually two sorts of types the ABI generation code can produce
3382     // for the low part of a pair that aren't 8 bytes in size: float or
3383     // i8/i16/i32.  This can also include pointers when they are 32-bit (X32 and
3384     // NaCl).
3385     // Promote these to a larger type.
3386     if (Lo->isFloatTy())
3387       Lo = llvm::Type::getDoubleTy(Lo->getContext());
3388     else {
3389       assert((Lo->isIntegerTy() || Lo->isPointerTy())
3390              && "Invalid/unknown lo type");
3391       Lo = llvm::Type::getInt64Ty(Lo->getContext());
3392     }
3393   }
3394 
3395   llvm::StructType *Result = llvm::StructType::get(Lo, Hi);
3396 
3397   // Verify that the second element is at an 8-byte offset.
3398   assert(TD.getStructLayout(Result)->getElementOffset(1) == 8 &&
3399          "Invalid x86-64 argument pair!");
3400   return Result;
3401 }
3402 
3403 ABIArgInfo X86_64ABIInfo::
3404 classifyReturnType(QualType RetTy) const {
3405   // AMD64-ABI 3.2.3p4: Rule 1. Classify the return type with the
3406   // classification algorithm.
3407   X86_64ABIInfo::Class Lo, Hi;
3408   classify(RetTy, 0, Lo, Hi, /*isNamedArg*/ true);
3409 
3410   // Check some invariants.
3411   assert((Hi != Memory || Lo == Memory) && "Invalid memory classification.");
3412   assert((Hi != SSEUp || Lo == SSE) && "Invalid SSEUp classification.");
3413 
3414   llvm::Type *ResType = nullptr;
3415   switch (Lo) {
3416   case NoClass:
3417     if (Hi == NoClass)
3418       return ABIArgInfo::getIgnore();
3419     // If the low part is just padding, it takes no register, leave ResType
3420     // null.
3421     assert((Hi == SSE || Hi == Integer || Hi == X87Up) &&
3422            "Unknown missing lo part");
3423     break;
3424 
3425   case SSEUp:
3426   case X87Up:
3427     llvm_unreachable("Invalid classification for lo word.");
3428 
3429     // AMD64-ABI 3.2.3p4: Rule 2. Types of class memory are returned via
3430     // hidden argument.
3431   case Memory:
3432     return getIndirectReturnResult(RetTy);
3433 
3434     // AMD64-ABI 3.2.3p4: Rule 3. If the class is INTEGER, the next
3435     // available register of the sequence %rax, %rdx is used.
3436   case Integer:
3437     ResType = GetINTEGERTypeAtOffset(CGT.ConvertType(RetTy), 0, RetTy, 0);
3438 
3439     // If we have a sign or zero extended integer, make sure to return Extend
3440     // so that the parameter gets the right LLVM IR attributes.
3441     if (Hi == NoClass && isa<llvm::IntegerType>(ResType)) {
3442       // Treat an enum type as its underlying type.
3443       if (const EnumType *EnumTy = RetTy->getAs<EnumType>())
3444         RetTy = EnumTy->getDecl()->getIntegerType();
3445 
3446       if (RetTy->isIntegralOrEnumerationType() &&
3447           isPromotableIntegerTypeForABI(RetTy))
3448         return ABIArgInfo::getExtend(RetTy);
3449     }
3450     break;
3451 
3452     // AMD64-ABI 3.2.3p4: Rule 4. If the class is SSE, the next
3453     // available SSE register of the sequence %xmm0, %xmm1 is used.
3454   case SSE:
3455     ResType = GetSSETypeAtOffset(CGT.ConvertType(RetTy), 0, RetTy, 0);
3456     break;
3457 
3458     // AMD64-ABI 3.2.3p4: Rule 6. If the class is X87, the value is
3459     // returned on the X87 stack in %st0 as 80-bit x87 number.
3460   case X87:
3461     ResType = llvm::Type::getX86_FP80Ty(getVMContext());
3462     break;
3463 
3464     // AMD64-ABI 3.2.3p4: Rule 8. If the class is COMPLEX_X87, the real
3465     // part of the value is returned in %st0 and the imaginary part in
3466     // %st1.
3467   case ComplexX87:
3468     assert(Hi == ComplexX87 && "Unexpected ComplexX87 classification.");
3469     ResType = llvm::StructType::get(llvm::Type::getX86_FP80Ty(getVMContext()),
3470                                     llvm::Type::getX86_FP80Ty(getVMContext()));
3471     break;
3472   }
3473 
3474   llvm::Type *HighPart = nullptr;
3475   switch (Hi) {
3476     // Memory was handled previously and X87 should
3477     // never occur as a hi class.
3478   case Memory:
3479   case X87:
3480     llvm_unreachable("Invalid classification for hi word.");
3481 
3482   case ComplexX87: // Previously handled.
3483   case NoClass:
3484     break;
3485 
3486   case Integer:
3487     HighPart = GetINTEGERTypeAtOffset(CGT.ConvertType(RetTy), 8, RetTy, 8);
3488     if (Lo == NoClass)  // Return HighPart at offset 8 in memory.
3489       return ABIArgInfo::getDirect(HighPart, 8);
3490     break;
3491   case SSE:
3492     HighPart = GetSSETypeAtOffset(CGT.ConvertType(RetTy), 8, RetTy, 8);
3493     if (Lo == NoClass)  // Return HighPart at offset 8 in memory.
3494       return ABIArgInfo::getDirect(HighPart, 8);
3495     break;
3496 
3497     // AMD64-ABI 3.2.3p4: Rule 5. If the class is SSEUP, the eightbyte
3498     // is passed in the next available eightbyte chunk if the last used
3499     // vector register.
3500     //
3501     // SSEUP should always be preceded by SSE, just widen.
3502   case SSEUp:
3503     assert(Lo == SSE && "Unexpected SSEUp classification.");
3504     ResType = GetByteVectorType(RetTy);
3505     break;
3506 
3507     // AMD64-ABI 3.2.3p4: Rule 7. If the class is X87UP, the value is
3508     // returned together with the previous X87 value in %st0.
3509   case X87Up:
3510     // If X87Up is preceded by X87, we don't need to do
3511     // anything. However, in some cases with unions it may not be
3512     // preceded by X87. In such situations we follow gcc and pass the
3513     // extra bits in an SSE reg.
3514     if (Lo != X87) {
3515       HighPart = GetSSETypeAtOffset(CGT.ConvertType(RetTy), 8, RetTy, 8);
3516       if (Lo == NoClass)  // Return HighPart at offset 8 in memory.
3517         return ABIArgInfo::getDirect(HighPart, 8);
3518     }
3519     break;
3520   }
3521 
3522   // If a high part was specified, merge it together with the low part.  It is
3523   // known to pass in the high eightbyte of the result.  We do this by forming a
3524   // first class struct aggregate with the high and low part: {low, high}
3525   if (HighPart)
3526     ResType = GetX86_64ByValArgumentPair(ResType, HighPart, getDataLayout());
3527 
3528   return ABIArgInfo::getDirect(ResType);
3529 }
3530 
3531 ABIArgInfo X86_64ABIInfo::classifyArgumentType(
3532   QualType Ty, unsigned freeIntRegs, unsigned &neededInt, unsigned &neededSSE,
3533   bool isNamedArg)
3534   const
3535 {
3536   Ty = useFirstFieldIfTransparentUnion(Ty);
3537 
3538   X86_64ABIInfo::Class Lo, Hi;
3539   classify(Ty, 0, Lo, Hi, isNamedArg);
3540 
3541   // Check some invariants.
3542   // FIXME: Enforce these by construction.
3543   assert((Hi != Memory || Lo == Memory) && "Invalid memory classification.");
3544   assert((Hi != SSEUp || Lo == SSE) && "Invalid SSEUp classification.");
3545 
3546   neededInt = 0;
3547   neededSSE = 0;
3548   llvm::Type *ResType = nullptr;
3549   switch (Lo) {
3550   case NoClass:
3551     if (Hi == NoClass)
3552       return ABIArgInfo::getIgnore();
3553     // If the low part is just padding, it takes no register, leave ResType
3554     // null.
3555     assert((Hi == SSE || Hi == Integer || Hi == X87Up) &&
3556            "Unknown missing lo part");
3557     break;
3558 
3559     // AMD64-ABI 3.2.3p3: Rule 1. If the class is MEMORY, pass the argument
3560     // on the stack.
3561   case Memory:
3562 
3563     // AMD64-ABI 3.2.3p3: Rule 5. If the class is X87, X87UP or
3564     // COMPLEX_X87, it is passed in memory.
3565   case X87:
3566   case ComplexX87:
3567     if (getRecordArgABI(Ty, getCXXABI()) == CGCXXABI::RAA_Indirect)
3568       ++neededInt;
3569     return getIndirectResult(Ty, freeIntRegs);
3570 
3571   case SSEUp:
3572   case X87Up:
3573     llvm_unreachable("Invalid classification for lo word.");
3574 
3575     // AMD64-ABI 3.2.3p3: Rule 2. If the class is INTEGER, the next
3576     // available register of the sequence %rdi, %rsi, %rdx, %rcx, %r8
3577     // and %r9 is used.
3578   case Integer:
3579     ++neededInt;
3580 
3581     // Pick an 8-byte type based on the preferred type.
3582     ResType = GetINTEGERTypeAtOffset(CGT.ConvertType(Ty), 0, Ty, 0);
3583 
3584     // If we have a sign or zero extended integer, make sure to return Extend
3585     // so that the parameter gets the right LLVM IR attributes.
3586     if (Hi == NoClass && isa<llvm::IntegerType>(ResType)) {
3587       // Treat an enum type as its underlying type.
3588       if (const EnumType *EnumTy = Ty->getAs<EnumType>())
3589         Ty = EnumTy->getDecl()->getIntegerType();
3590 
3591       if (Ty->isIntegralOrEnumerationType() &&
3592           isPromotableIntegerTypeForABI(Ty))
3593         return ABIArgInfo::getExtend(Ty);
3594     }
3595 
3596     break;
3597 
3598     // AMD64-ABI 3.2.3p3: Rule 3. If the class is SSE, the next
3599     // available SSE register is used, the registers are taken in the
3600     // order from %xmm0 to %xmm7.
3601   case SSE: {
3602     llvm::Type *IRType = CGT.ConvertType(Ty);
3603     ResType = GetSSETypeAtOffset(IRType, 0, Ty, 0);
3604     ++neededSSE;
3605     break;
3606   }
3607   }
3608 
3609   llvm::Type *HighPart = nullptr;
3610   switch (Hi) {
3611     // Memory was handled previously, ComplexX87 and X87 should
3612     // never occur as hi classes, and X87Up must be preceded by X87,
3613     // which is passed in memory.
3614   case Memory:
3615   case X87:
3616   case ComplexX87:
3617     llvm_unreachable("Invalid classification for hi word.");
3618 
3619   case NoClass: break;
3620 
3621   case Integer:
3622     ++neededInt;
3623     // Pick an 8-byte type based on the preferred type.
3624     HighPart = GetINTEGERTypeAtOffset(CGT.ConvertType(Ty), 8, Ty, 8);
3625 
3626     if (Lo == NoClass)  // Pass HighPart at offset 8 in memory.
3627       return ABIArgInfo::getDirect(HighPart, 8);
3628     break;
3629 
3630     // X87Up generally doesn't occur here (long double is passed in
3631     // memory), except in situations involving unions.
3632   case X87Up:
3633   case SSE:
3634     HighPart = GetSSETypeAtOffset(CGT.ConvertType(Ty), 8, Ty, 8);
3635 
3636     if (Lo == NoClass)  // Pass HighPart at offset 8 in memory.
3637       return ABIArgInfo::getDirect(HighPart, 8);
3638 
3639     ++neededSSE;
3640     break;
3641 
3642     // AMD64-ABI 3.2.3p3: Rule 4. If the class is SSEUP, the
3643     // eightbyte is passed in the upper half of the last used SSE
3644     // register.  This only happens when 128-bit vectors are passed.
3645   case SSEUp:
3646     assert(Lo == SSE && "Unexpected SSEUp classification");
3647     ResType = GetByteVectorType(Ty);
3648     break;
3649   }
3650 
3651   // If a high part was specified, merge it together with the low part.  It is
3652   // known to pass in the high eightbyte of the result.  We do this by forming a
3653   // first class struct aggregate with the high and low part: {low, high}
3654   if (HighPart)
3655     ResType = GetX86_64ByValArgumentPair(ResType, HighPart, getDataLayout());
3656 
3657   return ABIArgInfo::getDirect(ResType);
3658 }
3659 
3660 ABIArgInfo
3661 X86_64ABIInfo::classifyRegCallStructTypeImpl(QualType Ty, unsigned &NeededInt,
3662                                              unsigned &NeededSSE) const {
3663   auto RT = Ty->getAs<RecordType>();
3664   assert(RT && "classifyRegCallStructType only valid with struct types");
3665 
3666   if (RT->getDecl()->hasFlexibleArrayMember())
3667     return getIndirectReturnResult(Ty);
3668 
3669   // Sum up bases
3670   if (auto CXXRD = dyn_cast<CXXRecordDecl>(RT->getDecl())) {
3671     if (CXXRD->isDynamicClass()) {
3672       NeededInt = NeededSSE = 0;
3673       return getIndirectReturnResult(Ty);
3674     }
3675 
3676     for (const auto &I : CXXRD->bases())
3677       if (classifyRegCallStructTypeImpl(I.getType(), NeededInt, NeededSSE)
3678               .isIndirect()) {
3679         NeededInt = NeededSSE = 0;
3680         return getIndirectReturnResult(Ty);
3681       }
3682   }
3683 
3684   // Sum up members
3685   for (const auto *FD : RT->getDecl()->fields()) {
3686     if (FD->getType()->isRecordType() && !FD->getType()->isUnionType()) {
3687       if (classifyRegCallStructTypeImpl(FD->getType(), NeededInt, NeededSSE)
3688               .isIndirect()) {
3689         NeededInt = NeededSSE = 0;
3690         return getIndirectReturnResult(Ty);
3691       }
3692     } else {
3693       unsigned LocalNeededInt, LocalNeededSSE;
3694       if (classifyArgumentType(FD->getType(), UINT_MAX, LocalNeededInt,
3695                                LocalNeededSSE, true)
3696               .isIndirect()) {
3697         NeededInt = NeededSSE = 0;
3698         return getIndirectReturnResult(Ty);
3699       }
3700       NeededInt += LocalNeededInt;
3701       NeededSSE += LocalNeededSSE;
3702     }
3703   }
3704 
3705   return ABIArgInfo::getDirect();
3706 }
3707 
3708 ABIArgInfo X86_64ABIInfo::classifyRegCallStructType(QualType Ty,
3709                                                     unsigned &NeededInt,
3710                                                     unsigned &NeededSSE) const {
3711 
3712   NeededInt = 0;
3713   NeededSSE = 0;
3714 
3715   return classifyRegCallStructTypeImpl(Ty, NeededInt, NeededSSE);
3716 }
3717 
3718 void X86_64ABIInfo::computeInfo(CGFunctionInfo &FI) const {
3719 
3720   const unsigned CallingConv = FI.getCallingConvention();
3721   // It is possible to force Win64 calling convention on any x86_64 target by
3722   // using __attribute__((ms_abi)). In such case to correctly emit Win64
3723   // compatible code delegate this call to WinX86_64ABIInfo::computeInfo.
3724   if (CallingConv == llvm::CallingConv::Win64) {
3725     WinX86_64ABIInfo Win64ABIInfo(CGT, AVXLevel);
3726     Win64ABIInfo.computeInfo(FI);
3727     return;
3728   }
3729 
3730   bool IsRegCall = CallingConv == llvm::CallingConv::X86_RegCall;
3731 
3732   // Keep track of the number of assigned registers.
3733   unsigned FreeIntRegs = IsRegCall ? 11 : 6;
3734   unsigned FreeSSERegs = IsRegCall ? 16 : 8;
3735   unsigned NeededInt, NeededSSE;
3736 
3737   if (!::classifyReturnType(getCXXABI(), FI, *this)) {
3738     if (IsRegCall && FI.getReturnType()->getTypePtr()->isRecordType() &&
3739         !FI.getReturnType()->getTypePtr()->isUnionType()) {
3740       FI.getReturnInfo() =
3741           classifyRegCallStructType(FI.getReturnType(), NeededInt, NeededSSE);
3742       if (FreeIntRegs >= NeededInt && FreeSSERegs >= NeededSSE) {
3743         FreeIntRegs -= NeededInt;
3744         FreeSSERegs -= NeededSSE;
3745       } else {
3746         FI.getReturnInfo() = getIndirectReturnResult(FI.getReturnType());
3747       }
3748     } else if (IsRegCall && FI.getReturnType()->getAs<ComplexType>()) {
3749       // Complex Long Double Type is passed in Memory when Regcall
3750       // calling convention is used.
3751       const ComplexType *CT = FI.getReturnType()->getAs<ComplexType>();
3752       if (getContext().getCanonicalType(CT->getElementType()) ==
3753           getContext().LongDoubleTy)
3754         FI.getReturnInfo() = getIndirectReturnResult(FI.getReturnType());
3755     } else
3756       FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
3757   }
3758 
3759   // If the return value is indirect, then the hidden argument is consuming one
3760   // integer register.
3761   if (FI.getReturnInfo().isIndirect())
3762     --FreeIntRegs;
3763 
3764   // The chain argument effectively gives us another free register.
3765   if (FI.isChainCall())
3766     ++FreeIntRegs;
3767 
3768   unsigned NumRequiredArgs = FI.getNumRequiredArgs();
3769   // AMD64-ABI 3.2.3p3: Once arguments are classified, the registers
3770   // get assigned (in left-to-right order) for passing as follows...
3771   unsigned ArgNo = 0;
3772   for (CGFunctionInfo::arg_iterator it = FI.arg_begin(), ie = FI.arg_end();
3773        it != ie; ++it, ++ArgNo) {
3774     bool IsNamedArg = ArgNo < NumRequiredArgs;
3775 
3776     if (IsRegCall && it->type->isStructureOrClassType())
3777       it->info = classifyRegCallStructType(it->type, NeededInt, NeededSSE);
3778     else
3779       it->info = classifyArgumentType(it->type, FreeIntRegs, NeededInt,
3780                                       NeededSSE, IsNamedArg);
3781 
3782     // AMD64-ABI 3.2.3p3: If there are no registers available for any
3783     // eightbyte of an argument, the whole argument is passed on the
3784     // stack. If registers have already been assigned for some
3785     // eightbytes of such an argument, the assignments get reverted.
3786     if (FreeIntRegs >= NeededInt && FreeSSERegs >= NeededSSE) {
3787       FreeIntRegs -= NeededInt;
3788       FreeSSERegs -= NeededSSE;
3789     } else {
3790       it->info = getIndirectResult(it->type, FreeIntRegs);
3791     }
3792   }
3793 }
3794 
3795 static Address EmitX86_64VAArgFromMemory(CodeGenFunction &CGF,
3796                                          Address VAListAddr, QualType Ty) {
3797   Address overflow_arg_area_p =
3798       CGF.Builder.CreateStructGEP(VAListAddr, 2, "overflow_arg_area_p");
3799   llvm::Value *overflow_arg_area =
3800     CGF.Builder.CreateLoad(overflow_arg_area_p, "overflow_arg_area");
3801 
3802   // AMD64-ABI 3.5.7p5: Step 7. Align l->overflow_arg_area upwards to a 16
3803   // byte boundary if alignment needed by type exceeds 8 byte boundary.
3804   // It isn't stated explicitly in the standard, but in practice we use
3805   // alignment greater than 16 where necessary.
3806   CharUnits Align = CGF.getContext().getTypeAlignInChars(Ty);
3807   if (Align > CharUnits::fromQuantity(8)) {
3808     overflow_arg_area = emitRoundPointerUpToAlignment(CGF, overflow_arg_area,
3809                                                       Align);
3810   }
3811 
3812   // AMD64-ABI 3.5.7p5: Step 8. Fetch type from l->overflow_arg_area.
3813   llvm::Type *LTy = CGF.ConvertTypeForMem(Ty);
3814   llvm::Value *Res =
3815     CGF.Builder.CreateBitCast(overflow_arg_area,
3816                               llvm::PointerType::getUnqual(LTy));
3817 
3818   // AMD64-ABI 3.5.7p5: Step 9. Set l->overflow_arg_area to:
3819   // l->overflow_arg_area + sizeof(type).
3820   // AMD64-ABI 3.5.7p5: Step 10. Align l->overflow_arg_area upwards to
3821   // an 8 byte boundary.
3822 
3823   uint64_t SizeInBytes = (CGF.getContext().getTypeSize(Ty) + 7) / 8;
3824   llvm::Value *Offset =
3825       llvm::ConstantInt::get(CGF.Int32Ty, (SizeInBytes + 7)  & ~7);
3826   overflow_arg_area = CGF.Builder.CreateGEP(overflow_arg_area, Offset,
3827                                             "overflow_arg_area.next");
3828   CGF.Builder.CreateStore(overflow_arg_area, overflow_arg_area_p);
3829 
3830   // AMD64-ABI 3.5.7p5: Step 11. Return the fetched type.
3831   return Address(Res, Align);
3832 }
3833 
3834 Address X86_64ABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
3835                                  QualType Ty) const {
3836   // Assume that va_list type is correct; should be pointer to LLVM type:
3837   // struct {
3838   //   i32 gp_offset;
3839   //   i32 fp_offset;
3840   //   i8* overflow_arg_area;
3841   //   i8* reg_save_area;
3842   // };
3843   unsigned neededInt, neededSSE;
3844 
3845   Ty = getContext().getCanonicalType(Ty);
3846   ABIArgInfo AI = classifyArgumentType(Ty, 0, neededInt, neededSSE,
3847                                        /*isNamedArg*/false);
3848 
3849   // AMD64-ABI 3.5.7p5: Step 1. Determine whether type may be passed
3850   // in the registers. If not go to step 7.
3851   if (!neededInt && !neededSSE)
3852     return EmitX86_64VAArgFromMemory(CGF, VAListAddr, Ty);
3853 
3854   // AMD64-ABI 3.5.7p5: Step 2. Compute num_gp to hold the number of
3855   // general purpose registers needed to pass type and num_fp to hold
3856   // the number of floating point registers needed.
3857 
3858   // AMD64-ABI 3.5.7p5: Step 3. Verify whether arguments fit into
3859   // registers. In the case: l->gp_offset > 48 - num_gp * 8 or
3860   // l->fp_offset > 304 - num_fp * 16 go to step 7.
3861   //
3862   // NOTE: 304 is a typo, there are (6 * 8 + 8 * 16) = 176 bytes of
3863   // register save space).
3864 
3865   llvm::Value *InRegs = nullptr;
3866   Address gp_offset_p = Address::invalid(), fp_offset_p = Address::invalid();
3867   llvm::Value *gp_offset = nullptr, *fp_offset = nullptr;
3868   if (neededInt) {
3869     gp_offset_p = CGF.Builder.CreateStructGEP(VAListAddr, 0, "gp_offset_p");
3870     gp_offset = CGF.Builder.CreateLoad(gp_offset_p, "gp_offset");
3871     InRegs = llvm::ConstantInt::get(CGF.Int32Ty, 48 - neededInt * 8);
3872     InRegs = CGF.Builder.CreateICmpULE(gp_offset, InRegs, "fits_in_gp");
3873   }
3874 
3875   if (neededSSE) {
3876     fp_offset_p = CGF.Builder.CreateStructGEP(VAListAddr, 1, "fp_offset_p");
3877     fp_offset = CGF.Builder.CreateLoad(fp_offset_p, "fp_offset");
3878     llvm::Value *FitsInFP =
3879       llvm::ConstantInt::get(CGF.Int32Ty, 176 - neededSSE * 16);
3880     FitsInFP = CGF.Builder.CreateICmpULE(fp_offset, FitsInFP, "fits_in_fp");
3881     InRegs = InRegs ? CGF.Builder.CreateAnd(InRegs, FitsInFP) : FitsInFP;
3882   }
3883 
3884   llvm::BasicBlock *InRegBlock = CGF.createBasicBlock("vaarg.in_reg");
3885   llvm::BasicBlock *InMemBlock = CGF.createBasicBlock("vaarg.in_mem");
3886   llvm::BasicBlock *ContBlock = CGF.createBasicBlock("vaarg.end");
3887   CGF.Builder.CreateCondBr(InRegs, InRegBlock, InMemBlock);
3888 
3889   // Emit code to load the value if it was passed in registers.
3890 
3891   CGF.EmitBlock(InRegBlock);
3892 
3893   // AMD64-ABI 3.5.7p5: Step 4. Fetch type from l->reg_save_area with
3894   // an offset of l->gp_offset and/or l->fp_offset. This may require
3895   // copying to a temporary location in case the parameter is passed
3896   // in different register classes or requires an alignment greater
3897   // than 8 for general purpose registers and 16 for XMM registers.
3898   //
3899   // FIXME: This really results in shameful code when we end up needing to
3900   // collect arguments from different places; often what should result in a
3901   // simple assembling of a structure from scattered addresses has many more
3902   // loads than necessary. Can we clean this up?
3903   llvm::Type *LTy = CGF.ConvertTypeForMem(Ty);
3904   llvm::Value *RegSaveArea = CGF.Builder.CreateLoad(
3905       CGF.Builder.CreateStructGEP(VAListAddr, 3), "reg_save_area");
3906 
3907   Address RegAddr = Address::invalid();
3908   if (neededInt && neededSSE) {
3909     // FIXME: Cleanup.
3910     assert(AI.isDirect() && "Unexpected ABI info for mixed regs");
3911     llvm::StructType *ST = cast<llvm::StructType>(AI.getCoerceToType());
3912     Address Tmp = CGF.CreateMemTemp(Ty);
3913     Tmp = CGF.Builder.CreateElementBitCast(Tmp, ST);
3914     assert(ST->getNumElements() == 2 && "Unexpected ABI info for mixed regs");
3915     llvm::Type *TyLo = ST->getElementType(0);
3916     llvm::Type *TyHi = ST->getElementType(1);
3917     assert((TyLo->isFPOrFPVectorTy() ^ TyHi->isFPOrFPVectorTy()) &&
3918            "Unexpected ABI info for mixed regs");
3919     llvm::Type *PTyLo = llvm::PointerType::getUnqual(TyLo);
3920     llvm::Type *PTyHi = llvm::PointerType::getUnqual(TyHi);
3921     llvm::Value *GPAddr = CGF.Builder.CreateGEP(RegSaveArea, gp_offset);
3922     llvm::Value *FPAddr = CGF.Builder.CreateGEP(RegSaveArea, fp_offset);
3923     llvm::Value *RegLoAddr = TyLo->isFPOrFPVectorTy() ? FPAddr : GPAddr;
3924     llvm::Value *RegHiAddr = TyLo->isFPOrFPVectorTy() ? GPAddr : FPAddr;
3925 
3926     // Copy the first element.
3927     // FIXME: Our choice of alignment here and below is probably pessimistic.
3928     llvm::Value *V = CGF.Builder.CreateAlignedLoad(
3929         TyLo, CGF.Builder.CreateBitCast(RegLoAddr, PTyLo),
3930         CharUnits::fromQuantity(getDataLayout().getABITypeAlignment(TyLo)));
3931     CGF.Builder.CreateStore(V, CGF.Builder.CreateStructGEP(Tmp, 0));
3932 
3933     // Copy the second element.
3934     V = CGF.Builder.CreateAlignedLoad(
3935         TyHi, CGF.Builder.CreateBitCast(RegHiAddr, PTyHi),
3936         CharUnits::fromQuantity(getDataLayout().getABITypeAlignment(TyHi)));
3937     CGF.Builder.CreateStore(V, CGF.Builder.CreateStructGEP(Tmp, 1));
3938 
3939     RegAddr = CGF.Builder.CreateElementBitCast(Tmp, LTy);
3940   } else if (neededInt) {
3941     RegAddr = Address(CGF.Builder.CreateGEP(RegSaveArea, gp_offset),
3942                       CharUnits::fromQuantity(8));
3943     RegAddr = CGF.Builder.CreateElementBitCast(RegAddr, LTy);
3944 
3945     // Copy to a temporary if necessary to ensure the appropriate alignment.
3946     std::pair<CharUnits, CharUnits> SizeAlign =
3947         getContext().getTypeInfoInChars(Ty);
3948     uint64_t TySize = SizeAlign.first.getQuantity();
3949     CharUnits TyAlign = SizeAlign.second;
3950 
3951     // Copy into a temporary if the type is more aligned than the
3952     // register save area.
3953     if (TyAlign.getQuantity() > 8) {
3954       Address Tmp = CGF.CreateMemTemp(Ty);
3955       CGF.Builder.CreateMemCpy(Tmp, RegAddr, TySize, false);
3956       RegAddr = Tmp;
3957     }
3958 
3959   } else if (neededSSE == 1) {
3960     RegAddr = Address(CGF.Builder.CreateGEP(RegSaveArea, fp_offset),
3961                       CharUnits::fromQuantity(16));
3962     RegAddr = CGF.Builder.CreateElementBitCast(RegAddr, LTy);
3963   } else {
3964     assert(neededSSE == 2 && "Invalid number of needed registers!");
3965     // SSE registers are spaced 16 bytes apart in the register save
3966     // area, we need to collect the two eightbytes together.
3967     // The ABI isn't explicit about this, but it seems reasonable
3968     // to assume that the slots are 16-byte aligned, since the stack is
3969     // naturally 16-byte aligned and the prologue is expected to store
3970     // all the SSE registers to the RSA.
3971     Address RegAddrLo = Address(CGF.Builder.CreateGEP(RegSaveArea, fp_offset),
3972                                 CharUnits::fromQuantity(16));
3973     Address RegAddrHi =
3974       CGF.Builder.CreateConstInBoundsByteGEP(RegAddrLo,
3975                                              CharUnits::fromQuantity(16));
3976     llvm::Type *ST = AI.canHaveCoerceToType()
3977                          ? AI.getCoerceToType()
3978                          : llvm::StructType::get(CGF.DoubleTy, CGF.DoubleTy);
3979     llvm::Value *V;
3980     Address Tmp = CGF.CreateMemTemp(Ty);
3981     Tmp = CGF.Builder.CreateElementBitCast(Tmp, ST);
3982     V = CGF.Builder.CreateLoad(CGF.Builder.CreateElementBitCast(
3983         RegAddrLo, ST->getStructElementType(0)));
3984     CGF.Builder.CreateStore(V, CGF.Builder.CreateStructGEP(Tmp, 0));
3985     V = CGF.Builder.CreateLoad(CGF.Builder.CreateElementBitCast(
3986         RegAddrHi, ST->getStructElementType(1)));
3987     CGF.Builder.CreateStore(V, CGF.Builder.CreateStructGEP(Tmp, 1));
3988 
3989     RegAddr = CGF.Builder.CreateElementBitCast(Tmp, LTy);
3990   }
3991 
3992   // AMD64-ABI 3.5.7p5: Step 5. Set:
3993   // l->gp_offset = l->gp_offset + num_gp * 8
3994   // l->fp_offset = l->fp_offset + num_fp * 16.
3995   if (neededInt) {
3996     llvm::Value *Offset = llvm::ConstantInt::get(CGF.Int32Ty, neededInt * 8);
3997     CGF.Builder.CreateStore(CGF.Builder.CreateAdd(gp_offset, Offset),
3998                             gp_offset_p);
3999   }
4000   if (neededSSE) {
4001     llvm::Value *Offset = llvm::ConstantInt::get(CGF.Int32Ty, neededSSE * 16);
4002     CGF.Builder.CreateStore(CGF.Builder.CreateAdd(fp_offset, Offset),
4003                             fp_offset_p);
4004   }
4005   CGF.EmitBranch(ContBlock);
4006 
4007   // Emit code to load the value if it was passed in memory.
4008 
4009   CGF.EmitBlock(InMemBlock);
4010   Address MemAddr = EmitX86_64VAArgFromMemory(CGF, VAListAddr, Ty);
4011 
4012   // Return the appropriate result.
4013 
4014   CGF.EmitBlock(ContBlock);
4015   Address ResAddr = emitMergePHI(CGF, RegAddr, InRegBlock, MemAddr, InMemBlock,
4016                                  "vaarg.addr");
4017   return ResAddr;
4018 }
4019 
4020 Address X86_64ABIInfo::EmitMSVAArg(CodeGenFunction &CGF, Address VAListAddr,
4021                                    QualType Ty) const {
4022   return emitVoidPtrVAArg(CGF, VAListAddr, Ty, /*indirect*/ false,
4023                           CGF.getContext().getTypeInfoInChars(Ty),
4024                           CharUnits::fromQuantity(8),
4025                           /*allowHigherAlign*/ false);
4026 }
4027 
4028 ABIArgInfo
4029 WinX86_64ABIInfo::reclassifyHvaArgType(QualType Ty, unsigned &FreeSSERegs,
4030                                     const ABIArgInfo &current) const {
4031   // Assumes vectorCall calling convention.
4032   const Type *Base = nullptr;
4033   uint64_t NumElts = 0;
4034 
4035   if (!Ty->isBuiltinType() && !Ty->isVectorType() &&
4036       isHomogeneousAggregate(Ty, Base, NumElts) && FreeSSERegs >= NumElts) {
4037     FreeSSERegs -= NumElts;
4038     return getDirectX86Hva();
4039   }
4040   return current;
4041 }
4042 
4043 ABIArgInfo WinX86_64ABIInfo::classify(QualType Ty, unsigned &FreeSSERegs,
4044                                       bool IsReturnType, bool IsVectorCall,
4045                                       bool IsRegCall) const {
4046 
4047   if (Ty->isVoidType())
4048     return ABIArgInfo::getIgnore();
4049 
4050   if (const EnumType *EnumTy = Ty->getAs<EnumType>())
4051     Ty = EnumTy->getDecl()->getIntegerType();
4052 
4053   TypeInfo Info = getContext().getTypeInfo(Ty);
4054   uint64_t Width = Info.Width;
4055   CharUnits Align = getContext().toCharUnitsFromBits(Info.Align);
4056 
4057   const RecordType *RT = Ty->getAs<RecordType>();
4058   if (RT) {
4059     if (!IsReturnType) {
4060       if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(RT, getCXXABI()))
4061         return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
4062     }
4063 
4064     if (RT->getDecl()->hasFlexibleArrayMember())
4065       return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
4066 
4067   }
4068 
4069   const Type *Base = nullptr;
4070   uint64_t NumElts = 0;
4071   // vectorcall adds the concept of a homogenous vector aggregate, similar to
4072   // other targets.
4073   if ((IsVectorCall || IsRegCall) &&
4074       isHomogeneousAggregate(Ty, Base, NumElts)) {
4075     if (IsRegCall) {
4076       if (FreeSSERegs >= NumElts) {
4077         FreeSSERegs -= NumElts;
4078         if (IsReturnType || Ty->isBuiltinType() || Ty->isVectorType())
4079           return ABIArgInfo::getDirect();
4080         return ABIArgInfo::getExpand();
4081       }
4082       return ABIArgInfo::getIndirect(Align, /*ByVal=*/false);
4083     } else if (IsVectorCall) {
4084       if (FreeSSERegs >= NumElts &&
4085           (IsReturnType || Ty->isBuiltinType() || Ty->isVectorType())) {
4086         FreeSSERegs -= NumElts;
4087         return ABIArgInfo::getDirect();
4088       } else if (IsReturnType) {
4089         return ABIArgInfo::getExpand();
4090       } else if (!Ty->isBuiltinType() && !Ty->isVectorType()) {
4091         // HVAs are delayed and reclassified in the 2nd step.
4092         return ABIArgInfo::getIndirect(Align, /*ByVal=*/false);
4093       }
4094     }
4095   }
4096 
4097   if (Ty->isMemberPointerType()) {
4098     // If the member pointer is represented by an LLVM int or ptr, pass it
4099     // directly.
4100     llvm::Type *LLTy = CGT.ConvertType(Ty);
4101     if (LLTy->isPointerTy() || LLTy->isIntegerTy())
4102       return ABIArgInfo::getDirect();
4103   }
4104 
4105   if (RT || Ty->isAnyComplexType() || Ty->isMemberPointerType()) {
4106     // MS x64 ABI requirement: "Any argument that doesn't fit in 8 bytes, or is
4107     // not 1, 2, 4, or 8 bytes, must be passed by reference."
4108     if (Width > 64 || !llvm::isPowerOf2_64(Width))
4109       return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
4110 
4111     // Otherwise, coerce it to a small integer.
4112     return ABIArgInfo::getDirect(llvm::IntegerType::get(getVMContext(), Width));
4113   }
4114 
4115   if (const BuiltinType *BT = Ty->getAs<BuiltinType>()) {
4116     switch (BT->getKind()) {
4117     case BuiltinType::Bool:
4118       // Bool type is always extended to the ABI, other builtin types are not
4119       // extended.
4120       return ABIArgInfo::getExtend(Ty);
4121 
4122     case BuiltinType::LongDouble:
4123       // Mingw64 GCC uses the old 80 bit extended precision floating point
4124       // unit. It passes them indirectly through memory.
4125       if (IsMingw64) {
4126         const llvm::fltSemantics *LDF = &getTarget().getLongDoubleFormat();
4127         if (LDF == &llvm::APFloat::x87DoubleExtended())
4128           return ABIArgInfo::getIndirect(Align, /*ByVal=*/false);
4129       }
4130       break;
4131 
4132     case BuiltinType::Int128:
4133     case BuiltinType::UInt128:
4134       // If it's a parameter type, the normal ABI rule is that arguments larger
4135       // than 8 bytes are passed indirectly. GCC follows it. We follow it too,
4136       // even though it isn't particularly efficient.
4137       if (!IsReturnType)
4138         return ABIArgInfo::getIndirect(Align, /*ByVal=*/false);
4139 
4140       // Mingw64 GCC returns i128 in XMM0. Coerce to v2i64 to handle that.
4141       // Clang matches them for compatibility.
4142       return ABIArgInfo::getDirect(
4143           llvm::VectorType::get(llvm::Type::getInt64Ty(getVMContext()), 2));
4144 
4145     default:
4146       break;
4147     }
4148   }
4149 
4150   if (Ty->isExtIntType()) {
4151     // MS x64 ABI requirement: "Any argument that doesn't fit in 8 bytes, or is
4152     // not 1, 2, 4, or 8 bytes, must be passed by reference."
4153     // However, non-power-of-two _ExtInts will be passed as 1,2,4 or 8 bytes
4154     // anyway as long is it fits in them, so we don't have to check the power of
4155     // 2.
4156     if (Width <= 64)
4157       return ABIArgInfo::getDirect();
4158     return ABIArgInfo::getIndirect(Align, /*ByVal=*/false);
4159   }
4160 
4161   return ABIArgInfo::getDirect();
4162 }
4163 
4164 void WinX86_64ABIInfo::computeVectorCallArgs(CGFunctionInfo &FI,
4165                                              unsigned FreeSSERegs,
4166                                              bool IsVectorCall,
4167                                              bool IsRegCall) const {
4168   unsigned Count = 0;
4169   for (auto &I : FI.arguments()) {
4170     // Vectorcall in x64 only permits the first 6 arguments to be passed
4171     // as XMM/YMM registers.
4172     if (Count < VectorcallMaxParamNumAsReg)
4173       I.info = classify(I.type, FreeSSERegs, false, IsVectorCall, IsRegCall);
4174     else {
4175       // Since these cannot be passed in registers, pretend no registers
4176       // are left.
4177       unsigned ZeroSSERegsAvail = 0;
4178       I.info = classify(I.type, /*FreeSSERegs=*/ZeroSSERegsAvail, false,
4179                         IsVectorCall, IsRegCall);
4180     }
4181     ++Count;
4182   }
4183 
4184   for (auto &I : FI.arguments()) {
4185     I.info = reclassifyHvaArgType(I.type, FreeSSERegs, I.info);
4186   }
4187 }
4188 
4189 void WinX86_64ABIInfo::computeInfo(CGFunctionInfo &FI) const {
4190   const unsigned CC = FI.getCallingConvention();
4191   bool IsVectorCall = CC == llvm::CallingConv::X86_VectorCall;
4192   bool IsRegCall = CC == llvm::CallingConv::X86_RegCall;
4193 
4194   // If __attribute__((sysv_abi)) is in use, use the SysV argument
4195   // classification rules.
4196   if (CC == llvm::CallingConv::X86_64_SysV) {
4197     X86_64ABIInfo SysVABIInfo(CGT, AVXLevel);
4198     SysVABIInfo.computeInfo(FI);
4199     return;
4200   }
4201 
4202   unsigned FreeSSERegs = 0;
4203   if (IsVectorCall) {
4204     // We can use up to 4 SSE return registers with vectorcall.
4205     FreeSSERegs = 4;
4206   } else if (IsRegCall) {
4207     // RegCall gives us 16 SSE registers.
4208     FreeSSERegs = 16;
4209   }
4210 
4211   if (!getCXXABI().classifyReturnType(FI))
4212     FI.getReturnInfo() = classify(FI.getReturnType(), FreeSSERegs, true,
4213                                   IsVectorCall, IsRegCall);
4214 
4215   if (IsVectorCall) {
4216     // We can use up to 6 SSE register parameters with vectorcall.
4217     FreeSSERegs = 6;
4218   } else if (IsRegCall) {
4219     // RegCall gives us 16 SSE registers, we can reuse the return registers.
4220     FreeSSERegs = 16;
4221   }
4222 
4223   if (IsVectorCall) {
4224     computeVectorCallArgs(FI, FreeSSERegs, IsVectorCall, IsRegCall);
4225   } else {
4226     for (auto &I : FI.arguments())
4227       I.info = classify(I.type, FreeSSERegs, false, IsVectorCall, IsRegCall);
4228   }
4229 
4230 }
4231 
4232 Address WinX86_64ABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
4233                                     QualType Ty) const {
4234 
4235   bool IsIndirect = false;
4236 
4237   // MS x64 ABI requirement: "Any argument that doesn't fit in 8 bytes, or is
4238   // not 1, 2, 4, or 8 bytes, must be passed by reference."
4239   if (isAggregateTypeForABI(Ty) || Ty->isMemberPointerType()) {
4240     uint64_t Width = getContext().getTypeSize(Ty);
4241     IsIndirect = Width > 64 || !llvm::isPowerOf2_64(Width);
4242   }
4243 
4244   return emitVoidPtrVAArg(CGF, VAListAddr, Ty, IsIndirect,
4245                           CGF.getContext().getTypeInfoInChars(Ty),
4246                           CharUnits::fromQuantity(8),
4247                           /*allowHigherAlign*/ false);
4248 }
4249 
4250 static bool PPC_initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
4251                                         llvm::Value *Address, bool Is64Bit,
4252                                         bool IsAIX) {
4253   // This is calculated from the LLVM and GCC tables and verified
4254   // against gcc output.  AFAIK all PPC ABIs use the same encoding.
4255 
4256   CodeGen::CGBuilderTy &Builder = CGF.Builder;
4257 
4258   llvm::IntegerType *i8 = CGF.Int8Ty;
4259   llvm::Value *Four8 = llvm::ConstantInt::get(i8, 4);
4260   llvm::Value *Eight8 = llvm::ConstantInt::get(i8, 8);
4261   llvm::Value *Sixteen8 = llvm::ConstantInt::get(i8, 16);
4262 
4263   // 0-31: r0-31, the 4-byte or 8-byte general-purpose registers
4264   AssignToArrayRange(Builder, Address, Is64Bit ? Eight8 : Four8, 0, 31);
4265 
4266   // 32-63: fp0-31, the 8-byte floating-point registers
4267   AssignToArrayRange(Builder, Address, Eight8, 32, 63);
4268 
4269   // 64-67 are various 4-byte or 8-byte special-purpose registers:
4270   // 64: mq
4271   // 65: lr
4272   // 66: ctr
4273   // 67: ap
4274   AssignToArrayRange(Builder, Address, Is64Bit ? Eight8 : Four8, 64, 67);
4275 
4276   // 68-76 are various 4-byte special-purpose registers:
4277   // 68-75 cr0-7
4278   // 76: xer
4279   AssignToArrayRange(Builder, Address, Four8, 68, 76);
4280 
4281   // 77-108: v0-31, the 16-byte vector registers
4282   AssignToArrayRange(Builder, Address, Sixteen8, 77, 108);
4283 
4284   // 109: vrsave
4285   // 110: vscr
4286   AssignToArrayRange(Builder, Address, Is64Bit ? Eight8 : Four8, 109, 110);
4287 
4288   // AIX does not utilize the rest of the registers.
4289   if (IsAIX)
4290     return false;
4291 
4292   // 111: spe_acc
4293   // 112: spefscr
4294   // 113: sfp
4295   AssignToArrayRange(Builder, Address, Is64Bit ? Eight8 : Four8, 111, 113);
4296 
4297   if (!Is64Bit)
4298     return false;
4299 
4300   // TODO: Need to verify if these registers are used on 64 bit AIX with Power8
4301   // or above CPU.
4302   // 64-bit only registers:
4303   // 114: tfhar
4304   // 115: tfiar
4305   // 116: texasr
4306   AssignToArrayRange(Builder, Address, Eight8, 114, 116);
4307 
4308   return false;
4309 }
4310 
4311 // AIX
4312 namespace {
4313 /// AIXABIInfo - The AIX XCOFF ABI information.
4314 class AIXABIInfo : public ABIInfo {
4315   const bool Is64Bit;
4316   const unsigned PtrByteSize;
4317   CharUnits getParamTypeAlignment(QualType Ty) const;
4318 
4319 public:
4320   AIXABIInfo(CodeGen::CodeGenTypes &CGT, bool Is64Bit)
4321       : ABIInfo(CGT), Is64Bit(Is64Bit), PtrByteSize(Is64Bit ? 8 : 4) {}
4322 
4323   bool isPromotableTypeForABI(QualType Ty) const;
4324 
4325   ABIArgInfo classifyReturnType(QualType RetTy) const;
4326   ABIArgInfo classifyArgumentType(QualType Ty) const;
4327 
4328   void computeInfo(CGFunctionInfo &FI) const override {
4329     if (!getCXXABI().classifyReturnType(FI))
4330       FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
4331 
4332     for (auto &I : FI.arguments())
4333       I.info = classifyArgumentType(I.type);
4334   }
4335 
4336   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
4337                     QualType Ty) const override;
4338 };
4339 
4340 class AIXTargetCodeGenInfo : public TargetCodeGenInfo {
4341   const bool Is64Bit;
4342 
4343 public:
4344   AIXTargetCodeGenInfo(CodeGen::CodeGenTypes &CGT, bool Is64Bit)
4345       : TargetCodeGenInfo(std::make_unique<AIXABIInfo>(CGT, Is64Bit)),
4346         Is64Bit(Is64Bit) {}
4347   int getDwarfEHStackPointer(CodeGen::CodeGenModule &M) const override {
4348     return 1; // r1 is the dedicated stack pointer
4349   }
4350 
4351   bool initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
4352                                llvm::Value *Address) const override;
4353 };
4354 } // namespace
4355 
4356 // Return true if the ABI requires Ty to be passed sign- or zero-
4357 // extended to 32/64 bits.
4358 bool AIXABIInfo::isPromotableTypeForABI(QualType Ty) const {
4359   // Treat an enum type as its underlying type.
4360   if (const EnumType *EnumTy = Ty->getAs<EnumType>())
4361     Ty = EnumTy->getDecl()->getIntegerType();
4362 
4363   // Promotable integer types are required to be promoted by the ABI.
4364   if (Ty->isPromotableIntegerType())
4365     return true;
4366 
4367   if (!Is64Bit)
4368     return false;
4369 
4370   // For 64 bit mode, in addition to the usual promotable integer types, we also
4371   // need to extend all 32-bit types, since the ABI requires promotion to 64
4372   // bits.
4373   if (const BuiltinType *BT = Ty->getAs<BuiltinType>())
4374     switch (BT->getKind()) {
4375     case BuiltinType::Int:
4376     case BuiltinType::UInt:
4377       return true;
4378     default:
4379       break;
4380     }
4381 
4382   return false;
4383 }
4384 
4385 ABIArgInfo AIXABIInfo::classifyReturnType(QualType RetTy) const {
4386   if (RetTy->isAnyComplexType())
4387     llvm::report_fatal_error("complex type is not supported on AIX yet");
4388 
4389   if (RetTy->isVectorType())
4390     llvm::report_fatal_error("vector type is not supported on AIX yet");
4391 
4392   if (RetTy->isVoidType())
4393     return ABIArgInfo::getIgnore();
4394 
4395   // TODO:  Evaluate if AIX power alignment rule would have an impact on the
4396   // alignment here.
4397   if (isAggregateTypeForABI(RetTy))
4398     return getNaturalAlignIndirect(RetTy);
4399 
4400   return (isPromotableTypeForABI(RetTy) ? ABIArgInfo::getExtend(RetTy)
4401                                         : ABIArgInfo::getDirect());
4402 }
4403 
4404 ABIArgInfo AIXABIInfo::classifyArgumentType(QualType Ty) const {
4405   Ty = useFirstFieldIfTransparentUnion(Ty);
4406 
4407   if (Ty->isAnyComplexType())
4408     llvm::report_fatal_error("complex type is not supported on AIX yet");
4409 
4410   if (Ty->isVectorType())
4411     llvm::report_fatal_error("vector type is not supported on AIX yet");
4412 
4413   // TODO:  Evaluate if AIX power alignment rule would have an impact on the
4414   // alignment here.
4415   if (isAggregateTypeForABI(Ty)) {
4416     // Records with non-trivial destructors/copy-constructors should not be
4417     // passed by value.
4418     if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI()))
4419       return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
4420 
4421     CharUnits CCAlign = getParamTypeAlignment(Ty);
4422     CharUnits TyAlign = getContext().getTypeAlignInChars(Ty);
4423 
4424     return ABIArgInfo::getIndirect(CCAlign, /*ByVal*/ true,
4425                                    /*Realign*/ TyAlign > CCAlign);
4426   }
4427 
4428   return (isPromotableTypeForABI(Ty) ? ABIArgInfo::getExtend(Ty)
4429                                      : ABIArgInfo::getDirect());
4430 }
4431 
4432 CharUnits AIXABIInfo::getParamTypeAlignment(QualType Ty) const {
4433   if (Ty->isAnyComplexType())
4434     llvm::report_fatal_error("complex type is not supported on AIX yet");
4435 
4436   if (Ty->isVectorType())
4437     llvm::report_fatal_error("vector type is not supported on AIX yet");
4438 
4439   // If the structure contains a vector type, the alignment is 16.
4440   if (isRecordWithSIMDVectorType(getContext(), Ty))
4441     return CharUnits::fromQuantity(16);
4442 
4443   return CharUnits::fromQuantity(PtrByteSize);
4444 }
4445 
4446 Address AIXABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
4447                               QualType Ty) const {
4448   if (Ty->isAnyComplexType())
4449     llvm::report_fatal_error("complex type is not supported on AIX yet");
4450 
4451   if (Ty->isVectorType())
4452     llvm::report_fatal_error("vector type is not supported on AIX yet");
4453 
4454   auto TypeInfo = getContext().getTypeInfoInChars(Ty);
4455   TypeInfo.second = getParamTypeAlignment(Ty);
4456 
4457   CharUnits SlotSize = CharUnits::fromQuantity(PtrByteSize);
4458 
4459   return emitVoidPtrVAArg(CGF, VAListAddr, Ty, /*Indirect*/ false, TypeInfo,
4460                           SlotSize, /*AllowHigher*/ true);
4461 }
4462 
4463 bool AIXTargetCodeGenInfo::initDwarfEHRegSizeTable(
4464     CodeGen::CodeGenFunction &CGF, llvm::Value *Address) const {
4465   return PPC_initDwarfEHRegSizeTable(CGF, Address, Is64Bit, /*IsAIX*/ true);
4466 }
4467 
4468 // PowerPC-32
4469 namespace {
4470 /// PPC32_SVR4_ABIInfo - The 32-bit PowerPC ELF (SVR4) ABI information.
4471 class PPC32_SVR4_ABIInfo : public DefaultABIInfo {
4472   bool IsSoftFloatABI;
4473   bool IsRetSmallStructInRegABI;
4474 
4475   CharUnits getParamTypeAlignment(QualType Ty) const;
4476 
4477 public:
4478   PPC32_SVR4_ABIInfo(CodeGen::CodeGenTypes &CGT, bool SoftFloatABI,
4479                      bool RetSmallStructInRegABI)
4480       : DefaultABIInfo(CGT), IsSoftFloatABI(SoftFloatABI),
4481         IsRetSmallStructInRegABI(RetSmallStructInRegABI) {}
4482 
4483   ABIArgInfo classifyReturnType(QualType RetTy) const;
4484 
4485   void computeInfo(CGFunctionInfo &FI) const override {
4486     if (!getCXXABI().classifyReturnType(FI))
4487       FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
4488     for (auto &I : FI.arguments())
4489       I.info = classifyArgumentType(I.type);
4490   }
4491 
4492   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
4493                     QualType Ty) const override;
4494 };
4495 
4496 class PPC32TargetCodeGenInfo : public TargetCodeGenInfo {
4497 public:
4498   PPC32TargetCodeGenInfo(CodeGenTypes &CGT, bool SoftFloatABI,
4499                          bool RetSmallStructInRegABI)
4500       : TargetCodeGenInfo(std::make_unique<PPC32_SVR4_ABIInfo>(
4501             CGT, SoftFloatABI, RetSmallStructInRegABI)) {}
4502 
4503   static bool isStructReturnInRegABI(const llvm::Triple &Triple,
4504                                      const CodeGenOptions &Opts);
4505 
4506   int getDwarfEHStackPointer(CodeGen::CodeGenModule &M) const override {
4507     // This is recovered from gcc output.
4508     return 1; // r1 is the dedicated stack pointer
4509   }
4510 
4511   bool initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
4512                                llvm::Value *Address) const override;
4513 };
4514 }
4515 
4516 CharUnits PPC32_SVR4_ABIInfo::getParamTypeAlignment(QualType Ty) const {
4517   // Complex types are passed just like their elements.
4518   if (const ComplexType *CTy = Ty->getAs<ComplexType>())
4519     Ty = CTy->getElementType();
4520 
4521   if (Ty->isVectorType())
4522     return CharUnits::fromQuantity(getContext().getTypeSize(Ty) == 128 ? 16
4523                                                                        : 4);
4524 
4525   // For single-element float/vector structs, we consider the whole type
4526   // to have the same alignment requirements as its single element.
4527   const Type *AlignTy = nullptr;
4528   if (const Type *EltType = isSingleElementStruct(Ty, getContext())) {
4529     const BuiltinType *BT = EltType->getAs<BuiltinType>();
4530     if ((EltType->isVectorType() && getContext().getTypeSize(EltType) == 128) ||
4531         (BT && BT->isFloatingPoint()))
4532       AlignTy = EltType;
4533   }
4534 
4535   if (AlignTy)
4536     return CharUnits::fromQuantity(AlignTy->isVectorType() ? 16 : 4);
4537   return CharUnits::fromQuantity(4);
4538 }
4539 
4540 ABIArgInfo PPC32_SVR4_ABIInfo::classifyReturnType(QualType RetTy) const {
4541   uint64_t Size;
4542 
4543   // -msvr4-struct-return puts small aggregates in GPR3 and GPR4.
4544   if (isAggregateTypeForABI(RetTy) && IsRetSmallStructInRegABI &&
4545       (Size = getContext().getTypeSize(RetTy)) <= 64) {
4546     // System V ABI (1995), page 3-22, specified:
4547     // > A structure or union whose size is less than or equal to 8 bytes
4548     // > shall be returned in r3 and r4, as if it were first stored in the
4549     // > 8-byte aligned memory area and then the low addressed word were
4550     // > loaded into r3 and the high-addressed word into r4.  Bits beyond
4551     // > the last member of the structure or union are not defined.
4552     //
4553     // GCC for big-endian PPC32 inserts the pad before the first member,
4554     // not "beyond the last member" of the struct.  To stay compatible
4555     // with GCC, we coerce the struct to an integer of the same size.
4556     // LLVM will extend it and return i32 in r3, or i64 in r3:r4.
4557     if (Size == 0)
4558       return ABIArgInfo::getIgnore();
4559     else {
4560       llvm::Type *CoerceTy = llvm::Type::getIntNTy(getVMContext(), Size);
4561       return ABIArgInfo::getDirect(CoerceTy);
4562     }
4563   }
4564 
4565   return DefaultABIInfo::classifyReturnType(RetTy);
4566 }
4567 
4568 // TODO: this implementation is now likely redundant with
4569 // DefaultABIInfo::EmitVAArg.
4570 Address PPC32_SVR4_ABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAList,
4571                                       QualType Ty) const {
4572   if (getTarget().getTriple().isOSDarwin()) {
4573     auto TI = getContext().getTypeInfoInChars(Ty);
4574     TI.second = getParamTypeAlignment(Ty);
4575 
4576     CharUnits SlotSize = CharUnits::fromQuantity(4);
4577     return emitVoidPtrVAArg(CGF, VAList, Ty,
4578                             classifyArgumentType(Ty).isIndirect(), TI, SlotSize,
4579                             /*AllowHigherAlign=*/true);
4580   }
4581 
4582   const unsigned OverflowLimit = 8;
4583   if (const ComplexType *CTy = Ty->getAs<ComplexType>()) {
4584     // TODO: Implement this. For now ignore.
4585     (void)CTy;
4586     return Address::invalid(); // FIXME?
4587   }
4588 
4589   // struct __va_list_tag {
4590   //   unsigned char gpr;
4591   //   unsigned char fpr;
4592   //   unsigned short reserved;
4593   //   void *overflow_arg_area;
4594   //   void *reg_save_area;
4595   // };
4596 
4597   bool isI64 = Ty->isIntegerType() && getContext().getTypeSize(Ty) == 64;
4598   bool isInt =
4599       Ty->isIntegerType() || Ty->isPointerType() || Ty->isAggregateType();
4600   bool isF64 = Ty->isFloatingType() && getContext().getTypeSize(Ty) == 64;
4601 
4602   // All aggregates are passed indirectly?  That doesn't seem consistent
4603   // with the argument-lowering code.
4604   bool isIndirect = Ty->isAggregateType();
4605 
4606   CGBuilderTy &Builder = CGF.Builder;
4607 
4608   // The calling convention either uses 1-2 GPRs or 1 FPR.
4609   Address NumRegsAddr = Address::invalid();
4610   if (isInt || IsSoftFloatABI) {
4611     NumRegsAddr = Builder.CreateStructGEP(VAList, 0, "gpr");
4612   } else {
4613     NumRegsAddr = Builder.CreateStructGEP(VAList, 1, "fpr");
4614   }
4615 
4616   llvm::Value *NumRegs = Builder.CreateLoad(NumRegsAddr, "numUsedRegs");
4617 
4618   // "Align" the register count when TY is i64.
4619   if (isI64 || (isF64 && IsSoftFloatABI)) {
4620     NumRegs = Builder.CreateAdd(NumRegs, Builder.getInt8(1));
4621     NumRegs = Builder.CreateAnd(NumRegs, Builder.getInt8((uint8_t) ~1U));
4622   }
4623 
4624   llvm::Value *CC =
4625       Builder.CreateICmpULT(NumRegs, Builder.getInt8(OverflowLimit), "cond");
4626 
4627   llvm::BasicBlock *UsingRegs = CGF.createBasicBlock("using_regs");
4628   llvm::BasicBlock *UsingOverflow = CGF.createBasicBlock("using_overflow");
4629   llvm::BasicBlock *Cont = CGF.createBasicBlock("cont");
4630 
4631   Builder.CreateCondBr(CC, UsingRegs, UsingOverflow);
4632 
4633   llvm::Type *DirectTy = CGF.ConvertType(Ty);
4634   if (isIndirect) DirectTy = DirectTy->getPointerTo(0);
4635 
4636   // Case 1: consume registers.
4637   Address RegAddr = Address::invalid();
4638   {
4639     CGF.EmitBlock(UsingRegs);
4640 
4641     Address RegSaveAreaPtr = Builder.CreateStructGEP(VAList, 4);
4642     RegAddr = Address(Builder.CreateLoad(RegSaveAreaPtr),
4643                       CharUnits::fromQuantity(8));
4644     assert(RegAddr.getElementType() == CGF.Int8Ty);
4645 
4646     // Floating-point registers start after the general-purpose registers.
4647     if (!(isInt || IsSoftFloatABI)) {
4648       RegAddr = Builder.CreateConstInBoundsByteGEP(RegAddr,
4649                                                    CharUnits::fromQuantity(32));
4650     }
4651 
4652     // Get the address of the saved value by scaling the number of
4653     // registers we've used by the number of
4654     CharUnits RegSize = CharUnits::fromQuantity((isInt || IsSoftFloatABI) ? 4 : 8);
4655     llvm::Value *RegOffset =
4656       Builder.CreateMul(NumRegs, Builder.getInt8(RegSize.getQuantity()));
4657     RegAddr = Address(Builder.CreateInBoundsGEP(CGF.Int8Ty,
4658                                             RegAddr.getPointer(), RegOffset),
4659                       RegAddr.getAlignment().alignmentOfArrayElement(RegSize));
4660     RegAddr = Builder.CreateElementBitCast(RegAddr, DirectTy);
4661 
4662     // Increase the used-register count.
4663     NumRegs =
4664       Builder.CreateAdd(NumRegs,
4665                         Builder.getInt8((isI64 || (isF64 && IsSoftFloatABI)) ? 2 : 1));
4666     Builder.CreateStore(NumRegs, NumRegsAddr);
4667 
4668     CGF.EmitBranch(Cont);
4669   }
4670 
4671   // Case 2: consume space in the overflow area.
4672   Address MemAddr = Address::invalid();
4673   {
4674     CGF.EmitBlock(UsingOverflow);
4675 
4676     Builder.CreateStore(Builder.getInt8(OverflowLimit), NumRegsAddr);
4677 
4678     // Everything in the overflow area is rounded up to a size of at least 4.
4679     CharUnits OverflowAreaAlign = CharUnits::fromQuantity(4);
4680 
4681     CharUnits Size;
4682     if (!isIndirect) {
4683       auto TypeInfo = CGF.getContext().getTypeInfoInChars(Ty);
4684       Size = TypeInfo.first.alignTo(OverflowAreaAlign);
4685     } else {
4686       Size = CGF.getPointerSize();
4687     }
4688 
4689     Address OverflowAreaAddr = Builder.CreateStructGEP(VAList, 3);
4690     Address OverflowArea(Builder.CreateLoad(OverflowAreaAddr, "argp.cur"),
4691                          OverflowAreaAlign);
4692     // Round up address of argument to alignment
4693     CharUnits Align = CGF.getContext().getTypeAlignInChars(Ty);
4694     if (Align > OverflowAreaAlign) {
4695       llvm::Value *Ptr = OverflowArea.getPointer();
4696       OverflowArea = Address(emitRoundPointerUpToAlignment(CGF, Ptr, Align),
4697                                                            Align);
4698     }
4699 
4700     MemAddr = Builder.CreateElementBitCast(OverflowArea, DirectTy);
4701 
4702     // Increase the overflow area.
4703     OverflowArea = Builder.CreateConstInBoundsByteGEP(OverflowArea, Size);
4704     Builder.CreateStore(OverflowArea.getPointer(), OverflowAreaAddr);
4705     CGF.EmitBranch(Cont);
4706   }
4707 
4708   CGF.EmitBlock(Cont);
4709 
4710   // Merge the cases with a phi.
4711   Address Result = emitMergePHI(CGF, RegAddr, UsingRegs, MemAddr, UsingOverflow,
4712                                 "vaarg.addr");
4713 
4714   // Load the pointer if the argument was passed indirectly.
4715   if (isIndirect) {
4716     Result = Address(Builder.CreateLoad(Result, "aggr"),
4717                      getContext().getTypeAlignInChars(Ty));
4718   }
4719 
4720   return Result;
4721 }
4722 
4723 bool PPC32TargetCodeGenInfo::isStructReturnInRegABI(
4724     const llvm::Triple &Triple, const CodeGenOptions &Opts) {
4725   assert(Triple.getArch() == llvm::Triple::ppc);
4726 
4727   switch (Opts.getStructReturnConvention()) {
4728   case CodeGenOptions::SRCK_Default:
4729     break;
4730   case CodeGenOptions::SRCK_OnStack: // -maix-struct-return
4731     return false;
4732   case CodeGenOptions::SRCK_InRegs: // -msvr4-struct-return
4733     return true;
4734   }
4735 
4736   if (Triple.isOSBinFormatELF() && !Triple.isOSLinux())
4737     return true;
4738 
4739   return false;
4740 }
4741 
4742 bool
4743 PPC32TargetCodeGenInfo::initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
4744                                                 llvm::Value *Address) const {
4745   return PPC_initDwarfEHRegSizeTable(CGF, Address, /*Is64Bit*/ false,
4746                                      /*IsAIX*/ false);
4747 }
4748 
4749 // PowerPC-64
4750 
4751 namespace {
4752 /// PPC64_SVR4_ABIInfo - The 64-bit PowerPC ELF (SVR4) ABI information.
4753 class PPC64_SVR4_ABIInfo : public SwiftABIInfo {
4754 public:
4755   enum ABIKind {
4756     ELFv1 = 0,
4757     ELFv2
4758   };
4759 
4760 private:
4761   static const unsigned GPRBits = 64;
4762   ABIKind Kind;
4763   bool HasQPX;
4764   bool IsSoftFloatABI;
4765 
4766   // A vector of float or double will be promoted to <4 x f32> or <4 x f64> and
4767   // will be passed in a QPX register.
4768   bool IsQPXVectorTy(const Type *Ty) const {
4769     if (!HasQPX)
4770       return false;
4771 
4772     if (const VectorType *VT = Ty->getAs<VectorType>()) {
4773       unsigned NumElements = VT->getNumElements();
4774       if (NumElements == 1)
4775         return false;
4776 
4777       if (VT->getElementType()->isSpecificBuiltinType(BuiltinType::Double)) {
4778         if (getContext().getTypeSize(Ty) <= 256)
4779           return true;
4780       } else if (VT->getElementType()->
4781                    isSpecificBuiltinType(BuiltinType::Float)) {
4782         if (getContext().getTypeSize(Ty) <= 128)
4783           return true;
4784       }
4785     }
4786 
4787     return false;
4788   }
4789 
4790   bool IsQPXVectorTy(QualType Ty) const {
4791     return IsQPXVectorTy(Ty.getTypePtr());
4792   }
4793 
4794 public:
4795   PPC64_SVR4_ABIInfo(CodeGen::CodeGenTypes &CGT, ABIKind Kind, bool HasQPX,
4796                      bool SoftFloatABI)
4797       : SwiftABIInfo(CGT), Kind(Kind), HasQPX(HasQPX),
4798         IsSoftFloatABI(SoftFloatABI) {}
4799 
4800   bool isPromotableTypeForABI(QualType Ty) const;
4801   CharUnits getParamTypeAlignment(QualType Ty) const;
4802 
4803   ABIArgInfo classifyReturnType(QualType RetTy) const;
4804   ABIArgInfo classifyArgumentType(QualType Ty) const;
4805 
4806   bool isHomogeneousAggregateBaseType(QualType Ty) const override;
4807   bool isHomogeneousAggregateSmallEnough(const Type *Ty,
4808                                          uint64_t Members) const override;
4809 
4810   // TODO: We can add more logic to computeInfo to improve performance.
4811   // Example: For aggregate arguments that fit in a register, we could
4812   // use getDirectInReg (as is done below for structs containing a single
4813   // floating-point value) to avoid pushing them to memory on function
4814   // entry.  This would require changing the logic in PPCISelLowering
4815   // when lowering the parameters in the caller and args in the callee.
4816   void computeInfo(CGFunctionInfo &FI) const override {
4817     if (!getCXXABI().classifyReturnType(FI))
4818       FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
4819     for (auto &I : FI.arguments()) {
4820       // We rely on the default argument classification for the most part.
4821       // One exception:  An aggregate containing a single floating-point
4822       // or vector item must be passed in a register if one is available.
4823       const Type *T = isSingleElementStruct(I.type, getContext());
4824       if (T) {
4825         const BuiltinType *BT = T->getAs<BuiltinType>();
4826         if (IsQPXVectorTy(T) ||
4827             (T->isVectorType() && getContext().getTypeSize(T) == 128) ||
4828             (BT && BT->isFloatingPoint())) {
4829           QualType QT(T, 0);
4830           I.info = ABIArgInfo::getDirectInReg(CGT.ConvertType(QT));
4831           continue;
4832         }
4833       }
4834       I.info = classifyArgumentType(I.type);
4835     }
4836   }
4837 
4838   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
4839                     QualType Ty) const override;
4840 
4841   bool shouldPassIndirectlyForSwift(ArrayRef<llvm::Type*> scalars,
4842                                     bool asReturnValue) const override {
4843     return occupiesMoreThan(CGT, scalars, /*total*/ 4);
4844   }
4845 
4846   bool isSwiftErrorInRegister() const override {
4847     return false;
4848   }
4849 };
4850 
4851 class PPC64_SVR4_TargetCodeGenInfo : public TargetCodeGenInfo {
4852 
4853 public:
4854   PPC64_SVR4_TargetCodeGenInfo(CodeGenTypes &CGT,
4855                                PPC64_SVR4_ABIInfo::ABIKind Kind, bool HasQPX,
4856                                bool SoftFloatABI)
4857       : TargetCodeGenInfo(std::make_unique<PPC64_SVR4_ABIInfo>(
4858             CGT, Kind, HasQPX, SoftFloatABI)) {}
4859 
4860   int getDwarfEHStackPointer(CodeGen::CodeGenModule &M) const override {
4861     // This is recovered from gcc output.
4862     return 1; // r1 is the dedicated stack pointer
4863   }
4864 
4865   bool initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
4866                                llvm::Value *Address) const override;
4867 };
4868 
4869 class PPC64TargetCodeGenInfo : public DefaultTargetCodeGenInfo {
4870 public:
4871   PPC64TargetCodeGenInfo(CodeGenTypes &CGT) : DefaultTargetCodeGenInfo(CGT) {}
4872 
4873   int getDwarfEHStackPointer(CodeGen::CodeGenModule &M) const override {
4874     // This is recovered from gcc output.
4875     return 1; // r1 is the dedicated stack pointer
4876   }
4877 
4878   bool initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
4879                                llvm::Value *Address) const override;
4880 };
4881 
4882 }
4883 
4884 // Return true if the ABI requires Ty to be passed sign- or zero-
4885 // extended to 64 bits.
4886 bool
4887 PPC64_SVR4_ABIInfo::isPromotableTypeForABI(QualType Ty) const {
4888   // Treat an enum type as its underlying type.
4889   if (const EnumType *EnumTy = Ty->getAs<EnumType>())
4890     Ty = EnumTy->getDecl()->getIntegerType();
4891 
4892   // Promotable integer types are required to be promoted by the ABI.
4893   if (isPromotableIntegerTypeForABI(Ty))
4894     return true;
4895 
4896   // In addition to the usual promotable integer types, we also need to
4897   // extend all 32-bit types, since the ABI requires promotion to 64 bits.
4898   if (const BuiltinType *BT = Ty->getAs<BuiltinType>())
4899     switch (BT->getKind()) {
4900     case BuiltinType::Int:
4901     case BuiltinType::UInt:
4902       return true;
4903     default:
4904       break;
4905     }
4906 
4907   if (const auto *EIT = Ty->getAs<ExtIntType>())
4908     if (EIT->getNumBits() < 64)
4909       return true;
4910 
4911   return false;
4912 }
4913 
4914 /// isAlignedParamType - Determine whether a type requires 16-byte or
4915 /// higher alignment in the parameter area.  Always returns at least 8.
4916 CharUnits PPC64_SVR4_ABIInfo::getParamTypeAlignment(QualType Ty) const {
4917   // Complex types are passed just like their elements.
4918   if (const ComplexType *CTy = Ty->getAs<ComplexType>())
4919     Ty = CTy->getElementType();
4920 
4921   // Only vector types of size 16 bytes need alignment (larger types are
4922   // passed via reference, smaller types are not aligned).
4923   if (IsQPXVectorTy(Ty)) {
4924     if (getContext().getTypeSize(Ty) > 128)
4925       return CharUnits::fromQuantity(32);
4926 
4927     return CharUnits::fromQuantity(16);
4928   } else if (Ty->isVectorType()) {
4929     return CharUnits::fromQuantity(getContext().getTypeSize(Ty) == 128 ? 16 : 8);
4930   }
4931 
4932   // For single-element float/vector structs, we consider the whole type
4933   // to have the same alignment requirements as its single element.
4934   const Type *AlignAsType = nullptr;
4935   const Type *EltType = isSingleElementStruct(Ty, getContext());
4936   if (EltType) {
4937     const BuiltinType *BT = EltType->getAs<BuiltinType>();
4938     if (IsQPXVectorTy(EltType) || (EltType->isVectorType() &&
4939          getContext().getTypeSize(EltType) == 128) ||
4940         (BT && BT->isFloatingPoint()))
4941       AlignAsType = EltType;
4942   }
4943 
4944   // Likewise for ELFv2 homogeneous aggregates.
4945   const Type *Base = nullptr;
4946   uint64_t Members = 0;
4947   if (!AlignAsType && Kind == ELFv2 &&
4948       isAggregateTypeForABI(Ty) && isHomogeneousAggregate(Ty, Base, Members))
4949     AlignAsType = Base;
4950 
4951   // With special case aggregates, only vector base types need alignment.
4952   if (AlignAsType && IsQPXVectorTy(AlignAsType)) {
4953     if (getContext().getTypeSize(AlignAsType) > 128)
4954       return CharUnits::fromQuantity(32);
4955 
4956     return CharUnits::fromQuantity(16);
4957   } else if (AlignAsType) {
4958     return CharUnits::fromQuantity(AlignAsType->isVectorType() ? 16 : 8);
4959   }
4960 
4961   // Otherwise, we only need alignment for any aggregate type that
4962   // has an alignment requirement of >= 16 bytes.
4963   if (isAggregateTypeForABI(Ty) && getContext().getTypeAlign(Ty) >= 128) {
4964     if (HasQPX && getContext().getTypeAlign(Ty) >= 256)
4965       return CharUnits::fromQuantity(32);
4966     return CharUnits::fromQuantity(16);
4967   }
4968 
4969   return CharUnits::fromQuantity(8);
4970 }
4971 
4972 /// isHomogeneousAggregate - Return true if a type is an ELFv2 homogeneous
4973 /// aggregate.  Base is set to the base element type, and Members is set
4974 /// to the number of base elements.
4975 bool ABIInfo::isHomogeneousAggregate(QualType Ty, const Type *&Base,
4976                                      uint64_t &Members) const {
4977   if (const ConstantArrayType *AT = getContext().getAsConstantArrayType(Ty)) {
4978     uint64_t NElements = AT->getSize().getZExtValue();
4979     if (NElements == 0)
4980       return false;
4981     if (!isHomogeneousAggregate(AT->getElementType(), Base, Members))
4982       return false;
4983     Members *= NElements;
4984   } else if (const RecordType *RT = Ty->getAs<RecordType>()) {
4985     const RecordDecl *RD = RT->getDecl();
4986     if (RD->hasFlexibleArrayMember())
4987       return false;
4988 
4989     Members = 0;
4990 
4991     // If this is a C++ record, check the bases first.
4992     if (const CXXRecordDecl *CXXRD = dyn_cast<CXXRecordDecl>(RD)) {
4993       for (const auto &I : CXXRD->bases()) {
4994         // Ignore empty records.
4995         if (isEmptyRecord(getContext(), I.getType(), true))
4996           continue;
4997 
4998         uint64_t FldMembers;
4999         if (!isHomogeneousAggregate(I.getType(), Base, FldMembers))
5000           return false;
5001 
5002         Members += FldMembers;
5003       }
5004     }
5005 
5006     for (const auto *FD : RD->fields()) {
5007       // Ignore (non-zero arrays of) empty records.
5008       QualType FT = FD->getType();
5009       while (const ConstantArrayType *AT =
5010              getContext().getAsConstantArrayType(FT)) {
5011         if (AT->getSize().getZExtValue() == 0)
5012           return false;
5013         FT = AT->getElementType();
5014       }
5015       if (isEmptyRecord(getContext(), FT, true))
5016         continue;
5017 
5018       // For compatibility with GCC, ignore empty bitfields in C++ mode.
5019       if (getContext().getLangOpts().CPlusPlus &&
5020           FD->isZeroLengthBitField(getContext()))
5021         continue;
5022 
5023       uint64_t FldMembers;
5024       if (!isHomogeneousAggregate(FD->getType(), Base, FldMembers))
5025         return false;
5026 
5027       Members = (RD->isUnion() ?
5028                  std::max(Members, FldMembers) : Members + FldMembers);
5029     }
5030 
5031     if (!Base)
5032       return false;
5033 
5034     // Ensure there is no padding.
5035     if (getContext().getTypeSize(Base) * Members !=
5036         getContext().getTypeSize(Ty))
5037       return false;
5038   } else {
5039     Members = 1;
5040     if (const ComplexType *CT = Ty->getAs<ComplexType>()) {
5041       Members = 2;
5042       Ty = CT->getElementType();
5043     }
5044 
5045     // Most ABIs only support float, double, and some vector type widths.
5046     if (!isHomogeneousAggregateBaseType(Ty))
5047       return false;
5048 
5049     // The base type must be the same for all members.  Types that
5050     // agree in both total size and mode (float vs. vector) are
5051     // treated as being equivalent here.
5052     const Type *TyPtr = Ty.getTypePtr();
5053     if (!Base) {
5054       Base = TyPtr;
5055       // If it's a non-power-of-2 vector, its size is already a power-of-2,
5056       // so make sure to widen it explicitly.
5057       if (const VectorType *VT = Base->getAs<VectorType>()) {
5058         QualType EltTy = VT->getElementType();
5059         unsigned NumElements =
5060             getContext().getTypeSize(VT) / getContext().getTypeSize(EltTy);
5061         Base = getContext()
5062                    .getVectorType(EltTy, NumElements, VT->getVectorKind())
5063                    .getTypePtr();
5064       }
5065     }
5066 
5067     if (Base->isVectorType() != TyPtr->isVectorType() ||
5068         getContext().getTypeSize(Base) != getContext().getTypeSize(TyPtr))
5069       return false;
5070   }
5071   return Members > 0 && isHomogeneousAggregateSmallEnough(Base, Members);
5072 }
5073 
5074 bool PPC64_SVR4_ABIInfo::isHomogeneousAggregateBaseType(QualType Ty) const {
5075   // Homogeneous aggregates for ELFv2 must have base types of float,
5076   // double, long double, or 128-bit vectors.
5077   if (const BuiltinType *BT = Ty->getAs<BuiltinType>()) {
5078     if (BT->getKind() == BuiltinType::Float ||
5079         BT->getKind() == BuiltinType::Double ||
5080         BT->getKind() == BuiltinType::LongDouble ||
5081         (getContext().getTargetInfo().hasFloat128Type() &&
5082           (BT->getKind() == BuiltinType::Float128))) {
5083       if (IsSoftFloatABI)
5084         return false;
5085       return true;
5086     }
5087   }
5088   if (const VectorType *VT = Ty->getAs<VectorType>()) {
5089     if (getContext().getTypeSize(VT) == 128 || IsQPXVectorTy(Ty))
5090       return true;
5091   }
5092   return false;
5093 }
5094 
5095 bool PPC64_SVR4_ABIInfo::isHomogeneousAggregateSmallEnough(
5096     const Type *Base, uint64_t Members) const {
5097   // Vector and fp128 types require one register, other floating point types
5098   // require one or two registers depending on their size.
5099   uint32_t NumRegs =
5100       ((getContext().getTargetInfo().hasFloat128Type() &&
5101           Base->isFloat128Type()) ||
5102         Base->isVectorType()) ? 1
5103                               : (getContext().getTypeSize(Base) + 63) / 64;
5104 
5105   // Homogeneous Aggregates may occupy at most 8 registers.
5106   return Members * NumRegs <= 8;
5107 }
5108 
5109 ABIArgInfo
5110 PPC64_SVR4_ABIInfo::classifyArgumentType(QualType Ty) const {
5111   Ty = useFirstFieldIfTransparentUnion(Ty);
5112 
5113   if (Ty->isAnyComplexType())
5114     return ABIArgInfo::getDirect();
5115 
5116   // Non-Altivec vector types are passed in GPRs (smaller than 16 bytes)
5117   // or via reference (larger than 16 bytes).
5118   if (Ty->isVectorType() && !IsQPXVectorTy(Ty)) {
5119     uint64_t Size = getContext().getTypeSize(Ty);
5120     if (Size > 128)
5121       return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
5122     else if (Size < 128) {
5123       llvm::Type *CoerceTy = llvm::IntegerType::get(getVMContext(), Size);
5124       return ABIArgInfo::getDirect(CoerceTy);
5125     }
5126   }
5127 
5128   if (const auto *EIT = Ty->getAs<ExtIntType>())
5129     if (EIT->getNumBits() > 128)
5130       return getNaturalAlignIndirect(Ty, /*ByVal=*/true);
5131 
5132   if (isAggregateTypeForABI(Ty)) {
5133     if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI()))
5134       return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
5135 
5136     uint64_t ABIAlign = getParamTypeAlignment(Ty).getQuantity();
5137     uint64_t TyAlign = getContext().getTypeAlignInChars(Ty).getQuantity();
5138 
5139     // ELFv2 homogeneous aggregates are passed as array types.
5140     const Type *Base = nullptr;
5141     uint64_t Members = 0;
5142     if (Kind == ELFv2 &&
5143         isHomogeneousAggregate(Ty, Base, Members)) {
5144       llvm::Type *BaseTy = CGT.ConvertType(QualType(Base, 0));
5145       llvm::Type *CoerceTy = llvm::ArrayType::get(BaseTy, Members);
5146       return ABIArgInfo::getDirect(CoerceTy);
5147     }
5148 
5149     // If an aggregate may end up fully in registers, we do not
5150     // use the ByVal method, but pass the aggregate as array.
5151     // This is usually beneficial since we avoid forcing the
5152     // back-end to store the argument to memory.
5153     uint64_t Bits = getContext().getTypeSize(Ty);
5154     if (Bits > 0 && Bits <= 8 * GPRBits) {
5155       llvm::Type *CoerceTy;
5156 
5157       // Types up to 8 bytes are passed as integer type (which will be
5158       // properly aligned in the argument save area doubleword).
5159       if (Bits <= GPRBits)
5160         CoerceTy =
5161             llvm::IntegerType::get(getVMContext(), llvm::alignTo(Bits, 8));
5162       // Larger types are passed as arrays, with the base type selected
5163       // according to the required alignment in the save area.
5164       else {
5165         uint64_t RegBits = ABIAlign * 8;
5166         uint64_t NumRegs = llvm::alignTo(Bits, RegBits) / RegBits;
5167         llvm::Type *RegTy = llvm::IntegerType::get(getVMContext(), RegBits);
5168         CoerceTy = llvm::ArrayType::get(RegTy, NumRegs);
5169       }
5170 
5171       return ABIArgInfo::getDirect(CoerceTy);
5172     }
5173 
5174     // All other aggregates are passed ByVal.
5175     return ABIArgInfo::getIndirect(CharUnits::fromQuantity(ABIAlign),
5176                                    /*ByVal=*/true,
5177                                    /*Realign=*/TyAlign > ABIAlign);
5178   }
5179 
5180   return (isPromotableTypeForABI(Ty) ? ABIArgInfo::getExtend(Ty)
5181                                      : ABIArgInfo::getDirect());
5182 }
5183 
5184 ABIArgInfo
5185 PPC64_SVR4_ABIInfo::classifyReturnType(QualType RetTy) const {
5186   if (RetTy->isVoidType())
5187     return ABIArgInfo::getIgnore();
5188 
5189   if (RetTy->isAnyComplexType())
5190     return ABIArgInfo::getDirect();
5191 
5192   // Non-Altivec vector types are returned in GPRs (smaller than 16 bytes)
5193   // or via reference (larger than 16 bytes).
5194   if (RetTy->isVectorType() && !IsQPXVectorTy(RetTy)) {
5195     uint64_t Size = getContext().getTypeSize(RetTy);
5196     if (Size > 128)
5197       return getNaturalAlignIndirect(RetTy);
5198     else if (Size < 128) {
5199       llvm::Type *CoerceTy = llvm::IntegerType::get(getVMContext(), Size);
5200       return ABIArgInfo::getDirect(CoerceTy);
5201     }
5202   }
5203 
5204   if (const auto *EIT = RetTy->getAs<ExtIntType>())
5205     if (EIT->getNumBits() > 128)
5206       return getNaturalAlignIndirect(RetTy, /*ByVal=*/false);
5207 
5208   if (isAggregateTypeForABI(RetTy)) {
5209     // ELFv2 homogeneous aggregates are returned as array types.
5210     const Type *Base = nullptr;
5211     uint64_t Members = 0;
5212     if (Kind == ELFv2 &&
5213         isHomogeneousAggregate(RetTy, Base, Members)) {
5214       llvm::Type *BaseTy = CGT.ConvertType(QualType(Base, 0));
5215       llvm::Type *CoerceTy = llvm::ArrayType::get(BaseTy, Members);
5216       return ABIArgInfo::getDirect(CoerceTy);
5217     }
5218 
5219     // ELFv2 small aggregates are returned in up to two registers.
5220     uint64_t Bits = getContext().getTypeSize(RetTy);
5221     if (Kind == ELFv2 && Bits <= 2 * GPRBits) {
5222       if (Bits == 0)
5223         return ABIArgInfo::getIgnore();
5224 
5225       llvm::Type *CoerceTy;
5226       if (Bits > GPRBits) {
5227         CoerceTy = llvm::IntegerType::get(getVMContext(), GPRBits);
5228         CoerceTy = llvm::StructType::get(CoerceTy, CoerceTy);
5229       } else
5230         CoerceTy =
5231             llvm::IntegerType::get(getVMContext(), llvm::alignTo(Bits, 8));
5232       return ABIArgInfo::getDirect(CoerceTy);
5233     }
5234 
5235     // All other aggregates are returned indirectly.
5236     return getNaturalAlignIndirect(RetTy);
5237   }
5238 
5239   return (isPromotableTypeForABI(RetTy) ? ABIArgInfo::getExtend(RetTy)
5240                                         : ABIArgInfo::getDirect());
5241 }
5242 
5243 // Based on ARMABIInfo::EmitVAArg, adjusted for 64-bit machine.
5244 Address PPC64_SVR4_ABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
5245                                       QualType Ty) const {
5246   auto TypeInfo = getContext().getTypeInfoInChars(Ty);
5247   TypeInfo.second = getParamTypeAlignment(Ty);
5248 
5249   CharUnits SlotSize = CharUnits::fromQuantity(8);
5250 
5251   // If we have a complex type and the base type is smaller than 8 bytes,
5252   // the ABI calls for the real and imaginary parts to be right-adjusted
5253   // in separate doublewords.  However, Clang expects us to produce a
5254   // pointer to a structure with the two parts packed tightly.  So generate
5255   // loads of the real and imaginary parts relative to the va_list pointer,
5256   // and store them to a temporary structure.
5257   if (const ComplexType *CTy = Ty->getAs<ComplexType>()) {
5258     CharUnits EltSize = TypeInfo.first / 2;
5259     if (EltSize < SlotSize) {
5260       Address Addr = emitVoidPtrDirectVAArg(CGF, VAListAddr, CGF.Int8Ty,
5261                                             SlotSize * 2, SlotSize,
5262                                             SlotSize, /*AllowHigher*/ true);
5263 
5264       Address RealAddr = Addr;
5265       Address ImagAddr = RealAddr;
5266       if (CGF.CGM.getDataLayout().isBigEndian()) {
5267         RealAddr = CGF.Builder.CreateConstInBoundsByteGEP(RealAddr,
5268                                                           SlotSize - EltSize);
5269         ImagAddr = CGF.Builder.CreateConstInBoundsByteGEP(ImagAddr,
5270                                                       2 * SlotSize - EltSize);
5271       } else {
5272         ImagAddr = CGF.Builder.CreateConstInBoundsByteGEP(RealAddr, SlotSize);
5273       }
5274 
5275       llvm::Type *EltTy = CGF.ConvertTypeForMem(CTy->getElementType());
5276       RealAddr = CGF.Builder.CreateElementBitCast(RealAddr, EltTy);
5277       ImagAddr = CGF.Builder.CreateElementBitCast(ImagAddr, EltTy);
5278       llvm::Value *Real = CGF.Builder.CreateLoad(RealAddr, ".vareal");
5279       llvm::Value *Imag = CGF.Builder.CreateLoad(ImagAddr, ".vaimag");
5280 
5281       Address Temp = CGF.CreateMemTemp(Ty, "vacplx");
5282       CGF.EmitStoreOfComplex({Real, Imag}, CGF.MakeAddrLValue(Temp, Ty),
5283                              /*init*/ true);
5284       return Temp;
5285     }
5286   }
5287 
5288   // Otherwise, just use the general rule.
5289   return emitVoidPtrVAArg(CGF, VAListAddr, Ty, /*Indirect*/ false,
5290                           TypeInfo, SlotSize, /*AllowHigher*/ true);
5291 }
5292 
5293 bool
5294 PPC64_SVR4_TargetCodeGenInfo::initDwarfEHRegSizeTable(
5295   CodeGen::CodeGenFunction &CGF,
5296   llvm::Value *Address) const {
5297   return PPC_initDwarfEHRegSizeTable(CGF, Address, /*Is64Bit*/ true,
5298                                      /*IsAIX*/ false);
5299 }
5300 
5301 bool
5302 PPC64TargetCodeGenInfo::initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
5303                                                 llvm::Value *Address) const {
5304   return PPC_initDwarfEHRegSizeTable(CGF, Address, /*Is64Bit*/ true,
5305                                      /*IsAIX*/ false);
5306 }
5307 
5308 //===----------------------------------------------------------------------===//
5309 // AArch64 ABI Implementation
5310 //===----------------------------------------------------------------------===//
5311 
5312 namespace {
5313 
5314 class AArch64ABIInfo : public SwiftABIInfo {
5315 public:
5316   enum ABIKind {
5317     AAPCS = 0,
5318     DarwinPCS,
5319     Win64
5320   };
5321 
5322 private:
5323   ABIKind Kind;
5324 
5325 public:
5326   AArch64ABIInfo(CodeGenTypes &CGT, ABIKind Kind)
5327     : SwiftABIInfo(CGT), Kind(Kind) {}
5328 
5329 private:
5330   ABIKind getABIKind() const { return Kind; }
5331   bool isDarwinPCS() const { return Kind == DarwinPCS; }
5332 
5333   ABIArgInfo classifyReturnType(QualType RetTy, bool IsVariadic) const;
5334   ABIArgInfo classifyArgumentType(QualType RetTy) const;
5335   bool isHomogeneousAggregateBaseType(QualType Ty) const override;
5336   bool isHomogeneousAggregateSmallEnough(const Type *Ty,
5337                                          uint64_t Members) const override;
5338 
5339   bool isIllegalVectorType(QualType Ty) const;
5340 
5341   void computeInfo(CGFunctionInfo &FI) const override {
5342     if (!::classifyReturnType(getCXXABI(), FI, *this))
5343       FI.getReturnInfo() =
5344           classifyReturnType(FI.getReturnType(), FI.isVariadic());
5345 
5346     for (auto &it : FI.arguments())
5347       it.info = classifyArgumentType(it.type);
5348   }
5349 
5350   Address EmitDarwinVAArg(Address VAListAddr, QualType Ty,
5351                           CodeGenFunction &CGF) const;
5352 
5353   Address EmitAAPCSVAArg(Address VAListAddr, QualType Ty,
5354                          CodeGenFunction &CGF) const;
5355 
5356   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
5357                     QualType Ty) const override {
5358     return Kind == Win64 ? EmitMSVAArg(CGF, VAListAddr, Ty)
5359                          : isDarwinPCS() ? EmitDarwinVAArg(VAListAddr, Ty, CGF)
5360                                          : EmitAAPCSVAArg(VAListAddr, Ty, CGF);
5361   }
5362 
5363   Address EmitMSVAArg(CodeGenFunction &CGF, Address VAListAddr,
5364                       QualType Ty) const override;
5365 
5366   bool shouldPassIndirectlyForSwift(ArrayRef<llvm::Type*> scalars,
5367                                     bool asReturnValue) const override {
5368     return occupiesMoreThan(CGT, scalars, /*total*/ 4);
5369   }
5370   bool isSwiftErrorInRegister() const override {
5371     return true;
5372   }
5373 
5374   bool isLegalVectorTypeForSwift(CharUnits totalSize, llvm::Type *eltTy,
5375                                  unsigned elts) const override;
5376 };
5377 
5378 class AArch64TargetCodeGenInfo : public TargetCodeGenInfo {
5379 public:
5380   AArch64TargetCodeGenInfo(CodeGenTypes &CGT, AArch64ABIInfo::ABIKind Kind)
5381       : TargetCodeGenInfo(std::make_unique<AArch64ABIInfo>(CGT, Kind)) {}
5382 
5383   StringRef getARCRetainAutoreleasedReturnValueMarker() const override {
5384     return "mov\tfp, fp\t\t// marker for objc_retainAutoreleaseReturnValue";
5385   }
5386 
5387   int getDwarfEHStackPointer(CodeGen::CodeGenModule &M) const override {
5388     return 31;
5389   }
5390 
5391   bool doesReturnSlotInterfereWithArgs() const override { return false; }
5392 
5393   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
5394                            CodeGen::CodeGenModule &CGM) const override {
5395     const FunctionDecl *FD = dyn_cast_or_null<FunctionDecl>(D);
5396     if (!FD)
5397       return;
5398 
5399     LangOptions::SignReturnAddressScopeKind Scope =
5400         CGM.getLangOpts().getSignReturnAddressScope();
5401     LangOptions::SignReturnAddressKeyKind Key =
5402         CGM.getLangOpts().getSignReturnAddressKey();
5403     bool BranchTargetEnforcement = CGM.getLangOpts().BranchTargetEnforcement;
5404     if (const auto *TA = FD->getAttr<TargetAttr>()) {
5405       ParsedTargetAttr Attr = TA->parse();
5406       if (!Attr.BranchProtection.empty()) {
5407         TargetInfo::BranchProtectionInfo BPI;
5408         StringRef Error;
5409         (void)CGM.getTarget().validateBranchProtection(Attr.BranchProtection,
5410                                                        BPI, Error);
5411         assert(Error.empty());
5412         Scope = BPI.SignReturnAddr;
5413         Key = BPI.SignKey;
5414         BranchTargetEnforcement = BPI.BranchTargetEnforcement;
5415       }
5416     }
5417 
5418     auto *Fn = cast<llvm::Function>(GV);
5419     if (Scope != LangOptions::SignReturnAddressScopeKind::None) {
5420       Fn->addFnAttr("sign-return-address",
5421                     Scope == LangOptions::SignReturnAddressScopeKind::All
5422                         ? "all"
5423                         : "non-leaf");
5424 
5425       Fn->addFnAttr("sign-return-address-key",
5426                     Key == LangOptions::SignReturnAddressKeyKind::AKey
5427                         ? "a_key"
5428                         : "b_key");
5429     }
5430 
5431     if (BranchTargetEnforcement)
5432       Fn->addFnAttr("branch-target-enforcement");
5433   }
5434 };
5435 
5436 class WindowsAArch64TargetCodeGenInfo : public AArch64TargetCodeGenInfo {
5437 public:
5438   WindowsAArch64TargetCodeGenInfo(CodeGenTypes &CGT, AArch64ABIInfo::ABIKind K)
5439       : AArch64TargetCodeGenInfo(CGT, K) {}
5440 
5441   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
5442                            CodeGen::CodeGenModule &CGM) const override;
5443 
5444   void getDependentLibraryOption(llvm::StringRef Lib,
5445                                  llvm::SmallString<24> &Opt) const override {
5446     Opt = "/DEFAULTLIB:" + qualifyWindowsLibrary(Lib);
5447   }
5448 
5449   void getDetectMismatchOption(llvm::StringRef Name, llvm::StringRef Value,
5450                                llvm::SmallString<32> &Opt) const override {
5451     Opt = "/FAILIFMISMATCH:\"" + Name.str() + "=" + Value.str() + "\"";
5452   }
5453 };
5454 
5455 void WindowsAArch64TargetCodeGenInfo::setTargetAttributes(
5456     const Decl *D, llvm::GlobalValue *GV, CodeGen::CodeGenModule &CGM) const {
5457   AArch64TargetCodeGenInfo::setTargetAttributes(D, GV, CGM);
5458   if (GV->isDeclaration())
5459     return;
5460   addStackProbeTargetAttributes(D, GV, CGM);
5461 }
5462 }
5463 
5464 ABIArgInfo AArch64ABIInfo::classifyArgumentType(QualType Ty) const {
5465   Ty = useFirstFieldIfTransparentUnion(Ty);
5466 
5467   // Handle illegal vector types here.
5468   if (isIllegalVectorType(Ty)) {
5469     uint64_t Size = getContext().getTypeSize(Ty);
5470     // Android promotes <2 x i8> to i16, not i32
5471     if (isAndroid() && (Size <= 16)) {
5472       llvm::Type *ResType = llvm::Type::getInt16Ty(getVMContext());
5473       return ABIArgInfo::getDirect(ResType);
5474     }
5475     if (Size <= 32) {
5476       llvm::Type *ResType = llvm::Type::getInt32Ty(getVMContext());
5477       return ABIArgInfo::getDirect(ResType);
5478     }
5479     if (Size == 64) {
5480       llvm::Type *ResType =
5481           llvm::VectorType::get(llvm::Type::getInt32Ty(getVMContext()), 2);
5482       return ABIArgInfo::getDirect(ResType);
5483     }
5484     if (Size == 128) {
5485       llvm::Type *ResType =
5486           llvm::VectorType::get(llvm::Type::getInt32Ty(getVMContext()), 4);
5487       return ABIArgInfo::getDirect(ResType);
5488     }
5489     return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
5490   }
5491 
5492   if (!isAggregateTypeForABI(Ty)) {
5493     // Treat an enum type as its underlying type.
5494     if (const EnumType *EnumTy = Ty->getAs<EnumType>())
5495       Ty = EnumTy->getDecl()->getIntegerType();
5496 
5497     if (const auto *EIT = Ty->getAs<ExtIntType>())
5498       if (EIT->getNumBits() > 128)
5499         return getNaturalAlignIndirect(Ty);
5500 
5501     return (isPromotableIntegerTypeForABI(Ty) && isDarwinPCS()
5502                 ? ABIArgInfo::getExtend(Ty)
5503                 : ABIArgInfo::getDirect());
5504   }
5505 
5506   // Structures with either a non-trivial destructor or a non-trivial
5507   // copy constructor are always indirect.
5508   if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI())) {
5509     return getNaturalAlignIndirect(Ty, /*ByVal=*/RAA ==
5510                                      CGCXXABI::RAA_DirectInMemory);
5511   }
5512 
5513   // Empty records are always ignored on Darwin, but actually passed in C++ mode
5514   // elsewhere for GNU compatibility.
5515   uint64_t Size = getContext().getTypeSize(Ty);
5516   bool IsEmpty = isEmptyRecord(getContext(), Ty, true);
5517   if (IsEmpty || Size == 0) {
5518     if (!getContext().getLangOpts().CPlusPlus || isDarwinPCS())
5519       return ABIArgInfo::getIgnore();
5520 
5521     // GNU C mode. The only argument that gets ignored is an empty one with size
5522     // 0.
5523     if (IsEmpty && Size == 0)
5524       return ABIArgInfo::getIgnore();
5525     return ABIArgInfo::getDirect(llvm::Type::getInt8Ty(getVMContext()));
5526   }
5527 
5528   // Homogeneous Floating-point Aggregates (HFAs) need to be expanded.
5529   const Type *Base = nullptr;
5530   uint64_t Members = 0;
5531   if (isHomogeneousAggregate(Ty, Base, Members)) {
5532     return ABIArgInfo::getDirect(
5533         llvm::ArrayType::get(CGT.ConvertType(QualType(Base, 0)), Members));
5534   }
5535 
5536   // Aggregates <= 16 bytes are passed directly in registers or on the stack.
5537   if (Size <= 128) {
5538     // On RenderScript, coerce Aggregates <= 16 bytes to an integer array of
5539     // same size and alignment.
5540     if (getTarget().isRenderScriptTarget()) {
5541       return coerceToIntArray(Ty, getContext(), getVMContext());
5542     }
5543     unsigned Alignment;
5544     if (Kind == AArch64ABIInfo::AAPCS) {
5545       Alignment = getContext().getTypeUnadjustedAlign(Ty);
5546       Alignment = Alignment < 128 ? 64 : 128;
5547     } else {
5548       Alignment = std::max(getContext().getTypeAlign(Ty),
5549                            (unsigned)getTarget().getPointerWidth(0));
5550     }
5551     Size = llvm::alignTo(Size, Alignment);
5552 
5553     // We use a pair of i64 for 16-byte aggregate with 8-byte alignment.
5554     // For aggregates with 16-byte alignment, we use i128.
5555     llvm::Type *BaseTy = llvm::Type::getIntNTy(getVMContext(), Alignment);
5556     return ABIArgInfo::getDirect(
5557         Size == Alignment ? BaseTy
5558                           : llvm::ArrayType::get(BaseTy, Size / Alignment));
5559   }
5560 
5561   return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
5562 }
5563 
5564 ABIArgInfo AArch64ABIInfo::classifyReturnType(QualType RetTy,
5565                                               bool IsVariadic) const {
5566   if (RetTy->isVoidType())
5567     return ABIArgInfo::getIgnore();
5568 
5569   // Large vector types should be returned via memory.
5570   if (RetTy->isVectorType() && getContext().getTypeSize(RetTy) > 128)
5571     return getNaturalAlignIndirect(RetTy);
5572 
5573   if (!isAggregateTypeForABI(RetTy)) {
5574     // Treat an enum type as its underlying type.
5575     if (const EnumType *EnumTy = RetTy->getAs<EnumType>())
5576       RetTy = EnumTy->getDecl()->getIntegerType();
5577 
5578     if (const auto *EIT = RetTy->getAs<ExtIntType>())
5579       if (EIT->getNumBits() > 128)
5580         return getNaturalAlignIndirect(RetTy);
5581 
5582     return (isPromotableIntegerTypeForABI(RetTy) && isDarwinPCS()
5583                 ? ABIArgInfo::getExtend(RetTy)
5584                 : ABIArgInfo::getDirect());
5585   }
5586 
5587   uint64_t Size = getContext().getTypeSize(RetTy);
5588   if (isEmptyRecord(getContext(), RetTy, true) || Size == 0)
5589     return ABIArgInfo::getIgnore();
5590 
5591   const Type *Base = nullptr;
5592   uint64_t Members = 0;
5593   if (isHomogeneousAggregate(RetTy, Base, Members) &&
5594       !(getTarget().getTriple().getArch() == llvm::Triple::aarch64_32 &&
5595         IsVariadic))
5596     // Homogeneous Floating-point Aggregates (HFAs) are returned directly.
5597     return ABIArgInfo::getDirect();
5598 
5599   // Aggregates <= 16 bytes are returned directly in registers or on the stack.
5600   if (Size <= 128) {
5601     // On RenderScript, coerce Aggregates <= 16 bytes to an integer array of
5602     // same size and alignment.
5603     if (getTarget().isRenderScriptTarget()) {
5604       return coerceToIntArray(RetTy, getContext(), getVMContext());
5605     }
5606     unsigned Alignment = getContext().getTypeAlign(RetTy);
5607     Size = llvm::alignTo(Size, 64); // round up to multiple of 8 bytes
5608 
5609     // We use a pair of i64 for 16-byte aggregate with 8-byte alignment.
5610     // For aggregates with 16-byte alignment, we use i128.
5611     if (Alignment < 128 && Size == 128) {
5612       llvm::Type *BaseTy = llvm::Type::getInt64Ty(getVMContext());
5613       return ABIArgInfo::getDirect(llvm::ArrayType::get(BaseTy, Size / 64));
5614     }
5615     return ABIArgInfo::getDirect(llvm::IntegerType::get(getVMContext(), Size));
5616   }
5617 
5618   return getNaturalAlignIndirect(RetTy);
5619 }
5620 
5621 /// isIllegalVectorType - check whether the vector type is legal for AArch64.
5622 bool AArch64ABIInfo::isIllegalVectorType(QualType Ty) const {
5623   if (const VectorType *VT = Ty->getAs<VectorType>()) {
5624     // Check whether VT is legal.
5625     unsigned NumElements = VT->getNumElements();
5626     uint64_t Size = getContext().getTypeSize(VT);
5627     // NumElements should be power of 2.
5628     if (!llvm::isPowerOf2_32(NumElements))
5629       return true;
5630 
5631     // arm64_32 has to be compatible with the ARM logic here, which allows huge
5632     // vectors for some reason.
5633     llvm::Triple Triple = getTarget().getTriple();
5634     if (Triple.getArch() == llvm::Triple::aarch64_32 &&
5635         Triple.isOSBinFormatMachO())
5636       return Size <= 32;
5637 
5638     return Size != 64 && (Size != 128 || NumElements == 1);
5639   }
5640   return false;
5641 }
5642 
5643 bool AArch64ABIInfo::isLegalVectorTypeForSwift(CharUnits totalSize,
5644                                                llvm::Type *eltTy,
5645                                                unsigned elts) const {
5646   if (!llvm::isPowerOf2_32(elts))
5647     return false;
5648   if (totalSize.getQuantity() != 8 &&
5649       (totalSize.getQuantity() != 16 || elts == 1))
5650     return false;
5651   return true;
5652 }
5653 
5654 bool AArch64ABIInfo::isHomogeneousAggregateBaseType(QualType Ty) const {
5655   // Homogeneous aggregates for AAPCS64 must have base types of a floating
5656   // point type or a short-vector type. This is the same as the 32-bit ABI,
5657   // but with the difference that any floating-point type is allowed,
5658   // including __fp16.
5659   if (const BuiltinType *BT = Ty->getAs<BuiltinType>()) {
5660     if (BT->isFloatingPoint())
5661       return true;
5662   } else if (const VectorType *VT = Ty->getAs<VectorType>()) {
5663     unsigned VecSize = getContext().getTypeSize(VT);
5664     if (VecSize == 64 || VecSize == 128)
5665       return true;
5666   }
5667   return false;
5668 }
5669 
5670 bool AArch64ABIInfo::isHomogeneousAggregateSmallEnough(const Type *Base,
5671                                                        uint64_t Members) const {
5672   return Members <= 4;
5673 }
5674 
5675 Address AArch64ABIInfo::EmitAAPCSVAArg(Address VAListAddr,
5676                                             QualType Ty,
5677                                             CodeGenFunction &CGF) const {
5678   ABIArgInfo AI = classifyArgumentType(Ty);
5679   bool IsIndirect = AI.isIndirect();
5680 
5681   llvm::Type *BaseTy = CGF.ConvertType(Ty);
5682   if (IsIndirect)
5683     BaseTy = llvm::PointerType::getUnqual(BaseTy);
5684   else if (AI.getCoerceToType())
5685     BaseTy = AI.getCoerceToType();
5686 
5687   unsigned NumRegs = 1;
5688   if (llvm::ArrayType *ArrTy = dyn_cast<llvm::ArrayType>(BaseTy)) {
5689     BaseTy = ArrTy->getElementType();
5690     NumRegs = ArrTy->getNumElements();
5691   }
5692   bool IsFPR = BaseTy->isFloatingPointTy() || BaseTy->isVectorTy();
5693 
5694   // The AArch64 va_list type and handling is specified in the Procedure Call
5695   // Standard, section B.4:
5696   //
5697   // struct {
5698   //   void *__stack;
5699   //   void *__gr_top;
5700   //   void *__vr_top;
5701   //   int __gr_offs;
5702   //   int __vr_offs;
5703   // };
5704 
5705   llvm::BasicBlock *MaybeRegBlock = CGF.createBasicBlock("vaarg.maybe_reg");
5706   llvm::BasicBlock *InRegBlock = CGF.createBasicBlock("vaarg.in_reg");
5707   llvm::BasicBlock *OnStackBlock = CGF.createBasicBlock("vaarg.on_stack");
5708   llvm::BasicBlock *ContBlock = CGF.createBasicBlock("vaarg.end");
5709 
5710   CharUnits TySize = getContext().getTypeSizeInChars(Ty);
5711   CharUnits TyAlign = getContext().getTypeUnadjustedAlignInChars(Ty);
5712 
5713   Address reg_offs_p = Address::invalid();
5714   llvm::Value *reg_offs = nullptr;
5715   int reg_top_index;
5716   int RegSize = IsIndirect ? 8 : TySize.getQuantity();
5717   if (!IsFPR) {
5718     // 3 is the field number of __gr_offs
5719     reg_offs_p = CGF.Builder.CreateStructGEP(VAListAddr, 3, "gr_offs_p");
5720     reg_offs = CGF.Builder.CreateLoad(reg_offs_p, "gr_offs");
5721     reg_top_index = 1; // field number for __gr_top
5722     RegSize = llvm::alignTo(RegSize, 8);
5723   } else {
5724     // 4 is the field number of __vr_offs.
5725     reg_offs_p = CGF.Builder.CreateStructGEP(VAListAddr, 4, "vr_offs_p");
5726     reg_offs = CGF.Builder.CreateLoad(reg_offs_p, "vr_offs");
5727     reg_top_index = 2; // field number for __vr_top
5728     RegSize = 16 * NumRegs;
5729   }
5730 
5731   //=======================================
5732   // Find out where argument was passed
5733   //=======================================
5734 
5735   // If reg_offs >= 0 we're already using the stack for this type of
5736   // argument. We don't want to keep updating reg_offs (in case it overflows,
5737   // though anyone passing 2GB of arguments, each at most 16 bytes, deserves
5738   // whatever they get).
5739   llvm::Value *UsingStack = nullptr;
5740   UsingStack = CGF.Builder.CreateICmpSGE(
5741       reg_offs, llvm::ConstantInt::get(CGF.Int32Ty, 0));
5742 
5743   CGF.Builder.CreateCondBr(UsingStack, OnStackBlock, MaybeRegBlock);
5744 
5745   // Otherwise, at least some kind of argument could go in these registers, the
5746   // question is whether this particular type is too big.
5747   CGF.EmitBlock(MaybeRegBlock);
5748 
5749   // Integer arguments may need to correct register alignment (for example a
5750   // "struct { __int128 a; };" gets passed in x_2N, x_{2N+1}). In this case we
5751   // align __gr_offs to calculate the potential address.
5752   if (!IsFPR && !IsIndirect && TyAlign.getQuantity() > 8) {
5753     int Align = TyAlign.getQuantity();
5754 
5755     reg_offs = CGF.Builder.CreateAdd(
5756         reg_offs, llvm::ConstantInt::get(CGF.Int32Ty, Align - 1),
5757         "align_regoffs");
5758     reg_offs = CGF.Builder.CreateAnd(
5759         reg_offs, llvm::ConstantInt::get(CGF.Int32Ty, -Align),
5760         "aligned_regoffs");
5761   }
5762 
5763   // Update the gr_offs/vr_offs pointer for next call to va_arg on this va_list.
5764   // The fact that this is done unconditionally reflects the fact that
5765   // allocating an argument to the stack also uses up all the remaining
5766   // registers of the appropriate kind.
5767   llvm::Value *NewOffset = nullptr;
5768   NewOffset = CGF.Builder.CreateAdd(
5769       reg_offs, llvm::ConstantInt::get(CGF.Int32Ty, RegSize), "new_reg_offs");
5770   CGF.Builder.CreateStore(NewOffset, reg_offs_p);
5771 
5772   // Now we're in a position to decide whether this argument really was in
5773   // registers or not.
5774   llvm::Value *InRegs = nullptr;
5775   InRegs = CGF.Builder.CreateICmpSLE(
5776       NewOffset, llvm::ConstantInt::get(CGF.Int32Ty, 0), "inreg");
5777 
5778   CGF.Builder.CreateCondBr(InRegs, InRegBlock, OnStackBlock);
5779 
5780   //=======================================
5781   // Argument was in registers
5782   //=======================================
5783 
5784   // Now we emit the code for if the argument was originally passed in
5785   // registers. First start the appropriate block:
5786   CGF.EmitBlock(InRegBlock);
5787 
5788   llvm::Value *reg_top = nullptr;
5789   Address reg_top_p =
5790       CGF.Builder.CreateStructGEP(VAListAddr, reg_top_index, "reg_top_p");
5791   reg_top = CGF.Builder.CreateLoad(reg_top_p, "reg_top");
5792   Address BaseAddr(CGF.Builder.CreateInBoundsGEP(reg_top, reg_offs),
5793                    CharUnits::fromQuantity(IsFPR ? 16 : 8));
5794   Address RegAddr = Address::invalid();
5795   llvm::Type *MemTy = CGF.ConvertTypeForMem(Ty);
5796 
5797   if (IsIndirect) {
5798     // If it's been passed indirectly (actually a struct), whatever we find from
5799     // stored registers or on the stack will actually be a struct **.
5800     MemTy = llvm::PointerType::getUnqual(MemTy);
5801   }
5802 
5803   const Type *Base = nullptr;
5804   uint64_t NumMembers = 0;
5805   bool IsHFA = isHomogeneousAggregate(Ty, Base, NumMembers);
5806   if (IsHFA && NumMembers > 1) {
5807     // Homogeneous aggregates passed in registers will have their elements split
5808     // and stored 16-bytes apart regardless of size (they're notionally in qN,
5809     // qN+1, ...). We reload and store into a temporary local variable
5810     // contiguously.
5811     assert(!IsIndirect && "Homogeneous aggregates should be passed directly");
5812     auto BaseTyInfo = getContext().getTypeInfoInChars(QualType(Base, 0));
5813     llvm::Type *BaseTy = CGF.ConvertType(QualType(Base, 0));
5814     llvm::Type *HFATy = llvm::ArrayType::get(BaseTy, NumMembers);
5815     Address Tmp = CGF.CreateTempAlloca(HFATy,
5816                                        std::max(TyAlign, BaseTyInfo.second));
5817 
5818     // On big-endian platforms, the value will be right-aligned in its slot.
5819     int Offset = 0;
5820     if (CGF.CGM.getDataLayout().isBigEndian() &&
5821         BaseTyInfo.first.getQuantity() < 16)
5822       Offset = 16 - BaseTyInfo.first.getQuantity();
5823 
5824     for (unsigned i = 0; i < NumMembers; ++i) {
5825       CharUnits BaseOffset = CharUnits::fromQuantity(16 * i + Offset);
5826       Address LoadAddr =
5827         CGF.Builder.CreateConstInBoundsByteGEP(BaseAddr, BaseOffset);
5828       LoadAddr = CGF.Builder.CreateElementBitCast(LoadAddr, BaseTy);
5829 
5830       Address StoreAddr = CGF.Builder.CreateConstArrayGEP(Tmp, i);
5831 
5832       llvm::Value *Elem = CGF.Builder.CreateLoad(LoadAddr);
5833       CGF.Builder.CreateStore(Elem, StoreAddr);
5834     }
5835 
5836     RegAddr = CGF.Builder.CreateElementBitCast(Tmp, MemTy);
5837   } else {
5838     // Otherwise the object is contiguous in memory.
5839 
5840     // It might be right-aligned in its slot.
5841     CharUnits SlotSize = BaseAddr.getAlignment();
5842     if (CGF.CGM.getDataLayout().isBigEndian() && !IsIndirect &&
5843         (IsHFA || !isAggregateTypeForABI(Ty)) &&
5844         TySize < SlotSize) {
5845       CharUnits Offset = SlotSize - TySize;
5846       BaseAddr = CGF.Builder.CreateConstInBoundsByteGEP(BaseAddr, Offset);
5847     }
5848 
5849     RegAddr = CGF.Builder.CreateElementBitCast(BaseAddr, MemTy);
5850   }
5851 
5852   CGF.EmitBranch(ContBlock);
5853 
5854   //=======================================
5855   // Argument was on the stack
5856   //=======================================
5857   CGF.EmitBlock(OnStackBlock);
5858 
5859   Address stack_p = CGF.Builder.CreateStructGEP(VAListAddr, 0, "stack_p");
5860   llvm::Value *OnStackPtr = CGF.Builder.CreateLoad(stack_p, "stack");
5861 
5862   // Again, stack arguments may need realignment. In this case both integer and
5863   // floating-point ones might be affected.
5864   if (!IsIndirect && TyAlign.getQuantity() > 8) {
5865     int Align = TyAlign.getQuantity();
5866 
5867     OnStackPtr = CGF.Builder.CreatePtrToInt(OnStackPtr, CGF.Int64Ty);
5868 
5869     OnStackPtr = CGF.Builder.CreateAdd(
5870         OnStackPtr, llvm::ConstantInt::get(CGF.Int64Ty, Align - 1),
5871         "align_stack");
5872     OnStackPtr = CGF.Builder.CreateAnd(
5873         OnStackPtr, llvm::ConstantInt::get(CGF.Int64Ty, -Align),
5874         "align_stack");
5875 
5876     OnStackPtr = CGF.Builder.CreateIntToPtr(OnStackPtr, CGF.Int8PtrTy);
5877   }
5878   Address OnStackAddr(OnStackPtr,
5879                       std::max(CharUnits::fromQuantity(8), TyAlign));
5880 
5881   // All stack slots are multiples of 8 bytes.
5882   CharUnits StackSlotSize = CharUnits::fromQuantity(8);
5883   CharUnits StackSize;
5884   if (IsIndirect)
5885     StackSize = StackSlotSize;
5886   else
5887     StackSize = TySize.alignTo(StackSlotSize);
5888 
5889   llvm::Value *StackSizeC = CGF.Builder.getSize(StackSize);
5890   llvm::Value *NewStack =
5891       CGF.Builder.CreateInBoundsGEP(OnStackPtr, StackSizeC, "new_stack");
5892 
5893   // Write the new value of __stack for the next call to va_arg
5894   CGF.Builder.CreateStore(NewStack, stack_p);
5895 
5896   if (CGF.CGM.getDataLayout().isBigEndian() && !isAggregateTypeForABI(Ty) &&
5897       TySize < StackSlotSize) {
5898     CharUnits Offset = StackSlotSize - TySize;
5899     OnStackAddr = CGF.Builder.CreateConstInBoundsByteGEP(OnStackAddr, Offset);
5900   }
5901 
5902   OnStackAddr = CGF.Builder.CreateElementBitCast(OnStackAddr, MemTy);
5903 
5904   CGF.EmitBranch(ContBlock);
5905 
5906   //=======================================
5907   // Tidy up
5908   //=======================================
5909   CGF.EmitBlock(ContBlock);
5910 
5911   Address ResAddr = emitMergePHI(CGF, RegAddr, InRegBlock,
5912                                  OnStackAddr, OnStackBlock, "vaargs.addr");
5913 
5914   if (IsIndirect)
5915     return Address(CGF.Builder.CreateLoad(ResAddr, "vaarg.addr"),
5916                    TyAlign);
5917 
5918   return ResAddr;
5919 }
5920 
5921 Address AArch64ABIInfo::EmitDarwinVAArg(Address VAListAddr, QualType Ty,
5922                                         CodeGenFunction &CGF) const {
5923   // The backend's lowering doesn't support va_arg for aggregates or
5924   // illegal vector types.  Lower VAArg here for these cases and use
5925   // the LLVM va_arg instruction for everything else.
5926   if (!isAggregateTypeForABI(Ty) && !isIllegalVectorType(Ty))
5927     return EmitVAArgInstr(CGF, VAListAddr, Ty, ABIArgInfo::getDirect());
5928 
5929   uint64_t PointerSize = getTarget().getPointerWidth(0) / 8;
5930   CharUnits SlotSize = CharUnits::fromQuantity(PointerSize);
5931 
5932   // Empty records are ignored for parameter passing purposes.
5933   if (isEmptyRecord(getContext(), Ty, true)) {
5934     Address Addr(CGF.Builder.CreateLoad(VAListAddr, "ap.cur"), SlotSize);
5935     Addr = CGF.Builder.CreateElementBitCast(Addr, CGF.ConvertTypeForMem(Ty));
5936     return Addr;
5937   }
5938 
5939   // The size of the actual thing passed, which might end up just
5940   // being a pointer for indirect types.
5941   auto TyInfo = getContext().getTypeInfoInChars(Ty);
5942 
5943   // Arguments bigger than 16 bytes which aren't homogeneous
5944   // aggregates should be passed indirectly.
5945   bool IsIndirect = false;
5946   if (TyInfo.first.getQuantity() > 16) {
5947     const Type *Base = nullptr;
5948     uint64_t Members = 0;
5949     IsIndirect = !isHomogeneousAggregate(Ty, Base, Members);
5950   }
5951 
5952   return emitVoidPtrVAArg(CGF, VAListAddr, Ty, IsIndirect,
5953                           TyInfo, SlotSize, /*AllowHigherAlign*/ true);
5954 }
5955 
5956 Address AArch64ABIInfo::EmitMSVAArg(CodeGenFunction &CGF, Address VAListAddr,
5957                                     QualType Ty) const {
5958   return emitVoidPtrVAArg(CGF, VAListAddr, Ty, /*indirect*/ false,
5959                           CGF.getContext().getTypeInfoInChars(Ty),
5960                           CharUnits::fromQuantity(8),
5961                           /*allowHigherAlign*/ false);
5962 }
5963 
5964 //===----------------------------------------------------------------------===//
5965 // ARM ABI Implementation
5966 //===----------------------------------------------------------------------===//
5967 
5968 namespace {
5969 
5970 class ARMABIInfo : public SwiftABIInfo {
5971 public:
5972   enum ABIKind {
5973     APCS = 0,
5974     AAPCS = 1,
5975     AAPCS_VFP = 2,
5976     AAPCS16_VFP = 3,
5977   };
5978 
5979 private:
5980   ABIKind Kind;
5981 
5982 public:
5983   ARMABIInfo(CodeGenTypes &CGT, ABIKind _Kind)
5984       : SwiftABIInfo(CGT), Kind(_Kind) {
5985     setCCs();
5986   }
5987 
5988   bool isEABI() const {
5989     switch (getTarget().getTriple().getEnvironment()) {
5990     case llvm::Triple::Android:
5991     case llvm::Triple::EABI:
5992     case llvm::Triple::EABIHF:
5993     case llvm::Triple::GNUEABI:
5994     case llvm::Triple::GNUEABIHF:
5995     case llvm::Triple::MuslEABI:
5996     case llvm::Triple::MuslEABIHF:
5997       return true;
5998     default:
5999       return false;
6000     }
6001   }
6002 
6003   bool isEABIHF() const {
6004     switch (getTarget().getTriple().getEnvironment()) {
6005     case llvm::Triple::EABIHF:
6006     case llvm::Triple::GNUEABIHF:
6007     case llvm::Triple::MuslEABIHF:
6008       return true;
6009     default:
6010       return false;
6011     }
6012   }
6013 
6014   ABIKind getABIKind() const { return Kind; }
6015 
6016 private:
6017   ABIArgInfo classifyReturnType(QualType RetTy, bool isVariadic,
6018                                 unsigned functionCallConv) const;
6019   ABIArgInfo classifyArgumentType(QualType RetTy, bool isVariadic,
6020                                   unsigned functionCallConv) const;
6021   ABIArgInfo classifyHomogeneousAggregate(QualType Ty, const Type *Base,
6022                                           uint64_t Members) const;
6023   ABIArgInfo coerceIllegalVector(QualType Ty) const;
6024   bool isIllegalVectorType(QualType Ty) const;
6025   bool containsAnyFP16Vectors(QualType Ty) const;
6026 
6027   bool isHomogeneousAggregateBaseType(QualType Ty) const override;
6028   bool isHomogeneousAggregateSmallEnough(const Type *Ty,
6029                                          uint64_t Members) const override;
6030 
6031   bool isEffectivelyAAPCS_VFP(unsigned callConvention, bool acceptHalf) const;
6032 
6033   void computeInfo(CGFunctionInfo &FI) const override;
6034 
6035   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
6036                     QualType Ty) const override;
6037 
6038   llvm::CallingConv::ID getLLVMDefaultCC() const;
6039   llvm::CallingConv::ID getABIDefaultCC() const;
6040   void setCCs();
6041 
6042   bool shouldPassIndirectlyForSwift(ArrayRef<llvm::Type*> scalars,
6043                                     bool asReturnValue) const override {
6044     return occupiesMoreThan(CGT, scalars, /*total*/ 4);
6045   }
6046   bool isSwiftErrorInRegister() const override {
6047     return true;
6048   }
6049   bool isLegalVectorTypeForSwift(CharUnits totalSize, llvm::Type *eltTy,
6050                                  unsigned elts) const override;
6051 };
6052 
6053 class ARMTargetCodeGenInfo : public TargetCodeGenInfo {
6054 public:
6055   ARMTargetCodeGenInfo(CodeGenTypes &CGT, ARMABIInfo::ABIKind K)
6056       : TargetCodeGenInfo(std::make_unique<ARMABIInfo>(CGT, K)) {}
6057 
6058   const ARMABIInfo &getABIInfo() const {
6059     return static_cast<const ARMABIInfo&>(TargetCodeGenInfo::getABIInfo());
6060   }
6061 
6062   int getDwarfEHStackPointer(CodeGen::CodeGenModule &M) const override {
6063     return 13;
6064   }
6065 
6066   StringRef getARCRetainAutoreleasedReturnValueMarker() const override {
6067     return "mov\tr7, r7\t\t// marker for objc_retainAutoreleaseReturnValue";
6068   }
6069 
6070   bool initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
6071                                llvm::Value *Address) const override {
6072     llvm::Value *Four8 = llvm::ConstantInt::get(CGF.Int8Ty, 4);
6073 
6074     // 0-15 are the 16 integer registers.
6075     AssignToArrayRange(CGF.Builder, Address, Four8, 0, 15);
6076     return false;
6077   }
6078 
6079   unsigned getSizeOfUnwindException() const override {
6080     if (getABIInfo().isEABI()) return 88;
6081     return TargetCodeGenInfo::getSizeOfUnwindException();
6082   }
6083 
6084   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
6085                            CodeGen::CodeGenModule &CGM) const override {
6086     if (GV->isDeclaration())
6087       return;
6088     const FunctionDecl *FD = dyn_cast_or_null<FunctionDecl>(D);
6089     if (!FD)
6090       return;
6091 
6092     const ARMInterruptAttr *Attr = FD->getAttr<ARMInterruptAttr>();
6093     if (!Attr)
6094       return;
6095 
6096     const char *Kind;
6097     switch (Attr->getInterrupt()) {
6098     case ARMInterruptAttr::Generic: Kind = ""; break;
6099     case ARMInterruptAttr::IRQ:     Kind = "IRQ"; break;
6100     case ARMInterruptAttr::FIQ:     Kind = "FIQ"; break;
6101     case ARMInterruptAttr::SWI:     Kind = "SWI"; break;
6102     case ARMInterruptAttr::ABORT:   Kind = "ABORT"; break;
6103     case ARMInterruptAttr::UNDEF:   Kind = "UNDEF"; break;
6104     }
6105 
6106     llvm::Function *Fn = cast<llvm::Function>(GV);
6107 
6108     Fn->addFnAttr("interrupt", Kind);
6109 
6110     ARMABIInfo::ABIKind ABI = cast<ARMABIInfo>(getABIInfo()).getABIKind();
6111     if (ABI == ARMABIInfo::APCS)
6112       return;
6113 
6114     // AAPCS guarantees that sp will be 8-byte aligned on any public interface,
6115     // however this is not necessarily true on taking any interrupt. Instruct
6116     // the backend to perform a realignment as part of the function prologue.
6117     llvm::AttrBuilder B;
6118     B.addStackAlignmentAttr(8);
6119     Fn->addAttributes(llvm::AttributeList::FunctionIndex, B);
6120   }
6121 };
6122 
6123 class WindowsARMTargetCodeGenInfo : public ARMTargetCodeGenInfo {
6124 public:
6125   WindowsARMTargetCodeGenInfo(CodeGenTypes &CGT, ARMABIInfo::ABIKind K)
6126       : ARMTargetCodeGenInfo(CGT, K) {}
6127 
6128   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
6129                            CodeGen::CodeGenModule &CGM) const override;
6130 
6131   void getDependentLibraryOption(llvm::StringRef Lib,
6132                                  llvm::SmallString<24> &Opt) const override {
6133     Opt = "/DEFAULTLIB:" + qualifyWindowsLibrary(Lib);
6134   }
6135 
6136   void getDetectMismatchOption(llvm::StringRef Name, llvm::StringRef Value,
6137                                llvm::SmallString<32> &Opt) const override {
6138     Opt = "/FAILIFMISMATCH:\"" + Name.str() + "=" + Value.str() + "\"";
6139   }
6140 };
6141 
6142 void WindowsARMTargetCodeGenInfo::setTargetAttributes(
6143     const Decl *D, llvm::GlobalValue *GV, CodeGen::CodeGenModule &CGM) const {
6144   ARMTargetCodeGenInfo::setTargetAttributes(D, GV, CGM);
6145   if (GV->isDeclaration())
6146     return;
6147   addStackProbeTargetAttributes(D, GV, CGM);
6148 }
6149 }
6150 
6151 void ARMABIInfo::computeInfo(CGFunctionInfo &FI) const {
6152   if (!::classifyReturnType(getCXXABI(), FI, *this))
6153     FI.getReturnInfo() = classifyReturnType(FI.getReturnType(), FI.isVariadic(),
6154                                             FI.getCallingConvention());
6155 
6156   for (auto &I : FI.arguments())
6157     I.info = classifyArgumentType(I.type, FI.isVariadic(),
6158                                   FI.getCallingConvention());
6159 
6160 
6161   // Always honor user-specified calling convention.
6162   if (FI.getCallingConvention() != llvm::CallingConv::C)
6163     return;
6164 
6165   llvm::CallingConv::ID cc = getRuntimeCC();
6166   if (cc != llvm::CallingConv::C)
6167     FI.setEffectiveCallingConvention(cc);
6168 }
6169 
6170 /// Return the default calling convention that LLVM will use.
6171 llvm::CallingConv::ID ARMABIInfo::getLLVMDefaultCC() const {
6172   // The default calling convention that LLVM will infer.
6173   if (isEABIHF() || getTarget().getTriple().isWatchABI())
6174     return llvm::CallingConv::ARM_AAPCS_VFP;
6175   else if (isEABI())
6176     return llvm::CallingConv::ARM_AAPCS;
6177   else
6178     return llvm::CallingConv::ARM_APCS;
6179 }
6180 
6181 /// Return the calling convention that our ABI would like us to use
6182 /// as the C calling convention.
6183 llvm::CallingConv::ID ARMABIInfo::getABIDefaultCC() const {
6184   switch (getABIKind()) {
6185   case APCS: return llvm::CallingConv::ARM_APCS;
6186   case AAPCS: return llvm::CallingConv::ARM_AAPCS;
6187   case AAPCS_VFP: return llvm::CallingConv::ARM_AAPCS_VFP;
6188   case AAPCS16_VFP: return llvm::CallingConv::ARM_AAPCS_VFP;
6189   }
6190   llvm_unreachable("bad ABI kind");
6191 }
6192 
6193 void ARMABIInfo::setCCs() {
6194   assert(getRuntimeCC() == llvm::CallingConv::C);
6195 
6196   // Don't muddy up the IR with a ton of explicit annotations if
6197   // they'd just match what LLVM will infer from the triple.
6198   llvm::CallingConv::ID abiCC = getABIDefaultCC();
6199   if (abiCC != getLLVMDefaultCC())
6200     RuntimeCC = abiCC;
6201 }
6202 
6203 ABIArgInfo ARMABIInfo::coerceIllegalVector(QualType Ty) const {
6204   uint64_t Size = getContext().getTypeSize(Ty);
6205   if (Size <= 32) {
6206     llvm::Type *ResType =
6207         llvm::Type::getInt32Ty(getVMContext());
6208     return ABIArgInfo::getDirect(ResType);
6209   }
6210   if (Size == 64 || Size == 128) {
6211     llvm::Type *ResType = llvm::VectorType::get(
6212         llvm::Type::getInt32Ty(getVMContext()), Size / 32);
6213     return ABIArgInfo::getDirect(ResType);
6214   }
6215   return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
6216 }
6217 
6218 ABIArgInfo ARMABIInfo::classifyHomogeneousAggregate(QualType Ty,
6219                                                     const Type *Base,
6220                                                     uint64_t Members) const {
6221   assert(Base && "Base class should be set for homogeneous aggregate");
6222   // Base can be a floating-point or a vector.
6223   if (const VectorType *VT = Base->getAs<VectorType>()) {
6224     // FP16 vectors should be converted to integer vectors
6225     if (!getTarget().hasLegalHalfType() && containsAnyFP16Vectors(Ty)) {
6226       uint64_t Size = getContext().getTypeSize(VT);
6227       llvm::Type *NewVecTy = llvm::VectorType::get(
6228           llvm::Type::getInt32Ty(getVMContext()), Size / 32);
6229       llvm::Type *Ty = llvm::ArrayType::get(NewVecTy, Members);
6230       return ABIArgInfo::getDirect(Ty, 0, nullptr, false);
6231     }
6232   }
6233   return ABIArgInfo::getDirect(nullptr, 0, nullptr, false);
6234 }
6235 
6236 ABIArgInfo ARMABIInfo::classifyArgumentType(QualType Ty, bool isVariadic,
6237                                             unsigned functionCallConv) const {
6238   // 6.1.2.1 The following argument types are VFP CPRCs:
6239   //   A single-precision floating-point type (including promoted
6240   //   half-precision types); A double-precision floating-point type;
6241   //   A 64-bit or 128-bit containerized vector type; Homogeneous Aggregate
6242   //   with a Base Type of a single- or double-precision floating-point type,
6243   //   64-bit containerized vectors or 128-bit containerized vectors with one
6244   //   to four Elements.
6245   // Variadic functions should always marshal to the base standard.
6246   bool IsAAPCS_VFP =
6247       !isVariadic && isEffectivelyAAPCS_VFP(functionCallConv, /* AAPCS16 */ false);
6248 
6249   Ty = useFirstFieldIfTransparentUnion(Ty);
6250 
6251   // Handle illegal vector types here.
6252   if (isIllegalVectorType(Ty))
6253     return coerceIllegalVector(Ty);
6254 
6255   // _Float16 and __fp16 get passed as if it were an int or float, but with
6256   // the top 16 bits unspecified. This is not done for OpenCL as it handles the
6257   // half type natively, and does not need to interwork with AAPCS code.
6258   if ((Ty->isFloat16Type() || Ty->isHalfType()) &&
6259       !getContext().getLangOpts().NativeHalfArgsAndReturns) {
6260     llvm::Type *ResType = IsAAPCS_VFP ?
6261       llvm::Type::getFloatTy(getVMContext()) :
6262       llvm::Type::getInt32Ty(getVMContext());
6263     return ABIArgInfo::getDirect(ResType);
6264   }
6265 
6266   if (!isAggregateTypeForABI(Ty)) {
6267     // Treat an enum type as its underlying type.
6268     if (const EnumType *EnumTy = Ty->getAs<EnumType>()) {
6269       Ty = EnumTy->getDecl()->getIntegerType();
6270     }
6271 
6272     if (const auto *EIT = Ty->getAs<ExtIntType>())
6273       if (EIT->getNumBits() > 64)
6274         return getNaturalAlignIndirect(Ty, /*ByVal=*/true);
6275 
6276     return (isPromotableIntegerTypeForABI(Ty) ? ABIArgInfo::getExtend(Ty)
6277                                               : ABIArgInfo::getDirect());
6278   }
6279 
6280   if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI())) {
6281     return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
6282   }
6283 
6284   // Ignore empty records.
6285   if (isEmptyRecord(getContext(), Ty, true))
6286     return ABIArgInfo::getIgnore();
6287 
6288   if (IsAAPCS_VFP) {
6289     // Homogeneous Aggregates need to be expanded when we can fit the aggregate
6290     // into VFP registers.
6291     const Type *Base = nullptr;
6292     uint64_t Members = 0;
6293     if (isHomogeneousAggregate(Ty, Base, Members))
6294       return classifyHomogeneousAggregate(Ty, Base, Members);
6295   } else if (getABIKind() == ARMABIInfo::AAPCS16_VFP) {
6296     // WatchOS does have homogeneous aggregates. Note that we intentionally use
6297     // this convention even for a variadic function: the backend will use GPRs
6298     // if needed.
6299     const Type *Base = nullptr;
6300     uint64_t Members = 0;
6301     if (isHomogeneousAggregate(Ty, Base, Members)) {
6302       assert(Base && Members <= 4 && "unexpected homogeneous aggregate");
6303       llvm::Type *Ty =
6304         llvm::ArrayType::get(CGT.ConvertType(QualType(Base, 0)), Members);
6305       return ABIArgInfo::getDirect(Ty, 0, nullptr, false);
6306     }
6307   }
6308 
6309   if (getABIKind() == ARMABIInfo::AAPCS16_VFP &&
6310       getContext().getTypeSizeInChars(Ty) > CharUnits::fromQuantity(16)) {
6311     // WatchOS is adopting the 64-bit AAPCS rule on composite types: if they're
6312     // bigger than 128-bits, they get placed in space allocated by the caller,
6313     // and a pointer is passed.
6314     return ABIArgInfo::getIndirect(
6315         CharUnits::fromQuantity(getContext().getTypeAlign(Ty) / 8), false);
6316   }
6317 
6318   // Support byval for ARM.
6319   // The ABI alignment for APCS is 4-byte and for AAPCS at least 4-byte and at
6320   // most 8-byte. We realign the indirect argument if type alignment is bigger
6321   // than ABI alignment.
6322   uint64_t ABIAlign = 4;
6323   uint64_t TyAlign;
6324   if (getABIKind() == ARMABIInfo::AAPCS_VFP ||
6325       getABIKind() == ARMABIInfo::AAPCS) {
6326     TyAlign = getContext().getTypeUnadjustedAlignInChars(Ty).getQuantity();
6327     ABIAlign = std::min(std::max(TyAlign, (uint64_t)4), (uint64_t)8);
6328   } else {
6329     TyAlign = getContext().getTypeAlignInChars(Ty).getQuantity();
6330   }
6331   if (getContext().getTypeSizeInChars(Ty) > CharUnits::fromQuantity(64)) {
6332     assert(getABIKind() != ARMABIInfo::AAPCS16_VFP && "unexpected byval");
6333     return ABIArgInfo::getIndirect(CharUnits::fromQuantity(ABIAlign),
6334                                    /*ByVal=*/true,
6335                                    /*Realign=*/TyAlign > ABIAlign);
6336   }
6337 
6338   // On RenderScript, coerce Aggregates <= 64 bytes to an integer array of
6339   // same size and alignment.
6340   if (getTarget().isRenderScriptTarget()) {
6341     return coerceToIntArray(Ty, getContext(), getVMContext());
6342   }
6343 
6344   // Otherwise, pass by coercing to a structure of the appropriate size.
6345   llvm::Type* ElemTy;
6346   unsigned SizeRegs;
6347   // FIXME: Try to match the types of the arguments more accurately where
6348   // we can.
6349   if (TyAlign <= 4) {
6350     ElemTy = llvm::Type::getInt32Ty(getVMContext());
6351     SizeRegs = (getContext().getTypeSize(Ty) + 31) / 32;
6352   } else {
6353     ElemTy = llvm::Type::getInt64Ty(getVMContext());
6354     SizeRegs = (getContext().getTypeSize(Ty) + 63) / 64;
6355   }
6356 
6357   return ABIArgInfo::getDirect(llvm::ArrayType::get(ElemTy, SizeRegs));
6358 }
6359 
6360 static bool isIntegerLikeType(QualType Ty, ASTContext &Context,
6361                               llvm::LLVMContext &VMContext) {
6362   // APCS, C Language Calling Conventions, Non-Simple Return Values: A structure
6363   // is called integer-like if its size is less than or equal to one word, and
6364   // the offset of each of its addressable sub-fields is zero.
6365 
6366   uint64_t Size = Context.getTypeSize(Ty);
6367 
6368   // Check that the type fits in a word.
6369   if (Size > 32)
6370     return false;
6371 
6372   // FIXME: Handle vector types!
6373   if (Ty->isVectorType())
6374     return false;
6375 
6376   // Float types are never treated as "integer like".
6377   if (Ty->isRealFloatingType())
6378     return false;
6379 
6380   // If this is a builtin or pointer type then it is ok.
6381   if (Ty->getAs<BuiltinType>() || Ty->isPointerType())
6382     return true;
6383 
6384   // Small complex integer types are "integer like".
6385   if (const ComplexType *CT = Ty->getAs<ComplexType>())
6386     return isIntegerLikeType(CT->getElementType(), Context, VMContext);
6387 
6388   // Single element and zero sized arrays should be allowed, by the definition
6389   // above, but they are not.
6390 
6391   // Otherwise, it must be a record type.
6392   const RecordType *RT = Ty->getAs<RecordType>();
6393   if (!RT) return false;
6394 
6395   // Ignore records with flexible arrays.
6396   const RecordDecl *RD = RT->getDecl();
6397   if (RD->hasFlexibleArrayMember())
6398     return false;
6399 
6400   // Check that all sub-fields are at offset 0, and are themselves "integer
6401   // like".
6402   const ASTRecordLayout &Layout = Context.getASTRecordLayout(RD);
6403 
6404   bool HadField = false;
6405   unsigned idx = 0;
6406   for (RecordDecl::field_iterator i = RD->field_begin(), e = RD->field_end();
6407        i != e; ++i, ++idx) {
6408     const FieldDecl *FD = *i;
6409 
6410     // Bit-fields are not addressable, we only need to verify they are "integer
6411     // like". We still have to disallow a subsequent non-bitfield, for example:
6412     //   struct { int : 0; int x }
6413     // is non-integer like according to gcc.
6414     if (FD->isBitField()) {
6415       if (!RD->isUnion())
6416         HadField = true;
6417 
6418       if (!isIntegerLikeType(FD->getType(), Context, VMContext))
6419         return false;
6420 
6421       continue;
6422     }
6423 
6424     // Check if this field is at offset 0.
6425     if (Layout.getFieldOffset(idx) != 0)
6426       return false;
6427 
6428     if (!isIntegerLikeType(FD->getType(), Context, VMContext))
6429       return false;
6430 
6431     // Only allow at most one field in a structure. This doesn't match the
6432     // wording above, but follows gcc in situations with a field following an
6433     // empty structure.
6434     if (!RD->isUnion()) {
6435       if (HadField)
6436         return false;
6437 
6438       HadField = true;
6439     }
6440   }
6441 
6442   return true;
6443 }
6444 
6445 ABIArgInfo ARMABIInfo::classifyReturnType(QualType RetTy, bool isVariadic,
6446                                           unsigned functionCallConv) const {
6447 
6448   // Variadic functions should always marshal to the base standard.
6449   bool IsAAPCS_VFP =
6450       !isVariadic && isEffectivelyAAPCS_VFP(functionCallConv, /* AAPCS16 */ true);
6451 
6452   if (RetTy->isVoidType())
6453     return ABIArgInfo::getIgnore();
6454 
6455   if (const VectorType *VT = RetTy->getAs<VectorType>()) {
6456     // Large vector types should be returned via memory.
6457     if (getContext().getTypeSize(RetTy) > 128)
6458       return getNaturalAlignIndirect(RetTy);
6459     // FP16 vectors should be converted to integer vectors
6460     if (!getTarget().hasLegalHalfType() &&
6461         (VT->getElementType()->isFloat16Type() ||
6462          VT->getElementType()->isHalfType()))
6463       return coerceIllegalVector(RetTy);
6464   }
6465 
6466   // _Float16 and __fp16 get returned as if it were an int or float, but with
6467   // the top 16 bits unspecified. This is not done for OpenCL as it handles the
6468   // half type natively, and does not need to interwork with AAPCS code.
6469   if ((RetTy->isFloat16Type() || RetTy->isHalfType()) &&
6470       !getContext().getLangOpts().NativeHalfArgsAndReturns) {
6471     llvm::Type *ResType = IsAAPCS_VFP ?
6472       llvm::Type::getFloatTy(getVMContext()) :
6473       llvm::Type::getInt32Ty(getVMContext());
6474     return ABIArgInfo::getDirect(ResType);
6475   }
6476 
6477   if (!isAggregateTypeForABI(RetTy)) {
6478     // Treat an enum type as its underlying type.
6479     if (const EnumType *EnumTy = RetTy->getAs<EnumType>())
6480       RetTy = EnumTy->getDecl()->getIntegerType();
6481 
6482     if (const auto *EIT = RetTy->getAs<ExtIntType>())
6483       if (EIT->getNumBits() > 64)
6484         return getNaturalAlignIndirect(RetTy, /*ByVal=*/false);
6485 
6486     return isPromotableIntegerTypeForABI(RetTy) ? ABIArgInfo::getExtend(RetTy)
6487                                                 : ABIArgInfo::getDirect();
6488   }
6489 
6490   // Are we following APCS?
6491   if (getABIKind() == APCS) {
6492     if (isEmptyRecord(getContext(), RetTy, false))
6493       return ABIArgInfo::getIgnore();
6494 
6495     // Complex types are all returned as packed integers.
6496     //
6497     // FIXME: Consider using 2 x vector types if the back end handles them
6498     // correctly.
6499     if (RetTy->isAnyComplexType())
6500       return ABIArgInfo::getDirect(llvm::IntegerType::get(
6501           getVMContext(), getContext().getTypeSize(RetTy)));
6502 
6503     // Integer like structures are returned in r0.
6504     if (isIntegerLikeType(RetTy, getContext(), getVMContext())) {
6505       // Return in the smallest viable integer type.
6506       uint64_t Size = getContext().getTypeSize(RetTy);
6507       if (Size <= 8)
6508         return ABIArgInfo::getDirect(llvm::Type::getInt8Ty(getVMContext()));
6509       if (Size <= 16)
6510         return ABIArgInfo::getDirect(llvm::Type::getInt16Ty(getVMContext()));
6511       return ABIArgInfo::getDirect(llvm::Type::getInt32Ty(getVMContext()));
6512     }
6513 
6514     // Otherwise return in memory.
6515     return getNaturalAlignIndirect(RetTy);
6516   }
6517 
6518   // Otherwise this is an AAPCS variant.
6519 
6520   if (isEmptyRecord(getContext(), RetTy, true))
6521     return ABIArgInfo::getIgnore();
6522 
6523   // Check for homogeneous aggregates with AAPCS-VFP.
6524   if (IsAAPCS_VFP) {
6525     const Type *Base = nullptr;
6526     uint64_t Members = 0;
6527     if (isHomogeneousAggregate(RetTy, Base, Members))
6528       return classifyHomogeneousAggregate(RetTy, Base, Members);
6529   }
6530 
6531   // Aggregates <= 4 bytes are returned in r0; other aggregates
6532   // are returned indirectly.
6533   uint64_t Size = getContext().getTypeSize(RetTy);
6534   if (Size <= 32) {
6535     // On RenderScript, coerce Aggregates <= 4 bytes to an integer array of
6536     // same size and alignment.
6537     if (getTarget().isRenderScriptTarget()) {
6538       return coerceToIntArray(RetTy, getContext(), getVMContext());
6539     }
6540     if (getDataLayout().isBigEndian())
6541       // Return in 32 bit integer integer type (as if loaded by LDR, AAPCS 5.4)
6542       return ABIArgInfo::getDirect(llvm::Type::getInt32Ty(getVMContext()));
6543 
6544     // Return in the smallest viable integer type.
6545     if (Size <= 8)
6546       return ABIArgInfo::getDirect(llvm::Type::getInt8Ty(getVMContext()));
6547     if (Size <= 16)
6548       return ABIArgInfo::getDirect(llvm::Type::getInt16Ty(getVMContext()));
6549     return ABIArgInfo::getDirect(llvm::Type::getInt32Ty(getVMContext()));
6550   } else if (Size <= 128 && getABIKind() == AAPCS16_VFP) {
6551     llvm::Type *Int32Ty = llvm::Type::getInt32Ty(getVMContext());
6552     llvm::Type *CoerceTy =
6553         llvm::ArrayType::get(Int32Ty, llvm::alignTo(Size, 32) / 32);
6554     return ABIArgInfo::getDirect(CoerceTy);
6555   }
6556 
6557   return getNaturalAlignIndirect(RetTy);
6558 }
6559 
6560 /// isIllegalVector - check whether Ty is an illegal vector type.
6561 bool ARMABIInfo::isIllegalVectorType(QualType Ty) const {
6562   if (const VectorType *VT = Ty->getAs<VectorType> ()) {
6563     // On targets that don't support FP16, FP16 is expanded into float, and we
6564     // don't want the ABI to depend on whether or not FP16 is supported in
6565     // hardware. Thus return false to coerce FP16 vectors into integer vectors.
6566     if (!getTarget().hasLegalHalfType() &&
6567         (VT->getElementType()->isFloat16Type() ||
6568          VT->getElementType()->isHalfType()))
6569       return true;
6570     if (isAndroid()) {
6571       // Android shipped using Clang 3.1, which supported a slightly different
6572       // vector ABI. The primary differences were that 3-element vector types
6573       // were legal, and so were sub 32-bit vectors (i.e. <2 x i8>). This path
6574       // accepts that legacy behavior for Android only.
6575       // Check whether VT is legal.
6576       unsigned NumElements = VT->getNumElements();
6577       // NumElements should be power of 2 or equal to 3.
6578       if (!llvm::isPowerOf2_32(NumElements) && NumElements != 3)
6579         return true;
6580     } else {
6581       // Check whether VT is legal.
6582       unsigned NumElements = VT->getNumElements();
6583       uint64_t Size = getContext().getTypeSize(VT);
6584       // NumElements should be power of 2.
6585       if (!llvm::isPowerOf2_32(NumElements))
6586         return true;
6587       // Size should be greater than 32 bits.
6588       return Size <= 32;
6589     }
6590   }
6591   return false;
6592 }
6593 
6594 /// Return true if a type contains any 16-bit floating point vectors
6595 bool ARMABIInfo::containsAnyFP16Vectors(QualType Ty) const {
6596   if (const ConstantArrayType *AT = getContext().getAsConstantArrayType(Ty)) {
6597     uint64_t NElements = AT->getSize().getZExtValue();
6598     if (NElements == 0)
6599       return false;
6600     return containsAnyFP16Vectors(AT->getElementType());
6601   } else if (const RecordType *RT = Ty->getAs<RecordType>()) {
6602     const RecordDecl *RD = RT->getDecl();
6603 
6604     // If this is a C++ record, check the bases first.
6605     if (const CXXRecordDecl *CXXRD = dyn_cast<CXXRecordDecl>(RD))
6606       if (llvm::any_of(CXXRD->bases(), [this](const CXXBaseSpecifier &B) {
6607             return containsAnyFP16Vectors(B.getType());
6608           }))
6609         return true;
6610 
6611     if (llvm::any_of(RD->fields(), [this](FieldDecl *FD) {
6612           return FD && containsAnyFP16Vectors(FD->getType());
6613         }))
6614       return true;
6615 
6616     return false;
6617   } else {
6618     if (const VectorType *VT = Ty->getAs<VectorType>())
6619       return (VT->getElementType()->isFloat16Type() ||
6620               VT->getElementType()->isHalfType());
6621     return false;
6622   }
6623 }
6624 
6625 bool ARMABIInfo::isLegalVectorTypeForSwift(CharUnits vectorSize,
6626                                            llvm::Type *eltTy,
6627                                            unsigned numElts) const {
6628   if (!llvm::isPowerOf2_32(numElts))
6629     return false;
6630   unsigned size = getDataLayout().getTypeStoreSizeInBits(eltTy);
6631   if (size > 64)
6632     return false;
6633   if (vectorSize.getQuantity() != 8 &&
6634       (vectorSize.getQuantity() != 16 || numElts == 1))
6635     return false;
6636   return true;
6637 }
6638 
6639 bool ARMABIInfo::isHomogeneousAggregateBaseType(QualType Ty) const {
6640   // Homogeneous aggregates for AAPCS-VFP must have base types of float,
6641   // double, or 64-bit or 128-bit vectors.
6642   if (const BuiltinType *BT = Ty->getAs<BuiltinType>()) {
6643     if (BT->getKind() == BuiltinType::Float ||
6644         BT->getKind() == BuiltinType::Double ||
6645         BT->getKind() == BuiltinType::LongDouble)
6646       return true;
6647   } else if (const VectorType *VT = Ty->getAs<VectorType>()) {
6648     unsigned VecSize = getContext().getTypeSize(VT);
6649     if (VecSize == 64 || VecSize == 128)
6650       return true;
6651   }
6652   return false;
6653 }
6654 
6655 bool ARMABIInfo::isHomogeneousAggregateSmallEnough(const Type *Base,
6656                                                    uint64_t Members) const {
6657   return Members <= 4;
6658 }
6659 
6660 bool ARMABIInfo::isEffectivelyAAPCS_VFP(unsigned callConvention,
6661                                         bool acceptHalf) const {
6662   // Give precedence to user-specified calling conventions.
6663   if (callConvention != llvm::CallingConv::C)
6664     return (callConvention == llvm::CallingConv::ARM_AAPCS_VFP);
6665   else
6666     return (getABIKind() == AAPCS_VFP) ||
6667            (acceptHalf && (getABIKind() == AAPCS16_VFP));
6668 }
6669 
6670 Address ARMABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
6671                               QualType Ty) const {
6672   CharUnits SlotSize = CharUnits::fromQuantity(4);
6673 
6674   // Empty records are ignored for parameter passing purposes.
6675   if (isEmptyRecord(getContext(), Ty, true)) {
6676     Address Addr(CGF.Builder.CreateLoad(VAListAddr), SlotSize);
6677     Addr = CGF.Builder.CreateElementBitCast(Addr, CGF.ConvertTypeForMem(Ty));
6678     return Addr;
6679   }
6680 
6681   CharUnits TySize = getContext().getTypeSizeInChars(Ty);
6682   CharUnits TyAlignForABI = getContext().getTypeUnadjustedAlignInChars(Ty);
6683 
6684   // Use indirect if size of the illegal vector is bigger than 16 bytes.
6685   bool IsIndirect = false;
6686   const Type *Base = nullptr;
6687   uint64_t Members = 0;
6688   if (TySize > CharUnits::fromQuantity(16) && isIllegalVectorType(Ty)) {
6689     IsIndirect = true;
6690 
6691   // ARMv7k passes structs bigger than 16 bytes indirectly, in space
6692   // allocated by the caller.
6693   } else if (TySize > CharUnits::fromQuantity(16) &&
6694              getABIKind() == ARMABIInfo::AAPCS16_VFP &&
6695              !isHomogeneousAggregate(Ty, Base, Members)) {
6696     IsIndirect = true;
6697 
6698   // Otherwise, bound the type's ABI alignment.
6699   // The ABI alignment for 64-bit or 128-bit vectors is 8 for AAPCS and 4 for
6700   // APCS. For AAPCS, the ABI alignment is at least 4-byte and at most 8-byte.
6701   // Our callers should be prepared to handle an under-aligned address.
6702   } else if (getABIKind() == ARMABIInfo::AAPCS_VFP ||
6703              getABIKind() == ARMABIInfo::AAPCS) {
6704     TyAlignForABI = std::max(TyAlignForABI, CharUnits::fromQuantity(4));
6705     TyAlignForABI = std::min(TyAlignForABI, CharUnits::fromQuantity(8));
6706   } else if (getABIKind() == ARMABIInfo::AAPCS16_VFP) {
6707     // ARMv7k allows type alignment up to 16 bytes.
6708     TyAlignForABI = std::max(TyAlignForABI, CharUnits::fromQuantity(4));
6709     TyAlignForABI = std::min(TyAlignForABI, CharUnits::fromQuantity(16));
6710   } else {
6711     TyAlignForABI = CharUnits::fromQuantity(4);
6712   }
6713 
6714   std::pair<CharUnits, CharUnits> TyInfo = { TySize, TyAlignForABI };
6715   return emitVoidPtrVAArg(CGF, VAListAddr, Ty, IsIndirect, TyInfo,
6716                           SlotSize, /*AllowHigherAlign*/ true);
6717 }
6718 
6719 //===----------------------------------------------------------------------===//
6720 // NVPTX ABI Implementation
6721 //===----------------------------------------------------------------------===//
6722 
6723 namespace {
6724 
6725 class NVPTXTargetCodeGenInfo;
6726 
6727 class NVPTXABIInfo : public ABIInfo {
6728   NVPTXTargetCodeGenInfo &CGInfo;
6729 
6730 public:
6731   NVPTXABIInfo(CodeGenTypes &CGT, NVPTXTargetCodeGenInfo &Info)
6732       : ABIInfo(CGT), CGInfo(Info) {}
6733 
6734   ABIArgInfo classifyReturnType(QualType RetTy) const;
6735   ABIArgInfo classifyArgumentType(QualType Ty) const;
6736 
6737   void computeInfo(CGFunctionInfo &FI) const override;
6738   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
6739                     QualType Ty) const override;
6740   bool isUnsupportedType(QualType T) const;
6741   ABIArgInfo coerceToIntArrayWithLimit(QualType Ty, unsigned MaxSize) const;
6742 };
6743 
6744 class NVPTXTargetCodeGenInfo : public TargetCodeGenInfo {
6745 public:
6746   NVPTXTargetCodeGenInfo(CodeGenTypes &CGT)
6747       : TargetCodeGenInfo(std::make_unique<NVPTXABIInfo>(CGT, *this)) {}
6748 
6749   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
6750                            CodeGen::CodeGenModule &M) const override;
6751   bool shouldEmitStaticExternCAliases() const override;
6752 
6753   llvm::Type *getCUDADeviceBuiltinSurfaceDeviceType() const override {
6754     // On the device side, surface reference is represented as an object handle
6755     // in 64-bit integer.
6756     return llvm::Type::getInt64Ty(getABIInfo().getVMContext());
6757   }
6758 
6759   llvm::Type *getCUDADeviceBuiltinTextureDeviceType() const override {
6760     // On the device side, texture reference is represented as an object handle
6761     // in 64-bit integer.
6762     return llvm::Type::getInt64Ty(getABIInfo().getVMContext());
6763   }
6764 
6765   bool emitCUDADeviceBuiltinSurfaceDeviceCopy(CodeGenFunction &CGF, LValue Dst,
6766                                               LValue Src) const override {
6767     emitBuiltinSurfTexDeviceCopy(CGF, Dst, Src);
6768     return true;
6769   }
6770 
6771   bool emitCUDADeviceBuiltinTextureDeviceCopy(CodeGenFunction &CGF, LValue Dst,
6772                                               LValue Src) const override {
6773     emitBuiltinSurfTexDeviceCopy(CGF, Dst, Src);
6774     return true;
6775   }
6776 
6777 private:
6778   // Adds a NamedMDNode with GV, Name, and Operand as operands, and adds the
6779   // resulting MDNode to the nvvm.annotations MDNode.
6780   static void addNVVMMetadata(llvm::GlobalValue *GV, StringRef Name,
6781                               int Operand);
6782 
6783   static void emitBuiltinSurfTexDeviceCopy(CodeGenFunction &CGF, LValue Dst,
6784                                            LValue Src) {
6785     llvm::Value *Handle = nullptr;
6786     llvm::Constant *C =
6787         llvm::dyn_cast<llvm::Constant>(Src.getAddress(CGF).getPointer());
6788     // Lookup `addrspacecast` through the constant pointer if any.
6789     if (auto *ASC = llvm::dyn_cast_or_null<llvm::AddrSpaceCastOperator>(C))
6790       C = llvm::cast<llvm::Constant>(ASC->getPointerOperand());
6791     if (auto *GV = llvm::dyn_cast_or_null<llvm::GlobalVariable>(C)) {
6792       // Load the handle from the specific global variable using
6793       // `nvvm.texsurf.handle.internal` intrinsic.
6794       Handle = CGF.EmitRuntimeCall(
6795           CGF.CGM.getIntrinsic(llvm::Intrinsic::nvvm_texsurf_handle_internal,
6796                                {GV->getType()}),
6797           {GV}, "texsurf_handle");
6798     } else
6799       Handle = CGF.EmitLoadOfScalar(Src, SourceLocation());
6800     CGF.EmitStoreOfScalar(Handle, Dst);
6801   }
6802 };
6803 
6804 /// Checks if the type is unsupported directly by the current target.
6805 bool NVPTXABIInfo::isUnsupportedType(QualType T) const {
6806   ASTContext &Context = getContext();
6807   if (!Context.getTargetInfo().hasFloat16Type() && T->isFloat16Type())
6808     return true;
6809   if (!Context.getTargetInfo().hasFloat128Type() &&
6810       (T->isFloat128Type() ||
6811        (T->isRealFloatingType() && Context.getTypeSize(T) == 128)))
6812     return true;
6813   if (const auto *EIT = T->getAs<ExtIntType>())
6814     return EIT->getNumBits() >
6815            (Context.getTargetInfo().hasInt128Type() ? 128U : 64U);
6816   if (!Context.getTargetInfo().hasInt128Type() && T->isIntegerType() &&
6817       Context.getTypeSize(T) > 64U)
6818     return true;
6819   if (const auto *AT = T->getAsArrayTypeUnsafe())
6820     return isUnsupportedType(AT->getElementType());
6821   const auto *RT = T->getAs<RecordType>();
6822   if (!RT)
6823     return false;
6824   const RecordDecl *RD = RT->getDecl();
6825 
6826   // If this is a C++ record, check the bases first.
6827   if (const CXXRecordDecl *CXXRD = dyn_cast<CXXRecordDecl>(RD))
6828     for (const CXXBaseSpecifier &I : CXXRD->bases())
6829       if (isUnsupportedType(I.getType()))
6830         return true;
6831 
6832   for (const FieldDecl *I : RD->fields())
6833     if (isUnsupportedType(I->getType()))
6834       return true;
6835   return false;
6836 }
6837 
6838 /// Coerce the given type into an array with maximum allowed size of elements.
6839 ABIArgInfo NVPTXABIInfo::coerceToIntArrayWithLimit(QualType Ty,
6840                                                    unsigned MaxSize) const {
6841   // Alignment and Size are measured in bits.
6842   const uint64_t Size = getContext().getTypeSize(Ty);
6843   const uint64_t Alignment = getContext().getTypeAlign(Ty);
6844   const unsigned Div = std::min<unsigned>(MaxSize, Alignment);
6845   llvm::Type *IntType = llvm::Type::getIntNTy(getVMContext(), Div);
6846   const uint64_t NumElements = (Size + Div - 1) / Div;
6847   return ABIArgInfo::getDirect(llvm::ArrayType::get(IntType, NumElements));
6848 }
6849 
6850 ABIArgInfo NVPTXABIInfo::classifyReturnType(QualType RetTy) const {
6851   if (RetTy->isVoidType())
6852     return ABIArgInfo::getIgnore();
6853 
6854   if (getContext().getLangOpts().OpenMP &&
6855       getContext().getLangOpts().OpenMPIsDevice && isUnsupportedType(RetTy))
6856     return coerceToIntArrayWithLimit(RetTy, 64);
6857 
6858   // note: this is different from default ABI
6859   if (!RetTy->isScalarType())
6860     return ABIArgInfo::getDirect();
6861 
6862   // Treat an enum type as its underlying type.
6863   if (const EnumType *EnumTy = RetTy->getAs<EnumType>())
6864     RetTy = EnumTy->getDecl()->getIntegerType();
6865 
6866   return (isPromotableIntegerTypeForABI(RetTy) ? ABIArgInfo::getExtend(RetTy)
6867                                                : ABIArgInfo::getDirect());
6868 }
6869 
6870 ABIArgInfo NVPTXABIInfo::classifyArgumentType(QualType Ty) const {
6871   // Treat an enum type as its underlying type.
6872   if (const EnumType *EnumTy = Ty->getAs<EnumType>())
6873     Ty = EnumTy->getDecl()->getIntegerType();
6874 
6875   // Return aggregates type as indirect by value
6876   if (isAggregateTypeForABI(Ty)) {
6877     // Under CUDA device compilation, tex/surf builtin types are replaced with
6878     // object types and passed directly.
6879     if (getContext().getLangOpts().CUDAIsDevice) {
6880       if (Ty->isCUDADeviceBuiltinSurfaceType())
6881         return ABIArgInfo::getDirect(
6882             CGInfo.getCUDADeviceBuiltinSurfaceDeviceType());
6883       if (Ty->isCUDADeviceBuiltinTextureType())
6884         return ABIArgInfo::getDirect(
6885             CGInfo.getCUDADeviceBuiltinTextureDeviceType());
6886     }
6887     return getNaturalAlignIndirect(Ty, /* byval */ true);
6888   }
6889 
6890   if (const auto *EIT = Ty->getAs<ExtIntType>()) {
6891     if ((EIT->getNumBits() > 128) ||
6892         (!getContext().getTargetInfo().hasInt128Type() &&
6893          EIT->getNumBits() > 64))
6894       return getNaturalAlignIndirect(Ty, /* byval */ true);
6895   }
6896 
6897   return (isPromotableIntegerTypeForABI(Ty) ? ABIArgInfo::getExtend(Ty)
6898                                             : ABIArgInfo::getDirect());
6899 }
6900 
6901 void NVPTXABIInfo::computeInfo(CGFunctionInfo &FI) const {
6902   if (!getCXXABI().classifyReturnType(FI))
6903     FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
6904   for (auto &I : FI.arguments())
6905     I.info = classifyArgumentType(I.type);
6906 
6907   // Always honor user-specified calling convention.
6908   if (FI.getCallingConvention() != llvm::CallingConv::C)
6909     return;
6910 
6911   FI.setEffectiveCallingConvention(getRuntimeCC());
6912 }
6913 
6914 Address NVPTXABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
6915                                 QualType Ty) const {
6916   llvm_unreachable("NVPTX does not support varargs");
6917 }
6918 
6919 void NVPTXTargetCodeGenInfo::setTargetAttributes(
6920     const Decl *D, llvm::GlobalValue *GV, CodeGen::CodeGenModule &M) const {
6921   if (GV->isDeclaration())
6922     return;
6923   const VarDecl *VD = dyn_cast_or_null<VarDecl>(D);
6924   if (VD) {
6925     if (M.getLangOpts().CUDA) {
6926       if (VD->getType()->isCUDADeviceBuiltinSurfaceType())
6927         addNVVMMetadata(GV, "surface", 1);
6928       else if (VD->getType()->isCUDADeviceBuiltinTextureType())
6929         addNVVMMetadata(GV, "texture", 1);
6930       return;
6931     }
6932   }
6933 
6934   const FunctionDecl *FD = dyn_cast_or_null<FunctionDecl>(D);
6935   if (!FD) return;
6936 
6937   llvm::Function *F = cast<llvm::Function>(GV);
6938 
6939   // Perform special handling in OpenCL mode
6940   if (M.getLangOpts().OpenCL) {
6941     // Use OpenCL function attributes to check for kernel functions
6942     // By default, all functions are device functions
6943     if (FD->hasAttr<OpenCLKernelAttr>()) {
6944       // OpenCL __kernel functions get kernel metadata
6945       // Create !{<func-ref>, metadata !"kernel", i32 1} node
6946       addNVVMMetadata(F, "kernel", 1);
6947       // And kernel functions are not subject to inlining
6948       F->addFnAttr(llvm::Attribute::NoInline);
6949     }
6950   }
6951 
6952   // Perform special handling in CUDA mode.
6953   if (M.getLangOpts().CUDA) {
6954     // CUDA __global__ functions get a kernel metadata entry.  Since
6955     // __global__ functions cannot be called from the device, we do not
6956     // need to set the noinline attribute.
6957     if (FD->hasAttr<CUDAGlobalAttr>()) {
6958       // Create !{<func-ref>, metadata !"kernel", i32 1} node
6959       addNVVMMetadata(F, "kernel", 1);
6960     }
6961     if (CUDALaunchBoundsAttr *Attr = FD->getAttr<CUDALaunchBoundsAttr>()) {
6962       // Create !{<func-ref>, metadata !"maxntidx", i32 <val>} node
6963       llvm::APSInt MaxThreads(32);
6964       MaxThreads = Attr->getMaxThreads()->EvaluateKnownConstInt(M.getContext());
6965       if (MaxThreads > 0)
6966         addNVVMMetadata(F, "maxntidx", MaxThreads.getExtValue());
6967 
6968       // min blocks is an optional argument for CUDALaunchBoundsAttr. If it was
6969       // not specified in __launch_bounds__ or if the user specified a 0 value,
6970       // we don't have to add a PTX directive.
6971       if (Attr->getMinBlocks()) {
6972         llvm::APSInt MinBlocks(32);
6973         MinBlocks = Attr->getMinBlocks()->EvaluateKnownConstInt(M.getContext());
6974         if (MinBlocks > 0)
6975           // Create !{<func-ref>, metadata !"minctasm", i32 <val>} node
6976           addNVVMMetadata(F, "minctasm", MinBlocks.getExtValue());
6977       }
6978     }
6979   }
6980 }
6981 
6982 void NVPTXTargetCodeGenInfo::addNVVMMetadata(llvm::GlobalValue *GV,
6983                                              StringRef Name, int Operand) {
6984   llvm::Module *M = GV->getParent();
6985   llvm::LLVMContext &Ctx = M->getContext();
6986 
6987   // Get "nvvm.annotations" metadata node
6988   llvm::NamedMDNode *MD = M->getOrInsertNamedMetadata("nvvm.annotations");
6989 
6990   llvm::Metadata *MDVals[] = {
6991       llvm::ConstantAsMetadata::get(GV), llvm::MDString::get(Ctx, Name),
6992       llvm::ConstantAsMetadata::get(
6993           llvm::ConstantInt::get(llvm::Type::getInt32Ty(Ctx), Operand))};
6994   // Append metadata to nvvm.annotations
6995   MD->addOperand(llvm::MDNode::get(Ctx, MDVals));
6996 }
6997 
6998 bool NVPTXTargetCodeGenInfo::shouldEmitStaticExternCAliases() const {
6999   return false;
7000 }
7001 }
7002 
7003 //===----------------------------------------------------------------------===//
7004 // SystemZ ABI Implementation
7005 //===----------------------------------------------------------------------===//
7006 
7007 namespace {
7008 
7009 class SystemZABIInfo : public SwiftABIInfo {
7010   bool HasVector;
7011   bool IsSoftFloatABI;
7012 
7013 public:
7014   SystemZABIInfo(CodeGenTypes &CGT, bool HV, bool SF)
7015     : SwiftABIInfo(CGT), HasVector(HV), IsSoftFloatABI(SF) {}
7016 
7017   bool isPromotableIntegerTypeForABI(QualType Ty) const;
7018   bool isCompoundType(QualType Ty) const;
7019   bool isVectorArgumentType(QualType Ty) const;
7020   bool isFPArgumentType(QualType Ty) const;
7021   QualType GetSingleElementType(QualType Ty) const;
7022 
7023   ABIArgInfo classifyReturnType(QualType RetTy) const;
7024   ABIArgInfo classifyArgumentType(QualType ArgTy) const;
7025 
7026   void computeInfo(CGFunctionInfo &FI) const override {
7027     if (!getCXXABI().classifyReturnType(FI))
7028       FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
7029     for (auto &I : FI.arguments())
7030       I.info = classifyArgumentType(I.type);
7031   }
7032 
7033   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
7034                     QualType Ty) const override;
7035 
7036   bool shouldPassIndirectlyForSwift(ArrayRef<llvm::Type*> scalars,
7037                                     bool asReturnValue) const override {
7038     return occupiesMoreThan(CGT, scalars, /*total*/ 4);
7039   }
7040   bool isSwiftErrorInRegister() const override {
7041     return false;
7042   }
7043 };
7044 
7045 class SystemZTargetCodeGenInfo : public TargetCodeGenInfo {
7046 public:
7047   SystemZTargetCodeGenInfo(CodeGenTypes &CGT, bool HasVector, bool SoftFloatABI)
7048       : TargetCodeGenInfo(
7049             std::make_unique<SystemZABIInfo>(CGT, HasVector, SoftFloatABI)) {}
7050 };
7051 
7052 }
7053 
7054 bool SystemZABIInfo::isPromotableIntegerTypeForABI(QualType Ty) const {
7055   // Treat an enum type as its underlying type.
7056   if (const EnumType *EnumTy = Ty->getAs<EnumType>())
7057     Ty = EnumTy->getDecl()->getIntegerType();
7058 
7059   // Promotable integer types are required to be promoted by the ABI.
7060   if (ABIInfo::isPromotableIntegerTypeForABI(Ty))
7061     return true;
7062 
7063   if (const auto *EIT = Ty->getAs<ExtIntType>())
7064     if (EIT->getNumBits() < 64)
7065       return true;
7066 
7067   // 32-bit values must also be promoted.
7068   if (const BuiltinType *BT = Ty->getAs<BuiltinType>())
7069     switch (BT->getKind()) {
7070     case BuiltinType::Int:
7071     case BuiltinType::UInt:
7072       return true;
7073     default:
7074       return false;
7075     }
7076   return false;
7077 }
7078 
7079 bool SystemZABIInfo::isCompoundType(QualType Ty) const {
7080   return (Ty->isAnyComplexType() ||
7081           Ty->isVectorType() ||
7082           isAggregateTypeForABI(Ty));
7083 }
7084 
7085 bool SystemZABIInfo::isVectorArgumentType(QualType Ty) const {
7086   return (HasVector &&
7087           Ty->isVectorType() &&
7088           getContext().getTypeSize(Ty) <= 128);
7089 }
7090 
7091 bool SystemZABIInfo::isFPArgumentType(QualType Ty) const {
7092   if (IsSoftFloatABI)
7093     return false;
7094 
7095   if (const BuiltinType *BT = Ty->getAs<BuiltinType>())
7096     switch (BT->getKind()) {
7097     case BuiltinType::Float:
7098     case BuiltinType::Double:
7099       return true;
7100     default:
7101       return false;
7102     }
7103 
7104   return false;
7105 }
7106 
7107 QualType SystemZABIInfo::GetSingleElementType(QualType Ty) const {
7108   if (const RecordType *RT = Ty->getAsStructureType()) {
7109     const RecordDecl *RD = RT->getDecl();
7110     QualType Found;
7111 
7112     // If this is a C++ record, check the bases first.
7113     if (const CXXRecordDecl *CXXRD = dyn_cast<CXXRecordDecl>(RD))
7114       for (const auto &I : CXXRD->bases()) {
7115         QualType Base = I.getType();
7116 
7117         // Empty bases don't affect things either way.
7118         if (isEmptyRecord(getContext(), Base, true))
7119           continue;
7120 
7121         if (!Found.isNull())
7122           return Ty;
7123         Found = GetSingleElementType(Base);
7124       }
7125 
7126     // Check the fields.
7127     for (const auto *FD : RD->fields()) {
7128       // For compatibility with GCC, ignore empty bitfields in C++ mode.
7129       // Unlike isSingleElementStruct(), empty structure and array fields
7130       // do count.  So do anonymous bitfields that aren't zero-sized.
7131       if (getContext().getLangOpts().CPlusPlus &&
7132           FD->isZeroLengthBitField(getContext()))
7133         continue;
7134 
7135       // Unlike isSingleElementStruct(), arrays do not count.
7136       // Nested structures still do though.
7137       if (!Found.isNull())
7138         return Ty;
7139       Found = GetSingleElementType(FD->getType());
7140     }
7141 
7142     // Unlike isSingleElementStruct(), trailing padding is allowed.
7143     // An 8-byte aligned struct s { float f; } is passed as a double.
7144     if (!Found.isNull())
7145       return Found;
7146   }
7147 
7148   return Ty;
7149 }
7150 
7151 Address SystemZABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
7152                                   QualType Ty) const {
7153   // Assume that va_list type is correct; should be pointer to LLVM type:
7154   // struct {
7155   //   i64 __gpr;
7156   //   i64 __fpr;
7157   //   i8 *__overflow_arg_area;
7158   //   i8 *__reg_save_area;
7159   // };
7160 
7161   // Every non-vector argument occupies 8 bytes and is passed by preference
7162   // in either GPRs or FPRs.  Vector arguments occupy 8 or 16 bytes and are
7163   // always passed on the stack.
7164   Ty = getContext().getCanonicalType(Ty);
7165   auto TyInfo = getContext().getTypeInfoInChars(Ty);
7166   llvm::Type *ArgTy = CGF.ConvertTypeForMem(Ty);
7167   llvm::Type *DirectTy = ArgTy;
7168   ABIArgInfo AI = classifyArgumentType(Ty);
7169   bool IsIndirect = AI.isIndirect();
7170   bool InFPRs = false;
7171   bool IsVector = false;
7172   CharUnits UnpaddedSize;
7173   CharUnits DirectAlign;
7174   if (IsIndirect) {
7175     DirectTy = llvm::PointerType::getUnqual(DirectTy);
7176     UnpaddedSize = DirectAlign = CharUnits::fromQuantity(8);
7177   } else {
7178     if (AI.getCoerceToType())
7179       ArgTy = AI.getCoerceToType();
7180     InFPRs = (!IsSoftFloatABI && (ArgTy->isFloatTy() || ArgTy->isDoubleTy()));
7181     IsVector = ArgTy->isVectorTy();
7182     UnpaddedSize = TyInfo.first;
7183     DirectAlign = TyInfo.second;
7184   }
7185   CharUnits PaddedSize = CharUnits::fromQuantity(8);
7186   if (IsVector && UnpaddedSize > PaddedSize)
7187     PaddedSize = CharUnits::fromQuantity(16);
7188   assert((UnpaddedSize <= PaddedSize) && "Invalid argument size.");
7189 
7190   CharUnits Padding = (PaddedSize - UnpaddedSize);
7191 
7192   llvm::Type *IndexTy = CGF.Int64Ty;
7193   llvm::Value *PaddedSizeV =
7194     llvm::ConstantInt::get(IndexTy, PaddedSize.getQuantity());
7195 
7196   if (IsVector) {
7197     // Work out the address of a vector argument on the stack.
7198     // Vector arguments are always passed in the high bits of a
7199     // single (8 byte) or double (16 byte) stack slot.
7200     Address OverflowArgAreaPtr =
7201         CGF.Builder.CreateStructGEP(VAListAddr, 2, "overflow_arg_area_ptr");
7202     Address OverflowArgArea =
7203       Address(CGF.Builder.CreateLoad(OverflowArgAreaPtr, "overflow_arg_area"),
7204               TyInfo.second);
7205     Address MemAddr =
7206       CGF.Builder.CreateElementBitCast(OverflowArgArea, DirectTy, "mem_addr");
7207 
7208     // Update overflow_arg_area_ptr pointer
7209     llvm::Value *NewOverflowArgArea =
7210       CGF.Builder.CreateGEP(OverflowArgArea.getPointer(), PaddedSizeV,
7211                             "overflow_arg_area");
7212     CGF.Builder.CreateStore(NewOverflowArgArea, OverflowArgAreaPtr);
7213 
7214     return MemAddr;
7215   }
7216 
7217   assert(PaddedSize.getQuantity() == 8);
7218 
7219   unsigned MaxRegs, RegCountField, RegSaveIndex;
7220   CharUnits RegPadding;
7221   if (InFPRs) {
7222     MaxRegs = 4; // Maximum of 4 FPR arguments
7223     RegCountField = 1; // __fpr
7224     RegSaveIndex = 16; // save offset for f0
7225     RegPadding = CharUnits(); // floats are passed in the high bits of an FPR
7226   } else {
7227     MaxRegs = 5; // Maximum of 5 GPR arguments
7228     RegCountField = 0; // __gpr
7229     RegSaveIndex = 2; // save offset for r2
7230     RegPadding = Padding; // values are passed in the low bits of a GPR
7231   }
7232 
7233   Address RegCountPtr =
7234       CGF.Builder.CreateStructGEP(VAListAddr, RegCountField, "reg_count_ptr");
7235   llvm::Value *RegCount = CGF.Builder.CreateLoad(RegCountPtr, "reg_count");
7236   llvm::Value *MaxRegsV = llvm::ConstantInt::get(IndexTy, MaxRegs);
7237   llvm::Value *InRegs = CGF.Builder.CreateICmpULT(RegCount, MaxRegsV,
7238                                                  "fits_in_regs");
7239 
7240   llvm::BasicBlock *InRegBlock = CGF.createBasicBlock("vaarg.in_reg");
7241   llvm::BasicBlock *InMemBlock = CGF.createBasicBlock("vaarg.in_mem");
7242   llvm::BasicBlock *ContBlock = CGF.createBasicBlock("vaarg.end");
7243   CGF.Builder.CreateCondBr(InRegs, InRegBlock, InMemBlock);
7244 
7245   // Emit code to load the value if it was passed in registers.
7246   CGF.EmitBlock(InRegBlock);
7247 
7248   // Work out the address of an argument register.
7249   llvm::Value *ScaledRegCount =
7250     CGF.Builder.CreateMul(RegCount, PaddedSizeV, "scaled_reg_count");
7251   llvm::Value *RegBase =
7252     llvm::ConstantInt::get(IndexTy, RegSaveIndex * PaddedSize.getQuantity()
7253                                       + RegPadding.getQuantity());
7254   llvm::Value *RegOffset =
7255     CGF.Builder.CreateAdd(ScaledRegCount, RegBase, "reg_offset");
7256   Address RegSaveAreaPtr =
7257       CGF.Builder.CreateStructGEP(VAListAddr, 3, "reg_save_area_ptr");
7258   llvm::Value *RegSaveArea =
7259     CGF.Builder.CreateLoad(RegSaveAreaPtr, "reg_save_area");
7260   Address RawRegAddr(CGF.Builder.CreateGEP(RegSaveArea, RegOffset,
7261                                            "raw_reg_addr"),
7262                      PaddedSize);
7263   Address RegAddr =
7264     CGF.Builder.CreateElementBitCast(RawRegAddr, DirectTy, "reg_addr");
7265 
7266   // Update the register count
7267   llvm::Value *One = llvm::ConstantInt::get(IndexTy, 1);
7268   llvm::Value *NewRegCount =
7269     CGF.Builder.CreateAdd(RegCount, One, "reg_count");
7270   CGF.Builder.CreateStore(NewRegCount, RegCountPtr);
7271   CGF.EmitBranch(ContBlock);
7272 
7273   // Emit code to load the value if it was passed in memory.
7274   CGF.EmitBlock(InMemBlock);
7275 
7276   // Work out the address of a stack argument.
7277   Address OverflowArgAreaPtr =
7278       CGF.Builder.CreateStructGEP(VAListAddr, 2, "overflow_arg_area_ptr");
7279   Address OverflowArgArea =
7280     Address(CGF.Builder.CreateLoad(OverflowArgAreaPtr, "overflow_arg_area"),
7281             PaddedSize);
7282   Address RawMemAddr =
7283     CGF.Builder.CreateConstByteGEP(OverflowArgArea, Padding, "raw_mem_addr");
7284   Address MemAddr =
7285     CGF.Builder.CreateElementBitCast(RawMemAddr, DirectTy, "mem_addr");
7286 
7287   // Update overflow_arg_area_ptr pointer
7288   llvm::Value *NewOverflowArgArea =
7289     CGF.Builder.CreateGEP(OverflowArgArea.getPointer(), PaddedSizeV,
7290                           "overflow_arg_area");
7291   CGF.Builder.CreateStore(NewOverflowArgArea, OverflowArgAreaPtr);
7292   CGF.EmitBranch(ContBlock);
7293 
7294   // Return the appropriate result.
7295   CGF.EmitBlock(ContBlock);
7296   Address ResAddr = emitMergePHI(CGF, RegAddr, InRegBlock,
7297                                  MemAddr, InMemBlock, "va_arg.addr");
7298 
7299   if (IsIndirect)
7300     ResAddr = Address(CGF.Builder.CreateLoad(ResAddr, "indirect_arg"),
7301                       TyInfo.second);
7302 
7303   return ResAddr;
7304 }
7305 
7306 ABIArgInfo SystemZABIInfo::classifyReturnType(QualType RetTy) const {
7307   if (RetTy->isVoidType())
7308     return ABIArgInfo::getIgnore();
7309   if (isVectorArgumentType(RetTy))
7310     return ABIArgInfo::getDirect();
7311   if (isCompoundType(RetTy) || getContext().getTypeSize(RetTy) > 64)
7312     return getNaturalAlignIndirect(RetTy);
7313   return (isPromotableIntegerTypeForABI(RetTy) ? ABIArgInfo::getExtend(RetTy)
7314                                                : ABIArgInfo::getDirect());
7315 }
7316 
7317 ABIArgInfo SystemZABIInfo::classifyArgumentType(QualType Ty) const {
7318   // Handle the generic C++ ABI.
7319   if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI()))
7320     return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
7321 
7322   // Integers and enums are extended to full register width.
7323   if (isPromotableIntegerTypeForABI(Ty))
7324     return ABIArgInfo::getExtend(Ty);
7325 
7326   // Handle vector types and vector-like structure types.  Note that
7327   // as opposed to float-like structure types, we do not allow any
7328   // padding for vector-like structures, so verify the sizes match.
7329   uint64_t Size = getContext().getTypeSize(Ty);
7330   QualType SingleElementTy = GetSingleElementType(Ty);
7331   if (isVectorArgumentType(SingleElementTy) &&
7332       getContext().getTypeSize(SingleElementTy) == Size)
7333     return ABIArgInfo::getDirect(CGT.ConvertType(SingleElementTy));
7334 
7335   // Values that are not 1, 2, 4 or 8 bytes in size are passed indirectly.
7336   if (Size != 8 && Size != 16 && Size != 32 && Size != 64)
7337     return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
7338 
7339   // Handle small structures.
7340   if (const RecordType *RT = Ty->getAs<RecordType>()) {
7341     // Structures with flexible arrays have variable length, so really
7342     // fail the size test above.
7343     const RecordDecl *RD = RT->getDecl();
7344     if (RD->hasFlexibleArrayMember())
7345       return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
7346 
7347     // The structure is passed as an unextended integer, a float, or a double.
7348     llvm::Type *PassTy;
7349     if (isFPArgumentType(SingleElementTy)) {
7350       assert(Size == 32 || Size == 64);
7351       if (Size == 32)
7352         PassTy = llvm::Type::getFloatTy(getVMContext());
7353       else
7354         PassTy = llvm::Type::getDoubleTy(getVMContext());
7355     } else
7356       PassTy = llvm::IntegerType::get(getVMContext(), Size);
7357     return ABIArgInfo::getDirect(PassTy);
7358   }
7359 
7360   // Non-structure compounds are passed indirectly.
7361   if (isCompoundType(Ty))
7362     return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
7363 
7364   return ABIArgInfo::getDirect(nullptr);
7365 }
7366 
7367 //===----------------------------------------------------------------------===//
7368 // MSP430 ABI Implementation
7369 //===----------------------------------------------------------------------===//
7370 
7371 namespace {
7372 
7373 class MSP430TargetCodeGenInfo : public TargetCodeGenInfo {
7374 public:
7375   MSP430TargetCodeGenInfo(CodeGenTypes &CGT)
7376       : TargetCodeGenInfo(std::make_unique<DefaultABIInfo>(CGT)) {}
7377   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
7378                            CodeGen::CodeGenModule &M) const override;
7379 };
7380 
7381 }
7382 
7383 void MSP430TargetCodeGenInfo::setTargetAttributes(
7384     const Decl *D, llvm::GlobalValue *GV, CodeGen::CodeGenModule &M) const {
7385   if (GV->isDeclaration())
7386     return;
7387   if (const FunctionDecl *FD = dyn_cast_or_null<FunctionDecl>(D)) {
7388     const auto *InterruptAttr = FD->getAttr<MSP430InterruptAttr>();
7389     if (!InterruptAttr)
7390       return;
7391 
7392     // Handle 'interrupt' attribute:
7393     llvm::Function *F = cast<llvm::Function>(GV);
7394 
7395     // Step 1: Set ISR calling convention.
7396     F->setCallingConv(llvm::CallingConv::MSP430_INTR);
7397 
7398     // Step 2: Add attributes goodness.
7399     F->addFnAttr(llvm::Attribute::NoInline);
7400     F->addFnAttr("interrupt", llvm::utostr(InterruptAttr->getNumber()));
7401   }
7402 }
7403 
7404 //===----------------------------------------------------------------------===//
7405 // MIPS ABI Implementation.  This works for both little-endian and
7406 // big-endian variants.
7407 //===----------------------------------------------------------------------===//
7408 
7409 namespace {
7410 class MipsABIInfo : public ABIInfo {
7411   bool IsO32;
7412   unsigned MinABIStackAlignInBytes, StackAlignInBytes;
7413   void CoerceToIntArgs(uint64_t TySize,
7414                        SmallVectorImpl<llvm::Type *> &ArgList) const;
7415   llvm::Type* HandleAggregates(QualType Ty, uint64_t TySize) const;
7416   llvm::Type* returnAggregateInRegs(QualType RetTy, uint64_t Size) const;
7417   llvm::Type* getPaddingType(uint64_t Align, uint64_t Offset) const;
7418 public:
7419   MipsABIInfo(CodeGenTypes &CGT, bool _IsO32) :
7420     ABIInfo(CGT), IsO32(_IsO32), MinABIStackAlignInBytes(IsO32 ? 4 : 8),
7421     StackAlignInBytes(IsO32 ? 8 : 16) {}
7422 
7423   ABIArgInfo classifyReturnType(QualType RetTy) const;
7424   ABIArgInfo classifyArgumentType(QualType RetTy, uint64_t &Offset) const;
7425   void computeInfo(CGFunctionInfo &FI) const override;
7426   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
7427                     QualType Ty) const override;
7428   ABIArgInfo extendType(QualType Ty) const;
7429 };
7430 
7431 class MIPSTargetCodeGenInfo : public TargetCodeGenInfo {
7432   unsigned SizeOfUnwindException;
7433 public:
7434   MIPSTargetCodeGenInfo(CodeGenTypes &CGT, bool IsO32)
7435       : TargetCodeGenInfo(std::make_unique<MipsABIInfo>(CGT, IsO32)),
7436         SizeOfUnwindException(IsO32 ? 24 : 32) {}
7437 
7438   int getDwarfEHStackPointer(CodeGen::CodeGenModule &CGM) const override {
7439     return 29;
7440   }
7441 
7442   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
7443                            CodeGen::CodeGenModule &CGM) const override {
7444     const FunctionDecl *FD = dyn_cast_or_null<FunctionDecl>(D);
7445     if (!FD) return;
7446     llvm::Function *Fn = cast<llvm::Function>(GV);
7447 
7448     if (FD->hasAttr<MipsLongCallAttr>())
7449       Fn->addFnAttr("long-call");
7450     else if (FD->hasAttr<MipsShortCallAttr>())
7451       Fn->addFnAttr("short-call");
7452 
7453     // Other attributes do not have a meaning for declarations.
7454     if (GV->isDeclaration())
7455       return;
7456 
7457     if (FD->hasAttr<Mips16Attr>()) {
7458       Fn->addFnAttr("mips16");
7459     }
7460     else if (FD->hasAttr<NoMips16Attr>()) {
7461       Fn->addFnAttr("nomips16");
7462     }
7463 
7464     if (FD->hasAttr<MicroMipsAttr>())
7465       Fn->addFnAttr("micromips");
7466     else if (FD->hasAttr<NoMicroMipsAttr>())
7467       Fn->addFnAttr("nomicromips");
7468 
7469     const MipsInterruptAttr *Attr = FD->getAttr<MipsInterruptAttr>();
7470     if (!Attr)
7471       return;
7472 
7473     const char *Kind;
7474     switch (Attr->getInterrupt()) {
7475     case MipsInterruptAttr::eic:     Kind = "eic"; break;
7476     case MipsInterruptAttr::sw0:     Kind = "sw0"; break;
7477     case MipsInterruptAttr::sw1:     Kind = "sw1"; break;
7478     case MipsInterruptAttr::hw0:     Kind = "hw0"; break;
7479     case MipsInterruptAttr::hw1:     Kind = "hw1"; break;
7480     case MipsInterruptAttr::hw2:     Kind = "hw2"; break;
7481     case MipsInterruptAttr::hw3:     Kind = "hw3"; break;
7482     case MipsInterruptAttr::hw4:     Kind = "hw4"; break;
7483     case MipsInterruptAttr::hw5:     Kind = "hw5"; break;
7484     }
7485 
7486     Fn->addFnAttr("interrupt", Kind);
7487 
7488   }
7489 
7490   bool initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
7491                                llvm::Value *Address) const override;
7492 
7493   unsigned getSizeOfUnwindException() const override {
7494     return SizeOfUnwindException;
7495   }
7496 };
7497 }
7498 
7499 void MipsABIInfo::CoerceToIntArgs(
7500     uint64_t TySize, SmallVectorImpl<llvm::Type *> &ArgList) const {
7501   llvm::IntegerType *IntTy =
7502     llvm::IntegerType::get(getVMContext(), MinABIStackAlignInBytes * 8);
7503 
7504   // Add (TySize / MinABIStackAlignInBytes) args of IntTy.
7505   for (unsigned N = TySize / (MinABIStackAlignInBytes * 8); N; --N)
7506     ArgList.push_back(IntTy);
7507 
7508   // If necessary, add one more integer type to ArgList.
7509   unsigned R = TySize % (MinABIStackAlignInBytes * 8);
7510 
7511   if (R)
7512     ArgList.push_back(llvm::IntegerType::get(getVMContext(), R));
7513 }
7514 
7515 // In N32/64, an aligned double precision floating point field is passed in
7516 // a register.
7517 llvm::Type* MipsABIInfo::HandleAggregates(QualType Ty, uint64_t TySize) const {
7518   SmallVector<llvm::Type*, 8> ArgList, IntArgList;
7519 
7520   if (IsO32) {
7521     CoerceToIntArgs(TySize, ArgList);
7522     return llvm::StructType::get(getVMContext(), ArgList);
7523   }
7524 
7525   if (Ty->isComplexType())
7526     return CGT.ConvertType(Ty);
7527 
7528   const RecordType *RT = Ty->getAs<RecordType>();
7529 
7530   // Unions/vectors are passed in integer registers.
7531   if (!RT || !RT->isStructureOrClassType()) {
7532     CoerceToIntArgs(TySize, ArgList);
7533     return llvm::StructType::get(getVMContext(), ArgList);
7534   }
7535 
7536   const RecordDecl *RD = RT->getDecl();
7537   const ASTRecordLayout &Layout = getContext().getASTRecordLayout(RD);
7538   assert(!(TySize % 8) && "Size of structure must be multiple of 8.");
7539 
7540   uint64_t LastOffset = 0;
7541   unsigned idx = 0;
7542   llvm::IntegerType *I64 = llvm::IntegerType::get(getVMContext(), 64);
7543 
7544   // Iterate over fields in the struct/class and check if there are any aligned
7545   // double fields.
7546   for (RecordDecl::field_iterator i = RD->field_begin(), e = RD->field_end();
7547        i != e; ++i, ++idx) {
7548     const QualType Ty = i->getType();
7549     const BuiltinType *BT = Ty->getAs<BuiltinType>();
7550 
7551     if (!BT || BT->getKind() != BuiltinType::Double)
7552       continue;
7553 
7554     uint64_t Offset = Layout.getFieldOffset(idx);
7555     if (Offset % 64) // Ignore doubles that are not aligned.
7556       continue;
7557 
7558     // Add ((Offset - LastOffset) / 64) args of type i64.
7559     for (unsigned j = (Offset - LastOffset) / 64; j > 0; --j)
7560       ArgList.push_back(I64);
7561 
7562     // Add double type.
7563     ArgList.push_back(llvm::Type::getDoubleTy(getVMContext()));
7564     LastOffset = Offset + 64;
7565   }
7566 
7567   CoerceToIntArgs(TySize - LastOffset, IntArgList);
7568   ArgList.append(IntArgList.begin(), IntArgList.end());
7569 
7570   return llvm::StructType::get(getVMContext(), ArgList);
7571 }
7572 
7573 llvm::Type *MipsABIInfo::getPaddingType(uint64_t OrigOffset,
7574                                         uint64_t Offset) const {
7575   if (OrigOffset + MinABIStackAlignInBytes > Offset)
7576     return nullptr;
7577 
7578   return llvm::IntegerType::get(getVMContext(), (Offset - OrigOffset) * 8);
7579 }
7580 
7581 ABIArgInfo
7582 MipsABIInfo::classifyArgumentType(QualType Ty, uint64_t &Offset) const {
7583   Ty = useFirstFieldIfTransparentUnion(Ty);
7584 
7585   uint64_t OrigOffset = Offset;
7586   uint64_t TySize = getContext().getTypeSize(Ty);
7587   uint64_t Align = getContext().getTypeAlign(Ty) / 8;
7588 
7589   Align = std::min(std::max(Align, (uint64_t)MinABIStackAlignInBytes),
7590                    (uint64_t)StackAlignInBytes);
7591   unsigned CurrOffset = llvm::alignTo(Offset, Align);
7592   Offset = CurrOffset + llvm::alignTo(TySize, Align * 8) / 8;
7593 
7594   if (isAggregateTypeForABI(Ty) || Ty->isVectorType()) {
7595     // Ignore empty aggregates.
7596     if (TySize == 0)
7597       return ABIArgInfo::getIgnore();
7598 
7599     if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI())) {
7600       Offset = OrigOffset + MinABIStackAlignInBytes;
7601       return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
7602     }
7603 
7604     // If we have reached here, aggregates are passed directly by coercing to
7605     // another structure type. Padding is inserted if the offset of the
7606     // aggregate is unaligned.
7607     ABIArgInfo ArgInfo =
7608         ABIArgInfo::getDirect(HandleAggregates(Ty, TySize), 0,
7609                               getPaddingType(OrigOffset, CurrOffset));
7610     ArgInfo.setInReg(true);
7611     return ArgInfo;
7612   }
7613 
7614   // Treat an enum type as its underlying type.
7615   if (const EnumType *EnumTy = Ty->getAs<EnumType>())
7616     Ty = EnumTy->getDecl()->getIntegerType();
7617 
7618   // Make sure we pass indirectly things that are too large.
7619   if (const auto *EIT = Ty->getAs<ExtIntType>())
7620     if (EIT->getNumBits() > 128 ||
7621         (EIT->getNumBits() > 64 &&
7622          !getContext().getTargetInfo().hasInt128Type()))
7623       return getNaturalAlignIndirect(Ty);
7624 
7625   // All integral types are promoted to the GPR width.
7626   if (Ty->isIntegralOrEnumerationType())
7627     return extendType(Ty);
7628 
7629   return ABIArgInfo::getDirect(
7630       nullptr, 0, IsO32 ? nullptr : getPaddingType(OrigOffset, CurrOffset));
7631 }
7632 
7633 llvm::Type*
7634 MipsABIInfo::returnAggregateInRegs(QualType RetTy, uint64_t Size) const {
7635   const RecordType *RT = RetTy->getAs<RecordType>();
7636   SmallVector<llvm::Type*, 8> RTList;
7637 
7638   if (RT && RT->isStructureOrClassType()) {
7639     const RecordDecl *RD = RT->getDecl();
7640     const ASTRecordLayout &Layout = getContext().getASTRecordLayout(RD);
7641     unsigned FieldCnt = Layout.getFieldCount();
7642 
7643     // N32/64 returns struct/classes in floating point registers if the
7644     // following conditions are met:
7645     // 1. The size of the struct/class is no larger than 128-bit.
7646     // 2. The struct/class has one or two fields all of which are floating
7647     //    point types.
7648     // 3. The offset of the first field is zero (this follows what gcc does).
7649     //
7650     // Any other composite results are returned in integer registers.
7651     //
7652     if (FieldCnt && (FieldCnt <= 2) && !Layout.getFieldOffset(0)) {
7653       RecordDecl::field_iterator b = RD->field_begin(), e = RD->field_end();
7654       for (; b != e; ++b) {
7655         const BuiltinType *BT = b->getType()->getAs<BuiltinType>();
7656 
7657         if (!BT || !BT->isFloatingPoint())
7658           break;
7659 
7660         RTList.push_back(CGT.ConvertType(b->getType()));
7661       }
7662 
7663       if (b == e)
7664         return llvm::StructType::get(getVMContext(), RTList,
7665                                      RD->hasAttr<PackedAttr>());
7666 
7667       RTList.clear();
7668     }
7669   }
7670 
7671   CoerceToIntArgs(Size, RTList);
7672   return llvm::StructType::get(getVMContext(), RTList);
7673 }
7674 
7675 ABIArgInfo MipsABIInfo::classifyReturnType(QualType RetTy) const {
7676   uint64_t Size = getContext().getTypeSize(RetTy);
7677 
7678   if (RetTy->isVoidType())
7679     return ABIArgInfo::getIgnore();
7680 
7681   // O32 doesn't treat zero-sized structs differently from other structs.
7682   // However, N32/N64 ignores zero sized return values.
7683   if (!IsO32 && Size == 0)
7684     return ABIArgInfo::getIgnore();
7685 
7686   if (isAggregateTypeForABI(RetTy) || RetTy->isVectorType()) {
7687     if (Size <= 128) {
7688       if (RetTy->isAnyComplexType())
7689         return ABIArgInfo::getDirect();
7690 
7691       // O32 returns integer vectors in registers and N32/N64 returns all small
7692       // aggregates in registers.
7693       if (!IsO32 ||
7694           (RetTy->isVectorType() && !RetTy->hasFloatingRepresentation())) {
7695         ABIArgInfo ArgInfo =
7696             ABIArgInfo::getDirect(returnAggregateInRegs(RetTy, Size));
7697         ArgInfo.setInReg(true);
7698         return ArgInfo;
7699       }
7700     }
7701 
7702     return getNaturalAlignIndirect(RetTy);
7703   }
7704 
7705   // Treat an enum type as its underlying type.
7706   if (const EnumType *EnumTy = RetTy->getAs<EnumType>())
7707     RetTy = EnumTy->getDecl()->getIntegerType();
7708 
7709   // Make sure we pass indirectly things that are too large.
7710   if (const auto *EIT = RetTy->getAs<ExtIntType>())
7711     if (EIT->getNumBits() > 128 ||
7712         (EIT->getNumBits() > 64 &&
7713          !getContext().getTargetInfo().hasInt128Type()))
7714       return getNaturalAlignIndirect(RetTy);
7715 
7716   if (isPromotableIntegerTypeForABI(RetTy))
7717     return ABIArgInfo::getExtend(RetTy);
7718 
7719   if ((RetTy->isUnsignedIntegerOrEnumerationType() ||
7720       RetTy->isSignedIntegerOrEnumerationType()) && Size == 32 && !IsO32)
7721     return ABIArgInfo::getSignExtend(RetTy);
7722 
7723   return ABIArgInfo::getDirect();
7724 }
7725 
7726 void MipsABIInfo::computeInfo(CGFunctionInfo &FI) const {
7727   ABIArgInfo &RetInfo = FI.getReturnInfo();
7728   if (!getCXXABI().classifyReturnType(FI))
7729     RetInfo = classifyReturnType(FI.getReturnType());
7730 
7731   // Check if a pointer to an aggregate is passed as a hidden argument.
7732   uint64_t Offset = RetInfo.isIndirect() ? MinABIStackAlignInBytes : 0;
7733 
7734   for (auto &I : FI.arguments())
7735     I.info = classifyArgumentType(I.type, Offset);
7736 }
7737 
7738 Address MipsABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
7739                                QualType OrigTy) const {
7740   QualType Ty = OrigTy;
7741 
7742   // Integer arguments are promoted to 32-bit on O32 and 64-bit on N32/N64.
7743   // Pointers are also promoted in the same way but this only matters for N32.
7744   unsigned SlotSizeInBits = IsO32 ? 32 : 64;
7745   unsigned PtrWidth = getTarget().getPointerWidth(0);
7746   bool DidPromote = false;
7747   if ((Ty->isIntegerType() &&
7748           getContext().getIntWidth(Ty) < SlotSizeInBits) ||
7749       (Ty->isPointerType() && PtrWidth < SlotSizeInBits)) {
7750     DidPromote = true;
7751     Ty = getContext().getIntTypeForBitwidth(SlotSizeInBits,
7752                                             Ty->isSignedIntegerType());
7753   }
7754 
7755   auto TyInfo = getContext().getTypeInfoInChars(Ty);
7756 
7757   // The alignment of things in the argument area is never larger than
7758   // StackAlignInBytes.
7759   TyInfo.second =
7760     std::min(TyInfo.second, CharUnits::fromQuantity(StackAlignInBytes));
7761 
7762   // MinABIStackAlignInBytes is the size of argument slots on the stack.
7763   CharUnits ArgSlotSize = CharUnits::fromQuantity(MinABIStackAlignInBytes);
7764 
7765   Address Addr = emitVoidPtrVAArg(CGF, VAListAddr, Ty, /*indirect*/ false,
7766                           TyInfo, ArgSlotSize, /*AllowHigherAlign*/ true);
7767 
7768 
7769   // If there was a promotion, "unpromote" into a temporary.
7770   // TODO: can we just use a pointer into a subset of the original slot?
7771   if (DidPromote) {
7772     Address Temp = CGF.CreateMemTemp(OrigTy, "vaarg.promotion-temp");
7773     llvm::Value *Promoted = CGF.Builder.CreateLoad(Addr);
7774 
7775     // Truncate down to the right width.
7776     llvm::Type *IntTy = (OrigTy->isIntegerType() ? Temp.getElementType()
7777                                                  : CGF.IntPtrTy);
7778     llvm::Value *V = CGF.Builder.CreateTrunc(Promoted, IntTy);
7779     if (OrigTy->isPointerType())
7780       V = CGF.Builder.CreateIntToPtr(V, Temp.getElementType());
7781 
7782     CGF.Builder.CreateStore(V, Temp);
7783     Addr = Temp;
7784   }
7785 
7786   return Addr;
7787 }
7788 
7789 ABIArgInfo MipsABIInfo::extendType(QualType Ty) const {
7790   int TySize = getContext().getTypeSize(Ty);
7791 
7792   // MIPS64 ABI requires unsigned 32 bit integers to be sign extended.
7793   if (Ty->isUnsignedIntegerOrEnumerationType() && TySize == 32)
7794     return ABIArgInfo::getSignExtend(Ty);
7795 
7796   return ABIArgInfo::getExtend(Ty);
7797 }
7798 
7799 bool
7800 MIPSTargetCodeGenInfo::initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
7801                                                llvm::Value *Address) const {
7802   // This information comes from gcc's implementation, which seems to
7803   // as canonical as it gets.
7804 
7805   // Everything on MIPS is 4 bytes.  Double-precision FP registers
7806   // are aliased to pairs of single-precision FP registers.
7807   llvm::Value *Four8 = llvm::ConstantInt::get(CGF.Int8Ty, 4);
7808 
7809   // 0-31 are the general purpose registers, $0 - $31.
7810   // 32-63 are the floating-point registers, $f0 - $f31.
7811   // 64 and 65 are the multiply/divide registers, $hi and $lo.
7812   // 66 is the (notional, I think) register for signal-handler return.
7813   AssignToArrayRange(CGF.Builder, Address, Four8, 0, 65);
7814 
7815   // 67-74 are the floating-point status registers, $fcc0 - $fcc7.
7816   // They are one bit wide and ignored here.
7817 
7818   // 80-111 are the coprocessor 0 registers, $c0r0 - $c0r31.
7819   // (coprocessor 1 is the FP unit)
7820   // 112-143 are the coprocessor 2 registers, $c2r0 - $c2r31.
7821   // 144-175 are the coprocessor 3 registers, $c3r0 - $c3r31.
7822   // 176-181 are the DSP accumulator registers.
7823   AssignToArrayRange(CGF.Builder, Address, Four8, 80, 181);
7824   return false;
7825 }
7826 
7827 //===----------------------------------------------------------------------===//
7828 // AVR ABI Implementation.
7829 //===----------------------------------------------------------------------===//
7830 
7831 namespace {
7832 class AVRTargetCodeGenInfo : public TargetCodeGenInfo {
7833 public:
7834   AVRTargetCodeGenInfo(CodeGenTypes &CGT)
7835       : TargetCodeGenInfo(std::make_unique<DefaultABIInfo>(CGT)) {}
7836 
7837   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
7838                            CodeGen::CodeGenModule &CGM) const override {
7839     if (GV->isDeclaration())
7840       return;
7841     const auto *FD = dyn_cast_or_null<FunctionDecl>(D);
7842     if (!FD) return;
7843     auto *Fn = cast<llvm::Function>(GV);
7844 
7845     if (FD->getAttr<AVRInterruptAttr>())
7846       Fn->addFnAttr("interrupt");
7847 
7848     if (FD->getAttr<AVRSignalAttr>())
7849       Fn->addFnAttr("signal");
7850   }
7851 };
7852 }
7853 
7854 //===----------------------------------------------------------------------===//
7855 // TCE ABI Implementation (see http://tce.cs.tut.fi). Uses mostly the defaults.
7856 // Currently subclassed only to implement custom OpenCL C function attribute
7857 // handling.
7858 //===----------------------------------------------------------------------===//
7859 
7860 namespace {
7861 
7862 class TCETargetCodeGenInfo : public DefaultTargetCodeGenInfo {
7863 public:
7864   TCETargetCodeGenInfo(CodeGenTypes &CGT)
7865     : DefaultTargetCodeGenInfo(CGT) {}
7866 
7867   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
7868                            CodeGen::CodeGenModule &M) const override;
7869 };
7870 
7871 void TCETargetCodeGenInfo::setTargetAttributes(
7872     const Decl *D, llvm::GlobalValue *GV, CodeGen::CodeGenModule &M) const {
7873   if (GV->isDeclaration())
7874     return;
7875   const FunctionDecl *FD = dyn_cast_or_null<FunctionDecl>(D);
7876   if (!FD) return;
7877 
7878   llvm::Function *F = cast<llvm::Function>(GV);
7879 
7880   if (M.getLangOpts().OpenCL) {
7881     if (FD->hasAttr<OpenCLKernelAttr>()) {
7882       // OpenCL C Kernel functions are not subject to inlining
7883       F->addFnAttr(llvm::Attribute::NoInline);
7884       const ReqdWorkGroupSizeAttr *Attr = FD->getAttr<ReqdWorkGroupSizeAttr>();
7885       if (Attr) {
7886         // Convert the reqd_work_group_size() attributes to metadata.
7887         llvm::LLVMContext &Context = F->getContext();
7888         llvm::NamedMDNode *OpenCLMetadata =
7889             M.getModule().getOrInsertNamedMetadata(
7890                 "opencl.kernel_wg_size_info");
7891 
7892         SmallVector<llvm::Metadata *, 5> Operands;
7893         Operands.push_back(llvm::ConstantAsMetadata::get(F));
7894 
7895         Operands.push_back(
7896             llvm::ConstantAsMetadata::get(llvm::Constant::getIntegerValue(
7897                 M.Int32Ty, llvm::APInt(32, Attr->getXDim()))));
7898         Operands.push_back(
7899             llvm::ConstantAsMetadata::get(llvm::Constant::getIntegerValue(
7900                 M.Int32Ty, llvm::APInt(32, Attr->getYDim()))));
7901         Operands.push_back(
7902             llvm::ConstantAsMetadata::get(llvm::Constant::getIntegerValue(
7903                 M.Int32Ty, llvm::APInt(32, Attr->getZDim()))));
7904 
7905         // Add a boolean constant operand for "required" (true) or "hint"
7906         // (false) for implementing the work_group_size_hint attr later.
7907         // Currently always true as the hint is not yet implemented.
7908         Operands.push_back(
7909             llvm::ConstantAsMetadata::get(llvm::ConstantInt::getTrue(Context)));
7910         OpenCLMetadata->addOperand(llvm::MDNode::get(Context, Operands));
7911       }
7912     }
7913   }
7914 }
7915 
7916 }
7917 
7918 //===----------------------------------------------------------------------===//
7919 // Hexagon ABI Implementation
7920 //===----------------------------------------------------------------------===//
7921 
7922 namespace {
7923 
7924 class HexagonABIInfo : public DefaultABIInfo {
7925 public:
7926   HexagonABIInfo(CodeGenTypes &CGT) : DefaultABIInfo(CGT) {}
7927 
7928 private:
7929   ABIArgInfo classifyReturnType(QualType RetTy) const;
7930   ABIArgInfo classifyArgumentType(QualType RetTy) const;
7931   ABIArgInfo classifyArgumentType(QualType RetTy, unsigned *RegsLeft) const;
7932 
7933   void computeInfo(CGFunctionInfo &FI) const override;
7934 
7935   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
7936                     QualType Ty) const override;
7937   Address EmitVAArgFromMemory(CodeGenFunction &CFG, Address VAListAddr,
7938                               QualType Ty) const;
7939   Address EmitVAArgForHexagon(CodeGenFunction &CFG, Address VAListAddr,
7940                               QualType Ty) const;
7941   Address EmitVAArgForHexagonLinux(CodeGenFunction &CFG, Address VAListAddr,
7942                                    QualType Ty) const;
7943 };
7944 
7945 class HexagonTargetCodeGenInfo : public TargetCodeGenInfo {
7946 public:
7947   HexagonTargetCodeGenInfo(CodeGenTypes &CGT)
7948       : TargetCodeGenInfo(std::make_unique<HexagonABIInfo>(CGT)) {}
7949 
7950   int getDwarfEHStackPointer(CodeGen::CodeGenModule &M) const override {
7951     return 29;
7952   }
7953 
7954   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
7955                            CodeGen::CodeGenModule &GCM) const override {
7956     if (GV->isDeclaration())
7957       return;
7958     const FunctionDecl *FD = dyn_cast_or_null<FunctionDecl>(D);
7959     if (!FD)
7960       return;
7961   }
7962 };
7963 
7964 } // namespace
7965 
7966 void HexagonABIInfo::computeInfo(CGFunctionInfo &FI) const {
7967   unsigned RegsLeft = 6;
7968   if (!getCXXABI().classifyReturnType(FI))
7969     FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
7970   for (auto &I : FI.arguments())
7971     I.info = classifyArgumentType(I.type, &RegsLeft);
7972 }
7973 
7974 static bool HexagonAdjustRegsLeft(uint64_t Size, unsigned *RegsLeft) {
7975   assert(Size <= 64 && "Not expecting to pass arguments larger than 64 bits"
7976                        " through registers");
7977 
7978   if (*RegsLeft == 0)
7979     return false;
7980 
7981   if (Size <= 32) {
7982     (*RegsLeft)--;
7983     return true;
7984   }
7985 
7986   if (2 <= (*RegsLeft & (~1U))) {
7987     *RegsLeft = (*RegsLeft & (~1U)) - 2;
7988     return true;
7989   }
7990 
7991   // Next available register was r5 but candidate was greater than 32-bits so it
7992   // has to go on the stack. However we still consume r5
7993   if (*RegsLeft == 1)
7994     *RegsLeft = 0;
7995 
7996   return false;
7997 }
7998 
7999 ABIArgInfo HexagonABIInfo::classifyArgumentType(QualType Ty,
8000                                                 unsigned *RegsLeft) const {
8001   if (!isAggregateTypeForABI(Ty)) {
8002     // Treat an enum type as its underlying type.
8003     if (const EnumType *EnumTy = Ty->getAs<EnumType>())
8004       Ty = EnumTy->getDecl()->getIntegerType();
8005 
8006     uint64_t Size = getContext().getTypeSize(Ty);
8007     if (Size <= 64)
8008       HexagonAdjustRegsLeft(Size, RegsLeft);
8009 
8010     if (Size > 64 && Ty->isExtIntType())
8011       return getNaturalAlignIndirect(Ty, /*ByVal=*/true);
8012 
8013     return isPromotableIntegerTypeForABI(Ty) ? ABIArgInfo::getExtend(Ty)
8014                                              : ABIArgInfo::getDirect();
8015   }
8016 
8017   if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI()))
8018     return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
8019 
8020   // Ignore empty records.
8021   if (isEmptyRecord(getContext(), Ty, true))
8022     return ABIArgInfo::getIgnore();
8023 
8024   uint64_t Size = getContext().getTypeSize(Ty);
8025   unsigned Align = getContext().getTypeAlign(Ty);
8026 
8027   if (Size > 64)
8028     return getNaturalAlignIndirect(Ty, /*ByVal=*/true);
8029 
8030   if (HexagonAdjustRegsLeft(Size, RegsLeft))
8031     Align = Size <= 32 ? 32 : 64;
8032   if (Size <= Align) {
8033     // Pass in the smallest viable integer type.
8034     if (!llvm::isPowerOf2_64(Size))
8035       Size = llvm::NextPowerOf2(Size);
8036     return ABIArgInfo::getDirect(llvm::Type::getIntNTy(getVMContext(), Size));
8037   }
8038   return DefaultABIInfo::classifyArgumentType(Ty);
8039 }
8040 
8041 ABIArgInfo HexagonABIInfo::classifyReturnType(QualType RetTy) const {
8042   if (RetTy->isVoidType())
8043     return ABIArgInfo::getIgnore();
8044 
8045   const TargetInfo &T = CGT.getTarget();
8046   uint64_t Size = getContext().getTypeSize(RetTy);
8047 
8048   if (RetTy->getAs<VectorType>()) {
8049     // HVX vectors are returned in vector registers or register pairs.
8050     if (T.hasFeature("hvx")) {
8051       assert(T.hasFeature("hvx-length64b") || T.hasFeature("hvx-length128b"));
8052       uint64_t VecSize = T.hasFeature("hvx-length64b") ? 64*8 : 128*8;
8053       if (Size == VecSize || Size == 2*VecSize)
8054         return ABIArgInfo::getDirectInReg();
8055     }
8056     // Large vector types should be returned via memory.
8057     if (Size > 64)
8058       return getNaturalAlignIndirect(RetTy);
8059   }
8060 
8061   if (!isAggregateTypeForABI(RetTy)) {
8062     // Treat an enum type as its underlying type.
8063     if (const EnumType *EnumTy = RetTy->getAs<EnumType>())
8064       RetTy = EnumTy->getDecl()->getIntegerType();
8065 
8066     if (Size > 64 && RetTy->isExtIntType())
8067       return getNaturalAlignIndirect(RetTy, /*ByVal=*/false);
8068 
8069     return isPromotableIntegerTypeForABI(RetTy) ? ABIArgInfo::getExtend(RetTy)
8070                                                 : ABIArgInfo::getDirect();
8071   }
8072 
8073   if (isEmptyRecord(getContext(), RetTy, true))
8074     return ABIArgInfo::getIgnore();
8075 
8076   // Aggregates <= 8 bytes are returned in registers, other aggregates
8077   // are returned indirectly.
8078   if (Size <= 64) {
8079     // Return in the smallest viable integer type.
8080     if (!llvm::isPowerOf2_64(Size))
8081       Size = llvm::NextPowerOf2(Size);
8082     return ABIArgInfo::getDirect(llvm::Type::getIntNTy(getVMContext(), Size));
8083   }
8084   return getNaturalAlignIndirect(RetTy, /*ByVal=*/true);
8085 }
8086 
8087 Address HexagonABIInfo::EmitVAArgFromMemory(CodeGenFunction &CGF,
8088                                             Address VAListAddr,
8089                                             QualType Ty) const {
8090   // Load the overflow area pointer.
8091   Address __overflow_area_pointer_p =
8092       CGF.Builder.CreateStructGEP(VAListAddr, 2, "__overflow_area_pointer_p");
8093   llvm::Value *__overflow_area_pointer = CGF.Builder.CreateLoad(
8094       __overflow_area_pointer_p, "__overflow_area_pointer");
8095 
8096   uint64_t Align = CGF.getContext().getTypeAlign(Ty) / 8;
8097   if (Align > 4) {
8098     // Alignment should be a power of 2.
8099     assert((Align & (Align - 1)) == 0 && "Alignment is not power of 2!");
8100 
8101     // overflow_arg_area = (overflow_arg_area + align - 1) & -align;
8102     llvm::Value *Offset = llvm::ConstantInt::get(CGF.Int64Ty, Align - 1);
8103 
8104     // Add offset to the current pointer to access the argument.
8105     __overflow_area_pointer =
8106         CGF.Builder.CreateGEP(__overflow_area_pointer, Offset);
8107     llvm::Value *AsInt =
8108         CGF.Builder.CreatePtrToInt(__overflow_area_pointer, CGF.Int32Ty);
8109 
8110     // Create a mask which should be "AND"ed
8111     // with (overflow_arg_area + align - 1)
8112     llvm::Value *Mask = llvm::ConstantInt::get(CGF.Int32Ty, -(int)Align);
8113     __overflow_area_pointer = CGF.Builder.CreateIntToPtr(
8114         CGF.Builder.CreateAnd(AsInt, Mask), __overflow_area_pointer->getType(),
8115         "__overflow_area_pointer.align");
8116   }
8117 
8118   // Get the type of the argument from memory and bitcast
8119   // overflow area pointer to the argument type.
8120   llvm::Type *PTy = CGF.ConvertTypeForMem(Ty);
8121   Address AddrTyped = CGF.Builder.CreateBitCast(
8122       Address(__overflow_area_pointer, CharUnits::fromQuantity(Align)),
8123       llvm::PointerType::getUnqual(PTy));
8124 
8125   // Round up to the minimum stack alignment for varargs which is 4 bytes.
8126   uint64_t Offset = llvm::alignTo(CGF.getContext().getTypeSize(Ty) / 8, 4);
8127 
8128   __overflow_area_pointer = CGF.Builder.CreateGEP(
8129       __overflow_area_pointer, llvm::ConstantInt::get(CGF.Int32Ty, Offset),
8130       "__overflow_area_pointer.next");
8131   CGF.Builder.CreateStore(__overflow_area_pointer, __overflow_area_pointer_p);
8132 
8133   return AddrTyped;
8134 }
8135 
8136 Address HexagonABIInfo::EmitVAArgForHexagon(CodeGenFunction &CGF,
8137                                             Address VAListAddr,
8138                                             QualType Ty) const {
8139   // FIXME: Need to handle alignment
8140   llvm::Type *BP = CGF.Int8PtrTy;
8141   llvm::Type *BPP = CGF.Int8PtrPtrTy;
8142   CGBuilderTy &Builder = CGF.Builder;
8143   Address VAListAddrAsBPP = Builder.CreateBitCast(VAListAddr, BPP, "ap");
8144   llvm::Value *Addr = Builder.CreateLoad(VAListAddrAsBPP, "ap.cur");
8145   // Handle address alignment for type alignment > 32 bits
8146   uint64_t TyAlign = CGF.getContext().getTypeAlign(Ty) / 8;
8147   if (TyAlign > 4) {
8148     assert((TyAlign & (TyAlign - 1)) == 0 && "Alignment is not power of 2!");
8149     llvm::Value *AddrAsInt = Builder.CreatePtrToInt(Addr, CGF.Int32Ty);
8150     AddrAsInt = Builder.CreateAdd(AddrAsInt, Builder.getInt32(TyAlign - 1));
8151     AddrAsInt = Builder.CreateAnd(AddrAsInt, Builder.getInt32(~(TyAlign - 1)));
8152     Addr = Builder.CreateIntToPtr(AddrAsInt, BP);
8153   }
8154   llvm::Type *PTy = llvm::PointerType::getUnqual(CGF.ConvertType(Ty));
8155   Address AddrTyped = Builder.CreateBitCast(
8156       Address(Addr, CharUnits::fromQuantity(TyAlign)), PTy);
8157 
8158   uint64_t Offset = llvm::alignTo(CGF.getContext().getTypeSize(Ty) / 8, 4);
8159   llvm::Value *NextAddr = Builder.CreateGEP(
8160       Addr, llvm::ConstantInt::get(CGF.Int32Ty, Offset), "ap.next");
8161   Builder.CreateStore(NextAddr, VAListAddrAsBPP);
8162 
8163   return AddrTyped;
8164 }
8165 
8166 Address HexagonABIInfo::EmitVAArgForHexagonLinux(CodeGenFunction &CGF,
8167                                                  Address VAListAddr,
8168                                                  QualType Ty) const {
8169   int ArgSize = CGF.getContext().getTypeSize(Ty) / 8;
8170 
8171   if (ArgSize > 8)
8172     return EmitVAArgFromMemory(CGF, VAListAddr, Ty);
8173 
8174   // Here we have check if the argument is in register area or
8175   // in overflow area.
8176   // If the saved register area pointer + argsize rounded up to alignment >
8177   // saved register area end pointer, argument is in overflow area.
8178   unsigned RegsLeft = 6;
8179   Ty = CGF.getContext().getCanonicalType(Ty);
8180   (void)classifyArgumentType(Ty, &RegsLeft);
8181 
8182   llvm::BasicBlock *MaybeRegBlock = CGF.createBasicBlock("vaarg.maybe_reg");
8183   llvm::BasicBlock *InRegBlock = CGF.createBasicBlock("vaarg.in_reg");
8184   llvm::BasicBlock *OnStackBlock = CGF.createBasicBlock("vaarg.on_stack");
8185   llvm::BasicBlock *ContBlock = CGF.createBasicBlock("vaarg.end");
8186 
8187   // Get rounded size of the argument.GCC does not allow vararg of
8188   // size < 4 bytes. We follow the same logic here.
8189   ArgSize = (CGF.getContext().getTypeSize(Ty) <= 32) ? 4 : 8;
8190   int ArgAlign = (CGF.getContext().getTypeSize(Ty) <= 32) ? 4 : 8;
8191 
8192   // Argument may be in saved register area
8193   CGF.EmitBlock(MaybeRegBlock);
8194 
8195   // Load the current saved register area pointer.
8196   Address __current_saved_reg_area_pointer_p = CGF.Builder.CreateStructGEP(
8197       VAListAddr, 0, "__current_saved_reg_area_pointer_p");
8198   llvm::Value *__current_saved_reg_area_pointer = CGF.Builder.CreateLoad(
8199       __current_saved_reg_area_pointer_p, "__current_saved_reg_area_pointer");
8200 
8201   // Load the saved register area end pointer.
8202   Address __saved_reg_area_end_pointer_p = CGF.Builder.CreateStructGEP(
8203       VAListAddr, 1, "__saved_reg_area_end_pointer_p");
8204   llvm::Value *__saved_reg_area_end_pointer = CGF.Builder.CreateLoad(
8205       __saved_reg_area_end_pointer_p, "__saved_reg_area_end_pointer");
8206 
8207   // If the size of argument is > 4 bytes, check if the stack
8208   // location is aligned to 8 bytes
8209   if (ArgAlign > 4) {
8210 
8211     llvm::Value *__current_saved_reg_area_pointer_int =
8212         CGF.Builder.CreatePtrToInt(__current_saved_reg_area_pointer,
8213                                    CGF.Int32Ty);
8214 
8215     __current_saved_reg_area_pointer_int = CGF.Builder.CreateAdd(
8216         __current_saved_reg_area_pointer_int,
8217         llvm::ConstantInt::get(CGF.Int32Ty, (ArgAlign - 1)),
8218         "align_current_saved_reg_area_pointer");
8219 
8220     __current_saved_reg_area_pointer_int =
8221         CGF.Builder.CreateAnd(__current_saved_reg_area_pointer_int,
8222                               llvm::ConstantInt::get(CGF.Int32Ty, -ArgAlign),
8223                               "align_current_saved_reg_area_pointer");
8224 
8225     __current_saved_reg_area_pointer =
8226         CGF.Builder.CreateIntToPtr(__current_saved_reg_area_pointer_int,
8227                                    __current_saved_reg_area_pointer->getType(),
8228                                    "align_current_saved_reg_area_pointer");
8229   }
8230 
8231   llvm::Value *__new_saved_reg_area_pointer =
8232       CGF.Builder.CreateGEP(__current_saved_reg_area_pointer,
8233                             llvm::ConstantInt::get(CGF.Int32Ty, ArgSize),
8234                             "__new_saved_reg_area_pointer");
8235 
8236   llvm::Value *UsingStack = 0;
8237   UsingStack = CGF.Builder.CreateICmpSGT(__new_saved_reg_area_pointer,
8238                                          __saved_reg_area_end_pointer);
8239 
8240   CGF.Builder.CreateCondBr(UsingStack, OnStackBlock, InRegBlock);
8241 
8242   // Argument in saved register area
8243   // Implement the block where argument is in register saved area
8244   CGF.EmitBlock(InRegBlock);
8245 
8246   llvm::Type *PTy = CGF.ConvertType(Ty);
8247   llvm::Value *__saved_reg_area_p = CGF.Builder.CreateBitCast(
8248       __current_saved_reg_area_pointer, llvm::PointerType::getUnqual(PTy));
8249 
8250   CGF.Builder.CreateStore(__new_saved_reg_area_pointer,
8251                           __current_saved_reg_area_pointer_p);
8252 
8253   CGF.EmitBranch(ContBlock);
8254 
8255   // Argument in overflow area
8256   // Implement the block where the argument is in overflow area.
8257   CGF.EmitBlock(OnStackBlock);
8258 
8259   // Load the overflow area pointer
8260   Address __overflow_area_pointer_p =
8261       CGF.Builder.CreateStructGEP(VAListAddr, 2, "__overflow_area_pointer_p");
8262   llvm::Value *__overflow_area_pointer = CGF.Builder.CreateLoad(
8263       __overflow_area_pointer_p, "__overflow_area_pointer");
8264 
8265   // Align the overflow area pointer according to the alignment of the argument
8266   if (ArgAlign > 4) {
8267     llvm::Value *__overflow_area_pointer_int =
8268         CGF.Builder.CreatePtrToInt(__overflow_area_pointer, CGF.Int32Ty);
8269 
8270     __overflow_area_pointer_int =
8271         CGF.Builder.CreateAdd(__overflow_area_pointer_int,
8272                               llvm::ConstantInt::get(CGF.Int32Ty, ArgAlign - 1),
8273                               "align_overflow_area_pointer");
8274 
8275     __overflow_area_pointer_int =
8276         CGF.Builder.CreateAnd(__overflow_area_pointer_int,
8277                               llvm::ConstantInt::get(CGF.Int32Ty, -ArgAlign),
8278                               "align_overflow_area_pointer");
8279 
8280     __overflow_area_pointer = CGF.Builder.CreateIntToPtr(
8281         __overflow_area_pointer_int, __overflow_area_pointer->getType(),
8282         "align_overflow_area_pointer");
8283   }
8284 
8285   // Get the pointer for next argument in overflow area and store it
8286   // to overflow area pointer.
8287   llvm::Value *__new_overflow_area_pointer = CGF.Builder.CreateGEP(
8288       __overflow_area_pointer, llvm::ConstantInt::get(CGF.Int32Ty, ArgSize),
8289       "__overflow_area_pointer.next");
8290 
8291   CGF.Builder.CreateStore(__new_overflow_area_pointer,
8292                           __overflow_area_pointer_p);
8293 
8294   CGF.Builder.CreateStore(__new_overflow_area_pointer,
8295                           __current_saved_reg_area_pointer_p);
8296 
8297   // Bitcast the overflow area pointer to the type of argument.
8298   llvm::Type *OverflowPTy = CGF.ConvertTypeForMem(Ty);
8299   llvm::Value *__overflow_area_p = CGF.Builder.CreateBitCast(
8300       __overflow_area_pointer, llvm::PointerType::getUnqual(OverflowPTy));
8301 
8302   CGF.EmitBranch(ContBlock);
8303 
8304   // Get the correct pointer to load the variable argument
8305   // Implement the ContBlock
8306   CGF.EmitBlock(ContBlock);
8307 
8308   llvm::Type *MemPTy = llvm::PointerType::getUnqual(CGF.ConvertTypeForMem(Ty));
8309   llvm::PHINode *ArgAddr = CGF.Builder.CreatePHI(MemPTy, 2, "vaarg.addr");
8310   ArgAddr->addIncoming(__saved_reg_area_p, InRegBlock);
8311   ArgAddr->addIncoming(__overflow_area_p, OnStackBlock);
8312 
8313   return Address(ArgAddr, CharUnits::fromQuantity(ArgAlign));
8314 }
8315 
8316 Address HexagonABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
8317                                   QualType Ty) const {
8318 
8319   if (getTarget().getTriple().isMusl())
8320     return EmitVAArgForHexagonLinux(CGF, VAListAddr, Ty);
8321 
8322   return EmitVAArgForHexagon(CGF, VAListAddr, Ty);
8323 }
8324 
8325 //===----------------------------------------------------------------------===//
8326 // Lanai ABI Implementation
8327 //===----------------------------------------------------------------------===//
8328 
8329 namespace {
8330 class LanaiABIInfo : public DefaultABIInfo {
8331 public:
8332   LanaiABIInfo(CodeGen::CodeGenTypes &CGT) : DefaultABIInfo(CGT) {}
8333 
8334   bool shouldUseInReg(QualType Ty, CCState &State) const;
8335 
8336   void computeInfo(CGFunctionInfo &FI) const override {
8337     CCState State(FI);
8338     // Lanai uses 4 registers to pass arguments unless the function has the
8339     // regparm attribute set.
8340     if (FI.getHasRegParm()) {
8341       State.FreeRegs = FI.getRegParm();
8342     } else {
8343       State.FreeRegs = 4;
8344     }
8345 
8346     if (!getCXXABI().classifyReturnType(FI))
8347       FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
8348     for (auto &I : FI.arguments())
8349       I.info = classifyArgumentType(I.type, State);
8350   }
8351 
8352   ABIArgInfo getIndirectResult(QualType Ty, bool ByVal, CCState &State) const;
8353   ABIArgInfo classifyArgumentType(QualType RetTy, CCState &State) const;
8354 };
8355 } // end anonymous namespace
8356 
8357 bool LanaiABIInfo::shouldUseInReg(QualType Ty, CCState &State) const {
8358   unsigned Size = getContext().getTypeSize(Ty);
8359   unsigned SizeInRegs = llvm::alignTo(Size, 32U) / 32U;
8360 
8361   if (SizeInRegs == 0)
8362     return false;
8363 
8364   if (SizeInRegs > State.FreeRegs) {
8365     State.FreeRegs = 0;
8366     return false;
8367   }
8368 
8369   State.FreeRegs -= SizeInRegs;
8370 
8371   return true;
8372 }
8373 
8374 ABIArgInfo LanaiABIInfo::getIndirectResult(QualType Ty, bool ByVal,
8375                                            CCState &State) const {
8376   if (!ByVal) {
8377     if (State.FreeRegs) {
8378       --State.FreeRegs; // Non-byval indirects just use one pointer.
8379       return getNaturalAlignIndirectInReg(Ty);
8380     }
8381     return getNaturalAlignIndirect(Ty, false);
8382   }
8383 
8384   // Compute the byval alignment.
8385   const unsigned MinABIStackAlignInBytes = 4;
8386   unsigned TypeAlign = getContext().getTypeAlign(Ty) / 8;
8387   return ABIArgInfo::getIndirect(CharUnits::fromQuantity(4), /*ByVal=*/true,
8388                                  /*Realign=*/TypeAlign >
8389                                      MinABIStackAlignInBytes);
8390 }
8391 
8392 ABIArgInfo LanaiABIInfo::classifyArgumentType(QualType Ty,
8393                                               CCState &State) const {
8394   // Check with the C++ ABI first.
8395   const RecordType *RT = Ty->getAs<RecordType>();
8396   if (RT) {
8397     CGCXXABI::RecordArgABI RAA = getRecordArgABI(RT, getCXXABI());
8398     if (RAA == CGCXXABI::RAA_Indirect) {
8399       return getIndirectResult(Ty, /*ByVal=*/false, State);
8400     } else if (RAA == CGCXXABI::RAA_DirectInMemory) {
8401       return getNaturalAlignIndirect(Ty, /*ByRef=*/true);
8402     }
8403   }
8404 
8405   if (isAggregateTypeForABI(Ty)) {
8406     // Structures with flexible arrays are always indirect.
8407     if (RT && RT->getDecl()->hasFlexibleArrayMember())
8408       return getIndirectResult(Ty, /*ByVal=*/true, State);
8409 
8410     // Ignore empty structs/unions.
8411     if (isEmptyRecord(getContext(), Ty, true))
8412       return ABIArgInfo::getIgnore();
8413 
8414     llvm::LLVMContext &LLVMContext = getVMContext();
8415     unsigned SizeInRegs = (getContext().getTypeSize(Ty) + 31) / 32;
8416     if (SizeInRegs <= State.FreeRegs) {
8417       llvm::IntegerType *Int32 = llvm::Type::getInt32Ty(LLVMContext);
8418       SmallVector<llvm::Type *, 3> Elements(SizeInRegs, Int32);
8419       llvm::Type *Result = llvm::StructType::get(LLVMContext, Elements);
8420       State.FreeRegs -= SizeInRegs;
8421       return ABIArgInfo::getDirectInReg(Result);
8422     } else {
8423       State.FreeRegs = 0;
8424     }
8425     return getIndirectResult(Ty, true, State);
8426   }
8427 
8428   // Treat an enum type as its underlying type.
8429   if (const auto *EnumTy = Ty->getAs<EnumType>())
8430     Ty = EnumTy->getDecl()->getIntegerType();
8431 
8432   bool InReg = shouldUseInReg(Ty, State);
8433 
8434   // Don't pass >64 bit integers in registers.
8435   if (const auto *EIT = Ty->getAs<ExtIntType>())
8436     if (EIT->getNumBits() > 64)
8437       return getIndirectResult(Ty, /*ByVal=*/true, State);
8438 
8439   if (isPromotableIntegerTypeForABI(Ty)) {
8440     if (InReg)
8441       return ABIArgInfo::getDirectInReg();
8442     return ABIArgInfo::getExtend(Ty);
8443   }
8444   if (InReg)
8445     return ABIArgInfo::getDirectInReg();
8446   return ABIArgInfo::getDirect();
8447 }
8448 
8449 namespace {
8450 class LanaiTargetCodeGenInfo : public TargetCodeGenInfo {
8451 public:
8452   LanaiTargetCodeGenInfo(CodeGen::CodeGenTypes &CGT)
8453       : TargetCodeGenInfo(std::make_unique<LanaiABIInfo>(CGT)) {}
8454 };
8455 }
8456 
8457 //===----------------------------------------------------------------------===//
8458 // AMDGPU ABI Implementation
8459 //===----------------------------------------------------------------------===//
8460 
8461 namespace {
8462 
8463 class AMDGPUABIInfo final : public DefaultABIInfo {
8464 private:
8465   static const unsigned MaxNumRegsForArgsRet = 16;
8466 
8467   unsigned numRegsForType(QualType Ty) const;
8468 
8469   bool isHomogeneousAggregateBaseType(QualType Ty) const override;
8470   bool isHomogeneousAggregateSmallEnough(const Type *Base,
8471                                          uint64_t Members) const override;
8472 
8473   // Coerce HIP pointer arguments from generic pointers to global ones.
8474   llvm::Type *coerceKernelArgumentType(llvm::Type *Ty, unsigned FromAS,
8475                                        unsigned ToAS) const {
8476     // Structure types.
8477     if (auto STy = dyn_cast<llvm::StructType>(Ty)) {
8478       SmallVector<llvm::Type *, 8> EltTys;
8479       bool Changed = false;
8480       for (auto T : STy->elements()) {
8481         auto NT = coerceKernelArgumentType(T, FromAS, ToAS);
8482         EltTys.push_back(NT);
8483         Changed |= (NT != T);
8484       }
8485       // Skip if there is no change in element types.
8486       if (!Changed)
8487         return STy;
8488       if (STy->hasName())
8489         return llvm::StructType::create(
8490             EltTys, (STy->getName() + ".coerce").str(), STy->isPacked());
8491       return llvm::StructType::get(getVMContext(), EltTys, STy->isPacked());
8492     }
8493     // Array types.
8494     if (auto ATy = dyn_cast<llvm::ArrayType>(Ty)) {
8495       auto T = ATy->getElementType();
8496       auto NT = coerceKernelArgumentType(T, FromAS, ToAS);
8497       // Skip if there is no change in that element type.
8498       if (NT == T)
8499         return ATy;
8500       return llvm::ArrayType::get(NT, ATy->getNumElements());
8501     }
8502     // Single value types.
8503     if (Ty->isPointerTy() && Ty->getPointerAddressSpace() == FromAS)
8504       return llvm::PointerType::get(
8505           cast<llvm::PointerType>(Ty)->getElementType(), ToAS);
8506     return Ty;
8507   }
8508 
8509 public:
8510   explicit AMDGPUABIInfo(CodeGen::CodeGenTypes &CGT) :
8511     DefaultABIInfo(CGT) {}
8512 
8513   ABIArgInfo classifyReturnType(QualType RetTy) const;
8514   ABIArgInfo classifyKernelArgumentType(QualType Ty) const;
8515   ABIArgInfo classifyArgumentType(QualType Ty, unsigned &NumRegsLeft) const;
8516 
8517   void computeInfo(CGFunctionInfo &FI) const override;
8518   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
8519                     QualType Ty) const override;
8520 };
8521 
8522 bool AMDGPUABIInfo::isHomogeneousAggregateBaseType(QualType Ty) const {
8523   return true;
8524 }
8525 
8526 bool AMDGPUABIInfo::isHomogeneousAggregateSmallEnough(
8527   const Type *Base, uint64_t Members) const {
8528   uint32_t NumRegs = (getContext().getTypeSize(Base) + 31) / 32;
8529 
8530   // Homogeneous Aggregates may occupy at most 16 registers.
8531   return Members * NumRegs <= MaxNumRegsForArgsRet;
8532 }
8533 
8534 /// Estimate number of registers the type will use when passed in registers.
8535 unsigned AMDGPUABIInfo::numRegsForType(QualType Ty) const {
8536   unsigned NumRegs = 0;
8537 
8538   if (const VectorType *VT = Ty->getAs<VectorType>()) {
8539     // Compute from the number of elements. The reported size is based on the
8540     // in-memory size, which includes the padding 4th element for 3-vectors.
8541     QualType EltTy = VT->getElementType();
8542     unsigned EltSize = getContext().getTypeSize(EltTy);
8543 
8544     // 16-bit element vectors should be passed as packed.
8545     if (EltSize == 16)
8546       return (VT->getNumElements() + 1) / 2;
8547 
8548     unsigned EltNumRegs = (EltSize + 31) / 32;
8549     return EltNumRegs * VT->getNumElements();
8550   }
8551 
8552   if (const RecordType *RT = Ty->getAs<RecordType>()) {
8553     const RecordDecl *RD = RT->getDecl();
8554     assert(!RD->hasFlexibleArrayMember());
8555 
8556     for (const FieldDecl *Field : RD->fields()) {
8557       QualType FieldTy = Field->getType();
8558       NumRegs += numRegsForType(FieldTy);
8559     }
8560 
8561     return NumRegs;
8562   }
8563 
8564   return (getContext().getTypeSize(Ty) + 31) / 32;
8565 }
8566 
8567 void AMDGPUABIInfo::computeInfo(CGFunctionInfo &FI) const {
8568   llvm::CallingConv::ID CC = FI.getCallingConvention();
8569 
8570   if (!getCXXABI().classifyReturnType(FI))
8571     FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
8572 
8573   unsigned NumRegsLeft = MaxNumRegsForArgsRet;
8574   for (auto &Arg : FI.arguments()) {
8575     if (CC == llvm::CallingConv::AMDGPU_KERNEL) {
8576       Arg.info = classifyKernelArgumentType(Arg.type);
8577     } else {
8578       Arg.info = classifyArgumentType(Arg.type, NumRegsLeft);
8579     }
8580   }
8581 }
8582 
8583 Address AMDGPUABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
8584                                  QualType Ty) const {
8585   llvm_unreachable("AMDGPU does not support varargs");
8586 }
8587 
8588 ABIArgInfo AMDGPUABIInfo::classifyReturnType(QualType RetTy) const {
8589   if (isAggregateTypeForABI(RetTy)) {
8590     // Records with non-trivial destructors/copy-constructors should not be
8591     // returned by value.
8592     if (!getRecordArgABI(RetTy, getCXXABI())) {
8593       // Ignore empty structs/unions.
8594       if (isEmptyRecord(getContext(), RetTy, true))
8595         return ABIArgInfo::getIgnore();
8596 
8597       // Lower single-element structs to just return a regular value.
8598       if (const Type *SeltTy = isSingleElementStruct(RetTy, getContext()))
8599         return ABIArgInfo::getDirect(CGT.ConvertType(QualType(SeltTy, 0)));
8600 
8601       if (const RecordType *RT = RetTy->getAs<RecordType>()) {
8602         const RecordDecl *RD = RT->getDecl();
8603         if (RD->hasFlexibleArrayMember())
8604           return DefaultABIInfo::classifyReturnType(RetTy);
8605       }
8606 
8607       // Pack aggregates <= 4 bytes into single VGPR or pair.
8608       uint64_t Size = getContext().getTypeSize(RetTy);
8609       if (Size <= 16)
8610         return ABIArgInfo::getDirect(llvm::Type::getInt16Ty(getVMContext()));
8611 
8612       if (Size <= 32)
8613         return ABIArgInfo::getDirect(llvm::Type::getInt32Ty(getVMContext()));
8614 
8615       if (Size <= 64) {
8616         llvm::Type *I32Ty = llvm::Type::getInt32Ty(getVMContext());
8617         return ABIArgInfo::getDirect(llvm::ArrayType::get(I32Ty, 2));
8618       }
8619 
8620       if (numRegsForType(RetTy) <= MaxNumRegsForArgsRet)
8621         return ABIArgInfo::getDirect();
8622     }
8623   }
8624 
8625   // Otherwise just do the default thing.
8626   return DefaultABIInfo::classifyReturnType(RetTy);
8627 }
8628 
8629 /// For kernels all parameters are really passed in a special buffer. It doesn't
8630 /// make sense to pass anything byval, so everything must be direct.
8631 ABIArgInfo AMDGPUABIInfo::classifyKernelArgumentType(QualType Ty) const {
8632   Ty = useFirstFieldIfTransparentUnion(Ty);
8633 
8634   // TODO: Can we omit empty structs?
8635 
8636   llvm::Type *LTy = nullptr;
8637   if (const Type *SeltTy = isSingleElementStruct(Ty, getContext()))
8638     LTy = CGT.ConvertType(QualType(SeltTy, 0));
8639 
8640   if (getContext().getLangOpts().HIP) {
8641     if (!LTy)
8642       LTy = CGT.ConvertType(Ty);
8643     LTy = coerceKernelArgumentType(
8644         LTy, /*FromAS=*/getContext().getTargetAddressSpace(LangAS::Default),
8645         /*ToAS=*/getContext().getTargetAddressSpace(LangAS::cuda_device));
8646   }
8647 
8648   // If we set CanBeFlattened to true, CodeGen will expand the struct to its
8649   // individual elements, which confuses the Clover OpenCL backend; therefore we
8650   // have to set it to false here. Other args of getDirect() are just defaults.
8651   return ABIArgInfo::getDirect(LTy, 0, nullptr, false);
8652 }
8653 
8654 ABIArgInfo AMDGPUABIInfo::classifyArgumentType(QualType Ty,
8655                                                unsigned &NumRegsLeft) const {
8656   assert(NumRegsLeft <= MaxNumRegsForArgsRet && "register estimate underflow");
8657 
8658   Ty = useFirstFieldIfTransparentUnion(Ty);
8659 
8660   if (isAggregateTypeForABI(Ty)) {
8661     // Records with non-trivial destructors/copy-constructors should not be
8662     // passed by value.
8663     if (auto RAA = getRecordArgABI(Ty, getCXXABI()))
8664       return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
8665 
8666     // Ignore empty structs/unions.
8667     if (isEmptyRecord(getContext(), Ty, true))
8668       return ABIArgInfo::getIgnore();
8669 
8670     // Lower single-element structs to just pass a regular value. TODO: We
8671     // could do reasonable-size multiple-element structs too, using getExpand(),
8672     // though watch out for things like bitfields.
8673     if (const Type *SeltTy = isSingleElementStruct(Ty, getContext()))
8674       return ABIArgInfo::getDirect(CGT.ConvertType(QualType(SeltTy, 0)));
8675 
8676     if (const RecordType *RT = Ty->getAs<RecordType>()) {
8677       const RecordDecl *RD = RT->getDecl();
8678       if (RD->hasFlexibleArrayMember())
8679         return DefaultABIInfo::classifyArgumentType(Ty);
8680     }
8681 
8682     // Pack aggregates <= 8 bytes into single VGPR or pair.
8683     uint64_t Size = getContext().getTypeSize(Ty);
8684     if (Size <= 64) {
8685       unsigned NumRegs = (Size + 31) / 32;
8686       NumRegsLeft -= std::min(NumRegsLeft, NumRegs);
8687 
8688       if (Size <= 16)
8689         return ABIArgInfo::getDirect(llvm::Type::getInt16Ty(getVMContext()));
8690 
8691       if (Size <= 32)
8692         return ABIArgInfo::getDirect(llvm::Type::getInt32Ty(getVMContext()));
8693 
8694       // XXX: Should this be i64 instead, and should the limit increase?
8695       llvm::Type *I32Ty = llvm::Type::getInt32Ty(getVMContext());
8696       return ABIArgInfo::getDirect(llvm::ArrayType::get(I32Ty, 2));
8697     }
8698 
8699     if (NumRegsLeft > 0) {
8700       unsigned NumRegs = numRegsForType(Ty);
8701       if (NumRegsLeft >= NumRegs) {
8702         NumRegsLeft -= NumRegs;
8703         return ABIArgInfo::getDirect();
8704       }
8705     }
8706   }
8707 
8708   // Otherwise just do the default thing.
8709   ABIArgInfo ArgInfo = DefaultABIInfo::classifyArgumentType(Ty);
8710   if (!ArgInfo.isIndirect()) {
8711     unsigned NumRegs = numRegsForType(Ty);
8712     NumRegsLeft -= std::min(NumRegs, NumRegsLeft);
8713   }
8714 
8715   return ArgInfo;
8716 }
8717 
8718 class AMDGPUTargetCodeGenInfo : public TargetCodeGenInfo {
8719 public:
8720   AMDGPUTargetCodeGenInfo(CodeGenTypes &CGT)
8721       : TargetCodeGenInfo(std::make_unique<AMDGPUABIInfo>(CGT)) {}
8722   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
8723                            CodeGen::CodeGenModule &M) const override;
8724   unsigned getOpenCLKernelCallingConv() const override;
8725 
8726   llvm::Constant *getNullPointer(const CodeGen::CodeGenModule &CGM,
8727       llvm::PointerType *T, QualType QT) const override;
8728 
8729   LangAS getASTAllocaAddressSpace() const override {
8730     return getLangASFromTargetAS(
8731         getABIInfo().getDataLayout().getAllocaAddrSpace());
8732   }
8733   LangAS getGlobalVarAddressSpace(CodeGenModule &CGM,
8734                                   const VarDecl *D) const override;
8735   llvm::SyncScope::ID getLLVMSyncScopeID(const LangOptions &LangOpts,
8736                                          SyncScope Scope,
8737                                          llvm::AtomicOrdering Ordering,
8738                                          llvm::LLVMContext &Ctx) const override;
8739   llvm::Function *
8740   createEnqueuedBlockKernel(CodeGenFunction &CGF,
8741                             llvm::Function *BlockInvokeFunc,
8742                             llvm::Value *BlockLiteral) const override;
8743   bool shouldEmitStaticExternCAliases() const override;
8744   void setCUDAKernelCallingConvention(const FunctionType *&FT) const override;
8745 };
8746 }
8747 
8748 static bool requiresAMDGPUProtectedVisibility(const Decl *D,
8749                                               llvm::GlobalValue *GV) {
8750   if (GV->getVisibility() != llvm::GlobalValue::HiddenVisibility)
8751     return false;
8752 
8753   return D->hasAttr<OpenCLKernelAttr>() ||
8754          (isa<FunctionDecl>(D) && D->hasAttr<CUDAGlobalAttr>()) ||
8755          (isa<VarDecl>(D) &&
8756           (D->hasAttr<CUDADeviceAttr>() || D->hasAttr<CUDAConstantAttr>() ||
8757            cast<VarDecl>(D)->getType()->isCUDADeviceBuiltinSurfaceType() ||
8758            cast<VarDecl>(D)->getType()->isCUDADeviceBuiltinTextureType()));
8759 }
8760 
8761 void AMDGPUTargetCodeGenInfo::setTargetAttributes(
8762     const Decl *D, llvm::GlobalValue *GV, CodeGen::CodeGenModule &M) const {
8763   if (requiresAMDGPUProtectedVisibility(D, GV)) {
8764     GV->setVisibility(llvm::GlobalValue::ProtectedVisibility);
8765     GV->setDSOLocal(true);
8766   }
8767 
8768   if (GV->isDeclaration())
8769     return;
8770   const FunctionDecl *FD = dyn_cast_or_null<FunctionDecl>(D);
8771   if (!FD)
8772     return;
8773 
8774   llvm::Function *F = cast<llvm::Function>(GV);
8775 
8776   const auto *ReqdWGS = M.getLangOpts().OpenCL ?
8777     FD->getAttr<ReqdWorkGroupSizeAttr>() : nullptr;
8778 
8779 
8780   const bool IsOpenCLKernel = M.getLangOpts().OpenCL &&
8781                               FD->hasAttr<OpenCLKernelAttr>();
8782   const bool IsHIPKernel = M.getLangOpts().HIP &&
8783                            FD->hasAttr<CUDAGlobalAttr>();
8784   if ((IsOpenCLKernel || IsHIPKernel) &&
8785       (M.getTriple().getOS() == llvm::Triple::AMDHSA))
8786     F->addFnAttr("amdgpu-implicitarg-num-bytes", "56");
8787 
8788   if (IsHIPKernel)
8789     F->addFnAttr("uniform-work-group-size", "true");
8790 
8791 
8792   const auto *FlatWGS = FD->getAttr<AMDGPUFlatWorkGroupSizeAttr>();
8793   if (ReqdWGS || FlatWGS) {
8794     unsigned Min = 0;
8795     unsigned Max = 0;
8796     if (FlatWGS) {
8797       Min = FlatWGS->getMin()
8798                 ->EvaluateKnownConstInt(M.getContext())
8799                 .getExtValue();
8800       Max = FlatWGS->getMax()
8801                 ->EvaluateKnownConstInt(M.getContext())
8802                 .getExtValue();
8803     }
8804     if (ReqdWGS && Min == 0 && Max == 0)
8805       Min = Max = ReqdWGS->getXDim() * ReqdWGS->getYDim() * ReqdWGS->getZDim();
8806 
8807     if (Min != 0) {
8808       assert(Min <= Max && "Min must be less than or equal Max");
8809 
8810       std::string AttrVal = llvm::utostr(Min) + "," + llvm::utostr(Max);
8811       F->addFnAttr("amdgpu-flat-work-group-size", AttrVal);
8812     } else
8813       assert(Max == 0 && "Max must be zero");
8814   } else if (IsOpenCLKernel || IsHIPKernel) {
8815     // By default, restrict the maximum size to a value specified by
8816     // --gpu-max-threads-per-block=n or its default value.
8817     std::string AttrVal =
8818         std::string("1,") + llvm::utostr(M.getLangOpts().GPUMaxThreadsPerBlock);
8819     F->addFnAttr("amdgpu-flat-work-group-size", AttrVal);
8820   }
8821 
8822   if (const auto *Attr = FD->getAttr<AMDGPUWavesPerEUAttr>()) {
8823     unsigned Min =
8824         Attr->getMin()->EvaluateKnownConstInt(M.getContext()).getExtValue();
8825     unsigned Max = Attr->getMax() ? Attr->getMax()
8826                                         ->EvaluateKnownConstInt(M.getContext())
8827                                         .getExtValue()
8828                                   : 0;
8829 
8830     if (Min != 0) {
8831       assert((Max == 0 || Min <= Max) && "Min must be less than or equal Max");
8832 
8833       std::string AttrVal = llvm::utostr(Min);
8834       if (Max != 0)
8835         AttrVal = AttrVal + "," + llvm::utostr(Max);
8836       F->addFnAttr("amdgpu-waves-per-eu", AttrVal);
8837     } else
8838       assert(Max == 0 && "Max must be zero");
8839   }
8840 
8841   if (const auto *Attr = FD->getAttr<AMDGPUNumSGPRAttr>()) {
8842     unsigned NumSGPR = Attr->getNumSGPR();
8843 
8844     if (NumSGPR != 0)
8845       F->addFnAttr("amdgpu-num-sgpr", llvm::utostr(NumSGPR));
8846   }
8847 
8848   if (const auto *Attr = FD->getAttr<AMDGPUNumVGPRAttr>()) {
8849     uint32_t NumVGPR = Attr->getNumVGPR();
8850 
8851     if (NumVGPR != 0)
8852       F->addFnAttr("amdgpu-num-vgpr", llvm::utostr(NumVGPR));
8853   }
8854 }
8855 
8856 unsigned AMDGPUTargetCodeGenInfo::getOpenCLKernelCallingConv() const {
8857   return llvm::CallingConv::AMDGPU_KERNEL;
8858 }
8859 
8860 // Currently LLVM assumes null pointers always have value 0,
8861 // which results in incorrectly transformed IR. Therefore, instead of
8862 // emitting null pointers in private and local address spaces, a null
8863 // pointer in generic address space is emitted which is casted to a
8864 // pointer in local or private address space.
8865 llvm::Constant *AMDGPUTargetCodeGenInfo::getNullPointer(
8866     const CodeGen::CodeGenModule &CGM, llvm::PointerType *PT,
8867     QualType QT) const {
8868   if (CGM.getContext().getTargetNullPointerValue(QT) == 0)
8869     return llvm::ConstantPointerNull::get(PT);
8870 
8871   auto &Ctx = CGM.getContext();
8872   auto NPT = llvm::PointerType::get(PT->getElementType(),
8873       Ctx.getTargetAddressSpace(LangAS::opencl_generic));
8874   return llvm::ConstantExpr::getAddrSpaceCast(
8875       llvm::ConstantPointerNull::get(NPT), PT);
8876 }
8877 
8878 LangAS
8879 AMDGPUTargetCodeGenInfo::getGlobalVarAddressSpace(CodeGenModule &CGM,
8880                                                   const VarDecl *D) const {
8881   assert(!CGM.getLangOpts().OpenCL &&
8882          !(CGM.getLangOpts().CUDA && CGM.getLangOpts().CUDAIsDevice) &&
8883          "Address space agnostic languages only");
8884   LangAS DefaultGlobalAS = getLangASFromTargetAS(
8885       CGM.getContext().getTargetAddressSpace(LangAS::opencl_global));
8886   if (!D)
8887     return DefaultGlobalAS;
8888 
8889   LangAS AddrSpace = D->getType().getAddressSpace();
8890   assert(AddrSpace == LangAS::Default || isTargetAddressSpace(AddrSpace));
8891   if (AddrSpace != LangAS::Default)
8892     return AddrSpace;
8893 
8894   if (CGM.isTypeConstant(D->getType(), false)) {
8895     if (auto ConstAS = CGM.getTarget().getConstantAddressSpace())
8896       return ConstAS.getValue();
8897   }
8898   return DefaultGlobalAS;
8899 }
8900 
8901 llvm::SyncScope::ID
8902 AMDGPUTargetCodeGenInfo::getLLVMSyncScopeID(const LangOptions &LangOpts,
8903                                             SyncScope Scope,
8904                                             llvm::AtomicOrdering Ordering,
8905                                             llvm::LLVMContext &Ctx) const {
8906   std::string Name;
8907   switch (Scope) {
8908   case SyncScope::OpenCLWorkGroup:
8909     Name = "workgroup";
8910     break;
8911   case SyncScope::OpenCLDevice:
8912     Name = "agent";
8913     break;
8914   case SyncScope::OpenCLAllSVMDevices:
8915     Name = "";
8916     break;
8917   case SyncScope::OpenCLSubGroup:
8918     Name = "wavefront";
8919   }
8920 
8921   if (Ordering != llvm::AtomicOrdering::SequentiallyConsistent) {
8922     if (!Name.empty())
8923       Name = Twine(Twine(Name) + Twine("-")).str();
8924 
8925     Name = Twine(Twine(Name) + Twine("one-as")).str();
8926   }
8927 
8928   return Ctx.getOrInsertSyncScopeID(Name);
8929 }
8930 
8931 bool AMDGPUTargetCodeGenInfo::shouldEmitStaticExternCAliases() const {
8932   return false;
8933 }
8934 
8935 void AMDGPUTargetCodeGenInfo::setCUDAKernelCallingConvention(
8936     const FunctionType *&FT) const {
8937   FT = getABIInfo().getContext().adjustFunctionType(
8938       FT, FT->getExtInfo().withCallingConv(CC_OpenCLKernel));
8939 }
8940 
8941 //===----------------------------------------------------------------------===//
8942 // SPARC v8 ABI Implementation.
8943 // Based on the SPARC Compliance Definition version 2.4.1.
8944 //
8945 // Ensures that complex values are passed in registers.
8946 //
8947 namespace {
8948 class SparcV8ABIInfo : public DefaultABIInfo {
8949 public:
8950   SparcV8ABIInfo(CodeGenTypes &CGT) : DefaultABIInfo(CGT) {}
8951 
8952 private:
8953   ABIArgInfo classifyReturnType(QualType RetTy) const;
8954   void computeInfo(CGFunctionInfo &FI) const override;
8955 };
8956 } // end anonymous namespace
8957 
8958 
8959 ABIArgInfo
8960 SparcV8ABIInfo::classifyReturnType(QualType Ty) const {
8961   if (Ty->isAnyComplexType()) {
8962     return ABIArgInfo::getDirect();
8963   }
8964   else {
8965     return DefaultABIInfo::classifyReturnType(Ty);
8966   }
8967 }
8968 
8969 void SparcV8ABIInfo::computeInfo(CGFunctionInfo &FI) const {
8970 
8971   FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
8972   for (auto &Arg : FI.arguments())
8973     Arg.info = classifyArgumentType(Arg.type);
8974 }
8975 
8976 namespace {
8977 class SparcV8TargetCodeGenInfo : public TargetCodeGenInfo {
8978 public:
8979   SparcV8TargetCodeGenInfo(CodeGenTypes &CGT)
8980       : TargetCodeGenInfo(std::make_unique<SparcV8ABIInfo>(CGT)) {}
8981 };
8982 } // end anonymous namespace
8983 
8984 //===----------------------------------------------------------------------===//
8985 // SPARC v9 ABI Implementation.
8986 // Based on the SPARC Compliance Definition version 2.4.1.
8987 //
8988 // Function arguments a mapped to a nominal "parameter array" and promoted to
8989 // registers depending on their type. Each argument occupies 8 or 16 bytes in
8990 // the array, structs larger than 16 bytes are passed indirectly.
8991 //
8992 // One case requires special care:
8993 //
8994 //   struct mixed {
8995 //     int i;
8996 //     float f;
8997 //   };
8998 //
8999 // When a struct mixed is passed by value, it only occupies 8 bytes in the
9000 // parameter array, but the int is passed in an integer register, and the float
9001 // is passed in a floating point register. This is represented as two arguments
9002 // with the LLVM IR inreg attribute:
9003 //
9004 //   declare void f(i32 inreg %i, float inreg %f)
9005 //
9006 // The code generator will only allocate 4 bytes from the parameter array for
9007 // the inreg arguments. All other arguments are allocated a multiple of 8
9008 // bytes.
9009 //
9010 namespace {
9011 class SparcV9ABIInfo : public ABIInfo {
9012 public:
9013   SparcV9ABIInfo(CodeGenTypes &CGT) : ABIInfo(CGT) {}
9014 
9015 private:
9016   ABIArgInfo classifyType(QualType RetTy, unsigned SizeLimit) const;
9017   void computeInfo(CGFunctionInfo &FI) const override;
9018   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
9019                     QualType Ty) const override;
9020 
9021   // Coercion type builder for structs passed in registers. The coercion type
9022   // serves two purposes:
9023   //
9024   // 1. Pad structs to a multiple of 64 bits, so they are passed 'left-aligned'
9025   //    in registers.
9026   // 2. Expose aligned floating point elements as first-level elements, so the
9027   //    code generator knows to pass them in floating point registers.
9028   //
9029   // We also compute the InReg flag which indicates that the struct contains
9030   // aligned 32-bit floats.
9031   //
9032   struct CoerceBuilder {
9033     llvm::LLVMContext &Context;
9034     const llvm::DataLayout &DL;
9035     SmallVector<llvm::Type*, 8> Elems;
9036     uint64_t Size;
9037     bool InReg;
9038 
9039     CoerceBuilder(llvm::LLVMContext &c, const llvm::DataLayout &dl)
9040       : Context(c), DL(dl), Size(0), InReg(false) {}
9041 
9042     // Pad Elems with integers until Size is ToSize.
9043     void pad(uint64_t ToSize) {
9044       assert(ToSize >= Size && "Cannot remove elements");
9045       if (ToSize == Size)
9046         return;
9047 
9048       // Finish the current 64-bit word.
9049       uint64_t Aligned = llvm::alignTo(Size, 64);
9050       if (Aligned > Size && Aligned <= ToSize) {
9051         Elems.push_back(llvm::IntegerType::get(Context, Aligned - Size));
9052         Size = Aligned;
9053       }
9054 
9055       // Add whole 64-bit words.
9056       while (Size + 64 <= ToSize) {
9057         Elems.push_back(llvm::Type::getInt64Ty(Context));
9058         Size += 64;
9059       }
9060 
9061       // Final in-word padding.
9062       if (Size < ToSize) {
9063         Elems.push_back(llvm::IntegerType::get(Context, ToSize - Size));
9064         Size = ToSize;
9065       }
9066     }
9067 
9068     // Add a floating point element at Offset.
9069     void addFloat(uint64_t Offset, llvm::Type *Ty, unsigned Bits) {
9070       // Unaligned floats are treated as integers.
9071       if (Offset % Bits)
9072         return;
9073       // The InReg flag is only required if there are any floats < 64 bits.
9074       if (Bits < 64)
9075         InReg = true;
9076       pad(Offset);
9077       Elems.push_back(Ty);
9078       Size = Offset + Bits;
9079     }
9080 
9081     // Add a struct type to the coercion type, starting at Offset (in bits).
9082     void addStruct(uint64_t Offset, llvm::StructType *StrTy) {
9083       const llvm::StructLayout *Layout = DL.getStructLayout(StrTy);
9084       for (unsigned i = 0, e = StrTy->getNumElements(); i != e; ++i) {
9085         llvm::Type *ElemTy = StrTy->getElementType(i);
9086         uint64_t ElemOffset = Offset + Layout->getElementOffsetInBits(i);
9087         switch (ElemTy->getTypeID()) {
9088         case llvm::Type::StructTyID:
9089           addStruct(ElemOffset, cast<llvm::StructType>(ElemTy));
9090           break;
9091         case llvm::Type::FloatTyID:
9092           addFloat(ElemOffset, ElemTy, 32);
9093           break;
9094         case llvm::Type::DoubleTyID:
9095           addFloat(ElemOffset, ElemTy, 64);
9096           break;
9097         case llvm::Type::FP128TyID:
9098           addFloat(ElemOffset, ElemTy, 128);
9099           break;
9100         case llvm::Type::PointerTyID:
9101           if (ElemOffset % 64 == 0) {
9102             pad(ElemOffset);
9103             Elems.push_back(ElemTy);
9104             Size += 64;
9105           }
9106           break;
9107         default:
9108           break;
9109         }
9110       }
9111     }
9112 
9113     // Check if Ty is a usable substitute for the coercion type.
9114     bool isUsableType(llvm::StructType *Ty) const {
9115       return llvm::makeArrayRef(Elems) == Ty->elements();
9116     }
9117 
9118     // Get the coercion type as a literal struct type.
9119     llvm::Type *getType() const {
9120       if (Elems.size() == 1)
9121         return Elems.front();
9122       else
9123         return llvm::StructType::get(Context, Elems);
9124     }
9125   };
9126 };
9127 } // end anonymous namespace
9128 
9129 ABIArgInfo
9130 SparcV9ABIInfo::classifyType(QualType Ty, unsigned SizeLimit) const {
9131   if (Ty->isVoidType())
9132     return ABIArgInfo::getIgnore();
9133 
9134   uint64_t Size = getContext().getTypeSize(Ty);
9135 
9136   // Anything too big to fit in registers is passed with an explicit indirect
9137   // pointer / sret pointer.
9138   if (Size > SizeLimit)
9139     return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
9140 
9141   // Treat an enum type as its underlying type.
9142   if (const EnumType *EnumTy = Ty->getAs<EnumType>())
9143     Ty = EnumTy->getDecl()->getIntegerType();
9144 
9145   // Integer types smaller than a register are extended.
9146   if (Size < 64 && Ty->isIntegerType())
9147     return ABIArgInfo::getExtend(Ty);
9148 
9149   if (const auto *EIT = Ty->getAs<ExtIntType>())
9150     if (EIT->getNumBits() < 64)
9151       return ABIArgInfo::getExtend(Ty);
9152 
9153   // Other non-aggregates go in registers.
9154   if (!isAggregateTypeForABI(Ty))
9155     return ABIArgInfo::getDirect();
9156 
9157   // If a C++ object has either a non-trivial copy constructor or a non-trivial
9158   // destructor, it is passed with an explicit indirect pointer / sret pointer.
9159   if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI()))
9160     return getNaturalAlignIndirect(Ty, RAA == CGCXXABI::RAA_DirectInMemory);
9161 
9162   // This is a small aggregate type that should be passed in registers.
9163   // Build a coercion type from the LLVM struct type.
9164   llvm::StructType *StrTy = dyn_cast<llvm::StructType>(CGT.ConvertType(Ty));
9165   if (!StrTy)
9166     return ABIArgInfo::getDirect();
9167 
9168   CoerceBuilder CB(getVMContext(), getDataLayout());
9169   CB.addStruct(0, StrTy);
9170   CB.pad(llvm::alignTo(CB.DL.getTypeSizeInBits(StrTy), 64));
9171 
9172   // Try to use the original type for coercion.
9173   llvm::Type *CoerceTy = CB.isUsableType(StrTy) ? StrTy : CB.getType();
9174 
9175   if (CB.InReg)
9176     return ABIArgInfo::getDirectInReg(CoerceTy);
9177   else
9178     return ABIArgInfo::getDirect(CoerceTy);
9179 }
9180 
9181 Address SparcV9ABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
9182                                   QualType Ty) const {
9183   ABIArgInfo AI = classifyType(Ty, 16 * 8);
9184   llvm::Type *ArgTy = CGT.ConvertType(Ty);
9185   if (AI.canHaveCoerceToType() && !AI.getCoerceToType())
9186     AI.setCoerceToType(ArgTy);
9187 
9188   CharUnits SlotSize = CharUnits::fromQuantity(8);
9189 
9190   CGBuilderTy &Builder = CGF.Builder;
9191   Address Addr(Builder.CreateLoad(VAListAddr, "ap.cur"), SlotSize);
9192   llvm::Type *ArgPtrTy = llvm::PointerType::getUnqual(ArgTy);
9193 
9194   auto TypeInfo = getContext().getTypeInfoInChars(Ty);
9195 
9196   Address ArgAddr = Address::invalid();
9197   CharUnits Stride;
9198   switch (AI.getKind()) {
9199   case ABIArgInfo::Expand:
9200   case ABIArgInfo::CoerceAndExpand:
9201   case ABIArgInfo::InAlloca:
9202     llvm_unreachable("Unsupported ABI kind for va_arg");
9203 
9204   case ABIArgInfo::Extend: {
9205     Stride = SlotSize;
9206     CharUnits Offset = SlotSize - TypeInfo.first;
9207     ArgAddr = Builder.CreateConstInBoundsByteGEP(Addr, Offset, "extend");
9208     break;
9209   }
9210 
9211   case ABIArgInfo::Direct: {
9212     auto AllocSize = getDataLayout().getTypeAllocSize(AI.getCoerceToType());
9213     Stride = CharUnits::fromQuantity(AllocSize).alignTo(SlotSize);
9214     ArgAddr = Addr;
9215     break;
9216   }
9217 
9218   case ABIArgInfo::Indirect:
9219     Stride = SlotSize;
9220     ArgAddr = Builder.CreateElementBitCast(Addr, ArgPtrTy, "indirect");
9221     ArgAddr = Address(Builder.CreateLoad(ArgAddr, "indirect.arg"),
9222                       TypeInfo.second);
9223     break;
9224 
9225   case ABIArgInfo::Ignore:
9226     return Address(llvm::UndefValue::get(ArgPtrTy), TypeInfo.second);
9227   }
9228 
9229   // Update VAList.
9230   Address NextPtr = Builder.CreateConstInBoundsByteGEP(Addr, Stride, "ap.next");
9231   Builder.CreateStore(NextPtr.getPointer(), VAListAddr);
9232 
9233   return Builder.CreateBitCast(ArgAddr, ArgPtrTy, "arg.addr");
9234 }
9235 
9236 void SparcV9ABIInfo::computeInfo(CGFunctionInfo &FI) const {
9237   FI.getReturnInfo() = classifyType(FI.getReturnType(), 32 * 8);
9238   for (auto &I : FI.arguments())
9239     I.info = classifyType(I.type, 16 * 8);
9240 }
9241 
9242 namespace {
9243 class SparcV9TargetCodeGenInfo : public TargetCodeGenInfo {
9244 public:
9245   SparcV9TargetCodeGenInfo(CodeGenTypes &CGT)
9246       : TargetCodeGenInfo(std::make_unique<SparcV9ABIInfo>(CGT)) {}
9247 
9248   int getDwarfEHStackPointer(CodeGen::CodeGenModule &M) const override {
9249     return 14;
9250   }
9251 
9252   bool initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
9253                                llvm::Value *Address) const override;
9254 };
9255 } // end anonymous namespace
9256 
9257 bool
9258 SparcV9TargetCodeGenInfo::initDwarfEHRegSizeTable(CodeGen::CodeGenFunction &CGF,
9259                                                 llvm::Value *Address) const {
9260   // This is calculated from the LLVM and GCC tables and verified
9261   // against gcc output.  AFAIK all ABIs use the same encoding.
9262 
9263   CodeGen::CGBuilderTy &Builder = CGF.Builder;
9264 
9265   llvm::IntegerType *i8 = CGF.Int8Ty;
9266   llvm::Value *Four8 = llvm::ConstantInt::get(i8, 4);
9267   llvm::Value *Eight8 = llvm::ConstantInt::get(i8, 8);
9268 
9269   // 0-31: the 8-byte general-purpose registers
9270   AssignToArrayRange(Builder, Address, Eight8, 0, 31);
9271 
9272   // 32-63: f0-31, the 4-byte floating-point registers
9273   AssignToArrayRange(Builder, Address, Four8, 32, 63);
9274 
9275   //   Y   = 64
9276   //   PSR = 65
9277   //   WIM = 66
9278   //   TBR = 67
9279   //   PC  = 68
9280   //   NPC = 69
9281   //   FSR = 70
9282   //   CSR = 71
9283   AssignToArrayRange(Builder, Address, Eight8, 64, 71);
9284 
9285   // 72-87: d0-15, the 8-byte floating-point registers
9286   AssignToArrayRange(Builder, Address, Eight8, 72, 87);
9287 
9288   return false;
9289 }
9290 
9291 // ARC ABI implementation.
9292 namespace {
9293 
9294 class ARCABIInfo : public DefaultABIInfo {
9295 public:
9296   using DefaultABIInfo::DefaultABIInfo;
9297 
9298 private:
9299   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
9300                     QualType Ty) const override;
9301 
9302   void updateState(const ABIArgInfo &Info, QualType Ty, CCState &State) const {
9303     if (!State.FreeRegs)
9304       return;
9305     if (Info.isIndirect() && Info.getInReg())
9306       State.FreeRegs--;
9307     else if (Info.isDirect() && Info.getInReg()) {
9308       unsigned sz = (getContext().getTypeSize(Ty) + 31) / 32;
9309       if (sz < State.FreeRegs)
9310         State.FreeRegs -= sz;
9311       else
9312         State.FreeRegs = 0;
9313     }
9314   }
9315 
9316   void computeInfo(CGFunctionInfo &FI) const override {
9317     CCState State(FI);
9318     // ARC uses 8 registers to pass arguments.
9319     State.FreeRegs = 8;
9320 
9321     if (!getCXXABI().classifyReturnType(FI))
9322       FI.getReturnInfo() = classifyReturnType(FI.getReturnType());
9323     updateState(FI.getReturnInfo(), FI.getReturnType(), State);
9324     for (auto &I : FI.arguments()) {
9325       I.info = classifyArgumentType(I.type, State.FreeRegs);
9326       updateState(I.info, I.type, State);
9327     }
9328   }
9329 
9330   ABIArgInfo getIndirectByRef(QualType Ty, bool HasFreeRegs) const;
9331   ABIArgInfo getIndirectByValue(QualType Ty) const;
9332   ABIArgInfo classifyArgumentType(QualType Ty, uint8_t FreeRegs) const;
9333   ABIArgInfo classifyReturnType(QualType RetTy) const;
9334 };
9335 
9336 class ARCTargetCodeGenInfo : public TargetCodeGenInfo {
9337 public:
9338   ARCTargetCodeGenInfo(CodeGenTypes &CGT)
9339       : TargetCodeGenInfo(std::make_unique<ARCABIInfo>(CGT)) {}
9340 };
9341 
9342 
9343 ABIArgInfo ARCABIInfo::getIndirectByRef(QualType Ty, bool HasFreeRegs) const {
9344   return HasFreeRegs ? getNaturalAlignIndirectInReg(Ty) :
9345                        getNaturalAlignIndirect(Ty, false);
9346 }
9347 
9348 ABIArgInfo ARCABIInfo::getIndirectByValue(QualType Ty) const {
9349   // Compute the byval alignment.
9350   const unsigned MinABIStackAlignInBytes = 4;
9351   unsigned TypeAlign = getContext().getTypeAlign(Ty) / 8;
9352   return ABIArgInfo::getIndirect(CharUnits::fromQuantity(4), /*ByVal=*/true,
9353                                  TypeAlign > MinABIStackAlignInBytes);
9354 }
9355 
9356 Address ARCABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
9357                               QualType Ty) const {
9358   return emitVoidPtrVAArg(CGF, VAListAddr, Ty, /*indirect*/ false,
9359                           getContext().getTypeInfoInChars(Ty),
9360                           CharUnits::fromQuantity(4), true);
9361 }
9362 
9363 ABIArgInfo ARCABIInfo::classifyArgumentType(QualType Ty,
9364                                             uint8_t FreeRegs) const {
9365   // Handle the generic C++ ABI.
9366   const RecordType *RT = Ty->getAs<RecordType>();
9367   if (RT) {
9368     CGCXXABI::RecordArgABI RAA = getRecordArgABI(RT, getCXXABI());
9369     if (RAA == CGCXXABI::RAA_Indirect)
9370       return getIndirectByRef(Ty, FreeRegs > 0);
9371 
9372     if (RAA == CGCXXABI::RAA_DirectInMemory)
9373       return getIndirectByValue(Ty);
9374   }
9375 
9376   // Treat an enum type as its underlying type.
9377   if (const EnumType *EnumTy = Ty->getAs<EnumType>())
9378     Ty = EnumTy->getDecl()->getIntegerType();
9379 
9380   auto SizeInRegs = llvm::alignTo(getContext().getTypeSize(Ty), 32) / 32;
9381 
9382   if (isAggregateTypeForABI(Ty)) {
9383     // Structures with flexible arrays are always indirect.
9384     if (RT && RT->getDecl()->hasFlexibleArrayMember())
9385       return getIndirectByValue(Ty);
9386 
9387     // Ignore empty structs/unions.
9388     if (isEmptyRecord(getContext(), Ty, true))
9389       return ABIArgInfo::getIgnore();
9390 
9391     llvm::LLVMContext &LLVMContext = getVMContext();
9392 
9393     llvm::IntegerType *Int32 = llvm::Type::getInt32Ty(LLVMContext);
9394     SmallVector<llvm::Type *, 3> Elements(SizeInRegs, Int32);
9395     llvm::Type *Result = llvm::StructType::get(LLVMContext, Elements);
9396 
9397     return FreeRegs >= SizeInRegs ?
9398         ABIArgInfo::getDirectInReg(Result) :
9399         ABIArgInfo::getDirect(Result, 0, nullptr, false);
9400   }
9401 
9402   if (const auto *EIT = Ty->getAs<ExtIntType>())
9403     if (EIT->getNumBits() > 64)
9404       return getIndirectByValue(Ty);
9405 
9406   return isPromotableIntegerTypeForABI(Ty)
9407              ? (FreeRegs >= SizeInRegs ? ABIArgInfo::getExtendInReg(Ty)
9408                                        : ABIArgInfo::getExtend(Ty))
9409              : (FreeRegs >= SizeInRegs ? ABIArgInfo::getDirectInReg()
9410                                        : ABIArgInfo::getDirect());
9411 }
9412 
9413 ABIArgInfo ARCABIInfo::classifyReturnType(QualType RetTy) const {
9414   if (RetTy->isAnyComplexType())
9415     return ABIArgInfo::getDirectInReg();
9416 
9417   // Arguments of size > 4 registers are indirect.
9418   auto RetSize = llvm::alignTo(getContext().getTypeSize(RetTy), 32) / 32;
9419   if (RetSize > 4)
9420     return getIndirectByRef(RetTy, /*HasFreeRegs*/ true);
9421 
9422   return DefaultABIInfo::classifyReturnType(RetTy);
9423 }
9424 
9425 } // End anonymous namespace.
9426 
9427 //===----------------------------------------------------------------------===//
9428 // XCore ABI Implementation
9429 //===----------------------------------------------------------------------===//
9430 
9431 namespace {
9432 
9433 /// A SmallStringEnc instance is used to build up the TypeString by passing
9434 /// it by reference between functions that append to it.
9435 typedef llvm::SmallString<128> SmallStringEnc;
9436 
9437 /// TypeStringCache caches the meta encodings of Types.
9438 ///
9439 /// The reason for caching TypeStrings is two fold:
9440 ///   1. To cache a type's encoding for later uses;
9441 ///   2. As a means to break recursive member type inclusion.
9442 ///
9443 /// A cache Entry can have a Status of:
9444 ///   NonRecursive:   The type encoding is not recursive;
9445 ///   Recursive:      The type encoding is recursive;
9446 ///   Incomplete:     An incomplete TypeString;
9447 ///   IncompleteUsed: An incomplete TypeString that has been used in a
9448 ///                   Recursive type encoding.
9449 ///
9450 /// A NonRecursive entry will have all of its sub-members expanded as fully
9451 /// as possible. Whilst it may contain types which are recursive, the type
9452 /// itself is not recursive and thus its encoding may be safely used whenever
9453 /// the type is encountered.
9454 ///
9455 /// A Recursive entry will have all of its sub-members expanded as fully as
9456 /// possible. The type itself is recursive and it may contain other types which
9457 /// are recursive. The Recursive encoding must not be used during the expansion
9458 /// of a recursive type's recursive branch. For simplicity the code uses
9459 /// IncompleteCount to reject all usage of Recursive encodings for member types.
9460 ///
9461 /// An Incomplete entry is always a RecordType and only encodes its
9462 /// identifier e.g. "s(S){}". Incomplete 'StubEnc' entries are ephemeral and
9463 /// are placed into the cache during type expansion as a means to identify and
9464 /// handle recursive inclusion of types as sub-members. If there is recursion
9465 /// the entry becomes IncompleteUsed.
9466 ///
9467 /// During the expansion of a RecordType's members:
9468 ///
9469 ///   If the cache contains a NonRecursive encoding for the member type, the
9470 ///   cached encoding is used;
9471 ///
9472 ///   If the cache contains a Recursive encoding for the member type, the
9473 ///   cached encoding is 'Swapped' out, as it may be incorrect, and...
9474 ///
9475 ///   If the member is a RecordType, an Incomplete encoding is placed into the
9476 ///   cache to break potential recursive inclusion of itself as a sub-member;
9477 ///
9478 ///   Once a member RecordType has been expanded, its temporary incomplete
9479 ///   entry is removed from the cache. If a Recursive encoding was swapped out
9480 ///   it is swapped back in;
9481 ///
9482 ///   If an incomplete entry is used to expand a sub-member, the incomplete
9483 ///   entry is marked as IncompleteUsed. The cache keeps count of how many
9484 ///   IncompleteUsed entries it currently contains in IncompleteUsedCount;
9485 ///
9486 ///   If a member's encoding is found to be a NonRecursive or Recursive viz:
9487 ///   IncompleteUsedCount==0, the member's encoding is added to the cache.
9488 ///   Else the member is part of a recursive type and thus the recursion has
9489 ///   been exited too soon for the encoding to be correct for the member.
9490 ///
9491 class TypeStringCache {
9492   enum Status {NonRecursive, Recursive, Incomplete, IncompleteUsed};
9493   struct Entry {
9494     std::string Str;     // The encoded TypeString for the type.
9495     enum Status State;   // Information about the encoding in 'Str'.
9496     std::string Swapped; // A temporary place holder for a Recursive encoding
9497                          // during the expansion of RecordType's members.
9498   };
9499   std::map<const IdentifierInfo *, struct Entry> Map;
9500   unsigned IncompleteCount;     // Number of Incomplete entries in the Map.
9501   unsigned IncompleteUsedCount; // Number of IncompleteUsed entries in the Map.
9502 public:
9503   TypeStringCache() : IncompleteCount(0), IncompleteUsedCount(0) {}
9504   void addIncomplete(const IdentifierInfo *ID, std::string StubEnc);
9505   bool removeIncomplete(const IdentifierInfo *ID);
9506   void addIfComplete(const IdentifierInfo *ID, StringRef Str,
9507                      bool IsRecursive);
9508   StringRef lookupStr(const IdentifierInfo *ID);
9509 };
9510 
9511 /// TypeString encodings for enum & union fields must be order.
9512 /// FieldEncoding is a helper for this ordering process.
9513 class FieldEncoding {
9514   bool HasName;
9515   std::string Enc;
9516 public:
9517   FieldEncoding(bool b, SmallStringEnc &e) : HasName(b), Enc(e.c_str()) {}
9518   StringRef str() { return Enc; }
9519   bool operator<(const FieldEncoding &rhs) const {
9520     if (HasName != rhs.HasName) return HasName;
9521     return Enc < rhs.Enc;
9522   }
9523 };
9524 
9525 class XCoreABIInfo : public DefaultABIInfo {
9526 public:
9527   XCoreABIInfo(CodeGen::CodeGenTypes &CGT) : DefaultABIInfo(CGT) {}
9528   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
9529                     QualType Ty) const override;
9530 };
9531 
9532 class XCoreTargetCodeGenInfo : public TargetCodeGenInfo {
9533   mutable TypeStringCache TSC;
9534 public:
9535   XCoreTargetCodeGenInfo(CodeGenTypes &CGT)
9536       : TargetCodeGenInfo(std::make_unique<XCoreABIInfo>(CGT)) {}
9537   void emitTargetMD(const Decl *D, llvm::GlobalValue *GV,
9538                     CodeGen::CodeGenModule &M) const override;
9539 };
9540 
9541 } // End anonymous namespace.
9542 
9543 // TODO: this implementation is likely now redundant with the default
9544 // EmitVAArg.
9545 Address XCoreABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
9546                                 QualType Ty) const {
9547   CGBuilderTy &Builder = CGF.Builder;
9548 
9549   // Get the VAList.
9550   CharUnits SlotSize = CharUnits::fromQuantity(4);
9551   Address AP(Builder.CreateLoad(VAListAddr), SlotSize);
9552 
9553   // Handle the argument.
9554   ABIArgInfo AI = classifyArgumentType(Ty);
9555   CharUnits TypeAlign = getContext().getTypeAlignInChars(Ty);
9556   llvm::Type *ArgTy = CGT.ConvertType(Ty);
9557   if (AI.canHaveCoerceToType() && !AI.getCoerceToType())
9558     AI.setCoerceToType(ArgTy);
9559   llvm::Type *ArgPtrTy = llvm::PointerType::getUnqual(ArgTy);
9560 
9561   Address Val = Address::invalid();
9562   CharUnits ArgSize = CharUnits::Zero();
9563   switch (AI.getKind()) {
9564   case ABIArgInfo::Expand:
9565   case ABIArgInfo::CoerceAndExpand:
9566   case ABIArgInfo::InAlloca:
9567     llvm_unreachable("Unsupported ABI kind for va_arg");
9568   case ABIArgInfo::Ignore:
9569     Val = Address(llvm::UndefValue::get(ArgPtrTy), TypeAlign);
9570     ArgSize = CharUnits::Zero();
9571     break;
9572   case ABIArgInfo::Extend:
9573   case ABIArgInfo::Direct:
9574     Val = Builder.CreateBitCast(AP, ArgPtrTy);
9575     ArgSize = CharUnits::fromQuantity(
9576                        getDataLayout().getTypeAllocSize(AI.getCoerceToType()));
9577     ArgSize = ArgSize.alignTo(SlotSize);
9578     break;
9579   case ABIArgInfo::Indirect:
9580     Val = Builder.CreateElementBitCast(AP, ArgPtrTy);
9581     Val = Address(Builder.CreateLoad(Val), TypeAlign);
9582     ArgSize = SlotSize;
9583     break;
9584   }
9585 
9586   // Increment the VAList.
9587   if (!ArgSize.isZero()) {
9588     Address APN = Builder.CreateConstInBoundsByteGEP(AP, ArgSize);
9589     Builder.CreateStore(APN.getPointer(), VAListAddr);
9590   }
9591 
9592   return Val;
9593 }
9594 
9595 /// During the expansion of a RecordType, an incomplete TypeString is placed
9596 /// into the cache as a means to identify and break recursion.
9597 /// If there is a Recursive encoding in the cache, it is swapped out and will
9598 /// be reinserted by removeIncomplete().
9599 /// All other types of encoding should have been used rather than arriving here.
9600 void TypeStringCache::addIncomplete(const IdentifierInfo *ID,
9601                                     std::string StubEnc) {
9602   if (!ID)
9603     return;
9604   Entry &E = Map[ID];
9605   assert( (E.Str.empty() || E.State == Recursive) &&
9606          "Incorrectly use of addIncomplete");
9607   assert(!StubEnc.empty() && "Passing an empty string to addIncomplete()");
9608   E.Swapped.swap(E.Str); // swap out the Recursive
9609   E.Str.swap(StubEnc);
9610   E.State = Incomplete;
9611   ++IncompleteCount;
9612 }
9613 
9614 /// Once the RecordType has been expanded, the temporary incomplete TypeString
9615 /// must be removed from the cache.
9616 /// If a Recursive was swapped out by addIncomplete(), it will be replaced.
9617 /// Returns true if the RecordType was defined recursively.
9618 bool TypeStringCache::removeIncomplete(const IdentifierInfo *ID) {
9619   if (!ID)
9620     return false;
9621   auto I = Map.find(ID);
9622   assert(I != Map.end() && "Entry not present");
9623   Entry &E = I->second;
9624   assert( (E.State == Incomplete ||
9625            E.State == IncompleteUsed) &&
9626          "Entry must be an incomplete type");
9627   bool IsRecursive = false;
9628   if (E.State == IncompleteUsed) {
9629     // We made use of our Incomplete encoding, thus we are recursive.
9630     IsRecursive = true;
9631     --IncompleteUsedCount;
9632   }
9633   if (E.Swapped.empty())
9634     Map.erase(I);
9635   else {
9636     // Swap the Recursive back.
9637     E.Swapped.swap(E.Str);
9638     E.Swapped.clear();
9639     E.State = Recursive;
9640   }
9641   --IncompleteCount;
9642   return IsRecursive;
9643 }
9644 
9645 /// Add the encoded TypeString to the cache only if it is NonRecursive or
9646 /// Recursive (viz: all sub-members were expanded as fully as possible).
9647 void TypeStringCache::addIfComplete(const IdentifierInfo *ID, StringRef Str,
9648                                     bool IsRecursive) {
9649   if (!ID || IncompleteUsedCount)
9650     return; // No key or it is is an incomplete sub-type so don't add.
9651   Entry &E = Map[ID];
9652   if (IsRecursive && !E.Str.empty()) {
9653     assert(E.State==Recursive && E.Str.size() == Str.size() &&
9654            "This is not the same Recursive entry");
9655     // The parent container was not recursive after all, so we could have used
9656     // this Recursive sub-member entry after all, but we assumed the worse when
9657     // we started viz: IncompleteCount!=0.
9658     return;
9659   }
9660   assert(E.Str.empty() && "Entry already present");
9661   E.Str = Str.str();
9662   E.State = IsRecursive? Recursive : NonRecursive;
9663 }
9664 
9665 /// Return a cached TypeString encoding for the ID. If there isn't one, or we
9666 /// are recursively expanding a type (IncompleteCount != 0) and the cached
9667 /// encoding is Recursive, return an empty StringRef.
9668 StringRef TypeStringCache::lookupStr(const IdentifierInfo *ID) {
9669   if (!ID)
9670     return StringRef();   // We have no key.
9671   auto I = Map.find(ID);
9672   if (I == Map.end())
9673     return StringRef();   // We have no encoding.
9674   Entry &E = I->second;
9675   if (E.State == Recursive && IncompleteCount)
9676     return StringRef();   // We don't use Recursive encodings for member types.
9677 
9678   if (E.State == Incomplete) {
9679     // The incomplete type is being used to break out of recursion.
9680     E.State = IncompleteUsed;
9681     ++IncompleteUsedCount;
9682   }
9683   return E.Str;
9684 }
9685 
9686 /// The XCore ABI includes a type information section that communicates symbol
9687 /// type information to the linker. The linker uses this information to verify
9688 /// safety/correctness of things such as array bound and pointers et al.
9689 /// The ABI only requires C (and XC) language modules to emit TypeStrings.
9690 /// This type information (TypeString) is emitted into meta data for all global
9691 /// symbols: definitions, declarations, functions & variables.
9692 ///
9693 /// The TypeString carries type, qualifier, name, size & value details.
9694 /// Please see 'Tools Development Guide' section 2.16.2 for format details:
9695 /// https://www.xmos.com/download/public/Tools-Development-Guide%28X9114A%29.pdf
9696 /// The output is tested by test/CodeGen/xcore-stringtype.c.
9697 ///
9698 static bool getTypeString(SmallStringEnc &Enc, const Decl *D,
9699                           CodeGen::CodeGenModule &CGM, TypeStringCache &TSC);
9700 
9701 /// XCore uses emitTargetMD to emit TypeString metadata for global symbols.
9702 void XCoreTargetCodeGenInfo::emitTargetMD(const Decl *D, llvm::GlobalValue *GV,
9703                                           CodeGen::CodeGenModule &CGM) const {
9704   SmallStringEnc Enc;
9705   if (getTypeString(Enc, D, CGM, TSC)) {
9706     llvm::LLVMContext &Ctx = CGM.getModule().getContext();
9707     llvm::Metadata *MDVals[] = {llvm::ConstantAsMetadata::get(GV),
9708                                 llvm::MDString::get(Ctx, Enc.str())};
9709     llvm::NamedMDNode *MD =
9710       CGM.getModule().getOrInsertNamedMetadata("xcore.typestrings");
9711     MD->addOperand(llvm::MDNode::get(Ctx, MDVals));
9712   }
9713 }
9714 
9715 //===----------------------------------------------------------------------===//
9716 // SPIR ABI Implementation
9717 //===----------------------------------------------------------------------===//
9718 
9719 namespace {
9720 class SPIRTargetCodeGenInfo : public TargetCodeGenInfo {
9721 public:
9722   SPIRTargetCodeGenInfo(CodeGen::CodeGenTypes &CGT)
9723       : TargetCodeGenInfo(std::make_unique<DefaultABIInfo>(CGT)) {}
9724   unsigned getOpenCLKernelCallingConv() const override;
9725 };
9726 
9727 } // End anonymous namespace.
9728 
9729 namespace clang {
9730 namespace CodeGen {
9731 void computeSPIRKernelABIInfo(CodeGenModule &CGM, CGFunctionInfo &FI) {
9732   DefaultABIInfo SPIRABI(CGM.getTypes());
9733   SPIRABI.computeInfo(FI);
9734 }
9735 }
9736 }
9737 
9738 unsigned SPIRTargetCodeGenInfo::getOpenCLKernelCallingConv() const {
9739   return llvm::CallingConv::SPIR_KERNEL;
9740 }
9741 
9742 static bool appendType(SmallStringEnc &Enc, QualType QType,
9743                        const CodeGen::CodeGenModule &CGM,
9744                        TypeStringCache &TSC);
9745 
9746 /// Helper function for appendRecordType().
9747 /// Builds a SmallVector containing the encoded field types in declaration
9748 /// order.
9749 static bool extractFieldType(SmallVectorImpl<FieldEncoding> &FE,
9750                              const RecordDecl *RD,
9751                              const CodeGen::CodeGenModule &CGM,
9752                              TypeStringCache &TSC) {
9753   for (const auto *Field : RD->fields()) {
9754     SmallStringEnc Enc;
9755     Enc += "m(";
9756     Enc += Field->getName();
9757     Enc += "){";
9758     if (Field->isBitField()) {
9759       Enc += "b(";
9760       llvm::raw_svector_ostream OS(Enc);
9761       OS << Field->getBitWidthValue(CGM.getContext());
9762       Enc += ':';
9763     }
9764     if (!appendType(Enc, Field->getType(), CGM, TSC))
9765       return false;
9766     if (Field->isBitField())
9767       Enc += ')';
9768     Enc += '}';
9769     FE.emplace_back(!Field->getName().empty(), Enc);
9770   }
9771   return true;
9772 }
9773 
9774 /// Appends structure and union types to Enc and adds encoding to cache.
9775 /// Recursively calls appendType (via extractFieldType) for each field.
9776 /// Union types have their fields ordered according to the ABI.
9777 static bool appendRecordType(SmallStringEnc &Enc, const RecordType *RT,
9778                              const CodeGen::CodeGenModule &CGM,
9779                              TypeStringCache &TSC, const IdentifierInfo *ID) {
9780   // Append the cached TypeString if we have one.
9781   StringRef TypeString = TSC.lookupStr(ID);
9782   if (!TypeString.empty()) {
9783     Enc += TypeString;
9784     return true;
9785   }
9786 
9787   // Start to emit an incomplete TypeString.
9788   size_t Start = Enc.size();
9789   Enc += (RT->isUnionType()? 'u' : 's');
9790   Enc += '(';
9791   if (ID)
9792     Enc += ID->getName();
9793   Enc += "){";
9794 
9795   // We collect all encoded fields and order as necessary.
9796   bool IsRecursive = false;
9797   const RecordDecl *RD = RT->getDecl()->getDefinition();
9798   if (RD && !RD->field_empty()) {
9799     // An incomplete TypeString stub is placed in the cache for this RecordType
9800     // so that recursive calls to this RecordType will use it whilst building a
9801     // complete TypeString for this RecordType.
9802     SmallVector<FieldEncoding, 16> FE;
9803     std::string StubEnc(Enc.substr(Start).str());
9804     StubEnc += '}';  // StubEnc now holds a valid incomplete TypeString.
9805     TSC.addIncomplete(ID, std::move(StubEnc));
9806     if (!extractFieldType(FE, RD, CGM, TSC)) {
9807       (void) TSC.removeIncomplete(ID);
9808       return false;
9809     }
9810     IsRecursive = TSC.removeIncomplete(ID);
9811     // The ABI requires unions to be sorted but not structures.
9812     // See FieldEncoding::operator< for sort algorithm.
9813     if (RT->isUnionType())
9814       llvm::sort(FE);
9815     // We can now complete the TypeString.
9816     unsigned E = FE.size();
9817     for (unsigned I = 0; I != E; ++I) {
9818       if (I)
9819         Enc += ',';
9820       Enc += FE[I].str();
9821     }
9822   }
9823   Enc += '}';
9824   TSC.addIfComplete(ID, Enc.substr(Start), IsRecursive);
9825   return true;
9826 }
9827 
9828 /// Appends enum types to Enc and adds the encoding to the cache.
9829 static bool appendEnumType(SmallStringEnc &Enc, const EnumType *ET,
9830                            TypeStringCache &TSC,
9831                            const IdentifierInfo *ID) {
9832   // Append the cached TypeString if we have one.
9833   StringRef TypeString = TSC.lookupStr(ID);
9834   if (!TypeString.empty()) {
9835     Enc += TypeString;
9836     return true;
9837   }
9838 
9839   size_t Start = Enc.size();
9840   Enc += "e(";
9841   if (ID)
9842     Enc += ID->getName();
9843   Enc += "){";
9844 
9845   // We collect all encoded enumerations and order them alphanumerically.
9846   if (const EnumDecl *ED = ET->getDecl()->getDefinition()) {
9847     SmallVector<FieldEncoding, 16> FE;
9848     for (auto I = ED->enumerator_begin(), E = ED->enumerator_end(); I != E;
9849          ++I) {
9850       SmallStringEnc EnumEnc;
9851       EnumEnc += "m(";
9852       EnumEnc += I->getName();
9853       EnumEnc += "){";
9854       I->getInitVal().toString(EnumEnc);
9855       EnumEnc += '}';
9856       FE.push_back(FieldEncoding(!I->getName().empty(), EnumEnc));
9857     }
9858     llvm::sort(FE);
9859     unsigned E = FE.size();
9860     for (unsigned I = 0; I != E; ++I) {
9861       if (I)
9862         Enc += ',';
9863       Enc += FE[I].str();
9864     }
9865   }
9866   Enc += '}';
9867   TSC.addIfComplete(ID, Enc.substr(Start), false);
9868   return true;
9869 }
9870 
9871 /// Appends type's qualifier to Enc.
9872 /// This is done prior to appending the type's encoding.
9873 static void appendQualifier(SmallStringEnc &Enc, QualType QT) {
9874   // Qualifiers are emitted in alphabetical order.
9875   static const char *const Table[]={"","c:","r:","cr:","v:","cv:","rv:","crv:"};
9876   int Lookup = 0;
9877   if (QT.isConstQualified())
9878     Lookup += 1<<0;
9879   if (QT.isRestrictQualified())
9880     Lookup += 1<<1;
9881   if (QT.isVolatileQualified())
9882     Lookup += 1<<2;
9883   Enc += Table[Lookup];
9884 }
9885 
9886 /// Appends built-in types to Enc.
9887 static bool appendBuiltinType(SmallStringEnc &Enc, const BuiltinType *BT) {
9888   const char *EncType;
9889   switch (BT->getKind()) {
9890     case BuiltinType::Void:
9891       EncType = "0";
9892       break;
9893     case BuiltinType::Bool:
9894       EncType = "b";
9895       break;
9896     case BuiltinType::Char_U:
9897       EncType = "uc";
9898       break;
9899     case BuiltinType::UChar:
9900       EncType = "uc";
9901       break;
9902     case BuiltinType::SChar:
9903       EncType = "sc";
9904       break;
9905     case BuiltinType::UShort:
9906       EncType = "us";
9907       break;
9908     case BuiltinType::Short:
9909       EncType = "ss";
9910       break;
9911     case BuiltinType::UInt:
9912       EncType = "ui";
9913       break;
9914     case BuiltinType::Int:
9915       EncType = "si";
9916       break;
9917     case BuiltinType::ULong:
9918       EncType = "ul";
9919       break;
9920     case BuiltinType::Long:
9921       EncType = "sl";
9922       break;
9923     case BuiltinType::ULongLong:
9924       EncType = "ull";
9925       break;
9926     case BuiltinType::LongLong:
9927       EncType = "sll";
9928       break;
9929     case BuiltinType::Float:
9930       EncType = "ft";
9931       break;
9932     case BuiltinType::Double:
9933       EncType = "d";
9934       break;
9935     case BuiltinType::LongDouble:
9936       EncType = "ld";
9937       break;
9938     default:
9939       return false;
9940   }
9941   Enc += EncType;
9942   return true;
9943 }
9944 
9945 /// Appends a pointer encoding to Enc before calling appendType for the pointee.
9946 static bool appendPointerType(SmallStringEnc &Enc, const PointerType *PT,
9947                               const CodeGen::CodeGenModule &CGM,
9948                               TypeStringCache &TSC) {
9949   Enc += "p(";
9950   if (!appendType(Enc, PT->getPointeeType(), CGM, TSC))
9951     return false;
9952   Enc += ')';
9953   return true;
9954 }
9955 
9956 /// Appends array encoding to Enc before calling appendType for the element.
9957 static bool appendArrayType(SmallStringEnc &Enc, QualType QT,
9958                             const ArrayType *AT,
9959                             const CodeGen::CodeGenModule &CGM,
9960                             TypeStringCache &TSC, StringRef NoSizeEnc) {
9961   if (AT->getSizeModifier() != ArrayType::Normal)
9962     return false;
9963   Enc += "a(";
9964   if (const ConstantArrayType *CAT = dyn_cast<ConstantArrayType>(AT))
9965     CAT->getSize().toStringUnsigned(Enc);
9966   else
9967     Enc += NoSizeEnc; // Global arrays use "*", otherwise it is "".
9968   Enc += ':';
9969   // The Qualifiers should be attached to the type rather than the array.
9970   appendQualifier(Enc, QT);
9971   if (!appendType(Enc, AT->getElementType(), CGM, TSC))
9972     return false;
9973   Enc += ')';
9974   return true;
9975 }
9976 
9977 /// Appends a function encoding to Enc, calling appendType for the return type
9978 /// and the arguments.
9979 static bool appendFunctionType(SmallStringEnc &Enc, const FunctionType *FT,
9980                              const CodeGen::CodeGenModule &CGM,
9981                              TypeStringCache &TSC) {
9982   Enc += "f{";
9983   if (!appendType(Enc, FT->getReturnType(), CGM, TSC))
9984     return false;
9985   Enc += "}(";
9986   if (const FunctionProtoType *FPT = FT->getAs<FunctionProtoType>()) {
9987     // N.B. we are only interested in the adjusted param types.
9988     auto I = FPT->param_type_begin();
9989     auto E = FPT->param_type_end();
9990     if (I != E) {
9991       do {
9992         if (!appendType(Enc, *I, CGM, TSC))
9993           return false;
9994         ++I;
9995         if (I != E)
9996           Enc += ',';
9997       } while (I != E);
9998       if (FPT->isVariadic())
9999         Enc += ",va";
10000     } else {
10001       if (FPT->isVariadic())
10002         Enc += "va";
10003       else
10004         Enc += '0';
10005     }
10006   }
10007   Enc += ')';
10008   return true;
10009 }
10010 
10011 /// Handles the type's qualifier before dispatching a call to handle specific
10012 /// type encodings.
10013 static bool appendType(SmallStringEnc &Enc, QualType QType,
10014                        const CodeGen::CodeGenModule &CGM,
10015                        TypeStringCache &TSC) {
10016 
10017   QualType QT = QType.getCanonicalType();
10018 
10019   if (const ArrayType *AT = QT->getAsArrayTypeUnsafe())
10020     // The Qualifiers should be attached to the type rather than the array.
10021     // Thus we don't call appendQualifier() here.
10022     return appendArrayType(Enc, QT, AT, CGM, TSC, "");
10023 
10024   appendQualifier(Enc, QT);
10025 
10026   if (const BuiltinType *BT = QT->getAs<BuiltinType>())
10027     return appendBuiltinType(Enc, BT);
10028 
10029   if (const PointerType *PT = QT->getAs<PointerType>())
10030     return appendPointerType(Enc, PT, CGM, TSC);
10031 
10032   if (const EnumType *ET = QT->getAs<EnumType>())
10033     return appendEnumType(Enc, ET, TSC, QT.getBaseTypeIdentifier());
10034 
10035   if (const RecordType *RT = QT->getAsStructureType())
10036     return appendRecordType(Enc, RT, CGM, TSC, QT.getBaseTypeIdentifier());
10037 
10038   if (const RecordType *RT = QT->getAsUnionType())
10039     return appendRecordType(Enc, RT, CGM, TSC, QT.getBaseTypeIdentifier());
10040 
10041   if (const FunctionType *FT = QT->getAs<FunctionType>())
10042     return appendFunctionType(Enc, FT, CGM, TSC);
10043 
10044   return false;
10045 }
10046 
10047 static bool getTypeString(SmallStringEnc &Enc, const Decl *D,
10048                           CodeGen::CodeGenModule &CGM, TypeStringCache &TSC) {
10049   if (!D)
10050     return false;
10051 
10052   if (const FunctionDecl *FD = dyn_cast<FunctionDecl>(D)) {
10053     if (FD->getLanguageLinkage() != CLanguageLinkage)
10054       return false;
10055     return appendType(Enc, FD->getType(), CGM, TSC);
10056   }
10057 
10058   if (const VarDecl *VD = dyn_cast<VarDecl>(D)) {
10059     if (VD->getLanguageLinkage() != CLanguageLinkage)
10060       return false;
10061     QualType QT = VD->getType().getCanonicalType();
10062     if (const ArrayType *AT = QT->getAsArrayTypeUnsafe()) {
10063       // Global ArrayTypes are given a size of '*' if the size is unknown.
10064       // The Qualifiers should be attached to the type rather than the array.
10065       // Thus we don't call appendQualifier() here.
10066       return appendArrayType(Enc, QT, AT, CGM, TSC, "*");
10067     }
10068     return appendType(Enc, QT, CGM, TSC);
10069   }
10070   return false;
10071 }
10072 
10073 //===----------------------------------------------------------------------===//
10074 // RISCV ABI Implementation
10075 //===----------------------------------------------------------------------===//
10076 
10077 namespace {
10078 class RISCVABIInfo : public DefaultABIInfo {
10079 private:
10080   // Size of the integer ('x') registers in bits.
10081   unsigned XLen;
10082   // Size of the floating point ('f') registers in bits. Note that the target
10083   // ISA might have a wider FLen than the selected ABI (e.g. an RV32IF target
10084   // with soft float ABI has FLen==0).
10085   unsigned FLen;
10086   static const int NumArgGPRs = 8;
10087   static const int NumArgFPRs = 8;
10088   bool detectFPCCEligibleStructHelper(QualType Ty, CharUnits CurOff,
10089                                       llvm::Type *&Field1Ty,
10090                                       CharUnits &Field1Off,
10091                                       llvm::Type *&Field2Ty,
10092                                       CharUnits &Field2Off) const;
10093 
10094 public:
10095   RISCVABIInfo(CodeGen::CodeGenTypes &CGT, unsigned XLen, unsigned FLen)
10096       : DefaultABIInfo(CGT), XLen(XLen), FLen(FLen) {}
10097 
10098   // DefaultABIInfo's classifyReturnType and classifyArgumentType are
10099   // non-virtual, but computeInfo is virtual, so we overload it.
10100   void computeInfo(CGFunctionInfo &FI) const override;
10101 
10102   ABIArgInfo classifyArgumentType(QualType Ty, bool IsFixed, int &ArgGPRsLeft,
10103                                   int &ArgFPRsLeft) const;
10104   ABIArgInfo classifyReturnType(QualType RetTy) const;
10105 
10106   Address EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
10107                     QualType Ty) const override;
10108 
10109   ABIArgInfo extendType(QualType Ty) const;
10110 
10111   bool detectFPCCEligibleStruct(QualType Ty, llvm::Type *&Field1Ty,
10112                                 CharUnits &Field1Off, llvm::Type *&Field2Ty,
10113                                 CharUnits &Field2Off, int &NeededArgGPRs,
10114                                 int &NeededArgFPRs) const;
10115   ABIArgInfo coerceAndExpandFPCCEligibleStruct(llvm::Type *Field1Ty,
10116                                                CharUnits Field1Off,
10117                                                llvm::Type *Field2Ty,
10118                                                CharUnits Field2Off) const;
10119 };
10120 } // end anonymous namespace
10121 
10122 void RISCVABIInfo::computeInfo(CGFunctionInfo &FI) const {
10123   QualType RetTy = FI.getReturnType();
10124   if (!getCXXABI().classifyReturnType(FI))
10125     FI.getReturnInfo() = classifyReturnType(RetTy);
10126 
10127   // IsRetIndirect is true if classifyArgumentType indicated the value should
10128   // be passed indirect, or if the type size is a scalar greater than 2*XLen
10129   // and not a complex type with elements <= FLen. e.g. fp128 is passed direct
10130   // in LLVM IR, relying on the backend lowering code to rewrite the argument
10131   // list and pass indirectly on RV32.
10132   bool IsRetIndirect = FI.getReturnInfo().getKind() == ABIArgInfo::Indirect;
10133   if (!IsRetIndirect && RetTy->isScalarType() &&
10134       getContext().getTypeSize(RetTy) > (2 * XLen)) {
10135     if (RetTy->isComplexType() && FLen) {
10136       QualType EltTy = RetTy->getAs<ComplexType>()->getElementType();
10137       IsRetIndirect = getContext().getTypeSize(EltTy) > FLen;
10138     } else {
10139       // This is a normal scalar > 2*XLen, such as fp128 on RV32.
10140       IsRetIndirect = true;
10141     }
10142   }
10143 
10144   // We must track the number of GPRs used in order to conform to the RISC-V
10145   // ABI, as integer scalars passed in registers should have signext/zeroext
10146   // when promoted, but are anyext if passed on the stack. As GPR usage is
10147   // different for variadic arguments, we must also track whether we are
10148   // examining a vararg or not.
10149   int ArgGPRsLeft = IsRetIndirect ? NumArgGPRs - 1 : NumArgGPRs;
10150   int ArgFPRsLeft = FLen ? NumArgFPRs : 0;
10151   int NumFixedArgs = FI.getNumRequiredArgs();
10152 
10153   int ArgNum = 0;
10154   for (auto &ArgInfo : FI.arguments()) {
10155     bool IsFixed = ArgNum < NumFixedArgs;
10156     ArgInfo.info =
10157         classifyArgumentType(ArgInfo.type, IsFixed, ArgGPRsLeft, ArgFPRsLeft);
10158     ArgNum++;
10159   }
10160 }
10161 
10162 // Returns true if the struct is a potential candidate for the floating point
10163 // calling convention. If this function returns true, the caller is
10164 // responsible for checking that if there is only a single field then that
10165 // field is a float.
10166 bool RISCVABIInfo::detectFPCCEligibleStructHelper(QualType Ty, CharUnits CurOff,
10167                                                   llvm::Type *&Field1Ty,
10168                                                   CharUnits &Field1Off,
10169                                                   llvm::Type *&Field2Ty,
10170                                                   CharUnits &Field2Off) const {
10171   bool IsInt = Ty->isIntegralOrEnumerationType();
10172   bool IsFloat = Ty->isRealFloatingType();
10173 
10174   if (IsInt || IsFloat) {
10175     uint64_t Size = getContext().getTypeSize(Ty);
10176     if (IsInt && Size > XLen)
10177       return false;
10178     // Can't be eligible if larger than the FP registers. Half precision isn't
10179     // currently supported on RISC-V and the ABI hasn't been confirmed, so
10180     // default to the integer ABI in that case.
10181     if (IsFloat && (Size > FLen || Size < 32))
10182       return false;
10183     // Can't be eligible if an integer type was already found (int+int pairs
10184     // are not eligible).
10185     if (IsInt && Field1Ty && Field1Ty->isIntegerTy())
10186       return false;
10187     if (!Field1Ty) {
10188       Field1Ty = CGT.ConvertType(Ty);
10189       Field1Off = CurOff;
10190       return true;
10191     }
10192     if (!Field2Ty) {
10193       Field2Ty = CGT.ConvertType(Ty);
10194       Field2Off = CurOff;
10195       return true;
10196     }
10197     return false;
10198   }
10199 
10200   if (auto CTy = Ty->getAs<ComplexType>()) {
10201     if (Field1Ty)
10202       return false;
10203     QualType EltTy = CTy->getElementType();
10204     if (getContext().getTypeSize(EltTy) > FLen)
10205       return false;
10206     Field1Ty = CGT.ConvertType(EltTy);
10207     Field1Off = CurOff;
10208     assert(CurOff.isZero() && "Unexpected offset for first field");
10209     Field2Ty = Field1Ty;
10210     Field2Off = Field1Off + getContext().getTypeSizeInChars(EltTy);
10211     return true;
10212   }
10213 
10214   if (const ConstantArrayType *ATy = getContext().getAsConstantArrayType(Ty)) {
10215     uint64_t ArraySize = ATy->getSize().getZExtValue();
10216     QualType EltTy = ATy->getElementType();
10217     CharUnits EltSize = getContext().getTypeSizeInChars(EltTy);
10218     for (uint64_t i = 0; i < ArraySize; ++i) {
10219       bool Ret = detectFPCCEligibleStructHelper(EltTy, CurOff, Field1Ty,
10220                                                 Field1Off, Field2Ty, Field2Off);
10221       if (!Ret)
10222         return false;
10223       CurOff += EltSize;
10224     }
10225     return true;
10226   }
10227 
10228   if (const auto *RTy = Ty->getAs<RecordType>()) {
10229     // Structures with either a non-trivial destructor or a non-trivial
10230     // copy constructor are not eligible for the FP calling convention.
10231     if (getRecordArgABI(Ty, CGT.getCXXABI()))
10232       return false;
10233     if (isEmptyRecord(getContext(), Ty, true))
10234       return true;
10235     const RecordDecl *RD = RTy->getDecl();
10236     // Unions aren't eligible unless they're empty (which is caught above).
10237     if (RD->isUnion())
10238       return false;
10239     int ZeroWidthBitFieldCount = 0;
10240     for (const FieldDecl *FD : RD->fields()) {
10241       const ASTRecordLayout &Layout = getContext().getASTRecordLayout(RD);
10242       uint64_t FieldOffInBits = Layout.getFieldOffset(FD->getFieldIndex());
10243       QualType QTy = FD->getType();
10244       if (FD->isBitField()) {
10245         unsigned BitWidth = FD->getBitWidthValue(getContext());
10246         // Allow a bitfield with a type greater than XLen as long as the
10247         // bitwidth is XLen or less.
10248         if (getContext().getTypeSize(QTy) > XLen && BitWidth <= XLen)
10249           QTy = getContext().getIntTypeForBitwidth(XLen, false);
10250         if (BitWidth == 0) {
10251           ZeroWidthBitFieldCount++;
10252           continue;
10253         }
10254       }
10255 
10256       bool Ret = detectFPCCEligibleStructHelper(
10257           QTy, CurOff + getContext().toCharUnitsFromBits(FieldOffInBits),
10258           Field1Ty, Field1Off, Field2Ty, Field2Off);
10259       if (!Ret)
10260         return false;
10261 
10262       // As a quirk of the ABI, zero-width bitfields aren't ignored for fp+fp
10263       // or int+fp structs, but are ignored for a struct with an fp field and
10264       // any number of zero-width bitfields.
10265       if (Field2Ty && ZeroWidthBitFieldCount > 0)
10266         return false;
10267     }
10268     return Field1Ty != nullptr;
10269   }
10270 
10271   return false;
10272 }
10273 
10274 // Determine if a struct is eligible for passing according to the floating
10275 // point calling convention (i.e., when flattened it contains a single fp
10276 // value, fp+fp, or int+fp of appropriate size). If so, NeededArgFPRs and
10277 // NeededArgGPRs are incremented appropriately.
10278 bool RISCVABIInfo::detectFPCCEligibleStruct(QualType Ty, llvm::Type *&Field1Ty,
10279                                             CharUnits &Field1Off,
10280                                             llvm::Type *&Field2Ty,
10281                                             CharUnits &Field2Off,
10282                                             int &NeededArgGPRs,
10283                                             int &NeededArgFPRs) const {
10284   Field1Ty = nullptr;
10285   Field2Ty = nullptr;
10286   NeededArgGPRs = 0;
10287   NeededArgFPRs = 0;
10288   bool IsCandidate = detectFPCCEligibleStructHelper(
10289       Ty, CharUnits::Zero(), Field1Ty, Field1Off, Field2Ty, Field2Off);
10290   // Not really a candidate if we have a single int but no float.
10291   if (Field1Ty && !Field2Ty && !Field1Ty->isFloatingPointTy())
10292     return false;
10293   if (!IsCandidate)
10294     return false;
10295   if (Field1Ty && Field1Ty->isFloatingPointTy())
10296     NeededArgFPRs++;
10297   else if (Field1Ty)
10298     NeededArgGPRs++;
10299   if (Field2Ty && Field2Ty->isFloatingPointTy())
10300     NeededArgFPRs++;
10301   else if (Field2Ty)
10302     NeededArgGPRs++;
10303   return IsCandidate;
10304 }
10305 
10306 // Call getCoerceAndExpand for the two-element flattened struct described by
10307 // Field1Ty, Field1Off, Field2Ty, Field2Off. This method will create an
10308 // appropriate coerceToType and unpaddedCoerceToType.
10309 ABIArgInfo RISCVABIInfo::coerceAndExpandFPCCEligibleStruct(
10310     llvm::Type *Field1Ty, CharUnits Field1Off, llvm::Type *Field2Ty,
10311     CharUnits Field2Off) const {
10312   SmallVector<llvm::Type *, 3> CoerceElts;
10313   SmallVector<llvm::Type *, 2> UnpaddedCoerceElts;
10314   if (!Field1Off.isZero())
10315     CoerceElts.push_back(llvm::ArrayType::get(
10316         llvm::Type::getInt8Ty(getVMContext()), Field1Off.getQuantity()));
10317 
10318   CoerceElts.push_back(Field1Ty);
10319   UnpaddedCoerceElts.push_back(Field1Ty);
10320 
10321   if (!Field2Ty) {
10322     return ABIArgInfo::getCoerceAndExpand(
10323         llvm::StructType::get(getVMContext(), CoerceElts, !Field1Off.isZero()),
10324         UnpaddedCoerceElts[0]);
10325   }
10326 
10327   CharUnits Field2Align =
10328       CharUnits::fromQuantity(getDataLayout().getABITypeAlignment(Field2Ty));
10329   CharUnits Field1Size =
10330       CharUnits::fromQuantity(getDataLayout().getTypeStoreSize(Field1Ty));
10331   CharUnits Field2OffNoPadNoPack = Field1Size.alignTo(Field2Align);
10332 
10333   CharUnits Padding = CharUnits::Zero();
10334   if (Field2Off > Field2OffNoPadNoPack)
10335     Padding = Field2Off - Field2OffNoPadNoPack;
10336   else if (Field2Off != Field2Align && Field2Off > Field1Size)
10337     Padding = Field2Off - Field1Size;
10338 
10339   bool IsPacked = !Field2Off.isMultipleOf(Field2Align);
10340 
10341   if (!Padding.isZero())
10342     CoerceElts.push_back(llvm::ArrayType::get(
10343         llvm::Type::getInt8Ty(getVMContext()), Padding.getQuantity()));
10344 
10345   CoerceElts.push_back(Field2Ty);
10346   UnpaddedCoerceElts.push_back(Field2Ty);
10347 
10348   auto CoerceToType =
10349       llvm::StructType::get(getVMContext(), CoerceElts, IsPacked);
10350   auto UnpaddedCoerceToType =
10351       llvm::StructType::get(getVMContext(), UnpaddedCoerceElts, IsPacked);
10352 
10353   return ABIArgInfo::getCoerceAndExpand(CoerceToType, UnpaddedCoerceToType);
10354 }
10355 
10356 ABIArgInfo RISCVABIInfo::classifyArgumentType(QualType Ty, bool IsFixed,
10357                                               int &ArgGPRsLeft,
10358                                               int &ArgFPRsLeft) const {
10359   assert(ArgGPRsLeft <= NumArgGPRs && "Arg GPR tracking underflow");
10360   Ty = useFirstFieldIfTransparentUnion(Ty);
10361 
10362   // Structures with either a non-trivial destructor or a non-trivial
10363   // copy constructor are always passed indirectly.
10364   if (CGCXXABI::RecordArgABI RAA = getRecordArgABI(Ty, getCXXABI())) {
10365     if (ArgGPRsLeft)
10366       ArgGPRsLeft -= 1;
10367     return getNaturalAlignIndirect(Ty, /*ByVal=*/RAA ==
10368                                            CGCXXABI::RAA_DirectInMemory);
10369   }
10370 
10371   // Ignore empty structs/unions.
10372   if (isEmptyRecord(getContext(), Ty, true))
10373     return ABIArgInfo::getIgnore();
10374 
10375   uint64_t Size = getContext().getTypeSize(Ty);
10376 
10377   // Pass floating point values via FPRs if possible.
10378   if (IsFixed && Ty->isFloatingType() && !Ty->isComplexType() &&
10379       FLen >= Size && ArgFPRsLeft) {
10380     ArgFPRsLeft--;
10381     return ABIArgInfo::getDirect();
10382   }
10383 
10384   // Complex types for the hard float ABI must be passed direct rather than
10385   // using CoerceAndExpand.
10386   if (IsFixed && Ty->isComplexType() && FLen && ArgFPRsLeft >= 2) {
10387     QualType EltTy = Ty->castAs<ComplexType>()->getElementType();
10388     if (getContext().getTypeSize(EltTy) <= FLen) {
10389       ArgFPRsLeft -= 2;
10390       return ABIArgInfo::getDirect();
10391     }
10392   }
10393 
10394   if (IsFixed && FLen && Ty->isStructureOrClassType()) {
10395     llvm::Type *Field1Ty = nullptr;
10396     llvm::Type *Field2Ty = nullptr;
10397     CharUnits Field1Off = CharUnits::Zero();
10398     CharUnits Field2Off = CharUnits::Zero();
10399     int NeededArgGPRs;
10400     int NeededArgFPRs;
10401     bool IsCandidate =
10402         detectFPCCEligibleStruct(Ty, Field1Ty, Field1Off, Field2Ty, Field2Off,
10403                                  NeededArgGPRs, NeededArgFPRs);
10404     if (IsCandidate && NeededArgGPRs <= ArgGPRsLeft &&
10405         NeededArgFPRs <= ArgFPRsLeft) {
10406       ArgGPRsLeft -= NeededArgGPRs;
10407       ArgFPRsLeft -= NeededArgFPRs;
10408       return coerceAndExpandFPCCEligibleStruct(Field1Ty, Field1Off, Field2Ty,
10409                                                Field2Off);
10410     }
10411   }
10412 
10413   uint64_t NeededAlign = getContext().getTypeAlign(Ty);
10414   bool MustUseStack = false;
10415   // Determine the number of GPRs needed to pass the current argument
10416   // according to the ABI. 2*XLen-aligned varargs are passed in "aligned"
10417   // register pairs, so may consume 3 registers.
10418   int NeededArgGPRs = 1;
10419   if (!IsFixed && NeededAlign == 2 * XLen)
10420     NeededArgGPRs = 2 + (ArgGPRsLeft % 2);
10421   else if (Size > XLen && Size <= 2 * XLen)
10422     NeededArgGPRs = 2;
10423 
10424   if (NeededArgGPRs > ArgGPRsLeft) {
10425     MustUseStack = true;
10426     NeededArgGPRs = ArgGPRsLeft;
10427   }
10428 
10429   ArgGPRsLeft -= NeededArgGPRs;
10430 
10431   if (!isAggregateTypeForABI(Ty) && !Ty->isVectorType()) {
10432     // Treat an enum type as its underlying type.
10433     if (const EnumType *EnumTy = Ty->getAs<EnumType>())
10434       Ty = EnumTy->getDecl()->getIntegerType();
10435 
10436     // All integral types are promoted to XLen width, unless passed on the
10437     // stack.
10438     if (Size < XLen && Ty->isIntegralOrEnumerationType() && !MustUseStack) {
10439       return extendType(Ty);
10440     }
10441 
10442     if (const auto *EIT = Ty->getAs<ExtIntType>()) {
10443       if (EIT->getNumBits() < XLen && !MustUseStack)
10444         return extendType(Ty);
10445       if (EIT->getNumBits() > 128 ||
10446           (!getContext().getTargetInfo().hasInt128Type() &&
10447            EIT->getNumBits() > 64))
10448         return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
10449     }
10450 
10451     return ABIArgInfo::getDirect();
10452   }
10453 
10454   // Aggregates which are <= 2*XLen will be passed in registers if possible,
10455   // so coerce to integers.
10456   if (Size <= 2 * XLen) {
10457     unsigned Alignment = getContext().getTypeAlign(Ty);
10458 
10459     // Use a single XLen int if possible, 2*XLen if 2*XLen alignment is
10460     // required, and a 2-element XLen array if only XLen alignment is required.
10461     if (Size <= XLen) {
10462       return ABIArgInfo::getDirect(
10463           llvm::IntegerType::get(getVMContext(), XLen));
10464     } else if (Alignment == 2 * XLen) {
10465       return ABIArgInfo::getDirect(
10466           llvm::IntegerType::get(getVMContext(), 2 * XLen));
10467     } else {
10468       return ABIArgInfo::getDirect(llvm::ArrayType::get(
10469           llvm::IntegerType::get(getVMContext(), XLen), 2));
10470     }
10471   }
10472   return getNaturalAlignIndirect(Ty, /*ByVal=*/false);
10473 }
10474 
10475 ABIArgInfo RISCVABIInfo::classifyReturnType(QualType RetTy) const {
10476   if (RetTy->isVoidType())
10477     return ABIArgInfo::getIgnore();
10478 
10479   int ArgGPRsLeft = 2;
10480   int ArgFPRsLeft = FLen ? 2 : 0;
10481 
10482   // The rules for return and argument types are the same, so defer to
10483   // classifyArgumentType.
10484   return classifyArgumentType(RetTy, /*IsFixed=*/true, ArgGPRsLeft,
10485                               ArgFPRsLeft);
10486 }
10487 
10488 Address RISCVABIInfo::EmitVAArg(CodeGenFunction &CGF, Address VAListAddr,
10489                                 QualType Ty) const {
10490   CharUnits SlotSize = CharUnits::fromQuantity(XLen / 8);
10491 
10492   // Empty records are ignored for parameter passing purposes.
10493   if (isEmptyRecord(getContext(), Ty, true)) {
10494     Address Addr(CGF.Builder.CreateLoad(VAListAddr), SlotSize);
10495     Addr = CGF.Builder.CreateElementBitCast(Addr, CGF.ConvertTypeForMem(Ty));
10496     return Addr;
10497   }
10498 
10499   std::pair<CharUnits, CharUnits> SizeAndAlign =
10500       getContext().getTypeInfoInChars(Ty);
10501 
10502   // Arguments bigger than 2*Xlen bytes are passed indirectly.
10503   bool IsIndirect = SizeAndAlign.first > 2 * SlotSize;
10504 
10505   return emitVoidPtrVAArg(CGF, VAListAddr, Ty, IsIndirect, SizeAndAlign,
10506                           SlotSize, /*AllowHigherAlign=*/true);
10507 }
10508 
10509 ABIArgInfo RISCVABIInfo::extendType(QualType Ty) const {
10510   int TySize = getContext().getTypeSize(Ty);
10511   // RV64 ABI requires unsigned 32 bit integers to be sign extended.
10512   if (XLen == 64 && Ty->isUnsignedIntegerOrEnumerationType() && TySize == 32)
10513     return ABIArgInfo::getSignExtend(Ty);
10514   return ABIArgInfo::getExtend(Ty);
10515 }
10516 
10517 namespace {
10518 class RISCVTargetCodeGenInfo : public TargetCodeGenInfo {
10519 public:
10520   RISCVTargetCodeGenInfo(CodeGen::CodeGenTypes &CGT, unsigned XLen,
10521                          unsigned FLen)
10522       : TargetCodeGenInfo(std::make_unique<RISCVABIInfo>(CGT, XLen, FLen)) {}
10523 
10524   void setTargetAttributes(const Decl *D, llvm::GlobalValue *GV,
10525                            CodeGen::CodeGenModule &CGM) const override {
10526     const auto *FD = dyn_cast_or_null<FunctionDecl>(D);
10527     if (!FD) return;
10528 
10529     const auto *Attr = FD->getAttr<RISCVInterruptAttr>();
10530     if (!Attr)
10531       return;
10532 
10533     const char *Kind;
10534     switch (Attr->getInterrupt()) {
10535     case RISCVInterruptAttr::user: Kind = "user"; break;
10536     case RISCVInterruptAttr::supervisor: Kind = "supervisor"; break;
10537     case RISCVInterruptAttr::machine: Kind = "machine"; break;
10538     }
10539 
10540     auto *Fn = cast<llvm::Function>(GV);
10541 
10542     Fn->addFnAttr("interrupt", Kind);
10543   }
10544 };
10545 } // namespace
10546 
10547 //===----------------------------------------------------------------------===//
10548 // Driver code
10549 //===----------------------------------------------------------------------===//
10550 
10551 bool CodeGenModule::supportsCOMDAT() const {
10552   return getTriple().supportsCOMDAT();
10553 }
10554 
10555 const TargetCodeGenInfo &CodeGenModule::getTargetCodeGenInfo() {
10556   if (TheTargetCodeGenInfo)
10557     return *TheTargetCodeGenInfo;
10558 
10559   // Helper to set the unique_ptr while still keeping the return value.
10560   auto SetCGInfo = [&](TargetCodeGenInfo *P) -> const TargetCodeGenInfo & {
10561     this->TheTargetCodeGenInfo.reset(P);
10562     return *P;
10563   };
10564 
10565   const llvm::Triple &Triple = getTarget().getTriple();
10566   switch (Triple.getArch()) {
10567   default:
10568     return SetCGInfo(new DefaultTargetCodeGenInfo(Types));
10569 
10570   case llvm::Triple::le32:
10571     return SetCGInfo(new PNaClTargetCodeGenInfo(Types));
10572   case llvm::Triple::mips:
10573   case llvm::Triple::mipsel:
10574     if (Triple.getOS() == llvm::Triple::NaCl)
10575       return SetCGInfo(new PNaClTargetCodeGenInfo(Types));
10576     return SetCGInfo(new MIPSTargetCodeGenInfo(Types, true));
10577 
10578   case llvm::Triple::mips64:
10579   case llvm::Triple::mips64el:
10580     return SetCGInfo(new MIPSTargetCodeGenInfo(Types, false));
10581 
10582   case llvm::Triple::avr:
10583     return SetCGInfo(new AVRTargetCodeGenInfo(Types));
10584 
10585   case llvm::Triple::aarch64:
10586   case llvm::Triple::aarch64_32:
10587   case llvm::Triple::aarch64_be: {
10588     AArch64ABIInfo::ABIKind Kind = AArch64ABIInfo::AAPCS;
10589     if (getTarget().getABI() == "darwinpcs")
10590       Kind = AArch64ABIInfo::DarwinPCS;
10591     else if (Triple.isOSWindows())
10592       return SetCGInfo(
10593           new WindowsAArch64TargetCodeGenInfo(Types, AArch64ABIInfo::Win64));
10594 
10595     return SetCGInfo(new AArch64TargetCodeGenInfo(Types, Kind));
10596   }
10597 
10598   case llvm::Triple::wasm32:
10599   case llvm::Triple::wasm64: {
10600     WebAssemblyABIInfo::ABIKind Kind = WebAssemblyABIInfo::MVP;
10601     if (getTarget().getABI() == "experimental-mv")
10602       Kind = WebAssemblyABIInfo::ExperimentalMV;
10603     return SetCGInfo(new WebAssemblyTargetCodeGenInfo(Types, Kind));
10604   }
10605 
10606   case llvm::Triple::arm:
10607   case llvm::Triple::armeb:
10608   case llvm::Triple::thumb:
10609   case llvm::Triple::thumbeb: {
10610     if (Triple.getOS() == llvm::Triple::Win32) {
10611       return SetCGInfo(
10612           new WindowsARMTargetCodeGenInfo(Types, ARMABIInfo::AAPCS_VFP));
10613     }
10614 
10615     ARMABIInfo::ABIKind Kind = ARMABIInfo::AAPCS;
10616     StringRef ABIStr = getTarget().getABI();
10617     if (ABIStr == "apcs-gnu")
10618       Kind = ARMABIInfo::APCS;
10619     else if (ABIStr == "aapcs16")
10620       Kind = ARMABIInfo::AAPCS16_VFP;
10621     else if (CodeGenOpts.FloatABI == "hard" ||
10622              (CodeGenOpts.FloatABI != "soft" &&
10623               (Triple.getEnvironment() == llvm::Triple::GNUEABIHF ||
10624                Triple.getEnvironment() == llvm::Triple::MuslEABIHF ||
10625                Triple.getEnvironment() == llvm::Triple::EABIHF)))
10626       Kind = ARMABIInfo::AAPCS_VFP;
10627 
10628     return SetCGInfo(new ARMTargetCodeGenInfo(Types, Kind));
10629   }
10630 
10631   case llvm::Triple::ppc: {
10632     if (Triple.isOSAIX())
10633       return SetCGInfo(new AIXTargetCodeGenInfo(Types, /*Is64Bit*/ false));
10634 
10635     bool IsSoftFloat =
10636         CodeGenOpts.FloatABI == "soft" || getTarget().hasFeature("spe");
10637     bool RetSmallStructInRegABI =
10638         PPC32TargetCodeGenInfo::isStructReturnInRegABI(Triple, CodeGenOpts);
10639     return SetCGInfo(
10640         new PPC32TargetCodeGenInfo(Types, IsSoftFloat, RetSmallStructInRegABI));
10641   }
10642   case llvm::Triple::ppc64:
10643     if (Triple.isOSAIX())
10644       return SetCGInfo(new AIXTargetCodeGenInfo(Types, /*Is64Bit*/ true));
10645 
10646     if (Triple.isOSBinFormatELF()) {
10647       PPC64_SVR4_ABIInfo::ABIKind Kind = PPC64_SVR4_ABIInfo::ELFv1;
10648       if (getTarget().getABI() == "elfv2")
10649         Kind = PPC64_SVR4_ABIInfo::ELFv2;
10650       bool HasQPX = getTarget().getABI() == "elfv1-qpx";
10651       bool IsSoftFloat = CodeGenOpts.FloatABI == "soft";
10652 
10653       return SetCGInfo(new PPC64_SVR4_TargetCodeGenInfo(Types, Kind, HasQPX,
10654                                                         IsSoftFloat));
10655     }
10656     return SetCGInfo(new PPC64TargetCodeGenInfo(Types));
10657   case llvm::Triple::ppc64le: {
10658     assert(Triple.isOSBinFormatELF() && "PPC64 LE non-ELF not supported!");
10659     PPC64_SVR4_ABIInfo::ABIKind Kind = PPC64_SVR4_ABIInfo::ELFv2;
10660     if (getTarget().getABI() == "elfv1" || getTarget().getABI() == "elfv1-qpx")
10661       Kind = PPC64_SVR4_ABIInfo::ELFv1;
10662     bool HasQPX = getTarget().getABI() == "elfv1-qpx";
10663     bool IsSoftFloat = CodeGenOpts.FloatABI == "soft";
10664 
10665     return SetCGInfo(new PPC64_SVR4_TargetCodeGenInfo(Types, Kind, HasQPX,
10666                                                       IsSoftFloat));
10667   }
10668 
10669   case llvm::Triple::nvptx:
10670   case llvm::Triple::nvptx64:
10671     return SetCGInfo(new NVPTXTargetCodeGenInfo(Types));
10672 
10673   case llvm::Triple::msp430:
10674     return SetCGInfo(new MSP430TargetCodeGenInfo(Types));
10675 
10676   case llvm::Triple::riscv32:
10677   case llvm::Triple::riscv64: {
10678     StringRef ABIStr = getTarget().getABI();
10679     unsigned XLen = getTarget().getPointerWidth(0);
10680     unsigned ABIFLen = 0;
10681     if (ABIStr.endswith("f"))
10682       ABIFLen = 32;
10683     else if (ABIStr.endswith("d"))
10684       ABIFLen = 64;
10685     return SetCGInfo(new RISCVTargetCodeGenInfo(Types, XLen, ABIFLen));
10686   }
10687 
10688   case llvm::Triple::systemz: {
10689     bool SoftFloat = CodeGenOpts.FloatABI == "soft";
10690     bool HasVector = !SoftFloat && getTarget().getABI() == "vector";
10691     return SetCGInfo(new SystemZTargetCodeGenInfo(Types, HasVector, SoftFloat));
10692   }
10693 
10694   case llvm::Triple::tce:
10695   case llvm::Triple::tcele:
10696     return SetCGInfo(new TCETargetCodeGenInfo(Types));
10697 
10698   case llvm::Triple::x86: {
10699     bool IsDarwinVectorABI = Triple.isOSDarwin();
10700     bool RetSmallStructInRegABI =
10701         X86_32TargetCodeGenInfo::isStructReturnInRegABI(Triple, CodeGenOpts);
10702     bool IsWin32FloatStructABI = Triple.isOSWindows() && !Triple.isOSCygMing();
10703 
10704     if (Triple.getOS() == llvm::Triple::Win32) {
10705       return SetCGInfo(new WinX86_32TargetCodeGenInfo(
10706           Types, IsDarwinVectorABI, RetSmallStructInRegABI,
10707           IsWin32FloatStructABI, CodeGenOpts.NumRegisterParameters));
10708     } else {
10709       return SetCGInfo(new X86_32TargetCodeGenInfo(
10710           Types, IsDarwinVectorABI, RetSmallStructInRegABI,
10711           IsWin32FloatStructABI, CodeGenOpts.NumRegisterParameters,
10712           CodeGenOpts.FloatABI == "soft"));
10713     }
10714   }
10715 
10716   case llvm::Triple::x86_64: {
10717     StringRef ABI = getTarget().getABI();
10718     X86AVXABILevel AVXLevel =
10719         (ABI == "avx512"
10720              ? X86AVXABILevel::AVX512
10721              : ABI == "avx" ? X86AVXABILevel::AVX : X86AVXABILevel::None);
10722 
10723     switch (Triple.getOS()) {
10724     case llvm::Triple::Win32:
10725       return SetCGInfo(new WinX86_64TargetCodeGenInfo(Types, AVXLevel));
10726     default:
10727       return SetCGInfo(new X86_64TargetCodeGenInfo(Types, AVXLevel));
10728     }
10729   }
10730   case llvm::Triple::hexagon:
10731     return SetCGInfo(new HexagonTargetCodeGenInfo(Types));
10732   case llvm::Triple::lanai:
10733     return SetCGInfo(new LanaiTargetCodeGenInfo(Types));
10734   case llvm::Triple::r600:
10735     return SetCGInfo(new AMDGPUTargetCodeGenInfo(Types));
10736   case llvm::Triple::amdgcn:
10737     return SetCGInfo(new AMDGPUTargetCodeGenInfo(Types));
10738   case llvm::Triple::sparc:
10739     return SetCGInfo(new SparcV8TargetCodeGenInfo(Types));
10740   case llvm::Triple::sparcv9:
10741     return SetCGInfo(new SparcV9TargetCodeGenInfo(Types));
10742   case llvm::Triple::xcore:
10743     return SetCGInfo(new XCoreTargetCodeGenInfo(Types));
10744   case llvm::Triple::arc:
10745     return SetCGInfo(new ARCTargetCodeGenInfo(Types));
10746   case llvm::Triple::spir:
10747   case llvm::Triple::spir64:
10748     return SetCGInfo(new SPIRTargetCodeGenInfo(Types));
10749   }
10750 }
10751 
10752 /// Create an OpenCL kernel for an enqueued block.
10753 ///
10754 /// The kernel has the same function type as the block invoke function. Its
10755 /// name is the name of the block invoke function postfixed with "_kernel".
10756 /// It simply calls the block invoke function then returns.
10757 llvm::Function *
10758 TargetCodeGenInfo::createEnqueuedBlockKernel(CodeGenFunction &CGF,
10759                                              llvm::Function *Invoke,
10760                                              llvm::Value *BlockLiteral) const {
10761   auto *InvokeFT = Invoke->getFunctionType();
10762   llvm::SmallVector<llvm::Type *, 2> ArgTys;
10763   for (auto &P : InvokeFT->params())
10764     ArgTys.push_back(P);
10765   auto &C = CGF.getLLVMContext();
10766   std::string Name = Invoke->getName().str() + "_kernel";
10767   auto *FT = llvm::FunctionType::get(llvm::Type::getVoidTy(C), ArgTys, false);
10768   auto *F = llvm::Function::Create(FT, llvm::GlobalValue::InternalLinkage, Name,
10769                                    &CGF.CGM.getModule());
10770   auto IP = CGF.Builder.saveIP();
10771   auto *BB = llvm::BasicBlock::Create(C, "entry", F);
10772   auto &Builder = CGF.Builder;
10773   Builder.SetInsertPoint(BB);
10774   llvm::SmallVector<llvm::Value *, 2> Args;
10775   for (auto &A : F->args())
10776     Args.push_back(&A);
10777   Builder.CreateCall(Invoke, Args);
10778   Builder.CreateRetVoid();
10779   Builder.restoreIP(IP);
10780   return F;
10781 }
10782 
10783 /// Create an OpenCL kernel for an enqueued block.
10784 ///
10785 /// The type of the first argument (the block literal) is the struct type
10786 /// of the block literal instead of a pointer type. The first argument
10787 /// (block literal) is passed directly by value to the kernel. The kernel
10788 /// allocates the same type of struct on stack and stores the block literal
10789 /// to it and passes its pointer to the block invoke function. The kernel
10790 /// has "enqueued-block" function attribute and kernel argument metadata.
10791 llvm::Function *AMDGPUTargetCodeGenInfo::createEnqueuedBlockKernel(
10792     CodeGenFunction &CGF, llvm::Function *Invoke,
10793     llvm::Value *BlockLiteral) const {
10794   auto &Builder = CGF.Builder;
10795   auto &C = CGF.getLLVMContext();
10796 
10797   auto *BlockTy = BlockLiteral->getType()->getPointerElementType();
10798   auto *InvokeFT = Invoke->getFunctionType();
10799   llvm::SmallVector<llvm::Type *, 2> ArgTys;
10800   llvm::SmallVector<llvm::Metadata *, 8> AddressQuals;
10801   llvm::SmallVector<llvm::Metadata *, 8> AccessQuals;
10802   llvm::SmallVector<llvm::Metadata *, 8> ArgTypeNames;
10803   llvm::SmallVector<llvm::Metadata *, 8> ArgBaseTypeNames;
10804   llvm::SmallVector<llvm::Metadata *, 8> ArgTypeQuals;
10805   llvm::SmallVector<llvm::Metadata *, 8> ArgNames;
10806 
10807   ArgTys.push_back(BlockTy);
10808   ArgTypeNames.push_back(llvm::MDString::get(C, "__block_literal"));
10809   AddressQuals.push_back(llvm::ConstantAsMetadata::get(Builder.getInt32(0)));
10810   ArgBaseTypeNames.push_back(llvm::MDString::get(C, "__block_literal"));
10811   ArgTypeQuals.push_back(llvm::MDString::get(C, ""));
10812   AccessQuals.push_back(llvm::MDString::get(C, "none"));
10813   ArgNames.push_back(llvm::MDString::get(C, "block_literal"));
10814   for (unsigned I = 1, E = InvokeFT->getNumParams(); I < E; ++I) {
10815     ArgTys.push_back(InvokeFT->getParamType(I));
10816     ArgTypeNames.push_back(llvm::MDString::get(C, "void*"));
10817     AddressQuals.push_back(llvm::ConstantAsMetadata::get(Builder.getInt32(3)));
10818     AccessQuals.push_back(llvm::MDString::get(C, "none"));
10819     ArgBaseTypeNames.push_back(llvm::MDString::get(C, "void*"));
10820     ArgTypeQuals.push_back(llvm::MDString::get(C, ""));
10821     ArgNames.push_back(
10822         llvm::MDString::get(C, (Twine("local_arg") + Twine(I)).str()));
10823   }
10824   std::string Name = Invoke->getName().str() + "_kernel";
10825   auto *FT = llvm::FunctionType::get(llvm::Type::getVoidTy(C), ArgTys, false);
10826   auto *F = llvm::Function::Create(FT, llvm::GlobalValue::InternalLinkage, Name,
10827                                    &CGF.CGM.getModule());
10828   F->addFnAttr("enqueued-block");
10829   auto IP = CGF.Builder.saveIP();
10830   auto *BB = llvm::BasicBlock::Create(C, "entry", F);
10831   Builder.SetInsertPoint(BB);
10832   const auto BlockAlign = CGF.CGM.getDataLayout().getPrefTypeAlign(BlockTy);
10833   auto *BlockPtr = Builder.CreateAlloca(BlockTy, nullptr);
10834   BlockPtr->setAlignment(BlockAlign);
10835   Builder.CreateAlignedStore(F->arg_begin(), BlockPtr, BlockAlign);
10836   auto *Cast = Builder.CreatePointerCast(BlockPtr, InvokeFT->getParamType(0));
10837   llvm::SmallVector<llvm::Value *, 2> Args;
10838   Args.push_back(Cast);
10839   for (auto I = F->arg_begin() + 1, E = F->arg_end(); I != E; ++I)
10840     Args.push_back(I);
10841   Builder.CreateCall(Invoke, Args);
10842   Builder.CreateRetVoid();
10843   Builder.restoreIP(IP);
10844 
10845   F->setMetadata("kernel_arg_addr_space", llvm::MDNode::get(C, AddressQuals));
10846   F->setMetadata("kernel_arg_access_qual", llvm::MDNode::get(C, AccessQuals));
10847   F->setMetadata("kernel_arg_type", llvm::MDNode::get(C, ArgTypeNames));
10848   F->setMetadata("kernel_arg_base_type",
10849                  llvm::MDNode::get(C, ArgBaseTypeNames));
10850   F->setMetadata("kernel_arg_type_qual", llvm::MDNode::get(C, ArgTypeQuals));
10851   if (CGF.CGM.getCodeGenOpts().EmitOpenCLArgMetadata)
10852     F->setMetadata("kernel_arg_name", llvm::MDNode::get(C, ArgNames));
10853 
10854   return F;
10855 }
10856