| /llvm-project-15.0.7/bolt/lib/Target/X86/ |
| H A D | X86MCPlusBuilder.cpp | 1210 unsigned NewOpcode = 0; in changeToPushOrPop() local 1593 unsigned NewOpcode = 0; in replaceMemOperandWithImm() local 1614 if (NewOpcode == X86::TEST8ri || NewOpcode == X86::TEST16ri || in replaceMemOperandWithImm() 1615 NewOpcode == X86::TEST32ri || NewOpcode == X86::TEST64ri32) in replaceMemOperandWithImm() 1633 unsigned NewOpcode; in replaceMemOperandWithReg() local 1697 int NewOpcode; in convertJmpToTailCall() local 1724 int NewOpcode; in convertTailCallToJmp() local 1746 int NewOpcode; in convertTailCallToCall() local 1771 const auto NewOpcode = in convertCallToIndirectCall() local 2418 unsigned NewOpcode; in createSaveToStack() local [all …]
|
| /llvm-project-15.0.7/llvm/lib/Target/Hexagon/ |
| H A D | HexagonCFGOptimizer.cpp | 85 int NewOpcode = 0; in InvertAndChangeJumpTarget() local 88 NewOpcode = Hexagon::J2_jumpf; in InvertAndChangeJumpTarget() 91 NewOpcode = Hexagon::J2_jumpt; in InvertAndChangeJumpTarget() 94 NewOpcode = Hexagon::J2_jumpfnewpt; in InvertAndChangeJumpTarget() 97 NewOpcode = Hexagon::J2_jumptnewpt; in InvertAndChangeJumpTarget() 103 MI.setDesc(TII->get(NewOpcode)); in InvertAndChangeJumpTarget()
|
| H A D | HexagonVLIWPacketizer.cpp | 461 int NewOpcode; in promoteToDotNew() local 463 NewOpcode = HII->getDotNewPredOp(MI, MBPI); in promoteToDotNew() 465 NewOpcode = HII->getDotNewOp(MI); in promoteToDotNew() 466 MI.setDesc(HII->get(NewOpcode)); in promoteToDotNew() 471 int NewOpcode = HII->getDotOldOp(MI); in demoteToDotOld() local 472 MI.setDesc(HII->get(NewOpcode)); in demoteToDotOld() 890 int NewOpcode = (RC != &Hexagon::PredRegsRegClass) ? HII->getDotNewOp(MI) : in canPromoteToDotNew() local 892 const MCInstrDesc &D = HII->get(NewOpcode); in canPromoteToDotNew()
|
| /llvm-project-15.0.7/llvm/lib/Target/ARM/ |
| H A D | MVEVPTBlockPass.cpp | 68 unsigned &NewOpcode) { in findVCMPToFoldIntoVPST() argument 83 NewOpcode = VCMPOpcodeToVPT(CmpMI->getOpcode()); in findVCMPToFoldIntoVPST() 84 if (NewOpcode == 0) in findVCMPToFoldIntoVPST() 275 unsigned NewOpcode; in InsertVPTBlocks() local 277 if (MachineInstr *VCMP = findVCMPToFoldIntoVPST(MI, TRI, NewOpcode)) { in InsertVPTBlocks() 279 MIBuilder = BuildMI(Block, MI, DL, TII->get(NewOpcode)); in InsertVPTBlocks()
|
| /llvm-project-15.0.7/llvm/lib/Target/XCore/ |
| H A D | XCoreRegisterInfo.cpp | 137 int NewOpcode; in InsertSPImmInst() local 139 NewOpcode = (isU6) ? XCore::LDWSP_ru6 : XCore::LDWSP_lru6; in InsertSPImmInst() 140 BuildMI(MBB, II, dl, TII.get(NewOpcode), Reg) in InsertSPImmInst() 145 NewOpcode = (isU6) ? XCore::STWSP_ru6 : XCore::STWSP_lru6; in InsertSPImmInst() 146 BuildMI(MBB, II, dl, TII.get(NewOpcode)) in InsertSPImmInst() 152 NewOpcode = (isU6) ? XCore::LDAWSP_ru6 : XCore::LDAWSP_lru6; in InsertSPImmInst() 153 BuildMI(MBB, II, dl, TII.get(NewOpcode), Reg) in InsertSPImmInst()
|
| /llvm-project-15.0.7/llvm/lib/Target/AMDGPU/ |
| H A D | SIShrinkInstructions.cpp | 332 MI.setDesc(TII->get(NewOpcode)); in shrinkMIMG() 376 NewOpcode = AMDGPU::V_MADAK_F32; in shrinkMadFma() 379 NewOpcode = AMDGPU::V_FMAAK_F32; in shrinkMadFma() 382 NewOpcode = AMDGPU::V_MADAK_F16; in shrinkMadFma() 385 NewOpcode = AMDGPU::V_FMAAK_F16; in shrinkMadFma() 403 NewOpcode = AMDGPU::V_MADMK_F32; in shrinkMadFma() 406 NewOpcode = AMDGPU::V_FMAMK_F32; in shrinkMadFma() 409 NewOpcode = AMDGPU::V_MADMK_F16; in shrinkMadFma() 412 NewOpcode = AMDGPU::V_FMAMK_F16; in shrinkMadFma() 417 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) in shrinkMadFma() [all …]
|
| H A D | GCNCreateVOPD.cpp | 66 int NewOpcode = AMDGPU::getVOPDFull(AMDGPU::getVOPDOpcode(Opc1), in doReplace() local 68 assert(NewOpcode != -1 && in doReplace() 72 FirstMI->getDebugLoc(), SII->get(NewOpcode)) in doReplace()
|
| H A D | R600MachineCFGStructurizer.cpp | 200 void insertInstrEnd(MachineBasicBlock *MBB, int NewOpcode, 202 MachineInstr *insertInstrBefore(MachineBasicBlock *MBB, int NewOpcode, 205 void insertCondBranchBefore(MachineBasicBlock::iterator I, int NewOpcode, 208 MachineBasicBlock::iterator I, int NewOpcode, 437 MBB->getParent()->CreateMachineInstr(TII->get(NewOpcode), DL); in insertInstrEnd() 444 int NewOpcode, in insertInstrBefore() argument 447 MBB->getParent()->CreateMachineInstr(TII->get(NewOpcode), DL); in insertInstrBefore() 457 MachineBasicBlock::iterator I, int NewOpcode) { in insertInstrBefore() argument 469 MachineBasicBlock::iterator I, int NewOpcode, const DebugLoc &DL) { in insertCondBranchBefore() argument 473 MachineInstr *NewMI = MF->CreateMachineInstr(TII->get(NewOpcode), DL); in insertCondBranchBefore() [all …]
|
| H A D | SIWholeQuadMode.cpp | 771 unsigned NewOpcode = 0; in splitBlock() local 774 NewOpcode = AMDGPU::S_AND_B32_term; in splitBlock() 777 NewOpcode = AMDGPU::S_AND_B64_term; in splitBlock() 780 NewOpcode = AMDGPU::S_MOV_B32_term; in splitBlock() 783 NewOpcode = AMDGPU::S_MOV_B64_term; in splitBlock() 788 if (NewOpcode) in splitBlock() 789 TermMI->setDesc(TII->get(NewOpcode)); in splitBlock()
|
| H A D | SIOptimizeExecMasking.cpp | 561 const int NewOpcode = AMDGPU::getVCMPXOpFromVCMP(VCmp.getOpcode()); in optimizeVCMPSaveExecSequence() local 563 if (NewOpcode == -1) in optimizeVCMPSaveExecSequence() 583 VCmp.getDebugLoc(), TII->get(NewOpcode)); in optimizeVCMPSaveExecSequence()
|
| H A D | SIISelLowering.h | 79 unsigned NewOpcode) const; 81 unsigned NewOpcode) const;
|
| /llvm-project-15.0.7/llvm/lib/Target/X86/ |
| H A D | X86FixupLEAs.cpp | 531 unsigned NewOpcode = AluI->getOpcode(); in optLEAALU() local 532 NewMI1 = BuildMI(MBB, InsertPos, AluI->getDebugLoc(), TII->get(NewOpcode), in optLEAALU() 537 NewMI2 = BuildMI(MBB, InsertPos, AluI->getDebugLoc(), TII->get(NewOpcode), in optLEAALU() 595 unsigned NewOpcode = getADDrrFromLEA(MI.getOpcode()); in optTwoAddrLEA() local 601 NewMI = BuildMI(MBB, I, MI.getDebugLoc(), TII->get(NewOpcode), DestReg) in optTwoAddrLEA() 606 NewMI = BuildMI(MBB, I, MI.getDebugLoc(), TII->get(NewOpcode), DestReg) in optTwoAddrLEA() 619 unsigned NewOpcode = getINCDECFromLEA(MI.getOpcode(), IsINC); in optTwoAddrLEA() local 623 NewMI = BuildMI(MBB, I, MI.getDebugLoc(), TII->get(NewOpcode), DestReg) in optTwoAddrLEA() 626 NewMI = BuildMI(MBB, I, MI.getDebugLoc(), TII->get(NewOpcode), DestReg) in optTwoAddrLEA() 630 unsigned NewOpcode = getADDriFromLEA(MI.getOpcode(), Disp); in optTwoAddrLEA() local [all …]
|
| /llvm-project-15.0.7/llvm/lib/Target/ARC/ |
| H A D | ARCOptAddrMode.cpp | 111 void changeToAddrMode(MachineInstr &Ldst, unsigned NewOpcode, 264 int NewOpcode = ARC::getPostIncOpcode(Ldst.getOpcode()); in tryToCombine() local 265 assert(NewOpcode > 0 && "No postincrement form found"); in tryToCombine() 267 changeToAddrMode(Ldst, NewOpcode, NewBaseReg, Add.getOperand(2)); in tryToCombine() 452 void ARCOptAddrMode::changeToAddrMode(MachineInstr &Ldst, unsigned NewOpcode, in changeToAddrMode() argument 470 Ldst.setDesc(AST->getInstrInfo()->get(NewOpcode)); in changeToAddrMode()
|
| /llvm-project-15.0.7/llvm/lib/Target/Mips/MCTargetDesc/ |
| H A D | MipsMCCodeEmitter.cpp | 191 int NewOpcode = -1; in encodeInstruction() local 194 NewOpcode = Mips::MipsR62MicroMipsR6(Opcode, Mips::Arch_micromipsr6); in encodeInstruction() 195 if (NewOpcode == -1) in encodeInstruction() 196 NewOpcode = Mips::Std2MicroMipsR6(Opcode, Mips::Arch_micromipsr6); in encodeInstruction() 199 NewOpcode = Mips::Std2MicroMips(Opcode, Mips::Arch_micromips); in encodeInstruction() 202 if (NewOpcode == -1) in encodeInstruction() 203 NewOpcode = Mips::Dsp2MicroMips(Opcode, Mips::Arch_mmdsp); in encodeInstruction() 205 if (NewOpcode != -1) { in encodeInstruction() 209 TmpInst.setOpcode (NewOpcode); in encodeInstruction()
|
| /llvm-project-15.0.7/llvm/lib/Target/Lanai/ |
| H A D | LanaiRegisterInfo.cpp | 228 unsigned NewOpcode = getOppositeALULoOpcode(MI.getOpcode()); in eliminateFrameIndex() local 233 BuildMI(*MI.getParent(), II, DL, TII->get(NewOpcode), in eliminateFrameIndex()
|
| /llvm-project-15.0.7/llvm/lib/Target/SystemZ/ |
| H A D | SystemZInstrInfo.cpp | 69 unsigned NewOpcode) const { in splitMove() 110 unsigned HighOpcode = getOpcodeForOffset(NewOpcode, HighOffsetOp.getImm()); in splitMove() 111 unsigned LowOpcode = getOpcodeForOffset(NewOpcode, LowOffsetOp.getImm()); in splitMove() 130 unsigned NewOpcode = getOpcodeForOffset(SystemZ::LA, Offset); in splitAdjDynAlloc() local 131 assert(NewOpcode && "No support for huge argument lists yet"); in splitAdjDynAlloc() 132 MI->setDesc(get(NewOpcode)); in splitAdjDynAlloc() 965 unsigned NewOpcode; in convertToThreeAddress() local 967 NewOpcode = SystemZ::RISBG; in convertToThreeAddress() 970 NewOpcode = SystemZ::RISBGN; in convertToThreeAddress() 972 NewOpcode = SystemZ::RISBMux; in convertToThreeAddress() [all …]
|
| H A D | SystemZFrameLowering.cpp | 726 unsigned NewOpcode = ZII->getOpcodeForOffset(Opcode, Offset); in emitEpilogue() local 730 if (!NewOpcode) { in emitEpilogue() 735 NewOpcode = ZII->getOpcodeForOffset(Opcode, Offset); in emitEpilogue() 736 assert(NewOpcode && "No restore instruction available"); in emitEpilogue() 739 MBBI->setDesc(ZII->get(NewOpcode)); in emitEpilogue()
|
| H A D | SystemZInstrInfo.h | 178 void splitMove(MachineBasicBlock::iterator MI, unsigned NewOpcode) const;
|
| /llvm-project-15.0.7/llvm/lib/Target/PowerPC/AsmParser/ |
| H A D | PPCAsmParser.cpp | 1508 std::string NewOpcode; in ParseInstruction() local 1510 NewOpcode = std::string(Name); in ParseInstruction() 1511 NewOpcode += '+'; in ParseInstruction() 1512 Name = NewOpcode; in ParseInstruction() 1515 NewOpcode = std::string(Name); in ParseInstruction() 1516 NewOpcode += '-'; in ParseInstruction() 1517 Name = NewOpcode; in ParseInstruction() 1523 if (!NewOpcode.empty()) // Underlying memory for Name is volatile. in ParseInstruction() 1531 if (!NewOpcode.empty()) // Underlying memory for Name is volatile. in ParseInstruction()
|
| /llvm-project-15.0.7/clang-tools-extra/clang-tidy/readability/ |
| H A D | SimplifyBooleanExprCheck.cpp | 941 auto NewOpcode = getDemorganFlippedOperator(Inner->getOpcode()); in reportDeMorgan() local 942 if (shouldRemoveParens(Parent, NewOpcode, Parens)) { in reportDeMorgan() 951 if (flipDemorganSide(Fixes, Context, Inner->getLHS(), NewOpcode) || in reportDeMorgan() 952 flipDemorganSide(Fixes, Context, Inner->getRHS(), NewOpcode)) in reportDeMorgan()
|
| /llvm-project-15.0.7/llvm/lib/Target/AArch64/ |
| H A D | AArch64ExpandPseudoInsts.cpp | 515 int NewOpcode; in expand_DestructiveOp() local 517 if ((NewOpcode = AArch64::getSVERevInstr(Opcode)) != -1) in expand_DestructiveOp() 518 Opcode = NewOpcode; in expand_DestructiveOp() 520 else if ((NewOpcode = AArch64::getSVENonRevInstr(Opcode)) != -1) in expand_DestructiveOp() 521 Opcode = NewOpcode; in expand_DestructiveOp()
|
| /llvm-project-15.0.7/llvm/lib/Target/PowerPC/ |
| H A D | PPCRegisterInfo.cpp | 1609 unsigned NewOpcode = 0u; in eliminateFrameIndex() local 1638 NewOpcode = ImmToIdxMap.find(OpC)->second; in eliminateFrameIndex() 1639 MI.setDesc(TII.get(NewOpcode)); in eliminateFrameIndex() 1652 if (NewOpcode == PPC::LQX_PSEUDO || NewOpcode == PPC::STQX_PSEUDO) { in eliminateFrameIndex() 1658 MI.setDesc(TII.get(NewOpcode == PPC::LQX_PSEUDO ? PPC::LQ : PPC::STQ)); in eliminateFrameIndex()
|
| H A D | PPCISelDAGToDAG.cpp | 7100 unsigned NewOpcode; in PeepholePPC64ZExt() local 7106 case PPC::SLW: NewOpcode = PPC::SLW8; break; in PeepholePPC64ZExt() 7107 case PPC::SRW: NewOpcode = PPC::SRW8; break; in PeepholePPC64ZExt() 7108 case PPC::LI: NewOpcode = PPC::LI8; break; in PeepholePPC64ZExt() 7109 case PPC::LIS: NewOpcode = PPC::LIS8; break; in PeepholePPC64ZExt() 7115 case PPC::OR: NewOpcode = PPC::OR8; break; in PeepholePPC64ZExt() 7117 case PPC::ORI: NewOpcode = PPC::ORI8; break; in PeepholePPC64ZExt() 7118 case PPC::ORIS: NewOpcode = PPC::ORIS8; break; in PeepholePPC64ZExt() 7119 case PPC::AND: NewOpcode = PPC::AND8; break; in PeepholePPC64ZExt() 7121 NewOpcode = PPC::ANDI8_rec; in PeepholePPC64ZExt() [all …]
|
| /llvm-project-15.0.7/llvm/lib/Target/Mips/ |
| H A D | MipsDelaySlotFiller.cpp | 563 unsigned NewOpcode = TII->getEquivalentCompactForm(Branch); in replaceWithCompactBranch() local 564 Branch = TII->genInstrWithNewOpc(NewOpcode, Branch); in replaceWithCompactBranch()
|
| /llvm-project-15.0.7/llvm/include/llvm/CodeGen/GlobalISel/ |
| H A D | InstructionSelectorImpl.h | 847 int64_t NewOpcode = MatchTable[CurrentIdx++]; in executeMatchTable() local 853 OutMIs[NewInsnID]->setDesc(TII.get(NewOpcode)); in executeMatchTable() 857 << NewOpcode << ")\n"); in executeMatchTable()
|