15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===//
25c0c51a9SNicolas Vasilache //
330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information.
556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
65c0c51a9SNicolas Vasilache //
756222a06SMehdi Amini //===----------------------------------------------------------------------===//
85c0c51a9SNicolas Vasilache 
965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h"
10870c1fd4SAlex Zinenko 
1175e5f0aaSAlex Zinenko #include "mlir/Conversion/LLVMCommon/VectorPattern.h"
12a54f4eaeSMogball #include "mlir/Dialect/Arithmetic/IR/Arithmetic.h"
13a75a46dbSJavier Setoain #include "mlir/Dialect/Arithmetic/Utils/Utils.h"
14e332c22cSNicolas Vasilache #include "mlir/Dialect/LLVMIR/FunctionCallUtils.h"
155c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h"
16e2310704SJulian Gross #include "mlir/Dialect/MemRef/IR/MemRef.h"
1799ef9eebSMatthias Springer #include "mlir/Dialect/Vector/Transforms/VectorTransforms.h"
1809f7a55fSRiver Riddle #include "mlir/IR/BuiltinTypes.h"
1929a50c58SStephen Neuendorffer #include "mlir/Support/MathExtras.h"
20929189a4SWilliam S. Moses #include "mlir/Target/LLVMIR/TypeToLLVM.h"
215c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h"
225c0c51a9SNicolas Vasilache 
235c0c51a9SNicolas Vasilache using namespace mlir;
2465678d93SNicolas Vasilache using namespace mlir::vector;
255c0c51a9SNicolas Vasilache 
269826fe5cSAart Bik // Helper to reduce vector type by one rank at front.
279826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) {
289826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
29a4830d14SJavier Setoain   unsigned numScalableDims = tp.getNumScalableDims();
30a4830d14SJavier Setoain   if (tp.getShape().size() == numScalableDims)
31a4830d14SJavier Setoain     --numScalableDims;
32a4830d14SJavier Setoain   return VectorType::get(tp.getShape().drop_front(), tp.getElementType(),
33a4830d14SJavier Setoain                          numScalableDims);
349826fe5cSAart Bik }
359826fe5cSAart Bik 
369826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back.
379826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) {
389826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
39a4830d14SJavier Setoain   unsigned numScalableDims = tp.getNumScalableDims();
40a4830d14SJavier Setoain   if (numScalableDims > 0)
41a4830d14SJavier Setoain     --numScalableDims;
42a4830d14SJavier Setoain   return VectorType::get(tp.getShape().take_back(), tp.getElementType(),
43a4830d14SJavier Setoain                          numScalableDims);
449826fe5cSAart Bik }
459826fe5cSAart Bik 
461c81adf3SAart Bik // Helper that picks the proper sequence for inserting.
47e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter,
480f04384dSAlex Zinenko                        LLVMTypeConverter &typeConverter, Location loc,
490f04384dSAlex Zinenko                        Value val1, Value val2, Type llvmType, int64_t rank,
500f04384dSAlex Zinenko                        int64_t pos) {
51e7026abaSNicolas Vasilache   assert(rank > 0 && "0-D vector corner case should have been handled already");
521c81adf3SAart Bik   if (rank == 1) {
531c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
541c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
550f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
561c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
571c81adf3SAart Bik     return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2,
581c81adf3SAart Bik                                                   constant);
591c81adf3SAart Bik   }
601c81adf3SAart Bik   return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2,
611c81adf3SAart Bik                                               rewriter.getI64ArrayAttr(pos));
621c81adf3SAart Bik }
631c81adf3SAart Bik 
641c81adf3SAart Bik // Helper that picks the proper sequence for extracting.
65e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter,
660f04384dSAlex Zinenko                         LLVMTypeConverter &typeConverter, Location loc,
670f04384dSAlex Zinenko                         Value val, Type llvmType, int64_t rank, int64_t pos) {
68cc311a15SMichal Terepeta   if (rank <= 1) {
691c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
701c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
710f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
721c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
731c81adf3SAart Bik     return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val,
741c81adf3SAart Bik                                                    constant);
751c81adf3SAart Bik   }
761c81adf3SAart Bik   return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val,
771c81adf3SAart Bik                                                rewriter.getI64ArrayAttr(pos));
781c81adf3SAart Bik }
791c81adf3SAart Bik 
8026c8f908SThomas Raoux // Helper that returns data layout alignment of a memref.
8126c8f908SThomas Raoux LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter,
8226c8f908SThomas Raoux                                  MemRefType memrefType, unsigned &align) {
8326c8f908SThomas Raoux   Type elementTy = typeConverter.convertType(memrefType.getElementType());
845f9e0466SNicolas Vasilache   if (!elementTy)
855f9e0466SNicolas Vasilache     return failure();
865f9e0466SNicolas Vasilache 
87b2ab375dSAlex Zinenko   // TODO: this should use the MLIR data layout when it becomes available and
88b2ab375dSAlex Zinenko   // stop depending on translation.
8987a89e0fSAlex Zinenko   llvm::LLVMContext llvmContext;
9087a89e0fSAlex Zinenko   align = LLVM::TypeToLLVMIRTranslator(llvmContext)
91c69c9e0fSAlex Zinenko               .getPreferredAlignment(elementTy, typeConverter.getDataLayout());
925f9e0466SNicolas Vasilache   return success();
935f9e0466SNicolas Vasilache }
945f9e0466SNicolas Vasilache 
95df5ccf5aSAart Bik // Add an index vector component to a base pointer. This almost always succeeds
96df5ccf5aSAart Bik // unless the last stride is non-unit or the memory space is not zero.
97df5ccf5aSAart Bik static LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter,
98df5ccf5aSAart Bik                                     Location loc, Value memref, Value base,
99df5ccf5aSAart Bik                                     Value index, MemRefType memRefType,
100df5ccf5aSAart Bik                                     VectorType vType, Value &ptrs) {
10119dbb230Saartbik   int64_t offset;
10219dbb230Saartbik   SmallVector<int64_t, 4> strides;
10319dbb230Saartbik   auto successStrides = getStridesAndOffset(memRefType, strides, offset);
104df5ccf5aSAart Bik   if (failed(successStrides) || strides.back() != 1 ||
10537eca08eSVladislav Vinogradov       memRefType.getMemorySpaceAsInt() != 0)
106e8dcf5f8Saartbik     return failure();
1073a577f54SChristian Sigg   auto pType = MemRefDescriptor(memref).getElementPtrType();
108bd30a796SAlex Zinenko   auto ptrsType = LLVM::getFixedVectorType(pType, vType.getDimSize(0));
109df5ccf5aSAart Bik   ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, index);
11019dbb230Saartbik   return success();
11119dbb230Saartbik }
11219dbb230Saartbik 
113a57def30SAart Bik // Casts a strided element pointer to a vector pointer.  The vector pointer
11408c681f6SAndrew Pritchard // will be in the same address space as the incoming memref type.
115a57def30SAart Bik static Value castDataPtr(ConversionPatternRewriter &rewriter, Location loc,
116a57def30SAart Bik                          Value ptr, MemRefType memRefType, Type vt) {
11737eca08eSVladislav Vinogradov   auto pType = LLVM::LLVMPointerType::get(vt, memRefType.getMemorySpaceAsInt());
118a57def30SAart Bik   return rewriter.create<LLVM::BitcastOp>(loc, pType, ptr);
119a57def30SAart Bik }
120a57def30SAart Bik 
12190c01357SBenjamin Kramer namespace {
122e83b7b99Saartbik 
123a4830d14SJavier Setoain /// Trivial Vector to LLVM conversions
124a4830d14SJavier Setoain using VectorScaleOpConversion =
125a4830d14SJavier Setoain     OneToOneConvertToLLVMPattern<vector::VectorScaleOp, LLVM::vscale>;
126a4830d14SJavier Setoain 
127cf5c517cSDiego Caballero /// Conversion pattern for a vector.bitcast.
128cf5c517cSDiego Caballero class VectorBitCastOpConversion
129cf5c517cSDiego Caballero     : public ConvertOpToLLVMPattern<vector::BitCastOp> {
130cf5c517cSDiego Caballero public:
131cf5c517cSDiego Caballero   using ConvertOpToLLVMPattern<vector::BitCastOp>::ConvertOpToLLVMPattern;
132cf5c517cSDiego Caballero 
133cf5c517cSDiego Caballero   LogicalResult
134ef976337SRiver Riddle   matchAndRewrite(vector::BitCastOp bitCastOp, OpAdaptor adaptor,
135cf5c517cSDiego Caballero                   ConversionPatternRewriter &rewriter) const override {
1361423e8bfSMichal Terepeta     // Only 0-D and 1-D vectors can be lowered to LLVM.
1371423e8bfSMichal Terepeta     VectorType resultTy = bitCastOp.getResultVectorType();
1381423e8bfSMichal Terepeta     if (resultTy.getRank() > 1)
139cf5c517cSDiego Caballero       return failure();
140cf5c517cSDiego Caballero     Type newResultTy = typeConverter->convertType(resultTy);
141cf5c517cSDiego Caballero     rewriter.replaceOpWithNewOp<LLVM::BitcastOp>(bitCastOp, newResultTy,
142ef976337SRiver Riddle                                                  adaptor.getOperands()[0]);
143cf5c517cSDiego Caballero     return success();
144cf5c517cSDiego Caballero   }
145cf5c517cSDiego Caballero };
146cf5c517cSDiego Caballero 
14763b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply.
14863b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply.
149563879b6SRahul Joshi class VectorMatmulOpConversion
150563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::MatmulOp> {
15163b683a8SNicolas Vasilache public:
152563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::MatmulOp>::ConvertOpToLLVMPattern;
15363b683a8SNicolas Vasilache 
1543145427dSRiver Riddle   LogicalResult
155ef976337SRiver Riddle   matchAndRewrite(vector::MatmulOp matmulOp, OpAdaptor adaptor,
15663b683a8SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
15763b683a8SNicolas Vasilache     rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>(
1587c38fd60SJacques Pienaar         matmulOp, typeConverter->convertType(matmulOp.getRes().getType()),
1597c38fd60SJacques Pienaar         adaptor.getLhs(), adaptor.getRhs(), matmulOp.getLhsRows(),
1607c38fd60SJacques Pienaar         matmulOp.getLhsColumns(), matmulOp.getRhsColumns());
1613145427dSRiver Riddle     return success();
16263b683a8SNicolas Vasilache   }
16363b683a8SNicolas Vasilache };
16463b683a8SNicolas Vasilache 
165c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose.
166c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose.
167563879b6SRahul Joshi class VectorFlatTransposeOpConversion
168563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::FlatTransposeOp> {
169c295a65dSaartbik public:
170563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::FlatTransposeOp>::ConvertOpToLLVMPattern;
171c295a65dSaartbik 
172c295a65dSaartbik   LogicalResult
173ef976337SRiver Riddle   matchAndRewrite(vector::FlatTransposeOp transOp, OpAdaptor adaptor,
174c295a65dSaartbik                   ConversionPatternRewriter &rewriter) const override {
175c295a65dSaartbik     rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>(
1767c38fd60SJacques Pienaar         transOp, typeConverter->convertType(transOp.getRes().getType()),
1777c38fd60SJacques Pienaar         adaptor.getMatrix(), transOp.getRows(), transOp.getColumns());
178c295a65dSaartbik     return success();
179c295a65dSaartbik   }
180c295a65dSaartbik };
181c295a65dSaartbik 
182ee66e43aSDiego Caballero /// Overloaded utility that replaces a vector.load, vector.store,
183ee66e43aSDiego Caballero /// vector.maskedload and vector.maskedstore with their respective LLVM
184ee66e43aSDiego Caballero /// couterparts.
185ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::LoadOp loadOp,
186ee66e43aSDiego Caballero                                  vector::LoadOpAdaptor adaptor,
187ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
188ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
189ee66e43aSDiego Caballero   rewriter.replaceOpWithNewOp<LLVM::LoadOp>(loadOp, ptr, align);
19039379916Saartbik }
19139379916Saartbik 
192ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedLoadOp loadOp,
193ee66e43aSDiego Caballero                                  vector::MaskedLoadOpAdaptor adaptor,
194ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
195ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
196ee66e43aSDiego Caballero   rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>(
1977c38fd60SJacques Pienaar       loadOp, vectorTy, ptr, adaptor.getMask(), adaptor.getPassThru(), align);
198ee66e43aSDiego Caballero }
199ee66e43aSDiego Caballero 
200ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::StoreOp storeOp,
201ee66e43aSDiego Caballero                                  vector::StoreOpAdaptor adaptor,
202ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
203ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
2047c38fd60SJacques Pienaar   rewriter.replaceOpWithNewOp<LLVM::StoreOp>(storeOp, adaptor.getValueToStore(),
205ee66e43aSDiego Caballero                                              ptr, align);
206ee66e43aSDiego Caballero }
207ee66e43aSDiego Caballero 
208ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedStoreOp storeOp,
209ee66e43aSDiego Caballero                                  vector::MaskedStoreOpAdaptor adaptor,
210ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
211ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
212ee66e43aSDiego Caballero   rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>(
2137c38fd60SJacques Pienaar       storeOp, adaptor.getValueToStore(), ptr, adaptor.getMask(), align);
214ee66e43aSDiego Caballero }
215ee66e43aSDiego Caballero 
216ee66e43aSDiego Caballero /// Conversion pattern for a vector.load, vector.store, vector.maskedload, and
217ee66e43aSDiego Caballero /// vector.maskedstore.
218ee66e43aSDiego Caballero template <class LoadOrStoreOp, class LoadOrStoreOpAdaptor>
219ee66e43aSDiego Caballero class VectorLoadStoreConversion : public ConvertOpToLLVMPattern<LoadOrStoreOp> {
22039379916Saartbik public:
221ee66e43aSDiego Caballero   using ConvertOpToLLVMPattern<LoadOrStoreOp>::ConvertOpToLLVMPattern;
22239379916Saartbik 
22339379916Saartbik   LogicalResult
224ef976337SRiver Riddle   matchAndRewrite(LoadOrStoreOp loadOrStoreOp,
225ef976337SRiver Riddle                   typename LoadOrStoreOp::Adaptor adaptor,
22639379916Saartbik                   ConversionPatternRewriter &rewriter) const override {
227ee66e43aSDiego Caballero     // Only 1-D vectors can be lowered to LLVM.
228ee66e43aSDiego Caballero     VectorType vectorTy = loadOrStoreOp.getVectorType();
229ee66e43aSDiego Caballero     if (vectorTy.getRank() > 1)
230ee66e43aSDiego Caballero       return failure();
231ee66e43aSDiego Caballero 
232ee66e43aSDiego Caballero     auto loc = loadOrStoreOp->getLoc();
233ee66e43aSDiego Caballero     MemRefType memRefTy = loadOrStoreOp.getMemRefType();
23439379916Saartbik 
23539379916Saartbik     // Resolve alignment.
23639379916Saartbik     unsigned align;
23773863648SStephen Neuendorffer     if (failed(getMemRefAlignment(*this->getTypeConverter(), memRefTy, align)))
23839379916Saartbik       return failure();
23939379916Saartbik 
240a57def30SAart Bik     // Resolve address.
241ee66e43aSDiego Caballero     auto vtype = this->typeConverter->convertType(loadOrStoreOp.getVectorType())
242ee66e43aSDiego Caballero                      .template cast<VectorType>();
2437c38fd60SJacques Pienaar     Value dataPtr = this->getStridedElementPtr(loc, memRefTy, adaptor.getBase(),
2447c38fd60SJacques Pienaar                                                adaptor.getIndices(), rewriter);
245ee66e43aSDiego Caballero     Value ptr = castDataPtr(rewriter, loc, dataPtr, memRefTy, vtype);
24639379916Saartbik 
247ee66e43aSDiego Caballero     replaceLoadOrStoreOp(loadOrStoreOp, adaptor, vtype, ptr, align, rewriter);
24839379916Saartbik     return success();
24939379916Saartbik   }
25039379916Saartbik };
25139379916Saartbik 
25219dbb230Saartbik /// Conversion pattern for a vector.gather.
253563879b6SRahul Joshi class VectorGatherOpConversion
254563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::GatherOp> {
25519dbb230Saartbik public:
256563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::GatherOp>::ConvertOpToLLVMPattern;
25719dbb230Saartbik 
25819dbb230Saartbik   LogicalResult
259ef976337SRiver Riddle   matchAndRewrite(vector::GatherOp gather, OpAdaptor adaptor,
26019dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
261563879b6SRahul Joshi     auto loc = gather->getLoc();
262df5ccf5aSAart Bik     MemRefType memRefType = gather.getMemRefType();
26319dbb230Saartbik 
26419dbb230Saartbik     // Resolve alignment.
26519dbb230Saartbik     unsigned align;
26673863648SStephen Neuendorffer     if (failed(getMemRefAlignment(*getTypeConverter(), memRefType, align)))
26719dbb230Saartbik       return failure();
26819dbb230Saartbik 
269df5ccf5aSAart Bik     // Resolve address.
27019dbb230Saartbik     Value ptrs;
271df5ccf5aSAart Bik     VectorType vType = gather.getVectorType();
2727c38fd60SJacques Pienaar     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.getBase(),
2737c38fd60SJacques Pienaar                                      adaptor.getIndices(), rewriter);
2747c38fd60SJacques Pienaar     if (failed(getIndexedPtrs(rewriter, loc, adaptor.getBase(), ptr,
2757c38fd60SJacques Pienaar                               adaptor.getIndexVec(), memRefType, vType, ptrs)))
27619dbb230Saartbik       return failure();
27719dbb230Saartbik 
27819dbb230Saartbik     // Replace with the gather intrinsic.
27919dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_gather>(
2807c38fd60SJacques Pienaar         gather, typeConverter->convertType(vType), ptrs, adaptor.getMask(),
2817c38fd60SJacques Pienaar         adaptor.getPassThru(), rewriter.getI32IntegerAttr(align));
28219dbb230Saartbik     return success();
28319dbb230Saartbik   }
28419dbb230Saartbik };
28519dbb230Saartbik 
28619dbb230Saartbik /// Conversion pattern for a vector.scatter.
287563879b6SRahul Joshi class VectorScatterOpConversion
288563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ScatterOp> {
28919dbb230Saartbik public:
290563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ScatterOp>::ConvertOpToLLVMPattern;
29119dbb230Saartbik 
29219dbb230Saartbik   LogicalResult
293ef976337SRiver Riddle   matchAndRewrite(vector::ScatterOp scatter, OpAdaptor adaptor,
29419dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
295563879b6SRahul Joshi     auto loc = scatter->getLoc();
296df5ccf5aSAart Bik     MemRefType memRefType = scatter.getMemRefType();
29719dbb230Saartbik 
29819dbb230Saartbik     // Resolve alignment.
29919dbb230Saartbik     unsigned align;
30073863648SStephen Neuendorffer     if (failed(getMemRefAlignment(*getTypeConverter(), memRefType, align)))
30119dbb230Saartbik       return failure();
30219dbb230Saartbik 
303df5ccf5aSAart Bik     // Resolve address.
30419dbb230Saartbik     Value ptrs;
305df5ccf5aSAart Bik     VectorType vType = scatter.getVectorType();
3067c38fd60SJacques Pienaar     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.getBase(),
3077c38fd60SJacques Pienaar                                      adaptor.getIndices(), rewriter);
3087c38fd60SJacques Pienaar     if (failed(getIndexedPtrs(rewriter, loc, adaptor.getBase(), ptr,
3097c38fd60SJacques Pienaar                               adaptor.getIndexVec(), memRefType, vType, ptrs)))
31019dbb230Saartbik       return failure();
31119dbb230Saartbik 
31219dbb230Saartbik     // Replace with the scatter intrinsic.
31319dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_scatter>(
3147c38fd60SJacques Pienaar         scatter, adaptor.getValueToStore(), ptrs, adaptor.getMask(),
31519dbb230Saartbik         rewriter.getI32IntegerAttr(align));
31619dbb230Saartbik     return success();
31719dbb230Saartbik   }
31819dbb230Saartbik };
31919dbb230Saartbik 
320e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload.
321563879b6SRahul Joshi class VectorExpandLoadOpConversion
322563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ExpandLoadOp> {
323e8dcf5f8Saartbik public:
324563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ExpandLoadOp>::ConvertOpToLLVMPattern;
325e8dcf5f8Saartbik 
326e8dcf5f8Saartbik   LogicalResult
327ef976337SRiver Riddle   matchAndRewrite(vector::ExpandLoadOp expand, OpAdaptor adaptor,
328e8dcf5f8Saartbik                   ConversionPatternRewriter &rewriter) const override {
329563879b6SRahul Joshi     auto loc = expand->getLoc();
330a57def30SAart Bik     MemRefType memRefType = expand.getMemRefType();
331e8dcf5f8Saartbik 
332a57def30SAart Bik     // Resolve address.
333656674a7SDiego Caballero     auto vtype = typeConverter->convertType(expand.getVectorType());
3347c38fd60SJacques Pienaar     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.getBase(),
3357c38fd60SJacques Pienaar                                      adaptor.getIndices(), rewriter);
336e8dcf5f8Saartbik 
337e8dcf5f8Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_expandload>(
3387c38fd60SJacques Pienaar         expand, vtype, ptr, adaptor.getMask(), adaptor.getPassThru());
339e8dcf5f8Saartbik     return success();
340e8dcf5f8Saartbik   }
341e8dcf5f8Saartbik };
342e8dcf5f8Saartbik 
343e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore.
344563879b6SRahul Joshi class VectorCompressStoreOpConversion
345563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::CompressStoreOp> {
346e8dcf5f8Saartbik public:
347563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::CompressStoreOp>::ConvertOpToLLVMPattern;
348e8dcf5f8Saartbik 
349e8dcf5f8Saartbik   LogicalResult
350ef976337SRiver Riddle   matchAndRewrite(vector::CompressStoreOp compress, OpAdaptor adaptor,
351e8dcf5f8Saartbik                   ConversionPatternRewriter &rewriter) const override {
352563879b6SRahul Joshi     auto loc = compress->getLoc();
353a57def30SAart Bik     MemRefType memRefType = compress.getMemRefType();
354e8dcf5f8Saartbik 
355a57def30SAart Bik     // Resolve address.
3567c38fd60SJacques Pienaar     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.getBase(),
3577c38fd60SJacques Pienaar                                      adaptor.getIndices(), rewriter);
358e8dcf5f8Saartbik 
359e8dcf5f8Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>(
3607c38fd60SJacques Pienaar         compress, adaptor.getValueToStore(), ptr, adaptor.getMask());
361e8dcf5f8Saartbik     return success();
362e8dcf5f8Saartbik   }
363e8dcf5f8Saartbik };
364e8dcf5f8Saartbik 
365*fa596c69SMahesh Ravishankar /// Helper method to lower a `vector.reduction` op that performs an arithmetic
366*fa596c69SMahesh Ravishankar /// operation like add,mul, etc.. `VectorOp` is the LLVM vector intrinsic to use
367*fa596c69SMahesh Ravishankar /// and `ScalarOp` is the scalar operation used to add the accumulation value if
368*fa596c69SMahesh Ravishankar /// non-null.
369*fa596c69SMahesh Ravishankar template <class VectorOp, class ScalarOp>
370*fa596c69SMahesh Ravishankar static Value createIntegerReductionArithmeticOpLowering(
371*fa596c69SMahesh Ravishankar     ConversionPatternRewriter &rewriter, Location loc, Type llvmType,
372*fa596c69SMahesh Ravishankar     Value vectorOperand, Value accumulator) {
373*fa596c69SMahesh Ravishankar   Value result = rewriter.create<VectorOp>(loc, llvmType, vectorOperand);
374*fa596c69SMahesh Ravishankar   if (accumulator)
375*fa596c69SMahesh Ravishankar     result = rewriter.create<ScalarOp>(loc, accumulator, result);
376*fa596c69SMahesh Ravishankar   return result;
377*fa596c69SMahesh Ravishankar }
378*fa596c69SMahesh Ravishankar 
379*fa596c69SMahesh Ravishankar /// Helper method to lower a `vector.reduction` operation that performs
380*fa596c69SMahesh Ravishankar /// a comparison operation like `min`/`max`. `VectorOp` is the LLVM vector
381*fa596c69SMahesh Ravishankar /// intrinsic to use and `predicate` is the predicate to use to compare+combine
382*fa596c69SMahesh Ravishankar /// the accumulator value if non-null.
383*fa596c69SMahesh Ravishankar template <class VectorOp>
384*fa596c69SMahesh Ravishankar static Value createIntegerReductionComparisonOpLowering(
385*fa596c69SMahesh Ravishankar     ConversionPatternRewriter &rewriter, Location loc, Type llvmType,
386*fa596c69SMahesh Ravishankar     Value vectorOperand, Value accumulator, LLVM::ICmpPredicate predicate) {
387*fa596c69SMahesh Ravishankar   Value result = rewriter.create<VectorOp>(loc, llvmType, vectorOperand);
388*fa596c69SMahesh Ravishankar   if (accumulator) {
389*fa596c69SMahesh Ravishankar     Value cmp =
390*fa596c69SMahesh Ravishankar         rewriter.create<LLVM::ICmpOp>(loc, predicate, accumulator, result);
391*fa596c69SMahesh Ravishankar     result = rewriter.create<LLVM::SelectOp>(loc, cmp, accumulator, result);
392*fa596c69SMahesh Ravishankar   }
393*fa596c69SMahesh Ravishankar   return result;
394*fa596c69SMahesh Ravishankar }
395*fa596c69SMahesh Ravishankar 
39619dbb230Saartbik /// Conversion pattern for all vector reductions.
397563879b6SRahul Joshi class VectorReductionOpConversion
398563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ReductionOp> {
399e83b7b99Saartbik public:
400563879b6SRahul Joshi   explicit VectorReductionOpConversion(LLVMTypeConverter &typeConv,
401060c9dd1Saartbik                                        bool reassociateFPRed)
402563879b6SRahul Joshi       : ConvertOpToLLVMPattern<vector::ReductionOp>(typeConv),
403060c9dd1Saartbik         reassociateFPReductions(reassociateFPRed) {}
404e83b7b99Saartbik 
4053145427dSRiver Riddle   LogicalResult
406ef976337SRiver Riddle   matchAndRewrite(vector::ReductionOp reductionOp, OpAdaptor adaptor,
407e83b7b99Saartbik                   ConversionPatternRewriter &rewriter) const override {
4087c38fd60SJacques Pienaar     auto kind = reductionOp.getKind();
4097c38fd60SJacques Pienaar     Type eltType = reductionOp.getDest().getType();
410dcec2ca5SChristian Sigg     Type llvmType = typeConverter->convertType(eltType);
411*fa596c69SMahesh Ravishankar     Value operand = adaptor.getVector();
412*fa596c69SMahesh Ravishankar     Value acc = adaptor.getAcc();
413*fa596c69SMahesh Ravishankar     Location loc = reductionOp.getLoc();
414e9628955SAart Bik     if (eltType.isIntOrIndex()) {
415e83b7b99Saartbik       // Integer reductions: add/mul/min/max/and/or/xor.
416*fa596c69SMahesh Ravishankar       Value result;
417*fa596c69SMahesh Ravishankar       switch (kind) {
418*fa596c69SMahesh Ravishankar       case vector::CombiningKind::ADD:
419*fa596c69SMahesh Ravishankar         result =
420*fa596c69SMahesh Ravishankar             createIntegerReductionArithmeticOpLowering<LLVM::vector_reduce_add,
421*fa596c69SMahesh Ravishankar                                                        LLVM::AddOp>(
422*fa596c69SMahesh Ravishankar                 rewriter, loc, llvmType, operand, acc);
423*fa596c69SMahesh Ravishankar         break;
424*fa596c69SMahesh Ravishankar       case vector::CombiningKind::MUL:
425*fa596c69SMahesh Ravishankar         result =
426*fa596c69SMahesh Ravishankar             createIntegerReductionArithmeticOpLowering<LLVM::vector_reduce_mul,
427*fa596c69SMahesh Ravishankar                                                        LLVM::MulOp>(
428*fa596c69SMahesh Ravishankar                 rewriter, loc, llvmType, operand, acc);
429*fa596c69SMahesh Ravishankar         break;
430*fa596c69SMahesh Ravishankar       case vector::CombiningKind::MINUI:
431*fa596c69SMahesh Ravishankar         result = createIntegerReductionComparisonOpLowering<
432*fa596c69SMahesh Ravishankar             LLVM::vector_reduce_umin>(rewriter, loc, llvmType, operand, acc,
433*fa596c69SMahesh Ravishankar                                       LLVM::ICmpPredicate::ule);
434*fa596c69SMahesh Ravishankar         break;
435*fa596c69SMahesh Ravishankar       case vector::CombiningKind::MINSI:
436*fa596c69SMahesh Ravishankar         result = createIntegerReductionComparisonOpLowering<
437*fa596c69SMahesh Ravishankar             LLVM::vector_reduce_smin>(rewriter, loc, llvmType, operand, acc,
438*fa596c69SMahesh Ravishankar                                       LLVM::ICmpPredicate::sle);
439*fa596c69SMahesh Ravishankar         break;
440*fa596c69SMahesh Ravishankar       case vector::CombiningKind::MAXUI:
441*fa596c69SMahesh Ravishankar         result = createIntegerReductionComparisonOpLowering<
442*fa596c69SMahesh Ravishankar             LLVM::vector_reduce_umax>(rewriter, loc, llvmType, operand, acc,
443*fa596c69SMahesh Ravishankar                                       LLVM::ICmpPredicate::uge);
444*fa596c69SMahesh Ravishankar         break;
445*fa596c69SMahesh Ravishankar       case vector::CombiningKind::MAXSI:
446*fa596c69SMahesh Ravishankar         result = createIntegerReductionComparisonOpLowering<
447*fa596c69SMahesh Ravishankar             LLVM::vector_reduce_smax>(rewriter, loc, llvmType, operand, acc,
448*fa596c69SMahesh Ravishankar                                       LLVM::ICmpPredicate::sge);
449*fa596c69SMahesh Ravishankar         break;
450*fa596c69SMahesh Ravishankar       case vector::CombiningKind::AND:
451*fa596c69SMahesh Ravishankar         result =
452*fa596c69SMahesh Ravishankar             createIntegerReductionArithmeticOpLowering<LLVM::vector_reduce_and,
453*fa596c69SMahesh Ravishankar                                                        LLVM::AndOp>(
454*fa596c69SMahesh Ravishankar                 rewriter, loc, llvmType, operand, acc);
455*fa596c69SMahesh Ravishankar         break;
456*fa596c69SMahesh Ravishankar       case vector::CombiningKind::OR:
457*fa596c69SMahesh Ravishankar         result =
458*fa596c69SMahesh Ravishankar             createIntegerReductionArithmeticOpLowering<LLVM::vector_reduce_or,
459*fa596c69SMahesh Ravishankar                                                        LLVM::OrOp>(
460*fa596c69SMahesh Ravishankar                 rewriter, loc, llvmType, operand, acc);
461*fa596c69SMahesh Ravishankar         break;
462*fa596c69SMahesh Ravishankar       case vector::CombiningKind::XOR:
463*fa596c69SMahesh Ravishankar         result =
464*fa596c69SMahesh Ravishankar             createIntegerReductionArithmeticOpLowering<LLVM::vector_reduce_xor,
465*fa596c69SMahesh Ravishankar                                                        LLVM::XOrOp>(
466*fa596c69SMahesh Ravishankar                 rewriter, loc, llvmType, operand, acc);
467*fa596c69SMahesh Ravishankar         break;
468*fa596c69SMahesh Ravishankar       default:
4693145427dSRiver Riddle         return failure();
470*fa596c69SMahesh Ravishankar       }
471*fa596c69SMahesh Ravishankar       rewriter.replaceOp(reductionOp, result);
472*fa596c69SMahesh Ravishankar 
4733145427dSRiver Riddle       return success();
474dcec2ca5SChristian Sigg     }
475e83b7b99Saartbik 
476dcec2ca5SChristian Sigg     if (!eltType.isa<FloatType>())
477dcec2ca5SChristian Sigg       return failure();
478dcec2ca5SChristian Sigg 
479e83b7b99Saartbik     // Floating-point reductions: add/mul/min/max
480fe0bf7d4SMatthias Springer     if (kind == vector::CombiningKind::ADD) {
4810d924700Saartbik       // Optional accumulator (or zero).
482ef976337SRiver Riddle       Value acc = adaptor.getOperands().size() > 1
483ef976337SRiver Riddle                       ? adaptor.getOperands()[1]
4840d924700Saartbik                       : rewriter.create<LLVM::ConstantOp>(
485563879b6SRahul Joshi                             reductionOp->getLoc(), llvmType,
4860d924700Saartbik                             rewriter.getZeroAttr(eltType));
487322d0afdSAmara Emerson       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fadd>(
488ef976337SRiver Riddle           reductionOp, llvmType, acc, operand,
489ceb1b327Saartbik           rewriter.getBoolAttr(reassociateFPReductions));
490fe0bf7d4SMatthias Springer     } else if (kind == vector::CombiningKind::MUL) {
4910d924700Saartbik       // Optional accumulator (or one).
492ef976337SRiver Riddle       Value acc = adaptor.getOperands().size() > 1
493ef976337SRiver Riddle                       ? adaptor.getOperands()[1]
4940d924700Saartbik                       : rewriter.create<LLVM::ConstantOp>(
495563879b6SRahul Joshi                             reductionOp->getLoc(), llvmType,
4960d924700Saartbik                             rewriter.getFloatAttr(eltType, 1.0));
497322d0afdSAmara Emerson       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmul>(
498ef976337SRiver Riddle           reductionOp, llvmType, acc, operand,
499ceb1b327Saartbik           rewriter.getBoolAttr(reassociateFPReductions));
500fe0bf7d4SMatthias Springer     } else if (kind == vector::CombiningKind::MINF)
501eaf2588aSDiego Caballero       // FIXME: MLIR's 'minf' and LLVM's 'vector_reduce_fmin' do not handle
502eaf2588aSDiego Caballero       // NaNs/-0.0/+0.0 in the same way.
503ef976337SRiver Riddle       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmin>(reductionOp,
504ef976337SRiver Riddle                                                             llvmType, operand);
505fe0bf7d4SMatthias Springer     else if (kind == vector::CombiningKind::MAXF)
506eaf2588aSDiego Caballero       // FIXME: MLIR's 'maxf' and LLVM's 'vector_reduce_fmax' do not handle
507eaf2588aSDiego Caballero       // NaNs/-0.0/+0.0 in the same way.
508ef976337SRiver Riddle       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmax>(reductionOp,
509ef976337SRiver Riddle                                                             llvmType, operand);
510e83b7b99Saartbik     else
5113145427dSRiver Riddle       return failure();
5123145427dSRiver Riddle     return success();
513e83b7b99Saartbik   }
514ceb1b327Saartbik 
515ceb1b327Saartbik private:
516ceb1b327Saartbik   const bool reassociateFPReductions;
517e83b7b99Saartbik };
518e83b7b99Saartbik 
519563879b6SRahul Joshi class VectorShuffleOpConversion
520563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ShuffleOp> {
5211c81adf3SAart Bik public:
522563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ShuffleOp>::ConvertOpToLLVMPattern;
5231c81adf3SAart Bik 
5243145427dSRiver Riddle   LogicalResult
525ef976337SRiver Riddle   matchAndRewrite(vector::ShuffleOp shuffleOp, OpAdaptor adaptor,
5261c81adf3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
527563879b6SRahul Joshi     auto loc = shuffleOp->getLoc();
5281c81adf3SAart Bik     auto v1Type = shuffleOp.getV1VectorType();
5291c81adf3SAart Bik     auto v2Type = shuffleOp.getV2VectorType();
5301c81adf3SAart Bik     auto vectorType = shuffleOp.getVectorType();
531dcec2ca5SChristian Sigg     Type llvmType = typeConverter->convertType(vectorType);
5327c38fd60SJacques Pienaar     auto maskArrayAttr = shuffleOp.getMask();
5331c81adf3SAart Bik 
5341c81adf3SAart Bik     // Bail if result type cannot be lowered.
5351c81adf3SAart Bik     if (!llvmType)
5363145427dSRiver Riddle       return failure();
5371c81adf3SAart Bik 
5381c81adf3SAart Bik     // Get rank and dimension sizes.
5391c81adf3SAart Bik     int64_t rank = vectorType.getRank();
5401c81adf3SAart Bik     assert(v1Type.getRank() == rank);
5411c81adf3SAart Bik     assert(v2Type.getRank() == rank);
5421c81adf3SAart Bik     int64_t v1Dim = v1Type.getDimSize(0);
5431c81adf3SAart Bik 
5441c81adf3SAart Bik     // For rank 1, where both operands have *exactly* the same vector type,
5451c81adf3SAart Bik     // there is direct shuffle support in LLVM. Use it!
5461c81adf3SAart Bik     if (rank == 1 && v1Type == v2Type) {
547563879b6SRahul Joshi       Value llvmShuffleOp = rewriter.create<LLVM::ShuffleVectorOp>(
5487c38fd60SJacques Pienaar           loc, adaptor.getV1(), adaptor.getV2(), maskArrayAttr);
549563879b6SRahul Joshi       rewriter.replaceOp(shuffleOp, llvmShuffleOp);
5503145427dSRiver Riddle       return success();
551b36aaeafSAart Bik     }
552b36aaeafSAart Bik 
5531c81adf3SAart Bik     // For all other cases, insert the individual values individually.
5545a8a159bSMehdi Amini     Type eltType;
5555a8a159bSMehdi Amini     if (auto arrayType = llvmType.dyn_cast<LLVM::LLVMArrayType>())
5565a8a159bSMehdi Amini       eltType = arrayType.getElementType();
5575a8a159bSMehdi Amini     else
5585a8a159bSMehdi Amini       eltType = llvmType.cast<VectorType>().getElementType();
559e62a6956SRiver Riddle     Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType);
5601c81adf3SAart Bik     int64_t insPos = 0;
561e4853be2SMehdi Amini     for (const auto &en : llvm::enumerate(maskArrayAttr)) {
5621c81adf3SAart Bik       int64_t extPos = en.value().cast<IntegerAttr>().getInt();
5637c38fd60SJacques Pienaar       Value value = adaptor.getV1();
5641c81adf3SAart Bik       if (extPos >= v1Dim) {
5651c81adf3SAart Bik         extPos -= v1Dim;
5667c38fd60SJacques Pienaar         value = adaptor.getV2();
567b36aaeafSAart Bik       }
568dcec2ca5SChristian Sigg       Value extract = extractOne(rewriter, *getTypeConverter(), loc, value,
5695a8a159bSMehdi Amini                                  eltType, rank, extPos);
570dcec2ca5SChristian Sigg       insert = insertOne(rewriter, *getTypeConverter(), loc, insert, extract,
5710f04384dSAlex Zinenko                          llvmType, rank, insPos++);
5721c81adf3SAart Bik     }
573563879b6SRahul Joshi     rewriter.replaceOp(shuffleOp, insert);
5743145427dSRiver Riddle     return success();
575b36aaeafSAart Bik   }
576b36aaeafSAart Bik };
577b36aaeafSAart Bik 
578563879b6SRahul Joshi class VectorExtractElementOpConversion
579563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ExtractElementOp> {
580cd5dab8aSAart Bik public:
581563879b6SRahul Joshi   using ConvertOpToLLVMPattern<
582563879b6SRahul Joshi       vector::ExtractElementOp>::ConvertOpToLLVMPattern;
583cd5dab8aSAart Bik 
5843145427dSRiver Riddle   LogicalResult
585ef976337SRiver Riddle   matchAndRewrite(vector::ExtractElementOp extractEltOp, OpAdaptor adaptor,
586cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
587cd5dab8aSAart Bik     auto vectorType = extractEltOp.getVectorType();
588dcec2ca5SChristian Sigg     auto llvmType = typeConverter->convertType(vectorType.getElementType());
589cd5dab8aSAart Bik 
590cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
591cd5dab8aSAart Bik     if (!llvmType)
5923145427dSRiver Riddle       return failure();
593cd5dab8aSAart Bik 
594e7026abaSNicolas Vasilache     if (vectorType.getRank() == 0) {
595e7026abaSNicolas Vasilache       Location loc = extractEltOp.getLoc();
596e7026abaSNicolas Vasilache       auto idxType = rewriter.getIndexType();
597e7026abaSNicolas Vasilache       auto zero = rewriter.create<LLVM::ConstantOp>(
598e7026abaSNicolas Vasilache           loc, typeConverter->convertType(idxType),
599e7026abaSNicolas Vasilache           rewriter.getIntegerAttr(idxType, 0));
600e7026abaSNicolas Vasilache       rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>(
6017c38fd60SJacques Pienaar           extractEltOp, llvmType, adaptor.getVector(), zero);
602e7026abaSNicolas Vasilache       return success();
603e7026abaSNicolas Vasilache     }
604e7026abaSNicolas Vasilache 
605cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>(
6067c38fd60SJacques Pienaar         extractEltOp, llvmType, adaptor.getVector(), adaptor.getPosition());
6073145427dSRiver Riddle     return success();
608cd5dab8aSAart Bik   }
609cd5dab8aSAart Bik };
610cd5dab8aSAart Bik 
611563879b6SRahul Joshi class VectorExtractOpConversion
612563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ExtractOp> {
6135c0c51a9SNicolas Vasilache public:
614563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ExtractOp>::ConvertOpToLLVMPattern;
6155c0c51a9SNicolas Vasilache 
6163145427dSRiver Riddle   LogicalResult
617ef976337SRiver Riddle   matchAndRewrite(vector::ExtractOp extractOp, OpAdaptor adaptor,
6185c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
619563879b6SRahul Joshi     auto loc = extractOp->getLoc();
6209826fe5cSAart Bik     auto vectorType = extractOp.getVectorType();
6212bdf33ccSRiver Riddle     auto resultType = extractOp.getResult().getType();
622dcec2ca5SChristian Sigg     auto llvmResultType = typeConverter->convertType(resultType);
6237c38fd60SJacques Pienaar     auto positionArrayAttr = extractOp.getPosition();
6249826fe5cSAart Bik 
6259826fe5cSAart Bik     // Bail if result type cannot be lowered.
6269826fe5cSAart Bik     if (!llvmResultType)
6273145427dSRiver Riddle       return failure();
6289826fe5cSAart Bik 
629864adf39SMatthias Springer     // Extract entire vector. Should be handled by folder, but just to be safe.
630864adf39SMatthias Springer     if (positionArrayAttr.empty()) {
6317c38fd60SJacques Pienaar       rewriter.replaceOp(extractOp, adaptor.getVector());
632864adf39SMatthias Springer       return success();
633864adf39SMatthias Springer     }
634864adf39SMatthias Springer 
6355c0c51a9SNicolas Vasilache     // One-shot extraction of vector from array (only requires extractvalue).
6365c0c51a9SNicolas Vasilache     if (resultType.isa<VectorType>()) {
637e62a6956SRiver Riddle       Value extracted = rewriter.create<LLVM::ExtractValueOp>(
6387c38fd60SJacques Pienaar           loc, llvmResultType, adaptor.getVector(), positionArrayAttr);
639563879b6SRahul Joshi       rewriter.replaceOp(extractOp, extracted);
6403145427dSRiver Riddle       return success();
6415c0c51a9SNicolas Vasilache     }
6425c0c51a9SNicolas Vasilache 
6439826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
644563879b6SRahul Joshi     auto *context = extractOp->getContext();
6457c38fd60SJacques Pienaar     Value extracted = adaptor.getVector();
6465c0c51a9SNicolas Vasilache     auto positionAttrs = positionArrayAttr.getValue();
6475c0c51a9SNicolas Vasilache     if (positionAttrs.size() > 1) {
6489826fe5cSAart Bik       auto oneDVectorType = reducedVectorTypeBack(vectorType);
6495c0c51a9SNicolas Vasilache       auto nMinusOnePositionAttrs =
650c2c83e97STres Popp           ArrayAttr::get(context, positionAttrs.drop_back());
6515c0c51a9SNicolas Vasilache       extracted = rewriter.create<LLVM::ExtractValueOp>(
652dcec2ca5SChristian Sigg           loc, typeConverter->convertType(oneDVectorType), extracted,
6535c0c51a9SNicolas Vasilache           nMinusOnePositionAttrs);
6545c0c51a9SNicolas Vasilache     }
6555c0c51a9SNicolas Vasilache 
6565c0c51a9SNicolas Vasilache     // Remaining extraction of element from 1-D LLVM vector
6575c0c51a9SNicolas Vasilache     auto position = positionAttrs.back().cast<IntegerAttr>();
6582230bf99SAlex Zinenko     auto i64Type = IntegerType::get(rewriter.getContext(), 64);
6591d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
6605c0c51a9SNicolas Vasilache     extracted =
6615c0c51a9SNicolas Vasilache         rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant);
662563879b6SRahul Joshi     rewriter.replaceOp(extractOp, extracted);
6635c0c51a9SNicolas Vasilache 
6643145427dSRiver Riddle     return success();
6655c0c51a9SNicolas Vasilache   }
6665c0c51a9SNicolas Vasilache };
6675c0c51a9SNicolas Vasilache 
668681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector
669681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion.
670681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank.
671681f929fSNicolas Vasilache ///
672681f929fSNicolas Vasilache /// Example:
673681f929fSNicolas Vasilache /// ```
674681f929fSNicolas Vasilache ///  vector.fma %a, %a, %a : vector<8xf32>
675681f929fSNicolas Vasilache /// ```
676681f929fSNicolas Vasilache /// is converted to:
677681f929fSNicolas Vasilache /// ```
6783bffe602SBenjamin Kramer ///  llvm.intr.fmuladd %va, %va, %va:
679dd5165a9SAlex Zinenko ///    (!llvm."<8 x f32>">, !llvm<"<8 x f32>">, !llvm<"<8 x f32>">)
680dd5165a9SAlex Zinenko ///    -> !llvm."<8 x f32>">
681681f929fSNicolas Vasilache /// ```
682563879b6SRahul Joshi class VectorFMAOp1DConversion : public ConvertOpToLLVMPattern<vector::FMAOp> {
683681f929fSNicolas Vasilache public:
684563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::FMAOp>::ConvertOpToLLVMPattern;
685681f929fSNicolas Vasilache 
6863145427dSRiver Riddle   LogicalResult
687ef976337SRiver Riddle   matchAndRewrite(vector::FMAOp fmaOp, OpAdaptor adaptor,
688681f929fSNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
689681f929fSNicolas Vasilache     VectorType vType = fmaOp.getVectorType();
690681f929fSNicolas Vasilache     if (vType.getRank() != 1)
6913145427dSRiver Riddle       return failure();
6927c38fd60SJacques Pienaar     rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(
6937c38fd60SJacques Pienaar         fmaOp, adaptor.getLhs(), adaptor.getRhs(), adaptor.getAcc());
6943145427dSRiver Riddle     return success();
695681f929fSNicolas Vasilache   }
696681f929fSNicolas Vasilache };
697681f929fSNicolas Vasilache 
698563879b6SRahul Joshi class VectorInsertElementOpConversion
699563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::InsertElementOp> {
700cd5dab8aSAart Bik public:
701563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::InsertElementOp>::ConvertOpToLLVMPattern;
702cd5dab8aSAart Bik 
7033145427dSRiver Riddle   LogicalResult
704ef976337SRiver Riddle   matchAndRewrite(vector::InsertElementOp insertEltOp, OpAdaptor adaptor,
705cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
706cd5dab8aSAart Bik     auto vectorType = insertEltOp.getDestVectorType();
707dcec2ca5SChristian Sigg     auto llvmType = typeConverter->convertType(vectorType);
708cd5dab8aSAart Bik 
709cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
710cd5dab8aSAart Bik     if (!llvmType)
7113145427dSRiver Riddle       return failure();
712cd5dab8aSAart Bik 
7133ff4e5f2SNicolas Vasilache     if (vectorType.getRank() == 0) {
7143ff4e5f2SNicolas Vasilache       Location loc = insertEltOp.getLoc();
7153ff4e5f2SNicolas Vasilache       auto idxType = rewriter.getIndexType();
7163ff4e5f2SNicolas Vasilache       auto zero = rewriter.create<LLVM::ConstantOp>(
7173ff4e5f2SNicolas Vasilache           loc, typeConverter->convertType(idxType),
7183ff4e5f2SNicolas Vasilache           rewriter.getIntegerAttr(idxType, 0));
7193ff4e5f2SNicolas Vasilache       rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>(
7207c38fd60SJacques Pienaar           insertEltOp, llvmType, adaptor.getDest(), adaptor.getSource(), zero);
7213ff4e5f2SNicolas Vasilache       return success();
7223ff4e5f2SNicolas Vasilache     }
7233ff4e5f2SNicolas Vasilache 
724cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>(
7257c38fd60SJacques Pienaar         insertEltOp, llvmType, adaptor.getDest(), adaptor.getSource(),
7267c38fd60SJacques Pienaar         adaptor.getPosition());
7273145427dSRiver Riddle     return success();
728cd5dab8aSAart Bik   }
729cd5dab8aSAart Bik };
730cd5dab8aSAart Bik 
731563879b6SRahul Joshi class VectorInsertOpConversion
732563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::InsertOp> {
7339826fe5cSAart Bik public:
734563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::InsertOp>::ConvertOpToLLVMPattern;
7359826fe5cSAart Bik 
7363145427dSRiver Riddle   LogicalResult
737ef976337SRiver Riddle   matchAndRewrite(vector::InsertOp insertOp, OpAdaptor adaptor,
7389826fe5cSAart Bik                   ConversionPatternRewriter &rewriter) const override {
739563879b6SRahul Joshi     auto loc = insertOp->getLoc();
7409826fe5cSAart Bik     auto sourceType = insertOp.getSourceType();
7419826fe5cSAart Bik     auto destVectorType = insertOp.getDestVectorType();
742dcec2ca5SChristian Sigg     auto llvmResultType = typeConverter->convertType(destVectorType);
7437c38fd60SJacques Pienaar     auto positionArrayAttr = insertOp.getPosition();
7449826fe5cSAart Bik 
7459826fe5cSAart Bik     // Bail if result type cannot be lowered.
7469826fe5cSAart Bik     if (!llvmResultType)
7473145427dSRiver Riddle       return failure();
7489826fe5cSAart Bik 
749864adf39SMatthias Springer     // Overwrite entire vector with value. Should be handled by folder, but
750864adf39SMatthias Springer     // just to be safe.
751864adf39SMatthias Springer     if (positionArrayAttr.empty()) {
7527c38fd60SJacques Pienaar       rewriter.replaceOp(insertOp, adaptor.getSource());
753864adf39SMatthias Springer       return success();
754864adf39SMatthias Springer     }
755864adf39SMatthias Springer 
7569826fe5cSAart Bik     // One-shot insertion of a vector into an array (only requires insertvalue).
7579826fe5cSAart Bik     if (sourceType.isa<VectorType>()) {
758e62a6956SRiver Riddle       Value inserted = rewriter.create<LLVM::InsertValueOp>(
7597c38fd60SJacques Pienaar           loc, llvmResultType, adaptor.getDest(), adaptor.getSource(),
7609826fe5cSAart Bik           positionArrayAttr);
761563879b6SRahul Joshi       rewriter.replaceOp(insertOp, inserted);
7623145427dSRiver Riddle       return success();
7639826fe5cSAart Bik     }
7649826fe5cSAart Bik 
7659826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
766563879b6SRahul Joshi     auto *context = insertOp->getContext();
7677c38fd60SJacques Pienaar     Value extracted = adaptor.getDest();
7689826fe5cSAart Bik     auto positionAttrs = positionArrayAttr.getValue();
7699826fe5cSAart Bik     auto position = positionAttrs.back().cast<IntegerAttr>();
7709826fe5cSAart Bik     auto oneDVectorType = destVectorType;
7719826fe5cSAart Bik     if (positionAttrs.size() > 1) {
7729826fe5cSAart Bik       oneDVectorType = reducedVectorTypeBack(destVectorType);
7739826fe5cSAart Bik       auto nMinusOnePositionAttrs =
774c2c83e97STres Popp           ArrayAttr::get(context, positionAttrs.drop_back());
7759826fe5cSAart Bik       extracted = rewriter.create<LLVM::ExtractValueOp>(
776dcec2ca5SChristian Sigg           loc, typeConverter->convertType(oneDVectorType), extracted,
7779826fe5cSAart Bik           nMinusOnePositionAttrs);
7789826fe5cSAart Bik     }
7799826fe5cSAart Bik 
7809826fe5cSAart Bik     // Insertion of an element into a 1-D LLVM vector.
7812230bf99SAlex Zinenko     auto i64Type = IntegerType::get(rewriter.getContext(), 64);
7821d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
783e62a6956SRiver Riddle     Value inserted = rewriter.create<LLVM::InsertElementOp>(
784dcec2ca5SChristian Sigg         loc, typeConverter->convertType(oneDVectorType), extracted,
7857c38fd60SJacques Pienaar         adaptor.getSource(), constant);
7869826fe5cSAart Bik 
7879826fe5cSAart Bik     // Potential insertion of resulting 1-D vector into array.
7889826fe5cSAart Bik     if (positionAttrs.size() > 1) {
7899826fe5cSAart Bik       auto nMinusOnePositionAttrs =
790c2c83e97STres Popp           ArrayAttr::get(context, positionAttrs.drop_back());
7917c38fd60SJacques Pienaar       inserted = rewriter.create<LLVM::InsertValueOp>(
7927c38fd60SJacques Pienaar           loc, llvmResultType, adaptor.getDest(), inserted,
7939826fe5cSAart Bik           nMinusOnePositionAttrs);
7949826fe5cSAart Bik     }
7959826fe5cSAart Bik 
796563879b6SRahul Joshi     rewriter.replaceOp(insertOp, inserted);
7973145427dSRiver Riddle     return success();
7989826fe5cSAart Bik   }
7999826fe5cSAart Bik };
8009826fe5cSAart Bik 
801681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1.
802681f929fSNicolas Vasilache ///
803681f929fSNicolas Vasilache /// Example:
804681f929fSNicolas Vasilache /// ```
805681f929fSNicolas Vasilache ///   %d = vector.fma %a, %b, %c : vector<2x4xf32>
806681f929fSNicolas Vasilache /// ```
807681f929fSNicolas Vasilache /// is rewritten into:
808681f929fSNicolas Vasilache /// ```
809681f929fSNicolas Vasilache ///  %r = splat %f0: vector<2x4xf32>
810681f929fSNicolas Vasilache ///  %va = vector.extractvalue %a[0] : vector<2x4xf32>
811681f929fSNicolas Vasilache ///  %vb = vector.extractvalue %b[0] : vector<2x4xf32>
812681f929fSNicolas Vasilache ///  %vc = vector.extractvalue %c[0] : vector<2x4xf32>
813681f929fSNicolas Vasilache ///  %vd = vector.fma %va, %vb, %vc : vector<4xf32>
814681f929fSNicolas Vasilache ///  %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32>
815681f929fSNicolas Vasilache ///  %va2 = vector.extractvalue %a2[1] : vector<2x4xf32>
816681f929fSNicolas Vasilache ///  %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32>
817681f929fSNicolas Vasilache ///  %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32>
818681f929fSNicolas Vasilache ///  %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32>
819681f929fSNicolas Vasilache ///  %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32>
820681f929fSNicolas Vasilache ///  // %r3 holds the final value.
821681f929fSNicolas Vasilache /// ```
822681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> {
823681f929fSNicolas Vasilache public:
824681f929fSNicolas Vasilache   using OpRewritePattern<FMAOp>::OpRewritePattern;
825681f929fSNicolas Vasilache 
826ee80ffbfSNicolas Vasilache   void initialize() {
827ee80ffbfSNicolas Vasilache     // This pattern recursively unpacks one dimension at a time. The recursion
828ee80ffbfSNicolas Vasilache     // bounded as the rank is strictly decreasing.
829ee80ffbfSNicolas Vasilache     setHasBoundedRewriteRecursion();
830ee80ffbfSNicolas Vasilache   }
831ee80ffbfSNicolas Vasilache 
8323145427dSRiver Riddle   LogicalResult matchAndRewrite(FMAOp op,
833681f929fSNicolas Vasilache                                 PatternRewriter &rewriter) const override {
834681f929fSNicolas Vasilache     auto vType = op.getVectorType();
835681f929fSNicolas Vasilache     if (vType.getRank() < 2)
8363145427dSRiver Riddle       return failure();
837681f929fSNicolas Vasilache 
838681f929fSNicolas Vasilache     auto loc = op.getLoc();
839681f929fSNicolas Vasilache     auto elemType = vType.getElementType();
840a54f4eaeSMogball     Value zero = rewriter.create<arith::ConstantOp>(
841a54f4eaeSMogball         loc, elemType, rewriter.getZeroAttr(elemType));
8426a8ba318SRiver Riddle     Value desc = rewriter.create<vector::SplatOp>(loc, vType, zero);
843681f929fSNicolas Vasilache     for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) {
8447c38fd60SJacques Pienaar       Value extrLHS = rewriter.create<ExtractOp>(loc, op.getLhs(), i);
8457c38fd60SJacques Pienaar       Value extrRHS = rewriter.create<ExtractOp>(loc, op.getRhs(), i);
8467c38fd60SJacques Pienaar       Value extrACC = rewriter.create<ExtractOp>(loc, op.getAcc(), i);
847681f929fSNicolas Vasilache       Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC);
848681f929fSNicolas Vasilache       desc = rewriter.create<InsertOp>(loc, fma, desc, i);
849681f929fSNicolas Vasilache     }
850681f929fSNicolas Vasilache     rewriter.replaceOp(op, desc);
8513145427dSRiver Riddle     return success();
852681f929fSNicolas Vasilache   }
853681f929fSNicolas Vasilache };
854681f929fSNicolas Vasilache 
85530e6033bSNicolas Vasilache /// Returns the strides if the memory underlying `memRefType` has a contiguous
85630e6033bSNicolas Vasilache /// static layout.
85730e6033bSNicolas Vasilache static llvm::Optional<SmallVector<int64_t, 4>>
85830e6033bSNicolas Vasilache computeContiguousStrides(MemRefType memRefType) {
8592bf491c7SBenjamin Kramer   int64_t offset;
86030e6033bSNicolas Vasilache   SmallVector<int64_t, 4> strides;
86130e6033bSNicolas Vasilache   if (failed(getStridesAndOffset(memRefType, strides, offset)))
86230e6033bSNicolas Vasilache     return None;
86330e6033bSNicolas Vasilache   if (!strides.empty() && strides.back() != 1)
86430e6033bSNicolas Vasilache     return None;
86530e6033bSNicolas Vasilache   // If no layout or identity layout, this is contiguous by definition.
866e41ebbecSVladislav Vinogradov   if (memRefType.getLayout().isIdentity())
86730e6033bSNicolas Vasilache     return strides;
86830e6033bSNicolas Vasilache 
86930e6033bSNicolas Vasilache   // Otherwise, we must determine contiguity form shapes. This can only ever
87030e6033bSNicolas Vasilache   // work in static cases because MemRefType is underspecified to represent
87130e6033bSNicolas Vasilache   // contiguous dynamic shapes in other ways than with just empty/identity
87230e6033bSNicolas Vasilache   // layout.
8732bf491c7SBenjamin Kramer   auto sizes = memRefType.getShape();
8745017b0f8SMatthias Springer   for (int index = 0, e = strides.size() - 1; index < e; ++index) {
87530e6033bSNicolas Vasilache     if (ShapedType::isDynamic(sizes[index + 1]) ||
87630e6033bSNicolas Vasilache         ShapedType::isDynamicStrideOrOffset(strides[index]) ||
87730e6033bSNicolas Vasilache         ShapedType::isDynamicStrideOrOffset(strides[index + 1]))
87830e6033bSNicolas Vasilache       return None;
87930e6033bSNicolas Vasilache     if (strides[index] != strides[index + 1] * sizes[index + 1])
88030e6033bSNicolas Vasilache       return None;
8812bf491c7SBenjamin Kramer   }
88230e6033bSNicolas Vasilache   return strides;
8832bf491c7SBenjamin Kramer }
8842bf491c7SBenjamin Kramer 
885563879b6SRahul Joshi class VectorTypeCastOpConversion
886563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::TypeCastOp> {
8875c0c51a9SNicolas Vasilache public:
888563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::TypeCastOp>::ConvertOpToLLVMPattern;
8895c0c51a9SNicolas Vasilache 
8903145427dSRiver Riddle   LogicalResult
891ef976337SRiver Riddle   matchAndRewrite(vector::TypeCastOp castOp, OpAdaptor adaptor,
8925c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
893563879b6SRahul Joshi     auto loc = castOp->getLoc();
8945c0c51a9SNicolas Vasilache     MemRefType sourceMemRefType =
8952bdf33ccSRiver Riddle         castOp.getOperand().getType().cast<MemRefType>();
8969eb3e564SChris Lattner     MemRefType targetMemRefType = castOp.getType();
8975c0c51a9SNicolas Vasilache 
8985c0c51a9SNicolas Vasilache     // Only static shape casts supported atm.
8995c0c51a9SNicolas Vasilache     if (!sourceMemRefType.hasStaticShape() ||
9005c0c51a9SNicolas Vasilache         !targetMemRefType.hasStaticShape())
9013145427dSRiver Riddle       return failure();
9025c0c51a9SNicolas Vasilache 
9035c0c51a9SNicolas Vasilache     auto llvmSourceDescriptorTy =
904ef976337SRiver Riddle         adaptor.getOperands()[0].getType().dyn_cast<LLVM::LLVMStructType>();
9058de43b92SAlex Zinenko     if (!llvmSourceDescriptorTy)
9063145427dSRiver Riddle       return failure();
907ef976337SRiver Riddle     MemRefDescriptor sourceMemRef(adaptor.getOperands()[0]);
9085c0c51a9SNicolas Vasilache 
909dcec2ca5SChristian Sigg     auto llvmTargetDescriptorTy = typeConverter->convertType(targetMemRefType)
9108de43b92SAlex Zinenko                                       .dyn_cast_or_null<LLVM::LLVMStructType>();
9118de43b92SAlex Zinenko     if (!llvmTargetDescriptorTy)
9123145427dSRiver Riddle       return failure();
9135c0c51a9SNicolas Vasilache 
91430e6033bSNicolas Vasilache     // Only contiguous source buffers supported atm.
91530e6033bSNicolas Vasilache     auto sourceStrides = computeContiguousStrides(sourceMemRefType);
91630e6033bSNicolas Vasilache     if (!sourceStrides)
91730e6033bSNicolas Vasilache       return failure();
91830e6033bSNicolas Vasilache     auto targetStrides = computeContiguousStrides(targetMemRefType);
91930e6033bSNicolas Vasilache     if (!targetStrides)
92030e6033bSNicolas Vasilache       return failure();
92130e6033bSNicolas Vasilache     // Only support static strides for now, regardless of contiguity.
92230e6033bSNicolas Vasilache     if (llvm::any_of(*targetStrides, [](int64_t stride) {
92330e6033bSNicolas Vasilache           return ShapedType::isDynamicStrideOrOffset(stride);
92430e6033bSNicolas Vasilache         }))
9253145427dSRiver Riddle       return failure();
9265c0c51a9SNicolas Vasilache 
9272230bf99SAlex Zinenko     auto int64Ty = IntegerType::get(rewriter.getContext(), 64);
9285c0c51a9SNicolas Vasilache 
9295c0c51a9SNicolas Vasilache     // Create descriptor.
9305c0c51a9SNicolas Vasilache     auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy);
9313a577f54SChristian Sigg     Type llvmTargetElementTy = desc.getElementPtrType();
9325c0c51a9SNicolas Vasilache     // Set allocated ptr.
933e62a6956SRiver Riddle     Value allocated = sourceMemRef.allocatedPtr(rewriter, loc);
9345c0c51a9SNicolas Vasilache     allocated =
9355c0c51a9SNicolas Vasilache         rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated);
9365c0c51a9SNicolas Vasilache     desc.setAllocatedPtr(rewriter, loc, allocated);
9375c0c51a9SNicolas Vasilache     // Set aligned ptr.
938e62a6956SRiver Riddle     Value ptr = sourceMemRef.alignedPtr(rewriter, loc);
9395c0c51a9SNicolas Vasilache     ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr);
9405c0c51a9SNicolas Vasilache     desc.setAlignedPtr(rewriter, loc, ptr);
9415c0c51a9SNicolas Vasilache     // Fill offset 0.
9425c0c51a9SNicolas Vasilache     auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0);
9435c0c51a9SNicolas Vasilache     auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr);
9445c0c51a9SNicolas Vasilache     desc.setOffset(rewriter, loc, zero);
9455c0c51a9SNicolas Vasilache 
9465c0c51a9SNicolas Vasilache     // Fill size and stride descriptors in memref.
947e4853be2SMehdi Amini     for (const auto &indexedSize :
948e4853be2SMehdi Amini          llvm::enumerate(targetMemRefType.getShape())) {
9495c0c51a9SNicolas Vasilache       int64_t index = indexedSize.index();
9505c0c51a9SNicolas Vasilache       auto sizeAttr =
9515c0c51a9SNicolas Vasilache           rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value());
9525c0c51a9SNicolas Vasilache       auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr);
9535c0c51a9SNicolas Vasilache       desc.setSize(rewriter, loc, index, size);
95430e6033bSNicolas Vasilache       auto strideAttr = rewriter.getIntegerAttr(rewriter.getIndexType(),
95530e6033bSNicolas Vasilache                                                 (*targetStrides)[index]);
9565c0c51a9SNicolas Vasilache       auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr);
9575c0c51a9SNicolas Vasilache       desc.setStride(rewriter, loc, index, stride);
9585c0c51a9SNicolas Vasilache     }
9595c0c51a9SNicolas Vasilache 
960563879b6SRahul Joshi     rewriter.replaceOp(castOp, {desc});
9613145427dSRiver Riddle     return success();
9625c0c51a9SNicolas Vasilache   }
9635c0c51a9SNicolas Vasilache };
9645c0c51a9SNicolas Vasilache 
965a75a46dbSJavier Setoain /// Conversion pattern for a `vector.create_mask` (1-D scalable vectors only).
966a75a46dbSJavier Setoain /// Non-scalable versions of this operation are handled in Vector Transforms.
967a75a46dbSJavier Setoain class VectorCreateMaskOpRewritePattern
968a75a46dbSJavier Setoain     : public OpRewritePattern<vector::CreateMaskOp> {
969a75a46dbSJavier Setoain public:
970a75a46dbSJavier Setoain   explicit VectorCreateMaskOpRewritePattern(MLIRContext *context,
971a75a46dbSJavier Setoain                                             bool enableIndexOpt)
972a75a46dbSJavier Setoain       : OpRewritePattern<vector::CreateMaskOp>(context),
9737bc8ad51SJavier Setoain         force32BitVectorIndices(enableIndexOpt) {}
974a75a46dbSJavier Setoain 
975a75a46dbSJavier Setoain   LogicalResult matchAndRewrite(vector::CreateMaskOp op,
976a75a46dbSJavier Setoain                                 PatternRewriter &rewriter) const override {
977a75a46dbSJavier Setoain     auto dstType = op.getType();
978a75a46dbSJavier Setoain     if (dstType.getRank() != 1 || !dstType.cast<VectorType>().isScalable())
979a75a46dbSJavier Setoain       return failure();
980a75a46dbSJavier Setoain     IntegerType idxType =
9817bc8ad51SJavier Setoain         force32BitVectorIndices ? rewriter.getI32Type() : rewriter.getI64Type();
982a75a46dbSJavier Setoain     auto loc = op->getLoc();
983a75a46dbSJavier Setoain     Value indices = rewriter.create<LLVM::StepVectorOp>(
984a75a46dbSJavier Setoain         loc, LLVM::getVectorType(idxType, dstType.getShape()[0],
985a75a46dbSJavier Setoain                                  /*isScalable=*/true));
986a75a46dbSJavier Setoain     auto bound = getValueOrCreateCastToIndexLike(rewriter, loc, idxType,
987a75a46dbSJavier Setoain                                                  op.getOperand(0));
988a75a46dbSJavier Setoain     Value bounds = rewriter.create<SplatOp>(loc, indices.getType(), bound);
989a75a46dbSJavier Setoain     Value comp = rewriter.create<arith::CmpIOp>(loc, arith::CmpIPredicate::slt,
990a75a46dbSJavier Setoain                                                 indices, bounds);
991a75a46dbSJavier Setoain     rewriter.replaceOp(op, comp);
992a75a46dbSJavier Setoain     return success();
993a75a46dbSJavier Setoain   }
994a75a46dbSJavier Setoain 
995a75a46dbSJavier Setoain private:
9967bc8ad51SJavier Setoain   const bool force32BitVectorIndices;
997a75a46dbSJavier Setoain };
998a75a46dbSJavier Setoain 
999563879b6SRahul Joshi class VectorPrintOpConversion : public ConvertOpToLLVMPattern<vector::PrintOp> {
1000d9b500d3SAart Bik public:
1001563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::PrintOp>::ConvertOpToLLVMPattern;
1002d9b500d3SAart Bik 
1003d9b500d3SAart Bik   // Proof-of-concept lowering implementation that relies on a small
1004d9b500d3SAart Bik   // runtime support library, which only needs to provide a few
1005d9b500d3SAart Bik   // printing methods (single value for all data types, opening/closing
1006d9b500d3SAart Bik   // bracket, comma, newline). The lowering fully unrolls a vector
1007d9b500d3SAart Bik   // in terms of these elementary printing operations. The advantage
1008d9b500d3SAart Bik   // of this approach is that the library can remain unaware of all
1009d9b500d3SAart Bik   // low-level implementation details of vectors while still supporting
1010d9b500d3SAart Bik   // output of any shaped and dimensioned vector. Due to full unrolling,
1011d9b500d3SAart Bik   // this approach is less suited for very large vectors though.
1012d9b500d3SAart Bik   //
10139db53a18SRiver Riddle   // TODO: rely solely on libc in future? something else?
1014d9b500d3SAart Bik   //
10153145427dSRiver Riddle   LogicalResult
1016ef976337SRiver Riddle   matchAndRewrite(vector::PrintOp printOp, OpAdaptor adaptor,
1017d9b500d3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
1018d9b500d3SAart Bik     Type printType = printOp.getPrintType();
1019d9b500d3SAart Bik 
1020dcec2ca5SChristian Sigg     if (typeConverter->convertType(printType) == nullptr)
10213145427dSRiver Riddle       return failure();
1022d9b500d3SAart Bik 
1023b8880f5fSAart Bik     // Make sure element type has runtime support.
1024b8880f5fSAart Bik     PrintConversion conversion = PrintConversion::None;
1025d9b500d3SAart Bik     VectorType vectorType = printType.dyn_cast<VectorType>();
1026d9b500d3SAart Bik     Type eltType = vectorType ? vectorType.getElementType() : printType;
1027d9b500d3SAart Bik     Operation *printer;
1028b8880f5fSAart Bik     if (eltType.isF32()) {
1029e332c22cSNicolas Vasilache       printer =
1030e332c22cSNicolas Vasilache           LLVM::lookupOrCreatePrintF32Fn(printOp->getParentOfType<ModuleOp>());
1031b8880f5fSAart Bik     } else if (eltType.isF64()) {
1032e332c22cSNicolas Vasilache       printer =
1033e332c22cSNicolas Vasilache           LLVM::lookupOrCreatePrintF64Fn(printOp->getParentOfType<ModuleOp>());
103454759cefSAart Bik     } else if (eltType.isIndex()) {
1035e332c22cSNicolas Vasilache       printer =
1036e332c22cSNicolas Vasilache           LLVM::lookupOrCreatePrintU64Fn(printOp->getParentOfType<ModuleOp>());
1037b8880f5fSAart Bik     } else if (auto intTy = eltType.dyn_cast<IntegerType>()) {
1038b8880f5fSAart Bik       // Integers need a zero or sign extension on the operand
1039b8880f5fSAart Bik       // (depending on the source type) as well as a signed or
1040b8880f5fSAart Bik       // unsigned print method. Up to 64-bit is supported.
1041b8880f5fSAart Bik       unsigned width = intTy.getWidth();
1042b8880f5fSAart Bik       if (intTy.isUnsigned()) {
104354759cefSAart Bik         if (width <= 64) {
1044b8880f5fSAart Bik           if (width < 64)
1045b8880f5fSAart Bik             conversion = PrintConversion::ZeroExt64;
1046e332c22cSNicolas Vasilache           printer = LLVM::lookupOrCreatePrintU64Fn(
1047e332c22cSNicolas Vasilache               printOp->getParentOfType<ModuleOp>());
1048b8880f5fSAart Bik         } else {
10493145427dSRiver Riddle           return failure();
1050b8880f5fSAart Bik         }
1051b8880f5fSAart Bik       } else {
1052b8880f5fSAart Bik         assert(intTy.isSignless() || intTy.isSigned());
105354759cefSAart Bik         if (width <= 64) {
1054b8880f5fSAart Bik           // Note that we *always* zero extend booleans (1-bit integers),
1055b8880f5fSAart Bik           // so that true/false is printed as 1/0 rather than -1/0.
1056b8880f5fSAart Bik           if (width == 1)
105754759cefSAart Bik             conversion = PrintConversion::ZeroExt64;
105854759cefSAart Bik           else if (width < 64)
1059b8880f5fSAart Bik             conversion = PrintConversion::SignExt64;
1060e332c22cSNicolas Vasilache           printer = LLVM::lookupOrCreatePrintI64Fn(
1061e332c22cSNicolas Vasilache               printOp->getParentOfType<ModuleOp>());
1062b8880f5fSAart Bik         } else {
1063b8880f5fSAart Bik           return failure();
1064b8880f5fSAart Bik         }
1065b8880f5fSAart Bik       }
1066b8880f5fSAart Bik     } else {
1067b8880f5fSAart Bik       return failure();
1068b8880f5fSAart Bik     }
1069d9b500d3SAart Bik 
1070d9b500d3SAart Bik     // Unroll vector into elementary print calls.
1071b8880f5fSAart Bik     int64_t rank = vectorType ? vectorType.getRank() : 0;
1072cc311a15SMichal Terepeta     Type type = vectorType ? vectorType : eltType;
10737c38fd60SJacques Pienaar     emitRanks(rewriter, printOp, adaptor.getSource(), type, printer, rank,
1074b8880f5fSAart Bik               conversion);
1075e332c22cSNicolas Vasilache     emitCall(rewriter, printOp->getLoc(),
1076e332c22cSNicolas Vasilache              LLVM::lookupOrCreatePrintNewlineFn(
1077e332c22cSNicolas Vasilache                  printOp->getParentOfType<ModuleOp>()));
1078563879b6SRahul Joshi     rewriter.eraseOp(printOp);
10793145427dSRiver Riddle     return success();
1080d9b500d3SAart Bik   }
1081d9b500d3SAart Bik 
1082d9b500d3SAart Bik private:
1083b8880f5fSAart Bik   enum class PrintConversion {
108430e6033bSNicolas Vasilache     // clang-format off
1085b8880f5fSAart Bik     None,
1086b8880f5fSAart Bik     ZeroExt64,
1087b8880f5fSAart Bik     SignExt64
108830e6033bSNicolas Vasilache     // clang-format on
1089b8880f5fSAart Bik   };
1090b8880f5fSAart Bik 
1091d9b500d3SAart Bik   void emitRanks(ConversionPatternRewriter &rewriter, Operation *op,
1092cc311a15SMichal Terepeta                  Value value, Type type, Operation *printer, int64_t rank,
1093cc311a15SMichal Terepeta                  PrintConversion conversion) const {
1094cc311a15SMichal Terepeta     VectorType vectorType = type.dyn_cast<VectorType>();
1095d9b500d3SAart Bik     Location loc = op->getLoc();
1096cc311a15SMichal Terepeta     if (!vectorType) {
1097cc311a15SMichal Terepeta       assert(rank == 0 && "The scalar case expects rank == 0");
1098b8880f5fSAart Bik       switch (conversion) {
1099b8880f5fSAart Bik       case PrintConversion::ZeroExt64:
1100a54f4eaeSMogball         value = rewriter.create<arith::ExtUIOp>(
11013c69bc4dSRiver Riddle             loc, IntegerType::get(rewriter.getContext(), 64), value);
1102b8880f5fSAart Bik         break;
1103b8880f5fSAart Bik       case PrintConversion::SignExt64:
1104a54f4eaeSMogball         value = rewriter.create<arith::ExtSIOp>(
11053c69bc4dSRiver Riddle             loc, IntegerType::get(rewriter.getContext(), 64), value);
1106b8880f5fSAart Bik         break;
1107b8880f5fSAart Bik       case PrintConversion::None:
1108b8880f5fSAart Bik         break;
1109c9eeeb38Saartbik       }
1110d9b500d3SAart Bik       emitCall(rewriter, loc, printer, value);
1111d9b500d3SAart Bik       return;
1112d9b500d3SAart Bik     }
1113d9b500d3SAart Bik 
1114e332c22cSNicolas Vasilache     emitCall(rewriter, loc,
1115e332c22cSNicolas Vasilache              LLVM::lookupOrCreatePrintOpenFn(op->getParentOfType<ModuleOp>()));
1116e332c22cSNicolas Vasilache     Operation *printComma =
1117e332c22cSNicolas Vasilache         LLVM::lookupOrCreatePrintCommaFn(op->getParentOfType<ModuleOp>());
1118cc311a15SMichal Terepeta 
1119cc311a15SMichal Terepeta     if (rank <= 1) {
1120cc311a15SMichal Terepeta       auto reducedType = vectorType.getElementType();
1121cc311a15SMichal Terepeta       auto llvmType = typeConverter->convertType(reducedType);
1122cc311a15SMichal Terepeta       int64_t dim = rank == 0 ? 1 : vectorType.getDimSize(0);
1123cc311a15SMichal Terepeta       for (int64_t d = 0; d < dim; ++d) {
1124cc311a15SMichal Terepeta         Value nestedVal = extractOne(rewriter, *getTypeConverter(), loc, value,
1125cc311a15SMichal Terepeta                                      llvmType, /*rank=*/0, /*pos=*/d);
1126cc311a15SMichal Terepeta         emitRanks(rewriter, op, nestedVal, reducedType, printer, /*rank=*/0,
1127cc311a15SMichal Terepeta                   conversion);
1128cc311a15SMichal Terepeta         if (d != dim - 1)
1129cc311a15SMichal Terepeta           emitCall(rewriter, loc, printComma);
1130cc311a15SMichal Terepeta       }
1131cc311a15SMichal Terepeta       emitCall(
1132cc311a15SMichal Terepeta           rewriter, loc,
1133cc311a15SMichal Terepeta           LLVM::lookupOrCreatePrintCloseFn(op->getParentOfType<ModuleOp>()));
1134cc311a15SMichal Terepeta       return;
1135cc311a15SMichal Terepeta     }
1136cc311a15SMichal Terepeta 
1137d9b500d3SAart Bik     int64_t dim = vectorType.getDimSize(0);
1138d9b500d3SAart Bik     for (int64_t d = 0; d < dim; ++d) {
1139cc311a15SMichal Terepeta       auto reducedType = reducedVectorTypeFront(vectorType);
1140cc311a15SMichal Terepeta       auto llvmType = typeConverter->convertType(reducedType);
1141dcec2ca5SChristian Sigg       Value nestedVal = extractOne(rewriter, *getTypeConverter(), loc, value,
1142dcec2ca5SChristian Sigg                                    llvmType, rank, d);
1143b8880f5fSAart Bik       emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1,
1144b8880f5fSAart Bik                 conversion);
1145d9b500d3SAart Bik       if (d != dim - 1)
1146d9b500d3SAart Bik         emitCall(rewriter, loc, printComma);
1147d9b500d3SAart Bik     }
1148e332c22cSNicolas Vasilache     emitCall(rewriter, loc,
1149e332c22cSNicolas Vasilache              LLVM::lookupOrCreatePrintCloseFn(op->getParentOfType<ModuleOp>()));
1150d9b500d3SAart Bik   }
1151d9b500d3SAart Bik 
1152d9b500d3SAart Bik   // Helper to emit a call.
1153d9b500d3SAart Bik   static void emitCall(ConversionPatternRewriter &rewriter, Location loc,
1154d9b500d3SAart Bik                        Operation *ref, ValueRange params = ValueRange()) {
1155faf1c224SChris Lattner     rewriter.create<LLVM::CallOp>(loc, TypeRange(), SymbolRefAttr::get(ref),
1156faf1c224SChris Lattner                                   params);
1157d9b500d3SAart Bik   }
1158d9b500d3SAart Bik };
1159d9b500d3SAart Bik 
11606a8ba318SRiver Riddle /// The Splat operation is lowered to an insertelement + a shufflevector
11616a8ba318SRiver Riddle /// operation. Splat to only 0-d and 1-d vector result types are lowered.
11626a8ba318SRiver Riddle struct VectorSplatOpLowering : public ConvertOpToLLVMPattern<vector::SplatOp> {
11636a8ba318SRiver Riddle   using ConvertOpToLLVMPattern<vector::SplatOp>::ConvertOpToLLVMPattern;
11646a8ba318SRiver Riddle 
11656a8ba318SRiver Riddle   LogicalResult
11666a8ba318SRiver Riddle   matchAndRewrite(vector::SplatOp splatOp, OpAdaptor adaptor,
11676a8ba318SRiver Riddle                   ConversionPatternRewriter &rewriter) const override {
11686a8ba318SRiver Riddle     VectorType resultType = splatOp.getType().cast<VectorType>();
11696a8ba318SRiver Riddle     if (resultType.getRank() > 1)
11706a8ba318SRiver Riddle       return failure();
11716a8ba318SRiver Riddle 
11726a8ba318SRiver Riddle     // First insert it into an undef vector so we can shuffle it.
11736a8ba318SRiver Riddle     auto vectorType = typeConverter->convertType(splatOp.getType());
11746a8ba318SRiver Riddle     Value undef = rewriter.create<LLVM::UndefOp>(splatOp.getLoc(), vectorType);
11756a8ba318SRiver Riddle     auto zero = rewriter.create<LLVM::ConstantOp>(
11766a8ba318SRiver Riddle         splatOp.getLoc(),
11776a8ba318SRiver Riddle         typeConverter->convertType(rewriter.getIntegerType(32)),
11786a8ba318SRiver Riddle         rewriter.getZeroAttr(rewriter.getIntegerType(32)));
11796a8ba318SRiver Riddle 
11806a8ba318SRiver Riddle     // For 0-d vector, we simply do `insertelement`.
11816a8ba318SRiver Riddle     if (resultType.getRank() == 0) {
11826a8ba318SRiver Riddle       rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>(
11837c38fd60SJacques Pienaar           splatOp, vectorType, undef, adaptor.getInput(), zero);
11846a8ba318SRiver Riddle       return success();
11856a8ba318SRiver Riddle     }
11866a8ba318SRiver Riddle 
11876a8ba318SRiver Riddle     // For 1-d vector, we additionally do a `vectorshuffle`.
11886a8ba318SRiver Riddle     auto v = rewriter.create<LLVM::InsertElementOp>(
11897c38fd60SJacques Pienaar         splatOp.getLoc(), vectorType, undef, adaptor.getInput(), zero);
11906a8ba318SRiver Riddle 
11916a8ba318SRiver Riddle     int64_t width = splatOp.getType().cast<VectorType>().getDimSize(0);
11926a8ba318SRiver Riddle     SmallVector<int32_t, 4> zeroValues(width, 0);
11936a8ba318SRiver Riddle 
11946a8ba318SRiver Riddle     // Shuffle the value across the desired number of elements.
11956a8ba318SRiver Riddle     ArrayAttr zeroAttrs = rewriter.getI32ArrayAttr(zeroValues);
11966a8ba318SRiver Riddle     rewriter.replaceOpWithNewOp<LLVM::ShuffleVectorOp>(splatOp, v, undef,
11976a8ba318SRiver Riddle                                                        zeroAttrs);
11986a8ba318SRiver Riddle     return success();
11996a8ba318SRiver Riddle   }
12006a8ba318SRiver Riddle };
12016a8ba318SRiver Riddle 
12026a8ba318SRiver Riddle /// The Splat operation is lowered to an insertelement + a shufflevector
12036a8ba318SRiver Riddle /// operation. Splat to only 2+-d vector result types are lowered by the
12046a8ba318SRiver Riddle /// SplatNdOpLowering, the 1-d case is handled by SplatOpLowering.
12056a8ba318SRiver Riddle struct VectorSplatNdOpLowering : public ConvertOpToLLVMPattern<SplatOp> {
12066a8ba318SRiver Riddle   using ConvertOpToLLVMPattern<SplatOp>::ConvertOpToLLVMPattern;
12076a8ba318SRiver Riddle 
12086a8ba318SRiver Riddle   LogicalResult
12096a8ba318SRiver Riddle   matchAndRewrite(SplatOp splatOp, OpAdaptor adaptor,
12106a8ba318SRiver Riddle                   ConversionPatternRewriter &rewriter) const override {
12116a8ba318SRiver Riddle     VectorType resultType = splatOp.getType();
12126a8ba318SRiver Riddle     if (resultType.getRank() <= 1)
12136a8ba318SRiver Riddle       return failure();
12146a8ba318SRiver Riddle 
12156a8ba318SRiver Riddle     // First insert it into an undef vector so we can shuffle it.
12166a8ba318SRiver Riddle     auto loc = splatOp.getLoc();
12176a8ba318SRiver Riddle     auto vectorTypeInfo =
12186a8ba318SRiver Riddle         LLVM::detail::extractNDVectorTypeInfo(resultType, *getTypeConverter());
12196a8ba318SRiver Riddle     auto llvmNDVectorTy = vectorTypeInfo.llvmNDVectorTy;
12206a8ba318SRiver Riddle     auto llvm1DVectorTy = vectorTypeInfo.llvm1DVectorTy;
12216a8ba318SRiver Riddle     if (!llvmNDVectorTy || !llvm1DVectorTy)
12226a8ba318SRiver Riddle       return failure();
12236a8ba318SRiver Riddle 
12246a8ba318SRiver Riddle     // Construct returned value.
12256a8ba318SRiver Riddle     Value desc = rewriter.create<LLVM::UndefOp>(loc, llvmNDVectorTy);
12266a8ba318SRiver Riddle 
12276a8ba318SRiver Riddle     // Construct a 1-D vector with the splatted value that we insert in all the
12286a8ba318SRiver Riddle     // places within the returned descriptor.
12296a8ba318SRiver Riddle     Value vdesc = rewriter.create<LLVM::UndefOp>(loc, llvm1DVectorTy);
12306a8ba318SRiver Riddle     auto zero = rewriter.create<LLVM::ConstantOp>(
12316a8ba318SRiver Riddle         loc, typeConverter->convertType(rewriter.getIntegerType(32)),
12326a8ba318SRiver Riddle         rewriter.getZeroAttr(rewriter.getIntegerType(32)));
12336a8ba318SRiver Riddle     Value v = rewriter.create<LLVM::InsertElementOp>(loc, llvm1DVectorTy, vdesc,
12347c38fd60SJacques Pienaar                                                      adaptor.getInput(), zero);
12356a8ba318SRiver Riddle 
12366a8ba318SRiver Riddle     // Shuffle the value across the desired number of elements.
12376a8ba318SRiver Riddle     int64_t width = resultType.getDimSize(resultType.getRank() - 1);
12386a8ba318SRiver Riddle     SmallVector<int32_t, 4> zeroValues(width, 0);
12396a8ba318SRiver Riddle     ArrayAttr zeroAttrs = rewriter.getI32ArrayAttr(zeroValues);
12406a8ba318SRiver Riddle     v = rewriter.create<LLVM::ShuffleVectorOp>(loc, v, v, zeroAttrs);
12416a8ba318SRiver Riddle 
12426a8ba318SRiver Riddle     // Iterate of linear index, convert to coords space and insert splatted 1-D
12436a8ba318SRiver Riddle     // vector in each position.
12446a8ba318SRiver Riddle     nDVectorIterate(vectorTypeInfo, rewriter, [&](ArrayAttr position) {
12456a8ba318SRiver Riddle       desc = rewriter.create<LLVM::InsertValueOp>(loc, llvmNDVectorTy, desc, v,
12466a8ba318SRiver Riddle                                                   position);
12476a8ba318SRiver Riddle     });
12486a8ba318SRiver Riddle     rewriter.replaceOp(splatOp, desc);
12496a8ba318SRiver Riddle     return success();
12506a8ba318SRiver Riddle   }
12516a8ba318SRiver Riddle };
12526a8ba318SRiver Riddle 
1253df186507SBenjamin Kramer } // namespace
1254df186507SBenjamin Kramer 
12555c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM.
12567bc8ad51SJavier Setoain void mlir::populateVectorToLLVMConversionPatterns(
12577bc8ad51SJavier Setoain     LLVMTypeConverter &converter, RewritePatternSet &patterns,
12587bc8ad51SJavier Setoain     bool reassociateFPReductions, bool force32BitVectorIndices) {
125965678d93SNicolas Vasilache   MLIRContext *ctx = converter.getDialect()->getContext();
1260eda2ebd7SNicolas Vasilache   patterns.add<VectorFMAOpNDRewritePattern>(ctx);
1261eda2ebd7SNicolas Vasilache   populateVectorInsertExtractStridedSliceTransforms(patterns);
1262dc4e913bSChris Lattner   patterns.add<VectorReductionOpConversion>(converter, reassociateFPReductions);
12637bc8ad51SJavier Setoain   patterns.add<VectorCreateMaskOpRewritePattern>(ctx, force32BitVectorIndices);
12648345b86dSNicolas Vasilache   patterns
1265dc4e913bSChris Lattner       .add<VectorBitCastOpConversion, VectorShuffleOpConversion,
1266dc4e913bSChris Lattner            VectorExtractElementOpConversion, VectorExtractOpConversion,
1267dc4e913bSChris Lattner            VectorFMAOp1DConversion, VectorInsertElementOpConversion,
1268dc4e913bSChris Lattner            VectorInsertOpConversion, VectorPrintOpConversion,
1269a4830d14SJavier Setoain            VectorTypeCastOpConversion, VectorScaleOpConversion,
1270dc4e913bSChris Lattner            VectorLoadStoreConversion<vector::LoadOp, vector::LoadOpAdaptor>,
1271ee66e43aSDiego Caballero            VectorLoadStoreConversion<vector::MaskedLoadOp,
1272ee66e43aSDiego Caballero                                      vector::MaskedLoadOpAdaptor>,
1273dc4e913bSChris Lattner            VectorLoadStoreConversion<vector::StoreOp, vector::StoreOpAdaptor>,
1274ee66e43aSDiego Caballero            VectorLoadStoreConversion<vector::MaskedStoreOp,
1275ee66e43aSDiego Caballero                                      vector::MaskedStoreOpAdaptor>,
1276dc4e913bSChris Lattner            VectorGatherOpConversion, VectorScatterOpConversion,
12776a8ba318SRiver Riddle            VectorExpandLoadOpConversion, VectorCompressStoreOpConversion,
12786a8ba318SRiver Riddle            VectorSplatOpLowering, VectorSplatNdOpLowering>(converter);
1279d1a9e9a7SMatthias Springer   // Transfer ops with rank > 1 are handled by VectorToSCF.
1280d1a9e9a7SMatthias Springer   populateVectorTransferLoweringPatterns(patterns, /*maxTransferRank=*/1);
12815c0c51a9SNicolas Vasilache }
12825c0c51a9SNicolas Vasilache 
128363b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns(
1284dc4e913bSChris Lattner     LLVMTypeConverter &converter, RewritePatternSet &patterns) {
1285dc4e913bSChris Lattner   patterns.add<VectorMatmulOpConversion>(converter);
1286dc4e913bSChris Lattner   patterns.add<VectorFlatTransposeOpConversion>(converter);
128763b683a8SNicolas Vasilache }
1288