15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===//
25c0c51a9SNicolas Vasilache //
330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information.
556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
65c0c51a9SNicolas Vasilache //
756222a06SMehdi Amini //===----------------------------------------------------------------------===//
85c0c51a9SNicolas Vasilache 
965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h"
10870c1fd4SAlex Zinenko 
1175e5f0aaSAlex Zinenko #include "mlir/Conversion/LLVMCommon/VectorPattern.h"
12a54f4eaeSMogball #include "mlir/Dialect/Arithmetic/IR/Arithmetic.h"
13e332c22cSNicolas Vasilache #include "mlir/Dialect/LLVMIR/FunctionCallUtils.h"
145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h"
15e2310704SJulian Gross #include "mlir/Dialect/MemRef/IR/MemRef.h"
1669d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h"
17d054b80bSNicolas Vasilache #include "mlir/Dialect/Vector/VectorTransforms.h"
1809f7a55fSRiver Riddle #include "mlir/IR/BuiltinTypes.h"
1929a50c58SStephen Neuendorffer #include "mlir/Support/MathExtras.h"
20929189a4SWilliam S. Moses #include "mlir/Target/LLVMIR/TypeToLLVM.h"
215c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h"
225c0c51a9SNicolas Vasilache 
235c0c51a9SNicolas Vasilache using namespace mlir;
2465678d93SNicolas Vasilache using namespace mlir::vector;
255c0c51a9SNicolas Vasilache 
269826fe5cSAart Bik // Helper to reduce vector type by one rank at front.
279826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) {
289826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
299826fe5cSAart Bik   return VectorType::get(tp.getShape().drop_front(), tp.getElementType());
309826fe5cSAart Bik }
319826fe5cSAart Bik 
329826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back.
339826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) {
349826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
359826fe5cSAart Bik   return VectorType::get(tp.getShape().take_back(), tp.getElementType());
369826fe5cSAart Bik }
379826fe5cSAart Bik 
381c81adf3SAart Bik // Helper that picks the proper sequence for inserting.
39e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter,
400f04384dSAlex Zinenko                        LLVMTypeConverter &typeConverter, Location loc,
410f04384dSAlex Zinenko                        Value val1, Value val2, Type llvmType, int64_t rank,
420f04384dSAlex Zinenko                        int64_t pos) {
431c81adf3SAart Bik   if (rank == 1) {
441c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
451c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
460f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
471c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
481c81adf3SAart Bik     return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2,
491c81adf3SAart Bik                                                   constant);
501c81adf3SAart Bik   }
511c81adf3SAart Bik   return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2,
521c81adf3SAart Bik                                               rewriter.getI64ArrayAttr(pos));
531c81adf3SAart Bik }
541c81adf3SAart Bik 
551c81adf3SAart Bik // Helper that picks the proper sequence for extracting.
56e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter,
570f04384dSAlex Zinenko                         LLVMTypeConverter &typeConverter, Location loc,
580f04384dSAlex Zinenko                         Value val, Type llvmType, int64_t rank, int64_t pos) {
591c81adf3SAart Bik   if (rank == 1) {
601c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
611c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
620f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
631c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
641c81adf3SAart Bik     return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val,
651c81adf3SAart Bik                                                    constant);
661c81adf3SAart Bik   }
671c81adf3SAart Bik   return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val,
681c81adf3SAart Bik                                                rewriter.getI64ArrayAttr(pos));
691c81adf3SAart Bik }
701c81adf3SAart Bik 
7126c8f908SThomas Raoux // Helper that returns data layout alignment of a memref.
7226c8f908SThomas Raoux LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter,
7326c8f908SThomas Raoux                                  MemRefType memrefType, unsigned &align) {
7426c8f908SThomas Raoux   Type elementTy = typeConverter.convertType(memrefType.getElementType());
755f9e0466SNicolas Vasilache   if (!elementTy)
765f9e0466SNicolas Vasilache     return failure();
775f9e0466SNicolas Vasilache 
78b2ab375dSAlex Zinenko   // TODO: this should use the MLIR data layout when it becomes available and
79b2ab375dSAlex Zinenko   // stop depending on translation.
8087a89e0fSAlex Zinenko   llvm::LLVMContext llvmContext;
8187a89e0fSAlex Zinenko   align = LLVM::TypeToLLVMIRTranslator(llvmContext)
82c69c9e0fSAlex Zinenko               .getPreferredAlignment(elementTy, typeConverter.getDataLayout());
835f9e0466SNicolas Vasilache   return success();
845f9e0466SNicolas Vasilache }
855f9e0466SNicolas Vasilache 
8629a50c58SStephen Neuendorffer // Return the minimal alignment value that satisfies all the AssumeAlignment
8729a50c58SStephen Neuendorffer // uses of `value`. If no such uses exist, return 1.
8829a50c58SStephen Neuendorffer static unsigned getAssumedAlignment(Value value) {
8929a50c58SStephen Neuendorffer   unsigned align = 1;
9029a50c58SStephen Neuendorffer   for (auto &u : value.getUses()) {
9129a50c58SStephen Neuendorffer     Operation *owner = u.getOwner();
9229a50c58SStephen Neuendorffer     if (auto op = dyn_cast<memref::AssumeAlignmentOp>(owner))
9329a50c58SStephen Neuendorffer       align = mlir::lcm(align, op.alignment());
9429a50c58SStephen Neuendorffer   }
9529a50c58SStephen Neuendorffer   return align;
9629a50c58SStephen Neuendorffer }
9729a50c58SStephen Neuendorffer 
9829a50c58SStephen Neuendorffer // Helper that returns data layout alignment of a memref associated with a
9929a50c58SStephen Neuendorffer // load, store, scatter, or gather op, including additional information from
10029a50c58SStephen Neuendorffer // assume_alignment calls on the source of the transfer
10129a50c58SStephen Neuendorffer template <class OpAdaptor>
10229a50c58SStephen Neuendorffer LogicalResult getMemRefOpAlignment(LLVMTypeConverter &typeConverter,
10329a50c58SStephen Neuendorffer                                    OpAdaptor op, unsigned &align) {
10429a50c58SStephen Neuendorffer   if (failed(getMemRefAlignment(typeConverter, op.getMemRefType(), align)))
10529a50c58SStephen Neuendorffer     return failure();
10629a50c58SStephen Neuendorffer   align = std::max(align, getAssumedAlignment(op.base()));
10729a50c58SStephen Neuendorffer   return success();
10829a50c58SStephen Neuendorffer }
10929a50c58SStephen Neuendorffer 
110df5ccf5aSAart Bik // Add an index vector component to a base pointer. This almost always succeeds
111df5ccf5aSAart Bik // unless the last stride is non-unit or the memory space is not zero.
112df5ccf5aSAart Bik static LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter,
113df5ccf5aSAart Bik                                     Location loc, Value memref, Value base,
114df5ccf5aSAart Bik                                     Value index, MemRefType memRefType,
115df5ccf5aSAart Bik                                     VectorType vType, Value &ptrs) {
11619dbb230Saartbik   int64_t offset;
11719dbb230Saartbik   SmallVector<int64_t, 4> strides;
11819dbb230Saartbik   auto successStrides = getStridesAndOffset(memRefType, strides, offset);
119df5ccf5aSAart Bik   if (failed(successStrides) || strides.back() != 1 ||
12037eca08eSVladislav Vinogradov       memRefType.getMemorySpaceAsInt() != 0)
121e8dcf5f8Saartbik     return failure();
1223a577f54SChristian Sigg   auto pType = MemRefDescriptor(memref).getElementPtrType();
123bd30a796SAlex Zinenko   auto ptrsType = LLVM::getFixedVectorType(pType, vType.getDimSize(0));
124df5ccf5aSAart Bik   ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, index);
12519dbb230Saartbik   return success();
12619dbb230Saartbik }
12719dbb230Saartbik 
128a57def30SAart Bik // Casts a strided element pointer to a vector pointer.  The vector pointer
12908c681f6SAndrew Pritchard // will be in the same address space as the incoming memref type.
130a57def30SAart Bik static Value castDataPtr(ConversionPatternRewriter &rewriter, Location loc,
131a57def30SAart Bik                          Value ptr, MemRefType memRefType, Type vt) {
13237eca08eSVladislav Vinogradov   auto pType = LLVM::LLVMPointerType::get(vt, memRefType.getMemorySpaceAsInt());
133a57def30SAart Bik   return rewriter.create<LLVM::BitcastOp>(loc, pType, ptr);
134a57def30SAart Bik }
135a57def30SAart Bik 
13690c01357SBenjamin Kramer namespace {
137e83b7b99Saartbik 
138cf5c517cSDiego Caballero /// Conversion pattern for a vector.bitcast.
139cf5c517cSDiego Caballero class VectorBitCastOpConversion
140cf5c517cSDiego Caballero     : public ConvertOpToLLVMPattern<vector::BitCastOp> {
141cf5c517cSDiego Caballero public:
142cf5c517cSDiego Caballero   using ConvertOpToLLVMPattern<vector::BitCastOp>::ConvertOpToLLVMPattern;
143cf5c517cSDiego Caballero 
144cf5c517cSDiego Caballero   LogicalResult
145ef976337SRiver Riddle   matchAndRewrite(vector::BitCastOp bitCastOp, OpAdaptor adaptor,
146cf5c517cSDiego Caballero                   ConversionPatternRewriter &rewriter) const override {
147cf5c517cSDiego Caballero     // Only 1-D vectors can be lowered to LLVM.
148cf5c517cSDiego Caballero     VectorType resultTy = bitCastOp.getType();
149cf5c517cSDiego Caballero     if (resultTy.getRank() != 1)
150cf5c517cSDiego Caballero       return failure();
151cf5c517cSDiego Caballero     Type newResultTy = typeConverter->convertType(resultTy);
152cf5c517cSDiego Caballero     rewriter.replaceOpWithNewOp<LLVM::BitcastOp>(bitCastOp, newResultTy,
153ef976337SRiver Riddle                                                  adaptor.getOperands()[0]);
154cf5c517cSDiego Caballero     return success();
155cf5c517cSDiego Caballero   }
156cf5c517cSDiego Caballero };
157cf5c517cSDiego Caballero 
15863b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply.
15963b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply.
160563879b6SRahul Joshi class VectorMatmulOpConversion
161563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::MatmulOp> {
16263b683a8SNicolas Vasilache public:
163563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::MatmulOp>::ConvertOpToLLVMPattern;
16463b683a8SNicolas Vasilache 
1653145427dSRiver Riddle   LogicalResult
166ef976337SRiver Riddle   matchAndRewrite(vector::MatmulOp matmulOp, OpAdaptor adaptor,
16763b683a8SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
16863b683a8SNicolas Vasilache     rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>(
169563879b6SRahul Joshi         matmulOp, typeConverter->convertType(matmulOp.res().getType()),
170563879b6SRahul Joshi         adaptor.lhs(), adaptor.rhs(), matmulOp.lhs_rows(),
171563879b6SRahul Joshi         matmulOp.lhs_columns(), matmulOp.rhs_columns());
1723145427dSRiver Riddle     return success();
17363b683a8SNicolas Vasilache   }
17463b683a8SNicolas Vasilache };
17563b683a8SNicolas Vasilache 
176c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose.
177c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose.
178563879b6SRahul Joshi class VectorFlatTransposeOpConversion
179563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::FlatTransposeOp> {
180c295a65dSaartbik public:
181563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::FlatTransposeOp>::ConvertOpToLLVMPattern;
182c295a65dSaartbik 
183c295a65dSaartbik   LogicalResult
184ef976337SRiver Riddle   matchAndRewrite(vector::FlatTransposeOp transOp, OpAdaptor adaptor,
185c295a65dSaartbik                   ConversionPatternRewriter &rewriter) const override {
186c295a65dSaartbik     rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>(
187dcec2ca5SChristian Sigg         transOp, typeConverter->convertType(transOp.res().getType()),
188c295a65dSaartbik         adaptor.matrix(), transOp.rows(), transOp.columns());
189c295a65dSaartbik     return success();
190c295a65dSaartbik   }
191c295a65dSaartbik };
192c295a65dSaartbik 
193ee66e43aSDiego Caballero /// Overloaded utility that replaces a vector.load, vector.store,
194ee66e43aSDiego Caballero /// vector.maskedload and vector.maskedstore with their respective LLVM
195ee66e43aSDiego Caballero /// couterparts.
196ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::LoadOp loadOp,
197ee66e43aSDiego Caballero                                  vector::LoadOpAdaptor adaptor,
198ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
199ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
200ee66e43aSDiego Caballero   rewriter.replaceOpWithNewOp<LLVM::LoadOp>(loadOp, ptr, align);
20139379916Saartbik }
20239379916Saartbik 
203ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedLoadOp loadOp,
204ee66e43aSDiego Caballero                                  vector::MaskedLoadOpAdaptor adaptor,
205ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
206ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
207ee66e43aSDiego Caballero   rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>(
208ee66e43aSDiego Caballero       loadOp, vectorTy, ptr, adaptor.mask(), adaptor.pass_thru(), align);
209ee66e43aSDiego Caballero }
210ee66e43aSDiego Caballero 
211ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::StoreOp storeOp,
212ee66e43aSDiego Caballero                                  vector::StoreOpAdaptor adaptor,
213ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
214ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
215ee66e43aSDiego Caballero   rewriter.replaceOpWithNewOp<LLVM::StoreOp>(storeOp, adaptor.valueToStore(),
216ee66e43aSDiego Caballero                                              ptr, align);
217ee66e43aSDiego Caballero }
218ee66e43aSDiego Caballero 
219ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedStoreOp storeOp,
220ee66e43aSDiego Caballero                                  vector::MaskedStoreOpAdaptor adaptor,
221ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
222ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
223ee66e43aSDiego Caballero   rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>(
224ee66e43aSDiego Caballero       storeOp, adaptor.valueToStore(), ptr, adaptor.mask(), align);
225ee66e43aSDiego Caballero }
226ee66e43aSDiego Caballero 
227ee66e43aSDiego Caballero /// Conversion pattern for a vector.load, vector.store, vector.maskedload, and
228ee66e43aSDiego Caballero /// vector.maskedstore.
229ee66e43aSDiego Caballero template <class LoadOrStoreOp, class LoadOrStoreOpAdaptor>
230ee66e43aSDiego Caballero class VectorLoadStoreConversion : public ConvertOpToLLVMPattern<LoadOrStoreOp> {
23139379916Saartbik public:
232ee66e43aSDiego Caballero   using ConvertOpToLLVMPattern<LoadOrStoreOp>::ConvertOpToLLVMPattern;
23339379916Saartbik 
23439379916Saartbik   LogicalResult
235ef976337SRiver Riddle   matchAndRewrite(LoadOrStoreOp loadOrStoreOp,
236ef976337SRiver Riddle                   typename LoadOrStoreOp::Adaptor adaptor,
23739379916Saartbik                   ConversionPatternRewriter &rewriter) const override {
238ee66e43aSDiego Caballero     // Only 1-D vectors can be lowered to LLVM.
239ee66e43aSDiego Caballero     VectorType vectorTy = loadOrStoreOp.getVectorType();
240ee66e43aSDiego Caballero     if (vectorTy.getRank() > 1)
241ee66e43aSDiego Caballero       return failure();
242ee66e43aSDiego Caballero 
243ee66e43aSDiego Caballero     auto loc = loadOrStoreOp->getLoc();
244ee66e43aSDiego Caballero     MemRefType memRefTy = loadOrStoreOp.getMemRefType();
24539379916Saartbik 
24639379916Saartbik     // Resolve alignment.
24739379916Saartbik     unsigned align;
24829a50c58SStephen Neuendorffer     if (failed(getMemRefOpAlignment(*this->getTypeConverter(), loadOrStoreOp,
24929a50c58SStephen Neuendorffer                                     align)))
25039379916Saartbik       return failure();
25139379916Saartbik 
252a57def30SAart Bik     // Resolve address.
253ee66e43aSDiego Caballero     auto vtype = this->typeConverter->convertType(loadOrStoreOp.getVectorType())
254ee66e43aSDiego Caballero                      .template cast<VectorType>();
255ee66e43aSDiego Caballero     Value dataPtr = this->getStridedElementPtr(loc, memRefTy, adaptor.base(),
256a57def30SAart Bik                                                adaptor.indices(), rewriter);
257ee66e43aSDiego Caballero     Value ptr = castDataPtr(rewriter, loc, dataPtr, memRefTy, vtype);
25839379916Saartbik 
259ee66e43aSDiego Caballero     replaceLoadOrStoreOp(loadOrStoreOp, adaptor, vtype, ptr, align, rewriter);
26039379916Saartbik     return success();
26139379916Saartbik   }
26239379916Saartbik };
26339379916Saartbik 
26419dbb230Saartbik /// Conversion pattern for a vector.gather.
265563879b6SRahul Joshi class VectorGatherOpConversion
266563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::GatherOp> {
26719dbb230Saartbik public:
268563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::GatherOp>::ConvertOpToLLVMPattern;
26919dbb230Saartbik 
27019dbb230Saartbik   LogicalResult
271ef976337SRiver Riddle   matchAndRewrite(vector::GatherOp gather, OpAdaptor adaptor,
27219dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
273563879b6SRahul Joshi     auto loc = gather->getLoc();
274df5ccf5aSAart Bik     MemRefType memRefType = gather.getMemRefType();
27519dbb230Saartbik 
27619dbb230Saartbik     // Resolve alignment.
27719dbb230Saartbik     unsigned align;
27829a50c58SStephen Neuendorffer     if (failed(getMemRefOpAlignment(*getTypeConverter(), gather, align)))
27919dbb230Saartbik       return failure();
28019dbb230Saartbik 
281df5ccf5aSAart Bik     // Resolve address.
28219dbb230Saartbik     Value ptrs;
283df5ccf5aSAart Bik     VectorType vType = gather.getVectorType();
284df5ccf5aSAart Bik     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(),
285df5ccf5aSAart Bik                                      adaptor.indices(), rewriter);
286df5ccf5aSAart Bik     if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr,
287df5ccf5aSAart Bik                               adaptor.index_vec(), memRefType, vType, ptrs)))
28819dbb230Saartbik       return failure();
28919dbb230Saartbik 
29019dbb230Saartbik     // Replace with the gather intrinsic.
29119dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_gather>(
292dcec2ca5SChristian Sigg         gather, typeConverter->convertType(vType), ptrs, adaptor.mask(),
2930c2a4d3cSBenjamin Kramer         adaptor.pass_thru(), rewriter.getI32IntegerAttr(align));
29419dbb230Saartbik     return success();
29519dbb230Saartbik   }
29619dbb230Saartbik };
29719dbb230Saartbik 
29819dbb230Saartbik /// Conversion pattern for a vector.scatter.
299563879b6SRahul Joshi class VectorScatterOpConversion
300563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ScatterOp> {
30119dbb230Saartbik public:
302563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ScatterOp>::ConvertOpToLLVMPattern;
30319dbb230Saartbik 
30419dbb230Saartbik   LogicalResult
305ef976337SRiver Riddle   matchAndRewrite(vector::ScatterOp scatter, OpAdaptor adaptor,
30619dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
307563879b6SRahul Joshi     auto loc = scatter->getLoc();
308df5ccf5aSAart Bik     MemRefType memRefType = scatter.getMemRefType();
30919dbb230Saartbik 
31019dbb230Saartbik     // Resolve alignment.
31119dbb230Saartbik     unsigned align;
31229a50c58SStephen Neuendorffer     if (failed(getMemRefOpAlignment(*getTypeConverter(), scatter, align)))
31319dbb230Saartbik       return failure();
31419dbb230Saartbik 
315df5ccf5aSAart Bik     // Resolve address.
31619dbb230Saartbik     Value ptrs;
317df5ccf5aSAart Bik     VectorType vType = scatter.getVectorType();
318df5ccf5aSAart Bik     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(),
319df5ccf5aSAart Bik                                      adaptor.indices(), rewriter);
320df5ccf5aSAart Bik     if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr,
321df5ccf5aSAart Bik                               adaptor.index_vec(), memRefType, vType, ptrs)))
32219dbb230Saartbik       return failure();
32319dbb230Saartbik 
32419dbb230Saartbik     // Replace with the scatter intrinsic.
32519dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_scatter>(
326656674a7SDiego Caballero         scatter, adaptor.valueToStore(), ptrs, adaptor.mask(),
32719dbb230Saartbik         rewriter.getI32IntegerAttr(align));
32819dbb230Saartbik     return success();
32919dbb230Saartbik   }
33019dbb230Saartbik };
33119dbb230Saartbik 
332e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload.
333563879b6SRahul Joshi class VectorExpandLoadOpConversion
334563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ExpandLoadOp> {
335e8dcf5f8Saartbik public:
336563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ExpandLoadOp>::ConvertOpToLLVMPattern;
337e8dcf5f8Saartbik 
338e8dcf5f8Saartbik   LogicalResult
339ef976337SRiver Riddle   matchAndRewrite(vector::ExpandLoadOp expand, OpAdaptor adaptor,
340e8dcf5f8Saartbik                   ConversionPatternRewriter &rewriter) const override {
341563879b6SRahul Joshi     auto loc = expand->getLoc();
342a57def30SAart Bik     MemRefType memRefType = expand.getMemRefType();
343e8dcf5f8Saartbik 
344a57def30SAart Bik     // Resolve address.
345656674a7SDiego Caballero     auto vtype = typeConverter->convertType(expand.getVectorType());
346df5ccf5aSAart Bik     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(),
347a57def30SAart Bik                                      adaptor.indices(), rewriter);
348e8dcf5f8Saartbik 
349e8dcf5f8Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_expandload>(
350a57def30SAart Bik         expand, vtype, ptr, adaptor.mask(), adaptor.pass_thru());
351e8dcf5f8Saartbik     return success();
352e8dcf5f8Saartbik   }
353e8dcf5f8Saartbik };
354e8dcf5f8Saartbik 
355e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore.
356563879b6SRahul Joshi class VectorCompressStoreOpConversion
357563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::CompressStoreOp> {
358e8dcf5f8Saartbik public:
359563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::CompressStoreOp>::ConvertOpToLLVMPattern;
360e8dcf5f8Saartbik 
361e8dcf5f8Saartbik   LogicalResult
362ef976337SRiver Riddle   matchAndRewrite(vector::CompressStoreOp compress, OpAdaptor adaptor,
363e8dcf5f8Saartbik                   ConversionPatternRewriter &rewriter) const override {
364563879b6SRahul Joshi     auto loc = compress->getLoc();
365a57def30SAart Bik     MemRefType memRefType = compress.getMemRefType();
366e8dcf5f8Saartbik 
367a57def30SAart Bik     // Resolve address.
368df5ccf5aSAart Bik     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(),
369a57def30SAart Bik                                      adaptor.indices(), rewriter);
370e8dcf5f8Saartbik 
371e8dcf5f8Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>(
372656674a7SDiego Caballero         compress, adaptor.valueToStore(), ptr, adaptor.mask());
373e8dcf5f8Saartbik     return success();
374e8dcf5f8Saartbik   }
375e8dcf5f8Saartbik };
376e8dcf5f8Saartbik 
37719dbb230Saartbik /// Conversion pattern for all vector reductions.
378563879b6SRahul Joshi class VectorReductionOpConversion
379563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ReductionOp> {
380e83b7b99Saartbik public:
381563879b6SRahul Joshi   explicit VectorReductionOpConversion(LLVMTypeConverter &typeConv,
382060c9dd1Saartbik                                        bool reassociateFPRed)
383563879b6SRahul Joshi       : ConvertOpToLLVMPattern<vector::ReductionOp>(typeConv),
384060c9dd1Saartbik         reassociateFPReductions(reassociateFPRed) {}
385e83b7b99Saartbik 
3863145427dSRiver Riddle   LogicalResult
387ef976337SRiver Riddle   matchAndRewrite(vector::ReductionOp reductionOp, OpAdaptor adaptor,
388e83b7b99Saartbik                   ConversionPatternRewriter &rewriter) const override {
389e83b7b99Saartbik     auto kind = reductionOp.kind();
390e83b7b99Saartbik     Type eltType = reductionOp.dest().getType();
391dcec2ca5SChristian Sigg     Type llvmType = typeConverter->convertType(eltType);
392ef976337SRiver Riddle     Value operand = adaptor.getOperands()[0];
393e9628955SAart Bik     if (eltType.isIntOrIndex()) {
394e83b7b99Saartbik       // Integer reductions: add/mul/min/max/and/or/xor.
395e83b7b99Saartbik       if (kind == "add")
396ef976337SRiver Riddle         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_add>(reductionOp,
397ef976337SRiver Riddle                                                              llvmType, operand);
398e83b7b99Saartbik       else if (kind == "mul")
399ef976337SRiver Riddle         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_mul>(reductionOp,
400ef976337SRiver Riddle                                                              llvmType, operand);
401eaf2588aSDiego Caballero       else if (kind == "minui")
402322d0afdSAmara Emerson         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umin>(
403ef976337SRiver Riddle             reductionOp, llvmType, operand);
404eaf2588aSDiego Caballero       else if (kind == "minsi")
405322d0afdSAmara Emerson         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smin>(
406ef976337SRiver Riddle             reductionOp, llvmType, operand);
407eaf2588aSDiego Caballero       else if (kind == "maxui")
408322d0afdSAmara Emerson         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umax>(
409ef976337SRiver Riddle             reductionOp, llvmType, operand);
410eaf2588aSDiego Caballero       else if (kind == "maxsi")
411322d0afdSAmara Emerson         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smax>(
412ef976337SRiver Riddle             reductionOp, llvmType, operand);
413e83b7b99Saartbik       else if (kind == "and")
414ef976337SRiver Riddle         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_and>(reductionOp,
415ef976337SRiver Riddle                                                              llvmType, operand);
416e83b7b99Saartbik       else if (kind == "or")
417ef976337SRiver Riddle         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_or>(reductionOp,
418ef976337SRiver Riddle                                                             llvmType, operand);
419e83b7b99Saartbik       else if (kind == "xor")
420ef976337SRiver Riddle         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_xor>(reductionOp,
421ef976337SRiver Riddle                                                              llvmType, operand);
422e83b7b99Saartbik       else
4233145427dSRiver Riddle         return failure();
4243145427dSRiver Riddle       return success();
425dcec2ca5SChristian Sigg     }
426e83b7b99Saartbik 
427dcec2ca5SChristian Sigg     if (!eltType.isa<FloatType>())
428dcec2ca5SChristian Sigg       return failure();
429dcec2ca5SChristian Sigg 
430e83b7b99Saartbik     // Floating-point reductions: add/mul/min/max
431e83b7b99Saartbik     if (kind == "add") {
4320d924700Saartbik       // Optional accumulator (or zero).
433ef976337SRiver Riddle       Value acc = adaptor.getOperands().size() > 1
434ef976337SRiver Riddle                       ? adaptor.getOperands()[1]
4350d924700Saartbik                       : rewriter.create<LLVM::ConstantOp>(
436563879b6SRahul Joshi                             reductionOp->getLoc(), llvmType,
4370d924700Saartbik                             rewriter.getZeroAttr(eltType));
438322d0afdSAmara Emerson       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fadd>(
439ef976337SRiver Riddle           reductionOp, llvmType, acc, operand,
440ceb1b327Saartbik           rewriter.getBoolAttr(reassociateFPReductions));
441e83b7b99Saartbik     } else if (kind == "mul") {
4420d924700Saartbik       // Optional accumulator (or one).
443ef976337SRiver Riddle       Value acc = adaptor.getOperands().size() > 1
444ef976337SRiver Riddle                       ? adaptor.getOperands()[1]
4450d924700Saartbik                       : rewriter.create<LLVM::ConstantOp>(
446563879b6SRahul Joshi                             reductionOp->getLoc(), llvmType,
4470d924700Saartbik                             rewriter.getFloatAttr(eltType, 1.0));
448322d0afdSAmara Emerson       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmul>(
449ef976337SRiver Riddle           reductionOp, llvmType, acc, operand,
450ceb1b327Saartbik           rewriter.getBoolAttr(reassociateFPReductions));
451eaf2588aSDiego Caballero     } else if (kind == "minf")
452eaf2588aSDiego Caballero       // FIXME: MLIR's 'minf' and LLVM's 'vector_reduce_fmin' do not handle
453eaf2588aSDiego Caballero       // NaNs/-0.0/+0.0 in the same way.
454ef976337SRiver Riddle       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmin>(reductionOp,
455ef976337SRiver Riddle                                                             llvmType, operand);
456eaf2588aSDiego Caballero     else if (kind == "maxf")
457eaf2588aSDiego Caballero       // FIXME: MLIR's 'maxf' and LLVM's 'vector_reduce_fmax' do not handle
458eaf2588aSDiego Caballero       // NaNs/-0.0/+0.0 in the same way.
459ef976337SRiver Riddle       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmax>(reductionOp,
460ef976337SRiver Riddle                                                             llvmType, operand);
461e83b7b99Saartbik     else
4623145427dSRiver Riddle       return failure();
4633145427dSRiver Riddle     return success();
464e83b7b99Saartbik   }
465ceb1b327Saartbik 
466ceb1b327Saartbik private:
467ceb1b327Saartbik   const bool reassociateFPReductions;
468e83b7b99Saartbik };
469e83b7b99Saartbik 
470563879b6SRahul Joshi class VectorShuffleOpConversion
471563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ShuffleOp> {
4721c81adf3SAart Bik public:
473563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ShuffleOp>::ConvertOpToLLVMPattern;
4741c81adf3SAart Bik 
4753145427dSRiver Riddle   LogicalResult
476ef976337SRiver Riddle   matchAndRewrite(vector::ShuffleOp shuffleOp, OpAdaptor adaptor,
4771c81adf3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
478563879b6SRahul Joshi     auto loc = shuffleOp->getLoc();
4791c81adf3SAart Bik     auto v1Type = shuffleOp.getV1VectorType();
4801c81adf3SAart Bik     auto v2Type = shuffleOp.getV2VectorType();
4811c81adf3SAart Bik     auto vectorType = shuffleOp.getVectorType();
482dcec2ca5SChristian Sigg     Type llvmType = typeConverter->convertType(vectorType);
4831c81adf3SAart Bik     auto maskArrayAttr = shuffleOp.mask();
4841c81adf3SAart Bik 
4851c81adf3SAart Bik     // Bail if result type cannot be lowered.
4861c81adf3SAart Bik     if (!llvmType)
4873145427dSRiver Riddle       return failure();
4881c81adf3SAart Bik 
4891c81adf3SAart Bik     // Get rank and dimension sizes.
4901c81adf3SAart Bik     int64_t rank = vectorType.getRank();
4911c81adf3SAart Bik     assert(v1Type.getRank() == rank);
4921c81adf3SAart Bik     assert(v2Type.getRank() == rank);
4931c81adf3SAart Bik     int64_t v1Dim = v1Type.getDimSize(0);
4941c81adf3SAart Bik 
4951c81adf3SAart Bik     // For rank 1, where both operands have *exactly* the same vector type,
4961c81adf3SAart Bik     // there is direct shuffle support in LLVM. Use it!
4971c81adf3SAart Bik     if (rank == 1 && v1Type == v2Type) {
498563879b6SRahul Joshi       Value llvmShuffleOp = rewriter.create<LLVM::ShuffleVectorOp>(
4991c81adf3SAart Bik           loc, adaptor.v1(), adaptor.v2(), maskArrayAttr);
500563879b6SRahul Joshi       rewriter.replaceOp(shuffleOp, llvmShuffleOp);
5013145427dSRiver Riddle       return success();
502b36aaeafSAart Bik     }
503b36aaeafSAart Bik 
5041c81adf3SAart Bik     // For all other cases, insert the individual values individually.
5055a8a159bSMehdi Amini     Type eltType;
5065a8a159bSMehdi Amini     if (auto arrayType = llvmType.dyn_cast<LLVM::LLVMArrayType>())
5075a8a159bSMehdi Amini       eltType = arrayType.getElementType();
5085a8a159bSMehdi Amini     else
5095a8a159bSMehdi Amini       eltType = llvmType.cast<VectorType>().getElementType();
510e62a6956SRiver Riddle     Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType);
5111c81adf3SAart Bik     int64_t insPos = 0;
5121c81adf3SAart Bik     for (auto en : llvm::enumerate(maskArrayAttr)) {
5131c81adf3SAart Bik       int64_t extPos = en.value().cast<IntegerAttr>().getInt();
514e62a6956SRiver Riddle       Value value = adaptor.v1();
5151c81adf3SAart Bik       if (extPos >= v1Dim) {
5161c81adf3SAart Bik         extPos -= v1Dim;
5171c81adf3SAart Bik         value = adaptor.v2();
518b36aaeafSAart Bik       }
519dcec2ca5SChristian Sigg       Value extract = extractOne(rewriter, *getTypeConverter(), loc, value,
5205a8a159bSMehdi Amini                                  eltType, rank, extPos);
521dcec2ca5SChristian Sigg       insert = insertOne(rewriter, *getTypeConverter(), loc, insert, extract,
5220f04384dSAlex Zinenko                          llvmType, rank, insPos++);
5231c81adf3SAart Bik     }
524563879b6SRahul Joshi     rewriter.replaceOp(shuffleOp, insert);
5253145427dSRiver Riddle     return success();
526b36aaeafSAart Bik   }
527b36aaeafSAart Bik };
528b36aaeafSAart Bik 
529563879b6SRahul Joshi class VectorExtractElementOpConversion
530563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ExtractElementOp> {
531cd5dab8aSAart Bik public:
532563879b6SRahul Joshi   using ConvertOpToLLVMPattern<
533563879b6SRahul Joshi       vector::ExtractElementOp>::ConvertOpToLLVMPattern;
534cd5dab8aSAart Bik 
5353145427dSRiver Riddle   LogicalResult
536ef976337SRiver Riddle   matchAndRewrite(vector::ExtractElementOp extractEltOp, OpAdaptor adaptor,
537cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
538cd5dab8aSAart Bik     auto vectorType = extractEltOp.getVectorType();
539dcec2ca5SChristian Sigg     auto llvmType = typeConverter->convertType(vectorType.getElementType());
540cd5dab8aSAart Bik 
541cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
542cd5dab8aSAart Bik     if (!llvmType)
5433145427dSRiver Riddle       return failure();
544cd5dab8aSAart Bik 
545cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>(
546563879b6SRahul Joshi         extractEltOp, llvmType, adaptor.vector(), adaptor.position());
5473145427dSRiver Riddle     return success();
548cd5dab8aSAart Bik   }
549cd5dab8aSAart Bik };
550cd5dab8aSAart Bik 
551563879b6SRahul Joshi class VectorExtractOpConversion
552563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ExtractOp> {
5535c0c51a9SNicolas Vasilache public:
554563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ExtractOp>::ConvertOpToLLVMPattern;
5555c0c51a9SNicolas Vasilache 
5563145427dSRiver Riddle   LogicalResult
557ef976337SRiver Riddle   matchAndRewrite(vector::ExtractOp extractOp, OpAdaptor adaptor,
5585c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
559563879b6SRahul Joshi     auto loc = extractOp->getLoc();
5609826fe5cSAart Bik     auto vectorType = extractOp.getVectorType();
5612bdf33ccSRiver Riddle     auto resultType = extractOp.getResult().getType();
562dcec2ca5SChristian Sigg     auto llvmResultType = typeConverter->convertType(resultType);
5635c0c51a9SNicolas Vasilache     auto positionArrayAttr = extractOp.position();
5649826fe5cSAart Bik 
5659826fe5cSAart Bik     // Bail if result type cannot be lowered.
5669826fe5cSAart Bik     if (!llvmResultType)
5673145427dSRiver Riddle       return failure();
5689826fe5cSAart Bik 
569864adf39SMatthias Springer     // Extract entire vector. Should be handled by folder, but just to be safe.
570864adf39SMatthias Springer     if (positionArrayAttr.empty()) {
571864adf39SMatthias Springer       rewriter.replaceOp(extractOp, adaptor.vector());
572864adf39SMatthias Springer       return success();
573864adf39SMatthias Springer     }
574864adf39SMatthias Springer 
5755c0c51a9SNicolas Vasilache     // One-shot extraction of vector from array (only requires extractvalue).
5765c0c51a9SNicolas Vasilache     if (resultType.isa<VectorType>()) {
577e62a6956SRiver Riddle       Value extracted = rewriter.create<LLVM::ExtractValueOp>(
5785c0c51a9SNicolas Vasilache           loc, llvmResultType, adaptor.vector(), positionArrayAttr);
579563879b6SRahul Joshi       rewriter.replaceOp(extractOp, extracted);
5803145427dSRiver Riddle       return success();
5815c0c51a9SNicolas Vasilache     }
5825c0c51a9SNicolas Vasilache 
5839826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
584563879b6SRahul Joshi     auto *context = extractOp->getContext();
585e62a6956SRiver Riddle     Value extracted = adaptor.vector();
5865c0c51a9SNicolas Vasilache     auto positionAttrs = positionArrayAttr.getValue();
5875c0c51a9SNicolas Vasilache     if (positionAttrs.size() > 1) {
5889826fe5cSAart Bik       auto oneDVectorType = reducedVectorTypeBack(vectorType);
5895c0c51a9SNicolas Vasilache       auto nMinusOnePositionAttrs =
590c2c83e97STres Popp           ArrayAttr::get(context, positionAttrs.drop_back());
5915c0c51a9SNicolas Vasilache       extracted = rewriter.create<LLVM::ExtractValueOp>(
592dcec2ca5SChristian Sigg           loc, typeConverter->convertType(oneDVectorType), extracted,
5935c0c51a9SNicolas Vasilache           nMinusOnePositionAttrs);
5945c0c51a9SNicolas Vasilache     }
5955c0c51a9SNicolas Vasilache 
5965c0c51a9SNicolas Vasilache     // Remaining extraction of element from 1-D LLVM vector
5975c0c51a9SNicolas Vasilache     auto position = positionAttrs.back().cast<IntegerAttr>();
5982230bf99SAlex Zinenko     auto i64Type = IntegerType::get(rewriter.getContext(), 64);
5991d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
6005c0c51a9SNicolas Vasilache     extracted =
6015c0c51a9SNicolas Vasilache         rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant);
602563879b6SRahul Joshi     rewriter.replaceOp(extractOp, extracted);
6035c0c51a9SNicolas Vasilache 
6043145427dSRiver Riddle     return success();
6055c0c51a9SNicolas Vasilache   }
6065c0c51a9SNicolas Vasilache };
6075c0c51a9SNicolas Vasilache 
608681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector
609681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion.
610681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank.
611681f929fSNicolas Vasilache ///
612681f929fSNicolas Vasilache /// Example:
613681f929fSNicolas Vasilache /// ```
614681f929fSNicolas Vasilache ///  vector.fma %a, %a, %a : vector<8xf32>
615681f929fSNicolas Vasilache /// ```
616681f929fSNicolas Vasilache /// is converted to:
617681f929fSNicolas Vasilache /// ```
6183bffe602SBenjamin Kramer ///  llvm.intr.fmuladd %va, %va, %va:
619dd5165a9SAlex Zinenko ///    (!llvm."<8 x f32>">, !llvm<"<8 x f32>">, !llvm<"<8 x f32>">)
620dd5165a9SAlex Zinenko ///    -> !llvm."<8 x f32>">
621681f929fSNicolas Vasilache /// ```
622563879b6SRahul Joshi class VectorFMAOp1DConversion : public ConvertOpToLLVMPattern<vector::FMAOp> {
623681f929fSNicolas Vasilache public:
624563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::FMAOp>::ConvertOpToLLVMPattern;
625681f929fSNicolas Vasilache 
6263145427dSRiver Riddle   LogicalResult
627ef976337SRiver Riddle   matchAndRewrite(vector::FMAOp fmaOp, OpAdaptor adaptor,
628681f929fSNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
629681f929fSNicolas Vasilache     VectorType vType = fmaOp.getVectorType();
630681f929fSNicolas Vasilache     if (vType.getRank() != 1)
6313145427dSRiver Riddle       return failure();
632563879b6SRahul Joshi     rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(fmaOp, adaptor.lhs(),
6333bffe602SBenjamin Kramer                                                  adaptor.rhs(), adaptor.acc());
6343145427dSRiver Riddle     return success();
635681f929fSNicolas Vasilache   }
636681f929fSNicolas Vasilache };
637681f929fSNicolas Vasilache 
638563879b6SRahul Joshi class VectorInsertElementOpConversion
639563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::InsertElementOp> {
640cd5dab8aSAart Bik public:
641563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::InsertElementOp>::ConvertOpToLLVMPattern;
642cd5dab8aSAart Bik 
6433145427dSRiver Riddle   LogicalResult
644ef976337SRiver Riddle   matchAndRewrite(vector::InsertElementOp insertEltOp, OpAdaptor adaptor,
645cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
646cd5dab8aSAart Bik     auto vectorType = insertEltOp.getDestVectorType();
647dcec2ca5SChristian Sigg     auto llvmType = typeConverter->convertType(vectorType);
648cd5dab8aSAart Bik 
649cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
650cd5dab8aSAart Bik     if (!llvmType)
6513145427dSRiver Riddle       return failure();
652cd5dab8aSAart Bik 
653cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>(
654563879b6SRahul Joshi         insertEltOp, llvmType, adaptor.dest(), adaptor.source(),
655563879b6SRahul Joshi         adaptor.position());
6563145427dSRiver Riddle     return success();
657cd5dab8aSAart Bik   }
658cd5dab8aSAart Bik };
659cd5dab8aSAart Bik 
660563879b6SRahul Joshi class VectorInsertOpConversion
661563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::InsertOp> {
6629826fe5cSAart Bik public:
663563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::InsertOp>::ConvertOpToLLVMPattern;
6649826fe5cSAart Bik 
6653145427dSRiver Riddle   LogicalResult
666ef976337SRiver Riddle   matchAndRewrite(vector::InsertOp insertOp, OpAdaptor adaptor,
6679826fe5cSAart Bik                   ConversionPatternRewriter &rewriter) const override {
668563879b6SRahul Joshi     auto loc = insertOp->getLoc();
6699826fe5cSAart Bik     auto sourceType = insertOp.getSourceType();
6709826fe5cSAart Bik     auto destVectorType = insertOp.getDestVectorType();
671dcec2ca5SChristian Sigg     auto llvmResultType = typeConverter->convertType(destVectorType);
6729826fe5cSAart Bik     auto positionArrayAttr = insertOp.position();
6739826fe5cSAart Bik 
6749826fe5cSAart Bik     // Bail if result type cannot be lowered.
6759826fe5cSAart Bik     if (!llvmResultType)
6763145427dSRiver Riddle       return failure();
6779826fe5cSAart Bik 
678864adf39SMatthias Springer     // Overwrite entire vector with value. Should be handled by folder, but
679864adf39SMatthias Springer     // just to be safe.
680864adf39SMatthias Springer     if (positionArrayAttr.empty()) {
681864adf39SMatthias Springer       rewriter.replaceOp(insertOp, adaptor.source());
682864adf39SMatthias Springer       return success();
683864adf39SMatthias Springer     }
684864adf39SMatthias Springer 
6859826fe5cSAart Bik     // One-shot insertion of a vector into an array (only requires insertvalue).
6869826fe5cSAart Bik     if (sourceType.isa<VectorType>()) {
687e62a6956SRiver Riddle       Value inserted = rewriter.create<LLVM::InsertValueOp>(
6889826fe5cSAart Bik           loc, llvmResultType, adaptor.dest(), adaptor.source(),
6899826fe5cSAart Bik           positionArrayAttr);
690563879b6SRahul Joshi       rewriter.replaceOp(insertOp, inserted);
6913145427dSRiver Riddle       return success();
6929826fe5cSAart Bik     }
6939826fe5cSAart Bik 
6949826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
695563879b6SRahul Joshi     auto *context = insertOp->getContext();
696e62a6956SRiver Riddle     Value extracted = adaptor.dest();
6979826fe5cSAart Bik     auto positionAttrs = positionArrayAttr.getValue();
6989826fe5cSAart Bik     auto position = positionAttrs.back().cast<IntegerAttr>();
6999826fe5cSAart Bik     auto oneDVectorType = destVectorType;
7009826fe5cSAart Bik     if (positionAttrs.size() > 1) {
7019826fe5cSAart Bik       oneDVectorType = reducedVectorTypeBack(destVectorType);
7029826fe5cSAart Bik       auto nMinusOnePositionAttrs =
703c2c83e97STres Popp           ArrayAttr::get(context, positionAttrs.drop_back());
7049826fe5cSAart Bik       extracted = rewriter.create<LLVM::ExtractValueOp>(
705dcec2ca5SChristian Sigg           loc, typeConverter->convertType(oneDVectorType), extracted,
7069826fe5cSAart Bik           nMinusOnePositionAttrs);
7079826fe5cSAart Bik     }
7089826fe5cSAart Bik 
7099826fe5cSAart Bik     // Insertion of an element into a 1-D LLVM vector.
7102230bf99SAlex Zinenko     auto i64Type = IntegerType::get(rewriter.getContext(), 64);
7111d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
712e62a6956SRiver Riddle     Value inserted = rewriter.create<LLVM::InsertElementOp>(
713dcec2ca5SChristian Sigg         loc, typeConverter->convertType(oneDVectorType), extracted,
7140f04384dSAlex Zinenko         adaptor.source(), constant);
7159826fe5cSAart Bik 
7169826fe5cSAart Bik     // Potential insertion of resulting 1-D vector into array.
7179826fe5cSAart Bik     if (positionAttrs.size() > 1) {
7189826fe5cSAart Bik       auto nMinusOnePositionAttrs =
719c2c83e97STres Popp           ArrayAttr::get(context, positionAttrs.drop_back());
7209826fe5cSAart Bik       inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType,
7219826fe5cSAart Bik                                                       adaptor.dest(), inserted,
7229826fe5cSAart Bik                                                       nMinusOnePositionAttrs);
7239826fe5cSAart Bik     }
7249826fe5cSAart Bik 
725563879b6SRahul Joshi     rewriter.replaceOp(insertOp, inserted);
7263145427dSRiver Riddle     return success();
7279826fe5cSAart Bik   }
7289826fe5cSAart Bik };
7299826fe5cSAart Bik 
730681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1.
731681f929fSNicolas Vasilache ///
732681f929fSNicolas Vasilache /// Example:
733681f929fSNicolas Vasilache /// ```
734681f929fSNicolas Vasilache ///   %d = vector.fma %a, %b, %c : vector<2x4xf32>
735681f929fSNicolas Vasilache /// ```
736681f929fSNicolas Vasilache /// is rewritten into:
737681f929fSNicolas Vasilache /// ```
738681f929fSNicolas Vasilache ///  %r = splat %f0: vector<2x4xf32>
739681f929fSNicolas Vasilache ///  %va = vector.extractvalue %a[0] : vector<2x4xf32>
740681f929fSNicolas Vasilache ///  %vb = vector.extractvalue %b[0] : vector<2x4xf32>
741681f929fSNicolas Vasilache ///  %vc = vector.extractvalue %c[0] : vector<2x4xf32>
742681f929fSNicolas Vasilache ///  %vd = vector.fma %va, %vb, %vc : vector<4xf32>
743681f929fSNicolas Vasilache ///  %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32>
744681f929fSNicolas Vasilache ///  %va2 = vector.extractvalue %a2[1] : vector<2x4xf32>
745681f929fSNicolas Vasilache ///  %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32>
746681f929fSNicolas Vasilache ///  %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32>
747681f929fSNicolas Vasilache ///  %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32>
748681f929fSNicolas Vasilache ///  %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32>
749681f929fSNicolas Vasilache ///  // %r3 holds the final value.
750681f929fSNicolas Vasilache /// ```
751681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> {
752681f929fSNicolas Vasilache public:
753681f929fSNicolas Vasilache   using OpRewritePattern<FMAOp>::OpRewritePattern;
754681f929fSNicolas Vasilache 
755*ee80ffbfSNicolas Vasilache   void initialize() {
756*ee80ffbfSNicolas Vasilache     // This pattern recursively unpacks one dimension at a time. The recursion
757*ee80ffbfSNicolas Vasilache     // bounded as the rank is strictly decreasing.
758*ee80ffbfSNicolas Vasilache     setHasBoundedRewriteRecursion();
759*ee80ffbfSNicolas Vasilache   }
760*ee80ffbfSNicolas Vasilache 
7613145427dSRiver Riddle   LogicalResult matchAndRewrite(FMAOp op,
762681f929fSNicolas Vasilache                                 PatternRewriter &rewriter) const override {
763681f929fSNicolas Vasilache     auto vType = op.getVectorType();
764681f929fSNicolas Vasilache     if (vType.getRank() < 2)
7653145427dSRiver Riddle       return failure();
766681f929fSNicolas Vasilache 
767681f929fSNicolas Vasilache     auto loc = op.getLoc();
768681f929fSNicolas Vasilache     auto elemType = vType.getElementType();
769a54f4eaeSMogball     Value zero = rewriter.create<arith::ConstantOp>(
770a54f4eaeSMogball         loc, elemType, rewriter.getZeroAttr(elemType));
771681f929fSNicolas Vasilache     Value desc = rewriter.create<SplatOp>(loc, vType, zero);
772681f929fSNicolas Vasilache     for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) {
773681f929fSNicolas Vasilache       Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i);
774681f929fSNicolas Vasilache       Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i);
775681f929fSNicolas Vasilache       Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i);
776681f929fSNicolas Vasilache       Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC);
777681f929fSNicolas Vasilache       desc = rewriter.create<InsertOp>(loc, fma, desc, i);
778681f929fSNicolas Vasilache     }
779681f929fSNicolas Vasilache     rewriter.replaceOp(op, desc);
7803145427dSRiver Riddle     return success();
781681f929fSNicolas Vasilache   }
782681f929fSNicolas Vasilache };
783681f929fSNicolas Vasilache 
78430e6033bSNicolas Vasilache /// Returns the strides if the memory underlying `memRefType` has a contiguous
78530e6033bSNicolas Vasilache /// static layout.
78630e6033bSNicolas Vasilache static llvm::Optional<SmallVector<int64_t, 4>>
78730e6033bSNicolas Vasilache computeContiguousStrides(MemRefType memRefType) {
7882bf491c7SBenjamin Kramer   int64_t offset;
78930e6033bSNicolas Vasilache   SmallVector<int64_t, 4> strides;
79030e6033bSNicolas Vasilache   if (failed(getStridesAndOffset(memRefType, strides, offset)))
79130e6033bSNicolas Vasilache     return None;
79230e6033bSNicolas Vasilache   if (!strides.empty() && strides.back() != 1)
79330e6033bSNicolas Vasilache     return None;
79430e6033bSNicolas Vasilache   // If no layout or identity layout, this is contiguous by definition.
795e41ebbecSVladislav Vinogradov   if (memRefType.getLayout().isIdentity())
79630e6033bSNicolas Vasilache     return strides;
79730e6033bSNicolas Vasilache 
79830e6033bSNicolas Vasilache   // Otherwise, we must determine contiguity form shapes. This can only ever
79930e6033bSNicolas Vasilache   // work in static cases because MemRefType is underspecified to represent
80030e6033bSNicolas Vasilache   // contiguous dynamic shapes in other ways than with just empty/identity
80130e6033bSNicolas Vasilache   // layout.
8022bf491c7SBenjamin Kramer   auto sizes = memRefType.getShape();
8035017b0f8SMatthias Springer   for (int index = 0, e = strides.size() - 1; index < e; ++index) {
80430e6033bSNicolas Vasilache     if (ShapedType::isDynamic(sizes[index + 1]) ||
80530e6033bSNicolas Vasilache         ShapedType::isDynamicStrideOrOffset(strides[index]) ||
80630e6033bSNicolas Vasilache         ShapedType::isDynamicStrideOrOffset(strides[index + 1]))
80730e6033bSNicolas Vasilache       return None;
80830e6033bSNicolas Vasilache     if (strides[index] != strides[index + 1] * sizes[index + 1])
80930e6033bSNicolas Vasilache       return None;
8102bf491c7SBenjamin Kramer   }
81130e6033bSNicolas Vasilache   return strides;
8122bf491c7SBenjamin Kramer }
8132bf491c7SBenjamin Kramer 
814563879b6SRahul Joshi class VectorTypeCastOpConversion
815563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::TypeCastOp> {
8165c0c51a9SNicolas Vasilache public:
817563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::TypeCastOp>::ConvertOpToLLVMPattern;
8185c0c51a9SNicolas Vasilache 
8193145427dSRiver Riddle   LogicalResult
820ef976337SRiver Riddle   matchAndRewrite(vector::TypeCastOp castOp, OpAdaptor adaptor,
8215c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
822563879b6SRahul Joshi     auto loc = castOp->getLoc();
8235c0c51a9SNicolas Vasilache     MemRefType sourceMemRefType =
8242bdf33ccSRiver Riddle         castOp.getOperand().getType().cast<MemRefType>();
8259eb3e564SChris Lattner     MemRefType targetMemRefType = castOp.getType();
8265c0c51a9SNicolas Vasilache 
8275c0c51a9SNicolas Vasilache     // Only static shape casts supported atm.
8285c0c51a9SNicolas Vasilache     if (!sourceMemRefType.hasStaticShape() ||
8295c0c51a9SNicolas Vasilache         !targetMemRefType.hasStaticShape())
8303145427dSRiver Riddle       return failure();
8315c0c51a9SNicolas Vasilache 
8325c0c51a9SNicolas Vasilache     auto llvmSourceDescriptorTy =
833ef976337SRiver Riddle         adaptor.getOperands()[0].getType().dyn_cast<LLVM::LLVMStructType>();
8348de43b92SAlex Zinenko     if (!llvmSourceDescriptorTy)
8353145427dSRiver Riddle       return failure();
836ef976337SRiver Riddle     MemRefDescriptor sourceMemRef(adaptor.getOperands()[0]);
8375c0c51a9SNicolas Vasilache 
838dcec2ca5SChristian Sigg     auto llvmTargetDescriptorTy = typeConverter->convertType(targetMemRefType)
8398de43b92SAlex Zinenko                                       .dyn_cast_or_null<LLVM::LLVMStructType>();
8408de43b92SAlex Zinenko     if (!llvmTargetDescriptorTy)
8413145427dSRiver Riddle       return failure();
8425c0c51a9SNicolas Vasilache 
84330e6033bSNicolas Vasilache     // Only contiguous source buffers supported atm.
84430e6033bSNicolas Vasilache     auto sourceStrides = computeContiguousStrides(sourceMemRefType);
84530e6033bSNicolas Vasilache     if (!sourceStrides)
84630e6033bSNicolas Vasilache       return failure();
84730e6033bSNicolas Vasilache     auto targetStrides = computeContiguousStrides(targetMemRefType);
84830e6033bSNicolas Vasilache     if (!targetStrides)
84930e6033bSNicolas Vasilache       return failure();
85030e6033bSNicolas Vasilache     // Only support static strides for now, regardless of contiguity.
85130e6033bSNicolas Vasilache     if (llvm::any_of(*targetStrides, [](int64_t stride) {
85230e6033bSNicolas Vasilache           return ShapedType::isDynamicStrideOrOffset(stride);
85330e6033bSNicolas Vasilache         }))
8543145427dSRiver Riddle       return failure();
8555c0c51a9SNicolas Vasilache 
8562230bf99SAlex Zinenko     auto int64Ty = IntegerType::get(rewriter.getContext(), 64);
8575c0c51a9SNicolas Vasilache 
8585c0c51a9SNicolas Vasilache     // Create descriptor.
8595c0c51a9SNicolas Vasilache     auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy);
8603a577f54SChristian Sigg     Type llvmTargetElementTy = desc.getElementPtrType();
8615c0c51a9SNicolas Vasilache     // Set allocated ptr.
862e62a6956SRiver Riddle     Value allocated = sourceMemRef.allocatedPtr(rewriter, loc);
8635c0c51a9SNicolas Vasilache     allocated =
8645c0c51a9SNicolas Vasilache         rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated);
8655c0c51a9SNicolas Vasilache     desc.setAllocatedPtr(rewriter, loc, allocated);
8665c0c51a9SNicolas Vasilache     // Set aligned ptr.
867e62a6956SRiver Riddle     Value ptr = sourceMemRef.alignedPtr(rewriter, loc);
8685c0c51a9SNicolas Vasilache     ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr);
8695c0c51a9SNicolas Vasilache     desc.setAlignedPtr(rewriter, loc, ptr);
8705c0c51a9SNicolas Vasilache     // Fill offset 0.
8715c0c51a9SNicolas Vasilache     auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0);
8725c0c51a9SNicolas Vasilache     auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr);
8735c0c51a9SNicolas Vasilache     desc.setOffset(rewriter, loc, zero);
8745c0c51a9SNicolas Vasilache 
8755c0c51a9SNicolas Vasilache     // Fill size and stride descriptors in memref.
8765c0c51a9SNicolas Vasilache     for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) {
8775c0c51a9SNicolas Vasilache       int64_t index = indexedSize.index();
8785c0c51a9SNicolas Vasilache       auto sizeAttr =
8795c0c51a9SNicolas Vasilache           rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value());
8805c0c51a9SNicolas Vasilache       auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr);
8815c0c51a9SNicolas Vasilache       desc.setSize(rewriter, loc, index, size);
88230e6033bSNicolas Vasilache       auto strideAttr = rewriter.getIntegerAttr(rewriter.getIndexType(),
88330e6033bSNicolas Vasilache                                                 (*targetStrides)[index]);
8845c0c51a9SNicolas Vasilache       auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr);
8855c0c51a9SNicolas Vasilache       desc.setStride(rewriter, loc, index, stride);
8865c0c51a9SNicolas Vasilache     }
8875c0c51a9SNicolas Vasilache 
888563879b6SRahul Joshi     rewriter.replaceOp(castOp, {desc});
8893145427dSRiver Riddle     return success();
8905c0c51a9SNicolas Vasilache   }
8915c0c51a9SNicolas Vasilache };
8925c0c51a9SNicolas Vasilache 
893563879b6SRahul Joshi class VectorPrintOpConversion : public ConvertOpToLLVMPattern<vector::PrintOp> {
894d9b500d3SAart Bik public:
895563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::PrintOp>::ConvertOpToLLVMPattern;
896d9b500d3SAart Bik 
897d9b500d3SAart Bik   // Proof-of-concept lowering implementation that relies on a small
898d9b500d3SAart Bik   // runtime support library, which only needs to provide a few
899d9b500d3SAart Bik   // printing methods (single value for all data types, opening/closing
900d9b500d3SAart Bik   // bracket, comma, newline). The lowering fully unrolls a vector
901d9b500d3SAart Bik   // in terms of these elementary printing operations. The advantage
902d9b500d3SAart Bik   // of this approach is that the library can remain unaware of all
903d9b500d3SAart Bik   // low-level implementation details of vectors while still supporting
904d9b500d3SAart Bik   // output of any shaped and dimensioned vector. Due to full unrolling,
905d9b500d3SAart Bik   // this approach is less suited for very large vectors though.
906d9b500d3SAart Bik   //
9079db53a18SRiver Riddle   // TODO: rely solely on libc in future? something else?
908d9b500d3SAart Bik   //
9093145427dSRiver Riddle   LogicalResult
910ef976337SRiver Riddle   matchAndRewrite(vector::PrintOp printOp, OpAdaptor adaptor,
911d9b500d3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
912d9b500d3SAart Bik     Type printType = printOp.getPrintType();
913d9b500d3SAart Bik 
914dcec2ca5SChristian Sigg     if (typeConverter->convertType(printType) == nullptr)
9153145427dSRiver Riddle       return failure();
916d9b500d3SAart Bik 
917b8880f5fSAart Bik     // Make sure element type has runtime support.
918b8880f5fSAart Bik     PrintConversion conversion = PrintConversion::None;
919d9b500d3SAart Bik     VectorType vectorType = printType.dyn_cast<VectorType>();
920d9b500d3SAart Bik     Type eltType = vectorType ? vectorType.getElementType() : printType;
921d9b500d3SAart Bik     Operation *printer;
922b8880f5fSAart Bik     if (eltType.isF32()) {
923e332c22cSNicolas Vasilache       printer =
924e332c22cSNicolas Vasilache           LLVM::lookupOrCreatePrintF32Fn(printOp->getParentOfType<ModuleOp>());
925b8880f5fSAart Bik     } else if (eltType.isF64()) {
926e332c22cSNicolas Vasilache       printer =
927e332c22cSNicolas Vasilache           LLVM::lookupOrCreatePrintF64Fn(printOp->getParentOfType<ModuleOp>());
92854759cefSAart Bik     } else if (eltType.isIndex()) {
929e332c22cSNicolas Vasilache       printer =
930e332c22cSNicolas Vasilache           LLVM::lookupOrCreatePrintU64Fn(printOp->getParentOfType<ModuleOp>());
931b8880f5fSAart Bik     } else if (auto intTy = eltType.dyn_cast<IntegerType>()) {
932b8880f5fSAart Bik       // Integers need a zero or sign extension on the operand
933b8880f5fSAart Bik       // (depending on the source type) as well as a signed or
934b8880f5fSAart Bik       // unsigned print method. Up to 64-bit is supported.
935b8880f5fSAart Bik       unsigned width = intTy.getWidth();
936b8880f5fSAart Bik       if (intTy.isUnsigned()) {
93754759cefSAart Bik         if (width <= 64) {
938b8880f5fSAart Bik           if (width < 64)
939b8880f5fSAart Bik             conversion = PrintConversion::ZeroExt64;
940e332c22cSNicolas Vasilache           printer = LLVM::lookupOrCreatePrintU64Fn(
941e332c22cSNicolas Vasilache               printOp->getParentOfType<ModuleOp>());
942b8880f5fSAart Bik         } else {
9433145427dSRiver Riddle           return failure();
944b8880f5fSAart Bik         }
945b8880f5fSAart Bik       } else {
946b8880f5fSAart Bik         assert(intTy.isSignless() || intTy.isSigned());
94754759cefSAart Bik         if (width <= 64) {
948b8880f5fSAart Bik           // Note that we *always* zero extend booleans (1-bit integers),
949b8880f5fSAart Bik           // so that true/false is printed as 1/0 rather than -1/0.
950b8880f5fSAart Bik           if (width == 1)
95154759cefSAart Bik             conversion = PrintConversion::ZeroExt64;
95254759cefSAart Bik           else if (width < 64)
953b8880f5fSAart Bik             conversion = PrintConversion::SignExt64;
954e332c22cSNicolas Vasilache           printer = LLVM::lookupOrCreatePrintI64Fn(
955e332c22cSNicolas Vasilache               printOp->getParentOfType<ModuleOp>());
956b8880f5fSAart Bik         } else {
957b8880f5fSAart Bik           return failure();
958b8880f5fSAart Bik         }
959b8880f5fSAart Bik       }
960b8880f5fSAart Bik     } else {
961b8880f5fSAart Bik       return failure();
962b8880f5fSAart Bik     }
963d9b500d3SAart Bik 
964d9b500d3SAart Bik     // Unroll vector into elementary print calls.
965b8880f5fSAart Bik     int64_t rank = vectorType ? vectorType.getRank() : 0;
966563879b6SRahul Joshi     emitRanks(rewriter, printOp, adaptor.source(), vectorType, printer, rank,
967b8880f5fSAart Bik               conversion);
968e332c22cSNicolas Vasilache     emitCall(rewriter, printOp->getLoc(),
969e332c22cSNicolas Vasilache              LLVM::lookupOrCreatePrintNewlineFn(
970e332c22cSNicolas Vasilache                  printOp->getParentOfType<ModuleOp>()));
971563879b6SRahul Joshi     rewriter.eraseOp(printOp);
9723145427dSRiver Riddle     return success();
973d9b500d3SAart Bik   }
974d9b500d3SAart Bik 
975d9b500d3SAart Bik private:
976b8880f5fSAart Bik   enum class PrintConversion {
97730e6033bSNicolas Vasilache     // clang-format off
978b8880f5fSAart Bik     None,
979b8880f5fSAart Bik     ZeroExt64,
980b8880f5fSAart Bik     SignExt64
98130e6033bSNicolas Vasilache     // clang-format on
982b8880f5fSAart Bik   };
983b8880f5fSAart Bik 
984d9b500d3SAart Bik   void emitRanks(ConversionPatternRewriter &rewriter, Operation *op,
985e62a6956SRiver Riddle                  Value value, VectorType vectorType, Operation *printer,
986b8880f5fSAart Bik                  int64_t rank, PrintConversion conversion) const {
987d9b500d3SAart Bik     Location loc = op->getLoc();
988d9b500d3SAart Bik     if (rank == 0) {
989b8880f5fSAart Bik       switch (conversion) {
990b8880f5fSAart Bik       case PrintConversion::ZeroExt64:
991a54f4eaeSMogball         value = rewriter.create<arith::ExtUIOp>(
9922230bf99SAlex Zinenko             loc, value, IntegerType::get(rewriter.getContext(), 64));
993b8880f5fSAart Bik         break;
994b8880f5fSAart Bik       case PrintConversion::SignExt64:
995a54f4eaeSMogball         value = rewriter.create<arith::ExtSIOp>(
9962230bf99SAlex Zinenko             loc, value, IntegerType::get(rewriter.getContext(), 64));
997b8880f5fSAart Bik         break;
998b8880f5fSAart Bik       case PrintConversion::None:
999b8880f5fSAart Bik         break;
1000c9eeeb38Saartbik       }
1001d9b500d3SAart Bik       emitCall(rewriter, loc, printer, value);
1002d9b500d3SAart Bik       return;
1003d9b500d3SAart Bik     }
1004d9b500d3SAart Bik 
1005e332c22cSNicolas Vasilache     emitCall(rewriter, loc,
1006e332c22cSNicolas Vasilache              LLVM::lookupOrCreatePrintOpenFn(op->getParentOfType<ModuleOp>()));
1007e332c22cSNicolas Vasilache     Operation *printComma =
1008e332c22cSNicolas Vasilache         LLVM::lookupOrCreatePrintCommaFn(op->getParentOfType<ModuleOp>());
1009d9b500d3SAart Bik     int64_t dim = vectorType.getDimSize(0);
1010d9b500d3SAart Bik     for (int64_t d = 0; d < dim; ++d) {
1011d9b500d3SAart Bik       auto reducedType =
1012d9b500d3SAart Bik           rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr;
1013dcec2ca5SChristian Sigg       auto llvmType = typeConverter->convertType(
1014d9b500d3SAart Bik           rank > 1 ? reducedType : vectorType.getElementType());
1015dcec2ca5SChristian Sigg       Value nestedVal = extractOne(rewriter, *getTypeConverter(), loc, value,
1016dcec2ca5SChristian Sigg                                    llvmType, rank, d);
1017b8880f5fSAart Bik       emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1,
1018b8880f5fSAart Bik                 conversion);
1019d9b500d3SAart Bik       if (d != dim - 1)
1020d9b500d3SAart Bik         emitCall(rewriter, loc, printComma);
1021d9b500d3SAart Bik     }
1022e332c22cSNicolas Vasilache     emitCall(rewriter, loc,
1023e332c22cSNicolas Vasilache              LLVM::lookupOrCreatePrintCloseFn(op->getParentOfType<ModuleOp>()));
1024d9b500d3SAart Bik   }
1025d9b500d3SAart Bik 
1026d9b500d3SAart Bik   // Helper to emit a call.
1027d9b500d3SAart Bik   static void emitCall(ConversionPatternRewriter &rewriter, Location loc,
1028d9b500d3SAart Bik                        Operation *ref, ValueRange params = ValueRange()) {
1029faf1c224SChris Lattner     rewriter.create<LLVM::CallOp>(loc, TypeRange(), SymbolRefAttr::get(ref),
1030faf1c224SChris Lattner                                   params);
1031d9b500d3SAart Bik   }
1032d9b500d3SAart Bik };
1033d9b500d3SAart Bik 
1034df186507SBenjamin Kramer } // namespace
1035df186507SBenjamin Kramer 
10365c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM.
10375c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns(
1038dc4e913bSChris Lattner     LLVMTypeConverter &converter, RewritePatternSet &patterns,
103965a3f289SMatthias Springer     bool reassociateFPReductions) {
104065678d93SNicolas Vasilache   MLIRContext *ctx = converter.getDialect()->getContext();
1041eda2ebd7SNicolas Vasilache   patterns.add<VectorFMAOpNDRewritePattern>(ctx);
1042eda2ebd7SNicolas Vasilache   populateVectorInsertExtractStridedSliceTransforms(patterns);
1043dc4e913bSChris Lattner   patterns.add<VectorReductionOpConversion>(converter, reassociateFPReductions);
10448345b86dSNicolas Vasilache   patterns
1045dc4e913bSChris Lattner       .add<VectorBitCastOpConversion, VectorShuffleOpConversion,
1046dc4e913bSChris Lattner            VectorExtractElementOpConversion, VectorExtractOpConversion,
1047dc4e913bSChris Lattner            VectorFMAOp1DConversion, VectorInsertElementOpConversion,
1048dc4e913bSChris Lattner            VectorInsertOpConversion, VectorPrintOpConversion,
104919dbb230Saartbik            VectorTypeCastOpConversion,
1050dc4e913bSChris Lattner            VectorLoadStoreConversion<vector::LoadOp, vector::LoadOpAdaptor>,
1051ee66e43aSDiego Caballero            VectorLoadStoreConversion<vector::MaskedLoadOp,
1052ee66e43aSDiego Caballero                                      vector::MaskedLoadOpAdaptor>,
1053dc4e913bSChris Lattner            VectorLoadStoreConversion<vector::StoreOp, vector::StoreOpAdaptor>,
1054ee66e43aSDiego Caballero            VectorLoadStoreConversion<vector::MaskedStoreOp,
1055ee66e43aSDiego Caballero                                      vector::MaskedStoreOpAdaptor>,
1056dc4e913bSChris Lattner            VectorGatherOpConversion, VectorScatterOpConversion,
1057d1a9e9a7SMatthias Springer            VectorExpandLoadOpConversion, VectorCompressStoreOpConversion>(
1058d1a9e9a7SMatthias Springer           converter);
1059d1a9e9a7SMatthias Springer   // Transfer ops with rank > 1 are handled by VectorToSCF.
1060d1a9e9a7SMatthias Springer   populateVectorTransferLoweringPatterns(patterns, /*maxTransferRank=*/1);
10615c0c51a9SNicolas Vasilache }
10625c0c51a9SNicolas Vasilache 
106363b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns(
1064dc4e913bSChris Lattner     LLVMTypeConverter &converter, RewritePatternSet &patterns) {
1065dc4e913bSChris Lattner   patterns.add<VectorMatmulOpConversion>(converter);
1066dc4e913bSChris Lattner   patterns.add<VectorFlatTransposeOpConversion>(converter);
106763b683a8SNicolas Vasilache }
1068