15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===// 25c0c51a9SNicolas Vasilache // 330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information. 556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 65c0c51a9SNicolas Vasilache // 756222a06SMehdi Amini //===----------------------------------------------------------------------===// 85c0c51a9SNicolas Vasilache 965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h" 10870c1fd4SAlex Zinenko 115c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h" 125c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h" 13e332c22cSNicolas Vasilache #include "mlir/Dialect/LLVMIR/FunctionCallUtils.h" 145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h" 1569d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h" 164d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h" 1709f7a55fSRiver Riddle #include "mlir/IR/BuiltinTypes.h" 18ec1f4e7cSAlex Zinenko #include "mlir/Target/LLVMIR/TypeTranslation.h" 195c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h" 205c0c51a9SNicolas Vasilache 215c0c51a9SNicolas Vasilache using namespace mlir; 2265678d93SNicolas Vasilache using namespace mlir::vector; 235c0c51a9SNicolas Vasilache 249826fe5cSAart Bik // Helper to reduce vector type by one rank at front. 259826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) { 269826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 279826fe5cSAart Bik return VectorType::get(tp.getShape().drop_front(), tp.getElementType()); 289826fe5cSAart Bik } 299826fe5cSAart Bik 309826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back. 319826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) { 329826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 339826fe5cSAart Bik return VectorType::get(tp.getShape().take_back(), tp.getElementType()); 349826fe5cSAart Bik } 359826fe5cSAart Bik 361c81adf3SAart Bik // Helper that picks the proper sequence for inserting. 37e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter, 380f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 390f04384dSAlex Zinenko Value val1, Value val2, Type llvmType, int64_t rank, 400f04384dSAlex Zinenko int64_t pos) { 411c81adf3SAart Bik if (rank == 1) { 421c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 431c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 440f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 451c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 461c81adf3SAart Bik return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2, 471c81adf3SAart Bik constant); 481c81adf3SAart Bik } 491c81adf3SAart Bik return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2, 501c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 511c81adf3SAart Bik } 521c81adf3SAart Bik 532d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting. 542d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from, 552d515e49SNicolas Vasilache Value into, int64_t offset) { 562d515e49SNicolas Vasilache auto vectorType = into.getType().cast<VectorType>(); 572d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 582d515e49SNicolas Vasilache return rewriter.create<InsertOp>(loc, from, into, offset); 592d515e49SNicolas Vasilache return rewriter.create<vector::InsertElementOp>( 602d515e49SNicolas Vasilache loc, vectorType, from, into, 612d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 622d515e49SNicolas Vasilache } 632d515e49SNicolas Vasilache 641c81adf3SAart Bik // Helper that picks the proper sequence for extracting. 65e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter, 660f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 670f04384dSAlex Zinenko Value val, Type llvmType, int64_t rank, int64_t pos) { 681c81adf3SAart Bik if (rank == 1) { 691c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 701c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 710f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 721c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 731c81adf3SAart Bik return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val, 741c81adf3SAart Bik constant); 751c81adf3SAart Bik } 761c81adf3SAart Bik return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val, 771c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 781c81adf3SAart Bik } 791c81adf3SAart Bik 802d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting. 812d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector, 822d515e49SNicolas Vasilache int64_t offset) { 832d515e49SNicolas Vasilache auto vectorType = vector.getType().cast<VectorType>(); 842d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 852d515e49SNicolas Vasilache return rewriter.create<ExtractOp>(loc, vector, offset); 862d515e49SNicolas Vasilache return rewriter.create<vector::ExtractElementOp>( 872d515e49SNicolas Vasilache loc, vectorType.getElementType(), vector, 882d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 892d515e49SNicolas Vasilache } 902d515e49SNicolas Vasilache 912d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t. 929db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing. 932d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr, 942d515e49SNicolas Vasilache unsigned dropFront = 0, 952d515e49SNicolas Vasilache unsigned dropBack = 0) { 962d515e49SNicolas Vasilache assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds"); 972d515e49SNicolas Vasilache auto range = arrayAttr.getAsRange<IntegerAttr>(); 982d515e49SNicolas Vasilache SmallVector<int64_t, 4> res; 992d515e49SNicolas Vasilache res.reserve(arrayAttr.size() - dropFront - dropBack); 1002d515e49SNicolas Vasilache for (auto it = range.begin() + dropFront, eit = range.end() - dropBack; 1012d515e49SNicolas Vasilache it != eit; ++it) 1022d515e49SNicolas Vasilache res.push_back((*it).getValue().getSExtValue()); 1032d515e49SNicolas Vasilache return res; 1042d515e49SNicolas Vasilache } 1052d515e49SNicolas Vasilache 106ba87f991SAlex Zinenko static Value createCastToIndexLike(ConversionPatternRewriter &rewriter, 107ba87f991SAlex Zinenko Location loc, Type targetType, Value value) { 108ba87f991SAlex Zinenko if (targetType == value.getType()) 109ba87f991SAlex Zinenko return value; 110ba87f991SAlex Zinenko 111ba87f991SAlex Zinenko bool targetIsIndex = targetType.isIndex(); 112ba87f991SAlex Zinenko bool valueIsIndex = value.getType().isIndex(); 113ba87f991SAlex Zinenko if (targetIsIndex ^ valueIsIndex) 114ba87f991SAlex Zinenko return rewriter.create<IndexCastOp>(loc, targetType, value); 115ba87f991SAlex Zinenko 116ba87f991SAlex Zinenko auto targetIntegerType = targetType.dyn_cast<IntegerType>(); 117ba87f991SAlex Zinenko auto valueIntegerType = value.getType().dyn_cast<IntegerType>(); 118ba87f991SAlex Zinenko assert(targetIntegerType && valueIntegerType && 119ba87f991SAlex Zinenko "unexpected cast between types other than integers and index"); 120ba87f991SAlex Zinenko assert(targetIntegerType.getSignedness() == valueIntegerType.getSignedness()); 121ba87f991SAlex Zinenko 122ba87f991SAlex Zinenko if (targetIntegerType.getWidth() > valueIntegerType.getWidth()) 123ba87f991SAlex Zinenko return rewriter.create<SignExtendIOp>(loc, targetIntegerType, value); 124ba87f991SAlex Zinenko return rewriter.create<TruncateIOp>(loc, targetIntegerType, value); 125ba87f991SAlex Zinenko } 126ba87f991SAlex Zinenko 127060c9dd1Saartbik // Helper that returns a vector comparison that constructs a mask: 128060c9dd1Saartbik // mask = [0,1,..,n-1] + [o,o,..,o] < [b,b,..,b] 129060c9dd1Saartbik // 130060c9dd1Saartbik // NOTE: The LLVM::GetActiveLaneMaskOp intrinsic would provide an alternative, 131060c9dd1Saartbik // much more compact, IR for this operation, but LLVM eventually 132060c9dd1Saartbik // generates more elaborate instructions for this intrinsic since it 133060c9dd1Saartbik // is very conservative on the boundary conditions. 134060c9dd1Saartbik static Value buildVectorComparison(ConversionPatternRewriter &rewriter, 135060c9dd1Saartbik Operation *op, bool enableIndexOptimizations, 136060c9dd1Saartbik int64_t dim, Value b, Value *off = nullptr) { 137060c9dd1Saartbik auto loc = op->getLoc(); 138060c9dd1Saartbik // If we can assume all indices fit in 32-bit, we perform the vector 139060c9dd1Saartbik // comparison in 32-bit to get a higher degree of SIMD parallelism. 140060c9dd1Saartbik // Otherwise we perform the vector comparison using 64-bit indices. 141060c9dd1Saartbik Value indices; 142060c9dd1Saartbik Type idxType; 143060c9dd1Saartbik if (enableIndexOptimizations) { 1440c2a4d3cSBenjamin Kramer indices = rewriter.create<ConstantOp>( 1450c2a4d3cSBenjamin Kramer loc, rewriter.getI32VectorAttr( 1460c2a4d3cSBenjamin Kramer llvm::to_vector<4>(llvm::seq<int32_t>(0, dim)))); 147060c9dd1Saartbik idxType = rewriter.getI32Type(); 148060c9dd1Saartbik } else { 1490c2a4d3cSBenjamin Kramer indices = rewriter.create<ConstantOp>( 1500c2a4d3cSBenjamin Kramer loc, rewriter.getI64VectorAttr( 1510c2a4d3cSBenjamin Kramer llvm::to_vector<4>(llvm::seq<int64_t>(0, dim)))); 152060c9dd1Saartbik idxType = rewriter.getI64Type(); 153060c9dd1Saartbik } 154060c9dd1Saartbik // Add in an offset if requested. 155060c9dd1Saartbik if (off) { 156ba87f991SAlex Zinenko Value o = createCastToIndexLike(rewriter, loc, idxType, *off); 157060c9dd1Saartbik Value ov = rewriter.create<SplatOp>(loc, indices.getType(), o); 158060c9dd1Saartbik indices = rewriter.create<AddIOp>(loc, ov, indices); 159060c9dd1Saartbik } 160060c9dd1Saartbik // Construct the vector comparison. 161ba87f991SAlex Zinenko Value bound = createCastToIndexLike(rewriter, loc, idxType, b); 162060c9dd1Saartbik Value bounds = rewriter.create<SplatOp>(loc, indices.getType(), bound); 163060c9dd1Saartbik return rewriter.create<CmpIOp>(loc, CmpIPredicate::slt, indices, bounds); 164060c9dd1Saartbik } 165060c9dd1Saartbik 16626c8f908SThomas Raoux // Helper that returns data layout alignment of a memref. 16726c8f908SThomas Raoux LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter, 16826c8f908SThomas Raoux MemRefType memrefType, unsigned &align) { 16926c8f908SThomas Raoux Type elementTy = typeConverter.convertType(memrefType.getElementType()); 1705f9e0466SNicolas Vasilache if (!elementTy) 1715f9e0466SNicolas Vasilache return failure(); 1725f9e0466SNicolas Vasilache 173b2ab375dSAlex Zinenko // TODO: this should use the MLIR data layout when it becomes available and 174b2ab375dSAlex Zinenko // stop depending on translation. 17587a89e0fSAlex Zinenko llvm::LLVMContext llvmContext; 17687a89e0fSAlex Zinenko align = LLVM::TypeToLLVMIRTranslator(llvmContext) 177c69c9e0fSAlex Zinenko .getPreferredAlignment(elementTy, typeConverter.getDataLayout()); 1785f9e0466SNicolas Vasilache return success(); 1795f9e0466SNicolas Vasilache } 1805f9e0466SNicolas Vasilache 181e8dcf5f8Saartbik // Helper that returns the base address of a memref. 182b98e25b6SBenjamin Kramer static LogicalResult getBase(ConversionPatternRewriter &rewriter, Location loc, 183e8dcf5f8Saartbik Value memref, MemRefType memRefType, Value &base) { 18419dbb230Saartbik // Inspect stride and offset structure. 18519dbb230Saartbik // 18619dbb230Saartbik // TODO: flat memory only for now, generalize 18719dbb230Saartbik // 18819dbb230Saartbik int64_t offset; 18919dbb230Saartbik SmallVector<int64_t, 4> strides; 19019dbb230Saartbik auto successStrides = getStridesAndOffset(memRefType, strides, offset); 19119dbb230Saartbik if (failed(successStrides) || strides.size() != 1 || strides[0] != 1 || 19219dbb230Saartbik offset != 0 || memRefType.getMemorySpace() != 0) 19319dbb230Saartbik return failure(); 194e8dcf5f8Saartbik base = MemRefDescriptor(memref).alignedPtr(rewriter, loc); 195e8dcf5f8Saartbik return success(); 196e8dcf5f8Saartbik } 19719dbb230Saartbik 198a57def30SAart Bik // Helper that returns vector of pointers given a memref base with index vector. 199b98e25b6SBenjamin Kramer static LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter, 200b98e25b6SBenjamin Kramer Location loc, Value memref, Value indices, 201b98e25b6SBenjamin Kramer MemRefType memRefType, VectorType vType, 202b98e25b6SBenjamin Kramer Type iType, Value &ptrs) { 203e8dcf5f8Saartbik Value base; 204e8dcf5f8Saartbik if (failed(getBase(rewriter, loc, memref, memRefType, base))) 205e8dcf5f8Saartbik return failure(); 2063a577f54SChristian Sigg auto pType = MemRefDescriptor(memref).getElementPtrType(); 207bd30a796SAlex Zinenko auto ptrsType = LLVM::getFixedVectorType(pType, vType.getDimSize(0)); 2081485fd29Saartbik ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, indices); 20919dbb230Saartbik return success(); 21019dbb230Saartbik } 21119dbb230Saartbik 212a57def30SAart Bik // Casts a strided element pointer to a vector pointer. The vector pointer 213a57def30SAart Bik // would always be on address space 0, therefore addrspacecast shall be 214a57def30SAart Bik // used when source/dst memrefs are not on address space 0. 215a57def30SAart Bik static Value castDataPtr(ConversionPatternRewriter &rewriter, Location loc, 216a57def30SAart Bik Value ptr, MemRefType memRefType, Type vt) { 217bd30a796SAlex Zinenko auto pType = LLVM::LLVMPointerType::get(vt); 218a57def30SAart Bik if (memRefType.getMemorySpace() == 0) 219a57def30SAart Bik return rewriter.create<LLVM::BitcastOp>(loc, pType, ptr); 220a57def30SAart Bik return rewriter.create<LLVM::AddrSpaceCastOp>(loc, pType, ptr); 221a57def30SAart Bik } 222a57def30SAart Bik 2235f9e0466SNicolas Vasilache static LogicalResult 2245f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 2255f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2265f9e0466SNicolas Vasilache TransferReadOp xferOp, 2275f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 228affbc0cdSNicolas Vasilache unsigned align; 22926c8f908SThomas Raoux if (failed(getMemRefAlignment( 23026c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 231affbc0cdSNicolas Vasilache return failure(); 232affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::LoadOp>(xferOp, dataPtr, align); 2335f9e0466SNicolas Vasilache return success(); 2345f9e0466SNicolas Vasilache } 2355f9e0466SNicolas Vasilache 2365f9e0466SNicolas Vasilache static LogicalResult 2375f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2385f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2395f9e0466SNicolas Vasilache TransferReadOp xferOp, ArrayRef<Value> operands, 2405f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2415f9e0466SNicolas Vasilache VectorType fillType = xferOp.getVectorType(); 2425f9e0466SNicolas Vasilache Value fill = rewriter.create<SplatOp>(loc, fillType, xferOp.padding()); 2435f9e0466SNicolas Vasilache 2445f9e0466SNicolas Vasilache Type vecTy = typeConverter.convertType(xferOp.getVectorType()); 2455f9e0466SNicolas Vasilache if (!vecTy) 2465f9e0466SNicolas Vasilache return failure(); 2475f9e0466SNicolas Vasilache 2485f9e0466SNicolas Vasilache unsigned align; 24926c8f908SThomas Raoux if (failed(getMemRefAlignment( 25026c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 2515f9e0466SNicolas Vasilache return failure(); 2525f9e0466SNicolas Vasilache 2535f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 2545f9e0466SNicolas Vasilache xferOp, vecTy, dataPtr, mask, ValueRange{fill}, 2555f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2565f9e0466SNicolas Vasilache return success(); 2575f9e0466SNicolas Vasilache } 2585f9e0466SNicolas Vasilache 2595f9e0466SNicolas Vasilache static LogicalResult 2605f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 2615f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2625f9e0466SNicolas Vasilache TransferWriteOp xferOp, 2635f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 264affbc0cdSNicolas Vasilache unsigned align; 26526c8f908SThomas Raoux if (failed(getMemRefAlignment( 26626c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 267affbc0cdSNicolas Vasilache return failure(); 2682d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 269affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::StoreOp>(xferOp, adaptor.vector(), dataPtr, 270affbc0cdSNicolas Vasilache align); 2715f9e0466SNicolas Vasilache return success(); 2725f9e0466SNicolas Vasilache } 2735f9e0466SNicolas Vasilache 2745f9e0466SNicolas Vasilache static LogicalResult 2755f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2765f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2775f9e0466SNicolas Vasilache TransferWriteOp xferOp, ArrayRef<Value> operands, 2785f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2795f9e0466SNicolas Vasilache unsigned align; 28026c8f908SThomas Raoux if (failed(getMemRefAlignment( 28126c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 2825f9e0466SNicolas Vasilache return failure(); 2835f9e0466SNicolas Vasilache 2842d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 2855f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 2865f9e0466SNicolas Vasilache xferOp, adaptor.vector(), dataPtr, mask, 2875f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2885f9e0466SNicolas Vasilache return success(); 2895f9e0466SNicolas Vasilache } 2905f9e0466SNicolas Vasilache 2912d2c73c5SJacques Pienaar static TransferReadOpAdaptor getTransferOpAdapter(TransferReadOp xferOp, 2922d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2932d2c73c5SJacques Pienaar return TransferReadOpAdaptor(operands); 2945f9e0466SNicolas Vasilache } 2955f9e0466SNicolas Vasilache 2962d2c73c5SJacques Pienaar static TransferWriteOpAdaptor getTransferOpAdapter(TransferWriteOp xferOp, 2972d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2982d2c73c5SJacques Pienaar return TransferWriteOpAdaptor(operands); 2995f9e0466SNicolas Vasilache } 3005f9e0466SNicolas Vasilache 30190c01357SBenjamin Kramer namespace { 302e83b7b99Saartbik 303cf5c517cSDiego Caballero /// Conversion pattern for a vector.bitcast. 304cf5c517cSDiego Caballero class VectorBitCastOpConversion 305cf5c517cSDiego Caballero : public ConvertOpToLLVMPattern<vector::BitCastOp> { 306cf5c517cSDiego Caballero public: 307cf5c517cSDiego Caballero using ConvertOpToLLVMPattern<vector::BitCastOp>::ConvertOpToLLVMPattern; 308cf5c517cSDiego Caballero 309cf5c517cSDiego Caballero LogicalResult 310cf5c517cSDiego Caballero matchAndRewrite(vector::BitCastOp bitCastOp, ArrayRef<Value> operands, 311cf5c517cSDiego Caballero ConversionPatternRewriter &rewriter) const override { 312cf5c517cSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 313cf5c517cSDiego Caballero VectorType resultTy = bitCastOp.getType(); 314cf5c517cSDiego Caballero if (resultTy.getRank() != 1) 315cf5c517cSDiego Caballero return failure(); 316cf5c517cSDiego Caballero Type newResultTy = typeConverter->convertType(resultTy); 317cf5c517cSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::BitcastOp>(bitCastOp, newResultTy, 318cf5c517cSDiego Caballero operands[0]); 319cf5c517cSDiego Caballero return success(); 320cf5c517cSDiego Caballero } 321cf5c517cSDiego Caballero }; 322cf5c517cSDiego Caballero 32363b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply. 32463b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply. 325563879b6SRahul Joshi class VectorMatmulOpConversion 326563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::MatmulOp> { 32763b683a8SNicolas Vasilache public: 328563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::MatmulOp>::ConvertOpToLLVMPattern; 32963b683a8SNicolas Vasilache 3303145427dSRiver Riddle LogicalResult 331563879b6SRahul Joshi matchAndRewrite(vector::MatmulOp matmulOp, ArrayRef<Value> operands, 33263b683a8SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 3332d2c73c5SJacques Pienaar auto adaptor = vector::MatmulOpAdaptor(operands); 33463b683a8SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>( 335563879b6SRahul Joshi matmulOp, typeConverter->convertType(matmulOp.res().getType()), 336563879b6SRahul Joshi adaptor.lhs(), adaptor.rhs(), matmulOp.lhs_rows(), 337563879b6SRahul Joshi matmulOp.lhs_columns(), matmulOp.rhs_columns()); 3383145427dSRiver Riddle return success(); 33963b683a8SNicolas Vasilache } 34063b683a8SNicolas Vasilache }; 34163b683a8SNicolas Vasilache 342c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose. 343c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose. 344563879b6SRahul Joshi class VectorFlatTransposeOpConversion 345563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::FlatTransposeOp> { 346c295a65dSaartbik public: 347563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FlatTransposeOp>::ConvertOpToLLVMPattern; 348c295a65dSaartbik 349c295a65dSaartbik LogicalResult 350563879b6SRahul Joshi matchAndRewrite(vector::FlatTransposeOp transOp, ArrayRef<Value> operands, 351c295a65dSaartbik ConversionPatternRewriter &rewriter) const override { 3522d2c73c5SJacques Pienaar auto adaptor = vector::FlatTransposeOpAdaptor(operands); 353c295a65dSaartbik rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>( 354dcec2ca5SChristian Sigg transOp, typeConverter->convertType(transOp.res().getType()), 355c295a65dSaartbik adaptor.matrix(), transOp.rows(), transOp.columns()); 356c295a65dSaartbik return success(); 357c295a65dSaartbik } 358c295a65dSaartbik }; 359c295a65dSaartbik 360*ee66e43aSDiego Caballero /// Overloaded utility that replaces a vector.load, vector.store, 361*ee66e43aSDiego Caballero /// vector.maskedload and vector.maskedstore with their respective LLVM 362*ee66e43aSDiego Caballero /// couterparts. 363*ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::LoadOp loadOp, 364*ee66e43aSDiego Caballero vector::LoadOpAdaptor adaptor, 365*ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 366*ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 367*ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::LoadOp>(loadOp, ptr, align); 36839379916Saartbik } 36939379916Saartbik 370*ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedLoadOp loadOp, 371*ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor adaptor, 372*ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 373*ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 374*ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 375*ee66e43aSDiego Caballero loadOp, vectorTy, ptr, adaptor.mask(), adaptor.pass_thru(), align); 376*ee66e43aSDiego Caballero } 377*ee66e43aSDiego Caballero 378*ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::StoreOp storeOp, 379*ee66e43aSDiego Caballero vector::StoreOpAdaptor adaptor, 380*ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 381*ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 382*ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::StoreOp>(storeOp, adaptor.valueToStore(), 383*ee66e43aSDiego Caballero ptr, align); 384*ee66e43aSDiego Caballero } 385*ee66e43aSDiego Caballero 386*ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedStoreOp storeOp, 387*ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor adaptor, 388*ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 389*ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 390*ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 391*ee66e43aSDiego Caballero storeOp, adaptor.valueToStore(), ptr, adaptor.mask(), align); 392*ee66e43aSDiego Caballero } 393*ee66e43aSDiego Caballero 394*ee66e43aSDiego Caballero /// Conversion pattern for a vector.load, vector.store, vector.maskedload, and 395*ee66e43aSDiego Caballero /// vector.maskedstore. 396*ee66e43aSDiego Caballero template <class LoadOrStoreOp, class LoadOrStoreOpAdaptor> 397*ee66e43aSDiego Caballero class VectorLoadStoreConversion : public ConvertOpToLLVMPattern<LoadOrStoreOp> { 39839379916Saartbik public: 399*ee66e43aSDiego Caballero using ConvertOpToLLVMPattern<LoadOrStoreOp>::ConvertOpToLLVMPattern; 40039379916Saartbik 40139379916Saartbik LogicalResult 402*ee66e43aSDiego Caballero matchAndRewrite(LoadOrStoreOp loadOrStoreOp, ArrayRef<Value> operands, 40339379916Saartbik ConversionPatternRewriter &rewriter) const override { 404*ee66e43aSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 405*ee66e43aSDiego Caballero VectorType vectorTy = loadOrStoreOp.getVectorType(); 406*ee66e43aSDiego Caballero if (vectorTy.getRank() > 1) 407*ee66e43aSDiego Caballero return failure(); 408*ee66e43aSDiego Caballero 409*ee66e43aSDiego Caballero auto loc = loadOrStoreOp->getLoc(); 410*ee66e43aSDiego Caballero auto adaptor = LoadOrStoreOpAdaptor(operands); 411*ee66e43aSDiego Caballero MemRefType memRefTy = loadOrStoreOp.getMemRefType(); 41239379916Saartbik 41339379916Saartbik // Resolve alignment. 41439379916Saartbik unsigned align; 415*ee66e43aSDiego Caballero if (failed(getMemRefAlignment(*this->getTypeConverter(), memRefTy, align))) 41639379916Saartbik return failure(); 41739379916Saartbik 418a57def30SAart Bik // Resolve address. 419*ee66e43aSDiego Caballero auto vtype = this->typeConverter->convertType(loadOrStoreOp.getVectorType()) 420*ee66e43aSDiego Caballero .template cast<VectorType>(); 421*ee66e43aSDiego Caballero Value dataPtr = this->getStridedElementPtr(loc, memRefTy, adaptor.base(), 422a57def30SAart Bik adaptor.indices(), rewriter); 423*ee66e43aSDiego Caballero Value ptr = castDataPtr(rewriter, loc, dataPtr, memRefTy, vtype); 42439379916Saartbik 425*ee66e43aSDiego Caballero replaceLoadOrStoreOp(loadOrStoreOp, adaptor, vtype, ptr, align, rewriter); 42639379916Saartbik return success(); 42739379916Saartbik } 42839379916Saartbik }; 42939379916Saartbik 43019dbb230Saartbik /// Conversion pattern for a vector.gather. 431563879b6SRahul Joshi class VectorGatherOpConversion 432563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::GatherOp> { 43319dbb230Saartbik public: 434563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::GatherOp>::ConvertOpToLLVMPattern; 43519dbb230Saartbik 43619dbb230Saartbik LogicalResult 437563879b6SRahul Joshi matchAndRewrite(vector::GatherOp gather, ArrayRef<Value> operands, 43819dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 439563879b6SRahul Joshi auto loc = gather->getLoc(); 44019dbb230Saartbik auto adaptor = vector::GatherOpAdaptor(operands); 44119dbb230Saartbik 44219dbb230Saartbik // Resolve alignment. 44319dbb230Saartbik unsigned align; 44426c8f908SThomas Raoux if (failed(getMemRefAlignment(*getTypeConverter(), gather.getMemRefType(), 44526c8f908SThomas Raoux align))) 44619dbb230Saartbik return failure(); 44719dbb230Saartbik 44819dbb230Saartbik // Get index ptrs. 44919dbb230Saartbik VectorType vType = gather.getResultVectorType(); 45019dbb230Saartbik Type iType = gather.getIndicesVectorType().getElementType(); 45119dbb230Saartbik Value ptrs; 452e8dcf5f8Saartbik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), adaptor.indices(), 453e8dcf5f8Saartbik gather.getMemRefType(), vType, iType, ptrs))) 45419dbb230Saartbik return failure(); 45519dbb230Saartbik 45619dbb230Saartbik // Replace with the gather intrinsic. 45719dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_gather>( 458dcec2ca5SChristian Sigg gather, typeConverter->convertType(vType), ptrs, adaptor.mask(), 4590c2a4d3cSBenjamin Kramer adaptor.pass_thru(), rewriter.getI32IntegerAttr(align)); 46019dbb230Saartbik return success(); 46119dbb230Saartbik } 46219dbb230Saartbik }; 46319dbb230Saartbik 46419dbb230Saartbik /// Conversion pattern for a vector.scatter. 465563879b6SRahul Joshi class VectorScatterOpConversion 466563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ScatterOp> { 46719dbb230Saartbik public: 468563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ScatterOp>::ConvertOpToLLVMPattern; 46919dbb230Saartbik 47019dbb230Saartbik LogicalResult 471563879b6SRahul Joshi matchAndRewrite(vector::ScatterOp scatter, ArrayRef<Value> operands, 47219dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 473563879b6SRahul Joshi auto loc = scatter->getLoc(); 47419dbb230Saartbik auto adaptor = vector::ScatterOpAdaptor(operands); 47519dbb230Saartbik 47619dbb230Saartbik // Resolve alignment. 47719dbb230Saartbik unsigned align; 47826c8f908SThomas Raoux if (failed(getMemRefAlignment(*getTypeConverter(), scatter.getMemRefType(), 47926c8f908SThomas Raoux align))) 48019dbb230Saartbik return failure(); 48119dbb230Saartbik 48219dbb230Saartbik // Get index ptrs. 48319dbb230Saartbik VectorType vType = scatter.getValueVectorType(); 48419dbb230Saartbik Type iType = scatter.getIndicesVectorType().getElementType(); 48519dbb230Saartbik Value ptrs; 486e8dcf5f8Saartbik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), adaptor.indices(), 487e8dcf5f8Saartbik scatter.getMemRefType(), vType, iType, ptrs))) 48819dbb230Saartbik return failure(); 48919dbb230Saartbik 49019dbb230Saartbik // Replace with the scatter intrinsic. 49119dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_scatter>( 49219dbb230Saartbik scatter, adaptor.value(), ptrs, adaptor.mask(), 49319dbb230Saartbik rewriter.getI32IntegerAttr(align)); 49419dbb230Saartbik return success(); 49519dbb230Saartbik } 49619dbb230Saartbik }; 49719dbb230Saartbik 498e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload. 499563879b6SRahul Joshi class VectorExpandLoadOpConversion 500563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExpandLoadOp> { 501e8dcf5f8Saartbik public: 502563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExpandLoadOp>::ConvertOpToLLVMPattern; 503e8dcf5f8Saartbik 504e8dcf5f8Saartbik LogicalResult 505563879b6SRahul Joshi matchAndRewrite(vector::ExpandLoadOp expand, ArrayRef<Value> operands, 506e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 507563879b6SRahul Joshi auto loc = expand->getLoc(); 508e8dcf5f8Saartbik auto adaptor = vector::ExpandLoadOpAdaptor(operands); 509a57def30SAart Bik MemRefType memRefType = expand.getMemRefType(); 510e8dcf5f8Saartbik 511a57def30SAart Bik // Resolve address. 512a57def30SAart Bik auto vtype = typeConverter->convertType(expand.getResultVectorType()); 513a57def30SAart Bik Value ptr = this->getStridedElementPtr(loc, memRefType, adaptor.base(), 514a57def30SAart Bik adaptor.indices(), rewriter); 515e8dcf5f8Saartbik 516e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_expandload>( 517a57def30SAart Bik expand, vtype, ptr, adaptor.mask(), adaptor.pass_thru()); 518e8dcf5f8Saartbik return success(); 519e8dcf5f8Saartbik } 520e8dcf5f8Saartbik }; 521e8dcf5f8Saartbik 522e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore. 523563879b6SRahul Joshi class VectorCompressStoreOpConversion 524563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::CompressStoreOp> { 525e8dcf5f8Saartbik public: 526563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::CompressStoreOp>::ConvertOpToLLVMPattern; 527e8dcf5f8Saartbik 528e8dcf5f8Saartbik LogicalResult 529563879b6SRahul Joshi matchAndRewrite(vector::CompressStoreOp compress, ArrayRef<Value> operands, 530e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 531563879b6SRahul Joshi auto loc = compress->getLoc(); 532e8dcf5f8Saartbik auto adaptor = vector::CompressStoreOpAdaptor(operands); 533a57def30SAart Bik MemRefType memRefType = compress.getMemRefType(); 534e8dcf5f8Saartbik 535a57def30SAart Bik // Resolve address. 536a57def30SAart Bik Value ptr = this->getStridedElementPtr(loc, memRefType, adaptor.base(), 537a57def30SAart Bik adaptor.indices(), rewriter); 538e8dcf5f8Saartbik 539e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>( 540563879b6SRahul Joshi compress, adaptor.value(), ptr, adaptor.mask()); 541e8dcf5f8Saartbik return success(); 542e8dcf5f8Saartbik } 543e8dcf5f8Saartbik }; 544e8dcf5f8Saartbik 54519dbb230Saartbik /// Conversion pattern for all vector reductions. 546563879b6SRahul Joshi class VectorReductionOpConversion 547563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ReductionOp> { 548e83b7b99Saartbik public: 549563879b6SRahul Joshi explicit VectorReductionOpConversion(LLVMTypeConverter &typeConv, 550060c9dd1Saartbik bool reassociateFPRed) 551563879b6SRahul Joshi : ConvertOpToLLVMPattern<vector::ReductionOp>(typeConv), 552060c9dd1Saartbik reassociateFPReductions(reassociateFPRed) {} 553e83b7b99Saartbik 5543145427dSRiver Riddle LogicalResult 555563879b6SRahul Joshi matchAndRewrite(vector::ReductionOp reductionOp, ArrayRef<Value> operands, 556e83b7b99Saartbik ConversionPatternRewriter &rewriter) const override { 557e83b7b99Saartbik auto kind = reductionOp.kind(); 558e83b7b99Saartbik Type eltType = reductionOp.dest().getType(); 559dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(eltType); 560e9628955SAart Bik if (eltType.isIntOrIndex()) { 561e83b7b99Saartbik // Integer reductions: add/mul/min/max/and/or/xor. 562e83b7b99Saartbik if (kind == "add") 563322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_add>( 564563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 565e83b7b99Saartbik else if (kind == "mul") 566322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_mul>( 567563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 568e9628955SAart Bik else if (kind == "min" && 569e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 570322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umin>( 571563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 572e83b7b99Saartbik else if (kind == "min") 573322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smin>( 574563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 575e9628955SAart Bik else if (kind == "max" && 576e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 577322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umax>( 578563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 579e83b7b99Saartbik else if (kind == "max") 580322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smax>( 581563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 582e83b7b99Saartbik else if (kind == "and") 583322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_and>( 584563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 585e83b7b99Saartbik else if (kind == "or") 586322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_or>( 587563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 588e83b7b99Saartbik else if (kind == "xor") 589322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_xor>( 590563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 591e83b7b99Saartbik else 5923145427dSRiver Riddle return failure(); 5933145427dSRiver Riddle return success(); 594dcec2ca5SChristian Sigg } 595e83b7b99Saartbik 596dcec2ca5SChristian Sigg if (!eltType.isa<FloatType>()) 597dcec2ca5SChristian Sigg return failure(); 598dcec2ca5SChristian Sigg 599e83b7b99Saartbik // Floating-point reductions: add/mul/min/max 600e83b7b99Saartbik if (kind == "add") { 6010d924700Saartbik // Optional accumulator (or zero). 6020d924700Saartbik Value acc = operands.size() > 1 ? operands[1] 6030d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 604563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 6050d924700Saartbik rewriter.getZeroAttr(eltType)); 606322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fadd>( 607563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 608ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 609e83b7b99Saartbik } else if (kind == "mul") { 6100d924700Saartbik // Optional accumulator (or one). 6110d924700Saartbik Value acc = operands.size() > 1 6120d924700Saartbik ? operands[1] 6130d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 614563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 6150d924700Saartbik rewriter.getFloatAttr(eltType, 1.0)); 616322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmul>( 617563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 618ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 619e83b7b99Saartbik } else if (kind == "min") 620563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmin>( 621563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 622e83b7b99Saartbik else if (kind == "max") 623563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmax>( 624563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 625e83b7b99Saartbik else 6263145427dSRiver Riddle return failure(); 6273145427dSRiver Riddle return success(); 628e83b7b99Saartbik } 629ceb1b327Saartbik 630ceb1b327Saartbik private: 631ceb1b327Saartbik const bool reassociateFPReductions; 632e83b7b99Saartbik }; 633e83b7b99Saartbik 634060c9dd1Saartbik /// Conversion pattern for a vector.create_mask (1-D only). 635563879b6SRahul Joshi class VectorCreateMaskOpConversion 636563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::CreateMaskOp> { 637060c9dd1Saartbik public: 638563879b6SRahul Joshi explicit VectorCreateMaskOpConversion(LLVMTypeConverter &typeConv, 639060c9dd1Saartbik bool enableIndexOpt) 640563879b6SRahul Joshi : ConvertOpToLLVMPattern<vector::CreateMaskOp>(typeConv), 641060c9dd1Saartbik enableIndexOptimizations(enableIndexOpt) {} 642060c9dd1Saartbik 643060c9dd1Saartbik LogicalResult 644563879b6SRahul Joshi matchAndRewrite(vector::CreateMaskOp op, ArrayRef<Value> operands, 645060c9dd1Saartbik ConversionPatternRewriter &rewriter) const override { 6469eb3e564SChris Lattner auto dstType = op.getType(); 647060c9dd1Saartbik int64_t rank = dstType.getRank(); 648060c9dd1Saartbik if (rank == 1) { 649060c9dd1Saartbik rewriter.replaceOp( 650060c9dd1Saartbik op, buildVectorComparison(rewriter, op, enableIndexOptimizations, 651060c9dd1Saartbik dstType.getDimSize(0), operands[0])); 652060c9dd1Saartbik return success(); 653060c9dd1Saartbik } 654060c9dd1Saartbik return failure(); 655060c9dd1Saartbik } 656060c9dd1Saartbik 657060c9dd1Saartbik private: 658060c9dd1Saartbik const bool enableIndexOptimizations; 659060c9dd1Saartbik }; 660060c9dd1Saartbik 661563879b6SRahul Joshi class VectorShuffleOpConversion 662563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ShuffleOp> { 6631c81adf3SAart Bik public: 664563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ShuffleOp>::ConvertOpToLLVMPattern; 6651c81adf3SAart Bik 6663145427dSRiver Riddle LogicalResult 667563879b6SRahul Joshi matchAndRewrite(vector::ShuffleOp shuffleOp, ArrayRef<Value> operands, 6681c81adf3SAart Bik ConversionPatternRewriter &rewriter) const override { 669563879b6SRahul Joshi auto loc = shuffleOp->getLoc(); 6702d2c73c5SJacques Pienaar auto adaptor = vector::ShuffleOpAdaptor(operands); 6711c81adf3SAart Bik auto v1Type = shuffleOp.getV1VectorType(); 6721c81adf3SAart Bik auto v2Type = shuffleOp.getV2VectorType(); 6731c81adf3SAart Bik auto vectorType = shuffleOp.getVectorType(); 674dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(vectorType); 6751c81adf3SAart Bik auto maskArrayAttr = shuffleOp.mask(); 6761c81adf3SAart Bik 6771c81adf3SAart Bik // Bail if result type cannot be lowered. 6781c81adf3SAart Bik if (!llvmType) 6793145427dSRiver Riddle return failure(); 6801c81adf3SAart Bik 6811c81adf3SAart Bik // Get rank and dimension sizes. 6821c81adf3SAart Bik int64_t rank = vectorType.getRank(); 6831c81adf3SAart Bik assert(v1Type.getRank() == rank); 6841c81adf3SAart Bik assert(v2Type.getRank() == rank); 6851c81adf3SAart Bik int64_t v1Dim = v1Type.getDimSize(0); 6861c81adf3SAart Bik 6871c81adf3SAart Bik // For rank 1, where both operands have *exactly* the same vector type, 6881c81adf3SAart Bik // there is direct shuffle support in LLVM. Use it! 6891c81adf3SAart Bik if (rank == 1 && v1Type == v2Type) { 690563879b6SRahul Joshi Value llvmShuffleOp = rewriter.create<LLVM::ShuffleVectorOp>( 6911c81adf3SAart Bik loc, adaptor.v1(), adaptor.v2(), maskArrayAttr); 692563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, llvmShuffleOp); 6933145427dSRiver Riddle return success(); 694b36aaeafSAart Bik } 695b36aaeafSAart Bik 6961c81adf3SAart Bik // For all other cases, insert the individual values individually. 697e62a6956SRiver Riddle Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType); 6981c81adf3SAart Bik int64_t insPos = 0; 6991c81adf3SAart Bik for (auto en : llvm::enumerate(maskArrayAttr)) { 7001c81adf3SAart Bik int64_t extPos = en.value().cast<IntegerAttr>().getInt(); 701e62a6956SRiver Riddle Value value = adaptor.v1(); 7021c81adf3SAart Bik if (extPos >= v1Dim) { 7031c81adf3SAart Bik extPos -= v1Dim; 7041c81adf3SAart Bik value = adaptor.v2(); 705b36aaeafSAart Bik } 706dcec2ca5SChristian Sigg Value extract = extractOne(rewriter, *getTypeConverter(), loc, value, 707dcec2ca5SChristian Sigg llvmType, rank, extPos); 708dcec2ca5SChristian Sigg insert = insertOne(rewriter, *getTypeConverter(), loc, insert, extract, 7090f04384dSAlex Zinenko llvmType, rank, insPos++); 7101c81adf3SAart Bik } 711563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, insert); 7123145427dSRiver Riddle return success(); 713b36aaeafSAart Bik } 714b36aaeafSAart Bik }; 715b36aaeafSAart Bik 716563879b6SRahul Joshi class VectorExtractElementOpConversion 717563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractElementOp> { 718cd5dab8aSAart Bik public: 719563879b6SRahul Joshi using ConvertOpToLLVMPattern< 720563879b6SRahul Joshi vector::ExtractElementOp>::ConvertOpToLLVMPattern; 721cd5dab8aSAart Bik 7223145427dSRiver Riddle LogicalResult 723563879b6SRahul Joshi matchAndRewrite(vector::ExtractElementOp extractEltOp, 724563879b6SRahul Joshi ArrayRef<Value> operands, 725cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 7262d2c73c5SJacques Pienaar auto adaptor = vector::ExtractElementOpAdaptor(operands); 727cd5dab8aSAart Bik auto vectorType = extractEltOp.getVectorType(); 728dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType.getElementType()); 729cd5dab8aSAart Bik 730cd5dab8aSAart Bik // Bail if result type cannot be lowered. 731cd5dab8aSAart Bik if (!llvmType) 7323145427dSRiver Riddle return failure(); 733cd5dab8aSAart Bik 734cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>( 735563879b6SRahul Joshi extractEltOp, llvmType, adaptor.vector(), adaptor.position()); 7363145427dSRiver Riddle return success(); 737cd5dab8aSAart Bik } 738cd5dab8aSAart Bik }; 739cd5dab8aSAart Bik 740563879b6SRahul Joshi class VectorExtractOpConversion 741563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractOp> { 7425c0c51a9SNicolas Vasilache public: 743563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExtractOp>::ConvertOpToLLVMPattern; 7445c0c51a9SNicolas Vasilache 7453145427dSRiver Riddle LogicalResult 746563879b6SRahul Joshi matchAndRewrite(vector::ExtractOp extractOp, ArrayRef<Value> operands, 7475c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 748563879b6SRahul Joshi auto loc = extractOp->getLoc(); 7492d2c73c5SJacques Pienaar auto adaptor = vector::ExtractOpAdaptor(operands); 7509826fe5cSAart Bik auto vectorType = extractOp.getVectorType(); 7512bdf33ccSRiver Riddle auto resultType = extractOp.getResult().getType(); 752dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(resultType); 7535c0c51a9SNicolas Vasilache auto positionArrayAttr = extractOp.position(); 7549826fe5cSAart Bik 7559826fe5cSAart Bik // Bail if result type cannot be lowered. 7569826fe5cSAart Bik if (!llvmResultType) 7573145427dSRiver Riddle return failure(); 7589826fe5cSAart Bik 7595c0c51a9SNicolas Vasilache // One-shot extraction of vector from array (only requires extractvalue). 7605c0c51a9SNicolas Vasilache if (resultType.isa<VectorType>()) { 761e62a6956SRiver Riddle Value extracted = rewriter.create<LLVM::ExtractValueOp>( 7625c0c51a9SNicolas Vasilache loc, llvmResultType, adaptor.vector(), positionArrayAttr); 763563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 7643145427dSRiver Riddle return success(); 7655c0c51a9SNicolas Vasilache } 7665c0c51a9SNicolas Vasilache 7679826fe5cSAart Bik // Potential extraction of 1-D vector from array. 768563879b6SRahul Joshi auto *context = extractOp->getContext(); 769e62a6956SRiver Riddle Value extracted = adaptor.vector(); 7705c0c51a9SNicolas Vasilache auto positionAttrs = positionArrayAttr.getValue(); 7715c0c51a9SNicolas Vasilache if (positionAttrs.size() > 1) { 7729826fe5cSAart Bik auto oneDVectorType = reducedVectorTypeBack(vectorType); 7735c0c51a9SNicolas Vasilache auto nMinusOnePositionAttrs = 774c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 7755c0c51a9SNicolas Vasilache extracted = rewriter.create<LLVM::ExtractValueOp>( 776dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 7775c0c51a9SNicolas Vasilache nMinusOnePositionAttrs); 7785c0c51a9SNicolas Vasilache } 7795c0c51a9SNicolas Vasilache 7805c0c51a9SNicolas Vasilache // Remaining extraction of element from 1-D LLVM vector 7815c0c51a9SNicolas Vasilache auto position = positionAttrs.back().cast<IntegerAttr>(); 7822230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 7831d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 7845c0c51a9SNicolas Vasilache extracted = 7855c0c51a9SNicolas Vasilache rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant); 786563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 7875c0c51a9SNicolas Vasilache 7883145427dSRiver Riddle return success(); 7895c0c51a9SNicolas Vasilache } 7905c0c51a9SNicolas Vasilache }; 7915c0c51a9SNicolas Vasilache 792681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector 793681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion. 794681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank. 795681f929fSNicolas Vasilache /// 796681f929fSNicolas Vasilache /// Example: 797681f929fSNicolas Vasilache /// ``` 798681f929fSNicolas Vasilache /// vector.fma %a, %a, %a : vector<8xf32> 799681f929fSNicolas Vasilache /// ``` 800681f929fSNicolas Vasilache /// is converted to: 801681f929fSNicolas Vasilache /// ``` 8023bffe602SBenjamin Kramer /// llvm.intr.fmuladd %va, %va, %va: 803dd5165a9SAlex Zinenko /// (!llvm."<8 x f32>">, !llvm<"<8 x f32>">, !llvm<"<8 x f32>">) 804dd5165a9SAlex Zinenko /// -> !llvm."<8 x f32>"> 805681f929fSNicolas Vasilache /// ``` 806563879b6SRahul Joshi class VectorFMAOp1DConversion : public ConvertOpToLLVMPattern<vector::FMAOp> { 807681f929fSNicolas Vasilache public: 808563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FMAOp>::ConvertOpToLLVMPattern; 809681f929fSNicolas Vasilache 8103145427dSRiver Riddle LogicalResult 811563879b6SRahul Joshi matchAndRewrite(vector::FMAOp fmaOp, ArrayRef<Value> operands, 812681f929fSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 8132d2c73c5SJacques Pienaar auto adaptor = vector::FMAOpAdaptor(operands); 814681f929fSNicolas Vasilache VectorType vType = fmaOp.getVectorType(); 815681f929fSNicolas Vasilache if (vType.getRank() != 1) 8163145427dSRiver Riddle return failure(); 817563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(fmaOp, adaptor.lhs(), 8183bffe602SBenjamin Kramer adaptor.rhs(), adaptor.acc()); 8193145427dSRiver Riddle return success(); 820681f929fSNicolas Vasilache } 821681f929fSNicolas Vasilache }; 822681f929fSNicolas Vasilache 823563879b6SRahul Joshi class VectorInsertElementOpConversion 824563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertElementOp> { 825cd5dab8aSAart Bik public: 826563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertElementOp>::ConvertOpToLLVMPattern; 827cd5dab8aSAart Bik 8283145427dSRiver Riddle LogicalResult 829563879b6SRahul Joshi matchAndRewrite(vector::InsertElementOp insertEltOp, ArrayRef<Value> operands, 830cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 8312d2c73c5SJacques Pienaar auto adaptor = vector::InsertElementOpAdaptor(operands); 832cd5dab8aSAart Bik auto vectorType = insertEltOp.getDestVectorType(); 833dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType); 834cd5dab8aSAart Bik 835cd5dab8aSAart Bik // Bail if result type cannot be lowered. 836cd5dab8aSAart Bik if (!llvmType) 8373145427dSRiver Riddle return failure(); 838cd5dab8aSAart Bik 839cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>( 840563879b6SRahul Joshi insertEltOp, llvmType, adaptor.dest(), adaptor.source(), 841563879b6SRahul Joshi adaptor.position()); 8423145427dSRiver Riddle return success(); 843cd5dab8aSAart Bik } 844cd5dab8aSAart Bik }; 845cd5dab8aSAart Bik 846563879b6SRahul Joshi class VectorInsertOpConversion 847563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertOp> { 8489826fe5cSAart Bik public: 849563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertOp>::ConvertOpToLLVMPattern; 8509826fe5cSAart Bik 8513145427dSRiver Riddle LogicalResult 852563879b6SRahul Joshi matchAndRewrite(vector::InsertOp insertOp, ArrayRef<Value> operands, 8539826fe5cSAart Bik ConversionPatternRewriter &rewriter) const override { 854563879b6SRahul Joshi auto loc = insertOp->getLoc(); 8552d2c73c5SJacques Pienaar auto adaptor = vector::InsertOpAdaptor(operands); 8569826fe5cSAart Bik auto sourceType = insertOp.getSourceType(); 8579826fe5cSAart Bik auto destVectorType = insertOp.getDestVectorType(); 858dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(destVectorType); 8599826fe5cSAart Bik auto positionArrayAttr = insertOp.position(); 8609826fe5cSAart Bik 8619826fe5cSAart Bik // Bail if result type cannot be lowered. 8629826fe5cSAart Bik if (!llvmResultType) 8633145427dSRiver Riddle return failure(); 8649826fe5cSAart Bik 8659826fe5cSAart Bik // One-shot insertion of a vector into an array (only requires insertvalue). 8669826fe5cSAart Bik if (sourceType.isa<VectorType>()) { 867e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertValueOp>( 8689826fe5cSAart Bik loc, llvmResultType, adaptor.dest(), adaptor.source(), 8699826fe5cSAart Bik positionArrayAttr); 870563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 8713145427dSRiver Riddle return success(); 8729826fe5cSAart Bik } 8739826fe5cSAart Bik 8749826fe5cSAart Bik // Potential extraction of 1-D vector from array. 875563879b6SRahul Joshi auto *context = insertOp->getContext(); 876e62a6956SRiver Riddle Value extracted = adaptor.dest(); 8779826fe5cSAart Bik auto positionAttrs = positionArrayAttr.getValue(); 8789826fe5cSAart Bik auto position = positionAttrs.back().cast<IntegerAttr>(); 8799826fe5cSAart Bik auto oneDVectorType = destVectorType; 8809826fe5cSAart Bik if (positionAttrs.size() > 1) { 8819826fe5cSAart Bik oneDVectorType = reducedVectorTypeBack(destVectorType); 8829826fe5cSAart Bik auto nMinusOnePositionAttrs = 883c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 8849826fe5cSAart Bik extracted = rewriter.create<LLVM::ExtractValueOp>( 885dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 8869826fe5cSAart Bik nMinusOnePositionAttrs); 8879826fe5cSAart Bik } 8889826fe5cSAart Bik 8899826fe5cSAart Bik // Insertion of an element into a 1-D LLVM vector. 8902230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 8911d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 892e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertElementOp>( 893dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 8940f04384dSAlex Zinenko adaptor.source(), constant); 8959826fe5cSAart Bik 8969826fe5cSAart Bik // Potential insertion of resulting 1-D vector into array. 8979826fe5cSAart Bik if (positionAttrs.size() > 1) { 8989826fe5cSAart Bik auto nMinusOnePositionAttrs = 899c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 9009826fe5cSAart Bik inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType, 9019826fe5cSAart Bik adaptor.dest(), inserted, 9029826fe5cSAart Bik nMinusOnePositionAttrs); 9039826fe5cSAart Bik } 9049826fe5cSAart Bik 905563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 9063145427dSRiver Riddle return success(); 9079826fe5cSAart Bik } 9089826fe5cSAart Bik }; 9099826fe5cSAart Bik 910681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1. 911681f929fSNicolas Vasilache /// 912681f929fSNicolas Vasilache /// Example: 913681f929fSNicolas Vasilache /// ``` 914681f929fSNicolas Vasilache /// %d = vector.fma %a, %b, %c : vector<2x4xf32> 915681f929fSNicolas Vasilache /// ``` 916681f929fSNicolas Vasilache /// is rewritten into: 917681f929fSNicolas Vasilache /// ``` 918681f929fSNicolas Vasilache /// %r = splat %f0: vector<2x4xf32> 919681f929fSNicolas Vasilache /// %va = vector.extractvalue %a[0] : vector<2x4xf32> 920681f929fSNicolas Vasilache /// %vb = vector.extractvalue %b[0] : vector<2x4xf32> 921681f929fSNicolas Vasilache /// %vc = vector.extractvalue %c[0] : vector<2x4xf32> 922681f929fSNicolas Vasilache /// %vd = vector.fma %va, %vb, %vc : vector<4xf32> 923681f929fSNicolas Vasilache /// %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32> 924681f929fSNicolas Vasilache /// %va2 = vector.extractvalue %a2[1] : vector<2x4xf32> 925681f929fSNicolas Vasilache /// %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32> 926681f929fSNicolas Vasilache /// %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32> 927681f929fSNicolas Vasilache /// %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32> 928681f929fSNicolas Vasilache /// %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32> 929681f929fSNicolas Vasilache /// // %r3 holds the final value. 930681f929fSNicolas Vasilache /// ``` 931681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> { 932681f929fSNicolas Vasilache public: 933681f929fSNicolas Vasilache using OpRewritePattern<FMAOp>::OpRewritePattern; 934681f929fSNicolas Vasilache 9353145427dSRiver Riddle LogicalResult matchAndRewrite(FMAOp op, 936681f929fSNicolas Vasilache PatternRewriter &rewriter) const override { 937681f929fSNicolas Vasilache auto vType = op.getVectorType(); 938681f929fSNicolas Vasilache if (vType.getRank() < 2) 9393145427dSRiver Riddle return failure(); 940681f929fSNicolas Vasilache 941681f929fSNicolas Vasilache auto loc = op.getLoc(); 942681f929fSNicolas Vasilache auto elemType = vType.getElementType(); 943681f929fSNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 944681f929fSNicolas Vasilache rewriter.getZeroAttr(elemType)); 945681f929fSNicolas Vasilache Value desc = rewriter.create<SplatOp>(loc, vType, zero); 946681f929fSNicolas Vasilache for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) { 947681f929fSNicolas Vasilache Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i); 948681f929fSNicolas Vasilache Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i); 949681f929fSNicolas Vasilache Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i); 950681f929fSNicolas Vasilache Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC); 951681f929fSNicolas Vasilache desc = rewriter.create<InsertOp>(loc, fma, desc, i); 952681f929fSNicolas Vasilache } 953681f929fSNicolas Vasilache rewriter.replaceOp(op, desc); 9543145427dSRiver Riddle return success(); 955681f929fSNicolas Vasilache } 956681f929fSNicolas Vasilache }; 957681f929fSNicolas Vasilache 9582d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly 9592d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern 9602d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to 9612d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same 9622d515e49SNicolas Vasilache // rank. 9632d515e49SNicolas Vasilache // 9642d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 9652d515e49SNicolas Vasilache // have different ranks. In this case: 9662d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 9672d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 9682d515e49SNicolas Vasilache // destination subvector 9692d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 9702d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 9712d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 9722d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 9732d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern 9742d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 9752d515e49SNicolas Vasilache public: 9762d515e49SNicolas Vasilache using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 9772d515e49SNicolas Vasilache 9783145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 9792d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 9802d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 9812d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 9822d515e49SNicolas Vasilache 9832d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 9843145427dSRiver Riddle return failure(); 9852d515e49SNicolas Vasilache 9862d515e49SNicolas Vasilache auto loc = op.getLoc(); 9872d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 9882d515e49SNicolas Vasilache assert(rankDiff >= 0); 9892d515e49SNicolas Vasilache if (rankDiff == 0) 9903145427dSRiver Riddle return failure(); 9912d515e49SNicolas Vasilache 9922d515e49SNicolas Vasilache int64_t rankRest = dstType.getRank() - rankDiff; 9932d515e49SNicolas Vasilache // Extract / insert the subvector of matching rank and InsertStridedSlice 9942d515e49SNicolas Vasilache // on it. 9952d515e49SNicolas Vasilache Value extracted = 9962d515e49SNicolas Vasilache rewriter.create<ExtractOp>(loc, op.dest(), 9972d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 998dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 9992d515e49SNicolas Vasilache // A different pattern will kick in for InsertStridedSlice with matching 10002d515e49SNicolas Vasilache // ranks. 10012d515e49SNicolas Vasilache auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>( 10022d515e49SNicolas Vasilache loc, op.source(), extracted, 10032d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/rankDiff), 1004c8fc76a9Saartbik getI64SubArray(op.strides(), /*dropFront=*/0)); 10052d515e49SNicolas Vasilache rewriter.replaceOpWithNewOp<InsertOp>( 10062d515e49SNicolas Vasilache op, stridedSliceInnerOp.getResult(), op.dest(), 10072d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 1008dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 10093145427dSRiver Riddle return success(); 10102d515e49SNicolas Vasilache } 10112d515e49SNicolas Vasilache }; 10122d515e49SNicolas Vasilache 10132d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 10142d515e49SNicolas Vasilache // have the same rank. In this case, we reduce 10152d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 10162d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 10172d515e49SNicolas Vasilache // destination subvector 10182d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 10192d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 10202d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 10212d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 10222d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern 10232d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 10242d515e49SNicolas Vasilache public: 1025b99bd771SRiver Riddle VectorInsertStridedSliceOpSameRankRewritePattern(MLIRContext *ctx) 1026b99bd771SRiver Riddle : OpRewritePattern<InsertStridedSliceOp>(ctx) { 1027b99bd771SRiver Riddle // This pattern creates recursive InsertStridedSliceOp, but the recursion is 1028b99bd771SRiver Riddle // bounded as the rank is strictly decreasing. 1029b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 1030b99bd771SRiver Riddle } 10312d515e49SNicolas Vasilache 10323145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 10332d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 10342d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 10352d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 10362d515e49SNicolas Vasilache 10372d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 10383145427dSRiver Riddle return failure(); 10392d515e49SNicolas Vasilache 10402d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 10412d515e49SNicolas Vasilache assert(rankDiff >= 0); 10422d515e49SNicolas Vasilache if (rankDiff != 0) 10433145427dSRiver Riddle return failure(); 10442d515e49SNicolas Vasilache 10452d515e49SNicolas Vasilache if (srcType == dstType) { 10462d515e49SNicolas Vasilache rewriter.replaceOp(op, op.source()); 10473145427dSRiver Riddle return success(); 10482d515e49SNicolas Vasilache } 10492d515e49SNicolas Vasilache 10502d515e49SNicolas Vasilache int64_t offset = 10512d515e49SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 10522d515e49SNicolas Vasilache int64_t size = srcType.getShape().front(); 10532d515e49SNicolas Vasilache int64_t stride = 10542d515e49SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 10552d515e49SNicolas Vasilache 10562d515e49SNicolas Vasilache auto loc = op.getLoc(); 10572d515e49SNicolas Vasilache Value res = op.dest(); 10582d515e49SNicolas Vasilache // For each slice of the source vector along the most major dimension. 10592d515e49SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 10602d515e49SNicolas Vasilache off += stride, ++idx) { 10612d515e49SNicolas Vasilache // 1. extract the proper subvector (or element) from source 10622d515e49SNicolas Vasilache Value extractedSource = extractOne(rewriter, loc, op.source(), idx); 10632d515e49SNicolas Vasilache if (extractedSource.getType().isa<VectorType>()) { 10642d515e49SNicolas Vasilache // 2. If we have a vector, extract the proper subvector from destination 10652d515e49SNicolas Vasilache // Otherwise we are at the element level and no need to recurse. 10662d515e49SNicolas Vasilache Value extractedDest = extractOne(rewriter, loc, op.dest(), off); 10672d515e49SNicolas Vasilache // 3. Reduce the problem to lowering a new InsertStridedSlice op with 10682d515e49SNicolas Vasilache // smaller rank. 1069bd1ccfe6SRiver Riddle extractedSource = rewriter.create<InsertStridedSliceOp>( 10702d515e49SNicolas Vasilache loc, extractedSource, extractedDest, 10712d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /* dropFront=*/1), 10722d515e49SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 10732d515e49SNicolas Vasilache } 10742d515e49SNicolas Vasilache // 4. Insert the extractedSource into the res vector. 10752d515e49SNicolas Vasilache res = insertOne(rewriter, loc, extractedSource, res, off); 10762d515e49SNicolas Vasilache } 10772d515e49SNicolas Vasilache 10782d515e49SNicolas Vasilache rewriter.replaceOp(op, res); 10793145427dSRiver Riddle return success(); 10802d515e49SNicolas Vasilache } 10812d515e49SNicolas Vasilache }; 10822d515e49SNicolas Vasilache 108330e6033bSNicolas Vasilache /// Returns the strides if the memory underlying `memRefType` has a contiguous 108430e6033bSNicolas Vasilache /// static layout. 108530e6033bSNicolas Vasilache static llvm::Optional<SmallVector<int64_t, 4>> 108630e6033bSNicolas Vasilache computeContiguousStrides(MemRefType memRefType) { 10872bf491c7SBenjamin Kramer int64_t offset; 108830e6033bSNicolas Vasilache SmallVector<int64_t, 4> strides; 108930e6033bSNicolas Vasilache if (failed(getStridesAndOffset(memRefType, strides, offset))) 109030e6033bSNicolas Vasilache return None; 109130e6033bSNicolas Vasilache if (!strides.empty() && strides.back() != 1) 109230e6033bSNicolas Vasilache return None; 109330e6033bSNicolas Vasilache // If no layout or identity layout, this is contiguous by definition. 109430e6033bSNicolas Vasilache if (memRefType.getAffineMaps().empty() || 109530e6033bSNicolas Vasilache memRefType.getAffineMaps().front().isIdentity()) 109630e6033bSNicolas Vasilache return strides; 109730e6033bSNicolas Vasilache 109830e6033bSNicolas Vasilache // Otherwise, we must determine contiguity form shapes. This can only ever 109930e6033bSNicolas Vasilache // work in static cases because MemRefType is underspecified to represent 110030e6033bSNicolas Vasilache // contiguous dynamic shapes in other ways than with just empty/identity 110130e6033bSNicolas Vasilache // layout. 11022bf491c7SBenjamin Kramer auto sizes = memRefType.getShape(); 11032bf491c7SBenjamin Kramer for (int index = 0, e = strides.size() - 2; index < e; ++index) { 110430e6033bSNicolas Vasilache if (ShapedType::isDynamic(sizes[index + 1]) || 110530e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index]) || 110630e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index + 1])) 110730e6033bSNicolas Vasilache return None; 110830e6033bSNicolas Vasilache if (strides[index] != strides[index + 1] * sizes[index + 1]) 110930e6033bSNicolas Vasilache return None; 11102bf491c7SBenjamin Kramer } 111130e6033bSNicolas Vasilache return strides; 11122bf491c7SBenjamin Kramer } 11132bf491c7SBenjamin Kramer 1114563879b6SRahul Joshi class VectorTypeCastOpConversion 1115563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::TypeCastOp> { 11165c0c51a9SNicolas Vasilache public: 1117563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::TypeCastOp>::ConvertOpToLLVMPattern; 11185c0c51a9SNicolas Vasilache 11193145427dSRiver Riddle LogicalResult 1120563879b6SRahul Joshi matchAndRewrite(vector::TypeCastOp castOp, ArrayRef<Value> operands, 11215c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 1122563879b6SRahul Joshi auto loc = castOp->getLoc(); 11235c0c51a9SNicolas Vasilache MemRefType sourceMemRefType = 11242bdf33ccSRiver Riddle castOp.getOperand().getType().cast<MemRefType>(); 11259eb3e564SChris Lattner MemRefType targetMemRefType = castOp.getType(); 11265c0c51a9SNicolas Vasilache 11275c0c51a9SNicolas Vasilache // Only static shape casts supported atm. 11285c0c51a9SNicolas Vasilache if (!sourceMemRefType.hasStaticShape() || 11295c0c51a9SNicolas Vasilache !targetMemRefType.hasStaticShape()) 11303145427dSRiver Riddle return failure(); 11315c0c51a9SNicolas Vasilache 11325c0c51a9SNicolas Vasilache auto llvmSourceDescriptorTy = 11338de43b92SAlex Zinenko operands[0].getType().dyn_cast<LLVM::LLVMStructType>(); 11348de43b92SAlex Zinenko if (!llvmSourceDescriptorTy) 11353145427dSRiver Riddle return failure(); 11365c0c51a9SNicolas Vasilache MemRefDescriptor sourceMemRef(operands[0]); 11375c0c51a9SNicolas Vasilache 1138dcec2ca5SChristian Sigg auto llvmTargetDescriptorTy = typeConverter->convertType(targetMemRefType) 11398de43b92SAlex Zinenko .dyn_cast_or_null<LLVM::LLVMStructType>(); 11408de43b92SAlex Zinenko if (!llvmTargetDescriptorTy) 11413145427dSRiver Riddle return failure(); 11425c0c51a9SNicolas Vasilache 114330e6033bSNicolas Vasilache // Only contiguous source buffers supported atm. 114430e6033bSNicolas Vasilache auto sourceStrides = computeContiguousStrides(sourceMemRefType); 114530e6033bSNicolas Vasilache if (!sourceStrides) 114630e6033bSNicolas Vasilache return failure(); 114730e6033bSNicolas Vasilache auto targetStrides = computeContiguousStrides(targetMemRefType); 114830e6033bSNicolas Vasilache if (!targetStrides) 114930e6033bSNicolas Vasilache return failure(); 115030e6033bSNicolas Vasilache // Only support static strides for now, regardless of contiguity. 115130e6033bSNicolas Vasilache if (llvm::any_of(*targetStrides, [](int64_t stride) { 115230e6033bSNicolas Vasilache return ShapedType::isDynamicStrideOrOffset(stride); 115330e6033bSNicolas Vasilache })) 11543145427dSRiver Riddle return failure(); 11555c0c51a9SNicolas Vasilache 11562230bf99SAlex Zinenko auto int64Ty = IntegerType::get(rewriter.getContext(), 64); 11575c0c51a9SNicolas Vasilache 11585c0c51a9SNicolas Vasilache // Create descriptor. 11595c0c51a9SNicolas Vasilache auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy); 11603a577f54SChristian Sigg Type llvmTargetElementTy = desc.getElementPtrType(); 11615c0c51a9SNicolas Vasilache // Set allocated ptr. 1162e62a6956SRiver Riddle Value allocated = sourceMemRef.allocatedPtr(rewriter, loc); 11635c0c51a9SNicolas Vasilache allocated = 11645c0c51a9SNicolas Vasilache rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated); 11655c0c51a9SNicolas Vasilache desc.setAllocatedPtr(rewriter, loc, allocated); 11665c0c51a9SNicolas Vasilache // Set aligned ptr. 1167e62a6956SRiver Riddle Value ptr = sourceMemRef.alignedPtr(rewriter, loc); 11685c0c51a9SNicolas Vasilache ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr); 11695c0c51a9SNicolas Vasilache desc.setAlignedPtr(rewriter, loc, ptr); 11705c0c51a9SNicolas Vasilache // Fill offset 0. 11715c0c51a9SNicolas Vasilache auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0); 11725c0c51a9SNicolas Vasilache auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr); 11735c0c51a9SNicolas Vasilache desc.setOffset(rewriter, loc, zero); 11745c0c51a9SNicolas Vasilache 11755c0c51a9SNicolas Vasilache // Fill size and stride descriptors in memref. 11765c0c51a9SNicolas Vasilache for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) { 11775c0c51a9SNicolas Vasilache int64_t index = indexedSize.index(); 11785c0c51a9SNicolas Vasilache auto sizeAttr = 11795c0c51a9SNicolas Vasilache rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value()); 11805c0c51a9SNicolas Vasilache auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr); 11815c0c51a9SNicolas Vasilache desc.setSize(rewriter, loc, index, size); 118230e6033bSNicolas Vasilache auto strideAttr = rewriter.getIntegerAttr(rewriter.getIndexType(), 118330e6033bSNicolas Vasilache (*targetStrides)[index]); 11845c0c51a9SNicolas Vasilache auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr); 11855c0c51a9SNicolas Vasilache desc.setStride(rewriter, loc, index, stride); 11865c0c51a9SNicolas Vasilache } 11875c0c51a9SNicolas Vasilache 1188563879b6SRahul Joshi rewriter.replaceOp(castOp, {desc}); 11893145427dSRiver Riddle return success(); 11905c0c51a9SNicolas Vasilache } 11915c0c51a9SNicolas Vasilache }; 11925c0c51a9SNicolas Vasilache 11938345b86dSNicolas Vasilache /// Conversion pattern that converts a 1-D vector transfer read/write op in a 11948345b86dSNicolas Vasilache /// sequence of: 1195060c9dd1Saartbik /// 1. Get the source/dst address as an LLVM vector pointer. 1196060c9dd1Saartbik /// 2. Create a vector with linear indices [ 0 .. vector_length - 1 ]. 1197060c9dd1Saartbik /// 3. Create an offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 1198060c9dd1Saartbik /// 4. Create a mask where offsetVector is compared against memref upper bound. 1199060c9dd1Saartbik /// 5. Rewrite op as a masked read or write. 12008345b86dSNicolas Vasilache template <typename ConcreteOp> 1201563879b6SRahul Joshi class VectorTransferConversion : public ConvertOpToLLVMPattern<ConcreteOp> { 12028345b86dSNicolas Vasilache public: 1203563879b6SRahul Joshi explicit VectorTransferConversion(LLVMTypeConverter &typeConv, 1204060c9dd1Saartbik bool enableIndexOpt) 1205563879b6SRahul Joshi : ConvertOpToLLVMPattern<ConcreteOp>(typeConv), 1206060c9dd1Saartbik enableIndexOptimizations(enableIndexOpt) {} 12078345b86dSNicolas Vasilache 12088345b86dSNicolas Vasilache LogicalResult 1209563879b6SRahul Joshi matchAndRewrite(ConcreteOp xferOp, ArrayRef<Value> operands, 12108345b86dSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 12118345b86dSNicolas Vasilache auto adaptor = getTransferOpAdapter(xferOp, operands); 1212b2c79c50SNicolas Vasilache 1213b2c79c50SNicolas Vasilache if (xferOp.getVectorType().getRank() > 1 || 1214b2c79c50SNicolas Vasilache llvm::size(xferOp.indices()) == 0) 12158345b86dSNicolas Vasilache return failure(); 12165f9e0466SNicolas Vasilache if (xferOp.permutation_map() != 12175f9e0466SNicolas Vasilache AffineMap::getMinorIdentityMap(xferOp.permutation_map().getNumInputs(), 12185f9e0466SNicolas Vasilache xferOp.getVectorType().getRank(), 1219563879b6SRahul Joshi xferOp->getContext())) 12208345b86dSNicolas Vasilache return failure(); 122126c8f908SThomas Raoux auto memRefType = xferOp.getShapedType().template dyn_cast<MemRefType>(); 122226c8f908SThomas Raoux if (!memRefType) 122326c8f908SThomas Raoux return failure(); 12242bf491c7SBenjamin Kramer // Only contiguous source tensors supported atm. 122526c8f908SThomas Raoux auto strides = computeContiguousStrides(memRefType); 122630e6033bSNicolas Vasilache if (!strides) 12272bf491c7SBenjamin Kramer return failure(); 12288345b86dSNicolas Vasilache 1229563879b6SRahul Joshi auto toLLVMTy = [&](Type t) { 1230563879b6SRahul Joshi return this->getTypeConverter()->convertType(t); 1231563879b6SRahul Joshi }; 12328345b86dSNicolas Vasilache 1233563879b6SRahul Joshi Location loc = xferOp->getLoc(); 12348345b86dSNicolas Vasilache 123568330ee0SThomas Raoux if (auto memrefVectorElementType = 123626c8f908SThomas Raoux memRefType.getElementType().template dyn_cast<VectorType>()) { 123768330ee0SThomas Raoux // Memref has vector element type. 123868330ee0SThomas Raoux if (memrefVectorElementType.getElementType() != 123968330ee0SThomas Raoux xferOp.getVectorType().getElementType()) 124068330ee0SThomas Raoux return failure(); 12410de60b55SThomas Raoux #ifndef NDEBUG 124268330ee0SThomas Raoux // Check that memref vector type is a suffix of 'vectorType. 124368330ee0SThomas Raoux unsigned memrefVecEltRank = memrefVectorElementType.getRank(); 124468330ee0SThomas Raoux unsigned resultVecRank = xferOp.getVectorType().getRank(); 124568330ee0SThomas Raoux assert(memrefVecEltRank <= resultVecRank); 124668330ee0SThomas Raoux // TODO: Move this to isSuffix in Vector/Utils.h. 124768330ee0SThomas Raoux unsigned rankOffset = resultVecRank - memrefVecEltRank; 124868330ee0SThomas Raoux auto memrefVecEltShape = memrefVectorElementType.getShape(); 124968330ee0SThomas Raoux auto resultVecShape = xferOp.getVectorType().getShape(); 125068330ee0SThomas Raoux for (unsigned i = 0; i < memrefVecEltRank; ++i) 125168330ee0SThomas Raoux assert(memrefVecEltShape[i] != resultVecShape[rankOffset + i] && 125268330ee0SThomas Raoux "memref vector element shape should match suffix of vector " 125368330ee0SThomas Raoux "result shape."); 12540de60b55SThomas Raoux #endif // ifndef NDEBUG 125568330ee0SThomas Raoux } 125668330ee0SThomas Raoux 12578345b86dSNicolas Vasilache // 1. Get the source/dst address as an LLVM vector pointer. 1258a57def30SAart Bik VectorType vtp = xferOp.getVectorType(); 1259563879b6SRahul Joshi Value dataPtr = this->getStridedElementPtr( 126026c8f908SThomas Raoux loc, memRefType, adaptor.source(), adaptor.indices(), rewriter); 1261a57def30SAart Bik Value vectorDataPtr = 1262a57def30SAart Bik castDataPtr(rewriter, loc, dataPtr, memRefType, toLLVMTy(vtp)); 12638345b86dSNicolas Vasilache 12641870e787SNicolas Vasilache if (!xferOp.isMaskedDim(0)) 1265563879b6SRahul Joshi return replaceTransferOpWithLoadOrStore(rewriter, 1266563879b6SRahul Joshi *this->getTypeConverter(), loc, 1267563879b6SRahul Joshi xferOp, operands, vectorDataPtr); 12681870e787SNicolas Vasilache 12698345b86dSNicolas Vasilache // 2. Create a vector with linear indices [ 0 .. vector_length - 1 ]. 12708345b86dSNicolas Vasilache // 3. Create offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 12718345b86dSNicolas Vasilache // 4. Let dim the memref dimension, compute the vector comparison mask: 12728345b86dSNicolas Vasilache // [ offset + 0 .. offset + vector_length - 1 ] < [ dim .. dim ] 1273060c9dd1Saartbik // 1274060c9dd1Saartbik // TODO: when the leaf transfer rank is k > 1, we need the last `k` 1275060c9dd1Saartbik // dimensions here. 1276bd30a796SAlex Zinenko unsigned vecWidth = LLVM::getVectorNumElements(vtp).getFixedValue(); 1277060c9dd1Saartbik unsigned lastIndex = llvm::size(xferOp.indices()) - 1; 12780c2a4d3cSBenjamin Kramer Value off = xferOp.indices()[lastIndex]; 127926c8f908SThomas Raoux Value dim = rewriter.create<DimOp>(loc, xferOp.source(), lastIndex); 1280563879b6SRahul Joshi Value mask = buildVectorComparison( 1281563879b6SRahul Joshi rewriter, xferOp, enableIndexOptimizations, vecWidth, dim, &off); 12828345b86dSNicolas Vasilache 12838345b86dSNicolas Vasilache // 5. Rewrite as a masked read / write. 1284563879b6SRahul Joshi return replaceTransferOpWithMasked(rewriter, *this->getTypeConverter(), loc, 1285dcec2ca5SChristian Sigg xferOp, operands, vectorDataPtr, mask); 12868345b86dSNicolas Vasilache } 1287060c9dd1Saartbik 1288060c9dd1Saartbik private: 1289060c9dd1Saartbik const bool enableIndexOptimizations; 12908345b86dSNicolas Vasilache }; 12918345b86dSNicolas Vasilache 1292563879b6SRahul Joshi class VectorPrintOpConversion : public ConvertOpToLLVMPattern<vector::PrintOp> { 1293d9b500d3SAart Bik public: 1294563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::PrintOp>::ConvertOpToLLVMPattern; 1295d9b500d3SAart Bik 1296d9b500d3SAart Bik // Proof-of-concept lowering implementation that relies on a small 1297d9b500d3SAart Bik // runtime support library, which only needs to provide a few 1298d9b500d3SAart Bik // printing methods (single value for all data types, opening/closing 1299d9b500d3SAart Bik // bracket, comma, newline). The lowering fully unrolls a vector 1300d9b500d3SAart Bik // in terms of these elementary printing operations. The advantage 1301d9b500d3SAart Bik // of this approach is that the library can remain unaware of all 1302d9b500d3SAart Bik // low-level implementation details of vectors while still supporting 1303d9b500d3SAart Bik // output of any shaped and dimensioned vector. Due to full unrolling, 1304d9b500d3SAart Bik // this approach is less suited for very large vectors though. 1305d9b500d3SAart Bik // 13069db53a18SRiver Riddle // TODO: rely solely on libc in future? something else? 1307d9b500d3SAart Bik // 13083145427dSRiver Riddle LogicalResult 1309563879b6SRahul Joshi matchAndRewrite(vector::PrintOp printOp, ArrayRef<Value> operands, 1310d9b500d3SAart Bik ConversionPatternRewriter &rewriter) const override { 13112d2c73c5SJacques Pienaar auto adaptor = vector::PrintOpAdaptor(operands); 1312d9b500d3SAart Bik Type printType = printOp.getPrintType(); 1313d9b500d3SAart Bik 1314dcec2ca5SChristian Sigg if (typeConverter->convertType(printType) == nullptr) 13153145427dSRiver Riddle return failure(); 1316d9b500d3SAart Bik 1317b8880f5fSAart Bik // Make sure element type has runtime support. 1318b8880f5fSAart Bik PrintConversion conversion = PrintConversion::None; 1319d9b500d3SAart Bik VectorType vectorType = printType.dyn_cast<VectorType>(); 1320d9b500d3SAart Bik Type eltType = vectorType ? vectorType.getElementType() : printType; 1321d9b500d3SAart Bik Operation *printer; 1322b8880f5fSAart Bik if (eltType.isF32()) { 1323e332c22cSNicolas Vasilache printer = 1324e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF32Fn(printOp->getParentOfType<ModuleOp>()); 1325b8880f5fSAart Bik } else if (eltType.isF64()) { 1326e332c22cSNicolas Vasilache printer = 1327e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF64Fn(printOp->getParentOfType<ModuleOp>()); 132854759cefSAart Bik } else if (eltType.isIndex()) { 1329e332c22cSNicolas Vasilache printer = 1330e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintU64Fn(printOp->getParentOfType<ModuleOp>()); 1331b8880f5fSAart Bik } else if (auto intTy = eltType.dyn_cast<IntegerType>()) { 1332b8880f5fSAart Bik // Integers need a zero or sign extension on the operand 1333b8880f5fSAart Bik // (depending on the source type) as well as a signed or 1334b8880f5fSAart Bik // unsigned print method. Up to 64-bit is supported. 1335b8880f5fSAart Bik unsigned width = intTy.getWidth(); 1336b8880f5fSAart Bik if (intTy.isUnsigned()) { 133754759cefSAart Bik if (width <= 64) { 1338b8880f5fSAart Bik if (width < 64) 1339b8880f5fSAart Bik conversion = PrintConversion::ZeroExt64; 1340e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintU64Fn( 1341e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1342b8880f5fSAart Bik } else { 13433145427dSRiver Riddle return failure(); 1344b8880f5fSAart Bik } 1345b8880f5fSAart Bik } else { 1346b8880f5fSAart Bik assert(intTy.isSignless() || intTy.isSigned()); 134754759cefSAart Bik if (width <= 64) { 1348b8880f5fSAart Bik // Note that we *always* zero extend booleans (1-bit integers), 1349b8880f5fSAart Bik // so that true/false is printed as 1/0 rather than -1/0. 1350b8880f5fSAart Bik if (width == 1) 135154759cefSAart Bik conversion = PrintConversion::ZeroExt64; 135254759cefSAart Bik else if (width < 64) 1353b8880f5fSAart Bik conversion = PrintConversion::SignExt64; 1354e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintI64Fn( 1355e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1356b8880f5fSAart Bik } else { 1357b8880f5fSAart Bik return failure(); 1358b8880f5fSAart Bik } 1359b8880f5fSAart Bik } 1360b8880f5fSAart Bik } else { 1361b8880f5fSAart Bik return failure(); 1362b8880f5fSAart Bik } 1363d9b500d3SAart Bik 1364d9b500d3SAart Bik // Unroll vector into elementary print calls. 1365b8880f5fSAart Bik int64_t rank = vectorType ? vectorType.getRank() : 0; 1366563879b6SRahul Joshi emitRanks(rewriter, printOp, adaptor.source(), vectorType, printer, rank, 1367b8880f5fSAart Bik conversion); 1368e332c22cSNicolas Vasilache emitCall(rewriter, printOp->getLoc(), 1369e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintNewlineFn( 1370e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>())); 1371563879b6SRahul Joshi rewriter.eraseOp(printOp); 13723145427dSRiver Riddle return success(); 1373d9b500d3SAart Bik } 1374d9b500d3SAart Bik 1375d9b500d3SAart Bik private: 1376b8880f5fSAart Bik enum class PrintConversion { 137730e6033bSNicolas Vasilache // clang-format off 1378b8880f5fSAart Bik None, 1379b8880f5fSAart Bik ZeroExt64, 1380b8880f5fSAart Bik SignExt64 138130e6033bSNicolas Vasilache // clang-format on 1382b8880f5fSAart Bik }; 1383b8880f5fSAart Bik 1384d9b500d3SAart Bik void emitRanks(ConversionPatternRewriter &rewriter, Operation *op, 1385e62a6956SRiver Riddle Value value, VectorType vectorType, Operation *printer, 1386b8880f5fSAart Bik int64_t rank, PrintConversion conversion) const { 1387d9b500d3SAart Bik Location loc = op->getLoc(); 1388d9b500d3SAart Bik if (rank == 0) { 1389b8880f5fSAart Bik switch (conversion) { 1390b8880f5fSAart Bik case PrintConversion::ZeroExt64: 1391b8880f5fSAart Bik value = rewriter.create<ZeroExtendIOp>( 13922230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1393b8880f5fSAart Bik break; 1394b8880f5fSAart Bik case PrintConversion::SignExt64: 1395b8880f5fSAart Bik value = rewriter.create<SignExtendIOp>( 13962230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1397b8880f5fSAart Bik break; 1398b8880f5fSAart Bik case PrintConversion::None: 1399b8880f5fSAart Bik break; 1400c9eeeb38Saartbik } 1401d9b500d3SAart Bik emitCall(rewriter, loc, printer, value); 1402d9b500d3SAart Bik return; 1403d9b500d3SAart Bik } 1404d9b500d3SAart Bik 1405e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1406e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintOpenFn(op->getParentOfType<ModuleOp>())); 1407e332c22cSNicolas Vasilache Operation *printComma = 1408e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCommaFn(op->getParentOfType<ModuleOp>()); 1409d9b500d3SAart Bik int64_t dim = vectorType.getDimSize(0); 1410d9b500d3SAart Bik for (int64_t d = 0; d < dim; ++d) { 1411d9b500d3SAart Bik auto reducedType = 1412d9b500d3SAart Bik rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr; 1413dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType( 1414d9b500d3SAart Bik rank > 1 ? reducedType : vectorType.getElementType()); 1415dcec2ca5SChristian Sigg Value nestedVal = extractOne(rewriter, *getTypeConverter(), loc, value, 1416dcec2ca5SChristian Sigg llvmType, rank, d); 1417b8880f5fSAart Bik emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1, 1418b8880f5fSAart Bik conversion); 1419d9b500d3SAart Bik if (d != dim - 1) 1420d9b500d3SAart Bik emitCall(rewriter, loc, printComma); 1421d9b500d3SAart Bik } 1422e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1423e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCloseFn(op->getParentOfType<ModuleOp>())); 1424d9b500d3SAart Bik } 1425d9b500d3SAart Bik 1426d9b500d3SAart Bik // Helper to emit a call. 1427d9b500d3SAart Bik static void emitCall(ConversionPatternRewriter &rewriter, Location loc, 1428d9b500d3SAart Bik Operation *ref, ValueRange params = ValueRange()) { 142908e4f078SRahul Joshi rewriter.create<LLVM::CallOp>(loc, TypeRange(), 1430d9b500d3SAart Bik rewriter.getSymbolRefAttr(ref), params); 1431d9b500d3SAart Bik } 1432d9b500d3SAart Bik }; 1433d9b500d3SAart Bik 1434334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either: 1435c3c95b9cSaartbik /// 1. express single offset extract as a direct shuffle. 1436c3c95b9cSaartbik /// 2. extract + lower rank strided_slice + insert for the n-D case. 1437c3c95b9cSaartbik class VectorExtractStridedSliceOpConversion 1438334a4159SReid Tatge : public OpRewritePattern<ExtractStridedSliceOp> { 143965678d93SNicolas Vasilache public: 1440b99bd771SRiver Riddle VectorExtractStridedSliceOpConversion(MLIRContext *ctx) 1441b99bd771SRiver Riddle : OpRewritePattern<ExtractStridedSliceOp>(ctx) { 1442b99bd771SRiver Riddle // This pattern creates recursive ExtractStridedSliceOp, but the recursion 1443b99bd771SRiver Riddle // is bounded as the rank is strictly decreasing. 1444b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 1445b99bd771SRiver Riddle } 144665678d93SNicolas Vasilache 1447334a4159SReid Tatge LogicalResult matchAndRewrite(ExtractStridedSliceOp op, 144865678d93SNicolas Vasilache PatternRewriter &rewriter) const override { 14499eb3e564SChris Lattner auto dstType = op.getType(); 145065678d93SNicolas Vasilache 145165678d93SNicolas Vasilache assert(!op.offsets().getValue().empty() && "Unexpected empty offsets"); 145265678d93SNicolas Vasilache 145365678d93SNicolas Vasilache int64_t offset = 145465678d93SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 145565678d93SNicolas Vasilache int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt(); 145665678d93SNicolas Vasilache int64_t stride = 145765678d93SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 145865678d93SNicolas Vasilache 145965678d93SNicolas Vasilache auto loc = op.getLoc(); 146065678d93SNicolas Vasilache auto elemType = dstType.getElementType(); 146135b68527SLei Zhang assert(elemType.isSignlessIntOrIndexOrFloat()); 1462c3c95b9cSaartbik 1463c3c95b9cSaartbik // Single offset can be more efficiently shuffled. 1464c3c95b9cSaartbik if (op.offsets().getValue().size() == 1) { 1465c3c95b9cSaartbik SmallVector<int64_t, 4> offsets; 1466c3c95b9cSaartbik offsets.reserve(size); 1467c3c95b9cSaartbik for (int64_t off = offset, e = offset + size * stride; off < e; 1468c3c95b9cSaartbik off += stride) 1469c3c95b9cSaartbik offsets.push_back(off); 1470c3c95b9cSaartbik rewriter.replaceOpWithNewOp<ShuffleOp>(op, dstType, op.vector(), 1471c3c95b9cSaartbik op.vector(), 1472c3c95b9cSaartbik rewriter.getI64ArrayAttr(offsets)); 1473c3c95b9cSaartbik return success(); 1474c3c95b9cSaartbik } 1475c3c95b9cSaartbik 1476c3c95b9cSaartbik // Extract/insert on a lower ranked extract strided slice op. 147765678d93SNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 147865678d93SNicolas Vasilache rewriter.getZeroAttr(elemType)); 147965678d93SNicolas Vasilache Value res = rewriter.create<SplatOp>(loc, dstType, zero); 148065678d93SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 148165678d93SNicolas Vasilache off += stride, ++idx) { 1482c3c95b9cSaartbik Value one = extractOne(rewriter, loc, op.vector(), off); 1483c3c95b9cSaartbik Value extracted = rewriter.create<ExtractStridedSliceOp>( 1484c3c95b9cSaartbik loc, one, getI64SubArray(op.offsets(), /* dropFront=*/1), 148565678d93SNicolas Vasilache getI64SubArray(op.sizes(), /* dropFront=*/1), 148665678d93SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 148765678d93SNicolas Vasilache res = insertOne(rewriter, loc, extracted, res, idx); 148865678d93SNicolas Vasilache } 1489c3c95b9cSaartbik rewriter.replaceOp(op, res); 14903145427dSRiver Riddle return success(); 149165678d93SNicolas Vasilache } 149265678d93SNicolas Vasilache }; 149365678d93SNicolas Vasilache 1494df186507SBenjamin Kramer } // namespace 1495df186507SBenjamin Kramer 14965c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM. 14975c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns( 1498ceb1b327Saartbik LLVMTypeConverter &converter, OwningRewritePatternList &patterns, 1499060c9dd1Saartbik bool reassociateFPReductions, bool enableIndexOptimizations) { 150065678d93SNicolas Vasilache MLIRContext *ctx = converter.getDialect()->getContext(); 15018345b86dSNicolas Vasilache // clang-format off 1502681f929fSNicolas Vasilache patterns.insert<VectorFMAOpNDRewritePattern, 1503681f929fSNicolas Vasilache VectorInsertStridedSliceOpDifferentRankRewritePattern, 15042d515e49SNicolas Vasilache VectorInsertStridedSliceOpSameRankRewritePattern, 1505c3c95b9cSaartbik VectorExtractStridedSliceOpConversion>(ctx); 1506ceb1b327Saartbik patterns.insert<VectorReductionOpConversion>( 1507563879b6SRahul Joshi converter, reassociateFPReductions); 1508060c9dd1Saartbik patterns.insert<VectorCreateMaskOpConversion, 1509060c9dd1Saartbik VectorTransferConversion<TransferReadOp>, 1510060c9dd1Saartbik VectorTransferConversion<TransferWriteOp>>( 1511563879b6SRahul Joshi converter, enableIndexOptimizations); 15128345b86dSNicolas Vasilache patterns 1513cf5c517cSDiego Caballero .insert<VectorBitCastOpConversion, 1514cf5c517cSDiego Caballero VectorShuffleOpConversion, 15158345b86dSNicolas Vasilache VectorExtractElementOpConversion, 15168345b86dSNicolas Vasilache VectorExtractOpConversion, 15178345b86dSNicolas Vasilache VectorFMAOp1DConversion, 15188345b86dSNicolas Vasilache VectorInsertElementOpConversion, 15198345b86dSNicolas Vasilache VectorInsertOpConversion, 15208345b86dSNicolas Vasilache VectorPrintOpConversion, 152119dbb230Saartbik VectorTypeCastOpConversion, 1522*ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::LoadOp, 1523*ee66e43aSDiego Caballero vector::LoadOpAdaptor>, 1524*ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedLoadOp, 1525*ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor>, 1526*ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::StoreOp, 1527*ee66e43aSDiego Caballero vector::StoreOpAdaptor>, 1528*ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedStoreOp, 1529*ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor>, 153019dbb230Saartbik VectorGatherOpConversion, 1531e8dcf5f8Saartbik VectorScatterOpConversion, 1532e8dcf5f8Saartbik VectorExpandLoadOpConversion, 1533563879b6SRahul Joshi VectorCompressStoreOpConversion>(converter); 15348345b86dSNicolas Vasilache // clang-format on 15355c0c51a9SNicolas Vasilache } 15365c0c51a9SNicolas Vasilache 153763b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns( 153863b683a8SNicolas Vasilache LLVMTypeConverter &converter, OwningRewritePatternList &patterns) { 1539563879b6SRahul Joshi patterns.insert<VectorMatmulOpConversion>(converter); 1540563879b6SRahul Joshi patterns.insert<VectorFlatTransposeOpConversion>(converter); 154163b683a8SNicolas Vasilache } 1542