15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===//
25c0c51a9SNicolas Vasilache //
330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information.
556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
65c0c51a9SNicolas Vasilache //
756222a06SMehdi Amini //===----------------------------------------------------------------------===//
85c0c51a9SNicolas Vasilache 
965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h"
10870c1fd4SAlex Zinenko 
111834ad4aSRiver Riddle #include "../PassDetail.h"
125c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h"
135c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h"
145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h"
1569d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h"
164d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h"
178345b86dSNicolas Vasilache #include "mlir/IR/AffineMap.h"
185c0c51a9SNicolas Vasilache #include "mlir/IR/Attributes.h"
195c0c51a9SNicolas Vasilache #include "mlir/IR/Builders.h"
205c0c51a9SNicolas Vasilache #include "mlir/IR/MLIRContext.h"
215c0c51a9SNicolas Vasilache #include "mlir/IR/Module.h"
225c0c51a9SNicolas Vasilache #include "mlir/IR/Operation.h"
235c0c51a9SNicolas Vasilache #include "mlir/IR/PatternMatch.h"
245c0c51a9SNicolas Vasilache #include "mlir/IR/StandardTypes.h"
255c0c51a9SNicolas Vasilache #include "mlir/IR/Types.h"
26*ec1f4e7cSAlex Zinenko #include "mlir/Target/LLVMIR/TypeTranslation.h"
275c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h"
285c0c51a9SNicolas Vasilache #include "mlir/Transforms/Passes.h"
295c0c51a9SNicolas Vasilache #include "llvm/IR/DerivedTypes.h"
305c0c51a9SNicolas Vasilache #include "llvm/IR/Module.h"
315c0c51a9SNicolas Vasilache #include "llvm/IR/Type.h"
325c0c51a9SNicolas Vasilache #include "llvm/Support/Allocator.h"
335c0c51a9SNicolas Vasilache #include "llvm/Support/ErrorHandling.h"
345c0c51a9SNicolas Vasilache 
355c0c51a9SNicolas Vasilache using namespace mlir;
3665678d93SNicolas Vasilache using namespace mlir::vector;
375c0c51a9SNicolas Vasilache 
389826fe5cSAart Bik // Helper to reduce vector type by one rank at front.
399826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) {
409826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
419826fe5cSAart Bik   return VectorType::get(tp.getShape().drop_front(), tp.getElementType());
429826fe5cSAart Bik }
439826fe5cSAart Bik 
449826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back.
459826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) {
469826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
479826fe5cSAart Bik   return VectorType::get(tp.getShape().take_back(), tp.getElementType());
489826fe5cSAart Bik }
499826fe5cSAart Bik 
501c81adf3SAart Bik // Helper that picks the proper sequence for inserting.
51e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter,
520f04384dSAlex Zinenko                        LLVMTypeConverter &typeConverter, Location loc,
530f04384dSAlex Zinenko                        Value val1, Value val2, Type llvmType, int64_t rank,
540f04384dSAlex Zinenko                        int64_t pos) {
551c81adf3SAart Bik   if (rank == 1) {
561c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
571c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
580f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
591c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
601c81adf3SAart Bik     return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2,
611c81adf3SAart Bik                                                   constant);
621c81adf3SAart Bik   }
631c81adf3SAart Bik   return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2,
641c81adf3SAart Bik                                               rewriter.getI64ArrayAttr(pos));
651c81adf3SAart Bik }
661c81adf3SAart Bik 
672d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting.
682d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from,
692d515e49SNicolas Vasilache                        Value into, int64_t offset) {
702d515e49SNicolas Vasilache   auto vectorType = into.getType().cast<VectorType>();
712d515e49SNicolas Vasilache   if (vectorType.getRank() > 1)
722d515e49SNicolas Vasilache     return rewriter.create<InsertOp>(loc, from, into, offset);
732d515e49SNicolas Vasilache   return rewriter.create<vector::InsertElementOp>(
742d515e49SNicolas Vasilache       loc, vectorType, from, into,
752d515e49SNicolas Vasilache       rewriter.create<ConstantIndexOp>(loc, offset));
762d515e49SNicolas Vasilache }
772d515e49SNicolas Vasilache 
781c81adf3SAart Bik // Helper that picks the proper sequence for extracting.
79e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter,
800f04384dSAlex Zinenko                         LLVMTypeConverter &typeConverter, Location loc,
810f04384dSAlex Zinenko                         Value val, Type llvmType, int64_t rank, int64_t pos) {
821c81adf3SAart Bik   if (rank == 1) {
831c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
841c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
850f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
861c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
871c81adf3SAart Bik     return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val,
881c81adf3SAart Bik                                                    constant);
891c81adf3SAart Bik   }
901c81adf3SAart Bik   return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val,
911c81adf3SAart Bik                                                rewriter.getI64ArrayAttr(pos));
921c81adf3SAart Bik }
931c81adf3SAart Bik 
942d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting.
952d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector,
962d515e49SNicolas Vasilache                         int64_t offset) {
972d515e49SNicolas Vasilache   auto vectorType = vector.getType().cast<VectorType>();
982d515e49SNicolas Vasilache   if (vectorType.getRank() > 1)
992d515e49SNicolas Vasilache     return rewriter.create<ExtractOp>(loc, vector, offset);
1002d515e49SNicolas Vasilache   return rewriter.create<vector::ExtractElementOp>(
1012d515e49SNicolas Vasilache       loc, vectorType.getElementType(), vector,
1022d515e49SNicolas Vasilache       rewriter.create<ConstantIndexOp>(loc, offset));
1032d515e49SNicolas Vasilache }
1042d515e49SNicolas Vasilache 
1052d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t.
1069db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing.
1072d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr,
1082d515e49SNicolas Vasilache                                               unsigned dropFront = 0,
1092d515e49SNicolas Vasilache                                               unsigned dropBack = 0) {
1102d515e49SNicolas Vasilache   assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds");
1112d515e49SNicolas Vasilache   auto range = arrayAttr.getAsRange<IntegerAttr>();
1122d515e49SNicolas Vasilache   SmallVector<int64_t, 4> res;
1132d515e49SNicolas Vasilache   res.reserve(arrayAttr.size() - dropFront - dropBack);
1142d515e49SNicolas Vasilache   for (auto it = range.begin() + dropFront, eit = range.end() - dropBack;
1152d515e49SNicolas Vasilache        it != eit; ++it)
1162d515e49SNicolas Vasilache     res.push_back((*it).getValue().getSExtValue());
1172d515e49SNicolas Vasilache   return res;
1182d515e49SNicolas Vasilache }
1192d515e49SNicolas Vasilache 
12019dbb230Saartbik // Helper that returns data layout alignment of an operation with memref.
12119dbb230Saartbik template <typename T>
12219dbb230Saartbik LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter, T op,
12319dbb230Saartbik                                  unsigned &align) {
1245f9e0466SNicolas Vasilache   Type elementTy =
12519dbb230Saartbik       typeConverter.convertType(op.getMemRefType().getElementType());
1265f9e0466SNicolas Vasilache   if (!elementTy)
1275f9e0466SNicolas Vasilache     return failure();
1285f9e0466SNicolas Vasilache 
1295f9e0466SNicolas Vasilache   auto dataLayout = typeConverter.getDialect()->getLLVMModule().getDataLayout();
130*ec1f4e7cSAlex Zinenko   // TODO: this should be abstracted away to avoid depending on translation.
131*ec1f4e7cSAlex Zinenko   align = dataLayout.getPrefTypeAlignment(LLVM::translateTypeToLLVMIR(
132*ec1f4e7cSAlex Zinenko       elementTy.cast<LLVM::LLVMType>(),
133*ec1f4e7cSAlex Zinenko       typeConverter.getDialect()->getLLVMContext()));
1345f9e0466SNicolas Vasilache   return success();
1355f9e0466SNicolas Vasilache }
1365f9e0466SNicolas Vasilache 
13719dbb230Saartbik // Helper that returns vector of pointers given a base and an index vector.
13819dbb230Saartbik LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter,
13919dbb230Saartbik                              LLVMTypeConverter &typeConverter, Location loc,
14019dbb230Saartbik                              Value memref, Value indices, MemRefType memRefType,
14119dbb230Saartbik                              VectorType vType, Type iType, Value &ptrs) {
14219dbb230Saartbik   // Inspect stride and offset structure.
14319dbb230Saartbik   //
14419dbb230Saartbik   // TODO: flat memory only for now, generalize
14519dbb230Saartbik   //
14619dbb230Saartbik   int64_t offset;
14719dbb230Saartbik   SmallVector<int64_t, 4> strides;
14819dbb230Saartbik   auto successStrides = getStridesAndOffset(memRefType, strides, offset);
14919dbb230Saartbik   if (failed(successStrides) || strides.size() != 1 || strides[0] != 1 ||
15019dbb230Saartbik       offset != 0 || memRefType.getMemorySpace() != 0)
15119dbb230Saartbik     return failure();
15219dbb230Saartbik 
1531485fd29Saartbik   // Create a vector of pointers from base and indices.
15419dbb230Saartbik   MemRefDescriptor memRefDescriptor(memref);
15519dbb230Saartbik   Value base = memRefDescriptor.alignedPtr(rewriter, loc);
15619dbb230Saartbik   int64_t size = vType.getDimSize(0);
15719dbb230Saartbik   auto pType = memRefDescriptor.getElementType();
15819dbb230Saartbik   auto ptrsType = LLVM::LLVMType::getVectorTy(pType, size);
1591485fd29Saartbik   ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, indices);
16019dbb230Saartbik   return success();
16119dbb230Saartbik }
16219dbb230Saartbik 
1635f9e0466SNicolas Vasilache static LogicalResult
1645f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter,
1655f9e0466SNicolas Vasilache                                  LLVMTypeConverter &typeConverter, Location loc,
1665f9e0466SNicolas Vasilache                                  TransferReadOp xferOp,
1675f9e0466SNicolas Vasilache                                  ArrayRef<Value> operands, Value dataPtr) {
168affbc0cdSNicolas Vasilache   unsigned align;
16919dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
170affbc0cdSNicolas Vasilache     return failure();
171affbc0cdSNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::LoadOp>(xferOp, dataPtr, align);
1725f9e0466SNicolas Vasilache   return success();
1735f9e0466SNicolas Vasilache }
1745f9e0466SNicolas Vasilache 
1755f9e0466SNicolas Vasilache static LogicalResult
1765f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter,
1775f9e0466SNicolas Vasilache                             LLVMTypeConverter &typeConverter, Location loc,
1785f9e0466SNicolas Vasilache                             TransferReadOp xferOp, ArrayRef<Value> operands,
1795f9e0466SNicolas Vasilache                             Value dataPtr, Value mask) {
1805f9e0466SNicolas Vasilache   auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); };
1815f9e0466SNicolas Vasilache   VectorType fillType = xferOp.getVectorType();
1825f9e0466SNicolas Vasilache   Value fill = rewriter.create<SplatOp>(loc, fillType, xferOp.padding());
1835f9e0466SNicolas Vasilache   fill = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(fillType), fill);
1845f9e0466SNicolas Vasilache 
1855f9e0466SNicolas Vasilache   Type vecTy = typeConverter.convertType(xferOp.getVectorType());
1865f9e0466SNicolas Vasilache   if (!vecTy)
1875f9e0466SNicolas Vasilache     return failure();
1885f9e0466SNicolas Vasilache 
1895f9e0466SNicolas Vasilache   unsigned align;
19019dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
1915f9e0466SNicolas Vasilache     return failure();
1925f9e0466SNicolas Vasilache 
1935f9e0466SNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>(
1945f9e0466SNicolas Vasilache       xferOp, vecTy, dataPtr, mask, ValueRange{fill},
1955f9e0466SNicolas Vasilache       rewriter.getI32IntegerAttr(align));
1965f9e0466SNicolas Vasilache   return success();
1975f9e0466SNicolas Vasilache }
1985f9e0466SNicolas Vasilache 
1995f9e0466SNicolas Vasilache static LogicalResult
2005f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter,
2015f9e0466SNicolas Vasilache                                  LLVMTypeConverter &typeConverter, Location loc,
2025f9e0466SNicolas Vasilache                                  TransferWriteOp xferOp,
2035f9e0466SNicolas Vasilache                                  ArrayRef<Value> operands, Value dataPtr) {
204affbc0cdSNicolas Vasilache   unsigned align;
20519dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
206affbc0cdSNicolas Vasilache     return failure();
2072d2c73c5SJacques Pienaar   auto adaptor = TransferWriteOpAdaptor(operands);
208affbc0cdSNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::StoreOp>(xferOp, adaptor.vector(), dataPtr,
209affbc0cdSNicolas Vasilache                                              align);
2105f9e0466SNicolas Vasilache   return success();
2115f9e0466SNicolas Vasilache }
2125f9e0466SNicolas Vasilache 
2135f9e0466SNicolas Vasilache static LogicalResult
2145f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter,
2155f9e0466SNicolas Vasilache                             LLVMTypeConverter &typeConverter, Location loc,
2165f9e0466SNicolas Vasilache                             TransferWriteOp xferOp, ArrayRef<Value> operands,
2175f9e0466SNicolas Vasilache                             Value dataPtr, Value mask) {
2185f9e0466SNicolas Vasilache   unsigned align;
21919dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
2205f9e0466SNicolas Vasilache     return failure();
2215f9e0466SNicolas Vasilache 
2222d2c73c5SJacques Pienaar   auto adaptor = TransferWriteOpAdaptor(operands);
2235f9e0466SNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>(
2245f9e0466SNicolas Vasilache       xferOp, adaptor.vector(), dataPtr, mask,
2255f9e0466SNicolas Vasilache       rewriter.getI32IntegerAttr(align));
2265f9e0466SNicolas Vasilache   return success();
2275f9e0466SNicolas Vasilache }
2285f9e0466SNicolas Vasilache 
2292d2c73c5SJacques Pienaar static TransferReadOpAdaptor getTransferOpAdapter(TransferReadOp xferOp,
2302d2c73c5SJacques Pienaar                                                   ArrayRef<Value> operands) {
2312d2c73c5SJacques Pienaar   return TransferReadOpAdaptor(operands);
2325f9e0466SNicolas Vasilache }
2335f9e0466SNicolas Vasilache 
2342d2c73c5SJacques Pienaar static TransferWriteOpAdaptor getTransferOpAdapter(TransferWriteOp xferOp,
2352d2c73c5SJacques Pienaar                                                    ArrayRef<Value> operands) {
2362d2c73c5SJacques Pienaar   return TransferWriteOpAdaptor(operands);
2375f9e0466SNicolas Vasilache }
2385f9e0466SNicolas Vasilache 
23990c01357SBenjamin Kramer namespace {
240e83b7b99Saartbik 
24163b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply.
24263b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply.
24363b683a8SNicolas Vasilache class VectorMatmulOpConversion : public ConvertToLLVMPattern {
24463b683a8SNicolas Vasilache public:
24563b683a8SNicolas Vasilache   explicit VectorMatmulOpConversion(MLIRContext *context,
24663b683a8SNicolas Vasilache                                     LLVMTypeConverter &typeConverter)
24763b683a8SNicolas Vasilache       : ConvertToLLVMPattern(vector::MatmulOp::getOperationName(), context,
24863b683a8SNicolas Vasilache                              typeConverter) {}
24963b683a8SNicolas Vasilache 
2503145427dSRiver Riddle   LogicalResult
25163b683a8SNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
25263b683a8SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
25363b683a8SNicolas Vasilache     auto matmulOp = cast<vector::MatmulOp>(op);
2542d2c73c5SJacques Pienaar     auto adaptor = vector::MatmulOpAdaptor(operands);
25563b683a8SNicolas Vasilache     rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>(
25663b683a8SNicolas Vasilache         op, typeConverter.convertType(matmulOp.res().getType()), adaptor.lhs(),
25763b683a8SNicolas Vasilache         adaptor.rhs(), matmulOp.lhs_rows(), matmulOp.lhs_columns(),
25863b683a8SNicolas Vasilache         matmulOp.rhs_columns());
2593145427dSRiver Riddle     return success();
26063b683a8SNicolas Vasilache   }
26163b683a8SNicolas Vasilache };
26263b683a8SNicolas Vasilache 
263c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose.
264c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose.
265c295a65dSaartbik class VectorFlatTransposeOpConversion : public ConvertToLLVMPattern {
266c295a65dSaartbik public:
267c295a65dSaartbik   explicit VectorFlatTransposeOpConversion(MLIRContext *context,
268c295a65dSaartbik                                            LLVMTypeConverter &typeConverter)
269c295a65dSaartbik       : ConvertToLLVMPattern(vector::FlatTransposeOp::getOperationName(),
270c295a65dSaartbik                              context, typeConverter) {}
271c295a65dSaartbik 
272c295a65dSaartbik   LogicalResult
273c295a65dSaartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
274c295a65dSaartbik                   ConversionPatternRewriter &rewriter) const override {
275c295a65dSaartbik     auto transOp = cast<vector::FlatTransposeOp>(op);
2762d2c73c5SJacques Pienaar     auto adaptor = vector::FlatTransposeOpAdaptor(operands);
277c295a65dSaartbik     rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>(
278c295a65dSaartbik         transOp, typeConverter.convertType(transOp.res().getType()),
279c295a65dSaartbik         adaptor.matrix(), transOp.rows(), transOp.columns());
280c295a65dSaartbik     return success();
281c295a65dSaartbik   }
282c295a65dSaartbik };
283c295a65dSaartbik 
28419dbb230Saartbik /// Conversion pattern for a vector.gather.
28519dbb230Saartbik class VectorGatherOpConversion : public ConvertToLLVMPattern {
28619dbb230Saartbik public:
28719dbb230Saartbik   explicit VectorGatherOpConversion(MLIRContext *context,
28819dbb230Saartbik                                     LLVMTypeConverter &typeConverter)
28919dbb230Saartbik       : ConvertToLLVMPattern(vector::GatherOp::getOperationName(), context,
29019dbb230Saartbik                              typeConverter) {}
29119dbb230Saartbik 
29219dbb230Saartbik   LogicalResult
29319dbb230Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
29419dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
29519dbb230Saartbik     auto loc = op->getLoc();
29619dbb230Saartbik     auto gather = cast<vector::GatherOp>(op);
29719dbb230Saartbik     auto adaptor = vector::GatherOpAdaptor(operands);
29819dbb230Saartbik 
29919dbb230Saartbik     // Resolve alignment.
30019dbb230Saartbik     unsigned align;
30119dbb230Saartbik     if (failed(getMemRefAlignment(typeConverter, gather, align)))
30219dbb230Saartbik       return failure();
30319dbb230Saartbik 
30419dbb230Saartbik     // Get index ptrs.
30519dbb230Saartbik     VectorType vType = gather.getResultVectorType();
30619dbb230Saartbik     Type iType = gather.getIndicesVectorType().getElementType();
30719dbb230Saartbik     Value ptrs;
30819dbb230Saartbik     if (failed(getIndexedPtrs(rewriter, typeConverter, loc, adaptor.base(),
30919dbb230Saartbik                               adaptor.indices(), gather.getMemRefType(), vType,
31019dbb230Saartbik                               iType, ptrs)))
31119dbb230Saartbik       return failure();
31219dbb230Saartbik 
31319dbb230Saartbik     // Replace with the gather intrinsic.
31419dbb230Saartbik     ValueRange v = (llvm::size(adaptor.pass_thru()) == 0) ? ValueRange({})
31519dbb230Saartbik                                                           : adaptor.pass_thru();
31619dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_gather>(
31719dbb230Saartbik         gather, typeConverter.convertType(vType), ptrs, adaptor.mask(), v,
31819dbb230Saartbik         rewriter.getI32IntegerAttr(align));
31919dbb230Saartbik     return success();
32019dbb230Saartbik   }
32119dbb230Saartbik };
32219dbb230Saartbik 
32319dbb230Saartbik /// Conversion pattern for a vector.scatter.
32419dbb230Saartbik class VectorScatterOpConversion : public ConvertToLLVMPattern {
32519dbb230Saartbik public:
32619dbb230Saartbik   explicit VectorScatterOpConversion(MLIRContext *context,
32719dbb230Saartbik                                      LLVMTypeConverter &typeConverter)
32819dbb230Saartbik       : ConvertToLLVMPattern(vector::ScatterOp::getOperationName(), context,
32919dbb230Saartbik                              typeConverter) {}
33019dbb230Saartbik 
33119dbb230Saartbik   LogicalResult
33219dbb230Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
33319dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
33419dbb230Saartbik     auto loc = op->getLoc();
33519dbb230Saartbik     auto scatter = cast<vector::ScatterOp>(op);
33619dbb230Saartbik     auto adaptor = vector::ScatterOpAdaptor(operands);
33719dbb230Saartbik 
33819dbb230Saartbik     // Resolve alignment.
33919dbb230Saartbik     unsigned align;
34019dbb230Saartbik     if (failed(getMemRefAlignment(typeConverter, scatter, align)))
34119dbb230Saartbik       return failure();
34219dbb230Saartbik 
34319dbb230Saartbik     // Get index ptrs.
34419dbb230Saartbik     VectorType vType = scatter.getValueVectorType();
34519dbb230Saartbik     Type iType = scatter.getIndicesVectorType().getElementType();
34619dbb230Saartbik     Value ptrs;
34719dbb230Saartbik     if (failed(getIndexedPtrs(rewriter, typeConverter, loc, adaptor.base(),
34819dbb230Saartbik                               adaptor.indices(), scatter.getMemRefType(), vType,
34919dbb230Saartbik                               iType, ptrs)))
35019dbb230Saartbik       return failure();
35119dbb230Saartbik 
35219dbb230Saartbik     // Replace with the scatter intrinsic.
35319dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_scatter>(
35419dbb230Saartbik         scatter, adaptor.value(), ptrs, adaptor.mask(),
35519dbb230Saartbik         rewriter.getI32IntegerAttr(align));
35619dbb230Saartbik     return success();
35719dbb230Saartbik   }
35819dbb230Saartbik };
35919dbb230Saartbik 
36019dbb230Saartbik /// Conversion pattern for all vector reductions.
361870c1fd4SAlex Zinenko class VectorReductionOpConversion : public ConvertToLLVMPattern {
362e83b7b99Saartbik public:
363e83b7b99Saartbik   explicit VectorReductionOpConversion(MLIRContext *context,
364ceb1b327Saartbik                                        LLVMTypeConverter &typeConverter,
365ceb1b327Saartbik                                        bool reassociateFP)
366870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ReductionOp::getOperationName(), context,
367ceb1b327Saartbik                              typeConverter),
368ceb1b327Saartbik         reassociateFPReductions(reassociateFP) {}
369e83b7b99Saartbik 
3703145427dSRiver Riddle   LogicalResult
371e83b7b99Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
372e83b7b99Saartbik                   ConversionPatternRewriter &rewriter) const override {
373e83b7b99Saartbik     auto reductionOp = cast<vector::ReductionOp>(op);
374e83b7b99Saartbik     auto kind = reductionOp.kind();
375e83b7b99Saartbik     Type eltType = reductionOp.dest().getType();
3760f04384dSAlex Zinenko     Type llvmType = typeConverter.convertType(eltType);
37735b68527SLei Zhang     if (eltType.isSignlessInteger(32) || eltType.isSignlessInteger(64)) {
378e83b7b99Saartbik       // Integer reductions: add/mul/min/max/and/or/xor.
379e83b7b99Saartbik       if (kind == "add")
380e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_add>(
381e83b7b99Saartbik             op, llvmType, operands[0]);
382e83b7b99Saartbik       else if (kind == "mul")
383e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_mul>(
384e83b7b99Saartbik             op, llvmType, operands[0]);
385e83b7b99Saartbik       else if (kind == "min")
386e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smin>(
387e83b7b99Saartbik             op, llvmType, operands[0]);
388e83b7b99Saartbik       else if (kind == "max")
389e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smax>(
390e83b7b99Saartbik             op, llvmType, operands[0]);
391e83b7b99Saartbik       else if (kind == "and")
392e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_and>(
393e83b7b99Saartbik             op, llvmType, operands[0]);
394e83b7b99Saartbik       else if (kind == "or")
395e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_or>(
396e83b7b99Saartbik             op, llvmType, operands[0]);
397e83b7b99Saartbik       else if (kind == "xor")
398e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_xor>(
399e83b7b99Saartbik             op, llvmType, operands[0]);
400e83b7b99Saartbik       else
4013145427dSRiver Riddle         return failure();
4023145427dSRiver Riddle       return success();
403e83b7b99Saartbik 
404e83b7b99Saartbik     } else if (eltType.isF32() || eltType.isF64()) {
405e83b7b99Saartbik       // Floating-point reductions: add/mul/min/max
406e83b7b99Saartbik       if (kind == "add") {
4070d924700Saartbik         // Optional accumulator (or zero).
4080d924700Saartbik         Value acc = operands.size() > 1 ? operands[1]
4090d924700Saartbik                                         : rewriter.create<LLVM::ConstantOp>(
4100d924700Saartbik                                               op->getLoc(), llvmType,
4110d924700Saartbik                                               rewriter.getZeroAttr(eltType));
412e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fadd>(
413ceb1b327Saartbik             op, llvmType, acc, operands[0],
414ceb1b327Saartbik             rewriter.getBoolAttr(reassociateFPReductions));
415e83b7b99Saartbik       } else if (kind == "mul") {
4160d924700Saartbik         // Optional accumulator (or one).
4170d924700Saartbik         Value acc = operands.size() > 1
4180d924700Saartbik                         ? operands[1]
4190d924700Saartbik                         : rewriter.create<LLVM::ConstantOp>(
4200d924700Saartbik                               op->getLoc(), llvmType,
4210d924700Saartbik                               rewriter.getFloatAttr(eltType, 1.0));
422e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fmul>(
423ceb1b327Saartbik             op, llvmType, acc, operands[0],
424ceb1b327Saartbik             rewriter.getBoolAttr(reassociateFPReductions));
425e83b7b99Saartbik       } else if (kind == "min")
426e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmin>(
427e83b7b99Saartbik             op, llvmType, operands[0]);
428e83b7b99Saartbik       else if (kind == "max")
429e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmax>(
430e83b7b99Saartbik             op, llvmType, operands[0]);
431e83b7b99Saartbik       else
4323145427dSRiver Riddle         return failure();
4333145427dSRiver Riddle       return success();
434e83b7b99Saartbik     }
4353145427dSRiver Riddle     return failure();
436e83b7b99Saartbik   }
437ceb1b327Saartbik 
438ceb1b327Saartbik private:
439ceb1b327Saartbik   const bool reassociateFPReductions;
440e83b7b99Saartbik };
441e83b7b99Saartbik 
442870c1fd4SAlex Zinenko class VectorShuffleOpConversion : public ConvertToLLVMPattern {
4431c81adf3SAart Bik public:
4441c81adf3SAart Bik   explicit VectorShuffleOpConversion(MLIRContext *context,
4451c81adf3SAart Bik                                      LLVMTypeConverter &typeConverter)
446870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ShuffleOp::getOperationName(), context,
4471c81adf3SAart Bik                              typeConverter) {}
4481c81adf3SAart Bik 
4493145427dSRiver Riddle   LogicalResult
450e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
4511c81adf3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
4521c81adf3SAart Bik     auto loc = op->getLoc();
4532d2c73c5SJacques Pienaar     auto adaptor = vector::ShuffleOpAdaptor(operands);
4541c81adf3SAart Bik     auto shuffleOp = cast<vector::ShuffleOp>(op);
4551c81adf3SAart Bik     auto v1Type = shuffleOp.getV1VectorType();
4561c81adf3SAart Bik     auto v2Type = shuffleOp.getV2VectorType();
4571c81adf3SAart Bik     auto vectorType = shuffleOp.getVectorType();
4580f04384dSAlex Zinenko     Type llvmType = typeConverter.convertType(vectorType);
4591c81adf3SAart Bik     auto maskArrayAttr = shuffleOp.mask();
4601c81adf3SAart Bik 
4611c81adf3SAart Bik     // Bail if result type cannot be lowered.
4621c81adf3SAart Bik     if (!llvmType)
4633145427dSRiver Riddle       return failure();
4641c81adf3SAart Bik 
4651c81adf3SAart Bik     // Get rank and dimension sizes.
4661c81adf3SAart Bik     int64_t rank = vectorType.getRank();
4671c81adf3SAart Bik     assert(v1Type.getRank() == rank);
4681c81adf3SAart Bik     assert(v2Type.getRank() == rank);
4691c81adf3SAart Bik     int64_t v1Dim = v1Type.getDimSize(0);
4701c81adf3SAart Bik 
4711c81adf3SAart Bik     // For rank 1, where both operands have *exactly* the same vector type,
4721c81adf3SAart Bik     // there is direct shuffle support in LLVM. Use it!
4731c81adf3SAart Bik     if (rank == 1 && v1Type == v2Type) {
474e62a6956SRiver Riddle       Value shuffle = rewriter.create<LLVM::ShuffleVectorOp>(
4751c81adf3SAart Bik           loc, adaptor.v1(), adaptor.v2(), maskArrayAttr);
4761c81adf3SAart Bik       rewriter.replaceOp(op, shuffle);
4773145427dSRiver Riddle       return success();
478b36aaeafSAart Bik     }
479b36aaeafSAart Bik 
4801c81adf3SAart Bik     // For all other cases, insert the individual values individually.
481e62a6956SRiver Riddle     Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType);
4821c81adf3SAart Bik     int64_t insPos = 0;
4831c81adf3SAart Bik     for (auto en : llvm::enumerate(maskArrayAttr)) {
4841c81adf3SAart Bik       int64_t extPos = en.value().cast<IntegerAttr>().getInt();
485e62a6956SRiver Riddle       Value value = adaptor.v1();
4861c81adf3SAart Bik       if (extPos >= v1Dim) {
4871c81adf3SAart Bik         extPos -= v1Dim;
4881c81adf3SAart Bik         value = adaptor.v2();
489b36aaeafSAart Bik       }
4900f04384dSAlex Zinenko       Value extract = extractOne(rewriter, typeConverter, loc, value, llvmType,
4910f04384dSAlex Zinenko                                  rank, extPos);
4920f04384dSAlex Zinenko       insert = insertOne(rewriter, typeConverter, loc, insert, extract,
4930f04384dSAlex Zinenko                          llvmType, rank, insPos++);
4941c81adf3SAart Bik     }
4951c81adf3SAart Bik     rewriter.replaceOp(op, insert);
4963145427dSRiver Riddle     return success();
497b36aaeafSAart Bik   }
498b36aaeafSAart Bik };
499b36aaeafSAart Bik 
500870c1fd4SAlex Zinenko class VectorExtractElementOpConversion : public ConvertToLLVMPattern {
501cd5dab8aSAart Bik public:
502cd5dab8aSAart Bik   explicit VectorExtractElementOpConversion(MLIRContext *context,
503cd5dab8aSAart Bik                                             LLVMTypeConverter &typeConverter)
504870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ExtractElementOp::getOperationName(),
505870c1fd4SAlex Zinenko                              context, typeConverter) {}
506cd5dab8aSAart Bik 
5073145427dSRiver Riddle   LogicalResult
508e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
509cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
5102d2c73c5SJacques Pienaar     auto adaptor = vector::ExtractElementOpAdaptor(operands);
511cd5dab8aSAart Bik     auto extractEltOp = cast<vector::ExtractElementOp>(op);
512cd5dab8aSAart Bik     auto vectorType = extractEltOp.getVectorType();
5130f04384dSAlex Zinenko     auto llvmType = typeConverter.convertType(vectorType.getElementType());
514cd5dab8aSAart Bik 
515cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
516cd5dab8aSAart Bik     if (!llvmType)
5173145427dSRiver Riddle       return failure();
518cd5dab8aSAart Bik 
519cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>(
520cd5dab8aSAart Bik         op, llvmType, adaptor.vector(), adaptor.position());
5213145427dSRiver Riddle     return success();
522cd5dab8aSAart Bik   }
523cd5dab8aSAart Bik };
524cd5dab8aSAart Bik 
525870c1fd4SAlex Zinenko class VectorExtractOpConversion : public ConvertToLLVMPattern {
5265c0c51a9SNicolas Vasilache public:
5279826fe5cSAart Bik   explicit VectorExtractOpConversion(MLIRContext *context,
5285c0c51a9SNicolas Vasilache                                      LLVMTypeConverter &typeConverter)
529870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ExtractOp::getOperationName(), context,
5305c0c51a9SNicolas Vasilache                              typeConverter) {}
5315c0c51a9SNicolas Vasilache 
5323145427dSRiver Riddle   LogicalResult
533e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
5345c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
5355c0c51a9SNicolas Vasilache     auto loc = op->getLoc();
5362d2c73c5SJacques Pienaar     auto adaptor = vector::ExtractOpAdaptor(operands);
537d37f2725SAart Bik     auto extractOp = cast<vector::ExtractOp>(op);
5389826fe5cSAart Bik     auto vectorType = extractOp.getVectorType();
5392bdf33ccSRiver Riddle     auto resultType = extractOp.getResult().getType();
5400f04384dSAlex Zinenko     auto llvmResultType = typeConverter.convertType(resultType);
5415c0c51a9SNicolas Vasilache     auto positionArrayAttr = extractOp.position();
5429826fe5cSAart Bik 
5439826fe5cSAart Bik     // Bail if result type cannot be lowered.
5449826fe5cSAart Bik     if (!llvmResultType)
5453145427dSRiver Riddle       return failure();
5469826fe5cSAart Bik 
5475c0c51a9SNicolas Vasilache     // One-shot extraction of vector from array (only requires extractvalue).
5485c0c51a9SNicolas Vasilache     if (resultType.isa<VectorType>()) {
549e62a6956SRiver Riddle       Value extracted = rewriter.create<LLVM::ExtractValueOp>(
5505c0c51a9SNicolas Vasilache           loc, llvmResultType, adaptor.vector(), positionArrayAttr);
5515c0c51a9SNicolas Vasilache       rewriter.replaceOp(op, extracted);
5523145427dSRiver Riddle       return success();
5535c0c51a9SNicolas Vasilache     }
5545c0c51a9SNicolas Vasilache 
5559826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
5565c0c51a9SNicolas Vasilache     auto *context = op->getContext();
557e62a6956SRiver Riddle     Value extracted = adaptor.vector();
5585c0c51a9SNicolas Vasilache     auto positionAttrs = positionArrayAttr.getValue();
5595c0c51a9SNicolas Vasilache     if (positionAttrs.size() > 1) {
5609826fe5cSAart Bik       auto oneDVectorType = reducedVectorTypeBack(vectorType);
5615c0c51a9SNicolas Vasilache       auto nMinusOnePositionAttrs =
5625c0c51a9SNicolas Vasilache           ArrayAttr::get(positionAttrs.drop_back(), context);
5635c0c51a9SNicolas Vasilache       extracted = rewriter.create<LLVM::ExtractValueOp>(
5640f04384dSAlex Zinenko           loc, typeConverter.convertType(oneDVectorType), extracted,
5655c0c51a9SNicolas Vasilache           nMinusOnePositionAttrs);
5665c0c51a9SNicolas Vasilache     }
5675c0c51a9SNicolas Vasilache 
5685c0c51a9SNicolas Vasilache     // Remaining extraction of element from 1-D LLVM vector
5695c0c51a9SNicolas Vasilache     auto position = positionAttrs.back().cast<IntegerAttr>();
5700f04384dSAlex Zinenko     auto i64Type = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect());
5711d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
5725c0c51a9SNicolas Vasilache     extracted =
5735c0c51a9SNicolas Vasilache         rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant);
5745c0c51a9SNicolas Vasilache     rewriter.replaceOp(op, extracted);
5755c0c51a9SNicolas Vasilache 
5763145427dSRiver Riddle     return success();
5775c0c51a9SNicolas Vasilache   }
5785c0c51a9SNicolas Vasilache };
5795c0c51a9SNicolas Vasilache 
580681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector
581681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion.
582681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank.
583681f929fSNicolas Vasilache ///
584681f929fSNicolas Vasilache /// Example:
585681f929fSNicolas Vasilache /// ```
586681f929fSNicolas Vasilache ///  vector.fma %a, %a, %a : vector<8xf32>
587681f929fSNicolas Vasilache /// ```
588681f929fSNicolas Vasilache /// is converted to:
589681f929fSNicolas Vasilache /// ```
5903bffe602SBenjamin Kramer ///  llvm.intr.fmuladd %va, %va, %va:
591681f929fSNicolas Vasilache ///    (!llvm<"<8 x float>">, !llvm<"<8 x float>">, !llvm<"<8 x float>">)
592681f929fSNicolas Vasilache ///    -> !llvm<"<8 x float>">
593681f929fSNicolas Vasilache /// ```
594870c1fd4SAlex Zinenko class VectorFMAOp1DConversion : public ConvertToLLVMPattern {
595681f929fSNicolas Vasilache public:
596681f929fSNicolas Vasilache   explicit VectorFMAOp1DConversion(MLIRContext *context,
597681f929fSNicolas Vasilache                                    LLVMTypeConverter &typeConverter)
598870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::FMAOp::getOperationName(), context,
599681f929fSNicolas Vasilache                              typeConverter) {}
600681f929fSNicolas Vasilache 
6013145427dSRiver Riddle   LogicalResult
602681f929fSNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
603681f929fSNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
6042d2c73c5SJacques Pienaar     auto adaptor = vector::FMAOpAdaptor(operands);
605681f929fSNicolas Vasilache     vector::FMAOp fmaOp = cast<vector::FMAOp>(op);
606681f929fSNicolas Vasilache     VectorType vType = fmaOp.getVectorType();
607681f929fSNicolas Vasilache     if (vType.getRank() != 1)
6083145427dSRiver Riddle       return failure();
6093bffe602SBenjamin Kramer     rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(op, adaptor.lhs(),
6103bffe602SBenjamin Kramer                                                  adaptor.rhs(), adaptor.acc());
6113145427dSRiver Riddle     return success();
612681f929fSNicolas Vasilache   }
613681f929fSNicolas Vasilache };
614681f929fSNicolas Vasilache 
615870c1fd4SAlex Zinenko class VectorInsertElementOpConversion : public ConvertToLLVMPattern {
616cd5dab8aSAart Bik public:
617cd5dab8aSAart Bik   explicit VectorInsertElementOpConversion(MLIRContext *context,
618cd5dab8aSAart Bik                                            LLVMTypeConverter &typeConverter)
619870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::InsertElementOp::getOperationName(),
620870c1fd4SAlex Zinenko                              context, typeConverter) {}
621cd5dab8aSAart Bik 
6223145427dSRiver Riddle   LogicalResult
623e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
624cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
6252d2c73c5SJacques Pienaar     auto adaptor = vector::InsertElementOpAdaptor(operands);
626cd5dab8aSAart Bik     auto insertEltOp = cast<vector::InsertElementOp>(op);
627cd5dab8aSAart Bik     auto vectorType = insertEltOp.getDestVectorType();
6280f04384dSAlex Zinenko     auto llvmType = typeConverter.convertType(vectorType);
629cd5dab8aSAart Bik 
630cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
631cd5dab8aSAart Bik     if (!llvmType)
6323145427dSRiver Riddle       return failure();
633cd5dab8aSAart Bik 
634cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>(
635cd5dab8aSAart Bik         op, llvmType, adaptor.dest(), adaptor.source(), adaptor.position());
6363145427dSRiver Riddle     return success();
637cd5dab8aSAart Bik   }
638cd5dab8aSAart Bik };
639cd5dab8aSAart Bik 
640870c1fd4SAlex Zinenko class VectorInsertOpConversion : public ConvertToLLVMPattern {
6419826fe5cSAart Bik public:
6429826fe5cSAart Bik   explicit VectorInsertOpConversion(MLIRContext *context,
6439826fe5cSAart Bik                                     LLVMTypeConverter &typeConverter)
644870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::InsertOp::getOperationName(), context,
6459826fe5cSAart Bik                              typeConverter) {}
6469826fe5cSAart Bik 
6473145427dSRiver Riddle   LogicalResult
648e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
6499826fe5cSAart Bik                   ConversionPatternRewriter &rewriter) const override {
6509826fe5cSAart Bik     auto loc = op->getLoc();
6512d2c73c5SJacques Pienaar     auto adaptor = vector::InsertOpAdaptor(operands);
6529826fe5cSAart Bik     auto insertOp = cast<vector::InsertOp>(op);
6539826fe5cSAart Bik     auto sourceType = insertOp.getSourceType();
6549826fe5cSAart Bik     auto destVectorType = insertOp.getDestVectorType();
6550f04384dSAlex Zinenko     auto llvmResultType = typeConverter.convertType(destVectorType);
6569826fe5cSAart Bik     auto positionArrayAttr = insertOp.position();
6579826fe5cSAart Bik 
6589826fe5cSAart Bik     // Bail if result type cannot be lowered.
6599826fe5cSAart Bik     if (!llvmResultType)
6603145427dSRiver Riddle       return failure();
6619826fe5cSAart Bik 
6629826fe5cSAart Bik     // One-shot insertion of a vector into an array (only requires insertvalue).
6639826fe5cSAart Bik     if (sourceType.isa<VectorType>()) {
664e62a6956SRiver Riddle       Value inserted = rewriter.create<LLVM::InsertValueOp>(
6659826fe5cSAart Bik           loc, llvmResultType, adaptor.dest(), adaptor.source(),
6669826fe5cSAart Bik           positionArrayAttr);
6679826fe5cSAart Bik       rewriter.replaceOp(op, inserted);
6683145427dSRiver Riddle       return success();
6699826fe5cSAart Bik     }
6709826fe5cSAart Bik 
6719826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
6729826fe5cSAart Bik     auto *context = op->getContext();
673e62a6956SRiver Riddle     Value extracted = adaptor.dest();
6749826fe5cSAart Bik     auto positionAttrs = positionArrayAttr.getValue();
6759826fe5cSAart Bik     auto position = positionAttrs.back().cast<IntegerAttr>();
6769826fe5cSAart Bik     auto oneDVectorType = destVectorType;
6779826fe5cSAart Bik     if (positionAttrs.size() > 1) {
6789826fe5cSAart Bik       oneDVectorType = reducedVectorTypeBack(destVectorType);
6799826fe5cSAart Bik       auto nMinusOnePositionAttrs =
6809826fe5cSAart Bik           ArrayAttr::get(positionAttrs.drop_back(), context);
6819826fe5cSAart Bik       extracted = rewriter.create<LLVM::ExtractValueOp>(
6820f04384dSAlex Zinenko           loc, typeConverter.convertType(oneDVectorType), extracted,
6839826fe5cSAart Bik           nMinusOnePositionAttrs);
6849826fe5cSAart Bik     }
6859826fe5cSAart Bik 
6869826fe5cSAart Bik     // Insertion of an element into a 1-D LLVM vector.
6870f04384dSAlex Zinenko     auto i64Type = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect());
6881d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
689e62a6956SRiver Riddle     Value inserted = rewriter.create<LLVM::InsertElementOp>(
6900f04384dSAlex Zinenko         loc, typeConverter.convertType(oneDVectorType), extracted,
6910f04384dSAlex Zinenko         adaptor.source(), constant);
6929826fe5cSAart Bik 
6939826fe5cSAart Bik     // Potential insertion of resulting 1-D vector into array.
6949826fe5cSAart Bik     if (positionAttrs.size() > 1) {
6959826fe5cSAart Bik       auto nMinusOnePositionAttrs =
6969826fe5cSAart Bik           ArrayAttr::get(positionAttrs.drop_back(), context);
6979826fe5cSAart Bik       inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType,
6989826fe5cSAart Bik                                                       adaptor.dest(), inserted,
6999826fe5cSAart Bik                                                       nMinusOnePositionAttrs);
7009826fe5cSAart Bik     }
7019826fe5cSAart Bik 
7029826fe5cSAart Bik     rewriter.replaceOp(op, inserted);
7033145427dSRiver Riddle     return success();
7049826fe5cSAart Bik   }
7059826fe5cSAart Bik };
7069826fe5cSAart Bik 
707681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1.
708681f929fSNicolas Vasilache ///
709681f929fSNicolas Vasilache /// Example:
710681f929fSNicolas Vasilache /// ```
711681f929fSNicolas Vasilache ///   %d = vector.fma %a, %b, %c : vector<2x4xf32>
712681f929fSNicolas Vasilache /// ```
713681f929fSNicolas Vasilache /// is rewritten into:
714681f929fSNicolas Vasilache /// ```
715681f929fSNicolas Vasilache ///  %r = splat %f0: vector<2x4xf32>
716681f929fSNicolas Vasilache ///  %va = vector.extractvalue %a[0] : vector<2x4xf32>
717681f929fSNicolas Vasilache ///  %vb = vector.extractvalue %b[0] : vector<2x4xf32>
718681f929fSNicolas Vasilache ///  %vc = vector.extractvalue %c[0] : vector<2x4xf32>
719681f929fSNicolas Vasilache ///  %vd = vector.fma %va, %vb, %vc : vector<4xf32>
720681f929fSNicolas Vasilache ///  %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32>
721681f929fSNicolas Vasilache ///  %va2 = vector.extractvalue %a2[1] : vector<2x4xf32>
722681f929fSNicolas Vasilache ///  %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32>
723681f929fSNicolas Vasilache ///  %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32>
724681f929fSNicolas Vasilache ///  %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32>
725681f929fSNicolas Vasilache ///  %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32>
726681f929fSNicolas Vasilache ///  // %r3 holds the final value.
727681f929fSNicolas Vasilache /// ```
728681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> {
729681f929fSNicolas Vasilache public:
730681f929fSNicolas Vasilache   using OpRewritePattern<FMAOp>::OpRewritePattern;
731681f929fSNicolas Vasilache 
7323145427dSRiver Riddle   LogicalResult matchAndRewrite(FMAOp op,
733681f929fSNicolas Vasilache                                 PatternRewriter &rewriter) const override {
734681f929fSNicolas Vasilache     auto vType = op.getVectorType();
735681f929fSNicolas Vasilache     if (vType.getRank() < 2)
7363145427dSRiver Riddle       return failure();
737681f929fSNicolas Vasilache 
738681f929fSNicolas Vasilache     auto loc = op.getLoc();
739681f929fSNicolas Vasilache     auto elemType = vType.getElementType();
740681f929fSNicolas Vasilache     Value zero = rewriter.create<ConstantOp>(loc, elemType,
741681f929fSNicolas Vasilache                                              rewriter.getZeroAttr(elemType));
742681f929fSNicolas Vasilache     Value desc = rewriter.create<SplatOp>(loc, vType, zero);
743681f929fSNicolas Vasilache     for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) {
744681f929fSNicolas Vasilache       Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i);
745681f929fSNicolas Vasilache       Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i);
746681f929fSNicolas Vasilache       Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i);
747681f929fSNicolas Vasilache       Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC);
748681f929fSNicolas Vasilache       desc = rewriter.create<InsertOp>(loc, fma, desc, i);
749681f929fSNicolas Vasilache     }
750681f929fSNicolas Vasilache     rewriter.replaceOp(op, desc);
7513145427dSRiver Riddle     return success();
752681f929fSNicolas Vasilache   }
753681f929fSNicolas Vasilache };
754681f929fSNicolas Vasilache 
7552d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly
7562d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern
7572d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to
7582d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same
7592d515e49SNicolas Vasilache // rank.
7602d515e49SNicolas Vasilache //
7612d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors
7622d515e49SNicolas Vasilache // have different ranks. In this case:
7632d515e49SNicolas Vasilache //   1. the proper subvector is extracted from the destination vector
7642d515e49SNicolas Vasilache //   2. a new InsertStridedSlice op is created to insert the source in the
7652d515e49SNicolas Vasilache //   destination subvector
7662d515e49SNicolas Vasilache //   3. the destination subvector is inserted back in the proper place
7672d515e49SNicolas Vasilache //   4. the op is replaced by the result of step 3.
7682d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a
7692d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`.
7702d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern
7712d515e49SNicolas Vasilache     : public OpRewritePattern<InsertStridedSliceOp> {
7722d515e49SNicolas Vasilache public:
7732d515e49SNicolas Vasilache   using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern;
7742d515e49SNicolas Vasilache 
7753145427dSRiver Riddle   LogicalResult matchAndRewrite(InsertStridedSliceOp op,
7762d515e49SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
7772d515e49SNicolas Vasilache     auto srcType = op.getSourceVectorType();
7782d515e49SNicolas Vasilache     auto dstType = op.getDestVectorType();
7792d515e49SNicolas Vasilache 
7802d515e49SNicolas Vasilache     if (op.offsets().getValue().empty())
7813145427dSRiver Riddle       return failure();
7822d515e49SNicolas Vasilache 
7832d515e49SNicolas Vasilache     auto loc = op.getLoc();
7842d515e49SNicolas Vasilache     int64_t rankDiff = dstType.getRank() - srcType.getRank();
7852d515e49SNicolas Vasilache     assert(rankDiff >= 0);
7862d515e49SNicolas Vasilache     if (rankDiff == 0)
7873145427dSRiver Riddle       return failure();
7882d515e49SNicolas Vasilache 
7892d515e49SNicolas Vasilache     int64_t rankRest = dstType.getRank() - rankDiff;
7902d515e49SNicolas Vasilache     // Extract / insert the subvector of matching rank and InsertStridedSlice
7912d515e49SNicolas Vasilache     // on it.
7922d515e49SNicolas Vasilache     Value extracted =
7932d515e49SNicolas Vasilache         rewriter.create<ExtractOp>(loc, op.dest(),
7942d515e49SNicolas Vasilache                                    getI64SubArray(op.offsets(), /*dropFront=*/0,
7952d515e49SNicolas Vasilache                                                   /*dropFront=*/rankRest));
7962d515e49SNicolas Vasilache     // A different pattern will kick in for InsertStridedSlice with matching
7972d515e49SNicolas Vasilache     // ranks.
7982d515e49SNicolas Vasilache     auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>(
7992d515e49SNicolas Vasilache         loc, op.source(), extracted,
8002d515e49SNicolas Vasilache         getI64SubArray(op.offsets(), /*dropFront=*/rankDiff),
801c8fc76a9Saartbik         getI64SubArray(op.strides(), /*dropFront=*/0));
8022d515e49SNicolas Vasilache     rewriter.replaceOpWithNewOp<InsertOp>(
8032d515e49SNicolas Vasilache         op, stridedSliceInnerOp.getResult(), op.dest(),
8042d515e49SNicolas Vasilache         getI64SubArray(op.offsets(), /*dropFront=*/0,
8052d515e49SNicolas Vasilache                        /*dropFront=*/rankRest));
8063145427dSRiver Riddle     return success();
8072d515e49SNicolas Vasilache   }
8082d515e49SNicolas Vasilache };
8092d515e49SNicolas Vasilache 
8102d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors
8112d515e49SNicolas Vasilache // have the same rank. In this case, we reduce
8122d515e49SNicolas Vasilache //   1. the proper subvector is extracted from the destination vector
8132d515e49SNicolas Vasilache //   2. a new InsertStridedSlice op is created to insert the source in the
8142d515e49SNicolas Vasilache //   destination subvector
8152d515e49SNicolas Vasilache //   3. the destination subvector is inserted back in the proper place
8162d515e49SNicolas Vasilache //   4. the op is replaced by the result of step 3.
8172d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a
8182d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`.
8192d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern
8202d515e49SNicolas Vasilache     : public OpRewritePattern<InsertStridedSliceOp> {
8212d515e49SNicolas Vasilache public:
8222d515e49SNicolas Vasilache   using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern;
8232d515e49SNicolas Vasilache 
8243145427dSRiver Riddle   LogicalResult matchAndRewrite(InsertStridedSliceOp op,
8252d515e49SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
8262d515e49SNicolas Vasilache     auto srcType = op.getSourceVectorType();
8272d515e49SNicolas Vasilache     auto dstType = op.getDestVectorType();
8282d515e49SNicolas Vasilache 
8292d515e49SNicolas Vasilache     if (op.offsets().getValue().empty())
8303145427dSRiver Riddle       return failure();
8312d515e49SNicolas Vasilache 
8322d515e49SNicolas Vasilache     int64_t rankDiff = dstType.getRank() - srcType.getRank();
8332d515e49SNicolas Vasilache     assert(rankDiff >= 0);
8342d515e49SNicolas Vasilache     if (rankDiff != 0)
8353145427dSRiver Riddle       return failure();
8362d515e49SNicolas Vasilache 
8372d515e49SNicolas Vasilache     if (srcType == dstType) {
8382d515e49SNicolas Vasilache       rewriter.replaceOp(op, op.source());
8393145427dSRiver Riddle       return success();
8402d515e49SNicolas Vasilache     }
8412d515e49SNicolas Vasilache 
8422d515e49SNicolas Vasilache     int64_t offset =
8432d515e49SNicolas Vasilache         op.offsets().getValue().front().cast<IntegerAttr>().getInt();
8442d515e49SNicolas Vasilache     int64_t size = srcType.getShape().front();
8452d515e49SNicolas Vasilache     int64_t stride =
8462d515e49SNicolas Vasilache         op.strides().getValue().front().cast<IntegerAttr>().getInt();
8472d515e49SNicolas Vasilache 
8482d515e49SNicolas Vasilache     auto loc = op.getLoc();
8492d515e49SNicolas Vasilache     Value res = op.dest();
8502d515e49SNicolas Vasilache     // For each slice of the source vector along the most major dimension.
8512d515e49SNicolas Vasilache     for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e;
8522d515e49SNicolas Vasilache          off += stride, ++idx) {
8532d515e49SNicolas Vasilache       // 1. extract the proper subvector (or element) from source
8542d515e49SNicolas Vasilache       Value extractedSource = extractOne(rewriter, loc, op.source(), idx);
8552d515e49SNicolas Vasilache       if (extractedSource.getType().isa<VectorType>()) {
8562d515e49SNicolas Vasilache         // 2. If we have a vector, extract the proper subvector from destination
8572d515e49SNicolas Vasilache         // Otherwise we are at the element level and no need to recurse.
8582d515e49SNicolas Vasilache         Value extractedDest = extractOne(rewriter, loc, op.dest(), off);
8592d515e49SNicolas Vasilache         // 3. Reduce the problem to lowering a new InsertStridedSlice op with
8602d515e49SNicolas Vasilache         // smaller rank.
861bd1ccfe6SRiver Riddle         extractedSource = rewriter.create<InsertStridedSliceOp>(
8622d515e49SNicolas Vasilache             loc, extractedSource, extractedDest,
8632d515e49SNicolas Vasilache             getI64SubArray(op.offsets(), /* dropFront=*/1),
8642d515e49SNicolas Vasilache             getI64SubArray(op.strides(), /* dropFront=*/1));
8652d515e49SNicolas Vasilache       }
8662d515e49SNicolas Vasilache       // 4. Insert the extractedSource into the res vector.
8672d515e49SNicolas Vasilache       res = insertOne(rewriter, loc, extractedSource, res, off);
8682d515e49SNicolas Vasilache     }
8692d515e49SNicolas Vasilache 
8702d515e49SNicolas Vasilache     rewriter.replaceOp(op, res);
8713145427dSRiver Riddle     return success();
8722d515e49SNicolas Vasilache   }
873bd1ccfe6SRiver Riddle   /// This pattern creates recursive InsertStridedSliceOp, but the recursion is
874bd1ccfe6SRiver Riddle   /// bounded as the rank is strictly decreasing.
875bd1ccfe6SRiver Riddle   bool hasBoundedRewriteRecursion() const final { return true; }
8762d515e49SNicolas Vasilache };
8772d515e49SNicolas Vasilache 
878870c1fd4SAlex Zinenko class VectorTypeCastOpConversion : public ConvertToLLVMPattern {
8795c0c51a9SNicolas Vasilache public:
8805c0c51a9SNicolas Vasilache   explicit VectorTypeCastOpConversion(MLIRContext *context,
8815c0c51a9SNicolas Vasilache                                       LLVMTypeConverter &typeConverter)
882870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::TypeCastOp::getOperationName(), context,
8835c0c51a9SNicolas Vasilache                              typeConverter) {}
8845c0c51a9SNicolas Vasilache 
8853145427dSRiver Riddle   LogicalResult
886e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
8875c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
8885c0c51a9SNicolas Vasilache     auto loc = op->getLoc();
8895c0c51a9SNicolas Vasilache     vector::TypeCastOp castOp = cast<vector::TypeCastOp>(op);
8905c0c51a9SNicolas Vasilache     MemRefType sourceMemRefType =
8912bdf33ccSRiver Riddle         castOp.getOperand().getType().cast<MemRefType>();
8925c0c51a9SNicolas Vasilache     MemRefType targetMemRefType =
8932bdf33ccSRiver Riddle         castOp.getResult().getType().cast<MemRefType>();
8945c0c51a9SNicolas Vasilache 
8955c0c51a9SNicolas Vasilache     // Only static shape casts supported atm.
8965c0c51a9SNicolas Vasilache     if (!sourceMemRefType.hasStaticShape() ||
8975c0c51a9SNicolas Vasilache         !targetMemRefType.hasStaticShape())
8983145427dSRiver Riddle       return failure();
8995c0c51a9SNicolas Vasilache 
9005c0c51a9SNicolas Vasilache     auto llvmSourceDescriptorTy =
9012bdf33ccSRiver Riddle         operands[0].getType().dyn_cast<LLVM::LLVMType>();
9025c0c51a9SNicolas Vasilache     if (!llvmSourceDescriptorTy || !llvmSourceDescriptorTy.isStructTy())
9033145427dSRiver Riddle       return failure();
9045c0c51a9SNicolas Vasilache     MemRefDescriptor sourceMemRef(operands[0]);
9055c0c51a9SNicolas Vasilache 
9060f04384dSAlex Zinenko     auto llvmTargetDescriptorTy = typeConverter.convertType(targetMemRefType)
9075c0c51a9SNicolas Vasilache                                       .dyn_cast_or_null<LLVM::LLVMType>();
9085c0c51a9SNicolas Vasilache     if (!llvmTargetDescriptorTy || !llvmTargetDescriptorTy.isStructTy())
9093145427dSRiver Riddle       return failure();
9105c0c51a9SNicolas Vasilache 
9115c0c51a9SNicolas Vasilache     int64_t offset;
9125c0c51a9SNicolas Vasilache     SmallVector<int64_t, 4> strides;
9135c0c51a9SNicolas Vasilache     auto successStrides =
9145c0c51a9SNicolas Vasilache         getStridesAndOffset(sourceMemRefType, strides, offset);
9155c0c51a9SNicolas Vasilache     bool isContiguous = (strides.back() == 1);
9165c0c51a9SNicolas Vasilache     if (isContiguous) {
9175c0c51a9SNicolas Vasilache       auto sizes = sourceMemRefType.getShape();
9185c0c51a9SNicolas Vasilache       for (int index = 0, e = strides.size() - 2; index < e; ++index) {
9195c0c51a9SNicolas Vasilache         if (strides[index] != strides[index + 1] * sizes[index + 1]) {
9205c0c51a9SNicolas Vasilache           isContiguous = false;
9215c0c51a9SNicolas Vasilache           break;
9225c0c51a9SNicolas Vasilache         }
9235c0c51a9SNicolas Vasilache       }
9245c0c51a9SNicolas Vasilache     }
9255c0c51a9SNicolas Vasilache     // Only contiguous source tensors supported atm.
9265c0c51a9SNicolas Vasilache     if (failed(successStrides) || !isContiguous)
9273145427dSRiver Riddle       return failure();
9285c0c51a9SNicolas Vasilache 
9290f04384dSAlex Zinenko     auto int64Ty = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect());
9305c0c51a9SNicolas Vasilache 
9315c0c51a9SNicolas Vasilache     // Create descriptor.
9325c0c51a9SNicolas Vasilache     auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy);
9335c0c51a9SNicolas Vasilache     Type llvmTargetElementTy = desc.getElementType();
9345c0c51a9SNicolas Vasilache     // Set allocated ptr.
935e62a6956SRiver Riddle     Value allocated = sourceMemRef.allocatedPtr(rewriter, loc);
9365c0c51a9SNicolas Vasilache     allocated =
9375c0c51a9SNicolas Vasilache         rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated);
9385c0c51a9SNicolas Vasilache     desc.setAllocatedPtr(rewriter, loc, allocated);
9395c0c51a9SNicolas Vasilache     // Set aligned ptr.
940e62a6956SRiver Riddle     Value ptr = sourceMemRef.alignedPtr(rewriter, loc);
9415c0c51a9SNicolas Vasilache     ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr);
9425c0c51a9SNicolas Vasilache     desc.setAlignedPtr(rewriter, loc, ptr);
9435c0c51a9SNicolas Vasilache     // Fill offset 0.
9445c0c51a9SNicolas Vasilache     auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0);
9455c0c51a9SNicolas Vasilache     auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr);
9465c0c51a9SNicolas Vasilache     desc.setOffset(rewriter, loc, zero);
9475c0c51a9SNicolas Vasilache 
9485c0c51a9SNicolas Vasilache     // Fill size and stride descriptors in memref.
9495c0c51a9SNicolas Vasilache     for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) {
9505c0c51a9SNicolas Vasilache       int64_t index = indexedSize.index();
9515c0c51a9SNicolas Vasilache       auto sizeAttr =
9525c0c51a9SNicolas Vasilache           rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value());
9535c0c51a9SNicolas Vasilache       auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr);
9545c0c51a9SNicolas Vasilache       desc.setSize(rewriter, loc, index, size);
9555c0c51a9SNicolas Vasilache       auto strideAttr =
9565c0c51a9SNicolas Vasilache           rewriter.getIntegerAttr(rewriter.getIndexType(), strides[index]);
9575c0c51a9SNicolas Vasilache       auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr);
9585c0c51a9SNicolas Vasilache       desc.setStride(rewriter, loc, index, stride);
9595c0c51a9SNicolas Vasilache     }
9605c0c51a9SNicolas Vasilache 
9615c0c51a9SNicolas Vasilache     rewriter.replaceOp(op, {desc});
9623145427dSRiver Riddle     return success();
9635c0c51a9SNicolas Vasilache   }
9645c0c51a9SNicolas Vasilache };
9655c0c51a9SNicolas Vasilache 
9668345b86dSNicolas Vasilache /// Conversion pattern that converts a 1-D vector transfer read/write op in a
9678345b86dSNicolas Vasilache /// sequence of:
968be16075bSWen-Heng (Jack) Chung /// 1. Bitcast or addrspacecast to vector form.
9698345b86dSNicolas Vasilache /// 2. Create an offsetVector = [ offset + 0 .. offset + vector_length - 1 ].
9708345b86dSNicolas Vasilache /// 3. Create a mask where offsetVector is compared against memref upper bound.
9718345b86dSNicolas Vasilache /// 4. Rewrite op as a masked read or write.
9728345b86dSNicolas Vasilache template <typename ConcreteOp>
9738345b86dSNicolas Vasilache class VectorTransferConversion : public ConvertToLLVMPattern {
9748345b86dSNicolas Vasilache public:
9758345b86dSNicolas Vasilache   explicit VectorTransferConversion(MLIRContext *context,
9768345b86dSNicolas Vasilache                                     LLVMTypeConverter &typeConv)
9778345b86dSNicolas Vasilache       : ConvertToLLVMPattern(ConcreteOp::getOperationName(), context,
9788345b86dSNicolas Vasilache                              typeConv) {}
9798345b86dSNicolas Vasilache 
9808345b86dSNicolas Vasilache   LogicalResult
9818345b86dSNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
9828345b86dSNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
9838345b86dSNicolas Vasilache     auto xferOp = cast<ConcreteOp>(op);
9848345b86dSNicolas Vasilache     auto adaptor = getTransferOpAdapter(xferOp, operands);
985b2c79c50SNicolas Vasilache 
986b2c79c50SNicolas Vasilache     if (xferOp.getVectorType().getRank() > 1 ||
987b2c79c50SNicolas Vasilache         llvm::size(xferOp.indices()) == 0)
9888345b86dSNicolas Vasilache       return failure();
9895f9e0466SNicolas Vasilache     if (xferOp.permutation_map() !=
9905f9e0466SNicolas Vasilache         AffineMap::getMinorIdentityMap(xferOp.permutation_map().getNumInputs(),
9915f9e0466SNicolas Vasilache                                        xferOp.getVectorType().getRank(),
9925f9e0466SNicolas Vasilache                                        op->getContext()))
9938345b86dSNicolas Vasilache       return failure();
9948345b86dSNicolas Vasilache 
9958345b86dSNicolas Vasilache     auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); };
9968345b86dSNicolas Vasilache 
9978345b86dSNicolas Vasilache     Location loc = op->getLoc();
9988345b86dSNicolas Vasilache     Type i64Type = rewriter.getIntegerType(64);
9998345b86dSNicolas Vasilache     MemRefType memRefType = xferOp.getMemRefType();
10008345b86dSNicolas Vasilache 
10018345b86dSNicolas Vasilache     // 1. Get the source/dst address as an LLVM vector pointer.
1002be16075bSWen-Heng (Jack) Chung     //    The vector pointer would always be on address space 0, therefore
1003be16075bSWen-Heng (Jack) Chung     //    addrspacecast shall be used when source/dst memrefs are not on
1004be16075bSWen-Heng (Jack) Chung     //    address space 0.
10058345b86dSNicolas Vasilache     // TODO: support alignment when possible.
10068345b86dSNicolas Vasilache     Value dataPtr = getDataPtr(loc, memRefType, adaptor.memref(),
10078345b86dSNicolas Vasilache                                adaptor.indices(), rewriter, getModule());
10088345b86dSNicolas Vasilache     auto vecTy =
10098345b86dSNicolas Vasilache         toLLVMTy(xferOp.getVectorType()).template cast<LLVM::LLVMType>();
1010be16075bSWen-Heng (Jack) Chung     Value vectorDataPtr;
1011be16075bSWen-Heng (Jack) Chung     if (memRefType.getMemorySpace() == 0)
1012be16075bSWen-Heng (Jack) Chung       vectorDataPtr =
10138345b86dSNicolas Vasilache           rewriter.create<LLVM::BitcastOp>(loc, vecTy.getPointerTo(), dataPtr);
1014be16075bSWen-Heng (Jack) Chung     else
1015be16075bSWen-Heng (Jack) Chung       vectorDataPtr = rewriter.create<LLVM::AddrSpaceCastOp>(
1016be16075bSWen-Heng (Jack) Chung           loc, vecTy.getPointerTo(), dataPtr);
10178345b86dSNicolas Vasilache 
10181870e787SNicolas Vasilache     if (!xferOp.isMaskedDim(0))
10191870e787SNicolas Vasilache       return replaceTransferOpWithLoadOrStore(rewriter, typeConverter, loc,
10201870e787SNicolas Vasilache                                               xferOp, operands, vectorDataPtr);
10211870e787SNicolas Vasilache 
10228345b86dSNicolas Vasilache     // 2. Create a vector with linear indices [ 0 .. vector_length - 1 ].
10238345b86dSNicolas Vasilache     unsigned vecWidth = vecTy.getVectorNumElements();
10248345b86dSNicolas Vasilache     VectorType vectorCmpType = VectorType::get(vecWidth, i64Type);
10258345b86dSNicolas Vasilache     SmallVector<int64_t, 8> indices;
10268345b86dSNicolas Vasilache     indices.reserve(vecWidth);
10278345b86dSNicolas Vasilache     for (unsigned i = 0; i < vecWidth; ++i)
10288345b86dSNicolas Vasilache       indices.push_back(i);
10298345b86dSNicolas Vasilache     Value linearIndices = rewriter.create<ConstantOp>(
10308345b86dSNicolas Vasilache         loc, vectorCmpType,
10318345b86dSNicolas Vasilache         DenseElementsAttr::get(vectorCmpType, ArrayRef<int64_t>(indices)));
10328345b86dSNicolas Vasilache     linearIndices = rewriter.create<LLVM::DialectCastOp>(
10338345b86dSNicolas Vasilache         loc, toLLVMTy(vectorCmpType), linearIndices);
10348345b86dSNicolas Vasilache 
10358345b86dSNicolas Vasilache     // 3. Create offsetVector = [ offset + 0 .. offset + vector_length - 1 ].
10369db53a18SRiver Riddle     // TODO: when the leaf transfer rank is k > 1 we need the last
1037b2c79c50SNicolas Vasilache     // `k` dimensions here.
1038b2c79c50SNicolas Vasilache     unsigned lastIndex = llvm::size(xferOp.indices()) - 1;
1039b2c79c50SNicolas Vasilache     Value offsetIndex = *(xferOp.indices().begin() + lastIndex);
1040b2c79c50SNicolas Vasilache     offsetIndex = rewriter.create<IndexCastOp>(loc, i64Type, offsetIndex);
10418345b86dSNicolas Vasilache     Value base = rewriter.create<SplatOp>(loc, vectorCmpType, offsetIndex);
10428345b86dSNicolas Vasilache     Value offsetVector = rewriter.create<AddIOp>(loc, base, linearIndices);
10438345b86dSNicolas Vasilache 
10448345b86dSNicolas Vasilache     // 4. Let dim the memref dimension, compute the vector comparison mask:
10458345b86dSNicolas Vasilache     //   [ offset + 0 .. offset + vector_length - 1 ] < [ dim .. dim ]
1046b2c79c50SNicolas Vasilache     Value dim = rewriter.create<DimOp>(loc, xferOp.memref(), lastIndex);
1047b2c79c50SNicolas Vasilache     dim = rewriter.create<IndexCastOp>(loc, i64Type, dim);
10488345b86dSNicolas Vasilache     dim = rewriter.create<SplatOp>(loc, vectorCmpType, dim);
10498345b86dSNicolas Vasilache     Value mask =
10508345b86dSNicolas Vasilache         rewriter.create<CmpIOp>(loc, CmpIPredicate::slt, offsetVector, dim);
10518345b86dSNicolas Vasilache     mask = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(mask.getType()),
10528345b86dSNicolas Vasilache                                                 mask);
10538345b86dSNicolas Vasilache 
10548345b86dSNicolas Vasilache     // 5. Rewrite as a masked read / write.
10551870e787SNicolas Vasilache     return replaceTransferOpWithMasked(rewriter, typeConverter, loc, xferOp,
1056a99f62c4SAlex Zinenko                                        operands, vectorDataPtr, mask);
10578345b86dSNicolas Vasilache   }
10588345b86dSNicolas Vasilache };
10598345b86dSNicolas Vasilache 
1060870c1fd4SAlex Zinenko class VectorPrintOpConversion : public ConvertToLLVMPattern {
1061d9b500d3SAart Bik public:
1062d9b500d3SAart Bik   explicit VectorPrintOpConversion(MLIRContext *context,
1063d9b500d3SAart Bik                                    LLVMTypeConverter &typeConverter)
1064870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::PrintOp::getOperationName(), context,
1065d9b500d3SAart Bik                              typeConverter) {}
1066d9b500d3SAart Bik 
1067d9b500d3SAart Bik   // Proof-of-concept lowering implementation that relies on a small
1068d9b500d3SAart Bik   // runtime support library, which only needs to provide a few
1069d9b500d3SAart Bik   // printing methods (single value for all data types, opening/closing
1070d9b500d3SAart Bik   // bracket, comma, newline). The lowering fully unrolls a vector
1071d9b500d3SAart Bik   // in terms of these elementary printing operations. The advantage
1072d9b500d3SAart Bik   // of this approach is that the library can remain unaware of all
1073d9b500d3SAart Bik   // low-level implementation details of vectors while still supporting
1074d9b500d3SAart Bik   // output of any shaped and dimensioned vector. Due to full unrolling,
1075d9b500d3SAart Bik   // this approach is less suited for very large vectors though.
1076d9b500d3SAart Bik   //
10779db53a18SRiver Riddle   // TODO: rely solely on libc in future? something else?
1078d9b500d3SAart Bik   //
10793145427dSRiver Riddle   LogicalResult
1080e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
1081d9b500d3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
1082d9b500d3SAart Bik     auto printOp = cast<vector::PrintOp>(op);
10832d2c73c5SJacques Pienaar     auto adaptor = vector::PrintOpAdaptor(operands);
1084d9b500d3SAart Bik     Type printType = printOp.getPrintType();
1085d9b500d3SAart Bik 
10860f04384dSAlex Zinenko     if (typeConverter.convertType(printType) == nullptr)
10873145427dSRiver Riddle       return failure();
1088d9b500d3SAart Bik 
1089d9b500d3SAart Bik     // Make sure element type has runtime support (currently just Float/Double).
1090d9b500d3SAart Bik     VectorType vectorType = printType.dyn_cast<VectorType>();
1091d9b500d3SAart Bik     Type eltType = vectorType ? vectorType.getElementType() : printType;
1092d9b500d3SAart Bik     int64_t rank = vectorType ? vectorType.getRank() : 0;
1093d9b500d3SAart Bik     Operation *printer;
1094c9eeeb38Saartbik     if (eltType.isSignlessInteger(1) || eltType.isSignlessInteger(32))
1095e52414b1Saartbik       printer = getPrintI32(op);
109635b68527SLei Zhang     else if (eltType.isSignlessInteger(64))
1097e52414b1Saartbik       printer = getPrintI64(op);
1098e52414b1Saartbik     else if (eltType.isF32())
1099d9b500d3SAart Bik       printer = getPrintFloat(op);
1100d9b500d3SAart Bik     else if (eltType.isF64())
1101d9b500d3SAart Bik       printer = getPrintDouble(op);
1102d9b500d3SAart Bik     else
11033145427dSRiver Riddle       return failure();
1104d9b500d3SAart Bik 
1105d9b500d3SAart Bik     // Unroll vector into elementary print calls.
1106d9b500d3SAart Bik     emitRanks(rewriter, op, adaptor.source(), vectorType, printer, rank);
1107d9b500d3SAart Bik     emitCall(rewriter, op->getLoc(), getPrintNewline(op));
1108d9b500d3SAart Bik     rewriter.eraseOp(op);
11093145427dSRiver Riddle     return success();
1110d9b500d3SAart Bik   }
1111d9b500d3SAart Bik 
1112d9b500d3SAart Bik private:
1113d9b500d3SAart Bik   void emitRanks(ConversionPatternRewriter &rewriter, Operation *op,
1114e62a6956SRiver Riddle                  Value value, VectorType vectorType, Operation *printer,
1115d9b500d3SAart Bik                  int64_t rank) const {
1116d9b500d3SAart Bik     Location loc = op->getLoc();
1117d9b500d3SAart Bik     if (rank == 0) {
1118c9eeeb38Saartbik       if (value.getType() ==
1119c9eeeb38Saartbik           LLVM::LLVMType::getInt1Ty(typeConverter.getDialect())) {
1120c9eeeb38Saartbik         // Convert i1 (bool) to i32 so we can use the print_i32 method.
1121c9eeeb38Saartbik         // This avoids the need for a print_i1 method with an unclear ABI.
1122c9eeeb38Saartbik         auto i32Type = LLVM::LLVMType::getInt32Ty(typeConverter.getDialect());
1123c9eeeb38Saartbik         auto trueVal = rewriter.create<ConstantOp>(
1124c9eeeb38Saartbik             loc, i32Type, rewriter.getI32IntegerAttr(1));
1125c9eeeb38Saartbik         auto falseVal = rewriter.create<ConstantOp>(
1126c9eeeb38Saartbik             loc, i32Type, rewriter.getI32IntegerAttr(0));
1127c9eeeb38Saartbik         value = rewriter.create<SelectOp>(loc, value, trueVal, falseVal);
1128c9eeeb38Saartbik       }
1129d9b500d3SAart Bik       emitCall(rewriter, loc, printer, value);
1130d9b500d3SAart Bik       return;
1131d9b500d3SAart Bik     }
1132d9b500d3SAart Bik 
1133d9b500d3SAart Bik     emitCall(rewriter, loc, getPrintOpen(op));
1134d9b500d3SAart Bik     Operation *printComma = getPrintComma(op);
1135d9b500d3SAart Bik     int64_t dim = vectorType.getDimSize(0);
1136d9b500d3SAart Bik     for (int64_t d = 0; d < dim; ++d) {
1137d9b500d3SAart Bik       auto reducedType =
1138d9b500d3SAart Bik           rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr;
11390f04384dSAlex Zinenko       auto llvmType = typeConverter.convertType(
1140d9b500d3SAart Bik           rank > 1 ? reducedType : vectorType.getElementType());
1141e62a6956SRiver Riddle       Value nestedVal =
11420f04384dSAlex Zinenko           extractOne(rewriter, typeConverter, loc, value, llvmType, rank, d);
1143d9b500d3SAart Bik       emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1);
1144d9b500d3SAart Bik       if (d != dim - 1)
1145d9b500d3SAart Bik         emitCall(rewriter, loc, printComma);
1146d9b500d3SAart Bik     }
1147d9b500d3SAart Bik     emitCall(rewriter, loc, getPrintClose(op));
1148d9b500d3SAart Bik   }
1149d9b500d3SAart Bik 
1150d9b500d3SAart Bik   // Helper to emit a call.
1151d9b500d3SAart Bik   static void emitCall(ConversionPatternRewriter &rewriter, Location loc,
1152d9b500d3SAart Bik                        Operation *ref, ValueRange params = ValueRange()) {
1153d9b500d3SAart Bik     rewriter.create<LLVM::CallOp>(loc, ArrayRef<Type>{},
1154d9b500d3SAart Bik                                   rewriter.getSymbolRefAttr(ref), params);
1155d9b500d3SAart Bik   }
1156d9b500d3SAart Bik 
1157d9b500d3SAart Bik   // Helper for printer method declaration (first hit) and lookup.
1158d9b500d3SAart Bik   static Operation *getPrint(Operation *op, LLVM::LLVMDialect *dialect,
1159d9b500d3SAart Bik                              StringRef name, ArrayRef<LLVM::LLVMType> params) {
1160d9b500d3SAart Bik     auto module = op->getParentOfType<ModuleOp>();
1161d9b500d3SAart Bik     auto func = module.lookupSymbol<LLVM::LLVMFuncOp>(name);
1162d9b500d3SAart Bik     if (func)
1163d9b500d3SAart Bik       return func;
1164d9b500d3SAart Bik     OpBuilder moduleBuilder(module.getBodyRegion());
1165d9b500d3SAart Bik     return moduleBuilder.create<LLVM::LLVMFuncOp>(
1166d9b500d3SAart Bik         op->getLoc(), name,
1167d9b500d3SAart Bik         LLVM::LLVMType::getFunctionTy(LLVM::LLVMType::getVoidTy(dialect),
1168d9b500d3SAart Bik                                       params, /*isVarArg=*/false));
1169d9b500d3SAart Bik   }
1170d9b500d3SAart Bik 
1171d9b500d3SAart Bik   // Helpers for method names.
1172e52414b1Saartbik   Operation *getPrintI32(Operation *op) const {
11730f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1174e52414b1Saartbik     return getPrint(op, dialect, "print_i32",
1175e52414b1Saartbik                     LLVM::LLVMType::getInt32Ty(dialect));
1176e52414b1Saartbik   }
1177e52414b1Saartbik   Operation *getPrintI64(Operation *op) const {
11780f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1179e52414b1Saartbik     return getPrint(op, dialect, "print_i64",
1180e52414b1Saartbik                     LLVM::LLVMType::getInt64Ty(dialect));
1181e52414b1Saartbik   }
1182d9b500d3SAart Bik   Operation *getPrintFloat(Operation *op) const {
11830f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1184d9b500d3SAart Bik     return getPrint(op, dialect, "print_f32",
1185d9b500d3SAart Bik                     LLVM::LLVMType::getFloatTy(dialect));
1186d9b500d3SAart Bik   }
1187d9b500d3SAart Bik   Operation *getPrintDouble(Operation *op) const {
11880f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1189d9b500d3SAart Bik     return getPrint(op, dialect, "print_f64",
1190d9b500d3SAart Bik                     LLVM::LLVMType::getDoubleTy(dialect));
1191d9b500d3SAart Bik   }
1192d9b500d3SAart Bik   Operation *getPrintOpen(Operation *op) const {
11930f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_open", {});
1194d9b500d3SAart Bik   }
1195d9b500d3SAart Bik   Operation *getPrintClose(Operation *op) const {
11960f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_close", {});
1197d9b500d3SAart Bik   }
1198d9b500d3SAart Bik   Operation *getPrintComma(Operation *op) const {
11990f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_comma", {});
1200d9b500d3SAart Bik   }
1201d9b500d3SAart Bik   Operation *getPrintNewline(Operation *op) const {
12020f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_newline", {});
1203d9b500d3SAart Bik   }
1204d9b500d3SAart Bik };
1205d9b500d3SAart Bik 
1206334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either:
120765678d93SNicolas Vasilache ///   1. extractelement + insertelement for the 1-D case
120865678d93SNicolas Vasilache ///   2. extract + optional strided_slice + insert for the n-D case.
1209334a4159SReid Tatge class VectorStridedSliceOpConversion
1210334a4159SReid Tatge     : public OpRewritePattern<ExtractStridedSliceOp> {
121165678d93SNicolas Vasilache public:
1212334a4159SReid Tatge   using OpRewritePattern<ExtractStridedSliceOp>::OpRewritePattern;
121365678d93SNicolas Vasilache 
1214334a4159SReid Tatge   LogicalResult matchAndRewrite(ExtractStridedSliceOp op,
121565678d93SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
121665678d93SNicolas Vasilache     auto dstType = op.getResult().getType().cast<VectorType>();
121765678d93SNicolas Vasilache 
121865678d93SNicolas Vasilache     assert(!op.offsets().getValue().empty() && "Unexpected empty offsets");
121965678d93SNicolas Vasilache 
122065678d93SNicolas Vasilache     int64_t offset =
122165678d93SNicolas Vasilache         op.offsets().getValue().front().cast<IntegerAttr>().getInt();
122265678d93SNicolas Vasilache     int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt();
122365678d93SNicolas Vasilache     int64_t stride =
122465678d93SNicolas Vasilache         op.strides().getValue().front().cast<IntegerAttr>().getInt();
122565678d93SNicolas Vasilache 
122665678d93SNicolas Vasilache     auto loc = op.getLoc();
122765678d93SNicolas Vasilache     auto elemType = dstType.getElementType();
122835b68527SLei Zhang     assert(elemType.isSignlessIntOrIndexOrFloat());
122965678d93SNicolas Vasilache     Value zero = rewriter.create<ConstantOp>(loc, elemType,
123065678d93SNicolas Vasilache                                              rewriter.getZeroAttr(elemType));
123165678d93SNicolas Vasilache     Value res = rewriter.create<SplatOp>(loc, dstType, zero);
123265678d93SNicolas Vasilache     for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e;
123365678d93SNicolas Vasilache          off += stride, ++idx) {
123465678d93SNicolas Vasilache       Value extracted = extractOne(rewriter, loc, op.vector(), off);
123565678d93SNicolas Vasilache       if (op.offsets().getValue().size() > 1) {
1236334a4159SReid Tatge         extracted = rewriter.create<ExtractStridedSliceOp>(
123765678d93SNicolas Vasilache             loc, extracted, getI64SubArray(op.offsets(), /* dropFront=*/1),
123865678d93SNicolas Vasilache             getI64SubArray(op.sizes(), /* dropFront=*/1),
123965678d93SNicolas Vasilache             getI64SubArray(op.strides(), /* dropFront=*/1));
124065678d93SNicolas Vasilache       }
124165678d93SNicolas Vasilache       res = insertOne(rewriter, loc, extracted, res, idx);
124265678d93SNicolas Vasilache     }
124365678d93SNicolas Vasilache     rewriter.replaceOp(op, {res});
12443145427dSRiver Riddle     return success();
124565678d93SNicolas Vasilache   }
1246334a4159SReid Tatge   /// This pattern creates recursive ExtractStridedSliceOp, but the recursion is
1247bd1ccfe6SRiver Riddle   /// bounded as the rank is strictly decreasing.
1248bd1ccfe6SRiver Riddle   bool hasBoundedRewriteRecursion() const final { return true; }
124965678d93SNicolas Vasilache };
125065678d93SNicolas Vasilache 
1251df186507SBenjamin Kramer } // namespace
1252df186507SBenjamin Kramer 
12535c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM.
12545c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns(
1255ceb1b327Saartbik     LLVMTypeConverter &converter, OwningRewritePatternList &patterns,
1256ceb1b327Saartbik     bool reassociateFPReductions) {
125765678d93SNicolas Vasilache   MLIRContext *ctx = converter.getDialect()->getContext();
12588345b86dSNicolas Vasilache   // clang-format off
1259681f929fSNicolas Vasilache   patterns.insert<VectorFMAOpNDRewritePattern,
1260681f929fSNicolas Vasilache                   VectorInsertStridedSliceOpDifferentRankRewritePattern,
12612d515e49SNicolas Vasilache                   VectorInsertStridedSliceOpSameRankRewritePattern,
12622d515e49SNicolas Vasilache                   VectorStridedSliceOpConversion>(ctx);
1263ceb1b327Saartbik   patterns.insert<VectorReductionOpConversion>(
1264ceb1b327Saartbik       ctx, converter, reassociateFPReductions);
12658345b86dSNicolas Vasilache   patterns
1266ceb1b327Saartbik       .insert<VectorShuffleOpConversion,
12678345b86dSNicolas Vasilache               VectorExtractElementOpConversion,
12688345b86dSNicolas Vasilache               VectorExtractOpConversion,
12698345b86dSNicolas Vasilache               VectorFMAOp1DConversion,
12708345b86dSNicolas Vasilache               VectorInsertElementOpConversion,
12718345b86dSNicolas Vasilache               VectorInsertOpConversion,
12728345b86dSNicolas Vasilache               VectorPrintOpConversion,
12738345b86dSNicolas Vasilache               VectorTransferConversion<TransferReadOp>,
12748345b86dSNicolas Vasilache               VectorTransferConversion<TransferWriteOp>,
127519dbb230Saartbik               VectorTypeCastOpConversion,
127619dbb230Saartbik               VectorGatherOpConversion,
127719dbb230Saartbik               VectorScatterOpConversion>(ctx, converter);
12788345b86dSNicolas Vasilache   // clang-format on
12795c0c51a9SNicolas Vasilache }
12805c0c51a9SNicolas Vasilache 
128163b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns(
128263b683a8SNicolas Vasilache     LLVMTypeConverter &converter, OwningRewritePatternList &patterns) {
128363b683a8SNicolas Vasilache   MLIRContext *ctx = converter.getDialect()->getContext();
128463b683a8SNicolas Vasilache   patterns.insert<VectorMatmulOpConversion>(ctx, converter);
1285c295a65dSaartbik   patterns.insert<VectorFlatTransposeOpConversion>(ctx, converter);
128663b683a8SNicolas Vasilache }
128763b683a8SNicolas Vasilache 
12885c0c51a9SNicolas Vasilache namespace {
1289722f909fSRiver Riddle struct LowerVectorToLLVMPass
12901834ad4aSRiver Riddle     : public ConvertVectorToLLVMBase<LowerVectorToLLVMPass> {
12911bfdf7c7Saartbik   LowerVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
12921bfdf7c7Saartbik     this->reassociateFPReductions = options.reassociateFPReductions;
12931bfdf7c7Saartbik   }
1294722f909fSRiver Riddle   void runOnOperation() override;
12955c0c51a9SNicolas Vasilache };
12965c0c51a9SNicolas Vasilache } // namespace
12975c0c51a9SNicolas Vasilache 
1298722f909fSRiver Riddle void LowerVectorToLLVMPass::runOnOperation() {
1299078776a6Saartbik   // Perform progressive lowering of operations on slices and
1300b21c7999Saartbik   // all contraction operations. Also applies folding and DCE.
1301459cf6e5Saartbik   {
13025c0c51a9SNicolas Vasilache     OwningRewritePatternList patterns;
1303b1c688dbSaartbik     populateVectorToVectorCanonicalizationPatterns(patterns, &getContext());
1304459cf6e5Saartbik     populateVectorSlicesLoweringPatterns(patterns, &getContext());
1305b21c7999Saartbik     populateVectorContractLoweringPatterns(patterns, &getContext());
1306a5b9316bSUday Bondhugula     applyPatternsAndFoldGreedily(getOperation(), patterns);
1307459cf6e5Saartbik   }
1308459cf6e5Saartbik 
1309459cf6e5Saartbik   // Convert to the LLVM IR dialect.
13105c0c51a9SNicolas Vasilache   LLVMTypeConverter converter(&getContext());
1311459cf6e5Saartbik   OwningRewritePatternList patterns;
131263b683a8SNicolas Vasilache   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
1313ceb1b327Saartbik   populateVectorToLLVMConversionPatterns(converter, patterns,
1314ceb1b327Saartbik                                          reassociateFPReductions);
1315bbf3ef85SNicolas Vasilache   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
13165c0c51a9SNicolas Vasilache   populateStdToLLVMConversionPatterns(converter, patterns);
13175c0c51a9SNicolas Vasilache 
13182a00ae39STim Shen   LLVMConversionTarget target(getContext());
13198d67d187SRiver Riddle   if (failed(applyPartialConversion(getOperation(), target, patterns))) {
13205c0c51a9SNicolas Vasilache     signalPassFailure();
13215c0c51a9SNicolas Vasilache   }
13225c0c51a9SNicolas Vasilache }
13235c0c51a9SNicolas Vasilache 
13241bfdf7c7Saartbik std::unique_ptr<OperationPass<ModuleOp>>
13251bfdf7c7Saartbik mlir::createConvertVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
13261bfdf7c7Saartbik   return std::make_unique<LowerVectorToLLVMPass>(options);
13275c0c51a9SNicolas Vasilache }
1328