15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===//
25c0c51a9SNicolas Vasilache //
330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information.
556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
65c0c51a9SNicolas Vasilache //
756222a06SMehdi Amini //===----------------------------------------------------------------------===//
85c0c51a9SNicolas Vasilache 
965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h"
10870c1fd4SAlex Zinenko 
1175e5f0aaSAlex Zinenko #include "mlir/Conversion/LLVMCommon/VectorPattern.h"
12e332c22cSNicolas Vasilache #include "mlir/Dialect/LLVMIR/FunctionCallUtils.h"
135c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h"
14e2310704SJulian Gross #include "mlir/Dialect/MemRef/IR/MemRef.h"
1569d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h"
164d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h"
1709f7a55fSRiver Riddle #include "mlir/IR/BuiltinTypes.h"
1829a50c58SStephen Neuendorffer #include "mlir/Support/MathExtras.h"
19929189a4SWilliam S. Moses #include "mlir/Target/LLVMIR/TypeToLLVM.h"
205c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h"
215c0c51a9SNicolas Vasilache 
225c0c51a9SNicolas Vasilache using namespace mlir;
2365678d93SNicolas Vasilache using namespace mlir::vector;
245c0c51a9SNicolas Vasilache 
259826fe5cSAart Bik // Helper to reduce vector type by one rank at front.
269826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) {
279826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
289826fe5cSAart Bik   return VectorType::get(tp.getShape().drop_front(), tp.getElementType());
299826fe5cSAart Bik }
309826fe5cSAart Bik 
319826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back.
329826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) {
339826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
349826fe5cSAart Bik   return VectorType::get(tp.getShape().take_back(), tp.getElementType());
359826fe5cSAart Bik }
369826fe5cSAart Bik 
371c81adf3SAart Bik // Helper that picks the proper sequence for inserting.
38e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter,
390f04384dSAlex Zinenko                        LLVMTypeConverter &typeConverter, Location loc,
400f04384dSAlex Zinenko                        Value val1, Value val2, Type llvmType, int64_t rank,
410f04384dSAlex Zinenko                        int64_t pos) {
421c81adf3SAart Bik   if (rank == 1) {
431c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
441c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
450f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
461c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
471c81adf3SAart Bik     return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2,
481c81adf3SAart Bik                                                   constant);
491c81adf3SAart Bik   }
501c81adf3SAart Bik   return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2,
511c81adf3SAart Bik                                               rewriter.getI64ArrayAttr(pos));
521c81adf3SAart Bik }
531c81adf3SAart Bik 
542d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting.
552d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from,
562d515e49SNicolas Vasilache                        Value into, int64_t offset) {
572d515e49SNicolas Vasilache   auto vectorType = into.getType().cast<VectorType>();
582d515e49SNicolas Vasilache   if (vectorType.getRank() > 1)
592d515e49SNicolas Vasilache     return rewriter.create<InsertOp>(loc, from, into, offset);
602d515e49SNicolas Vasilache   return rewriter.create<vector::InsertElementOp>(
612d515e49SNicolas Vasilache       loc, vectorType, from, into,
622d515e49SNicolas Vasilache       rewriter.create<ConstantIndexOp>(loc, offset));
632d515e49SNicolas Vasilache }
642d515e49SNicolas Vasilache 
651c81adf3SAart Bik // Helper that picks the proper sequence for extracting.
66e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter,
670f04384dSAlex Zinenko                         LLVMTypeConverter &typeConverter, Location loc,
680f04384dSAlex Zinenko                         Value val, Type llvmType, int64_t rank, int64_t pos) {
691c81adf3SAart Bik   if (rank == 1) {
701c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
711c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
720f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
731c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
741c81adf3SAart Bik     return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val,
751c81adf3SAart Bik                                                    constant);
761c81adf3SAart Bik   }
771c81adf3SAart Bik   return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val,
781c81adf3SAart Bik                                                rewriter.getI64ArrayAttr(pos));
791c81adf3SAart Bik }
801c81adf3SAart Bik 
812d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting.
822d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector,
832d515e49SNicolas Vasilache                         int64_t offset) {
842d515e49SNicolas Vasilache   auto vectorType = vector.getType().cast<VectorType>();
852d515e49SNicolas Vasilache   if (vectorType.getRank() > 1)
862d515e49SNicolas Vasilache     return rewriter.create<ExtractOp>(loc, vector, offset);
872d515e49SNicolas Vasilache   return rewriter.create<vector::ExtractElementOp>(
882d515e49SNicolas Vasilache       loc, vectorType.getElementType(), vector,
892d515e49SNicolas Vasilache       rewriter.create<ConstantIndexOp>(loc, offset));
902d515e49SNicolas Vasilache }
912d515e49SNicolas Vasilache 
922d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t.
939db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing.
942d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr,
952d515e49SNicolas Vasilache                                               unsigned dropFront = 0,
962d515e49SNicolas Vasilache                                               unsigned dropBack = 0) {
972d515e49SNicolas Vasilache   assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds");
982d515e49SNicolas Vasilache   auto range = arrayAttr.getAsRange<IntegerAttr>();
992d515e49SNicolas Vasilache   SmallVector<int64_t, 4> res;
1002d515e49SNicolas Vasilache   res.reserve(arrayAttr.size() - dropFront - dropBack);
1012d515e49SNicolas Vasilache   for (auto it = range.begin() + dropFront, eit = range.end() - dropBack;
1022d515e49SNicolas Vasilache        it != eit; ++it)
1032d515e49SNicolas Vasilache     res.push_back((*it).getValue().getSExtValue());
1042d515e49SNicolas Vasilache   return res;
1052d515e49SNicolas Vasilache }
1062d515e49SNicolas Vasilache 
10726c8f908SThomas Raoux // Helper that returns data layout alignment of a memref.
10826c8f908SThomas Raoux LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter,
10926c8f908SThomas Raoux                                  MemRefType memrefType, unsigned &align) {
11026c8f908SThomas Raoux   Type elementTy = typeConverter.convertType(memrefType.getElementType());
1115f9e0466SNicolas Vasilache   if (!elementTy)
1125f9e0466SNicolas Vasilache     return failure();
1135f9e0466SNicolas Vasilache 
114b2ab375dSAlex Zinenko   // TODO: this should use the MLIR data layout when it becomes available and
115b2ab375dSAlex Zinenko   // stop depending on translation.
11687a89e0fSAlex Zinenko   llvm::LLVMContext llvmContext;
11787a89e0fSAlex Zinenko   align = LLVM::TypeToLLVMIRTranslator(llvmContext)
118c69c9e0fSAlex Zinenko               .getPreferredAlignment(elementTy, typeConverter.getDataLayout());
1195f9e0466SNicolas Vasilache   return success();
1205f9e0466SNicolas Vasilache }
1215f9e0466SNicolas Vasilache 
12229a50c58SStephen Neuendorffer // Return the minimal alignment value that satisfies all the AssumeAlignment
12329a50c58SStephen Neuendorffer // uses of `value`. If no such uses exist, return 1.
12429a50c58SStephen Neuendorffer static unsigned getAssumedAlignment(Value value) {
12529a50c58SStephen Neuendorffer   unsigned align = 1;
12629a50c58SStephen Neuendorffer   for (auto &u : value.getUses()) {
12729a50c58SStephen Neuendorffer     Operation *owner = u.getOwner();
12829a50c58SStephen Neuendorffer     if (auto op = dyn_cast<memref::AssumeAlignmentOp>(owner))
12929a50c58SStephen Neuendorffer       align = mlir::lcm(align, op.alignment());
13029a50c58SStephen Neuendorffer   }
13129a50c58SStephen Neuendorffer   return align;
13229a50c58SStephen Neuendorffer }
13329a50c58SStephen Neuendorffer 
13429a50c58SStephen Neuendorffer // Helper that returns data layout alignment of a memref associated with a
13529a50c58SStephen Neuendorffer // load, store, scatter, or gather op, including additional information from
13629a50c58SStephen Neuendorffer // assume_alignment calls on the source of the transfer
13729a50c58SStephen Neuendorffer template <class OpAdaptor>
13829a50c58SStephen Neuendorffer LogicalResult getMemRefOpAlignment(LLVMTypeConverter &typeConverter,
13929a50c58SStephen Neuendorffer                                    OpAdaptor op, unsigned &align) {
14029a50c58SStephen Neuendorffer   if (failed(getMemRefAlignment(typeConverter, op.getMemRefType(), align)))
14129a50c58SStephen Neuendorffer     return failure();
14229a50c58SStephen Neuendorffer   align = std::max(align, getAssumedAlignment(op.base()));
14329a50c58SStephen Neuendorffer   return success();
14429a50c58SStephen Neuendorffer }
14529a50c58SStephen Neuendorffer 
146df5ccf5aSAart Bik // Add an index vector component to a base pointer. This almost always succeeds
147df5ccf5aSAart Bik // unless the last stride is non-unit or the memory space is not zero.
148df5ccf5aSAart Bik static LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter,
149df5ccf5aSAart Bik                                     Location loc, Value memref, Value base,
150df5ccf5aSAart Bik                                     Value index, MemRefType memRefType,
151df5ccf5aSAart Bik                                     VectorType vType, Value &ptrs) {
15219dbb230Saartbik   int64_t offset;
15319dbb230Saartbik   SmallVector<int64_t, 4> strides;
15419dbb230Saartbik   auto successStrides = getStridesAndOffset(memRefType, strides, offset);
155df5ccf5aSAart Bik   if (failed(successStrides) || strides.back() != 1 ||
15637eca08eSVladislav Vinogradov       memRefType.getMemorySpaceAsInt() != 0)
157e8dcf5f8Saartbik     return failure();
1583a577f54SChristian Sigg   auto pType = MemRefDescriptor(memref).getElementPtrType();
159bd30a796SAlex Zinenko   auto ptrsType = LLVM::getFixedVectorType(pType, vType.getDimSize(0));
160df5ccf5aSAart Bik   ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, index);
16119dbb230Saartbik   return success();
16219dbb230Saartbik }
16319dbb230Saartbik 
164a57def30SAart Bik // Casts a strided element pointer to a vector pointer.  The vector pointer
16508c681f6SAndrew Pritchard // will be in the same address space as the incoming memref type.
166a57def30SAart Bik static Value castDataPtr(ConversionPatternRewriter &rewriter, Location loc,
167a57def30SAart Bik                          Value ptr, MemRefType memRefType, Type vt) {
16837eca08eSVladislav Vinogradov   auto pType = LLVM::LLVMPointerType::get(vt, memRefType.getMemorySpaceAsInt());
169a57def30SAart Bik   return rewriter.create<LLVM::BitcastOp>(loc, pType, ptr);
170a57def30SAart Bik }
171a57def30SAart Bik 
17290c01357SBenjamin Kramer namespace {
173e83b7b99Saartbik 
174cf5c517cSDiego Caballero /// Conversion pattern for a vector.bitcast.
175cf5c517cSDiego Caballero class VectorBitCastOpConversion
176cf5c517cSDiego Caballero     : public ConvertOpToLLVMPattern<vector::BitCastOp> {
177cf5c517cSDiego Caballero public:
178cf5c517cSDiego Caballero   using ConvertOpToLLVMPattern<vector::BitCastOp>::ConvertOpToLLVMPattern;
179cf5c517cSDiego Caballero 
180cf5c517cSDiego Caballero   LogicalResult
181ef976337SRiver Riddle   matchAndRewrite(vector::BitCastOp bitCastOp, OpAdaptor adaptor,
182cf5c517cSDiego Caballero                   ConversionPatternRewriter &rewriter) const override {
183cf5c517cSDiego Caballero     // Only 1-D vectors can be lowered to LLVM.
184cf5c517cSDiego Caballero     VectorType resultTy = bitCastOp.getType();
185cf5c517cSDiego Caballero     if (resultTy.getRank() != 1)
186cf5c517cSDiego Caballero       return failure();
187cf5c517cSDiego Caballero     Type newResultTy = typeConverter->convertType(resultTy);
188cf5c517cSDiego Caballero     rewriter.replaceOpWithNewOp<LLVM::BitcastOp>(bitCastOp, newResultTy,
189ef976337SRiver Riddle                                                  adaptor.getOperands()[0]);
190cf5c517cSDiego Caballero     return success();
191cf5c517cSDiego Caballero   }
192cf5c517cSDiego Caballero };
193cf5c517cSDiego Caballero 
19463b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply.
19563b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply.
196563879b6SRahul Joshi class VectorMatmulOpConversion
197563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::MatmulOp> {
19863b683a8SNicolas Vasilache public:
199563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::MatmulOp>::ConvertOpToLLVMPattern;
20063b683a8SNicolas Vasilache 
2013145427dSRiver Riddle   LogicalResult
202ef976337SRiver Riddle   matchAndRewrite(vector::MatmulOp matmulOp, OpAdaptor adaptor,
20363b683a8SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
20463b683a8SNicolas Vasilache     rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>(
205563879b6SRahul Joshi         matmulOp, typeConverter->convertType(matmulOp.res().getType()),
206563879b6SRahul Joshi         adaptor.lhs(), adaptor.rhs(), matmulOp.lhs_rows(),
207563879b6SRahul Joshi         matmulOp.lhs_columns(), matmulOp.rhs_columns());
2083145427dSRiver Riddle     return success();
20963b683a8SNicolas Vasilache   }
21063b683a8SNicolas Vasilache };
21163b683a8SNicolas Vasilache 
212c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose.
213c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose.
214563879b6SRahul Joshi class VectorFlatTransposeOpConversion
215563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::FlatTransposeOp> {
216c295a65dSaartbik public:
217563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::FlatTransposeOp>::ConvertOpToLLVMPattern;
218c295a65dSaartbik 
219c295a65dSaartbik   LogicalResult
220ef976337SRiver Riddle   matchAndRewrite(vector::FlatTransposeOp transOp, OpAdaptor adaptor,
221c295a65dSaartbik                   ConversionPatternRewriter &rewriter) const override {
222c295a65dSaartbik     rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>(
223dcec2ca5SChristian Sigg         transOp, typeConverter->convertType(transOp.res().getType()),
224c295a65dSaartbik         adaptor.matrix(), transOp.rows(), transOp.columns());
225c295a65dSaartbik     return success();
226c295a65dSaartbik   }
227c295a65dSaartbik };
228c295a65dSaartbik 
229ee66e43aSDiego Caballero /// Overloaded utility that replaces a vector.load, vector.store,
230ee66e43aSDiego Caballero /// vector.maskedload and vector.maskedstore with their respective LLVM
231ee66e43aSDiego Caballero /// couterparts.
232ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::LoadOp loadOp,
233ee66e43aSDiego Caballero                                  vector::LoadOpAdaptor adaptor,
234ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
235ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
236ee66e43aSDiego Caballero   rewriter.replaceOpWithNewOp<LLVM::LoadOp>(loadOp, ptr, align);
23739379916Saartbik }
23839379916Saartbik 
239ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedLoadOp loadOp,
240ee66e43aSDiego Caballero                                  vector::MaskedLoadOpAdaptor adaptor,
241ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
242ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
243ee66e43aSDiego Caballero   rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>(
244ee66e43aSDiego Caballero       loadOp, vectorTy, ptr, adaptor.mask(), adaptor.pass_thru(), align);
245ee66e43aSDiego Caballero }
246ee66e43aSDiego Caballero 
247ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::StoreOp storeOp,
248ee66e43aSDiego Caballero                                  vector::StoreOpAdaptor adaptor,
249ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
250ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
251ee66e43aSDiego Caballero   rewriter.replaceOpWithNewOp<LLVM::StoreOp>(storeOp, adaptor.valueToStore(),
252ee66e43aSDiego Caballero                                              ptr, align);
253ee66e43aSDiego Caballero }
254ee66e43aSDiego Caballero 
255ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedStoreOp storeOp,
256ee66e43aSDiego Caballero                                  vector::MaskedStoreOpAdaptor adaptor,
257ee66e43aSDiego Caballero                                  VectorType vectorTy, Value ptr, unsigned align,
258ee66e43aSDiego Caballero                                  ConversionPatternRewriter &rewriter) {
259ee66e43aSDiego Caballero   rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>(
260ee66e43aSDiego Caballero       storeOp, adaptor.valueToStore(), ptr, adaptor.mask(), align);
261ee66e43aSDiego Caballero }
262ee66e43aSDiego Caballero 
263ee66e43aSDiego Caballero /// Conversion pattern for a vector.load, vector.store, vector.maskedload, and
264ee66e43aSDiego Caballero /// vector.maskedstore.
265ee66e43aSDiego Caballero template <class LoadOrStoreOp, class LoadOrStoreOpAdaptor>
266ee66e43aSDiego Caballero class VectorLoadStoreConversion : public ConvertOpToLLVMPattern<LoadOrStoreOp> {
26739379916Saartbik public:
268ee66e43aSDiego Caballero   using ConvertOpToLLVMPattern<LoadOrStoreOp>::ConvertOpToLLVMPattern;
26939379916Saartbik 
27039379916Saartbik   LogicalResult
271ef976337SRiver Riddle   matchAndRewrite(LoadOrStoreOp loadOrStoreOp,
272ef976337SRiver Riddle                   typename LoadOrStoreOp::Adaptor adaptor,
27339379916Saartbik                   ConversionPatternRewriter &rewriter) const override {
274ee66e43aSDiego Caballero     // Only 1-D vectors can be lowered to LLVM.
275ee66e43aSDiego Caballero     VectorType vectorTy = loadOrStoreOp.getVectorType();
276ee66e43aSDiego Caballero     if (vectorTy.getRank() > 1)
277ee66e43aSDiego Caballero       return failure();
278ee66e43aSDiego Caballero 
279ee66e43aSDiego Caballero     auto loc = loadOrStoreOp->getLoc();
280ee66e43aSDiego Caballero     MemRefType memRefTy = loadOrStoreOp.getMemRefType();
28139379916Saartbik 
28239379916Saartbik     // Resolve alignment.
28339379916Saartbik     unsigned align;
28429a50c58SStephen Neuendorffer     if (failed(getMemRefOpAlignment(*this->getTypeConverter(), loadOrStoreOp,
28529a50c58SStephen Neuendorffer                                     align)))
28639379916Saartbik       return failure();
28739379916Saartbik 
288a57def30SAart Bik     // Resolve address.
289ee66e43aSDiego Caballero     auto vtype = this->typeConverter->convertType(loadOrStoreOp.getVectorType())
290ee66e43aSDiego Caballero                      .template cast<VectorType>();
291ee66e43aSDiego Caballero     Value dataPtr = this->getStridedElementPtr(loc, memRefTy, adaptor.base(),
292a57def30SAart Bik                                                adaptor.indices(), rewriter);
293ee66e43aSDiego Caballero     Value ptr = castDataPtr(rewriter, loc, dataPtr, memRefTy, vtype);
29439379916Saartbik 
295ee66e43aSDiego Caballero     replaceLoadOrStoreOp(loadOrStoreOp, adaptor, vtype, ptr, align, rewriter);
29639379916Saartbik     return success();
29739379916Saartbik   }
29839379916Saartbik };
29939379916Saartbik 
30019dbb230Saartbik /// Conversion pattern for a vector.gather.
301563879b6SRahul Joshi class VectorGatherOpConversion
302563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::GatherOp> {
30319dbb230Saartbik public:
304563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::GatherOp>::ConvertOpToLLVMPattern;
30519dbb230Saartbik 
30619dbb230Saartbik   LogicalResult
307ef976337SRiver Riddle   matchAndRewrite(vector::GatherOp gather, OpAdaptor adaptor,
30819dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
309563879b6SRahul Joshi     auto loc = gather->getLoc();
310df5ccf5aSAart Bik     MemRefType memRefType = gather.getMemRefType();
31119dbb230Saartbik 
31219dbb230Saartbik     // Resolve alignment.
31319dbb230Saartbik     unsigned align;
31429a50c58SStephen Neuendorffer     if (failed(getMemRefOpAlignment(*getTypeConverter(), gather, align)))
31519dbb230Saartbik       return failure();
31619dbb230Saartbik 
317df5ccf5aSAart Bik     // Resolve address.
31819dbb230Saartbik     Value ptrs;
319df5ccf5aSAart Bik     VectorType vType = gather.getVectorType();
320df5ccf5aSAart Bik     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(),
321df5ccf5aSAart Bik                                      adaptor.indices(), rewriter);
322df5ccf5aSAart Bik     if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr,
323df5ccf5aSAart Bik                               adaptor.index_vec(), memRefType, vType, ptrs)))
32419dbb230Saartbik       return failure();
32519dbb230Saartbik 
32619dbb230Saartbik     // Replace with the gather intrinsic.
32719dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_gather>(
328dcec2ca5SChristian Sigg         gather, typeConverter->convertType(vType), ptrs, adaptor.mask(),
3290c2a4d3cSBenjamin Kramer         adaptor.pass_thru(), rewriter.getI32IntegerAttr(align));
33019dbb230Saartbik     return success();
33119dbb230Saartbik   }
33219dbb230Saartbik };
33319dbb230Saartbik 
33419dbb230Saartbik /// Conversion pattern for a vector.scatter.
335563879b6SRahul Joshi class VectorScatterOpConversion
336563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ScatterOp> {
33719dbb230Saartbik public:
338563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ScatterOp>::ConvertOpToLLVMPattern;
33919dbb230Saartbik 
34019dbb230Saartbik   LogicalResult
341ef976337SRiver Riddle   matchAndRewrite(vector::ScatterOp scatter, OpAdaptor adaptor,
34219dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
343563879b6SRahul Joshi     auto loc = scatter->getLoc();
344df5ccf5aSAart Bik     MemRefType memRefType = scatter.getMemRefType();
34519dbb230Saartbik 
34619dbb230Saartbik     // Resolve alignment.
34719dbb230Saartbik     unsigned align;
34829a50c58SStephen Neuendorffer     if (failed(getMemRefOpAlignment(*getTypeConverter(), scatter, align)))
34919dbb230Saartbik       return failure();
35019dbb230Saartbik 
351df5ccf5aSAart Bik     // Resolve address.
35219dbb230Saartbik     Value ptrs;
353df5ccf5aSAart Bik     VectorType vType = scatter.getVectorType();
354df5ccf5aSAart Bik     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(),
355df5ccf5aSAart Bik                                      adaptor.indices(), rewriter);
356df5ccf5aSAart Bik     if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr,
357df5ccf5aSAart Bik                               adaptor.index_vec(), memRefType, vType, ptrs)))
35819dbb230Saartbik       return failure();
35919dbb230Saartbik 
36019dbb230Saartbik     // Replace with the scatter intrinsic.
36119dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_scatter>(
362656674a7SDiego Caballero         scatter, adaptor.valueToStore(), ptrs, adaptor.mask(),
36319dbb230Saartbik         rewriter.getI32IntegerAttr(align));
36419dbb230Saartbik     return success();
36519dbb230Saartbik   }
36619dbb230Saartbik };
36719dbb230Saartbik 
368e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload.
369563879b6SRahul Joshi class VectorExpandLoadOpConversion
370563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ExpandLoadOp> {
371e8dcf5f8Saartbik public:
372563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ExpandLoadOp>::ConvertOpToLLVMPattern;
373e8dcf5f8Saartbik 
374e8dcf5f8Saartbik   LogicalResult
375ef976337SRiver Riddle   matchAndRewrite(vector::ExpandLoadOp expand, OpAdaptor adaptor,
376e8dcf5f8Saartbik                   ConversionPatternRewriter &rewriter) const override {
377563879b6SRahul Joshi     auto loc = expand->getLoc();
378a57def30SAart Bik     MemRefType memRefType = expand.getMemRefType();
379e8dcf5f8Saartbik 
380a57def30SAart Bik     // Resolve address.
381656674a7SDiego Caballero     auto vtype = typeConverter->convertType(expand.getVectorType());
382df5ccf5aSAart Bik     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(),
383a57def30SAart Bik                                      adaptor.indices(), rewriter);
384e8dcf5f8Saartbik 
385e8dcf5f8Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_expandload>(
386a57def30SAart Bik         expand, vtype, ptr, adaptor.mask(), adaptor.pass_thru());
387e8dcf5f8Saartbik     return success();
388e8dcf5f8Saartbik   }
389e8dcf5f8Saartbik };
390e8dcf5f8Saartbik 
391e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore.
392563879b6SRahul Joshi class VectorCompressStoreOpConversion
393563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::CompressStoreOp> {
394e8dcf5f8Saartbik public:
395563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::CompressStoreOp>::ConvertOpToLLVMPattern;
396e8dcf5f8Saartbik 
397e8dcf5f8Saartbik   LogicalResult
398ef976337SRiver Riddle   matchAndRewrite(vector::CompressStoreOp compress, OpAdaptor adaptor,
399e8dcf5f8Saartbik                   ConversionPatternRewriter &rewriter) const override {
400563879b6SRahul Joshi     auto loc = compress->getLoc();
401a57def30SAart Bik     MemRefType memRefType = compress.getMemRefType();
402e8dcf5f8Saartbik 
403a57def30SAart Bik     // Resolve address.
404df5ccf5aSAart Bik     Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(),
405a57def30SAart Bik                                      adaptor.indices(), rewriter);
406e8dcf5f8Saartbik 
407e8dcf5f8Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>(
408656674a7SDiego Caballero         compress, adaptor.valueToStore(), ptr, adaptor.mask());
409e8dcf5f8Saartbik     return success();
410e8dcf5f8Saartbik   }
411e8dcf5f8Saartbik };
412e8dcf5f8Saartbik 
41319dbb230Saartbik /// Conversion pattern for all vector reductions.
414563879b6SRahul Joshi class VectorReductionOpConversion
415563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ReductionOp> {
416e83b7b99Saartbik public:
417563879b6SRahul Joshi   explicit VectorReductionOpConversion(LLVMTypeConverter &typeConv,
418060c9dd1Saartbik                                        bool reassociateFPRed)
419563879b6SRahul Joshi       : ConvertOpToLLVMPattern<vector::ReductionOp>(typeConv),
420060c9dd1Saartbik         reassociateFPReductions(reassociateFPRed) {}
421e83b7b99Saartbik 
4223145427dSRiver Riddle   LogicalResult
423ef976337SRiver Riddle   matchAndRewrite(vector::ReductionOp reductionOp, OpAdaptor adaptor,
424e83b7b99Saartbik                   ConversionPatternRewriter &rewriter) const override {
425e83b7b99Saartbik     auto kind = reductionOp.kind();
426e83b7b99Saartbik     Type eltType = reductionOp.dest().getType();
427dcec2ca5SChristian Sigg     Type llvmType = typeConverter->convertType(eltType);
428ef976337SRiver Riddle     Value operand = adaptor.getOperands()[0];
429e9628955SAart Bik     if (eltType.isIntOrIndex()) {
430e83b7b99Saartbik       // Integer reductions: add/mul/min/max/and/or/xor.
431e83b7b99Saartbik       if (kind == "add")
432ef976337SRiver Riddle         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_add>(reductionOp,
433ef976337SRiver Riddle                                                              llvmType, operand);
434e83b7b99Saartbik       else if (kind == "mul")
435ef976337SRiver Riddle         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_mul>(reductionOp,
436ef976337SRiver Riddle                                                              llvmType, operand);
437*eaf2588aSDiego Caballero       else if (kind == "minui")
438322d0afdSAmara Emerson         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umin>(
439ef976337SRiver Riddle             reductionOp, llvmType, operand);
440*eaf2588aSDiego Caballero       else if (kind == "minsi")
441322d0afdSAmara Emerson         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smin>(
442ef976337SRiver Riddle             reductionOp, llvmType, operand);
443*eaf2588aSDiego Caballero       else if (kind == "maxui")
444322d0afdSAmara Emerson         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umax>(
445ef976337SRiver Riddle             reductionOp, llvmType, operand);
446*eaf2588aSDiego Caballero       else if (kind == "maxsi")
447322d0afdSAmara Emerson         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smax>(
448ef976337SRiver Riddle             reductionOp, llvmType, operand);
449e83b7b99Saartbik       else if (kind == "and")
450ef976337SRiver Riddle         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_and>(reductionOp,
451ef976337SRiver Riddle                                                              llvmType, operand);
452e83b7b99Saartbik       else if (kind == "or")
453ef976337SRiver Riddle         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_or>(reductionOp,
454ef976337SRiver Riddle                                                             llvmType, operand);
455e83b7b99Saartbik       else if (kind == "xor")
456ef976337SRiver Riddle         rewriter.replaceOpWithNewOp<LLVM::vector_reduce_xor>(reductionOp,
457ef976337SRiver Riddle                                                              llvmType, operand);
458e83b7b99Saartbik       else
4593145427dSRiver Riddle         return failure();
4603145427dSRiver Riddle       return success();
461dcec2ca5SChristian Sigg     }
462e83b7b99Saartbik 
463dcec2ca5SChristian Sigg     if (!eltType.isa<FloatType>())
464dcec2ca5SChristian Sigg       return failure();
465dcec2ca5SChristian Sigg 
466e83b7b99Saartbik     // Floating-point reductions: add/mul/min/max
467e83b7b99Saartbik     if (kind == "add") {
4680d924700Saartbik       // Optional accumulator (or zero).
469ef976337SRiver Riddle       Value acc = adaptor.getOperands().size() > 1
470ef976337SRiver Riddle                       ? adaptor.getOperands()[1]
4710d924700Saartbik                       : rewriter.create<LLVM::ConstantOp>(
472563879b6SRahul Joshi                             reductionOp->getLoc(), llvmType,
4730d924700Saartbik                             rewriter.getZeroAttr(eltType));
474322d0afdSAmara Emerson       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fadd>(
475ef976337SRiver Riddle           reductionOp, llvmType, acc, operand,
476ceb1b327Saartbik           rewriter.getBoolAttr(reassociateFPReductions));
477e83b7b99Saartbik     } else if (kind == "mul") {
4780d924700Saartbik       // Optional accumulator (or one).
479ef976337SRiver Riddle       Value acc = adaptor.getOperands().size() > 1
480ef976337SRiver Riddle                       ? adaptor.getOperands()[1]
4810d924700Saartbik                       : rewriter.create<LLVM::ConstantOp>(
482563879b6SRahul Joshi                             reductionOp->getLoc(), llvmType,
4830d924700Saartbik                             rewriter.getFloatAttr(eltType, 1.0));
484322d0afdSAmara Emerson       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmul>(
485ef976337SRiver Riddle           reductionOp, llvmType, acc, operand,
486ceb1b327Saartbik           rewriter.getBoolAttr(reassociateFPReductions));
487*eaf2588aSDiego Caballero     } else if (kind == "minf")
488*eaf2588aSDiego Caballero       // FIXME: MLIR's 'minf' and LLVM's 'vector_reduce_fmin' do not handle
489*eaf2588aSDiego Caballero       // NaNs/-0.0/+0.0 in the same way.
490ef976337SRiver Riddle       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmin>(reductionOp,
491ef976337SRiver Riddle                                                             llvmType, operand);
492*eaf2588aSDiego Caballero     else if (kind == "maxf")
493*eaf2588aSDiego Caballero       // FIXME: MLIR's 'maxf' and LLVM's 'vector_reduce_fmax' do not handle
494*eaf2588aSDiego Caballero       // NaNs/-0.0/+0.0 in the same way.
495ef976337SRiver Riddle       rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmax>(reductionOp,
496ef976337SRiver Riddle                                                             llvmType, operand);
497e83b7b99Saartbik     else
4983145427dSRiver Riddle       return failure();
4993145427dSRiver Riddle     return success();
500e83b7b99Saartbik   }
501ceb1b327Saartbik 
502ceb1b327Saartbik private:
503ceb1b327Saartbik   const bool reassociateFPReductions;
504e83b7b99Saartbik };
505e83b7b99Saartbik 
506563879b6SRahul Joshi class VectorShuffleOpConversion
507563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ShuffleOp> {
5081c81adf3SAart Bik public:
509563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ShuffleOp>::ConvertOpToLLVMPattern;
5101c81adf3SAart Bik 
5113145427dSRiver Riddle   LogicalResult
512ef976337SRiver Riddle   matchAndRewrite(vector::ShuffleOp shuffleOp, OpAdaptor adaptor,
5131c81adf3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
514563879b6SRahul Joshi     auto loc = shuffleOp->getLoc();
5151c81adf3SAart Bik     auto v1Type = shuffleOp.getV1VectorType();
5161c81adf3SAart Bik     auto v2Type = shuffleOp.getV2VectorType();
5171c81adf3SAart Bik     auto vectorType = shuffleOp.getVectorType();
518dcec2ca5SChristian Sigg     Type llvmType = typeConverter->convertType(vectorType);
5191c81adf3SAart Bik     auto maskArrayAttr = shuffleOp.mask();
5201c81adf3SAart Bik 
5211c81adf3SAart Bik     // Bail if result type cannot be lowered.
5221c81adf3SAart Bik     if (!llvmType)
5233145427dSRiver Riddle       return failure();
5241c81adf3SAart Bik 
5251c81adf3SAart Bik     // Get rank and dimension sizes.
5261c81adf3SAart Bik     int64_t rank = vectorType.getRank();
5271c81adf3SAart Bik     assert(v1Type.getRank() == rank);
5281c81adf3SAart Bik     assert(v2Type.getRank() == rank);
5291c81adf3SAart Bik     int64_t v1Dim = v1Type.getDimSize(0);
5301c81adf3SAart Bik 
5311c81adf3SAart Bik     // For rank 1, where both operands have *exactly* the same vector type,
5321c81adf3SAart Bik     // there is direct shuffle support in LLVM. Use it!
5331c81adf3SAart Bik     if (rank == 1 && v1Type == v2Type) {
534563879b6SRahul Joshi       Value llvmShuffleOp = rewriter.create<LLVM::ShuffleVectorOp>(
5351c81adf3SAart Bik           loc, adaptor.v1(), adaptor.v2(), maskArrayAttr);
536563879b6SRahul Joshi       rewriter.replaceOp(shuffleOp, llvmShuffleOp);
5373145427dSRiver Riddle       return success();
538b36aaeafSAart Bik     }
539b36aaeafSAart Bik 
5401c81adf3SAart Bik     // For all other cases, insert the individual values individually.
5415a8a159bSMehdi Amini     Type eltType;
5425a8a159bSMehdi Amini     llvm::errs() << llvmType << "\n";
5435a8a159bSMehdi Amini     if (auto arrayType = llvmType.dyn_cast<LLVM::LLVMArrayType>())
5445a8a159bSMehdi Amini       eltType = arrayType.getElementType();
5455a8a159bSMehdi Amini     else
5465a8a159bSMehdi Amini       eltType = llvmType.cast<VectorType>().getElementType();
547e62a6956SRiver Riddle     Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType);
5481c81adf3SAart Bik     int64_t insPos = 0;
5491c81adf3SAart Bik     for (auto en : llvm::enumerate(maskArrayAttr)) {
5501c81adf3SAart Bik       int64_t extPos = en.value().cast<IntegerAttr>().getInt();
551e62a6956SRiver Riddle       Value value = adaptor.v1();
5521c81adf3SAart Bik       if (extPos >= v1Dim) {
5531c81adf3SAart Bik         extPos -= v1Dim;
5541c81adf3SAart Bik         value = adaptor.v2();
555b36aaeafSAart Bik       }
556dcec2ca5SChristian Sigg       Value extract = extractOne(rewriter, *getTypeConverter(), loc, value,
5575a8a159bSMehdi Amini                                  eltType, rank, extPos);
558dcec2ca5SChristian Sigg       insert = insertOne(rewriter, *getTypeConverter(), loc, insert, extract,
5590f04384dSAlex Zinenko                          llvmType, rank, insPos++);
5601c81adf3SAart Bik     }
561563879b6SRahul Joshi     rewriter.replaceOp(shuffleOp, insert);
5623145427dSRiver Riddle     return success();
563b36aaeafSAart Bik   }
564b36aaeafSAart Bik };
565b36aaeafSAart Bik 
566563879b6SRahul Joshi class VectorExtractElementOpConversion
567563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ExtractElementOp> {
568cd5dab8aSAart Bik public:
569563879b6SRahul Joshi   using ConvertOpToLLVMPattern<
570563879b6SRahul Joshi       vector::ExtractElementOp>::ConvertOpToLLVMPattern;
571cd5dab8aSAart Bik 
5723145427dSRiver Riddle   LogicalResult
573ef976337SRiver Riddle   matchAndRewrite(vector::ExtractElementOp extractEltOp, OpAdaptor adaptor,
574cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
575cd5dab8aSAart Bik     auto vectorType = extractEltOp.getVectorType();
576dcec2ca5SChristian Sigg     auto llvmType = typeConverter->convertType(vectorType.getElementType());
577cd5dab8aSAart Bik 
578cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
579cd5dab8aSAart Bik     if (!llvmType)
5803145427dSRiver Riddle       return failure();
581cd5dab8aSAart Bik 
582cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>(
583563879b6SRahul Joshi         extractEltOp, llvmType, adaptor.vector(), adaptor.position());
5843145427dSRiver Riddle     return success();
585cd5dab8aSAart Bik   }
586cd5dab8aSAart Bik };
587cd5dab8aSAart Bik 
588563879b6SRahul Joshi class VectorExtractOpConversion
589563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::ExtractOp> {
5905c0c51a9SNicolas Vasilache public:
591563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::ExtractOp>::ConvertOpToLLVMPattern;
5925c0c51a9SNicolas Vasilache 
5933145427dSRiver Riddle   LogicalResult
594ef976337SRiver Riddle   matchAndRewrite(vector::ExtractOp extractOp, OpAdaptor adaptor,
5955c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
596563879b6SRahul Joshi     auto loc = extractOp->getLoc();
5979826fe5cSAart Bik     auto vectorType = extractOp.getVectorType();
5982bdf33ccSRiver Riddle     auto resultType = extractOp.getResult().getType();
599dcec2ca5SChristian Sigg     auto llvmResultType = typeConverter->convertType(resultType);
6005c0c51a9SNicolas Vasilache     auto positionArrayAttr = extractOp.position();
6019826fe5cSAart Bik 
6029826fe5cSAart Bik     // Bail if result type cannot be lowered.
6039826fe5cSAart Bik     if (!llvmResultType)
6043145427dSRiver Riddle       return failure();
6059826fe5cSAart Bik 
606864adf39SMatthias Springer     // Extract entire vector. Should be handled by folder, but just to be safe.
607864adf39SMatthias Springer     if (positionArrayAttr.empty()) {
608864adf39SMatthias Springer       rewriter.replaceOp(extractOp, adaptor.vector());
609864adf39SMatthias Springer       return success();
610864adf39SMatthias Springer     }
611864adf39SMatthias Springer 
6125c0c51a9SNicolas Vasilache     // One-shot extraction of vector from array (only requires extractvalue).
6135c0c51a9SNicolas Vasilache     if (resultType.isa<VectorType>()) {
614e62a6956SRiver Riddle       Value extracted = rewriter.create<LLVM::ExtractValueOp>(
6155c0c51a9SNicolas Vasilache           loc, llvmResultType, adaptor.vector(), positionArrayAttr);
616563879b6SRahul Joshi       rewriter.replaceOp(extractOp, extracted);
6173145427dSRiver Riddle       return success();
6185c0c51a9SNicolas Vasilache     }
6195c0c51a9SNicolas Vasilache 
6209826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
621563879b6SRahul Joshi     auto *context = extractOp->getContext();
622e62a6956SRiver Riddle     Value extracted = adaptor.vector();
6235c0c51a9SNicolas Vasilache     auto positionAttrs = positionArrayAttr.getValue();
6245c0c51a9SNicolas Vasilache     if (positionAttrs.size() > 1) {
6259826fe5cSAart Bik       auto oneDVectorType = reducedVectorTypeBack(vectorType);
6265c0c51a9SNicolas Vasilache       auto nMinusOnePositionAttrs =
627c2c83e97STres Popp           ArrayAttr::get(context, positionAttrs.drop_back());
6285c0c51a9SNicolas Vasilache       extracted = rewriter.create<LLVM::ExtractValueOp>(
629dcec2ca5SChristian Sigg           loc, typeConverter->convertType(oneDVectorType), extracted,
6305c0c51a9SNicolas Vasilache           nMinusOnePositionAttrs);
6315c0c51a9SNicolas Vasilache     }
6325c0c51a9SNicolas Vasilache 
6335c0c51a9SNicolas Vasilache     // Remaining extraction of element from 1-D LLVM vector
6345c0c51a9SNicolas Vasilache     auto position = positionAttrs.back().cast<IntegerAttr>();
6352230bf99SAlex Zinenko     auto i64Type = IntegerType::get(rewriter.getContext(), 64);
6361d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
6375c0c51a9SNicolas Vasilache     extracted =
6385c0c51a9SNicolas Vasilache         rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant);
639563879b6SRahul Joshi     rewriter.replaceOp(extractOp, extracted);
6405c0c51a9SNicolas Vasilache 
6413145427dSRiver Riddle     return success();
6425c0c51a9SNicolas Vasilache   }
6435c0c51a9SNicolas Vasilache };
6445c0c51a9SNicolas Vasilache 
645681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector
646681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion.
647681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank.
648681f929fSNicolas Vasilache ///
649681f929fSNicolas Vasilache /// Example:
650681f929fSNicolas Vasilache /// ```
651681f929fSNicolas Vasilache ///  vector.fma %a, %a, %a : vector<8xf32>
652681f929fSNicolas Vasilache /// ```
653681f929fSNicolas Vasilache /// is converted to:
654681f929fSNicolas Vasilache /// ```
6553bffe602SBenjamin Kramer ///  llvm.intr.fmuladd %va, %va, %va:
656dd5165a9SAlex Zinenko ///    (!llvm."<8 x f32>">, !llvm<"<8 x f32>">, !llvm<"<8 x f32>">)
657dd5165a9SAlex Zinenko ///    -> !llvm."<8 x f32>">
658681f929fSNicolas Vasilache /// ```
659563879b6SRahul Joshi class VectorFMAOp1DConversion : public ConvertOpToLLVMPattern<vector::FMAOp> {
660681f929fSNicolas Vasilache public:
661563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::FMAOp>::ConvertOpToLLVMPattern;
662681f929fSNicolas Vasilache 
6633145427dSRiver Riddle   LogicalResult
664ef976337SRiver Riddle   matchAndRewrite(vector::FMAOp fmaOp, OpAdaptor adaptor,
665681f929fSNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
666681f929fSNicolas Vasilache     VectorType vType = fmaOp.getVectorType();
667681f929fSNicolas Vasilache     if (vType.getRank() != 1)
6683145427dSRiver Riddle       return failure();
669563879b6SRahul Joshi     rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(fmaOp, adaptor.lhs(),
6703bffe602SBenjamin Kramer                                                  adaptor.rhs(), adaptor.acc());
6713145427dSRiver Riddle     return success();
672681f929fSNicolas Vasilache   }
673681f929fSNicolas Vasilache };
674681f929fSNicolas Vasilache 
675563879b6SRahul Joshi class VectorInsertElementOpConversion
676563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::InsertElementOp> {
677cd5dab8aSAart Bik public:
678563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::InsertElementOp>::ConvertOpToLLVMPattern;
679cd5dab8aSAart Bik 
6803145427dSRiver Riddle   LogicalResult
681ef976337SRiver Riddle   matchAndRewrite(vector::InsertElementOp insertEltOp, OpAdaptor adaptor,
682cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
683cd5dab8aSAart Bik     auto vectorType = insertEltOp.getDestVectorType();
684dcec2ca5SChristian Sigg     auto llvmType = typeConverter->convertType(vectorType);
685cd5dab8aSAart Bik 
686cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
687cd5dab8aSAart Bik     if (!llvmType)
6883145427dSRiver Riddle       return failure();
689cd5dab8aSAart Bik 
690cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>(
691563879b6SRahul Joshi         insertEltOp, llvmType, adaptor.dest(), adaptor.source(),
692563879b6SRahul Joshi         adaptor.position());
6933145427dSRiver Riddle     return success();
694cd5dab8aSAart Bik   }
695cd5dab8aSAart Bik };
696cd5dab8aSAart Bik 
697563879b6SRahul Joshi class VectorInsertOpConversion
698563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::InsertOp> {
6999826fe5cSAart Bik public:
700563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::InsertOp>::ConvertOpToLLVMPattern;
7019826fe5cSAart Bik 
7023145427dSRiver Riddle   LogicalResult
703ef976337SRiver Riddle   matchAndRewrite(vector::InsertOp insertOp, OpAdaptor adaptor,
7049826fe5cSAart Bik                   ConversionPatternRewriter &rewriter) const override {
705563879b6SRahul Joshi     auto loc = insertOp->getLoc();
7069826fe5cSAart Bik     auto sourceType = insertOp.getSourceType();
7079826fe5cSAart Bik     auto destVectorType = insertOp.getDestVectorType();
708dcec2ca5SChristian Sigg     auto llvmResultType = typeConverter->convertType(destVectorType);
7099826fe5cSAart Bik     auto positionArrayAttr = insertOp.position();
7109826fe5cSAart Bik 
7119826fe5cSAart Bik     // Bail if result type cannot be lowered.
7129826fe5cSAart Bik     if (!llvmResultType)
7133145427dSRiver Riddle       return failure();
7149826fe5cSAart Bik 
715864adf39SMatthias Springer     // Overwrite entire vector with value. Should be handled by folder, but
716864adf39SMatthias Springer     // just to be safe.
717864adf39SMatthias Springer     if (positionArrayAttr.empty()) {
718864adf39SMatthias Springer       rewriter.replaceOp(insertOp, adaptor.source());
719864adf39SMatthias Springer       return success();
720864adf39SMatthias Springer     }
721864adf39SMatthias Springer 
7229826fe5cSAart Bik     // One-shot insertion of a vector into an array (only requires insertvalue).
7239826fe5cSAart Bik     if (sourceType.isa<VectorType>()) {
724e62a6956SRiver Riddle       Value inserted = rewriter.create<LLVM::InsertValueOp>(
7259826fe5cSAart Bik           loc, llvmResultType, adaptor.dest(), adaptor.source(),
7269826fe5cSAart Bik           positionArrayAttr);
727563879b6SRahul Joshi       rewriter.replaceOp(insertOp, inserted);
7283145427dSRiver Riddle       return success();
7299826fe5cSAart Bik     }
7309826fe5cSAart Bik 
7319826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
732563879b6SRahul Joshi     auto *context = insertOp->getContext();
733e62a6956SRiver Riddle     Value extracted = adaptor.dest();
7349826fe5cSAart Bik     auto positionAttrs = positionArrayAttr.getValue();
7359826fe5cSAart Bik     auto position = positionAttrs.back().cast<IntegerAttr>();
7369826fe5cSAart Bik     auto oneDVectorType = destVectorType;
7379826fe5cSAart Bik     if (positionAttrs.size() > 1) {
7389826fe5cSAart Bik       oneDVectorType = reducedVectorTypeBack(destVectorType);
7399826fe5cSAart Bik       auto nMinusOnePositionAttrs =
740c2c83e97STres Popp           ArrayAttr::get(context, positionAttrs.drop_back());
7419826fe5cSAart Bik       extracted = rewriter.create<LLVM::ExtractValueOp>(
742dcec2ca5SChristian Sigg           loc, typeConverter->convertType(oneDVectorType), extracted,
7439826fe5cSAart Bik           nMinusOnePositionAttrs);
7449826fe5cSAart Bik     }
7459826fe5cSAart Bik 
7469826fe5cSAart Bik     // Insertion of an element into a 1-D LLVM vector.
7472230bf99SAlex Zinenko     auto i64Type = IntegerType::get(rewriter.getContext(), 64);
7481d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
749e62a6956SRiver Riddle     Value inserted = rewriter.create<LLVM::InsertElementOp>(
750dcec2ca5SChristian Sigg         loc, typeConverter->convertType(oneDVectorType), extracted,
7510f04384dSAlex Zinenko         adaptor.source(), constant);
7529826fe5cSAart Bik 
7539826fe5cSAart Bik     // Potential insertion of resulting 1-D vector into array.
7549826fe5cSAart Bik     if (positionAttrs.size() > 1) {
7559826fe5cSAart Bik       auto nMinusOnePositionAttrs =
756c2c83e97STres Popp           ArrayAttr::get(context, positionAttrs.drop_back());
7579826fe5cSAart Bik       inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType,
7589826fe5cSAart Bik                                                       adaptor.dest(), inserted,
7599826fe5cSAart Bik                                                       nMinusOnePositionAttrs);
7609826fe5cSAart Bik     }
7619826fe5cSAart Bik 
762563879b6SRahul Joshi     rewriter.replaceOp(insertOp, inserted);
7633145427dSRiver Riddle     return success();
7649826fe5cSAart Bik   }
7659826fe5cSAart Bik };
7669826fe5cSAart Bik 
767681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1.
768681f929fSNicolas Vasilache ///
769681f929fSNicolas Vasilache /// Example:
770681f929fSNicolas Vasilache /// ```
771681f929fSNicolas Vasilache ///   %d = vector.fma %a, %b, %c : vector<2x4xf32>
772681f929fSNicolas Vasilache /// ```
773681f929fSNicolas Vasilache /// is rewritten into:
774681f929fSNicolas Vasilache /// ```
775681f929fSNicolas Vasilache ///  %r = splat %f0: vector<2x4xf32>
776681f929fSNicolas Vasilache ///  %va = vector.extractvalue %a[0] : vector<2x4xf32>
777681f929fSNicolas Vasilache ///  %vb = vector.extractvalue %b[0] : vector<2x4xf32>
778681f929fSNicolas Vasilache ///  %vc = vector.extractvalue %c[0] : vector<2x4xf32>
779681f929fSNicolas Vasilache ///  %vd = vector.fma %va, %vb, %vc : vector<4xf32>
780681f929fSNicolas Vasilache ///  %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32>
781681f929fSNicolas Vasilache ///  %va2 = vector.extractvalue %a2[1] : vector<2x4xf32>
782681f929fSNicolas Vasilache ///  %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32>
783681f929fSNicolas Vasilache ///  %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32>
784681f929fSNicolas Vasilache ///  %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32>
785681f929fSNicolas Vasilache ///  %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32>
786681f929fSNicolas Vasilache ///  // %r3 holds the final value.
787681f929fSNicolas Vasilache /// ```
788681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> {
789681f929fSNicolas Vasilache public:
790681f929fSNicolas Vasilache   using OpRewritePattern<FMAOp>::OpRewritePattern;
791681f929fSNicolas Vasilache 
7923145427dSRiver Riddle   LogicalResult matchAndRewrite(FMAOp op,
793681f929fSNicolas Vasilache                                 PatternRewriter &rewriter) const override {
794681f929fSNicolas Vasilache     auto vType = op.getVectorType();
795681f929fSNicolas Vasilache     if (vType.getRank() < 2)
7963145427dSRiver Riddle       return failure();
797681f929fSNicolas Vasilache 
798681f929fSNicolas Vasilache     auto loc = op.getLoc();
799681f929fSNicolas Vasilache     auto elemType = vType.getElementType();
800681f929fSNicolas Vasilache     Value zero = rewriter.create<ConstantOp>(loc, elemType,
801681f929fSNicolas Vasilache                                              rewriter.getZeroAttr(elemType));
802681f929fSNicolas Vasilache     Value desc = rewriter.create<SplatOp>(loc, vType, zero);
803681f929fSNicolas Vasilache     for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) {
804681f929fSNicolas Vasilache       Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i);
805681f929fSNicolas Vasilache       Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i);
806681f929fSNicolas Vasilache       Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i);
807681f929fSNicolas Vasilache       Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC);
808681f929fSNicolas Vasilache       desc = rewriter.create<InsertOp>(loc, fma, desc, i);
809681f929fSNicolas Vasilache     }
810681f929fSNicolas Vasilache     rewriter.replaceOp(op, desc);
8113145427dSRiver Riddle     return success();
812681f929fSNicolas Vasilache   }
813681f929fSNicolas Vasilache };
814681f929fSNicolas Vasilache 
8152d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly
8162d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern
8172d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to
8182d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same
8192d515e49SNicolas Vasilache // rank.
8202d515e49SNicolas Vasilache //
8212d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors
8222d515e49SNicolas Vasilache // have different ranks. In this case:
8232d515e49SNicolas Vasilache //   1. the proper subvector is extracted from the destination vector
8242d515e49SNicolas Vasilache //   2. a new InsertStridedSlice op is created to insert the source in the
8252d515e49SNicolas Vasilache //   destination subvector
8262d515e49SNicolas Vasilache //   3. the destination subvector is inserted back in the proper place
8272d515e49SNicolas Vasilache //   4. the op is replaced by the result of step 3.
8282d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a
8292d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`.
8302d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern
8312d515e49SNicolas Vasilache     : public OpRewritePattern<InsertStridedSliceOp> {
8322d515e49SNicolas Vasilache public:
8332d515e49SNicolas Vasilache   using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern;
8342d515e49SNicolas Vasilache 
8353145427dSRiver Riddle   LogicalResult matchAndRewrite(InsertStridedSliceOp op,
8362d515e49SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
8372d515e49SNicolas Vasilache     auto srcType = op.getSourceVectorType();
8382d515e49SNicolas Vasilache     auto dstType = op.getDestVectorType();
8392d515e49SNicolas Vasilache 
8402d515e49SNicolas Vasilache     if (op.offsets().getValue().empty())
8413145427dSRiver Riddle       return failure();
8422d515e49SNicolas Vasilache 
8432d515e49SNicolas Vasilache     auto loc = op.getLoc();
8442d515e49SNicolas Vasilache     int64_t rankDiff = dstType.getRank() - srcType.getRank();
8452d515e49SNicolas Vasilache     assert(rankDiff >= 0);
8462d515e49SNicolas Vasilache     if (rankDiff == 0)
8473145427dSRiver Riddle       return failure();
8482d515e49SNicolas Vasilache 
8492d515e49SNicolas Vasilache     int64_t rankRest = dstType.getRank() - rankDiff;
8502d515e49SNicolas Vasilache     // Extract / insert the subvector of matching rank and InsertStridedSlice
8512d515e49SNicolas Vasilache     // on it.
8522d515e49SNicolas Vasilache     Value extracted =
8532d515e49SNicolas Vasilache         rewriter.create<ExtractOp>(loc, op.dest(),
8542d515e49SNicolas Vasilache                                    getI64SubArray(op.offsets(), /*dropFront=*/0,
855dcec2ca5SChristian Sigg                                                   /*dropBack=*/rankRest));
8562d515e49SNicolas Vasilache     // A different pattern will kick in for InsertStridedSlice with matching
8572d515e49SNicolas Vasilache     // ranks.
8582d515e49SNicolas Vasilache     auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>(
8592d515e49SNicolas Vasilache         loc, op.source(), extracted,
8602d515e49SNicolas Vasilache         getI64SubArray(op.offsets(), /*dropFront=*/rankDiff),
861c8fc76a9Saartbik         getI64SubArray(op.strides(), /*dropFront=*/0));
8622d515e49SNicolas Vasilache     rewriter.replaceOpWithNewOp<InsertOp>(
8632d515e49SNicolas Vasilache         op, stridedSliceInnerOp.getResult(), op.dest(),
8642d515e49SNicolas Vasilache         getI64SubArray(op.offsets(), /*dropFront=*/0,
865dcec2ca5SChristian Sigg                        /*dropBack=*/rankRest));
8663145427dSRiver Riddle     return success();
8672d515e49SNicolas Vasilache   }
8682d515e49SNicolas Vasilache };
8692d515e49SNicolas Vasilache 
8702d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors
8712d515e49SNicolas Vasilache // have the same rank. In this case, we reduce
8722d515e49SNicolas Vasilache //   1. the proper subvector is extracted from the destination vector
8732d515e49SNicolas Vasilache //   2. a new InsertStridedSlice op is created to insert the source in the
8742d515e49SNicolas Vasilache //   destination subvector
8752d515e49SNicolas Vasilache //   3. the destination subvector is inserted back in the proper place
8762d515e49SNicolas Vasilache //   4. the op is replaced by the result of step 3.
8772d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a
8782d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`.
8792d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern
8802d515e49SNicolas Vasilache     : public OpRewritePattern<InsertStridedSliceOp> {
8812d515e49SNicolas Vasilache public:
8822257e4a7SRiver Riddle   using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern;
8832257e4a7SRiver Riddle 
8842257e4a7SRiver Riddle   void initialize() {
885b99bd771SRiver Riddle     // This pattern creates recursive InsertStridedSliceOp, but the recursion is
886b99bd771SRiver Riddle     // bounded as the rank is strictly decreasing.
887b99bd771SRiver Riddle     setHasBoundedRewriteRecursion();
888b99bd771SRiver Riddle   }
8892d515e49SNicolas Vasilache 
8903145427dSRiver Riddle   LogicalResult matchAndRewrite(InsertStridedSliceOp op,
8912d515e49SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
8922d515e49SNicolas Vasilache     auto srcType = op.getSourceVectorType();
8932d515e49SNicolas Vasilache     auto dstType = op.getDestVectorType();
8942d515e49SNicolas Vasilache 
8952d515e49SNicolas Vasilache     if (op.offsets().getValue().empty())
8963145427dSRiver Riddle       return failure();
8972d515e49SNicolas Vasilache 
8982d515e49SNicolas Vasilache     int64_t rankDiff = dstType.getRank() - srcType.getRank();
8992d515e49SNicolas Vasilache     assert(rankDiff >= 0);
9002d515e49SNicolas Vasilache     if (rankDiff != 0)
9013145427dSRiver Riddle       return failure();
9022d515e49SNicolas Vasilache 
9032d515e49SNicolas Vasilache     if (srcType == dstType) {
9042d515e49SNicolas Vasilache       rewriter.replaceOp(op, op.source());
9053145427dSRiver Riddle       return success();
9062d515e49SNicolas Vasilache     }
9072d515e49SNicolas Vasilache 
9082d515e49SNicolas Vasilache     int64_t offset =
9092d515e49SNicolas Vasilache         op.offsets().getValue().front().cast<IntegerAttr>().getInt();
9102d515e49SNicolas Vasilache     int64_t size = srcType.getShape().front();
9112d515e49SNicolas Vasilache     int64_t stride =
9122d515e49SNicolas Vasilache         op.strides().getValue().front().cast<IntegerAttr>().getInt();
9132d515e49SNicolas Vasilache 
9142d515e49SNicolas Vasilache     auto loc = op.getLoc();
9152d515e49SNicolas Vasilache     Value res = op.dest();
9162d515e49SNicolas Vasilache     // For each slice of the source vector along the most major dimension.
9172d515e49SNicolas Vasilache     for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e;
9182d515e49SNicolas Vasilache          off += stride, ++idx) {
9192d515e49SNicolas Vasilache       // 1. extract the proper subvector (or element) from source
9202d515e49SNicolas Vasilache       Value extractedSource = extractOne(rewriter, loc, op.source(), idx);
9212d515e49SNicolas Vasilache       if (extractedSource.getType().isa<VectorType>()) {
9222d515e49SNicolas Vasilache         // 2. If we have a vector, extract the proper subvector from destination
9232d515e49SNicolas Vasilache         // Otherwise we are at the element level and no need to recurse.
9242d515e49SNicolas Vasilache         Value extractedDest = extractOne(rewriter, loc, op.dest(), off);
9252d515e49SNicolas Vasilache         // 3. Reduce the problem to lowering a new InsertStridedSlice op with
9262d515e49SNicolas Vasilache         // smaller rank.
927bd1ccfe6SRiver Riddle         extractedSource = rewriter.create<InsertStridedSliceOp>(
9282d515e49SNicolas Vasilache             loc, extractedSource, extractedDest,
9292d515e49SNicolas Vasilache             getI64SubArray(op.offsets(), /* dropFront=*/1),
9302d515e49SNicolas Vasilache             getI64SubArray(op.strides(), /* dropFront=*/1));
9312d515e49SNicolas Vasilache       }
9322d515e49SNicolas Vasilache       // 4. Insert the extractedSource into the res vector.
9332d515e49SNicolas Vasilache       res = insertOne(rewriter, loc, extractedSource, res, off);
9342d515e49SNicolas Vasilache     }
9352d515e49SNicolas Vasilache 
9362d515e49SNicolas Vasilache     rewriter.replaceOp(op, res);
9373145427dSRiver Riddle     return success();
9382d515e49SNicolas Vasilache   }
9392d515e49SNicolas Vasilache };
9402d515e49SNicolas Vasilache 
94130e6033bSNicolas Vasilache /// Returns the strides if the memory underlying `memRefType` has a contiguous
94230e6033bSNicolas Vasilache /// static layout.
94330e6033bSNicolas Vasilache static llvm::Optional<SmallVector<int64_t, 4>>
94430e6033bSNicolas Vasilache computeContiguousStrides(MemRefType memRefType) {
9452bf491c7SBenjamin Kramer   int64_t offset;
94630e6033bSNicolas Vasilache   SmallVector<int64_t, 4> strides;
94730e6033bSNicolas Vasilache   if (failed(getStridesAndOffset(memRefType, strides, offset)))
94830e6033bSNicolas Vasilache     return None;
94930e6033bSNicolas Vasilache   if (!strides.empty() && strides.back() != 1)
95030e6033bSNicolas Vasilache     return None;
95130e6033bSNicolas Vasilache   // If no layout or identity layout, this is contiguous by definition.
95230e6033bSNicolas Vasilache   if (memRefType.getAffineMaps().empty() ||
95330e6033bSNicolas Vasilache       memRefType.getAffineMaps().front().isIdentity())
95430e6033bSNicolas Vasilache     return strides;
95530e6033bSNicolas Vasilache 
95630e6033bSNicolas Vasilache   // Otherwise, we must determine contiguity form shapes. This can only ever
95730e6033bSNicolas Vasilache   // work in static cases because MemRefType is underspecified to represent
95830e6033bSNicolas Vasilache   // contiguous dynamic shapes in other ways than with just empty/identity
95930e6033bSNicolas Vasilache   // layout.
9602bf491c7SBenjamin Kramer   auto sizes = memRefType.getShape();
9615017b0f8SMatthias Springer   for (int index = 0, e = strides.size() - 1; index < e; ++index) {
96230e6033bSNicolas Vasilache     if (ShapedType::isDynamic(sizes[index + 1]) ||
96330e6033bSNicolas Vasilache         ShapedType::isDynamicStrideOrOffset(strides[index]) ||
96430e6033bSNicolas Vasilache         ShapedType::isDynamicStrideOrOffset(strides[index + 1]))
96530e6033bSNicolas Vasilache       return None;
96630e6033bSNicolas Vasilache     if (strides[index] != strides[index + 1] * sizes[index + 1])
96730e6033bSNicolas Vasilache       return None;
9682bf491c7SBenjamin Kramer   }
96930e6033bSNicolas Vasilache   return strides;
9702bf491c7SBenjamin Kramer }
9712bf491c7SBenjamin Kramer 
972563879b6SRahul Joshi class VectorTypeCastOpConversion
973563879b6SRahul Joshi     : public ConvertOpToLLVMPattern<vector::TypeCastOp> {
9745c0c51a9SNicolas Vasilache public:
975563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::TypeCastOp>::ConvertOpToLLVMPattern;
9765c0c51a9SNicolas Vasilache 
9773145427dSRiver Riddle   LogicalResult
978ef976337SRiver Riddle   matchAndRewrite(vector::TypeCastOp castOp, OpAdaptor adaptor,
9795c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
980563879b6SRahul Joshi     auto loc = castOp->getLoc();
9815c0c51a9SNicolas Vasilache     MemRefType sourceMemRefType =
9822bdf33ccSRiver Riddle         castOp.getOperand().getType().cast<MemRefType>();
9839eb3e564SChris Lattner     MemRefType targetMemRefType = castOp.getType();
9845c0c51a9SNicolas Vasilache 
9855c0c51a9SNicolas Vasilache     // Only static shape casts supported atm.
9865c0c51a9SNicolas Vasilache     if (!sourceMemRefType.hasStaticShape() ||
9875c0c51a9SNicolas Vasilache         !targetMemRefType.hasStaticShape())
9883145427dSRiver Riddle       return failure();
9895c0c51a9SNicolas Vasilache 
9905c0c51a9SNicolas Vasilache     auto llvmSourceDescriptorTy =
991ef976337SRiver Riddle         adaptor.getOperands()[0].getType().dyn_cast<LLVM::LLVMStructType>();
9928de43b92SAlex Zinenko     if (!llvmSourceDescriptorTy)
9933145427dSRiver Riddle       return failure();
994ef976337SRiver Riddle     MemRefDescriptor sourceMemRef(adaptor.getOperands()[0]);
9955c0c51a9SNicolas Vasilache 
996dcec2ca5SChristian Sigg     auto llvmTargetDescriptorTy = typeConverter->convertType(targetMemRefType)
9978de43b92SAlex Zinenko                                       .dyn_cast_or_null<LLVM::LLVMStructType>();
9988de43b92SAlex Zinenko     if (!llvmTargetDescriptorTy)
9993145427dSRiver Riddle       return failure();
10005c0c51a9SNicolas Vasilache 
100130e6033bSNicolas Vasilache     // Only contiguous source buffers supported atm.
100230e6033bSNicolas Vasilache     auto sourceStrides = computeContiguousStrides(sourceMemRefType);
100330e6033bSNicolas Vasilache     if (!sourceStrides)
100430e6033bSNicolas Vasilache       return failure();
100530e6033bSNicolas Vasilache     auto targetStrides = computeContiguousStrides(targetMemRefType);
100630e6033bSNicolas Vasilache     if (!targetStrides)
100730e6033bSNicolas Vasilache       return failure();
100830e6033bSNicolas Vasilache     // Only support static strides for now, regardless of contiguity.
100930e6033bSNicolas Vasilache     if (llvm::any_of(*targetStrides, [](int64_t stride) {
101030e6033bSNicolas Vasilache           return ShapedType::isDynamicStrideOrOffset(stride);
101130e6033bSNicolas Vasilache         }))
10123145427dSRiver Riddle       return failure();
10135c0c51a9SNicolas Vasilache 
10142230bf99SAlex Zinenko     auto int64Ty = IntegerType::get(rewriter.getContext(), 64);
10155c0c51a9SNicolas Vasilache 
10165c0c51a9SNicolas Vasilache     // Create descriptor.
10175c0c51a9SNicolas Vasilache     auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy);
10183a577f54SChristian Sigg     Type llvmTargetElementTy = desc.getElementPtrType();
10195c0c51a9SNicolas Vasilache     // Set allocated ptr.
1020e62a6956SRiver Riddle     Value allocated = sourceMemRef.allocatedPtr(rewriter, loc);
10215c0c51a9SNicolas Vasilache     allocated =
10225c0c51a9SNicolas Vasilache         rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated);
10235c0c51a9SNicolas Vasilache     desc.setAllocatedPtr(rewriter, loc, allocated);
10245c0c51a9SNicolas Vasilache     // Set aligned ptr.
1025e62a6956SRiver Riddle     Value ptr = sourceMemRef.alignedPtr(rewriter, loc);
10265c0c51a9SNicolas Vasilache     ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr);
10275c0c51a9SNicolas Vasilache     desc.setAlignedPtr(rewriter, loc, ptr);
10285c0c51a9SNicolas Vasilache     // Fill offset 0.
10295c0c51a9SNicolas Vasilache     auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0);
10305c0c51a9SNicolas Vasilache     auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr);
10315c0c51a9SNicolas Vasilache     desc.setOffset(rewriter, loc, zero);
10325c0c51a9SNicolas Vasilache 
10335c0c51a9SNicolas Vasilache     // Fill size and stride descriptors in memref.
10345c0c51a9SNicolas Vasilache     for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) {
10355c0c51a9SNicolas Vasilache       int64_t index = indexedSize.index();
10365c0c51a9SNicolas Vasilache       auto sizeAttr =
10375c0c51a9SNicolas Vasilache           rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value());
10385c0c51a9SNicolas Vasilache       auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr);
10395c0c51a9SNicolas Vasilache       desc.setSize(rewriter, loc, index, size);
104030e6033bSNicolas Vasilache       auto strideAttr = rewriter.getIntegerAttr(rewriter.getIndexType(),
104130e6033bSNicolas Vasilache                                                 (*targetStrides)[index]);
10425c0c51a9SNicolas Vasilache       auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr);
10435c0c51a9SNicolas Vasilache       desc.setStride(rewriter, loc, index, stride);
10445c0c51a9SNicolas Vasilache     }
10455c0c51a9SNicolas Vasilache 
1046563879b6SRahul Joshi     rewriter.replaceOp(castOp, {desc});
10473145427dSRiver Riddle     return success();
10485c0c51a9SNicolas Vasilache   }
10495c0c51a9SNicolas Vasilache };
10505c0c51a9SNicolas Vasilache 
1051563879b6SRahul Joshi class VectorPrintOpConversion : public ConvertOpToLLVMPattern<vector::PrintOp> {
1052d9b500d3SAart Bik public:
1053563879b6SRahul Joshi   using ConvertOpToLLVMPattern<vector::PrintOp>::ConvertOpToLLVMPattern;
1054d9b500d3SAart Bik 
1055d9b500d3SAart Bik   // Proof-of-concept lowering implementation that relies on a small
1056d9b500d3SAart Bik   // runtime support library, which only needs to provide a few
1057d9b500d3SAart Bik   // printing methods (single value for all data types, opening/closing
1058d9b500d3SAart Bik   // bracket, comma, newline). The lowering fully unrolls a vector
1059d9b500d3SAart Bik   // in terms of these elementary printing operations. The advantage
1060d9b500d3SAart Bik   // of this approach is that the library can remain unaware of all
1061d9b500d3SAart Bik   // low-level implementation details of vectors while still supporting
1062d9b500d3SAart Bik   // output of any shaped and dimensioned vector. Due to full unrolling,
1063d9b500d3SAart Bik   // this approach is less suited for very large vectors though.
1064d9b500d3SAart Bik   //
10659db53a18SRiver Riddle   // TODO: rely solely on libc in future? something else?
1066d9b500d3SAart Bik   //
10673145427dSRiver Riddle   LogicalResult
1068ef976337SRiver Riddle   matchAndRewrite(vector::PrintOp printOp, OpAdaptor adaptor,
1069d9b500d3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
1070d9b500d3SAart Bik     Type printType = printOp.getPrintType();
1071d9b500d3SAart Bik 
1072dcec2ca5SChristian Sigg     if (typeConverter->convertType(printType) == nullptr)
10733145427dSRiver Riddle       return failure();
1074d9b500d3SAart Bik 
1075b8880f5fSAart Bik     // Make sure element type has runtime support.
1076b8880f5fSAart Bik     PrintConversion conversion = PrintConversion::None;
1077d9b500d3SAart Bik     VectorType vectorType = printType.dyn_cast<VectorType>();
1078d9b500d3SAart Bik     Type eltType = vectorType ? vectorType.getElementType() : printType;
1079d9b500d3SAart Bik     Operation *printer;
1080b8880f5fSAart Bik     if (eltType.isF32()) {
1081e332c22cSNicolas Vasilache       printer =
1082e332c22cSNicolas Vasilache           LLVM::lookupOrCreatePrintF32Fn(printOp->getParentOfType<ModuleOp>());
1083b8880f5fSAart Bik     } else if (eltType.isF64()) {
1084e332c22cSNicolas Vasilache       printer =
1085e332c22cSNicolas Vasilache           LLVM::lookupOrCreatePrintF64Fn(printOp->getParentOfType<ModuleOp>());
108654759cefSAart Bik     } else if (eltType.isIndex()) {
1087e332c22cSNicolas Vasilache       printer =
1088e332c22cSNicolas Vasilache           LLVM::lookupOrCreatePrintU64Fn(printOp->getParentOfType<ModuleOp>());
1089b8880f5fSAart Bik     } else if (auto intTy = eltType.dyn_cast<IntegerType>()) {
1090b8880f5fSAart Bik       // Integers need a zero or sign extension on the operand
1091b8880f5fSAart Bik       // (depending on the source type) as well as a signed or
1092b8880f5fSAart Bik       // unsigned print method. Up to 64-bit is supported.
1093b8880f5fSAart Bik       unsigned width = intTy.getWidth();
1094b8880f5fSAart Bik       if (intTy.isUnsigned()) {
109554759cefSAart Bik         if (width <= 64) {
1096b8880f5fSAart Bik           if (width < 64)
1097b8880f5fSAart Bik             conversion = PrintConversion::ZeroExt64;
1098e332c22cSNicolas Vasilache           printer = LLVM::lookupOrCreatePrintU64Fn(
1099e332c22cSNicolas Vasilache               printOp->getParentOfType<ModuleOp>());
1100b8880f5fSAart Bik         } else {
11013145427dSRiver Riddle           return failure();
1102b8880f5fSAart Bik         }
1103b8880f5fSAart Bik       } else {
1104b8880f5fSAart Bik         assert(intTy.isSignless() || intTy.isSigned());
110554759cefSAart Bik         if (width <= 64) {
1106b8880f5fSAart Bik           // Note that we *always* zero extend booleans (1-bit integers),
1107b8880f5fSAart Bik           // so that true/false is printed as 1/0 rather than -1/0.
1108b8880f5fSAart Bik           if (width == 1)
110954759cefSAart Bik             conversion = PrintConversion::ZeroExt64;
111054759cefSAart Bik           else if (width < 64)
1111b8880f5fSAart Bik             conversion = PrintConversion::SignExt64;
1112e332c22cSNicolas Vasilache           printer = LLVM::lookupOrCreatePrintI64Fn(
1113e332c22cSNicolas Vasilache               printOp->getParentOfType<ModuleOp>());
1114b8880f5fSAart Bik         } else {
1115b8880f5fSAart Bik           return failure();
1116b8880f5fSAart Bik         }
1117b8880f5fSAart Bik       }
1118b8880f5fSAart Bik     } else {
1119b8880f5fSAart Bik       return failure();
1120b8880f5fSAart Bik     }
1121d9b500d3SAart Bik 
1122d9b500d3SAart Bik     // Unroll vector into elementary print calls.
1123b8880f5fSAart Bik     int64_t rank = vectorType ? vectorType.getRank() : 0;
1124563879b6SRahul Joshi     emitRanks(rewriter, printOp, adaptor.source(), vectorType, printer, rank,
1125b8880f5fSAart Bik               conversion);
1126e332c22cSNicolas Vasilache     emitCall(rewriter, printOp->getLoc(),
1127e332c22cSNicolas Vasilache              LLVM::lookupOrCreatePrintNewlineFn(
1128e332c22cSNicolas Vasilache                  printOp->getParentOfType<ModuleOp>()));
1129563879b6SRahul Joshi     rewriter.eraseOp(printOp);
11303145427dSRiver Riddle     return success();
1131d9b500d3SAart Bik   }
1132d9b500d3SAart Bik 
1133d9b500d3SAart Bik private:
1134b8880f5fSAart Bik   enum class PrintConversion {
113530e6033bSNicolas Vasilache     // clang-format off
1136b8880f5fSAart Bik     None,
1137b8880f5fSAart Bik     ZeroExt64,
1138b8880f5fSAart Bik     SignExt64
113930e6033bSNicolas Vasilache     // clang-format on
1140b8880f5fSAart Bik   };
1141b8880f5fSAart Bik 
1142d9b500d3SAart Bik   void emitRanks(ConversionPatternRewriter &rewriter, Operation *op,
1143e62a6956SRiver Riddle                  Value value, VectorType vectorType, Operation *printer,
1144b8880f5fSAart Bik                  int64_t rank, PrintConversion conversion) const {
1145d9b500d3SAart Bik     Location loc = op->getLoc();
1146d9b500d3SAart Bik     if (rank == 0) {
1147b8880f5fSAart Bik       switch (conversion) {
1148b8880f5fSAart Bik       case PrintConversion::ZeroExt64:
1149b8880f5fSAart Bik         value = rewriter.create<ZeroExtendIOp>(
11502230bf99SAlex Zinenko             loc, value, IntegerType::get(rewriter.getContext(), 64));
1151b8880f5fSAart Bik         break;
1152b8880f5fSAart Bik       case PrintConversion::SignExt64:
1153b8880f5fSAart Bik         value = rewriter.create<SignExtendIOp>(
11542230bf99SAlex Zinenko             loc, value, IntegerType::get(rewriter.getContext(), 64));
1155b8880f5fSAart Bik         break;
1156b8880f5fSAart Bik       case PrintConversion::None:
1157b8880f5fSAart Bik         break;
1158c9eeeb38Saartbik       }
1159d9b500d3SAart Bik       emitCall(rewriter, loc, printer, value);
1160d9b500d3SAart Bik       return;
1161d9b500d3SAart Bik     }
1162d9b500d3SAart Bik 
1163e332c22cSNicolas Vasilache     emitCall(rewriter, loc,
1164e332c22cSNicolas Vasilache              LLVM::lookupOrCreatePrintOpenFn(op->getParentOfType<ModuleOp>()));
1165e332c22cSNicolas Vasilache     Operation *printComma =
1166e332c22cSNicolas Vasilache         LLVM::lookupOrCreatePrintCommaFn(op->getParentOfType<ModuleOp>());
1167d9b500d3SAart Bik     int64_t dim = vectorType.getDimSize(0);
1168d9b500d3SAart Bik     for (int64_t d = 0; d < dim; ++d) {
1169d9b500d3SAart Bik       auto reducedType =
1170d9b500d3SAart Bik           rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr;
1171dcec2ca5SChristian Sigg       auto llvmType = typeConverter->convertType(
1172d9b500d3SAart Bik           rank > 1 ? reducedType : vectorType.getElementType());
1173dcec2ca5SChristian Sigg       Value nestedVal = extractOne(rewriter, *getTypeConverter(), loc, value,
1174dcec2ca5SChristian Sigg                                    llvmType, rank, d);
1175b8880f5fSAart Bik       emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1,
1176b8880f5fSAart Bik                 conversion);
1177d9b500d3SAart Bik       if (d != dim - 1)
1178d9b500d3SAart Bik         emitCall(rewriter, loc, printComma);
1179d9b500d3SAart Bik     }
1180e332c22cSNicolas Vasilache     emitCall(rewriter, loc,
1181e332c22cSNicolas Vasilache              LLVM::lookupOrCreatePrintCloseFn(op->getParentOfType<ModuleOp>()));
1182d9b500d3SAart Bik   }
1183d9b500d3SAart Bik 
1184d9b500d3SAart Bik   // Helper to emit a call.
1185d9b500d3SAart Bik   static void emitCall(ConversionPatternRewriter &rewriter, Location loc,
1186d9b500d3SAart Bik                        Operation *ref, ValueRange params = ValueRange()) {
1187faf1c224SChris Lattner     rewriter.create<LLVM::CallOp>(loc, TypeRange(), SymbolRefAttr::get(ref),
1188faf1c224SChris Lattner                                   params);
1189d9b500d3SAart Bik   }
1190d9b500d3SAart Bik };
1191d9b500d3SAart Bik 
1192334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either:
1193c3c95b9cSaartbik ///   1. express single offset extract as a direct shuffle.
1194c3c95b9cSaartbik ///   2. extract + lower rank strided_slice + insert for the n-D case.
1195c3c95b9cSaartbik class VectorExtractStridedSliceOpConversion
1196334a4159SReid Tatge     : public OpRewritePattern<ExtractStridedSliceOp> {
119765678d93SNicolas Vasilache public:
11982257e4a7SRiver Riddle   using OpRewritePattern<ExtractStridedSliceOp>::OpRewritePattern;
11992257e4a7SRiver Riddle 
12002257e4a7SRiver Riddle   void initialize() {
1201b99bd771SRiver Riddle     // This pattern creates recursive ExtractStridedSliceOp, but the recursion
1202b99bd771SRiver Riddle     // is bounded as the rank is strictly decreasing.
1203b99bd771SRiver Riddle     setHasBoundedRewriteRecursion();
1204b99bd771SRiver Riddle   }
120565678d93SNicolas Vasilache 
1206334a4159SReid Tatge   LogicalResult matchAndRewrite(ExtractStridedSliceOp op,
120765678d93SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
12089eb3e564SChris Lattner     auto dstType = op.getType();
120965678d93SNicolas Vasilache 
121065678d93SNicolas Vasilache     assert(!op.offsets().getValue().empty() && "Unexpected empty offsets");
121165678d93SNicolas Vasilache 
121265678d93SNicolas Vasilache     int64_t offset =
121365678d93SNicolas Vasilache         op.offsets().getValue().front().cast<IntegerAttr>().getInt();
121465678d93SNicolas Vasilache     int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt();
121565678d93SNicolas Vasilache     int64_t stride =
121665678d93SNicolas Vasilache         op.strides().getValue().front().cast<IntegerAttr>().getInt();
121765678d93SNicolas Vasilache 
121865678d93SNicolas Vasilache     auto loc = op.getLoc();
121965678d93SNicolas Vasilache     auto elemType = dstType.getElementType();
122035b68527SLei Zhang     assert(elemType.isSignlessIntOrIndexOrFloat());
1221c3c95b9cSaartbik 
1222c3c95b9cSaartbik     // Single offset can be more efficiently shuffled.
1223c3c95b9cSaartbik     if (op.offsets().getValue().size() == 1) {
1224c3c95b9cSaartbik       SmallVector<int64_t, 4> offsets;
1225c3c95b9cSaartbik       offsets.reserve(size);
1226c3c95b9cSaartbik       for (int64_t off = offset, e = offset + size * stride; off < e;
1227c3c95b9cSaartbik            off += stride)
1228c3c95b9cSaartbik         offsets.push_back(off);
1229c3c95b9cSaartbik       rewriter.replaceOpWithNewOp<ShuffleOp>(op, dstType, op.vector(),
1230c3c95b9cSaartbik                                              op.vector(),
1231c3c95b9cSaartbik                                              rewriter.getI64ArrayAttr(offsets));
1232c3c95b9cSaartbik       return success();
1233c3c95b9cSaartbik     }
1234c3c95b9cSaartbik 
1235c3c95b9cSaartbik     // Extract/insert on a lower ranked extract strided slice op.
123665678d93SNicolas Vasilache     Value zero = rewriter.create<ConstantOp>(loc, elemType,
123765678d93SNicolas Vasilache                                              rewriter.getZeroAttr(elemType));
123865678d93SNicolas Vasilache     Value res = rewriter.create<SplatOp>(loc, dstType, zero);
123965678d93SNicolas Vasilache     for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e;
124065678d93SNicolas Vasilache          off += stride, ++idx) {
1241c3c95b9cSaartbik       Value one = extractOne(rewriter, loc, op.vector(), off);
1242c3c95b9cSaartbik       Value extracted = rewriter.create<ExtractStridedSliceOp>(
1243c3c95b9cSaartbik           loc, one, getI64SubArray(op.offsets(), /* dropFront=*/1),
124465678d93SNicolas Vasilache           getI64SubArray(op.sizes(), /* dropFront=*/1),
124565678d93SNicolas Vasilache           getI64SubArray(op.strides(), /* dropFront=*/1));
124665678d93SNicolas Vasilache       res = insertOne(rewriter, loc, extracted, res, idx);
124765678d93SNicolas Vasilache     }
1248c3c95b9cSaartbik     rewriter.replaceOp(op, res);
12493145427dSRiver Riddle     return success();
125065678d93SNicolas Vasilache   }
125165678d93SNicolas Vasilache };
125265678d93SNicolas Vasilache 
1253df186507SBenjamin Kramer } // namespace
1254df186507SBenjamin Kramer 
12555c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM.
12565c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns(
1257dc4e913bSChris Lattner     LLVMTypeConverter &converter, RewritePatternSet &patterns,
125865a3f289SMatthias Springer     bool reassociateFPReductions) {
125965678d93SNicolas Vasilache   MLIRContext *ctx = converter.getDialect()->getContext();
1260dc4e913bSChris Lattner   patterns.add<VectorFMAOpNDRewritePattern,
1261681f929fSNicolas Vasilache                VectorInsertStridedSliceOpDifferentRankRewritePattern,
12622d515e49SNicolas Vasilache                VectorInsertStridedSliceOpSameRankRewritePattern,
1263c3c95b9cSaartbik                VectorExtractStridedSliceOpConversion>(ctx);
1264dc4e913bSChris Lattner   patterns.add<VectorReductionOpConversion>(converter, reassociateFPReductions);
12658345b86dSNicolas Vasilache   patterns
1266dc4e913bSChris Lattner       .add<VectorBitCastOpConversion, VectorShuffleOpConversion,
1267dc4e913bSChris Lattner            VectorExtractElementOpConversion, VectorExtractOpConversion,
1268dc4e913bSChris Lattner            VectorFMAOp1DConversion, VectorInsertElementOpConversion,
1269dc4e913bSChris Lattner            VectorInsertOpConversion, VectorPrintOpConversion,
127019dbb230Saartbik            VectorTypeCastOpConversion,
1271dc4e913bSChris Lattner            VectorLoadStoreConversion<vector::LoadOp, vector::LoadOpAdaptor>,
1272ee66e43aSDiego Caballero            VectorLoadStoreConversion<vector::MaskedLoadOp,
1273ee66e43aSDiego Caballero                                      vector::MaskedLoadOpAdaptor>,
1274dc4e913bSChris Lattner            VectorLoadStoreConversion<vector::StoreOp, vector::StoreOpAdaptor>,
1275ee66e43aSDiego Caballero            VectorLoadStoreConversion<vector::MaskedStoreOp,
1276ee66e43aSDiego Caballero                                      vector::MaskedStoreOpAdaptor>,
1277dc4e913bSChris Lattner            VectorGatherOpConversion, VectorScatterOpConversion,
1278d1a9e9a7SMatthias Springer            VectorExpandLoadOpConversion, VectorCompressStoreOpConversion>(
1279d1a9e9a7SMatthias Springer           converter);
1280d1a9e9a7SMatthias Springer   // Transfer ops with rank > 1 are handled by VectorToSCF.
1281d1a9e9a7SMatthias Springer   populateVectorTransferLoweringPatterns(patterns, /*maxTransferRank=*/1);
12825c0c51a9SNicolas Vasilache }
12835c0c51a9SNicolas Vasilache 
128463b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns(
1285dc4e913bSChris Lattner     LLVMTypeConverter &converter, RewritePatternSet &patterns) {
1286dc4e913bSChris Lattner   patterns.add<VectorMatmulOpConversion>(converter);
1287dc4e913bSChris Lattner   patterns.add<VectorFlatTransposeOpConversion>(converter);
128863b683a8SNicolas Vasilache }
1289