15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===// 25c0c51a9SNicolas Vasilache // 330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information. 556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 65c0c51a9SNicolas Vasilache // 756222a06SMehdi Amini //===----------------------------------------------------------------------===// 85c0c51a9SNicolas Vasilache 965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h" 10870c1fd4SAlex Zinenko 115c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h" 125c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h" 13e332c22cSNicolas Vasilache #include "mlir/Dialect/LLVMIR/FunctionCallUtils.h" 145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h" 1569d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h" 164d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h" 1709f7a55fSRiver Riddle #include "mlir/IR/BuiltinTypes.h" 18ec1f4e7cSAlex Zinenko #include "mlir/Target/LLVMIR/TypeTranslation.h" 195c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h" 205c0c51a9SNicolas Vasilache 215c0c51a9SNicolas Vasilache using namespace mlir; 2265678d93SNicolas Vasilache using namespace mlir::vector; 235c0c51a9SNicolas Vasilache 249826fe5cSAart Bik // Helper to reduce vector type by one rank at front. 259826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) { 269826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 279826fe5cSAart Bik return VectorType::get(tp.getShape().drop_front(), tp.getElementType()); 289826fe5cSAart Bik } 299826fe5cSAart Bik 309826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back. 319826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) { 329826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 339826fe5cSAart Bik return VectorType::get(tp.getShape().take_back(), tp.getElementType()); 349826fe5cSAart Bik } 359826fe5cSAart Bik 361c81adf3SAart Bik // Helper that picks the proper sequence for inserting. 37e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter, 380f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 390f04384dSAlex Zinenko Value val1, Value val2, Type llvmType, int64_t rank, 400f04384dSAlex Zinenko int64_t pos) { 411c81adf3SAart Bik if (rank == 1) { 421c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 431c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 440f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 451c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 461c81adf3SAart Bik return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2, 471c81adf3SAart Bik constant); 481c81adf3SAart Bik } 491c81adf3SAart Bik return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2, 501c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 511c81adf3SAart Bik } 521c81adf3SAart Bik 532d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting. 542d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from, 552d515e49SNicolas Vasilache Value into, int64_t offset) { 562d515e49SNicolas Vasilache auto vectorType = into.getType().cast<VectorType>(); 572d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 582d515e49SNicolas Vasilache return rewriter.create<InsertOp>(loc, from, into, offset); 592d515e49SNicolas Vasilache return rewriter.create<vector::InsertElementOp>( 602d515e49SNicolas Vasilache loc, vectorType, from, into, 612d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 622d515e49SNicolas Vasilache } 632d515e49SNicolas Vasilache 641c81adf3SAart Bik // Helper that picks the proper sequence for extracting. 65e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter, 660f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 670f04384dSAlex Zinenko Value val, Type llvmType, int64_t rank, int64_t pos) { 681c81adf3SAart Bik if (rank == 1) { 691c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 701c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 710f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 721c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 731c81adf3SAart Bik return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val, 741c81adf3SAart Bik constant); 751c81adf3SAart Bik } 761c81adf3SAart Bik return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val, 771c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 781c81adf3SAart Bik } 791c81adf3SAart Bik 802d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting. 812d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector, 822d515e49SNicolas Vasilache int64_t offset) { 832d515e49SNicolas Vasilache auto vectorType = vector.getType().cast<VectorType>(); 842d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 852d515e49SNicolas Vasilache return rewriter.create<ExtractOp>(loc, vector, offset); 862d515e49SNicolas Vasilache return rewriter.create<vector::ExtractElementOp>( 872d515e49SNicolas Vasilache loc, vectorType.getElementType(), vector, 882d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 892d515e49SNicolas Vasilache } 902d515e49SNicolas Vasilache 912d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t. 929db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing. 932d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr, 942d515e49SNicolas Vasilache unsigned dropFront = 0, 952d515e49SNicolas Vasilache unsigned dropBack = 0) { 962d515e49SNicolas Vasilache assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds"); 972d515e49SNicolas Vasilache auto range = arrayAttr.getAsRange<IntegerAttr>(); 982d515e49SNicolas Vasilache SmallVector<int64_t, 4> res; 992d515e49SNicolas Vasilache res.reserve(arrayAttr.size() - dropFront - dropBack); 1002d515e49SNicolas Vasilache for (auto it = range.begin() + dropFront, eit = range.end() - dropBack; 1012d515e49SNicolas Vasilache it != eit; ++it) 1022d515e49SNicolas Vasilache res.push_back((*it).getValue().getSExtValue()); 1032d515e49SNicolas Vasilache return res; 1042d515e49SNicolas Vasilache } 1052d515e49SNicolas Vasilache 106ba87f991SAlex Zinenko static Value createCastToIndexLike(ConversionPatternRewriter &rewriter, 107ba87f991SAlex Zinenko Location loc, Type targetType, Value value) { 108ba87f991SAlex Zinenko if (targetType == value.getType()) 109ba87f991SAlex Zinenko return value; 110ba87f991SAlex Zinenko 111ba87f991SAlex Zinenko bool targetIsIndex = targetType.isIndex(); 112ba87f991SAlex Zinenko bool valueIsIndex = value.getType().isIndex(); 113ba87f991SAlex Zinenko if (targetIsIndex ^ valueIsIndex) 114ba87f991SAlex Zinenko return rewriter.create<IndexCastOp>(loc, targetType, value); 115ba87f991SAlex Zinenko 116ba87f991SAlex Zinenko auto targetIntegerType = targetType.dyn_cast<IntegerType>(); 117ba87f991SAlex Zinenko auto valueIntegerType = value.getType().dyn_cast<IntegerType>(); 118ba87f991SAlex Zinenko assert(targetIntegerType && valueIntegerType && 119ba87f991SAlex Zinenko "unexpected cast between types other than integers and index"); 120ba87f991SAlex Zinenko assert(targetIntegerType.getSignedness() == valueIntegerType.getSignedness()); 121ba87f991SAlex Zinenko 122ba87f991SAlex Zinenko if (targetIntegerType.getWidth() > valueIntegerType.getWidth()) 123ba87f991SAlex Zinenko return rewriter.create<SignExtendIOp>(loc, targetIntegerType, value); 124ba87f991SAlex Zinenko return rewriter.create<TruncateIOp>(loc, targetIntegerType, value); 125ba87f991SAlex Zinenko } 126ba87f991SAlex Zinenko 127060c9dd1Saartbik // Helper that returns a vector comparison that constructs a mask: 128060c9dd1Saartbik // mask = [0,1,..,n-1] + [o,o,..,o] < [b,b,..,b] 129060c9dd1Saartbik // 130060c9dd1Saartbik // NOTE: The LLVM::GetActiveLaneMaskOp intrinsic would provide an alternative, 131060c9dd1Saartbik // much more compact, IR for this operation, but LLVM eventually 132060c9dd1Saartbik // generates more elaborate instructions for this intrinsic since it 133060c9dd1Saartbik // is very conservative on the boundary conditions. 134060c9dd1Saartbik static Value buildVectorComparison(ConversionPatternRewriter &rewriter, 135060c9dd1Saartbik Operation *op, bool enableIndexOptimizations, 136060c9dd1Saartbik int64_t dim, Value b, Value *off = nullptr) { 137060c9dd1Saartbik auto loc = op->getLoc(); 138060c9dd1Saartbik // If we can assume all indices fit in 32-bit, we perform the vector 139060c9dd1Saartbik // comparison in 32-bit to get a higher degree of SIMD parallelism. 140060c9dd1Saartbik // Otherwise we perform the vector comparison using 64-bit indices. 141060c9dd1Saartbik Value indices; 142060c9dd1Saartbik Type idxType; 143060c9dd1Saartbik if (enableIndexOptimizations) { 1440c2a4d3cSBenjamin Kramer indices = rewriter.create<ConstantOp>( 1450c2a4d3cSBenjamin Kramer loc, rewriter.getI32VectorAttr( 1460c2a4d3cSBenjamin Kramer llvm::to_vector<4>(llvm::seq<int32_t>(0, dim)))); 147060c9dd1Saartbik idxType = rewriter.getI32Type(); 148060c9dd1Saartbik } else { 1490c2a4d3cSBenjamin Kramer indices = rewriter.create<ConstantOp>( 1500c2a4d3cSBenjamin Kramer loc, rewriter.getI64VectorAttr( 1510c2a4d3cSBenjamin Kramer llvm::to_vector<4>(llvm::seq<int64_t>(0, dim)))); 152060c9dd1Saartbik idxType = rewriter.getI64Type(); 153060c9dd1Saartbik } 154060c9dd1Saartbik // Add in an offset if requested. 155060c9dd1Saartbik if (off) { 156ba87f991SAlex Zinenko Value o = createCastToIndexLike(rewriter, loc, idxType, *off); 157060c9dd1Saartbik Value ov = rewriter.create<SplatOp>(loc, indices.getType(), o); 158060c9dd1Saartbik indices = rewriter.create<AddIOp>(loc, ov, indices); 159060c9dd1Saartbik } 160060c9dd1Saartbik // Construct the vector comparison. 161ba87f991SAlex Zinenko Value bound = createCastToIndexLike(rewriter, loc, idxType, b); 162060c9dd1Saartbik Value bounds = rewriter.create<SplatOp>(loc, indices.getType(), bound); 163060c9dd1Saartbik return rewriter.create<CmpIOp>(loc, CmpIPredicate::slt, indices, bounds); 164060c9dd1Saartbik } 165060c9dd1Saartbik 16626c8f908SThomas Raoux // Helper that returns data layout alignment of a memref. 16726c8f908SThomas Raoux LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter, 16826c8f908SThomas Raoux MemRefType memrefType, unsigned &align) { 16926c8f908SThomas Raoux Type elementTy = typeConverter.convertType(memrefType.getElementType()); 1705f9e0466SNicolas Vasilache if (!elementTy) 1715f9e0466SNicolas Vasilache return failure(); 1725f9e0466SNicolas Vasilache 173b2ab375dSAlex Zinenko // TODO: this should use the MLIR data layout when it becomes available and 174b2ab375dSAlex Zinenko // stop depending on translation. 17587a89e0fSAlex Zinenko llvm::LLVMContext llvmContext; 17687a89e0fSAlex Zinenko align = LLVM::TypeToLLVMIRTranslator(llvmContext) 177c69c9e0fSAlex Zinenko .getPreferredAlignment(elementTy, typeConverter.getDataLayout()); 1785f9e0466SNicolas Vasilache return success(); 1795f9e0466SNicolas Vasilache } 1805f9e0466SNicolas Vasilache 181*df5ccf5aSAart Bik // Add an index vector component to a base pointer. This almost always succeeds 182*df5ccf5aSAart Bik // unless the last stride is non-unit or the memory space is not zero. 183*df5ccf5aSAart Bik static LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter, 184*df5ccf5aSAart Bik Location loc, Value memref, Value base, 185*df5ccf5aSAart Bik Value index, MemRefType memRefType, 186*df5ccf5aSAart Bik VectorType vType, Value &ptrs) { 18719dbb230Saartbik int64_t offset; 18819dbb230Saartbik SmallVector<int64_t, 4> strides; 18919dbb230Saartbik auto successStrides = getStridesAndOffset(memRefType, strides, offset); 190*df5ccf5aSAart Bik if (failed(successStrides) || strides.back() != 1 || 191*df5ccf5aSAart Bik memRefType.getMemorySpace() != 0) 192e8dcf5f8Saartbik return failure(); 1933a577f54SChristian Sigg auto pType = MemRefDescriptor(memref).getElementPtrType(); 194bd30a796SAlex Zinenko auto ptrsType = LLVM::getFixedVectorType(pType, vType.getDimSize(0)); 195*df5ccf5aSAart Bik ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, index); 19619dbb230Saartbik return success(); 19719dbb230Saartbik } 19819dbb230Saartbik 199a57def30SAart Bik // Casts a strided element pointer to a vector pointer. The vector pointer 20008c681f6SAndrew Pritchard // will be in the same address space as the incoming memref type. 201a57def30SAart Bik static Value castDataPtr(ConversionPatternRewriter &rewriter, Location loc, 202a57def30SAart Bik Value ptr, MemRefType memRefType, Type vt) { 20308c681f6SAndrew Pritchard auto pType = LLVM::LLVMPointerType::get(vt, memRefType.getMemorySpace()); 204a57def30SAart Bik return rewriter.create<LLVM::BitcastOp>(loc, pType, ptr); 205a57def30SAart Bik } 206a57def30SAart Bik 2075f9e0466SNicolas Vasilache static LogicalResult 2085f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 2095f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2105f9e0466SNicolas Vasilache TransferReadOp xferOp, 2115f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 212affbc0cdSNicolas Vasilache unsigned align; 21326c8f908SThomas Raoux if (failed(getMemRefAlignment( 21426c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 215affbc0cdSNicolas Vasilache return failure(); 216affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::LoadOp>(xferOp, dataPtr, align); 2175f9e0466SNicolas Vasilache return success(); 2185f9e0466SNicolas Vasilache } 2195f9e0466SNicolas Vasilache 2205f9e0466SNicolas Vasilache static LogicalResult 2215f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2225f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2235f9e0466SNicolas Vasilache TransferReadOp xferOp, ArrayRef<Value> operands, 2245f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2255f9e0466SNicolas Vasilache VectorType fillType = xferOp.getVectorType(); 2265f9e0466SNicolas Vasilache Value fill = rewriter.create<SplatOp>(loc, fillType, xferOp.padding()); 2275f9e0466SNicolas Vasilache 2285f9e0466SNicolas Vasilache Type vecTy = typeConverter.convertType(xferOp.getVectorType()); 2295f9e0466SNicolas Vasilache if (!vecTy) 2305f9e0466SNicolas Vasilache return failure(); 2315f9e0466SNicolas Vasilache 2325f9e0466SNicolas Vasilache unsigned align; 23326c8f908SThomas Raoux if (failed(getMemRefAlignment( 23426c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 2355f9e0466SNicolas Vasilache return failure(); 2365f9e0466SNicolas Vasilache 2375f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 2385f9e0466SNicolas Vasilache xferOp, vecTy, dataPtr, mask, ValueRange{fill}, 2395f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2405f9e0466SNicolas Vasilache return success(); 2415f9e0466SNicolas Vasilache } 2425f9e0466SNicolas Vasilache 2435f9e0466SNicolas Vasilache static LogicalResult 2445f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 2455f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2465f9e0466SNicolas Vasilache TransferWriteOp xferOp, 2475f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 248affbc0cdSNicolas Vasilache unsigned align; 24926c8f908SThomas Raoux if (failed(getMemRefAlignment( 25026c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 251affbc0cdSNicolas Vasilache return failure(); 2522d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 253affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::StoreOp>(xferOp, adaptor.vector(), dataPtr, 254affbc0cdSNicolas Vasilache align); 2555f9e0466SNicolas Vasilache return success(); 2565f9e0466SNicolas Vasilache } 2575f9e0466SNicolas Vasilache 2585f9e0466SNicolas Vasilache static LogicalResult 2595f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2605f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2615f9e0466SNicolas Vasilache TransferWriteOp xferOp, ArrayRef<Value> operands, 2625f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2635f9e0466SNicolas Vasilache unsigned align; 26426c8f908SThomas Raoux if (failed(getMemRefAlignment( 26526c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 2665f9e0466SNicolas Vasilache return failure(); 2675f9e0466SNicolas Vasilache 2682d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 2695f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 2705f9e0466SNicolas Vasilache xferOp, adaptor.vector(), dataPtr, mask, 2715f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2725f9e0466SNicolas Vasilache return success(); 2735f9e0466SNicolas Vasilache } 2745f9e0466SNicolas Vasilache 2752d2c73c5SJacques Pienaar static TransferReadOpAdaptor getTransferOpAdapter(TransferReadOp xferOp, 2762d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2772d2c73c5SJacques Pienaar return TransferReadOpAdaptor(operands); 2785f9e0466SNicolas Vasilache } 2795f9e0466SNicolas Vasilache 2802d2c73c5SJacques Pienaar static TransferWriteOpAdaptor getTransferOpAdapter(TransferWriteOp xferOp, 2812d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2822d2c73c5SJacques Pienaar return TransferWriteOpAdaptor(operands); 2835f9e0466SNicolas Vasilache } 2845f9e0466SNicolas Vasilache 28590c01357SBenjamin Kramer namespace { 286e83b7b99Saartbik 287cf5c517cSDiego Caballero /// Conversion pattern for a vector.bitcast. 288cf5c517cSDiego Caballero class VectorBitCastOpConversion 289cf5c517cSDiego Caballero : public ConvertOpToLLVMPattern<vector::BitCastOp> { 290cf5c517cSDiego Caballero public: 291cf5c517cSDiego Caballero using ConvertOpToLLVMPattern<vector::BitCastOp>::ConvertOpToLLVMPattern; 292cf5c517cSDiego Caballero 293cf5c517cSDiego Caballero LogicalResult 294cf5c517cSDiego Caballero matchAndRewrite(vector::BitCastOp bitCastOp, ArrayRef<Value> operands, 295cf5c517cSDiego Caballero ConversionPatternRewriter &rewriter) const override { 296cf5c517cSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 297cf5c517cSDiego Caballero VectorType resultTy = bitCastOp.getType(); 298cf5c517cSDiego Caballero if (resultTy.getRank() != 1) 299cf5c517cSDiego Caballero return failure(); 300cf5c517cSDiego Caballero Type newResultTy = typeConverter->convertType(resultTy); 301cf5c517cSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::BitcastOp>(bitCastOp, newResultTy, 302cf5c517cSDiego Caballero operands[0]); 303cf5c517cSDiego Caballero return success(); 304cf5c517cSDiego Caballero } 305cf5c517cSDiego Caballero }; 306cf5c517cSDiego Caballero 30763b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply. 30863b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply. 309563879b6SRahul Joshi class VectorMatmulOpConversion 310563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::MatmulOp> { 31163b683a8SNicolas Vasilache public: 312563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::MatmulOp>::ConvertOpToLLVMPattern; 31363b683a8SNicolas Vasilache 3143145427dSRiver Riddle LogicalResult 315563879b6SRahul Joshi matchAndRewrite(vector::MatmulOp matmulOp, ArrayRef<Value> operands, 31663b683a8SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 3172d2c73c5SJacques Pienaar auto adaptor = vector::MatmulOpAdaptor(operands); 31863b683a8SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>( 319563879b6SRahul Joshi matmulOp, typeConverter->convertType(matmulOp.res().getType()), 320563879b6SRahul Joshi adaptor.lhs(), adaptor.rhs(), matmulOp.lhs_rows(), 321563879b6SRahul Joshi matmulOp.lhs_columns(), matmulOp.rhs_columns()); 3223145427dSRiver Riddle return success(); 32363b683a8SNicolas Vasilache } 32463b683a8SNicolas Vasilache }; 32563b683a8SNicolas Vasilache 326c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose. 327c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose. 328563879b6SRahul Joshi class VectorFlatTransposeOpConversion 329563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::FlatTransposeOp> { 330c295a65dSaartbik public: 331563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FlatTransposeOp>::ConvertOpToLLVMPattern; 332c295a65dSaartbik 333c295a65dSaartbik LogicalResult 334563879b6SRahul Joshi matchAndRewrite(vector::FlatTransposeOp transOp, ArrayRef<Value> operands, 335c295a65dSaartbik ConversionPatternRewriter &rewriter) const override { 3362d2c73c5SJacques Pienaar auto adaptor = vector::FlatTransposeOpAdaptor(operands); 337c295a65dSaartbik rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>( 338dcec2ca5SChristian Sigg transOp, typeConverter->convertType(transOp.res().getType()), 339c295a65dSaartbik adaptor.matrix(), transOp.rows(), transOp.columns()); 340c295a65dSaartbik return success(); 341c295a65dSaartbik } 342c295a65dSaartbik }; 343c295a65dSaartbik 344ee66e43aSDiego Caballero /// Overloaded utility that replaces a vector.load, vector.store, 345ee66e43aSDiego Caballero /// vector.maskedload and vector.maskedstore with their respective LLVM 346ee66e43aSDiego Caballero /// couterparts. 347ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::LoadOp loadOp, 348ee66e43aSDiego Caballero vector::LoadOpAdaptor adaptor, 349ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 350ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 351ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::LoadOp>(loadOp, ptr, align); 35239379916Saartbik } 35339379916Saartbik 354ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedLoadOp loadOp, 355ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor adaptor, 356ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 357ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 358ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 359ee66e43aSDiego Caballero loadOp, vectorTy, ptr, adaptor.mask(), adaptor.pass_thru(), align); 360ee66e43aSDiego Caballero } 361ee66e43aSDiego Caballero 362ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::StoreOp storeOp, 363ee66e43aSDiego Caballero vector::StoreOpAdaptor adaptor, 364ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 365ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 366ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::StoreOp>(storeOp, adaptor.valueToStore(), 367ee66e43aSDiego Caballero ptr, align); 368ee66e43aSDiego Caballero } 369ee66e43aSDiego Caballero 370ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedStoreOp storeOp, 371ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor adaptor, 372ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 373ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 374ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 375ee66e43aSDiego Caballero storeOp, adaptor.valueToStore(), ptr, adaptor.mask(), align); 376ee66e43aSDiego Caballero } 377ee66e43aSDiego Caballero 378ee66e43aSDiego Caballero /// Conversion pattern for a vector.load, vector.store, vector.maskedload, and 379ee66e43aSDiego Caballero /// vector.maskedstore. 380ee66e43aSDiego Caballero template <class LoadOrStoreOp, class LoadOrStoreOpAdaptor> 381ee66e43aSDiego Caballero class VectorLoadStoreConversion : public ConvertOpToLLVMPattern<LoadOrStoreOp> { 38239379916Saartbik public: 383ee66e43aSDiego Caballero using ConvertOpToLLVMPattern<LoadOrStoreOp>::ConvertOpToLLVMPattern; 38439379916Saartbik 38539379916Saartbik LogicalResult 386ee66e43aSDiego Caballero matchAndRewrite(LoadOrStoreOp loadOrStoreOp, ArrayRef<Value> operands, 38739379916Saartbik ConversionPatternRewriter &rewriter) const override { 388ee66e43aSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 389ee66e43aSDiego Caballero VectorType vectorTy = loadOrStoreOp.getVectorType(); 390ee66e43aSDiego Caballero if (vectorTy.getRank() > 1) 391ee66e43aSDiego Caballero return failure(); 392ee66e43aSDiego Caballero 393ee66e43aSDiego Caballero auto loc = loadOrStoreOp->getLoc(); 394ee66e43aSDiego Caballero auto adaptor = LoadOrStoreOpAdaptor(operands); 395ee66e43aSDiego Caballero MemRefType memRefTy = loadOrStoreOp.getMemRefType(); 39639379916Saartbik 39739379916Saartbik // Resolve alignment. 39839379916Saartbik unsigned align; 399ee66e43aSDiego Caballero if (failed(getMemRefAlignment(*this->getTypeConverter(), memRefTy, align))) 40039379916Saartbik return failure(); 40139379916Saartbik 402a57def30SAart Bik // Resolve address. 403ee66e43aSDiego Caballero auto vtype = this->typeConverter->convertType(loadOrStoreOp.getVectorType()) 404ee66e43aSDiego Caballero .template cast<VectorType>(); 405ee66e43aSDiego Caballero Value dataPtr = this->getStridedElementPtr(loc, memRefTy, adaptor.base(), 406a57def30SAart Bik adaptor.indices(), rewriter); 407ee66e43aSDiego Caballero Value ptr = castDataPtr(rewriter, loc, dataPtr, memRefTy, vtype); 40839379916Saartbik 409ee66e43aSDiego Caballero replaceLoadOrStoreOp(loadOrStoreOp, adaptor, vtype, ptr, align, rewriter); 41039379916Saartbik return success(); 41139379916Saartbik } 41239379916Saartbik }; 41339379916Saartbik 41419dbb230Saartbik /// Conversion pattern for a vector.gather. 415563879b6SRahul Joshi class VectorGatherOpConversion 416563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::GatherOp> { 41719dbb230Saartbik public: 418563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::GatherOp>::ConvertOpToLLVMPattern; 41919dbb230Saartbik 42019dbb230Saartbik LogicalResult 421563879b6SRahul Joshi matchAndRewrite(vector::GatherOp gather, ArrayRef<Value> operands, 42219dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 423563879b6SRahul Joshi auto loc = gather->getLoc(); 42419dbb230Saartbik auto adaptor = vector::GatherOpAdaptor(operands); 425*df5ccf5aSAart Bik MemRefType memRefType = gather.getMemRefType(); 42619dbb230Saartbik 42719dbb230Saartbik // Resolve alignment. 42819dbb230Saartbik unsigned align; 429*df5ccf5aSAart Bik if (failed(getMemRefAlignment(*getTypeConverter(), memRefType, align))) 43019dbb230Saartbik return failure(); 43119dbb230Saartbik 432*df5ccf5aSAart Bik // Resolve address. 43319dbb230Saartbik Value ptrs; 434*df5ccf5aSAart Bik VectorType vType = gather.getVectorType(); 435*df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 436*df5ccf5aSAart Bik adaptor.indices(), rewriter); 437*df5ccf5aSAart Bik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr, 438*df5ccf5aSAart Bik adaptor.index_vec(), memRefType, vType, ptrs))) 43919dbb230Saartbik return failure(); 44019dbb230Saartbik 44119dbb230Saartbik // Replace with the gather intrinsic. 44219dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_gather>( 443dcec2ca5SChristian Sigg gather, typeConverter->convertType(vType), ptrs, adaptor.mask(), 4440c2a4d3cSBenjamin Kramer adaptor.pass_thru(), rewriter.getI32IntegerAttr(align)); 44519dbb230Saartbik return success(); 44619dbb230Saartbik } 44719dbb230Saartbik }; 44819dbb230Saartbik 44919dbb230Saartbik /// Conversion pattern for a vector.scatter. 450563879b6SRahul Joshi class VectorScatterOpConversion 451563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ScatterOp> { 45219dbb230Saartbik public: 453563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ScatterOp>::ConvertOpToLLVMPattern; 45419dbb230Saartbik 45519dbb230Saartbik LogicalResult 456563879b6SRahul Joshi matchAndRewrite(vector::ScatterOp scatter, ArrayRef<Value> operands, 45719dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 458563879b6SRahul Joshi auto loc = scatter->getLoc(); 45919dbb230Saartbik auto adaptor = vector::ScatterOpAdaptor(operands); 460*df5ccf5aSAart Bik MemRefType memRefType = scatter.getMemRefType(); 46119dbb230Saartbik 46219dbb230Saartbik // Resolve alignment. 46319dbb230Saartbik unsigned align; 464*df5ccf5aSAart Bik if (failed(getMemRefAlignment(*getTypeConverter(), memRefType, align))) 46519dbb230Saartbik return failure(); 46619dbb230Saartbik 467*df5ccf5aSAart Bik // Resolve address. 46819dbb230Saartbik Value ptrs; 469*df5ccf5aSAart Bik VectorType vType = scatter.getVectorType(); 470*df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 471*df5ccf5aSAart Bik adaptor.indices(), rewriter); 472*df5ccf5aSAart Bik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr, 473*df5ccf5aSAart Bik adaptor.index_vec(), memRefType, vType, ptrs))) 47419dbb230Saartbik return failure(); 47519dbb230Saartbik 47619dbb230Saartbik // Replace with the scatter intrinsic. 47719dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_scatter>( 478656674a7SDiego Caballero scatter, adaptor.valueToStore(), ptrs, adaptor.mask(), 47919dbb230Saartbik rewriter.getI32IntegerAttr(align)); 48019dbb230Saartbik return success(); 48119dbb230Saartbik } 48219dbb230Saartbik }; 48319dbb230Saartbik 484e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload. 485563879b6SRahul Joshi class VectorExpandLoadOpConversion 486563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExpandLoadOp> { 487e8dcf5f8Saartbik public: 488563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExpandLoadOp>::ConvertOpToLLVMPattern; 489e8dcf5f8Saartbik 490e8dcf5f8Saartbik LogicalResult 491563879b6SRahul Joshi matchAndRewrite(vector::ExpandLoadOp expand, ArrayRef<Value> operands, 492e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 493563879b6SRahul Joshi auto loc = expand->getLoc(); 494e8dcf5f8Saartbik auto adaptor = vector::ExpandLoadOpAdaptor(operands); 495a57def30SAart Bik MemRefType memRefType = expand.getMemRefType(); 496e8dcf5f8Saartbik 497a57def30SAart Bik // Resolve address. 498656674a7SDiego Caballero auto vtype = typeConverter->convertType(expand.getVectorType()); 499*df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 500a57def30SAart Bik adaptor.indices(), rewriter); 501e8dcf5f8Saartbik 502e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_expandload>( 503a57def30SAart Bik expand, vtype, ptr, adaptor.mask(), adaptor.pass_thru()); 504e8dcf5f8Saartbik return success(); 505e8dcf5f8Saartbik } 506e8dcf5f8Saartbik }; 507e8dcf5f8Saartbik 508e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore. 509563879b6SRahul Joshi class VectorCompressStoreOpConversion 510563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::CompressStoreOp> { 511e8dcf5f8Saartbik public: 512563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::CompressStoreOp>::ConvertOpToLLVMPattern; 513e8dcf5f8Saartbik 514e8dcf5f8Saartbik LogicalResult 515563879b6SRahul Joshi matchAndRewrite(vector::CompressStoreOp compress, ArrayRef<Value> operands, 516e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 517563879b6SRahul Joshi auto loc = compress->getLoc(); 518e8dcf5f8Saartbik auto adaptor = vector::CompressStoreOpAdaptor(operands); 519a57def30SAart Bik MemRefType memRefType = compress.getMemRefType(); 520e8dcf5f8Saartbik 521a57def30SAart Bik // Resolve address. 522*df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 523a57def30SAart Bik adaptor.indices(), rewriter); 524e8dcf5f8Saartbik 525e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>( 526656674a7SDiego Caballero compress, adaptor.valueToStore(), ptr, adaptor.mask()); 527e8dcf5f8Saartbik return success(); 528e8dcf5f8Saartbik } 529e8dcf5f8Saartbik }; 530e8dcf5f8Saartbik 53119dbb230Saartbik /// Conversion pattern for all vector reductions. 532563879b6SRahul Joshi class VectorReductionOpConversion 533563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ReductionOp> { 534e83b7b99Saartbik public: 535563879b6SRahul Joshi explicit VectorReductionOpConversion(LLVMTypeConverter &typeConv, 536060c9dd1Saartbik bool reassociateFPRed) 537563879b6SRahul Joshi : ConvertOpToLLVMPattern<vector::ReductionOp>(typeConv), 538060c9dd1Saartbik reassociateFPReductions(reassociateFPRed) {} 539e83b7b99Saartbik 5403145427dSRiver Riddle LogicalResult 541563879b6SRahul Joshi matchAndRewrite(vector::ReductionOp reductionOp, ArrayRef<Value> operands, 542e83b7b99Saartbik ConversionPatternRewriter &rewriter) const override { 543e83b7b99Saartbik auto kind = reductionOp.kind(); 544e83b7b99Saartbik Type eltType = reductionOp.dest().getType(); 545dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(eltType); 546e9628955SAart Bik if (eltType.isIntOrIndex()) { 547e83b7b99Saartbik // Integer reductions: add/mul/min/max/and/or/xor. 548e83b7b99Saartbik if (kind == "add") 549322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_add>( 550563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 551e83b7b99Saartbik else if (kind == "mul") 552322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_mul>( 553563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 554e9628955SAart Bik else if (kind == "min" && 555e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 556322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umin>( 557563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 558e83b7b99Saartbik else if (kind == "min") 559322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smin>( 560563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 561e9628955SAart Bik else if (kind == "max" && 562e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 563322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umax>( 564563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 565e83b7b99Saartbik else if (kind == "max") 566322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smax>( 567563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 568e83b7b99Saartbik else if (kind == "and") 569322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_and>( 570563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 571e83b7b99Saartbik else if (kind == "or") 572322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_or>( 573563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 574e83b7b99Saartbik else if (kind == "xor") 575322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_xor>( 576563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 577e83b7b99Saartbik else 5783145427dSRiver Riddle return failure(); 5793145427dSRiver Riddle return success(); 580dcec2ca5SChristian Sigg } 581e83b7b99Saartbik 582dcec2ca5SChristian Sigg if (!eltType.isa<FloatType>()) 583dcec2ca5SChristian Sigg return failure(); 584dcec2ca5SChristian Sigg 585e83b7b99Saartbik // Floating-point reductions: add/mul/min/max 586e83b7b99Saartbik if (kind == "add") { 5870d924700Saartbik // Optional accumulator (or zero). 5880d924700Saartbik Value acc = operands.size() > 1 ? operands[1] 5890d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 590563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 5910d924700Saartbik rewriter.getZeroAttr(eltType)); 592322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fadd>( 593563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 594ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 595e83b7b99Saartbik } else if (kind == "mul") { 5960d924700Saartbik // Optional accumulator (or one). 5970d924700Saartbik Value acc = operands.size() > 1 5980d924700Saartbik ? operands[1] 5990d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 600563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 6010d924700Saartbik rewriter.getFloatAttr(eltType, 1.0)); 602322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmul>( 603563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 604ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 605e83b7b99Saartbik } else if (kind == "min") 606563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmin>( 607563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 608e83b7b99Saartbik else if (kind == "max") 609563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmax>( 610563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 611e83b7b99Saartbik else 6123145427dSRiver Riddle return failure(); 6133145427dSRiver Riddle return success(); 614e83b7b99Saartbik } 615ceb1b327Saartbik 616ceb1b327Saartbik private: 617ceb1b327Saartbik const bool reassociateFPReductions; 618e83b7b99Saartbik }; 619e83b7b99Saartbik 620060c9dd1Saartbik /// Conversion pattern for a vector.create_mask (1-D only). 621563879b6SRahul Joshi class VectorCreateMaskOpConversion 622563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::CreateMaskOp> { 623060c9dd1Saartbik public: 624563879b6SRahul Joshi explicit VectorCreateMaskOpConversion(LLVMTypeConverter &typeConv, 625060c9dd1Saartbik bool enableIndexOpt) 626563879b6SRahul Joshi : ConvertOpToLLVMPattern<vector::CreateMaskOp>(typeConv), 627060c9dd1Saartbik enableIndexOptimizations(enableIndexOpt) {} 628060c9dd1Saartbik 629060c9dd1Saartbik LogicalResult 630563879b6SRahul Joshi matchAndRewrite(vector::CreateMaskOp op, ArrayRef<Value> operands, 631060c9dd1Saartbik ConversionPatternRewriter &rewriter) const override { 6329eb3e564SChris Lattner auto dstType = op.getType(); 633060c9dd1Saartbik int64_t rank = dstType.getRank(); 634060c9dd1Saartbik if (rank == 1) { 635060c9dd1Saartbik rewriter.replaceOp( 636060c9dd1Saartbik op, buildVectorComparison(rewriter, op, enableIndexOptimizations, 637060c9dd1Saartbik dstType.getDimSize(0), operands[0])); 638060c9dd1Saartbik return success(); 639060c9dd1Saartbik } 640060c9dd1Saartbik return failure(); 641060c9dd1Saartbik } 642060c9dd1Saartbik 643060c9dd1Saartbik private: 644060c9dd1Saartbik const bool enableIndexOptimizations; 645060c9dd1Saartbik }; 646060c9dd1Saartbik 647563879b6SRahul Joshi class VectorShuffleOpConversion 648563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ShuffleOp> { 6491c81adf3SAart Bik public: 650563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ShuffleOp>::ConvertOpToLLVMPattern; 6511c81adf3SAart Bik 6523145427dSRiver Riddle LogicalResult 653563879b6SRahul Joshi matchAndRewrite(vector::ShuffleOp shuffleOp, ArrayRef<Value> operands, 6541c81adf3SAart Bik ConversionPatternRewriter &rewriter) const override { 655563879b6SRahul Joshi auto loc = shuffleOp->getLoc(); 6562d2c73c5SJacques Pienaar auto adaptor = vector::ShuffleOpAdaptor(operands); 6571c81adf3SAart Bik auto v1Type = shuffleOp.getV1VectorType(); 6581c81adf3SAart Bik auto v2Type = shuffleOp.getV2VectorType(); 6591c81adf3SAart Bik auto vectorType = shuffleOp.getVectorType(); 660dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(vectorType); 6611c81adf3SAart Bik auto maskArrayAttr = shuffleOp.mask(); 6621c81adf3SAart Bik 6631c81adf3SAart Bik // Bail if result type cannot be lowered. 6641c81adf3SAart Bik if (!llvmType) 6653145427dSRiver Riddle return failure(); 6661c81adf3SAart Bik 6671c81adf3SAart Bik // Get rank and dimension sizes. 6681c81adf3SAart Bik int64_t rank = vectorType.getRank(); 6691c81adf3SAart Bik assert(v1Type.getRank() == rank); 6701c81adf3SAart Bik assert(v2Type.getRank() == rank); 6711c81adf3SAart Bik int64_t v1Dim = v1Type.getDimSize(0); 6721c81adf3SAart Bik 6731c81adf3SAart Bik // For rank 1, where both operands have *exactly* the same vector type, 6741c81adf3SAart Bik // there is direct shuffle support in LLVM. Use it! 6751c81adf3SAart Bik if (rank == 1 && v1Type == v2Type) { 676563879b6SRahul Joshi Value llvmShuffleOp = rewriter.create<LLVM::ShuffleVectorOp>( 6771c81adf3SAart Bik loc, adaptor.v1(), adaptor.v2(), maskArrayAttr); 678563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, llvmShuffleOp); 6793145427dSRiver Riddle return success(); 680b36aaeafSAart Bik } 681b36aaeafSAart Bik 6821c81adf3SAart Bik // For all other cases, insert the individual values individually. 683e62a6956SRiver Riddle Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType); 6841c81adf3SAart Bik int64_t insPos = 0; 6851c81adf3SAart Bik for (auto en : llvm::enumerate(maskArrayAttr)) { 6861c81adf3SAart Bik int64_t extPos = en.value().cast<IntegerAttr>().getInt(); 687e62a6956SRiver Riddle Value value = adaptor.v1(); 6881c81adf3SAart Bik if (extPos >= v1Dim) { 6891c81adf3SAart Bik extPos -= v1Dim; 6901c81adf3SAart Bik value = adaptor.v2(); 691b36aaeafSAart Bik } 692dcec2ca5SChristian Sigg Value extract = extractOne(rewriter, *getTypeConverter(), loc, value, 693dcec2ca5SChristian Sigg llvmType, rank, extPos); 694dcec2ca5SChristian Sigg insert = insertOne(rewriter, *getTypeConverter(), loc, insert, extract, 6950f04384dSAlex Zinenko llvmType, rank, insPos++); 6961c81adf3SAart Bik } 697563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, insert); 6983145427dSRiver Riddle return success(); 699b36aaeafSAart Bik } 700b36aaeafSAart Bik }; 701b36aaeafSAart Bik 702563879b6SRahul Joshi class VectorExtractElementOpConversion 703563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractElementOp> { 704cd5dab8aSAart Bik public: 705563879b6SRahul Joshi using ConvertOpToLLVMPattern< 706563879b6SRahul Joshi vector::ExtractElementOp>::ConvertOpToLLVMPattern; 707cd5dab8aSAart Bik 7083145427dSRiver Riddle LogicalResult 709563879b6SRahul Joshi matchAndRewrite(vector::ExtractElementOp extractEltOp, 710563879b6SRahul Joshi ArrayRef<Value> operands, 711cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 7122d2c73c5SJacques Pienaar auto adaptor = vector::ExtractElementOpAdaptor(operands); 713cd5dab8aSAart Bik auto vectorType = extractEltOp.getVectorType(); 714dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType.getElementType()); 715cd5dab8aSAart Bik 716cd5dab8aSAart Bik // Bail if result type cannot be lowered. 717cd5dab8aSAart Bik if (!llvmType) 7183145427dSRiver Riddle return failure(); 719cd5dab8aSAart Bik 720cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>( 721563879b6SRahul Joshi extractEltOp, llvmType, adaptor.vector(), adaptor.position()); 7223145427dSRiver Riddle return success(); 723cd5dab8aSAart Bik } 724cd5dab8aSAart Bik }; 725cd5dab8aSAart Bik 726563879b6SRahul Joshi class VectorExtractOpConversion 727563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractOp> { 7285c0c51a9SNicolas Vasilache public: 729563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExtractOp>::ConvertOpToLLVMPattern; 7305c0c51a9SNicolas Vasilache 7313145427dSRiver Riddle LogicalResult 732563879b6SRahul Joshi matchAndRewrite(vector::ExtractOp extractOp, ArrayRef<Value> operands, 7335c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 734563879b6SRahul Joshi auto loc = extractOp->getLoc(); 7352d2c73c5SJacques Pienaar auto adaptor = vector::ExtractOpAdaptor(operands); 7369826fe5cSAart Bik auto vectorType = extractOp.getVectorType(); 7372bdf33ccSRiver Riddle auto resultType = extractOp.getResult().getType(); 738dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(resultType); 7395c0c51a9SNicolas Vasilache auto positionArrayAttr = extractOp.position(); 7409826fe5cSAart Bik 7419826fe5cSAart Bik // Bail if result type cannot be lowered. 7429826fe5cSAart Bik if (!llvmResultType) 7433145427dSRiver Riddle return failure(); 7449826fe5cSAart Bik 7455c0c51a9SNicolas Vasilache // One-shot extraction of vector from array (only requires extractvalue). 7465c0c51a9SNicolas Vasilache if (resultType.isa<VectorType>()) { 747e62a6956SRiver Riddle Value extracted = rewriter.create<LLVM::ExtractValueOp>( 7485c0c51a9SNicolas Vasilache loc, llvmResultType, adaptor.vector(), positionArrayAttr); 749563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 7503145427dSRiver Riddle return success(); 7515c0c51a9SNicolas Vasilache } 7525c0c51a9SNicolas Vasilache 7539826fe5cSAart Bik // Potential extraction of 1-D vector from array. 754563879b6SRahul Joshi auto *context = extractOp->getContext(); 755e62a6956SRiver Riddle Value extracted = adaptor.vector(); 7565c0c51a9SNicolas Vasilache auto positionAttrs = positionArrayAttr.getValue(); 7575c0c51a9SNicolas Vasilache if (positionAttrs.size() > 1) { 7589826fe5cSAart Bik auto oneDVectorType = reducedVectorTypeBack(vectorType); 7595c0c51a9SNicolas Vasilache auto nMinusOnePositionAttrs = 760c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 7615c0c51a9SNicolas Vasilache extracted = rewriter.create<LLVM::ExtractValueOp>( 762dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 7635c0c51a9SNicolas Vasilache nMinusOnePositionAttrs); 7645c0c51a9SNicolas Vasilache } 7655c0c51a9SNicolas Vasilache 7665c0c51a9SNicolas Vasilache // Remaining extraction of element from 1-D LLVM vector 7675c0c51a9SNicolas Vasilache auto position = positionAttrs.back().cast<IntegerAttr>(); 7682230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 7691d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 7705c0c51a9SNicolas Vasilache extracted = 7715c0c51a9SNicolas Vasilache rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant); 772563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 7735c0c51a9SNicolas Vasilache 7743145427dSRiver Riddle return success(); 7755c0c51a9SNicolas Vasilache } 7765c0c51a9SNicolas Vasilache }; 7775c0c51a9SNicolas Vasilache 778681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector 779681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion. 780681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank. 781681f929fSNicolas Vasilache /// 782681f929fSNicolas Vasilache /// Example: 783681f929fSNicolas Vasilache /// ``` 784681f929fSNicolas Vasilache /// vector.fma %a, %a, %a : vector<8xf32> 785681f929fSNicolas Vasilache /// ``` 786681f929fSNicolas Vasilache /// is converted to: 787681f929fSNicolas Vasilache /// ``` 7883bffe602SBenjamin Kramer /// llvm.intr.fmuladd %va, %va, %va: 789dd5165a9SAlex Zinenko /// (!llvm."<8 x f32>">, !llvm<"<8 x f32>">, !llvm<"<8 x f32>">) 790dd5165a9SAlex Zinenko /// -> !llvm."<8 x f32>"> 791681f929fSNicolas Vasilache /// ``` 792563879b6SRahul Joshi class VectorFMAOp1DConversion : public ConvertOpToLLVMPattern<vector::FMAOp> { 793681f929fSNicolas Vasilache public: 794563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FMAOp>::ConvertOpToLLVMPattern; 795681f929fSNicolas Vasilache 7963145427dSRiver Riddle LogicalResult 797563879b6SRahul Joshi matchAndRewrite(vector::FMAOp fmaOp, ArrayRef<Value> operands, 798681f929fSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 7992d2c73c5SJacques Pienaar auto adaptor = vector::FMAOpAdaptor(operands); 800681f929fSNicolas Vasilache VectorType vType = fmaOp.getVectorType(); 801681f929fSNicolas Vasilache if (vType.getRank() != 1) 8023145427dSRiver Riddle return failure(); 803563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(fmaOp, adaptor.lhs(), 8043bffe602SBenjamin Kramer adaptor.rhs(), adaptor.acc()); 8053145427dSRiver Riddle return success(); 806681f929fSNicolas Vasilache } 807681f929fSNicolas Vasilache }; 808681f929fSNicolas Vasilache 809563879b6SRahul Joshi class VectorInsertElementOpConversion 810563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertElementOp> { 811cd5dab8aSAart Bik public: 812563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertElementOp>::ConvertOpToLLVMPattern; 813cd5dab8aSAart Bik 8143145427dSRiver Riddle LogicalResult 815563879b6SRahul Joshi matchAndRewrite(vector::InsertElementOp insertEltOp, ArrayRef<Value> operands, 816cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 8172d2c73c5SJacques Pienaar auto adaptor = vector::InsertElementOpAdaptor(operands); 818cd5dab8aSAart Bik auto vectorType = insertEltOp.getDestVectorType(); 819dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType); 820cd5dab8aSAart Bik 821cd5dab8aSAart Bik // Bail if result type cannot be lowered. 822cd5dab8aSAart Bik if (!llvmType) 8233145427dSRiver Riddle return failure(); 824cd5dab8aSAart Bik 825cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>( 826563879b6SRahul Joshi insertEltOp, llvmType, adaptor.dest(), adaptor.source(), 827563879b6SRahul Joshi adaptor.position()); 8283145427dSRiver Riddle return success(); 829cd5dab8aSAart Bik } 830cd5dab8aSAart Bik }; 831cd5dab8aSAart Bik 832563879b6SRahul Joshi class VectorInsertOpConversion 833563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertOp> { 8349826fe5cSAart Bik public: 835563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertOp>::ConvertOpToLLVMPattern; 8369826fe5cSAart Bik 8373145427dSRiver Riddle LogicalResult 838563879b6SRahul Joshi matchAndRewrite(vector::InsertOp insertOp, ArrayRef<Value> operands, 8399826fe5cSAart Bik ConversionPatternRewriter &rewriter) const override { 840563879b6SRahul Joshi auto loc = insertOp->getLoc(); 8412d2c73c5SJacques Pienaar auto adaptor = vector::InsertOpAdaptor(operands); 8429826fe5cSAart Bik auto sourceType = insertOp.getSourceType(); 8439826fe5cSAart Bik auto destVectorType = insertOp.getDestVectorType(); 844dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(destVectorType); 8459826fe5cSAart Bik auto positionArrayAttr = insertOp.position(); 8469826fe5cSAart Bik 8479826fe5cSAart Bik // Bail if result type cannot be lowered. 8489826fe5cSAart Bik if (!llvmResultType) 8493145427dSRiver Riddle return failure(); 8509826fe5cSAart Bik 8519826fe5cSAart Bik // One-shot insertion of a vector into an array (only requires insertvalue). 8529826fe5cSAart Bik if (sourceType.isa<VectorType>()) { 853e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertValueOp>( 8549826fe5cSAart Bik loc, llvmResultType, adaptor.dest(), adaptor.source(), 8559826fe5cSAart Bik positionArrayAttr); 856563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 8573145427dSRiver Riddle return success(); 8589826fe5cSAart Bik } 8599826fe5cSAart Bik 8609826fe5cSAart Bik // Potential extraction of 1-D vector from array. 861563879b6SRahul Joshi auto *context = insertOp->getContext(); 862e62a6956SRiver Riddle Value extracted = adaptor.dest(); 8639826fe5cSAart Bik auto positionAttrs = positionArrayAttr.getValue(); 8649826fe5cSAart Bik auto position = positionAttrs.back().cast<IntegerAttr>(); 8659826fe5cSAart Bik auto oneDVectorType = destVectorType; 8669826fe5cSAart Bik if (positionAttrs.size() > 1) { 8679826fe5cSAart Bik oneDVectorType = reducedVectorTypeBack(destVectorType); 8689826fe5cSAart Bik auto nMinusOnePositionAttrs = 869c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 8709826fe5cSAart Bik extracted = rewriter.create<LLVM::ExtractValueOp>( 871dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 8729826fe5cSAart Bik nMinusOnePositionAttrs); 8739826fe5cSAart Bik } 8749826fe5cSAart Bik 8759826fe5cSAart Bik // Insertion of an element into a 1-D LLVM vector. 8762230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 8771d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 878e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertElementOp>( 879dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 8800f04384dSAlex Zinenko adaptor.source(), constant); 8819826fe5cSAart Bik 8829826fe5cSAart Bik // Potential insertion of resulting 1-D vector into array. 8839826fe5cSAart Bik if (positionAttrs.size() > 1) { 8849826fe5cSAart Bik auto nMinusOnePositionAttrs = 885c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 8869826fe5cSAart Bik inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType, 8879826fe5cSAart Bik adaptor.dest(), inserted, 8889826fe5cSAart Bik nMinusOnePositionAttrs); 8899826fe5cSAart Bik } 8909826fe5cSAart Bik 891563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 8923145427dSRiver Riddle return success(); 8939826fe5cSAart Bik } 8949826fe5cSAart Bik }; 8959826fe5cSAart Bik 896681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1. 897681f929fSNicolas Vasilache /// 898681f929fSNicolas Vasilache /// Example: 899681f929fSNicolas Vasilache /// ``` 900681f929fSNicolas Vasilache /// %d = vector.fma %a, %b, %c : vector<2x4xf32> 901681f929fSNicolas Vasilache /// ``` 902681f929fSNicolas Vasilache /// is rewritten into: 903681f929fSNicolas Vasilache /// ``` 904681f929fSNicolas Vasilache /// %r = splat %f0: vector<2x4xf32> 905681f929fSNicolas Vasilache /// %va = vector.extractvalue %a[0] : vector<2x4xf32> 906681f929fSNicolas Vasilache /// %vb = vector.extractvalue %b[0] : vector<2x4xf32> 907681f929fSNicolas Vasilache /// %vc = vector.extractvalue %c[0] : vector<2x4xf32> 908681f929fSNicolas Vasilache /// %vd = vector.fma %va, %vb, %vc : vector<4xf32> 909681f929fSNicolas Vasilache /// %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32> 910681f929fSNicolas Vasilache /// %va2 = vector.extractvalue %a2[1] : vector<2x4xf32> 911681f929fSNicolas Vasilache /// %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32> 912681f929fSNicolas Vasilache /// %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32> 913681f929fSNicolas Vasilache /// %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32> 914681f929fSNicolas Vasilache /// %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32> 915681f929fSNicolas Vasilache /// // %r3 holds the final value. 916681f929fSNicolas Vasilache /// ``` 917681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> { 918681f929fSNicolas Vasilache public: 919681f929fSNicolas Vasilache using OpRewritePattern<FMAOp>::OpRewritePattern; 920681f929fSNicolas Vasilache 9213145427dSRiver Riddle LogicalResult matchAndRewrite(FMAOp op, 922681f929fSNicolas Vasilache PatternRewriter &rewriter) const override { 923681f929fSNicolas Vasilache auto vType = op.getVectorType(); 924681f929fSNicolas Vasilache if (vType.getRank() < 2) 9253145427dSRiver Riddle return failure(); 926681f929fSNicolas Vasilache 927681f929fSNicolas Vasilache auto loc = op.getLoc(); 928681f929fSNicolas Vasilache auto elemType = vType.getElementType(); 929681f929fSNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 930681f929fSNicolas Vasilache rewriter.getZeroAttr(elemType)); 931681f929fSNicolas Vasilache Value desc = rewriter.create<SplatOp>(loc, vType, zero); 932681f929fSNicolas Vasilache for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) { 933681f929fSNicolas Vasilache Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i); 934681f929fSNicolas Vasilache Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i); 935681f929fSNicolas Vasilache Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i); 936681f929fSNicolas Vasilache Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC); 937681f929fSNicolas Vasilache desc = rewriter.create<InsertOp>(loc, fma, desc, i); 938681f929fSNicolas Vasilache } 939681f929fSNicolas Vasilache rewriter.replaceOp(op, desc); 9403145427dSRiver Riddle return success(); 941681f929fSNicolas Vasilache } 942681f929fSNicolas Vasilache }; 943681f929fSNicolas Vasilache 9442d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly 9452d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern 9462d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to 9472d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same 9482d515e49SNicolas Vasilache // rank. 9492d515e49SNicolas Vasilache // 9502d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 9512d515e49SNicolas Vasilache // have different ranks. In this case: 9522d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 9532d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 9542d515e49SNicolas Vasilache // destination subvector 9552d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 9562d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 9572d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 9582d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 9592d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern 9602d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 9612d515e49SNicolas Vasilache public: 9622d515e49SNicolas Vasilache using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 9632d515e49SNicolas Vasilache 9643145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 9652d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 9662d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 9672d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 9682d515e49SNicolas Vasilache 9692d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 9703145427dSRiver Riddle return failure(); 9712d515e49SNicolas Vasilache 9722d515e49SNicolas Vasilache auto loc = op.getLoc(); 9732d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 9742d515e49SNicolas Vasilache assert(rankDiff >= 0); 9752d515e49SNicolas Vasilache if (rankDiff == 0) 9763145427dSRiver Riddle return failure(); 9772d515e49SNicolas Vasilache 9782d515e49SNicolas Vasilache int64_t rankRest = dstType.getRank() - rankDiff; 9792d515e49SNicolas Vasilache // Extract / insert the subvector of matching rank and InsertStridedSlice 9802d515e49SNicolas Vasilache // on it. 9812d515e49SNicolas Vasilache Value extracted = 9822d515e49SNicolas Vasilache rewriter.create<ExtractOp>(loc, op.dest(), 9832d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 984dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 9852d515e49SNicolas Vasilache // A different pattern will kick in for InsertStridedSlice with matching 9862d515e49SNicolas Vasilache // ranks. 9872d515e49SNicolas Vasilache auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>( 9882d515e49SNicolas Vasilache loc, op.source(), extracted, 9892d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/rankDiff), 990c8fc76a9Saartbik getI64SubArray(op.strides(), /*dropFront=*/0)); 9912d515e49SNicolas Vasilache rewriter.replaceOpWithNewOp<InsertOp>( 9922d515e49SNicolas Vasilache op, stridedSliceInnerOp.getResult(), op.dest(), 9932d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 994dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 9953145427dSRiver Riddle return success(); 9962d515e49SNicolas Vasilache } 9972d515e49SNicolas Vasilache }; 9982d515e49SNicolas Vasilache 9992d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 10002d515e49SNicolas Vasilache // have the same rank. In this case, we reduce 10012d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 10022d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 10032d515e49SNicolas Vasilache // destination subvector 10042d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 10052d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 10062d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 10072d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 10082d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern 10092d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 10102d515e49SNicolas Vasilache public: 1011b99bd771SRiver Riddle VectorInsertStridedSliceOpSameRankRewritePattern(MLIRContext *ctx) 1012b99bd771SRiver Riddle : OpRewritePattern<InsertStridedSliceOp>(ctx) { 1013b99bd771SRiver Riddle // This pattern creates recursive InsertStridedSliceOp, but the recursion is 1014b99bd771SRiver Riddle // bounded as the rank is strictly decreasing. 1015b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 1016b99bd771SRiver Riddle } 10172d515e49SNicolas Vasilache 10183145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 10192d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 10202d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 10212d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 10222d515e49SNicolas Vasilache 10232d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 10243145427dSRiver Riddle return failure(); 10252d515e49SNicolas Vasilache 10262d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 10272d515e49SNicolas Vasilache assert(rankDiff >= 0); 10282d515e49SNicolas Vasilache if (rankDiff != 0) 10293145427dSRiver Riddle return failure(); 10302d515e49SNicolas Vasilache 10312d515e49SNicolas Vasilache if (srcType == dstType) { 10322d515e49SNicolas Vasilache rewriter.replaceOp(op, op.source()); 10333145427dSRiver Riddle return success(); 10342d515e49SNicolas Vasilache } 10352d515e49SNicolas Vasilache 10362d515e49SNicolas Vasilache int64_t offset = 10372d515e49SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 10382d515e49SNicolas Vasilache int64_t size = srcType.getShape().front(); 10392d515e49SNicolas Vasilache int64_t stride = 10402d515e49SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 10412d515e49SNicolas Vasilache 10422d515e49SNicolas Vasilache auto loc = op.getLoc(); 10432d515e49SNicolas Vasilache Value res = op.dest(); 10442d515e49SNicolas Vasilache // For each slice of the source vector along the most major dimension. 10452d515e49SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 10462d515e49SNicolas Vasilache off += stride, ++idx) { 10472d515e49SNicolas Vasilache // 1. extract the proper subvector (or element) from source 10482d515e49SNicolas Vasilache Value extractedSource = extractOne(rewriter, loc, op.source(), idx); 10492d515e49SNicolas Vasilache if (extractedSource.getType().isa<VectorType>()) { 10502d515e49SNicolas Vasilache // 2. If we have a vector, extract the proper subvector from destination 10512d515e49SNicolas Vasilache // Otherwise we are at the element level and no need to recurse. 10522d515e49SNicolas Vasilache Value extractedDest = extractOne(rewriter, loc, op.dest(), off); 10532d515e49SNicolas Vasilache // 3. Reduce the problem to lowering a new InsertStridedSlice op with 10542d515e49SNicolas Vasilache // smaller rank. 1055bd1ccfe6SRiver Riddle extractedSource = rewriter.create<InsertStridedSliceOp>( 10562d515e49SNicolas Vasilache loc, extractedSource, extractedDest, 10572d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /* dropFront=*/1), 10582d515e49SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 10592d515e49SNicolas Vasilache } 10602d515e49SNicolas Vasilache // 4. Insert the extractedSource into the res vector. 10612d515e49SNicolas Vasilache res = insertOne(rewriter, loc, extractedSource, res, off); 10622d515e49SNicolas Vasilache } 10632d515e49SNicolas Vasilache 10642d515e49SNicolas Vasilache rewriter.replaceOp(op, res); 10653145427dSRiver Riddle return success(); 10662d515e49SNicolas Vasilache } 10672d515e49SNicolas Vasilache }; 10682d515e49SNicolas Vasilache 106930e6033bSNicolas Vasilache /// Returns the strides if the memory underlying `memRefType` has a contiguous 107030e6033bSNicolas Vasilache /// static layout. 107130e6033bSNicolas Vasilache static llvm::Optional<SmallVector<int64_t, 4>> 107230e6033bSNicolas Vasilache computeContiguousStrides(MemRefType memRefType) { 10732bf491c7SBenjamin Kramer int64_t offset; 107430e6033bSNicolas Vasilache SmallVector<int64_t, 4> strides; 107530e6033bSNicolas Vasilache if (failed(getStridesAndOffset(memRefType, strides, offset))) 107630e6033bSNicolas Vasilache return None; 107730e6033bSNicolas Vasilache if (!strides.empty() && strides.back() != 1) 107830e6033bSNicolas Vasilache return None; 107930e6033bSNicolas Vasilache // If no layout or identity layout, this is contiguous by definition. 108030e6033bSNicolas Vasilache if (memRefType.getAffineMaps().empty() || 108130e6033bSNicolas Vasilache memRefType.getAffineMaps().front().isIdentity()) 108230e6033bSNicolas Vasilache return strides; 108330e6033bSNicolas Vasilache 108430e6033bSNicolas Vasilache // Otherwise, we must determine contiguity form shapes. This can only ever 108530e6033bSNicolas Vasilache // work in static cases because MemRefType is underspecified to represent 108630e6033bSNicolas Vasilache // contiguous dynamic shapes in other ways than with just empty/identity 108730e6033bSNicolas Vasilache // layout. 10882bf491c7SBenjamin Kramer auto sizes = memRefType.getShape(); 10892bf491c7SBenjamin Kramer for (int index = 0, e = strides.size() - 2; index < e; ++index) { 109030e6033bSNicolas Vasilache if (ShapedType::isDynamic(sizes[index + 1]) || 109130e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index]) || 109230e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index + 1])) 109330e6033bSNicolas Vasilache return None; 109430e6033bSNicolas Vasilache if (strides[index] != strides[index + 1] * sizes[index + 1]) 109530e6033bSNicolas Vasilache return None; 10962bf491c7SBenjamin Kramer } 109730e6033bSNicolas Vasilache return strides; 10982bf491c7SBenjamin Kramer } 10992bf491c7SBenjamin Kramer 1100563879b6SRahul Joshi class VectorTypeCastOpConversion 1101563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::TypeCastOp> { 11025c0c51a9SNicolas Vasilache public: 1103563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::TypeCastOp>::ConvertOpToLLVMPattern; 11045c0c51a9SNicolas Vasilache 11053145427dSRiver Riddle LogicalResult 1106563879b6SRahul Joshi matchAndRewrite(vector::TypeCastOp castOp, ArrayRef<Value> operands, 11075c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 1108563879b6SRahul Joshi auto loc = castOp->getLoc(); 11095c0c51a9SNicolas Vasilache MemRefType sourceMemRefType = 11102bdf33ccSRiver Riddle castOp.getOperand().getType().cast<MemRefType>(); 11119eb3e564SChris Lattner MemRefType targetMemRefType = castOp.getType(); 11125c0c51a9SNicolas Vasilache 11135c0c51a9SNicolas Vasilache // Only static shape casts supported atm. 11145c0c51a9SNicolas Vasilache if (!sourceMemRefType.hasStaticShape() || 11155c0c51a9SNicolas Vasilache !targetMemRefType.hasStaticShape()) 11163145427dSRiver Riddle return failure(); 11175c0c51a9SNicolas Vasilache 11185c0c51a9SNicolas Vasilache auto llvmSourceDescriptorTy = 11198de43b92SAlex Zinenko operands[0].getType().dyn_cast<LLVM::LLVMStructType>(); 11208de43b92SAlex Zinenko if (!llvmSourceDescriptorTy) 11213145427dSRiver Riddle return failure(); 11225c0c51a9SNicolas Vasilache MemRefDescriptor sourceMemRef(operands[0]); 11235c0c51a9SNicolas Vasilache 1124dcec2ca5SChristian Sigg auto llvmTargetDescriptorTy = typeConverter->convertType(targetMemRefType) 11258de43b92SAlex Zinenko .dyn_cast_or_null<LLVM::LLVMStructType>(); 11268de43b92SAlex Zinenko if (!llvmTargetDescriptorTy) 11273145427dSRiver Riddle return failure(); 11285c0c51a9SNicolas Vasilache 112930e6033bSNicolas Vasilache // Only contiguous source buffers supported atm. 113030e6033bSNicolas Vasilache auto sourceStrides = computeContiguousStrides(sourceMemRefType); 113130e6033bSNicolas Vasilache if (!sourceStrides) 113230e6033bSNicolas Vasilache return failure(); 113330e6033bSNicolas Vasilache auto targetStrides = computeContiguousStrides(targetMemRefType); 113430e6033bSNicolas Vasilache if (!targetStrides) 113530e6033bSNicolas Vasilache return failure(); 113630e6033bSNicolas Vasilache // Only support static strides for now, regardless of contiguity. 113730e6033bSNicolas Vasilache if (llvm::any_of(*targetStrides, [](int64_t stride) { 113830e6033bSNicolas Vasilache return ShapedType::isDynamicStrideOrOffset(stride); 113930e6033bSNicolas Vasilache })) 11403145427dSRiver Riddle return failure(); 11415c0c51a9SNicolas Vasilache 11422230bf99SAlex Zinenko auto int64Ty = IntegerType::get(rewriter.getContext(), 64); 11435c0c51a9SNicolas Vasilache 11445c0c51a9SNicolas Vasilache // Create descriptor. 11455c0c51a9SNicolas Vasilache auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy); 11463a577f54SChristian Sigg Type llvmTargetElementTy = desc.getElementPtrType(); 11475c0c51a9SNicolas Vasilache // Set allocated ptr. 1148e62a6956SRiver Riddle Value allocated = sourceMemRef.allocatedPtr(rewriter, loc); 11495c0c51a9SNicolas Vasilache allocated = 11505c0c51a9SNicolas Vasilache rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated); 11515c0c51a9SNicolas Vasilache desc.setAllocatedPtr(rewriter, loc, allocated); 11525c0c51a9SNicolas Vasilache // Set aligned ptr. 1153e62a6956SRiver Riddle Value ptr = sourceMemRef.alignedPtr(rewriter, loc); 11545c0c51a9SNicolas Vasilache ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr); 11555c0c51a9SNicolas Vasilache desc.setAlignedPtr(rewriter, loc, ptr); 11565c0c51a9SNicolas Vasilache // Fill offset 0. 11575c0c51a9SNicolas Vasilache auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0); 11585c0c51a9SNicolas Vasilache auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr); 11595c0c51a9SNicolas Vasilache desc.setOffset(rewriter, loc, zero); 11605c0c51a9SNicolas Vasilache 11615c0c51a9SNicolas Vasilache // Fill size and stride descriptors in memref. 11625c0c51a9SNicolas Vasilache for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) { 11635c0c51a9SNicolas Vasilache int64_t index = indexedSize.index(); 11645c0c51a9SNicolas Vasilache auto sizeAttr = 11655c0c51a9SNicolas Vasilache rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value()); 11665c0c51a9SNicolas Vasilache auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr); 11675c0c51a9SNicolas Vasilache desc.setSize(rewriter, loc, index, size); 116830e6033bSNicolas Vasilache auto strideAttr = rewriter.getIntegerAttr(rewriter.getIndexType(), 116930e6033bSNicolas Vasilache (*targetStrides)[index]); 11705c0c51a9SNicolas Vasilache auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr); 11715c0c51a9SNicolas Vasilache desc.setStride(rewriter, loc, index, stride); 11725c0c51a9SNicolas Vasilache } 11735c0c51a9SNicolas Vasilache 1174563879b6SRahul Joshi rewriter.replaceOp(castOp, {desc}); 11753145427dSRiver Riddle return success(); 11765c0c51a9SNicolas Vasilache } 11775c0c51a9SNicolas Vasilache }; 11785c0c51a9SNicolas Vasilache 11798345b86dSNicolas Vasilache /// Conversion pattern that converts a 1-D vector transfer read/write op in a 11808345b86dSNicolas Vasilache /// sequence of: 1181060c9dd1Saartbik /// 1. Get the source/dst address as an LLVM vector pointer. 1182060c9dd1Saartbik /// 2. Create a vector with linear indices [ 0 .. vector_length - 1 ]. 1183060c9dd1Saartbik /// 3. Create an offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 1184060c9dd1Saartbik /// 4. Create a mask where offsetVector is compared against memref upper bound. 1185060c9dd1Saartbik /// 5. Rewrite op as a masked read or write. 11868345b86dSNicolas Vasilache template <typename ConcreteOp> 1187563879b6SRahul Joshi class VectorTransferConversion : public ConvertOpToLLVMPattern<ConcreteOp> { 11888345b86dSNicolas Vasilache public: 1189563879b6SRahul Joshi explicit VectorTransferConversion(LLVMTypeConverter &typeConv, 1190060c9dd1Saartbik bool enableIndexOpt) 1191563879b6SRahul Joshi : ConvertOpToLLVMPattern<ConcreteOp>(typeConv), 1192060c9dd1Saartbik enableIndexOptimizations(enableIndexOpt) {} 11938345b86dSNicolas Vasilache 11948345b86dSNicolas Vasilache LogicalResult 1195563879b6SRahul Joshi matchAndRewrite(ConcreteOp xferOp, ArrayRef<Value> operands, 11968345b86dSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 11978345b86dSNicolas Vasilache auto adaptor = getTransferOpAdapter(xferOp, operands); 1198b2c79c50SNicolas Vasilache 1199b2c79c50SNicolas Vasilache if (xferOp.getVectorType().getRank() > 1 || 1200b2c79c50SNicolas Vasilache llvm::size(xferOp.indices()) == 0) 12018345b86dSNicolas Vasilache return failure(); 12025f9e0466SNicolas Vasilache if (xferOp.permutation_map() != 12035f9e0466SNicolas Vasilache AffineMap::getMinorIdentityMap(xferOp.permutation_map().getNumInputs(), 12045f9e0466SNicolas Vasilache xferOp.getVectorType().getRank(), 1205563879b6SRahul Joshi xferOp->getContext())) 12068345b86dSNicolas Vasilache return failure(); 120726c8f908SThomas Raoux auto memRefType = xferOp.getShapedType().template dyn_cast<MemRefType>(); 120826c8f908SThomas Raoux if (!memRefType) 120926c8f908SThomas Raoux return failure(); 12102bf491c7SBenjamin Kramer // Only contiguous source tensors supported atm. 121126c8f908SThomas Raoux auto strides = computeContiguousStrides(memRefType); 121230e6033bSNicolas Vasilache if (!strides) 12132bf491c7SBenjamin Kramer return failure(); 12148345b86dSNicolas Vasilache 1215563879b6SRahul Joshi auto toLLVMTy = [&](Type t) { 1216563879b6SRahul Joshi return this->getTypeConverter()->convertType(t); 1217563879b6SRahul Joshi }; 12188345b86dSNicolas Vasilache 1219563879b6SRahul Joshi Location loc = xferOp->getLoc(); 12208345b86dSNicolas Vasilache 122168330ee0SThomas Raoux if (auto memrefVectorElementType = 122226c8f908SThomas Raoux memRefType.getElementType().template dyn_cast<VectorType>()) { 122368330ee0SThomas Raoux // Memref has vector element type. 122468330ee0SThomas Raoux if (memrefVectorElementType.getElementType() != 122568330ee0SThomas Raoux xferOp.getVectorType().getElementType()) 122668330ee0SThomas Raoux return failure(); 12270de60b55SThomas Raoux #ifndef NDEBUG 122868330ee0SThomas Raoux // Check that memref vector type is a suffix of 'vectorType. 122968330ee0SThomas Raoux unsigned memrefVecEltRank = memrefVectorElementType.getRank(); 123068330ee0SThomas Raoux unsigned resultVecRank = xferOp.getVectorType().getRank(); 123168330ee0SThomas Raoux assert(memrefVecEltRank <= resultVecRank); 123268330ee0SThomas Raoux // TODO: Move this to isSuffix in Vector/Utils.h. 123368330ee0SThomas Raoux unsigned rankOffset = resultVecRank - memrefVecEltRank; 123468330ee0SThomas Raoux auto memrefVecEltShape = memrefVectorElementType.getShape(); 123568330ee0SThomas Raoux auto resultVecShape = xferOp.getVectorType().getShape(); 123668330ee0SThomas Raoux for (unsigned i = 0; i < memrefVecEltRank; ++i) 123768330ee0SThomas Raoux assert(memrefVecEltShape[i] != resultVecShape[rankOffset + i] && 123868330ee0SThomas Raoux "memref vector element shape should match suffix of vector " 123968330ee0SThomas Raoux "result shape."); 12400de60b55SThomas Raoux #endif // ifndef NDEBUG 124168330ee0SThomas Raoux } 124268330ee0SThomas Raoux 12438345b86dSNicolas Vasilache // 1. Get the source/dst address as an LLVM vector pointer. 1244a57def30SAart Bik VectorType vtp = xferOp.getVectorType(); 1245563879b6SRahul Joshi Value dataPtr = this->getStridedElementPtr( 124626c8f908SThomas Raoux loc, memRefType, adaptor.source(), adaptor.indices(), rewriter); 1247a57def30SAart Bik Value vectorDataPtr = 1248a57def30SAart Bik castDataPtr(rewriter, loc, dataPtr, memRefType, toLLVMTy(vtp)); 12498345b86dSNicolas Vasilache 12501870e787SNicolas Vasilache if (!xferOp.isMaskedDim(0)) 1251563879b6SRahul Joshi return replaceTransferOpWithLoadOrStore(rewriter, 1252563879b6SRahul Joshi *this->getTypeConverter(), loc, 1253563879b6SRahul Joshi xferOp, operands, vectorDataPtr); 12541870e787SNicolas Vasilache 12558345b86dSNicolas Vasilache // 2. Create a vector with linear indices [ 0 .. vector_length - 1 ]. 12568345b86dSNicolas Vasilache // 3. Create offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 12578345b86dSNicolas Vasilache // 4. Let dim the memref dimension, compute the vector comparison mask: 12588345b86dSNicolas Vasilache // [ offset + 0 .. offset + vector_length - 1 ] < [ dim .. dim ] 1259060c9dd1Saartbik // 1260060c9dd1Saartbik // TODO: when the leaf transfer rank is k > 1, we need the last `k` 1261060c9dd1Saartbik // dimensions here. 1262bd30a796SAlex Zinenko unsigned vecWidth = LLVM::getVectorNumElements(vtp).getFixedValue(); 1263060c9dd1Saartbik unsigned lastIndex = llvm::size(xferOp.indices()) - 1; 12640c2a4d3cSBenjamin Kramer Value off = xferOp.indices()[lastIndex]; 126526c8f908SThomas Raoux Value dim = rewriter.create<DimOp>(loc, xferOp.source(), lastIndex); 1266563879b6SRahul Joshi Value mask = buildVectorComparison( 1267563879b6SRahul Joshi rewriter, xferOp, enableIndexOptimizations, vecWidth, dim, &off); 12688345b86dSNicolas Vasilache 12698345b86dSNicolas Vasilache // 5. Rewrite as a masked read / write. 1270563879b6SRahul Joshi return replaceTransferOpWithMasked(rewriter, *this->getTypeConverter(), loc, 1271dcec2ca5SChristian Sigg xferOp, operands, vectorDataPtr, mask); 12728345b86dSNicolas Vasilache } 1273060c9dd1Saartbik 1274060c9dd1Saartbik private: 1275060c9dd1Saartbik const bool enableIndexOptimizations; 12768345b86dSNicolas Vasilache }; 12778345b86dSNicolas Vasilache 1278563879b6SRahul Joshi class VectorPrintOpConversion : public ConvertOpToLLVMPattern<vector::PrintOp> { 1279d9b500d3SAart Bik public: 1280563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::PrintOp>::ConvertOpToLLVMPattern; 1281d9b500d3SAart Bik 1282d9b500d3SAart Bik // Proof-of-concept lowering implementation that relies on a small 1283d9b500d3SAart Bik // runtime support library, which only needs to provide a few 1284d9b500d3SAart Bik // printing methods (single value for all data types, opening/closing 1285d9b500d3SAart Bik // bracket, comma, newline). The lowering fully unrolls a vector 1286d9b500d3SAart Bik // in terms of these elementary printing operations. The advantage 1287d9b500d3SAart Bik // of this approach is that the library can remain unaware of all 1288d9b500d3SAart Bik // low-level implementation details of vectors while still supporting 1289d9b500d3SAart Bik // output of any shaped and dimensioned vector. Due to full unrolling, 1290d9b500d3SAart Bik // this approach is less suited for very large vectors though. 1291d9b500d3SAart Bik // 12929db53a18SRiver Riddle // TODO: rely solely on libc in future? something else? 1293d9b500d3SAart Bik // 12943145427dSRiver Riddle LogicalResult 1295563879b6SRahul Joshi matchAndRewrite(vector::PrintOp printOp, ArrayRef<Value> operands, 1296d9b500d3SAart Bik ConversionPatternRewriter &rewriter) const override { 12972d2c73c5SJacques Pienaar auto adaptor = vector::PrintOpAdaptor(operands); 1298d9b500d3SAart Bik Type printType = printOp.getPrintType(); 1299d9b500d3SAart Bik 1300dcec2ca5SChristian Sigg if (typeConverter->convertType(printType) == nullptr) 13013145427dSRiver Riddle return failure(); 1302d9b500d3SAart Bik 1303b8880f5fSAart Bik // Make sure element type has runtime support. 1304b8880f5fSAart Bik PrintConversion conversion = PrintConversion::None; 1305d9b500d3SAart Bik VectorType vectorType = printType.dyn_cast<VectorType>(); 1306d9b500d3SAart Bik Type eltType = vectorType ? vectorType.getElementType() : printType; 1307d9b500d3SAart Bik Operation *printer; 1308b8880f5fSAart Bik if (eltType.isF32()) { 1309e332c22cSNicolas Vasilache printer = 1310e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF32Fn(printOp->getParentOfType<ModuleOp>()); 1311b8880f5fSAart Bik } else if (eltType.isF64()) { 1312e332c22cSNicolas Vasilache printer = 1313e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF64Fn(printOp->getParentOfType<ModuleOp>()); 131454759cefSAart Bik } else if (eltType.isIndex()) { 1315e332c22cSNicolas Vasilache printer = 1316e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintU64Fn(printOp->getParentOfType<ModuleOp>()); 1317b8880f5fSAart Bik } else if (auto intTy = eltType.dyn_cast<IntegerType>()) { 1318b8880f5fSAart Bik // Integers need a zero or sign extension on the operand 1319b8880f5fSAart Bik // (depending on the source type) as well as a signed or 1320b8880f5fSAart Bik // unsigned print method. Up to 64-bit is supported. 1321b8880f5fSAart Bik unsigned width = intTy.getWidth(); 1322b8880f5fSAart Bik if (intTy.isUnsigned()) { 132354759cefSAart Bik if (width <= 64) { 1324b8880f5fSAart Bik if (width < 64) 1325b8880f5fSAart Bik conversion = PrintConversion::ZeroExt64; 1326e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintU64Fn( 1327e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1328b8880f5fSAart Bik } else { 13293145427dSRiver Riddle return failure(); 1330b8880f5fSAart Bik } 1331b8880f5fSAart Bik } else { 1332b8880f5fSAart Bik assert(intTy.isSignless() || intTy.isSigned()); 133354759cefSAart Bik if (width <= 64) { 1334b8880f5fSAart Bik // Note that we *always* zero extend booleans (1-bit integers), 1335b8880f5fSAart Bik // so that true/false is printed as 1/0 rather than -1/0. 1336b8880f5fSAart Bik if (width == 1) 133754759cefSAart Bik conversion = PrintConversion::ZeroExt64; 133854759cefSAart Bik else if (width < 64) 1339b8880f5fSAart Bik conversion = PrintConversion::SignExt64; 1340e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintI64Fn( 1341e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1342b8880f5fSAart Bik } else { 1343b8880f5fSAart Bik return failure(); 1344b8880f5fSAart Bik } 1345b8880f5fSAart Bik } 1346b8880f5fSAart Bik } else { 1347b8880f5fSAart Bik return failure(); 1348b8880f5fSAart Bik } 1349d9b500d3SAart Bik 1350d9b500d3SAart Bik // Unroll vector into elementary print calls. 1351b8880f5fSAart Bik int64_t rank = vectorType ? vectorType.getRank() : 0; 1352563879b6SRahul Joshi emitRanks(rewriter, printOp, adaptor.source(), vectorType, printer, rank, 1353b8880f5fSAart Bik conversion); 1354e332c22cSNicolas Vasilache emitCall(rewriter, printOp->getLoc(), 1355e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintNewlineFn( 1356e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>())); 1357563879b6SRahul Joshi rewriter.eraseOp(printOp); 13583145427dSRiver Riddle return success(); 1359d9b500d3SAart Bik } 1360d9b500d3SAart Bik 1361d9b500d3SAart Bik private: 1362b8880f5fSAart Bik enum class PrintConversion { 136330e6033bSNicolas Vasilache // clang-format off 1364b8880f5fSAart Bik None, 1365b8880f5fSAart Bik ZeroExt64, 1366b8880f5fSAart Bik SignExt64 136730e6033bSNicolas Vasilache // clang-format on 1368b8880f5fSAart Bik }; 1369b8880f5fSAart Bik 1370d9b500d3SAart Bik void emitRanks(ConversionPatternRewriter &rewriter, Operation *op, 1371e62a6956SRiver Riddle Value value, VectorType vectorType, Operation *printer, 1372b8880f5fSAart Bik int64_t rank, PrintConversion conversion) const { 1373d9b500d3SAart Bik Location loc = op->getLoc(); 1374d9b500d3SAart Bik if (rank == 0) { 1375b8880f5fSAart Bik switch (conversion) { 1376b8880f5fSAart Bik case PrintConversion::ZeroExt64: 1377b8880f5fSAart Bik value = rewriter.create<ZeroExtendIOp>( 13782230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1379b8880f5fSAart Bik break; 1380b8880f5fSAart Bik case PrintConversion::SignExt64: 1381b8880f5fSAart Bik value = rewriter.create<SignExtendIOp>( 13822230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1383b8880f5fSAart Bik break; 1384b8880f5fSAart Bik case PrintConversion::None: 1385b8880f5fSAart Bik break; 1386c9eeeb38Saartbik } 1387d9b500d3SAart Bik emitCall(rewriter, loc, printer, value); 1388d9b500d3SAart Bik return; 1389d9b500d3SAart Bik } 1390d9b500d3SAart Bik 1391e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1392e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintOpenFn(op->getParentOfType<ModuleOp>())); 1393e332c22cSNicolas Vasilache Operation *printComma = 1394e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCommaFn(op->getParentOfType<ModuleOp>()); 1395d9b500d3SAart Bik int64_t dim = vectorType.getDimSize(0); 1396d9b500d3SAart Bik for (int64_t d = 0; d < dim; ++d) { 1397d9b500d3SAart Bik auto reducedType = 1398d9b500d3SAart Bik rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr; 1399dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType( 1400d9b500d3SAart Bik rank > 1 ? reducedType : vectorType.getElementType()); 1401dcec2ca5SChristian Sigg Value nestedVal = extractOne(rewriter, *getTypeConverter(), loc, value, 1402dcec2ca5SChristian Sigg llvmType, rank, d); 1403b8880f5fSAart Bik emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1, 1404b8880f5fSAart Bik conversion); 1405d9b500d3SAart Bik if (d != dim - 1) 1406d9b500d3SAart Bik emitCall(rewriter, loc, printComma); 1407d9b500d3SAart Bik } 1408e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1409e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCloseFn(op->getParentOfType<ModuleOp>())); 1410d9b500d3SAart Bik } 1411d9b500d3SAart Bik 1412d9b500d3SAart Bik // Helper to emit a call. 1413d9b500d3SAart Bik static void emitCall(ConversionPatternRewriter &rewriter, Location loc, 1414d9b500d3SAart Bik Operation *ref, ValueRange params = ValueRange()) { 141508e4f078SRahul Joshi rewriter.create<LLVM::CallOp>(loc, TypeRange(), 1416d9b500d3SAart Bik rewriter.getSymbolRefAttr(ref), params); 1417d9b500d3SAart Bik } 1418d9b500d3SAart Bik }; 1419d9b500d3SAart Bik 1420334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either: 1421c3c95b9cSaartbik /// 1. express single offset extract as a direct shuffle. 1422c3c95b9cSaartbik /// 2. extract + lower rank strided_slice + insert for the n-D case. 1423c3c95b9cSaartbik class VectorExtractStridedSliceOpConversion 1424334a4159SReid Tatge : public OpRewritePattern<ExtractStridedSliceOp> { 142565678d93SNicolas Vasilache public: 1426b99bd771SRiver Riddle VectorExtractStridedSliceOpConversion(MLIRContext *ctx) 1427b99bd771SRiver Riddle : OpRewritePattern<ExtractStridedSliceOp>(ctx) { 1428b99bd771SRiver Riddle // This pattern creates recursive ExtractStridedSliceOp, but the recursion 1429b99bd771SRiver Riddle // is bounded as the rank is strictly decreasing. 1430b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 1431b99bd771SRiver Riddle } 143265678d93SNicolas Vasilache 1433334a4159SReid Tatge LogicalResult matchAndRewrite(ExtractStridedSliceOp op, 143465678d93SNicolas Vasilache PatternRewriter &rewriter) const override { 14359eb3e564SChris Lattner auto dstType = op.getType(); 143665678d93SNicolas Vasilache 143765678d93SNicolas Vasilache assert(!op.offsets().getValue().empty() && "Unexpected empty offsets"); 143865678d93SNicolas Vasilache 143965678d93SNicolas Vasilache int64_t offset = 144065678d93SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 144165678d93SNicolas Vasilache int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt(); 144265678d93SNicolas Vasilache int64_t stride = 144365678d93SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 144465678d93SNicolas Vasilache 144565678d93SNicolas Vasilache auto loc = op.getLoc(); 144665678d93SNicolas Vasilache auto elemType = dstType.getElementType(); 144735b68527SLei Zhang assert(elemType.isSignlessIntOrIndexOrFloat()); 1448c3c95b9cSaartbik 1449c3c95b9cSaartbik // Single offset can be more efficiently shuffled. 1450c3c95b9cSaartbik if (op.offsets().getValue().size() == 1) { 1451c3c95b9cSaartbik SmallVector<int64_t, 4> offsets; 1452c3c95b9cSaartbik offsets.reserve(size); 1453c3c95b9cSaartbik for (int64_t off = offset, e = offset + size * stride; off < e; 1454c3c95b9cSaartbik off += stride) 1455c3c95b9cSaartbik offsets.push_back(off); 1456c3c95b9cSaartbik rewriter.replaceOpWithNewOp<ShuffleOp>(op, dstType, op.vector(), 1457c3c95b9cSaartbik op.vector(), 1458c3c95b9cSaartbik rewriter.getI64ArrayAttr(offsets)); 1459c3c95b9cSaartbik return success(); 1460c3c95b9cSaartbik } 1461c3c95b9cSaartbik 1462c3c95b9cSaartbik // Extract/insert on a lower ranked extract strided slice op. 146365678d93SNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 146465678d93SNicolas Vasilache rewriter.getZeroAttr(elemType)); 146565678d93SNicolas Vasilache Value res = rewriter.create<SplatOp>(loc, dstType, zero); 146665678d93SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 146765678d93SNicolas Vasilache off += stride, ++idx) { 1468c3c95b9cSaartbik Value one = extractOne(rewriter, loc, op.vector(), off); 1469c3c95b9cSaartbik Value extracted = rewriter.create<ExtractStridedSliceOp>( 1470c3c95b9cSaartbik loc, one, getI64SubArray(op.offsets(), /* dropFront=*/1), 147165678d93SNicolas Vasilache getI64SubArray(op.sizes(), /* dropFront=*/1), 147265678d93SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 147365678d93SNicolas Vasilache res = insertOne(rewriter, loc, extracted, res, idx); 147465678d93SNicolas Vasilache } 1475c3c95b9cSaartbik rewriter.replaceOp(op, res); 14763145427dSRiver Riddle return success(); 147765678d93SNicolas Vasilache } 147865678d93SNicolas Vasilache }; 147965678d93SNicolas Vasilache 1480df186507SBenjamin Kramer } // namespace 1481df186507SBenjamin Kramer 14825c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM. 14835c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns( 1484ceb1b327Saartbik LLVMTypeConverter &converter, OwningRewritePatternList &patterns, 1485060c9dd1Saartbik bool reassociateFPReductions, bool enableIndexOptimizations) { 148665678d93SNicolas Vasilache MLIRContext *ctx = converter.getDialect()->getContext(); 14878345b86dSNicolas Vasilache // clang-format off 1488681f929fSNicolas Vasilache patterns.insert<VectorFMAOpNDRewritePattern, 1489681f929fSNicolas Vasilache VectorInsertStridedSliceOpDifferentRankRewritePattern, 14902d515e49SNicolas Vasilache VectorInsertStridedSliceOpSameRankRewritePattern, 1491c3c95b9cSaartbik VectorExtractStridedSliceOpConversion>(ctx); 1492ceb1b327Saartbik patterns.insert<VectorReductionOpConversion>( 1493563879b6SRahul Joshi converter, reassociateFPReductions); 1494060c9dd1Saartbik patterns.insert<VectorCreateMaskOpConversion, 1495060c9dd1Saartbik VectorTransferConversion<TransferReadOp>, 1496060c9dd1Saartbik VectorTransferConversion<TransferWriteOp>>( 1497563879b6SRahul Joshi converter, enableIndexOptimizations); 14988345b86dSNicolas Vasilache patterns 1499cf5c517cSDiego Caballero .insert<VectorBitCastOpConversion, 1500cf5c517cSDiego Caballero VectorShuffleOpConversion, 15018345b86dSNicolas Vasilache VectorExtractElementOpConversion, 15028345b86dSNicolas Vasilache VectorExtractOpConversion, 15038345b86dSNicolas Vasilache VectorFMAOp1DConversion, 15048345b86dSNicolas Vasilache VectorInsertElementOpConversion, 15058345b86dSNicolas Vasilache VectorInsertOpConversion, 15068345b86dSNicolas Vasilache VectorPrintOpConversion, 150719dbb230Saartbik VectorTypeCastOpConversion, 1508ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::LoadOp, 1509ee66e43aSDiego Caballero vector::LoadOpAdaptor>, 1510ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedLoadOp, 1511ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor>, 1512ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::StoreOp, 1513ee66e43aSDiego Caballero vector::StoreOpAdaptor>, 1514ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedStoreOp, 1515ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor>, 151619dbb230Saartbik VectorGatherOpConversion, 1517e8dcf5f8Saartbik VectorScatterOpConversion, 1518e8dcf5f8Saartbik VectorExpandLoadOpConversion, 1519563879b6SRahul Joshi VectorCompressStoreOpConversion>(converter); 15208345b86dSNicolas Vasilache // clang-format on 15215c0c51a9SNicolas Vasilache } 15225c0c51a9SNicolas Vasilache 152363b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns( 152463b683a8SNicolas Vasilache LLVMTypeConverter &converter, OwningRewritePatternList &patterns) { 1525563879b6SRahul Joshi patterns.insert<VectorMatmulOpConversion>(converter); 1526563879b6SRahul Joshi patterns.insert<VectorFlatTransposeOpConversion>(converter); 152763b683a8SNicolas Vasilache } 1528