15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===// 25c0c51a9SNicolas Vasilache // 330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information. 556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 65c0c51a9SNicolas Vasilache // 756222a06SMehdi Amini //===----------------------------------------------------------------------===// 85c0c51a9SNicolas Vasilache 965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h" 10870c1fd4SAlex Zinenko 115c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h" 125c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h" 13e332c22cSNicolas Vasilache #include "mlir/Dialect/LLVMIR/FunctionCallUtils.h" 145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h" 15e2310704SJulian Gross #include "mlir/Dialect/MemRef/IR/MemRef.h" 1669d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h" 174d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h" 1809f7a55fSRiver Riddle #include "mlir/IR/BuiltinTypes.h" 19ec1f4e7cSAlex Zinenko #include "mlir/Target/LLVMIR/TypeTranslation.h" 205c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h" 215c0c51a9SNicolas Vasilache 225c0c51a9SNicolas Vasilache using namespace mlir; 2365678d93SNicolas Vasilache using namespace mlir::vector; 245c0c51a9SNicolas Vasilache 259826fe5cSAart Bik // Helper to reduce vector type by one rank at front. 269826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) { 279826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 289826fe5cSAart Bik return VectorType::get(tp.getShape().drop_front(), tp.getElementType()); 299826fe5cSAart Bik } 309826fe5cSAart Bik 319826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back. 329826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) { 339826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 349826fe5cSAart Bik return VectorType::get(tp.getShape().take_back(), tp.getElementType()); 359826fe5cSAart Bik } 369826fe5cSAart Bik 371c81adf3SAart Bik // Helper that picks the proper sequence for inserting. 38e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter, 390f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 400f04384dSAlex Zinenko Value val1, Value val2, Type llvmType, int64_t rank, 410f04384dSAlex Zinenko int64_t pos) { 421c81adf3SAart Bik if (rank == 1) { 431c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 441c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 450f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 461c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 471c81adf3SAart Bik return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2, 481c81adf3SAart Bik constant); 491c81adf3SAart Bik } 501c81adf3SAart Bik return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2, 511c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 521c81adf3SAart Bik } 531c81adf3SAart Bik 542d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting. 552d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from, 562d515e49SNicolas Vasilache Value into, int64_t offset) { 572d515e49SNicolas Vasilache auto vectorType = into.getType().cast<VectorType>(); 582d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 592d515e49SNicolas Vasilache return rewriter.create<InsertOp>(loc, from, into, offset); 602d515e49SNicolas Vasilache return rewriter.create<vector::InsertElementOp>( 612d515e49SNicolas Vasilache loc, vectorType, from, into, 622d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 632d515e49SNicolas Vasilache } 642d515e49SNicolas Vasilache 651c81adf3SAart Bik // Helper that picks the proper sequence for extracting. 66e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter, 670f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 680f04384dSAlex Zinenko Value val, Type llvmType, int64_t rank, int64_t pos) { 691c81adf3SAart Bik if (rank == 1) { 701c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 711c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 720f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 731c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 741c81adf3SAart Bik return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val, 751c81adf3SAart Bik constant); 761c81adf3SAart Bik } 771c81adf3SAart Bik return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val, 781c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 791c81adf3SAart Bik } 801c81adf3SAart Bik 812d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting. 822d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector, 832d515e49SNicolas Vasilache int64_t offset) { 842d515e49SNicolas Vasilache auto vectorType = vector.getType().cast<VectorType>(); 852d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 862d515e49SNicolas Vasilache return rewriter.create<ExtractOp>(loc, vector, offset); 872d515e49SNicolas Vasilache return rewriter.create<vector::ExtractElementOp>( 882d515e49SNicolas Vasilache loc, vectorType.getElementType(), vector, 892d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 902d515e49SNicolas Vasilache } 912d515e49SNicolas Vasilache 922d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t. 939db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing. 942d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr, 952d515e49SNicolas Vasilache unsigned dropFront = 0, 962d515e49SNicolas Vasilache unsigned dropBack = 0) { 972d515e49SNicolas Vasilache assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds"); 982d515e49SNicolas Vasilache auto range = arrayAttr.getAsRange<IntegerAttr>(); 992d515e49SNicolas Vasilache SmallVector<int64_t, 4> res; 1002d515e49SNicolas Vasilache res.reserve(arrayAttr.size() - dropFront - dropBack); 1012d515e49SNicolas Vasilache for (auto it = range.begin() + dropFront, eit = range.end() - dropBack; 1022d515e49SNicolas Vasilache it != eit; ++it) 1032d515e49SNicolas Vasilache res.push_back((*it).getValue().getSExtValue()); 1042d515e49SNicolas Vasilache return res; 1052d515e49SNicolas Vasilache } 1062d515e49SNicolas Vasilache 107ba87f991SAlex Zinenko static Value createCastToIndexLike(ConversionPatternRewriter &rewriter, 108ba87f991SAlex Zinenko Location loc, Type targetType, Value value) { 109ba87f991SAlex Zinenko if (targetType == value.getType()) 110ba87f991SAlex Zinenko return value; 111ba87f991SAlex Zinenko 112ba87f991SAlex Zinenko bool targetIsIndex = targetType.isIndex(); 113ba87f991SAlex Zinenko bool valueIsIndex = value.getType().isIndex(); 114ba87f991SAlex Zinenko if (targetIsIndex ^ valueIsIndex) 115ba87f991SAlex Zinenko return rewriter.create<IndexCastOp>(loc, targetType, value); 116ba87f991SAlex Zinenko 117ba87f991SAlex Zinenko auto targetIntegerType = targetType.dyn_cast<IntegerType>(); 118ba87f991SAlex Zinenko auto valueIntegerType = value.getType().dyn_cast<IntegerType>(); 119ba87f991SAlex Zinenko assert(targetIntegerType && valueIntegerType && 120ba87f991SAlex Zinenko "unexpected cast between types other than integers and index"); 121ba87f991SAlex Zinenko assert(targetIntegerType.getSignedness() == valueIntegerType.getSignedness()); 122ba87f991SAlex Zinenko 123ba87f991SAlex Zinenko if (targetIntegerType.getWidth() > valueIntegerType.getWidth()) 124ba87f991SAlex Zinenko return rewriter.create<SignExtendIOp>(loc, targetIntegerType, value); 125ba87f991SAlex Zinenko return rewriter.create<TruncateIOp>(loc, targetIntegerType, value); 126ba87f991SAlex Zinenko } 127ba87f991SAlex Zinenko 128060c9dd1Saartbik // Helper that returns a vector comparison that constructs a mask: 129060c9dd1Saartbik // mask = [0,1,..,n-1] + [o,o,..,o] < [b,b,..,b] 130060c9dd1Saartbik // 131060c9dd1Saartbik // NOTE: The LLVM::GetActiveLaneMaskOp intrinsic would provide an alternative, 132060c9dd1Saartbik // much more compact, IR for this operation, but LLVM eventually 133060c9dd1Saartbik // generates more elaborate instructions for this intrinsic since it 134060c9dd1Saartbik // is very conservative on the boundary conditions. 135060c9dd1Saartbik static Value buildVectorComparison(ConversionPatternRewriter &rewriter, 136060c9dd1Saartbik Operation *op, bool enableIndexOptimizations, 137060c9dd1Saartbik int64_t dim, Value b, Value *off = nullptr) { 138060c9dd1Saartbik auto loc = op->getLoc(); 139060c9dd1Saartbik // If we can assume all indices fit in 32-bit, we perform the vector 140060c9dd1Saartbik // comparison in 32-bit to get a higher degree of SIMD parallelism. 141060c9dd1Saartbik // Otherwise we perform the vector comparison using 64-bit indices. 142060c9dd1Saartbik Value indices; 143060c9dd1Saartbik Type idxType; 144060c9dd1Saartbik if (enableIndexOptimizations) { 1450c2a4d3cSBenjamin Kramer indices = rewriter.create<ConstantOp>( 1460c2a4d3cSBenjamin Kramer loc, rewriter.getI32VectorAttr( 1470c2a4d3cSBenjamin Kramer llvm::to_vector<4>(llvm::seq<int32_t>(0, dim)))); 148060c9dd1Saartbik idxType = rewriter.getI32Type(); 149060c9dd1Saartbik } else { 1500c2a4d3cSBenjamin Kramer indices = rewriter.create<ConstantOp>( 1510c2a4d3cSBenjamin Kramer loc, rewriter.getI64VectorAttr( 1520c2a4d3cSBenjamin Kramer llvm::to_vector<4>(llvm::seq<int64_t>(0, dim)))); 153060c9dd1Saartbik idxType = rewriter.getI64Type(); 154060c9dd1Saartbik } 155060c9dd1Saartbik // Add in an offset if requested. 156060c9dd1Saartbik if (off) { 157ba87f991SAlex Zinenko Value o = createCastToIndexLike(rewriter, loc, idxType, *off); 158060c9dd1Saartbik Value ov = rewriter.create<SplatOp>(loc, indices.getType(), o); 159060c9dd1Saartbik indices = rewriter.create<AddIOp>(loc, ov, indices); 160060c9dd1Saartbik } 161060c9dd1Saartbik // Construct the vector comparison. 162ba87f991SAlex Zinenko Value bound = createCastToIndexLike(rewriter, loc, idxType, b); 163060c9dd1Saartbik Value bounds = rewriter.create<SplatOp>(loc, indices.getType(), bound); 164060c9dd1Saartbik return rewriter.create<CmpIOp>(loc, CmpIPredicate::slt, indices, bounds); 165060c9dd1Saartbik } 166060c9dd1Saartbik 16726c8f908SThomas Raoux // Helper that returns data layout alignment of a memref. 16826c8f908SThomas Raoux LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter, 16926c8f908SThomas Raoux MemRefType memrefType, unsigned &align) { 17026c8f908SThomas Raoux Type elementTy = typeConverter.convertType(memrefType.getElementType()); 1715f9e0466SNicolas Vasilache if (!elementTy) 1725f9e0466SNicolas Vasilache return failure(); 1735f9e0466SNicolas Vasilache 174b2ab375dSAlex Zinenko // TODO: this should use the MLIR data layout when it becomes available and 175b2ab375dSAlex Zinenko // stop depending on translation. 17687a89e0fSAlex Zinenko llvm::LLVMContext llvmContext; 17787a89e0fSAlex Zinenko align = LLVM::TypeToLLVMIRTranslator(llvmContext) 178c69c9e0fSAlex Zinenko .getPreferredAlignment(elementTy, typeConverter.getDataLayout()); 1795f9e0466SNicolas Vasilache return success(); 1805f9e0466SNicolas Vasilache } 1815f9e0466SNicolas Vasilache 182df5ccf5aSAart Bik // Add an index vector component to a base pointer. This almost always succeeds 183df5ccf5aSAart Bik // unless the last stride is non-unit or the memory space is not zero. 184df5ccf5aSAart Bik static LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter, 185df5ccf5aSAart Bik Location loc, Value memref, Value base, 186df5ccf5aSAart Bik Value index, MemRefType memRefType, 187df5ccf5aSAart Bik VectorType vType, Value &ptrs) { 18819dbb230Saartbik int64_t offset; 18919dbb230Saartbik SmallVector<int64_t, 4> strides; 19019dbb230Saartbik auto successStrides = getStridesAndOffset(memRefType, strides, offset); 191df5ccf5aSAart Bik if (failed(successStrides) || strides.back() != 1 || 19237eca08eSVladislav Vinogradov memRefType.getMemorySpaceAsInt() != 0) 193e8dcf5f8Saartbik return failure(); 1943a577f54SChristian Sigg auto pType = MemRefDescriptor(memref).getElementPtrType(); 195bd30a796SAlex Zinenko auto ptrsType = LLVM::getFixedVectorType(pType, vType.getDimSize(0)); 196df5ccf5aSAart Bik ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, index); 19719dbb230Saartbik return success(); 19819dbb230Saartbik } 19919dbb230Saartbik 200a57def30SAart Bik // Casts a strided element pointer to a vector pointer. The vector pointer 20108c681f6SAndrew Pritchard // will be in the same address space as the incoming memref type. 202a57def30SAart Bik static Value castDataPtr(ConversionPatternRewriter &rewriter, Location loc, 203a57def30SAart Bik Value ptr, MemRefType memRefType, Type vt) { 20437eca08eSVladislav Vinogradov auto pType = LLVM::LLVMPointerType::get(vt, memRefType.getMemorySpaceAsInt()); 205a57def30SAart Bik return rewriter.create<LLVM::BitcastOp>(loc, pType, ptr); 206a57def30SAart Bik } 207a57def30SAart Bik 2085f9e0466SNicolas Vasilache static LogicalResult 2095f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 2105f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2115f9e0466SNicolas Vasilache TransferReadOp xferOp, 2125f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 213affbc0cdSNicolas Vasilache unsigned align; 21426c8f908SThomas Raoux if (failed(getMemRefAlignment( 21526c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 216affbc0cdSNicolas Vasilache return failure(); 217affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::LoadOp>(xferOp, dataPtr, align); 2185f9e0466SNicolas Vasilache return success(); 2195f9e0466SNicolas Vasilache } 2205f9e0466SNicolas Vasilache 2215f9e0466SNicolas Vasilache static LogicalResult 2225f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2235f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2245f9e0466SNicolas Vasilache TransferReadOp xferOp, ArrayRef<Value> operands, 2255f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2265f9e0466SNicolas Vasilache VectorType fillType = xferOp.getVectorType(); 2275f9e0466SNicolas Vasilache Value fill = rewriter.create<SplatOp>(loc, fillType, xferOp.padding()); 2285f9e0466SNicolas Vasilache 2295f9e0466SNicolas Vasilache Type vecTy = typeConverter.convertType(xferOp.getVectorType()); 2305f9e0466SNicolas Vasilache if (!vecTy) 2315f9e0466SNicolas Vasilache return failure(); 2325f9e0466SNicolas Vasilache 2335f9e0466SNicolas Vasilache unsigned align; 23426c8f908SThomas Raoux if (failed(getMemRefAlignment( 23526c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 2365f9e0466SNicolas Vasilache return failure(); 2375f9e0466SNicolas Vasilache 2385f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 2395f9e0466SNicolas Vasilache xferOp, vecTy, dataPtr, mask, ValueRange{fill}, 2405f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2415f9e0466SNicolas Vasilache return success(); 2425f9e0466SNicolas Vasilache } 2435f9e0466SNicolas Vasilache 2445f9e0466SNicolas Vasilache static LogicalResult 2455f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 2465f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2475f9e0466SNicolas Vasilache TransferWriteOp xferOp, 2485f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 249affbc0cdSNicolas Vasilache unsigned align; 25026c8f908SThomas Raoux if (failed(getMemRefAlignment( 25126c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 252affbc0cdSNicolas Vasilache return failure(); 2532d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 254affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::StoreOp>(xferOp, adaptor.vector(), dataPtr, 255affbc0cdSNicolas Vasilache align); 2565f9e0466SNicolas Vasilache return success(); 2575f9e0466SNicolas Vasilache } 2585f9e0466SNicolas Vasilache 2595f9e0466SNicolas Vasilache static LogicalResult 2605f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2615f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2625f9e0466SNicolas Vasilache TransferWriteOp xferOp, ArrayRef<Value> operands, 2635f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2645f9e0466SNicolas Vasilache unsigned align; 26526c8f908SThomas Raoux if (failed(getMemRefAlignment( 26626c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 2675f9e0466SNicolas Vasilache return failure(); 2685f9e0466SNicolas Vasilache 2692d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 2705f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 2715f9e0466SNicolas Vasilache xferOp, adaptor.vector(), dataPtr, mask, 2725f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2735f9e0466SNicolas Vasilache return success(); 2745f9e0466SNicolas Vasilache } 2755f9e0466SNicolas Vasilache 2762d2c73c5SJacques Pienaar static TransferReadOpAdaptor getTransferOpAdapter(TransferReadOp xferOp, 2772d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2782d2c73c5SJacques Pienaar return TransferReadOpAdaptor(operands); 2795f9e0466SNicolas Vasilache } 2805f9e0466SNicolas Vasilache 2812d2c73c5SJacques Pienaar static TransferWriteOpAdaptor getTransferOpAdapter(TransferWriteOp xferOp, 2822d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2832d2c73c5SJacques Pienaar return TransferWriteOpAdaptor(operands); 2845f9e0466SNicolas Vasilache } 2855f9e0466SNicolas Vasilache 28690c01357SBenjamin Kramer namespace { 287e83b7b99Saartbik 288cf5c517cSDiego Caballero /// Conversion pattern for a vector.bitcast. 289cf5c517cSDiego Caballero class VectorBitCastOpConversion 290cf5c517cSDiego Caballero : public ConvertOpToLLVMPattern<vector::BitCastOp> { 291cf5c517cSDiego Caballero public: 292cf5c517cSDiego Caballero using ConvertOpToLLVMPattern<vector::BitCastOp>::ConvertOpToLLVMPattern; 293cf5c517cSDiego Caballero 294cf5c517cSDiego Caballero LogicalResult 295cf5c517cSDiego Caballero matchAndRewrite(vector::BitCastOp bitCastOp, ArrayRef<Value> operands, 296cf5c517cSDiego Caballero ConversionPatternRewriter &rewriter) const override { 297cf5c517cSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 298cf5c517cSDiego Caballero VectorType resultTy = bitCastOp.getType(); 299cf5c517cSDiego Caballero if (resultTy.getRank() != 1) 300cf5c517cSDiego Caballero return failure(); 301cf5c517cSDiego Caballero Type newResultTy = typeConverter->convertType(resultTy); 302cf5c517cSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::BitcastOp>(bitCastOp, newResultTy, 303cf5c517cSDiego Caballero operands[0]); 304cf5c517cSDiego Caballero return success(); 305cf5c517cSDiego Caballero } 306cf5c517cSDiego Caballero }; 307cf5c517cSDiego Caballero 30863b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply. 30963b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply. 310563879b6SRahul Joshi class VectorMatmulOpConversion 311563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::MatmulOp> { 31263b683a8SNicolas Vasilache public: 313563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::MatmulOp>::ConvertOpToLLVMPattern; 31463b683a8SNicolas Vasilache 3153145427dSRiver Riddle LogicalResult 316563879b6SRahul Joshi matchAndRewrite(vector::MatmulOp matmulOp, ArrayRef<Value> operands, 31763b683a8SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 3182d2c73c5SJacques Pienaar auto adaptor = vector::MatmulOpAdaptor(operands); 31963b683a8SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>( 320563879b6SRahul Joshi matmulOp, typeConverter->convertType(matmulOp.res().getType()), 321563879b6SRahul Joshi adaptor.lhs(), adaptor.rhs(), matmulOp.lhs_rows(), 322563879b6SRahul Joshi matmulOp.lhs_columns(), matmulOp.rhs_columns()); 3233145427dSRiver Riddle return success(); 32463b683a8SNicolas Vasilache } 32563b683a8SNicolas Vasilache }; 32663b683a8SNicolas Vasilache 327c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose. 328c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose. 329563879b6SRahul Joshi class VectorFlatTransposeOpConversion 330563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::FlatTransposeOp> { 331c295a65dSaartbik public: 332563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FlatTransposeOp>::ConvertOpToLLVMPattern; 333c295a65dSaartbik 334c295a65dSaartbik LogicalResult 335563879b6SRahul Joshi matchAndRewrite(vector::FlatTransposeOp transOp, ArrayRef<Value> operands, 336c295a65dSaartbik ConversionPatternRewriter &rewriter) const override { 3372d2c73c5SJacques Pienaar auto adaptor = vector::FlatTransposeOpAdaptor(operands); 338c295a65dSaartbik rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>( 339dcec2ca5SChristian Sigg transOp, typeConverter->convertType(transOp.res().getType()), 340c295a65dSaartbik adaptor.matrix(), transOp.rows(), transOp.columns()); 341c295a65dSaartbik return success(); 342c295a65dSaartbik } 343c295a65dSaartbik }; 344c295a65dSaartbik 345ee66e43aSDiego Caballero /// Overloaded utility that replaces a vector.load, vector.store, 346ee66e43aSDiego Caballero /// vector.maskedload and vector.maskedstore with their respective LLVM 347ee66e43aSDiego Caballero /// couterparts. 348ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::LoadOp loadOp, 349ee66e43aSDiego Caballero vector::LoadOpAdaptor adaptor, 350ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 351ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 352ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::LoadOp>(loadOp, ptr, align); 35339379916Saartbik } 35439379916Saartbik 355ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedLoadOp loadOp, 356ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor adaptor, 357ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 358ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 359ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 360ee66e43aSDiego Caballero loadOp, vectorTy, ptr, adaptor.mask(), adaptor.pass_thru(), align); 361ee66e43aSDiego Caballero } 362ee66e43aSDiego Caballero 363ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::StoreOp storeOp, 364ee66e43aSDiego Caballero vector::StoreOpAdaptor adaptor, 365ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 366ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 367ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::StoreOp>(storeOp, adaptor.valueToStore(), 368ee66e43aSDiego Caballero ptr, align); 369ee66e43aSDiego Caballero } 370ee66e43aSDiego Caballero 371ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedStoreOp storeOp, 372ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor adaptor, 373ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 374ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 375ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 376ee66e43aSDiego Caballero storeOp, adaptor.valueToStore(), ptr, adaptor.mask(), align); 377ee66e43aSDiego Caballero } 378ee66e43aSDiego Caballero 379ee66e43aSDiego Caballero /// Conversion pattern for a vector.load, vector.store, vector.maskedload, and 380ee66e43aSDiego Caballero /// vector.maskedstore. 381ee66e43aSDiego Caballero template <class LoadOrStoreOp, class LoadOrStoreOpAdaptor> 382ee66e43aSDiego Caballero class VectorLoadStoreConversion : public ConvertOpToLLVMPattern<LoadOrStoreOp> { 38339379916Saartbik public: 384ee66e43aSDiego Caballero using ConvertOpToLLVMPattern<LoadOrStoreOp>::ConvertOpToLLVMPattern; 38539379916Saartbik 38639379916Saartbik LogicalResult 387ee66e43aSDiego Caballero matchAndRewrite(LoadOrStoreOp loadOrStoreOp, ArrayRef<Value> operands, 38839379916Saartbik ConversionPatternRewriter &rewriter) const override { 389ee66e43aSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 390ee66e43aSDiego Caballero VectorType vectorTy = loadOrStoreOp.getVectorType(); 391ee66e43aSDiego Caballero if (vectorTy.getRank() > 1) 392ee66e43aSDiego Caballero return failure(); 393ee66e43aSDiego Caballero 394ee66e43aSDiego Caballero auto loc = loadOrStoreOp->getLoc(); 395ee66e43aSDiego Caballero auto adaptor = LoadOrStoreOpAdaptor(operands); 396ee66e43aSDiego Caballero MemRefType memRefTy = loadOrStoreOp.getMemRefType(); 39739379916Saartbik 39839379916Saartbik // Resolve alignment. 39939379916Saartbik unsigned align; 400ee66e43aSDiego Caballero if (failed(getMemRefAlignment(*this->getTypeConverter(), memRefTy, align))) 40139379916Saartbik return failure(); 40239379916Saartbik 403a57def30SAart Bik // Resolve address. 404ee66e43aSDiego Caballero auto vtype = this->typeConverter->convertType(loadOrStoreOp.getVectorType()) 405ee66e43aSDiego Caballero .template cast<VectorType>(); 406ee66e43aSDiego Caballero Value dataPtr = this->getStridedElementPtr(loc, memRefTy, adaptor.base(), 407a57def30SAart Bik adaptor.indices(), rewriter); 408ee66e43aSDiego Caballero Value ptr = castDataPtr(rewriter, loc, dataPtr, memRefTy, vtype); 40939379916Saartbik 410ee66e43aSDiego Caballero replaceLoadOrStoreOp(loadOrStoreOp, adaptor, vtype, ptr, align, rewriter); 41139379916Saartbik return success(); 41239379916Saartbik } 41339379916Saartbik }; 41439379916Saartbik 41519dbb230Saartbik /// Conversion pattern for a vector.gather. 416563879b6SRahul Joshi class VectorGatherOpConversion 417563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::GatherOp> { 41819dbb230Saartbik public: 419563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::GatherOp>::ConvertOpToLLVMPattern; 42019dbb230Saartbik 42119dbb230Saartbik LogicalResult 422563879b6SRahul Joshi matchAndRewrite(vector::GatherOp gather, ArrayRef<Value> operands, 42319dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 424563879b6SRahul Joshi auto loc = gather->getLoc(); 42519dbb230Saartbik auto adaptor = vector::GatherOpAdaptor(operands); 426df5ccf5aSAart Bik MemRefType memRefType = gather.getMemRefType(); 42719dbb230Saartbik 42819dbb230Saartbik // Resolve alignment. 42919dbb230Saartbik unsigned align; 430df5ccf5aSAart Bik if (failed(getMemRefAlignment(*getTypeConverter(), memRefType, align))) 43119dbb230Saartbik return failure(); 43219dbb230Saartbik 433df5ccf5aSAart Bik // Resolve address. 43419dbb230Saartbik Value ptrs; 435df5ccf5aSAart Bik VectorType vType = gather.getVectorType(); 436df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 437df5ccf5aSAart Bik adaptor.indices(), rewriter); 438df5ccf5aSAart Bik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr, 439df5ccf5aSAart Bik adaptor.index_vec(), memRefType, vType, ptrs))) 44019dbb230Saartbik return failure(); 44119dbb230Saartbik 44219dbb230Saartbik // Replace with the gather intrinsic. 44319dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_gather>( 444dcec2ca5SChristian Sigg gather, typeConverter->convertType(vType), ptrs, adaptor.mask(), 4450c2a4d3cSBenjamin Kramer adaptor.pass_thru(), rewriter.getI32IntegerAttr(align)); 44619dbb230Saartbik return success(); 44719dbb230Saartbik } 44819dbb230Saartbik }; 44919dbb230Saartbik 45019dbb230Saartbik /// Conversion pattern for a vector.scatter. 451563879b6SRahul Joshi class VectorScatterOpConversion 452563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ScatterOp> { 45319dbb230Saartbik public: 454563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ScatterOp>::ConvertOpToLLVMPattern; 45519dbb230Saartbik 45619dbb230Saartbik LogicalResult 457563879b6SRahul Joshi matchAndRewrite(vector::ScatterOp scatter, ArrayRef<Value> operands, 45819dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 459563879b6SRahul Joshi auto loc = scatter->getLoc(); 46019dbb230Saartbik auto adaptor = vector::ScatterOpAdaptor(operands); 461df5ccf5aSAart Bik MemRefType memRefType = scatter.getMemRefType(); 46219dbb230Saartbik 46319dbb230Saartbik // Resolve alignment. 46419dbb230Saartbik unsigned align; 465df5ccf5aSAart Bik if (failed(getMemRefAlignment(*getTypeConverter(), memRefType, align))) 46619dbb230Saartbik return failure(); 46719dbb230Saartbik 468df5ccf5aSAart Bik // Resolve address. 46919dbb230Saartbik Value ptrs; 470df5ccf5aSAart Bik VectorType vType = scatter.getVectorType(); 471df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 472df5ccf5aSAart Bik adaptor.indices(), rewriter); 473df5ccf5aSAart Bik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr, 474df5ccf5aSAart Bik adaptor.index_vec(), memRefType, vType, ptrs))) 47519dbb230Saartbik return failure(); 47619dbb230Saartbik 47719dbb230Saartbik // Replace with the scatter intrinsic. 47819dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_scatter>( 479656674a7SDiego Caballero scatter, adaptor.valueToStore(), ptrs, adaptor.mask(), 48019dbb230Saartbik rewriter.getI32IntegerAttr(align)); 48119dbb230Saartbik return success(); 48219dbb230Saartbik } 48319dbb230Saartbik }; 48419dbb230Saartbik 485e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload. 486563879b6SRahul Joshi class VectorExpandLoadOpConversion 487563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExpandLoadOp> { 488e8dcf5f8Saartbik public: 489563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExpandLoadOp>::ConvertOpToLLVMPattern; 490e8dcf5f8Saartbik 491e8dcf5f8Saartbik LogicalResult 492563879b6SRahul Joshi matchAndRewrite(vector::ExpandLoadOp expand, ArrayRef<Value> operands, 493e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 494563879b6SRahul Joshi auto loc = expand->getLoc(); 495e8dcf5f8Saartbik auto adaptor = vector::ExpandLoadOpAdaptor(operands); 496a57def30SAart Bik MemRefType memRefType = expand.getMemRefType(); 497e8dcf5f8Saartbik 498a57def30SAart Bik // Resolve address. 499656674a7SDiego Caballero auto vtype = typeConverter->convertType(expand.getVectorType()); 500df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 501a57def30SAart Bik adaptor.indices(), rewriter); 502e8dcf5f8Saartbik 503e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_expandload>( 504a57def30SAart Bik expand, vtype, ptr, adaptor.mask(), adaptor.pass_thru()); 505e8dcf5f8Saartbik return success(); 506e8dcf5f8Saartbik } 507e8dcf5f8Saartbik }; 508e8dcf5f8Saartbik 509e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore. 510563879b6SRahul Joshi class VectorCompressStoreOpConversion 511563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::CompressStoreOp> { 512e8dcf5f8Saartbik public: 513563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::CompressStoreOp>::ConvertOpToLLVMPattern; 514e8dcf5f8Saartbik 515e8dcf5f8Saartbik LogicalResult 516563879b6SRahul Joshi matchAndRewrite(vector::CompressStoreOp compress, ArrayRef<Value> operands, 517e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 518563879b6SRahul Joshi auto loc = compress->getLoc(); 519e8dcf5f8Saartbik auto adaptor = vector::CompressStoreOpAdaptor(operands); 520a57def30SAart Bik MemRefType memRefType = compress.getMemRefType(); 521e8dcf5f8Saartbik 522a57def30SAart Bik // Resolve address. 523df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 524a57def30SAart Bik adaptor.indices(), rewriter); 525e8dcf5f8Saartbik 526e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>( 527656674a7SDiego Caballero compress, adaptor.valueToStore(), ptr, adaptor.mask()); 528e8dcf5f8Saartbik return success(); 529e8dcf5f8Saartbik } 530e8dcf5f8Saartbik }; 531e8dcf5f8Saartbik 53219dbb230Saartbik /// Conversion pattern for all vector reductions. 533563879b6SRahul Joshi class VectorReductionOpConversion 534563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ReductionOp> { 535e83b7b99Saartbik public: 536563879b6SRahul Joshi explicit VectorReductionOpConversion(LLVMTypeConverter &typeConv, 537060c9dd1Saartbik bool reassociateFPRed) 538563879b6SRahul Joshi : ConvertOpToLLVMPattern<vector::ReductionOp>(typeConv), 539060c9dd1Saartbik reassociateFPReductions(reassociateFPRed) {} 540e83b7b99Saartbik 5413145427dSRiver Riddle LogicalResult 542563879b6SRahul Joshi matchAndRewrite(vector::ReductionOp reductionOp, ArrayRef<Value> operands, 543e83b7b99Saartbik ConversionPatternRewriter &rewriter) const override { 544e83b7b99Saartbik auto kind = reductionOp.kind(); 545e83b7b99Saartbik Type eltType = reductionOp.dest().getType(); 546dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(eltType); 547e9628955SAart Bik if (eltType.isIntOrIndex()) { 548e83b7b99Saartbik // Integer reductions: add/mul/min/max/and/or/xor. 549e83b7b99Saartbik if (kind == "add") 550322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_add>( 551563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 552e83b7b99Saartbik else if (kind == "mul") 553322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_mul>( 554563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 555e9628955SAart Bik else if (kind == "min" && 556e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 557322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umin>( 558563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 559e83b7b99Saartbik else if (kind == "min") 560322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smin>( 561563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 562e9628955SAart Bik else if (kind == "max" && 563e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 564322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umax>( 565563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 566e83b7b99Saartbik else if (kind == "max") 567322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smax>( 568563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 569e83b7b99Saartbik else if (kind == "and") 570322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_and>( 571563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 572e83b7b99Saartbik else if (kind == "or") 573322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_or>( 574563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 575e83b7b99Saartbik else if (kind == "xor") 576322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_xor>( 577563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 578e83b7b99Saartbik else 5793145427dSRiver Riddle return failure(); 5803145427dSRiver Riddle return success(); 581dcec2ca5SChristian Sigg } 582e83b7b99Saartbik 583dcec2ca5SChristian Sigg if (!eltType.isa<FloatType>()) 584dcec2ca5SChristian Sigg return failure(); 585dcec2ca5SChristian Sigg 586e83b7b99Saartbik // Floating-point reductions: add/mul/min/max 587e83b7b99Saartbik if (kind == "add") { 5880d924700Saartbik // Optional accumulator (or zero). 5890d924700Saartbik Value acc = operands.size() > 1 ? operands[1] 5900d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 591563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 5920d924700Saartbik rewriter.getZeroAttr(eltType)); 593322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fadd>( 594563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 595ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 596e83b7b99Saartbik } else if (kind == "mul") { 5970d924700Saartbik // Optional accumulator (or one). 5980d924700Saartbik Value acc = operands.size() > 1 5990d924700Saartbik ? operands[1] 6000d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 601563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 6020d924700Saartbik rewriter.getFloatAttr(eltType, 1.0)); 603322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmul>( 604563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 605ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 606e83b7b99Saartbik } else if (kind == "min") 607563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmin>( 608563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 609e83b7b99Saartbik else if (kind == "max") 610563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmax>( 611563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 612e83b7b99Saartbik else 6133145427dSRiver Riddle return failure(); 6143145427dSRiver Riddle return success(); 615e83b7b99Saartbik } 616ceb1b327Saartbik 617ceb1b327Saartbik private: 618ceb1b327Saartbik const bool reassociateFPReductions; 619e83b7b99Saartbik }; 620e83b7b99Saartbik 621060c9dd1Saartbik /// Conversion pattern for a vector.create_mask (1-D only). 622563879b6SRahul Joshi class VectorCreateMaskOpConversion 623563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::CreateMaskOp> { 624060c9dd1Saartbik public: 625563879b6SRahul Joshi explicit VectorCreateMaskOpConversion(LLVMTypeConverter &typeConv, 626060c9dd1Saartbik bool enableIndexOpt) 627563879b6SRahul Joshi : ConvertOpToLLVMPattern<vector::CreateMaskOp>(typeConv), 628060c9dd1Saartbik enableIndexOptimizations(enableIndexOpt) {} 629060c9dd1Saartbik 630060c9dd1Saartbik LogicalResult 631563879b6SRahul Joshi matchAndRewrite(vector::CreateMaskOp op, ArrayRef<Value> operands, 632060c9dd1Saartbik ConversionPatternRewriter &rewriter) const override { 6339eb3e564SChris Lattner auto dstType = op.getType(); 634060c9dd1Saartbik int64_t rank = dstType.getRank(); 635060c9dd1Saartbik if (rank == 1) { 636060c9dd1Saartbik rewriter.replaceOp( 637060c9dd1Saartbik op, buildVectorComparison(rewriter, op, enableIndexOptimizations, 638060c9dd1Saartbik dstType.getDimSize(0), operands[0])); 639060c9dd1Saartbik return success(); 640060c9dd1Saartbik } 641060c9dd1Saartbik return failure(); 642060c9dd1Saartbik } 643060c9dd1Saartbik 644060c9dd1Saartbik private: 645060c9dd1Saartbik const bool enableIndexOptimizations; 646060c9dd1Saartbik }; 647060c9dd1Saartbik 648563879b6SRahul Joshi class VectorShuffleOpConversion 649563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ShuffleOp> { 6501c81adf3SAart Bik public: 651563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ShuffleOp>::ConvertOpToLLVMPattern; 6521c81adf3SAart Bik 6533145427dSRiver Riddle LogicalResult 654563879b6SRahul Joshi matchAndRewrite(vector::ShuffleOp shuffleOp, ArrayRef<Value> operands, 6551c81adf3SAart Bik ConversionPatternRewriter &rewriter) const override { 656563879b6SRahul Joshi auto loc = shuffleOp->getLoc(); 6572d2c73c5SJacques Pienaar auto adaptor = vector::ShuffleOpAdaptor(operands); 6581c81adf3SAart Bik auto v1Type = shuffleOp.getV1VectorType(); 6591c81adf3SAart Bik auto v2Type = shuffleOp.getV2VectorType(); 6601c81adf3SAart Bik auto vectorType = shuffleOp.getVectorType(); 661dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(vectorType); 6621c81adf3SAart Bik auto maskArrayAttr = shuffleOp.mask(); 6631c81adf3SAart Bik 6641c81adf3SAart Bik // Bail if result type cannot be lowered. 6651c81adf3SAart Bik if (!llvmType) 6663145427dSRiver Riddle return failure(); 6671c81adf3SAart Bik 6681c81adf3SAart Bik // Get rank and dimension sizes. 6691c81adf3SAart Bik int64_t rank = vectorType.getRank(); 6701c81adf3SAart Bik assert(v1Type.getRank() == rank); 6711c81adf3SAart Bik assert(v2Type.getRank() == rank); 6721c81adf3SAart Bik int64_t v1Dim = v1Type.getDimSize(0); 6731c81adf3SAart Bik 6741c81adf3SAart Bik // For rank 1, where both operands have *exactly* the same vector type, 6751c81adf3SAart Bik // there is direct shuffle support in LLVM. Use it! 6761c81adf3SAart Bik if (rank == 1 && v1Type == v2Type) { 677563879b6SRahul Joshi Value llvmShuffleOp = rewriter.create<LLVM::ShuffleVectorOp>( 6781c81adf3SAart Bik loc, adaptor.v1(), adaptor.v2(), maskArrayAttr); 679563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, llvmShuffleOp); 6803145427dSRiver Riddle return success(); 681b36aaeafSAart Bik } 682b36aaeafSAart Bik 6831c81adf3SAart Bik // For all other cases, insert the individual values individually. 684e62a6956SRiver Riddle Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType); 6851c81adf3SAart Bik int64_t insPos = 0; 6861c81adf3SAart Bik for (auto en : llvm::enumerate(maskArrayAttr)) { 6871c81adf3SAart Bik int64_t extPos = en.value().cast<IntegerAttr>().getInt(); 688e62a6956SRiver Riddle Value value = adaptor.v1(); 6891c81adf3SAart Bik if (extPos >= v1Dim) { 6901c81adf3SAart Bik extPos -= v1Dim; 6911c81adf3SAart Bik value = adaptor.v2(); 692b36aaeafSAart Bik } 693dcec2ca5SChristian Sigg Value extract = extractOne(rewriter, *getTypeConverter(), loc, value, 694dcec2ca5SChristian Sigg llvmType, rank, extPos); 695dcec2ca5SChristian Sigg insert = insertOne(rewriter, *getTypeConverter(), loc, insert, extract, 6960f04384dSAlex Zinenko llvmType, rank, insPos++); 6971c81adf3SAart Bik } 698563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, insert); 6993145427dSRiver Riddle return success(); 700b36aaeafSAart Bik } 701b36aaeafSAart Bik }; 702b36aaeafSAart Bik 703563879b6SRahul Joshi class VectorExtractElementOpConversion 704563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractElementOp> { 705cd5dab8aSAart Bik public: 706563879b6SRahul Joshi using ConvertOpToLLVMPattern< 707563879b6SRahul Joshi vector::ExtractElementOp>::ConvertOpToLLVMPattern; 708cd5dab8aSAart Bik 7093145427dSRiver Riddle LogicalResult 710563879b6SRahul Joshi matchAndRewrite(vector::ExtractElementOp extractEltOp, 711563879b6SRahul Joshi ArrayRef<Value> operands, 712cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 7132d2c73c5SJacques Pienaar auto adaptor = vector::ExtractElementOpAdaptor(operands); 714cd5dab8aSAart Bik auto vectorType = extractEltOp.getVectorType(); 715dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType.getElementType()); 716cd5dab8aSAart Bik 717cd5dab8aSAart Bik // Bail if result type cannot be lowered. 718cd5dab8aSAart Bik if (!llvmType) 7193145427dSRiver Riddle return failure(); 720cd5dab8aSAart Bik 721cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>( 722563879b6SRahul Joshi extractEltOp, llvmType, adaptor.vector(), adaptor.position()); 7233145427dSRiver Riddle return success(); 724cd5dab8aSAart Bik } 725cd5dab8aSAart Bik }; 726cd5dab8aSAart Bik 727563879b6SRahul Joshi class VectorExtractOpConversion 728563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractOp> { 7295c0c51a9SNicolas Vasilache public: 730563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExtractOp>::ConvertOpToLLVMPattern; 7315c0c51a9SNicolas Vasilache 7323145427dSRiver Riddle LogicalResult 733563879b6SRahul Joshi matchAndRewrite(vector::ExtractOp extractOp, ArrayRef<Value> operands, 7345c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 735563879b6SRahul Joshi auto loc = extractOp->getLoc(); 7362d2c73c5SJacques Pienaar auto adaptor = vector::ExtractOpAdaptor(operands); 7379826fe5cSAart Bik auto vectorType = extractOp.getVectorType(); 7382bdf33ccSRiver Riddle auto resultType = extractOp.getResult().getType(); 739dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(resultType); 7405c0c51a9SNicolas Vasilache auto positionArrayAttr = extractOp.position(); 7419826fe5cSAart Bik 7429826fe5cSAart Bik // Bail if result type cannot be lowered. 7439826fe5cSAart Bik if (!llvmResultType) 7443145427dSRiver Riddle return failure(); 7459826fe5cSAart Bik 7465c0c51a9SNicolas Vasilache // One-shot extraction of vector from array (only requires extractvalue). 7475c0c51a9SNicolas Vasilache if (resultType.isa<VectorType>()) { 748e62a6956SRiver Riddle Value extracted = rewriter.create<LLVM::ExtractValueOp>( 7495c0c51a9SNicolas Vasilache loc, llvmResultType, adaptor.vector(), positionArrayAttr); 750563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 7513145427dSRiver Riddle return success(); 7525c0c51a9SNicolas Vasilache } 7535c0c51a9SNicolas Vasilache 7549826fe5cSAart Bik // Potential extraction of 1-D vector from array. 755563879b6SRahul Joshi auto *context = extractOp->getContext(); 756e62a6956SRiver Riddle Value extracted = adaptor.vector(); 7575c0c51a9SNicolas Vasilache auto positionAttrs = positionArrayAttr.getValue(); 7585c0c51a9SNicolas Vasilache if (positionAttrs.size() > 1) { 7599826fe5cSAart Bik auto oneDVectorType = reducedVectorTypeBack(vectorType); 7605c0c51a9SNicolas Vasilache auto nMinusOnePositionAttrs = 761c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 7625c0c51a9SNicolas Vasilache extracted = rewriter.create<LLVM::ExtractValueOp>( 763dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 7645c0c51a9SNicolas Vasilache nMinusOnePositionAttrs); 7655c0c51a9SNicolas Vasilache } 7665c0c51a9SNicolas Vasilache 7675c0c51a9SNicolas Vasilache // Remaining extraction of element from 1-D LLVM vector 7685c0c51a9SNicolas Vasilache auto position = positionAttrs.back().cast<IntegerAttr>(); 7692230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 7701d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 7715c0c51a9SNicolas Vasilache extracted = 7725c0c51a9SNicolas Vasilache rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant); 773563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 7745c0c51a9SNicolas Vasilache 7753145427dSRiver Riddle return success(); 7765c0c51a9SNicolas Vasilache } 7775c0c51a9SNicolas Vasilache }; 7785c0c51a9SNicolas Vasilache 779681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector 780681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion. 781681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank. 782681f929fSNicolas Vasilache /// 783681f929fSNicolas Vasilache /// Example: 784681f929fSNicolas Vasilache /// ``` 785681f929fSNicolas Vasilache /// vector.fma %a, %a, %a : vector<8xf32> 786681f929fSNicolas Vasilache /// ``` 787681f929fSNicolas Vasilache /// is converted to: 788681f929fSNicolas Vasilache /// ``` 7893bffe602SBenjamin Kramer /// llvm.intr.fmuladd %va, %va, %va: 790dd5165a9SAlex Zinenko /// (!llvm."<8 x f32>">, !llvm<"<8 x f32>">, !llvm<"<8 x f32>">) 791dd5165a9SAlex Zinenko /// -> !llvm."<8 x f32>"> 792681f929fSNicolas Vasilache /// ``` 793563879b6SRahul Joshi class VectorFMAOp1DConversion : public ConvertOpToLLVMPattern<vector::FMAOp> { 794681f929fSNicolas Vasilache public: 795563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FMAOp>::ConvertOpToLLVMPattern; 796681f929fSNicolas Vasilache 7973145427dSRiver Riddle LogicalResult 798563879b6SRahul Joshi matchAndRewrite(vector::FMAOp fmaOp, ArrayRef<Value> operands, 799681f929fSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 8002d2c73c5SJacques Pienaar auto adaptor = vector::FMAOpAdaptor(operands); 801681f929fSNicolas Vasilache VectorType vType = fmaOp.getVectorType(); 802681f929fSNicolas Vasilache if (vType.getRank() != 1) 8033145427dSRiver Riddle return failure(); 804563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(fmaOp, adaptor.lhs(), 8053bffe602SBenjamin Kramer adaptor.rhs(), adaptor.acc()); 8063145427dSRiver Riddle return success(); 807681f929fSNicolas Vasilache } 808681f929fSNicolas Vasilache }; 809681f929fSNicolas Vasilache 810563879b6SRahul Joshi class VectorInsertElementOpConversion 811563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertElementOp> { 812cd5dab8aSAart Bik public: 813563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertElementOp>::ConvertOpToLLVMPattern; 814cd5dab8aSAart Bik 8153145427dSRiver Riddle LogicalResult 816563879b6SRahul Joshi matchAndRewrite(vector::InsertElementOp insertEltOp, ArrayRef<Value> operands, 817cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 8182d2c73c5SJacques Pienaar auto adaptor = vector::InsertElementOpAdaptor(operands); 819cd5dab8aSAart Bik auto vectorType = insertEltOp.getDestVectorType(); 820dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType); 821cd5dab8aSAart Bik 822cd5dab8aSAart Bik // Bail if result type cannot be lowered. 823cd5dab8aSAart Bik if (!llvmType) 8243145427dSRiver Riddle return failure(); 825cd5dab8aSAart Bik 826cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>( 827563879b6SRahul Joshi insertEltOp, llvmType, adaptor.dest(), adaptor.source(), 828563879b6SRahul Joshi adaptor.position()); 8293145427dSRiver Riddle return success(); 830cd5dab8aSAart Bik } 831cd5dab8aSAart Bik }; 832cd5dab8aSAart Bik 833563879b6SRahul Joshi class VectorInsertOpConversion 834563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertOp> { 8359826fe5cSAart Bik public: 836563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertOp>::ConvertOpToLLVMPattern; 8379826fe5cSAart Bik 8383145427dSRiver Riddle LogicalResult 839563879b6SRahul Joshi matchAndRewrite(vector::InsertOp insertOp, ArrayRef<Value> operands, 8409826fe5cSAart Bik ConversionPatternRewriter &rewriter) const override { 841563879b6SRahul Joshi auto loc = insertOp->getLoc(); 8422d2c73c5SJacques Pienaar auto adaptor = vector::InsertOpAdaptor(operands); 8439826fe5cSAart Bik auto sourceType = insertOp.getSourceType(); 8449826fe5cSAart Bik auto destVectorType = insertOp.getDestVectorType(); 845dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(destVectorType); 8469826fe5cSAart Bik auto positionArrayAttr = insertOp.position(); 8479826fe5cSAart Bik 8489826fe5cSAart Bik // Bail if result type cannot be lowered. 8499826fe5cSAart Bik if (!llvmResultType) 8503145427dSRiver Riddle return failure(); 8519826fe5cSAart Bik 8529826fe5cSAart Bik // One-shot insertion of a vector into an array (only requires insertvalue). 8539826fe5cSAart Bik if (sourceType.isa<VectorType>()) { 854e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertValueOp>( 8559826fe5cSAart Bik loc, llvmResultType, adaptor.dest(), adaptor.source(), 8569826fe5cSAart Bik positionArrayAttr); 857563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 8583145427dSRiver Riddle return success(); 8599826fe5cSAart Bik } 8609826fe5cSAart Bik 8619826fe5cSAart Bik // Potential extraction of 1-D vector from array. 862563879b6SRahul Joshi auto *context = insertOp->getContext(); 863e62a6956SRiver Riddle Value extracted = adaptor.dest(); 8649826fe5cSAart Bik auto positionAttrs = positionArrayAttr.getValue(); 8659826fe5cSAart Bik auto position = positionAttrs.back().cast<IntegerAttr>(); 8669826fe5cSAart Bik auto oneDVectorType = destVectorType; 8679826fe5cSAart Bik if (positionAttrs.size() > 1) { 8689826fe5cSAart Bik oneDVectorType = reducedVectorTypeBack(destVectorType); 8699826fe5cSAart Bik auto nMinusOnePositionAttrs = 870c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 8719826fe5cSAart Bik extracted = rewriter.create<LLVM::ExtractValueOp>( 872dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 8739826fe5cSAart Bik nMinusOnePositionAttrs); 8749826fe5cSAart Bik } 8759826fe5cSAart Bik 8769826fe5cSAart Bik // Insertion of an element into a 1-D LLVM vector. 8772230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 8781d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 879e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertElementOp>( 880dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 8810f04384dSAlex Zinenko adaptor.source(), constant); 8829826fe5cSAart Bik 8839826fe5cSAart Bik // Potential insertion of resulting 1-D vector into array. 8849826fe5cSAart Bik if (positionAttrs.size() > 1) { 8859826fe5cSAart Bik auto nMinusOnePositionAttrs = 886c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 8879826fe5cSAart Bik inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType, 8889826fe5cSAart Bik adaptor.dest(), inserted, 8899826fe5cSAart Bik nMinusOnePositionAttrs); 8909826fe5cSAart Bik } 8919826fe5cSAart Bik 892563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 8933145427dSRiver Riddle return success(); 8949826fe5cSAart Bik } 8959826fe5cSAart Bik }; 8969826fe5cSAart Bik 897681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1. 898681f929fSNicolas Vasilache /// 899681f929fSNicolas Vasilache /// Example: 900681f929fSNicolas Vasilache /// ``` 901681f929fSNicolas Vasilache /// %d = vector.fma %a, %b, %c : vector<2x4xf32> 902681f929fSNicolas Vasilache /// ``` 903681f929fSNicolas Vasilache /// is rewritten into: 904681f929fSNicolas Vasilache /// ``` 905681f929fSNicolas Vasilache /// %r = splat %f0: vector<2x4xf32> 906681f929fSNicolas Vasilache /// %va = vector.extractvalue %a[0] : vector<2x4xf32> 907681f929fSNicolas Vasilache /// %vb = vector.extractvalue %b[0] : vector<2x4xf32> 908681f929fSNicolas Vasilache /// %vc = vector.extractvalue %c[0] : vector<2x4xf32> 909681f929fSNicolas Vasilache /// %vd = vector.fma %va, %vb, %vc : vector<4xf32> 910681f929fSNicolas Vasilache /// %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32> 911681f929fSNicolas Vasilache /// %va2 = vector.extractvalue %a2[1] : vector<2x4xf32> 912681f929fSNicolas Vasilache /// %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32> 913681f929fSNicolas Vasilache /// %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32> 914681f929fSNicolas Vasilache /// %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32> 915681f929fSNicolas Vasilache /// %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32> 916681f929fSNicolas Vasilache /// // %r3 holds the final value. 917681f929fSNicolas Vasilache /// ``` 918681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> { 919681f929fSNicolas Vasilache public: 920681f929fSNicolas Vasilache using OpRewritePattern<FMAOp>::OpRewritePattern; 921681f929fSNicolas Vasilache 9223145427dSRiver Riddle LogicalResult matchAndRewrite(FMAOp op, 923681f929fSNicolas Vasilache PatternRewriter &rewriter) const override { 924681f929fSNicolas Vasilache auto vType = op.getVectorType(); 925681f929fSNicolas Vasilache if (vType.getRank() < 2) 9263145427dSRiver Riddle return failure(); 927681f929fSNicolas Vasilache 928681f929fSNicolas Vasilache auto loc = op.getLoc(); 929681f929fSNicolas Vasilache auto elemType = vType.getElementType(); 930681f929fSNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 931681f929fSNicolas Vasilache rewriter.getZeroAttr(elemType)); 932681f929fSNicolas Vasilache Value desc = rewriter.create<SplatOp>(loc, vType, zero); 933681f929fSNicolas Vasilache for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) { 934681f929fSNicolas Vasilache Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i); 935681f929fSNicolas Vasilache Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i); 936681f929fSNicolas Vasilache Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i); 937681f929fSNicolas Vasilache Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC); 938681f929fSNicolas Vasilache desc = rewriter.create<InsertOp>(loc, fma, desc, i); 939681f929fSNicolas Vasilache } 940681f929fSNicolas Vasilache rewriter.replaceOp(op, desc); 9413145427dSRiver Riddle return success(); 942681f929fSNicolas Vasilache } 943681f929fSNicolas Vasilache }; 944681f929fSNicolas Vasilache 9452d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly 9462d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern 9472d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to 9482d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same 9492d515e49SNicolas Vasilache // rank. 9502d515e49SNicolas Vasilache // 9512d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 9522d515e49SNicolas Vasilache // have different ranks. In this case: 9532d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 9542d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 9552d515e49SNicolas Vasilache // destination subvector 9562d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 9572d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 9582d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 9592d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 9602d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern 9612d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 9622d515e49SNicolas Vasilache public: 9632d515e49SNicolas Vasilache using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 9642d515e49SNicolas Vasilache 9653145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 9662d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 9672d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 9682d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 9692d515e49SNicolas Vasilache 9702d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 9713145427dSRiver Riddle return failure(); 9722d515e49SNicolas Vasilache 9732d515e49SNicolas Vasilache auto loc = op.getLoc(); 9742d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 9752d515e49SNicolas Vasilache assert(rankDiff >= 0); 9762d515e49SNicolas Vasilache if (rankDiff == 0) 9773145427dSRiver Riddle return failure(); 9782d515e49SNicolas Vasilache 9792d515e49SNicolas Vasilache int64_t rankRest = dstType.getRank() - rankDiff; 9802d515e49SNicolas Vasilache // Extract / insert the subvector of matching rank and InsertStridedSlice 9812d515e49SNicolas Vasilache // on it. 9822d515e49SNicolas Vasilache Value extracted = 9832d515e49SNicolas Vasilache rewriter.create<ExtractOp>(loc, op.dest(), 9842d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 985dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 9862d515e49SNicolas Vasilache // A different pattern will kick in for InsertStridedSlice with matching 9872d515e49SNicolas Vasilache // ranks. 9882d515e49SNicolas Vasilache auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>( 9892d515e49SNicolas Vasilache loc, op.source(), extracted, 9902d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/rankDiff), 991c8fc76a9Saartbik getI64SubArray(op.strides(), /*dropFront=*/0)); 9922d515e49SNicolas Vasilache rewriter.replaceOpWithNewOp<InsertOp>( 9932d515e49SNicolas Vasilache op, stridedSliceInnerOp.getResult(), op.dest(), 9942d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 995dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 9963145427dSRiver Riddle return success(); 9972d515e49SNicolas Vasilache } 9982d515e49SNicolas Vasilache }; 9992d515e49SNicolas Vasilache 10002d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 10012d515e49SNicolas Vasilache // have the same rank. In this case, we reduce 10022d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 10032d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 10042d515e49SNicolas Vasilache // destination subvector 10052d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 10062d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 10072d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 10082d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 10092d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern 10102d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 10112d515e49SNicolas Vasilache public: 1012b99bd771SRiver Riddle VectorInsertStridedSliceOpSameRankRewritePattern(MLIRContext *ctx) 1013b99bd771SRiver Riddle : OpRewritePattern<InsertStridedSliceOp>(ctx) { 1014b99bd771SRiver Riddle // This pattern creates recursive InsertStridedSliceOp, but the recursion is 1015b99bd771SRiver Riddle // bounded as the rank is strictly decreasing. 1016b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 1017b99bd771SRiver Riddle } 10182d515e49SNicolas Vasilache 10193145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 10202d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 10212d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 10222d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 10232d515e49SNicolas Vasilache 10242d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 10253145427dSRiver Riddle return failure(); 10262d515e49SNicolas Vasilache 10272d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 10282d515e49SNicolas Vasilache assert(rankDiff >= 0); 10292d515e49SNicolas Vasilache if (rankDiff != 0) 10303145427dSRiver Riddle return failure(); 10312d515e49SNicolas Vasilache 10322d515e49SNicolas Vasilache if (srcType == dstType) { 10332d515e49SNicolas Vasilache rewriter.replaceOp(op, op.source()); 10343145427dSRiver Riddle return success(); 10352d515e49SNicolas Vasilache } 10362d515e49SNicolas Vasilache 10372d515e49SNicolas Vasilache int64_t offset = 10382d515e49SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 10392d515e49SNicolas Vasilache int64_t size = srcType.getShape().front(); 10402d515e49SNicolas Vasilache int64_t stride = 10412d515e49SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 10422d515e49SNicolas Vasilache 10432d515e49SNicolas Vasilache auto loc = op.getLoc(); 10442d515e49SNicolas Vasilache Value res = op.dest(); 10452d515e49SNicolas Vasilache // For each slice of the source vector along the most major dimension. 10462d515e49SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 10472d515e49SNicolas Vasilache off += stride, ++idx) { 10482d515e49SNicolas Vasilache // 1. extract the proper subvector (or element) from source 10492d515e49SNicolas Vasilache Value extractedSource = extractOne(rewriter, loc, op.source(), idx); 10502d515e49SNicolas Vasilache if (extractedSource.getType().isa<VectorType>()) { 10512d515e49SNicolas Vasilache // 2. If we have a vector, extract the proper subvector from destination 10522d515e49SNicolas Vasilache // Otherwise we are at the element level and no need to recurse. 10532d515e49SNicolas Vasilache Value extractedDest = extractOne(rewriter, loc, op.dest(), off); 10542d515e49SNicolas Vasilache // 3. Reduce the problem to lowering a new InsertStridedSlice op with 10552d515e49SNicolas Vasilache // smaller rank. 1056bd1ccfe6SRiver Riddle extractedSource = rewriter.create<InsertStridedSliceOp>( 10572d515e49SNicolas Vasilache loc, extractedSource, extractedDest, 10582d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /* dropFront=*/1), 10592d515e49SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 10602d515e49SNicolas Vasilache } 10612d515e49SNicolas Vasilache // 4. Insert the extractedSource into the res vector. 10622d515e49SNicolas Vasilache res = insertOne(rewriter, loc, extractedSource, res, off); 10632d515e49SNicolas Vasilache } 10642d515e49SNicolas Vasilache 10652d515e49SNicolas Vasilache rewriter.replaceOp(op, res); 10663145427dSRiver Riddle return success(); 10672d515e49SNicolas Vasilache } 10682d515e49SNicolas Vasilache }; 10692d515e49SNicolas Vasilache 107030e6033bSNicolas Vasilache /// Returns the strides if the memory underlying `memRefType` has a contiguous 107130e6033bSNicolas Vasilache /// static layout. 107230e6033bSNicolas Vasilache static llvm::Optional<SmallVector<int64_t, 4>> 107330e6033bSNicolas Vasilache computeContiguousStrides(MemRefType memRefType) { 10742bf491c7SBenjamin Kramer int64_t offset; 107530e6033bSNicolas Vasilache SmallVector<int64_t, 4> strides; 107630e6033bSNicolas Vasilache if (failed(getStridesAndOffset(memRefType, strides, offset))) 107730e6033bSNicolas Vasilache return None; 107830e6033bSNicolas Vasilache if (!strides.empty() && strides.back() != 1) 107930e6033bSNicolas Vasilache return None; 108030e6033bSNicolas Vasilache // If no layout or identity layout, this is contiguous by definition. 108130e6033bSNicolas Vasilache if (memRefType.getAffineMaps().empty() || 108230e6033bSNicolas Vasilache memRefType.getAffineMaps().front().isIdentity()) 108330e6033bSNicolas Vasilache return strides; 108430e6033bSNicolas Vasilache 108530e6033bSNicolas Vasilache // Otherwise, we must determine contiguity form shapes. This can only ever 108630e6033bSNicolas Vasilache // work in static cases because MemRefType is underspecified to represent 108730e6033bSNicolas Vasilache // contiguous dynamic shapes in other ways than with just empty/identity 108830e6033bSNicolas Vasilache // layout. 10892bf491c7SBenjamin Kramer auto sizes = memRefType.getShape(); 10902bf491c7SBenjamin Kramer for (int index = 0, e = strides.size() - 2; index < e; ++index) { 109130e6033bSNicolas Vasilache if (ShapedType::isDynamic(sizes[index + 1]) || 109230e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index]) || 109330e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index + 1])) 109430e6033bSNicolas Vasilache return None; 109530e6033bSNicolas Vasilache if (strides[index] != strides[index + 1] * sizes[index + 1]) 109630e6033bSNicolas Vasilache return None; 10972bf491c7SBenjamin Kramer } 109830e6033bSNicolas Vasilache return strides; 10992bf491c7SBenjamin Kramer } 11002bf491c7SBenjamin Kramer 1101563879b6SRahul Joshi class VectorTypeCastOpConversion 1102563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::TypeCastOp> { 11035c0c51a9SNicolas Vasilache public: 1104563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::TypeCastOp>::ConvertOpToLLVMPattern; 11055c0c51a9SNicolas Vasilache 11063145427dSRiver Riddle LogicalResult 1107563879b6SRahul Joshi matchAndRewrite(vector::TypeCastOp castOp, ArrayRef<Value> operands, 11085c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 1109563879b6SRahul Joshi auto loc = castOp->getLoc(); 11105c0c51a9SNicolas Vasilache MemRefType sourceMemRefType = 11112bdf33ccSRiver Riddle castOp.getOperand().getType().cast<MemRefType>(); 11129eb3e564SChris Lattner MemRefType targetMemRefType = castOp.getType(); 11135c0c51a9SNicolas Vasilache 11145c0c51a9SNicolas Vasilache // Only static shape casts supported atm. 11155c0c51a9SNicolas Vasilache if (!sourceMemRefType.hasStaticShape() || 11165c0c51a9SNicolas Vasilache !targetMemRefType.hasStaticShape()) 11173145427dSRiver Riddle return failure(); 11185c0c51a9SNicolas Vasilache 11195c0c51a9SNicolas Vasilache auto llvmSourceDescriptorTy = 11208de43b92SAlex Zinenko operands[0].getType().dyn_cast<LLVM::LLVMStructType>(); 11218de43b92SAlex Zinenko if (!llvmSourceDescriptorTy) 11223145427dSRiver Riddle return failure(); 11235c0c51a9SNicolas Vasilache MemRefDescriptor sourceMemRef(operands[0]); 11245c0c51a9SNicolas Vasilache 1125dcec2ca5SChristian Sigg auto llvmTargetDescriptorTy = typeConverter->convertType(targetMemRefType) 11268de43b92SAlex Zinenko .dyn_cast_or_null<LLVM::LLVMStructType>(); 11278de43b92SAlex Zinenko if (!llvmTargetDescriptorTy) 11283145427dSRiver Riddle return failure(); 11295c0c51a9SNicolas Vasilache 113030e6033bSNicolas Vasilache // Only contiguous source buffers supported atm. 113130e6033bSNicolas Vasilache auto sourceStrides = computeContiguousStrides(sourceMemRefType); 113230e6033bSNicolas Vasilache if (!sourceStrides) 113330e6033bSNicolas Vasilache return failure(); 113430e6033bSNicolas Vasilache auto targetStrides = computeContiguousStrides(targetMemRefType); 113530e6033bSNicolas Vasilache if (!targetStrides) 113630e6033bSNicolas Vasilache return failure(); 113730e6033bSNicolas Vasilache // Only support static strides for now, regardless of contiguity. 113830e6033bSNicolas Vasilache if (llvm::any_of(*targetStrides, [](int64_t stride) { 113930e6033bSNicolas Vasilache return ShapedType::isDynamicStrideOrOffset(stride); 114030e6033bSNicolas Vasilache })) 11413145427dSRiver Riddle return failure(); 11425c0c51a9SNicolas Vasilache 11432230bf99SAlex Zinenko auto int64Ty = IntegerType::get(rewriter.getContext(), 64); 11445c0c51a9SNicolas Vasilache 11455c0c51a9SNicolas Vasilache // Create descriptor. 11465c0c51a9SNicolas Vasilache auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy); 11473a577f54SChristian Sigg Type llvmTargetElementTy = desc.getElementPtrType(); 11485c0c51a9SNicolas Vasilache // Set allocated ptr. 1149e62a6956SRiver Riddle Value allocated = sourceMemRef.allocatedPtr(rewriter, loc); 11505c0c51a9SNicolas Vasilache allocated = 11515c0c51a9SNicolas Vasilache rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated); 11525c0c51a9SNicolas Vasilache desc.setAllocatedPtr(rewriter, loc, allocated); 11535c0c51a9SNicolas Vasilache // Set aligned ptr. 1154e62a6956SRiver Riddle Value ptr = sourceMemRef.alignedPtr(rewriter, loc); 11555c0c51a9SNicolas Vasilache ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr); 11565c0c51a9SNicolas Vasilache desc.setAlignedPtr(rewriter, loc, ptr); 11575c0c51a9SNicolas Vasilache // Fill offset 0. 11585c0c51a9SNicolas Vasilache auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0); 11595c0c51a9SNicolas Vasilache auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr); 11605c0c51a9SNicolas Vasilache desc.setOffset(rewriter, loc, zero); 11615c0c51a9SNicolas Vasilache 11625c0c51a9SNicolas Vasilache // Fill size and stride descriptors in memref. 11635c0c51a9SNicolas Vasilache for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) { 11645c0c51a9SNicolas Vasilache int64_t index = indexedSize.index(); 11655c0c51a9SNicolas Vasilache auto sizeAttr = 11665c0c51a9SNicolas Vasilache rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value()); 11675c0c51a9SNicolas Vasilache auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr); 11685c0c51a9SNicolas Vasilache desc.setSize(rewriter, loc, index, size); 116930e6033bSNicolas Vasilache auto strideAttr = rewriter.getIntegerAttr(rewriter.getIndexType(), 117030e6033bSNicolas Vasilache (*targetStrides)[index]); 11715c0c51a9SNicolas Vasilache auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr); 11725c0c51a9SNicolas Vasilache desc.setStride(rewriter, loc, index, stride); 11735c0c51a9SNicolas Vasilache } 11745c0c51a9SNicolas Vasilache 1175563879b6SRahul Joshi rewriter.replaceOp(castOp, {desc}); 11763145427dSRiver Riddle return success(); 11775c0c51a9SNicolas Vasilache } 11785c0c51a9SNicolas Vasilache }; 11795c0c51a9SNicolas Vasilache 11808345b86dSNicolas Vasilache /// Conversion pattern that converts a 1-D vector transfer read/write op in a 11818345b86dSNicolas Vasilache /// sequence of: 1182060c9dd1Saartbik /// 1. Get the source/dst address as an LLVM vector pointer. 1183060c9dd1Saartbik /// 2. Create a vector with linear indices [ 0 .. vector_length - 1 ]. 1184060c9dd1Saartbik /// 3. Create an offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 1185060c9dd1Saartbik /// 4. Create a mask where offsetVector is compared against memref upper bound. 1186060c9dd1Saartbik /// 5. Rewrite op as a masked read or write. 11878345b86dSNicolas Vasilache template <typename ConcreteOp> 1188563879b6SRahul Joshi class VectorTransferConversion : public ConvertOpToLLVMPattern<ConcreteOp> { 11898345b86dSNicolas Vasilache public: 1190563879b6SRahul Joshi explicit VectorTransferConversion(LLVMTypeConverter &typeConv, 1191060c9dd1Saartbik bool enableIndexOpt) 1192563879b6SRahul Joshi : ConvertOpToLLVMPattern<ConcreteOp>(typeConv), 1193060c9dd1Saartbik enableIndexOptimizations(enableIndexOpt) {} 11948345b86dSNicolas Vasilache 11958345b86dSNicolas Vasilache LogicalResult 1196563879b6SRahul Joshi matchAndRewrite(ConcreteOp xferOp, ArrayRef<Value> operands, 11978345b86dSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 11988345b86dSNicolas Vasilache auto adaptor = getTransferOpAdapter(xferOp, operands); 1199b2c79c50SNicolas Vasilache 1200b2c79c50SNicolas Vasilache if (xferOp.getVectorType().getRank() > 1 || 1201b2c79c50SNicolas Vasilache llvm::size(xferOp.indices()) == 0) 12028345b86dSNicolas Vasilache return failure(); 12035f9e0466SNicolas Vasilache if (xferOp.permutation_map() != 12045f9e0466SNicolas Vasilache AffineMap::getMinorIdentityMap(xferOp.permutation_map().getNumInputs(), 12055f9e0466SNicolas Vasilache xferOp.getVectorType().getRank(), 1206563879b6SRahul Joshi xferOp->getContext())) 12078345b86dSNicolas Vasilache return failure(); 120826c8f908SThomas Raoux auto memRefType = xferOp.getShapedType().template dyn_cast<MemRefType>(); 120926c8f908SThomas Raoux if (!memRefType) 121026c8f908SThomas Raoux return failure(); 12112bf491c7SBenjamin Kramer // Only contiguous source tensors supported atm. 121226c8f908SThomas Raoux auto strides = computeContiguousStrides(memRefType); 121330e6033bSNicolas Vasilache if (!strides) 12142bf491c7SBenjamin Kramer return failure(); 12158345b86dSNicolas Vasilache 1216563879b6SRahul Joshi auto toLLVMTy = [&](Type t) { 1217563879b6SRahul Joshi return this->getTypeConverter()->convertType(t); 1218563879b6SRahul Joshi }; 12198345b86dSNicolas Vasilache 1220563879b6SRahul Joshi Location loc = xferOp->getLoc(); 12218345b86dSNicolas Vasilache 122268330ee0SThomas Raoux if (auto memrefVectorElementType = 122326c8f908SThomas Raoux memRefType.getElementType().template dyn_cast<VectorType>()) { 122468330ee0SThomas Raoux // Memref has vector element type. 122568330ee0SThomas Raoux if (memrefVectorElementType.getElementType() != 122668330ee0SThomas Raoux xferOp.getVectorType().getElementType()) 122768330ee0SThomas Raoux return failure(); 12280de60b55SThomas Raoux #ifndef NDEBUG 122968330ee0SThomas Raoux // Check that memref vector type is a suffix of 'vectorType. 123068330ee0SThomas Raoux unsigned memrefVecEltRank = memrefVectorElementType.getRank(); 123168330ee0SThomas Raoux unsigned resultVecRank = xferOp.getVectorType().getRank(); 123268330ee0SThomas Raoux assert(memrefVecEltRank <= resultVecRank); 123368330ee0SThomas Raoux // TODO: Move this to isSuffix in Vector/Utils.h. 123468330ee0SThomas Raoux unsigned rankOffset = resultVecRank - memrefVecEltRank; 123568330ee0SThomas Raoux auto memrefVecEltShape = memrefVectorElementType.getShape(); 123668330ee0SThomas Raoux auto resultVecShape = xferOp.getVectorType().getShape(); 123768330ee0SThomas Raoux for (unsigned i = 0; i < memrefVecEltRank; ++i) 123868330ee0SThomas Raoux assert(memrefVecEltShape[i] != resultVecShape[rankOffset + i] && 123968330ee0SThomas Raoux "memref vector element shape should match suffix of vector " 124068330ee0SThomas Raoux "result shape."); 12410de60b55SThomas Raoux #endif // ifndef NDEBUG 124268330ee0SThomas Raoux } 124368330ee0SThomas Raoux 12448345b86dSNicolas Vasilache // 1. Get the source/dst address as an LLVM vector pointer. 1245a57def30SAart Bik VectorType vtp = xferOp.getVectorType(); 1246563879b6SRahul Joshi Value dataPtr = this->getStridedElementPtr( 124726c8f908SThomas Raoux loc, memRefType, adaptor.source(), adaptor.indices(), rewriter); 1248a57def30SAart Bik Value vectorDataPtr = 1249a57def30SAart Bik castDataPtr(rewriter, loc, dataPtr, memRefType, toLLVMTy(vtp)); 12508345b86dSNicolas Vasilache 12511870e787SNicolas Vasilache if (!xferOp.isMaskedDim(0)) 1252563879b6SRahul Joshi return replaceTransferOpWithLoadOrStore(rewriter, 1253563879b6SRahul Joshi *this->getTypeConverter(), loc, 1254563879b6SRahul Joshi xferOp, operands, vectorDataPtr); 12551870e787SNicolas Vasilache 12568345b86dSNicolas Vasilache // 2. Create a vector with linear indices [ 0 .. vector_length - 1 ]. 12578345b86dSNicolas Vasilache // 3. Create offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 12588345b86dSNicolas Vasilache // 4. Let dim the memref dimension, compute the vector comparison mask: 12598345b86dSNicolas Vasilache // [ offset + 0 .. offset + vector_length - 1 ] < [ dim .. dim ] 1260060c9dd1Saartbik // 1261060c9dd1Saartbik // TODO: when the leaf transfer rank is k > 1, we need the last `k` 1262060c9dd1Saartbik // dimensions here. 1263bd30a796SAlex Zinenko unsigned vecWidth = LLVM::getVectorNumElements(vtp).getFixedValue(); 1264060c9dd1Saartbik unsigned lastIndex = llvm::size(xferOp.indices()) - 1; 12650c2a4d3cSBenjamin Kramer Value off = xferOp.indices()[lastIndex]; 1266e2310704SJulian Gross Value dim = rewriter.create<memref::DimOp>(loc, xferOp.source(), lastIndex); 1267563879b6SRahul Joshi Value mask = buildVectorComparison( 1268563879b6SRahul Joshi rewriter, xferOp, enableIndexOptimizations, vecWidth, dim, &off); 12698345b86dSNicolas Vasilache 12708345b86dSNicolas Vasilache // 5. Rewrite as a masked read / write. 1271563879b6SRahul Joshi return replaceTransferOpWithMasked(rewriter, *this->getTypeConverter(), loc, 1272dcec2ca5SChristian Sigg xferOp, operands, vectorDataPtr, mask); 12738345b86dSNicolas Vasilache } 1274060c9dd1Saartbik 1275060c9dd1Saartbik private: 1276060c9dd1Saartbik const bool enableIndexOptimizations; 12778345b86dSNicolas Vasilache }; 12788345b86dSNicolas Vasilache 1279563879b6SRahul Joshi class VectorPrintOpConversion : public ConvertOpToLLVMPattern<vector::PrintOp> { 1280d9b500d3SAart Bik public: 1281563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::PrintOp>::ConvertOpToLLVMPattern; 1282d9b500d3SAart Bik 1283d9b500d3SAart Bik // Proof-of-concept lowering implementation that relies on a small 1284d9b500d3SAart Bik // runtime support library, which only needs to provide a few 1285d9b500d3SAart Bik // printing methods (single value for all data types, opening/closing 1286d9b500d3SAart Bik // bracket, comma, newline). The lowering fully unrolls a vector 1287d9b500d3SAart Bik // in terms of these elementary printing operations. The advantage 1288d9b500d3SAart Bik // of this approach is that the library can remain unaware of all 1289d9b500d3SAart Bik // low-level implementation details of vectors while still supporting 1290d9b500d3SAart Bik // output of any shaped and dimensioned vector. Due to full unrolling, 1291d9b500d3SAart Bik // this approach is less suited for very large vectors though. 1292d9b500d3SAart Bik // 12939db53a18SRiver Riddle // TODO: rely solely on libc in future? something else? 1294d9b500d3SAart Bik // 12953145427dSRiver Riddle LogicalResult 1296563879b6SRahul Joshi matchAndRewrite(vector::PrintOp printOp, ArrayRef<Value> operands, 1297d9b500d3SAart Bik ConversionPatternRewriter &rewriter) const override { 12982d2c73c5SJacques Pienaar auto adaptor = vector::PrintOpAdaptor(operands); 1299d9b500d3SAart Bik Type printType = printOp.getPrintType(); 1300d9b500d3SAart Bik 1301dcec2ca5SChristian Sigg if (typeConverter->convertType(printType) == nullptr) 13023145427dSRiver Riddle return failure(); 1303d9b500d3SAart Bik 1304b8880f5fSAart Bik // Make sure element type has runtime support. 1305b8880f5fSAart Bik PrintConversion conversion = PrintConversion::None; 1306d9b500d3SAart Bik VectorType vectorType = printType.dyn_cast<VectorType>(); 1307d9b500d3SAart Bik Type eltType = vectorType ? vectorType.getElementType() : printType; 1308d9b500d3SAart Bik Operation *printer; 1309b8880f5fSAart Bik if (eltType.isF32()) { 1310e332c22cSNicolas Vasilache printer = 1311e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF32Fn(printOp->getParentOfType<ModuleOp>()); 1312b8880f5fSAart Bik } else if (eltType.isF64()) { 1313e332c22cSNicolas Vasilache printer = 1314e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF64Fn(printOp->getParentOfType<ModuleOp>()); 131554759cefSAart Bik } else if (eltType.isIndex()) { 1316e332c22cSNicolas Vasilache printer = 1317e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintU64Fn(printOp->getParentOfType<ModuleOp>()); 1318b8880f5fSAart Bik } else if (auto intTy = eltType.dyn_cast<IntegerType>()) { 1319b8880f5fSAart Bik // Integers need a zero or sign extension on the operand 1320b8880f5fSAart Bik // (depending on the source type) as well as a signed or 1321b8880f5fSAart Bik // unsigned print method. Up to 64-bit is supported. 1322b8880f5fSAart Bik unsigned width = intTy.getWidth(); 1323b8880f5fSAart Bik if (intTy.isUnsigned()) { 132454759cefSAart Bik if (width <= 64) { 1325b8880f5fSAart Bik if (width < 64) 1326b8880f5fSAart Bik conversion = PrintConversion::ZeroExt64; 1327e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintU64Fn( 1328e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1329b8880f5fSAart Bik } else { 13303145427dSRiver Riddle return failure(); 1331b8880f5fSAart Bik } 1332b8880f5fSAart Bik } else { 1333b8880f5fSAart Bik assert(intTy.isSignless() || intTy.isSigned()); 133454759cefSAart Bik if (width <= 64) { 1335b8880f5fSAart Bik // Note that we *always* zero extend booleans (1-bit integers), 1336b8880f5fSAart Bik // so that true/false is printed as 1/0 rather than -1/0. 1337b8880f5fSAart Bik if (width == 1) 133854759cefSAart Bik conversion = PrintConversion::ZeroExt64; 133954759cefSAart Bik else if (width < 64) 1340b8880f5fSAart Bik conversion = PrintConversion::SignExt64; 1341e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintI64Fn( 1342e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1343b8880f5fSAart Bik } else { 1344b8880f5fSAart Bik return failure(); 1345b8880f5fSAart Bik } 1346b8880f5fSAart Bik } 1347b8880f5fSAart Bik } else { 1348b8880f5fSAart Bik return failure(); 1349b8880f5fSAart Bik } 1350d9b500d3SAart Bik 1351d9b500d3SAart Bik // Unroll vector into elementary print calls. 1352b8880f5fSAart Bik int64_t rank = vectorType ? vectorType.getRank() : 0; 1353563879b6SRahul Joshi emitRanks(rewriter, printOp, adaptor.source(), vectorType, printer, rank, 1354b8880f5fSAart Bik conversion); 1355e332c22cSNicolas Vasilache emitCall(rewriter, printOp->getLoc(), 1356e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintNewlineFn( 1357e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>())); 1358563879b6SRahul Joshi rewriter.eraseOp(printOp); 13593145427dSRiver Riddle return success(); 1360d9b500d3SAart Bik } 1361d9b500d3SAart Bik 1362d9b500d3SAart Bik private: 1363b8880f5fSAart Bik enum class PrintConversion { 136430e6033bSNicolas Vasilache // clang-format off 1365b8880f5fSAart Bik None, 1366b8880f5fSAart Bik ZeroExt64, 1367b8880f5fSAart Bik SignExt64 136830e6033bSNicolas Vasilache // clang-format on 1369b8880f5fSAart Bik }; 1370b8880f5fSAart Bik 1371d9b500d3SAart Bik void emitRanks(ConversionPatternRewriter &rewriter, Operation *op, 1372e62a6956SRiver Riddle Value value, VectorType vectorType, Operation *printer, 1373b8880f5fSAart Bik int64_t rank, PrintConversion conversion) const { 1374d9b500d3SAart Bik Location loc = op->getLoc(); 1375d9b500d3SAart Bik if (rank == 0) { 1376b8880f5fSAart Bik switch (conversion) { 1377b8880f5fSAart Bik case PrintConversion::ZeroExt64: 1378b8880f5fSAart Bik value = rewriter.create<ZeroExtendIOp>( 13792230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1380b8880f5fSAart Bik break; 1381b8880f5fSAart Bik case PrintConversion::SignExt64: 1382b8880f5fSAart Bik value = rewriter.create<SignExtendIOp>( 13832230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1384b8880f5fSAart Bik break; 1385b8880f5fSAart Bik case PrintConversion::None: 1386b8880f5fSAart Bik break; 1387c9eeeb38Saartbik } 1388d9b500d3SAart Bik emitCall(rewriter, loc, printer, value); 1389d9b500d3SAart Bik return; 1390d9b500d3SAart Bik } 1391d9b500d3SAart Bik 1392e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1393e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintOpenFn(op->getParentOfType<ModuleOp>())); 1394e332c22cSNicolas Vasilache Operation *printComma = 1395e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCommaFn(op->getParentOfType<ModuleOp>()); 1396d9b500d3SAart Bik int64_t dim = vectorType.getDimSize(0); 1397d9b500d3SAart Bik for (int64_t d = 0; d < dim; ++d) { 1398d9b500d3SAart Bik auto reducedType = 1399d9b500d3SAart Bik rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr; 1400dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType( 1401d9b500d3SAart Bik rank > 1 ? reducedType : vectorType.getElementType()); 1402dcec2ca5SChristian Sigg Value nestedVal = extractOne(rewriter, *getTypeConverter(), loc, value, 1403dcec2ca5SChristian Sigg llvmType, rank, d); 1404b8880f5fSAart Bik emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1, 1405b8880f5fSAart Bik conversion); 1406d9b500d3SAart Bik if (d != dim - 1) 1407d9b500d3SAart Bik emitCall(rewriter, loc, printComma); 1408d9b500d3SAart Bik } 1409e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1410e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCloseFn(op->getParentOfType<ModuleOp>())); 1411d9b500d3SAart Bik } 1412d9b500d3SAart Bik 1413d9b500d3SAart Bik // Helper to emit a call. 1414d9b500d3SAart Bik static void emitCall(ConversionPatternRewriter &rewriter, Location loc, 1415d9b500d3SAart Bik Operation *ref, ValueRange params = ValueRange()) { 141608e4f078SRahul Joshi rewriter.create<LLVM::CallOp>(loc, TypeRange(), 1417d9b500d3SAart Bik rewriter.getSymbolRefAttr(ref), params); 1418d9b500d3SAart Bik } 1419d9b500d3SAart Bik }; 1420d9b500d3SAart Bik 1421334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either: 1422c3c95b9cSaartbik /// 1. express single offset extract as a direct shuffle. 1423c3c95b9cSaartbik /// 2. extract + lower rank strided_slice + insert for the n-D case. 1424c3c95b9cSaartbik class VectorExtractStridedSliceOpConversion 1425334a4159SReid Tatge : public OpRewritePattern<ExtractStridedSliceOp> { 142665678d93SNicolas Vasilache public: 1427b99bd771SRiver Riddle VectorExtractStridedSliceOpConversion(MLIRContext *ctx) 1428b99bd771SRiver Riddle : OpRewritePattern<ExtractStridedSliceOp>(ctx) { 1429b99bd771SRiver Riddle // This pattern creates recursive ExtractStridedSliceOp, but the recursion 1430b99bd771SRiver Riddle // is bounded as the rank is strictly decreasing. 1431b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 1432b99bd771SRiver Riddle } 143365678d93SNicolas Vasilache 1434334a4159SReid Tatge LogicalResult matchAndRewrite(ExtractStridedSliceOp op, 143565678d93SNicolas Vasilache PatternRewriter &rewriter) const override { 14369eb3e564SChris Lattner auto dstType = op.getType(); 143765678d93SNicolas Vasilache 143865678d93SNicolas Vasilache assert(!op.offsets().getValue().empty() && "Unexpected empty offsets"); 143965678d93SNicolas Vasilache 144065678d93SNicolas Vasilache int64_t offset = 144165678d93SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 144265678d93SNicolas Vasilache int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt(); 144365678d93SNicolas Vasilache int64_t stride = 144465678d93SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 144565678d93SNicolas Vasilache 144665678d93SNicolas Vasilache auto loc = op.getLoc(); 144765678d93SNicolas Vasilache auto elemType = dstType.getElementType(); 144835b68527SLei Zhang assert(elemType.isSignlessIntOrIndexOrFloat()); 1449c3c95b9cSaartbik 1450c3c95b9cSaartbik // Single offset can be more efficiently shuffled. 1451c3c95b9cSaartbik if (op.offsets().getValue().size() == 1) { 1452c3c95b9cSaartbik SmallVector<int64_t, 4> offsets; 1453c3c95b9cSaartbik offsets.reserve(size); 1454c3c95b9cSaartbik for (int64_t off = offset, e = offset + size * stride; off < e; 1455c3c95b9cSaartbik off += stride) 1456c3c95b9cSaartbik offsets.push_back(off); 1457c3c95b9cSaartbik rewriter.replaceOpWithNewOp<ShuffleOp>(op, dstType, op.vector(), 1458c3c95b9cSaartbik op.vector(), 1459c3c95b9cSaartbik rewriter.getI64ArrayAttr(offsets)); 1460c3c95b9cSaartbik return success(); 1461c3c95b9cSaartbik } 1462c3c95b9cSaartbik 1463c3c95b9cSaartbik // Extract/insert on a lower ranked extract strided slice op. 146465678d93SNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 146565678d93SNicolas Vasilache rewriter.getZeroAttr(elemType)); 146665678d93SNicolas Vasilache Value res = rewriter.create<SplatOp>(loc, dstType, zero); 146765678d93SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 146865678d93SNicolas Vasilache off += stride, ++idx) { 1469c3c95b9cSaartbik Value one = extractOne(rewriter, loc, op.vector(), off); 1470c3c95b9cSaartbik Value extracted = rewriter.create<ExtractStridedSliceOp>( 1471c3c95b9cSaartbik loc, one, getI64SubArray(op.offsets(), /* dropFront=*/1), 147265678d93SNicolas Vasilache getI64SubArray(op.sizes(), /* dropFront=*/1), 147365678d93SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 147465678d93SNicolas Vasilache res = insertOne(rewriter, loc, extracted, res, idx); 147565678d93SNicolas Vasilache } 1476c3c95b9cSaartbik rewriter.replaceOp(op, res); 14773145427dSRiver Riddle return success(); 147865678d93SNicolas Vasilache } 147965678d93SNicolas Vasilache }; 148065678d93SNicolas Vasilache 1481df186507SBenjamin Kramer } // namespace 1482df186507SBenjamin Kramer 14835c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM. 14845c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns( 1485*dc4e913bSChris Lattner LLVMTypeConverter &converter, RewritePatternSet &patterns, 1486060c9dd1Saartbik bool reassociateFPReductions, bool enableIndexOptimizations) { 148765678d93SNicolas Vasilache MLIRContext *ctx = converter.getDialect()->getContext(); 1488*dc4e913bSChris Lattner patterns.add<VectorFMAOpNDRewritePattern, 1489681f929fSNicolas Vasilache VectorInsertStridedSliceOpDifferentRankRewritePattern, 14902d515e49SNicolas Vasilache VectorInsertStridedSliceOpSameRankRewritePattern, 1491c3c95b9cSaartbik VectorExtractStridedSliceOpConversion>(ctx); 1492*dc4e913bSChris Lattner patterns.add<VectorReductionOpConversion>(converter, reassociateFPReductions); 1493*dc4e913bSChris Lattner patterns.add<VectorCreateMaskOpConversion, 1494060c9dd1Saartbik VectorTransferConversion<TransferReadOp>, 1495060c9dd1Saartbik VectorTransferConversion<TransferWriteOp>>( 1496563879b6SRahul Joshi converter, enableIndexOptimizations); 14978345b86dSNicolas Vasilache patterns 1498*dc4e913bSChris Lattner .add<VectorBitCastOpConversion, VectorShuffleOpConversion, 1499*dc4e913bSChris Lattner VectorExtractElementOpConversion, VectorExtractOpConversion, 1500*dc4e913bSChris Lattner VectorFMAOp1DConversion, VectorInsertElementOpConversion, 1501*dc4e913bSChris Lattner VectorInsertOpConversion, VectorPrintOpConversion, 150219dbb230Saartbik VectorTypeCastOpConversion, 1503*dc4e913bSChris Lattner VectorLoadStoreConversion<vector::LoadOp, vector::LoadOpAdaptor>, 1504ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedLoadOp, 1505ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor>, 1506*dc4e913bSChris Lattner VectorLoadStoreConversion<vector::StoreOp, vector::StoreOpAdaptor>, 1507ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedStoreOp, 1508ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor>, 1509*dc4e913bSChris Lattner VectorGatherOpConversion, VectorScatterOpConversion, 1510*dc4e913bSChris Lattner VectorExpandLoadOpConversion, VectorCompressStoreOpConversion>( 1511*dc4e913bSChris Lattner converter); 15125c0c51a9SNicolas Vasilache } 15135c0c51a9SNicolas Vasilache 151463b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns( 1515*dc4e913bSChris Lattner LLVMTypeConverter &converter, RewritePatternSet &patterns) { 1516*dc4e913bSChris Lattner patterns.add<VectorMatmulOpConversion>(converter); 1517*dc4e913bSChris Lattner patterns.add<VectorFlatTransposeOpConversion>(converter); 151863b683a8SNicolas Vasilache } 1519