15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===// 25c0c51a9SNicolas Vasilache // 330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information. 556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 65c0c51a9SNicolas Vasilache // 756222a06SMehdi Amini //===----------------------------------------------------------------------===// 85c0c51a9SNicolas Vasilache 965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h" 10870c1fd4SAlex Zinenko 1175e5f0aaSAlex Zinenko #include "mlir/Conversion/LLVMCommon/VectorPattern.h" 12e332c22cSNicolas Vasilache #include "mlir/Dialect/LLVMIR/FunctionCallUtils.h" 135c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h" 14e2310704SJulian Gross #include "mlir/Dialect/MemRef/IR/MemRef.h" 1569d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h" 164d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h" 1709f7a55fSRiver Riddle #include "mlir/IR/BuiltinTypes.h" 1829a50c58SStephen Neuendorffer #include "mlir/Support/MathExtras.h" 19929189a4SWilliam S. Moses #include "mlir/Target/LLVMIR/TypeToLLVM.h" 205c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h" 215c0c51a9SNicolas Vasilache 225c0c51a9SNicolas Vasilache using namespace mlir; 2365678d93SNicolas Vasilache using namespace mlir::vector; 245c0c51a9SNicolas Vasilache 259826fe5cSAart Bik // Helper to reduce vector type by one rank at front. 269826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) { 279826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 289826fe5cSAart Bik return VectorType::get(tp.getShape().drop_front(), tp.getElementType()); 299826fe5cSAart Bik } 309826fe5cSAart Bik 319826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back. 329826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) { 339826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 349826fe5cSAart Bik return VectorType::get(tp.getShape().take_back(), tp.getElementType()); 359826fe5cSAart Bik } 369826fe5cSAart Bik 371c81adf3SAart Bik // Helper that picks the proper sequence for inserting. 38e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter, 390f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 400f04384dSAlex Zinenko Value val1, Value val2, Type llvmType, int64_t rank, 410f04384dSAlex Zinenko int64_t pos) { 421c81adf3SAart Bik if (rank == 1) { 431c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 441c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 450f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 461c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 471c81adf3SAart Bik return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2, 481c81adf3SAart Bik constant); 491c81adf3SAart Bik } 501c81adf3SAart Bik return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2, 511c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 521c81adf3SAart Bik } 531c81adf3SAart Bik 542d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting. 552d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from, 562d515e49SNicolas Vasilache Value into, int64_t offset) { 572d515e49SNicolas Vasilache auto vectorType = into.getType().cast<VectorType>(); 582d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 592d515e49SNicolas Vasilache return rewriter.create<InsertOp>(loc, from, into, offset); 602d515e49SNicolas Vasilache return rewriter.create<vector::InsertElementOp>( 612d515e49SNicolas Vasilache loc, vectorType, from, into, 622d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 632d515e49SNicolas Vasilache } 642d515e49SNicolas Vasilache 651c81adf3SAart Bik // Helper that picks the proper sequence for extracting. 66e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter, 670f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 680f04384dSAlex Zinenko Value val, Type llvmType, int64_t rank, int64_t pos) { 691c81adf3SAart Bik if (rank == 1) { 701c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 711c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 720f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 731c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 741c81adf3SAart Bik return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val, 751c81adf3SAart Bik constant); 761c81adf3SAart Bik } 771c81adf3SAart Bik return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val, 781c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 791c81adf3SAart Bik } 801c81adf3SAart Bik 812d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting. 822d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector, 832d515e49SNicolas Vasilache int64_t offset) { 842d515e49SNicolas Vasilache auto vectorType = vector.getType().cast<VectorType>(); 852d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 862d515e49SNicolas Vasilache return rewriter.create<ExtractOp>(loc, vector, offset); 872d515e49SNicolas Vasilache return rewriter.create<vector::ExtractElementOp>( 882d515e49SNicolas Vasilache loc, vectorType.getElementType(), vector, 892d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 902d515e49SNicolas Vasilache } 912d515e49SNicolas Vasilache 922d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t. 939db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing. 942d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr, 952d515e49SNicolas Vasilache unsigned dropFront = 0, 962d515e49SNicolas Vasilache unsigned dropBack = 0) { 972d515e49SNicolas Vasilache assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds"); 982d515e49SNicolas Vasilache auto range = arrayAttr.getAsRange<IntegerAttr>(); 992d515e49SNicolas Vasilache SmallVector<int64_t, 4> res; 1002d515e49SNicolas Vasilache res.reserve(arrayAttr.size() - dropFront - dropBack); 1012d515e49SNicolas Vasilache for (auto it = range.begin() + dropFront, eit = range.end() - dropBack; 1022d515e49SNicolas Vasilache it != eit; ++it) 1032d515e49SNicolas Vasilache res.push_back((*it).getValue().getSExtValue()); 1042d515e49SNicolas Vasilache return res; 1052d515e49SNicolas Vasilache } 1062d515e49SNicolas Vasilache 10726c8f908SThomas Raoux // Helper that returns data layout alignment of a memref. 10826c8f908SThomas Raoux LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter, 10926c8f908SThomas Raoux MemRefType memrefType, unsigned &align) { 11026c8f908SThomas Raoux Type elementTy = typeConverter.convertType(memrefType.getElementType()); 1115f9e0466SNicolas Vasilache if (!elementTy) 1125f9e0466SNicolas Vasilache return failure(); 1135f9e0466SNicolas Vasilache 114b2ab375dSAlex Zinenko // TODO: this should use the MLIR data layout when it becomes available and 115b2ab375dSAlex Zinenko // stop depending on translation. 11687a89e0fSAlex Zinenko llvm::LLVMContext llvmContext; 11787a89e0fSAlex Zinenko align = LLVM::TypeToLLVMIRTranslator(llvmContext) 118c69c9e0fSAlex Zinenko .getPreferredAlignment(elementTy, typeConverter.getDataLayout()); 1195f9e0466SNicolas Vasilache return success(); 1205f9e0466SNicolas Vasilache } 1215f9e0466SNicolas Vasilache 12229a50c58SStephen Neuendorffer // Return the minimal alignment value that satisfies all the AssumeAlignment 12329a50c58SStephen Neuendorffer // uses of `value`. If no such uses exist, return 1. 12429a50c58SStephen Neuendorffer static unsigned getAssumedAlignment(Value value) { 12529a50c58SStephen Neuendorffer unsigned align = 1; 12629a50c58SStephen Neuendorffer for (auto &u : value.getUses()) { 12729a50c58SStephen Neuendorffer Operation *owner = u.getOwner(); 12829a50c58SStephen Neuendorffer if (auto op = dyn_cast<memref::AssumeAlignmentOp>(owner)) 12929a50c58SStephen Neuendorffer align = mlir::lcm(align, op.alignment()); 13029a50c58SStephen Neuendorffer } 13129a50c58SStephen Neuendorffer return align; 13229a50c58SStephen Neuendorffer } 13329a50c58SStephen Neuendorffer 13429a50c58SStephen Neuendorffer // Helper that returns data layout alignment of a memref associated with a 13529a50c58SStephen Neuendorffer // load, store, scatter, or gather op, including additional information from 13629a50c58SStephen Neuendorffer // assume_alignment calls on the source of the transfer 13729a50c58SStephen Neuendorffer template <class OpAdaptor> 13829a50c58SStephen Neuendorffer LogicalResult getMemRefOpAlignment(LLVMTypeConverter &typeConverter, 13929a50c58SStephen Neuendorffer OpAdaptor op, unsigned &align) { 14029a50c58SStephen Neuendorffer if (failed(getMemRefAlignment(typeConverter, op.getMemRefType(), align))) 14129a50c58SStephen Neuendorffer return failure(); 14229a50c58SStephen Neuendorffer align = std::max(align, getAssumedAlignment(op.base())); 14329a50c58SStephen Neuendorffer return success(); 14429a50c58SStephen Neuendorffer } 14529a50c58SStephen Neuendorffer 146df5ccf5aSAart Bik // Add an index vector component to a base pointer. This almost always succeeds 147df5ccf5aSAart Bik // unless the last stride is non-unit or the memory space is not zero. 148df5ccf5aSAart Bik static LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter, 149df5ccf5aSAart Bik Location loc, Value memref, Value base, 150df5ccf5aSAart Bik Value index, MemRefType memRefType, 151df5ccf5aSAart Bik VectorType vType, Value &ptrs) { 15219dbb230Saartbik int64_t offset; 15319dbb230Saartbik SmallVector<int64_t, 4> strides; 15419dbb230Saartbik auto successStrides = getStridesAndOffset(memRefType, strides, offset); 155df5ccf5aSAart Bik if (failed(successStrides) || strides.back() != 1 || 15637eca08eSVladislav Vinogradov memRefType.getMemorySpaceAsInt() != 0) 157e8dcf5f8Saartbik return failure(); 1583a577f54SChristian Sigg auto pType = MemRefDescriptor(memref).getElementPtrType(); 159bd30a796SAlex Zinenko auto ptrsType = LLVM::getFixedVectorType(pType, vType.getDimSize(0)); 160df5ccf5aSAart Bik ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, index); 16119dbb230Saartbik return success(); 16219dbb230Saartbik } 16319dbb230Saartbik 164a57def30SAart Bik // Casts a strided element pointer to a vector pointer. The vector pointer 16508c681f6SAndrew Pritchard // will be in the same address space as the incoming memref type. 166a57def30SAart Bik static Value castDataPtr(ConversionPatternRewriter &rewriter, Location loc, 167a57def30SAart Bik Value ptr, MemRefType memRefType, Type vt) { 16837eca08eSVladislav Vinogradov auto pType = LLVM::LLVMPointerType::get(vt, memRefType.getMemorySpaceAsInt()); 169a57def30SAart Bik return rewriter.create<LLVM::BitcastOp>(loc, pType, ptr); 170a57def30SAart Bik } 171a57def30SAart Bik 17290c01357SBenjamin Kramer namespace { 173e83b7b99Saartbik 174cf5c517cSDiego Caballero /// Conversion pattern for a vector.bitcast. 175cf5c517cSDiego Caballero class VectorBitCastOpConversion 176cf5c517cSDiego Caballero : public ConvertOpToLLVMPattern<vector::BitCastOp> { 177cf5c517cSDiego Caballero public: 178cf5c517cSDiego Caballero using ConvertOpToLLVMPattern<vector::BitCastOp>::ConvertOpToLLVMPattern; 179cf5c517cSDiego Caballero 180cf5c517cSDiego Caballero LogicalResult 181cf5c517cSDiego Caballero matchAndRewrite(vector::BitCastOp bitCastOp, ArrayRef<Value> operands, 182cf5c517cSDiego Caballero ConversionPatternRewriter &rewriter) const override { 183cf5c517cSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 184cf5c517cSDiego Caballero VectorType resultTy = bitCastOp.getType(); 185cf5c517cSDiego Caballero if (resultTy.getRank() != 1) 186cf5c517cSDiego Caballero return failure(); 187cf5c517cSDiego Caballero Type newResultTy = typeConverter->convertType(resultTy); 188cf5c517cSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::BitcastOp>(bitCastOp, newResultTy, 189cf5c517cSDiego Caballero operands[0]); 190cf5c517cSDiego Caballero return success(); 191cf5c517cSDiego Caballero } 192cf5c517cSDiego Caballero }; 193cf5c517cSDiego Caballero 19463b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply. 19563b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply. 196563879b6SRahul Joshi class VectorMatmulOpConversion 197563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::MatmulOp> { 19863b683a8SNicolas Vasilache public: 199563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::MatmulOp>::ConvertOpToLLVMPattern; 20063b683a8SNicolas Vasilache 2013145427dSRiver Riddle LogicalResult 202563879b6SRahul Joshi matchAndRewrite(vector::MatmulOp matmulOp, ArrayRef<Value> operands, 20363b683a8SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 2042d2c73c5SJacques Pienaar auto adaptor = vector::MatmulOpAdaptor(operands); 20563b683a8SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>( 206563879b6SRahul Joshi matmulOp, typeConverter->convertType(matmulOp.res().getType()), 207563879b6SRahul Joshi adaptor.lhs(), adaptor.rhs(), matmulOp.lhs_rows(), 208563879b6SRahul Joshi matmulOp.lhs_columns(), matmulOp.rhs_columns()); 2093145427dSRiver Riddle return success(); 21063b683a8SNicolas Vasilache } 21163b683a8SNicolas Vasilache }; 21263b683a8SNicolas Vasilache 213c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose. 214c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose. 215563879b6SRahul Joshi class VectorFlatTransposeOpConversion 216563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::FlatTransposeOp> { 217c295a65dSaartbik public: 218563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FlatTransposeOp>::ConvertOpToLLVMPattern; 219c295a65dSaartbik 220c295a65dSaartbik LogicalResult 221563879b6SRahul Joshi matchAndRewrite(vector::FlatTransposeOp transOp, ArrayRef<Value> operands, 222c295a65dSaartbik ConversionPatternRewriter &rewriter) const override { 2232d2c73c5SJacques Pienaar auto adaptor = vector::FlatTransposeOpAdaptor(operands); 224c295a65dSaartbik rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>( 225dcec2ca5SChristian Sigg transOp, typeConverter->convertType(transOp.res().getType()), 226c295a65dSaartbik adaptor.matrix(), transOp.rows(), transOp.columns()); 227c295a65dSaartbik return success(); 228c295a65dSaartbik } 229c295a65dSaartbik }; 230c295a65dSaartbik 231ee66e43aSDiego Caballero /// Overloaded utility that replaces a vector.load, vector.store, 232ee66e43aSDiego Caballero /// vector.maskedload and vector.maskedstore with their respective LLVM 233ee66e43aSDiego Caballero /// couterparts. 234ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::LoadOp loadOp, 235ee66e43aSDiego Caballero vector::LoadOpAdaptor adaptor, 236ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 237ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 238ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::LoadOp>(loadOp, ptr, align); 23939379916Saartbik } 24039379916Saartbik 241ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedLoadOp loadOp, 242ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor adaptor, 243ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 244ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 245ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 246ee66e43aSDiego Caballero loadOp, vectorTy, ptr, adaptor.mask(), adaptor.pass_thru(), align); 247ee66e43aSDiego Caballero } 248ee66e43aSDiego Caballero 249ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::StoreOp storeOp, 250ee66e43aSDiego Caballero vector::StoreOpAdaptor adaptor, 251ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 252ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 253ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::StoreOp>(storeOp, adaptor.valueToStore(), 254ee66e43aSDiego Caballero ptr, align); 255ee66e43aSDiego Caballero } 256ee66e43aSDiego Caballero 257ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedStoreOp storeOp, 258ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor adaptor, 259ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 260ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 261ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 262ee66e43aSDiego Caballero storeOp, adaptor.valueToStore(), ptr, adaptor.mask(), align); 263ee66e43aSDiego Caballero } 264ee66e43aSDiego Caballero 265ee66e43aSDiego Caballero /// Conversion pattern for a vector.load, vector.store, vector.maskedload, and 266ee66e43aSDiego Caballero /// vector.maskedstore. 267ee66e43aSDiego Caballero template <class LoadOrStoreOp, class LoadOrStoreOpAdaptor> 268ee66e43aSDiego Caballero class VectorLoadStoreConversion : public ConvertOpToLLVMPattern<LoadOrStoreOp> { 26939379916Saartbik public: 270ee66e43aSDiego Caballero using ConvertOpToLLVMPattern<LoadOrStoreOp>::ConvertOpToLLVMPattern; 27139379916Saartbik 27239379916Saartbik LogicalResult 273ee66e43aSDiego Caballero matchAndRewrite(LoadOrStoreOp loadOrStoreOp, ArrayRef<Value> operands, 27439379916Saartbik ConversionPatternRewriter &rewriter) const override { 275ee66e43aSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 276ee66e43aSDiego Caballero VectorType vectorTy = loadOrStoreOp.getVectorType(); 277ee66e43aSDiego Caballero if (vectorTy.getRank() > 1) 278ee66e43aSDiego Caballero return failure(); 279ee66e43aSDiego Caballero 280ee66e43aSDiego Caballero auto loc = loadOrStoreOp->getLoc(); 281ee66e43aSDiego Caballero auto adaptor = LoadOrStoreOpAdaptor(operands); 282ee66e43aSDiego Caballero MemRefType memRefTy = loadOrStoreOp.getMemRefType(); 28339379916Saartbik 28439379916Saartbik // Resolve alignment. 28539379916Saartbik unsigned align; 28629a50c58SStephen Neuendorffer if (failed(getMemRefOpAlignment(*this->getTypeConverter(), loadOrStoreOp, 28729a50c58SStephen Neuendorffer align))) 28839379916Saartbik return failure(); 28939379916Saartbik 290a57def30SAart Bik // Resolve address. 291ee66e43aSDiego Caballero auto vtype = this->typeConverter->convertType(loadOrStoreOp.getVectorType()) 292ee66e43aSDiego Caballero .template cast<VectorType>(); 293ee66e43aSDiego Caballero Value dataPtr = this->getStridedElementPtr(loc, memRefTy, adaptor.base(), 294a57def30SAart Bik adaptor.indices(), rewriter); 295ee66e43aSDiego Caballero Value ptr = castDataPtr(rewriter, loc, dataPtr, memRefTy, vtype); 29639379916Saartbik 297ee66e43aSDiego Caballero replaceLoadOrStoreOp(loadOrStoreOp, adaptor, vtype, ptr, align, rewriter); 29839379916Saartbik return success(); 29939379916Saartbik } 30039379916Saartbik }; 30139379916Saartbik 30219dbb230Saartbik /// Conversion pattern for a vector.gather. 303563879b6SRahul Joshi class VectorGatherOpConversion 304563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::GatherOp> { 30519dbb230Saartbik public: 306563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::GatherOp>::ConvertOpToLLVMPattern; 30719dbb230Saartbik 30819dbb230Saartbik LogicalResult 309563879b6SRahul Joshi matchAndRewrite(vector::GatherOp gather, ArrayRef<Value> operands, 31019dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 311563879b6SRahul Joshi auto loc = gather->getLoc(); 31219dbb230Saartbik auto adaptor = vector::GatherOpAdaptor(operands); 313df5ccf5aSAart Bik MemRefType memRefType = gather.getMemRefType(); 31419dbb230Saartbik 31519dbb230Saartbik // Resolve alignment. 31619dbb230Saartbik unsigned align; 31729a50c58SStephen Neuendorffer if (failed(getMemRefOpAlignment(*getTypeConverter(), gather, align))) 31819dbb230Saartbik return failure(); 31919dbb230Saartbik 320df5ccf5aSAart Bik // Resolve address. 32119dbb230Saartbik Value ptrs; 322df5ccf5aSAart Bik VectorType vType = gather.getVectorType(); 323df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 324df5ccf5aSAart Bik adaptor.indices(), rewriter); 325df5ccf5aSAart Bik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr, 326df5ccf5aSAart Bik adaptor.index_vec(), memRefType, vType, ptrs))) 32719dbb230Saartbik return failure(); 32819dbb230Saartbik 32919dbb230Saartbik // Replace with the gather intrinsic. 33019dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_gather>( 331dcec2ca5SChristian Sigg gather, typeConverter->convertType(vType), ptrs, adaptor.mask(), 3320c2a4d3cSBenjamin Kramer adaptor.pass_thru(), rewriter.getI32IntegerAttr(align)); 33319dbb230Saartbik return success(); 33419dbb230Saartbik } 33519dbb230Saartbik }; 33619dbb230Saartbik 33719dbb230Saartbik /// Conversion pattern for a vector.scatter. 338563879b6SRahul Joshi class VectorScatterOpConversion 339563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ScatterOp> { 34019dbb230Saartbik public: 341563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ScatterOp>::ConvertOpToLLVMPattern; 34219dbb230Saartbik 34319dbb230Saartbik LogicalResult 344563879b6SRahul Joshi matchAndRewrite(vector::ScatterOp scatter, ArrayRef<Value> operands, 34519dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 346563879b6SRahul Joshi auto loc = scatter->getLoc(); 34719dbb230Saartbik auto adaptor = vector::ScatterOpAdaptor(operands); 348df5ccf5aSAart Bik MemRefType memRefType = scatter.getMemRefType(); 34919dbb230Saartbik 35019dbb230Saartbik // Resolve alignment. 35119dbb230Saartbik unsigned align; 35229a50c58SStephen Neuendorffer if (failed(getMemRefOpAlignment(*getTypeConverter(), scatter, align))) 35319dbb230Saartbik return failure(); 35419dbb230Saartbik 355df5ccf5aSAart Bik // Resolve address. 35619dbb230Saartbik Value ptrs; 357df5ccf5aSAart Bik VectorType vType = scatter.getVectorType(); 358df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 359df5ccf5aSAart Bik adaptor.indices(), rewriter); 360df5ccf5aSAart Bik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr, 361df5ccf5aSAart Bik adaptor.index_vec(), memRefType, vType, ptrs))) 36219dbb230Saartbik return failure(); 36319dbb230Saartbik 36419dbb230Saartbik // Replace with the scatter intrinsic. 36519dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_scatter>( 366656674a7SDiego Caballero scatter, adaptor.valueToStore(), ptrs, adaptor.mask(), 36719dbb230Saartbik rewriter.getI32IntegerAttr(align)); 36819dbb230Saartbik return success(); 36919dbb230Saartbik } 37019dbb230Saartbik }; 37119dbb230Saartbik 372e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload. 373563879b6SRahul Joshi class VectorExpandLoadOpConversion 374563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExpandLoadOp> { 375e8dcf5f8Saartbik public: 376563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExpandLoadOp>::ConvertOpToLLVMPattern; 377e8dcf5f8Saartbik 378e8dcf5f8Saartbik LogicalResult 379563879b6SRahul Joshi matchAndRewrite(vector::ExpandLoadOp expand, ArrayRef<Value> operands, 380e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 381563879b6SRahul Joshi auto loc = expand->getLoc(); 382e8dcf5f8Saartbik auto adaptor = vector::ExpandLoadOpAdaptor(operands); 383a57def30SAart Bik MemRefType memRefType = expand.getMemRefType(); 384e8dcf5f8Saartbik 385a57def30SAart Bik // Resolve address. 386656674a7SDiego Caballero auto vtype = typeConverter->convertType(expand.getVectorType()); 387df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 388a57def30SAart Bik adaptor.indices(), rewriter); 389e8dcf5f8Saartbik 390e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_expandload>( 391a57def30SAart Bik expand, vtype, ptr, adaptor.mask(), adaptor.pass_thru()); 392e8dcf5f8Saartbik return success(); 393e8dcf5f8Saartbik } 394e8dcf5f8Saartbik }; 395e8dcf5f8Saartbik 396e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore. 397563879b6SRahul Joshi class VectorCompressStoreOpConversion 398563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::CompressStoreOp> { 399e8dcf5f8Saartbik public: 400563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::CompressStoreOp>::ConvertOpToLLVMPattern; 401e8dcf5f8Saartbik 402e8dcf5f8Saartbik LogicalResult 403563879b6SRahul Joshi matchAndRewrite(vector::CompressStoreOp compress, ArrayRef<Value> operands, 404e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 405563879b6SRahul Joshi auto loc = compress->getLoc(); 406e8dcf5f8Saartbik auto adaptor = vector::CompressStoreOpAdaptor(operands); 407a57def30SAart Bik MemRefType memRefType = compress.getMemRefType(); 408e8dcf5f8Saartbik 409a57def30SAart Bik // Resolve address. 410df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 411a57def30SAart Bik adaptor.indices(), rewriter); 412e8dcf5f8Saartbik 413e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>( 414656674a7SDiego Caballero compress, adaptor.valueToStore(), ptr, adaptor.mask()); 415e8dcf5f8Saartbik return success(); 416e8dcf5f8Saartbik } 417e8dcf5f8Saartbik }; 418e8dcf5f8Saartbik 41919dbb230Saartbik /// Conversion pattern for all vector reductions. 420563879b6SRahul Joshi class VectorReductionOpConversion 421563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ReductionOp> { 422e83b7b99Saartbik public: 423563879b6SRahul Joshi explicit VectorReductionOpConversion(LLVMTypeConverter &typeConv, 424060c9dd1Saartbik bool reassociateFPRed) 425563879b6SRahul Joshi : ConvertOpToLLVMPattern<vector::ReductionOp>(typeConv), 426060c9dd1Saartbik reassociateFPReductions(reassociateFPRed) {} 427e83b7b99Saartbik 4283145427dSRiver Riddle LogicalResult 429563879b6SRahul Joshi matchAndRewrite(vector::ReductionOp reductionOp, ArrayRef<Value> operands, 430e83b7b99Saartbik ConversionPatternRewriter &rewriter) const override { 431e83b7b99Saartbik auto kind = reductionOp.kind(); 432e83b7b99Saartbik Type eltType = reductionOp.dest().getType(); 433dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(eltType); 434e9628955SAart Bik if (eltType.isIntOrIndex()) { 435e83b7b99Saartbik // Integer reductions: add/mul/min/max/and/or/xor. 436e83b7b99Saartbik if (kind == "add") 437322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_add>( 438563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 439e83b7b99Saartbik else if (kind == "mul") 440322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_mul>( 441563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 442e9628955SAart Bik else if (kind == "min" && 443e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 444322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umin>( 445563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 446e83b7b99Saartbik else if (kind == "min") 447322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smin>( 448563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 449e9628955SAart Bik else if (kind == "max" && 450e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 451322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umax>( 452563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 453e83b7b99Saartbik else if (kind == "max") 454322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smax>( 455563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 456e83b7b99Saartbik else if (kind == "and") 457322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_and>( 458563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 459e83b7b99Saartbik else if (kind == "or") 460322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_or>( 461563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 462e83b7b99Saartbik else if (kind == "xor") 463322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_xor>( 464563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 465e83b7b99Saartbik else 4663145427dSRiver Riddle return failure(); 4673145427dSRiver Riddle return success(); 468dcec2ca5SChristian Sigg } 469e83b7b99Saartbik 470dcec2ca5SChristian Sigg if (!eltType.isa<FloatType>()) 471dcec2ca5SChristian Sigg return failure(); 472dcec2ca5SChristian Sigg 473e83b7b99Saartbik // Floating-point reductions: add/mul/min/max 474e83b7b99Saartbik if (kind == "add") { 4750d924700Saartbik // Optional accumulator (or zero). 4760d924700Saartbik Value acc = operands.size() > 1 ? operands[1] 4770d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 478563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 4790d924700Saartbik rewriter.getZeroAttr(eltType)); 480322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fadd>( 481563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 482ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 483e83b7b99Saartbik } else if (kind == "mul") { 4840d924700Saartbik // Optional accumulator (or one). 4850d924700Saartbik Value acc = operands.size() > 1 4860d924700Saartbik ? operands[1] 4870d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 488563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 4890d924700Saartbik rewriter.getFloatAttr(eltType, 1.0)); 490322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmul>( 491563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 492ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 493e83b7b99Saartbik } else if (kind == "min") 494563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmin>( 495563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 496e83b7b99Saartbik else if (kind == "max") 497563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmax>( 498563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 499e83b7b99Saartbik else 5003145427dSRiver Riddle return failure(); 5013145427dSRiver Riddle return success(); 502e83b7b99Saartbik } 503ceb1b327Saartbik 504ceb1b327Saartbik private: 505ceb1b327Saartbik const bool reassociateFPReductions; 506e83b7b99Saartbik }; 507e83b7b99Saartbik 508563879b6SRahul Joshi class VectorShuffleOpConversion 509563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ShuffleOp> { 5101c81adf3SAart Bik public: 511563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ShuffleOp>::ConvertOpToLLVMPattern; 5121c81adf3SAart Bik 5133145427dSRiver Riddle LogicalResult 514563879b6SRahul Joshi matchAndRewrite(vector::ShuffleOp shuffleOp, ArrayRef<Value> operands, 5151c81adf3SAart Bik ConversionPatternRewriter &rewriter) const override { 516563879b6SRahul Joshi auto loc = shuffleOp->getLoc(); 5172d2c73c5SJacques Pienaar auto adaptor = vector::ShuffleOpAdaptor(operands); 5181c81adf3SAart Bik auto v1Type = shuffleOp.getV1VectorType(); 5191c81adf3SAart Bik auto v2Type = shuffleOp.getV2VectorType(); 5201c81adf3SAart Bik auto vectorType = shuffleOp.getVectorType(); 521dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(vectorType); 5221c81adf3SAart Bik auto maskArrayAttr = shuffleOp.mask(); 5231c81adf3SAart Bik 5241c81adf3SAart Bik // Bail if result type cannot be lowered. 5251c81adf3SAart Bik if (!llvmType) 5263145427dSRiver Riddle return failure(); 5271c81adf3SAart Bik 5281c81adf3SAart Bik // Get rank and dimension sizes. 5291c81adf3SAart Bik int64_t rank = vectorType.getRank(); 5301c81adf3SAart Bik assert(v1Type.getRank() == rank); 5311c81adf3SAart Bik assert(v2Type.getRank() == rank); 5321c81adf3SAart Bik int64_t v1Dim = v1Type.getDimSize(0); 5331c81adf3SAart Bik 5341c81adf3SAart Bik // For rank 1, where both operands have *exactly* the same vector type, 5351c81adf3SAart Bik // there is direct shuffle support in LLVM. Use it! 5361c81adf3SAart Bik if (rank == 1 && v1Type == v2Type) { 537563879b6SRahul Joshi Value llvmShuffleOp = rewriter.create<LLVM::ShuffleVectorOp>( 5381c81adf3SAart Bik loc, adaptor.v1(), adaptor.v2(), maskArrayAttr); 539563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, llvmShuffleOp); 5403145427dSRiver Riddle return success(); 541b36aaeafSAart Bik } 542b36aaeafSAart Bik 5431c81adf3SAart Bik // For all other cases, insert the individual values individually. 544e62a6956SRiver Riddle Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType); 5451c81adf3SAart Bik int64_t insPos = 0; 5461c81adf3SAart Bik for (auto en : llvm::enumerate(maskArrayAttr)) { 5471c81adf3SAart Bik int64_t extPos = en.value().cast<IntegerAttr>().getInt(); 548e62a6956SRiver Riddle Value value = adaptor.v1(); 5491c81adf3SAart Bik if (extPos >= v1Dim) { 5501c81adf3SAart Bik extPos -= v1Dim; 5511c81adf3SAart Bik value = adaptor.v2(); 552b36aaeafSAart Bik } 553dcec2ca5SChristian Sigg Value extract = extractOne(rewriter, *getTypeConverter(), loc, value, 554dcec2ca5SChristian Sigg llvmType, rank, extPos); 555dcec2ca5SChristian Sigg insert = insertOne(rewriter, *getTypeConverter(), loc, insert, extract, 5560f04384dSAlex Zinenko llvmType, rank, insPos++); 5571c81adf3SAart Bik } 558563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, insert); 5593145427dSRiver Riddle return success(); 560b36aaeafSAart Bik } 561b36aaeafSAart Bik }; 562b36aaeafSAart Bik 563563879b6SRahul Joshi class VectorExtractElementOpConversion 564563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractElementOp> { 565cd5dab8aSAart Bik public: 566563879b6SRahul Joshi using ConvertOpToLLVMPattern< 567563879b6SRahul Joshi vector::ExtractElementOp>::ConvertOpToLLVMPattern; 568cd5dab8aSAart Bik 5693145427dSRiver Riddle LogicalResult 570563879b6SRahul Joshi matchAndRewrite(vector::ExtractElementOp extractEltOp, 571563879b6SRahul Joshi ArrayRef<Value> operands, 572cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 5732d2c73c5SJacques Pienaar auto adaptor = vector::ExtractElementOpAdaptor(operands); 574cd5dab8aSAart Bik auto vectorType = extractEltOp.getVectorType(); 575dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType.getElementType()); 576cd5dab8aSAart Bik 577cd5dab8aSAart Bik // Bail if result type cannot be lowered. 578cd5dab8aSAart Bik if (!llvmType) 5793145427dSRiver Riddle return failure(); 580cd5dab8aSAart Bik 581cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>( 582563879b6SRahul Joshi extractEltOp, llvmType, adaptor.vector(), adaptor.position()); 5833145427dSRiver Riddle return success(); 584cd5dab8aSAart Bik } 585cd5dab8aSAart Bik }; 586cd5dab8aSAart Bik 587563879b6SRahul Joshi class VectorExtractOpConversion 588563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractOp> { 5895c0c51a9SNicolas Vasilache public: 590563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExtractOp>::ConvertOpToLLVMPattern; 5915c0c51a9SNicolas Vasilache 5923145427dSRiver Riddle LogicalResult 593563879b6SRahul Joshi matchAndRewrite(vector::ExtractOp extractOp, ArrayRef<Value> operands, 5945c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 595563879b6SRahul Joshi auto loc = extractOp->getLoc(); 5962d2c73c5SJacques Pienaar auto adaptor = vector::ExtractOpAdaptor(operands); 5979826fe5cSAart Bik auto vectorType = extractOp.getVectorType(); 5982bdf33ccSRiver Riddle auto resultType = extractOp.getResult().getType(); 599dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(resultType); 6005c0c51a9SNicolas Vasilache auto positionArrayAttr = extractOp.position(); 6019826fe5cSAart Bik 6029826fe5cSAart Bik // Bail if result type cannot be lowered. 6039826fe5cSAart Bik if (!llvmResultType) 6043145427dSRiver Riddle return failure(); 6059826fe5cSAart Bik 606864adf39SMatthias Springer // Extract entire vector. Should be handled by folder, but just to be safe. 607864adf39SMatthias Springer if (positionArrayAttr.empty()) { 608864adf39SMatthias Springer rewriter.replaceOp(extractOp, adaptor.vector()); 609864adf39SMatthias Springer return success(); 610864adf39SMatthias Springer } 611864adf39SMatthias Springer 6125c0c51a9SNicolas Vasilache // One-shot extraction of vector from array (only requires extractvalue). 6135c0c51a9SNicolas Vasilache if (resultType.isa<VectorType>()) { 614e62a6956SRiver Riddle Value extracted = rewriter.create<LLVM::ExtractValueOp>( 6155c0c51a9SNicolas Vasilache loc, llvmResultType, adaptor.vector(), positionArrayAttr); 616563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 6173145427dSRiver Riddle return success(); 6185c0c51a9SNicolas Vasilache } 6195c0c51a9SNicolas Vasilache 6209826fe5cSAart Bik // Potential extraction of 1-D vector from array. 621563879b6SRahul Joshi auto *context = extractOp->getContext(); 622e62a6956SRiver Riddle Value extracted = adaptor.vector(); 6235c0c51a9SNicolas Vasilache auto positionAttrs = positionArrayAttr.getValue(); 6245c0c51a9SNicolas Vasilache if (positionAttrs.size() > 1) { 6259826fe5cSAart Bik auto oneDVectorType = reducedVectorTypeBack(vectorType); 6265c0c51a9SNicolas Vasilache auto nMinusOnePositionAttrs = 627c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 6285c0c51a9SNicolas Vasilache extracted = rewriter.create<LLVM::ExtractValueOp>( 629dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 6305c0c51a9SNicolas Vasilache nMinusOnePositionAttrs); 6315c0c51a9SNicolas Vasilache } 6325c0c51a9SNicolas Vasilache 6335c0c51a9SNicolas Vasilache // Remaining extraction of element from 1-D LLVM vector 6345c0c51a9SNicolas Vasilache auto position = positionAttrs.back().cast<IntegerAttr>(); 6352230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 6361d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 6375c0c51a9SNicolas Vasilache extracted = 6385c0c51a9SNicolas Vasilache rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant); 639563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 6405c0c51a9SNicolas Vasilache 6413145427dSRiver Riddle return success(); 6425c0c51a9SNicolas Vasilache } 6435c0c51a9SNicolas Vasilache }; 6445c0c51a9SNicolas Vasilache 645681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector 646681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion. 647681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank. 648681f929fSNicolas Vasilache /// 649681f929fSNicolas Vasilache /// Example: 650681f929fSNicolas Vasilache /// ``` 651681f929fSNicolas Vasilache /// vector.fma %a, %a, %a : vector<8xf32> 652681f929fSNicolas Vasilache /// ``` 653681f929fSNicolas Vasilache /// is converted to: 654681f929fSNicolas Vasilache /// ``` 6553bffe602SBenjamin Kramer /// llvm.intr.fmuladd %va, %va, %va: 656dd5165a9SAlex Zinenko /// (!llvm."<8 x f32>">, !llvm<"<8 x f32>">, !llvm<"<8 x f32>">) 657dd5165a9SAlex Zinenko /// -> !llvm."<8 x f32>"> 658681f929fSNicolas Vasilache /// ``` 659563879b6SRahul Joshi class VectorFMAOp1DConversion : public ConvertOpToLLVMPattern<vector::FMAOp> { 660681f929fSNicolas Vasilache public: 661563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FMAOp>::ConvertOpToLLVMPattern; 662681f929fSNicolas Vasilache 6633145427dSRiver Riddle LogicalResult 664563879b6SRahul Joshi matchAndRewrite(vector::FMAOp fmaOp, ArrayRef<Value> operands, 665681f929fSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 6662d2c73c5SJacques Pienaar auto adaptor = vector::FMAOpAdaptor(operands); 667681f929fSNicolas Vasilache VectorType vType = fmaOp.getVectorType(); 668681f929fSNicolas Vasilache if (vType.getRank() != 1) 6693145427dSRiver Riddle return failure(); 670563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(fmaOp, adaptor.lhs(), 6713bffe602SBenjamin Kramer adaptor.rhs(), adaptor.acc()); 6723145427dSRiver Riddle return success(); 673681f929fSNicolas Vasilache } 674681f929fSNicolas Vasilache }; 675681f929fSNicolas Vasilache 676563879b6SRahul Joshi class VectorInsertElementOpConversion 677563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertElementOp> { 678cd5dab8aSAart Bik public: 679563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertElementOp>::ConvertOpToLLVMPattern; 680cd5dab8aSAart Bik 6813145427dSRiver Riddle LogicalResult 682563879b6SRahul Joshi matchAndRewrite(vector::InsertElementOp insertEltOp, ArrayRef<Value> operands, 683cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 6842d2c73c5SJacques Pienaar auto adaptor = vector::InsertElementOpAdaptor(operands); 685cd5dab8aSAart Bik auto vectorType = insertEltOp.getDestVectorType(); 686dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType); 687cd5dab8aSAart Bik 688cd5dab8aSAart Bik // Bail if result type cannot be lowered. 689cd5dab8aSAart Bik if (!llvmType) 6903145427dSRiver Riddle return failure(); 691cd5dab8aSAart Bik 692cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>( 693563879b6SRahul Joshi insertEltOp, llvmType, adaptor.dest(), adaptor.source(), 694563879b6SRahul Joshi adaptor.position()); 6953145427dSRiver Riddle return success(); 696cd5dab8aSAart Bik } 697cd5dab8aSAart Bik }; 698cd5dab8aSAart Bik 699563879b6SRahul Joshi class VectorInsertOpConversion 700563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertOp> { 7019826fe5cSAart Bik public: 702563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertOp>::ConvertOpToLLVMPattern; 7039826fe5cSAart Bik 7043145427dSRiver Riddle LogicalResult 705563879b6SRahul Joshi matchAndRewrite(vector::InsertOp insertOp, ArrayRef<Value> operands, 7069826fe5cSAart Bik ConversionPatternRewriter &rewriter) const override { 707563879b6SRahul Joshi auto loc = insertOp->getLoc(); 7082d2c73c5SJacques Pienaar auto adaptor = vector::InsertOpAdaptor(operands); 7099826fe5cSAart Bik auto sourceType = insertOp.getSourceType(); 7109826fe5cSAart Bik auto destVectorType = insertOp.getDestVectorType(); 711dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(destVectorType); 7129826fe5cSAart Bik auto positionArrayAttr = insertOp.position(); 7139826fe5cSAart Bik 7149826fe5cSAart Bik // Bail if result type cannot be lowered. 7159826fe5cSAart Bik if (!llvmResultType) 7163145427dSRiver Riddle return failure(); 7179826fe5cSAart Bik 718864adf39SMatthias Springer // Overwrite entire vector with value. Should be handled by folder, but 719864adf39SMatthias Springer // just to be safe. 720864adf39SMatthias Springer if (positionArrayAttr.empty()) { 721864adf39SMatthias Springer rewriter.replaceOp(insertOp, adaptor.source()); 722864adf39SMatthias Springer return success(); 723864adf39SMatthias Springer } 724864adf39SMatthias Springer 7259826fe5cSAart Bik // One-shot insertion of a vector into an array (only requires insertvalue). 7269826fe5cSAart Bik if (sourceType.isa<VectorType>()) { 727e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertValueOp>( 7289826fe5cSAart Bik loc, llvmResultType, adaptor.dest(), adaptor.source(), 7299826fe5cSAart Bik positionArrayAttr); 730563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 7313145427dSRiver Riddle return success(); 7329826fe5cSAart Bik } 7339826fe5cSAart Bik 7349826fe5cSAart Bik // Potential extraction of 1-D vector from array. 735563879b6SRahul Joshi auto *context = insertOp->getContext(); 736e62a6956SRiver Riddle Value extracted = adaptor.dest(); 7379826fe5cSAart Bik auto positionAttrs = positionArrayAttr.getValue(); 7389826fe5cSAart Bik auto position = positionAttrs.back().cast<IntegerAttr>(); 7399826fe5cSAart Bik auto oneDVectorType = destVectorType; 7409826fe5cSAart Bik if (positionAttrs.size() > 1) { 7419826fe5cSAart Bik oneDVectorType = reducedVectorTypeBack(destVectorType); 7429826fe5cSAart Bik auto nMinusOnePositionAttrs = 743c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 7449826fe5cSAart Bik extracted = rewriter.create<LLVM::ExtractValueOp>( 745dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 7469826fe5cSAart Bik nMinusOnePositionAttrs); 7479826fe5cSAart Bik } 7489826fe5cSAart Bik 7499826fe5cSAart Bik // Insertion of an element into a 1-D LLVM vector. 7502230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 7511d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 752e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertElementOp>( 753dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 7540f04384dSAlex Zinenko adaptor.source(), constant); 7559826fe5cSAart Bik 7569826fe5cSAart Bik // Potential insertion of resulting 1-D vector into array. 7579826fe5cSAart Bik if (positionAttrs.size() > 1) { 7589826fe5cSAart Bik auto nMinusOnePositionAttrs = 759c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 7609826fe5cSAart Bik inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType, 7619826fe5cSAart Bik adaptor.dest(), inserted, 7629826fe5cSAart Bik nMinusOnePositionAttrs); 7639826fe5cSAart Bik } 7649826fe5cSAart Bik 765563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 7663145427dSRiver Riddle return success(); 7679826fe5cSAart Bik } 7689826fe5cSAart Bik }; 7699826fe5cSAart Bik 770681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1. 771681f929fSNicolas Vasilache /// 772681f929fSNicolas Vasilache /// Example: 773681f929fSNicolas Vasilache /// ``` 774681f929fSNicolas Vasilache /// %d = vector.fma %a, %b, %c : vector<2x4xf32> 775681f929fSNicolas Vasilache /// ``` 776681f929fSNicolas Vasilache /// is rewritten into: 777681f929fSNicolas Vasilache /// ``` 778681f929fSNicolas Vasilache /// %r = splat %f0: vector<2x4xf32> 779681f929fSNicolas Vasilache /// %va = vector.extractvalue %a[0] : vector<2x4xf32> 780681f929fSNicolas Vasilache /// %vb = vector.extractvalue %b[0] : vector<2x4xf32> 781681f929fSNicolas Vasilache /// %vc = vector.extractvalue %c[0] : vector<2x4xf32> 782681f929fSNicolas Vasilache /// %vd = vector.fma %va, %vb, %vc : vector<4xf32> 783681f929fSNicolas Vasilache /// %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32> 784681f929fSNicolas Vasilache /// %va2 = vector.extractvalue %a2[1] : vector<2x4xf32> 785681f929fSNicolas Vasilache /// %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32> 786681f929fSNicolas Vasilache /// %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32> 787681f929fSNicolas Vasilache /// %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32> 788681f929fSNicolas Vasilache /// %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32> 789681f929fSNicolas Vasilache /// // %r3 holds the final value. 790681f929fSNicolas Vasilache /// ``` 791681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> { 792681f929fSNicolas Vasilache public: 793681f929fSNicolas Vasilache using OpRewritePattern<FMAOp>::OpRewritePattern; 794681f929fSNicolas Vasilache 7953145427dSRiver Riddle LogicalResult matchAndRewrite(FMAOp op, 796681f929fSNicolas Vasilache PatternRewriter &rewriter) const override { 797681f929fSNicolas Vasilache auto vType = op.getVectorType(); 798681f929fSNicolas Vasilache if (vType.getRank() < 2) 7993145427dSRiver Riddle return failure(); 800681f929fSNicolas Vasilache 801681f929fSNicolas Vasilache auto loc = op.getLoc(); 802681f929fSNicolas Vasilache auto elemType = vType.getElementType(); 803681f929fSNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 804681f929fSNicolas Vasilache rewriter.getZeroAttr(elemType)); 805681f929fSNicolas Vasilache Value desc = rewriter.create<SplatOp>(loc, vType, zero); 806681f929fSNicolas Vasilache for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) { 807681f929fSNicolas Vasilache Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i); 808681f929fSNicolas Vasilache Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i); 809681f929fSNicolas Vasilache Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i); 810681f929fSNicolas Vasilache Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC); 811681f929fSNicolas Vasilache desc = rewriter.create<InsertOp>(loc, fma, desc, i); 812681f929fSNicolas Vasilache } 813681f929fSNicolas Vasilache rewriter.replaceOp(op, desc); 8143145427dSRiver Riddle return success(); 815681f929fSNicolas Vasilache } 816681f929fSNicolas Vasilache }; 817681f929fSNicolas Vasilache 8182d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly 8192d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern 8202d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to 8212d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same 8222d515e49SNicolas Vasilache // rank. 8232d515e49SNicolas Vasilache // 8242d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 8252d515e49SNicolas Vasilache // have different ranks. In this case: 8262d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 8272d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 8282d515e49SNicolas Vasilache // destination subvector 8292d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 8302d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 8312d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 8322d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 8332d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern 8342d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 8352d515e49SNicolas Vasilache public: 8362d515e49SNicolas Vasilache using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 8372d515e49SNicolas Vasilache 8383145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 8392d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 8402d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 8412d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 8422d515e49SNicolas Vasilache 8432d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 8443145427dSRiver Riddle return failure(); 8452d515e49SNicolas Vasilache 8462d515e49SNicolas Vasilache auto loc = op.getLoc(); 8472d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 8482d515e49SNicolas Vasilache assert(rankDiff >= 0); 8492d515e49SNicolas Vasilache if (rankDiff == 0) 8503145427dSRiver Riddle return failure(); 8512d515e49SNicolas Vasilache 8522d515e49SNicolas Vasilache int64_t rankRest = dstType.getRank() - rankDiff; 8532d515e49SNicolas Vasilache // Extract / insert the subvector of matching rank and InsertStridedSlice 8542d515e49SNicolas Vasilache // on it. 8552d515e49SNicolas Vasilache Value extracted = 8562d515e49SNicolas Vasilache rewriter.create<ExtractOp>(loc, op.dest(), 8572d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 858dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 8592d515e49SNicolas Vasilache // A different pattern will kick in for InsertStridedSlice with matching 8602d515e49SNicolas Vasilache // ranks. 8612d515e49SNicolas Vasilache auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>( 8622d515e49SNicolas Vasilache loc, op.source(), extracted, 8632d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/rankDiff), 864c8fc76a9Saartbik getI64SubArray(op.strides(), /*dropFront=*/0)); 8652d515e49SNicolas Vasilache rewriter.replaceOpWithNewOp<InsertOp>( 8662d515e49SNicolas Vasilache op, stridedSliceInnerOp.getResult(), op.dest(), 8672d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 868dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 8693145427dSRiver Riddle return success(); 8702d515e49SNicolas Vasilache } 8712d515e49SNicolas Vasilache }; 8722d515e49SNicolas Vasilache 8732d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 8742d515e49SNicolas Vasilache // have the same rank. In this case, we reduce 8752d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 8762d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 8772d515e49SNicolas Vasilache // destination subvector 8782d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 8792d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 8802d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 8812d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 8822d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern 8832d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 8842d515e49SNicolas Vasilache public: 8852257e4a7SRiver Riddle using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 8862257e4a7SRiver Riddle 8872257e4a7SRiver Riddle void initialize() { 888b99bd771SRiver Riddle // This pattern creates recursive InsertStridedSliceOp, but the recursion is 889b99bd771SRiver Riddle // bounded as the rank is strictly decreasing. 890b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 891b99bd771SRiver Riddle } 8922d515e49SNicolas Vasilache 8933145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 8942d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 8952d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 8962d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 8972d515e49SNicolas Vasilache 8982d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 8993145427dSRiver Riddle return failure(); 9002d515e49SNicolas Vasilache 9012d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 9022d515e49SNicolas Vasilache assert(rankDiff >= 0); 9032d515e49SNicolas Vasilache if (rankDiff != 0) 9043145427dSRiver Riddle return failure(); 9052d515e49SNicolas Vasilache 9062d515e49SNicolas Vasilache if (srcType == dstType) { 9072d515e49SNicolas Vasilache rewriter.replaceOp(op, op.source()); 9083145427dSRiver Riddle return success(); 9092d515e49SNicolas Vasilache } 9102d515e49SNicolas Vasilache 9112d515e49SNicolas Vasilache int64_t offset = 9122d515e49SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 9132d515e49SNicolas Vasilache int64_t size = srcType.getShape().front(); 9142d515e49SNicolas Vasilache int64_t stride = 9152d515e49SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 9162d515e49SNicolas Vasilache 9172d515e49SNicolas Vasilache auto loc = op.getLoc(); 9182d515e49SNicolas Vasilache Value res = op.dest(); 9192d515e49SNicolas Vasilache // For each slice of the source vector along the most major dimension. 9202d515e49SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 9212d515e49SNicolas Vasilache off += stride, ++idx) { 9222d515e49SNicolas Vasilache // 1. extract the proper subvector (or element) from source 9232d515e49SNicolas Vasilache Value extractedSource = extractOne(rewriter, loc, op.source(), idx); 9242d515e49SNicolas Vasilache if (extractedSource.getType().isa<VectorType>()) { 9252d515e49SNicolas Vasilache // 2. If we have a vector, extract the proper subvector from destination 9262d515e49SNicolas Vasilache // Otherwise we are at the element level and no need to recurse. 9272d515e49SNicolas Vasilache Value extractedDest = extractOne(rewriter, loc, op.dest(), off); 9282d515e49SNicolas Vasilache // 3. Reduce the problem to lowering a new InsertStridedSlice op with 9292d515e49SNicolas Vasilache // smaller rank. 930bd1ccfe6SRiver Riddle extractedSource = rewriter.create<InsertStridedSliceOp>( 9312d515e49SNicolas Vasilache loc, extractedSource, extractedDest, 9322d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /* dropFront=*/1), 9332d515e49SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 9342d515e49SNicolas Vasilache } 9352d515e49SNicolas Vasilache // 4. Insert the extractedSource into the res vector. 9362d515e49SNicolas Vasilache res = insertOne(rewriter, loc, extractedSource, res, off); 9372d515e49SNicolas Vasilache } 9382d515e49SNicolas Vasilache 9392d515e49SNicolas Vasilache rewriter.replaceOp(op, res); 9403145427dSRiver Riddle return success(); 9412d515e49SNicolas Vasilache } 9422d515e49SNicolas Vasilache }; 9432d515e49SNicolas Vasilache 94430e6033bSNicolas Vasilache /// Returns the strides if the memory underlying `memRefType` has a contiguous 94530e6033bSNicolas Vasilache /// static layout. 94630e6033bSNicolas Vasilache static llvm::Optional<SmallVector<int64_t, 4>> 94730e6033bSNicolas Vasilache computeContiguousStrides(MemRefType memRefType) { 9482bf491c7SBenjamin Kramer int64_t offset; 94930e6033bSNicolas Vasilache SmallVector<int64_t, 4> strides; 95030e6033bSNicolas Vasilache if (failed(getStridesAndOffset(memRefType, strides, offset))) 95130e6033bSNicolas Vasilache return None; 95230e6033bSNicolas Vasilache if (!strides.empty() && strides.back() != 1) 95330e6033bSNicolas Vasilache return None; 95430e6033bSNicolas Vasilache // If no layout or identity layout, this is contiguous by definition. 95530e6033bSNicolas Vasilache if (memRefType.getAffineMaps().empty() || 95630e6033bSNicolas Vasilache memRefType.getAffineMaps().front().isIdentity()) 95730e6033bSNicolas Vasilache return strides; 95830e6033bSNicolas Vasilache 95930e6033bSNicolas Vasilache // Otherwise, we must determine contiguity form shapes. This can only ever 96030e6033bSNicolas Vasilache // work in static cases because MemRefType is underspecified to represent 96130e6033bSNicolas Vasilache // contiguous dynamic shapes in other ways than with just empty/identity 96230e6033bSNicolas Vasilache // layout. 9632bf491c7SBenjamin Kramer auto sizes = memRefType.getShape(); 9645017b0f8SMatthias Springer for (int index = 0, e = strides.size() - 1; index < e; ++index) { 96530e6033bSNicolas Vasilache if (ShapedType::isDynamic(sizes[index + 1]) || 96630e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index]) || 96730e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index + 1])) 96830e6033bSNicolas Vasilache return None; 96930e6033bSNicolas Vasilache if (strides[index] != strides[index + 1] * sizes[index + 1]) 97030e6033bSNicolas Vasilache return None; 9712bf491c7SBenjamin Kramer } 97230e6033bSNicolas Vasilache return strides; 9732bf491c7SBenjamin Kramer } 9742bf491c7SBenjamin Kramer 975563879b6SRahul Joshi class VectorTypeCastOpConversion 976563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::TypeCastOp> { 9775c0c51a9SNicolas Vasilache public: 978563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::TypeCastOp>::ConvertOpToLLVMPattern; 9795c0c51a9SNicolas Vasilache 9803145427dSRiver Riddle LogicalResult 981563879b6SRahul Joshi matchAndRewrite(vector::TypeCastOp castOp, ArrayRef<Value> operands, 9825c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 983563879b6SRahul Joshi auto loc = castOp->getLoc(); 9845c0c51a9SNicolas Vasilache MemRefType sourceMemRefType = 9852bdf33ccSRiver Riddle castOp.getOperand().getType().cast<MemRefType>(); 9869eb3e564SChris Lattner MemRefType targetMemRefType = castOp.getType(); 9875c0c51a9SNicolas Vasilache 9885c0c51a9SNicolas Vasilache // Only static shape casts supported atm. 9895c0c51a9SNicolas Vasilache if (!sourceMemRefType.hasStaticShape() || 9905c0c51a9SNicolas Vasilache !targetMemRefType.hasStaticShape()) 9913145427dSRiver Riddle return failure(); 9925c0c51a9SNicolas Vasilache 9935c0c51a9SNicolas Vasilache auto llvmSourceDescriptorTy = 9948de43b92SAlex Zinenko operands[0].getType().dyn_cast<LLVM::LLVMStructType>(); 9958de43b92SAlex Zinenko if (!llvmSourceDescriptorTy) 9963145427dSRiver Riddle return failure(); 9975c0c51a9SNicolas Vasilache MemRefDescriptor sourceMemRef(operands[0]); 9985c0c51a9SNicolas Vasilache 999dcec2ca5SChristian Sigg auto llvmTargetDescriptorTy = typeConverter->convertType(targetMemRefType) 10008de43b92SAlex Zinenko .dyn_cast_or_null<LLVM::LLVMStructType>(); 10018de43b92SAlex Zinenko if (!llvmTargetDescriptorTy) 10023145427dSRiver Riddle return failure(); 10035c0c51a9SNicolas Vasilache 100430e6033bSNicolas Vasilache // Only contiguous source buffers supported atm. 100530e6033bSNicolas Vasilache auto sourceStrides = computeContiguousStrides(sourceMemRefType); 100630e6033bSNicolas Vasilache if (!sourceStrides) 100730e6033bSNicolas Vasilache return failure(); 100830e6033bSNicolas Vasilache auto targetStrides = computeContiguousStrides(targetMemRefType); 100930e6033bSNicolas Vasilache if (!targetStrides) 101030e6033bSNicolas Vasilache return failure(); 101130e6033bSNicolas Vasilache // Only support static strides for now, regardless of contiguity. 101230e6033bSNicolas Vasilache if (llvm::any_of(*targetStrides, [](int64_t stride) { 101330e6033bSNicolas Vasilache return ShapedType::isDynamicStrideOrOffset(stride); 101430e6033bSNicolas Vasilache })) 10153145427dSRiver Riddle return failure(); 10165c0c51a9SNicolas Vasilache 10172230bf99SAlex Zinenko auto int64Ty = IntegerType::get(rewriter.getContext(), 64); 10185c0c51a9SNicolas Vasilache 10195c0c51a9SNicolas Vasilache // Create descriptor. 10205c0c51a9SNicolas Vasilache auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy); 10213a577f54SChristian Sigg Type llvmTargetElementTy = desc.getElementPtrType(); 10225c0c51a9SNicolas Vasilache // Set allocated ptr. 1023e62a6956SRiver Riddle Value allocated = sourceMemRef.allocatedPtr(rewriter, loc); 10245c0c51a9SNicolas Vasilache allocated = 10255c0c51a9SNicolas Vasilache rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated); 10265c0c51a9SNicolas Vasilache desc.setAllocatedPtr(rewriter, loc, allocated); 10275c0c51a9SNicolas Vasilache // Set aligned ptr. 1028e62a6956SRiver Riddle Value ptr = sourceMemRef.alignedPtr(rewriter, loc); 10295c0c51a9SNicolas Vasilache ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr); 10305c0c51a9SNicolas Vasilache desc.setAlignedPtr(rewriter, loc, ptr); 10315c0c51a9SNicolas Vasilache // Fill offset 0. 10325c0c51a9SNicolas Vasilache auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0); 10335c0c51a9SNicolas Vasilache auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr); 10345c0c51a9SNicolas Vasilache desc.setOffset(rewriter, loc, zero); 10355c0c51a9SNicolas Vasilache 10365c0c51a9SNicolas Vasilache // Fill size and stride descriptors in memref. 10375c0c51a9SNicolas Vasilache for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) { 10385c0c51a9SNicolas Vasilache int64_t index = indexedSize.index(); 10395c0c51a9SNicolas Vasilache auto sizeAttr = 10405c0c51a9SNicolas Vasilache rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value()); 10415c0c51a9SNicolas Vasilache auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr); 10425c0c51a9SNicolas Vasilache desc.setSize(rewriter, loc, index, size); 104330e6033bSNicolas Vasilache auto strideAttr = rewriter.getIntegerAttr(rewriter.getIndexType(), 104430e6033bSNicolas Vasilache (*targetStrides)[index]); 10455c0c51a9SNicolas Vasilache auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr); 10465c0c51a9SNicolas Vasilache desc.setStride(rewriter, loc, index, stride); 10475c0c51a9SNicolas Vasilache } 10485c0c51a9SNicolas Vasilache 1049563879b6SRahul Joshi rewriter.replaceOp(castOp, {desc}); 10503145427dSRiver Riddle return success(); 10515c0c51a9SNicolas Vasilache } 10525c0c51a9SNicolas Vasilache }; 10535c0c51a9SNicolas Vasilache 1054563879b6SRahul Joshi class VectorPrintOpConversion : public ConvertOpToLLVMPattern<vector::PrintOp> { 1055d9b500d3SAart Bik public: 1056563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::PrintOp>::ConvertOpToLLVMPattern; 1057d9b500d3SAart Bik 1058d9b500d3SAart Bik // Proof-of-concept lowering implementation that relies on a small 1059d9b500d3SAart Bik // runtime support library, which only needs to provide a few 1060d9b500d3SAart Bik // printing methods (single value for all data types, opening/closing 1061d9b500d3SAart Bik // bracket, comma, newline). The lowering fully unrolls a vector 1062d9b500d3SAart Bik // in terms of these elementary printing operations. The advantage 1063d9b500d3SAart Bik // of this approach is that the library can remain unaware of all 1064d9b500d3SAart Bik // low-level implementation details of vectors while still supporting 1065d9b500d3SAart Bik // output of any shaped and dimensioned vector. Due to full unrolling, 1066d9b500d3SAart Bik // this approach is less suited for very large vectors though. 1067d9b500d3SAart Bik // 10689db53a18SRiver Riddle // TODO: rely solely on libc in future? something else? 1069d9b500d3SAart Bik // 10703145427dSRiver Riddle LogicalResult 1071563879b6SRahul Joshi matchAndRewrite(vector::PrintOp printOp, ArrayRef<Value> operands, 1072d9b500d3SAart Bik ConversionPatternRewriter &rewriter) const override { 10732d2c73c5SJacques Pienaar auto adaptor = vector::PrintOpAdaptor(operands); 1074d9b500d3SAart Bik Type printType = printOp.getPrintType(); 1075d9b500d3SAart Bik 1076dcec2ca5SChristian Sigg if (typeConverter->convertType(printType) == nullptr) 10773145427dSRiver Riddle return failure(); 1078d9b500d3SAart Bik 1079b8880f5fSAart Bik // Make sure element type has runtime support. 1080b8880f5fSAart Bik PrintConversion conversion = PrintConversion::None; 1081d9b500d3SAart Bik VectorType vectorType = printType.dyn_cast<VectorType>(); 1082d9b500d3SAart Bik Type eltType = vectorType ? vectorType.getElementType() : printType; 1083d9b500d3SAart Bik Operation *printer; 1084b8880f5fSAart Bik if (eltType.isF32()) { 1085e332c22cSNicolas Vasilache printer = 1086e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF32Fn(printOp->getParentOfType<ModuleOp>()); 1087b8880f5fSAart Bik } else if (eltType.isF64()) { 1088e332c22cSNicolas Vasilache printer = 1089e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF64Fn(printOp->getParentOfType<ModuleOp>()); 109054759cefSAart Bik } else if (eltType.isIndex()) { 1091e332c22cSNicolas Vasilache printer = 1092e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintU64Fn(printOp->getParentOfType<ModuleOp>()); 1093b8880f5fSAart Bik } else if (auto intTy = eltType.dyn_cast<IntegerType>()) { 1094b8880f5fSAart Bik // Integers need a zero or sign extension on the operand 1095b8880f5fSAart Bik // (depending on the source type) as well as a signed or 1096b8880f5fSAart Bik // unsigned print method. Up to 64-bit is supported. 1097b8880f5fSAart Bik unsigned width = intTy.getWidth(); 1098b8880f5fSAart Bik if (intTy.isUnsigned()) { 109954759cefSAart Bik if (width <= 64) { 1100b8880f5fSAart Bik if (width < 64) 1101b8880f5fSAart Bik conversion = PrintConversion::ZeroExt64; 1102e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintU64Fn( 1103e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1104b8880f5fSAart Bik } else { 11053145427dSRiver Riddle return failure(); 1106b8880f5fSAart Bik } 1107b8880f5fSAart Bik } else { 1108b8880f5fSAart Bik assert(intTy.isSignless() || intTy.isSigned()); 110954759cefSAart Bik if (width <= 64) { 1110b8880f5fSAart Bik // Note that we *always* zero extend booleans (1-bit integers), 1111b8880f5fSAart Bik // so that true/false is printed as 1/0 rather than -1/0. 1112b8880f5fSAart Bik if (width == 1) 111354759cefSAart Bik conversion = PrintConversion::ZeroExt64; 111454759cefSAart Bik else if (width < 64) 1115b8880f5fSAart Bik conversion = PrintConversion::SignExt64; 1116e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintI64Fn( 1117e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1118b8880f5fSAart Bik } else { 1119b8880f5fSAart Bik return failure(); 1120b8880f5fSAart Bik } 1121b8880f5fSAart Bik } 1122b8880f5fSAart Bik } else { 1123b8880f5fSAart Bik return failure(); 1124b8880f5fSAart Bik } 1125d9b500d3SAart Bik 1126d9b500d3SAart Bik // Unroll vector into elementary print calls. 1127b8880f5fSAart Bik int64_t rank = vectorType ? vectorType.getRank() : 0; 1128563879b6SRahul Joshi emitRanks(rewriter, printOp, adaptor.source(), vectorType, printer, rank, 1129b8880f5fSAart Bik conversion); 1130e332c22cSNicolas Vasilache emitCall(rewriter, printOp->getLoc(), 1131e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintNewlineFn( 1132e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>())); 1133563879b6SRahul Joshi rewriter.eraseOp(printOp); 11343145427dSRiver Riddle return success(); 1135d9b500d3SAart Bik } 1136d9b500d3SAart Bik 1137d9b500d3SAart Bik private: 1138b8880f5fSAart Bik enum class PrintConversion { 113930e6033bSNicolas Vasilache // clang-format off 1140b8880f5fSAart Bik None, 1141b8880f5fSAart Bik ZeroExt64, 1142b8880f5fSAart Bik SignExt64 114330e6033bSNicolas Vasilache // clang-format on 1144b8880f5fSAart Bik }; 1145b8880f5fSAart Bik 1146d9b500d3SAart Bik void emitRanks(ConversionPatternRewriter &rewriter, Operation *op, 1147e62a6956SRiver Riddle Value value, VectorType vectorType, Operation *printer, 1148b8880f5fSAart Bik int64_t rank, PrintConversion conversion) const { 1149d9b500d3SAart Bik Location loc = op->getLoc(); 1150d9b500d3SAart Bik if (rank == 0) { 1151b8880f5fSAart Bik switch (conversion) { 1152b8880f5fSAart Bik case PrintConversion::ZeroExt64: 1153b8880f5fSAart Bik value = rewriter.create<ZeroExtendIOp>( 11542230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1155b8880f5fSAart Bik break; 1156b8880f5fSAart Bik case PrintConversion::SignExt64: 1157b8880f5fSAart Bik value = rewriter.create<SignExtendIOp>( 11582230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1159b8880f5fSAart Bik break; 1160b8880f5fSAart Bik case PrintConversion::None: 1161b8880f5fSAart Bik break; 1162c9eeeb38Saartbik } 1163d9b500d3SAart Bik emitCall(rewriter, loc, printer, value); 1164d9b500d3SAart Bik return; 1165d9b500d3SAart Bik } 1166d9b500d3SAart Bik 1167e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1168e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintOpenFn(op->getParentOfType<ModuleOp>())); 1169e332c22cSNicolas Vasilache Operation *printComma = 1170e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCommaFn(op->getParentOfType<ModuleOp>()); 1171d9b500d3SAart Bik int64_t dim = vectorType.getDimSize(0); 1172d9b500d3SAart Bik for (int64_t d = 0; d < dim; ++d) { 1173d9b500d3SAart Bik auto reducedType = 1174d9b500d3SAart Bik rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr; 1175dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType( 1176d9b500d3SAart Bik rank > 1 ? reducedType : vectorType.getElementType()); 1177dcec2ca5SChristian Sigg Value nestedVal = extractOne(rewriter, *getTypeConverter(), loc, value, 1178dcec2ca5SChristian Sigg llvmType, rank, d); 1179b8880f5fSAart Bik emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1, 1180b8880f5fSAart Bik conversion); 1181d9b500d3SAart Bik if (d != dim - 1) 1182d9b500d3SAart Bik emitCall(rewriter, loc, printComma); 1183d9b500d3SAart Bik } 1184e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1185e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCloseFn(op->getParentOfType<ModuleOp>())); 1186d9b500d3SAart Bik } 1187d9b500d3SAart Bik 1188d9b500d3SAart Bik // Helper to emit a call. 1189d9b500d3SAart Bik static void emitCall(ConversionPatternRewriter &rewriter, Location loc, 1190d9b500d3SAart Bik Operation *ref, ValueRange params = ValueRange()) { 119108e4f078SRahul Joshi rewriter.create<LLVM::CallOp>(loc, TypeRange(), 1192d9b500d3SAart Bik rewriter.getSymbolRefAttr(ref), params); 1193d9b500d3SAart Bik } 1194d9b500d3SAart Bik }; 1195d9b500d3SAart Bik 1196334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either: 1197c3c95b9cSaartbik /// 1. express single offset extract as a direct shuffle. 1198c3c95b9cSaartbik /// 2. extract + lower rank strided_slice + insert for the n-D case. 1199c3c95b9cSaartbik class VectorExtractStridedSliceOpConversion 1200334a4159SReid Tatge : public OpRewritePattern<ExtractStridedSliceOp> { 120165678d93SNicolas Vasilache public: 12022257e4a7SRiver Riddle using OpRewritePattern<ExtractStridedSliceOp>::OpRewritePattern; 12032257e4a7SRiver Riddle 12042257e4a7SRiver Riddle void initialize() { 1205b99bd771SRiver Riddle // This pattern creates recursive ExtractStridedSliceOp, but the recursion 1206b99bd771SRiver Riddle // is bounded as the rank is strictly decreasing. 1207b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 1208b99bd771SRiver Riddle } 120965678d93SNicolas Vasilache 1210334a4159SReid Tatge LogicalResult matchAndRewrite(ExtractStridedSliceOp op, 121165678d93SNicolas Vasilache PatternRewriter &rewriter) const override { 12129eb3e564SChris Lattner auto dstType = op.getType(); 121365678d93SNicolas Vasilache 121465678d93SNicolas Vasilache assert(!op.offsets().getValue().empty() && "Unexpected empty offsets"); 121565678d93SNicolas Vasilache 121665678d93SNicolas Vasilache int64_t offset = 121765678d93SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 121865678d93SNicolas Vasilache int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt(); 121965678d93SNicolas Vasilache int64_t stride = 122065678d93SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 122165678d93SNicolas Vasilache 122265678d93SNicolas Vasilache auto loc = op.getLoc(); 122365678d93SNicolas Vasilache auto elemType = dstType.getElementType(); 122435b68527SLei Zhang assert(elemType.isSignlessIntOrIndexOrFloat()); 1225c3c95b9cSaartbik 1226c3c95b9cSaartbik // Single offset can be more efficiently shuffled. 1227c3c95b9cSaartbik if (op.offsets().getValue().size() == 1) { 1228c3c95b9cSaartbik SmallVector<int64_t, 4> offsets; 1229c3c95b9cSaartbik offsets.reserve(size); 1230c3c95b9cSaartbik for (int64_t off = offset, e = offset + size * stride; off < e; 1231c3c95b9cSaartbik off += stride) 1232c3c95b9cSaartbik offsets.push_back(off); 1233c3c95b9cSaartbik rewriter.replaceOpWithNewOp<ShuffleOp>(op, dstType, op.vector(), 1234c3c95b9cSaartbik op.vector(), 1235c3c95b9cSaartbik rewriter.getI64ArrayAttr(offsets)); 1236c3c95b9cSaartbik return success(); 1237c3c95b9cSaartbik } 1238c3c95b9cSaartbik 1239c3c95b9cSaartbik // Extract/insert on a lower ranked extract strided slice op. 124065678d93SNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 124165678d93SNicolas Vasilache rewriter.getZeroAttr(elemType)); 124265678d93SNicolas Vasilache Value res = rewriter.create<SplatOp>(loc, dstType, zero); 124365678d93SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 124465678d93SNicolas Vasilache off += stride, ++idx) { 1245c3c95b9cSaartbik Value one = extractOne(rewriter, loc, op.vector(), off); 1246c3c95b9cSaartbik Value extracted = rewriter.create<ExtractStridedSliceOp>( 1247c3c95b9cSaartbik loc, one, getI64SubArray(op.offsets(), /* dropFront=*/1), 124865678d93SNicolas Vasilache getI64SubArray(op.sizes(), /* dropFront=*/1), 124965678d93SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 125065678d93SNicolas Vasilache res = insertOne(rewriter, loc, extracted, res, idx); 125165678d93SNicolas Vasilache } 1252c3c95b9cSaartbik rewriter.replaceOp(op, res); 12533145427dSRiver Riddle return success(); 125465678d93SNicolas Vasilache } 125565678d93SNicolas Vasilache }; 125665678d93SNicolas Vasilache 1257df186507SBenjamin Kramer } // namespace 1258df186507SBenjamin Kramer 12595c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM. 12605c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns( 1261dc4e913bSChris Lattner LLVMTypeConverter &converter, RewritePatternSet &patterns, 126265a3f289SMatthias Springer bool reassociateFPReductions) { 126365678d93SNicolas Vasilache MLIRContext *ctx = converter.getDialect()->getContext(); 1264dc4e913bSChris Lattner patterns.add<VectorFMAOpNDRewritePattern, 1265681f929fSNicolas Vasilache VectorInsertStridedSliceOpDifferentRankRewritePattern, 12662d515e49SNicolas Vasilache VectorInsertStridedSliceOpSameRankRewritePattern, 1267c3c95b9cSaartbik VectorExtractStridedSliceOpConversion>(ctx); 1268dc4e913bSChris Lattner patterns.add<VectorReductionOpConversion>(converter, reassociateFPReductions); 12698345b86dSNicolas Vasilache patterns 1270dc4e913bSChris Lattner .add<VectorBitCastOpConversion, VectorShuffleOpConversion, 1271dc4e913bSChris Lattner VectorExtractElementOpConversion, VectorExtractOpConversion, 1272dc4e913bSChris Lattner VectorFMAOp1DConversion, VectorInsertElementOpConversion, 1273dc4e913bSChris Lattner VectorInsertOpConversion, VectorPrintOpConversion, 127419dbb230Saartbik VectorTypeCastOpConversion, 1275dc4e913bSChris Lattner VectorLoadStoreConversion<vector::LoadOp, vector::LoadOpAdaptor>, 1276ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedLoadOp, 1277ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor>, 1278dc4e913bSChris Lattner VectorLoadStoreConversion<vector::StoreOp, vector::StoreOpAdaptor>, 1279ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedStoreOp, 1280ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor>, 1281dc4e913bSChris Lattner VectorGatherOpConversion, VectorScatterOpConversion, 1282*d1a9e9a7SMatthias Springer VectorExpandLoadOpConversion, VectorCompressStoreOpConversion>( 1283*d1a9e9a7SMatthias Springer converter); 1284*d1a9e9a7SMatthias Springer // Transfer ops with rank > 1 are handled by VectorToSCF. 1285*d1a9e9a7SMatthias Springer populateVectorTransferLoweringPatterns(patterns, /*maxTransferRank=*/1); 12865c0c51a9SNicolas Vasilache } 12875c0c51a9SNicolas Vasilache 128863b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns( 1289dc4e913bSChris Lattner LLVMTypeConverter &converter, RewritePatternSet &patterns) { 1290dc4e913bSChris Lattner patterns.add<VectorMatmulOpConversion>(converter); 1291dc4e913bSChris Lattner patterns.add<VectorFlatTransposeOpConversion>(converter); 129263b683a8SNicolas Vasilache } 1293