15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===//
25c0c51a9SNicolas Vasilache //
330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information.
556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
65c0c51a9SNicolas Vasilache //
756222a06SMehdi Amini //===----------------------------------------------------------------------===//
85c0c51a9SNicolas Vasilache 
965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h"
10870c1fd4SAlex Zinenko 
111834ad4aSRiver Riddle #include "../PassDetail.h"
125c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h"
135c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h"
145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h"
1569d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h"
164d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h"
178345b86dSNicolas Vasilache #include "mlir/IR/AffineMap.h"
185c0c51a9SNicolas Vasilache #include "mlir/IR/Attributes.h"
195c0c51a9SNicolas Vasilache #include "mlir/IR/Builders.h"
205c0c51a9SNicolas Vasilache #include "mlir/IR/MLIRContext.h"
215c0c51a9SNicolas Vasilache #include "mlir/IR/Module.h"
225c0c51a9SNicolas Vasilache #include "mlir/IR/Operation.h"
235c0c51a9SNicolas Vasilache #include "mlir/IR/PatternMatch.h"
245c0c51a9SNicolas Vasilache #include "mlir/IR/StandardTypes.h"
255c0c51a9SNicolas Vasilache #include "mlir/IR/Types.h"
26ec1f4e7cSAlex Zinenko #include "mlir/Target/LLVMIR/TypeTranslation.h"
275c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h"
285c0c51a9SNicolas Vasilache #include "mlir/Transforms/Passes.h"
295c0c51a9SNicolas Vasilache #include "llvm/IR/DerivedTypes.h"
305c0c51a9SNicolas Vasilache #include "llvm/IR/Module.h"
315c0c51a9SNicolas Vasilache #include "llvm/IR/Type.h"
325c0c51a9SNicolas Vasilache #include "llvm/Support/Allocator.h"
335c0c51a9SNicolas Vasilache #include "llvm/Support/ErrorHandling.h"
345c0c51a9SNicolas Vasilache 
355c0c51a9SNicolas Vasilache using namespace mlir;
3665678d93SNicolas Vasilache using namespace mlir::vector;
375c0c51a9SNicolas Vasilache 
389826fe5cSAart Bik // Helper to reduce vector type by one rank at front.
399826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) {
409826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
419826fe5cSAart Bik   return VectorType::get(tp.getShape().drop_front(), tp.getElementType());
429826fe5cSAart Bik }
439826fe5cSAart Bik 
449826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back.
459826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) {
469826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
479826fe5cSAart Bik   return VectorType::get(tp.getShape().take_back(), tp.getElementType());
489826fe5cSAart Bik }
499826fe5cSAart Bik 
501c81adf3SAart Bik // Helper that picks the proper sequence for inserting.
51e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter,
520f04384dSAlex Zinenko                        LLVMTypeConverter &typeConverter, Location loc,
530f04384dSAlex Zinenko                        Value val1, Value val2, Type llvmType, int64_t rank,
540f04384dSAlex Zinenko                        int64_t pos) {
551c81adf3SAart Bik   if (rank == 1) {
561c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
571c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
580f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
591c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
601c81adf3SAart Bik     return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2,
611c81adf3SAart Bik                                                   constant);
621c81adf3SAart Bik   }
631c81adf3SAart Bik   return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2,
641c81adf3SAart Bik                                               rewriter.getI64ArrayAttr(pos));
651c81adf3SAart Bik }
661c81adf3SAart Bik 
672d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting.
682d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from,
692d515e49SNicolas Vasilache                        Value into, int64_t offset) {
702d515e49SNicolas Vasilache   auto vectorType = into.getType().cast<VectorType>();
712d515e49SNicolas Vasilache   if (vectorType.getRank() > 1)
722d515e49SNicolas Vasilache     return rewriter.create<InsertOp>(loc, from, into, offset);
732d515e49SNicolas Vasilache   return rewriter.create<vector::InsertElementOp>(
742d515e49SNicolas Vasilache       loc, vectorType, from, into,
752d515e49SNicolas Vasilache       rewriter.create<ConstantIndexOp>(loc, offset));
762d515e49SNicolas Vasilache }
772d515e49SNicolas Vasilache 
781c81adf3SAart Bik // Helper that picks the proper sequence for extracting.
79e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter,
800f04384dSAlex Zinenko                         LLVMTypeConverter &typeConverter, Location loc,
810f04384dSAlex Zinenko                         Value val, Type llvmType, int64_t rank, int64_t pos) {
821c81adf3SAart Bik   if (rank == 1) {
831c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
841c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
850f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
861c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
871c81adf3SAart Bik     return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val,
881c81adf3SAart Bik                                                    constant);
891c81adf3SAart Bik   }
901c81adf3SAart Bik   return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val,
911c81adf3SAart Bik                                                rewriter.getI64ArrayAttr(pos));
921c81adf3SAart Bik }
931c81adf3SAart Bik 
942d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting.
952d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector,
962d515e49SNicolas Vasilache                         int64_t offset) {
972d515e49SNicolas Vasilache   auto vectorType = vector.getType().cast<VectorType>();
982d515e49SNicolas Vasilache   if (vectorType.getRank() > 1)
992d515e49SNicolas Vasilache     return rewriter.create<ExtractOp>(loc, vector, offset);
1002d515e49SNicolas Vasilache   return rewriter.create<vector::ExtractElementOp>(
1012d515e49SNicolas Vasilache       loc, vectorType.getElementType(), vector,
1022d515e49SNicolas Vasilache       rewriter.create<ConstantIndexOp>(loc, offset));
1032d515e49SNicolas Vasilache }
1042d515e49SNicolas Vasilache 
1052d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t.
1069db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing.
1072d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr,
1082d515e49SNicolas Vasilache                                               unsigned dropFront = 0,
1092d515e49SNicolas Vasilache                                               unsigned dropBack = 0) {
1102d515e49SNicolas Vasilache   assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds");
1112d515e49SNicolas Vasilache   auto range = arrayAttr.getAsRange<IntegerAttr>();
1122d515e49SNicolas Vasilache   SmallVector<int64_t, 4> res;
1132d515e49SNicolas Vasilache   res.reserve(arrayAttr.size() - dropFront - dropBack);
1142d515e49SNicolas Vasilache   for (auto it = range.begin() + dropFront, eit = range.end() - dropBack;
1152d515e49SNicolas Vasilache        it != eit; ++it)
1162d515e49SNicolas Vasilache     res.push_back((*it).getValue().getSExtValue());
1172d515e49SNicolas Vasilache   return res;
1182d515e49SNicolas Vasilache }
1192d515e49SNicolas Vasilache 
12019dbb230Saartbik // Helper that returns data layout alignment of an operation with memref.
12119dbb230Saartbik template <typename T>
12219dbb230Saartbik LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter, T op,
12319dbb230Saartbik                                  unsigned &align) {
1245f9e0466SNicolas Vasilache   Type elementTy =
12519dbb230Saartbik       typeConverter.convertType(op.getMemRefType().getElementType());
1265f9e0466SNicolas Vasilache   if (!elementTy)
1275f9e0466SNicolas Vasilache     return failure();
1285f9e0466SNicolas Vasilache 
129*b2ab375dSAlex Zinenko   // TODO: this should use the MLIR data layout when it becomes available and
130*b2ab375dSAlex Zinenko   // stop depending on translation.
131*b2ab375dSAlex Zinenko   LLVM::LLVMDialect *dialect = typeConverter.getDialect();
132*b2ab375dSAlex Zinenko   align = LLVM::TypeToLLVMIRTranslator(dialect->getLLVMContext())
133*b2ab375dSAlex Zinenko               .getPreferredAlignment(elementTy.cast<LLVM::LLVMType>(),
134*b2ab375dSAlex Zinenko                                      dialect->getLLVMModule().getDataLayout());
1355f9e0466SNicolas Vasilache   return success();
1365f9e0466SNicolas Vasilache }
1375f9e0466SNicolas Vasilache 
138e8dcf5f8Saartbik // Helper that returns the base address of a memref.
139e8dcf5f8Saartbik LogicalResult getBase(ConversionPatternRewriter &rewriter, Location loc,
140e8dcf5f8Saartbik                       Value memref, MemRefType memRefType, Value &base) {
14119dbb230Saartbik   // Inspect stride and offset structure.
14219dbb230Saartbik   //
14319dbb230Saartbik   // TODO: flat memory only for now, generalize
14419dbb230Saartbik   //
14519dbb230Saartbik   int64_t offset;
14619dbb230Saartbik   SmallVector<int64_t, 4> strides;
14719dbb230Saartbik   auto successStrides = getStridesAndOffset(memRefType, strides, offset);
14819dbb230Saartbik   if (failed(successStrides) || strides.size() != 1 || strides[0] != 1 ||
14919dbb230Saartbik       offset != 0 || memRefType.getMemorySpace() != 0)
15019dbb230Saartbik     return failure();
151e8dcf5f8Saartbik   base = MemRefDescriptor(memref).alignedPtr(rewriter, loc);
152e8dcf5f8Saartbik   return success();
153e8dcf5f8Saartbik }
15419dbb230Saartbik 
155e8dcf5f8Saartbik // Helper that returns a pointer given a memref base.
156e8dcf5f8Saartbik LogicalResult getBasePtr(ConversionPatternRewriter &rewriter, Location loc,
157e8dcf5f8Saartbik                          Value memref, MemRefType memRefType, Value &ptr) {
158e8dcf5f8Saartbik   Value base;
159e8dcf5f8Saartbik   if (failed(getBase(rewriter, loc, memref, memRefType, base)))
160e8dcf5f8Saartbik     return failure();
161e8dcf5f8Saartbik   auto pType = MemRefDescriptor(memref).getElementType();
162e8dcf5f8Saartbik   ptr = rewriter.create<LLVM::GEPOp>(loc, pType, base);
163e8dcf5f8Saartbik   return success();
164e8dcf5f8Saartbik }
165e8dcf5f8Saartbik 
166e8dcf5f8Saartbik // Helper that returns vector of pointers given a memref base and an index
167e8dcf5f8Saartbik // vector.
168e8dcf5f8Saartbik LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter, Location loc,
169e8dcf5f8Saartbik                              Value memref, Value indices, MemRefType memRefType,
170e8dcf5f8Saartbik                              VectorType vType, Type iType, Value &ptrs) {
171e8dcf5f8Saartbik   Value base;
172e8dcf5f8Saartbik   if (failed(getBase(rewriter, loc, memref, memRefType, base)))
173e8dcf5f8Saartbik     return failure();
174e8dcf5f8Saartbik   auto pType = MemRefDescriptor(memref).getElementType();
175e8dcf5f8Saartbik   auto ptrsType = LLVM::LLVMType::getVectorTy(pType, vType.getDimSize(0));
1761485fd29Saartbik   ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, indices);
17719dbb230Saartbik   return success();
17819dbb230Saartbik }
17919dbb230Saartbik 
1805f9e0466SNicolas Vasilache static LogicalResult
1815f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter,
1825f9e0466SNicolas Vasilache                                  LLVMTypeConverter &typeConverter, Location loc,
1835f9e0466SNicolas Vasilache                                  TransferReadOp xferOp,
1845f9e0466SNicolas Vasilache                                  ArrayRef<Value> operands, Value dataPtr) {
185affbc0cdSNicolas Vasilache   unsigned align;
18619dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
187affbc0cdSNicolas Vasilache     return failure();
188affbc0cdSNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::LoadOp>(xferOp, dataPtr, align);
1895f9e0466SNicolas Vasilache   return success();
1905f9e0466SNicolas Vasilache }
1915f9e0466SNicolas Vasilache 
1925f9e0466SNicolas Vasilache static LogicalResult
1935f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter,
1945f9e0466SNicolas Vasilache                             LLVMTypeConverter &typeConverter, Location loc,
1955f9e0466SNicolas Vasilache                             TransferReadOp xferOp, ArrayRef<Value> operands,
1965f9e0466SNicolas Vasilache                             Value dataPtr, Value mask) {
1975f9e0466SNicolas Vasilache   auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); };
1985f9e0466SNicolas Vasilache   VectorType fillType = xferOp.getVectorType();
1995f9e0466SNicolas Vasilache   Value fill = rewriter.create<SplatOp>(loc, fillType, xferOp.padding());
2005f9e0466SNicolas Vasilache   fill = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(fillType), fill);
2015f9e0466SNicolas Vasilache 
2025f9e0466SNicolas Vasilache   Type vecTy = typeConverter.convertType(xferOp.getVectorType());
2035f9e0466SNicolas Vasilache   if (!vecTy)
2045f9e0466SNicolas Vasilache     return failure();
2055f9e0466SNicolas Vasilache 
2065f9e0466SNicolas Vasilache   unsigned align;
20719dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
2085f9e0466SNicolas Vasilache     return failure();
2095f9e0466SNicolas Vasilache 
2105f9e0466SNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>(
2115f9e0466SNicolas Vasilache       xferOp, vecTy, dataPtr, mask, ValueRange{fill},
2125f9e0466SNicolas Vasilache       rewriter.getI32IntegerAttr(align));
2135f9e0466SNicolas Vasilache   return success();
2145f9e0466SNicolas Vasilache }
2155f9e0466SNicolas Vasilache 
2165f9e0466SNicolas Vasilache static LogicalResult
2175f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter,
2185f9e0466SNicolas Vasilache                                  LLVMTypeConverter &typeConverter, Location loc,
2195f9e0466SNicolas Vasilache                                  TransferWriteOp xferOp,
2205f9e0466SNicolas Vasilache                                  ArrayRef<Value> operands, Value dataPtr) {
221affbc0cdSNicolas Vasilache   unsigned align;
22219dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
223affbc0cdSNicolas Vasilache     return failure();
2242d2c73c5SJacques Pienaar   auto adaptor = TransferWriteOpAdaptor(operands);
225affbc0cdSNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::StoreOp>(xferOp, adaptor.vector(), dataPtr,
226affbc0cdSNicolas Vasilache                                              align);
2275f9e0466SNicolas Vasilache   return success();
2285f9e0466SNicolas Vasilache }
2295f9e0466SNicolas Vasilache 
2305f9e0466SNicolas Vasilache static LogicalResult
2315f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter,
2325f9e0466SNicolas Vasilache                             LLVMTypeConverter &typeConverter, Location loc,
2335f9e0466SNicolas Vasilache                             TransferWriteOp xferOp, ArrayRef<Value> operands,
2345f9e0466SNicolas Vasilache                             Value dataPtr, Value mask) {
2355f9e0466SNicolas Vasilache   unsigned align;
23619dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
2375f9e0466SNicolas Vasilache     return failure();
2385f9e0466SNicolas Vasilache 
2392d2c73c5SJacques Pienaar   auto adaptor = TransferWriteOpAdaptor(operands);
2405f9e0466SNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>(
2415f9e0466SNicolas Vasilache       xferOp, adaptor.vector(), dataPtr, mask,
2425f9e0466SNicolas Vasilache       rewriter.getI32IntegerAttr(align));
2435f9e0466SNicolas Vasilache   return success();
2445f9e0466SNicolas Vasilache }
2455f9e0466SNicolas Vasilache 
2462d2c73c5SJacques Pienaar static TransferReadOpAdaptor getTransferOpAdapter(TransferReadOp xferOp,
2472d2c73c5SJacques Pienaar                                                   ArrayRef<Value> operands) {
2482d2c73c5SJacques Pienaar   return TransferReadOpAdaptor(operands);
2495f9e0466SNicolas Vasilache }
2505f9e0466SNicolas Vasilache 
2512d2c73c5SJacques Pienaar static TransferWriteOpAdaptor getTransferOpAdapter(TransferWriteOp xferOp,
2522d2c73c5SJacques Pienaar                                                    ArrayRef<Value> operands) {
2532d2c73c5SJacques Pienaar   return TransferWriteOpAdaptor(operands);
2545f9e0466SNicolas Vasilache }
2555f9e0466SNicolas Vasilache 
25690c01357SBenjamin Kramer namespace {
257e83b7b99Saartbik 
25863b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply.
25963b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply.
26063b683a8SNicolas Vasilache class VectorMatmulOpConversion : public ConvertToLLVMPattern {
26163b683a8SNicolas Vasilache public:
26263b683a8SNicolas Vasilache   explicit VectorMatmulOpConversion(MLIRContext *context,
26363b683a8SNicolas Vasilache                                     LLVMTypeConverter &typeConverter)
26463b683a8SNicolas Vasilache       : ConvertToLLVMPattern(vector::MatmulOp::getOperationName(), context,
26563b683a8SNicolas Vasilache                              typeConverter) {}
26663b683a8SNicolas Vasilache 
2673145427dSRiver Riddle   LogicalResult
26863b683a8SNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
26963b683a8SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
27063b683a8SNicolas Vasilache     auto matmulOp = cast<vector::MatmulOp>(op);
2712d2c73c5SJacques Pienaar     auto adaptor = vector::MatmulOpAdaptor(operands);
27263b683a8SNicolas Vasilache     rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>(
27363b683a8SNicolas Vasilache         op, typeConverter.convertType(matmulOp.res().getType()), adaptor.lhs(),
27463b683a8SNicolas Vasilache         adaptor.rhs(), matmulOp.lhs_rows(), matmulOp.lhs_columns(),
27563b683a8SNicolas Vasilache         matmulOp.rhs_columns());
2763145427dSRiver Riddle     return success();
27763b683a8SNicolas Vasilache   }
27863b683a8SNicolas Vasilache };
27963b683a8SNicolas Vasilache 
280c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose.
281c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose.
282c295a65dSaartbik class VectorFlatTransposeOpConversion : public ConvertToLLVMPattern {
283c295a65dSaartbik public:
284c295a65dSaartbik   explicit VectorFlatTransposeOpConversion(MLIRContext *context,
285c295a65dSaartbik                                            LLVMTypeConverter &typeConverter)
286c295a65dSaartbik       : ConvertToLLVMPattern(vector::FlatTransposeOp::getOperationName(),
287c295a65dSaartbik                              context, typeConverter) {}
288c295a65dSaartbik 
289c295a65dSaartbik   LogicalResult
290c295a65dSaartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
291c295a65dSaartbik                   ConversionPatternRewriter &rewriter) const override {
292c295a65dSaartbik     auto transOp = cast<vector::FlatTransposeOp>(op);
2932d2c73c5SJacques Pienaar     auto adaptor = vector::FlatTransposeOpAdaptor(operands);
294c295a65dSaartbik     rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>(
295c295a65dSaartbik         transOp, typeConverter.convertType(transOp.res().getType()),
296c295a65dSaartbik         adaptor.matrix(), transOp.rows(), transOp.columns());
297c295a65dSaartbik     return success();
298c295a65dSaartbik   }
299c295a65dSaartbik };
300c295a65dSaartbik 
30119dbb230Saartbik /// Conversion pattern for a vector.gather.
30219dbb230Saartbik class VectorGatherOpConversion : public ConvertToLLVMPattern {
30319dbb230Saartbik public:
30419dbb230Saartbik   explicit VectorGatherOpConversion(MLIRContext *context,
30519dbb230Saartbik                                     LLVMTypeConverter &typeConverter)
30619dbb230Saartbik       : ConvertToLLVMPattern(vector::GatherOp::getOperationName(), context,
30719dbb230Saartbik                              typeConverter) {}
30819dbb230Saartbik 
30919dbb230Saartbik   LogicalResult
31019dbb230Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
31119dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
31219dbb230Saartbik     auto loc = op->getLoc();
31319dbb230Saartbik     auto gather = cast<vector::GatherOp>(op);
31419dbb230Saartbik     auto adaptor = vector::GatherOpAdaptor(operands);
31519dbb230Saartbik 
31619dbb230Saartbik     // Resolve alignment.
31719dbb230Saartbik     unsigned align;
31819dbb230Saartbik     if (failed(getMemRefAlignment(typeConverter, gather, align)))
31919dbb230Saartbik       return failure();
32019dbb230Saartbik 
32119dbb230Saartbik     // Get index ptrs.
32219dbb230Saartbik     VectorType vType = gather.getResultVectorType();
32319dbb230Saartbik     Type iType = gather.getIndicesVectorType().getElementType();
32419dbb230Saartbik     Value ptrs;
325e8dcf5f8Saartbik     if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), adaptor.indices(),
326e8dcf5f8Saartbik                               gather.getMemRefType(), vType, iType, ptrs)))
32719dbb230Saartbik       return failure();
32819dbb230Saartbik 
32919dbb230Saartbik     // Replace with the gather intrinsic.
33019dbb230Saartbik     ValueRange v = (llvm::size(adaptor.pass_thru()) == 0) ? ValueRange({})
33119dbb230Saartbik                                                           : adaptor.pass_thru();
33219dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_gather>(
33319dbb230Saartbik         gather, typeConverter.convertType(vType), ptrs, adaptor.mask(), v,
33419dbb230Saartbik         rewriter.getI32IntegerAttr(align));
33519dbb230Saartbik     return success();
33619dbb230Saartbik   }
33719dbb230Saartbik };
33819dbb230Saartbik 
33919dbb230Saartbik /// Conversion pattern for a vector.scatter.
34019dbb230Saartbik class VectorScatterOpConversion : public ConvertToLLVMPattern {
34119dbb230Saartbik public:
34219dbb230Saartbik   explicit VectorScatterOpConversion(MLIRContext *context,
34319dbb230Saartbik                                      LLVMTypeConverter &typeConverter)
34419dbb230Saartbik       : ConvertToLLVMPattern(vector::ScatterOp::getOperationName(), context,
34519dbb230Saartbik                              typeConverter) {}
34619dbb230Saartbik 
34719dbb230Saartbik   LogicalResult
34819dbb230Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
34919dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
35019dbb230Saartbik     auto loc = op->getLoc();
35119dbb230Saartbik     auto scatter = cast<vector::ScatterOp>(op);
35219dbb230Saartbik     auto adaptor = vector::ScatterOpAdaptor(operands);
35319dbb230Saartbik 
35419dbb230Saartbik     // Resolve alignment.
35519dbb230Saartbik     unsigned align;
35619dbb230Saartbik     if (failed(getMemRefAlignment(typeConverter, scatter, align)))
35719dbb230Saartbik       return failure();
35819dbb230Saartbik 
35919dbb230Saartbik     // Get index ptrs.
36019dbb230Saartbik     VectorType vType = scatter.getValueVectorType();
36119dbb230Saartbik     Type iType = scatter.getIndicesVectorType().getElementType();
36219dbb230Saartbik     Value ptrs;
363e8dcf5f8Saartbik     if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), adaptor.indices(),
364e8dcf5f8Saartbik                               scatter.getMemRefType(), vType, iType, ptrs)))
36519dbb230Saartbik       return failure();
36619dbb230Saartbik 
36719dbb230Saartbik     // Replace with the scatter intrinsic.
36819dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_scatter>(
36919dbb230Saartbik         scatter, adaptor.value(), ptrs, adaptor.mask(),
37019dbb230Saartbik         rewriter.getI32IntegerAttr(align));
37119dbb230Saartbik     return success();
37219dbb230Saartbik   }
37319dbb230Saartbik };
37419dbb230Saartbik 
375e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload.
376e8dcf5f8Saartbik class VectorExpandLoadOpConversion : public ConvertToLLVMPattern {
377e8dcf5f8Saartbik public:
378e8dcf5f8Saartbik   explicit VectorExpandLoadOpConversion(MLIRContext *context,
379e8dcf5f8Saartbik                                         LLVMTypeConverter &typeConverter)
380e8dcf5f8Saartbik       : ConvertToLLVMPattern(vector::ExpandLoadOp::getOperationName(), context,
381e8dcf5f8Saartbik                              typeConverter) {}
382e8dcf5f8Saartbik 
383e8dcf5f8Saartbik   LogicalResult
384e8dcf5f8Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
385e8dcf5f8Saartbik                   ConversionPatternRewriter &rewriter) const override {
386e8dcf5f8Saartbik     auto loc = op->getLoc();
387e8dcf5f8Saartbik     auto expand = cast<vector::ExpandLoadOp>(op);
388e8dcf5f8Saartbik     auto adaptor = vector::ExpandLoadOpAdaptor(operands);
389e8dcf5f8Saartbik 
390e8dcf5f8Saartbik     Value ptr;
391e8dcf5f8Saartbik     if (failed(getBasePtr(rewriter, loc, adaptor.base(), expand.getMemRefType(),
392e8dcf5f8Saartbik                           ptr)))
393e8dcf5f8Saartbik       return failure();
394e8dcf5f8Saartbik 
395e8dcf5f8Saartbik     auto vType = expand.getResultVectorType();
396e8dcf5f8Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_expandload>(
397e8dcf5f8Saartbik         op, typeConverter.convertType(vType), ptr, adaptor.mask(),
398e8dcf5f8Saartbik         adaptor.pass_thru());
399e8dcf5f8Saartbik     return success();
400e8dcf5f8Saartbik   }
401e8dcf5f8Saartbik };
402e8dcf5f8Saartbik 
403e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore.
404e8dcf5f8Saartbik class VectorCompressStoreOpConversion : public ConvertToLLVMPattern {
405e8dcf5f8Saartbik public:
406e8dcf5f8Saartbik   explicit VectorCompressStoreOpConversion(MLIRContext *context,
407e8dcf5f8Saartbik                                            LLVMTypeConverter &typeConverter)
408e8dcf5f8Saartbik       : ConvertToLLVMPattern(vector::CompressStoreOp::getOperationName(),
409e8dcf5f8Saartbik                              context, typeConverter) {}
410e8dcf5f8Saartbik 
411e8dcf5f8Saartbik   LogicalResult
412e8dcf5f8Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
413e8dcf5f8Saartbik                   ConversionPatternRewriter &rewriter) const override {
414e8dcf5f8Saartbik     auto loc = op->getLoc();
415e8dcf5f8Saartbik     auto compress = cast<vector::CompressStoreOp>(op);
416e8dcf5f8Saartbik     auto adaptor = vector::CompressStoreOpAdaptor(operands);
417e8dcf5f8Saartbik 
418e8dcf5f8Saartbik     Value ptr;
419e8dcf5f8Saartbik     if (failed(getBasePtr(rewriter, loc, adaptor.base(),
420e8dcf5f8Saartbik                           compress.getMemRefType(), ptr)))
421e8dcf5f8Saartbik       return failure();
422e8dcf5f8Saartbik 
423e8dcf5f8Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>(
424e8dcf5f8Saartbik         op, adaptor.value(), ptr, adaptor.mask());
425e8dcf5f8Saartbik     return success();
426e8dcf5f8Saartbik   }
427e8dcf5f8Saartbik };
428e8dcf5f8Saartbik 
42919dbb230Saartbik /// Conversion pattern for all vector reductions.
430870c1fd4SAlex Zinenko class VectorReductionOpConversion : public ConvertToLLVMPattern {
431e83b7b99Saartbik public:
432e83b7b99Saartbik   explicit VectorReductionOpConversion(MLIRContext *context,
433ceb1b327Saartbik                                        LLVMTypeConverter &typeConverter,
434ceb1b327Saartbik                                        bool reassociateFP)
435870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ReductionOp::getOperationName(), context,
436ceb1b327Saartbik                              typeConverter),
437ceb1b327Saartbik         reassociateFPReductions(reassociateFP) {}
438e83b7b99Saartbik 
4393145427dSRiver Riddle   LogicalResult
440e83b7b99Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
441e83b7b99Saartbik                   ConversionPatternRewriter &rewriter) const override {
442e83b7b99Saartbik     auto reductionOp = cast<vector::ReductionOp>(op);
443e83b7b99Saartbik     auto kind = reductionOp.kind();
444e83b7b99Saartbik     Type eltType = reductionOp.dest().getType();
4450f04384dSAlex Zinenko     Type llvmType = typeConverter.convertType(eltType);
44635b68527SLei Zhang     if (eltType.isSignlessInteger(32) || eltType.isSignlessInteger(64)) {
447e83b7b99Saartbik       // Integer reductions: add/mul/min/max/and/or/xor.
448e83b7b99Saartbik       if (kind == "add")
449e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_add>(
450e83b7b99Saartbik             op, llvmType, operands[0]);
451e83b7b99Saartbik       else if (kind == "mul")
452e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_mul>(
453e83b7b99Saartbik             op, llvmType, operands[0]);
454e83b7b99Saartbik       else if (kind == "min")
455e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smin>(
456e83b7b99Saartbik             op, llvmType, operands[0]);
457e83b7b99Saartbik       else if (kind == "max")
458e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smax>(
459e83b7b99Saartbik             op, llvmType, operands[0]);
460e83b7b99Saartbik       else if (kind == "and")
461e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_and>(
462e83b7b99Saartbik             op, llvmType, operands[0]);
463e83b7b99Saartbik       else if (kind == "or")
464e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_or>(
465e83b7b99Saartbik             op, llvmType, operands[0]);
466e83b7b99Saartbik       else if (kind == "xor")
467e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_xor>(
468e83b7b99Saartbik             op, llvmType, operands[0]);
469e83b7b99Saartbik       else
4703145427dSRiver Riddle         return failure();
4713145427dSRiver Riddle       return success();
472e83b7b99Saartbik 
473e83b7b99Saartbik     } else if (eltType.isF32() || eltType.isF64()) {
474e83b7b99Saartbik       // Floating-point reductions: add/mul/min/max
475e83b7b99Saartbik       if (kind == "add") {
4760d924700Saartbik         // Optional accumulator (or zero).
4770d924700Saartbik         Value acc = operands.size() > 1 ? operands[1]
4780d924700Saartbik                                         : rewriter.create<LLVM::ConstantOp>(
4790d924700Saartbik                                               op->getLoc(), llvmType,
4800d924700Saartbik                                               rewriter.getZeroAttr(eltType));
481e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fadd>(
482ceb1b327Saartbik             op, llvmType, acc, operands[0],
483ceb1b327Saartbik             rewriter.getBoolAttr(reassociateFPReductions));
484e83b7b99Saartbik       } else if (kind == "mul") {
4850d924700Saartbik         // Optional accumulator (or one).
4860d924700Saartbik         Value acc = operands.size() > 1
4870d924700Saartbik                         ? operands[1]
4880d924700Saartbik                         : rewriter.create<LLVM::ConstantOp>(
4890d924700Saartbik                               op->getLoc(), llvmType,
4900d924700Saartbik                               rewriter.getFloatAttr(eltType, 1.0));
491e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fmul>(
492ceb1b327Saartbik             op, llvmType, acc, operands[0],
493ceb1b327Saartbik             rewriter.getBoolAttr(reassociateFPReductions));
494e83b7b99Saartbik       } else if (kind == "min")
495e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmin>(
496e83b7b99Saartbik             op, llvmType, operands[0]);
497e83b7b99Saartbik       else if (kind == "max")
498e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmax>(
499e83b7b99Saartbik             op, llvmType, operands[0]);
500e83b7b99Saartbik       else
5013145427dSRiver Riddle         return failure();
5023145427dSRiver Riddle       return success();
503e83b7b99Saartbik     }
5043145427dSRiver Riddle     return failure();
505e83b7b99Saartbik   }
506ceb1b327Saartbik 
507ceb1b327Saartbik private:
508ceb1b327Saartbik   const bool reassociateFPReductions;
509e83b7b99Saartbik };
510e83b7b99Saartbik 
511870c1fd4SAlex Zinenko class VectorShuffleOpConversion : public ConvertToLLVMPattern {
5121c81adf3SAart Bik public:
5131c81adf3SAart Bik   explicit VectorShuffleOpConversion(MLIRContext *context,
5141c81adf3SAart Bik                                      LLVMTypeConverter &typeConverter)
515870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ShuffleOp::getOperationName(), context,
5161c81adf3SAart Bik                              typeConverter) {}
5171c81adf3SAart Bik 
5183145427dSRiver Riddle   LogicalResult
519e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
5201c81adf3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
5211c81adf3SAart Bik     auto loc = op->getLoc();
5222d2c73c5SJacques Pienaar     auto adaptor = vector::ShuffleOpAdaptor(operands);
5231c81adf3SAart Bik     auto shuffleOp = cast<vector::ShuffleOp>(op);
5241c81adf3SAart Bik     auto v1Type = shuffleOp.getV1VectorType();
5251c81adf3SAart Bik     auto v2Type = shuffleOp.getV2VectorType();
5261c81adf3SAart Bik     auto vectorType = shuffleOp.getVectorType();
5270f04384dSAlex Zinenko     Type llvmType = typeConverter.convertType(vectorType);
5281c81adf3SAart Bik     auto maskArrayAttr = shuffleOp.mask();
5291c81adf3SAart Bik 
5301c81adf3SAart Bik     // Bail if result type cannot be lowered.
5311c81adf3SAart Bik     if (!llvmType)
5323145427dSRiver Riddle       return failure();
5331c81adf3SAart Bik 
5341c81adf3SAart Bik     // Get rank and dimension sizes.
5351c81adf3SAart Bik     int64_t rank = vectorType.getRank();
5361c81adf3SAart Bik     assert(v1Type.getRank() == rank);
5371c81adf3SAart Bik     assert(v2Type.getRank() == rank);
5381c81adf3SAart Bik     int64_t v1Dim = v1Type.getDimSize(0);
5391c81adf3SAart Bik 
5401c81adf3SAart Bik     // For rank 1, where both operands have *exactly* the same vector type,
5411c81adf3SAart Bik     // there is direct shuffle support in LLVM. Use it!
5421c81adf3SAart Bik     if (rank == 1 && v1Type == v2Type) {
543e62a6956SRiver Riddle       Value shuffle = rewriter.create<LLVM::ShuffleVectorOp>(
5441c81adf3SAart Bik           loc, adaptor.v1(), adaptor.v2(), maskArrayAttr);
5451c81adf3SAart Bik       rewriter.replaceOp(op, shuffle);
5463145427dSRiver Riddle       return success();
547b36aaeafSAart Bik     }
548b36aaeafSAart Bik 
5491c81adf3SAart Bik     // For all other cases, insert the individual values individually.
550e62a6956SRiver Riddle     Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType);
5511c81adf3SAart Bik     int64_t insPos = 0;
5521c81adf3SAart Bik     for (auto en : llvm::enumerate(maskArrayAttr)) {
5531c81adf3SAart Bik       int64_t extPos = en.value().cast<IntegerAttr>().getInt();
554e62a6956SRiver Riddle       Value value = adaptor.v1();
5551c81adf3SAart Bik       if (extPos >= v1Dim) {
5561c81adf3SAart Bik         extPos -= v1Dim;
5571c81adf3SAart Bik         value = adaptor.v2();
558b36aaeafSAart Bik       }
5590f04384dSAlex Zinenko       Value extract = extractOne(rewriter, typeConverter, loc, value, llvmType,
5600f04384dSAlex Zinenko                                  rank, extPos);
5610f04384dSAlex Zinenko       insert = insertOne(rewriter, typeConverter, loc, insert, extract,
5620f04384dSAlex Zinenko                          llvmType, rank, insPos++);
5631c81adf3SAart Bik     }
5641c81adf3SAart Bik     rewriter.replaceOp(op, insert);
5653145427dSRiver Riddle     return success();
566b36aaeafSAart Bik   }
567b36aaeafSAart Bik };
568b36aaeafSAart Bik 
569870c1fd4SAlex Zinenko class VectorExtractElementOpConversion : public ConvertToLLVMPattern {
570cd5dab8aSAart Bik public:
571cd5dab8aSAart Bik   explicit VectorExtractElementOpConversion(MLIRContext *context,
572cd5dab8aSAart Bik                                             LLVMTypeConverter &typeConverter)
573870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ExtractElementOp::getOperationName(),
574870c1fd4SAlex Zinenko                              context, typeConverter) {}
575cd5dab8aSAart Bik 
5763145427dSRiver Riddle   LogicalResult
577e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
578cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
5792d2c73c5SJacques Pienaar     auto adaptor = vector::ExtractElementOpAdaptor(operands);
580cd5dab8aSAart Bik     auto extractEltOp = cast<vector::ExtractElementOp>(op);
581cd5dab8aSAart Bik     auto vectorType = extractEltOp.getVectorType();
5820f04384dSAlex Zinenko     auto llvmType = typeConverter.convertType(vectorType.getElementType());
583cd5dab8aSAart Bik 
584cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
585cd5dab8aSAart Bik     if (!llvmType)
5863145427dSRiver Riddle       return failure();
587cd5dab8aSAart Bik 
588cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>(
589cd5dab8aSAart Bik         op, llvmType, adaptor.vector(), adaptor.position());
5903145427dSRiver Riddle     return success();
591cd5dab8aSAart Bik   }
592cd5dab8aSAart Bik };
593cd5dab8aSAart Bik 
594870c1fd4SAlex Zinenko class VectorExtractOpConversion : public ConvertToLLVMPattern {
5955c0c51a9SNicolas Vasilache public:
5969826fe5cSAart Bik   explicit VectorExtractOpConversion(MLIRContext *context,
5975c0c51a9SNicolas Vasilache                                      LLVMTypeConverter &typeConverter)
598870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ExtractOp::getOperationName(), context,
5995c0c51a9SNicolas Vasilache                              typeConverter) {}
6005c0c51a9SNicolas Vasilache 
6013145427dSRiver Riddle   LogicalResult
602e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
6035c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
6045c0c51a9SNicolas Vasilache     auto loc = op->getLoc();
6052d2c73c5SJacques Pienaar     auto adaptor = vector::ExtractOpAdaptor(operands);
606d37f2725SAart Bik     auto extractOp = cast<vector::ExtractOp>(op);
6079826fe5cSAart Bik     auto vectorType = extractOp.getVectorType();
6082bdf33ccSRiver Riddle     auto resultType = extractOp.getResult().getType();
6090f04384dSAlex Zinenko     auto llvmResultType = typeConverter.convertType(resultType);
6105c0c51a9SNicolas Vasilache     auto positionArrayAttr = extractOp.position();
6119826fe5cSAart Bik 
6129826fe5cSAart Bik     // Bail if result type cannot be lowered.
6139826fe5cSAart Bik     if (!llvmResultType)
6143145427dSRiver Riddle       return failure();
6159826fe5cSAart Bik 
6165c0c51a9SNicolas Vasilache     // One-shot extraction of vector from array (only requires extractvalue).
6175c0c51a9SNicolas Vasilache     if (resultType.isa<VectorType>()) {
618e62a6956SRiver Riddle       Value extracted = rewriter.create<LLVM::ExtractValueOp>(
6195c0c51a9SNicolas Vasilache           loc, llvmResultType, adaptor.vector(), positionArrayAttr);
6205c0c51a9SNicolas Vasilache       rewriter.replaceOp(op, extracted);
6213145427dSRiver Riddle       return success();
6225c0c51a9SNicolas Vasilache     }
6235c0c51a9SNicolas Vasilache 
6249826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
6255c0c51a9SNicolas Vasilache     auto *context = op->getContext();
626e62a6956SRiver Riddle     Value extracted = adaptor.vector();
6275c0c51a9SNicolas Vasilache     auto positionAttrs = positionArrayAttr.getValue();
6285c0c51a9SNicolas Vasilache     if (positionAttrs.size() > 1) {
6299826fe5cSAart Bik       auto oneDVectorType = reducedVectorTypeBack(vectorType);
6305c0c51a9SNicolas Vasilache       auto nMinusOnePositionAttrs =
6315c0c51a9SNicolas Vasilache           ArrayAttr::get(positionAttrs.drop_back(), context);
6325c0c51a9SNicolas Vasilache       extracted = rewriter.create<LLVM::ExtractValueOp>(
6330f04384dSAlex Zinenko           loc, typeConverter.convertType(oneDVectorType), extracted,
6345c0c51a9SNicolas Vasilache           nMinusOnePositionAttrs);
6355c0c51a9SNicolas Vasilache     }
6365c0c51a9SNicolas Vasilache 
6375c0c51a9SNicolas Vasilache     // Remaining extraction of element from 1-D LLVM vector
6385c0c51a9SNicolas Vasilache     auto position = positionAttrs.back().cast<IntegerAttr>();
6390f04384dSAlex Zinenko     auto i64Type = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect());
6401d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
6415c0c51a9SNicolas Vasilache     extracted =
6425c0c51a9SNicolas Vasilache         rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant);
6435c0c51a9SNicolas Vasilache     rewriter.replaceOp(op, extracted);
6445c0c51a9SNicolas Vasilache 
6453145427dSRiver Riddle     return success();
6465c0c51a9SNicolas Vasilache   }
6475c0c51a9SNicolas Vasilache };
6485c0c51a9SNicolas Vasilache 
649681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector
650681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion.
651681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank.
652681f929fSNicolas Vasilache ///
653681f929fSNicolas Vasilache /// Example:
654681f929fSNicolas Vasilache /// ```
655681f929fSNicolas Vasilache ///  vector.fma %a, %a, %a : vector<8xf32>
656681f929fSNicolas Vasilache /// ```
657681f929fSNicolas Vasilache /// is converted to:
658681f929fSNicolas Vasilache /// ```
6593bffe602SBenjamin Kramer ///  llvm.intr.fmuladd %va, %va, %va:
660681f929fSNicolas Vasilache ///    (!llvm<"<8 x float>">, !llvm<"<8 x float>">, !llvm<"<8 x float>">)
661681f929fSNicolas Vasilache ///    -> !llvm<"<8 x float>">
662681f929fSNicolas Vasilache /// ```
663870c1fd4SAlex Zinenko class VectorFMAOp1DConversion : public ConvertToLLVMPattern {
664681f929fSNicolas Vasilache public:
665681f929fSNicolas Vasilache   explicit VectorFMAOp1DConversion(MLIRContext *context,
666681f929fSNicolas Vasilache                                    LLVMTypeConverter &typeConverter)
667870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::FMAOp::getOperationName(), context,
668681f929fSNicolas Vasilache                              typeConverter) {}
669681f929fSNicolas Vasilache 
6703145427dSRiver Riddle   LogicalResult
671681f929fSNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
672681f929fSNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
6732d2c73c5SJacques Pienaar     auto adaptor = vector::FMAOpAdaptor(operands);
674681f929fSNicolas Vasilache     vector::FMAOp fmaOp = cast<vector::FMAOp>(op);
675681f929fSNicolas Vasilache     VectorType vType = fmaOp.getVectorType();
676681f929fSNicolas Vasilache     if (vType.getRank() != 1)
6773145427dSRiver Riddle       return failure();
6783bffe602SBenjamin Kramer     rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(op, adaptor.lhs(),
6793bffe602SBenjamin Kramer                                                  adaptor.rhs(), adaptor.acc());
6803145427dSRiver Riddle     return success();
681681f929fSNicolas Vasilache   }
682681f929fSNicolas Vasilache };
683681f929fSNicolas Vasilache 
684870c1fd4SAlex Zinenko class VectorInsertElementOpConversion : public ConvertToLLVMPattern {
685cd5dab8aSAart Bik public:
686cd5dab8aSAart Bik   explicit VectorInsertElementOpConversion(MLIRContext *context,
687cd5dab8aSAart Bik                                            LLVMTypeConverter &typeConverter)
688870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::InsertElementOp::getOperationName(),
689870c1fd4SAlex Zinenko                              context, typeConverter) {}
690cd5dab8aSAart Bik 
6913145427dSRiver Riddle   LogicalResult
692e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
693cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
6942d2c73c5SJacques Pienaar     auto adaptor = vector::InsertElementOpAdaptor(operands);
695cd5dab8aSAart Bik     auto insertEltOp = cast<vector::InsertElementOp>(op);
696cd5dab8aSAart Bik     auto vectorType = insertEltOp.getDestVectorType();
6970f04384dSAlex Zinenko     auto llvmType = typeConverter.convertType(vectorType);
698cd5dab8aSAart Bik 
699cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
700cd5dab8aSAart Bik     if (!llvmType)
7013145427dSRiver Riddle       return failure();
702cd5dab8aSAart Bik 
703cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>(
704cd5dab8aSAart Bik         op, llvmType, adaptor.dest(), adaptor.source(), adaptor.position());
7053145427dSRiver Riddle     return success();
706cd5dab8aSAart Bik   }
707cd5dab8aSAart Bik };
708cd5dab8aSAart Bik 
709870c1fd4SAlex Zinenko class VectorInsertOpConversion : public ConvertToLLVMPattern {
7109826fe5cSAart Bik public:
7119826fe5cSAart Bik   explicit VectorInsertOpConversion(MLIRContext *context,
7129826fe5cSAart Bik                                     LLVMTypeConverter &typeConverter)
713870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::InsertOp::getOperationName(), context,
7149826fe5cSAart Bik                              typeConverter) {}
7159826fe5cSAart Bik 
7163145427dSRiver Riddle   LogicalResult
717e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
7189826fe5cSAart Bik                   ConversionPatternRewriter &rewriter) const override {
7199826fe5cSAart Bik     auto loc = op->getLoc();
7202d2c73c5SJacques Pienaar     auto adaptor = vector::InsertOpAdaptor(operands);
7219826fe5cSAart Bik     auto insertOp = cast<vector::InsertOp>(op);
7229826fe5cSAart Bik     auto sourceType = insertOp.getSourceType();
7239826fe5cSAart Bik     auto destVectorType = insertOp.getDestVectorType();
7240f04384dSAlex Zinenko     auto llvmResultType = typeConverter.convertType(destVectorType);
7259826fe5cSAart Bik     auto positionArrayAttr = insertOp.position();
7269826fe5cSAart Bik 
7279826fe5cSAart Bik     // Bail if result type cannot be lowered.
7289826fe5cSAart Bik     if (!llvmResultType)
7293145427dSRiver Riddle       return failure();
7309826fe5cSAart Bik 
7319826fe5cSAart Bik     // One-shot insertion of a vector into an array (only requires insertvalue).
7329826fe5cSAart Bik     if (sourceType.isa<VectorType>()) {
733e62a6956SRiver Riddle       Value inserted = rewriter.create<LLVM::InsertValueOp>(
7349826fe5cSAart Bik           loc, llvmResultType, adaptor.dest(), adaptor.source(),
7359826fe5cSAart Bik           positionArrayAttr);
7369826fe5cSAart Bik       rewriter.replaceOp(op, inserted);
7373145427dSRiver Riddle       return success();
7389826fe5cSAart Bik     }
7399826fe5cSAart Bik 
7409826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
7419826fe5cSAart Bik     auto *context = op->getContext();
742e62a6956SRiver Riddle     Value extracted = adaptor.dest();
7439826fe5cSAart Bik     auto positionAttrs = positionArrayAttr.getValue();
7449826fe5cSAart Bik     auto position = positionAttrs.back().cast<IntegerAttr>();
7459826fe5cSAart Bik     auto oneDVectorType = destVectorType;
7469826fe5cSAart Bik     if (positionAttrs.size() > 1) {
7479826fe5cSAart Bik       oneDVectorType = reducedVectorTypeBack(destVectorType);
7489826fe5cSAart Bik       auto nMinusOnePositionAttrs =
7499826fe5cSAart Bik           ArrayAttr::get(positionAttrs.drop_back(), context);
7509826fe5cSAart Bik       extracted = rewriter.create<LLVM::ExtractValueOp>(
7510f04384dSAlex Zinenko           loc, typeConverter.convertType(oneDVectorType), extracted,
7529826fe5cSAart Bik           nMinusOnePositionAttrs);
7539826fe5cSAart Bik     }
7549826fe5cSAart Bik 
7559826fe5cSAart Bik     // Insertion of an element into a 1-D LLVM vector.
7560f04384dSAlex Zinenko     auto i64Type = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect());
7571d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
758e62a6956SRiver Riddle     Value inserted = rewriter.create<LLVM::InsertElementOp>(
7590f04384dSAlex Zinenko         loc, typeConverter.convertType(oneDVectorType), extracted,
7600f04384dSAlex Zinenko         adaptor.source(), constant);
7619826fe5cSAart Bik 
7629826fe5cSAart Bik     // Potential insertion of resulting 1-D vector into array.
7639826fe5cSAart Bik     if (positionAttrs.size() > 1) {
7649826fe5cSAart Bik       auto nMinusOnePositionAttrs =
7659826fe5cSAart Bik           ArrayAttr::get(positionAttrs.drop_back(), context);
7669826fe5cSAart Bik       inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType,
7679826fe5cSAart Bik                                                       adaptor.dest(), inserted,
7689826fe5cSAart Bik                                                       nMinusOnePositionAttrs);
7699826fe5cSAart Bik     }
7709826fe5cSAart Bik 
7719826fe5cSAart Bik     rewriter.replaceOp(op, inserted);
7723145427dSRiver Riddle     return success();
7739826fe5cSAart Bik   }
7749826fe5cSAart Bik };
7759826fe5cSAart Bik 
776681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1.
777681f929fSNicolas Vasilache ///
778681f929fSNicolas Vasilache /// Example:
779681f929fSNicolas Vasilache /// ```
780681f929fSNicolas Vasilache ///   %d = vector.fma %a, %b, %c : vector<2x4xf32>
781681f929fSNicolas Vasilache /// ```
782681f929fSNicolas Vasilache /// is rewritten into:
783681f929fSNicolas Vasilache /// ```
784681f929fSNicolas Vasilache ///  %r = splat %f0: vector<2x4xf32>
785681f929fSNicolas Vasilache ///  %va = vector.extractvalue %a[0] : vector<2x4xf32>
786681f929fSNicolas Vasilache ///  %vb = vector.extractvalue %b[0] : vector<2x4xf32>
787681f929fSNicolas Vasilache ///  %vc = vector.extractvalue %c[0] : vector<2x4xf32>
788681f929fSNicolas Vasilache ///  %vd = vector.fma %va, %vb, %vc : vector<4xf32>
789681f929fSNicolas Vasilache ///  %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32>
790681f929fSNicolas Vasilache ///  %va2 = vector.extractvalue %a2[1] : vector<2x4xf32>
791681f929fSNicolas Vasilache ///  %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32>
792681f929fSNicolas Vasilache ///  %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32>
793681f929fSNicolas Vasilache ///  %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32>
794681f929fSNicolas Vasilache ///  %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32>
795681f929fSNicolas Vasilache ///  // %r3 holds the final value.
796681f929fSNicolas Vasilache /// ```
797681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> {
798681f929fSNicolas Vasilache public:
799681f929fSNicolas Vasilache   using OpRewritePattern<FMAOp>::OpRewritePattern;
800681f929fSNicolas Vasilache 
8013145427dSRiver Riddle   LogicalResult matchAndRewrite(FMAOp op,
802681f929fSNicolas Vasilache                                 PatternRewriter &rewriter) const override {
803681f929fSNicolas Vasilache     auto vType = op.getVectorType();
804681f929fSNicolas Vasilache     if (vType.getRank() < 2)
8053145427dSRiver Riddle       return failure();
806681f929fSNicolas Vasilache 
807681f929fSNicolas Vasilache     auto loc = op.getLoc();
808681f929fSNicolas Vasilache     auto elemType = vType.getElementType();
809681f929fSNicolas Vasilache     Value zero = rewriter.create<ConstantOp>(loc, elemType,
810681f929fSNicolas Vasilache                                              rewriter.getZeroAttr(elemType));
811681f929fSNicolas Vasilache     Value desc = rewriter.create<SplatOp>(loc, vType, zero);
812681f929fSNicolas Vasilache     for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) {
813681f929fSNicolas Vasilache       Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i);
814681f929fSNicolas Vasilache       Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i);
815681f929fSNicolas Vasilache       Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i);
816681f929fSNicolas Vasilache       Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC);
817681f929fSNicolas Vasilache       desc = rewriter.create<InsertOp>(loc, fma, desc, i);
818681f929fSNicolas Vasilache     }
819681f929fSNicolas Vasilache     rewriter.replaceOp(op, desc);
8203145427dSRiver Riddle     return success();
821681f929fSNicolas Vasilache   }
822681f929fSNicolas Vasilache };
823681f929fSNicolas Vasilache 
8242d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly
8252d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern
8262d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to
8272d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same
8282d515e49SNicolas Vasilache // rank.
8292d515e49SNicolas Vasilache //
8302d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors
8312d515e49SNicolas Vasilache // have different ranks. In this case:
8322d515e49SNicolas Vasilache //   1. the proper subvector is extracted from the destination vector
8332d515e49SNicolas Vasilache //   2. a new InsertStridedSlice op is created to insert the source in the
8342d515e49SNicolas Vasilache //   destination subvector
8352d515e49SNicolas Vasilache //   3. the destination subvector is inserted back in the proper place
8362d515e49SNicolas Vasilache //   4. the op is replaced by the result of step 3.
8372d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a
8382d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`.
8392d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern
8402d515e49SNicolas Vasilache     : public OpRewritePattern<InsertStridedSliceOp> {
8412d515e49SNicolas Vasilache public:
8422d515e49SNicolas Vasilache   using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern;
8432d515e49SNicolas Vasilache 
8443145427dSRiver Riddle   LogicalResult matchAndRewrite(InsertStridedSliceOp op,
8452d515e49SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
8462d515e49SNicolas Vasilache     auto srcType = op.getSourceVectorType();
8472d515e49SNicolas Vasilache     auto dstType = op.getDestVectorType();
8482d515e49SNicolas Vasilache 
8492d515e49SNicolas Vasilache     if (op.offsets().getValue().empty())
8503145427dSRiver Riddle       return failure();
8512d515e49SNicolas Vasilache 
8522d515e49SNicolas Vasilache     auto loc = op.getLoc();
8532d515e49SNicolas Vasilache     int64_t rankDiff = dstType.getRank() - srcType.getRank();
8542d515e49SNicolas Vasilache     assert(rankDiff >= 0);
8552d515e49SNicolas Vasilache     if (rankDiff == 0)
8563145427dSRiver Riddle       return failure();
8572d515e49SNicolas Vasilache 
8582d515e49SNicolas Vasilache     int64_t rankRest = dstType.getRank() - rankDiff;
8592d515e49SNicolas Vasilache     // Extract / insert the subvector of matching rank and InsertStridedSlice
8602d515e49SNicolas Vasilache     // on it.
8612d515e49SNicolas Vasilache     Value extracted =
8622d515e49SNicolas Vasilache         rewriter.create<ExtractOp>(loc, op.dest(),
8632d515e49SNicolas Vasilache                                    getI64SubArray(op.offsets(), /*dropFront=*/0,
8642d515e49SNicolas Vasilache                                                   /*dropFront=*/rankRest));
8652d515e49SNicolas Vasilache     // A different pattern will kick in for InsertStridedSlice with matching
8662d515e49SNicolas Vasilache     // ranks.
8672d515e49SNicolas Vasilache     auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>(
8682d515e49SNicolas Vasilache         loc, op.source(), extracted,
8692d515e49SNicolas Vasilache         getI64SubArray(op.offsets(), /*dropFront=*/rankDiff),
870c8fc76a9Saartbik         getI64SubArray(op.strides(), /*dropFront=*/0));
8712d515e49SNicolas Vasilache     rewriter.replaceOpWithNewOp<InsertOp>(
8722d515e49SNicolas Vasilache         op, stridedSliceInnerOp.getResult(), op.dest(),
8732d515e49SNicolas Vasilache         getI64SubArray(op.offsets(), /*dropFront=*/0,
8742d515e49SNicolas Vasilache                        /*dropFront=*/rankRest));
8753145427dSRiver Riddle     return success();
8762d515e49SNicolas Vasilache   }
8772d515e49SNicolas Vasilache };
8782d515e49SNicolas Vasilache 
8792d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors
8802d515e49SNicolas Vasilache // have the same rank. In this case, we reduce
8812d515e49SNicolas Vasilache //   1. the proper subvector is extracted from the destination vector
8822d515e49SNicolas Vasilache //   2. a new InsertStridedSlice op is created to insert the source in the
8832d515e49SNicolas Vasilache //   destination subvector
8842d515e49SNicolas Vasilache //   3. the destination subvector is inserted back in the proper place
8852d515e49SNicolas Vasilache //   4. the op is replaced by the result of step 3.
8862d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a
8872d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`.
8882d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern
8892d515e49SNicolas Vasilache     : public OpRewritePattern<InsertStridedSliceOp> {
8902d515e49SNicolas Vasilache public:
8912d515e49SNicolas Vasilache   using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern;
8922d515e49SNicolas Vasilache 
8933145427dSRiver Riddle   LogicalResult matchAndRewrite(InsertStridedSliceOp op,
8942d515e49SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
8952d515e49SNicolas Vasilache     auto srcType = op.getSourceVectorType();
8962d515e49SNicolas Vasilache     auto dstType = op.getDestVectorType();
8972d515e49SNicolas Vasilache 
8982d515e49SNicolas Vasilache     if (op.offsets().getValue().empty())
8993145427dSRiver Riddle       return failure();
9002d515e49SNicolas Vasilache 
9012d515e49SNicolas Vasilache     int64_t rankDiff = dstType.getRank() - srcType.getRank();
9022d515e49SNicolas Vasilache     assert(rankDiff >= 0);
9032d515e49SNicolas Vasilache     if (rankDiff != 0)
9043145427dSRiver Riddle       return failure();
9052d515e49SNicolas Vasilache 
9062d515e49SNicolas Vasilache     if (srcType == dstType) {
9072d515e49SNicolas Vasilache       rewriter.replaceOp(op, op.source());
9083145427dSRiver Riddle       return success();
9092d515e49SNicolas Vasilache     }
9102d515e49SNicolas Vasilache 
9112d515e49SNicolas Vasilache     int64_t offset =
9122d515e49SNicolas Vasilache         op.offsets().getValue().front().cast<IntegerAttr>().getInt();
9132d515e49SNicolas Vasilache     int64_t size = srcType.getShape().front();
9142d515e49SNicolas Vasilache     int64_t stride =
9152d515e49SNicolas Vasilache         op.strides().getValue().front().cast<IntegerAttr>().getInt();
9162d515e49SNicolas Vasilache 
9172d515e49SNicolas Vasilache     auto loc = op.getLoc();
9182d515e49SNicolas Vasilache     Value res = op.dest();
9192d515e49SNicolas Vasilache     // For each slice of the source vector along the most major dimension.
9202d515e49SNicolas Vasilache     for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e;
9212d515e49SNicolas Vasilache          off += stride, ++idx) {
9222d515e49SNicolas Vasilache       // 1. extract the proper subvector (or element) from source
9232d515e49SNicolas Vasilache       Value extractedSource = extractOne(rewriter, loc, op.source(), idx);
9242d515e49SNicolas Vasilache       if (extractedSource.getType().isa<VectorType>()) {
9252d515e49SNicolas Vasilache         // 2. If we have a vector, extract the proper subvector from destination
9262d515e49SNicolas Vasilache         // Otherwise we are at the element level and no need to recurse.
9272d515e49SNicolas Vasilache         Value extractedDest = extractOne(rewriter, loc, op.dest(), off);
9282d515e49SNicolas Vasilache         // 3. Reduce the problem to lowering a new InsertStridedSlice op with
9292d515e49SNicolas Vasilache         // smaller rank.
930bd1ccfe6SRiver Riddle         extractedSource = rewriter.create<InsertStridedSliceOp>(
9312d515e49SNicolas Vasilache             loc, extractedSource, extractedDest,
9322d515e49SNicolas Vasilache             getI64SubArray(op.offsets(), /* dropFront=*/1),
9332d515e49SNicolas Vasilache             getI64SubArray(op.strides(), /* dropFront=*/1));
9342d515e49SNicolas Vasilache       }
9352d515e49SNicolas Vasilache       // 4. Insert the extractedSource into the res vector.
9362d515e49SNicolas Vasilache       res = insertOne(rewriter, loc, extractedSource, res, off);
9372d515e49SNicolas Vasilache     }
9382d515e49SNicolas Vasilache 
9392d515e49SNicolas Vasilache     rewriter.replaceOp(op, res);
9403145427dSRiver Riddle     return success();
9412d515e49SNicolas Vasilache   }
942bd1ccfe6SRiver Riddle   /// This pattern creates recursive InsertStridedSliceOp, but the recursion is
943bd1ccfe6SRiver Riddle   /// bounded as the rank is strictly decreasing.
944bd1ccfe6SRiver Riddle   bool hasBoundedRewriteRecursion() const final { return true; }
9452d515e49SNicolas Vasilache };
9462d515e49SNicolas Vasilache 
947870c1fd4SAlex Zinenko class VectorTypeCastOpConversion : public ConvertToLLVMPattern {
9485c0c51a9SNicolas Vasilache public:
9495c0c51a9SNicolas Vasilache   explicit VectorTypeCastOpConversion(MLIRContext *context,
9505c0c51a9SNicolas Vasilache                                       LLVMTypeConverter &typeConverter)
951870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::TypeCastOp::getOperationName(), context,
9525c0c51a9SNicolas Vasilache                              typeConverter) {}
9535c0c51a9SNicolas Vasilache 
9543145427dSRiver Riddle   LogicalResult
955e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
9565c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
9575c0c51a9SNicolas Vasilache     auto loc = op->getLoc();
9585c0c51a9SNicolas Vasilache     vector::TypeCastOp castOp = cast<vector::TypeCastOp>(op);
9595c0c51a9SNicolas Vasilache     MemRefType sourceMemRefType =
9602bdf33ccSRiver Riddle         castOp.getOperand().getType().cast<MemRefType>();
9615c0c51a9SNicolas Vasilache     MemRefType targetMemRefType =
9622bdf33ccSRiver Riddle         castOp.getResult().getType().cast<MemRefType>();
9635c0c51a9SNicolas Vasilache 
9645c0c51a9SNicolas Vasilache     // Only static shape casts supported atm.
9655c0c51a9SNicolas Vasilache     if (!sourceMemRefType.hasStaticShape() ||
9665c0c51a9SNicolas Vasilache         !targetMemRefType.hasStaticShape())
9673145427dSRiver Riddle       return failure();
9685c0c51a9SNicolas Vasilache 
9695c0c51a9SNicolas Vasilache     auto llvmSourceDescriptorTy =
9702bdf33ccSRiver Riddle         operands[0].getType().dyn_cast<LLVM::LLVMType>();
9715c0c51a9SNicolas Vasilache     if (!llvmSourceDescriptorTy || !llvmSourceDescriptorTy.isStructTy())
9723145427dSRiver Riddle       return failure();
9735c0c51a9SNicolas Vasilache     MemRefDescriptor sourceMemRef(operands[0]);
9745c0c51a9SNicolas Vasilache 
9750f04384dSAlex Zinenko     auto llvmTargetDescriptorTy = typeConverter.convertType(targetMemRefType)
9765c0c51a9SNicolas Vasilache                                       .dyn_cast_or_null<LLVM::LLVMType>();
9775c0c51a9SNicolas Vasilache     if (!llvmTargetDescriptorTy || !llvmTargetDescriptorTy.isStructTy())
9783145427dSRiver Riddle       return failure();
9795c0c51a9SNicolas Vasilache 
9805c0c51a9SNicolas Vasilache     int64_t offset;
9815c0c51a9SNicolas Vasilache     SmallVector<int64_t, 4> strides;
9825c0c51a9SNicolas Vasilache     auto successStrides =
9835c0c51a9SNicolas Vasilache         getStridesAndOffset(sourceMemRefType, strides, offset);
9845c0c51a9SNicolas Vasilache     bool isContiguous = (strides.back() == 1);
9855c0c51a9SNicolas Vasilache     if (isContiguous) {
9865c0c51a9SNicolas Vasilache       auto sizes = sourceMemRefType.getShape();
9875c0c51a9SNicolas Vasilache       for (int index = 0, e = strides.size() - 2; index < e; ++index) {
9885c0c51a9SNicolas Vasilache         if (strides[index] != strides[index + 1] * sizes[index + 1]) {
9895c0c51a9SNicolas Vasilache           isContiguous = false;
9905c0c51a9SNicolas Vasilache           break;
9915c0c51a9SNicolas Vasilache         }
9925c0c51a9SNicolas Vasilache       }
9935c0c51a9SNicolas Vasilache     }
9945c0c51a9SNicolas Vasilache     // Only contiguous source tensors supported atm.
9955c0c51a9SNicolas Vasilache     if (failed(successStrides) || !isContiguous)
9963145427dSRiver Riddle       return failure();
9975c0c51a9SNicolas Vasilache 
9980f04384dSAlex Zinenko     auto int64Ty = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect());
9995c0c51a9SNicolas Vasilache 
10005c0c51a9SNicolas Vasilache     // Create descriptor.
10015c0c51a9SNicolas Vasilache     auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy);
10025c0c51a9SNicolas Vasilache     Type llvmTargetElementTy = desc.getElementType();
10035c0c51a9SNicolas Vasilache     // Set allocated ptr.
1004e62a6956SRiver Riddle     Value allocated = sourceMemRef.allocatedPtr(rewriter, loc);
10055c0c51a9SNicolas Vasilache     allocated =
10065c0c51a9SNicolas Vasilache         rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated);
10075c0c51a9SNicolas Vasilache     desc.setAllocatedPtr(rewriter, loc, allocated);
10085c0c51a9SNicolas Vasilache     // Set aligned ptr.
1009e62a6956SRiver Riddle     Value ptr = sourceMemRef.alignedPtr(rewriter, loc);
10105c0c51a9SNicolas Vasilache     ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr);
10115c0c51a9SNicolas Vasilache     desc.setAlignedPtr(rewriter, loc, ptr);
10125c0c51a9SNicolas Vasilache     // Fill offset 0.
10135c0c51a9SNicolas Vasilache     auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0);
10145c0c51a9SNicolas Vasilache     auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr);
10155c0c51a9SNicolas Vasilache     desc.setOffset(rewriter, loc, zero);
10165c0c51a9SNicolas Vasilache 
10175c0c51a9SNicolas Vasilache     // Fill size and stride descriptors in memref.
10185c0c51a9SNicolas Vasilache     for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) {
10195c0c51a9SNicolas Vasilache       int64_t index = indexedSize.index();
10205c0c51a9SNicolas Vasilache       auto sizeAttr =
10215c0c51a9SNicolas Vasilache           rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value());
10225c0c51a9SNicolas Vasilache       auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr);
10235c0c51a9SNicolas Vasilache       desc.setSize(rewriter, loc, index, size);
10245c0c51a9SNicolas Vasilache       auto strideAttr =
10255c0c51a9SNicolas Vasilache           rewriter.getIntegerAttr(rewriter.getIndexType(), strides[index]);
10265c0c51a9SNicolas Vasilache       auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr);
10275c0c51a9SNicolas Vasilache       desc.setStride(rewriter, loc, index, stride);
10285c0c51a9SNicolas Vasilache     }
10295c0c51a9SNicolas Vasilache 
10305c0c51a9SNicolas Vasilache     rewriter.replaceOp(op, {desc});
10313145427dSRiver Riddle     return success();
10325c0c51a9SNicolas Vasilache   }
10335c0c51a9SNicolas Vasilache };
10345c0c51a9SNicolas Vasilache 
10358345b86dSNicolas Vasilache /// Conversion pattern that converts a 1-D vector transfer read/write op in a
10368345b86dSNicolas Vasilache /// sequence of:
1037be16075bSWen-Heng (Jack) Chung /// 1. Bitcast or addrspacecast to vector form.
10388345b86dSNicolas Vasilache /// 2. Create an offsetVector = [ offset + 0 .. offset + vector_length - 1 ].
10398345b86dSNicolas Vasilache /// 3. Create a mask where offsetVector is compared against memref upper bound.
10408345b86dSNicolas Vasilache /// 4. Rewrite op as a masked read or write.
10418345b86dSNicolas Vasilache template <typename ConcreteOp>
10428345b86dSNicolas Vasilache class VectorTransferConversion : public ConvertToLLVMPattern {
10438345b86dSNicolas Vasilache public:
10448345b86dSNicolas Vasilache   explicit VectorTransferConversion(MLIRContext *context,
10458345b86dSNicolas Vasilache                                     LLVMTypeConverter &typeConv)
10468345b86dSNicolas Vasilache       : ConvertToLLVMPattern(ConcreteOp::getOperationName(), context,
10478345b86dSNicolas Vasilache                              typeConv) {}
10488345b86dSNicolas Vasilache 
10498345b86dSNicolas Vasilache   LogicalResult
10508345b86dSNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
10518345b86dSNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
10528345b86dSNicolas Vasilache     auto xferOp = cast<ConcreteOp>(op);
10538345b86dSNicolas Vasilache     auto adaptor = getTransferOpAdapter(xferOp, operands);
1054b2c79c50SNicolas Vasilache 
1055b2c79c50SNicolas Vasilache     if (xferOp.getVectorType().getRank() > 1 ||
1056b2c79c50SNicolas Vasilache         llvm::size(xferOp.indices()) == 0)
10578345b86dSNicolas Vasilache       return failure();
10585f9e0466SNicolas Vasilache     if (xferOp.permutation_map() !=
10595f9e0466SNicolas Vasilache         AffineMap::getMinorIdentityMap(xferOp.permutation_map().getNumInputs(),
10605f9e0466SNicolas Vasilache                                        xferOp.getVectorType().getRank(),
10615f9e0466SNicolas Vasilache                                        op->getContext()))
10628345b86dSNicolas Vasilache       return failure();
10638345b86dSNicolas Vasilache 
10648345b86dSNicolas Vasilache     auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); };
10658345b86dSNicolas Vasilache 
10668345b86dSNicolas Vasilache     Location loc = op->getLoc();
10678345b86dSNicolas Vasilache     Type i64Type = rewriter.getIntegerType(64);
10688345b86dSNicolas Vasilache     MemRefType memRefType = xferOp.getMemRefType();
10698345b86dSNicolas Vasilache 
10708345b86dSNicolas Vasilache     // 1. Get the source/dst address as an LLVM vector pointer.
1071be16075bSWen-Heng (Jack) Chung     //    The vector pointer would always be on address space 0, therefore
1072be16075bSWen-Heng (Jack) Chung     //    addrspacecast shall be used when source/dst memrefs are not on
1073be16075bSWen-Heng (Jack) Chung     //    address space 0.
10748345b86dSNicolas Vasilache     // TODO: support alignment when possible.
10758345b86dSNicolas Vasilache     Value dataPtr = getDataPtr(loc, memRefType, adaptor.memref(),
10768345b86dSNicolas Vasilache                                adaptor.indices(), rewriter, getModule());
10778345b86dSNicolas Vasilache     auto vecTy =
10788345b86dSNicolas Vasilache         toLLVMTy(xferOp.getVectorType()).template cast<LLVM::LLVMType>();
1079be16075bSWen-Heng (Jack) Chung     Value vectorDataPtr;
1080be16075bSWen-Heng (Jack) Chung     if (memRefType.getMemorySpace() == 0)
1081be16075bSWen-Heng (Jack) Chung       vectorDataPtr =
10828345b86dSNicolas Vasilache           rewriter.create<LLVM::BitcastOp>(loc, vecTy.getPointerTo(), dataPtr);
1083be16075bSWen-Heng (Jack) Chung     else
1084be16075bSWen-Heng (Jack) Chung       vectorDataPtr = rewriter.create<LLVM::AddrSpaceCastOp>(
1085be16075bSWen-Heng (Jack) Chung           loc, vecTy.getPointerTo(), dataPtr);
10868345b86dSNicolas Vasilache 
10871870e787SNicolas Vasilache     if (!xferOp.isMaskedDim(0))
10881870e787SNicolas Vasilache       return replaceTransferOpWithLoadOrStore(rewriter, typeConverter, loc,
10891870e787SNicolas Vasilache                                               xferOp, operands, vectorDataPtr);
10901870e787SNicolas Vasilache 
10918345b86dSNicolas Vasilache     // 2. Create a vector with linear indices [ 0 .. vector_length - 1 ].
10928345b86dSNicolas Vasilache     unsigned vecWidth = vecTy.getVectorNumElements();
10938345b86dSNicolas Vasilache     VectorType vectorCmpType = VectorType::get(vecWidth, i64Type);
10948345b86dSNicolas Vasilache     SmallVector<int64_t, 8> indices;
10958345b86dSNicolas Vasilache     indices.reserve(vecWidth);
10968345b86dSNicolas Vasilache     for (unsigned i = 0; i < vecWidth; ++i)
10978345b86dSNicolas Vasilache       indices.push_back(i);
10988345b86dSNicolas Vasilache     Value linearIndices = rewriter.create<ConstantOp>(
10998345b86dSNicolas Vasilache         loc, vectorCmpType,
11008345b86dSNicolas Vasilache         DenseElementsAttr::get(vectorCmpType, ArrayRef<int64_t>(indices)));
11018345b86dSNicolas Vasilache     linearIndices = rewriter.create<LLVM::DialectCastOp>(
11028345b86dSNicolas Vasilache         loc, toLLVMTy(vectorCmpType), linearIndices);
11038345b86dSNicolas Vasilache 
11048345b86dSNicolas Vasilache     // 3. Create offsetVector = [ offset + 0 .. offset + vector_length - 1 ].
11059db53a18SRiver Riddle     // TODO: when the leaf transfer rank is k > 1 we need the last
1106b2c79c50SNicolas Vasilache     // `k` dimensions here.
1107b2c79c50SNicolas Vasilache     unsigned lastIndex = llvm::size(xferOp.indices()) - 1;
1108b2c79c50SNicolas Vasilache     Value offsetIndex = *(xferOp.indices().begin() + lastIndex);
1109b2c79c50SNicolas Vasilache     offsetIndex = rewriter.create<IndexCastOp>(loc, i64Type, offsetIndex);
11108345b86dSNicolas Vasilache     Value base = rewriter.create<SplatOp>(loc, vectorCmpType, offsetIndex);
11118345b86dSNicolas Vasilache     Value offsetVector = rewriter.create<AddIOp>(loc, base, linearIndices);
11128345b86dSNicolas Vasilache 
11138345b86dSNicolas Vasilache     // 4. Let dim the memref dimension, compute the vector comparison mask:
11148345b86dSNicolas Vasilache     //   [ offset + 0 .. offset + vector_length - 1 ] < [ dim .. dim ]
1115b2c79c50SNicolas Vasilache     Value dim = rewriter.create<DimOp>(loc, xferOp.memref(), lastIndex);
1116b2c79c50SNicolas Vasilache     dim = rewriter.create<IndexCastOp>(loc, i64Type, dim);
11178345b86dSNicolas Vasilache     dim = rewriter.create<SplatOp>(loc, vectorCmpType, dim);
11188345b86dSNicolas Vasilache     Value mask =
11198345b86dSNicolas Vasilache         rewriter.create<CmpIOp>(loc, CmpIPredicate::slt, offsetVector, dim);
11208345b86dSNicolas Vasilache     mask = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(mask.getType()),
11218345b86dSNicolas Vasilache                                                 mask);
11228345b86dSNicolas Vasilache 
11238345b86dSNicolas Vasilache     // 5. Rewrite as a masked read / write.
11241870e787SNicolas Vasilache     return replaceTransferOpWithMasked(rewriter, typeConverter, loc, xferOp,
1125a99f62c4SAlex Zinenko                                        operands, vectorDataPtr, mask);
11268345b86dSNicolas Vasilache   }
11278345b86dSNicolas Vasilache };
11288345b86dSNicolas Vasilache 
1129870c1fd4SAlex Zinenko class VectorPrintOpConversion : public ConvertToLLVMPattern {
1130d9b500d3SAart Bik public:
1131d9b500d3SAart Bik   explicit VectorPrintOpConversion(MLIRContext *context,
1132d9b500d3SAart Bik                                    LLVMTypeConverter &typeConverter)
1133870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::PrintOp::getOperationName(), context,
1134d9b500d3SAart Bik                              typeConverter) {}
1135d9b500d3SAart Bik 
1136d9b500d3SAart Bik   // Proof-of-concept lowering implementation that relies on a small
1137d9b500d3SAart Bik   // runtime support library, which only needs to provide a few
1138d9b500d3SAart Bik   // printing methods (single value for all data types, opening/closing
1139d9b500d3SAart Bik   // bracket, comma, newline). The lowering fully unrolls a vector
1140d9b500d3SAart Bik   // in terms of these elementary printing operations. The advantage
1141d9b500d3SAart Bik   // of this approach is that the library can remain unaware of all
1142d9b500d3SAart Bik   // low-level implementation details of vectors while still supporting
1143d9b500d3SAart Bik   // output of any shaped and dimensioned vector. Due to full unrolling,
1144d9b500d3SAart Bik   // this approach is less suited for very large vectors though.
1145d9b500d3SAart Bik   //
11469db53a18SRiver Riddle   // TODO: rely solely on libc in future? something else?
1147d9b500d3SAart Bik   //
11483145427dSRiver Riddle   LogicalResult
1149e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
1150d9b500d3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
1151d9b500d3SAart Bik     auto printOp = cast<vector::PrintOp>(op);
11522d2c73c5SJacques Pienaar     auto adaptor = vector::PrintOpAdaptor(operands);
1153d9b500d3SAart Bik     Type printType = printOp.getPrintType();
1154d9b500d3SAart Bik 
11550f04384dSAlex Zinenko     if (typeConverter.convertType(printType) == nullptr)
11563145427dSRiver Riddle       return failure();
1157d9b500d3SAart Bik 
1158d9b500d3SAart Bik     // Make sure element type has runtime support (currently just Float/Double).
1159d9b500d3SAart Bik     VectorType vectorType = printType.dyn_cast<VectorType>();
1160d9b500d3SAart Bik     Type eltType = vectorType ? vectorType.getElementType() : printType;
1161d9b500d3SAart Bik     int64_t rank = vectorType ? vectorType.getRank() : 0;
1162d9b500d3SAart Bik     Operation *printer;
1163c9eeeb38Saartbik     if (eltType.isSignlessInteger(1) || eltType.isSignlessInteger(32))
1164e52414b1Saartbik       printer = getPrintI32(op);
116535b68527SLei Zhang     else if (eltType.isSignlessInteger(64))
1166e52414b1Saartbik       printer = getPrintI64(op);
1167e52414b1Saartbik     else if (eltType.isF32())
1168d9b500d3SAart Bik       printer = getPrintFloat(op);
1169d9b500d3SAart Bik     else if (eltType.isF64())
1170d9b500d3SAart Bik       printer = getPrintDouble(op);
1171d9b500d3SAart Bik     else
11723145427dSRiver Riddle       return failure();
1173d9b500d3SAart Bik 
1174d9b500d3SAart Bik     // Unroll vector into elementary print calls.
1175d9b500d3SAart Bik     emitRanks(rewriter, op, adaptor.source(), vectorType, printer, rank);
1176d9b500d3SAart Bik     emitCall(rewriter, op->getLoc(), getPrintNewline(op));
1177d9b500d3SAart Bik     rewriter.eraseOp(op);
11783145427dSRiver Riddle     return success();
1179d9b500d3SAart Bik   }
1180d9b500d3SAart Bik 
1181d9b500d3SAart Bik private:
1182d9b500d3SAart Bik   void emitRanks(ConversionPatternRewriter &rewriter, Operation *op,
1183e62a6956SRiver Riddle                  Value value, VectorType vectorType, Operation *printer,
1184d9b500d3SAart Bik                  int64_t rank) const {
1185d9b500d3SAart Bik     Location loc = op->getLoc();
1186d9b500d3SAart Bik     if (rank == 0) {
1187c9eeeb38Saartbik       if (value.getType() ==
1188c9eeeb38Saartbik           LLVM::LLVMType::getInt1Ty(typeConverter.getDialect())) {
1189c9eeeb38Saartbik         // Convert i1 (bool) to i32 so we can use the print_i32 method.
1190c9eeeb38Saartbik         // This avoids the need for a print_i1 method with an unclear ABI.
1191c9eeeb38Saartbik         auto i32Type = LLVM::LLVMType::getInt32Ty(typeConverter.getDialect());
1192c9eeeb38Saartbik         auto trueVal = rewriter.create<ConstantOp>(
1193c9eeeb38Saartbik             loc, i32Type, rewriter.getI32IntegerAttr(1));
1194c9eeeb38Saartbik         auto falseVal = rewriter.create<ConstantOp>(
1195c9eeeb38Saartbik             loc, i32Type, rewriter.getI32IntegerAttr(0));
1196c9eeeb38Saartbik         value = rewriter.create<SelectOp>(loc, value, trueVal, falseVal);
1197c9eeeb38Saartbik       }
1198d9b500d3SAart Bik       emitCall(rewriter, loc, printer, value);
1199d9b500d3SAart Bik       return;
1200d9b500d3SAart Bik     }
1201d9b500d3SAart Bik 
1202d9b500d3SAart Bik     emitCall(rewriter, loc, getPrintOpen(op));
1203d9b500d3SAart Bik     Operation *printComma = getPrintComma(op);
1204d9b500d3SAart Bik     int64_t dim = vectorType.getDimSize(0);
1205d9b500d3SAart Bik     for (int64_t d = 0; d < dim; ++d) {
1206d9b500d3SAart Bik       auto reducedType =
1207d9b500d3SAart Bik           rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr;
12080f04384dSAlex Zinenko       auto llvmType = typeConverter.convertType(
1209d9b500d3SAart Bik           rank > 1 ? reducedType : vectorType.getElementType());
1210e62a6956SRiver Riddle       Value nestedVal =
12110f04384dSAlex Zinenko           extractOne(rewriter, typeConverter, loc, value, llvmType, rank, d);
1212d9b500d3SAart Bik       emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1);
1213d9b500d3SAart Bik       if (d != dim - 1)
1214d9b500d3SAart Bik         emitCall(rewriter, loc, printComma);
1215d9b500d3SAart Bik     }
1216d9b500d3SAart Bik     emitCall(rewriter, loc, getPrintClose(op));
1217d9b500d3SAart Bik   }
1218d9b500d3SAart Bik 
1219d9b500d3SAart Bik   // Helper to emit a call.
1220d9b500d3SAart Bik   static void emitCall(ConversionPatternRewriter &rewriter, Location loc,
1221d9b500d3SAart Bik                        Operation *ref, ValueRange params = ValueRange()) {
1222d9b500d3SAart Bik     rewriter.create<LLVM::CallOp>(loc, ArrayRef<Type>{},
1223d9b500d3SAart Bik                                   rewriter.getSymbolRefAttr(ref), params);
1224d9b500d3SAart Bik   }
1225d9b500d3SAart Bik 
1226d9b500d3SAart Bik   // Helper for printer method declaration (first hit) and lookup.
1227d9b500d3SAart Bik   static Operation *getPrint(Operation *op, LLVM::LLVMDialect *dialect,
1228d9b500d3SAart Bik                              StringRef name, ArrayRef<LLVM::LLVMType> params) {
1229d9b500d3SAart Bik     auto module = op->getParentOfType<ModuleOp>();
1230d9b500d3SAart Bik     auto func = module.lookupSymbol<LLVM::LLVMFuncOp>(name);
1231d9b500d3SAart Bik     if (func)
1232d9b500d3SAart Bik       return func;
1233d9b500d3SAart Bik     OpBuilder moduleBuilder(module.getBodyRegion());
1234d9b500d3SAart Bik     return moduleBuilder.create<LLVM::LLVMFuncOp>(
1235d9b500d3SAart Bik         op->getLoc(), name,
1236d9b500d3SAart Bik         LLVM::LLVMType::getFunctionTy(LLVM::LLVMType::getVoidTy(dialect),
1237d9b500d3SAart Bik                                       params, /*isVarArg=*/false));
1238d9b500d3SAart Bik   }
1239d9b500d3SAart Bik 
1240d9b500d3SAart Bik   // Helpers for method names.
1241e52414b1Saartbik   Operation *getPrintI32(Operation *op) const {
12420f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1243e52414b1Saartbik     return getPrint(op, dialect, "print_i32",
1244e52414b1Saartbik                     LLVM::LLVMType::getInt32Ty(dialect));
1245e52414b1Saartbik   }
1246e52414b1Saartbik   Operation *getPrintI64(Operation *op) const {
12470f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1248e52414b1Saartbik     return getPrint(op, dialect, "print_i64",
1249e52414b1Saartbik                     LLVM::LLVMType::getInt64Ty(dialect));
1250e52414b1Saartbik   }
1251d9b500d3SAart Bik   Operation *getPrintFloat(Operation *op) const {
12520f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1253d9b500d3SAart Bik     return getPrint(op, dialect, "print_f32",
1254d9b500d3SAart Bik                     LLVM::LLVMType::getFloatTy(dialect));
1255d9b500d3SAart Bik   }
1256d9b500d3SAart Bik   Operation *getPrintDouble(Operation *op) const {
12570f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1258d9b500d3SAart Bik     return getPrint(op, dialect, "print_f64",
1259d9b500d3SAart Bik                     LLVM::LLVMType::getDoubleTy(dialect));
1260d9b500d3SAart Bik   }
1261d9b500d3SAart Bik   Operation *getPrintOpen(Operation *op) const {
12620f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_open", {});
1263d9b500d3SAart Bik   }
1264d9b500d3SAart Bik   Operation *getPrintClose(Operation *op) const {
12650f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_close", {});
1266d9b500d3SAart Bik   }
1267d9b500d3SAart Bik   Operation *getPrintComma(Operation *op) const {
12680f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_comma", {});
1269d9b500d3SAart Bik   }
1270d9b500d3SAart Bik   Operation *getPrintNewline(Operation *op) const {
12710f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_newline", {});
1272d9b500d3SAart Bik   }
1273d9b500d3SAart Bik };
1274d9b500d3SAart Bik 
1275334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either:
127665678d93SNicolas Vasilache ///   1. extractelement + insertelement for the 1-D case
127765678d93SNicolas Vasilache ///   2. extract + optional strided_slice + insert for the n-D case.
1278334a4159SReid Tatge class VectorStridedSliceOpConversion
1279334a4159SReid Tatge     : public OpRewritePattern<ExtractStridedSliceOp> {
128065678d93SNicolas Vasilache public:
1281334a4159SReid Tatge   using OpRewritePattern<ExtractStridedSliceOp>::OpRewritePattern;
128265678d93SNicolas Vasilache 
1283334a4159SReid Tatge   LogicalResult matchAndRewrite(ExtractStridedSliceOp op,
128465678d93SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
128565678d93SNicolas Vasilache     auto dstType = op.getResult().getType().cast<VectorType>();
128665678d93SNicolas Vasilache 
128765678d93SNicolas Vasilache     assert(!op.offsets().getValue().empty() && "Unexpected empty offsets");
128865678d93SNicolas Vasilache 
128965678d93SNicolas Vasilache     int64_t offset =
129065678d93SNicolas Vasilache         op.offsets().getValue().front().cast<IntegerAttr>().getInt();
129165678d93SNicolas Vasilache     int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt();
129265678d93SNicolas Vasilache     int64_t stride =
129365678d93SNicolas Vasilache         op.strides().getValue().front().cast<IntegerAttr>().getInt();
129465678d93SNicolas Vasilache 
129565678d93SNicolas Vasilache     auto loc = op.getLoc();
129665678d93SNicolas Vasilache     auto elemType = dstType.getElementType();
129735b68527SLei Zhang     assert(elemType.isSignlessIntOrIndexOrFloat());
129865678d93SNicolas Vasilache     Value zero = rewriter.create<ConstantOp>(loc, elemType,
129965678d93SNicolas Vasilache                                              rewriter.getZeroAttr(elemType));
130065678d93SNicolas Vasilache     Value res = rewriter.create<SplatOp>(loc, dstType, zero);
130165678d93SNicolas Vasilache     for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e;
130265678d93SNicolas Vasilache          off += stride, ++idx) {
130365678d93SNicolas Vasilache       Value extracted = extractOne(rewriter, loc, op.vector(), off);
130465678d93SNicolas Vasilache       if (op.offsets().getValue().size() > 1) {
1305334a4159SReid Tatge         extracted = rewriter.create<ExtractStridedSliceOp>(
130665678d93SNicolas Vasilache             loc, extracted, getI64SubArray(op.offsets(), /* dropFront=*/1),
130765678d93SNicolas Vasilache             getI64SubArray(op.sizes(), /* dropFront=*/1),
130865678d93SNicolas Vasilache             getI64SubArray(op.strides(), /* dropFront=*/1));
130965678d93SNicolas Vasilache       }
131065678d93SNicolas Vasilache       res = insertOne(rewriter, loc, extracted, res, idx);
131165678d93SNicolas Vasilache     }
131265678d93SNicolas Vasilache     rewriter.replaceOp(op, {res});
13133145427dSRiver Riddle     return success();
131465678d93SNicolas Vasilache   }
1315334a4159SReid Tatge   /// This pattern creates recursive ExtractStridedSliceOp, but the recursion is
1316bd1ccfe6SRiver Riddle   /// bounded as the rank is strictly decreasing.
1317bd1ccfe6SRiver Riddle   bool hasBoundedRewriteRecursion() const final { return true; }
131865678d93SNicolas Vasilache };
131965678d93SNicolas Vasilache 
1320df186507SBenjamin Kramer } // namespace
1321df186507SBenjamin Kramer 
13225c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM.
13235c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns(
1324ceb1b327Saartbik     LLVMTypeConverter &converter, OwningRewritePatternList &patterns,
1325ceb1b327Saartbik     bool reassociateFPReductions) {
132665678d93SNicolas Vasilache   MLIRContext *ctx = converter.getDialect()->getContext();
13278345b86dSNicolas Vasilache   // clang-format off
1328681f929fSNicolas Vasilache   patterns.insert<VectorFMAOpNDRewritePattern,
1329681f929fSNicolas Vasilache                   VectorInsertStridedSliceOpDifferentRankRewritePattern,
13302d515e49SNicolas Vasilache                   VectorInsertStridedSliceOpSameRankRewritePattern,
13312d515e49SNicolas Vasilache                   VectorStridedSliceOpConversion>(ctx);
1332ceb1b327Saartbik   patterns.insert<VectorReductionOpConversion>(
1333ceb1b327Saartbik       ctx, converter, reassociateFPReductions);
13348345b86dSNicolas Vasilache   patterns
1335ceb1b327Saartbik       .insert<VectorShuffleOpConversion,
13368345b86dSNicolas Vasilache               VectorExtractElementOpConversion,
13378345b86dSNicolas Vasilache               VectorExtractOpConversion,
13388345b86dSNicolas Vasilache               VectorFMAOp1DConversion,
13398345b86dSNicolas Vasilache               VectorInsertElementOpConversion,
13408345b86dSNicolas Vasilache               VectorInsertOpConversion,
13418345b86dSNicolas Vasilache               VectorPrintOpConversion,
13428345b86dSNicolas Vasilache               VectorTransferConversion<TransferReadOp>,
13438345b86dSNicolas Vasilache               VectorTransferConversion<TransferWriteOp>,
134419dbb230Saartbik               VectorTypeCastOpConversion,
134519dbb230Saartbik               VectorGatherOpConversion,
1346e8dcf5f8Saartbik               VectorScatterOpConversion,
1347e8dcf5f8Saartbik               VectorExpandLoadOpConversion,
1348e8dcf5f8Saartbik               VectorCompressStoreOpConversion>(ctx, converter);
13498345b86dSNicolas Vasilache   // clang-format on
13505c0c51a9SNicolas Vasilache }
13515c0c51a9SNicolas Vasilache 
135263b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns(
135363b683a8SNicolas Vasilache     LLVMTypeConverter &converter, OwningRewritePatternList &patterns) {
135463b683a8SNicolas Vasilache   MLIRContext *ctx = converter.getDialect()->getContext();
135563b683a8SNicolas Vasilache   patterns.insert<VectorMatmulOpConversion>(ctx, converter);
1356c295a65dSaartbik   patterns.insert<VectorFlatTransposeOpConversion>(ctx, converter);
135763b683a8SNicolas Vasilache }
135863b683a8SNicolas Vasilache 
13595c0c51a9SNicolas Vasilache namespace {
1360722f909fSRiver Riddle struct LowerVectorToLLVMPass
13611834ad4aSRiver Riddle     : public ConvertVectorToLLVMBase<LowerVectorToLLVMPass> {
13621bfdf7c7Saartbik   LowerVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
13631bfdf7c7Saartbik     this->reassociateFPReductions = options.reassociateFPReductions;
13641bfdf7c7Saartbik   }
1365722f909fSRiver Riddle   void runOnOperation() override;
13665c0c51a9SNicolas Vasilache };
13675c0c51a9SNicolas Vasilache } // namespace
13685c0c51a9SNicolas Vasilache 
1369722f909fSRiver Riddle void LowerVectorToLLVMPass::runOnOperation() {
1370078776a6Saartbik   // Perform progressive lowering of operations on slices and
1371b21c7999Saartbik   // all contraction operations. Also applies folding and DCE.
1372459cf6e5Saartbik   {
13735c0c51a9SNicolas Vasilache     OwningRewritePatternList patterns;
1374b1c688dbSaartbik     populateVectorToVectorCanonicalizationPatterns(patterns, &getContext());
1375459cf6e5Saartbik     populateVectorSlicesLoweringPatterns(patterns, &getContext());
1376b21c7999Saartbik     populateVectorContractLoweringPatterns(patterns, &getContext());
1377a5b9316bSUday Bondhugula     applyPatternsAndFoldGreedily(getOperation(), patterns);
1378459cf6e5Saartbik   }
1379459cf6e5Saartbik 
1380459cf6e5Saartbik   // Convert to the LLVM IR dialect.
13815c0c51a9SNicolas Vasilache   LLVMTypeConverter converter(&getContext());
1382459cf6e5Saartbik   OwningRewritePatternList patterns;
138363b683a8SNicolas Vasilache   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
1384ceb1b327Saartbik   populateVectorToLLVMConversionPatterns(converter, patterns,
1385ceb1b327Saartbik                                          reassociateFPReductions);
1386bbf3ef85SNicolas Vasilache   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
13875c0c51a9SNicolas Vasilache   populateStdToLLVMConversionPatterns(converter, patterns);
13885c0c51a9SNicolas Vasilache 
13892a00ae39STim Shen   LLVMConversionTarget target(getContext());
13908d67d187SRiver Riddle   if (failed(applyPartialConversion(getOperation(), target, patterns))) {
13915c0c51a9SNicolas Vasilache     signalPassFailure();
13925c0c51a9SNicolas Vasilache   }
13935c0c51a9SNicolas Vasilache }
13945c0c51a9SNicolas Vasilache 
13951bfdf7c7Saartbik std::unique_ptr<OperationPass<ModuleOp>>
13961bfdf7c7Saartbik mlir::createConvertVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
13971bfdf7c7Saartbik   return std::make_unique<LowerVectorToLLVMPass>(options);
13985c0c51a9SNicolas Vasilache }
1399