15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===// 25c0c51a9SNicolas Vasilache // 330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information. 556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 65c0c51a9SNicolas Vasilache // 756222a06SMehdi Amini //===----------------------------------------------------------------------===// 85c0c51a9SNicolas Vasilache 965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h" 10870c1fd4SAlex Zinenko 111834ad4aSRiver Riddle #include "../PassDetail.h" 125c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h" 135c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h" 145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h" 1569d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h" 164d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h" 178345b86dSNicolas Vasilache #include "mlir/IR/AffineMap.h" 185c0c51a9SNicolas Vasilache #include "mlir/IR/Attributes.h" 195c0c51a9SNicolas Vasilache #include "mlir/IR/Builders.h" 205c0c51a9SNicolas Vasilache #include "mlir/IR/MLIRContext.h" 215c0c51a9SNicolas Vasilache #include "mlir/IR/Module.h" 225c0c51a9SNicolas Vasilache #include "mlir/IR/Operation.h" 235c0c51a9SNicolas Vasilache #include "mlir/IR/PatternMatch.h" 245c0c51a9SNicolas Vasilache #include "mlir/IR/StandardTypes.h" 255c0c51a9SNicolas Vasilache #include "mlir/IR/Types.h" 26ec1f4e7cSAlex Zinenko #include "mlir/Target/LLVMIR/TypeTranslation.h" 275c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h" 285c0c51a9SNicolas Vasilache #include "mlir/Transforms/Passes.h" 295c0c51a9SNicolas Vasilache #include "llvm/IR/DerivedTypes.h" 305c0c51a9SNicolas Vasilache #include "llvm/IR/Module.h" 315c0c51a9SNicolas Vasilache #include "llvm/IR/Type.h" 325c0c51a9SNicolas Vasilache #include "llvm/Support/Allocator.h" 335c0c51a9SNicolas Vasilache #include "llvm/Support/ErrorHandling.h" 345c0c51a9SNicolas Vasilache 355c0c51a9SNicolas Vasilache using namespace mlir; 3665678d93SNicolas Vasilache using namespace mlir::vector; 375c0c51a9SNicolas Vasilache 389826fe5cSAart Bik // Helper to reduce vector type by one rank at front. 399826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) { 409826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 419826fe5cSAart Bik return VectorType::get(tp.getShape().drop_front(), tp.getElementType()); 429826fe5cSAart Bik } 439826fe5cSAart Bik 449826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back. 459826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) { 469826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 479826fe5cSAart Bik return VectorType::get(tp.getShape().take_back(), tp.getElementType()); 489826fe5cSAart Bik } 499826fe5cSAart Bik 501c81adf3SAart Bik // Helper that picks the proper sequence for inserting. 51e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter, 520f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 530f04384dSAlex Zinenko Value val1, Value val2, Type llvmType, int64_t rank, 540f04384dSAlex Zinenko int64_t pos) { 551c81adf3SAart Bik if (rank == 1) { 561c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 571c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 580f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 591c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 601c81adf3SAart Bik return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2, 611c81adf3SAart Bik constant); 621c81adf3SAart Bik } 631c81adf3SAart Bik return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2, 641c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 651c81adf3SAart Bik } 661c81adf3SAart Bik 672d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting. 682d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from, 692d515e49SNicolas Vasilache Value into, int64_t offset) { 702d515e49SNicolas Vasilache auto vectorType = into.getType().cast<VectorType>(); 712d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 722d515e49SNicolas Vasilache return rewriter.create<InsertOp>(loc, from, into, offset); 732d515e49SNicolas Vasilache return rewriter.create<vector::InsertElementOp>( 742d515e49SNicolas Vasilache loc, vectorType, from, into, 752d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 762d515e49SNicolas Vasilache } 772d515e49SNicolas Vasilache 781c81adf3SAart Bik // Helper that picks the proper sequence for extracting. 79e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter, 800f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 810f04384dSAlex Zinenko Value val, Type llvmType, int64_t rank, int64_t pos) { 821c81adf3SAart Bik if (rank == 1) { 831c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 841c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 850f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 861c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 871c81adf3SAart Bik return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val, 881c81adf3SAart Bik constant); 891c81adf3SAart Bik } 901c81adf3SAart Bik return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val, 911c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 921c81adf3SAart Bik } 931c81adf3SAart Bik 942d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting. 952d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector, 962d515e49SNicolas Vasilache int64_t offset) { 972d515e49SNicolas Vasilache auto vectorType = vector.getType().cast<VectorType>(); 982d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 992d515e49SNicolas Vasilache return rewriter.create<ExtractOp>(loc, vector, offset); 1002d515e49SNicolas Vasilache return rewriter.create<vector::ExtractElementOp>( 1012d515e49SNicolas Vasilache loc, vectorType.getElementType(), vector, 1022d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 1032d515e49SNicolas Vasilache } 1042d515e49SNicolas Vasilache 1052d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t. 1069db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing. 1072d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr, 1082d515e49SNicolas Vasilache unsigned dropFront = 0, 1092d515e49SNicolas Vasilache unsigned dropBack = 0) { 1102d515e49SNicolas Vasilache assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds"); 1112d515e49SNicolas Vasilache auto range = arrayAttr.getAsRange<IntegerAttr>(); 1122d515e49SNicolas Vasilache SmallVector<int64_t, 4> res; 1132d515e49SNicolas Vasilache res.reserve(arrayAttr.size() - dropFront - dropBack); 1142d515e49SNicolas Vasilache for (auto it = range.begin() + dropFront, eit = range.end() - dropBack; 1152d515e49SNicolas Vasilache it != eit; ++it) 1162d515e49SNicolas Vasilache res.push_back((*it).getValue().getSExtValue()); 1172d515e49SNicolas Vasilache return res; 1182d515e49SNicolas Vasilache } 1192d515e49SNicolas Vasilache 12019dbb230Saartbik // Helper that returns data layout alignment of an operation with memref. 12119dbb230Saartbik template <typename T> 12219dbb230Saartbik LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter, T op, 12319dbb230Saartbik unsigned &align) { 1245f9e0466SNicolas Vasilache Type elementTy = 12519dbb230Saartbik typeConverter.convertType(op.getMemRefType().getElementType()); 1265f9e0466SNicolas Vasilache if (!elementTy) 1275f9e0466SNicolas Vasilache return failure(); 1285f9e0466SNicolas Vasilache 129b2ab375dSAlex Zinenko // TODO: this should use the MLIR data layout when it becomes available and 130b2ab375dSAlex Zinenko // stop depending on translation. 131b2ab375dSAlex Zinenko LLVM::LLVMDialect *dialect = typeConverter.getDialect(); 13287a89e0fSAlex Zinenko llvm::LLVMContext llvmContext; 13387a89e0fSAlex Zinenko align = LLVM::TypeToLLVMIRTranslator(llvmContext) 134b2ab375dSAlex Zinenko .getPreferredAlignment(elementTy.cast<LLVM::LLVMType>(), 135d3a98076SAlex Zinenko dialect->getDataLayout()); 1365f9e0466SNicolas Vasilache return success(); 1375f9e0466SNicolas Vasilache } 1385f9e0466SNicolas Vasilache 139e8dcf5f8Saartbik // Helper that returns the base address of a memref. 140e8dcf5f8Saartbik LogicalResult getBase(ConversionPatternRewriter &rewriter, Location loc, 141e8dcf5f8Saartbik Value memref, MemRefType memRefType, Value &base) { 14219dbb230Saartbik // Inspect stride and offset structure. 14319dbb230Saartbik // 14419dbb230Saartbik // TODO: flat memory only for now, generalize 14519dbb230Saartbik // 14619dbb230Saartbik int64_t offset; 14719dbb230Saartbik SmallVector<int64_t, 4> strides; 14819dbb230Saartbik auto successStrides = getStridesAndOffset(memRefType, strides, offset); 14919dbb230Saartbik if (failed(successStrides) || strides.size() != 1 || strides[0] != 1 || 15019dbb230Saartbik offset != 0 || memRefType.getMemorySpace() != 0) 15119dbb230Saartbik return failure(); 152e8dcf5f8Saartbik base = MemRefDescriptor(memref).alignedPtr(rewriter, loc); 153e8dcf5f8Saartbik return success(); 154e8dcf5f8Saartbik } 15519dbb230Saartbik 156e8dcf5f8Saartbik // Helper that returns a pointer given a memref base. 157e8dcf5f8Saartbik LogicalResult getBasePtr(ConversionPatternRewriter &rewriter, Location loc, 158e8dcf5f8Saartbik Value memref, MemRefType memRefType, Value &ptr) { 159e8dcf5f8Saartbik Value base; 160e8dcf5f8Saartbik if (failed(getBase(rewriter, loc, memref, memRefType, base))) 161e8dcf5f8Saartbik return failure(); 162e8dcf5f8Saartbik auto pType = MemRefDescriptor(memref).getElementType(); 163e8dcf5f8Saartbik ptr = rewriter.create<LLVM::GEPOp>(loc, pType, base); 164e8dcf5f8Saartbik return success(); 165e8dcf5f8Saartbik } 166e8dcf5f8Saartbik 16739379916Saartbik // Helper that returns a bit-casted pointer given a memref base. 16839379916Saartbik LogicalResult getBasePtr(ConversionPatternRewriter &rewriter, Location loc, 16939379916Saartbik Value memref, MemRefType memRefType, Type type, 17039379916Saartbik Value &ptr) { 17139379916Saartbik Value base; 17239379916Saartbik if (failed(getBase(rewriter, loc, memref, memRefType, base))) 17339379916Saartbik return failure(); 17439379916Saartbik auto pType = type.template cast<LLVM::LLVMType>().getPointerTo(); 17539379916Saartbik base = rewriter.create<LLVM::BitcastOp>(loc, pType, base); 17639379916Saartbik ptr = rewriter.create<LLVM::GEPOp>(loc, pType, base); 17739379916Saartbik return success(); 17839379916Saartbik } 17939379916Saartbik 180e8dcf5f8Saartbik // Helper that returns vector of pointers given a memref base and an index 181e8dcf5f8Saartbik // vector. 182e8dcf5f8Saartbik LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter, Location loc, 183e8dcf5f8Saartbik Value memref, Value indices, MemRefType memRefType, 184e8dcf5f8Saartbik VectorType vType, Type iType, Value &ptrs) { 185e8dcf5f8Saartbik Value base; 186e8dcf5f8Saartbik if (failed(getBase(rewriter, loc, memref, memRefType, base))) 187e8dcf5f8Saartbik return failure(); 188e8dcf5f8Saartbik auto pType = MemRefDescriptor(memref).getElementType(); 189e8dcf5f8Saartbik auto ptrsType = LLVM::LLVMType::getVectorTy(pType, vType.getDimSize(0)); 1901485fd29Saartbik ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, indices); 19119dbb230Saartbik return success(); 19219dbb230Saartbik } 19319dbb230Saartbik 1945f9e0466SNicolas Vasilache static LogicalResult 1955f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 1965f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 1975f9e0466SNicolas Vasilache TransferReadOp xferOp, 1985f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 199affbc0cdSNicolas Vasilache unsigned align; 20019dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, xferOp, align))) 201affbc0cdSNicolas Vasilache return failure(); 202affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::LoadOp>(xferOp, dataPtr, align); 2035f9e0466SNicolas Vasilache return success(); 2045f9e0466SNicolas Vasilache } 2055f9e0466SNicolas Vasilache 2065f9e0466SNicolas Vasilache static LogicalResult 2075f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2085f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2095f9e0466SNicolas Vasilache TransferReadOp xferOp, ArrayRef<Value> operands, 2105f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2115f9e0466SNicolas Vasilache auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); }; 2125f9e0466SNicolas Vasilache VectorType fillType = xferOp.getVectorType(); 2135f9e0466SNicolas Vasilache Value fill = rewriter.create<SplatOp>(loc, fillType, xferOp.padding()); 2145f9e0466SNicolas Vasilache fill = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(fillType), fill); 2155f9e0466SNicolas Vasilache 2165f9e0466SNicolas Vasilache Type vecTy = typeConverter.convertType(xferOp.getVectorType()); 2175f9e0466SNicolas Vasilache if (!vecTy) 2185f9e0466SNicolas Vasilache return failure(); 2195f9e0466SNicolas Vasilache 2205f9e0466SNicolas Vasilache unsigned align; 22119dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, xferOp, align))) 2225f9e0466SNicolas Vasilache return failure(); 2235f9e0466SNicolas Vasilache 2245f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 2255f9e0466SNicolas Vasilache xferOp, vecTy, dataPtr, mask, ValueRange{fill}, 2265f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2275f9e0466SNicolas Vasilache return success(); 2285f9e0466SNicolas Vasilache } 2295f9e0466SNicolas Vasilache 2305f9e0466SNicolas Vasilache static LogicalResult 2315f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 2325f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2335f9e0466SNicolas Vasilache TransferWriteOp xferOp, 2345f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 235affbc0cdSNicolas Vasilache unsigned align; 23619dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, xferOp, align))) 237affbc0cdSNicolas Vasilache return failure(); 2382d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 239affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::StoreOp>(xferOp, adaptor.vector(), dataPtr, 240affbc0cdSNicolas Vasilache align); 2415f9e0466SNicolas Vasilache return success(); 2425f9e0466SNicolas Vasilache } 2435f9e0466SNicolas Vasilache 2445f9e0466SNicolas Vasilache static LogicalResult 2455f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2465f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2475f9e0466SNicolas Vasilache TransferWriteOp xferOp, ArrayRef<Value> operands, 2485f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2495f9e0466SNicolas Vasilache unsigned align; 25019dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, xferOp, align))) 2515f9e0466SNicolas Vasilache return failure(); 2525f9e0466SNicolas Vasilache 2532d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 2545f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 2555f9e0466SNicolas Vasilache xferOp, adaptor.vector(), dataPtr, mask, 2565f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2575f9e0466SNicolas Vasilache return success(); 2585f9e0466SNicolas Vasilache } 2595f9e0466SNicolas Vasilache 2602d2c73c5SJacques Pienaar static TransferReadOpAdaptor getTransferOpAdapter(TransferReadOp xferOp, 2612d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2622d2c73c5SJacques Pienaar return TransferReadOpAdaptor(operands); 2635f9e0466SNicolas Vasilache } 2645f9e0466SNicolas Vasilache 2652d2c73c5SJacques Pienaar static TransferWriteOpAdaptor getTransferOpAdapter(TransferWriteOp xferOp, 2662d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2672d2c73c5SJacques Pienaar return TransferWriteOpAdaptor(operands); 2685f9e0466SNicolas Vasilache } 2695f9e0466SNicolas Vasilache 27090c01357SBenjamin Kramer namespace { 271e83b7b99Saartbik 27263b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply. 27363b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply. 27463b683a8SNicolas Vasilache class VectorMatmulOpConversion : public ConvertToLLVMPattern { 27563b683a8SNicolas Vasilache public: 27663b683a8SNicolas Vasilache explicit VectorMatmulOpConversion(MLIRContext *context, 27763b683a8SNicolas Vasilache LLVMTypeConverter &typeConverter) 27863b683a8SNicolas Vasilache : ConvertToLLVMPattern(vector::MatmulOp::getOperationName(), context, 27963b683a8SNicolas Vasilache typeConverter) {} 28063b683a8SNicolas Vasilache 2813145427dSRiver Riddle LogicalResult 28263b683a8SNicolas Vasilache matchAndRewrite(Operation *op, ArrayRef<Value> operands, 28363b683a8SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 28463b683a8SNicolas Vasilache auto matmulOp = cast<vector::MatmulOp>(op); 2852d2c73c5SJacques Pienaar auto adaptor = vector::MatmulOpAdaptor(operands); 28663b683a8SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>( 28763b683a8SNicolas Vasilache op, typeConverter.convertType(matmulOp.res().getType()), adaptor.lhs(), 28863b683a8SNicolas Vasilache adaptor.rhs(), matmulOp.lhs_rows(), matmulOp.lhs_columns(), 28963b683a8SNicolas Vasilache matmulOp.rhs_columns()); 2903145427dSRiver Riddle return success(); 29163b683a8SNicolas Vasilache } 29263b683a8SNicolas Vasilache }; 29363b683a8SNicolas Vasilache 294c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose. 295c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose. 296c295a65dSaartbik class VectorFlatTransposeOpConversion : public ConvertToLLVMPattern { 297c295a65dSaartbik public: 298c295a65dSaartbik explicit VectorFlatTransposeOpConversion(MLIRContext *context, 299c295a65dSaartbik LLVMTypeConverter &typeConverter) 300c295a65dSaartbik : ConvertToLLVMPattern(vector::FlatTransposeOp::getOperationName(), 301c295a65dSaartbik context, typeConverter) {} 302c295a65dSaartbik 303c295a65dSaartbik LogicalResult 304c295a65dSaartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 305c295a65dSaartbik ConversionPatternRewriter &rewriter) const override { 306c295a65dSaartbik auto transOp = cast<vector::FlatTransposeOp>(op); 3072d2c73c5SJacques Pienaar auto adaptor = vector::FlatTransposeOpAdaptor(operands); 308c295a65dSaartbik rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>( 309c295a65dSaartbik transOp, typeConverter.convertType(transOp.res().getType()), 310c295a65dSaartbik adaptor.matrix(), transOp.rows(), transOp.columns()); 311c295a65dSaartbik return success(); 312c295a65dSaartbik } 313c295a65dSaartbik }; 314c295a65dSaartbik 31539379916Saartbik /// Conversion pattern for a vector.maskedload. 31639379916Saartbik class VectorMaskedLoadOpConversion : public ConvertToLLVMPattern { 31739379916Saartbik public: 31839379916Saartbik explicit VectorMaskedLoadOpConversion(MLIRContext *context, 31939379916Saartbik LLVMTypeConverter &typeConverter) 32039379916Saartbik : ConvertToLLVMPattern(vector::MaskedLoadOp::getOperationName(), context, 32139379916Saartbik typeConverter) {} 32239379916Saartbik 32339379916Saartbik LogicalResult 32439379916Saartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 32539379916Saartbik ConversionPatternRewriter &rewriter) const override { 32639379916Saartbik auto loc = op->getLoc(); 32739379916Saartbik auto load = cast<vector::MaskedLoadOp>(op); 32839379916Saartbik auto adaptor = vector::MaskedLoadOpAdaptor(operands); 32939379916Saartbik 33039379916Saartbik // Resolve alignment. 33139379916Saartbik unsigned align; 33239379916Saartbik if (failed(getMemRefAlignment(typeConverter, load, align))) 33339379916Saartbik return failure(); 33439379916Saartbik 33539379916Saartbik auto vtype = typeConverter.convertType(load.getResultVectorType()); 33639379916Saartbik Value ptr; 33739379916Saartbik if (failed(getBasePtr(rewriter, loc, adaptor.base(), load.getMemRefType(), 33839379916Saartbik vtype, ptr))) 33939379916Saartbik return failure(); 34039379916Saartbik 34139379916Saartbik rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 34239379916Saartbik load, vtype, ptr, adaptor.mask(), adaptor.pass_thru(), 34339379916Saartbik rewriter.getI32IntegerAttr(align)); 34439379916Saartbik return success(); 34539379916Saartbik } 34639379916Saartbik }; 34739379916Saartbik 34839379916Saartbik /// Conversion pattern for a vector.maskedstore. 34939379916Saartbik class VectorMaskedStoreOpConversion : public ConvertToLLVMPattern { 35039379916Saartbik public: 35139379916Saartbik explicit VectorMaskedStoreOpConversion(MLIRContext *context, 35239379916Saartbik LLVMTypeConverter &typeConverter) 35339379916Saartbik : ConvertToLLVMPattern(vector::MaskedStoreOp::getOperationName(), context, 35439379916Saartbik typeConverter) {} 35539379916Saartbik 35639379916Saartbik LogicalResult 35739379916Saartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 35839379916Saartbik ConversionPatternRewriter &rewriter) const override { 35939379916Saartbik auto loc = op->getLoc(); 36039379916Saartbik auto store = cast<vector::MaskedStoreOp>(op); 36139379916Saartbik auto adaptor = vector::MaskedStoreOpAdaptor(operands); 36239379916Saartbik 36339379916Saartbik // Resolve alignment. 36439379916Saartbik unsigned align; 36539379916Saartbik if (failed(getMemRefAlignment(typeConverter, store, align))) 36639379916Saartbik return failure(); 36739379916Saartbik 36839379916Saartbik auto vtype = typeConverter.convertType(store.getValueVectorType()); 36939379916Saartbik Value ptr; 37039379916Saartbik if (failed(getBasePtr(rewriter, loc, adaptor.base(), store.getMemRefType(), 37139379916Saartbik vtype, ptr))) 37239379916Saartbik return failure(); 37339379916Saartbik 37439379916Saartbik rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 37539379916Saartbik store, adaptor.value(), ptr, adaptor.mask(), 37639379916Saartbik rewriter.getI32IntegerAttr(align)); 37739379916Saartbik return success(); 37839379916Saartbik } 37939379916Saartbik }; 38039379916Saartbik 38119dbb230Saartbik /// Conversion pattern for a vector.gather. 38219dbb230Saartbik class VectorGatherOpConversion : public ConvertToLLVMPattern { 38319dbb230Saartbik public: 38419dbb230Saartbik explicit VectorGatherOpConversion(MLIRContext *context, 38519dbb230Saartbik LLVMTypeConverter &typeConverter) 38619dbb230Saartbik : ConvertToLLVMPattern(vector::GatherOp::getOperationName(), context, 38719dbb230Saartbik typeConverter) {} 38819dbb230Saartbik 38919dbb230Saartbik LogicalResult 39019dbb230Saartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 39119dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 39219dbb230Saartbik auto loc = op->getLoc(); 39319dbb230Saartbik auto gather = cast<vector::GatherOp>(op); 39419dbb230Saartbik auto adaptor = vector::GatherOpAdaptor(operands); 39519dbb230Saartbik 39619dbb230Saartbik // Resolve alignment. 39719dbb230Saartbik unsigned align; 39819dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, gather, align))) 39919dbb230Saartbik return failure(); 40019dbb230Saartbik 40119dbb230Saartbik // Get index ptrs. 40219dbb230Saartbik VectorType vType = gather.getResultVectorType(); 40319dbb230Saartbik Type iType = gather.getIndicesVectorType().getElementType(); 40419dbb230Saartbik Value ptrs; 405e8dcf5f8Saartbik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), adaptor.indices(), 406e8dcf5f8Saartbik gather.getMemRefType(), vType, iType, ptrs))) 40719dbb230Saartbik return failure(); 40819dbb230Saartbik 40919dbb230Saartbik // Replace with the gather intrinsic. 41019dbb230Saartbik ValueRange v = (llvm::size(adaptor.pass_thru()) == 0) ? ValueRange({}) 41119dbb230Saartbik : adaptor.pass_thru(); 41219dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_gather>( 41319dbb230Saartbik gather, typeConverter.convertType(vType), ptrs, adaptor.mask(), v, 41419dbb230Saartbik rewriter.getI32IntegerAttr(align)); 41519dbb230Saartbik return success(); 41619dbb230Saartbik } 41719dbb230Saartbik }; 41819dbb230Saartbik 41919dbb230Saartbik /// Conversion pattern for a vector.scatter. 42019dbb230Saartbik class VectorScatterOpConversion : public ConvertToLLVMPattern { 42119dbb230Saartbik public: 42219dbb230Saartbik explicit VectorScatterOpConversion(MLIRContext *context, 42319dbb230Saartbik LLVMTypeConverter &typeConverter) 42419dbb230Saartbik : ConvertToLLVMPattern(vector::ScatterOp::getOperationName(), context, 42519dbb230Saartbik typeConverter) {} 42619dbb230Saartbik 42719dbb230Saartbik LogicalResult 42819dbb230Saartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 42919dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 43019dbb230Saartbik auto loc = op->getLoc(); 43119dbb230Saartbik auto scatter = cast<vector::ScatterOp>(op); 43219dbb230Saartbik auto adaptor = vector::ScatterOpAdaptor(operands); 43319dbb230Saartbik 43419dbb230Saartbik // Resolve alignment. 43519dbb230Saartbik unsigned align; 43619dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, scatter, align))) 43719dbb230Saartbik return failure(); 43819dbb230Saartbik 43919dbb230Saartbik // Get index ptrs. 44019dbb230Saartbik VectorType vType = scatter.getValueVectorType(); 44119dbb230Saartbik Type iType = scatter.getIndicesVectorType().getElementType(); 44219dbb230Saartbik Value ptrs; 443e8dcf5f8Saartbik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), adaptor.indices(), 444e8dcf5f8Saartbik scatter.getMemRefType(), vType, iType, ptrs))) 44519dbb230Saartbik return failure(); 44619dbb230Saartbik 44719dbb230Saartbik // Replace with the scatter intrinsic. 44819dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_scatter>( 44919dbb230Saartbik scatter, adaptor.value(), ptrs, adaptor.mask(), 45019dbb230Saartbik rewriter.getI32IntegerAttr(align)); 45119dbb230Saartbik return success(); 45219dbb230Saartbik } 45319dbb230Saartbik }; 45419dbb230Saartbik 455e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload. 456e8dcf5f8Saartbik class VectorExpandLoadOpConversion : public ConvertToLLVMPattern { 457e8dcf5f8Saartbik public: 458e8dcf5f8Saartbik explicit VectorExpandLoadOpConversion(MLIRContext *context, 459e8dcf5f8Saartbik LLVMTypeConverter &typeConverter) 460e8dcf5f8Saartbik : ConvertToLLVMPattern(vector::ExpandLoadOp::getOperationName(), context, 461e8dcf5f8Saartbik typeConverter) {} 462e8dcf5f8Saartbik 463e8dcf5f8Saartbik LogicalResult 464e8dcf5f8Saartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 465e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 466e8dcf5f8Saartbik auto loc = op->getLoc(); 467e8dcf5f8Saartbik auto expand = cast<vector::ExpandLoadOp>(op); 468e8dcf5f8Saartbik auto adaptor = vector::ExpandLoadOpAdaptor(operands); 469e8dcf5f8Saartbik 470e8dcf5f8Saartbik Value ptr; 471e8dcf5f8Saartbik if (failed(getBasePtr(rewriter, loc, adaptor.base(), expand.getMemRefType(), 472e8dcf5f8Saartbik ptr))) 473e8dcf5f8Saartbik return failure(); 474e8dcf5f8Saartbik 475e8dcf5f8Saartbik auto vType = expand.getResultVectorType(); 476e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_expandload>( 477e8dcf5f8Saartbik op, typeConverter.convertType(vType), ptr, adaptor.mask(), 478e8dcf5f8Saartbik adaptor.pass_thru()); 479e8dcf5f8Saartbik return success(); 480e8dcf5f8Saartbik } 481e8dcf5f8Saartbik }; 482e8dcf5f8Saartbik 483e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore. 484e8dcf5f8Saartbik class VectorCompressStoreOpConversion : public ConvertToLLVMPattern { 485e8dcf5f8Saartbik public: 486e8dcf5f8Saartbik explicit VectorCompressStoreOpConversion(MLIRContext *context, 487e8dcf5f8Saartbik LLVMTypeConverter &typeConverter) 488e8dcf5f8Saartbik : ConvertToLLVMPattern(vector::CompressStoreOp::getOperationName(), 489e8dcf5f8Saartbik context, typeConverter) {} 490e8dcf5f8Saartbik 491e8dcf5f8Saartbik LogicalResult 492e8dcf5f8Saartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 493e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 494e8dcf5f8Saartbik auto loc = op->getLoc(); 495e8dcf5f8Saartbik auto compress = cast<vector::CompressStoreOp>(op); 496e8dcf5f8Saartbik auto adaptor = vector::CompressStoreOpAdaptor(operands); 497e8dcf5f8Saartbik 498e8dcf5f8Saartbik Value ptr; 499e8dcf5f8Saartbik if (failed(getBasePtr(rewriter, loc, adaptor.base(), 500e8dcf5f8Saartbik compress.getMemRefType(), ptr))) 501e8dcf5f8Saartbik return failure(); 502e8dcf5f8Saartbik 503e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>( 504e8dcf5f8Saartbik op, adaptor.value(), ptr, adaptor.mask()); 505e8dcf5f8Saartbik return success(); 506e8dcf5f8Saartbik } 507e8dcf5f8Saartbik }; 508e8dcf5f8Saartbik 50919dbb230Saartbik /// Conversion pattern for all vector reductions. 510870c1fd4SAlex Zinenko class VectorReductionOpConversion : public ConvertToLLVMPattern { 511e83b7b99Saartbik public: 512e83b7b99Saartbik explicit VectorReductionOpConversion(MLIRContext *context, 513ceb1b327Saartbik LLVMTypeConverter &typeConverter, 514ceb1b327Saartbik bool reassociateFP) 515870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::ReductionOp::getOperationName(), context, 516ceb1b327Saartbik typeConverter), 517ceb1b327Saartbik reassociateFPReductions(reassociateFP) {} 518e83b7b99Saartbik 5193145427dSRiver Riddle LogicalResult 520e83b7b99Saartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 521e83b7b99Saartbik ConversionPatternRewriter &rewriter) const override { 522e83b7b99Saartbik auto reductionOp = cast<vector::ReductionOp>(op); 523e83b7b99Saartbik auto kind = reductionOp.kind(); 524e83b7b99Saartbik Type eltType = reductionOp.dest().getType(); 5250f04384dSAlex Zinenko Type llvmType = typeConverter.convertType(eltType); 52635b68527SLei Zhang if (eltType.isSignlessInteger(32) || eltType.isSignlessInteger(64)) { 527e83b7b99Saartbik // Integer reductions: add/mul/min/max/and/or/xor. 528e83b7b99Saartbik if (kind == "add") 529e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_add>( 530e83b7b99Saartbik op, llvmType, operands[0]); 531e83b7b99Saartbik else if (kind == "mul") 532e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_mul>( 533e83b7b99Saartbik op, llvmType, operands[0]); 534e83b7b99Saartbik else if (kind == "min") 535e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smin>( 536e83b7b99Saartbik op, llvmType, operands[0]); 537e83b7b99Saartbik else if (kind == "max") 538e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smax>( 539e83b7b99Saartbik op, llvmType, operands[0]); 540e83b7b99Saartbik else if (kind == "and") 541e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_and>( 542e83b7b99Saartbik op, llvmType, operands[0]); 543e83b7b99Saartbik else if (kind == "or") 544e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_or>( 545e83b7b99Saartbik op, llvmType, operands[0]); 546e83b7b99Saartbik else if (kind == "xor") 547e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_xor>( 548e83b7b99Saartbik op, llvmType, operands[0]); 549e83b7b99Saartbik else 5503145427dSRiver Riddle return failure(); 5513145427dSRiver Riddle return success(); 552e83b7b99Saartbik 553e83b7b99Saartbik } else if (eltType.isF32() || eltType.isF64()) { 554e83b7b99Saartbik // Floating-point reductions: add/mul/min/max 555e83b7b99Saartbik if (kind == "add") { 5560d924700Saartbik // Optional accumulator (or zero). 5570d924700Saartbik Value acc = operands.size() > 1 ? operands[1] 5580d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 5590d924700Saartbik op->getLoc(), llvmType, 5600d924700Saartbik rewriter.getZeroAttr(eltType)); 561e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fadd>( 562ceb1b327Saartbik op, llvmType, acc, operands[0], 563ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 564e83b7b99Saartbik } else if (kind == "mul") { 5650d924700Saartbik // Optional accumulator (or one). 5660d924700Saartbik Value acc = operands.size() > 1 5670d924700Saartbik ? operands[1] 5680d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 5690d924700Saartbik op->getLoc(), llvmType, 5700d924700Saartbik rewriter.getFloatAttr(eltType, 1.0)); 571e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fmul>( 572ceb1b327Saartbik op, llvmType, acc, operands[0], 573ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 574e83b7b99Saartbik } else if (kind == "min") 575e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmin>( 576e83b7b99Saartbik op, llvmType, operands[0]); 577e83b7b99Saartbik else if (kind == "max") 578e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmax>( 579e83b7b99Saartbik op, llvmType, operands[0]); 580e83b7b99Saartbik else 5813145427dSRiver Riddle return failure(); 5823145427dSRiver Riddle return success(); 583e83b7b99Saartbik } 5843145427dSRiver Riddle return failure(); 585e83b7b99Saartbik } 586ceb1b327Saartbik 587ceb1b327Saartbik private: 588ceb1b327Saartbik const bool reassociateFPReductions; 589e83b7b99Saartbik }; 590e83b7b99Saartbik 591870c1fd4SAlex Zinenko class VectorShuffleOpConversion : public ConvertToLLVMPattern { 5921c81adf3SAart Bik public: 5931c81adf3SAart Bik explicit VectorShuffleOpConversion(MLIRContext *context, 5941c81adf3SAart Bik LLVMTypeConverter &typeConverter) 595870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::ShuffleOp::getOperationName(), context, 5961c81adf3SAart Bik typeConverter) {} 5971c81adf3SAart Bik 5983145427dSRiver Riddle LogicalResult 599e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 6001c81adf3SAart Bik ConversionPatternRewriter &rewriter) const override { 6011c81adf3SAart Bik auto loc = op->getLoc(); 6022d2c73c5SJacques Pienaar auto adaptor = vector::ShuffleOpAdaptor(operands); 6031c81adf3SAart Bik auto shuffleOp = cast<vector::ShuffleOp>(op); 6041c81adf3SAart Bik auto v1Type = shuffleOp.getV1VectorType(); 6051c81adf3SAart Bik auto v2Type = shuffleOp.getV2VectorType(); 6061c81adf3SAart Bik auto vectorType = shuffleOp.getVectorType(); 6070f04384dSAlex Zinenko Type llvmType = typeConverter.convertType(vectorType); 6081c81adf3SAart Bik auto maskArrayAttr = shuffleOp.mask(); 6091c81adf3SAart Bik 6101c81adf3SAart Bik // Bail if result type cannot be lowered. 6111c81adf3SAart Bik if (!llvmType) 6123145427dSRiver Riddle return failure(); 6131c81adf3SAart Bik 6141c81adf3SAart Bik // Get rank and dimension sizes. 6151c81adf3SAart Bik int64_t rank = vectorType.getRank(); 6161c81adf3SAart Bik assert(v1Type.getRank() == rank); 6171c81adf3SAart Bik assert(v2Type.getRank() == rank); 6181c81adf3SAart Bik int64_t v1Dim = v1Type.getDimSize(0); 6191c81adf3SAart Bik 6201c81adf3SAart Bik // For rank 1, where both operands have *exactly* the same vector type, 6211c81adf3SAart Bik // there is direct shuffle support in LLVM. Use it! 6221c81adf3SAart Bik if (rank == 1 && v1Type == v2Type) { 623e62a6956SRiver Riddle Value shuffle = rewriter.create<LLVM::ShuffleVectorOp>( 6241c81adf3SAart Bik loc, adaptor.v1(), adaptor.v2(), maskArrayAttr); 6251c81adf3SAart Bik rewriter.replaceOp(op, shuffle); 6263145427dSRiver Riddle return success(); 627b36aaeafSAart Bik } 628b36aaeafSAart Bik 6291c81adf3SAart Bik // For all other cases, insert the individual values individually. 630e62a6956SRiver Riddle Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType); 6311c81adf3SAart Bik int64_t insPos = 0; 6321c81adf3SAart Bik for (auto en : llvm::enumerate(maskArrayAttr)) { 6331c81adf3SAart Bik int64_t extPos = en.value().cast<IntegerAttr>().getInt(); 634e62a6956SRiver Riddle Value value = adaptor.v1(); 6351c81adf3SAart Bik if (extPos >= v1Dim) { 6361c81adf3SAart Bik extPos -= v1Dim; 6371c81adf3SAart Bik value = adaptor.v2(); 638b36aaeafSAart Bik } 6390f04384dSAlex Zinenko Value extract = extractOne(rewriter, typeConverter, loc, value, llvmType, 6400f04384dSAlex Zinenko rank, extPos); 6410f04384dSAlex Zinenko insert = insertOne(rewriter, typeConverter, loc, insert, extract, 6420f04384dSAlex Zinenko llvmType, rank, insPos++); 6431c81adf3SAart Bik } 6441c81adf3SAart Bik rewriter.replaceOp(op, insert); 6453145427dSRiver Riddle return success(); 646b36aaeafSAart Bik } 647b36aaeafSAart Bik }; 648b36aaeafSAart Bik 649870c1fd4SAlex Zinenko class VectorExtractElementOpConversion : public ConvertToLLVMPattern { 650cd5dab8aSAart Bik public: 651cd5dab8aSAart Bik explicit VectorExtractElementOpConversion(MLIRContext *context, 652cd5dab8aSAart Bik LLVMTypeConverter &typeConverter) 653870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::ExtractElementOp::getOperationName(), 654870c1fd4SAlex Zinenko context, typeConverter) {} 655cd5dab8aSAart Bik 6563145427dSRiver Riddle LogicalResult 657e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 658cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 6592d2c73c5SJacques Pienaar auto adaptor = vector::ExtractElementOpAdaptor(operands); 660cd5dab8aSAart Bik auto extractEltOp = cast<vector::ExtractElementOp>(op); 661cd5dab8aSAart Bik auto vectorType = extractEltOp.getVectorType(); 6620f04384dSAlex Zinenko auto llvmType = typeConverter.convertType(vectorType.getElementType()); 663cd5dab8aSAart Bik 664cd5dab8aSAart Bik // Bail if result type cannot be lowered. 665cd5dab8aSAart Bik if (!llvmType) 6663145427dSRiver Riddle return failure(); 667cd5dab8aSAart Bik 668cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>( 669cd5dab8aSAart Bik op, llvmType, adaptor.vector(), adaptor.position()); 6703145427dSRiver Riddle return success(); 671cd5dab8aSAart Bik } 672cd5dab8aSAart Bik }; 673cd5dab8aSAart Bik 674870c1fd4SAlex Zinenko class VectorExtractOpConversion : public ConvertToLLVMPattern { 6755c0c51a9SNicolas Vasilache public: 6769826fe5cSAart Bik explicit VectorExtractOpConversion(MLIRContext *context, 6775c0c51a9SNicolas Vasilache LLVMTypeConverter &typeConverter) 678870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::ExtractOp::getOperationName(), context, 6795c0c51a9SNicolas Vasilache typeConverter) {} 6805c0c51a9SNicolas Vasilache 6813145427dSRiver Riddle LogicalResult 682e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 6835c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 6845c0c51a9SNicolas Vasilache auto loc = op->getLoc(); 6852d2c73c5SJacques Pienaar auto adaptor = vector::ExtractOpAdaptor(operands); 686d37f2725SAart Bik auto extractOp = cast<vector::ExtractOp>(op); 6879826fe5cSAart Bik auto vectorType = extractOp.getVectorType(); 6882bdf33ccSRiver Riddle auto resultType = extractOp.getResult().getType(); 6890f04384dSAlex Zinenko auto llvmResultType = typeConverter.convertType(resultType); 6905c0c51a9SNicolas Vasilache auto positionArrayAttr = extractOp.position(); 6919826fe5cSAart Bik 6929826fe5cSAart Bik // Bail if result type cannot be lowered. 6939826fe5cSAart Bik if (!llvmResultType) 6943145427dSRiver Riddle return failure(); 6959826fe5cSAart Bik 6965c0c51a9SNicolas Vasilache // One-shot extraction of vector from array (only requires extractvalue). 6975c0c51a9SNicolas Vasilache if (resultType.isa<VectorType>()) { 698e62a6956SRiver Riddle Value extracted = rewriter.create<LLVM::ExtractValueOp>( 6995c0c51a9SNicolas Vasilache loc, llvmResultType, adaptor.vector(), positionArrayAttr); 7005c0c51a9SNicolas Vasilache rewriter.replaceOp(op, extracted); 7013145427dSRiver Riddle return success(); 7025c0c51a9SNicolas Vasilache } 7035c0c51a9SNicolas Vasilache 7049826fe5cSAart Bik // Potential extraction of 1-D vector from array. 7055c0c51a9SNicolas Vasilache auto *context = op->getContext(); 706e62a6956SRiver Riddle Value extracted = adaptor.vector(); 7075c0c51a9SNicolas Vasilache auto positionAttrs = positionArrayAttr.getValue(); 7085c0c51a9SNicolas Vasilache if (positionAttrs.size() > 1) { 7099826fe5cSAart Bik auto oneDVectorType = reducedVectorTypeBack(vectorType); 7105c0c51a9SNicolas Vasilache auto nMinusOnePositionAttrs = 7115c0c51a9SNicolas Vasilache ArrayAttr::get(positionAttrs.drop_back(), context); 7125c0c51a9SNicolas Vasilache extracted = rewriter.create<LLVM::ExtractValueOp>( 7130f04384dSAlex Zinenko loc, typeConverter.convertType(oneDVectorType), extracted, 7145c0c51a9SNicolas Vasilache nMinusOnePositionAttrs); 7155c0c51a9SNicolas Vasilache } 7165c0c51a9SNicolas Vasilache 7175c0c51a9SNicolas Vasilache // Remaining extraction of element from 1-D LLVM vector 7185c0c51a9SNicolas Vasilache auto position = positionAttrs.back().cast<IntegerAttr>(); 7195446ec85SAlex Zinenko auto i64Type = LLVM::LLVMType::getInt64Ty(rewriter.getContext()); 7201d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 7215c0c51a9SNicolas Vasilache extracted = 7225c0c51a9SNicolas Vasilache rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant); 7235c0c51a9SNicolas Vasilache rewriter.replaceOp(op, extracted); 7245c0c51a9SNicolas Vasilache 7253145427dSRiver Riddle return success(); 7265c0c51a9SNicolas Vasilache } 7275c0c51a9SNicolas Vasilache }; 7285c0c51a9SNicolas Vasilache 729681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector 730681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion. 731681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank. 732681f929fSNicolas Vasilache /// 733681f929fSNicolas Vasilache /// Example: 734681f929fSNicolas Vasilache /// ``` 735681f929fSNicolas Vasilache /// vector.fma %a, %a, %a : vector<8xf32> 736681f929fSNicolas Vasilache /// ``` 737681f929fSNicolas Vasilache /// is converted to: 738681f929fSNicolas Vasilache /// ``` 7393bffe602SBenjamin Kramer /// llvm.intr.fmuladd %va, %va, %va: 740681f929fSNicolas Vasilache /// (!llvm<"<8 x float>">, !llvm<"<8 x float>">, !llvm<"<8 x float>">) 741681f929fSNicolas Vasilache /// -> !llvm<"<8 x float>"> 742681f929fSNicolas Vasilache /// ``` 743870c1fd4SAlex Zinenko class VectorFMAOp1DConversion : public ConvertToLLVMPattern { 744681f929fSNicolas Vasilache public: 745681f929fSNicolas Vasilache explicit VectorFMAOp1DConversion(MLIRContext *context, 746681f929fSNicolas Vasilache LLVMTypeConverter &typeConverter) 747870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::FMAOp::getOperationName(), context, 748681f929fSNicolas Vasilache typeConverter) {} 749681f929fSNicolas Vasilache 7503145427dSRiver Riddle LogicalResult 751681f929fSNicolas Vasilache matchAndRewrite(Operation *op, ArrayRef<Value> operands, 752681f929fSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 7532d2c73c5SJacques Pienaar auto adaptor = vector::FMAOpAdaptor(operands); 754681f929fSNicolas Vasilache vector::FMAOp fmaOp = cast<vector::FMAOp>(op); 755681f929fSNicolas Vasilache VectorType vType = fmaOp.getVectorType(); 756681f929fSNicolas Vasilache if (vType.getRank() != 1) 7573145427dSRiver Riddle return failure(); 7583bffe602SBenjamin Kramer rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(op, adaptor.lhs(), 7593bffe602SBenjamin Kramer adaptor.rhs(), adaptor.acc()); 7603145427dSRiver Riddle return success(); 761681f929fSNicolas Vasilache } 762681f929fSNicolas Vasilache }; 763681f929fSNicolas Vasilache 764870c1fd4SAlex Zinenko class VectorInsertElementOpConversion : public ConvertToLLVMPattern { 765cd5dab8aSAart Bik public: 766cd5dab8aSAart Bik explicit VectorInsertElementOpConversion(MLIRContext *context, 767cd5dab8aSAart Bik LLVMTypeConverter &typeConverter) 768870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::InsertElementOp::getOperationName(), 769870c1fd4SAlex Zinenko context, typeConverter) {} 770cd5dab8aSAart Bik 7713145427dSRiver Riddle LogicalResult 772e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 773cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 7742d2c73c5SJacques Pienaar auto adaptor = vector::InsertElementOpAdaptor(operands); 775cd5dab8aSAart Bik auto insertEltOp = cast<vector::InsertElementOp>(op); 776cd5dab8aSAart Bik auto vectorType = insertEltOp.getDestVectorType(); 7770f04384dSAlex Zinenko auto llvmType = typeConverter.convertType(vectorType); 778cd5dab8aSAart Bik 779cd5dab8aSAart Bik // Bail if result type cannot be lowered. 780cd5dab8aSAart Bik if (!llvmType) 7813145427dSRiver Riddle return failure(); 782cd5dab8aSAart Bik 783cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>( 784cd5dab8aSAart Bik op, llvmType, adaptor.dest(), adaptor.source(), adaptor.position()); 7853145427dSRiver Riddle return success(); 786cd5dab8aSAart Bik } 787cd5dab8aSAart Bik }; 788cd5dab8aSAart Bik 789870c1fd4SAlex Zinenko class VectorInsertOpConversion : public ConvertToLLVMPattern { 7909826fe5cSAart Bik public: 7919826fe5cSAart Bik explicit VectorInsertOpConversion(MLIRContext *context, 7929826fe5cSAart Bik LLVMTypeConverter &typeConverter) 793870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::InsertOp::getOperationName(), context, 7949826fe5cSAart Bik typeConverter) {} 7959826fe5cSAart Bik 7963145427dSRiver Riddle LogicalResult 797e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 7989826fe5cSAart Bik ConversionPatternRewriter &rewriter) const override { 7999826fe5cSAart Bik auto loc = op->getLoc(); 8002d2c73c5SJacques Pienaar auto adaptor = vector::InsertOpAdaptor(operands); 8019826fe5cSAart Bik auto insertOp = cast<vector::InsertOp>(op); 8029826fe5cSAart Bik auto sourceType = insertOp.getSourceType(); 8039826fe5cSAart Bik auto destVectorType = insertOp.getDestVectorType(); 8040f04384dSAlex Zinenko auto llvmResultType = typeConverter.convertType(destVectorType); 8059826fe5cSAart Bik auto positionArrayAttr = insertOp.position(); 8069826fe5cSAart Bik 8079826fe5cSAart Bik // Bail if result type cannot be lowered. 8089826fe5cSAart Bik if (!llvmResultType) 8093145427dSRiver Riddle return failure(); 8109826fe5cSAart Bik 8119826fe5cSAart Bik // One-shot insertion of a vector into an array (only requires insertvalue). 8129826fe5cSAart Bik if (sourceType.isa<VectorType>()) { 813e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertValueOp>( 8149826fe5cSAart Bik loc, llvmResultType, adaptor.dest(), adaptor.source(), 8159826fe5cSAart Bik positionArrayAttr); 8169826fe5cSAart Bik rewriter.replaceOp(op, inserted); 8173145427dSRiver Riddle return success(); 8189826fe5cSAart Bik } 8199826fe5cSAart Bik 8209826fe5cSAart Bik // Potential extraction of 1-D vector from array. 8219826fe5cSAart Bik auto *context = op->getContext(); 822e62a6956SRiver Riddle Value extracted = adaptor.dest(); 8239826fe5cSAart Bik auto positionAttrs = positionArrayAttr.getValue(); 8249826fe5cSAart Bik auto position = positionAttrs.back().cast<IntegerAttr>(); 8259826fe5cSAart Bik auto oneDVectorType = destVectorType; 8269826fe5cSAart Bik if (positionAttrs.size() > 1) { 8279826fe5cSAart Bik oneDVectorType = reducedVectorTypeBack(destVectorType); 8289826fe5cSAart Bik auto nMinusOnePositionAttrs = 8299826fe5cSAart Bik ArrayAttr::get(positionAttrs.drop_back(), context); 8309826fe5cSAart Bik extracted = rewriter.create<LLVM::ExtractValueOp>( 8310f04384dSAlex Zinenko loc, typeConverter.convertType(oneDVectorType), extracted, 8329826fe5cSAart Bik nMinusOnePositionAttrs); 8339826fe5cSAart Bik } 8349826fe5cSAart Bik 8359826fe5cSAart Bik // Insertion of an element into a 1-D LLVM vector. 8365446ec85SAlex Zinenko auto i64Type = LLVM::LLVMType::getInt64Ty(rewriter.getContext()); 8371d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 838e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertElementOp>( 8390f04384dSAlex Zinenko loc, typeConverter.convertType(oneDVectorType), extracted, 8400f04384dSAlex Zinenko adaptor.source(), constant); 8419826fe5cSAart Bik 8429826fe5cSAart Bik // Potential insertion of resulting 1-D vector into array. 8439826fe5cSAart Bik if (positionAttrs.size() > 1) { 8449826fe5cSAart Bik auto nMinusOnePositionAttrs = 8459826fe5cSAart Bik ArrayAttr::get(positionAttrs.drop_back(), context); 8469826fe5cSAart Bik inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType, 8479826fe5cSAart Bik adaptor.dest(), inserted, 8489826fe5cSAart Bik nMinusOnePositionAttrs); 8499826fe5cSAart Bik } 8509826fe5cSAart Bik 8519826fe5cSAart Bik rewriter.replaceOp(op, inserted); 8523145427dSRiver Riddle return success(); 8539826fe5cSAart Bik } 8549826fe5cSAart Bik }; 8559826fe5cSAart Bik 856681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1. 857681f929fSNicolas Vasilache /// 858681f929fSNicolas Vasilache /// Example: 859681f929fSNicolas Vasilache /// ``` 860681f929fSNicolas Vasilache /// %d = vector.fma %a, %b, %c : vector<2x4xf32> 861681f929fSNicolas Vasilache /// ``` 862681f929fSNicolas Vasilache /// is rewritten into: 863681f929fSNicolas Vasilache /// ``` 864681f929fSNicolas Vasilache /// %r = splat %f0: vector<2x4xf32> 865681f929fSNicolas Vasilache /// %va = vector.extractvalue %a[0] : vector<2x4xf32> 866681f929fSNicolas Vasilache /// %vb = vector.extractvalue %b[0] : vector<2x4xf32> 867681f929fSNicolas Vasilache /// %vc = vector.extractvalue %c[0] : vector<2x4xf32> 868681f929fSNicolas Vasilache /// %vd = vector.fma %va, %vb, %vc : vector<4xf32> 869681f929fSNicolas Vasilache /// %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32> 870681f929fSNicolas Vasilache /// %va2 = vector.extractvalue %a2[1] : vector<2x4xf32> 871681f929fSNicolas Vasilache /// %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32> 872681f929fSNicolas Vasilache /// %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32> 873681f929fSNicolas Vasilache /// %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32> 874681f929fSNicolas Vasilache /// %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32> 875681f929fSNicolas Vasilache /// // %r3 holds the final value. 876681f929fSNicolas Vasilache /// ``` 877681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> { 878681f929fSNicolas Vasilache public: 879681f929fSNicolas Vasilache using OpRewritePattern<FMAOp>::OpRewritePattern; 880681f929fSNicolas Vasilache 8813145427dSRiver Riddle LogicalResult matchAndRewrite(FMAOp op, 882681f929fSNicolas Vasilache PatternRewriter &rewriter) const override { 883681f929fSNicolas Vasilache auto vType = op.getVectorType(); 884681f929fSNicolas Vasilache if (vType.getRank() < 2) 8853145427dSRiver Riddle return failure(); 886681f929fSNicolas Vasilache 887681f929fSNicolas Vasilache auto loc = op.getLoc(); 888681f929fSNicolas Vasilache auto elemType = vType.getElementType(); 889681f929fSNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 890681f929fSNicolas Vasilache rewriter.getZeroAttr(elemType)); 891681f929fSNicolas Vasilache Value desc = rewriter.create<SplatOp>(loc, vType, zero); 892681f929fSNicolas Vasilache for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) { 893681f929fSNicolas Vasilache Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i); 894681f929fSNicolas Vasilache Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i); 895681f929fSNicolas Vasilache Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i); 896681f929fSNicolas Vasilache Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC); 897681f929fSNicolas Vasilache desc = rewriter.create<InsertOp>(loc, fma, desc, i); 898681f929fSNicolas Vasilache } 899681f929fSNicolas Vasilache rewriter.replaceOp(op, desc); 9003145427dSRiver Riddle return success(); 901681f929fSNicolas Vasilache } 902681f929fSNicolas Vasilache }; 903681f929fSNicolas Vasilache 9042d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly 9052d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern 9062d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to 9072d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same 9082d515e49SNicolas Vasilache // rank. 9092d515e49SNicolas Vasilache // 9102d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 9112d515e49SNicolas Vasilache // have different ranks. In this case: 9122d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 9132d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 9142d515e49SNicolas Vasilache // destination subvector 9152d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 9162d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 9172d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 9182d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 9192d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern 9202d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 9212d515e49SNicolas Vasilache public: 9222d515e49SNicolas Vasilache using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 9232d515e49SNicolas Vasilache 9243145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 9252d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 9262d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 9272d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 9282d515e49SNicolas Vasilache 9292d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 9303145427dSRiver Riddle return failure(); 9312d515e49SNicolas Vasilache 9322d515e49SNicolas Vasilache auto loc = op.getLoc(); 9332d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 9342d515e49SNicolas Vasilache assert(rankDiff >= 0); 9352d515e49SNicolas Vasilache if (rankDiff == 0) 9363145427dSRiver Riddle return failure(); 9372d515e49SNicolas Vasilache 9382d515e49SNicolas Vasilache int64_t rankRest = dstType.getRank() - rankDiff; 9392d515e49SNicolas Vasilache // Extract / insert the subvector of matching rank and InsertStridedSlice 9402d515e49SNicolas Vasilache // on it. 9412d515e49SNicolas Vasilache Value extracted = 9422d515e49SNicolas Vasilache rewriter.create<ExtractOp>(loc, op.dest(), 9432d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 9442d515e49SNicolas Vasilache /*dropFront=*/rankRest)); 9452d515e49SNicolas Vasilache // A different pattern will kick in for InsertStridedSlice with matching 9462d515e49SNicolas Vasilache // ranks. 9472d515e49SNicolas Vasilache auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>( 9482d515e49SNicolas Vasilache loc, op.source(), extracted, 9492d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/rankDiff), 950c8fc76a9Saartbik getI64SubArray(op.strides(), /*dropFront=*/0)); 9512d515e49SNicolas Vasilache rewriter.replaceOpWithNewOp<InsertOp>( 9522d515e49SNicolas Vasilache op, stridedSliceInnerOp.getResult(), op.dest(), 9532d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 9542d515e49SNicolas Vasilache /*dropFront=*/rankRest)); 9553145427dSRiver Riddle return success(); 9562d515e49SNicolas Vasilache } 9572d515e49SNicolas Vasilache }; 9582d515e49SNicolas Vasilache 9592d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 9602d515e49SNicolas Vasilache // have the same rank. In this case, we reduce 9612d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 9622d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 9632d515e49SNicolas Vasilache // destination subvector 9642d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 9652d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 9662d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 9672d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 9682d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern 9692d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 9702d515e49SNicolas Vasilache public: 9712d515e49SNicolas Vasilache using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 9722d515e49SNicolas Vasilache 9733145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 9742d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 9752d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 9762d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 9772d515e49SNicolas Vasilache 9782d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 9793145427dSRiver Riddle return failure(); 9802d515e49SNicolas Vasilache 9812d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 9822d515e49SNicolas Vasilache assert(rankDiff >= 0); 9832d515e49SNicolas Vasilache if (rankDiff != 0) 9843145427dSRiver Riddle return failure(); 9852d515e49SNicolas Vasilache 9862d515e49SNicolas Vasilache if (srcType == dstType) { 9872d515e49SNicolas Vasilache rewriter.replaceOp(op, op.source()); 9883145427dSRiver Riddle return success(); 9892d515e49SNicolas Vasilache } 9902d515e49SNicolas Vasilache 9912d515e49SNicolas Vasilache int64_t offset = 9922d515e49SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 9932d515e49SNicolas Vasilache int64_t size = srcType.getShape().front(); 9942d515e49SNicolas Vasilache int64_t stride = 9952d515e49SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 9962d515e49SNicolas Vasilache 9972d515e49SNicolas Vasilache auto loc = op.getLoc(); 9982d515e49SNicolas Vasilache Value res = op.dest(); 9992d515e49SNicolas Vasilache // For each slice of the source vector along the most major dimension. 10002d515e49SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 10012d515e49SNicolas Vasilache off += stride, ++idx) { 10022d515e49SNicolas Vasilache // 1. extract the proper subvector (or element) from source 10032d515e49SNicolas Vasilache Value extractedSource = extractOne(rewriter, loc, op.source(), idx); 10042d515e49SNicolas Vasilache if (extractedSource.getType().isa<VectorType>()) { 10052d515e49SNicolas Vasilache // 2. If we have a vector, extract the proper subvector from destination 10062d515e49SNicolas Vasilache // Otherwise we are at the element level and no need to recurse. 10072d515e49SNicolas Vasilache Value extractedDest = extractOne(rewriter, loc, op.dest(), off); 10082d515e49SNicolas Vasilache // 3. Reduce the problem to lowering a new InsertStridedSlice op with 10092d515e49SNicolas Vasilache // smaller rank. 1010bd1ccfe6SRiver Riddle extractedSource = rewriter.create<InsertStridedSliceOp>( 10112d515e49SNicolas Vasilache loc, extractedSource, extractedDest, 10122d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /* dropFront=*/1), 10132d515e49SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 10142d515e49SNicolas Vasilache } 10152d515e49SNicolas Vasilache // 4. Insert the extractedSource into the res vector. 10162d515e49SNicolas Vasilache res = insertOne(rewriter, loc, extractedSource, res, off); 10172d515e49SNicolas Vasilache } 10182d515e49SNicolas Vasilache 10192d515e49SNicolas Vasilache rewriter.replaceOp(op, res); 10203145427dSRiver Riddle return success(); 10212d515e49SNicolas Vasilache } 1022bd1ccfe6SRiver Riddle /// This pattern creates recursive InsertStridedSliceOp, but the recursion is 1023bd1ccfe6SRiver Riddle /// bounded as the rank is strictly decreasing. 1024bd1ccfe6SRiver Riddle bool hasBoundedRewriteRecursion() const final { return true; } 10252d515e49SNicolas Vasilache }; 10262d515e49SNicolas Vasilache 1027870c1fd4SAlex Zinenko class VectorTypeCastOpConversion : public ConvertToLLVMPattern { 10285c0c51a9SNicolas Vasilache public: 10295c0c51a9SNicolas Vasilache explicit VectorTypeCastOpConversion(MLIRContext *context, 10305c0c51a9SNicolas Vasilache LLVMTypeConverter &typeConverter) 1031870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::TypeCastOp::getOperationName(), context, 10325c0c51a9SNicolas Vasilache typeConverter) {} 10335c0c51a9SNicolas Vasilache 10343145427dSRiver Riddle LogicalResult 1035e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 10365c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 10375c0c51a9SNicolas Vasilache auto loc = op->getLoc(); 10385c0c51a9SNicolas Vasilache vector::TypeCastOp castOp = cast<vector::TypeCastOp>(op); 10395c0c51a9SNicolas Vasilache MemRefType sourceMemRefType = 10402bdf33ccSRiver Riddle castOp.getOperand().getType().cast<MemRefType>(); 10415c0c51a9SNicolas Vasilache MemRefType targetMemRefType = 10422bdf33ccSRiver Riddle castOp.getResult().getType().cast<MemRefType>(); 10435c0c51a9SNicolas Vasilache 10445c0c51a9SNicolas Vasilache // Only static shape casts supported atm. 10455c0c51a9SNicolas Vasilache if (!sourceMemRefType.hasStaticShape() || 10465c0c51a9SNicolas Vasilache !targetMemRefType.hasStaticShape()) 10473145427dSRiver Riddle return failure(); 10485c0c51a9SNicolas Vasilache 10495c0c51a9SNicolas Vasilache auto llvmSourceDescriptorTy = 10502bdf33ccSRiver Riddle operands[0].getType().dyn_cast<LLVM::LLVMType>(); 10515c0c51a9SNicolas Vasilache if (!llvmSourceDescriptorTy || !llvmSourceDescriptorTy.isStructTy()) 10523145427dSRiver Riddle return failure(); 10535c0c51a9SNicolas Vasilache MemRefDescriptor sourceMemRef(operands[0]); 10545c0c51a9SNicolas Vasilache 10550f04384dSAlex Zinenko auto llvmTargetDescriptorTy = typeConverter.convertType(targetMemRefType) 10565c0c51a9SNicolas Vasilache .dyn_cast_or_null<LLVM::LLVMType>(); 10575c0c51a9SNicolas Vasilache if (!llvmTargetDescriptorTy || !llvmTargetDescriptorTy.isStructTy()) 10583145427dSRiver Riddle return failure(); 10595c0c51a9SNicolas Vasilache 10605c0c51a9SNicolas Vasilache int64_t offset; 10615c0c51a9SNicolas Vasilache SmallVector<int64_t, 4> strides; 10625c0c51a9SNicolas Vasilache auto successStrides = 10635c0c51a9SNicolas Vasilache getStridesAndOffset(sourceMemRefType, strides, offset); 10645c0c51a9SNicolas Vasilache bool isContiguous = (strides.back() == 1); 10655c0c51a9SNicolas Vasilache if (isContiguous) { 10665c0c51a9SNicolas Vasilache auto sizes = sourceMemRefType.getShape(); 10675c0c51a9SNicolas Vasilache for (int index = 0, e = strides.size() - 2; index < e; ++index) { 10685c0c51a9SNicolas Vasilache if (strides[index] != strides[index + 1] * sizes[index + 1]) { 10695c0c51a9SNicolas Vasilache isContiguous = false; 10705c0c51a9SNicolas Vasilache break; 10715c0c51a9SNicolas Vasilache } 10725c0c51a9SNicolas Vasilache } 10735c0c51a9SNicolas Vasilache } 10745c0c51a9SNicolas Vasilache // Only contiguous source tensors supported atm. 10755c0c51a9SNicolas Vasilache if (failed(successStrides) || !isContiguous) 10763145427dSRiver Riddle return failure(); 10775c0c51a9SNicolas Vasilache 10785446ec85SAlex Zinenko auto int64Ty = LLVM::LLVMType::getInt64Ty(rewriter.getContext()); 10795c0c51a9SNicolas Vasilache 10805c0c51a9SNicolas Vasilache // Create descriptor. 10815c0c51a9SNicolas Vasilache auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy); 10825c0c51a9SNicolas Vasilache Type llvmTargetElementTy = desc.getElementType(); 10835c0c51a9SNicolas Vasilache // Set allocated ptr. 1084e62a6956SRiver Riddle Value allocated = sourceMemRef.allocatedPtr(rewriter, loc); 10855c0c51a9SNicolas Vasilache allocated = 10865c0c51a9SNicolas Vasilache rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated); 10875c0c51a9SNicolas Vasilache desc.setAllocatedPtr(rewriter, loc, allocated); 10885c0c51a9SNicolas Vasilache // Set aligned ptr. 1089e62a6956SRiver Riddle Value ptr = sourceMemRef.alignedPtr(rewriter, loc); 10905c0c51a9SNicolas Vasilache ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr); 10915c0c51a9SNicolas Vasilache desc.setAlignedPtr(rewriter, loc, ptr); 10925c0c51a9SNicolas Vasilache // Fill offset 0. 10935c0c51a9SNicolas Vasilache auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0); 10945c0c51a9SNicolas Vasilache auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr); 10955c0c51a9SNicolas Vasilache desc.setOffset(rewriter, loc, zero); 10965c0c51a9SNicolas Vasilache 10975c0c51a9SNicolas Vasilache // Fill size and stride descriptors in memref. 10985c0c51a9SNicolas Vasilache for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) { 10995c0c51a9SNicolas Vasilache int64_t index = indexedSize.index(); 11005c0c51a9SNicolas Vasilache auto sizeAttr = 11015c0c51a9SNicolas Vasilache rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value()); 11025c0c51a9SNicolas Vasilache auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr); 11035c0c51a9SNicolas Vasilache desc.setSize(rewriter, loc, index, size); 11045c0c51a9SNicolas Vasilache auto strideAttr = 11055c0c51a9SNicolas Vasilache rewriter.getIntegerAttr(rewriter.getIndexType(), strides[index]); 11065c0c51a9SNicolas Vasilache auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr); 11075c0c51a9SNicolas Vasilache desc.setStride(rewriter, loc, index, stride); 11085c0c51a9SNicolas Vasilache } 11095c0c51a9SNicolas Vasilache 11105c0c51a9SNicolas Vasilache rewriter.replaceOp(op, {desc}); 11113145427dSRiver Riddle return success(); 11125c0c51a9SNicolas Vasilache } 11135c0c51a9SNicolas Vasilache }; 11145c0c51a9SNicolas Vasilache 11158345b86dSNicolas Vasilache /// Conversion pattern that converts a 1-D vector transfer read/write op in a 11168345b86dSNicolas Vasilache /// sequence of: 1117be16075bSWen-Heng (Jack) Chung /// 1. Bitcast or addrspacecast to vector form. 11188345b86dSNicolas Vasilache /// 2. Create an offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 11198345b86dSNicolas Vasilache /// 3. Create a mask where offsetVector is compared against memref upper bound. 11208345b86dSNicolas Vasilache /// 4. Rewrite op as a masked read or write. 11218345b86dSNicolas Vasilache template <typename ConcreteOp> 11228345b86dSNicolas Vasilache class VectorTransferConversion : public ConvertToLLVMPattern { 11238345b86dSNicolas Vasilache public: 11248345b86dSNicolas Vasilache explicit VectorTransferConversion(MLIRContext *context, 11258345b86dSNicolas Vasilache LLVMTypeConverter &typeConv) 11268345b86dSNicolas Vasilache : ConvertToLLVMPattern(ConcreteOp::getOperationName(), context, 11278345b86dSNicolas Vasilache typeConv) {} 11288345b86dSNicolas Vasilache 11298345b86dSNicolas Vasilache LogicalResult 11308345b86dSNicolas Vasilache matchAndRewrite(Operation *op, ArrayRef<Value> operands, 11318345b86dSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 11328345b86dSNicolas Vasilache auto xferOp = cast<ConcreteOp>(op); 11338345b86dSNicolas Vasilache auto adaptor = getTransferOpAdapter(xferOp, operands); 1134b2c79c50SNicolas Vasilache 1135b2c79c50SNicolas Vasilache if (xferOp.getVectorType().getRank() > 1 || 1136b2c79c50SNicolas Vasilache llvm::size(xferOp.indices()) == 0) 11378345b86dSNicolas Vasilache return failure(); 11385f9e0466SNicolas Vasilache if (xferOp.permutation_map() != 11395f9e0466SNicolas Vasilache AffineMap::getMinorIdentityMap(xferOp.permutation_map().getNumInputs(), 11405f9e0466SNicolas Vasilache xferOp.getVectorType().getRank(), 11415f9e0466SNicolas Vasilache op->getContext())) 11428345b86dSNicolas Vasilache return failure(); 11438345b86dSNicolas Vasilache 11448345b86dSNicolas Vasilache auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); }; 11458345b86dSNicolas Vasilache 11468345b86dSNicolas Vasilache Location loc = op->getLoc(); 11478345b86dSNicolas Vasilache Type i64Type = rewriter.getIntegerType(64); 11488345b86dSNicolas Vasilache MemRefType memRefType = xferOp.getMemRefType(); 11498345b86dSNicolas Vasilache 1150*68330ee0SThomas Raoux if (auto memrefVectorElementType = 1151*68330ee0SThomas Raoux memRefType.getElementType().dyn_cast<VectorType>()) { 1152*68330ee0SThomas Raoux // Memref has vector element type. 1153*68330ee0SThomas Raoux if (memrefVectorElementType.getElementType() != 1154*68330ee0SThomas Raoux xferOp.getVectorType().getElementType()) 1155*68330ee0SThomas Raoux return failure(); 1156*68330ee0SThomas Raoux // Check that memref vector type is a suffix of 'vectorType. 1157*68330ee0SThomas Raoux unsigned memrefVecEltRank = memrefVectorElementType.getRank(); 1158*68330ee0SThomas Raoux unsigned resultVecRank = xferOp.getVectorType().getRank(); 1159*68330ee0SThomas Raoux assert(memrefVecEltRank <= resultVecRank); 1160*68330ee0SThomas Raoux // TODO: Move this to isSuffix in Vector/Utils.h. 1161*68330ee0SThomas Raoux unsigned rankOffset = resultVecRank - memrefVecEltRank; 1162*68330ee0SThomas Raoux auto memrefVecEltShape = memrefVectorElementType.getShape(); 1163*68330ee0SThomas Raoux auto resultVecShape = xferOp.getVectorType().getShape(); 1164*68330ee0SThomas Raoux for (unsigned i = 0; i < memrefVecEltRank; ++i) 1165*68330ee0SThomas Raoux assert(memrefVecEltShape[i] != resultVecShape[rankOffset + i] && 1166*68330ee0SThomas Raoux "memref vector element shape should match suffix of vector " 1167*68330ee0SThomas Raoux "result shape."); 1168*68330ee0SThomas Raoux } 1169*68330ee0SThomas Raoux 11708345b86dSNicolas Vasilache // 1. Get the source/dst address as an LLVM vector pointer. 1171be16075bSWen-Heng (Jack) Chung // The vector pointer would always be on address space 0, therefore 1172be16075bSWen-Heng (Jack) Chung // addrspacecast shall be used when source/dst memrefs are not on 1173be16075bSWen-Heng (Jack) Chung // address space 0. 11748345b86dSNicolas Vasilache // TODO: support alignment when possible. 11758345b86dSNicolas Vasilache Value dataPtr = getDataPtr(loc, memRefType, adaptor.memref(), 1176d3a98076SAlex Zinenko adaptor.indices(), rewriter); 11778345b86dSNicolas Vasilache auto vecTy = 11788345b86dSNicolas Vasilache toLLVMTy(xferOp.getVectorType()).template cast<LLVM::LLVMType>(); 1179be16075bSWen-Heng (Jack) Chung Value vectorDataPtr; 1180be16075bSWen-Heng (Jack) Chung if (memRefType.getMemorySpace() == 0) 1181be16075bSWen-Heng (Jack) Chung vectorDataPtr = 11828345b86dSNicolas Vasilache rewriter.create<LLVM::BitcastOp>(loc, vecTy.getPointerTo(), dataPtr); 1183be16075bSWen-Heng (Jack) Chung else 1184be16075bSWen-Heng (Jack) Chung vectorDataPtr = rewriter.create<LLVM::AddrSpaceCastOp>( 1185be16075bSWen-Heng (Jack) Chung loc, vecTy.getPointerTo(), dataPtr); 11868345b86dSNicolas Vasilache 11871870e787SNicolas Vasilache if (!xferOp.isMaskedDim(0)) 11881870e787SNicolas Vasilache return replaceTransferOpWithLoadOrStore(rewriter, typeConverter, loc, 11891870e787SNicolas Vasilache xferOp, operands, vectorDataPtr); 11901870e787SNicolas Vasilache 11918345b86dSNicolas Vasilache // 2. Create a vector with linear indices [ 0 .. vector_length - 1 ]. 11928345b86dSNicolas Vasilache unsigned vecWidth = vecTy.getVectorNumElements(); 11938345b86dSNicolas Vasilache VectorType vectorCmpType = VectorType::get(vecWidth, i64Type); 11948345b86dSNicolas Vasilache SmallVector<int64_t, 8> indices; 11958345b86dSNicolas Vasilache indices.reserve(vecWidth); 11968345b86dSNicolas Vasilache for (unsigned i = 0; i < vecWidth; ++i) 11978345b86dSNicolas Vasilache indices.push_back(i); 11988345b86dSNicolas Vasilache Value linearIndices = rewriter.create<ConstantOp>( 11998345b86dSNicolas Vasilache loc, vectorCmpType, 12008345b86dSNicolas Vasilache DenseElementsAttr::get(vectorCmpType, ArrayRef<int64_t>(indices))); 12018345b86dSNicolas Vasilache linearIndices = rewriter.create<LLVM::DialectCastOp>( 12028345b86dSNicolas Vasilache loc, toLLVMTy(vectorCmpType), linearIndices); 12038345b86dSNicolas Vasilache 12048345b86dSNicolas Vasilache // 3. Create offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 12059db53a18SRiver Riddle // TODO: when the leaf transfer rank is k > 1 we need the last 1206b2c79c50SNicolas Vasilache // `k` dimensions here. 1207b2c79c50SNicolas Vasilache unsigned lastIndex = llvm::size(xferOp.indices()) - 1; 1208b2c79c50SNicolas Vasilache Value offsetIndex = *(xferOp.indices().begin() + lastIndex); 1209b2c79c50SNicolas Vasilache offsetIndex = rewriter.create<IndexCastOp>(loc, i64Type, offsetIndex); 12108345b86dSNicolas Vasilache Value base = rewriter.create<SplatOp>(loc, vectorCmpType, offsetIndex); 12118345b86dSNicolas Vasilache Value offsetVector = rewriter.create<AddIOp>(loc, base, linearIndices); 12128345b86dSNicolas Vasilache 12138345b86dSNicolas Vasilache // 4. Let dim the memref dimension, compute the vector comparison mask: 12148345b86dSNicolas Vasilache // [ offset + 0 .. offset + vector_length - 1 ] < [ dim .. dim ] 1215b2c79c50SNicolas Vasilache Value dim = rewriter.create<DimOp>(loc, xferOp.memref(), lastIndex); 1216b2c79c50SNicolas Vasilache dim = rewriter.create<IndexCastOp>(loc, i64Type, dim); 12178345b86dSNicolas Vasilache dim = rewriter.create<SplatOp>(loc, vectorCmpType, dim); 12188345b86dSNicolas Vasilache Value mask = 12198345b86dSNicolas Vasilache rewriter.create<CmpIOp>(loc, CmpIPredicate::slt, offsetVector, dim); 12208345b86dSNicolas Vasilache mask = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(mask.getType()), 12218345b86dSNicolas Vasilache mask); 12228345b86dSNicolas Vasilache 12238345b86dSNicolas Vasilache // 5. Rewrite as a masked read / write. 12241870e787SNicolas Vasilache return replaceTransferOpWithMasked(rewriter, typeConverter, loc, xferOp, 1225a99f62c4SAlex Zinenko operands, vectorDataPtr, mask); 12268345b86dSNicolas Vasilache } 12278345b86dSNicolas Vasilache }; 12288345b86dSNicolas Vasilache 1229870c1fd4SAlex Zinenko class VectorPrintOpConversion : public ConvertToLLVMPattern { 1230d9b500d3SAart Bik public: 1231d9b500d3SAart Bik explicit VectorPrintOpConversion(MLIRContext *context, 1232d9b500d3SAart Bik LLVMTypeConverter &typeConverter) 1233870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::PrintOp::getOperationName(), context, 1234d9b500d3SAart Bik typeConverter) {} 1235d9b500d3SAart Bik 1236d9b500d3SAart Bik // Proof-of-concept lowering implementation that relies on a small 1237d9b500d3SAart Bik // runtime support library, which only needs to provide a few 1238d9b500d3SAart Bik // printing methods (single value for all data types, opening/closing 1239d9b500d3SAart Bik // bracket, comma, newline). The lowering fully unrolls a vector 1240d9b500d3SAart Bik // in terms of these elementary printing operations. The advantage 1241d9b500d3SAart Bik // of this approach is that the library can remain unaware of all 1242d9b500d3SAart Bik // low-level implementation details of vectors while still supporting 1243d9b500d3SAart Bik // output of any shaped and dimensioned vector. Due to full unrolling, 1244d9b500d3SAart Bik // this approach is less suited for very large vectors though. 1245d9b500d3SAart Bik // 12469db53a18SRiver Riddle // TODO: rely solely on libc in future? something else? 1247d9b500d3SAart Bik // 12483145427dSRiver Riddle LogicalResult 1249e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 1250d9b500d3SAart Bik ConversionPatternRewriter &rewriter) const override { 1251d9b500d3SAart Bik auto printOp = cast<vector::PrintOp>(op); 12522d2c73c5SJacques Pienaar auto adaptor = vector::PrintOpAdaptor(operands); 1253d9b500d3SAart Bik Type printType = printOp.getPrintType(); 1254d9b500d3SAart Bik 12550f04384dSAlex Zinenko if (typeConverter.convertType(printType) == nullptr) 12563145427dSRiver Riddle return failure(); 1257d9b500d3SAart Bik 1258d9b500d3SAart Bik // Make sure element type has runtime support (currently just Float/Double). 1259d9b500d3SAart Bik VectorType vectorType = printType.dyn_cast<VectorType>(); 1260d9b500d3SAart Bik Type eltType = vectorType ? vectorType.getElementType() : printType; 1261d9b500d3SAart Bik int64_t rank = vectorType ? vectorType.getRank() : 0; 1262d9b500d3SAart Bik Operation *printer; 1263c9eeeb38Saartbik if (eltType.isSignlessInteger(1) || eltType.isSignlessInteger(32)) 1264e52414b1Saartbik printer = getPrintI32(op); 126535b68527SLei Zhang else if (eltType.isSignlessInteger(64)) 1266e52414b1Saartbik printer = getPrintI64(op); 1267e52414b1Saartbik else if (eltType.isF32()) 1268d9b500d3SAart Bik printer = getPrintFloat(op); 1269d9b500d3SAart Bik else if (eltType.isF64()) 1270d9b500d3SAart Bik printer = getPrintDouble(op); 1271d9b500d3SAart Bik else 12723145427dSRiver Riddle return failure(); 1273d9b500d3SAart Bik 1274d9b500d3SAart Bik // Unroll vector into elementary print calls. 1275d9b500d3SAart Bik emitRanks(rewriter, op, adaptor.source(), vectorType, printer, rank); 1276d9b500d3SAart Bik emitCall(rewriter, op->getLoc(), getPrintNewline(op)); 1277d9b500d3SAart Bik rewriter.eraseOp(op); 12783145427dSRiver Riddle return success(); 1279d9b500d3SAart Bik } 1280d9b500d3SAart Bik 1281d9b500d3SAart Bik private: 1282d9b500d3SAart Bik void emitRanks(ConversionPatternRewriter &rewriter, Operation *op, 1283e62a6956SRiver Riddle Value value, VectorType vectorType, Operation *printer, 1284d9b500d3SAart Bik int64_t rank) const { 1285d9b500d3SAart Bik Location loc = op->getLoc(); 1286d9b500d3SAart Bik if (rank == 0) { 12875446ec85SAlex Zinenko if (value.getType() == LLVM::LLVMType::getInt1Ty(rewriter.getContext())) { 1288c9eeeb38Saartbik // Convert i1 (bool) to i32 so we can use the print_i32 method. 1289c9eeeb38Saartbik // This avoids the need for a print_i1 method with an unclear ABI. 12905446ec85SAlex Zinenko auto i32Type = LLVM::LLVMType::getInt32Ty(rewriter.getContext()); 1291c9eeeb38Saartbik auto trueVal = rewriter.create<ConstantOp>( 1292c9eeeb38Saartbik loc, i32Type, rewriter.getI32IntegerAttr(1)); 1293c9eeeb38Saartbik auto falseVal = rewriter.create<ConstantOp>( 1294c9eeeb38Saartbik loc, i32Type, rewriter.getI32IntegerAttr(0)); 1295c9eeeb38Saartbik value = rewriter.create<SelectOp>(loc, value, trueVal, falseVal); 1296c9eeeb38Saartbik } 1297d9b500d3SAart Bik emitCall(rewriter, loc, printer, value); 1298d9b500d3SAart Bik return; 1299d9b500d3SAart Bik } 1300d9b500d3SAart Bik 1301d9b500d3SAart Bik emitCall(rewriter, loc, getPrintOpen(op)); 1302d9b500d3SAart Bik Operation *printComma = getPrintComma(op); 1303d9b500d3SAart Bik int64_t dim = vectorType.getDimSize(0); 1304d9b500d3SAart Bik for (int64_t d = 0; d < dim; ++d) { 1305d9b500d3SAart Bik auto reducedType = 1306d9b500d3SAart Bik rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr; 13070f04384dSAlex Zinenko auto llvmType = typeConverter.convertType( 1308d9b500d3SAart Bik rank > 1 ? reducedType : vectorType.getElementType()); 1309e62a6956SRiver Riddle Value nestedVal = 13100f04384dSAlex Zinenko extractOne(rewriter, typeConverter, loc, value, llvmType, rank, d); 1311d9b500d3SAart Bik emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1); 1312d9b500d3SAart Bik if (d != dim - 1) 1313d9b500d3SAart Bik emitCall(rewriter, loc, printComma); 1314d9b500d3SAart Bik } 1315d9b500d3SAart Bik emitCall(rewriter, loc, getPrintClose(op)); 1316d9b500d3SAart Bik } 1317d9b500d3SAart Bik 1318d9b500d3SAart Bik // Helper to emit a call. 1319d9b500d3SAart Bik static void emitCall(ConversionPatternRewriter &rewriter, Location loc, 1320d9b500d3SAart Bik Operation *ref, ValueRange params = ValueRange()) { 1321d9b500d3SAart Bik rewriter.create<LLVM::CallOp>(loc, ArrayRef<Type>{}, 1322d9b500d3SAart Bik rewriter.getSymbolRefAttr(ref), params); 1323d9b500d3SAart Bik } 1324d9b500d3SAart Bik 1325d9b500d3SAart Bik // Helper for printer method declaration (first hit) and lookup. 13265446ec85SAlex Zinenko static Operation *getPrint(Operation *op, StringRef name, 13275446ec85SAlex Zinenko ArrayRef<LLVM::LLVMType> params) { 1328d9b500d3SAart Bik auto module = op->getParentOfType<ModuleOp>(); 1329d9b500d3SAart Bik auto func = module.lookupSymbol<LLVM::LLVMFuncOp>(name); 1330d9b500d3SAart Bik if (func) 1331d9b500d3SAart Bik return func; 1332d9b500d3SAart Bik OpBuilder moduleBuilder(module.getBodyRegion()); 1333d9b500d3SAart Bik return moduleBuilder.create<LLVM::LLVMFuncOp>( 1334d9b500d3SAart Bik op->getLoc(), name, 13355446ec85SAlex Zinenko LLVM::LLVMType::getFunctionTy( 13365446ec85SAlex Zinenko LLVM::LLVMType::getVoidTy(op->getContext()), params, 13375446ec85SAlex Zinenko /*isVarArg=*/false)); 1338d9b500d3SAart Bik } 1339d9b500d3SAart Bik 1340d9b500d3SAart Bik // Helpers for method names. 1341e52414b1Saartbik Operation *getPrintI32(Operation *op) const { 13425446ec85SAlex Zinenko return getPrint(op, "print_i32", 13435446ec85SAlex Zinenko LLVM::LLVMType::getInt32Ty(op->getContext())); 1344e52414b1Saartbik } 1345e52414b1Saartbik Operation *getPrintI64(Operation *op) const { 13465446ec85SAlex Zinenko return getPrint(op, "print_i64", 13475446ec85SAlex Zinenko LLVM::LLVMType::getInt64Ty(op->getContext())); 1348e52414b1Saartbik } 1349d9b500d3SAart Bik Operation *getPrintFloat(Operation *op) const { 13505446ec85SAlex Zinenko return getPrint(op, "print_f32", 13515446ec85SAlex Zinenko LLVM::LLVMType::getFloatTy(op->getContext())); 1352d9b500d3SAart Bik } 1353d9b500d3SAart Bik Operation *getPrintDouble(Operation *op) const { 13545446ec85SAlex Zinenko return getPrint(op, "print_f64", 13555446ec85SAlex Zinenko LLVM::LLVMType::getDoubleTy(op->getContext())); 1356d9b500d3SAart Bik } 1357d9b500d3SAart Bik Operation *getPrintOpen(Operation *op) const { 13585446ec85SAlex Zinenko return getPrint(op, "print_open", {}); 1359d9b500d3SAart Bik } 1360d9b500d3SAart Bik Operation *getPrintClose(Operation *op) const { 13615446ec85SAlex Zinenko return getPrint(op, "print_close", {}); 1362d9b500d3SAart Bik } 1363d9b500d3SAart Bik Operation *getPrintComma(Operation *op) const { 13645446ec85SAlex Zinenko return getPrint(op, "print_comma", {}); 1365d9b500d3SAart Bik } 1366d9b500d3SAart Bik Operation *getPrintNewline(Operation *op) const { 13675446ec85SAlex Zinenko return getPrint(op, "print_newline", {}); 1368d9b500d3SAart Bik } 1369d9b500d3SAart Bik }; 1370d9b500d3SAart Bik 1371334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either: 1372c3c95b9cSaartbik /// 1. express single offset extract as a direct shuffle. 1373c3c95b9cSaartbik /// 2. extract + lower rank strided_slice + insert for the n-D case. 1374c3c95b9cSaartbik class VectorExtractStridedSliceOpConversion 1375334a4159SReid Tatge : public OpRewritePattern<ExtractStridedSliceOp> { 137665678d93SNicolas Vasilache public: 1377334a4159SReid Tatge using OpRewritePattern<ExtractStridedSliceOp>::OpRewritePattern; 137865678d93SNicolas Vasilache 1379334a4159SReid Tatge LogicalResult matchAndRewrite(ExtractStridedSliceOp op, 138065678d93SNicolas Vasilache PatternRewriter &rewriter) const override { 138165678d93SNicolas Vasilache auto dstType = op.getResult().getType().cast<VectorType>(); 138265678d93SNicolas Vasilache 138365678d93SNicolas Vasilache assert(!op.offsets().getValue().empty() && "Unexpected empty offsets"); 138465678d93SNicolas Vasilache 138565678d93SNicolas Vasilache int64_t offset = 138665678d93SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 138765678d93SNicolas Vasilache int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt(); 138865678d93SNicolas Vasilache int64_t stride = 138965678d93SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 139065678d93SNicolas Vasilache 139165678d93SNicolas Vasilache auto loc = op.getLoc(); 139265678d93SNicolas Vasilache auto elemType = dstType.getElementType(); 139335b68527SLei Zhang assert(elemType.isSignlessIntOrIndexOrFloat()); 1394c3c95b9cSaartbik 1395c3c95b9cSaartbik // Single offset can be more efficiently shuffled. 1396c3c95b9cSaartbik if (op.offsets().getValue().size() == 1) { 1397c3c95b9cSaartbik SmallVector<int64_t, 4> offsets; 1398c3c95b9cSaartbik offsets.reserve(size); 1399c3c95b9cSaartbik for (int64_t off = offset, e = offset + size * stride; off < e; 1400c3c95b9cSaartbik off += stride) 1401c3c95b9cSaartbik offsets.push_back(off); 1402c3c95b9cSaartbik rewriter.replaceOpWithNewOp<ShuffleOp>(op, dstType, op.vector(), 1403c3c95b9cSaartbik op.vector(), 1404c3c95b9cSaartbik rewriter.getI64ArrayAttr(offsets)); 1405c3c95b9cSaartbik return success(); 1406c3c95b9cSaartbik } 1407c3c95b9cSaartbik 1408c3c95b9cSaartbik // Extract/insert on a lower ranked extract strided slice op. 140965678d93SNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 141065678d93SNicolas Vasilache rewriter.getZeroAttr(elemType)); 141165678d93SNicolas Vasilache Value res = rewriter.create<SplatOp>(loc, dstType, zero); 141265678d93SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 141365678d93SNicolas Vasilache off += stride, ++idx) { 1414c3c95b9cSaartbik Value one = extractOne(rewriter, loc, op.vector(), off); 1415c3c95b9cSaartbik Value extracted = rewriter.create<ExtractStridedSliceOp>( 1416c3c95b9cSaartbik loc, one, getI64SubArray(op.offsets(), /* dropFront=*/1), 141765678d93SNicolas Vasilache getI64SubArray(op.sizes(), /* dropFront=*/1), 141865678d93SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 141965678d93SNicolas Vasilache res = insertOne(rewriter, loc, extracted, res, idx); 142065678d93SNicolas Vasilache } 1421c3c95b9cSaartbik rewriter.replaceOp(op, res); 14223145427dSRiver Riddle return success(); 142365678d93SNicolas Vasilache } 1424334a4159SReid Tatge /// This pattern creates recursive ExtractStridedSliceOp, but the recursion is 1425bd1ccfe6SRiver Riddle /// bounded as the rank is strictly decreasing. 1426bd1ccfe6SRiver Riddle bool hasBoundedRewriteRecursion() const final { return true; } 142765678d93SNicolas Vasilache }; 142865678d93SNicolas Vasilache 1429df186507SBenjamin Kramer } // namespace 1430df186507SBenjamin Kramer 14315c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM. 14325c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns( 1433ceb1b327Saartbik LLVMTypeConverter &converter, OwningRewritePatternList &patterns, 1434ceb1b327Saartbik bool reassociateFPReductions) { 143565678d93SNicolas Vasilache MLIRContext *ctx = converter.getDialect()->getContext(); 14368345b86dSNicolas Vasilache // clang-format off 1437681f929fSNicolas Vasilache patterns.insert<VectorFMAOpNDRewritePattern, 1438681f929fSNicolas Vasilache VectorInsertStridedSliceOpDifferentRankRewritePattern, 14392d515e49SNicolas Vasilache VectorInsertStridedSliceOpSameRankRewritePattern, 1440c3c95b9cSaartbik VectorExtractStridedSliceOpConversion>(ctx); 1441ceb1b327Saartbik patterns.insert<VectorReductionOpConversion>( 1442ceb1b327Saartbik ctx, converter, reassociateFPReductions); 14438345b86dSNicolas Vasilache patterns 1444ceb1b327Saartbik .insert<VectorShuffleOpConversion, 14458345b86dSNicolas Vasilache VectorExtractElementOpConversion, 14468345b86dSNicolas Vasilache VectorExtractOpConversion, 14478345b86dSNicolas Vasilache VectorFMAOp1DConversion, 14488345b86dSNicolas Vasilache VectorInsertElementOpConversion, 14498345b86dSNicolas Vasilache VectorInsertOpConversion, 14508345b86dSNicolas Vasilache VectorPrintOpConversion, 14518345b86dSNicolas Vasilache VectorTransferConversion<TransferReadOp>, 14528345b86dSNicolas Vasilache VectorTransferConversion<TransferWriteOp>, 145319dbb230Saartbik VectorTypeCastOpConversion, 145439379916Saartbik VectorMaskedLoadOpConversion, 145539379916Saartbik VectorMaskedStoreOpConversion, 145619dbb230Saartbik VectorGatherOpConversion, 1457e8dcf5f8Saartbik VectorScatterOpConversion, 1458e8dcf5f8Saartbik VectorExpandLoadOpConversion, 1459e8dcf5f8Saartbik VectorCompressStoreOpConversion>(ctx, converter); 14608345b86dSNicolas Vasilache // clang-format on 14615c0c51a9SNicolas Vasilache } 14625c0c51a9SNicolas Vasilache 146363b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns( 146463b683a8SNicolas Vasilache LLVMTypeConverter &converter, OwningRewritePatternList &patterns) { 146563b683a8SNicolas Vasilache MLIRContext *ctx = converter.getDialect()->getContext(); 146663b683a8SNicolas Vasilache patterns.insert<VectorMatmulOpConversion>(ctx, converter); 1467c295a65dSaartbik patterns.insert<VectorFlatTransposeOpConversion>(ctx, converter); 146863b683a8SNicolas Vasilache } 146963b683a8SNicolas Vasilache 14705c0c51a9SNicolas Vasilache namespace { 1471722f909fSRiver Riddle struct LowerVectorToLLVMPass 14721834ad4aSRiver Riddle : public ConvertVectorToLLVMBase<LowerVectorToLLVMPass> { 14731bfdf7c7Saartbik LowerVectorToLLVMPass(const LowerVectorToLLVMOptions &options) { 14741bfdf7c7Saartbik this->reassociateFPReductions = options.reassociateFPReductions; 14751bfdf7c7Saartbik } 1476722f909fSRiver Riddle void runOnOperation() override; 14775c0c51a9SNicolas Vasilache }; 14785c0c51a9SNicolas Vasilache } // namespace 14795c0c51a9SNicolas Vasilache 1480722f909fSRiver Riddle void LowerVectorToLLVMPass::runOnOperation() { 1481078776a6Saartbik // Perform progressive lowering of operations on slices and 1482b21c7999Saartbik // all contraction operations. Also applies folding and DCE. 1483459cf6e5Saartbik { 14845c0c51a9SNicolas Vasilache OwningRewritePatternList patterns; 1485b1c688dbSaartbik populateVectorToVectorCanonicalizationPatterns(patterns, &getContext()); 1486459cf6e5Saartbik populateVectorSlicesLoweringPatterns(patterns, &getContext()); 1487b21c7999Saartbik populateVectorContractLoweringPatterns(patterns, &getContext()); 1488a5b9316bSUday Bondhugula applyPatternsAndFoldGreedily(getOperation(), patterns); 1489459cf6e5Saartbik } 1490459cf6e5Saartbik 1491459cf6e5Saartbik // Convert to the LLVM IR dialect. 14925c0c51a9SNicolas Vasilache LLVMTypeConverter converter(&getContext()); 1493459cf6e5Saartbik OwningRewritePatternList patterns; 149463b683a8SNicolas Vasilache populateVectorToLLVMMatrixConversionPatterns(converter, patterns); 1495ceb1b327Saartbik populateVectorToLLVMConversionPatterns(converter, patterns, 1496ceb1b327Saartbik reassociateFPReductions); 1497bbf3ef85SNicolas Vasilache populateVectorToLLVMMatrixConversionPatterns(converter, patterns); 14985c0c51a9SNicolas Vasilache populateStdToLLVMConversionPatterns(converter, patterns); 14995c0c51a9SNicolas Vasilache 15002a00ae39STim Shen LLVMConversionTarget target(getContext()); 15018d67d187SRiver Riddle if (failed(applyPartialConversion(getOperation(), target, patterns))) { 15025c0c51a9SNicolas Vasilache signalPassFailure(); 15035c0c51a9SNicolas Vasilache } 15045c0c51a9SNicolas Vasilache } 15055c0c51a9SNicolas Vasilache 15061bfdf7c7Saartbik std::unique_ptr<OperationPass<ModuleOp>> 15071bfdf7c7Saartbik mlir::createConvertVectorToLLVMPass(const LowerVectorToLLVMOptions &options) { 15081bfdf7c7Saartbik return std::make_unique<LowerVectorToLLVMPass>(options); 15095c0c51a9SNicolas Vasilache } 1510