15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===//
25c0c51a9SNicolas Vasilache //
330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information.
556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
65c0c51a9SNicolas Vasilache //
756222a06SMehdi Amini //===----------------------------------------------------------------------===//
85c0c51a9SNicolas Vasilache 
965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h"
10870c1fd4SAlex Zinenko 
111834ad4aSRiver Riddle #include "../PassDetail.h"
125c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h"
135c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h"
145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h"
1569d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h"
164d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h"
178345b86dSNicolas Vasilache #include "mlir/IR/AffineMap.h"
185c0c51a9SNicolas Vasilache #include "mlir/IR/Attributes.h"
195c0c51a9SNicolas Vasilache #include "mlir/IR/Builders.h"
205c0c51a9SNicolas Vasilache #include "mlir/IR/MLIRContext.h"
215c0c51a9SNicolas Vasilache #include "mlir/IR/Module.h"
225c0c51a9SNicolas Vasilache #include "mlir/IR/Operation.h"
235c0c51a9SNicolas Vasilache #include "mlir/IR/PatternMatch.h"
245c0c51a9SNicolas Vasilache #include "mlir/IR/StandardTypes.h"
255c0c51a9SNicolas Vasilache #include "mlir/IR/Types.h"
26ec1f4e7cSAlex Zinenko #include "mlir/Target/LLVMIR/TypeTranslation.h"
275c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h"
285c0c51a9SNicolas Vasilache #include "mlir/Transforms/Passes.h"
295c0c51a9SNicolas Vasilache #include "llvm/IR/DerivedTypes.h"
305c0c51a9SNicolas Vasilache #include "llvm/IR/Module.h"
315c0c51a9SNicolas Vasilache #include "llvm/IR/Type.h"
325c0c51a9SNicolas Vasilache #include "llvm/Support/Allocator.h"
335c0c51a9SNicolas Vasilache #include "llvm/Support/ErrorHandling.h"
345c0c51a9SNicolas Vasilache 
355c0c51a9SNicolas Vasilache using namespace mlir;
3665678d93SNicolas Vasilache using namespace mlir::vector;
375c0c51a9SNicolas Vasilache 
389826fe5cSAart Bik // Helper to reduce vector type by one rank at front.
399826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) {
409826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
419826fe5cSAart Bik   return VectorType::get(tp.getShape().drop_front(), tp.getElementType());
429826fe5cSAart Bik }
439826fe5cSAart Bik 
449826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back.
459826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) {
469826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
479826fe5cSAart Bik   return VectorType::get(tp.getShape().take_back(), tp.getElementType());
489826fe5cSAart Bik }
499826fe5cSAart Bik 
501c81adf3SAart Bik // Helper that picks the proper sequence for inserting.
51e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter,
520f04384dSAlex Zinenko                        LLVMTypeConverter &typeConverter, Location loc,
530f04384dSAlex Zinenko                        Value val1, Value val2, Type llvmType, int64_t rank,
540f04384dSAlex Zinenko                        int64_t pos) {
551c81adf3SAart Bik   if (rank == 1) {
561c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
571c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
580f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
591c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
601c81adf3SAart Bik     return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2,
611c81adf3SAart Bik                                                   constant);
621c81adf3SAart Bik   }
631c81adf3SAart Bik   return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2,
641c81adf3SAart Bik                                               rewriter.getI64ArrayAttr(pos));
651c81adf3SAart Bik }
661c81adf3SAart Bik 
672d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting.
682d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from,
692d515e49SNicolas Vasilache                        Value into, int64_t offset) {
702d515e49SNicolas Vasilache   auto vectorType = into.getType().cast<VectorType>();
712d515e49SNicolas Vasilache   if (vectorType.getRank() > 1)
722d515e49SNicolas Vasilache     return rewriter.create<InsertOp>(loc, from, into, offset);
732d515e49SNicolas Vasilache   return rewriter.create<vector::InsertElementOp>(
742d515e49SNicolas Vasilache       loc, vectorType, from, into,
752d515e49SNicolas Vasilache       rewriter.create<ConstantIndexOp>(loc, offset));
762d515e49SNicolas Vasilache }
772d515e49SNicolas Vasilache 
781c81adf3SAart Bik // Helper that picks the proper sequence for extracting.
79e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter,
800f04384dSAlex Zinenko                         LLVMTypeConverter &typeConverter, Location loc,
810f04384dSAlex Zinenko                         Value val, Type llvmType, int64_t rank, int64_t pos) {
821c81adf3SAart Bik   if (rank == 1) {
831c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
841c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
850f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
861c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
871c81adf3SAart Bik     return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val,
881c81adf3SAart Bik                                                    constant);
891c81adf3SAart Bik   }
901c81adf3SAart Bik   return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val,
911c81adf3SAart Bik                                                rewriter.getI64ArrayAttr(pos));
921c81adf3SAart Bik }
931c81adf3SAart Bik 
942d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting.
952d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector,
962d515e49SNicolas Vasilache                         int64_t offset) {
972d515e49SNicolas Vasilache   auto vectorType = vector.getType().cast<VectorType>();
982d515e49SNicolas Vasilache   if (vectorType.getRank() > 1)
992d515e49SNicolas Vasilache     return rewriter.create<ExtractOp>(loc, vector, offset);
1002d515e49SNicolas Vasilache   return rewriter.create<vector::ExtractElementOp>(
1012d515e49SNicolas Vasilache       loc, vectorType.getElementType(), vector,
1022d515e49SNicolas Vasilache       rewriter.create<ConstantIndexOp>(loc, offset));
1032d515e49SNicolas Vasilache }
1042d515e49SNicolas Vasilache 
1052d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t.
1069db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing.
1072d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr,
1082d515e49SNicolas Vasilache                                               unsigned dropFront = 0,
1092d515e49SNicolas Vasilache                                               unsigned dropBack = 0) {
1102d515e49SNicolas Vasilache   assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds");
1112d515e49SNicolas Vasilache   auto range = arrayAttr.getAsRange<IntegerAttr>();
1122d515e49SNicolas Vasilache   SmallVector<int64_t, 4> res;
1132d515e49SNicolas Vasilache   res.reserve(arrayAttr.size() - dropFront - dropBack);
1142d515e49SNicolas Vasilache   for (auto it = range.begin() + dropFront, eit = range.end() - dropBack;
1152d515e49SNicolas Vasilache        it != eit; ++it)
1162d515e49SNicolas Vasilache     res.push_back((*it).getValue().getSExtValue());
1172d515e49SNicolas Vasilache   return res;
1182d515e49SNicolas Vasilache }
1192d515e49SNicolas Vasilache 
12019dbb230Saartbik // Helper that returns data layout alignment of an operation with memref.
12119dbb230Saartbik template <typename T>
12219dbb230Saartbik LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter, T op,
12319dbb230Saartbik                                  unsigned &align) {
1245f9e0466SNicolas Vasilache   Type elementTy =
12519dbb230Saartbik       typeConverter.convertType(op.getMemRefType().getElementType());
1265f9e0466SNicolas Vasilache   if (!elementTy)
1275f9e0466SNicolas Vasilache     return failure();
1285f9e0466SNicolas Vasilache 
129b2ab375dSAlex Zinenko   // TODO: this should use the MLIR data layout when it becomes available and
130b2ab375dSAlex Zinenko   // stop depending on translation.
13187a89e0fSAlex Zinenko   llvm::LLVMContext llvmContext;
13287a89e0fSAlex Zinenko   align = LLVM::TypeToLLVMIRTranslator(llvmContext)
133b2ab375dSAlex Zinenko               .getPreferredAlignment(elementTy.cast<LLVM::LLVMType>(),
134168213f9SAlex Zinenko                                      typeConverter.getDataLayout());
1355f9e0466SNicolas Vasilache   return success();
1365f9e0466SNicolas Vasilache }
1375f9e0466SNicolas Vasilache 
138e8dcf5f8Saartbik // Helper that returns the base address of a memref.
139b98e25b6SBenjamin Kramer static LogicalResult getBase(ConversionPatternRewriter &rewriter, Location loc,
140e8dcf5f8Saartbik                              Value memref, MemRefType memRefType, Value &base) {
14119dbb230Saartbik   // Inspect stride and offset structure.
14219dbb230Saartbik   //
14319dbb230Saartbik   // TODO: flat memory only for now, generalize
14419dbb230Saartbik   //
14519dbb230Saartbik   int64_t offset;
14619dbb230Saartbik   SmallVector<int64_t, 4> strides;
14719dbb230Saartbik   auto successStrides = getStridesAndOffset(memRefType, strides, offset);
14819dbb230Saartbik   if (failed(successStrides) || strides.size() != 1 || strides[0] != 1 ||
14919dbb230Saartbik       offset != 0 || memRefType.getMemorySpace() != 0)
15019dbb230Saartbik     return failure();
151e8dcf5f8Saartbik   base = MemRefDescriptor(memref).alignedPtr(rewriter, loc);
152e8dcf5f8Saartbik   return success();
153e8dcf5f8Saartbik }
15419dbb230Saartbik 
155e8dcf5f8Saartbik // Helper that returns a pointer given a memref base.
156b98e25b6SBenjamin Kramer static LogicalResult getBasePtr(ConversionPatternRewriter &rewriter,
157b98e25b6SBenjamin Kramer                                 Location loc, Value memref,
158b98e25b6SBenjamin Kramer                                 MemRefType memRefType, Value &ptr) {
159e8dcf5f8Saartbik   Value base;
160e8dcf5f8Saartbik   if (failed(getBase(rewriter, loc, memref, memRefType, base)))
161e8dcf5f8Saartbik     return failure();
162e8dcf5f8Saartbik   auto pType = MemRefDescriptor(memref).getElementType();
163e8dcf5f8Saartbik   ptr = rewriter.create<LLVM::GEPOp>(loc, pType, base);
164e8dcf5f8Saartbik   return success();
165e8dcf5f8Saartbik }
166e8dcf5f8Saartbik 
16739379916Saartbik // Helper that returns a bit-casted pointer given a memref base.
168b98e25b6SBenjamin Kramer static LogicalResult getBasePtr(ConversionPatternRewriter &rewriter,
169b98e25b6SBenjamin Kramer                                 Location loc, Value memref,
170b98e25b6SBenjamin Kramer                                 MemRefType memRefType, Type type, Value &ptr) {
17139379916Saartbik   Value base;
17239379916Saartbik   if (failed(getBase(rewriter, loc, memref, memRefType, base)))
17339379916Saartbik     return failure();
17439379916Saartbik   auto pType = type.template cast<LLVM::LLVMType>().getPointerTo();
17539379916Saartbik   base = rewriter.create<LLVM::BitcastOp>(loc, pType, base);
17639379916Saartbik   ptr = rewriter.create<LLVM::GEPOp>(loc, pType, base);
17739379916Saartbik   return success();
17839379916Saartbik }
17939379916Saartbik 
180e8dcf5f8Saartbik // Helper that returns vector of pointers given a memref base and an index
181e8dcf5f8Saartbik // vector.
182b98e25b6SBenjamin Kramer static LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter,
183b98e25b6SBenjamin Kramer                                     Location loc, Value memref, Value indices,
184b98e25b6SBenjamin Kramer                                     MemRefType memRefType, VectorType vType,
185b98e25b6SBenjamin Kramer                                     Type iType, Value &ptrs) {
186e8dcf5f8Saartbik   Value base;
187e8dcf5f8Saartbik   if (failed(getBase(rewriter, loc, memref, memRefType, base)))
188e8dcf5f8Saartbik     return failure();
189e8dcf5f8Saartbik   auto pType = MemRefDescriptor(memref).getElementType();
190e8dcf5f8Saartbik   auto ptrsType = LLVM::LLVMType::getVectorTy(pType, vType.getDimSize(0));
1911485fd29Saartbik   ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, indices);
19219dbb230Saartbik   return success();
19319dbb230Saartbik }
19419dbb230Saartbik 
1955f9e0466SNicolas Vasilache static LogicalResult
1965f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter,
1975f9e0466SNicolas Vasilache                                  LLVMTypeConverter &typeConverter, Location loc,
1985f9e0466SNicolas Vasilache                                  TransferReadOp xferOp,
1995f9e0466SNicolas Vasilache                                  ArrayRef<Value> operands, Value dataPtr) {
200affbc0cdSNicolas Vasilache   unsigned align;
20119dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
202affbc0cdSNicolas Vasilache     return failure();
203affbc0cdSNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::LoadOp>(xferOp, dataPtr, align);
2045f9e0466SNicolas Vasilache   return success();
2055f9e0466SNicolas Vasilache }
2065f9e0466SNicolas Vasilache 
2075f9e0466SNicolas Vasilache static LogicalResult
2085f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter,
2095f9e0466SNicolas Vasilache                             LLVMTypeConverter &typeConverter, Location loc,
2105f9e0466SNicolas Vasilache                             TransferReadOp xferOp, ArrayRef<Value> operands,
2115f9e0466SNicolas Vasilache                             Value dataPtr, Value mask) {
2125f9e0466SNicolas Vasilache   auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); };
2135f9e0466SNicolas Vasilache   VectorType fillType = xferOp.getVectorType();
2145f9e0466SNicolas Vasilache   Value fill = rewriter.create<SplatOp>(loc, fillType, xferOp.padding());
2155f9e0466SNicolas Vasilache   fill = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(fillType), fill);
2165f9e0466SNicolas Vasilache 
2175f9e0466SNicolas Vasilache   Type vecTy = typeConverter.convertType(xferOp.getVectorType());
2185f9e0466SNicolas Vasilache   if (!vecTy)
2195f9e0466SNicolas Vasilache     return failure();
2205f9e0466SNicolas Vasilache 
2215f9e0466SNicolas Vasilache   unsigned align;
22219dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
2235f9e0466SNicolas Vasilache     return failure();
2245f9e0466SNicolas Vasilache 
2255f9e0466SNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>(
2265f9e0466SNicolas Vasilache       xferOp, vecTy, dataPtr, mask, ValueRange{fill},
2275f9e0466SNicolas Vasilache       rewriter.getI32IntegerAttr(align));
2285f9e0466SNicolas Vasilache   return success();
2295f9e0466SNicolas Vasilache }
2305f9e0466SNicolas Vasilache 
2315f9e0466SNicolas Vasilache static LogicalResult
2325f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter,
2335f9e0466SNicolas Vasilache                                  LLVMTypeConverter &typeConverter, Location loc,
2345f9e0466SNicolas Vasilache                                  TransferWriteOp xferOp,
2355f9e0466SNicolas Vasilache                                  ArrayRef<Value> operands, Value dataPtr) {
236affbc0cdSNicolas Vasilache   unsigned align;
23719dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
238affbc0cdSNicolas Vasilache     return failure();
2392d2c73c5SJacques Pienaar   auto adaptor = TransferWriteOpAdaptor(operands);
240affbc0cdSNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::StoreOp>(xferOp, adaptor.vector(), dataPtr,
241affbc0cdSNicolas Vasilache                                              align);
2425f9e0466SNicolas Vasilache   return success();
2435f9e0466SNicolas Vasilache }
2445f9e0466SNicolas Vasilache 
2455f9e0466SNicolas Vasilache static LogicalResult
2465f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter,
2475f9e0466SNicolas Vasilache                             LLVMTypeConverter &typeConverter, Location loc,
2485f9e0466SNicolas Vasilache                             TransferWriteOp xferOp, ArrayRef<Value> operands,
2495f9e0466SNicolas Vasilache                             Value dataPtr, Value mask) {
2505f9e0466SNicolas Vasilache   unsigned align;
25119dbb230Saartbik   if (failed(getMemRefAlignment(typeConverter, xferOp, align)))
2525f9e0466SNicolas Vasilache     return failure();
2535f9e0466SNicolas Vasilache 
2542d2c73c5SJacques Pienaar   auto adaptor = TransferWriteOpAdaptor(operands);
2555f9e0466SNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>(
2565f9e0466SNicolas Vasilache       xferOp, adaptor.vector(), dataPtr, mask,
2575f9e0466SNicolas Vasilache       rewriter.getI32IntegerAttr(align));
2585f9e0466SNicolas Vasilache   return success();
2595f9e0466SNicolas Vasilache }
2605f9e0466SNicolas Vasilache 
2612d2c73c5SJacques Pienaar static TransferReadOpAdaptor getTransferOpAdapter(TransferReadOp xferOp,
2622d2c73c5SJacques Pienaar                                                   ArrayRef<Value> operands) {
2632d2c73c5SJacques Pienaar   return TransferReadOpAdaptor(operands);
2645f9e0466SNicolas Vasilache }
2655f9e0466SNicolas Vasilache 
2662d2c73c5SJacques Pienaar static TransferWriteOpAdaptor getTransferOpAdapter(TransferWriteOp xferOp,
2672d2c73c5SJacques Pienaar                                                    ArrayRef<Value> operands) {
2682d2c73c5SJacques Pienaar   return TransferWriteOpAdaptor(operands);
2695f9e0466SNicolas Vasilache }
2705f9e0466SNicolas Vasilache 
27190c01357SBenjamin Kramer namespace {
272e83b7b99Saartbik 
27363b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply.
27463b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply.
27563b683a8SNicolas Vasilache class VectorMatmulOpConversion : public ConvertToLLVMPattern {
27663b683a8SNicolas Vasilache public:
27763b683a8SNicolas Vasilache   explicit VectorMatmulOpConversion(MLIRContext *context,
27863b683a8SNicolas Vasilache                                     LLVMTypeConverter &typeConverter)
27963b683a8SNicolas Vasilache       : ConvertToLLVMPattern(vector::MatmulOp::getOperationName(), context,
28063b683a8SNicolas Vasilache                              typeConverter) {}
28163b683a8SNicolas Vasilache 
2823145427dSRiver Riddle   LogicalResult
28363b683a8SNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
28463b683a8SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
28563b683a8SNicolas Vasilache     auto matmulOp = cast<vector::MatmulOp>(op);
2862d2c73c5SJacques Pienaar     auto adaptor = vector::MatmulOpAdaptor(operands);
28763b683a8SNicolas Vasilache     rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>(
28863b683a8SNicolas Vasilache         op, typeConverter.convertType(matmulOp.res().getType()), adaptor.lhs(),
28963b683a8SNicolas Vasilache         adaptor.rhs(), matmulOp.lhs_rows(), matmulOp.lhs_columns(),
29063b683a8SNicolas Vasilache         matmulOp.rhs_columns());
2913145427dSRiver Riddle     return success();
29263b683a8SNicolas Vasilache   }
29363b683a8SNicolas Vasilache };
29463b683a8SNicolas Vasilache 
295c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose.
296c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose.
297c295a65dSaartbik class VectorFlatTransposeOpConversion : public ConvertToLLVMPattern {
298c295a65dSaartbik public:
299c295a65dSaartbik   explicit VectorFlatTransposeOpConversion(MLIRContext *context,
300c295a65dSaartbik                                            LLVMTypeConverter &typeConverter)
301c295a65dSaartbik       : ConvertToLLVMPattern(vector::FlatTransposeOp::getOperationName(),
302c295a65dSaartbik                              context, typeConverter) {}
303c295a65dSaartbik 
304c295a65dSaartbik   LogicalResult
305c295a65dSaartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
306c295a65dSaartbik                   ConversionPatternRewriter &rewriter) const override {
307c295a65dSaartbik     auto transOp = cast<vector::FlatTransposeOp>(op);
3082d2c73c5SJacques Pienaar     auto adaptor = vector::FlatTransposeOpAdaptor(operands);
309c295a65dSaartbik     rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>(
310c295a65dSaartbik         transOp, typeConverter.convertType(transOp.res().getType()),
311c295a65dSaartbik         adaptor.matrix(), transOp.rows(), transOp.columns());
312c295a65dSaartbik     return success();
313c295a65dSaartbik   }
314c295a65dSaartbik };
315c295a65dSaartbik 
31639379916Saartbik /// Conversion pattern for a vector.maskedload.
31739379916Saartbik class VectorMaskedLoadOpConversion : public ConvertToLLVMPattern {
31839379916Saartbik public:
31939379916Saartbik   explicit VectorMaskedLoadOpConversion(MLIRContext *context,
32039379916Saartbik                                         LLVMTypeConverter &typeConverter)
32139379916Saartbik       : ConvertToLLVMPattern(vector::MaskedLoadOp::getOperationName(), context,
32239379916Saartbik                              typeConverter) {}
32339379916Saartbik 
32439379916Saartbik   LogicalResult
32539379916Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
32639379916Saartbik                   ConversionPatternRewriter &rewriter) const override {
32739379916Saartbik     auto loc = op->getLoc();
32839379916Saartbik     auto load = cast<vector::MaskedLoadOp>(op);
32939379916Saartbik     auto adaptor = vector::MaskedLoadOpAdaptor(operands);
33039379916Saartbik 
33139379916Saartbik     // Resolve alignment.
33239379916Saartbik     unsigned align;
33339379916Saartbik     if (failed(getMemRefAlignment(typeConverter, load, align)))
33439379916Saartbik       return failure();
33539379916Saartbik 
33639379916Saartbik     auto vtype = typeConverter.convertType(load.getResultVectorType());
33739379916Saartbik     Value ptr;
33839379916Saartbik     if (failed(getBasePtr(rewriter, loc, adaptor.base(), load.getMemRefType(),
33939379916Saartbik                           vtype, ptr)))
34039379916Saartbik       return failure();
34139379916Saartbik 
34239379916Saartbik     rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>(
34339379916Saartbik         load, vtype, ptr, adaptor.mask(), adaptor.pass_thru(),
34439379916Saartbik         rewriter.getI32IntegerAttr(align));
34539379916Saartbik     return success();
34639379916Saartbik   }
34739379916Saartbik };
34839379916Saartbik 
34939379916Saartbik /// Conversion pattern for a vector.maskedstore.
35039379916Saartbik class VectorMaskedStoreOpConversion : public ConvertToLLVMPattern {
35139379916Saartbik public:
35239379916Saartbik   explicit VectorMaskedStoreOpConversion(MLIRContext *context,
35339379916Saartbik                                          LLVMTypeConverter &typeConverter)
35439379916Saartbik       : ConvertToLLVMPattern(vector::MaskedStoreOp::getOperationName(), context,
35539379916Saartbik                              typeConverter) {}
35639379916Saartbik 
35739379916Saartbik   LogicalResult
35839379916Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
35939379916Saartbik                   ConversionPatternRewriter &rewriter) const override {
36039379916Saartbik     auto loc = op->getLoc();
36139379916Saartbik     auto store = cast<vector::MaskedStoreOp>(op);
36239379916Saartbik     auto adaptor = vector::MaskedStoreOpAdaptor(operands);
36339379916Saartbik 
36439379916Saartbik     // Resolve alignment.
36539379916Saartbik     unsigned align;
36639379916Saartbik     if (failed(getMemRefAlignment(typeConverter, store, align)))
36739379916Saartbik       return failure();
36839379916Saartbik 
36939379916Saartbik     auto vtype = typeConverter.convertType(store.getValueVectorType());
37039379916Saartbik     Value ptr;
37139379916Saartbik     if (failed(getBasePtr(rewriter, loc, adaptor.base(), store.getMemRefType(),
37239379916Saartbik                           vtype, ptr)))
37339379916Saartbik       return failure();
37439379916Saartbik 
37539379916Saartbik     rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>(
37639379916Saartbik         store, adaptor.value(), ptr, adaptor.mask(),
37739379916Saartbik         rewriter.getI32IntegerAttr(align));
37839379916Saartbik     return success();
37939379916Saartbik   }
38039379916Saartbik };
38139379916Saartbik 
38219dbb230Saartbik /// Conversion pattern for a vector.gather.
38319dbb230Saartbik class VectorGatherOpConversion : public ConvertToLLVMPattern {
38419dbb230Saartbik public:
38519dbb230Saartbik   explicit VectorGatherOpConversion(MLIRContext *context,
38619dbb230Saartbik                                     LLVMTypeConverter &typeConverter)
38719dbb230Saartbik       : ConvertToLLVMPattern(vector::GatherOp::getOperationName(), context,
38819dbb230Saartbik                              typeConverter) {}
38919dbb230Saartbik 
39019dbb230Saartbik   LogicalResult
39119dbb230Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
39219dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
39319dbb230Saartbik     auto loc = op->getLoc();
39419dbb230Saartbik     auto gather = cast<vector::GatherOp>(op);
39519dbb230Saartbik     auto adaptor = vector::GatherOpAdaptor(operands);
39619dbb230Saartbik 
39719dbb230Saartbik     // Resolve alignment.
39819dbb230Saartbik     unsigned align;
39919dbb230Saartbik     if (failed(getMemRefAlignment(typeConverter, gather, align)))
40019dbb230Saartbik       return failure();
40119dbb230Saartbik 
40219dbb230Saartbik     // Get index ptrs.
40319dbb230Saartbik     VectorType vType = gather.getResultVectorType();
40419dbb230Saartbik     Type iType = gather.getIndicesVectorType().getElementType();
40519dbb230Saartbik     Value ptrs;
406e8dcf5f8Saartbik     if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), adaptor.indices(),
407e8dcf5f8Saartbik                               gather.getMemRefType(), vType, iType, ptrs)))
40819dbb230Saartbik       return failure();
40919dbb230Saartbik 
41019dbb230Saartbik     // Replace with the gather intrinsic.
41119dbb230Saartbik     ValueRange v = (llvm::size(adaptor.pass_thru()) == 0) ? ValueRange({})
41219dbb230Saartbik                                                           : adaptor.pass_thru();
41319dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_gather>(
41419dbb230Saartbik         gather, typeConverter.convertType(vType), ptrs, adaptor.mask(), v,
41519dbb230Saartbik         rewriter.getI32IntegerAttr(align));
41619dbb230Saartbik     return success();
41719dbb230Saartbik   }
41819dbb230Saartbik };
41919dbb230Saartbik 
42019dbb230Saartbik /// Conversion pattern for a vector.scatter.
42119dbb230Saartbik class VectorScatterOpConversion : public ConvertToLLVMPattern {
42219dbb230Saartbik public:
42319dbb230Saartbik   explicit VectorScatterOpConversion(MLIRContext *context,
42419dbb230Saartbik                                      LLVMTypeConverter &typeConverter)
42519dbb230Saartbik       : ConvertToLLVMPattern(vector::ScatterOp::getOperationName(), context,
42619dbb230Saartbik                              typeConverter) {}
42719dbb230Saartbik 
42819dbb230Saartbik   LogicalResult
42919dbb230Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
43019dbb230Saartbik                   ConversionPatternRewriter &rewriter) const override {
43119dbb230Saartbik     auto loc = op->getLoc();
43219dbb230Saartbik     auto scatter = cast<vector::ScatterOp>(op);
43319dbb230Saartbik     auto adaptor = vector::ScatterOpAdaptor(operands);
43419dbb230Saartbik 
43519dbb230Saartbik     // Resolve alignment.
43619dbb230Saartbik     unsigned align;
43719dbb230Saartbik     if (failed(getMemRefAlignment(typeConverter, scatter, align)))
43819dbb230Saartbik       return failure();
43919dbb230Saartbik 
44019dbb230Saartbik     // Get index ptrs.
44119dbb230Saartbik     VectorType vType = scatter.getValueVectorType();
44219dbb230Saartbik     Type iType = scatter.getIndicesVectorType().getElementType();
44319dbb230Saartbik     Value ptrs;
444e8dcf5f8Saartbik     if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), adaptor.indices(),
445e8dcf5f8Saartbik                               scatter.getMemRefType(), vType, iType, ptrs)))
44619dbb230Saartbik       return failure();
44719dbb230Saartbik 
44819dbb230Saartbik     // Replace with the scatter intrinsic.
44919dbb230Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_scatter>(
45019dbb230Saartbik         scatter, adaptor.value(), ptrs, adaptor.mask(),
45119dbb230Saartbik         rewriter.getI32IntegerAttr(align));
45219dbb230Saartbik     return success();
45319dbb230Saartbik   }
45419dbb230Saartbik };
45519dbb230Saartbik 
456e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload.
457e8dcf5f8Saartbik class VectorExpandLoadOpConversion : public ConvertToLLVMPattern {
458e8dcf5f8Saartbik public:
459e8dcf5f8Saartbik   explicit VectorExpandLoadOpConversion(MLIRContext *context,
460e8dcf5f8Saartbik                                         LLVMTypeConverter &typeConverter)
461e8dcf5f8Saartbik       : ConvertToLLVMPattern(vector::ExpandLoadOp::getOperationName(), context,
462e8dcf5f8Saartbik                              typeConverter) {}
463e8dcf5f8Saartbik 
464e8dcf5f8Saartbik   LogicalResult
465e8dcf5f8Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
466e8dcf5f8Saartbik                   ConversionPatternRewriter &rewriter) const override {
467e8dcf5f8Saartbik     auto loc = op->getLoc();
468e8dcf5f8Saartbik     auto expand = cast<vector::ExpandLoadOp>(op);
469e8dcf5f8Saartbik     auto adaptor = vector::ExpandLoadOpAdaptor(operands);
470e8dcf5f8Saartbik 
471e8dcf5f8Saartbik     Value ptr;
472e8dcf5f8Saartbik     if (failed(getBasePtr(rewriter, loc, adaptor.base(), expand.getMemRefType(),
473e8dcf5f8Saartbik                           ptr)))
474e8dcf5f8Saartbik       return failure();
475e8dcf5f8Saartbik 
476e8dcf5f8Saartbik     auto vType = expand.getResultVectorType();
477e8dcf5f8Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_expandload>(
478e8dcf5f8Saartbik         op, typeConverter.convertType(vType), ptr, adaptor.mask(),
479e8dcf5f8Saartbik         adaptor.pass_thru());
480e8dcf5f8Saartbik     return success();
481e8dcf5f8Saartbik   }
482e8dcf5f8Saartbik };
483e8dcf5f8Saartbik 
484e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore.
485e8dcf5f8Saartbik class VectorCompressStoreOpConversion : public ConvertToLLVMPattern {
486e8dcf5f8Saartbik public:
487e8dcf5f8Saartbik   explicit VectorCompressStoreOpConversion(MLIRContext *context,
488e8dcf5f8Saartbik                                            LLVMTypeConverter &typeConverter)
489e8dcf5f8Saartbik       : ConvertToLLVMPattern(vector::CompressStoreOp::getOperationName(),
490e8dcf5f8Saartbik                              context, typeConverter) {}
491e8dcf5f8Saartbik 
492e8dcf5f8Saartbik   LogicalResult
493e8dcf5f8Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
494e8dcf5f8Saartbik                   ConversionPatternRewriter &rewriter) const override {
495e8dcf5f8Saartbik     auto loc = op->getLoc();
496e8dcf5f8Saartbik     auto compress = cast<vector::CompressStoreOp>(op);
497e8dcf5f8Saartbik     auto adaptor = vector::CompressStoreOpAdaptor(operands);
498e8dcf5f8Saartbik 
499e8dcf5f8Saartbik     Value ptr;
500e8dcf5f8Saartbik     if (failed(getBasePtr(rewriter, loc, adaptor.base(),
501e8dcf5f8Saartbik                           compress.getMemRefType(), ptr)))
502e8dcf5f8Saartbik       return failure();
503e8dcf5f8Saartbik 
504e8dcf5f8Saartbik     rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>(
505e8dcf5f8Saartbik         op, adaptor.value(), ptr, adaptor.mask());
506e8dcf5f8Saartbik     return success();
507e8dcf5f8Saartbik   }
508e8dcf5f8Saartbik };
509e8dcf5f8Saartbik 
51019dbb230Saartbik /// Conversion pattern for all vector reductions.
511870c1fd4SAlex Zinenko class VectorReductionOpConversion : public ConvertToLLVMPattern {
512e83b7b99Saartbik public:
513e83b7b99Saartbik   explicit VectorReductionOpConversion(MLIRContext *context,
514ceb1b327Saartbik                                        LLVMTypeConverter &typeConverter,
515ceb1b327Saartbik                                        bool reassociateFP)
516870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ReductionOp::getOperationName(), context,
517ceb1b327Saartbik                              typeConverter),
518ceb1b327Saartbik         reassociateFPReductions(reassociateFP) {}
519e83b7b99Saartbik 
5203145427dSRiver Riddle   LogicalResult
521e83b7b99Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
522e83b7b99Saartbik                   ConversionPatternRewriter &rewriter) const override {
523e83b7b99Saartbik     auto reductionOp = cast<vector::ReductionOp>(op);
524e83b7b99Saartbik     auto kind = reductionOp.kind();
525e83b7b99Saartbik     Type eltType = reductionOp.dest().getType();
5260f04384dSAlex Zinenko     Type llvmType = typeConverter.convertType(eltType);
52735b68527SLei Zhang     if (eltType.isSignlessInteger(32) || eltType.isSignlessInteger(64)) {
528e83b7b99Saartbik       // Integer reductions: add/mul/min/max/and/or/xor.
529e83b7b99Saartbik       if (kind == "add")
530e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_add>(
531e83b7b99Saartbik             op, llvmType, operands[0]);
532e83b7b99Saartbik       else if (kind == "mul")
533e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_mul>(
534e83b7b99Saartbik             op, llvmType, operands[0]);
535e83b7b99Saartbik       else if (kind == "min")
536e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smin>(
537e83b7b99Saartbik             op, llvmType, operands[0]);
538e83b7b99Saartbik       else if (kind == "max")
539e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smax>(
540e83b7b99Saartbik             op, llvmType, operands[0]);
541e83b7b99Saartbik       else if (kind == "and")
542e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_and>(
543e83b7b99Saartbik             op, llvmType, operands[0]);
544e83b7b99Saartbik       else if (kind == "or")
545e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_or>(
546e83b7b99Saartbik             op, llvmType, operands[0]);
547e83b7b99Saartbik       else if (kind == "xor")
548e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_xor>(
549e83b7b99Saartbik             op, llvmType, operands[0]);
550e83b7b99Saartbik       else
5513145427dSRiver Riddle         return failure();
5523145427dSRiver Riddle       return success();
553e83b7b99Saartbik 
554e83b7b99Saartbik     } else if (eltType.isF32() || eltType.isF64()) {
555e83b7b99Saartbik       // Floating-point reductions: add/mul/min/max
556e83b7b99Saartbik       if (kind == "add") {
5570d924700Saartbik         // Optional accumulator (or zero).
5580d924700Saartbik         Value acc = operands.size() > 1 ? operands[1]
5590d924700Saartbik                                         : rewriter.create<LLVM::ConstantOp>(
5600d924700Saartbik                                               op->getLoc(), llvmType,
5610d924700Saartbik                                               rewriter.getZeroAttr(eltType));
562e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fadd>(
563ceb1b327Saartbik             op, llvmType, acc, operands[0],
564ceb1b327Saartbik             rewriter.getBoolAttr(reassociateFPReductions));
565e83b7b99Saartbik       } else if (kind == "mul") {
5660d924700Saartbik         // Optional accumulator (or one).
5670d924700Saartbik         Value acc = operands.size() > 1
5680d924700Saartbik                         ? operands[1]
5690d924700Saartbik                         : rewriter.create<LLVM::ConstantOp>(
5700d924700Saartbik                               op->getLoc(), llvmType,
5710d924700Saartbik                               rewriter.getFloatAttr(eltType, 1.0));
572e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fmul>(
573ceb1b327Saartbik             op, llvmType, acc, operands[0],
574ceb1b327Saartbik             rewriter.getBoolAttr(reassociateFPReductions));
575e83b7b99Saartbik       } else if (kind == "min")
576e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmin>(
577e83b7b99Saartbik             op, llvmType, operands[0]);
578e83b7b99Saartbik       else if (kind == "max")
579e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmax>(
580e83b7b99Saartbik             op, llvmType, operands[0]);
581e83b7b99Saartbik       else
5823145427dSRiver Riddle         return failure();
5833145427dSRiver Riddle       return success();
584e83b7b99Saartbik     }
5853145427dSRiver Riddle     return failure();
586e83b7b99Saartbik   }
587ceb1b327Saartbik 
588ceb1b327Saartbik private:
589ceb1b327Saartbik   const bool reassociateFPReductions;
590e83b7b99Saartbik };
591e83b7b99Saartbik 
592870c1fd4SAlex Zinenko class VectorShuffleOpConversion : public ConvertToLLVMPattern {
5931c81adf3SAart Bik public:
5941c81adf3SAart Bik   explicit VectorShuffleOpConversion(MLIRContext *context,
5951c81adf3SAart Bik                                      LLVMTypeConverter &typeConverter)
596870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ShuffleOp::getOperationName(), context,
5971c81adf3SAart Bik                              typeConverter) {}
5981c81adf3SAart Bik 
5993145427dSRiver Riddle   LogicalResult
600e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
6011c81adf3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
6021c81adf3SAart Bik     auto loc = op->getLoc();
6032d2c73c5SJacques Pienaar     auto adaptor = vector::ShuffleOpAdaptor(operands);
6041c81adf3SAart Bik     auto shuffleOp = cast<vector::ShuffleOp>(op);
6051c81adf3SAart Bik     auto v1Type = shuffleOp.getV1VectorType();
6061c81adf3SAart Bik     auto v2Type = shuffleOp.getV2VectorType();
6071c81adf3SAart Bik     auto vectorType = shuffleOp.getVectorType();
6080f04384dSAlex Zinenko     Type llvmType = typeConverter.convertType(vectorType);
6091c81adf3SAart Bik     auto maskArrayAttr = shuffleOp.mask();
6101c81adf3SAart Bik 
6111c81adf3SAart Bik     // Bail if result type cannot be lowered.
6121c81adf3SAart Bik     if (!llvmType)
6133145427dSRiver Riddle       return failure();
6141c81adf3SAart Bik 
6151c81adf3SAart Bik     // Get rank and dimension sizes.
6161c81adf3SAart Bik     int64_t rank = vectorType.getRank();
6171c81adf3SAart Bik     assert(v1Type.getRank() == rank);
6181c81adf3SAart Bik     assert(v2Type.getRank() == rank);
6191c81adf3SAart Bik     int64_t v1Dim = v1Type.getDimSize(0);
6201c81adf3SAart Bik 
6211c81adf3SAart Bik     // For rank 1, where both operands have *exactly* the same vector type,
6221c81adf3SAart Bik     // there is direct shuffle support in LLVM. Use it!
6231c81adf3SAart Bik     if (rank == 1 && v1Type == v2Type) {
624e62a6956SRiver Riddle       Value shuffle = rewriter.create<LLVM::ShuffleVectorOp>(
6251c81adf3SAart Bik           loc, adaptor.v1(), adaptor.v2(), maskArrayAttr);
6261c81adf3SAart Bik       rewriter.replaceOp(op, shuffle);
6273145427dSRiver Riddle       return success();
628b36aaeafSAart Bik     }
629b36aaeafSAart Bik 
6301c81adf3SAart Bik     // For all other cases, insert the individual values individually.
631e62a6956SRiver Riddle     Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType);
6321c81adf3SAart Bik     int64_t insPos = 0;
6331c81adf3SAart Bik     for (auto en : llvm::enumerate(maskArrayAttr)) {
6341c81adf3SAart Bik       int64_t extPos = en.value().cast<IntegerAttr>().getInt();
635e62a6956SRiver Riddle       Value value = adaptor.v1();
6361c81adf3SAart Bik       if (extPos >= v1Dim) {
6371c81adf3SAart Bik         extPos -= v1Dim;
6381c81adf3SAart Bik         value = adaptor.v2();
639b36aaeafSAart Bik       }
6400f04384dSAlex Zinenko       Value extract = extractOne(rewriter, typeConverter, loc, value, llvmType,
6410f04384dSAlex Zinenko                                  rank, extPos);
6420f04384dSAlex Zinenko       insert = insertOne(rewriter, typeConverter, loc, insert, extract,
6430f04384dSAlex Zinenko                          llvmType, rank, insPos++);
6441c81adf3SAart Bik     }
6451c81adf3SAart Bik     rewriter.replaceOp(op, insert);
6463145427dSRiver Riddle     return success();
647b36aaeafSAart Bik   }
648b36aaeafSAart Bik };
649b36aaeafSAart Bik 
650870c1fd4SAlex Zinenko class VectorExtractElementOpConversion : public ConvertToLLVMPattern {
651cd5dab8aSAart Bik public:
652cd5dab8aSAart Bik   explicit VectorExtractElementOpConversion(MLIRContext *context,
653cd5dab8aSAart Bik                                             LLVMTypeConverter &typeConverter)
654870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ExtractElementOp::getOperationName(),
655870c1fd4SAlex Zinenko                              context, typeConverter) {}
656cd5dab8aSAart Bik 
6573145427dSRiver Riddle   LogicalResult
658e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
659cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
6602d2c73c5SJacques Pienaar     auto adaptor = vector::ExtractElementOpAdaptor(operands);
661cd5dab8aSAart Bik     auto extractEltOp = cast<vector::ExtractElementOp>(op);
662cd5dab8aSAart Bik     auto vectorType = extractEltOp.getVectorType();
6630f04384dSAlex Zinenko     auto llvmType = typeConverter.convertType(vectorType.getElementType());
664cd5dab8aSAart Bik 
665cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
666cd5dab8aSAart Bik     if (!llvmType)
6673145427dSRiver Riddle       return failure();
668cd5dab8aSAart Bik 
669cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>(
670cd5dab8aSAart Bik         op, llvmType, adaptor.vector(), adaptor.position());
6713145427dSRiver Riddle     return success();
672cd5dab8aSAart Bik   }
673cd5dab8aSAart Bik };
674cd5dab8aSAart Bik 
675870c1fd4SAlex Zinenko class VectorExtractOpConversion : public ConvertToLLVMPattern {
6765c0c51a9SNicolas Vasilache public:
6779826fe5cSAart Bik   explicit VectorExtractOpConversion(MLIRContext *context,
6785c0c51a9SNicolas Vasilache                                      LLVMTypeConverter &typeConverter)
679870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ExtractOp::getOperationName(), context,
6805c0c51a9SNicolas Vasilache                              typeConverter) {}
6815c0c51a9SNicolas Vasilache 
6823145427dSRiver Riddle   LogicalResult
683e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
6845c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
6855c0c51a9SNicolas Vasilache     auto loc = op->getLoc();
6862d2c73c5SJacques Pienaar     auto adaptor = vector::ExtractOpAdaptor(operands);
687d37f2725SAart Bik     auto extractOp = cast<vector::ExtractOp>(op);
6889826fe5cSAart Bik     auto vectorType = extractOp.getVectorType();
6892bdf33ccSRiver Riddle     auto resultType = extractOp.getResult().getType();
6900f04384dSAlex Zinenko     auto llvmResultType = typeConverter.convertType(resultType);
6915c0c51a9SNicolas Vasilache     auto positionArrayAttr = extractOp.position();
6929826fe5cSAart Bik 
6939826fe5cSAart Bik     // Bail if result type cannot be lowered.
6949826fe5cSAart Bik     if (!llvmResultType)
6953145427dSRiver Riddle       return failure();
6969826fe5cSAart Bik 
6975c0c51a9SNicolas Vasilache     // One-shot extraction of vector from array (only requires extractvalue).
6985c0c51a9SNicolas Vasilache     if (resultType.isa<VectorType>()) {
699e62a6956SRiver Riddle       Value extracted = rewriter.create<LLVM::ExtractValueOp>(
7005c0c51a9SNicolas Vasilache           loc, llvmResultType, adaptor.vector(), positionArrayAttr);
7015c0c51a9SNicolas Vasilache       rewriter.replaceOp(op, extracted);
7023145427dSRiver Riddle       return success();
7035c0c51a9SNicolas Vasilache     }
7045c0c51a9SNicolas Vasilache 
7059826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
7065c0c51a9SNicolas Vasilache     auto *context = op->getContext();
707e62a6956SRiver Riddle     Value extracted = adaptor.vector();
7085c0c51a9SNicolas Vasilache     auto positionAttrs = positionArrayAttr.getValue();
7095c0c51a9SNicolas Vasilache     if (positionAttrs.size() > 1) {
7109826fe5cSAart Bik       auto oneDVectorType = reducedVectorTypeBack(vectorType);
7115c0c51a9SNicolas Vasilache       auto nMinusOnePositionAttrs =
7125c0c51a9SNicolas Vasilache           ArrayAttr::get(positionAttrs.drop_back(), context);
7135c0c51a9SNicolas Vasilache       extracted = rewriter.create<LLVM::ExtractValueOp>(
7140f04384dSAlex Zinenko           loc, typeConverter.convertType(oneDVectorType), extracted,
7155c0c51a9SNicolas Vasilache           nMinusOnePositionAttrs);
7165c0c51a9SNicolas Vasilache     }
7175c0c51a9SNicolas Vasilache 
7185c0c51a9SNicolas Vasilache     // Remaining extraction of element from 1-D LLVM vector
7195c0c51a9SNicolas Vasilache     auto position = positionAttrs.back().cast<IntegerAttr>();
7205446ec85SAlex Zinenko     auto i64Type = LLVM::LLVMType::getInt64Ty(rewriter.getContext());
7211d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
7225c0c51a9SNicolas Vasilache     extracted =
7235c0c51a9SNicolas Vasilache         rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant);
7245c0c51a9SNicolas Vasilache     rewriter.replaceOp(op, extracted);
7255c0c51a9SNicolas Vasilache 
7263145427dSRiver Riddle     return success();
7275c0c51a9SNicolas Vasilache   }
7285c0c51a9SNicolas Vasilache };
7295c0c51a9SNicolas Vasilache 
730681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector
731681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion.
732681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank.
733681f929fSNicolas Vasilache ///
734681f929fSNicolas Vasilache /// Example:
735681f929fSNicolas Vasilache /// ```
736681f929fSNicolas Vasilache ///  vector.fma %a, %a, %a : vector<8xf32>
737681f929fSNicolas Vasilache /// ```
738681f929fSNicolas Vasilache /// is converted to:
739681f929fSNicolas Vasilache /// ```
7403bffe602SBenjamin Kramer ///  llvm.intr.fmuladd %va, %va, %va:
741681f929fSNicolas Vasilache ///    (!llvm<"<8 x float>">, !llvm<"<8 x float>">, !llvm<"<8 x float>">)
742681f929fSNicolas Vasilache ///    -> !llvm<"<8 x float>">
743681f929fSNicolas Vasilache /// ```
744870c1fd4SAlex Zinenko class VectorFMAOp1DConversion : public ConvertToLLVMPattern {
745681f929fSNicolas Vasilache public:
746681f929fSNicolas Vasilache   explicit VectorFMAOp1DConversion(MLIRContext *context,
747681f929fSNicolas Vasilache                                    LLVMTypeConverter &typeConverter)
748870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::FMAOp::getOperationName(), context,
749681f929fSNicolas Vasilache                              typeConverter) {}
750681f929fSNicolas Vasilache 
7513145427dSRiver Riddle   LogicalResult
752681f929fSNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
753681f929fSNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
7542d2c73c5SJacques Pienaar     auto adaptor = vector::FMAOpAdaptor(operands);
755681f929fSNicolas Vasilache     vector::FMAOp fmaOp = cast<vector::FMAOp>(op);
756681f929fSNicolas Vasilache     VectorType vType = fmaOp.getVectorType();
757681f929fSNicolas Vasilache     if (vType.getRank() != 1)
7583145427dSRiver Riddle       return failure();
7593bffe602SBenjamin Kramer     rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(op, adaptor.lhs(),
7603bffe602SBenjamin Kramer                                                  adaptor.rhs(), adaptor.acc());
7613145427dSRiver Riddle     return success();
762681f929fSNicolas Vasilache   }
763681f929fSNicolas Vasilache };
764681f929fSNicolas Vasilache 
765870c1fd4SAlex Zinenko class VectorInsertElementOpConversion : public ConvertToLLVMPattern {
766cd5dab8aSAart Bik public:
767cd5dab8aSAart Bik   explicit VectorInsertElementOpConversion(MLIRContext *context,
768cd5dab8aSAart Bik                                            LLVMTypeConverter &typeConverter)
769870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::InsertElementOp::getOperationName(),
770870c1fd4SAlex Zinenko                              context, typeConverter) {}
771cd5dab8aSAart Bik 
7723145427dSRiver Riddle   LogicalResult
773e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
774cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
7752d2c73c5SJacques Pienaar     auto adaptor = vector::InsertElementOpAdaptor(operands);
776cd5dab8aSAart Bik     auto insertEltOp = cast<vector::InsertElementOp>(op);
777cd5dab8aSAart Bik     auto vectorType = insertEltOp.getDestVectorType();
7780f04384dSAlex Zinenko     auto llvmType = typeConverter.convertType(vectorType);
779cd5dab8aSAart Bik 
780cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
781cd5dab8aSAart Bik     if (!llvmType)
7823145427dSRiver Riddle       return failure();
783cd5dab8aSAart Bik 
784cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>(
785cd5dab8aSAart Bik         op, llvmType, adaptor.dest(), adaptor.source(), adaptor.position());
7863145427dSRiver Riddle     return success();
787cd5dab8aSAart Bik   }
788cd5dab8aSAart Bik };
789cd5dab8aSAart Bik 
790870c1fd4SAlex Zinenko class VectorInsertOpConversion : public ConvertToLLVMPattern {
7919826fe5cSAart Bik public:
7929826fe5cSAart Bik   explicit VectorInsertOpConversion(MLIRContext *context,
7939826fe5cSAart Bik                                     LLVMTypeConverter &typeConverter)
794870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::InsertOp::getOperationName(), context,
7959826fe5cSAart Bik                              typeConverter) {}
7969826fe5cSAart Bik 
7973145427dSRiver Riddle   LogicalResult
798e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
7999826fe5cSAart Bik                   ConversionPatternRewriter &rewriter) const override {
8009826fe5cSAart Bik     auto loc = op->getLoc();
8012d2c73c5SJacques Pienaar     auto adaptor = vector::InsertOpAdaptor(operands);
8029826fe5cSAart Bik     auto insertOp = cast<vector::InsertOp>(op);
8039826fe5cSAart Bik     auto sourceType = insertOp.getSourceType();
8049826fe5cSAart Bik     auto destVectorType = insertOp.getDestVectorType();
8050f04384dSAlex Zinenko     auto llvmResultType = typeConverter.convertType(destVectorType);
8069826fe5cSAart Bik     auto positionArrayAttr = insertOp.position();
8079826fe5cSAart Bik 
8089826fe5cSAart Bik     // Bail if result type cannot be lowered.
8099826fe5cSAart Bik     if (!llvmResultType)
8103145427dSRiver Riddle       return failure();
8119826fe5cSAart Bik 
8129826fe5cSAart Bik     // One-shot insertion of a vector into an array (only requires insertvalue).
8139826fe5cSAart Bik     if (sourceType.isa<VectorType>()) {
814e62a6956SRiver Riddle       Value inserted = rewriter.create<LLVM::InsertValueOp>(
8159826fe5cSAart Bik           loc, llvmResultType, adaptor.dest(), adaptor.source(),
8169826fe5cSAart Bik           positionArrayAttr);
8179826fe5cSAart Bik       rewriter.replaceOp(op, inserted);
8183145427dSRiver Riddle       return success();
8199826fe5cSAart Bik     }
8209826fe5cSAart Bik 
8219826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
8229826fe5cSAart Bik     auto *context = op->getContext();
823e62a6956SRiver Riddle     Value extracted = adaptor.dest();
8249826fe5cSAart Bik     auto positionAttrs = positionArrayAttr.getValue();
8259826fe5cSAart Bik     auto position = positionAttrs.back().cast<IntegerAttr>();
8269826fe5cSAart Bik     auto oneDVectorType = destVectorType;
8279826fe5cSAart Bik     if (positionAttrs.size() > 1) {
8289826fe5cSAart Bik       oneDVectorType = reducedVectorTypeBack(destVectorType);
8299826fe5cSAart Bik       auto nMinusOnePositionAttrs =
8309826fe5cSAart Bik           ArrayAttr::get(positionAttrs.drop_back(), context);
8319826fe5cSAart Bik       extracted = rewriter.create<LLVM::ExtractValueOp>(
8320f04384dSAlex Zinenko           loc, typeConverter.convertType(oneDVectorType), extracted,
8339826fe5cSAart Bik           nMinusOnePositionAttrs);
8349826fe5cSAart Bik     }
8359826fe5cSAart Bik 
8369826fe5cSAart Bik     // Insertion of an element into a 1-D LLVM vector.
8375446ec85SAlex Zinenko     auto i64Type = LLVM::LLVMType::getInt64Ty(rewriter.getContext());
8381d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
839e62a6956SRiver Riddle     Value inserted = rewriter.create<LLVM::InsertElementOp>(
8400f04384dSAlex Zinenko         loc, typeConverter.convertType(oneDVectorType), extracted,
8410f04384dSAlex Zinenko         adaptor.source(), constant);
8429826fe5cSAart Bik 
8439826fe5cSAart Bik     // Potential insertion of resulting 1-D vector into array.
8449826fe5cSAart Bik     if (positionAttrs.size() > 1) {
8459826fe5cSAart Bik       auto nMinusOnePositionAttrs =
8469826fe5cSAart Bik           ArrayAttr::get(positionAttrs.drop_back(), context);
8479826fe5cSAart Bik       inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType,
8489826fe5cSAart Bik                                                       adaptor.dest(), inserted,
8499826fe5cSAart Bik                                                       nMinusOnePositionAttrs);
8509826fe5cSAart Bik     }
8519826fe5cSAart Bik 
8529826fe5cSAart Bik     rewriter.replaceOp(op, inserted);
8533145427dSRiver Riddle     return success();
8549826fe5cSAart Bik   }
8559826fe5cSAart Bik };
8569826fe5cSAart Bik 
857681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1.
858681f929fSNicolas Vasilache ///
859681f929fSNicolas Vasilache /// Example:
860681f929fSNicolas Vasilache /// ```
861681f929fSNicolas Vasilache ///   %d = vector.fma %a, %b, %c : vector<2x4xf32>
862681f929fSNicolas Vasilache /// ```
863681f929fSNicolas Vasilache /// is rewritten into:
864681f929fSNicolas Vasilache /// ```
865681f929fSNicolas Vasilache ///  %r = splat %f0: vector<2x4xf32>
866681f929fSNicolas Vasilache ///  %va = vector.extractvalue %a[0] : vector<2x4xf32>
867681f929fSNicolas Vasilache ///  %vb = vector.extractvalue %b[0] : vector<2x4xf32>
868681f929fSNicolas Vasilache ///  %vc = vector.extractvalue %c[0] : vector<2x4xf32>
869681f929fSNicolas Vasilache ///  %vd = vector.fma %va, %vb, %vc : vector<4xf32>
870681f929fSNicolas Vasilache ///  %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32>
871681f929fSNicolas Vasilache ///  %va2 = vector.extractvalue %a2[1] : vector<2x4xf32>
872681f929fSNicolas Vasilache ///  %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32>
873681f929fSNicolas Vasilache ///  %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32>
874681f929fSNicolas Vasilache ///  %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32>
875681f929fSNicolas Vasilache ///  %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32>
876681f929fSNicolas Vasilache ///  // %r3 holds the final value.
877681f929fSNicolas Vasilache /// ```
878681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> {
879681f929fSNicolas Vasilache public:
880681f929fSNicolas Vasilache   using OpRewritePattern<FMAOp>::OpRewritePattern;
881681f929fSNicolas Vasilache 
8823145427dSRiver Riddle   LogicalResult matchAndRewrite(FMAOp op,
883681f929fSNicolas Vasilache                                 PatternRewriter &rewriter) const override {
884681f929fSNicolas Vasilache     auto vType = op.getVectorType();
885681f929fSNicolas Vasilache     if (vType.getRank() < 2)
8863145427dSRiver Riddle       return failure();
887681f929fSNicolas Vasilache 
888681f929fSNicolas Vasilache     auto loc = op.getLoc();
889681f929fSNicolas Vasilache     auto elemType = vType.getElementType();
890681f929fSNicolas Vasilache     Value zero = rewriter.create<ConstantOp>(loc, elemType,
891681f929fSNicolas Vasilache                                              rewriter.getZeroAttr(elemType));
892681f929fSNicolas Vasilache     Value desc = rewriter.create<SplatOp>(loc, vType, zero);
893681f929fSNicolas Vasilache     for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) {
894681f929fSNicolas Vasilache       Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i);
895681f929fSNicolas Vasilache       Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i);
896681f929fSNicolas Vasilache       Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i);
897681f929fSNicolas Vasilache       Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC);
898681f929fSNicolas Vasilache       desc = rewriter.create<InsertOp>(loc, fma, desc, i);
899681f929fSNicolas Vasilache     }
900681f929fSNicolas Vasilache     rewriter.replaceOp(op, desc);
9013145427dSRiver Riddle     return success();
902681f929fSNicolas Vasilache   }
903681f929fSNicolas Vasilache };
904681f929fSNicolas Vasilache 
9052d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly
9062d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern
9072d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to
9082d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same
9092d515e49SNicolas Vasilache // rank.
9102d515e49SNicolas Vasilache //
9112d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors
9122d515e49SNicolas Vasilache // have different ranks. In this case:
9132d515e49SNicolas Vasilache //   1. the proper subvector is extracted from the destination vector
9142d515e49SNicolas Vasilache //   2. a new InsertStridedSlice op is created to insert the source in the
9152d515e49SNicolas Vasilache //   destination subvector
9162d515e49SNicolas Vasilache //   3. the destination subvector is inserted back in the proper place
9172d515e49SNicolas Vasilache //   4. the op is replaced by the result of step 3.
9182d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a
9192d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`.
9202d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern
9212d515e49SNicolas Vasilache     : public OpRewritePattern<InsertStridedSliceOp> {
9222d515e49SNicolas Vasilache public:
9232d515e49SNicolas Vasilache   using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern;
9242d515e49SNicolas Vasilache 
9253145427dSRiver Riddle   LogicalResult matchAndRewrite(InsertStridedSliceOp op,
9262d515e49SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
9272d515e49SNicolas Vasilache     auto srcType = op.getSourceVectorType();
9282d515e49SNicolas Vasilache     auto dstType = op.getDestVectorType();
9292d515e49SNicolas Vasilache 
9302d515e49SNicolas Vasilache     if (op.offsets().getValue().empty())
9313145427dSRiver Riddle       return failure();
9322d515e49SNicolas Vasilache 
9332d515e49SNicolas Vasilache     auto loc = op.getLoc();
9342d515e49SNicolas Vasilache     int64_t rankDiff = dstType.getRank() - srcType.getRank();
9352d515e49SNicolas Vasilache     assert(rankDiff >= 0);
9362d515e49SNicolas Vasilache     if (rankDiff == 0)
9373145427dSRiver Riddle       return failure();
9382d515e49SNicolas Vasilache 
9392d515e49SNicolas Vasilache     int64_t rankRest = dstType.getRank() - rankDiff;
9402d515e49SNicolas Vasilache     // Extract / insert the subvector of matching rank and InsertStridedSlice
9412d515e49SNicolas Vasilache     // on it.
9422d515e49SNicolas Vasilache     Value extracted =
9432d515e49SNicolas Vasilache         rewriter.create<ExtractOp>(loc, op.dest(),
9442d515e49SNicolas Vasilache                                    getI64SubArray(op.offsets(), /*dropFront=*/0,
9452d515e49SNicolas Vasilache                                                   /*dropFront=*/rankRest));
9462d515e49SNicolas Vasilache     // A different pattern will kick in for InsertStridedSlice with matching
9472d515e49SNicolas Vasilache     // ranks.
9482d515e49SNicolas Vasilache     auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>(
9492d515e49SNicolas Vasilache         loc, op.source(), extracted,
9502d515e49SNicolas Vasilache         getI64SubArray(op.offsets(), /*dropFront=*/rankDiff),
951c8fc76a9Saartbik         getI64SubArray(op.strides(), /*dropFront=*/0));
9522d515e49SNicolas Vasilache     rewriter.replaceOpWithNewOp<InsertOp>(
9532d515e49SNicolas Vasilache         op, stridedSliceInnerOp.getResult(), op.dest(),
9542d515e49SNicolas Vasilache         getI64SubArray(op.offsets(), /*dropFront=*/0,
9552d515e49SNicolas Vasilache                        /*dropFront=*/rankRest));
9563145427dSRiver Riddle     return success();
9572d515e49SNicolas Vasilache   }
9582d515e49SNicolas Vasilache };
9592d515e49SNicolas Vasilache 
9602d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors
9612d515e49SNicolas Vasilache // have the same rank. In this case, we reduce
9622d515e49SNicolas Vasilache //   1. the proper subvector is extracted from the destination vector
9632d515e49SNicolas Vasilache //   2. a new InsertStridedSlice op is created to insert the source in the
9642d515e49SNicolas Vasilache //   destination subvector
9652d515e49SNicolas Vasilache //   3. the destination subvector is inserted back in the proper place
9662d515e49SNicolas Vasilache //   4. the op is replaced by the result of step 3.
9672d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a
9682d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`.
9692d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern
9702d515e49SNicolas Vasilache     : public OpRewritePattern<InsertStridedSliceOp> {
9712d515e49SNicolas Vasilache public:
9722d515e49SNicolas Vasilache   using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern;
9732d515e49SNicolas Vasilache 
9743145427dSRiver Riddle   LogicalResult matchAndRewrite(InsertStridedSliceOp op,
9752d515e49SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
9762d515e49SNicolas Vasilache     auto srcType = op.getSourceVectorType();
9772d515e49SNicolas Vasilache     auto dstType = op.getDestVectorType();
9782d515e49SNicolas Vasilache 
9792d515e49SNicolas Vasilache     if (op.offsets().getValue().empty())
9803145427dSRiver Riddle       return failure();
9812d515e49SNicolas Vasilache 
9822d515e49SNicolas Vasilache     int64_t rankDiff = dstType.getRank() - srcType.getRank();
9832d515e49SNicolas Vasilache     assert(rankDiff >= 0);
9842d515e49SNicolas Vasilache     if (rankDiff != 0)
9853145427dSRiver Riddle       return failure();
9862d515e49SNicolas Vasilache 
9872d515e49SNicolas Vasilache     if (srcType == dstType) {
9882d515e49SNicolas Vasilache       rewriter.replaceOp(op, op.source());
9893145427dSRiver Riddle       return success();
9902d515e49SNicolas Vasilache     }
9912d515e49SNicolas Vasilache 
9922d515e49SNicolas Vasilache     int64_t offset =
9932d515e49SNicolas Vasilache         op.offsets().getValue().front().cast<IntegerAttr>().getInt();
9942d515e49SNicolas Vasilache     int64_t size = srcType.getShape().front();
9952d515e49SNicolas Vasilache     int64_t stride =
9962d515e49SNicolas Vasilache         op.strides().getValue().front().cast<IntegerAttr>().getInt();
9972d515e49SNicolas Vasilache 
9982d515e49SNicolas Vasilache     auto loc = op.getLoc();
9992d515e49SNicolas Vasilache     Value res = op.dest();
10002d515e49SNicolas Vasilache     // For each slice of the source vector along the most major dimension.
10012d515e49SNicolas Vasilache     for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e;
10022d515e49SNicolas Vasilache          off += stride, ++idx) {
10032d515e49SNicolas Vasilache       // 1. extract the proper subvector (or element) from source
10042d515e49SNicolas Vasilache       Value extractedSource = extractOne(rewriter, loc, op.source(), idx);
10052d515e49SNicolas Vasilache       if (extractedSource.getType().isa<VectorType>()) {
10062d515e49SNicolas Vasilache         // 2. If we have a vector, extract the proper subvector from destination
10072d515e49SNicolas Vasilache         // Otherwise we are at the element level and no need to recurse.
10082d515e49SNicolas Vasilache         Value extractedDest = extractOne(rewriter, loc, op.dest(), off);
10092d515e49SNicolas Vasilache         // 3. Reduce the problem to lowering a new InsertStridedSlice op with
10102d515e49SNicolas Vasilache         // smaller rank.
1011bd1ccfe6SRiver Riddle         extractedSource = rewriter.create<InsertStridedSliceOp>(
10122d515e49SNicolas Vasilache             loc, extractedSource, extractedDest,
10132d515e49SNicolas Vasilache             getI64SubArray(op.offsets(), /* dropFront=*/1),
10142d515e49SNicolas Vasilache             getI64SubArray(op.strides(), /* dropFront=*/1));
10152d515e49SNicolas Vasilache       }
10162d515e49SNicolas Vasilache       // 4. Insert the extractedSource into the res vector.
10172d515e49SNicolas Vasilache       res = insertOne(rewriter, loc, extractedSource, res, off);
10182d515e49SNicolas Vasilache     }
10192d515e49SNicolas Vasilache 
10202d515e49SNicolas Vasilache     rewriter.replaceOp(op, res);
10213145427dSRiver Riddle     return success();
10222d515e49SNicolas Vasilache   }
1023bd1ccfe6SRiver Riddle   /// This pattern creates recursive InsertStridedSliceOp, but the recursion is
1024bd1ccfe6SRiver Riddle   /// bounded as the rank is strictly decreasing.
1025bd1ccfe6SRiver Riddle   bool hasBoundedRewriteRecursion() const final { return true; }
10262d515e49SNicolas Vasilache };
10272d515e49SNicolas Vasilache 
1028*2bf491c7SBenjamin Kramer /// Returns true if the memory underlying `memRefType` has a contiguous layout.
1029*2bf491c7SBenjamin Kramer /// Strides are written to `strides`.
1030*2bf491c7SBenjamin Kramer static bool isContiguous(MemRefType memRefType,
1031*2bf491c7SBenjamin Kramer                          SmallVectorImpl<int64_t> &strides) {
1032*2bf491c7SBenjamin Kramer   int64_t offset;
1033*2bf491c7SBenjamin Kramer   auto successStrides = getStridesAndOffset(memRefType, strides, offset);
1034*2bf491c7SBenjamin Kramer   bool isContiguous = (strides.back() == 1);
1035*2bf491c7SBenjamin Kramer   if (isContiguous) {
1036*2bf491c7SBenjamin Kramer     auto sizes = memRefType.getShape();
1037*2bf491c7SBenjamin Kramer     for (int index = 0, e = strides.size() - 2; index < e; ++index) {
1038*2bf491c7SBenjamin Kramer       if (strides[index] != strides[index + 1] * sizes[index + 1]) {
1039*2bf491c7SBenjamin Kramer         isContiguous = false;
1040*2bf491c7SBenjamin Kramer         break;
1041*2bf491c7SBenjamin Kramer       }
1042*2bf491c7SBenjamin Kramer     }
1043*2bf491c7SBenjamin Kramer   }
1044*2bf491c7SBenjamin Kramer   return succeeded(successStrides) && isContiguous;
1045*2bf491c7SBenjamin Kramer }
1046*2bf491c7SBenjamin Kramer 
1047870c1fd4SAlex Zinenko class VectorTypeCastOpConversion : public ConvertToLLVMPattern {
10485c0c51a9SNicolas Vasilache public:
10495c0c51a9SNicolas Vasilache   explicit VectorTypeCastOpConversion(MLIRContext *context,
10505c0c51a9SNicolas Vasilache                                       LLVMTypeConverter &typeConverter)
1051870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::TypeCastOp::getOperationName(), context,
10525c0c51a9SNicolas Vasilache                              typeConverter) {}
10535c0c51a9SNicolas Vasilache 
10543145427dSRiver Riddle   LogicalResult
1055e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
10565c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
10575c0c51a9SNicolas Vasilache     auto loc = op->getLoc();
10585c0c51a9SNicolas Vasilache     vector::TypeCastOp castOp = cast<vector::TypeCastOp>(op);
10595c0c51a9SNicolas Vasilache     MemRefType sourceMemRefType =
10602bdf33ccSRiver Riddle         castOp.getOperand().getType().cast<MemRefType>();
10615c0c51a9SNicolas Vasilache     MemRefType targetMemRefType =
10622bdf33ccSRiver Riddle         castOp.getResult().getType().cast<MemRefType>();
10635c0c51a9SNicolas Vasilache 
10645c0c51a9SNicolas Vasilache     // Only static shape casts supported atm.
10655c0c51a9SNicolas Vasilache     if (!sourceMemRefType.hasStaticShape() ||
10665c0c51a9SNicolas Vasilache         !targetMemRefType.hasStaticShape())
10673145427dSRiver Riddle       return failure();
10685c0c51a9SNicolas Vasilache 
10695c0c51a9SNicolas Vasilache     auto llvmSourceDescriptorTy =
10702bdf33ccSRiver Riddle         operands[0].getType().dyn_cast<LLVM::LLVMType>();
10715c0c51a9SNicolas Vasilache     if (!llvmSourceDescriptorTy || !llvmSourceDescriptorTy.isStructTy())
10723145427dSRiver Riddle       return failure();
10735c0c51a9SNicolas Vasilache     MemRefDescriptor sourceMemRef(operands[0]);
10745c0c51a9SNicolas Vasilache 
10750f04384dSAlex Zinenko     auto llvmTargetDescriptorTy = typeConverter.convertType(targetMemRefType)
10765c0c51a9SNicolas Vasilache                                       .dyn_cast_or_null<LLVM::LLVMType>();
10775c0c51a9SNicolas Vasilache     if (!llvmTargetDescriptorTy || !llvmTargetDescriptorTy.isStructTy())
10783145427dSRiver Riddle       return failure();
10795c0c51a9SNicolas Vasilache 
10805c0c51a9SNicolas Vasilache     // Only contiguous source tensors supported atm.
1081*2bf491c7SBenjamin Kramer     SmallVector<int64_t, 4> strides;
1082*2bf491c7SBenjamin Kramer     if (!isContiguous(sourceMemRefType, strides))
10833145427dSRiver Riddle       return failure();
10845c0c51a9SNicolas Vasilache 
10855446ec85SAlex Zinenko     auto int64Ty = LLVM::LLVMType::getInt64Ty(rewriter.getContext());
10865c0c51a9SNicolas Vasilache 
10875c0c51a9SNicolas Vasilache     // Create descriptor.
10885c0c51a9SNicolas Vasilache     auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy);
10895c0c51a9SNicolas Vasilache     Type llvmTargetElementTy = desc.getElementType();
10905c0c51a9SNicolas Vasilache     // Set allocated ptr.
1091e62a6956SRiver Riddle     Value allocated = sourceMemRef.allocatedPtr(rewriter, loc);
10925c0c51a9SNicolas Vasilache     allocated =
10935c0c51a9SNicolas Vasilache         rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated);
10945c0c51a9SNicolas Vasilache     desc.setAllocatedPtr(rewriter, loc, allocated);
10955c0c51a9SNicolas Vasilache     // Set aligned ptr.
1096e62a6956SRiver Riddle     Value ptr = sourceMemRef.alignedPtr(rewriter, loc);
10975c0c51a9SNicolas Vasilache     ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr);
10985c0c51a9SNicolas Vasilache     desc.setAlignedPtr(rewriter, loc, ptr);
10995c0c51a9SNicolas Vasilache     // Fill offset 0.
11005c0c51a9SNicolas Vasilache     auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0);
11015c0c51a9SNicolas Vasilache     auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr);
11025c0c51a9SNicolas Vasilache     desc.setOffset(rewriter, loc, zero);
11035c0c51a9SNicolas Vasilache 
11045c0c51a9SNicolas Vasilache     // Fill size and stride descriptors in memref.
11055c0c51a9SNicolas Vasilache     for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) {
11065c0c51a9SNicolas Vasilache       int64_t index = indexedSize.index();
11075c0c51a9SNicolas Vasilache       auto sizeAttr =
11085c0c51a9SNicolas Vasilache           rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value());
11095c0c51a9SNicolas Vasilache       auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr);
11105c0c51a9SNicolas Vasilache       desc.setSize(rewriter, loc, index, size);
11115c0c51a9SNicolas Vasilache       auto strideAttr =
11125c0c51a9SNicolas Vasilache           rewriter.getIntegerAttr(rewriter.getIndexType(), strides[index]);
11135c0c51a9SNicolas Vasilache       auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr);
11145c0c51a9SNicolas Vasilache       desc.setStride(rewriter, loc, index, stride);
11155c0c51a9SNicolas Vasilache     }
11165c0c51a9SNicolas Vasilache 
11175c0c51a9SNicolas Vasilache     rewriter.replaceOp(op, {desc});
11183145427dSRiver Riddle     return success();
11195c0c51a9SNicolas Vasilache   }
11205c0c51a9SNicolas Vasilache };
11215c0c51a9SNicolas Vasilache 
11228345b86dSNicolas Vasilache /// Conversion pattern that converts a 1-D vector transfer read/write op in a
11238345b86dSNicolas Vasilache /// sequence of:
1124be16075bSWen-Heng (Jack) Chung /// 1. Bitcast or addrspacecast to vector form.
11258345b86dSNicolas Vasilache /// 2. Create an offsetVector = [ offset + 0 .. offset + vector_length - 1 ].
11268345b86dSNicolas Vasilache /// 3. Create a mask where offsetVector is compared against memref upper bound.
11278345b86dSNicolas Vasilache /// 4. Rewrite op as a masked read or write.
11288345b86dSNicolas Vasilache template <typename ConcreteOp>
11298345b86dSNicolas Vasilache class VectorTransferConversion : public ConvertToLLVMPattern {
11308345b86dSNicolas Vasilache public:
11318345b86dSNicolas Vasilache   explicit VectorTransferConversion(MLIRContext *context,
11328345b86dSNicolas Vasilache                                     LLVMTypeConverter &typeConv)
11338345b86dSNicolas Vasilache       : ConvertToLLVMPattern(ConcreteOp::getOperationName(), context,
11348345b86dSNicolas Vasilache                              typeConv) {}
11358345b86dSNicolas Vasilache 
11368345b86dSNicolas Vasilache   LogicalResult
11378345b86dSNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
11388345b86dSNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
11398345b86dSNicolas Vasilache     auto xferOp = cast<ConcreteOp>(op);
11408345b86dSNicolas Vasilache     auto adaptor = getTransferOpAdapter(xferOp, operands);
1141b2c79c50SNicolas Vasilache 
1142b2c79c50SNicolas Vasilache     if (xferOp.getVectorType().getRank() > 1 ||
1143b2c79c50SNicolas Vasilache         llvm::size(xferOp.indices()) == 0)
11448345b86dSNicolas Vasilache       return failure();
11455f9e0466SNicolas Vasilache     if (xferOp.permutation_map() !=
11465f9e0466SNicolas Vasilache         AffineMap::getMinorIdentityMap(xferOp.permutation_map().getNumInputs(),
11475f9e0466SNicolas Vasilache                                        xferOp.getVectorType().getRank(),
11485f9e0466SNicolas Vasilache                                        op->getContext()))
11498345b86dSNicolas Vasilache       return failure();
1150*2bf491c7SBenjamin Kramer     // Only contiguous source tensors supported atm.
1151*2bf491c7SBenjamin Kramer     SmallVector<int64_t, 4> strides;
1152*2bf491c7SBenjamin Kramer     if (!isContiguous(xferOp.getMemRefType(), strides))
1153*2bf491c7SBenjamin Kramer       return failure();
11548345b86dSNicolas Vasilache 
11558345b86dSNicolas Vasilache     auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); };
11568345b86dSNicolas Vasilache 
11578345b86dSNicolas Vasilache     Location loc = op->getLoc();
11588345b86dSNicolas Vasilache     Type i64Type = rewriter.getIntegerType(64);
11598345b86dSNicolas Vasilache     MemRefType memRefType = xferOp.getMemRefType();
11608345b86dSNicolas Vasilache 
116168330ee0SThomas Raoux     if (auto memrefVectorElementType =
116268330ee0SThomas Raoux             memRefType.getElementType().dyn_cast<VectorType>()) {
116368330ee0SThomas Raoux       // Memref has vector element type.
116468330ee0SThomas Raoux       if (memrefVectorElementType.getElementType() !=
116568330ee0SThomas Raoux           xferOp.getVectorType().getElementType())
116668330ee0SThomas Raoux         return failure();
11670de60b55SThomas Raoux #ifndef NDEBUG
116868330ee0SThomas Raoux       // Check that memref vector type is a suffix of 'vectorType.
116968330ee0SThomas Raoux       unsigned memrefVecEltRank = memrefVectorElementType.getRank();
117068330ee0SThomas Raoux       unsigned resultVecRank = xferOp.getVectorType().getRank();
117168330ee0SThomas Raoux       assert(memrefVecEltRank <= resultVecRank);
117268330ee0SThomas Raoux       // TODO: Move this to isSuffix in Vector/Utils.h.
117368330ee0SThomas Raoux       unsigned rankOffset = resultVecRank - memrefVecEltRank;
117468330ee0SThomas Raoux       auto memrefVecEltShape = memrefVectorElementType.getShape();
117568330ee0SThomas Raoux       auto resultVecShape = xferOp.getVectorType().getShape();
117668330ee0SThomas Raoux       for (unsigned i = 0; i < memrefVecEltRank; ++i)
117768330ee0SThomas Raoux         assert(memrefVecEltShape[i] != resultVecShape[rankOffset + i] &&
117868330ee0SThomas Raoux                "memref vector element shape should match suffix of vector "
117968330ee0SThomas Raoux                "result shape.");
11800de60b55SThomas Raoux #endif // ifndef NDEBUG
118168330ee0SThomas Raoux     }
118268330ee0SThomas Raoux 
11838345b86dSNicolas Vasilache     // 1. Get the source/dst address as an LLVM vector pointer.
1184be16075bSWen-Heng (Jack) Chung     //    The vector pointer would always be on address space 0, therefore
1185be16075bSWen-Heng (Jack) Chung     //    addrspacecast shall be used when source/dst memrefs are not on
1186be16075bSWen-Heng (Jack) Chung     //    address space 0.
11878345b86dSNicolas Vasilache     // TODO: support alignment when possible.
11888345b86dSNicolas Vasilache     Value dataPtr = getDataPtr(loc, memRefType, adaptor.memref(),
1189d3a98076SAlex Zinenko                                adaptor.indices(), rewriter);
11908345b86dSNicolas Vasilache     auto vecTy =
11918345b86dSNicolas Vasilache         toLLVMTy(xferOp.getVectorType()).template cast<LLVM::LLVMType>();
1192be16075bSWen-Heng (Jack) Chung     Value vectorDataPtr;
1193be16075bSWen-Heng (Jack) Chung     if (memRefType.getMemorySpace() == 0)
1194be16075bSWen-Heng (Jack) Chung       vectorDataPtr =
11958345b86dSNicolas Vasilache           rewriter.create<LLVM::BitcastOp>(loc, vecTy.getPointerTo(), dataPtr);
1196be16075bSWen-Heng (Jack) Chung     else
1197be16075bSWen-Heng (Jack) Chung       vectorDataPtr = rewriter.create<LLVM::AddrSpaceCastOp>(
1198be16075bSWen-Heng (Jack) Chung           loc, vecTy.getPointerTo(), dataPtr);
11998345b86dSNicolas Vasilache 
12001870e787SNicolas Vasilache     if (!xferOp.isMaskedDim(0))
12011870e787SNicolas Vasilache       return replaceTransferOpWithLoadOrStore(rewriter, typeConverter, loc,
12021870e787SNicolas Vasilache                                               xferOp, operands, vectorDataPtr);
12031870e787SNicolas Vasilache 
12048345b86dSNicolas Vasilache     // 2. Create a vector with linear indices [ 0 .. vector_length - 1 ].
12058345b86dSNicolas Vasilache     unsigned vecWidth = vecTy.getVectorNumElements();
12068345b86dSNicolas Vasilache     VectorType vectorCmpType = VectorType::get(vecWidth, i64Type);
12078345b86dSNicolas Vasilache     SmallVector<int64_t, 8> indices;
12088345b86dSNicolas Vasilache     indices.reserve(vecWidth);
12098345b86dSNicolas Vasilache     for (unsigned i = 0; i < vecWidth; ++i)
12108345b86dSNicolas Vasilache       indices.push_back(i);
12118345b86dSNicolas Vasilache     Value linearIndices = rewriter.create<ConstantOp>(
12128345b86dSNicolas Vasilache         loc, vectorCmpType,
12138345b86dSNicolas Vasilache         DenseElementsAttr::get(vectorCmpType, ArrayRef<int64_t>(indices)));
12148345b86dSNicolas Vasilache     linearIndices = rewriter.create<LLVM::DialectCastOp>(
12158345b86dSNicolas Vasilache         loc, toLLVMTy(vectorCmpType), linearIndices);
12168345b86dSNicolas Vasilache 
12178345b86dSNicolas Vasilache     // 3. Create offsetVector = [ offset + 0 .. offset + vector_length - 1 ].
12189db53a18SRiver Riddle     // TODO: when the leaf transfer rank is k > 1 we need the last
1219b2c79c50SNicolas Vasilache     // `k` dimensions here.
1220b2c79c50SNicolas Vasilache     unsigned lastIndex = llvm::size(xferOp.indices()) - 1;
1221b2c79c50SNicolas Vasilache     Value offsetIndex = *(xferOp.indices().begin() + lastIndex);
1222b2c79c50SNicolas Vasilache     offsetIndex = rewriter.create<IndexCastOp>(loc, i64Type, offsetIndex);
12238345b86dSNicolas Vasilache     Value base = rewriter.create<SplatOp>(loc, vectorCmpType, offsetIndex);
12248345b86dSNicolas Vasilache     Value offsetVector = rewriter.create<AddIOp>(loc, base, linearIndices);
12258345b86dSNicolas Vasilache 
12268345b86dSNicolas Vasilache     // 4. Let dim the memref dimension, compute the vector comparison mask:
12278345b86dSNicolas Vasilache     //   [ offset + 0 .. offset + vector_length - 1 ] < [ dim .. dim ]
1228b2c79c50SNicolas Vasilache     Value dim = rewriter.create<DimOp>(loc, xferOp.memref(), lastIndex);
1229b2c79c50SNicolas Vasilache     dim = rewriter.create<IndexCastOp>(loc, i64Type, dim);
12308345b86dSNicolas Vasilache     dim = rewriter.create<SplatOp>(loc, vectorCmpType, dim);
12318345b86dSNicolas Vasilache     Value mask =
12328345b86dSNicolas Vasilache         rewriter.create<CmpIOp>(loc, CmpIPredicate::slt, offsetVector, dim);
12338345b86dSNicolas Vasilache     mask = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(mask.getType()),
12348345b86dSNicolas Vasilache                                                 mask);
12358345b86dSNicolas Vasilache 
12368345b86dSNicolas Vasilache     // 5. Rewrite as a masked read / write.
12371870e787SNicolas Vasilache     return replaceTransferOpWithMasked(rewriter, typeConverter, loc, xferOp,
1238a99f62c4SAlex Zinenko                                        operands, vectorDataPtr, mask);
12398345b86dSNicolas Vasilache   }
12408345b86dSNicolas Vasilache };
12418345b86dSNicolas Vasilache 
1242870c1fd4SAlex Zinenko class VectorPrintOpConversion : public ConvertToLLVMPattern {
1243d9b500d3SAart Bik public:
1244d9b500d3SAart Bik   explicit VectorPrintOpConversion(MLIRContext *context,
1245d9b500d3SAart Bik                                    LLVMTypeConverter &typeConverter)
1246870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::PrintOp::getOperationName(), context,
1247d9b500d3SAart Bik                              typeConverter) {}
1248d9b500d3SAart Bik 
1249d9b500d3SAart Bik   // Proof-of-concept lowering implementation that relies on a small
1250d9b500d3SAart Bik   // runtime support library, which only needs to provide a few
1251d9b500d3SAart Bik   // printing methods (single value for all data types, opening/closing
1252d9b500d3SAart Bik   // bracket, comma, newline). The lowering fully unrolls a vector
1253d9b500d3SAart Bik   // in terms of these elementary printing operations. The advantage
1254d9b500d3SAart Bik   // of this approach is that the library can remain unaware of all
1255d9b500d3SAart Bik   // low-level implementation details of vectors while still supporting
1256d9b500d3SAart Bik   // output of any shaped and dimensioned vector. Due to full unrolling,
1257d9b500d3SAart Bik   // this approach is less suited for very large vectors though.
1258d9b500d3SAart Bik   //
12599db53a18SRiver Riddle   // TODO: rely solely on libc in future? something else?
1260d9b500d3SAart Bik   //
12613145427dSRiver Riddle   LogicalResult
1262e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
1263d9b500d3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
1264d9b500d3SAart Bik     auto printOp = cast<vector::PrintOp>(op);
12652d2c73c5SJacques Pienaar     auto adaptor = vector::PrintOpAdaptor(operands);
1266d9b500d3SAart Bik     Type printType = printOp.getPrintType();
1267d9b500d3SAart Bik 
12680f04384dSAlex Zinenko     if (typeConverter.convertType(printType) == nullptr)
12693145427dSRiver Riddle       return failure();
1270d9b500d3SAart Bik 
1271d9b500d3SAart Bik     // Make sure element type has runtime support (currently just Float/Double).
1272d9b500d3SAart Bik     VectorType vectorType = printType.dyn_cast<VectorType>();
1273d9b500d3SAart Bik     Type eltType = vectorType ? vectorType.getElementType() : printType;
1274d9b500d3SAart Bik     int64_t rank = vectorType ? vectorType.getRank() : 0;
1275d9b500d3SAart Bik     Operation *printer;
1276c9eeeb38Saartbik     if (eltType.isSignlessInteger(1) || eltType.isSignlessInteger(32))
1277e52414b1Saartbik       printer = getPrintI32(op);
127835b68527SLei Zhang     else if (eltType.isSignlessInteger(64))
1279e52414b1Saartbik       printer = getPrintI64(op);
1280e52414b1Saartbik     else if (eltType.isF32())
1281d9b500d3SAart Bik       printer = getPrintFloat(op);
1282d9b500d3SAart Bik     else if (eltType.isF64())
1283d9b500d3SAart Bik       printer = getPrintDouble(op);
1284d9b500d3SAart Bik     else
12853145427dSRiver Riddle       return failure();
1286d9b500d3SAart Bik 
1287d9b500d3SAart Bik     // Unroll vector into elementary print calls.
1288d9b500d3SAart Bik     emitRanks(rewriter, op, adaptor.source(), vectorType, printer, rank);
1289d9b500d3SAart Bik     emitCall(rewriter, op->getLoc(), getPrintNewline(op));
1290d9b500d3SAart Bik     rewriter.eraseOp(op);
12913145427dSRiver Riddle     return success();
1292d9b500d3SAart Bik   }
1293d9b500d3SAart Bik 
1294d9b500d3SAart Bik private:
1295d9b500d3SAart Bik   void emitRanks(ConversionPatternRewriter &rewriter, Operation *op,
1296e62a6956SRiver Riddle                  Value value, VectorType vectorType, Operation *printer,
1297d9b500d3SAart Bik                  int64_t rank) const {
1298d9b500d3SAart Bik     Location loc = op->getLoc();
1299d9b500d3SAart Bik     if (rank == 0) {
13005446ec85SAlex Zinenko       if (value.getType() == LLVM::LLVMType::getInt1Ty(rewriter.getContext())) {
1301c9eeeb38Saartbik         // Convert i1 (bool) to i32 so we can use the print_i32 method.
1302c9eeeb38Saartbik         // This avoids the need for a print_i1 method with an unclear ABI.
13035446ec85SAlex Zinenko         auto i32Type = LLVM::LLVMType::getInt32Ty(rewriter.getContext());
1304c9eeeb38Saartbik         auto trueVal = rewriter.create<ConstantOp>(
1305c9eeeb38Saartbik             loc, i32Type, rewriter.getI32IntegerAttr(1));
1306c9eeeb38Saartbik         auto falseVal = rewriter.create<ConstantOp>(
1307c9eeeb38Saartbik             loc, i32Type, rewriter.getI32IntegerAttr(0));
1308c9eeeb38Saartbik         value = rewriter.create<SelectOp>(loc, value, trueVal, falseVal);
1309c9eeeb38Saartbik       }
1310d9b500d3SAart Bik       emitCall(rewriter, loc, printer, value);
1311d9b500d3SAart Bik       return;
1312d9b500d3SAart Bik     }
1313d9b500d3SAart Bik 
1314d9b500d3SAart Bik     emitCall(rewriter, loc, getPrintOpen(op));
1315d9b500d3SAart Bik     Operation *printComma = getPrintComma(op);
1316d9b500d3SAart Bik     int64_t dim = vectorType.getDimSize(0);
1317d9b500d3SAart Bik     for (int64_t d = 0; d < dim; ++d) {
1318d9b500d3SAart Bik       auto reducedType =
1319d9b500d3SAart Bik           rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr;
13200f04384dSAlex Zinenko       auto llvmType = typeConverter.convertType(
1321d9b500d3SAart Bik           rank > 1 ? reducedType : vectorType.getElementType());
1322e62a6956SRiver Riddle       Value nestedVal =
13230f04384dSAlex Zinenko           extractOne(rewriter, typeConverter, loc, value, llvmType, rank, d);
1324d9b500d3SAart Bik       emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1);
1325d9b500d3SAart Bik       if (d != dim - 1)
1326d9b500d3SAart Bik         emitCall(rewriter, loc, printComma);
1327d9b500d3SAart Bik     }
1328d9b500d3SAart Bik     emitCall(rewriter, loc, getPrintClose(op));
1329d9b500d3SAart Bik   }
1330d9b500d3SAart Bik 
1331d9b500d3SAart Bik   // Helper to emit a call.
1332d9b500d3SAart Bik   static void emitCall(ConversionPatternRewriter &rewriter, Location loc,
1333d9b500d3SAart Bik                        Operation *ref, ValueRange params = ValueRange()) {
1334d9b500d3SAart Bik     rewriter.create<LLVM::CallOp>(loc, ArrayRef<Type>{},
1335d9b500d3SAart Bik                                   rewriter.getSymbolRefAttr(ref), params);
1336d9b500d3SAart Bik   }
1337d9b500d3SAart Bik 
1338d9b500d3SAart Bik   // Helper for printer method declaration (first hit) and lookup.
13395446ec85SAlex Zinenko   static Operation *getPrint(Operation *op, StringRef name,
13405446ec85SAlex Zinenko                              ArrayRef<LLVM::LLVMType> params) {
1341d9b500d3SAart Bik     auto module = op->getParentOfType<ModuleOp>();
1342d9b500d3SAart Bik     auto func = module.lookupSymbol<LLVM::LLVMFuncOp>(name);
1343d9b500d3SAart Bik     if (func)
1344d9b500d3SAart Bik       return func;
1345d9b500d3SAart Bik     OpBuilder moduleBuilder(module.getBodyRegion());
1346d9b500d3SAart Bik     return moduleBuilder.create<LLVM::LLVMFuncOp>(
1347d9b500d3SAart Bik         op->getLoc(), name,
13485446ec85SAlex Zinenko         LLVM::LLVMType::getFunctionTy(
13495446ec85SAlex Zinenko             LLVM::LLVMType::getVoidTy(op->getContext()), params,
13505446ec85SAlex Zinenko             /*isVarArg=*/false));
1351d9b500d3SAart Bik   }
1352d9b500d3SAart Bik 
1353d9b500d3SAart Bik   // Helpers for method names.
1354e52414b1Saartbik   Operation *getPrintI32(Operation *op) const {
13555446ec85SAlex Zinenko     return getPrint(op, "print_i32",
13565446ec85SAlex Zinenko                     LLVM::LLVMType::getInt32Ty(op->getContext()));
1357e52414b1Saartbik   }
1358e52414b1Saartbik   Operation *getPrintI64(Operation *op) const {
13595446ec85SAlex Zinenko     return getPrint(op, "print_i64",
13605446ec85SAlex Zinenko                     LLVM::LLVMType::getInt64Ty(op->getContext()));
1361e52414b1Saartbik   }
1362d9b500d3SAart Bik   Operation *getPrintFloat(Operation *op) const {
13635446ec85SAlex Zinenko     return getPrint(op, "print_f32",
13645446ec85SAlex Zinenko                     LLVM::LLVMType::getFloatTy(op->getContext()));
1365d9b500d3SAart Bik   }
1366d9b500d3SAart Bik   Operation *getPrintDouble(Operation *op) const {
13675446ec85SAlex Zinenko     return getPrint(op, "print_f64",
13685446ec85SAlex Zinenko                     LLVM::LLVMType::getDoubleTy(op->getContext()));
1369d9b500d3SAart Bik   }
1370d9b500d3SAart Bik   Operation *getPrintOpen(Operation *op) const {
13715446ec85SAlex Zinenko     return getPrint(op, "print_open", {});
1372d9b500d3SAart Bik   }
1373d9b500d3SAart Bik   Operation *getPrintClose(Operation *op) const {
13745446ec85SAlex Zinenko     return getPrint(op, "print_close", {});
1375d9b500d3SAart Bik   }
1376d9b500d3SAart Bik   Operation *getPrintComma(Operation *op) const {
13775446ec85SAlex Zinenko     return getPrint(op, "print_comma", {});
1378d9b500d3SAart Bik   }
1379d9b500d3SAart Bik   Operation *getPrintNewline(Operation *op) const {
13805446ec85SAlex Zinenko     return getPrint(op, "print_newline", {});
1381d9b500d3SAart Bik   }
1382d9b500d3SAart Bik };
1383d9b500d3SAart Bik 
1384334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either:
1385c3c95b9cSaartbik ///   1. express single offset extract as a direct shuffle.
1386c3c95b9cSaartbik ///   2. extract + lower rank strided_slice + insert for the n-D case.
1387c3c95b9cSaartbik class VectorExtractStridedSliceOpConversion
1388334a4159SReid Tatge     : public OpRewritePattern<ExtractStridedSliceOp> {
138965678d93SNicolas Vasilache public:
1390334a4159SReid Tatge   using OpRewritePattern<ExtractStridedSliceOp>::OpRewritePattern;
139165678d93SNicolas Vasilache 
1392334a4159SReid Tatge   LogicalResult matchAndRewrite(ExtractStridedSliceOp op,
139365678d93SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
139465678d93SNicolas Vasilache     auto dstType = op.getResult().getType().cast<VectorType>();
139565678d93SNicolas Vasilache 
139665678d93SNicolas Vasilache     assert(!op.offsets().getValue().empty() && "Unexpected empty offsets");
139765678d93SNicolas Vasilache 
139865678d93SNicolas Vasilache     int64_t offset =
139965678d93SNicolas Vasilache         op.offsets().getValue().front().cast<IntegerAttr>().getInt();
140065678d93SNicolas Vasilache     int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt();
140165678d93SNicolas Vasilache     int64_t stride =
140265678d93SNicolas Vasilache         op.strides().getValue().front().cast<IntegerAttr>().getInt();
140365678d93SNicolas Vasilache 
140465678d93SNicolas Vasilache     auto loc = op.getLoc();
140565678d93SNicolas Vasilache     auto elemType = dstType.getElementType();
140635b68527SLei Zhang     assert(elemType.isSignlessIntOrIndexOrFloat());
1407c3c95b9cSaartbik 
1408c3c95b9cSaartbik     // Single offset can be more efficiently shuffled.
1409c3c95b9cSaartbik     if (op.offsets().getValue().size() == 1) {
1410c3c95b9cSaartbik       SmallVector<int64_t, 4> offsets;
1411c3c95b9cSaartbik       offsets.reserve(size);
1412c3c95b9cSaartbik       for (int64_t off = offset, e = offset + size * stride; off < e;
1413c3c95b9cSaartbik            off += stride)
1414c3c95b9cSaartbik         offsets.push_back(off);
1415c3c95b9cSaartbik       rewriter.replaceOpWithNewOp<ShuffleOp>(op, dstType, op.vector(),
1416c3c95b9cSaartbik                                              op.vector(),
1417c3c95b9cSaartbik                                              rewriter.getI64ArrayAttr(offsets));
1418c3c95b9cSaartbik       return success();
1419c3c95b9cSaartbik     }
1420c3c95b9cSaartbik 
1421c3c95b9cSaartbik     // Extract/insert on a lower ranked extract strided slice op.
142265678d93SNicolas Vasilache     Value zero = rewriter.create<ConstantOp>(loc, elemType,
142365678d93SNicolas Vasilache                                              rewriter.getZeroAttr(elemType));
142465678d93SNicolas Vasilache     Value res = rewriter.create<SplatOp>(loc, dstType, zero);
142565678d93SNicolas Vasilache     for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e;
142665678d93SNicolas Vasilache          off += stride, ++idx) {
1427c3c95b9cSaartbik       Value one = extractOne(rewriter, loc, op.vector(), off);
1428c3c95b9cSaartbik       Value extracted = rewriter.create<ExtractStridedSliceOp>(
1429c3c95b9cSaartbik           loc, one, getI64SubArray(op.offsets(), /* dropFront=*/1),
143065678d93SNicolas Vasilache           getI64SubArray(op.sizes(), /* dropFront=*/1),
143165678d93SNicolas Vasilache           getI64SubArray(op.strides(), /* dropFront=*/1));
143265678d93SNicolas Vasilache       res = insertOne(rewriter, loc, extracted, res, idx);
143365678d93SNicolas Vasilache     }
1434c3c95b9cSaartbik     rewriter.replaceOp(op, res);
14353145427dSRiver Riddle     return success();
143665678d93SNicolas Vasilache   }
1437334a4159SReid Tatge   /// This pattern creates recursive ExtractStridedSliceOp, but the recursion is
1438bd1ccfe6SRiver Riddle   /// bounded as the rank is strictly decreasing.
1439bd1ccfe6SRiver Riddle   bool hasBoundedRewriteRecursion() const final { return true; }
144065678d93SNicolas Vasilache };
144165678d93SNicolas Vasilache 
1442df186507SBenjamin Kramer } // namespace
1443df186507SBenjamin Kramer 
14445c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM.
14455c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns(
1446ceb1b327Saartbik     LLVMTypeConverter &converter, OwningRewritePatternList &patterns,
1447ceb1b327Saartbik     bool reassociateFPReductions) {
144865678d93SNicolas Vasilache   MLIRContext *ctx = converter.getDialect()->getContext();
14498345b86dSNicolas Vasilache   // clang-format off
1450681f929fSNicolas Vasilache   patterns.insert<VectorFMAOpNDRewritePattern,
1451681f929fSNicolas Vasilache                   VectorInsertStridedSliceOpDifferentRankRewritePattern,
14522d515e49SNicolas Vasilache                   VectorInsertStridedSliceOpSameRankRewritePattern,
1453c3c95b9cSaartbik                   VectorExtractStridedSliceOpConversion>(ctx);
1454ceb1b327Saartbik   patterns.insert<VectorReductionOpConversion>(
1455ceb1b327Saartbik       ctx, converter, reassociateFPReductions);
14568345b86dSNicolas Vasilache   patterns
1457ceb1b327Saartbik       .insert<VectorShuffleOpConversion,
14588345b86dSNicolas Vasilache               VectorExtractElementOpConversion,
14598345b86dSNicolas Vasilache               VectorExtractOpConversion,
14608345b86dSNicolas Vasilache               VectorFMAOp1DConversion,
14618345b86dSNicolas Vasilache               VectorInsertElementOpConversion,
14628345b86dSNicolas Vasilache               VectorInsertOpConversion,
14638345b86dSNicolas Vasilache               VectorPrintOpConversion,
14648345b86dSNicolas Vasilache               VectorTransferConversion<TransferReadOp>,
14658345b86dSNicolas Vasilache               VectorTransferConversion<TransferWriteOp>,
146619dbb230Saartbik               VectorTypeCastOpConversion,
146739379916Saartbik               VectorMaskedLoadOpConversion,
146839379916Saartbik               VectorMaskedStoreOpConversion,
146919dbb230Saartbik               VectorGatherOpConversion,
1470e8dcf5f8Saartbik               VectorScatterOpConversion,
1471e8dcf5f8Saartbik               VectorExpandLoadOpConversion,
1472e8dcf5f8Saartbik               VectorCompressStoreOpConversion>(ctx, converter);
14738345b86dSNicolas Vasilache   // clang-format on
14745c0c51a9SNicolas Vasilache }
14755c0c51a9SNicolas Vasilache 
147663b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns(
147763b683a8SNicolas Vasilache     LLVMTypeConverter &converter, OwningRewritePatternList &patterns) {
147863b683a8SNicolas Vasilache   MLIRContext *ctx = converter.getDialect()->getContext();
147963b683a8SNicolas Vasilache   patterns.insert<VectorMatmulOpConversion>(ctx, converter);
1480c295a65dSaartbik   patterns.insert<VectorFlatTransposeOpConversion>(ctx, converter);
148163b683a8SNicolas Vasilache }
148263b683a8SNicolas Vasilache 
14835c0c51a9SNicolas Vasilache namespace {
1484722f909fSRiver Riddle struct LowerVectorToLLVMPass
14851834ad4aSRiver Riddle     : public ConvertVectorToLLVMBase<LowerVectorToLLVMPass> {
14861bfdf7c7Saartbik   LowerVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
14871bfdf7c7Saartbik     this->reassociateFPReductions = options.reassociateFPReductions;
14881bfdf7c7Saartbik   }
1489722f909fSRiver Riddle   void runOnOperation() override;
14905c0c51a9SNicolas Vasilache };
14915c0c51a9SNicolas Vasilache } // namespace
14925c0c51a9SNicolas Vasilache 
1493722f909fSRiver Riddle void LowerVectorToLLVMPass::runOnOperation() {
1494078776a6Saartbik   // Perform progressive lowering of operations on slices and
1495b21c7999Saartbik   // all contraction operations. Also applies folding and DCE.
1496459cf6e5Saartbik   {
14975c0c51a9SNicolas Vasilache     OwningRewritePatternList patterns;
1498b1c688dbSaartbik     populateVectorToVectorCanonicalizationPatterns(patterns, &getContext());
1499459cf6e5Saartbik     populateVectorSlicesLoweringPatterns(patterns, &getContext());
1500b21c7999Saartbik     populateVectorContractLoweringPatterns(patterns, &getContext());
1501a5b9316bSUday Bondhugula     applyPatternsAndFoldGreedily(getOperation(), patterns);
1502459cf6e5Saartbik   }
1503459cf6e5Saartbik 
1504459cf6e5Saartbik   // Convert to the LLVM IR dialect.
15055c0c51a9SNicolas Vasilache   LLVMTypeConverter converter(&getContext());
1506459cf6e5Saartbik   OwningRewritePatternList patterns;
150763b683a8SNicolas Vasilache   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
1508ceb1b327Saartbik   populateVectorToLLVMConversionPatterns(converter, patterns,
1509ceb1b327Saartbik                                          reassociateFPReductions);
1510bbf3ef85SNicolas Vasilache   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
15115c0c51a9SNicolas Vasilache   populateStdToLLVMConversionPatterns(converter, patterns);
15125c0c51a9SNicolas Vasilache 
15132a00ae39STim Shen   LLVMConversionTarget target(getContext());
15148d67d187SRiver Riddle   if (failed(applyPartialConversion(getOperation(), target, patterns))) {
15155c0c51a9SNicolas Vasilache     signalPassFailure();
15165c0c51a9SNicolas Vasilache   }
15175c0c51a9SNicolas Vasilache }
15185c0c51a9SNicolas Vasilache 
15191bfdf7c7Saartbik std::unique_ptr<OperationPass<ModuleOp>>
15201bfdf7c7Saartbik mlir::createConvertVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
15211bfdf7c7Saartbik   return std::make_unique<LowerVectorToLLVMPass>(options);
15225c0c51a9SNicolas Vasilache }
1523