15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===// 25c0c51a9SNicolas Vasilache // 330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information. 556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 65c0c51a9SNicolas Vasilache // 756222a06SMehdi Amini //===----------------------------------------------------------------------===// 85c0c51a9SNicolas Vasilache 965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h" 10870c1fd4SAlex Zinenko 115c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h" 125c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h" 13e332c22cSNicolas Vasilache #include "mlir/Dialect/LLVMIR/FunctionCallUtils.h" 145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h" 15e2310704SJulian Gross #include "mlir/Dialect/MemRef/IR/MemRef.h" 1669d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h" 174d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h" 1809f7a55fSRiver Riddle #include "mlir/IR/BuiltinTypes.h" 19ec1f4e7cSAlex Zinenko #include "mlir/Target/LLVMIR/TypeTranslation.h" 205c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h" 215c0c51a9SNicolas Vasilache 225c0c51a9SNicolas Vasilache using namespace mlir; 2365678d93SNicolas Vasilache using namespace mlir::vector; 245c0c51a9SNicolas Vasilache 259826fe5cSAart Bik // Helper to reduce vector type by one rank at front. 269826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) { 279826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 289826fe5cSAart Bik return VectorType::get(tp.getShape().drop_front(), tp.getElementType()); 299826fe5cSAart Bik } 309826fe5cSAart Bik 319826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back. 329826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) { 339826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 349826fe5cSAart Bik return VectorType::get(tp.getShape().take_back(), tp.getElementType()); 359826fe5cSAart Bik } 369826fe5cSAart Bik 371c81adf3SAart Bik // Helper that picks the proper sequence for inserting. 38e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter, 390f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 400f04384dSAlex Zinenko Value val1, Value val2, Type llvmType, int64_t rank, 410f04384dSAlex Zinenko int64_t pos) { 421c81adf3SAart Bik if (rank == 1) { 431c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 441c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 450f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 461c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 471c81adf3SAart Bik return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2, 481c81adf3SAart Bik constant); 491c81adf3SAart Bik } 501c81adf3SAart Bik return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2, 511c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 521c81adf3SAart Bik } 531c81adf3SAart Bik 542d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting. 552d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from, 562d515e49SNicolas Vasilache Value into, int64_t offset) { 572d515e49SNicolas Vasilache auto vectorType = into.getType().cast<VectorType>(); 582d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 592d515e49SNicolas Vasilache return rewriter.create<InsertOp>(loc, from, into, offset); 602d515e49SNicolas Vasilache return rewriter.create<vector::InsertElementOp>( 612d515e49SNicolas Vasilache loc, vectorType, from, into, 622d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 632d515e49SNicolas Vasilache } 642d515e49SNicolas Vasilache 651c81adf3SAart Bik // Helper that picks the proper sequence for extracting. 66e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter, 670f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 680f04384dSAlex Zinenko Value val, Type llvmType, int64_t rank, int64_t pos) { 691c81adf3SAart Bik if (rank == 1) { 701c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 711c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 720f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 731c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 741c81adf3SAart Bik return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val, 751c81adf3SAart Bik constant); 761c81adf3SAart Bik } 771c81adf3SAart Bik return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val, 781c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 791c81adf3SAart Bik } 801c81adf3SAart Bik 812d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting. 822d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector, 832d515e49SNicolas Vasilache int64_t offset) { 842d515e49SNicolas Vasilache auto vectorType = vector.getType().cast<VectorType>(); 852d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 862d515e49SNicolas Vasilache return rewriter.create<ExtractOp>(loc, vector, offset); 872d515e49SNicolas Vasilache return rewriter.create<vector::ExtractElementOp>( 882d515e49SNicolas Vasilache loc, vectorType.getElementType(), vector, 892d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 902d515e49SNicolas Vasilache } 912d515e49SNicolas Vasilache 922d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t. 939db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing. 942d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr, 952d515e49SNicolas Vasilache unsigned dropFront = 0, 962d515e49SNicolas Vasilache unsigned dropBack = 0) { 972d515e49SNicolas Vasilache assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds"); 982d515e49SNicolas Vasilache auto range = arrayAttr.getAsRange<IntegerAttr>(); 992d515e49SNicolas Vasilache SmallVector<int64_t, 4> res; 1002d515e49SNicolas Vasilache res.reserve(arrayAttr.size() - dropFront - dropBack); 1012d515e49SNicolas Vasilache for (auto it = range.begin() + dropFront, eit = range.end() - dropBack; 1022d515e49SNicolas Vasilache it != eit; ++it) 1032d515e49SNicolas Vasilache res.push_back((*it).getValue().getSExtValue()); 1042d515e49SNicolas Vasilache return res; 1052d515e49SNicolas Vasilache } 1062d515e49SNicolas Vasilache 10726c8f908SThomas Raoux // Helper that returns data layout alignment of a memref. 10826c8f908SThomas Raoux LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter, 10926c8f908SThomas Raoux MemRefType memrefType, unsigned &align) { 11026c8f908SThomas Raoux Type elementTy = typeConverter.convertType(memrefType.getElementType()); 1115f9e0466SNicolas Vasilache if (!elementTy) 1125f9e0466SNicolas Vasilache return failure(); 1135f9e0466SNicolas Vasilache 114b2ab375dSAlex Zinenko // TODO: this should use the MLIR data layout when it becomes available and 115b2ab375dSAlex Zinenko // stop depending on translation. 11687a89e0fSAlex Zinenko llvm::LLVMContext llvmContext; 11787a89e0fSAlex Zinenko align = LLVM::TypeToLLVMIRTranslator(llvmContext) 118c69c9e0fSAlex Zinenko .getPreferredAlignment(elementTy, typeConverter.getDataLayout()); 1195f9e0466SNicolas Vasilache return success(); 1205f9e0466SNicolas Vasilache } 1215f9e0466SNicolas Vasilache 122df5ccf5aSAart Bik // Add an index vector component to a base pointer. This almost always succeeds 123df5ccf5aSAart Bik // unless the last stride is non-unit or the memory space is not zero. 124df5ccf5aSAart Bik static LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter, 125df5ccf5aSAart Bik Location loc, Value memref, Value base, 126df5ccf5aSAart Bik Value index, MemRefType memRefType, 127df5ccf5aSAart Bik VectorType vType, Value &ptrs) { 12819dbb230Saartbik int64_t offset; 12919dbb230Saartbik SmallVector<int64_t, 4> strides; 13019dbb230Saartbik auto successStrides = getStridesAndOffset(memRefType, strides, offset); 131df5ccf5aSAart Bik if (failed(successStrides) || strides.back() != 1 || 13237eca08eSVladislav Vinogradov memRefType.getMemorySpaceAsInt() != 0) 133e8dcf5f8Saartbik return failure(); 1343a577f54SChristian Sigg auto pType = MemRefDescriptor(memref).getElementPtrType(); 135bd30a796SAlex Zinenko auto ptrsType = LLVM::getFixedVectorType(pType, vType.getDimSize(0)); 136df5ccf5aSAart Bik ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, index); 13719dbb230Saartbik return success(); 13819dbb230Saartbik } 13919dbb230Saartbik 140a57def30SAart Bik // Casts a strided element pointer to a vector pointer. The vector pointer 14108c681f6SAndrew Pritchard // will be in the same address space as the incoming memref type. 142a57def30SAart Bik static Value castDataPtr(ConversionPatternRewriter &rewriter, Location loc, 143a57def30SAart Bik Value ptr, MemRefType memRefType, Type vt) { 14437eca08eSVladislav Vinogradov auto pType = LLVM::LLVMPointerType::get(vt, memRefType.getMemorySpaceAsInt()); 145a57def30SAart Bik return rewriter.create<LLVM::BitcastOp>(loc, pType, ptr); 146a57def30SAart Bik } 147a57def30SAart Bik 1485f9e0466SNicolas Vasilache static LogicalResult 1495f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 1505f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 1515f9e0466SNicolas Vasilache TransferReadOp xferOp, 1525f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 153affbc0cdSNicolas Vasilache unsigned align; 15426c8f908SThomas Raoux if (failed(getMemRefAlignment( 15526c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 156affbc0cdSNicolas Vasilache return failure(); 157affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::LoadOp>(xferOp, dataPtr, align); 1585f9e0466SNicolas Vasilache return success(); 1595f9e0466SNicolas Vasilache } 1605f9e0466SNicolas Vasilache 1615f9e0466SNicolas Vasilache static LogicalResult 1625f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 1635f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 1645f9e0466SNicolas Vasilache TransferReadOp xferOp, ArrayRef<Value> operands, 1655f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 1665f9e0466SNicolas Vasilache Type vecTy = typeConverter.convertType(xferOp.getVectorType()); 1675f9e0466SNicolas Vasilache if (!vecTy) 1685f9e0466SNicolas Vasilache return failure(); 1695f9e0466SNicolas Vasilache 170b614ada0STobias Gysi auto adaptor = TransferReadOpAdaptor(operands, xferOp->getAttrDictionary()); 171b614ada0STobias Gysi Value fill = rewriter.create<SplatOp>(loc, vecTy, adaptor.padding()); 172b614ada0STobias Gysi 1735f9e0466SNicolas Vasilache unsigned align; 17426c8f908SThomas Raoux if (failed(getMemRefAlignment( 17526c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 1765f9e0466SNicolas Vasilache return failure(); 1775f9e0466SNicolas Vasilache 1785f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 1795f9e0466SNicolas Vasilache xferOp, vecTy, dataPtr, mask, ValueRange{fill}, 1805f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 1815f9e0466SNicolas Vasilache return success(); 1825f9e0466SNicolas Vasilache } 1835f9e0466SNicolas Vasilache 1845f9e0466SNicolas Vasilache static LogicalResult 1855f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 1865f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 1875f9e0466SNicolas Vasilache TransferWriteOp xferOp, 1885f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 189affbc0cdSNicolas Vasilache unsigned align; 19026c8f908SThomas Raoux if (failed(getMemRefAlignment( 19126c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 192affbc0cdSNicolas Vasilache return failure(); 19365a3f289SMatthias Springer auto adaptor = TransferWriteOpAdaptor(operands, xferOp->getAttrDictionary()); 194affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::StoreOp>(xferOp, adaptor.vector(), dataPtr, 195affbc0cdSNicolas Vasilache align); 1965f9e0466SNicolas Vasilache return success(); 1975f9e0466SNicolas Vasilache } 1985f9e0466SNicolas Vasilache 1995f9e0466SNicolas Vasilache static LogicalResult 2005f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2015f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2025f9e0466SNicolas Vasilache TransferWriteOp xferOp, ArrayRef<Value> operands, 2035f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2045f9e0466SNicolas Vasilache unsigned align; 20526c8f908SThomas Raoux if (failed(getMemRefAlignment( 20626c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 2075f9e0466SNicolas Vasilache return failure(); 2085f9e0466SNicolas Vasilache 20965a3f289SMatthias Springer auto adaptor = TransferWriteOpAdaptor(operands, xferOp->getAttrDictionary()); 2105f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 2115f9e0466SNicolas Vasilache xferOp, adaptor.vector(), dataPtr, mask, 2125f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2135f9e0466SNicolas Vasilache return success(); 2145f9e0466SNicolas Vasilache } 2155f9e0466SNicolas Vasilache 2162d2c73c5SJacques Pienaar static TransferReadOpAdaptor getTransferOpAdapter(TransferReadOp xferOp, 2172d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 21865a3f289SMatthias Springer return TransferReadOpAdaptor(operands, xferOp->getAttrDictionary()); 2195f9e0466SNicolas Vasilache } 2205f9e0466SNicolas Vasilache 2212d2c73c5SJacques Pienaar static TransferWriteOpAdaptor getTransferOpAdapter(TransferWriteOp xferOp, 2222d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 22365a3f289SMatthias Springer return TransferWriteOpAdaptor(operands, xferOp->getAttrDictionary()); 2245f9e0466SNicolas Vasilache } 2255f9e0466SNicolas Vasilache 22690c01357SBenjamin Kramer namespace { 227e83b7b99Saartbik 228cf5c517cSDiego Caballero /// Conversion pattern for a vector.bitcast. 229cf5c517cSDiego Caballero class VectorBitCastOpConversion 230cf5c517cSDiego Caballero : public ConvertOpToLLVMPattern<vector::BitCastOp> { 231cf5c517cSDiego Caballero public: 232cf5c517cSDiego Caballero using ConvertOpToLLVMPattern<vector::BitCastOp>::ConvertOpToLLVMPattern; 233cf5c517cSDiego Caballero 234cf5c517cSDiego Caballero LogicalResult 235cf5c517cSDiego Caballero matchAndRewrite(vector::BitCastOp bitCastOp, ArrayRef<Value> operands, 236cf5c517cSDiego Caballero ConversionPatternRewriter &rewriter) const override { 237cf5c517cSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 238cf5c517cSDiego Caballero VectorType resultTy = bitCastOp.getType(); 239cf5c517cSDiego Caballero if (resultTy.getRank() != 1) 240cf5c517cSDiego Caballero return failure(); 241cf5c517cSDiego Caballero Type newResultTy = typeConverter->convertType(resultTy); 242cf5c517cSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::BitcastOp>(bitCastOp, newResultTy, 243cf5c517cSDiego Caballero operands[0]); 244cf5c517cSDiego Caballero return success(); 245cf5c517cSDiego Caballero } 246cf5c517cSDiego Caballero }; 247cf5c517cSDiego Caballero 24863b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply. 24963b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply. 250563879b6SRahul Joshi class VectorMatmulOpConversion 251563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::MatmulOp> { 25263b683a8SNicolas Vasilache public: 253563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::MatmulOp>::ConvertOpToLLVMPattern; 25463b683a8SNicolas Vasilache 2553145427dSRiver Riddle LogicalResult 256563879b6SRahul Joshi matchAndRewrite(vector::MatmulOp matmulOp, ArrayRef<Value> operands, 25763b683a8SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 2582d2c73c5SJacques Pienaar auto adaptor = vector::MatmulOpAdaptor(operands); 25963b683a8SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>( 260563879b6SRahul Joshi matmulOp, typeConverter->convertType(matmulOp.res().getType()), 261563879b6SRahul Joshi adaptor.lhs(), adaptor.rhs(), matmulOp.lhs_rows(), 262563879b6SRahul Joshi matmulOp.lhs_columns(), matmulOp.rhs_columns()); 2633145427dSRiver Riddle return success(); 26463b683a8SNicolas Vasilache } 26563b683a8SNicolas Vasilache }; 26663b683a8SNicolas Vasilache 267c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose. 268c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose. 269563879b6SRahul Joshi class VectorFlatTransposeOpConversion 270563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::FlatTransposeOp> { 271c295a65dSaartbik public: 272563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FlatTransposeOp>::ConvertOpToLLVMPattern; 273c295a65dSaartbik 274c295a65dSaartbik LogicalResult 275563879b6SRahul Joshi matchAndRewrite(vector::FlatTransposeOp transOp, ArrayRef<Value> operands, 276c295a65dSaartbik ConversionPatternRewriter &rewriter) const override { 2772d2c73c5SJacques Pienaar auto adaptor = vector::FlatTransposeOpAdaptor(operands); 278c295a65dSaartbik rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>( 279dcec2ca5SChristian Sigg transOp, typeConverter->convertType(transOp.res().getType()), 280c295a65dSaartbik adaptor.matrix(), transOp.rows(), transOp.columns()); 281c295a65dSaartbik return success(); 282c295a65dSaartbik } 283c295a65dSaartbik }; 284c295a65dSaartbik 285ee66e43aSDiego Caballero /// Overloaded utility that replaces a vector.load, vector.store, 286ee66e43aSDiego Caballero /// vector.maskedload and vector.maskedstore with their respective LLVM 287ee66e43aSDiego Caballero /// couterparts. 288ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::LoadOp loadOp, 289ee66e43aSDiego Caballero vector::LoadOpAdaptor adaptor, 290ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 291ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 292ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::LoadOp>(loadOp, ptr, align); 29339379916Saartbik } 29439379916Saartbik 295ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedLoadOp loadOp, 296ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor adaptor, 297ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 298ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 299ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 300ee66e43aSDiego Caballero loadOp, vectorTy, ptr, adaptor.mask(), adaptor.pass_thru(), align); 301ee66e43aSDiego Caballero } 302ee66e43aSDiego Caballero 303ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::StoreOp storeOp, 304ee66e43aSDiego Caballero vector::StoreOpAdaptor adaptor, 305ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 306ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 307ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::StoreOp>(storeOp, adaptor.valueToStore(), 308ee66e43aSDiego Caballero ptr, align); 309ee66e43aSDiego Caballero } 310ee66e43aSDiego Caballero 311ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedStoreOp storeOp, 312ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor adaptor, 313ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 314ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 315ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 316ee66e43aSDiego Caballero storeOp, adaptor.valueToStore(), ptr, adaptor.mask(), align); 317ee66e43aSDiego Caballero } 318ee66e43aSDiego Caballero 319ee66e43aSDiego Caballero /// Conversion pattern for a vector.load, vector.store, vector.maskedload, and 320ee66e43aSDiego Caballero /// vector.maskedstore. 321ee66e43aSDiego Caballero template <class LoadOrStoreOp, class LoadOrStoreOpAdaptor> 322ee66e43aSDiego Caballero class VectorLoadStoreConversion : public ConvertOpToLLVMPattern<LoadOrStoreOp> { 32339379916Saartbik public: 324ee66e43aSDiego Caballero using ConvertOpToLLVMPattern<LoadOrStoreOp>::ConvertOpToLLVMPattern; 32539379916Saartbik 32639379916Saartbik LogicalResult 327ee66e43aSDiego Caballero matchAndRewrite(LoadOrStoreOp loadOrStoreOp, ArrayRef<Value> operands, 32839379916Saartbik ConversionPatternRewriter &rewriter) const override { 329ee66e43aSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 330ee66e43aSDiego Caballero VectorType vectorTy = loadOrStoreOp.getVectorType(); 331ee66e43aSDiego Caballero if (vectorTy.getRank() > 1) 332ee66e43aSDiego Caballero return failure(); 333ee66e43aSDiego Caballero 334ee66e43aSDiego Caballero auto loc = loadOrStoreOp->getLoc(); 335ee66e43aSDiego Caballero auto adaptor = LoadOrStoreOpAdaptor(operands); 336ee66e43aSDiego Caballero MemRefType memRefTy = loadOrStoreOp.getMemRefType(); 33739379916Saartbik 33839379916Saartbik // Resolve alignment. 33939379916Saartbik unsigned align; 340ee66e43aSDiego Caballero if (failed(getMemRefAlignment(*this->getTypeConverter(), memRefTy, align))) 34139379916Saartbik return failure(); 34239379916Saartbik 343a57def30SAart Bik // Resolve address. 344ee66e43aSDiego Caballero auto vtype = this->typeConverter->convertType(loadOrStoreOp.getVectorType()) 345ee66e43aSDiego Caballero .template cast<VectorType>(); 346ee66e43aSDiego Caballero Value dataPtr = this->getStridedElementPtr(loc, memRefTy, adaptor.base(), 347a57def30SAart Bik adaptor.indices(), rewriter); 348ee66e43aSDiego Caballero Value ptr = castDataPtr(rewriter, loc, dataPtr, memRefTy, vtype); 34939379916Saartbik 350ee66e43aSDiego Caballero replaceLoadOrStoreOp(loadOrStoreOp, adaptor, vtype, ptr, align, rewriter); 35139379916Saartbik return success(); 35239379916Saartbik } 35339379916Saartbik }; 35439379916Saartbik 35519dbb230Saartbik /// Conversion pattern for a vector.gather. 356563879b6SRahul Joshi class VectorGatherOpConversion 357563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::GatherOp> { 35819dbb230Saartbik public: 359563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::GatherOp>::ConvertOpToLLVMPattern; 36019dbb230Saartbik 36119dbb230Saartbik LogicalResult 362563879b6SRahul Joshi matchAndRewrite(vector::GatherOp gather, ArrayRef<Value> operands, 36319dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 364563879b6SRahul Joshi auto loc = gather->getLoc(); 36519dbb230Saartbik auto adaptor = vector::GatherOpAdaptor(operands); 366df5ccf5aSAart Bik MemRefType memRefType = gather.getMemRefType(); 36719dbb230Saartbik 36819dbb230Saartbik // Resolve alignment. 36919dbb230Saartbik unsigned align; 370df5ccf5aSAart Bik if (failed(getMemRefAlignment(*getTypeConverter(), memRefType, align))) 37119dbb230Saartbik return failure(); 37219dbb230Saartbik 373df5ccf5aSAart Bik // Resolve address. 37419dbb230Saartbik Value ptrs; 375df5ccf5aSAart Bik VectorType vType = gather.getVectorType(); 376df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 377df5ccf5aSAart Bik adaptor.indices(), rewriter); 378df5ccf5aSAart Bik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr, 379df5ccf5aSAart Bik adaptor.index_vec(), memRefType, vType, ptrs))) 38019dbb230Saartbik return failure(); 38119dbb230Saartbik 38219dbb230Saartbik // Replace with the gather intrinsic. 38319dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_gather>( 384dcec2ca5SChristian Sigg gather, typeConverter->convertType(vType), ptrs, adaptor.mask(), 3850c2a4d3cSBenjamin Kramer adaptor.pass_thru(), rewriter.getI32IntegerAttr(align)); 38619dbb230Saartbik return success(); 38719dbb230Saartbik } 38819dbb230Saartbik }; 38919dbb230Saartbik 39019dbb230Saartbik /// Conversion pattern for a vector.scatter. 391563879b6SRahul Joshi class VectorScatterOpConversion 392563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ScatterOp> { 39319dbb230Saartbik public: 394563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ScatterOp>::ConvertOpToLLVMPattern; 39519dbb230Saartbik 39619dbb230Saartbik LogicalResult 397563879b6SRahul Joshi matchAndRewrite(vector::ScatterOp scatter, ArrayRef<Value> operands, 39819dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 399563879b6SRahul Joshi auto loc = scatter->getLoc(); 40019dbb230Saartbik auto adaptor = vector::ScatterOpAdaptor(operands); 401df5ccf5aSAart Bik MemRefType memRefType = scatter.getMemRefType(); 40219dbb230Saartbik 40319dbb230Saartbik // Resolve alignment. 40419dbb230Saartbik unsigned align; 405df5ccf5aSAart Bik if (failed(getMemRefAlignment(*getTypeConverter(), memRefType, align))) 40619dbb230Saartbik return failure(); 40719dbb230Saartbik 408df5ccf5aSAart Bik // Resolve address. 40919dbb230Saartbik Value ptrs; 410df5ccf5aSAart Bik VectorType vType = scatter.getVectorType(); 411df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 412df5ccf5aSAart Bik adaptor.indices(), rewriter); 413df5ccf5aSAart Bik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), ptr, 414df5ccf5aSAart Bik adaptor.index_vec(), memRefType, vType, ptrs))) 41519dbb230Saartbik return failure(); 41619dbb230Saartbik 41719dbb230Saartbik // Replace with the scatter intrinsic. 41819dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_scatter>( 419656674a7SDiego Caballero scatter, adaptor.valueToStore(), ptrs, adaptor.mask(), 42019dbb230Saartbik rewriter.getI32IntegerAttr(align)); 42119dbb230Saartbik return success(); 42219dbb230Saartbik } 42319dbb230Saartbik }; 42419dbb230Saartbik 425e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload. 426563879b6SRahul Joshi class VectorExpandLoadOpConversion 427563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExpandLoadOp> { 428e8dcf5f8Saartbik public: 429563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExpandLoadOp>::ConvertOpToLLVMPattern; 430e8dcf5f8Saartbik 431e8dcf5f8Saartbik LogicalResult 432563879b6SRahul Joshi matchAndRewrite(vector::ExpandLoadOp expand, ArrayRef<Value> operands, 433e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 434563879b6SRahul Joshi auto loc = expand->getLoc(); 435e8dcf5f8Saartbik auto adaptor = vector::ExpandLoadOpAdaptor(operands); 436a57def30SAart Bik MemRefType memRefType = expand.getMemRefType(); 437e8dcf5f8Saartbik 438a57def30SAart Bik // Resolve address. 439656674a7SDiego Caballero auto vtype = typeConverter->convertType(expand.getVectorType()); 440df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 441a57def30SAart Bik adaptor.indices(), rewriter); 442e8dcf5f8Saartbik 443e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_expandload>( 444a57def30SAart Bik expand, vtype, ptr, adaptor.mask(), adaptor.pass_thru()); 445e8dcf5f8Saartbik return success(); 446e8dcf5f8Saartbik } 447e8dcf5f8Saartbik }; 448e8dcf5f8Saartbik 449e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore. 450563879b6SRahul Joshi class VectorCompressStoreOpConversion 451563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::CompressStoreOp> { 452e8dcf5f8Saartbik public: 453563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::CompressStoreOp>::ConvertOpToLLVMPattern; 454e8dcf5f8Saartbik 455e8dcf5f8Saartbik LogicalResult 456563879b6SRahul Joshi matchAndRewrite(vector::CompressStoreOp compress, ArrayRef<Value> operands, 457e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 458563879b6SRahul Joshi auto loc = compress->getLoc(); 459e8dcf5f8Saartbik auto adaptor = vector::CompressStoreOpAdaptor(operands); 460a57def30SAart Bik MemRefType memRefType = compress.getMemRefType(); 461e8dcf5f8Saartbik 462a57def30SAart Bik // Resolve address. 463df5ccf5aSAart Bik Value ptr = getStridedElementPtr(loc, memRefType, adaptor.base(), 464a57def30SAart Bik adaptor.indices(), rewriter); 465e8dcf5f8Saartbik 466e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>( 467656674a7SDiego Caballero compress, adaptor.valueToStore(), ptr, adaptor.mask()); 468e8dcf5f8Saartbik return success(); 469e8dcf5f8Saartbik } 470e8dcf5f8Saartbik }; 471e8dcf5f8Saartbik 47219dbb230Saartbik /// Conversion pattern for all vector reductions. 473563879b6SRahul Joshi class VectorReductionOpConversion 474563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ReductionOp> { 475e83b7b99Saartbik public: 476563879b6SRahul Joshi explicit VectorReductionOpConversion(LLVMTypeConverter &typeConv, 477060c9dd1Saartbik bool reassociateFPRed) 478563879b6SRahul Joshi : ConvertOpToLLVMPattern<vector::ReductionOp>(typeConv), 479060c9dd1Saartbik reassociateFPReductions(reassociateFPRed) {} 480e83b7b99Saartbik 4813145427dSRiver Riddle LogicalResult 482563879b6SRahul Joshi matchAndRewrite(vector::ReductionOp reductionOp, ArrayRef<Value> operands, 483e83b7b99Saartbik ConversionPatternRewriter &rewriter) const override { 484e83b7b99Saartbik auto kind = reductionOp.kind(); 485e83b7b99Saartbik Type eltType = reductionOp.dest().getType(); 486dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(eltType); 487e9628955SAart Bik if (eltType.isIntOrIndex()) { 488e83b7b99Saartbik // Integer reductions: add/mul/min/max/and/or/xor. 489e83b7b99Saartbik if (kind == "add") 490322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_add>( 491563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 492e83b7b99Saartbik else if (kind == "mul") 493322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_mul>( 494563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 495e9628955SAart Bik else if (kind == "min" && 496e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 497322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umin>( 498563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 499e83b7b99Saartbik else if (kind == "min") 500322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smin>( 501563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 502e9628955SAart Bik else if (kind == "max" && 503e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 504322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umax>( 505563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 506e83b7b99Saartbik else if (kind == "max") 507322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smax>( 508563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 509e83b7b99Saartbik else if (kind == "and") 510322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_and>( 511563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 512e83b7b99Saartbik else if (kind == "or") 513322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_or>( 514563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 515e83b7b99Saartbik else if (kind == "xor") 516322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_xor>( 517563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 518e83b7b99Saartbik else 5193145427dSRiver Riddle return failure(); 5203145427dSRiver Riddle return success(); 521dcec2ca5SChristian Sigg } 522e83b7b99Saartbik 523dcec2ca5SChristian Sigg if (!eltType.isa<FloatType>()) 524dcec2ca5SChristian Sigg return failure(); 525dcec2ca5SChristian Sigg 526e83b7b99Saartbik // Floating-point reductions: add/mul/min/max 527e83b7b99Saartbik if (kind == "add") { 5280d924700Saartbik // Optional accumulator (or zero). 5290d924700Saartbik Value acc = operands.size() > 1 ? operands[1] 5300d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 531563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 5320d924700Saartbik rewriter.getZeroAttr(eltType)); 533322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fadd>( 534563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 535ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 536e83b7b99Saartbik } else if (kind == "mul") { 5370d924700Saartbik // Optional accumulator (or one). 5380d924700Saartbik Value acc = operands.size() > 1 5390d924700Saartbik ? operands[1] 5400d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 541563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 5420d924700Saartbik rewriter.getFloatAttr(eltType, 1.0)); 543322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmul>( 544563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 545ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 546e83b7b99Saartbik } else if (kind == "min") 547563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmin>( 548563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 549e83b7b99Saartbik else if (kind == "max") 550563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmax>( 551563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 552e83b7b99Saartbik else 5533145427dSRiver Riddle return failure(); 5543145427dSRiver Riddle return success(); 555e83b7b99Saartbik } 556ceb1b327Saartbik 557ceb1b327Saartbik private: 558ceb1b327Saartbik const bool reassociateFPReductions; 559e83b7b99Saartbik }; 560e83b7b99Saartbik 561563879b6SRahul Joshi class VectorShuffleOpConversion 562563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ShuffleOp> { 5631c81adf3SAart Bik public: 564563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ShuffleOp>::ConvertOpToLLVMPattern; 5651c81adf3SAart Bik 5663145427dSRiver Riddle LogicalResult 567563879b6SRahul Joshi matchAndRewrite(vector::ShuffleOp shuffleOp, ArrayRef<Value> operands, 5681c81adf3SAart Bik ConversionPatternRewriter &rewriter) const override { 569563879b6SRahul Joshi auto loc = shuffleOp->getLoc(); 5702d2c73c5SJacques Pienaar auto adaptor = vector::ShuffleOpAdaptor(operands); 5711c81adf3SAart Bik auto v1Type = shuffleOp.getV1VectorType(); 5721c81adf3SAart Bik auto v2Type = shuffleOp.getV2VectorType(); 5731c81adf3SAart Bik auto vectorType = shuffleOp.getVectorType(); 574dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(vectorType); 5751c81adf3SAart Bik auto maskArrayAttr = shuffleOp.mask(); 5761c81adf3SAart Bik 5771c81adf3SAart Bik // Bail if result type cannot be lowered. 5781c81adf3SAart Bik if (!llvmType) 5793145427dSRiver Riddle return failure(); 5801c81adf3SAart Bik 5811c81adf3SAart Bik // Get rank and dimension sizes. 5821c81adf3SAart Bik int64_t rank = vectorType.getRank(); 5831c81adf3SAart Bik assert(v1Type.getRank() == rank); 5841c81adf3SAart Bik assert(v2Type.getRank() == rank); 5851c81adf3SAart Bik int64_t v1Dim = v1Type.getDimSize(0); 5861c81adf3SAart Bik 5871c81adf3SAart Bik // For rank 1, where both operands have *exactly* the same vector type, 5881c81adf3SAart Bik // there is direct shuffle support in LLVM. Use it! 5891c81adf3SAart Bik if (rank == 1 && v1Type == v2Type) { 590563879b6SRahul Joshi Value llvmShuffleOp = rewriter.create<LLVM::ShuffleVectorOp>( 5911c81adf3SAart Bik loc, adaptor.v1(), adaptor.v2(), maskArrayAttr); 592563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, llvmShuffleOp); 5933145427dSRiver Riddle return success(); 594b36aaeafSAart Bik } 595b36aaeafSAart Bik 5961c81adf3SAart Bik // For all other cases, insert the individual values individually. 597e62a6956SRiver Riddle Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType); 5981c81adf3SAart Bik int64_t insPos = 0; 5991c81adf3SAart Bik for (auto en : llvm::enumerate(maskArrayAttr)) { 6001c81adf3SAart Bik int64_t extPos = en.value().cast<IntegerAttr>().getInt(); 601e62a6956SRiver Riddle Value value = adaptor.v1(); 6021c81adf3SAart Bik if (extPos >= v1Dim) { 6031c81adf3SAart Bik extPos -= v1Dim; 6041c81adf3SAart Bik value = adaptor.v2(); 605b36aaeafSAart Bik } 606dcec2ca5SChristian Sigg Value extract = extractOne(rewriter, *getTypeConverter(), loc, value, 607dcec2ca5SChristian Sigg llvmType, rank, extPos); 608dcec2ca5SChristian Sigg insert = insertOne(rewriter, *getTypeConverter(), loc, insert, extract, 6090f04384dSAlex Zinenko llvmType, rank, insPos++); 6101c81adf3SAart Bik } 611563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, insert); 6123145427dSRiver Riddle return success(); 613b36aaeafSAart Bik } 614b36aaeafSAart Bik }; 615b36aaeafSAart Bik 616563879b6SRahul Joshi class VectorExtractElementOpConversion 617563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractElementOp> { 618cd5dab8aSAart Bik public: 619563879b6SRahul Joshi using ConvertOpToLLVMPattern< 620563879b6SRahul Joshi vector::ExtractElementOp>::ConvertOpToLLVMPattern; 621cd5dab8aSAart Bik 6223145427dSRiver Riddle LogicalResult 623563879b6SRahul Joshi matchAndRewrite(vector::ExtractElementOp extractEltOp, 624563879b6SRahul Joshi ArrayRef<Value> operands, 625cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 6262d2c73c5SJacques Pienaar auto adaptor = vector::ExtractElementOpAdaptor(operands); 627cd5dab8aSAart Bik auto vectorType = extractEltOp.getVectorType(); 628dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType.getElementType()); 629cd5dab8aSAart Bik 630cd5dab8aSAart Bik // Bail if result type cannot be lowered. 631cd5dab8aSAart Bik if (!llvmType) 6323145427dSRiver Riddle return failure(); 633cd5dab8aSAart Bik 634cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>( 635563879b6SRahul Joshi extractEltOp, llvmType, adaptor.vector(), adaptor.position()); 6363145427dSRiver Riddle return success(); 637cd5dab8aSAart Bik } 638cd5dab8aSAart Bik }; 639cd5dab8aSAart Bik 640563879b6SRahul Joshi class VectorExtractOpConversion 641563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractOp> { 6425c0c51a9SNicolas Vasilache public: 643563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExtractOp>::ConvertOpToLLVMPattern; 6445c0c51a9SNicolas Vasilache 6453145427dSRiver Riddle LogicalResult 646563879b6SRahul Joshi matchAndRewrite(vector::ExtractOp extractOp, ArrayRef<Value> operands, 6475c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 648563879b6SRahul Joshi auto loc = extractOp->getLoc(); 6492d2c73c5SJacques Pienaar auto adaptor = vector::ExtractOpAdaptor(operands); 6509826fe5cSAart Bik auto vectorType = extractOp.getVectorType(); 6512bdf33ccSRiver Riddle auto resultType = extractOp.getResult().getType(); 652dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(resultType); 6535c0c51a9SNicolas Vasilache auto positionArrayAttr = extractOp.position(); 6549826fe5cSAart Bik 6559826fe5cSAart Bik // Bail if result type cannot be lowered. 6569826fe5cSAart Bik if (!llvmResultType) 6573145427dSRiver Riddle return failure(); 6589826fe5cSAart Bik 659864adf39SMatthias Springer // Extract entire vector. Should be handled by folder, but just to be safe. 660864adf39SMatthias Springer if (positionArrayAttr.empty()) { 661864adf39SMatthias Springer rewriter.replaceOp(extractOp, adaptor.vector()); 662864adf39SMatthias Springer return success(); 663864adf39SMatthias Springer } 664864adf39SMatthias Springer 6655c0c51a9SNicolas Vasilache // One-shot extraction of vector from array (only requires extractvalue). 6665c0c51a9SNicolas Vasilache if (resultType.isa<VectorType>()) { 667e62a6956SRiver Riddle Value extracted = rewriter.create<LLVM::ExtractValueOp>( 6685c0c51a9SNicolas Vasilache loc, llvmResultType, adaptor.vector(), positionArrayAttr); 669563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 6703145427dSRiver Riddle return success(); 6715c0c51a9SNicolas Vasilache } 6725c0c51a9SNicolas Vasilache 6739826fe5cSAart Bik // Potential extraction of 1-D vector from array. 674563879b6SRahul Joshi auto *context = extractOp->getContext(); 675e62a6956SRiver Riddle Value extracted = adaptor.vector(); 6765c0c51a9SNicolas Vasilache auto positionAttrs = positionArrayAttr.getValue(); 6775c0c51a9SNicolas Vasilache if (positionAttrs.size() > 1) { 6789826fe5cSAart Bik auto oneDVectorType = reducedVectorTypeBack(vectorType); 6795c0c51a9SNicolas Vasilache auto nMinusOnePositionAttrs = 680c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 6815c0c51a9SNicolas Vasilache extracted = rewriter.create<LLVM::ExtractValueOp>( 682dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 6835c0c51a9SNicolas Vasilache nMinusOnePositionAttrs); 6845c0c51a9SNicolas Vasilache } 6855c0c51a9SNicolas Vasilache 6865c0c51a9SNicolas Vasilache // Remaining extraction of element from 1-D LLVM vector 6875c0c51a9SNicolas Vasilache auto position = positionAttrs.back().cast<IntegerAttr>(); 6882230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 6891d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 6905c0c51a9SNicolas Vasilache extracted = 6915c0c51a9SNicolas Vasilache rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant); 692563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 6935c0c51a9SNicolas Vasilache 6943145427dSRiver Riddle return success(); 6955c0c51a9SNicolas Vasilache } 6965c0c51a9SNicolas Vasilache }; 6975c0c51a9SNicolas Vasilache 698681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector 699681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion. 700681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank. 701681f929fSNicolas Vasilache /// 702681f929fSNicolas Vasilache /// Example: 703681f929fSNicolas Vasilache /// ``` 704681f929fSNicolas Vasilache /// vector.fma %a, %a, %a : vector<8xf32> 705681f929fSNicolas Vasilache /// ``` 706681f929fSNicolas Vasilache /// is converted to: 707681f929fSNicolas Vasilache /// ``` 7083bffe602SBenjamin Kramer /// llvm.intr.fmuladd %va, %va, %va: 709dd5165a9SAlex Zinenko /// (!llvm."<8 x f32>">, !llvm<"<8 x f32>">, !llvm<"<8 x f32>">) 710dd5165a9SAlex Zinenko /// -> !llvm."<8 x f32>"> 711681f929fSNicolas Vasilache /// ``` 712563879b6SRahul Joshi class VectorFMAOp1DConversion : public ConvertOpToLLVMPattern<vector::FMAOp> { 713681f929fSNicolas Vasilache public: 714563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FMAOp>::ConvertOpToLLVMPattern; 715681f929fSNicolas Vasilache 7163145427dSRiver Riddle LogicalResult 717563879b6SRahul Joshi matchAndRewrite(vector::FMAOp fmaOp, ArrayRef<Value> operands, 718681f929fSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 7192d2c73c5SJacques Pienaar auto adaptor = vector::FMAOpAdaptor(operands); 720681f929fSNicolas Vasilache VectorType vType = fmaOp.getVectorType(); 721681f929fSNicolas Vasilache if (vType.getRank() != 1) 7223145427dSRiver Riddle return failure(); 723563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(fmaOp, adaptor.lhs(), 7243bffe602SBenjamin Kramer adaptor.rhs(), adaptor.acc()); 7253145427dSRiver Riddle return success(); 726681f929fSNicolas Vasilache } 727681f929fSNicolas Vasilache }; 728681f929fSNicolas Vasilache 729563879b6SRahul Joshi class VectorInsertElementOpConversion 730563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertElementOp> { 731cd5dab8aSAart Bik public: 732563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertElementOp>::ConvertOpToLLVMPattern; 733cd5dab8aSAart Bik 7343145427dSRiver Riddle LogicalResult 735563879b6SRahul Joshi matchAndRewrite(vector::InsertElementOp insertEltOp, ArrayRef<Value> operands, 736cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 7372d2c73c5SJacques Pienaar auto adaptor = vector::InsertElementOpAdaptor(operands); 738cd5dab8aSAart Bik auto vectorType = insertEltOp.getDestVectorType(); 739dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType); 740cd5dab8aSAart Bik 741cd5dab8aSAart Bik // Bail if result type cannot be lowered. 742cd5dab8aSAart Bik if (!llvmType) 7433145427dSRiver Riddle return failure(); 744cd5dab8aSAart Bik 745cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>( 746563879b6SRahul Joshi insertEltOp, llvmType, adaptor.dest(), adaptor.source(), 747563879b6SRahul Joshi adaptor.position()); 7483145427dSRiver Riddle return success(); 749cd5dab8aSAart Bik } 750cd5dab8aSAart Bik }; 751cd5dab8aSAart Bik 752563879b6SRahul Joshi class VectorInsertOpConversion 753563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertOp> { 7549826fe5cSAart Bik public: 755563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertOp>::ConvertOpToLLVMPattern; 7569826fe5cSAart Bik 7573145427dSRiver Riddle LogicalResult 758563879b6SRahul Joshi matchAndRewrite(vector::InsertOp insertOp, ArrayRef<Value> operands, 7599826fe5cSAart Bik ConversionPatternRewriter &rewriter) const override { 760563879b6SRahul Joshi auto loc = insertOp->getLoc(); 7612d2c73c5SJacques Pienaar auto adaptor = vector::InsertOpAdaptor(operands); 7629826fe5cSAart Bik auto sourceType = insertOp.getSourceType(); 7639826fe5cSAart Bik auto destVectorType = insertOp.getDestVectorType(); 764dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(destVectorType); 7659826fe5cSAart Bik auto positionArrayAttr = insertOp.position(); 7669826fe5cSAart Bik 7679826fe5cSAart Bik // Bail if result type cannot be lowered. 7689826fe5cSAart Bik if (!llvmResultType) 7693145427dSRiver Riddle return failure(); 7709826fe5cSAart Bik 771864adf39SMatthias Springer // Overwrite entire vector with value. Should be handled by folder, but 772864adf39SMatthias Springer // just to be safe. 773864adf39SMatthias Springer if (positionArrayAttr.empty()) { 774864adf39SMatthias Springer rewriter.replaceOp(insertOp, adaptor.source()); 775864adf39SMatthias Springer return success(); 776864adf39SMatthias Springer } 777864adf39SMatthias Springer 7789826fe5cSAart Bik // One-shot insertion of a vector into an array (only requires insertvalue). 7799826fe5cSAart Bik if (sourceType.isa<VectorType>()) { 780e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertValueOp>( 7819826fe5cSAart Bik loc, llvmResultType, adaptor.dest(), adaptor.source(), 7829826fe5cSAart Bik positionArrayAttr); 783563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 7843145427dSRiver Riddle return success(); 7859826fe5cSAart Bik } 7869826fe5cSAart Bik 7879826fe5cSAart Bik // Potential extraction of 1-D vector from array. 788563879b6SRahul Joshi auto *context = insertOp->getContext(); 789e62a6956SRiver Riddle Value extracted = adaptor.dest(); 7909826fe5cSAart Bik auto positionAttrs = positionArrayAttr.getValue(); 7919826fe5cSAart Bik auto position = positionAttrs.back().cast<IntegerAttr>(); 7929826fe5cSAart Bik auto oneDVectorType = destVectorType; 7939826fe5cSAart Bik if (positionAttrs.size() > 1) { 7949826fe5cSAart Bik oneDVectorType = reducedVectorTypeBack(destVectorType); 7959826fe5cSAart Bik auto nMinusOnePositionAttrs = 796c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 7979826fe5cSAart Bik extracted = rewriter.create<LLVM::ExtractValueOp>( 798dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 7999826fe5cSAart Bik nMinusOnePositionAttrs); 8009826fe5cSAart Bik } 8019826fe5cSAart Bik 8029826fe5cSAart Bik // Insertion of an element into a 1-D LLVM vector. 8032230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 8041d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 805e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertElementOp>( 806dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 8070f04384dSAlex Zinenko adaptor.source(), constant); 8089826fe5cSAart Bik 8099826fe5cSAart Bik // Potential insertion of resulting 1-D vector into array. 8109826fe5cSAart Bik if (positionAttrs.size() > 1) { 8119826fe5cSAart Bik auto nMinusOnePositionAttrs = 812c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 8139826fe5cSAart Bik inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType, 8149826fe5cSAart Bik adaptor.dest(), inserted, 8159826fe5cSAart Bik nMinusOnePositionAttrs); 8169826fe5cSAart Bik } 8179826fe5cSAart Bik 818563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 8193145427dSRiver Riddle return success(); 8209826fe5cSAart Bik } 8219826fe5cSAart Bik }; 8229826fe5cSAart Bik 823681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1. 824681f929fSNicolas Vasilache /// 825681f929fSNicolas Vasilache /// Example: 826681f929fSNicolas Vasilache /// ``` 827681f929fSNicolas Vasilache /// %d = vector.fma %a, %b, %c : vector<2x4xf32> 828681f929fSNicolas Vasilache /// ``` 829681f929fSNicolas Vasilache /// is rewritten into: 830681f929fSNicolas Vasilache /// ``` 831681f929fSNicolas Vasilache /// %r = splat %f0: vector<2x4xf32> 832681f929fSNicolas Vasilache /// %va = vector.extractvalue %a[0] : vector<2x4xf32> 833681f929fSNicolas Vasilache /// %vb = vector.extractvalue %b[0] : vector<2x4xf32> 834681f929fSNicolas Vasilache /// %vc = vector.extractvalue %c[0] : vector<2x4xf32> 835681f929fSNicolas Vasilache /// %vd = vector.fma %va, %vb, %vc : vector<4xf32> 836681f929fSNicolas Vasilache /// %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32> 837681f929fSNicolas Vasilache /// %va2 = vector.extractvalue %a2[1] : vector<2x4xf32> 838681f929fSNicolas Vasilache /// %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32> 839681f929fSNicolas Vasilache /// %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32> 840681f929fSNicolas Vasilache /// %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32> 841681f929fSNicolas Vasilache /// %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32> 842681f929fSNicolas Vasilache /// // %r3 holds the final value. 843681f929fSNicolas Vasilache /// ``` 844681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> { 845681f929fSNicolas Vasilache public: 846681f929fSNicolas Vasilache using OpRewritePattern<FMAOp>::OpRewritePattern; 847681f929fSNicolas Vasilache 8483145427dSRiver Riddle LogicalResult matchAndRewrite(FMAOp op, 849681f929fSNicolas Vasilache PatternRewriter &rewriter) const override { 850681f929fSNicolas Vasilache auto vType = op.getVectorType(); 851681f929fSNicolas Vasilache if (vType.getRank() < 2) 8523145427dSRiver Riddle return failure(); 853681f929fSNicolas Vasilache 854681f929fSNicolas Vasilache auto loc = op.getLoc(); 855681f929fSNicolas Vasilache auto elemType = vType.getElementType(); 856681f929fSNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 857681f929fSNicolas Vasilache rewriter.getZeroAttr(elemType)); 858681f929fSNicolas Vasilache Value desc = rewriter.create<SplatOp>(loc, vType, zero); 859681f929fSNicolas Vasilache for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) { 860681f929fSNicolas Vasilache Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i); 861681f929fSNicolas Vasilache Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i); 862681f929fSNicolas Vasilache Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i); 863681f929fSNicolas Vasilache Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC); 864681f929fSNicolas Vasilache desc = rewriter.create<InsertOp>(loc, fma, desc, i); 865681f929fSNicolas Vasilache } 866681f929fSNicolas Vasilache rewriter.replaceOp(op, desc); 8673145427dSRiver Riddle return success(); 868681f929fSNicolas Vasilache } 869681f929fSNicolas Vasilache }; 870681f929fSNicolas Vasilache 8712d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly 8722d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern 8732d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to 8742d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same 8752d515e49SNicolas Vasilache // rank. 8762d515e49SNicolas Vasilache // 8772d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 8782d515e49SNicolas Vasilache // have different ranks. In this case: 8792d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 8802d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 8812d515e49SNicolas Vasilache // destination subvector 8822d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 8832d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 8842d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 8852d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 8862d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern 8872d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 8882d515e49SNicolas Vasilache public: 8892d515e49SNicolas Vasilache using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 8902d515e49SNicolas Vasilache 8913145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 8922d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 8932d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 8942d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 8952d515e49SNicolas Vasilache 8962d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 8973145427dSRiver Riddle return failure(); 8982d515e49SNicolas Vasilache 8992d515e49SNicolas Vasilache auto loc = op.getLoc(); 9002d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 9012d515e49SNicolas Vasilache assert(rankDiff >= 0); 9022d515e49SNicolas Vasilache if (rankDiff == 0) 9033145427dSRiver Riddle return failure(); 9042d515e49SNicolas Vasilache 9052d515e49SNicolas Vasilache int64_t rankRest = dstType.getRank() - rankDiff; 9062d515e49SNicolas Vasilache // Extract / insert the subvector of matching rank and InsertStridedSlice 9072d515e49SNicolas Vasilache // on it. 9082d515e49SNicolas Vasilache Value extracted = 9092d515e49SNicolas Vasilache rewriter.create<ExtractOp>(loc, op.dest(), 9102d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 911dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 9122d515e49SNicolas Vasilache // A different pattern will kick in for InsertStridedSlice with matching 9132d515e49SNicolas Vasilache // ranks. 9142d515e49SNicolas Vasilache auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>( 9152d515e49SNicolas Vasilache loc, op.source(), extracted, 9162d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/rankDiff), 917c8fc76a9Saartbik getI64SubArray(op.strides(), /*dropFront=*/0)); 9182d515e49SNicolas Vasilache rewriter.replaceOpWithNewOp<InsertOp>( 9192d515e49SNicolas Vasilache op, stridedSliceInnerOp.getResult(), op.dest(), 9202d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 921dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 9223145427dSRiver Riddle return success(); 9232d515e49SNicolas Vasilache } 9242d515e49SNicolas Vasilache }; 9252d515e49SNicolas Vasilache 9262d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 9272d515e49SNicolas Vasilache // have the same rank. In this case, we reduce 9282d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 9292d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 9302d515e49SNicolas Vasilache // destination subvector 9312d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 9322d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 9332d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 9342d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 9352d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern 9362d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 9372d515e49SNicolas Vasilache public: 938*2257e4a7SRiver Riddle using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 939*2257e4a7SRiver Riddle 940*2257e4a7SRiver Riddle void initialize() { 941b99bd771SRiver Riddle // This pattern creates recursive InsertStridedSliceOp, but the recursion is 942b99bd771SRiver Riddle // bounded as the rank is strictly decreasing. 943b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 944b99bd771SRiver Riddle } 9452d515e49SNicolas Vasilache 9463145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 9472d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 9482d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 9492d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 9502d515e49SNicolas Vasilache 9512d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 9523145427dSRiver Riddle return failure(); 9532d515e49SNicolas Vasilache 9542d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 9552d515e49SNicolas Vasilache assert(rankDiff >= 0); 9562d515e49SNicolas Vasilache if (rankDiff != 0) 9573145427dSRiver Riddle return failure(); 9582d515e49SNicolas Vasilache 9592d515e49SNicolas Vasilache if (srcType == dstType) { 9602d515e49SNicolas Vasilache rewriter.replaceOp(op, op.source()); 9613145427dSRiver Riddle return success(); 9622d515e49SNicolas Vasilache } 9632d515e49SNicolas Vasilache 9642d515e49SNicolas Vasilache int64_t offset = 9652d515e49SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 9662d515e49SNicolas Vasilache int64_t size = srcType.getShape().front(); 9672d515e49SNicolas Vasilache int64_t stride = 9682d515e49SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 9692d515e49SNicolas Vasilache 9702d515e49SNicolas Vasilache auto loc = op.getLoc(); 9712d515e49SNicolas Vasilache Value res = op.dest(); 9722d515e49SNicolas Vasilache // For each slice of the source vector along the most major dimension. 9732d515e49SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 9742d515e49SNicolas Vasilache off += stride, ++idx) { 9752d515e49SNicolas Vasilache // 1. extract the proper subvector (or element) from source 9762d515e49SNicolas Vasilache Value extractedSource = extractOne(rewriter, loc, op.source(), idx); 9772d515e49SNicolas Vasilache if (extractedSource.getType().isa<VectorType>()) { 9782d515e49SNicolas Vasilache // 2. If we have a vector, extract the proper subvector from destination 9792d515e49SNicolas Vasilache // Otherwise we are at the element level and no need to recurse. 9802d515e49SNicolas Vasilache Value extractedDest = extractOne(rewriter, loc, op.dest(), off); 9812d515e49SNicolas Vasilache // 3. Reduce the problem to lowering a new InsertStridedSlice op with 9822d515e49SNicolas Vasilache // smaller rank. 983bd1ccfe6SRiver Riddle extractedSource = rewriter.create<InsertStridedSliceOp>( 9842d515e49SNicolas Vasilache loc, extractedSource, extractedDest, 9852d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /* dropFront=*/1), 9862d515e49SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 9872d515e49SNicolas Vasilache } 9882d515e49SNicolas Vasilache // 4. Insert the extractedSource into the res vector. 9892d515e49SNicolas Vasilache res = insertOne(rewriter, loc, extractedSource, res, off); 9902d515e49SNicolas Vasilache } 9912d515e49SNicolas Vasilache 9922d515e49SNicolas Vasilache rewriter.replaceOp(op, res); 9933145427dSRiver Riddle return success(); 9942d515e49SNicolas Vasilache } 9952d515e49SNicolas Vasilache }; 9962d515e49SNicolas Vasilache 99730e6033bSNicolas Vasilache /// Returns the strides if the memory underlying `memRefType` has a contiguous 99830e6033bSNicolas Vasilache /// static layout. 99930e6033bSNicolas Vasilache static llvm::Optional<SmallVector<int64_t, 4>> 100030e6033bSNicolas Vasilache computeContiguousStrides(MemRefType memRefType) { 10012bf491c7SBenjamin Kramer int64_t offset; 100230e6033bSNicolas Vasilache SmallVector<int64_t, 4> strides; 100330e6033bSNicolas Vasilache if (failed(getStridesAndOffset(memRefType, strides, offset))) 100430e6033bSNicolas Vasilache return None; 100530e6033bSNicolas Vasilache if (!strides.empty() && strides.back() != 1) 100630e6033bSNicolas Vasilache return None; 100730e6033bSNicolas Vasilache // If no layout or identity layout, this is contiguous by definition. 100830e6033bSNicolas Vasilache if (memRefType.getAffineMaps().empty() || 100930e6033bSNicolas Vasilache memRefType.getAffineMaps().front().isIdentity()) 101030e6033bSNicolas Vasilache return strides; 101130e6033bSNicolas Vasilache 101230e6033bSNicolas Vasilache // Otherwise, we must determine contiguity form shapes. This can only ever 101330e6033bSNicolas Vasilache // work in static cases because MemRefType is underspecified to represent 101430e6033bSNicolas Vasilache // contiguous dynamic shapes in other ways than with just empty/identity 101530e6033bSNicolas Vasilache // layout. 10162bf491c7SBenjamin Kramer auto sizes = memRefType.getShape(); 10172bf491c7SBenjamin Kramer for (int index = 0, e = strides.size() - 2; index < e; ++index) { 101830e6033bSNicolas Vasilache if (ShapedType::isDynamic(sizes[index + 1]) || 101930e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index]) || 102030e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index + 1])) 102130e6033bSNicolas Vasilache return None; 102230e6033bSNicolas Vasilache if (strides[index] != strides[index + 1] * sizes[index + 1]) 102330e6033bSNicolas Vasilache return None; 10242bf491c7SBenjamin Kramer } 102530e6033bSNicolas Vasilache return strides; 10262bf491c7SBenjamin Kramer } 10272bf491c7SBenjamin Kramer 1028563879b6SRahul Joshi class VectorTypeCastOpConversion 1029563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::TypeCastOp> { 10305c0c51a9SNicolas Vasilache public: 1031563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::TypeCastOp>::ConvertOpToLLVMPattern; 10325c0c51a9SNicolas Vasilache 10333145427dSRiver Riddle LogicalResult 1034563879b6SRahul Joshi matchAndRewrite(vector::TypeCastOp castOp, ArrayRef<Value> operands, 10355c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 1036563879b6SRahul Joshi auto loc = castOp->getLoc(); 10375c0c51a9SNicolas Vasilache MemRefType sourceMemRefType = 10382bdf33ccSRiver Riddle castOp.getOperand().getType().cast<MemRefType>(); 10399eb3e564SChris Lattner MemRefType targetMemRefType = castOp.getType(); 10405c0c51a9SNicolas Vasilache 10415c0c51a9SNicolas Vasilache // Only static shape casts supported atm. 10425c0c51a9SNicolas Vasilache if (!sourceMemRefType.hasStaticShape() || 10435c0c51a9SNicolas Vasilache !targetMemRefType.hasStaticShape()) 10443145427dSRiver Riddle return failure(); 10455c0c51a9SNicolas Vasilache 10465c0c51a9SNicolas Vasilache auto llvmSourceDescriptorTy = 10478de43b92SAlex Zinenko operands[0].getType().dyn_cast<LLVM::LLVMStructType>(); 10488de43b92SAlex Zinenko if (!llvmSourceDescriptorTy) 10493145427dSRiver Riddle return failure(); 10505c0c51a9SNicolas Vasilache MemRefDescriptor sourceMemRef(operands[0]); 10515c0c51a9SNicolas Vasilache 1052dcec2ca5SChristian Sigg auto llvmTargetDescriptorTy = typeConverter->convertType(targetMemRefType) 10538de43b92SAlex Zinenko .dyn_cast_or_null<LLVM::LLVMStructType>(); 10548de43b92SAlex Zinenko if (!llvmTargetDescriptorTy) 10553145427dSRiver Riddle return failure(); 10565c0c51a9SNicolas Vasilache 105730e6033bSNicolas Vasilache // Only contiguous source buffers supported atm. 105830e6033bSNicolas Vasilache auto sourceStrides = computeContiguousStrides(sourceMemRefType); 105930e6033bSNicolas Vasilache if (!sourceStrides) 106030e6033bSNicolas Vasilache return failure(); 106130e6033bSNicolas Vasilache auto targetStrides = computeContiguousStrides(targetMemRefType); 106230e6033bSNicolas Vasilache if (!targetStrides) 106330e6033bSNicolas Vasilache return failure(); 106430e6033bSNicolas Vasilache // Only support static strides for now, regardless of contiguity. 106530e6033bSNicolas Vasilache if (llvm::any_of(*targetStrides, [](int64_t stride) { 106630e6033bSNicolas Vasilache return ShapedType::isDynamicStrideOrOffset(stride); 106730e6033bSNicolas Vasilache })) 10683145427dSRiver Riddle return failure(); 10695c0c51a9SNicolas Vasilache 10702230bf99SAlex Zinenko auto int64Ty = IntegerType::get(rewriter.getContext(), 64); 10715c0c51a9SNicolas Vasilache 10725c0c51a9SNicolas Vasilache // Create descriptor. 10735c0c51a9SNicolas Vasilache auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy); 10743a577f54SChristian Sigg Type llvmTargetElementTy = desc.getElementPtrType(); 10755c0c51a9SNicolas Vasilache // Set allocated ptr. 1076e62a6956SRiver Riddle Value allocated = sourceMemRef.allocatedPtr(rewriter, loc); 10775c0c51a9SNicolas Vasilache allocated = 10785c0c51a9SNicolas Vasilache rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated); 10795c0c51a9SNicolas Vasilache desc.setAllocatedPtr(rewriter, loc, allocated); 10805c0c51a9SNicolas Vasilache // Set aligned ptr. 1081e62a6956SRiver Riddle Value ptr = sourceMemRef.alignedPtr(rewriter, loc); 10825c0c51a9SNicolas Vasilache ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr); 10835c0c51a9SNicolas Vasilache desc.setAlignedPtr(rewriter, loc, ptr); 10845c0c51a9SNicolas Vasilache // Fill offset 0. 10855c0c51a9SNicolas Vasilache auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0); 10865c0c51a9SNicolas Vasilache auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr); 10875c0c51a9SNicolas Vasilache desc.setOffset(rewriter, loc, zero); 10885c0c51a9SNicolas Vasilache 10895c0c51a9SNicolas Vasilache // Fill size and stride descriptors in memref. 10905c0c51a9SNicolas Vasilache for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) { 10915c0c51a9SNicolas Vasilache int64_t index = indexedSize.index(); 10925c0c51a9SNicolas Vasilache auto sizeAttr = 10935c0c51a9SNicolas Vasilache rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value()); 10945c0c51a9SNicolas Vasilache auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr); 10955c0c51a9SNicolas Vasilache desc.setSize(rewriter, loc, index, size); 109630e6033bSNicolas Vasilache auto strideAttr = rewriter.getIntegerAttr(rewriter.getIndexType(), 109730e6033bSNicolas Vasilache (*targetStrides)[index]); 10985c0c51a9SNicolas Vasilache auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr); 10995c0c51a9SNicolas Vasilache desc.setStride(rewriter, loc, index, stride); 11005c0c51a9SNicolas Vasilache } 11015c0c51a9SNicolas Vasilache 1102563879b6SRahul Joshi rewriter.replaceOp(castOp, {desc}); 11033145427dSRiver Riddle return success(); 11045c0c51a9SNicolas Vasilache } 11055c0c51a9SNicolas Vasilache }; 11065c0c51a9SNicolas Vasilache 110765a3f289SMatthias Springer /// Conversion pattern that converts a 1-D vector transfer read/write op into a 110865a3f289SMatthias Springer /// a masked or unmasked read/write. 11098345b86dSNicolas Vasilache template <typename ConcreteOp> 1110563879b6SRahul Joshi class VectorTransferConversion : public ConvertOpToLLVMPattern<ConcreteOp> { 11118345b86dSNicolas Vasilache public: 111265a3f289SMatthias Springer using ConvertOpToLLVMPattern<ConcreteOp>::ConvertOpToLLVMPattern; 11138345b86dSNicolas Vasilache 11148345b86dSNicolas Vasilache LogicalResult 1115563879b6SRahul Joshi matchAndRewrite(ConcreteOp xferOp, ArrayRef<Value> operands, 11168345b86dSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 11178345b86dSNicolas Vasilache auto adaptor = getTransferOpAdapter(xferOp, operands); 1118b2c79c50SNicolas Vasilache 1119b2c79c50SNicolas Vasilache if (xferOp.getVectorType().getRank() > 1 || 1120b2c79c50SNicolas Vasilache llvm::size(xferOp.indices()) == 0) 11218345b86dSNicolas Vasilache return failure(); 11225f9e0466SNicolas Vasilache if (xferOp.permutation_map() != 11235f9e0466SNicolas Vasilache AffineMap::getMinorIdentityMap(xferOp.permutation_map().getNumInputs(), 11245f9e0466SNicolas Vasilache xferOp.getVectorType().getRank(), 1125563879b6SRahul Joshi xferOp->getContext())) 11268345b86dSNicolas Vasilache return failure(); 112726c8f908SThomas Raoux auto memRefType = xferOp.getShapedType().template dyn_cast<MemRefType>(); 112826c8f908SThomas Raoux if (!memRefType) 112926c8f908SThomas Raoux return failure(); 11302bf491c7SBenjamin Kramer // Only contiguous source tensors supported atm. 113126c8f908SThomas Raoux auto strides = computeContiguousStrides(memRefType); 113230e6033bSNicolas Vasilache if (!strides) 11332bf491c7SBenjamin Kramer return failure(); 113465a3f289SMatthias Springer // Out-of-bounds dims are handled by MaterializeTransferMask. 113565a3f289SMatthias Springer if (xferOp.hasOutOfBoundsDim()) 113665a3f289SMatthias Springer return failure(); 11378345b86dSNicolas Vasilache 1138563879b6SRahul Joshi auto toLLVMTy = [&](Type t) { 1139563879b6SRahul Joshi return this->getTypeConverter()->convertType(t); 1140563879b6SRahul Joshi }; 11418345b86dSNicolas Vasilache 1142563879b6SRahul Joshi Location loc = xferOp->getLoc(); 11438345b86dSNicolas Vasilache 114468330ee0SThomas Raoux if (auto memrefVectorElementType = 114526c8f908SThomas Raoux memRefType.getElementType().template dyn_cast<VectorType>()) { 114668330ee0SThomas Raoux // Memref has vector element type. 114768330ee0SThomas Raoux if (memrefVectorElementType.getElementType() != 114868330ee0SThomas Raoux xferOp.getVectorType().getElementType()) 114968330ee0SThomas Raoux return failure(); 11500de60b55SThomas Raoux #ifndef NDEBUG 115168330ee0SThomas Raoux // Check that memref vector type is a suffix of 'vectorType. 115268330ee0SThomas Raoux unsigned memrefVecEltRank = memrefVectorElementType.getRank(); 115368330ee0SThomas Raoux unsigned resultVecRank = xferOp.getVectorType().getRank(); 115468330ee0SThomas Raoux assert(memrefVecEltRank <= resultVecRank); 115568330ee0SThomas Raoux // TODO: Move this to isSuffix in Vector/Utils.h. 115668330ee0SThomas Raoux unsigned rankOffset = resultVecRank - memrefVecEltRank; 115768330ee0SThomas Raoux auto memrefVecEltShape = memrefVectorElementType.getShape(); 115868330ee0SThomas Raoux auto resultVecShape = xferOp.getVectorType().getShape(); 115968330ee0SThomas Raoux for (unsigned i = 0; i < memrefVecEltRank; ++i) 116068330ee0SThomas Raoux assert(memrefVecEltShape[i] != resultVecShape[rankOffset + i] && 116168330ee0SThomas Raoux "memref vector element shape should match suffix of vector " 116268330ee0SThomas Raoux "result shape."); 11630de60b55SThomas Raoux #endif // ifndef NDEBUG 116468330ee0SThomas Raoux } 116568330ee0SThomas Raoux 116665a3f289SMatthias Springer // Get the source/dst address as an LLVM vector pointer. 1167a57def30SAart Bik VectorType vtp = xferOp.getVectorType(); 1168563879b6SRahul Joshi Value dataPtr = this->getStridedElementPtr( 116926c8f908SThomas Raoux loc, memRefType, adaptor.source(), adaptor.indices(), rewriter); 1170a57def30SAart Bik Value vectorDataPtr = 1171a57def30SAart Bik castDataPtr(rewriter, loc, dataPtr, memRefType, toLLVMTy(vtp)); 11728345b86dSNicolas Vasilache 117365a3f289SMatthias Springer // Rewrite as an unmasked masked read / write. 117465a3f289SMatthias Springer if (!xferOp.mask()) 1175563879b6SRahul Joshi return replaceTransferOpWithLoadOrStore(rewriter, 1176563879b6SRahul Joshi *this->getTypeConverter(), loc, 1177563879b6SRahul Joshi xferOp, operands, vectorDataPtr); 11781870e787SNicolas Vasilache 117965a3f289SMatthias Springer // Rewrite as a masked read / write. 1180563879b6SRahul Joshi return replaceTransferOpWithMasked(rewriter, *this->getTypeConverter(), loc, 118165a3f289SMatthias Springer xferOp, operands, vectorDataPtr, 118265a3f289SMatthias Springer xferOp.mask()); 11838345b86dSNicolas Vasilache } 11848345b86dSNicolas Vasilache }; 11858345b86dSNicolas Vasilache 1186563879b6SRahul Joshi class VectorPrintOpConversion : public ConvertOpToLLVMPattern<vector::PrintOp> { 1187d9b500d3SAart Bik public: 1188563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::PrintOp>::ConvertOpToLLVMPattern; 1189d9b500d3SAart Bik 1190d9b500d3SAart Bik // Proof-of-concept lowering implementation that relies on a small 1191d9b500d3SAart Bik // runtime support library, which only needs to provide a few 1192d9b500d3SAart Bik // printing methods (single value for all data types, opening/closing 1193d9b500d3SAart Bik // bracket, comma, newline). The lowering fully unrolls a vector 1194d9b500d3SAart Bik // in terms of these elementary printing operations. The advantage 1195d9b500d3SAart Bik // of this approach is that the library can remain unaware of all 1196d9b500d3SAart Bik // low-level implementation details of vectors while still supporting 1197d9b500d3SAart Bik // output of any shaped and dimensioned vector. Due to full unrolling, 1198d9b500d3SAart Bik // this approach is less suited for very large vectors though. 1199d9b500d3SAart Bik // 12009db53a18SRiver Riddle // TODO: rely solely on libc in future? something else? 1201d9b500d3SAart Bik // 12023145427dSRiver Riddle LogicalResult 1203563879b6SRahul Joshi matchAndRewrite(vector::PrintOp printOp, ArrayRef<Value> operands, 1204d9b500d3SAart Bik ConversionPatternRewriter &rewriter) const override { 12052d2c73c5SJacques Pienaar auto adaptor = vector::PrintOpAdaptor(operands); 1206d9b500d3SAart Bik Type printType = printOp.getPrintType(); 1207d9b500d3SAart Bik 1208dcec2ca5SChristian Sigg if (typeConverter->convertType(printType) == nullptr) 12093145427dSRiver Riddle return failure(); 1210d9b500d3SAart Bik 1211b8880f5fSAart Bik // Make sure element type has runtime support. 1212b8880f5fSAart Bik PrintConversion conversion = PrintConversion::None; 1213d9b500d3SAart Bik VectorType vectorType = printType.dyn_cast<VectorType>(); 1214d9b500d3SAart Bik Type eltType = vectorType ? vectorType.getElementType() : printType; 1215d9b500d3SAart Bik Operation *printer; 1216b8880f5fSAart Bik if (eltType.isF32()) { 1217e332c22cSNicolas Vasilache printer = 1218e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF32Fn(printOp->getParentOfType<ModuleOp>()); 1219b8880f5fSAart Bik } else if (eltType.isF64()) { 1220e332c22cSNicolas Vasilache printer = 1221e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF64Fn(printOp->getParentOfType<ModuleOp>()); 122254759cefSAart Bik } else if (eltType.isIndex()) { 1223e332c22cSNicolas Vasilache printer = 1224e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintU64Fn(printOp->getParentOfType<ModuleOp>()); 1225b8880f5fSAart Bik } else if (auto intTy = eltType.dyn_cast<IntegerType>()) { 1226b8880f5fSAart Bik // Integers need a zero or sign extension on the operand 1227b8880f5fSAart Bik // (depending on the source type) as well as a signed or 1228b8880f5fSAart Bik // unsigned print method. Up to 64-bit is supported. 1229b8880f5fSAart Bik unsigned width = intTy.getWidth(); 1230b8880f5fSAart Bik if (intTy.isUnsigned()) { 123154759cefSAart Bik if (width <= 64) { 1232b8880f5fSAart Bik if (width < 64) 1233b8880f5fSAart Bik conversion = PrintConversion::ZeroExt64; 1234e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintU64Fn( 1235e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1236b8880f5fSAart Bik } else { 12373145427dSRiver Riddle return failure(); 1238b8880f5fSAart Bik } 1239b8880f5fSAart Bik } else { 1240b8880f5fSAart Bik assert(intTy.isSignless() || intTy.isSigned()); 124154759cefSAart Bik if (width <= 64) { 1242b8880f5fSAart Bik // Note that we *always* zero extend booleans (1-bit integers), 1243b8880f5fSAart Bik // so that true/false is printed as 1/0 rather than -1/0. 1244b8880f5fSAart Bik if (width == 1) 124554759cefSAart Bik conversion = PrintConversion::ZeroExt64; 124654759cefSAart Bik else if (width < 64) 1247b8880f5fSAart Bik conversion = PrintConversion::SignExt64; 1248e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintI64Fn( 1249e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1250b8880f5fSAart Bik } else { 1251b8880f5fSAart Bik return failure(); 1252b8880f5fSAart Bik } 1253b8880f5fSAart Bik } 1254b8880f5fSAart Bik } else { 1255b8880f5fSAart Bik return failure(); 1256b8880f5fSAart Bik } 1257d9b500d3SAart Bik 1258d9b500d3SAart Bik // Unroll vector into elementary print calls. 1259b8880f5fSAart Bik int64_t rank = vectorType ? vectorType.getRank() : 0; 1260563879b6SRahul Joshi emitRanks(rewriter, printOp, adaptor.source(), vectorType, printer, rank, 1261b8880f5fSAart Bik conversion); 1262e332c22cSNicolas Vasilache emitCall(rewriter, printOp->getLoc(), 1263e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintNewlineFn( 1264e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>())); 1265563879b6SRahul Joshi rewriter.eraseOp(printOp); 12663145427dSRiver Riddle return success(); 1267d9b500d3SAart Bik } 1268d9b500d3SAart Bik 1269d9b500d3SAart Bik private: 1270b8880f5fSAart Bik enum class PrintConversion { 127130e6033bSNicolas Vasilache // clang-format off 1272b8880f5fSAart Bik None, 1273b8880f5fSAart Bik ZeroExt64, 1274b8880f5fSAart Bik SignExt64 127530e6033bSNicolas Vasilache // clang-format on 1276b8880f5fSAart Bik }; 1277b8880f5fSAart Bik 1278d9b500d3SAart Bik void emitRanks(ConversionPatternRewriter &rewriter, Operation *op, 1279e62a6956SRiver Riddle Value value, VectorType vectorType, Operation *printer, 1280b8880f5fSAart Bik int64_t rank, PrintConversion conversion) const { 1281d9b500d3SAart Bik Location loc = op->getLoc(); 1282d9b500d3SAart Bik if (rank == 0) { 1283b8880f5fSAart Bik switch (conversion) { 1284b8880f5fSAart Bik case PrintConversion::ZeroExt64: 1285b8880f5fSAart Bik value = rewriter.create<ZeroExtendIOp>( 12862230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1287b8880f5fSAart Bik break; 1288b8880f5fSAart Bik case PrintConversion::SignExt64: 1289b8880f5fSAart Bik value = rewriter.create<SignExtendIOp>( 12902230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1291b8880f5fSAart Bik break; 1292b8880f5fSAart Bik case PrintConversion::None: 1293b8880f5fSAart Bik break; 1294c9eeeb38Saartbik } 1295d9b500d3SAart Bik emitCall(rewriter, loc, printer, value); 1296d9b500d3SAart Bik return; 1297d9b500d3SAart Bik } 1298d9b500d3SAart Bik 1299e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1300e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintOpenFn(op->getParentOfType<ModuleOp>())); 1301e332c22cSNicolas Vasilache Operation *printComma = 1302e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCommaFn(op->getParentOfType<ModuleOp>()); 1303d9b500d3SAart Bik int64_t dim = vectorType.getDimSize(0); 1304d9b500d3SAart Bik for (int64_t d = 0; d < dim; ++d) { 1305d9b500d3SAart Bik auto reducedType = 1306d9b500d3SAart Bik rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr; 1307dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType( 1308d9b500d3SAart Bik rank > 1 ? reducedType : vectorType.getElementType()); 1309dcec2ca5SChristian Sigg Value nestedVal = extractOne(rewriter, *getTypeConverter(), loc, value, 1310dcec2ca5SChristian Sigg llvmType, rank, d); 1311b8880f5fSAart Bik emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1, 1312b8880f5fSAart Bik conversion); 1313d9b500d3SAart Bik if (d != dim - 1) 1314d9b500d3SAart Bik emitCall(rewriter, loc, printComma); 1315d9b500d3SAart Bik } 1316e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1317e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCloseFn(op->getParentOfType<ModuleOp>())); 1318d9b500d3SAart Bik } 1319d9b500d3SAart Bik 1320d9b500d3SAart Bik // Helper to emit a call. 1321d9b500d3SAart Bik static void emitCall(ConversionPatternRewriter &rewriter, Location loc, 1322d9b500d3SAart Bik Operation *ref, ValueRange params = ValueRange()) { 132308e4f078SRahul Joshi rewriter.create<LLVM::CallOp>(loc, TypeRange(), 1324d9b500d3SAart Bik rewriter.getSymbolRefAttr(ref), params); 1325d9b500d3SAart Bik } 1326d9b500d3SAart Bik }; 1327d9b500d3SAart Bik 1328334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either: 1329c3c95b9cSaartbik /// 1. express single offset extract as a direct shuffle. 1330c3c95b9cSaartbik /// 2. extract + lower rank strided_slice + insert for the n-D case. 1331c3c95b9cSaartbik class VectorExtractStridedSliceOpConversion 1332334a4159SReid Tatge : public OpRewritePattern<ExtractStridedSliceOp> { 133365678d93SNicolas Vasilache public: 1334*2257e4a7SRiver Riddle using OpRewritePattern<ExtractStridedSliceOp>::OpRewritePattern; 1335*2257e4a7SRiver Riddle 1336*2257e4a7SRiver Riddle void initialize() { 1337b99bd771SRiver Riddle // This pattern creates recursive ExtractStridedSliceOp, but the recursion 1338b99bd771SRiver Riddle // is bounded as the rank is strictly decreasing. 1339b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 1340b99bd771SRiver Riddle } 134165678d93SNicolas Vasilache 1342334a4159SReid Tatge LogicalResult matchAndRewrite(ExtractStridedSliceOp op, 134365678d93SNicolas Vasilache PatternRewriter &rewriter) const override { 13449eb3e564SChris Lattner auto dstType = op.getType(); 134565678d93SNicolas Vasilache 134665678d93SNicolas Vasilache assert(!op.offsets().getValue().empty() && "Unexpected empty offsets"); 134765678d93SNicolas Vasilache 134865678d93SNicolas Vasilache int64_t offset = 134965678d93SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 135065678d93SNicolas Vasilache int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt(); 135165678d93SNicolas Vasilache int64_t stride = 135265678d93SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 135365678d93SNicolas Vasilache 135465678d93SNicolas Vasilache auto loc = op.getLoc(); 135565678d93SNicolas Vasilache auto elemType = dstType.getElementType(); 135635b68527SLei Zhang assert(elemType.isSignlessIntOrIndexOrFloat()); 1357c3c95b9cSaartbik 1358c3c95b9cSaartbik // Single offset can be more efficiently shuffled. 1359c3c95b9cSaartbik if (op.offsets().getValue().size() == 1) { 1360c3c95b9cSaartbik SmallVector<int64_t, 4> offsets; 1361c3c95b9cSaartbik offsets.reserve(size); 1362c3c95b9cSaartbik for (int64_t off = offset, e = offset + size * stride; off < e; 1363c3c95b9cSaartbik off += stride) 1364c3c95b9cSaartbik offsets.push_back(off); 1365c3c95b9cSaartbik rewriter.replaceOpWithNewOp<ShuffleOp>(op, dstType, op.vector(), 1366c3c95b9cSaartbik op.vector(), 1367c3c95b9cSaartbik rewriter.getI64ArrayAttr(offsets)); 1368c3c95b9cSaartbik return success(); 1369c3c95b9cSaartbik } 1370c3c95b9cSaartbik 1371c3c95b9cSaartbik // Extract/insert on a lower ranked extract strided slice op. 137265678d93SNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 137365678d93SNicolas Vasilache rewriter.getZeroAttr(elemType)); 137465678d93SNicolas Vasilache Value res = rewriter.create<SplatOp>(loc, dstType, zero); 137565678d93SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 137665678d93SNicolas Vasilache off += stride, ++idx) { 1377c3c95b9cSaartbik Value one = extractOne(rewriter, loc, op.vector(), off); 1378c3c95b9cSaartbik Value extracted = rewriter.create<ExtractStridedSliceOp>( 1379c3c95b9cSaartbik loc, one, getI64SubArray(op.offsets(), /* dropFront=*/1), 138065678d93SNicolas Vasilache getI64SubArray(op.sizes(), /* dropFront=*/1), 138165678d93SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 138265678d93SNicolas Vasilache res = insertOne(rewriter, loc, extracted, res, idx); 138365678d93SNicolas Vasilache } 1384c3c95b9cSaartbik rewriter.replaceOp(op, res); 13853145427dSRiver Riddle return success(); 138665678d93SNicolas Vasilache } 138765678d93SNicolas Vasilache }; 138865678d93SNicolas Vasilache 1389df186507SBenjamin Kramer } // namespace 1390df186507SBenjamin Kramer 13915c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM. 13925c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns( 1393dc4e913bSChris Lattner LLVMTypeConverter &converter, RewritePatternSet &patterns, 139465a3f289SMatthias Springer bool reassociateFPReductions) { 139565678d93SNicolas Vasilache MLIRContext *ctx = converter.getDialect()->getContext(); 1396dc4e913bSChris Lattner patterns.add<VectorFMAOpNDRewritePattern, 1397681f929fSNicolas Vasilache VectorInsertStridedSliceOpDifferentRankRewritePattern, 13982d515e49SNicolas Vasilache VectorInsertStridedSliceOpSameRankRewritePattern, 1399c3c95b9cSaartbik VectorExtractStridedSliceOpConversion>(ctx); 1400dc4e913bSChris Lattner patterns.add<VectorReductionOpConversion>(converter, reassociateFPReductions); 14018345b86dSNicolas Vasilache patterns 1402dc4e913bSChris Lattner .add<VectorBitCastOpConversion, VectorShuffleOpConversion, 1403dc4e913bSChris Lattner VectorExtractElementOpConversion, VectorExtractOpConversion, 1404dc4e913bSChris Lattner VectorFMAOp1DConversion, VectorInsertElementOpConversion, 1405dc4e913bSChris Lattner VectorInsertOpConversion, VectorPrintOpConversion, 140619dbb230Saartbik VectorTypeCastOpConversion, 1407dc4e913bSChris Lattner VectorLoadStoreConversion<vector::LoadOp, vector::LoadOpAdaptor>, 1408ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedLoadOp, 1409ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor>, 1410dc4e913bSChris Lattner VectorLoadStoreConversion<vector::StoreOp, vector::StoreOpAdaptor>, 1411ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedStoreOp, 1412ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor>, 1413dc4e913bSChris Lattner VectorGatherOpConversion, VectorScatterOpConversion, 141465a3f289SMatthias Springer VectorExpandLoadOpConversion, VectorCompressStoreOpConversion, 141565a3f289SMatthias Springer VectorTransferConversion<TransferReadOp>, 141665a3f289SMatthias Springer VectorTransferConversion<TransferWriteOp>>(converter); 14175c0c51a9SNicolas Vasilache } 14185c0c51a9SNicolas Vasilache 141963b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns( 1420dc4e913bSChris Lattner LLVMTypeConverter &converter, RewritePatternSet &patterns) { 1421dc4e913bSChris Lattner patterns.add<VectorMatmulOpConversion>(converter); 1422dc4e913bSChris Lattner patterns.add<VectorFlatTransposeOpConversion>(converter); 142363b683a8SNicolas Vasilache } 1424