15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===//
25c0c51a9SNicolas Vasilache //
330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information.
556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
65c0c51a9SNicolas Vasilache //
756222a06SMehdi Amini //===----------------------------------------------------------------------===//
85c0c51a9SNicolas Vasilache 
965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h"
10870c1fd4SAlex Zinenko 
111834ad4aSRiver Riddle #include "../PassDetail.h"
125c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h"
135c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h"
145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h"
1569d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h"
164d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h"
178345b86dSNicolas Vasilache #include "mlir/IR/AffineMap.h"
185c0c51a9SNicolas Vasilache #include "mlir/IR/Attributes.h"
195c0c51a9SNicolas Vasilache #include "mlir/IR/Builders.h"
205c0c51a9SNicolas Vasilache #include "mlir/IR/MLIRContext.h"
215c0c51a9SNicolas Vasilache #include "mlir/IR/Module.h"
225c0c51a9SNicolas Vasilache #include "mlir/IR/Operation.h"
235c0c51a9SNicolas Vasilache #include "mlir/IR/PatternMatch.h"
245c0c51a9SNicolas Vasilache #include "mlir/IR/StandardTypes.h"
255c0c51a9SNicolas Vasilache #include "mlir/IR/Types.h"
265c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h"
275c0c51a9SNicolas Vasilache #include "mlir/Transforms/Passes.h"
285c0c51a9SNicolas Vasilache #include "llvm/IR/DerivedTypes.h"
295c0c51a9SNicolas Vasilache #include "llvm/IR/Module.h"
305c0c51a9SNicolas Vasilache #include "llvm/IR/Type.h"
315c0c51a9SNicolas Vasilache #include "llvm/Support/Allocator.h"
325c0c51a9SNicolas Vasilache #include "llvm/Support/ErrorHandling.h"
335c0c51a9SNicolas Vasilache 
345c0c51a9SNicolas Vasilache using namespace mlir;
3565678d93SNicolas Vasilache using namespace mlir::vector;
365c0c51a9SNicolas Vasilache 
375c0c51a9SNicolas Vasilache template <typename T>
385c0c51a9SNicolas Vasilache static LLVM::LLVMType getPtrToElementType(T containerType,
390f04384dSAlex Zinenko                                           LLVMTypeConverter &typeConverter) {
400f04384dSAlex Zinenko   return typeConverter.convertType(containerType.getElementType())
415c0c51a9SNicolas Vasilache       .template cast<LLVM::LLVMType>()
425c0c51a9SNicolas Vasilache       .getPointerTo();
435c0c51a9SNicolas Vasilache }
445c0c51a9SNicolas Vasilache 
459826fe5cSAart Bik // Helper to reduce vector type by one rank at front.
469826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) {
479826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
489826fe5cSAart Bik   return VectorType::get(tp.getShape().drop_front(), tp.getElementType());
499826fe5cSAart Bik }
509826fe5cSAart Bik 
519826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back.
529826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) {
539826fe5cSAart Bik   assert((tp.getRank() > 1) && "unlowerable vector type");
549826fe5cSAart Bik   return VectorType::get(tp.getShape().take_back(), tp.getElementType());
559826fe5cSAart Bik }
569826fe5cSAart Bik 
571c81adf3SAart Bik // Helper that picks the proper sequence for inserting.
58e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter,
590f04384dSAlex Zinenko                        LLVMTypeConverter &typeConverter, Location loc,
600f04384dSAlex Zinenko                        Value val1, Value val2, Type llvmType, int64_t rank,
610f04384dSAlex Zinenko                        int64_t pos) {
621c81adf3SAart Bik   if (rank == 1) {
631c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
641c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
650f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
661c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
671c81adf3SAart Bik     return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2,
681c81adf3SAart Bik                                                   constant);
691c81adf3SAart Bik   }
701c81adf3SAart Bik   return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2,
711c81adf3SAart Bik                                               rewriter.getI64ArrayAttr(pos));
721c81adf3SAart Bik }
731c81adf3SAart Bik 
742d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting.
752d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from,
762d515e49SNicolas Vasilache                        Value into, int64_t offset) {
772d515e49SNicolas Vasilache   auto vectorType = into.getType().cast<VectorType>();
782d515e49SNicolas Vasilache   if (vectorType.getRank() > 1)
792d515e49SNicolas Vasilache     return rewriter.create<InsertOp>(loc, from, into, offset);
802d515e49SNicolas Vasilache   return rewriter.create<vector::InsertElementOp>(
812d515e49SNicolas Vasilache       loc, vectorType, from, into,
822d515e49SNicolas Vasilache       rewriter.create<ConstantIndexOp>(loc, offset));
832d515e49SNicolas Vasilache }
842d515e49SNicolas Vasilache 
851c81adf3SAart Bik // Helper that picks the proper sequence for extracting.
86e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter,
870f04384dSAlex Zinenko                         LLVMTypeConverter &typeConverter, Location loc,
880f04384dSAlex Zinenko                         Value val, Type llvmType, int64_t rank, int64_t pos) {
891c81adf3SAart Bik   if (rank == 1) {
901c81adf3SAart Bik     auto idxType = rewriter.getIndexType();
911c81adf3SAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(
920f04384dSAlex Zinenko         loc, typeConverter.convertType(idxType),
931c81adf3SAart Bik         rewriter.getIntegerAttr(idxType, pos));
941c81adf3SAart Bik     return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val,
951c81adf3SAart Bik                                                    constant);
961c81adf3SAart Bik   }
971c81adf3SAart Bik   return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val,
981c81adf3SAart Bik                                                rewriter.getI64ArrayAttr(pos));
991c81adf3SAart Bik }
1001c81adf3SAart Bik 
1012d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting.
1022d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector,
1032d515e49SNicolas Vasilache                         int64_t offset) {
1042d515e49SNicolas Vasilache   auto vectorType = vector.getType().cast<VectorType>();
1052d515e49SNicolas Vasilache   if (vectorType.getRank() > 1)
1062d515e49SNicolas Vasilache     return rewriter.create<ExtractOp>(loc, vector, offset);
1072d515e49SNicolas Vasilache   return rewriter.create<vector::ExtractElementOp>(
1082d515e49SNicolas Vasilache       loc, vectorType.getElementType(), vector,
1092d515e49SNicolas Vasilache       rewriter.create<ConstantIndexOp>(loc, offset));
1102d515e49SNicolas Vasilache }
1112d515e49SNicolas Vasilache 
1122d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t.
1139db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing.
1142d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr,
1152d515e49SNicolas Vasilache                                               unsigned dropFront = 0,
1162d515e49SNicolas Vasilache                                               unsigned dropBack = 0) {
1172d515e49SNicolas Vasilache   assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds");
1182d515e49SNicolas Vasilache   auto range = arrayAttr.getAsRange<IntegerAttr>();
1192d515e49SNicolas Vasilache   SmallVector<int64_t, 4> res;
1202d515e49SNicolas Vasilache   res.reserve(arrayAttr.size() - dropFront - dropBack);
1212d515e49SNicolas Vasilache   for (auto it = range.begin() + dropFront, eit = range.end() - dropBack;
1222d515e49SNicolas Vasilache        it != eit; ++it)
1232d515e49SNicolas Vasilache     res.push_back((*it).getValue().getSExtValue());
1242d515e49SNicolas Vasilache   return res;
1252d515e49SNicolas Vasilache }
1262d515e49SNicolas Vasilache 
1275f9e0466SNicolas Vasilache template <typename TransferOp>
1285f9e0466SNicolas Vasilache LogicalResult getVectorTransferAlignment(LLVMTypeConverter &typeConverter,
1295f9e0466SNicolas Vasilache                                          TransferOp xferOp, unsigned &align) {
1305f9e0466SNicolas Vasilache   Type elementTy =
1315f9e0466SNicolas Vasilache       typeConverter.convertType(xferOp.getMemRefType().getElementType());
1325f9e0466SNicolas Vasilache   if (!elementTy)
1335f9e0466SNicolas Vasilache     return failure();
1345f9e0466SNicolas Vasilache 
1355f9e0466SNicolas Vasilache   auto dataLayout = typeConverter.getDialect()->getLLVMModule().getDataLayout();
1365f9e0466SNicolas Vasilache   align = dataLayout.getPrefTypeAlignment(
1375f9e0466SNicolas Vasilache       elementTy.cast<LLVM::LLVMType>().getUnderlyingType());
1385f9e0466SNicolas Vasilache   return success();
1395f9e0466SNicolas Vasilache }
1405f9e0466SNicolas Vasilache 
1415f9e0466SNicolas Vasilache static LogicalResult
1425f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter,
1435f9e0466SNicolas Vasilache                                  LLVMTypeConverter &typeConverter, Location loc,
1445f9e0466SNicolas Vasilache                                  TransferReadOp xferOp,
1455f9e0466SNicolas Vasilache                                  ArrayRef<Value> operands, Value dataPtr) {
1465f9e0466SNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::LoadOp>(xferOp, dataPtr);
1475f9e0466SNicolas Vasilache   return success();
1485f9e0466SNicolas Vasilache }
1495f9e0466SNicolas Vasilache 
1505f9e0466SNicolas Vasilache static LogicalResult
1515f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter,
1525f9e0466SNicolas Vasilache                             LLVMTypeConverter &typeConverter, Location loc,
1535f9e0466SNicolas Vasilache                             TransferReadOp xferOp, ArrayRef<Value> operands,
1545f9e0466SNicolas Vasilache                             Value dataPtr, Value mask) {
1555f9e0466SNicolas Vasilache   auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); };
1565f9e0466SNicolas Vasilache   VectorType fillType = xferOp.getVectorType();
1575f9e0466SNicolas Vasilache   Value fill = rewriter.create<SplatOp>(loc, fillType, xferOp.padding());
1585f9e0466SNicolas Vasilache   fill = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(fillType), fill);
1595f9e0466SNicolas Vasilache 
1605f9e0466SNicolas Vasilache   Type vecTy = typeConverter.convertType(xferOp.getVectorType());
1615f9e0466SNicolas Vasilache   if (!vecTy)
1625f9e0466SNicolas Vasilache     return failure();
1635f9e0466SNicolas Vasilache 
1645f9e0466SNicolas Vasilache   unsigned align;
1655f9e0466SNicolas Vasilache   if (failed(getVectorTransferAlignment(typeConverter, xferOp, align)))
1665f9e0466SNicolas Vasilache     return failure();
1675f9e0466SNicolas Vasilache 
1685f9e0466SNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>(
1695f9e0466SNicolas Vasilache       xferOp, vecTy, dataPtr, mask, ValueRange{fill},
1705f9e0466SNicolas Vasilache       rewriter.getI32IntegerAttr(align));
1715f9e0466SNicolas Vasilache   return success();
1725f9e0466SNicolas Vasilache }
1735f9e0466SNicolas Vasilache 
1745f9e0466SNicolas Vasilache static LogicalResult
1755f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter,
1765f9e0466SNicolas Vasilache                                  LLVMTypeConverter &typeConverter, Location loc,
1775f9e0466SNicolas Vasilache                                  TransferWriteOp xferOp,
1785f9e0466SNicolas Vasilache                                  ArrayRef<Value> operands, Value dataPtr) {
1792d2c73c5SJacques Pienaar   auto adaptor = TransferWriteOpAdaptor(operands);
1805f9e0466SNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::StoreOp>(xferOp, adaptor.vector(), dataPtr);
1815f9e0466SNicolas Vasilache   return success();
1825f9e0466SNicolas Vasilache }
1835f9e0466SNicolas Vasilache 
1845f9e0466SNicolas Vasilache static LogicalResult
1855f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter,
1865f9e0466SNicolas Vasilache                             LLVMTypeConverter &typeConverter, Location loc,
1875f9e0466SNicolas Vasilache                             TransferWriteOp xferOp, ArrayRef<Value> operands,
1885f9e0466SNicolas Vasilache                             Value dataPtr, Value mask) {
1895f9e0466SNicolas Vasilache   unsigned align;
1905f9e0466SNicolas Vasilache   if (failed(getVectorTransferAlignment(typeConverter, xferOp, align)))
1915f9e0466SNicolas Vasilache     return failure();
1925f9e0466SNicolas Vasilache 
1932d2c73c5SJacques Pienaar   auto adaptor = TransferWriteOpAdaptor(operands);
1945f9e0466SNicolas Vasilache   rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>(
1955f9e0466SNicolas Vasilache       xferOp, adaptor.vector(), dataPtr, mask,
1965f9e0466SNicolas Vasilache       rewriter.getI32IntegerAttr(align));
1975f9e0466SNicolas Vasilache   return success();
1985f9e0466SNicolas Vasilache }
1995f9e0466SNicolas Vasilache 
2002d2c73c5SJacques Pienaar static TransferReadOpAdaptor getTransferOpAdapter(TransferReadOp xferOp,
2012d2c73c5SJacques Pienaar                                                   ArrayRef<Value> operands) {
2022d2c73c5SJacques Pienaar   return TransferReadOpAdaptor(operands);
2035f9e0466SNicolas Vasilache }
2045f9e0466SNicolas Vasilache 
2052d2c73c5SJacques Pienaar static TransferWriteOpAdaptor getTransferOpAdapter(TransferWriteOp xferOp,
2062d2c73c5SJacques Pienaar                                                    ArrayRef<Value> operands) {
2072d2c73c5SJacques Pienaar   return TransferWriteOpAdaptor(operands);
2085f9e0466SNicolas Vasilache }
2095f9e0466SNicolas Vasilache 
21090c01357SBenjamin Kramer namespace {
211e83b7b99Saartbik 
21263b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply.
21363b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply.
21463b683a8SNicolas Vasilache class VectorMatmulOpConversion : public ConvertToLLVMPattern {
21563b683a8SNicolas Vasilache public:
21663b683a8SNicolas Vasilache   explicit VectorMatmulOpConversion(MLIRContext *context,
21763b683a8SNicolas Vasilache                                     LLVMTypeConverter &typeConverter)
21863b683a8SNicolas Vasilache       : ConvertToLLVMPattern(vector::MatmulOp::getOperationName(), context,
21963b683a8SNicolas Vasilache                              typeConverter) {}
22063b683a8SNicolas Vasilache 
2213145427dSRiver Riddle   LogicalResult
22263b683a8SNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
22363b683a8SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
22463b683a8SNicolas Vasilache     auto matmulOp = cast<vector::MatmulOp>(op);
2252d2c73c5SJacques Pienaar     auto adaptor = vector::MatmulOpAdaptor(operands);
22663b683a8SNicolas Vasilache     rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>(
22763b683a8SNicolas Vasilache         op, typeConverter.convertType(matmulOp.res().getType()), adaptor.lhs(),
22863b683a8SNicolas Vasilache         adaptor.rhs(), matmulOp.lhs_rows(), matmulOp.lhs_columns(),
22963b683a8SNicolas Vasilache         matmulOp.rhs_columns());
2303145427dSRiver Riddle     return success();
23163b683a8SNicolas Vasilache   }
23263b683a8SNicolas Vasilache };
23363b683a8SNicolas Vasilache 
234c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose.
235c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose.
236c295a65dSaartbik class VectorFlatTransposeOpConversion : public ConvertToLLVMPattern {
237c295a65dSaartbik public:
238c295a65dSaartbik   explicit VectorFlatTransposeOpConversion(MLIRContext *context,
239c295a65dSaartbik                                            LLVMTypeConverter &typeConverter)
240c295a65dSaartbik       : ConvertToLLVMPattern(vector::FlatTransposeOp::getOperationName(),
241c295a65dSaartbik                              context, typeConverter) {}
242c295a65dSaartbik 
243c295a65dSaartbik   LogicalResult
244c295a65dSaartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
245c295a65dSaartbik                   ConversionPatternRewriter &rewriter) const override {
246c295a65dSaartbik     auto transOp = cast<vector::FlatTransposeOp>(op);
2472d2c73c5SJacques Pienaar     auto adaptor = vector::FlatTransposeOpAdaptor(operands);
248c295a65dSaartbik     rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>(
249c295a65dSaartbik         transOp, typeConverter.convertType(transOp.res().getType()),
250c295a65dSaartbik         adaptor.matrix(), transOp.rows(), transOp.columns());
251c295a65dSaartbik     return success();
252c295a65dSaartbik   }
253c295a65dSaartbik };
254c295a65dSaartbik 
255870c1fd4SAlex Zinenko class VectorReductionOpConversion : public ConvertToLLVMPattern {
256e83b7b99Saartbik public:
257e83b7b99Saartbik   explicit VectorReductionOpConversion(MLIRContext *context,
258ceb1b327Saartbik                                        LLVMTypeConverter &typeConverter,
259ceb1b327Saartbik                                        bool reassociateFP)
260870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ReductionOp::getOperationName(), context,
261ceb1b327Saartbik                              typeConverter),
262ceb1b327Saartbik         reassociateFPReductions(reassociateFP) {}
263e83b7b99Saartbik 
2643145427dSRiver Riddle   LogicalResult
265e83b7b99Saartbik   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
266e83b7b99Saartbik                   ConversionPatternRewriter &rewriter) const override {
267e83b7b99Saartbik     auto reductionOp = cast<vector::ReductionOp>(op);
268e83b7b99Saartbik     auto kind = reductionOp.kind();
269e83b7b99Saartbik     Type eltType = reductionOp.dest().getType();
2700f04384dSAlex Zinenko     Type llvmType = typeConverter.convertType(eltType);
27135b68527SLei Zhang     if (eltType.isSignlessInteger(32) || eltType.isSignlessInteger(64)) {
272e83b7b99Saartbik       // Integer reductions: add/mul/min/max/and/or/xor.
273e83b7b99Saartbik       if (kind == "add")
274e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_add>(
275e83b7b99Saartbik             op, llvmType, operands[0]);
276e83b7b99Saartbik       else if (kind == "mul")
277e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_mul>(
278e83b7b99Saartbik             op, llvmType, operands[0]);
279e83b7b99Saartbik       else if (kind == "min")
280e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smin>(
281e83b7b99Saartbik             op, llvmType, operands[0]);
282e83b7b99Saartbik       else if (kind == "max")
283e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smax>(
284e83b7b99Saartbik             op, llvmType, operands[0]);
285e83b7b99Saartbik       else if (kind == "and")
286e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_and>(
287e83b7b99Saartbik             op, llvmType, operands[0]);
288e83b7b99Saartbik       else if (kind == "or")
289e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_or>(
290e83b7b99Saartbik             op, llvmType, operands[0]);
291e83b7b99Saartbik       else if (kind == "xor")
292e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_xor>(
293e83b7b99Saartbik             op, llvmType, operands[0]);
294e83b7b99Saartbik       else
2953145427dSRiver Riddle         return failure();
2963145427dSRiver Riddle       return success();
297e83b7b99Saartbik 
298e83b7b99Saartbik     } else if (eltType.isF32() || eltType.isF64()) {
299e83b7b99Saartbik       // Floating-point reductions: add/mul/min/max
300e83b7b99Saartbik       if (kind == "add") {
3010d924700Saartbik         // Optional accumulator (or zero).
3020d924700Saartbik         Value acc = operands.size() > 1 ? operands[1]
3030d924700Saartbik                                         : rewriter.create<LLVM::ConstantOp>(
3040d924700Saartbik                                               op->getLoc(), llvmType,
3050d924700Saartbik                                               rewriter.getZeroAttr(eltType));
306e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fadd>(
307ceb1b327Saartbik             op, llvmType, acc, operands[0],
308ceb1b327Saartbik             rewriter.getBoolAttr(reassociateFPReductions));
309e83b7b99Saartbik       } else if (kind == "mul") {
3100d924700Saartbik         // Optional accumulator (or one).
3110d924700Saartbik         Value acc = operands.size() > 1
3120d924700Saartbik                         ? operands[1]
3130d924700Saartbik                         : rewriter.create<LLVM::ConstantOp>(
3140d924700Saartbik                               op->getLoc(), llvmType,
3150d924700Saartbik                               rewriter.getFloatAttr(eltType, 1.0));
316e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fmul>(
317ceb1b327Saartbik             op, llvmType, acc, operands[0],
318ceb1b327Saartbik             rewriter.getBoolAttr(reassociateFPReductions));
319e83b7b99Saartbik       } else if (kind == "min")
320e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmin>(
321e83b7b99Saartbik             op, llvmType, operands[0]);
322e83b7b99Saartbik       else if (kind == "max")
323e83b7b99Saartbik         rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmax>(
324e83b7b99Saartbik             op, llvmType, operands[0]);
325e83b7b99Saartbik       else
3263145427dSRiver Riddle         return failure();
3273145427dSRiver Riddle       return success();
328e83b7b99Saartbik     }
3293145427dSRiver Riddle     return failure();
330e83b7b99Saartbik   }
331ceb1b327Saartbik 
332ceb1b327Saartbik private:
333ceb1b327Saartbik   const bool reassociateFPReductions;
334e83b7b99Saartbik };
335e83b7b99Saartbik 
336870c1fd4SAlex Zinenko class VectorShuffleOpConversion : public ConvertToLLVMPattern {
3371c81adf3SAart Bik public:
3381c81adf3SAart Bik   explicit VectorShuffleOpConversion(MLIRContext *context,
3391c81adf3SAart Bik                                      LLVMTypeConverter &typeConverter)
340870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ShuffleOp::getOperationName(), context,
3411c81adf3SAart Bik                              typeConverter) {}
3421c81adf3SAart Bik 
3433145427dSRiver Riddle   LogicalResult
344e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
3451c81adf3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
3461c81adf3SAart Bik     auto loc = op->getLoc();
3472d2c73c5SJacques Pienaar     auto adaptor = vector::ShuffleOpAdaptor(operands);
3481c81adf3SAart Bik     auto shuffleOp = cast<vector::ShuffleOp>(op);
3491c81adf3SAart Bik     auto v1Type = shuffleOp.getV1VectorType();
3501c81adf3SAart Bik     auto v2Type = shuffleOp.getV2VectorType();
3511c81adf3SAart Bik     auto vectorType = shuffleOp.getVectorType();
3520f04384dSAlex Zinenko     Type llvmType = typeConverter.convertType(vectorType);
3531c81adf3SAart Bik     auto maskArrayAttr = shuffleOp.mask();
3541c81adf3SAart Bik 
3551c81adf3SAart Bik     // Bail if result type cannot be lowered.
3561c81adf3SAart Bik     if (!llvmType)
3573145427dSRiver Riddle       return failure();
3581c81adf3SAart Bik 
3591c81adf3SAart Bik     // Get rank and dimension sizes.
3601c81adf3SAart Bik     int64_t rank = vectorType.getRank();
3611c81adf3SAart Bik     assert(v1Type.getRank() == rank);
3621c81adf3SAart Bik     assert(v2Type.getRank() == rank);
3631c81adf3SAart Bik     int64_t v1Dim = v1Type.getDimSize(0);
3641c81adf3SAart Bik 
3651c81adf3SAart Bik     // For rank 1, where both operands have *exactly* the same vector type,
3661c81adf3SAart Bik     // there is direct shuffle support in LLVM. Use it!
3671c81adf3SAart Bik     if (rank == 1 && v1Type == v2Type) {
368e62a6956SRiver Riddle       Value shuffle = rewriter.create<LLVM::ShuffleVectorOp>(
3691c81adf3SAart Bik           loc, adaptor.v1(), adaptor.v2(), maskArrayAttr);
3701c81adf3SAart Bik       rewriter.replaceOp(op, shuffle);
3713145427dSRiver Riddle       return success();
372b36aaeafSAart Bik     }
373b36aaeafSAart Bik 
3741c81adf3SAart Bik     // For all other cases, insert the individual values individually.
375e62a6956SRiver Riddle     Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType);
3761c81adf3SAart Bik     int64_t insPos = 0;
3771c81adf3SAart Bik     for (auto en : llvm::enumerate(maskArrayAttr)) {
3781c81adf3SAart Bik       int64_t extPos = en.value().cast<IntegerAttr>().getInt();
379e62a6956SRiver Riddle       Value value = adaptor.v1();
3801c81adf3SAart Bik       if (extPos >= v1Dim) {
3811c81adf3SAart Bik         extPos -= v1Dim;
3821c81adf3SAart Bik         value = adaptor.v2();
383b36aaeafSAart Bik       }
3840f04384dSAlex Zinenko       Value extract = extractOne(rewriter, typeConverter, loc, value, llvmType,
3850f04384dSAlex Zinenko                                  rank, extPos);
3860f04384dSAlex Zinenko       insert = insertOne(rewriter, typeConverter, loc, insert, extract,
3870f04384dSAlex Zinenko                          llvmType, rank, insPos++);
3881c81adf3SAart Bik     }
3891c81adf3SAart Bik     rewriter.replaceOp(op, insert);
3903145427dSRiver Riddle     return success();
391b36aaeafSAart Bik   }
392b36aaeafSAart Bik };
393b36aaeafSAart Bik 
394870c1fd4SAlex Zinenko class VectorExtractElementOpConversion : public ConvertToLLVMPattern {
395cd5dab8aSAart Bik public:
396cd5dab8aSAart Bik   explicit VectorExtractElementOpConversion(MLIRContext *context,
397cd5dab8aSAart Bik                                             LLVMTypeConverter &typeConverter)
398870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ExtractElementOp::getOperationName(),
399870c1fd4SAlex Zinenko                              context, typeConverter) {}
400cd5dab8aSAart Bik 
4013145427dSRiver Riddle   LogicalResult
402e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
403cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
4042d2c73c5SJacques Pienaar     auto adaptor = vector::ExtractElementOpAdaptor(operands);
405cd5dab8aSAart Bik     auto extractEltOp = cast<vector::ExtractElementOp>(op);
406cd5dab8aSAart Bik     auto vectorType = extractEltOp.getVectorType();
4070f04384dSAlex Zinenko     auto llvmType = typeConverter.convertType(vectorType.getElementType());
408cd5dab8aSAart Bik 
409cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
410cd5dab8aSAart Bik     if (!llvmType)
4113145427dSRiver Riddle       return failure();
412cd5dab8aSAart Bik 
413cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>(
414cd5dab8aSAart Bik         op, llvmType, adaptor.vector(), adaptor.position());
4153145427dSRiver Riddle     return success();
416cd5dab8aSAart Bik   }
417cd5dab8aSAart Bik };
418cd5dab8aSAart Bik 
419870c1fd4SAlex Zinenko class VectorExtractOpConversion : public ConvertToLLVMPattern {
4205c0c51a9SNicolas Vasilache public:
4219826fe5cSAart Bik   explicit VectorExtractOpConversion(MLIRContext *context,
4225c0c51a9SNicolas Vasilache                                      LLVMTypeConverter &typeConverter)
423870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::ExtractOp::getOperationName(), context,
4245c0c51a9SNicolas Vasilache                              typeConverter) {}
4255c0c51a9SNicolas Vasilache 
4263145427dSRiver Riddle   LogicalResult
427e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
4285c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
4295c0c51a9SNicolas Vasilache     auto loc = op->getLoc();
4302d2c73c5SJacques Pienaar     auto adaptor = vector::ExtractOpAdaptor(operands);
431d37f2725SAart Bik     auto extractOp = cast<vector::ExtractOp>(op);
4329826fe5cSAart Bik     auto vectorType = extractOp.getVectorType();
4332bdf33ccSRiver Riddle     auto resultType = extractOp.getResult().getType();
4340f04384dSAlex Zinenko     auto llvmResultType = typeConverter.convertType(resultType);
4355c0c51a9SNicolas Vasilache     auto positionArrayAttr = extractOp.position();
4369826fe5cSAart Bik 
4379826fe5cSAart Bik     // Bail if result type cannot be lowered.
4389826fe5cSAart Bik     if (!llvmResultType)
4393145427dSRiver Riddle       return failure();
4409826fe5cSAart Bik 
4415c0c51a9SNicolas Vasilache     // One-shot extraction of vector from array (only requires extractvalue).
4425c0c51a9SNicolas Vasilache     if (resultType.isa<VectorType>()) {
443e62a6956SRiver Riddle       Value extracted = rewriter.create<LLVM::ExtractValueOp>(
4445c0c51a9SNicolas Vasilache           loc, llvmResultType, adaptor.vector(), positionArrayAttr);
4455c0c51a9SNicolas Vasilache       rewriter.replaceOp(op, extracted);
4463145427dSRiver Riddle       return success();
4475c0c51a9SNicolas Vasilache     }
4485c0c51a9SNicolas Vasilache 
4499826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
4505c0c51a9SNicolas Vasilache     auto *context = op->getContext();
451e62a6956SRiver Riddle     Value extracted = adaptor.vector();
4525c0c51a9SNicolas Vasilache     auto positionAttrs = positionArrayAttr.getValue();
4535c0c51a9SNicolas Vasilache     if (positionAttrs.size() > 1) {
4549826fe5cSAart Bik       auto oneDVectorType = reducedVectorTypeBack(vectorType);
4555c0c51a9SNicolas Vasilache       auto nMinusOnePositionAttrs =
4565c0c51a9SNicolas Vasilache           ArrayAttr::get(positionAttrs.drop_back(), context);
4575c0c51a9SNicolas Vasilache       extracted = rewriter.create<LLVM::ExtractValueOp>(
4580f04384dSAlex Zinenko           loc, typeConverter.convertType(oneDVectorType), extracted,
4595c0c51a9SNicolas Vasilache           nMinusOnePositionAttrs);
4605c0c51a9SNicolas Vasilache     }
4615c0c51a9SNicolas Vasilache 
4625c0c51a9SNicolas Vasilache     // Remaining extraction of element from 1-D LLVM vector
4635c0c51a9SNicolas Vasilache     auto position = positionAttrs.back().cast<IntegerAttr>();
4640f04384dSAlex Zinenko     auto i64Type = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect());
4651d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
4665c0c51a9SNicolas Vasilache     extracted =
4675c0c51a9SNicolas Vasilache         rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant);
4685c0c51a9SNicolas Vasilache     rewriter.replaceOp(op, extracted);
4695c0c51a9SNicolas Vasilache 
4703145427dSRiver Riddle     return success();
4715c0c51a9SNicolas Vasilache   }
4725c0c51a9SNicolas Vasilache };
4735c0c51a9SNicolas Vasilache 
474681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector
475681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion.
476681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank.
477681f929fSNicolas Vasilache ///
478681f929fSNicolas Vasilache /// Example:
479681f929fSNicolas Vasilache /// ```
480681f929fSNicolas Vasilache ///  vector.fma %a, %a, %a : vector<8xf32>
481681f929fSNicolas Vasilache /// ```
482681f929fSNicolas Vasilache /// is converted to:
483681f929fSNicolas Vasilache /// ```
484681f929fSNicolas Vasilache ///  llvm.intr.fma %va, %va, %va:
485681f929fSNicolas Vasilache ///    (!llvm<"<8 x float>">, !llvm<"<8 x float>">, !llvm<"<8 x float>">)
486681f929fSNicolas Vasilache ///    -> !llvm<"<8 x float>">
487681f929fSNicolas Vasilache /// ```
488870c1fd4SAlex Zinenko class VectorFMAOp1DConversion : public ConvertToLLVMPattern {
489681f929fSNicolas Vasilache public:
490681f929fSNicolas Vasilache   explicit VectorFMAOp1DConversion(MLIRContext *context,
491681f929fSNicolas Vasilache                                    LLVMTypeConverter &typeConverter)
492870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::FMAOp::getOperationName(), context,
493681f929fSNicolas Vasilache                              typeConverter) {}
494681f929fSNicolas Vasilache 
4953145427dSRiver Riddle   LogicalResult
496681f929fSNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
497681f929fSNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
4982d2c73c5SJacques Pienaar     auto adaptor = vector::FMAOpAdaptor(operands);
499681f929fSNicolas Vasilache     vector::FMAOp fmaOp = cast<vector::FMAOp>(op);
500681f929fSNicolas Vasilache     VectorType vType = fmaOp.getVectorType();
501681f929fSNicolas Vasilache     if (vType.getRank() != 1)
5023145427dSRiver Riddle       return failure();
503681f929fSNicolas Vasilache     rewriter.replaceOpWithNewOp<LLVM::FMAOp>(op, adaptor.lhs(), adaptor.rhs(),
504681f929fSNicolas Vasilache                                              adaptor.acc());
5053145427dSRiver Riddle     return success();
506681f929fSNicolas Vasilache   }
507681f929fSNicolas Vasilache };
508681f929fSNicolas Vasilache 
509870c1fd4SAlex Zinenko class VectorInsertElementOpConversion : public ConvertToLLVMPattern {
510cd5dab8aSAart Bik public:
511cd5dab8aSAart Bik   explicit VectorInsertElementOpConversion(MLIRContext *context,
512cd5dab8aSAart Bik                                            LLVMTypeConverter &typeConverter)
513870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::InsertElementOp::getOperationName(),
514870c1fd4SAlex Zinenko                              context, typeConverter) {}
515cd5dab8aSAart Bik 
5163145427dSRiver Riddle   LogicalResult
517e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
518cd5dab8aSAart Bik                   ConversionPatternRewriter &rewriter) const override {
5192d2c73c5SJacques Pienaar     auto adaptor = vector::InsertElementOpAdaptor(operands);
520cd5dab8aSAart Bik     auto insertEltOp = cast<vector::InsertElementOp>(op);
521cd5dab8aSAart Bik     auto vectorType = insertEltOp.getDestVectorType();
5220f04384dSAlex Zinenko     auto llvmType = typeConverter.convertType(vectorType);
523cd5dab8aSAart Bik 
524cd5dab8aSAart Bik     // Bail if result type cannot be lowered.
525cd5dab8aSAart Bik     if (!llvmType)
5263145427dSRiver Riddle       return failure();
527cd5dab8aSAart Bik 
528cd5dab8aSAart Bik     rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>(
529cd5dab8aSAart Bik         op, llvmType, adaptor.dest(), adaptor.source(), adaptor.position());
5303145427dSRiver Riddle     return success();
531cd5dab8aSAart Bik   }
532cd5dab8aSAart Bik };
533cd5dab8aSAart Bik 
534870c1fd4SAlex Zinenko class VectorInsertOpConversion : public ConvertToLLVMPattern {
5359826fe5cSAart Bik public:
5369826fe5cSAart Bik   explicit VectorInsertOpConversion(MLIRContext *context,
5379826fe5cSAart Bik                                     LLVMTypeConverter &typeConverter)
538870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::InsertOp::getOperationName(), context,
5399826fe5cSAart Bik                              typeConverter) {}
5409826fe5cSAart Bik 
5413145427dSRiver Riddle   LogicalResult
542e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
5439826fe5cSAart Bik                   ConversionPatternRewriter &rewriter) const override {
5449826fe5cSAart Bik     auto loc = op->getLoc();
5452d2c73c5SJacques Pienaar     auto adaptor = vector::InsertOpAdaptor(operands);
5469826fe5cSAart Bik     auto insertOp = cast<vector::InsertOp>(op);
5479826fe5cSAart Bik     auto sourceType = insertOp.getSourceType();
5489826fe5cSAart Bik     auto destVectorType = insertOp.getDestVectorType();
5490f04384dSAlex Zinenko     auto llvmResultType = typeConverter.convertType(destVectorType);
5509826fe5cSAart Bik     auto positionArrayAttr = insertOp.position();
5519826fe5cSAart Bik 
5529826fe5cSAart Bik     // Bail if result type cannot be lowered.
5539826fe5cSAart Bik     if (!llvmResultType)
5543145427dSRiver Riddle       return failure();
5559826fe5cSAart Bik 
5569826fe5cSAart Bik     // One-shot insertion of a vector into an array (only requires insertvalue).
5579826fe5cSAart Bik     if (sourceType.isa<VectorType>()) {
558e62a6956SRiver Riddle       Value inserted = rewriter.create<LLVM::InsertValueOp>(
5599826fe5cSAart Bik           loc, llvmResultType, adaptor.dest(), adaptor.source(),
5609826fe5cSAart Bik           positionArrayAttr);
5619826fe5cSAart Bik       rewriter.replaceOp(op, inserted);
5623145427dSRiver Riddle       return success();
5639826fe5cSAart Bik     }
5649826fe5cSAart Bik 
5659826fe5cSAart Bik     // Potential extraction of 1-D vector from array.
5669826fe5cSAart Bik     auto *context = op->getContext();
567e62a6956SRiver Riddle     Value extracted = adaptor.dest();
5689826fe5cSAart Bik     auto positionAttrs = positionArrayAttr.getValue();
5699826fe5cSAart Bik     auto position = positionAttrs.back().cast<IntegerAttr>();
5709826fe5cSAart Bik     auto oneDVectorType = destVectorType;
5719826fe5cSAart Bik     if (positionAttrs.size() > 1) {
5729826fe5cSAart Bik       oneDVectorType = reducedVectorTypeBack(destVectorType);
5739826fe5cSAart Bik       auto nMinusOnePositionAttrs =
5749826fe5cSAart Bik           ArrayAttr::get(positionAttrs.drop_back(), context);
5759826fe5cSAart Bik       extracted = rewriter.create<LLVM::ExtractValueOp>(
5760f04384dSAlex Zinenko           loc, typeConverter.convertType(oneDVectorType), extracted,
5779826fe5cSAart Bik           nMinusOnePositionAttrs);
5789826fe5cSAart Bik     }
5799826fe5cSAart Bik 
5809826fe5cSAart Bik     // Insertion of an element into a 1-D LLVM vector.
5810f04384dSAlex Zinenko     auto i64Type = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect());
5821d47564aSAart Bik     auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position);
583e62a6956SRiver Riddle     Value inserted = rewriter.create<LLVM::InsertElementOp>(
5840f04384dSAlex Zinenko         loc, typeConverter.convertType(oneDVectorType), extracted,
5850f04384dSAlex Zinenko         adaptor.source(), constant);
5869826fe5cSAart Bik 
5879826fe5cSAart Bik     // Potential insertion of resulting 1-D vector into array.
5889826fe5cSAart Bik     if (positionAttrs.size() > 1) {
5899826fe5cSAart Bik       auto nMinusOnePositionAttrs =
5909826fe5cSAart Bik           ArrayAttr::get(positionAttrs.drop_back(), context);
5919826fe5cSAart Bik       inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType,
5929826fe5cSAart Bik                                                       adaptor.dest(), inserted,
5939826fe5cSAart Bik                                                       nMinusOnePositionAttrs);
5949826fe5cSAart Bik     }
5959826fe5cSAart Bik 
5969826fe5cSAart Bik     rewriter.replaceOp(op, inserted);
5973145427dSRiver Riddle     return success();
5989826fe5cSAart Bik   }
5999826fe5cSAart Bik };
6009826fe5cSAart Bik 
601681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1.
602681f929fSNicolas Vasilache ///
603681f929fSNicolas Vasilache /// Example:
604681f929fSNicolas Vasilache /// ```
605681f929fSNicolas Vasilache ///   %d = vector.fma %a, %b, %c : vector<2x4xf32>
606681f929fSNicolas Vasilache /// ```
607681f929fSNicolas Vasilache /// is rewritten into:
608681f929fSNicolas Vasilache /// ```
609681f929fSNicolas Vasilache ///  %r = splat %f0: vector<2x4xf32>
610681f929fSNicolas Vasilache ///  %va = vector.extractvalue %a[0] : vector<2x4xf32>
611681f929fSNicolas Vasilache ///  %vb = vector.extractvalue %b[0] : vector<2x4xf32>
612681f929fSNicolas Vasilache ///  %vc = vector.extractvalue %c[0] : vector<2x4xf32>
613681f929fSNicolas Vasilache ///  %vd = vector.fma %va, %vb, %vc : vector<4xf32>
614681f929fSNicolas Vasilache ///  %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32>
615681f929fSNicolas Vasilache ///  %va2 = vector.extractvalue %a2[1] : vector<2x4xf32>
616681f929fSNicolas Vasilache ///  %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32>
617681f929fSNicolas Vasilache ///  %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32>
618681f929fSNicolas Vasilache ///  %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32>
619681f929fSNicolas Vasilache ///  %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32>
620681f929fSNicolas Vasilache ///  // %r3 holds the final value.
621681f929fSNicolas Vasilache /// ```
622681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> {
623681f929fSNicolas Vasilache public:
624681f929fSNicolas Vasilache   using OpRewritePattern<FMAOp>::OpRewritePattern;
625681f929fSNicolas Vasilache 
6263145427dSRiver Riddle   LogicalResult matchAndRewrite(FMAOp op,
627681f929fSNicolas Vasilache                                 PatternRewriter &rewriter) const override {
628681f929fSNicolas Vasilache     auto vType = op.getVectorType();
629681f929fSNicolas Vasilache     if (vType.getRank() < 2)
6303145427dSRiver Riddle       return failure();
631681f929fSNicolas Vasilache 
632681f929fSNicolas Vasilache     auto loc = op.getLoc();
633681f929fSNicolas Vasilache     auto elemType = vType.getElementType();
634681f929fSNicolas Vasilache     Value zero = rewriter.create<ConstantOp>(loc, elemType,
635681f929fSNicolas Vasilache                                              rewriter.getZeroAttr(elemType));
636681f929fSNicolas Vasilache     Value desc = rewriter.create<SplatOp>(loc, vType, zero);
637681f929fSNicolas Vasilache     for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) {
638681f929fSNicolas Vasilache       Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i);
639681f929fSNicolas Vasilache       Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i);
640681f929fSNicolas Vasilache       Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i);
641681f929fSNicolas Vasilache       Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC);
642681f929fSNicolas Vasilache       desc = rewriter.create<InsertOp>(loc, fma, desc, i);
643681f929fSNicolas Vasilache     }
644681f929fSNicolas Vasilache     rewriter.replaceOp(op, desc);
6453145427dSRiver Riddle     return success();
646681f929fSNicolas Vasilache   }
647681f929fSNicolas Vasilache };
648681f929fSNicolas Vasilache 
6492d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly
6502d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern
6512d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to
6522d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same
6532d515e49SNicolas Vasilache // rank.
6542d515e49SNicolas Vasilache //
6552d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors
6562d515e49SNicolas Vasilache // have different ranks. In this case:
6572d515e49SNicolas Vasilache //   1. the proper subvector is extracted from the destination vector
6582d515e49SNicolas Vasilache //   2. a new InsertStridedSlice op is created to insert the source in the
6592d515e49SNicolas Vasilache //   destination subvector
6602d515e49SNicolas Vasilache //   3. the destination subvector is inserted back in the proper place
6612d515e49SNicolas Vasilache //   4. the op is replaced by the result of step 3.
6622d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a
6632d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`.
6642d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern
6652d515e49SNicolas Vasilache     : public OpRewritePattern<InsertStridedSliceOp> {
6662d515e49SNicolas Vasilache public:
6672d515e49SNicolas Vasilache   using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern;
6682d515e49SNicolas Vasilache 
6693145427dSRiver Riddle   LogicalResult matchAndRewrite(InsertStridedSliceOp op,
6702d515e49SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
6712d515e49SNicolas Vasilache     auto srcType = op.getSourceVectorType();
6722d515e49SNicolas Vasilache     auto dstType = op.getDestVectorType();
6732d515e49SNicolas Vasilache 
6742d515e49SNicolas Vasilache     if (op.offsets().getValue().empty())
6753145427dSRiver Riddle       return failure();
6762d515e49SNicolas Vasilache 
6772d515e49SNicolas Vasilache     auto loc = op.getLoc();
6782d515e49SNicolas Vasilache     int64_t rankDiff = dstType.getRank() - srcType.getRank();
6792d515e49SNicolas Vasilache     assert(rankDiff >= 0);
6802d515e49SNicolas Vasilache     if (rankDiff == 0)
6813145427dSRiver Riddle       return failure();
6822d515e49SNicolas Vasilache 
6832d515e49SNicolas Vasilache     int64_t rankRest = dstType.getRank() - rankDiff;
6842d515e49SNicolas Vasilache     // Extract / insert the subvector of matching rank and InsertStridedSlice
6852d515e49SNicolas Vasilache     // on it.
6862d515e49SNicolas Vasilache     Value extracted =
6872d515e49SNicolas Vasilache         rewriter.create<ExtractOp>(loc, op.dest(),
6882d515e49SNicolas Vasilache                                    getI64SubArray(op.offsets(), /*dropFront=*/0,
6892d515e49SNicolas Vasilache                                                   /*dropFront=*/rankRest));
6902d515e49SNicolas Vasilache     // A different pattern will kick in for InsertStridedSlice with matching
6912d515e49SNicolas Vasilache     // ranks.
6922d515e49SNicolas Vasilache     auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>(
6932d515e49SNicolas Vasilache         loc, op.source(), extracted,
6942d515e49SNicolas Vasilache         getI64SubArray(op.offsets(), /*dropFront=*/rankDiff),
695c8fc76a9Saartbik         getI64SubArray(op.strides(), /*dropFront=*/0));
6962d515e49SNicolas Vasilache     rewriter.replaceOpWithNewOp<InsertOp>(
6972d515e49SNicolas Vasilache         op, stridedSliceInnerOp.getResult(), op.dest(),
6982d515e49SNicolas Vasilache         getI64SubArray(op.offsets(), /*dropFront=*/0,
6992d515e49SNicolas Vasilache                        /*dropFront=*/rankRest));
7003145427dSRiver Riddle     return success();
7012d515e49SNicolas Vasilache   }
7022d515e49SNicolas Vasilache };
7032d515e49SNicolas Vasilache 
7042d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors
7052d515e49SNicolas Vasilache // have the same rank. In this case, we reduce
7062d515e49SNicolas Vasilache //   1. the proper subvector is extracted from the destination vector
7072d515e49SNicolas Vasilache //   2. a new InsertStridedSlice op is created to insert the source in the
7082d515e49SNicolas Vasilache //   destination subvector
7092d515e49SNicolas Vasilache //   3. the destination subvector is inserted back in the proper place
7102d515e49SNicolas Vasilache //   4. the op is replaced by the result of step 3.
7112d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a
7122d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`.
7132d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern
7142d515e49SNicolas Vasilache     : public OpRewritePattern<InsertStridedSliceOp> {
7152d515e49SNicolas Vasilache public:
7162d515e49SNicolas Vasilache   using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern;
7172d515e49SNicolas Vasilache 
7183145427dSRiver Riddle   LogicalResult matchAndRewrite(InsertStridedSliceOp op,
7192d515e49SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
7202d515e49SNicolas Vasilache     auto srcType = op.getSourceVectorType();
7212d515e49SNicolas Vasilache     auto dstType = op.getDestVectorType();
7222d515e49SNicolas Vasilache 
7232d515e49SNicolas Vasilache     if (op.offsets().getValue().empty())
7243145427dSRiver Riddle       return failure();
7252d515e49SNicolas Vasilache 
7262d515e49SNicolas Vasilache     int64_t rankDiff = dstType.getRank() - srcType.getRank();
7272d515e49SNicolas Vasilache     assert(rankDiff >= 0);
7282d515e49SNicolas Vasilache     if (rankDiff != 0)
7293145427dSRiver Riddle       return failure();
7302d515e49SNicolas Vasilache 
7312d515e49SNicolas Vasilache     if (srcType == dstType) {
7322d515e49SNicolas Vasilache       rewriter.replaceOp(op, op.source());
7333145427dSRiver Riddle       return success();
7342d515e49SNicolas Vasilache     }
7352d515e49SNicolas Vasilache 
7362d515e49SNicolas Vasilache     int64_t offset =
7372d515e49SNicolas Vasilache         op.offsets().getValue().front().cast<IntegerAttr>().getInt();
7382d515e49SNicolas Vasilache     int64_t size = srcType.getShape().front();
7392d515e49SNicolas Vasilache     int64_t stride =
7402d515e49SNicolas Vasilache         op.strides().getValue().front().cast<IntegerAttr>().getInt();
7412d515e49SNicolas Vasilache 
7422d515e49SNicolas Vasilache     auto loc = op.getLoc();
7432d515e49SNicolas Vasilache     Value res = op.dest();
7442d515e49SNicolas Vasilache     // For each slice of the source vector along the most major dimension.
7452d515e49SNicolas Vasilache     for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e;
7462d515e49SNicolas Vasilache          off += stride, ++idx) {
7472d515e49SNicolas Vasilache       // 1. extract the proper subvector (or element) from source
7482d515e49SNicolas Vasilache       Value extractedSource = extractOne(rewriter, loc, op.source(), idx);
7492d515e49SNicolas Vasilache       if (extractedSource.getType().isa<VectorType>()) {
7502d515e49SNicolas Vasilache         // 2. If we have a vector, extract the proper subvector from destination
7512d515e49SNicolas Vasilache         // Otherwise we are at the element level and no need to recurse.
7522d515e49SNicolas Vasilache         Value extractedDest = extractOne(rewriter, loc, op.dest(), off);
7532d515e49SNicolas Vasilache         // 3. Reduce the problem to lowering a new InsertStridedSlice op with
7542d515e49SNicolas Vasilache         // smaller rank.
755bd1ccfe6SRiver Riddle         extractedSource = rewriter.create<InsertStridedSliceOp>(
7562d515e49SNicolas Vasilache             loc, extractedSource, extractedDest,
7572d515e49SNicolas Vasilache             getI64SubArray(op.offsets(), /* dropFront=*/1),
7582d515e49SNicolas Vasilache             getI64SubArray(op.strides(), /* dropFront=*/1));
7592d515e49SNicolas Vasilache       }
7602d515e49SNicolas Vasilache       // 4. Insert the extractedSource into the res vector.
7612d515e49SNicolas Vasilache       res = insertOne(rewriter, loc, extractedSource, res, off);
7622d515e49SNicolas Vasilache     }
7632d515e49SNicolas Vasilache 
7642d515e49SNicolas Vasilache     rewriter.replaceOp(op, res);
7653145427dSRiver Riddle     return success();
7662d515e49SNicolas Vasilache   }
767bd1ccfe6SRiver Riddle   /// This pattern creates recursive InsertStridedSliceOp, but the recursion is
768bd1ccfe6SRiver Riddle   /// bounded as the rank is strictly decreasing.
769bd1ccfe6SRiver Riddle   bool hasBoundedRewriteRecursion() const final { return true; }
7702d515e49SNicolas Vasilache };
7712d515e49SNicolas Vasilache 
772870c1fd4SAlex Zinenko class VectorTypeCastOpConversion : public ConvertToLLVMPattern {
7735c0c51a9SNicolas Vasilache public:
7745c0c51a9SNicolas Vasilache   explicit VectorTypeCastOpConversion(MLIRContext *context,
7755c0c51a9SNicolas Vasilache                                       LLVMTypeConverter &typeConverter)
776870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::TypeCastOp::getOperationName(), context,
7775c0c51a9SNicolas Vasilache                              typeConverter) {}
7785c0c51a9SNicolas Vasilache 
7793145427dSRiver Riddle   LogicalResult
780e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
7815c0c51a9SNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
7825c0c51a9SNicolas Vasilache     auto loc = op->getLoc();
7835c0c51a9SNicolas Vasilache     vector::TypeCastOp castOp = cast<vector::TypeCastOp>(op);
7845c0c51a9SNicolas Vasilache     MemRefType sourceMemRefType =
7852bdf33ccSRiver Riddle         castOp.getOperand().getType().cast<MemRefType>();
7865c0c51a9SNicolas Vasilache     MemRefType targetMemRefType =
7872bdf33ccSRiver Riddle         castOp.getResult().getType().cast<MemRefType>();
7885c0c51a9SNicolas Vasilache 
7895c0c51a9SNicolas Vasilache     // Only static shape casts supported atm.
7905c0c51a9SNicolas Vasilache     if (!sourceMemRefType.hasStaticShape() ||
7915c0c51a9SNicolas Vasilache         !targetMemRefType.hasStaticShape())
7923145427dSRiver Riddle       return failure();
7935c0c51a9SNicolas Vasilache 
7945c0c51a9SNicolas Vasilache     auto llvmSourceDescriptorTy =
7952bdf33ccSRiver Riddle         operands[0].getType().dyn_cast<LLVM::LLVMType>();
7965c0c51a9SNicolas Vasilache     if (!llvmSourceDescriptorTy || !llvmSourceDescriptorTy.isStructTy())
7973145427dSRiver Riddle       return failure();
7985c0c51a9SNicolas Vasilache     MemRefDescriptor sourceMemRef(operands[0]);
7995c0c51a9SNicolas Vasilache 
8000f04384dSAlex Zinenko     auto llvmTargetDescriptorTy = typeConverter.convertType(targetMemRefType)
8015c0c51a9SNicolas Vasilache                                       .dyn_cast_or_null<LLVM::LLVMType>();
8025c0c51a9SNicolas Vasilache     if (!llvmTargetDescriptorTy || !llvmTargetDescriptorTy.isStructTy())
8033145427dSRiver Riddle       return failure();
8045c0c51a9SNicolas Vasilache 
8055c0c51a9SNicolas Vasilache     int64_t offset;
8065c0c51a9SNicolas Vasilache     SmallVector<int64_t, 4> strides;
8075c0c51a9SNicolas Vasilache     auto successStrides =
8085c0c51a9SNicolas Vasilache         getStridesAndOffset(sourceMemRefType, strides, offset);
8095c0c51a9SNicolas Vasilache     bool isContiguous = (strides.back() == 1);
8105c0c51a9SNicolas Vasilache     if (isContiguous) {
8115c0c51a9SNicolas Vasilache       auto sizes = sourceMemRefType.getShape();
8125c0c51a9SNicolas Vasilache       for (int index = 0, e = strides.size() - 2; index < e; ++index) {
8135c0c51a9SNicolas Vasilache         if (strides[index] != strides[index + 1] * sizes[index + 1]) {
8145c0c51a9SNicolas Vasilache           isContiguous = false;
8155c0c51a9SNicolas Vasilache           break;
8165c0c51a9SNicolas Vasilache         }
8175c0c51a9SNicolas Vasilache       }
8185c0c51a9SNicolas Vasilache     }
8195c0c51a9SNicolas Vasilache     // Only contiguous source tensors supported atm.
8205c0c51a9SNicolas Vasilache     if (failed(successStrides) || !isContiguous)
8213145427dSRiver Riddle       return failure();
8225c0c51a9SNicolas Vasilache 
8230f04384dSAlex Zinenko     auto int64Ty = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect());
8245c0c51a9SNicolas Vasilache 
8255c0c51a9SNicolas Vasilache     // Create descriptor.
8265c0c51a9SNicolas Vasilache     auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy);
8275c0c51a9SNicolas Vasilache     Type llvmTargetElementTy = desc.getElementType();
8285c0c51a9SNicolas Vasilache     // Set allocated ptr.
829e62a6956SRiver Riddle     Value allocated = sourceMemRef.allocatedPtr(rewriter, loc);
8305c0c51a9SNicolas Vasilache     allocated =
8315c0c51a9SNicolas Vasilache         rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated);
8325c0c51a9SNicolas Vasilache     desc.setAllocatedPtr(rewriter, loc, allocated);
8335c0c51a9SNicolas Vasilache     // Set aligned ptr.
834e62a6956SRiver Riddle     Value ptr = sourceMemRef.alignedPtr(rewriter, loc);
8355c0c51a9SNicolas Vasilache     ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr);
8365c0c51a9SNicolas Vasilache     desc.setAlignedPtr(rewriter, loc, ptr);
8375c0c51a9SNicolas Vasilache     // Fill offset 0.
8385c0c51a9SNicolas Vasilache     auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0);
8395c0c51a9SNicolas Vasilache     auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr);
8405c0c51a9SNicolas Vasilache     desc.setOffset(rewriter, loc, zero);
8415c0c51a9SNicolas Vasilache 
8425c0c51a9SNicolas Vasilache     // Fill size and stride descriptors in memref.
8435c0c51a9SNicolas Vasilache     for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) {
8445c0c51a9SNicolas Vasilache       int64_t index = indexedSize.index();
8455c0c51a9SNicolas Vasilache       auto sizeAttr =
8465c0c51a9SNicolas Vasilache           rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value());
8475c0c51a9SNicolas Vasilache       auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr);
8485c0c51a9SNicolas Vasilache       desc.setSize(rewriter, loc, index, size);
8495c0c51a9SNicolas Vasilache       auto strideAttr =
8505c0c51a9SNicolas Vasilache           rewriter.getIntegerAttr(rewriter.getIndexType(), strides[index]);
8515c0c51a9SNicolas Vasilache       auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr);
8525c0c51a9SNicolas Vasilache       desc.setStride(rewriter, loc, index, stride);
8535c0c51a9SNicolas Vasilache     }
8545c0c51a9SNicolas Vasilache 
8555c0c51a9SNicolas Vasilache     rewriter.replaceOp(op, {desc});
8563145427dSRiver Riddle     return success();
8575c0c51a9SNicolas Vasilache   }
8585c0c51a9SNicolas Vasilache };
8595c0c51a9SNicolas Vasilache 
8608345b86dSNicolas Vasilache /// Conversion pattern that converts a 1-D vector transfer read/write op in a
8618345b86dSNicolas Vasilache /// sequence of:
862be16075bSWen-Heng (Jack) Chung /// 1. Bitcast or addrspacecast to vector form.
8638345b86dSNicolas Vasilache /// 2. Create an offsetVector = [ offset + 0 .. offset + vector_length - 1 ].
8648345b86dSNicolas Vasilache /// 3. Create a mask where offsetVector is compared against memref upper bound.
8658345b86dSNicolas Vasilache /// 4. Rewrite op as a masked read or write.
8668345b86dSNicolas Vasilache template <typename ConcreteOp>
8678345b86dSNicolas Vasilache class VectorTransferConversion : public ConvertToLLVMPattern {
8688345b86dSNicolas Vasilache public:
8698345b86dSNicolas Vasilache   explicit VectorTransferConversion(MLIRContext *context,
8708345b86dSNicolas Vasilache                                     LLVMTypeConverter &typeConv)
8718345b86dSNicolas Vasilache       : ConvertToLLVMPattern(ConcreteOp::getOperationName(), context,
8728345b86dSNicolas Vasilache                              typeConv) {}
8738345b86dSNicolas Vasilache 
8748345b86dSNicolas Vasilache   LogicalResult
8758345b86dSNicolas Vasilache   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
8768345b86dSNicolas Vasilache                   ConversionPatternRewriter &rewriter) const override {
8778345b86dSNicolas Vasilache     auto xferOp = cast<ConcreteOp>(op);
8788345b86dSNicolas Vasilache     auto adaptor = getTransferOpAdapter(xferOp, operands);
879b2c79c50SNicolas Vasilache 
880b2c79c50SNicolas Vasilache     if (xferOp.getVectorType().getRank() > 1 ||
881b2c79c50SNicolas Vasilache         llvm::size(xferOp.indices()) == 0)
8828345b86dSNicolas Vasilache       return failure();
8835f9e0466SNicolas Vasilache     if (xferOp.permutation_map() !=
8845f9e0466SNicolas Vasilache         AffineMap::getMinorIdentityMap(xferOp.permutation_map().getNumInputs(),
8855f9e0466SNicolas Vasilache                                        xferOp.getVectorType().getRank(),
8865f9e0466SNicolas Vasilache                                        op->getContext()))
8878345b86dSNicolas Vasilache       return failure();
8888345b86dSNicolas Vasilache 
8898345b86dSNicolas Vasilache     auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); };
8908345b86dSNicolas Vasilache 
8918345b86dSNicolas Vasilache     Location loc = op->getLoc();
8928345b86dSNicolas Vasilache     Type i64Type = rewriter.getIntegerType(64);
8938345b86dSNicolas Vasilache     MemRefType memRefType = xferOp.getMemRefType();
8948345b86dSNicolas Vasilache 
8958345b86dSNicolas Vasilache     // 1. Get the source/dst address as an LLVM vector pointer.
896be16075bSWen-Heng (Jack) Chung     //    The vector pointer would always be on address space 0, therefore
897be16075bSWen-Heng (Jack) Chung     //    addrspacecast shall be used when source/dst memrefs are not on
898be16075bSWen-Heng (Jack) Chung     //    address space 0.
8998345b86dSNicolas Vasilache     // TODO: support alignment when possible.
9008345b86dSNicolas Vasilache     Value dataPtr = getDataPtr(loc, memRefType, adaptor.memref(),
9018345b86dSNicolas Vasilache                                adaptor.indices(), rewriter, getModule());
9028345b86dSNicolas Vasilache     auto vecTy =
9038345b86dSNicolas Vasilache         toLLVMTy(xferOp.getVectorType()).template cast<LLVM::LLVMType>();
904be16075bSWen-Heng (Jack) Chung     Value vectorDataPtr;
905be16075bSWen-Heng (Jack) Chung     if (memRefType.getMemorySpace() == 0)
906be16075bSWen-Heng (Jack) Chung       vectorDataPtr =
9078345b86dSNicolas Vasilache           rewriter.create<LLVM::BitcastOp>(loc, vecTy.getPointerTo(), dataPtr);
908be16075bSWen-Heng (Jack) Chung     else
909be16075bSWen-Heng (Jack) Chung       vectorDataPtr = rewriter.create<LLVM::AddrSpaceCastOp>(
910be16075bSWen-Heng (Jack) Chung           loc, vecTy.getPointerTo(), dataPtr);
9118345b86dSNicolas Vasilache 
9121870e787SNicolas Vasilache     if (!xferOp.isMaskedDim(0))
9131870e787SNicolas Vasilache       return replaceTransferOpWithLoadOrStore(rewriter, typeConverter, loc,
9141870e787SNicolas Vasilache                                               xferOp, operands, vectorDataPtr);
9151870e787SNicolas Vasilache 
9168345b86dSNicolas Vasilache     // 2. Create a vector with linear indices [ 0 .. vector_length - 1 ].
9178345b86dSNicolas Vasilache     unsigned vecWidth = vecTy.getVectorNumElements();
9188345b86dSNicolas Vasilache     VectorType vectorCmpType = VectorType::get(vecWidth, i64Type);
9198345b86dSNicolas Vasilache     SmallVector<int64_t, 8> indices;
9208345b86dSNicolas Vasilache     indices.reserve(vecWidth);
9218345b86dSNicolas Vasilache     for (unsigned i = 0; i < vecWidth; ++i)
9228345b86dSNicolas Vasilache       indices.push_back(i);
9238345b86dSNicolas Vasilache     Value linearIndices = rewriter.create<ConstantOp>(
9248345b86dSNicolas Vasilache         loc, vectorCmpType,
9258345b86dSNicolas Vasilache         DenseElementsAttr::get(vectorCmpType, ArrayRef<int64_t>(indices)));
9268345b86dSNicolas Vasilache     linearIndices = rewriter.create<LLVM::DialectCastOp>(
9278345b86dSNicolas Vasilache         loc, toLLVMTy(vectorCmpType), linearIndices);
9288345b86dSNicolas Vasilache 
9298345b86dSNicolas Vasilache     // 3. Create offsetVector = [ offset + 0 .. offset + vector_length - 1 ].
9309db53a18SRiver Riddle     // TODO: when the leaf transfer rank is k > 1 we need the last
931b2c79c50SNicolas Vasilache     // `k` dimensions here.
932b2c79c50SNicolas Vasilache     unsigned lastIndex = llvm::size(xferOp.indices()) - 1;
933b2c79c50SNicolas Vasilache     Value offsetIndex = *(xferOp.indices().begin() + lastIndex);
934b2c79c50SNicolas Vasilache     offsetIndex = rewriter.create<IndexCastOp>(loc, i64Type, offsetIndex);
9358345b86dSNicolas Vasilache     Value base = rewriter.create<SplatOp>(loc, vectorCmpType, offsetIndex);
9368345b86dSNicolas Vasilache     Value offsetVector = rewriter.create<AddIOp>(loc, base, linearIndices);
9378345b86dSNicolas Vasilache 
9388345b86dSNicolas Vasilache     // 4. Let dim the memref dimension, compute the vector comparison mask:
9398345b86dSNicolas Vasilache     //   [ offset + 0 .. offset + vector_length - 1 ] < [ dim .. dim ]
940b2c79c50SNicolas Vasilache     Value dim = rewriter.create<DimOp>(loc, xferOp.memref(), lastIndex);
941b2c79c50SNicolas Vasilache     dim = rewriter.create<IndexCastOp>(loc, i64Type, dim);
9428345b86dSNicolas Vasilache     dim = rewriter.create<SplatOp>(loc, vectorCmpType, dim);
9438345b86dSNicolas Vasilache     Value mask =
9448345b86dSNicolas Vasilache         rewriter.create<CmpIOp>(loc, CmpIPredicate::slt, offsetVector, dim);
9458345b86dSNicolas Vasilache     mask = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(mask.getType()),
9468345b86dSNicolas Vasilache                                                 mask);
9478345b86dSNicolas Vasilache 
9488345b86dSNicolas Vasilache     // 5. Rewrite as a masked read / write.
9491870e787SNicolas Vasilache     return replaceTransferOpWithMasked(rewriter, typeConverter, loc, xferOp,
950a99f62c4SAlex Zinenko                                        operands, vectorDataPtr, mask);
9518345b86dSNicolas Vasilache   }
9528345b86dSNicolas Vasilache };
9538345b86dSNicolas Vasilache 
954870c1fd4SAlex Zinenko class VectorPrintOpConversion : public ConvertToLLVMPattern {
955d9b500d3SAart Bik public:
956d9b500d3SAart Bik   explicit VectorPrintOpConversion(MLIRContext *context,
957d9b500d3SAart Bik                                    LLVMTypeConverter &typeConverter)
958870c1fd4SAlex Zinenko       : ConvertToLLVMPattern(vector::PrintOp::getOperationName(), context,
959d9b500d3SAart Bik                              typeConverter) {}
960d9b500d3SAart Bik 
961d9b500d3SAart Bik   // Proof-of-concept lowering implementation that relies on a small
962d9b500d3SAart Bik   // runtime support library, which only needs to provide a few
963d9b500d3SAart Bik   // printing methods (single value for all data types, opening/closing
964d9b500d3SAart Bik   // bracket, comma, newline). The lowering fully unrolls a vector
965d9b500d3SAart Bik   // in terms of these elementary printing operations. The advantage
966d9b500d3SAart Bik   // of this approach is that the library can remain unaware of all
967d9b500d3SAart Bik   // low-level implementation details of vectors while still supporting
968d9b500d3SAart Bik   // output of any shaped and dimensioned vector. Due to full unrolling,
969d9b500d3SAart Bik   // this approach is less suited for very large vectors though.
970d9b500d3SAart Bik   //
9719db53a18SRiver Riddle   // TODO: rely solely on libc in future? something else?
972d9b500d3SAart Bik   //
9733145427dSRiver Riddle   LogicalResult
974e62a6956SRiver Riddle   matchAndRewrite(Operation *op, ArrayRef<Value> operands,
975d9b500d3SAart Bik                   ConversionPatternRewriter &rewriter) const override {
976d9b500d3SAart Bik     auto printOp = cast<vector::PrintOp>(op);
9772d2c73c5SJacques Pienaar     auto adaptor = vector::PrintOpAdaptor(operands);
978d9b500d3SAart Bik     Type printType = printOp.getPrintType();
979d9b500d3SAart Bik 
9800f04384dSAlex Zinenko     if (typeConverter.convertType(printType) == nullptr)
9813145427dSRiver Riddle       return failure();
982d9b500d3SAart Bik 
983d9b500d3SAart Bik     // Make sure element type has runtime support (currently just Float/Double).
984d9b500d3SAart Bik     VectorType vectorType = printType.dyn_cast<VectorType>();
985d9b500d3SAart Bik     Type eltType = vectorType ? vectorType.getElementType() : printType;
986d9b500d3SAart Bik     int64_t rank = vectorType ? vectorType.getRank() : 0;
987d9b500d3SAart Bik     Operation *printer;
988c9eeeb38Saartbik     if (eltType.isSignlessInteger(1) || eltType.isSignlessInteger(32))
989e52414b1Saartbik       printer = getPrintI32(op);
99035b68527SLei Zhang     else if (eltType.isSignlessInteger(64))
991e52414b1Saartbik       printer = getPrintI64(op);
992e52414b1Saartbik     else if (eltType.isF32())
993d9b500d3SAart Bik       printer = getPrintFloat(op);
994d9b500d3SAart Bik     else if (eltType.isF64())
995d9b500d3SAart Bik       printer = getPrintDouble(op);
996d9b500d3SAart Bik     else
9973145427dSRiver Riddle       return failure();
998d9b500d3SAart Bik 
999d9b500d3SAart Bik     // Unroll vector into elementary print calls.
1000d9b500d3SAart Bik     emitRanks(rewriter, op, adaptor.source(), vectorType, printer, rank);
1001d9b500d3SAart Bik     emitCall(rewriter, op->getLoc(), getPrintNewline(op));
1002d9b500d3SAart Bik     rewriter.eraseOp(op);
10033145427dSRiver Riddle     return success();
1004d9b500d3SAart Bik   }
1005d9b500d3SAart Bik 
1006d9b500d3SAart Bik private:
1007d9b500d3SAart Bik   void emitRanks(ConversionPatternRewriter &rewriter, Operation *op,
1008e62a6956SRiver Riddle                  Value value, VectorType vectorType, Operation *printer,
1009d9b500d3SAart Bik                  int64_t rank) const {
1010d9b500d3SAart Bik     Location loc = op->getLoc();
1011d9b500d3SAart Bik     if (rank == 0) {
1012c9eeeb38Saartbik       if (value.getType() ==
1013c9eeeb38Saartbik           LLVM::LLVMType::getInt1Ty(typeConverter.getDialect())) {
1014c9eeeb38Saartbik         // Convert i1 (bool) to i32 so we can use the print_i32 method.
1015c9eeeb38Saartbik         // This avoids the need for a print_i1 method with an unclear ABI.
1016c9eeeb38Saartbik         auto i32Type = LLVM::LLVMType::getInt32Ty(typeConverter.getDialect());
1017c9eeeb38Saartbik         auto trueVal = rewriter.create<ConstantOp>(
1018c9eeeb38Saartbik             loc, i32Type, rewriter.getI32IntegerAttr(1));
1019c9eeeb38Saartbik         auto falseVal = rewriter.create<ConstantOp>(
1020c9eeeb38Saartbik             loc, i32Type, rewriter.getI32IntegerAttr(0));
1021c9eeeb38Saartbik         value = rewriter.create<SelectOp>(loc, value, trueVal, falseVal);
1022c9eeeb38Saartbik       }
1023d9b500d3SAart Bik       emitCall(rewriter, loc, printer, value);
1024d9b500d3SAart Bik       return;
1025d9b500d3SAart Bik     }
1026d9b500d3SAart Bik 
1027d9b500d3SAart Bik     emitCall(rewriter, loc, getPrintOpen(op));
1028d9b500d3SAart Bik     Operation *printComma = getPrintComma(op);
1029d9b500d3SAart Bik     int64_t dim = vectorType.getDimSize(0);
1030d9b500d3SAart Bik     for (int64_t d = 0; d < dim; ++d) {
1031d9b500d3SAart Bik       auto reducedType =
1032d9b500d3SAart Bik           rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr;
10330f04384dSAlex Zinenko       auto llvmType = typeConverter.convertType(
1034d9b500d3SAart Bik           rank > 1 ? reducedType : vectorType.getElementType());
1035e62a6956SRiver Riddle       Value nestedVal =
10360f04384dSAlex Zinenko           extractOne(rewriter, typeConverter, loc, value, llvmType, rank, d);
1037d9b500d3SAart Bik       emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1);
1038d9b500d3SAart Bik       if (d != dim - 1)
1039d9b500d3SAart Bik         emitCall(rewriter, loc, printComma);
1040d9b500d3SAart Bik     }
1041d9b500d3SAart Bik     emitCall(rewriter, loc, getPrintClose(op));
1042d9b500d3SAart Bik   }
1043d9b500d3SAart Bik 
1044d9b500d3SAart Bik   // Helper to emit a call.
1045d9b500d3SAart Bik   static void emitCall(ConversionPatternRewriter &rewriter, Location loc,
1046d9b500d3SAart Bik                        Operation *ref, ValueRange params = ValueRange()) {
1047d9b500d3SAart Bik     rewriter.create<LLVM::CallOp>(loc, ArrayRef<Type>{},
1048d9b500d3SAart Bik                                   rewriter.getSymbolRefAttr(ref), params);
1049d9b500d3SAart Bik   }
1050d9b500d3SAart Bik 
1051d9b500d3SAart Bik   // Helper for printer method declaration (first hit) and lookup.
1052d9b500d3SAart Bik   static Operation *getPrint(Operation *op, LLVM::LLVMDialect *dialect,
1053d9b500d3SAart Bik                              StringRef name, ArrayRef<LLVM::LLVMType> params) {
1054d9b500d3SAart Bik     auto module = op->getParentOfType<ModuleOp>();
1055d9b500d3SAart Bik     auto func = module.lookupSymbol<LLVM::LLVMFuncOp>(name);
1056d9b500d3SAart Bik     if (func)
1057d9b500d3SAart Bik       return func;
1058d9b500d3SAart Bik     OpBuilder moduleBuilder(module.getBodyRegion());
1059d9b500d3SAart Bik     return moduleBuilder.create<LLVM::LLVMFuncOp>(
1060d9b500d3SAart Bik         op->getLoc(), name,
1061d9b500d3SAart Bik         LLVM::LLVMType::getFunctionTy(LLVM::LLVMType::getVoidTy(dialect),
1062d9b500d3SAart Bik                                       params, /*isVarArg=*/false));
1063d9b500d3SAart Bik   }
1064d9b500d3SAart Bik 
1065d9b500d3SAart Bik   // Helpers for method names.
1066e52414b1Saartbik   Operation *getPrintI32(Operation *op) const {
10670f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1068e52414b1Saartbik     return getPrint(op, dialect, "print_i32",
1069e52414b1Saartbik                     LLVM::LLVMType::getInt32Ty(dialect));
1070e52414b1Saartbik   }
1071e52414b1Saartbik   Operation *getPrintI64(Operation *op) const {
10720f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1073e52414b1Saartbik     return getPrint(op, dialect, "print_i64",
1074e52414b1Saartbik                     LLVM::LLVMType::getInt64Ty(dialect));
1075e52414b1Saartbik   }
1076d9b500d3SAart Bik   Operation *getPrintFloat(Operation *op) const {
10770f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1078d9b500d3SAart Bik     return getPrint(op, dialect, "print_f32",
1079d9b500d3SAart Bik                     LLVM::LLVMType::getFloatTy(dialect));
1080d9b500d3SAart Bik   }
1081d9b500d3SAart Bik   Operation *getPrintDouble(Operation *op) const {
10820f04384dSAlex Zinenko     LLVM::LLVMDialect *dialect = typeConverter.getDialect();
1083d9b500d3SAart Bik     return getPrint(op, dialect, "print_f64",
1084d9b500d3SAart Bik                     LLVM::LLVMType::getDoubleTy(dialect));
1085d9b500d3SAart Bik   }
1086d9b500d3SAart Bik   Operation *getPrintOpen(Operation *op) const {
10870f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_open", {});
1088d9b500d3SAart Bik   }
1089d9b500d3SAart Bik   Operation *getPrintClose(Operation *op) const {
10900f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_close", {});
1091d9b500d3SAart Bik   }
1092d9b500d3SAart Bik   Operation *getPrintComma(Operation *op) const {
10930f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_comma", {});
1094d9b500d3SAart Bik   }
1095d9b500d3SAart Bik   Operation *getPrintNewline(Operation *op) const {
10960f04384dSAlex Zinenko     return getPrint(op, typeConverter.getDialect(), "print_newline", {});
1097d9b500d3SAart Bik   }
1098d9b500d3SAart Bik };
1099d9b500d3SAart Bik 
1100334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either:
110165678d93SNicolas Vasilache ///   1. extractelement + insertelement for the 1-D case
110265678d93SNicolas Vasilache ///   2. extract + optional strided_slice + insert for the n-D case.
1103334a4159SReid Tatge class VectorStridedSliceOpConversion
1104334a4159SReid Tatge     : public OpRewritePattern<ExtractStridedSliceOp> {
110565678d93SNicolas Vasilache public:
1106334a4159SReid Tatge   using OpRewritePattern<ExtractStridedSliceOp>::OpRewritePattern;
110765678d93SNicolas Vasilache 
1108334a4159SReid Tatge   LogicalResult matchAndRewrite(ExtractStridedSliceOp op,
110965678d93SNicolas Vasilache                                 PatternRewriter &rewriter) const override {
111065678d93SNicolas Vasilache     auto dstType = op.getResult().getType().cast<VectorType>();
111165678d93SNicolas Vasilache 
111265678d93SNicolas Vasilache     assert(!op.offsets().getValue().empty() && "Unexpected empty offsets");
111365678d93SNicolas Vasilache 
111465678d93SNicolas Vasilache     int64_t offset =
111565678d93SNicolas Vasilache         op.offsets().getValue().front().cast<IntegerAttr>().getInt();
111665678d93SNicolas Vasilache     int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt();
111765678d93SNicolas Vasilache     int64_t stride =
111865678d93SNicolas Vasilache         op.strides().getValue().front().cast<IntegerAttr>().getInt();
111965678d93SNicolas Vasilache 
112065678d93SNicolas Vasilache     auto loc = op.getLoc();
112165678d93SNicolas Vasilache     auto elemType = dstType.getElementType();
112235b68527SLei Zhang     assert(elemType.isSignlessIntOrIndexOrFloat());
112365678d93SNicolas Vasilache     Value zero = rewriter.create<ConstantOp>(loc, elemType,
112465678d93SNicolas Vasilache                                              rewriter.getZeroAttr(elemType));
112565678d93SNicolas Vasilache     Value res = rewriter.create<SplatOp>(loc, dstType, zero);
112665678d93SNicolas Vasilache     for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e;
112765678d93SNicolas Vasilache          off += stride, ++idx) {
112865678d93SNicolas Vasilache       Value extracted = extractOne(rewriter, loc, op.vector(), off);
112965678d93SNicolas Vasilache       if (op.offsets().getValue().size() > 1) {
1130334a4159SReid Tatge         extracted = rewriter.create<ExtractStridedSliceOp>(
113165678d93SNicolas Vasilache             loc, extracted, getI64SubArray(op.offsets(), /* dropFront=*/1),
113265678d93SNicolas Vasilache             getI64SubArray(op.sizes(), /* dropFront=*/1),
113365678d93SNicolas Vasilache             getI64SubArray(op.strides(), /* dropFront=*/1));
113465678d93SNicolas Vasilache       }
113565678d93SNicolas Vasilache       res = insertOne(rewriter, loc, extracted, res, idx);
113665678d93SNicolas Vasilache     }
113765678d93SNicolas Vasilache     rewriter.replaceOp(op, {res});
11383145427dSRiver Riddle     return success();
113965678d93SNicolas Vasilache   }
1140334a4159SReid Tatge   /// This pattern creates recursive ExtractStridedSliceOp, but the recursion is
1141bd1ccfe6SRiver Riddle   /// bounded as the rank is strictly decreasing.
1142bd1ccfe6SRiver Riddle   bool hasBoundedRewriteRecursion() const final { return true; }
114365678d93SNicolas Vasilache };
114465678d93SNicolas Vasilache 
1145df186507SBenjamin Kramer } // namespace
1146df186507SBenjamin Kramer 
11475c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM.
11485c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns(
1149ceb1b327Saartbik     LLVMTypeConverter &converter, OwningRewritePatternList &patterns,
1150ceb1b327Saartbik     bool reassociateFPReductions) {
115165678d93SNicolas Vasilache   MLIRContext *ctx = converter.getDialect()->getContext();
11528345b86dSNicolas Vasilache   // clang-format off
1153681f929fSNicolas Vasilache   patterns.insert<VectorFMAOpNDRewritePattern,
1154681f929fSNicolas Vasilache                   VectorInsertStridedSliceOpDifferentRankRewritePattern,
11552d515e49SNicolas Vasilache                   VectorInsertStridedSliceOpSameRankRewritePattern,
11562d515e49SNicolas Vasilache                   VectorStridedSliceOpConversion>(ctx);
1157ceb1b327Saartbik   patterns.insert<VectorReductionOpConversion>(
1158ceb1b327Saartbik       ctx, converter, reassociateFPReductions);
11598345b86dSNicolas Vasilache   patterns
1160ceb1b327Saartbik       .insert<VectorShuffleOpConversion,
11618345b86dSNicolas Vasilache               VectorExtractElementOpConversion,
11628345b86dSNicolas Vasilache               VectorExtractOpConversion,
11638345b86dSNicolas Vasilache               VectorFMAOp1DConversion,
11648345b86dSNicolas Vasilache               VectorInsertElementOpConversion,
11658345b86dSNicolas Vasilache               VectorInsertOpConversion,
11668345b86dSNicolas Vasilache               VectorPrintOpConversion,
11678345b86dSNicolas Vasilache               VectorTransferConversion<TransferReadOp>,
11688345b86dSNicolas Vasilache               VectorTransferConversion<TransferWriteOp>,
11698345b86dSNicolas Vasilache               VectorTypeCastOpConversion>(ctx, converter);
11708345b86dSNicolas Vasilache   // clang-format on
11715c0c51a9SNicolas Vasilache }
11725c0c51a9SNicolas Vasilache 
117363b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns(
117463b683a8SNicolas Vasilache     LLVMTypeConverter &converter, OwningRewritePatternList &patterns) {
117563b683a8SNicolas Vasilache   MLIRContext *ctx = converter.getDialect()->getContext();
117663b683a8SNicolas Vasilache   patterns.insert<VectorMatmulOpConversion>(ctx, converter);
1177c295a65dSaartbik   patterns.insert<VectorFlatTransposeOpConversion>(ctx, converter);
117863b683a8SNicolas Vasilache }
117963b683a8SNicolas Vasilache 
11805c0c51a9SNicolas Vasilache namespace {
1181722f909fSRiver Riddle struct LowerVectorToLLVMPass
11821834ad4aSRiver Riddle     : public ConvertVectorToLLVMBase<LowerVectorToLLVMPass> {
1183*1bfdf7c7Saartbik   LowerVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
1184*1bfdf7c7Saartbik     this->reassociateFPReductions = options.reassociateFPReductions;
1185*1bfdf7c7Saartbik   }
1186722f909fSRiver Riddle   void runOnOperation() override;
11875c0c51a9SNicolas Vasilache };
11885c0c51a9SNicolas Vasilache } // namespace
11895c0c51a9SNicolas Vasilache 
1190722f909fSRiver Riddle void LowerVectorToLLVMPass::runOnOperation() {
1191078776a6Saartbik   // Perform progressive lowering of operations on slices and
1192b21c7999Saartbik   // all contraction operations. Also applies folding and DCE.
1193459cf6e5Saartbik   {
11945c0c51a9SNicolas Vasilache     OwningRewritePatternList patterns;
1195b1c688dbSaartbik     populateVectorToVectorCanonicalizationPatterns(patterns, &getContext());
1196459cf6e5Saartbik     populateVectorSlicesLoweringPatterns(patterns, &getContext());
1197b21c7999Saartbik     populateVectorContractLoweringPatterns(patterns, &getContext());
1198a5b9316bSUday Bondhugula     applyPatternsAndFoldGreedily(getOperation(), patterns);
1199459cf6e5Saartbik   }
1200459cf6e5Saartbik 
1201459cf6e5Saartbik   // Convert to the LLVM IR dialect.
12025c0c51a9SNicolas Vasilache   LLVMTypeConverter converter(&getContext());
1203459cf6e5Saartbik   OwningRewritePatternList patterns;
120463b683a8SNicolas Vasilache   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
1205ceb1b327Saartbik   populateVectorToLLVMConversionPatterns(converter, patterns,
1206ceb1b327Saartbik                                          reassociateFPReductions);
1207bbf3ef85SNicolas Vasilache   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
12085c0c51a9SNicolas Vasilache   populateStdToLLVMConversionPatterns(converter, patterns);
12095c0c51a9SNicolas Vasilache 
12102a00ae39STim Shen   LLVMConversionTarget target(getContext());
12118d67d187SRiver Riddle   if (failed(applyPartialConversion(getOperation(), target, patterns))) {
12125c0c51a9SNicolas Vasilache     signalPassFailure();
12135c0c51a9SNicolas Vasilache   }
12145c0c51a9SNicolas Vasilache }
12155c0c51a9SNicolas Vasilache 
1216*1bfdf7c7Saartbik std::unique_ptr<OperationPass<ModuleOp>>
1217*1bfdf7c7Saartbik mlir::createConvertVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
1218*1bfdf7c7Saartbik   return std::make_unique<LowerVectorToLLVMPass>(options);
12195c0c51a9SNicolas Vasilache }
1220