15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===// 25c0c51a9SNicolas Vasilache // 330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information. 556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 65c0c51a9SNicolas Vasilache // 756222a06SMehdi Amini //===----------------------------------------------------------------------===// 85c0c51a9SNicolas Vasilache 965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h" 10870c1fd4SAlex Zinenko 111834ad4aSRiver Riddle #include "../PassDetail.h" 125c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h" 135c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h" 145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h" 1569d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h" 164d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h" 178345b86dSNicolas Vasilache #include "mlir/IR/AffineMap.h" 185c0c51a9SNicolas Vasilache #include "mlir/IR/Attributes.h" 195c0c51a9SNicolas Vasilache #include "mlir/IR/Builders.h" 205c0c51a9SNicolas Vasilache #include "mlir/IR/MLIRContext.h" 215c0c51a9SNicolas Vasilache #include "mlir/IR/Module.h" 225c0c51a9SNicolas Vasilache #include "mlir/IR/Operation.h" 235c0c51a9SNicolas Vasilache #include "mlir/IR/PatternMatch.h" 245c0c51a9SNicolas Vasilache #include "mlir/IR/StandardTypes.h" 255c0c51a9SNicolas Vasilache #include "mlir/IR/Types.h" 265c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h" 275c0c51a9SNicolas Vasilache #include "mlir/Transforms/Passes.h" 285c0c51a9SNicolas Vasilache #include "llvm/IR/DerivedTypes.h" 295c0c51a9SNicolas Vasilache #include "llvm/IR/Module.h" 305c0c51a9SNicolas Vasilache #include "llvm/IR/Type.h" 315c0c51a9SNicolas Vasilache #include "llvm/Support/Allocator.h" 325c0c51a9SNicolas Vasilache #include "llvm/Support/ErrorHandling.h" 335c0c51a9SNicolas Vasilache 345c0c51a9SNicolas Vasilache using namespace mlir; 3565678d93SNicolas Vasilache using namespace mlir::vector; 365c0c51a9SNicolas Vasilache 379826fe5cSAart Bik // Helper to reduce vector type by one rank at front. 389826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) { 399826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 409826fe5cSAart Bik return VectorType::get(tp.getShape().drop_front(), tp.getElementType()); 419826fe5cSAart Bik } 429826fe5cSAart Bik 439826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back. 449826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) { 459826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 469826fe5cSAart Bik return VectorType::get(tp.getShape().take_back(), tp.getElementType()); 479826fe5cSAart Bik } 489826fe5cSAart Bik 491c81adf3SAart Bik // Helper that picks the proper sequence for inserting. 50e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter, 510f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 520f04384dSAlex Zinenko Value val1, Value val2, Type llvmType, int64_t rank, 530f04384dSAlex Zinenko int64_t pos) { 541c81adf3SAart Bik if (rank == 1) { 551c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 561c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 570f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 581c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 591c81adf3SAart Bik return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2, 601c81adf3SAart Bik constant); 611c81adf3SAart Bik } 621c81adf3SAart Bik return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2, 631c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 641c81adf3SAart Bik } 651c81adf3SAart Bik 662d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting. 672d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from, 682d515e49SNicolas Vasilache Value into, int64_t offset) { 692d515e49SNicolas Vasilache auto vectorType = into.getType().cast<VectorType>(); 702d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 712d515e49SNicolas Vasilache return rewriter.create<InsertOp>(loc, from, into, offset); 722d515e49SNicolas Vasilache return rewriter.create<vector::InsertElementOp>( 732d515e49SNicolas Vasilache loc, vectorType, from, into, 742d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 752d515e49SNicolas Vasilache } 762d515e49SNicolas Vasilache 771c81adf3SAart Bik // Helper that picks the proper sequence for extracting. 78e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter, 790f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 800f04384dSAlex Zinenko Value val, Type llvmType, int64_t rank, int64_t pos) { 811c81adf3SAart Bik if (rank == 1) { 821c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 831c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 840f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 851c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 861c81adf3SAart Bik return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val, 871c81adf3SAart Bik constant); 881c81adf3SAart Bik } 891c81adf3SAart Bik return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val, 901c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 911c81adf3SAart Bik } 921c81adf3SAart Bik 932d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting. 942d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector, 952d515e49SNicolas Vasilache int64_t offset) { 962d515e49SNicolas Vasilache auto vectorType = vector.getType().cast<VectorType>(); 972d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 982d515e49SNicolas Vasilache return rewriter.create<ExtractOp>(loc, vector, offset); 992d515e49SNicolas Vasilache return rewriter.create<vector::ExtractElementOp>( 1002d515e49SNicolas Vasilache loc, vectorType.getElementType(), vector, 1012d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 1022d515e49SNicolas Vasilache } 1032d515e49SNicolas Vasilache 1042d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t. 1059db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing. 1062d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr, 1072d515e49SNicolas Vasilache unsigned dropFront = 0, 1082d515e49SNicolas Vasilache unsigned dropBack = 0) { 1092d515e49SNicolas Vasilache assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds"); 1102d515e49SNicolas Vasilache auto range = arrayAttr.getAsRange<IntegerAttr>(); 1112d515e49SNicolas Vasilache SmallVector<int64_t, 4> res; 1122d515e49SNicolas Vasilache res.reserve(arrayAttr.size() - dropFront - dropBack); 1132d515e49SNicolas Vasilache for (auto it = range.begin() + dropFront, eit = range.end() - dropBack; 1142d515e49SNicolas Vasilache it != eit; ++it) 1152d515e49SNicolas Vasilache res.push_back((*it).getValue().getSExtValue()); 1162d515e49SNicolas Vasilache return res; 1172d515e49SNicolas Vasilache } 1182d515e49SNicolas Vasilache 11919dbb230Saartbik // Helper that returns data layout alignment of an operation with memref. 12019dbb230Saartbik template <typename T> 12119dbb230Saartbik LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter, T op, 12219dbb230Saartbik unsigned &align) { 1235f9e0466SNicolas Vasilache Type elementTy = 12419dbb230Saartbik typeConverter.convertType(op.getMemRefType().getElementType()); 1255f9e0466SNicolas Vasilache if (!elementTy) 1265f9e0466SNicolas Vasilache return failure(); 1275f9e0466SNicolas Vasilache 1285f9e0466SNicolas Vasilache auto dataLayout = typeConverter.getDialect()->getLLVMModule().getDataLayout(); 1295f9e0466SNicolas Vasilache align = dataLayout.getPrefTypeAlignment( 1305f9e0466SNicolas Vasilache elementTy.cast<LLVM::LLVMType>().getUnderlyingType()); 1315f9e0466SNicolas Vasilache return success(); 1325f9e0466SNicolas Vasilache } 1335f9e0466SNicolas Vasilache 13419dbb230Saartbik // Helper that returns vector of pointers given a base and an index vector. 13519dbb230Saartbik LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter, 13619dbb230Saartbik LLVMTypeConverter &typeConverter, Location loc, 13719dbb230Saartbik Value memref, Value indices, MemRefType memRefType, 13819dbb230Saartbik VectorType vType, Type iType, Value &ptrs) { 13919dbb230Saartbik // Inspect stride and offset structure. 14019dbb230Saartbik // 14119dbb230Saartbik // TODO: flat memory only for now, generalize 14219dbb230Saartbik // 14319dbb230Saartbik int64_t offset; 14419dbb230Saartbik SmallVector<int64_t, 4> strides; 14519dbb230Saartbik auto successStrides = getStridesAndOffset(memRefType, strides, offset); 14619dbb230Saartbik if (failed(successStrides) || strides.size() != 1 || strides[0] != 1 || 14719dbb230Saartbik offset != 0 || memRefType.getMemorySpace() != 0) 14819dbb230Saartbik return failure(); 14919dbb230Saartbik 150*1485fd29Saartbik // Create a vector of pointers from base and indices. 15119dbb230Saartbik MemRefDescriptor memRefDescriptor(memref); 15219dbb230Saartbik Value base = memRefDescriptor.alignedPtr(rewriter, loc); 15319dbb230Saartbik int64_t size = vType.getDimSize(0); 15419dbb230Saartbik auto pType = memRefDescriptor.getElementType(); 15519dbb230Saartbik auto ptrsType = LLVM::LLVMType::getVectorTy(pType, size); 156*1485fd29Saartbik ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, indices); 15719dbb230Saartbik return success(); 15819dbb230Saartbik } 15919dbb230Saartbik 1605f9e0466SNicolas Vasilache static LogicalResult 1615f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 1625f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 1635f9e0466SNicolas Vasilache TransferReadOp xferOp, 1645f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 165affbc0cdSNicolas Vasilache unsigned align; 16619dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, xferOp, align))) 167affbc0cdSNicolas Vasilache return failure(); 168affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::LoadOp>(xferOp, dataPtr, align); 1695f9e0466SNicolas Vasilache return success(); 1705f9e0466SNicolas Vasilache } 1715f9e0466SNicolas Vasilache 1725f9e0466SNicolas Vasilache static LogicalResult 1735f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 1745f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 1755f9e0466SNicolas Vasilache TransferReadOp xferOp, ArrayRef<Value> operands, 1765f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 1775f9e0466SNicolas Vasilache auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); }; 1785f9e0466SNicolas Vasilache VectorType fillType = xferOp.getVectorType(); 1795f9e0466SNicolas Vasilache Value fill = rewriter.create<SplatOp>(loc, fillType, xferOp.padding()); 1805f9e0466SNicolas Vasilache fill = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(fillType), fill); 1815f9e0466SNicolas Vasilache 1825f9e0466SNicolas Vasilache Type vecTy = typeConverter.convertType(xferOp.getVectorType()); 1835f9e0466SNicolas Vasilache if (!vecTy) 1845f9e0466SNicolas Vasilache return failure(); 1855f9e0466SNicolas Vasilache 1865f9e0466SNicolas Vasilache unsigned align; 18719dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, xferOp, align))) 1885f9e0466SNicolas Vasilache return failure(); 1895f9e0466SNicolas Vasilache 1905f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 1915f9e0466SNicolas Vasilache xferOp, vecTy, dataPtr, mask, ValueRange{fill}, 1925f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 1935f9e0466SNicolas Vasilache return success(); 1945f9e0466SNicolas Vasilache } 1955f9e0466SNicolas Vasilache 1965f9e0466SNicolas Vasilache static LogicalResult 1975f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 1985f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 1995f9e0466SNicolas Vasilache TransferWriteOp xferOp, 2005f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 201affbc0cdSNicolas Vasilache unsigned align; 20219dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, xferOp, align))) 203affbc0cdSNicolas Vasilache return failure(); 2042d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 205affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::StoreOp>(xferOp, adaptor.vector(), dataPtr, 206affbc0cdSNicolas Vasilache align); 2075f9e0466SNicolas Vasilache return success(); 2085f9e0466SNicolas Vasilache } 2095f9e0466SNicolas Vasilache 2105f9e0466SNicolas Vasilache static LogicalResult 2115f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2125f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2135f9e0466SNicolas Vasilache TransferWriteOp xferOp, ArrayRef<Value> operands, 2145f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2155f9e0466SNicolas Vasilache unsigned align; 21619dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, xferOp, align))) 2175f9e0466SNicolas Vasilache return failure(); 2185f9e0466SNicolas Vasilache 2192d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 2205f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 2215f9e0466SNicolas Vasilache xferOp, adaptor.vector(), dataPtr, mask, 2225f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2235f9e0466SNicolas Vasilache return success(); 2245f9e0466SNicolas Vasilache } 2255f9e0466SNicolas Vasilache 2262d2c73c5SJacques Pienaar static TransferReadOpAdaptor getTransferOpAdapter(TransferReadOp xferOp, 2272d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2282d2c73c5SJacques Pienaar return TransferReadOpAdaptor(operands); 2295f9e0466SNicolas Vasilache } 2305f9e0466SNicolas Vasilache 2312d2c73c5SJacques Pienaar static TransferWriteOpAdaptor getTransferOpAdapter(TransferWriteOp xferOp, 2322d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2332d2c73c5SJacques Pienaar return TransferWriteOpAdaptor(operands); 2345f9e0466SNicolas Vasilache } 2355f9e0466SNicolas Vasilache 23690c01357SBenjamin Kramer namespace { 237e83b7b99Saartbik 23863b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply. 23963b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply. 24063b683a8SNicolas Vasilache class VectorMatmulOpConversion : public ConvertToLLVMPattern { 24163b683a8SNicolas Vasilache public: 24263b683a8SNicolas Vasilache explicit VectorMatmulOpConversion(MLIRContext *context, 24363b683a8SNicolas Vasilache LLVMTypeConverter &typeConverter) 24463b683a8SNicolas Vasilache : ConvertToLLVMPattern(vector::MatmulOp::getOperationName(), context, 24563b683a8SNicolas Vasilache typeConverter) {} 24663b683a8SNicolas Vasilache 2473145427dSRiver Riddle LogicalResult 24863b683a8SNicolas Vasilache matchAndRewrite(Operation *op, ArrayRef<Value> operands, 24963b683a8SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 25063b683a8SNicolas Vasilache auto matmulOp = cast<vector::MatmulOp>(op); 2512d2c73c5SJacques Pienaar auto adaptor = vector::MatmulOpAdaptor(operands); 25263b683a8SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>( 25363b683a8SNicolas Vasilache op, typeConverter.convertType(matmulOp.res().getType()), adaptor.lhs(), 25463b683a8SNicolas Vasilache adaptor.rhs(), matmulOp.lhs_rows(), matmulOp.lhs_columns(), 25563b683a8SNicolas Vasilache matmulOp.rhs_columns()); 2563145427dSRiver Riddle return success(); 25763b683a8SNicolas Vasilache } 25863b683a8SNicolas Vasilache }; 25963b683a8SNicolas Vasilache 260c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose. 261c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose. 262c295a65dSaartbik class VectorFlatTransposeOpConversion : public ConvertToLLVMPattern { 263c295a65dSaartbik public: 264c295a65dSaartbik explicit VectorFlatTransposeOpConversion(MLIRContext *context, 265c295a65dSaartbik LLVMTypeConverter &typeConverter) 266c295a65dSaartbik : ConvertToLLVMPattern(vector::FlatTransposeOp::getOperationName(), 267c295a65dSaartbik context, typeConverter) {} 268c295a65dSaartbik 269c295a65dSaartbik LogicalResult 270c295a65dSaartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 271c295a65dSaartbik ConversionPatternRewriter &rewriter) const override { 272c295a65dSaartbik auto transOp = cast<vector::FlatTransposeOp>(op); 2732d2c73c5SJacques Pienaar auto adaptor = vector::FlatTransposeOpAdaptor(operands); 274c295a65dSaartbik rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>( 275c295a65dSaartbik transOp, typeConverter.convertType(transOp.res().getType()), 276c295a65dSaartbik adaptor.matrix(), transOp.rows(), transOp.columns()); 277c295a65dSaartbik return success(); 278c295a65dSaartbik } 279c295a65dSaartbik }; 280c295a65dSaartbik 28119dbb230Saartbik /// Conversion pattern for a vector.gather. 28219dbb230Saartbik class VectorGatherOpConversion : public ConvertToLLVMPattern { 28319dbb230Saartbik public: 28419dbb230Saartbik explicit VectorGatherOpConversion(MLIRContext *context, 28519dbb230Saartbik LLVMTypeConverter &typeConverter) 28619dbb230Saartbik : ConvertToLLVMPattern(vector::GatherOp::getOperationName(), context, 28719dbb230Saartbik typeConverter) {} 28819dbb230Saartbik 28919dbb230Saartbik LogicalResult 29019dbb230Saartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 29119dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 29219dbb230Saartbik auto loc = op->getLoc(); 29319dbb230Saartbik auto gather = cast<vector::GatherOp>(op); 29419dbb230Saartbik auto adaptor = vector::GatherOpAdaptor(operands); 29519dbb230Saartbik 29619dbb230Saartbik // Resolve alignment. 29719dbb230Saartbik unsigned align; 29819dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, gather, align))) 29919dbb230Saartbik return failure(); 30019dbb230Saartbik 30119dbb230Saartbik // Get index ptrs. 30219dbb230Saartbik VectorType vType = gather.getResultVectorType(); 30319dbb230Saartbik Type iType = gather.getIndicesVectorType().getElementType(); 30419dbb230Saartbik Value ptrs; 30519dbb230Saartbik if (failed(getIndexedPtrs(rewriter, typeConverter, loc, adaptor.base(), 30619dbb230Saartbik adaptor.indices(), gather.getMemRefType(), vType, 30719dbb230Saartbik iType, ptrs))) 30819dbb230Saartbik return failure(); 30919dbb230Saartbik 31019dbb230Saartbik // Replace with the gather intrinsic. 31119dbb230Saartbik ValueRange v = (llvm::size(adaptor.pass_thru()) == 0) ? ValueRange({}) 31219dbb230Saartbik : adaptor.pass_thru(); 31319dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_gather>( 31419dbb230Saartbik gather, typeConverter.convertType(vType), ptrs, adaptor.mask(), v, 31519dbb230Saartbik rewriter.getI32IntegerAttr(align)); 31619dbb230Saartbik return success(); 31719dbb230Saartbik } 31819dbb230Saartbik }; 31919dbb230Saartbik 32019dbb230Saartbik /// Conversion pattern for a vector.scatter. 32119dbb230Saartbik class VectorScatterOpConversion : public ConvertToLLVMPattern { 32219dbb230Saartbik public: 32319dbb230Saartbik explicit VectorScatterOpConversion(MLIRContext *context, 32419dbb230Saartbik LLVMTypeConverter &typeConverter) 32519dbb230Saartbik : ConvertToLLVMPattern(vector::ScatterOp::getOperationName(), context, 32619dbb230Saartbik typeConverter) {} 32719dbb230Saartbik 32819dbb230Saartbik LogicalResult 32919dbb230Saartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 33019dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 33119dbb230Saartbik auto loc = op->getLoc(); 33219dbb230Saartbik auto scatter = cast<vector::ScatterOp>(op); 33319dbb230Saartbik auto adaptor = vector::ScatterOpAdaptor(operands); 33419dbb230Saartbik 33519dbb230Saartbik // Resolve alignment. 33619dbb230Saartbik unsigned align; 33719dbb230Saartbik if (failed(getMemRefAlignment(typeConverter, scatter, align))) 33819dbb230Saartbik return failure(); 33919dbb230Saartbik 34019dbb230Saartbik // Get index ptrs. 34119dbb230Saartbik VectorType vType = scatter.getValueVectorType(); 34219dbb230Saartbik Type iType = scatter.getIndicesVectorType().getElementType(); 34319dbb230Saartbik Value ptrs; 34419dbb230Saartbik if (failed(getIndexedPtrs(rewriter, typeConverter, loc, adaptor.base(), 34519dbb230Saartbik adaptor.indices(), scatter.getMemRefType(), vType, 34619dbb230Saartbik iType, ptrs))) 34719dbb230Saartbik return failure(); 34819dbb230Saartbik 34919dbb230Saartbik // Replace with the scatter intrinsic. 35019dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_scatter>( 35119dbb230Saartbik scatter, adaptor.value(), ptrs, adaptor.mask(), 35219dbb230Saartbik rewriter.getI32IntegerAttr(align)); 35319dbb230Saartbik return success(); 35419dbb230Saartbik } 35519dbb230Saartbik }; 35619dbb230Saartbik 35719dbb230Saartbik /// Conversion pattern for all vector reductions. 358870c1fd4SAlex Zinenko class VectorReductionOpConversion : public ConvertToLLVMPattern { 359e83b7b99Saartbik public: 360e83b7b99Saartbik explicit VectorReductionOpConversion(MLIRContext *context, 361ceb1b327Saartbik LLVMTypeConverter &typeConverter, 362ceb1b327Saartbik bool reassociateFP) 363870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::ReductionOp::getOperationName(), context, 364ceb1b327Saartbik typeConverter), 365ceb1b327Saartbik reassociateFPReductions(reassociateFP) {} 366e83b7b99Saartbik 3673145427dSRiver Riddle LogicalResult 368e83b7b99Saartbik matchAndRewrite(Operation *op, ArrayRef<Value> operands, 369e83b7b99Saartbik ConversionPatternRewriter &rewriter) const override { 370e83b7b99Saartbik auto reductionOp = cast<vector::ReductionOp>(op); 371e83b7b99Saartbik auto kind = reductionOp.kind(); 372e83b7b99Saartbik Type eltType = reductionOp.dest().getType(); 3730f04384dSAlex Zinenko Type llvmType = typeConverter.convertType(eltType); 37435b68527SLei Zhang if (eltType.isSignlessInteger(32) || eltType.isSignlessInteger(64)) { 375e83b7b99Saartbik // Integer reductions: add/mul/min/max/and/or/xor. 376e83b7b99Saartbik if (kind == "add") 377e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_add>( 378e83b7b99Saartbik op, llvmType, operands[0]); 379e83b7b99Saartbik else if (kind == "mul") 380e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_mul>( 381e83b7b99Saartbik op, llvmType, operands[0]); 382e83b7b99Saartbik else if (kind == "min") 383e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smin>( 384e83b7b99Saartbik op, llvmType, operands[0]); 385e83b7b99Saartbik else if (kind == "max") 386e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_smax>( 387e83b7b99Saartbik op, llvmType, operands[0]); 388e83b7b99Saartbik else if (kind == "and") 389e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_and>( 390e83b7b99Saartbik op, llvmType, operands[0]); 391e83b7b99Saartbik else if (kind == "or") 392e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_or>( 393e83b7b99Saartbik op, llvmType, operands[0]); 394e83b7b99Saartbik else if (kind == "xor") 395e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_xor>( 396e83b7b99Saartbik op, llvmType, operands[0]); 397e83b7b99Saartbik else 3983145427dSRiver Riddle return failure(); 3993145427dSRiver Riddle return success(); 400e83b7b99Saartbik 401e83b7b99Saartbik } else if (eltType.isF32() || eltType.isF64()) { 402e83b7b99Saartbik // Floating-point reductions: add/mul/min/max 403e83b7b99Saartbik if (kind == "add") { 4040d924700Saartbik // Optional accumulator (or zero). 4050d924700Saartbik Value acc = operands.size() > 1 ? operands[1] 4060d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 4070d924700Saartbik op->getLoc(), llvmType, 4080d924700Saartbik rewriter.getZeroAttr(eltType)); 409e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fadd>( 410ceb1b327Saartbik op, llvmType, acc, operands[0], 411ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 412e83b7b99Saartbik } else if (kind == "mul") { 4130d924700Saartbik // Optional accumulator (or one). 4140d924700Saartbik Value acc = operands.size() > 1 4150d924700Saartbik ? operands[1] 4160d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 4170d924700Saartbik op->getLoc(), llvmType, 4180d924700Saartbik rewriter.getFloatAttr(eltType, 1.0)); 419e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_v2_fmul>( 420ceb1b327Saartbik op, llvmType, acc, operands[0], 421ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 422e83b7b99Saartbik } else if (kind == "min") 423e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmin>( 424e83b7b99Saartbik op, llvmType, operands[0]); 425e83b7b99Saartbik else if (kind == "max") 426e83b7b99Saartbik rewriter.replaceOpWithNewOp<LLVM::experimental_vector_reduce_fmax>( 427e83b7b99Saartbik op, llvmType, operands[0]); 428e83b7b99Saartbik else 4293145427dSRiver Riddle return failure(); 4303145427dSRiver Riddle return success(); 431e83b7b99Saartbik } 4323145427dSRiver Riddle return failure(); 433e83b7b99Saartbik } 434ceb1b327Saartbik 435ceb1b327Saartbik private: 436ceb1b327Saartbik const bool reassociateFPReductions; 437e83b7b99Saartbik }; 438e83b7b99Saartbik 439870c1fd4SAlex Zinenko class VectorShuffleOpConversion : public ConvertToLLVMPattern { 4401c81adf3SAart Bik public: 4411c81adf3SAart Bik explicit VectorShuffleOpConversion(MLIRContext *context, 4421c81adf3SAart Bik LLVMTypeConverter &typeConverter) 443870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::ShuffleOp::getOperationName(), context, 4441c81adf3SAart Bik typeConverter) {} 4451c81adf3SAart Bik 4463145427dSRiver Riddle LogicalResult 447e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 4481c81adf3SAart Bik ConversionPatternRewriter &rewriter) const override { 4491c81adf3SAart Bik auto loc = op->getLoc(); 4502d2c73c5SJacques Pienaar auto adaptor = vector::ShuffleOpAdaptor(operands); 4511c81adf3SAart Bik auto shuffleOp = cast<vector::ShuffleOp>(op); 4521c81adf3SAart Bik auto v1Type = shuffleOp.getV1VectorType(); 4531c81adf3SAart Bik auto v2Type = shuffleOp.getV2VectorType(); 4541c81adf3SAart Bik auto vectorType = shuffleOp.getVectorType(); 4550f04384dSAlex Zinenko Type llvmType = typeConverter.convertType(vectorType); 4561c81adf3SAart Bik auto maskArrayAttr = shuffleOp.mask(); 4571c81adf3SAart Bik 4581c81adf3SAart Bik // Bail if result type cannot be lowered. 4591c81adf3SAart Bik if (!llvmType) 4603145427dSRiver Riddle return failure(); 4611c81adf3SAart Bik 4621c81adf3SAart Bik // Get rank and dimension sizes. 4631c81adf3SAart Bik int64_t rank = vectorType.getRank(); 4641c81adf3SAart Bik assert(v1Type.getRank() == rank); 4651c81adf3SAart Bik assert(v2Type.getRank() == rank); 4661c81adf3SAart Bik int64_t v1Dim = v1Type.getDimSize(0); 4671c81adf3SAart Bik 4681c81adf3SAart Bik // For rank 1, where both operands have *exactly* the same vector type, 4691c81adf3SAart Bik // there is direct shuffle support in LLVM. Use it! 4701c81adf3SAart Bik if (rank == 1 && v1Type == v2Type) { 471e62a6956SRiver Riddle Value shuffle = rewriter.create<LLVM::ShuffleVectorOp>( 4721c81adf3SAart Bik loc, adaptor.v1(), adaptor.v2(), maskArrayAttr); 4731c81adf3SAart Bik rewriter.replaceOp(op, shuffle); 4743145427dSRiver Riddle return success(); 475b36aaeafSAart Bik } 476b36aaeafSAart Bik 4771c81adf3SAart Bik // For all other cases, insert the individual values individually. 478e62a6956SRiver Riddle Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType); 4791c81adf3SAart Bik int64_t insPos = 0; 4801c81adf3SAart Bik for (auto en : llvm::enumerate(maskArrayAttr)) { 4811c81adf3SAart Bik int64_t extPos = en.value().cast<IntegerAttr>().getInt(); 482e62a6956SRiver Riddle Value value = adaptor.v1(); 4831c81adf3SAart Bik if (extPos >= v1Dim) { 4841c81adf3SAart Bik extPos -= v1Dim; 4851c81adf3SAart Bik value = adaptor.v2(); 486b36aaeafSAart Bik } 4870f04384dSAlex Zinenko Value extract = extractOne(rewriter, typeConverter, loc, value, llvmType, 4880f04384dSAlex Zinenko rank, extPos); 4890f04384dSAlex Zinenko insert = insertOne(rewriter, typeConverter, loc, insert, extract, 4900f04384dSAlex Zinenko llvmType, rank, insPos++); 4911c81adf3SAart Bik } 4921c81adf3SAart Bik rewriter.replaceOp(op, insert); 4933145427dSRiver Riddle return success(); 494b36aaeafSAart Bik } 495b36aaeafSAart Bik }; 496b36aaeafSAart Bik 497870c1fd4SAlex Zinenko class VectorExtractElementOpConversion : public ConvertToLLVMPattern { 498cd5dab8aSAart Bik public: 499cd5dab8aSAart Bik explicit VectorExtractElementOpConversion(MLIRContext *context, 500cd5dab8aSAart Bik LLVMTypeConverter &typeConverter) 501870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::ExtractElementOp::getOperationName(), 502870c1fd4SAlex Zinenko context, typeConverter) {} 503cd5dab8aSAart Bik 5043145427dSRiver Riddle LogicalResult 505e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 506cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 5072d2c73c5SJacques Pienaar auto adaptor = vector::ExtractElementOpAdaptor(operands); 508cd5dab8aSAart Bik auto extractEltOp = cast<vector::ExtractElementOp>(op); 509cd5dab8aSAart Bik auto vectorType = extractEltOp.getVectorType(); 5100f04384dSAlex Zinenko auto llvmType = typeConverter.convertType(vectorType.getElementType()); 511cd5dab8aSAart Bik 512cd5dab8aSAart Bik // Bail if result type cannot be lowered. 513cd5dab8aSAart Bik if (!llvmType) 5143145427dSRiver Riddle return failure(); 515cd5dab8aSAart Bik 516cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>( 517cd5dab8aSAart Bik op, llvmType, adaptor.vector(), adaptor.position()); 5183145427dSRiver Riddle return success(); 519cd5dab8aSAart Bik } 520cd5dab8aSAart Bik }; 521cd5dab8aSAart Bik 522870c1fd4SAlex Zinenko class VectorExtractOpConversion : public ConvertToLLVMPattern { 5235c0c51a9SNicolas Vasilache public: 5249826fe5cSAart Bik explicit VectorExtractOpConversion(MLIRContext *context, 5255c0c51a9SNicolas Vasilache LLVMTypeConverter &typeConverter) 526870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::ExtractOp::getOperationName(), context, 5275c0c51a9SNicolas Vasilache typeConverter) {} 5285c0c51a9SNicolas Vasilache 5293145427dSRiver Riddle LogicalResult 530e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 5315c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 5325c0c51a9SNicolas Vasilache auto loc = op->getLoc(); 5332d2c73c5SJacques Pienaar auto adaptor = vector::ExtractOpAdaptor(operands); 534d37f2725SAart Bik auto extractOp = cast<vector::ExtractOp>(op); 5359826fe5cSAart Bik auto vectorType = extractOp.getVectorType(); 5362bdf33ccSRiver Riddle auto resultType = extractOp.getResult().getType(); 5370f04384dSAlex Zinenko auto llvmResultType = typeConverter.convertType(resultType); 5385c0c51a9SNicolas Vasilache auto positionArrayAttr = extractOp.position(); 5399826fe5cSAart Bik 5409826fe5cSAart Bik // Bail if result type cannot be lowered. 5419826fe5cSAart Bik if (!llvmResultType) 5423145427dSRiver Riddle return failure(); 5439826fe5cSAart Bik 5445c0c51a9SNicolas Vasilache // One-shot extraction of vector from array (only requires extractvalue). 5455c0c51a9SNicolas Vasilache if (resultType.isa<VectorType>()) { 546e62a6956SRiver Riddle Value extracted = rewriter.create<LLVM::ExtractValueOp>( 5475c0c51a9SNicolas Vasilache loc, llvmResultType, adaptor.vector(), positionArrayAttr); 5485c0c51a9SNicolas Vasilache rewriter.replaceOp(op, extracted); 5493145427dSRiver Riddle return success(); 5505c0c51a9SNicolas Vasilache } 5515c0c51a9SNicolas Vasilache 5529826fe5cSAart Bik // Potential extraction of 1-D vector from array. 5535c0c51a9SNicolas Vasilache auto *context = op->getContext(); 554e62a6956SRiver Riddle Value extracted = adaptor.vector(); 5555c0c51a9SNicolas Vasilache auto positionAttrs = positionArrayAttr.getValue(); 5565c0c51a9SNicolas Vasilache if (positionAttrs.size() > 1) { 5579826fe5cSAart Bik auto oneDVectorType = reducedVectorTypeBack(vectorType); 5585c0c51a9SNicolas Vasilache auto nMinusOnePositionAttrs = 5595c0c51a9SNicolas Vasilache ArrayAttr::get(positionAttrs.drop_back(), context); 5605c0c51a9SNicolas Vasilache extracted = rewriter.create<LLVM::ExtractValueOp>( 5610f04384dSAlex Zinenko loc, typeConverter.convertType(oneDVectorType), extracted, 5625c0c51a9SNicolas Vasilache nMinusOnePositionAttrs); 5635c0c51a9SNicolas Vasilache } 5645c0c51a9SNicolas Vasilache 5655c0c51a9SNicolas Vasilache // Remaining extraction of element from 1-D LLVM vector 5665c0c51a9SNicolas Vasilache auto position = positionAttrs.back().cast<IntegerAttr>(); 5670f04384dSAlex Zinenko auto i64Type = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect()); 5681d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 5695c0c51a9SNicolas Vasilache extracted = 5705c0c51a9SNicolas Vasilache rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant); 5715c0c51a9SNicolas Vasilache rewriter.replaceOp(op, extracted); 5725c0c51a9SNicolas Vasilache 5733145427dSRiver Riddle return success(); 5745c0c51a9SNicolas Vasilache } 5755c0c51a9SNicolas Vasilache }; 5765c0c51a9SNicolas Vasilache 577681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector 578681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion. 579681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank. 580681f929fSNicolas Vasilache /// 581681f929fSNicolas Vasilache /// Example: 582681f929fSNicolas Vasilache /// ``` 583681f929fSNicolas Vasilache /// vector.fma %a, %a, %a : vector<8xf32> 584681f929fSNicolas Vasilache /// ``` 585681f929fSNicolas Vasilache /// is converted to: 586681f929fSNicolas Vasilache /// ``` 5873bffe602SBenjamin Kramer /// llvm.intr.fmuladd %va, %va, %va: 588681f929fSNicolas Vasilache /// (!llvm<"<8 x float>">, !llvm<"<8 x float>">, !llvm<"<8 x float>">) 589681f929fSNicolas Vasilache /// -> !llvm<"<8 x float>"> 590681f929fSNicolas Vasilache /// ``` 591870c1fd4SAlex Zinenko class VectorFMAOp1DConversion : public ConvertToLLVMPattern { 592681f929fSNicolas Vasilache public: 593681f929fSNicolas Vasilache explicit VectorFMAOp1DConversion(MLIRContext *context, 594681f929fSNicolas Vasilache LLVMTypeConverter &typeConverter) 595870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::FMAOp::getOperationName(), context, 596681f929fSNicolas Vasilache typeConverter) {} 597681f929fSNicolas Vasilache 5983145427dSRiver Riddle LogicalResult 599681f929fSNicolas Vasilache matchAndRewrite(Operation *op, ArrayRef<Value> operands, 600681f929fSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 6012d2c73c5SJacques Pienaar auto adaptor = vector::FMAOpAdaptor(operands); 602681f929fSNicolas Vasilache vector::FMAOp fmaOp = cast<vector::FMAOp>(op); 603681f929fSNicolas Vasilache VectorType vType = fmaOp.getVectorType(); 604681f929fSNicolas Vasilache if (vType.getRank() != 1) 6053145427dSRiver Riddle return failure(); 6063bffe602SBenjamin Kramer rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(op, adaptor.lhs(), 6073bffe602SBenjamin Kramer adaptor.rhs(), adaptor.acc()); 6083145427dSRiver Riddle return success(); 609681f929fSNicolas Vasilache } 610681f929fSNicolas Vasilache }; 611681f929fSNicolas Vasilache 612870c1fd4SAlex Zinenko class VectorInsertElementOpConversion : public ConvertToLLVMPattern { 613cd5dab8aSAart Bik public: 614cd5dab8aSAart Bik explicit VectorInsertElementOpConversion(MLIRContext *context, 615cd5dab8aSAart Bik LLVMTypeConverter &typeConverter) 616870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::InsertElementOp::getOperationName(), 617870c1fd4SAlex Zinenko context, typeConverter) {} 618cd5dab8aSAart Bik 6193145427dSRiver Riddle LogicalResult 620e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 621cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 6222d2c73c5SJacques Pienaar auto adaptor = vector::InsertElementOpAdaptor(operands); 623cd5dab8aSAart Bik auto insertEltOp = cast<vector::InsertElementOp>(op); 624cd5dab8aSAart Bik auto vectorType = insertEltOp.getDestVectorType(); 6250f04384dSAlex Zinenko auto llvmType = typeConverter.convertType(vectorType); 626cd5dab8aSAart Bik 627cd5dab8aSAart Bik // Bail if result type cannot be lowered. 628cd5dab8aSAart Bik if (!llvmType) 6293145427dSRiver Riddle return failure(); 630cd5dab8aSAart Bik 631cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>( 632cd5dab8aSAart Bik op, llvmType, adaptor.dest(), adaptor.source(), adaptor.position()); 6333145427dSRiver Riddle return success(); 634cd5dab8aSAart Bik } 635cd5dab8aSAart Bik }; 636cd5dab8aSAart Bik 637870c1fd4SAlex Zinenko class VectorInsertOpConversion : public ConvertToLLVMPattern { 6389826fe5cSAart Bik public: 6399826fe5cSAart Bik explicit VectorInsertOpConversion(MLIRContext *context, 6409826fe5cSAart Bik LLVMTypeConverter &typeConverter) 641870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::InsertOp::getOperationName(), context, 6429826fe5cSAart Bik typeConverter) {} 6439826fe5cSAart Bik 6443145427dSRiver Riddle LogicalResult 645e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 6469826fe5cSAart Bik ConversionPatternRewriter &rewriter) const override { 6479826fe5cSAart Bik auto loc = op->getLoc(); 6482d2c73c5SJacques Pienaar auto adaptor = vector::InsertOpAdaptor(operands); 6499826fe5cSAart Bik auto insertOp = cast<vector::InsertOp>(op); 6509826fe5cSAart Bik auto sourceType = insertOp.getSourceType(); 6519826fe5cSAart Bik auto destVectorType = insertOp.getDestVectorType(); 6520f04384dSAlex Zinenko auto llvmResultType = typeConverter.convertType(destVectorType); 6539826fe5cSAart Bik auto positionArrayAttr = insertOp.position(); 6549826fe5cSAart Bik 6559826fe5cSAart Bik // Bail if result type cannot be lowered. 6569826fe5cSAart Bik if (!llvmResultType) 6573145427dSRiver Riddle return failure(); 6589826fe5cSAart Bik 6599826fe5cSAart Bik // One-shot insertion of a vector into an array (only requires insertvalue). 6609826fe5cSAart Bik if (sourceType.isa<VectorType>()) { 661e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertValueOp>( 6629826fe5cSAart Bik loc, llvmResultType, adaptor.dest(), adaptor.source(), 6639826fe5cSAart Bik positionArrayAttr); 6649826fe5cSAart Bik rewriter.replaceOp(op, inserted); 6653145427dSRiver Riddle return success(); 6669826fe5cSAart Bik } 6679826fe5cSAart Bik 6689826fe5cSAart Bik // Potential extraction of 1-D vector from array. 6699826fe5cSAart Bik auto *context = op->getContext(); 670e62a6956SRiver Riddle Value extracted = adaptor.dest(); 6719826fe5cSAart Bik auto positionAttrs = positionArrayAttr.getValue(); 6729826fe5cSAart Bik auto position = positionAttrs.back().cast<IntegerAttr>(); 6739826fe5cSAart Bik auto oneDVectorType = destVectorType; 6749826fe5cSAart Bik if (positionAttrs.size() > 1) { 6759826fe5cSAart Bik oneDVectorType = reducedVectorTypeBack(destVectorType); 6769826fe5cSAart Bik auto nMinusOnePositionAttrs = 6779826fe5cSAart Bik ArrayAttr::get(positionAttrs.drop_back(), context); 6789826fe5cSAart Bik extracted = rewriter.create<LLVM::ExtractValueOp>( 6790f04384dSAlex Zinenko loc, typeConverter.convertType(oneDVectorType), extracted, 6809826fe5cSAart Bik nMinusOnePositionAttrs); 6819826fe5cSAart Bik } 6829826fe5cSAart Bik 6839826fe5cSAart Bik // Insertion of an element into a 1-D LLVM vector. 6840f04384dSAlex Zinenko auto i64Type = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect()); 6851d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 686e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertElementOp>( 6870f04384dSAlex Zinenko loc, typeConverter.convertType(oneDVectorType), extracted, 6880f04384dSAlex Zinenko adaptor.source(), constant); 6899826fe5cSAart Bik 6909826fe5cSAart Bik // Potential insertion of resulting 1-D vector into array. 6919826fe5cSAart Bik if (positionAttrs.size() > 1) { 6929826fe5cSAart Bik auto nMinusOnePositionAttrs = 6939826fe5cSAart Bik ArrayAttr::get(positionAttrs.drop_back(), context); 6949826fe5cSAart Bik inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType, 6959826fe5cSAart Bik adaptor.dest(), inserted, 6969826fe5cSAart Bik nMinusOnePositionAttrs); 6979826fe5cSAart Bik } 6989826fe5cSAart Bik 6999826fe5cSAart Bik rewriter.replaceOp(op, inserted); 7003145427dSRiver Riddle return success(); 7019826fe5cSAart Bik } 7029826fe5cSAart Bik }; 7039826fe5cSAart Bik 704681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1. 705681f929fSNicolas Vasilache /// 706681f929fSNicolas Vasilache /// Example: 707681f929fSNicolas Vasilache /// ``` 708681f929fSNicolas Vasilache /// %d = vector.fma %a, %b, %c : vector<2x4xf32> 709681f929fSNicolas Vasilache /// ``` 710681f929fSNicolas Vasilache /// is rewritten into: 711681f929fSNicolas Vasilache /// ``` 712681f929fSNicolas Vasilache /// %r = splat %f0: vector<2x4xf32> 713681f929fSNicolas Vasilache /// %va = vector.extractvalue %a[0] : vector<2x4xf32> 714681f929fSNicolas Vasilache /// %vb = vector.extractvalue %b[0] : vector<2x4xf32> 715681f929fSNicolas Vasilache /// %vc = vector.extractvalue %c[0] : vector<2x4xf32> 716681f929fSNicolas Vasilache /// %vd = vector.fma %va, %vb, %vc : vector<4xf32> 717681f929fSNicolas Vasilache /// %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32> 718681f929fSNicolas Vasilache /// %va2 = vector.extractvalue %a2[1] : vector<2x4xf32> 719681f929fSNicolas Vasilache /// %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32> 720681f929fSNicolas Vasilache /// %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32> 721681f929fSNicolas Vasilache /// %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32> 722681f929fSNicolas Vasilache /// %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32> 723681f929fSNicolas Vasilache /// // %r3 holds the final value. 724681f929fSNicolas Vasilache /// ``` 725681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> { 726681f929fSNicolas Vasilache public: 727681f929fSNicolas Vasilache using OpRewritePattern<FMAOp>::OpRewritePattern; 728681f929fSNicolas Vasilache 7293145427dSRiver Riddle LogicalResult matchAndRewrite(FMAOp op, 730681f929fSNicolas Vasilache PatternRewriter &rewriter) const override { 731681f929fSNicolas Vasilache auto vType = op.getVectorType(); 732681f929fSNicolas Vasilache if (vType.getRank() < 2) 7333145427dSRiver Riddle return failure(); 734681f929fSNicolas Vasilache 735681f929fSNicolas Vasilache auto loc = op.getLoc(); 736681f929fSNicolas Vasilache auto elemType = vType.getElementType(); 737681f929fSNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 738681f929fSNicolas Vasilache rewriter.getZeroAttr(elemType)); 739681f929fSNicolas Vasilache Value desc = rewriter.create<SplatOp>(loc, vType, zero); 740681f929fSNicolas Vasilache for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) { 741681f929fSNicolas Vasilache Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i); 742681f929fSNicolas Vasilache Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i); 743681f929fSNicolas Vasilache Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i); 744681f929fSNicolas Vasilache Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC); 745681f929fSNicolas Vasilache desc = rewriter.create<InsertOp>(loc, fma, desc, i); 746681f929fSNicolas Vasilache } 747681f929fSNicolas Vasilache rewriter.replaceOp(op, desc); 7483145427dSRiver Riddle return success(); 749681f929fSNicolas Vasilache } 750681f929fSNicolas Vasilache }; 751681f929fSNicolas Vasilache 7522d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly 7532d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern 7542d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to 7552d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same 7562d515e49SNicolas Vasilache // rank. 7572d515e49SNicolas Vasilache // 7582d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 7592d515e49SNicolas Vasilache // have different ranks. In this case: 7602d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 7612d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 7622d515e49SNicolas Vasilache // destination subvector 7632d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 7642d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 7652d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 7662d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 7672d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern 7682d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 7692d515e49SNicolas Vasilache public: 7702d515e49SNicolas Vasilache using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 7712d515e49SNicolas Vasilache 7723145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 7732d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 7742d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 7752d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 7762d515e49SNicolas Vasilache 7772d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 7783145427dSRiver Riddle return failure(); 7792d515e49SNicolas Vasilache 7802d515e49SNicolas Vasilache auto loc = op.getLoc(); 7812d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 7822d515e49SNicolas Vasilache assert(rankDiff >= 0); 7832d515e49SNicolas Vasilache if (rankDiff == 0) 7843145427dSRiver Riddle return failure(); 7852d515e49SNicolas Vasilache 7862d515e49SNicolas Vasilache int64_t rankRest = dstType.getRank() - rankDiff; 7872d515e49SNicolas Vasilache // Extract / insert the subvector of matching rank and InsertStridedSlice 7882d515e49SNicolas Vasilache // on it. 7892d515e49SNicolas Vasilache Value extracted = 7902d515e49SNicolas Vasilache rewriter.create<ExtractOp>(loc, op.dest(), 7912d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 7922d515e49SNicolas Vasilache /*dropFront=*/rankRest)); 7932d515e49SNicolas Vasilache // A different pattern will kick in for InsertStridedSlice with matching 7942d515e49SNicolas Vasilache // ranks. 7952d515e49SNicolas Vasilache auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>( 7962d515e49SNicolas Vasilache loc, op.source(), extracted, 7972d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/rankDiff), 798c8fc76a9Saartbik getI64SubArray(op.strides(), /*dropFront=*/0)); 7992d515e49SNicolas Vasilache rewriter.replaceOpWithNewOp<InsertOp>( 8002d515e49SNicolas Vasilache op, stridedSliceInnerOp.getResult(), op.dest(), 8012d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 8022d515e49SNicolas Vasilache /*dropFront=*/rankRest)); 8033145427dSRiver Riddle return success(); 8042d515e49SNicolas Vasilache } 8052d515e49SNicolas Vasilache }; 8062d515e49SNicolas Vasilache 8072d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 8082d515e49SNicolas Vasilache // have the same rank. In this case, we reduce 8092d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 8102d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 8112d515e49SNicolas Vasilache // destination subvector 8122d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 8132d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 8142d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 8152d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 8162d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern 8172d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 8182d515e49SNicolas Vasilache public: 8192d515e49SNicolas Vasilache using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 8202d515e49SNicolas Vasilache 8213145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 8222d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 8232d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 8242d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 8252d515e49SNicolas Vasilache 8262d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 8273145427dSRiver Riddle return failure(); 8282d515e49SNicolas Vasilache 8292d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 8302d515e49SNicolas Vasilache assert(rankDiff >= 0); 8312d515e49SNicolas Vasilache if (rankDiff != 0) 8323145427dSRiver Riddle return failure(); 8332d515e49SNicolas Vasilache 8342d515e49SNicolas Vasilache if (srcType == dstType) { 8352d515e49SNicolas Vasilache rewriter.replaceOp(op, op.source()); 8363145427dSRiver Riddle return success(); 8372d515e49SNicolas Vasilache } 8382d515e49SNicolas Vasilache 8392d515e49SNicolas Vasilache int64_t offset = 8402d515e49SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 8412d515e49SNicolas Vasilache int64_t size = srcType.getShape().front(); 8422d515e49SNicolas Vasilache int64_t stride = 8432d515e49SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 8442d515e49SNicolas Vasilache 8452d515e49SNicolas Vasilache auto loc = op.getLoc(); 8462d515e49SNicolas Vasilache Value res = op.dest(); 8472d515e49SNicolas Vasilache // For each slice of the source vector along the most major dimension. 8482d515e49SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 8492d515e49SNicolas Vasilache off += stride, ++idx) { 8502d515e49SNicolas Vasilache // 1. extract the proper subvector (or element) from source 8512d515e49SNicolas Vasilache Value extractedSource = extractOne(rewriter, loc, op.source(), idx); 8522d515e49SNicolas Vasilache if (extractedSource.getType().isa<VectorType>()) { 8532d515e49SNicolas Vasilache // 2. If we have a vector, extract the proper subvector from destination 8542d515e49SNicolas Vasilache // Otherwise we are at the element level and no need to recurse. 8552d515e49SNicolas Vasilache Value extractedDest = extractOne(rewriter, loc, op.dest(), off); 8562d515e49SNicolas Vasilache // 3. Reduce the problem to lowering a new InsertStridedSlice op with 8572d515e49SNicolas Vasilache // smaller rank. 858bd1ccfe6SRiver Riddle extractedSource = rewriter.create<InsertStridedSliceOp>( 8592d515e49SNicolas Vasilache loc, extractedSource, extractedDest, 8602d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /* dropFront=*/1), 8612d515e49SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 8622d515e49SNicolas Vasilache } 8632d515e49SNicolas Vasilache // 4. Insert the extractedSource into the res vector. 8642d515e49SNicolas Vasilache res = insertOne(rewriter, loc, extractedSource, res, off); 8652d515e49SNicolas Vasilache } 8662d515e49SNicolas Vasilache 8672d515e49SNicolas Vasilache rewriter.replaceOp(op, res); 8683145427dSRiver Riddle return success(); 8692d515e49SNicolas Vasilache } 870bd1ccfe6SRiver Riddle /// This pattern creates recursive InsertStridedSliceOp, but the recursion is 871bd1ccfe6SRiver Riddle /// bounded as the rank is strictly decreasing. 872bd1ccfe6SRiver Riddle bool hasBoundedRewriteRecursion() const final { return true; } 8732d515e49SNicolas Vasilache }; 8742d515e49SNicolas Vasilache 875870c1fd4SAlex Zinenko class VectorTypeCastOpConversion : public ConvertToLLVMPattern { 8765c0c51a9SNicolas Vasilache public: 8775c0c51a9SNicolas Vasilache explicit VectorTypeCastOpConversion(MLIRContext *context, 8785c0c51a9SNicolas Vasilache LLVMTypeConverter &typeConverter) 879870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::TypeCastOp::getOperationName(), context, 8805c0c51a9SNicolas Vasilache typeConverter) {} 8815c0c51a9SNicolas Vasilache 8823145427dSRiver Riddle LogicalResult 883e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 8845c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 8855c0c51a9SNicolas Vasilache auto loc = op->getLoc(); 8865c0c51a9SNicolas Vasilache vector::TypeCastOp castOp = cast<vector::TypeCastOp>(op); 8875c0c51a9SNicolas Vasilache MemRefType sourceMemRefType = 8882bdf33ccSRiver Riddle castOp.getOperand().getType().cast<MemRefType>(); 8895c0c51a9SNicolas Vasilache MemRefType targetMemRefType = 8902bdf33ccSRiver Riddle castOp.getResult().getType().cast<MemRefType>(); 8915c0c51a9SNicolas Vasilache 8925c0c51a9SNicolas Vasilache // Only static shape casts supported atm. 8935c0c51a9SNicolas Vasilache if (!sourceMemRefType.hasStaticShape() || 8945c0c51a9SNicolas Vasilache !targetMemRefType.hasStaticShape()) 8953145427dSRiver Riddle return failure(); 8965c0c51a9SNicolas Vasilache 8975c0c51a9SNicolas Vasilache auto llvmSourceDescriptorTy = 8982bdf33ccSRiver Riddle operands[0].getType().dyn_cast<LLVM::LLVMType>(); 8995c0c51a9SNicolas Vasilache if (!llvmSourceDescriptorTy || !llvmSourceDescriptorTy.isStructTy()) 9003145427dSRiver Riddle return failure(); 9015c0c51a9SNicolas Vasilache MemRefDescriptor sourceMemRef(operands[0]); 9025c0c51a9SNicolas Vasilache 9030f04384dSAlex Zinenko auto llvmTargetDescriptorTy = typeConverter.convertType(targetMemRefType) 9045c0c51a9SNicolas Vasilache .dyn_cast_or_null<LLVM::LLVMType>(); 9055c0c51a9SNicolas Vasilache if (!llvmTargetDescriptorTy || !llvmTargetDescriptorTy.isStructTy()) 9063145427dSRiver Riddle return failure(); 9075c0c51a9SNicolas Vasilache 9085c0c51a9SNicolas Vasilache int64_t offset; 9095c0c51a9SNicolas Vasilache SmallVector<int64_t, 4> strides; 9105c0c51a9SNicolas Vasilache auto successStrides = 9115c0c51a9SNicolas Vasilache getStridesAndOffset(sourceMemRefType, strides, offset); 9125c0c51a9SNicolas Vasilache bool isContiguous = (strides.back() == 1); 9135c0c51a9SNicolas Vasilache if (isContiguous) { 9145c0c51a9SNicolas Vasilache auto sizes = sourceMemRefType.getShape(); 9155c0c51a9SNicolas Vasilache for (int index = 0, e = strides.size() - 2; index < e; ++index) { 9165c0c51a9SNicolas Vasilache if (strides[index] != strides[index + 1] * sizes[index + 1]) { 9175c0c51a9SNicolas Vasilache isContiguous = false; 9185c0c51a9SNicolas Vasilache break; 9195c0c51a9SNicolas Vasilache } 9205c0c51a9SNicolas Vasilache } 9215c0c51a9SNicolas Vasilache } 9225c0c51a9SNicolas Vasilache // Only contiguous source tensors supported atm. 9235c0c51a9SNicolas Vasilache if (failed(successStrides) || !isContiguous) 9243145427dSRiver Riddle return failure(); 9255c0c51a9SNicolas Vasilache 9260f04384dSAlex Zinenko auto int64Ty = LLVM::LLVMType::getInt64Ty(typeConverter.getDialect()); 9275c0c51a9SNicolas Vasilache 9285c0c51a9SNicolas Vasilache // Create descriptor. 9295c0c51a9SNicolas Vasilache auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy); 9305c0c51a9SNicolas Vasilache Type llvmTargetElementTy = desc.getElementType(); 9315c0c51a9SNicolas Vasilache // Set allocated ptr. 932e62a6956SRiver Riddle Value allocated = sourceMemRef.allocatedPtr(rewriter, loc); 9335c0c51a9SNicolas Vasilache allocated = 9345c0c51a9SNicolas Vasilache rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated); 9355c0c51a9SNicolas Vasilache desc.setAllocatedPtr(rewriter, loc, allocated); 9365c0c51a9SNicolas Vasilache // Set aligned ptr. 937e62a6956SRiver Riddle Value ptr = sourceMemRef.alignedPtr(rewriter, loc); 9385c0c51a9SNicolas Vasilache ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr); 9395c0c51a9SNicolas Vasilache desc.setAlignedPtr(rewriter, loc, ptr); 9405c0c51a9SNicolas Vasilache // Fill offset 0. 9415c0c51a9SNicolas Vasilache auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0); 9425c0c51a9SNicolas Vasilache auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr); 9435c0c51a9SNicolas Vasilache desc.setOffset(rewriter, loc, zero); 9445c0c51a9SNicolas Vasilache 9455c0c51a9SNicolas Vasilache // Fill size and stride descriptors in memref. 9465c0c51a9SNicolas Vasilache for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) { 9475c0c51a9SNicolas Vasilache int64_t index = indexedSize.index(); 9485c0c51a9SNicolas Vasilache auto sizeAttr = 9495c0c51a9SNicolas Vasilache rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value()); 9505c0c51a9SNicolas Vasilache auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr); 9515c0c51a9SNicolas Vasilache desc.setSize(rewriter, loc, index, size); 9525c0c51a9SNicolas Vasilache auto strideAttr = 9535c0c51a9SNicolas Vasilache rewriter.getIntegerAttr(rewriter.getIndexType(), strides[index]); 9545c0c51a9SNicolas Vasilache auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr); 9555c0c51a9SNicolas Vasilache desc.setStride(rewriter, loc, index, stride); 9565c0c51a9SNicolas Vasilache } 9575c0c51a9SNicolas Vasilache 9585c0c51a9SNicolas Vasilache rewriter.replaceOp(op, {desc}); 9593145427dSRiver Riddle return success(); 9605c0c51a9SNicolas Vasilache } 9615c0c51a9SNicolas Vasilache }; 9625c0c51a9SNicolas Vasilache 9638345b86dSNicolas Vasilache /// Conversion pattern that converts a 1-D vector transfer read/write op in a 9648345b86dSNicolas Vasilache /// sequence of: 965be16075bSWen-Heng (Jack) Chung /// 1. Bitcast or addrspacecast to vector form. 9668345b86dSNicolas Vasilache /// 2. Create an offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 9678345b86dSNicolas Vasilache /// 3. Create a mask where offsetVector is compared against memref upper bound. 9688345b86dSNicolas Vasilache /// 4. Rewrite op as a masked read or write. 9698345b86dSNicolas Vasilache template <typename ConcreteOp> 9708345b86dSNicolas Vasilache class VectorTransferConversion : public ConvertToLLVMPattern { 9718345b86dSNicolas Vasilache public: 9728345b86dSNicolas Vasilache explicit VectorTransferConversion(MLIRContext *context, 9738345b86dSNicolas Vasilache LLVMTypeConverter &typeConv) 9748345b86dSNicolas Vasilache : ConvertToLLVMPattern(ConcreteOp::getOperationName(), context, 9758345b86dSNicolas Vasilache typeConv) {} 9768345b86dSNicolas Vasilache 9778345b86dSNicolas Vasilache LogicalResult 9788345b86dSNicolas Vasilache matchAndRewrite(Operation *op, ArrayRef<Value> operands, 9798345b86dSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 9808345b86dSNicolas Vasilache auto xferOp = cast<ConcreteOp>(op); 9818345b86dSNicolas Vasilache auto adaptor = getTransferOpAdapter(xferOp, operands); 982b2c79c50SNicolas Vasilache 983b2c79c50SNicolas Vasilache if (xferOp.getVectorType().getRank() > 1 || 984b2c79c50SNicolas Vasilache llvm::size(xferOp.indices()) == 0) 9858345b86dSNicolas Vasilache return failure(); 9865f9e0466SNicolas Vasilache if (xferOp.permutation_map() != 9875f9e0466SNicolas Vasilache AffineMap::getMinorIdentityMap(xferOp.permutation_map().getNumInputs(), 9885f9e0466SNicolas Vasilache xferOp.getVectorType().getRank(), 9895f9e0466SNicolas Vasilache op->getContext())) 9908345b86dSNicolas Vasilache return failure(); 9918345b86dSNicolas Vasilache 9928345b86dSNicolas Vasilache auto toLLVMTy = [&](Type t) { return typeConverter.convertType(t); }; 9938345b86dSNicolas Vasilache 9948345b86dSNicolas Vasilache Location loc = op->getLoc(); 9958345b86dSNicolas Vasilache Type i64Type = rewriter.getIntegerType(64); 9968345b86dSNicolas Vasilache MemRefType memRefType = xferOp.getMemRefType(); 9978345b86dSNicolas Vasilache 9988345b86dSNicolas Vasilache // 1. Get the source/dst address as an LLVM vector pointer. 999be16075bSWen-Heng (Jack) Chung // The vector pointer would always be on address space 0, therefore 1000be16075bSWen-Heng (Jack) Chung // addrspacecast shall be used when source/dst memrefs are not on 1001be16075bSWen-Heng (Jack) Chung // address space 0. 10028345b86dSNicolas Vasilache // TODO: support alignment when possible. 10038345b86dSNicolas Vasilache Value dataPtr = getDataPtr(loc, memRefType, adaptor.memref(), 10048345b86dSNicolas Vasilache adaptor.indices(), rewriter, getModule()); 10058345b86dSNicolas Vasilache auto vecTy = 10068345b86dSNicolas Vasilache toLLVMTy(xferOp.getVectorType()).template cast<LLVM::LLVMType>(); 1007be16075bSWen-Heng (Jack) Chung Value vectorDataPtr; 1008be16075bSWen-Heng (Jack) Chung if (memRefType.getMemorySpace() == 0) 1009be16075bSWen-Heng (Jack) Chung vectorDataPtr = 10108345b86dSNicolas Vasilache rewriter.create<LLVM::BitcastOp>(loc, vecTy.getPointerTo(), dataPtr); 1011be16075bSWen-Heng (Jack) Chung else 1012be16075bSWen-Heng (Jack) Chung vectorDataPtr = rewriter.create<LLVM::AddrSpaceCastOp>( 1013be16075bSWen-Heng (Jack) Chung loc, vecTy.getPointerTo(), dataPtr); 10148345b86dSNicolas Vasilache 10151870e787SNicolas Vasilache if (!xferOp.isMaskedDim(0)) 10161870e787SNicolas Vasilache return replaceTransferOpWithLoadOrStore(rewriter, typeConverter, loc, 10171870e787SNicolas Vasilache xferOp, operands, vectorDataPtr); 10181870e787SNicolas Vasilache 10198345b86dSNicolas Vasilache // 2. Create a vector with linear indices [ 0 .. vector_length - 1 ]. 10208345b86dSNicolas Vasilache unsigned vecWidth = vecTy.getVectorNumElements(); 10218345b86dSNicolas Vasilache VectorType vectorCmpType = VectorType::get(vecWidth, i64Type); 10228345b86dSNicolas Vasilache SmallVector<int64_t, 8> indices; 10238345b86dSNicolas Vasilache indices.reserve(vecWidth); 10248345b86dSNicolas Vasilache for (unsigned i = 0; i < vecWidth; ++i) 10258345b86dSNicolas Vasilache indices.push_back(i); 10268345b86dSNicolas Vasilache Value linearIndices = rewriter.create<ConstantOp>( 10278345b86dSNicolas Vasilache loc, vectorCmpType, 10288345b86dSNicolas Vasilache DenseElementsAttr::get(vectorCmpType, ArrayRef<int64_t>(indices))); 10298345b86dSNicolas Vasilache linearIndices = rewriter.create<LLVM::DialectCastOp>( 10308345b86dSNicolas Vasilache loc, toLLVMTy(vectorCmpType), linearIndices); 10318345b86dSNicolas Vasilache 10328345b86dSNicolas Vasilache // 3. Create offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 10339db53a18SRiver Riddle // TODO: when the leaf transfer rank is k > 1 we need the last 1034b2c79c50SNicolas Vasilache // `k` dimensions here. 1035b2c79c50SNicolas Vasilache unsigned lastIndex = llvm::size(xferOp.indices()) - 1; 1036b2c79c50SNicolas Vasilache Value offsetIndex = *(xferOp.indices().begin() + lastIndex); 1037b2c79c50SNicolas Vasilache offsetIndex = rewriter.create<IndexCastOp>(loc, i64Type, offsetIndex); 10388345b86dSNicolas Vasilache Value base = rewriter.create<SplatOp>(loc, vectorCmpType, offsetIndex); 10398345b86dSNicolas Vasilache Value offsetVector = rewriter.create<AddIOp>(loc, base, linearIndices); 10408345b86dSNicolas Vasilache 10418345b86dSNicolas Vasilache // 4. Let dim the memref dimension, compute the vector comparison mask: 10428345b86dSNicolas Vasilache // [ offset + 0 .. offset + vector_length - 1 ] < [ dim .. dim ] 1043b2c79c50SNicolas Vasilache Value dim = rewriter.create<DimOp>(loc, xferOp.memref(), lastIndex); 1044b2c79c50SNicolas Vasilache dim = rewriter.create<IndexCastOp>(loc, i64Type, dim); 10458345b86dSNicolas Vasilache dim = rewriter.create<SplatOp>(loc, vectorCmpType, dim); 10468345b86dSNicolas Vasilache Value mask = 10478345b86dSNicolas Vasilache rewriter.create<CmpIOp>(loc, CmpIPredicate::slt, offsetVector, dim); 10488345b86dSNicolas Vasilache mask = rewriter.create<LLVM::DialectCastOp>(loc, toLLVMTy(mask.getType()), 10498345b86dSNicolas Vasilache mask); 10508345b86dSNicolas Vasilache 10518345b86dSNicolas Vasilache // 5. Rewrite as a masked read / write. 10521870e787SNicolas Vasilache return replaceTransferOpWithMasked(rewriter, typeConverter, loc, xferOp, 1053a99f62c4SAlex Zinenko operands, vectorDataPtr, mask); 10548345b86dSNicolas Vasilache } 10558345b86dSNicolas Vasilache }; 10568345b86dSNicolas Vasilache 1057870c1fd4SAlex Zinenko class VectorPrintOpConversion : public ConvertToLLVMPattern { 1058d9b500d3SAart Bik public: 1059d9b500d3SAart Bik explicit VectorPrintOpConversion(MLIRContext *context, 1060d9b500d3SAart Bik LLVMTypeConverter &typeConverter) 1061870c1fd4SAlex Zinenko : ConvertToLLVMPattern(vector::PrintOp::getOperationName(), context, 1062d9b500d3SAart Bik typeConverter) {} 1063d9b500d3SAart Bik 1064d9b500d3SAart Bik // Proof-of-concept lowering implementation that relies on a small 1065d9b500d3SAart Bik // runtime support library, which only needs to provide a few 1066d9b500d3SAart Bik // printing methods (single value for all data types, opening/closing 1067d9b500d3SAart Bik // bracket, comma, newline). The lowering fully unrolls a vector 1068d9b500d3SAart Bik // in terms of these elementary printing operations. The advantage 1069d9b500d3SAart Bik // of this approach is that the library can remain unaware of all 1070d9b500d3SAart Bik // low-level implementation details of vectors while still supporting 1071d9b500d3SAart Bik // output of any shaped and dimensioned vector. Due to full unrolling, 1072d9b500d3SAart Bik // this approach is less suited for very large vectors though. 1073d9b500d3SAart Bik // 10749db53a18SRiver Riddle // TODO: rely solely on libc in future? something else? 1075d9b500d3SAart Bik // 10763145427dSRiver Riddle LogicalResult 1077e62a6956SRiver Riddle matchAndRewrite(Operation *op, ArrayRef<Value> operands, 1078d9b500d3SAart Bik ConversionPatternRewriter &rewriter) const override { 1079d9b500d3SAart Bik auto printOp = cast<vector::PrintOp>(op); 10802d2c73c5SJacques Pienaar auto adaptor = vector::PrintOpAdaptor(operands); 1081d9b500d3SAart Bik Type printType = printOp.getPrintType(); 1082d9b500d3SAart Bik 10830f04384dSAlex Zinenko if (typeConverter.convertType(printType) == nullptr) 10843145427dSRiver Riddle return failure(); 1085d9b500d3SAart Bik 1086d9b500d3SAart Bik // Make sure element type has runtime support (currently just Float/Double). 1087d9b500d3SAart Bik VectorType vectorType = printType.dyn_cast<VectorType>(); 1088d9b500d3SAart Bik Type eltType = vectorType ? vectorType.getElementType() : printType; 1089d9b500d3SAart Bik int64_t rank = vectorType ? vectorType.getRank() : 0; 1090d9b500d3SAart Bik Operation *printer; 1091c9eeeb38Saartbik if (eltType.isSignlessInteger(1) || eltType.isSignlessInteger(32)) 1092e52414b1Saartbik printer = getPrintI32(op); 109335b68527SLei Zhang else if (eltType.isSignlessInteger(64)) 1094e52414b1Saartbik printer = getPrintI64(op); 1095e52414b1Saartbik else if (eltType.isF32()) 1096d9b500d3SAart Bik printer = getPrintFloat(op); 1097d9b500d3SAart Bik else if (eltType.isF64()) 1098d9b500d3SAart Bik printer = getPrintDouble(op); 1099d9b500d3SAart Bik else 11003145427dSRiver Riddle return failure(); 1101d9b500d3SAart Bik 1102d9b500d3SAart Bik // Unroll vector into elementary print calls. 1103d9b500d3SAart Bik emitRanks(rewriter, op, adaptor.source(), vectorType, printer, rank); 1104d9b500d3SAart Bik emitCall(rewriter, op->getLoc(), getPrintNewline(op)); 1105d9b500d3SAart Bik rewriter.eraseOp(op); 11063145427dSRiver Riddle return success(); 1107d9b500d3SAart Bik } 1108d9b500d3SAart Bik 1109d9b500d3SAart Bik private: 1110d9b500d3SAart Bik void emitRanks(ConversionPatternRewriter &rewriter, Operation *op, 1111e62a6956SRiver Riddle Value value, VectorType vectorType, Operation *printer, 1112d9b500d3SAart Bik int64_t rank) const { 1113d9b500d3SAart Bik Location loc = op->getLoc(); 1114d9b500d3SAart Bik if (rank == 0) { 1115c9eeeb38Saartbik if (value.getType() == 1116c9eeeb38Saartbik LLVM::LLVMType::getInt1Ty(typeConverter.getDialect())) { 1117c9eeeb38Saartbik // Convert i1 (bool) to i32 so we can use the print_i32 method. 1118c9eeeb38Saartbik // This avoids the need for a print_i1 method with an unclear ABI. 1119c9eeeb38Saartbik auto i32Type = LLVM::LLVMType::getInt32Ty(typeConverter.getDialect()); 1120c9eeeb38Saartbik auto trueVal = rewriter.create<ConstantOp>( 1121c9eeeb38Saartbik loc, i32Type, rewriter.getI32IntegerAttr(1)); 1122c9eeeb38Saartbik auto falseVal = rewriter.create<ConstantOp>( 1123c9eeeb38Saartbik loc, i32Type, rewriter.getI32IntegerAttr(0)); 1124c9eeeb38Saartbik value = rewriter.create<SelectOp>(loc, value, trueVal, falseVal); 1125c9eeeb38Saartbik } 1126d9b500d3SAart Bik emitCall(rewriter, loc, printer, value); 1127d9b500d3SAart Bik return; 1128d9b500d3SAart Bik } 1129d9b500d3SAart Bik 1130d9b500d3SAart Bik emitCall(rewriter, loc, getPrintOpen(op)); 1131d9b500d3SAart Bik Operation *printComma = getPrintComma(op); 1132d9b500d3SAart Bik int64_t dim = vectorType.getDimSize(0); 1133d9b500d3SAart Bik for (int64_t d = 0; d < dim; ++d) { 1134d9b500d3SAart Bik auto reducedType = 1135d9b500d3SAart Bik rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr; 11360f04384dSAlex Zinenko auto llvmType = typeConverter.convertType( 1137d9b500d3SAart Bik rank > 1 ? reducedType : vectorType.getElementType()); 1138e62a6956SRiver Riddle Value nestedVal = 11390f04384dSAlex Zinenko extractOne(rewriter, typeConverter, loc, value, llvmType, rank, d); 1140d9b500d3SAart Bik emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1); 1141d9b500d3SAart Bik if (d != dim - 1) 1142d9b500d3SAart Bik emitCall(rewriter, loc, printComma); 1143d9b500d3SAart Bik } 1144d9b500d3SAart Bik emitCall(rewriter, loc, getPrintClose(op)); 1145d9b500d3SAart Bik } 1146d9b500d3SAart Bik 1147d9b500d3SAart Bik // Helper to emit a call. 1148d9b500d3SAart Bik static void emitCall(ConversionPatternRewriter &rewriter, Location loc, 1149d9b500d3SAart Bik Operation *ref, ValueRange params = ValueRange()) { 1150d9b500d3SAart Bik rewriter.create<LLVM::CallOp>(loc, ArrayRef<Type>{}, 1151d9b500d3SAart Bik rewriter.getSymbolRefAttr(ref), params); 1152d9b500d3SAart Bik } 1153d9b500d3SAart Bik 1154d9b500d3SAart Bik // Helper for printer method declaration (first hit) and lookup. 1155d9b500d3SAart Bik static Operation *getPrint(Operation *op, LLVM::LLVMDialect *dialect, 1156d9b500d3SAart Bik StringRef name, ArrayRef<LLVM::LLVMType> params) { 1157d9b500d3SAart Bik auto module = op->getParentOfType<ModuleOp>(); 1158d9b500d3SAart Bik auto func = module.lookupSymbol<LLVM::LLVMFuncOp>(name); 1159d9b500d3SAart Bik if (func) 1160d9b500d3SAart Bik return func; 1161d9b500d3SAart Bik OpBuilder moduleBuilder(module.getBodyRegion()); 1162d9b500d3SAart Bik return moduleBuilder.create<LLVM::LLVMFuncOp>( 1163d9b500d3SAart Bik op->getLoc(), name, 1164d9b500d3SAart Bik LLVM::LLVMType::getFunctionTy(LLVM::LLVMType::getVoidTy(dialect), 1165d9b500d3SAart Bik params, /*isVarArg=*/false)); 1166d9b500d3SAart Bik } 1167d9b500d3SAart Bik 1168d9b500d3SAart Bik // Helpers for method names. 1169e52414b1Saartbik Operation *getPrintI32(Operation *op) const { 11700f04384dSAlex Zinenko LLVM::LLVMDialect *dialect = typeConverter.getDialect(); 1171e52414b1Saartbik return getPrint(op, dialect, "print_i32", 1172e52414b1Saartbik LLVM::LLVMType::getInt32Ty(dialect)); 1173e52414b1Saartbik } 1174e52414b1Saartbik Operation *getPrintI64(Operation *op) const { 11750f04384dSAlex Zinenko LLVM::LLVMDialect *dialect = typeConverter.getDialect(); 1176e52414b1Saartbik return getPrint(op, dialect, "print_i64", 1177e52414b1Saartbik LLVM::LLVMType::getInt64Ty(dialect)); 1178e52414b1Saartbik } 1179d9b500d3SAart Bik Operation *getPrintFloat(Operation *op) const { 11800f04384dSAlex Zinenko LLVM::LLVMDialect *dialect = typeConverter.getDialect(); 1181d9b500d3SAart Bik return getPrint(op, dialect, "print_f32", 1182d9b500d3SAart Bik LLVM::LLVMType::getFloatTy(dialect)); 1183d9b500d3SAart Bik } 1184d9b500d3SAart Bik Operation *getPrintDouble(Operation *op) const { 11850f04384dSAlex Zinenko LLVM::LLVMDialect *dialect = typeConverter.getDialect(); 1186d9b500d3SAart Bik return getPrint(op, dialect, "print_f64", 1187d9b500d3SAart Bik LLVM::LLVMType::getDoubleTy(dialect)); 1188d9b500d3SAart Bik } 1189d9b500d3SAart Bik Operation *getPrintOpen(Operation *op) const { 11900f04384dSAlex Zinenko return getPrint(op, typeConverter.getDialect(), "print_open", {}); 1191d9b500d3SAart Bik } 1192d9b500d3SAart Bik Operation *getPrintClose(Operation *op) const { 11930f04384dSAlex Zinenko return getPrint(op, typeConverter.getDialect(), "print_close", {}); 1194d9b500d3SAart Bik } 1195d9b500d3SAart Bik Operation *getPrintComma(Operation *op) const { 11960f04384dSAlex Zinenko return getPrint(op, typeConverter.getDialect(), "print_comma", {}); 1197d9b500d3SAart Bik } 1198d9b500d3SAart Bik Operation *getPrintNewline(Operation *op) const { 11990f04384dSAlex Zinenko return getPrint(op, typeConverter.getDialect(), "print_newline", {}); 1200d9b500d3SAart Bik } 1201d9b500d3SAart Bik }; 1202d9b500d3SAart Bik 1203334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either: 120465678d93SNicolas Vasilache /// 1. extractelement + insertelement for the 1-D case 120565678d93SNicolas Vasilache /// 2. extract + optional strided_slice + insert for the n-D case. 1206334a4159SReid Tatge class VectorStridedSliceOpConversion 1207334a4159SReid Tatge : public OpRewritePattern<ExtractStridedSliceOp> { 120865678d93SNicolas Vasilache public: 1209334a4159SReid Tatge using OpRewritePattern<ExtractStridedSliceOp>::OpRewritePattern; 121065678d93SNicolas Vasilache 1211334a4159SReid Tatge LogicalResult matchAndRewrite(ExtractStridedSliceOp op, 121265678d93SNicolas Vasilache PatternRewriter &rewriter) const override { 121365678d93SNicolas Vasilache auto dstType = op.getResult().getType().cast<VectorType>(); 121465678d93SNicolas Vasilache 121565678d93SNicolas Vasilache assert(!op.offsets().getValue().empty() && "Unexpected empty offsets"); 121665678d93SNicolas Vasilache 121765678d93SNicolas Vasilache int64_t offset = 121865678d93SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 121965678d93SNicolas Vasilache int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt(); 122065678d93SNicolas Vasilache int64_t stride = 122165678d93SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 122265678d93SNicolas Vasilache 122365678d93SNicolas Vasilache auto loc = op.getLoc(); 122465678d93SNicolas Vasilache auto elemType = dstType.getElementType(); 122535b68527SLei Zhang assert(elemType.isSignlessIntOrIndexOrFloat()); 122665678d93SNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 122765678d93SNicolas Vasilache rewriter.getZeroAttr(elemType)); 122865678d93SNicolas Vasilache Value res = rewriter.create<SplatOp>(loc, dstType, zero); 122965678d93SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 123065678d93SNicolas Vasilache off += stride, ++idx) { 123165678d93SNicolas Vasilache Value extracted = extractOne(rewriter, loc, op.vector(), off); 123265678d93SNicolas Vasilache if (op.offsets().getValue().size() > 1) { 1233334a4159SReid Tatge extracted = rewriter.create<ExtractStridedSliceOp>( 123465678d93SNicolas Vasilache loc, extracted, getI64SubArray(op.offsets(), /* dropFront=*/1), 123565678d93SNicolas Vasilache getI64SubArray(op.sizes(), /* dropFront=*/1), 123665678d93SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 123765678d93SNicolas Vasilache } 123865678d93SNicolas Vasilache res = insertOne(rewriter, loc, extracted, res, idx); 123965678d93SNicolas Vasilache } 124065678d93SNicolas Vasilache rewriter.replaceOp(op, {res}); 12413145427dSRiver Riddle return success(); 124265678d93SNicolas Vasilache } 1243334a4159SReid Tatge /// This pattern creates recursive ExtractStridedSliceOp, but the recursion is 1244bd1ccfe6SRiver Riddle /// bounded as the rank is strictly decreasing. 1245bd1ccfe6SRiver Riddle bool hasBoundedRewriteRecursion() const final { return true; } 124665678d93SNicolas Vasilache }; 124765678d93SNicolas Vasilache 1248df186507SBenjamin Kramer } // namespace 1249df186507SBenjamin Kramer 12505c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM. 12515c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns( 1252ceb1b327Saartbik LLVMTypeConverter &converter, OwningRewritePatternList &patterns, 1253ceb1b327Saartbik bool reassociateFPReductions) { 125465678d93SNicolas Vasilache MLIRContext *ctx = converter.getDialect()->getContext(); 12558345b86dSNicolas Vasilache // clang-format off 1256681f929fSNicolas Vasilache patterns.insert<VectorFMAOpNDRewritePattern, 1257681f929fSNicolas Vasilache VectorInsertStridedSliceOpDifferentRankRewritePattern, 12582d515e49SNicolas Vasilache VectorInsertStridedSliceOpSameRankRewritePattern, 12592d515e49SNicolas Vasilache VectorStridedSliceOpConversion>(ctx); 1260ceb1b327Saartbik patterns.insert<VectorReductionOpConversion>( 1261ceb1b327Saartbik ctx, converter, reassociateFPReductions); 12628345b86dSNicolas Vasilache patterns 1263ceb1b327Saartbik .insert<VectorShuffleOpConversion, 12648345b86dSNicolas Vasilache VectorExtractElementOpConversion, 12658345b86dSNicolas Vasilache VectorExtractOpConversion, 12668345b86dSNicolas Vasilache VectorFMAOp1DConversion, 12678345b86dSNicolas Vasilache VectorInsertElementOpConversion, 12688345b86dSNicolas Vasilache VectorInsertOpConversion, 12698345b86dSNicolas Vasilache VectorPrintOpConversion, 12708345b86dSNicolas Vasilache VectorTransferConversion<TransferReadOp>, 12718345b86dSNicolas Vasilache VectorTransferConversion<TransferWriteOp>, 127219dbb230Saartbik VectorTypeCastOpConversion, 127319dbb230Saartbik VectorGatherOpConversion, 127419dbb230Saartbik VectorScatterOpConversion>(ctx, converter); 12758345b86dSNicolas Vasilache // clang-format on 12765c0c51a9SNicolas Vasilache } 12775c0c51a9SNicolas Vasilache 127863b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns( 127963b683a8SNicolas Vasilache LLVMTypeConverter &converter, OwningRewritePatternList &patterns) { 128063b683a8SNicolas Vasilache MLIRContext *ctx = converter.getDialect()->getContext(); 128163b683a8SNicolas Vasilache patterns.insert<VectorMatmulOpConversion>(ctx, converter); 1282c295a65dSaartbik patterns.insert<VectorFlatTransposeOpConversion>(ctx, converter); 128363b683a8SNicolas Vasilache } 128463b683a8SNicolas Vasilache 12855c0c51a9SNicolas Vasilache namespace { 1286722f909fSRiver Riddle struct LowerVectorToLLVMPass 12871834ad4aSRiver Riddle : public ConvertVectorToLLVMBase<LowerVectorToLLVMPass> { 12881bfdf7c7Saartbik LowerVectorToLLVMPass(const LowerVectorToLLVMOptions &options) { 12891bfdf7c7Saartbik this->reassociateFPReductions = options.reassociateFPReductions; 12901bfdf7c7Saartbik } 1291722f909fSRiver Riddle void runOnOperation() override; 12925c0c51a9SNicolas Vasilache }; 12935c0c51a9SNicolas Vasilache } // namespace 12945c0c51a9SNicolas Vasilache 1295722f909fSRiver Riddle void LowerVectorToLLVMPass::runOnOperation() { 1296078776a6Saartbik // Perform progressive lowering of operations on slices and 1297b21c7999Saartbik // all contraction operations. Also applies folding and DCE. 1298459cf6e5Saartbik { 12995c0c51a9SNicolas Vasilache OwningRewritePatternList patterns; 1300b1c688dbSaartbik populateVectorToVectorCanonicalizationPatterns(patterns, &getContext()); 1301459cf6e5Saartbik populateVectorSlicesLoweringPatterns(patterns, &getContext()); 1302b21c7999Saartbik populateVectorContractLoweringPatterns(patterns, &getContext()); 1303a5b9316bSUday Bondhugula applyPatternsAndFoldGreedily(getOperation(), patterns); 1304459cf6e5Saartbik } 1305459cf6e5Saartbik 1306459cf6e5Saartbik // Convert to the LLVM IR dialect. 13075c0c51a9SNicolas Vasilache LLVMTypeConverter converter(&getContext()); 1308459cf6e5Saartbik OwningRewritePatternList patterns; 130963b683a8SNicolas Vasilache populateVectorToLLVMMatrixConversionPatterns(converter, patterns); 1310ceb1b327Saartbik populateVectorToLLVMConversionPatterns(converter, patterns, 1311ceb1b327Saartbik reassociateFPReductions); 1312bbf3ef85SNicolas Vasilache populateVectorToLLVMMatrixConversionPatterns(converter, patterns); 13135c0c51a9SNicolas Vasilache populateStdToLLVMConversionPatterns(converter, patterns); 13145c0c51a9SNicolas Vasilache 13152a00ae39STim Shen LLVMConversionTarget target(getContext()); 13168d67d187SRiver Riddle if (failed(applyPartialConversion(getOperation(), target, patterns))) { 13175c0c51a9SNicolas Vasilache signalPassFailure(); 13185c0c51a9SNicolas Vasilache } 13195c0c51a9SNicolas Vasilache } 13205c0c51a9SNicolas Vasilache 13211bfdf7c7Saartbik std::unique_ptr<OperationPass<ModuleOp>> 13221bfdf7c7Saartbik mlir::createConvertVectorToLLVMPass(const LowerVectorToLLVMOptions &options) { 13231bfdf7c7Saartbik return std::make_unique<LowerVectorToLLVMPass>(options); 13245c0c51a9SNicolas Vasilache } 1325