15c0c51a9SNicolas Vasilache //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===// 25c0c51a9SNicolas Vasilache // 330857107SMehdi Amini // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 456222a06SMehdi Amini // See https://llvm.org/LICENSE.txt for license information. 556222a06SMehdi Amini // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 65c0c51a9SNicolas Vasilache // 756222a06SMehdi Amini //===----------------------------------------------------------------------===// 85c0c51a9SNicolas Vasilache 965678d93SNicolas Vasilache #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h" 10870c1fd4SAlex Zinenko 115c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h" 125c0c51a9SNicolas Vasilache #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h" 13e332c22cSNicolas Vasilache #include "mlir/Dialect/LLVMIR/FunctionCallUtils.h" 145c0c51a9SNicolas Vasilache #include "mlir/Dialect/LLVMIR/LLVMDialect.h" 1569d757c0SRob Suderman #include "mlir/Dialect/StandardOps/IR/Ops.h" 164d60f47bSRob Suderman #include "mlir/Dialect/Vector/VectorOps.h" 1709f7a55fSRiver Riddle #include "mlir/IR/BuiltinTypes.h" 18ec1f4e7cSAlex Zinenko #include "mlir/Target/LLVMIR/TypeTranslation.h" 195c0c51a9SNicolas Vasilache #include "mlir/Transforms/DialectConversion.h" 205c0c51a9SNicolas Vasilache 215c0c51a9SNicolas Vasilache using namespace mlir; 2265678d93SNicolas Vasilache using namespace mlir::vector; 235c0c51a9SNicolas Vasilache 249826fe5cSAart Bik // Helper to reduce vector type by one rank at front. 259826fe5cSAart Bik static VectorType reducedVectorTypeFront(VectorType tp) { 269826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 279826fe5cSAart Bik return VectorType::get(tp.getShape().drop_front(), tp.getElementType()); 289826fe5cSAart Bik } 299826fe5cSAart Bik 309826fe5cSAart Bik // Helper to reduce vector type by *all* but one rank at back. 319826fe5cSAart Bik static VectorType reducedVectorTypeBack(VectorType tp) { 329826fe5cSAart Bik assert((tp.getRank() > 1) && "unlowerable vector type"); 339826fe5cSAart Bik return VectorType::get(tp.getShape().take_back(), tp.getElementType()); 349826fe5cSAart Bik } 359826fe5cSAart Bik 361c81adf3SAart Bik // Helper that picks the proper sequence for inserting. 37e62a6956SRiver Riddle static Value insertOne(ConversionPatternRewriter &rewriter, 380f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 390f04384dSAlex Zinenko Value val1, Value val2, Type llvmType, int64_t rank, 400f04384dSAlex Zinenko int64_t pos) { 411c81adf3SAart Bik if (rank == 1) { 421c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 431c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 440f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 451c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 461c81adf3SAart Bik return rewriter.create<LLVM::InsertElementOp>(loc, llvmType, val1, val2, 471c81adf3SAart Bik constant); 481c81adf3SAart Bik } 491c81adf3SAart Bik return rewriter.create<LLVM::InsertValueOp>(loc, llvmType, val1, val2, 501c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 511c81adf3SAart Bik } 521c81adf3SAart Bik 532d515e49SNicolas Vasilache // Helper that picks the proper sequence for inserting. 542d515e49SNicolas Vasilache static Value insertOne(PatternRewriter &rewriter, Location loc, Value from, 552d515e49SNicolas Vasilache Value into, int64_t offset) { 562d515e49SNicolas Vasilache auto vectorType = into.getType().cast<VectorType>(); 572d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 582d515e49SNicolas Vasilache return rewriter.create<InsertOp>(loc, from, into, offset); 592d515e49SNicolas Vasilache return rewriter.create<vector::InsertElementOp>( 602d515e49SNicolas Vasilache loc, vectorType, from, into, 612d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 622d515e49SNicolas Vasilache } 632d515e49SNicolas Vasilache 641c81adf3SAart Bik // Helper that picks the proper sequence for extracting. 65e62a6956SRiver Riddle static Value extractOne(ConversionPatternRewriter &rewriter, 660f04384dSAlex Zinenko LLVMTypeConverter &typeConverter, Location loc, 670f04384dSAlex Zinenko Value val, Type llvmType, int64_t rank, int64_t pos) { 681c81adf3SAart Bik if (rank == 1) { 691c81adf3SAart Bik auto idxType = rewriter.getIndexType(); 701c81adf3SAart Bik auto constant = rewriter.create<LLVM::ConstantOp>( 710f04384dSAlex Zinenko loc, typeConverter.convertType(idxType), 721c81adf3SAart Bik rewriter.getIntegerAttr(idxType, pos)); 731c81adf3SAart Bik return rewriter.create<LLVM::ExtractElementOp>(loc, llvmType, val, 741c81adf3SAart Bik constant); 751c81adf3SAart Bik } 761c81adf3SAart Bik return rewriter.create<LLVM::ExtractValueOp>(loc, llvmType, val, 771c81adf3SAart Bik rewriter.getI64ArrayAttr(pos)); 781c81adf3SAart Bik } 791c81adf3SAart Bik 802d515e49SNicolas Vasilache // Helper that picks the proper sequence for extracting. 812d515e49SNicolas Vasilache static Value extractOne(PatternRewriter &rewriter, Location loc, Value vector, 822d515e49SNicolas Vasilache int64_t offset) { 832d515e49SNicolas Vasilache auto vectorType = vector.getType().cast<VectorType>(); 842d515e49SNicolas Vasilache if (vectorType.getRank() > 1) 852d515e49SNicolas Vasilache return rewriter.create<ExtractOp>(loc, vector, offset); 862d515e49SNicolas Vasilache return rewriter.create<vector::ExtractElementOp>( 872d515e49SNicolas Vasilache loc, vectorType.getElementType(), vector, 882d515e49SNicolas Vasilache rewriter.create<ConstantIndexOp>(loc, offset)); 892d515e49SNicolas Vasilache } 902d515e49SNicolas Vasilache 912d515e49SNicolas Vasilache // Helper that returns a subset of `arrayAttr` as a vector of int64_t. 929db53a18SRiver Riddle // TODO: Better support for attribute subtype forwarding + slicing. 932d515e49SNicolas Vasilache static SmallVector<int64_t, 4> getI64SubArray(ArrayAttr arrayAttr, 942d515e49SNicolas Vasilache unsigned dropFront = 0, 952d515e49SNicolas Vasilache unsigned dropBack = 0) { 962d515e49SNicolas Vasilache assert(arrayAttr.size() > dropFront + dropBack && "Out of bounds"); 972d515e49SNicolas Vasilache auto range = arrayAttr.getAsRange<IntegerAttr>(); 982d515e49SNicolas Vasilache SmallVector<int64_t, 4> res; 992d515e49SNicolas Vasilache res.reserve(arrayAttr.size() - dropFront - dropBack); 1002d515e49SNicolas Vasilache for (auto it = range.begin() + dropFront, eit = range.end() - dropBack; 1012d515e49SNicolas Vasilache it != eit; ++it) 1022d515e49SNicolas Vasilache res.push_back((*it).getValue().getSExtValue()); 1032d515e49SNicolas Vasilache return res; 1042d515e49SNicolas Vasilache } 1052d515e49SNicolas Vasilache 106ba87f991SAlex Zinenko static Value createCastToIndexLike(ConversionPatternRewriter &rewriter, 107ba87f991SAlex Zinenko Location loc, Type targetType, Value value) { 108ba87f991SAlex Zinenko if (targetType == value.getType()) 109ba87f991SAlex Zinenko return value; 110ba87f991SAlex Zinenko 111ba87f991SAlex Zinenko bool targetIsIndex = targetType.isIndex(); 112ba87f991SAlex Zinenko bool valueIsIndex = value.getType().isIndex(); 113ba87f991SAlex Zinenko if (targetIsIndex ^ valueIsIndex) 114ba87f991SAlex Zinenko return rewriter.create<IndexCastOp>(loc, targetType, value); 115ba87f991SAlex Zinenko 116ba87f991SAlex Zinenko auto targetIntegerType = targetType.dyn_cast<IntegerType>(); 117ba87f991SAlex Zinenko auto valueIntegerType = value.getType().dyn_cast<IntegerType>(); 118ba87f991SAlex Zinenko assert(targetIntegerType && valueIntegerType && 119ba87f991SAlex Zinenko "unexpected cast between types other than integers and index"); 120ba87f991SAlex Zinenko assert(targetIntegerType.getSignedness() == valueIntegerType.getSignedness()); 121ba87f991SAlex Zinenko 122ba87f991SAlex Zinenko if (targetIntegerType.getWidth() > valueIntegerType.getWidth()) 123ba87f991SAlex Zinenko return rewriter.create<SignExtendIOp>(loc, targetIntegerType, value); 124ba87f991SAlex Zinenko return rewriter.create<TruncateIOp>(loc, targetIntegerType, value); 125ba87f991SAlex Zinenko } 126ba87f991SAlex Zinenko 127060c9dd1Saartbik // Helper that returns a vector comparison that constructs a mask: 128060c9dd1Saartbik // mask = [0,1,..,n-1] + [o,o,..,o] < [b,b,..,b] 129060c9dd1Saartbik // 130060c9dd1Saartbik // NOTE: The LLVM::GetActiveLaneMaskOp intrinsic would provide an alternative, 131060c9dd1Saartbik // much more compact, IR for this operation, but LLVM eventually 132060c9dd1Saartbik // generates more elaborate instructions for this intrinsic since it 133060c9dd1Saartbik // is very conservative on the boundary conditions. 134060c9dd1Saartbik static Value buildVectorComparison(ConversionPatternRewriter &rewriter, 135060c9dd1Saartbik Operation *op, bool enableIndexOptimizations, 136060c9dd1Saartbik int64_t dim, Value b, Value *off = nullptr) { 137060c9dd1Saartbik auto loc = op->getLoc(); 138060c9dd1Saartbik // If we can assume all indices fit in 32-bit, we perform the vector 139060c9dd1Saartbik // comparison in 32-bit to get a higher degree of SIMD parallelism. 140060c9dd1Saartbik // Otherwise we perform the vector comparison using 64-bit indices. 141060c9dd1Saartbik Value indices; 142060c9dd1Saartbik Type idxType; 143060c9dd1Saartbik if (enableIndexOptimizations) { 1440c2a4d3cSBenjamin Kramer indices = rewriter.create<ConstantOp>( 1450c2a4d3cSBenjamin Kramer loc, rewriter.getI32VectorAttr( 1460c2a4d3cSBenjamin Kramer llvm::to_vector<4>(llvm::seq<int32_t>(0, dim)))); 147060c9dd1Saartbik idxType = rewriter.getI32Type(); 148060c9dd1Saartbik } else { 1490c2a4d3cSBenjamin Kramer indices = rewriter.create<ConstantOp>( 1500c2a4d3cSBenjamin Kramer loc, rewriter.getI64VectorAttr( 1510c2a4d3cSBenjamin Kramer llvm::to_vector<4>(llvm::seq<int64_t>(0, dim)))); 152060c9dd1Saartbik idxType = rewriter.getI64Type(); 153060c9dd1Saartbik } 154060c9dd1Saartbik // Add in an offset if requested. 155060c9dd1Saartbik if (off) { 156ba87f991SAlex Zinenko Value o = createCastToIndexLike(rewriter, loc, idxType, *off); 157060c9dd1Saartbik Value ov = rewriter.create<SplatOp>(loc, indices.getType(), o); 158060c9dd1Saartbik indices = rewriter.create<AddIOp>(loc, ov, indices); 159060c9dd1Saartbik } 160060c9dd1Saartbik // Construct the vector comparison. 161ba87f991SAlex Zinenko Value bound = createCastToIndexLike(rewriter, loc, idxType, b); 162060c9dd1Saartbik Value bounds = rewriter.create<SplatOp>(loc, indices.getType(), bound); 163060c9dd1Saartbik return rewriter.create<CmpIOp>(loc, CmpIPredicate::slt, indices, bounds); 164060c9dd1Saartbik } 165060c9dd1Saartbik 16626c8f908SThomas Raoux // Helper that returns data layout alignment of a memref. 16726c8f908SThomas Raoux LogicalResult getMemRefAlignment(LLVMTypeConverter &typeConverter, 16826c8f908SThomas Raoux MemRefType memrefType, unsigned &align) { 16926c8f908SThomas Raoux Type elementTy = typeConverter.convertType(memrefType.getElementType()); 1705f9e0466SNicolas Vasilache if (!elementTy) 1715f9e0466SNicolas Vasilache return failure(); 1725f9e0466SNicolas Vasilache 173b2ab375dSAlex Zinenko // TODO: this should use the MLIR data layout when it becomes available and 174b2ab375dSAlex Zinenko // stop depending on translation. 17587a89e0fSAlex Zinenko llvm::LLVMContext llvmContext; 17687a89e0fSAlex Zinenko align = LLVM::TypeToLLVMIRTranslator(llvmContext) 177c69c9e0fSAlex Zinenko .getPreferredAlignment(elementTy, typeConverter.getDataLayout()); 1785f9e0466SNicolas Vasilache return success(); 1795f9e0466SNicolas Vasilache } 1805f9e0466SNicolas Vasilache 181e8dcf5f8Saartbik // Helper that returns the base address of a memref. 182b98e25b6SBenjamin Kramer static LogicalResult getBase(ConversionPatternRewriter &rewriter, Location loc, 183e8dcf5f8Saartbik Value memref, MemRefType memRefType, Value &base) { 18419dbb230Saartbik // Inspect stride and offset structure. 18519dbb230Saartbik // 18619dbb230Saartbik // TODO: flat memory only for now, generalize 18719dbb230Saartbik // 18819dbb230Saartbik int64_t offset; 18919dbb230Saartbik SmallVector<int64_t, 4> strides; 19019dbb230Saartbik auto successStrides = getStridesAndOffset(memRefType, strides, offset); 19119dbb230Saartbik if (failed(successStrides) || strides.size() != 1 || strides[0] != 1 || 19219dbb230Saartbik offset != 0 || memRefType.getMemorySpace() != 0) 19319dbb230Saartbik return failure(); 194e8dcf5f8Saartbik base = MemRefDescriptor(memref).alignedPtr(rewriter, loc); 195e8dcf5f8Saartbik return success(); 196e8dcf5f8Saartbik } 19719dbb230Saartbik 198a57def30SAart Bik // Helper that returns vector of pointers given a memref base with index vector. 199b98e25b6SBenjamin Kramer static LogicalResult getIndexedPtrs(ConversionPatternRewriter &rewriter, 200b98e25b6SBenjamin Kramer Location loc, Value memref, Value indices, 201b98e25b6SBenjamin Kramer MemRefType memRefType, VectorType vType, 202b98e25b6SBenjamin Kramer Type iType, Value &ptrs) { 203e8dcf5f8Saartbik Value base; 204e8dcf5f8Saartbik if (failed(getBase(rewriter, loc, memref, memRefType, base))) 205e8dcf5f8Saartbik return failure(); 2063a577f54SChristian Sigg auto pType = MemRefDescriptor(memref).getElementPtrType(); 207bd30a796SAlex Zinenko auto ptrsType = LLVM::getFixedVectorType(pType, vType.getDimSize(0)); 2081485fd29Saartbik ptrs = rewriter.create<LLVM::GEPOp>(loc, ptrsType, base, indices); 20919dbb230Saartbik return success(); 21019dbb230Saartbik } 21119dbb230Saartbik 212a57def30SAart Bik // Casts a strided element pointer to a vector pointer. The vector pointer 213*08c681f6SAndrew Pritchard // will be in the same address space as the incoming memref type. 214a57def30SAart Bik static Value castDataPtr(ConversionPatternRewriter &rewriter, Location loc, 215a57def30SAart Bik Value ptr, MemRefType memRefType, Type vt) { 216*08c681f6SAndrew Pritchard auto pType = LLVM::LLVMPointerType::get(vt, memRefType.getMemorySpace()); 217a57def30SAart Bik return rewriter.create<LLVM::BitcastOp>(loc, pType, ptr); 218a57def30SAart Bik } 219a57def30SAart Bik 2205f9e0466SNicolas Vasilache static LogicalResult 2215f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 2225f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2235f9e0466SNicolas Vasilache TransferReadOp xferOp, 2245f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 225affbc0cdSNicolas Vasilache unsigned align; 22626c8f908SThomas Raoux if (failed(getMemRefAlignment( 22726c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 228affbc0cdSNicolas Vasilache return failure(); 229affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::LoadOp>(xferOp, dataPtr, align); 2305f9e0466SNicolas Vasilache return success(); 2315f9e0466SNicolas Vasilache } 2325f9e0466SNicolas Vasilache 2335f9e0466SNicolas Vasilache static LogicalResult 2345f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2355f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2365f9e0466SNicolas Vasilache TransferReadOp xferOp, ArrayRef<Value> operands, 2375f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2385f9e0466SNicolas Vasilache VectorType fillType = xferOp.getVectorType(); 2395f9e0466SNicolas Vasilache Value fill = rewriter.create<SplatOp>(loc, fillType, xferOp.padding()); 2405f9e0466SNicolas Vasilache 2415f9e0466SNicolas Vasilache Type vecTy = typeConverter.convertType(xferOp.getVectorType()); 2425f9e0466SNicolas Vasilache if (!vecTy) 2435f9e0466SNicolas Vasilache return failure(); 2445f9e0466SNicolas Vasilache 2455f9e0466SNicolas Vasilache unsigned align; 24626c8f908SThomas Raoux if (failed(getMemRefAlignment( 24726c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 2485f9e0466SNicolas Vasilache return failure(); 2495f9e0466SNicolas Vasilache 2505f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 2515f9e0466SNicolas Vasilache xferOp, vecTy, dataPtr, mask, ValueRange{fill}, 2525f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2535f9e0466SNicolas Vasilache return success(); 2545f9e0466SNicolas Vasilache } 2555f9e0466SNicolas Vasilache 2565f9e0466SNicolas Vasilache static LogicalResult 2575f9e0466SNicolas Vasilache replaceTransferOpWithLoadOrStore(ConversionPatternRewriter &rewriter, 2585f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2595f9e0466SNicolas Vasilache TransferWriteOp xferOp, 2605f9e0466SNicolas Vasilache ArrayRef<Value> operands, Value dataPtr) { 261affbc0cdSNicolas Vasilache unsigned align; 26226c8f908SThomas Raoux if (failed(getMemRefAlignment( 26326c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 264affbc0cdSNicolas Vasilache return failure(); 2652d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 266affbc0cdSNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::StoreOp>(xferOp, adaptor.vector(), dataPtr, 267affbc0cdSNicolas Vasilache align); 2685f9e0466SNicolas Vasilache return success(); 2695f9e0466SNicolas Vasilache } 2705f9e0466SNicolas Vasilache 2715f9e0466SNicolas Vasilache static LogicalResult 2725f9e0466SNicolas Vasilache replaceTransferOpWithMasked(ConversionPatternRewriter &rewriter, 2735f9e0466SNicolas Vasilache LLVMTypeConverter &typeConverter, Location loc, 2745f9e0466SNicolas Vasilache TransferWriteOp xferOp, ArrayRef<Value> operands, 2755f9e0466SNicolas Vasilache Value dataPtr, Value mask) { 2765f9e0466SNicolas Vasilache unsigned align; 27726c8f908SThomas Raoux if (failed(getMemRefAlignment( 27826c8f908SThomas Raoux typeConverter, xferOp.getShapedType().cast<MemRefType>(), align))) 2795f9e0466SNicolas Vasilache return failure(); 2805f9e0466SNicolas Vasilache 2812d2c73c5SJacques Pienaar auto adaptor = TransferWriteOpAdaptor(operands); 2825f9e0466SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 2835f9e0466SNicolas Vasilache xferOp, adaptor.vector(), dataPtr, mask, 2845f9e0466SNicolas Vasilache rewriter.getI32IntegerAttr(align)); 2855f9e0466SNicolas Vasilache return success(); 2865f9e0466SNicolas Vasilache } 2875f9e0466SNicolas Vasilache 2882d2c73c5SJacques Pienaar static TransferReadOpAdaptor getTransferOpAdapter(TransferReadOp xferOp, 2892d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2902d2c73c5SJacques Pienaar return TransferReadOpAdaptor(operands); 2915f9e0466SNicolas Vasilache } 2925f9e0466SNicolas Vasilache 2932d2c73c5SJacques Pienaar static TransferWriteOpAdaptor getTransferOpAdapter(TransferWriteOp xferOp, 2942d2c73c5SJacques Pienaar ArrayRef<Value> operands) { 2952d2c73c5SJacques Pienaar return TransferWriteOpAdaptor(operands); 2965f9e0466SNicolas Vasilache } 2975f9e0466SNicolas Vasilache 29890c01357SBenjamin Kramer namespace { 299e83b7b99Saartbik 300cf5c517cSDiego Caballero /// Conversion pattern for a vector.bitcast. 301cf5c517cSDiego Caballero class VectorBitCastOpConversion 302cf5c517cSDiego Caballero : public ConvertOpToLLVMPattern<vector::BitCastOp> { 303cf5c517cSDiego Caballero public: 304cf5c517cSDiego Caballero using ConvertOpToLLVMPattern<vector::BitCastOp>::ConvertOpToLLVMPattern; 305cf5c517cSDiego Caballero 306cf5c517cSDiego Caballero LogicalResult 307cf5c517cSDiego Caballero matchAndRewrite(vector::BitCastOp bitCastOp, ArrayRef<Value> operands, 308cf5c517cSDiego Caballero ConversionPatternRewriter &rewriter) const override { 309cf5c517cSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 310cf5c517cSDiego Caballero VectorType resultTy = bitCastOp.getType(); 311cf5c517cSDiego Caballero if (resultTy.getRank() != 1) 312cf5c517cSDiego Caballero return failure(); 313cf5c517cSDiego Caballero Type newResultTy = typeConverter->convertType(resultTy); 314cf5c517cSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::BitcastOp>(bitCastOp, newResultTy, 315cf5c517cSDiego Caballero operands[0]); 316cf5c517cSDiego Caballero return success(); 317cf5c517cSDiego Caballero } 318cf5c517cSDiego Caballero }; 319cf5c517cSDiego Caballero 32063b683a8SNicolas Vasilache /// Conversion pattern for a vector.matrix_multiply. 32163b683a8SNicolas Vasilache /// This is lowered directly to the proper llvm.intr.matrix.multiply. 322563879b6SRahul Joshi class VectorMatmulOpConversion 323563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::MatmulOp> { 32463b683a8SNicolas Vasilache public: 325563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::MatmulOp>::ConvertOpToLLVMPattern; 32663b683a8SNicolas Vasilache 3273145427dSRiver Riddle LogicalResult 328563879b6SRahul Joshi matchAndRewrite(vector::MatmulOp matmulOp, ArrayRef<Value> operands, 32963b683a8SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 3302d2c73c5SJacques Pienaar auto adaptor = vector::MatmulOpAdaptor(operands); 33163b683a8SNicolas Vasilache rewriter.replaceOpWithNewOp<LLVM::MatrixMultiplyOp>( 332563879b6SRahul Joshi matmulOp, typeConverter->convertType(matmulOp.res().getType()), 333563879b6SRahul Joshi adaptor.lhs(), adaptor.rhs(), matmulOp.lhs_rows(), 334563879b6SRahul Joshi matmulOp.lhs_columns(), matmulOp.rhs_columns()); 3353145427dSRiver Riddle return success(); 33663b683a8SNicolas Vasilache } 33763b683a8SNicolas Vasilache }; 33863b683a8SNicolas Vasilache 339c295a65dSaartbik /// Conversion pattern for a vector.flat_transpose. 340c295a65dSaartbik /// This is lowered directly to the proper llvm.intr.matrix.transpose. 341563879b6SRahul Joshi class VectorFlatTransposeOpConversion 342563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::FlatTransposeOp> { 343c295a65dSaartbik public: 344563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FlatTransposeOp>::ConvertOpToLLVMPattern; 345c295a65dSaartbik 346c295a65dSaartbik LogicalResult 347563879b6SRahul Joshi matchAndRewrite(vector::FlatTransposeOp transOp, ArrayRef<Value> operands, 348c295a65dSaartbik ConversionPatternRewriter &rewriter) const override { 3492d2c73c5SJacques Pienaar auto adaptor = vector::FlatTransposeOpAdaptor(operands); 350c295a65dSaartbik rewriter.replaceOpWithNewOp<LLVM::MatrixTransposeOp>( 351dcec2ca5SChristian Sigg transOp, typeConverter->convertType(transOp.res().getType()), 352c295a65dSaartbik adaptor.matrix(), transOp.rows(), transOp.columns()); 353c295a65dSaartbik return success(); 354c295a65dSaartbik } 355c295a65dSaartbik }; 356c295a65dSaartbik 357ee66e43aSDiego Caballero /// Overloaded utility that replaces a vector.load, vector.store, 358ee66e43aSDiego Caballero /// vector.maskedload and vector.maskedstore with their respective LLVM 359ee66e43aSDiego Caballero /// couterparts. 360ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::LoadOp loadOp, 361ee66e43aSDiego Caballero vector::LoadOpAdaptor adaptor, 362ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 363ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 364ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::LoadOp>(loadOp, ptr, align); 36539379916Saartbik } 36639379916Saartbik 367ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedLoadOp loadOp, 368ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor adaptor, 369ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 370ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 371ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedLoadOp>( 372ee66e43aSDiego Caballero loadOp, vectorTy, ptr, adaptor.mask(), adaptor.pass_thru(), align); 373ee66e43aSDiego Caballero } 374ee66e43aSDiego Caballero 375ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::StoreOp storeOp, 376ee66e43aSDiego Caballero vector::StoreOpAdaptor adaptor, 377ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 378ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 379ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::StoreOp>(storeOp, adaptor.valueToStore(), 380ee66e43aSDiego Caballero ptr, align); 381ee66e43aSDiego Caballero } 382ee66e43aSDiego Caballero 383ee66e43aSDiego Caballero static void replaceLoadOrStoreOp(vector::MaskedStoreOp storeOp, 384ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor adaptor, 385ee66e43aSDiego Caballero VectorType vectorTy, Value ptr, unsigned align, 386ee66e43aSDiego Caballero ConversionPatternRewriter &rewriter) { 387ee66e43aSDiego Caballero rewriter.replaceOpWithNewOp<LLVM::MaskedStoreOp>( 388ee66e43aSDiego Caballero storeOp, adaptor.valueToStore(), ptr, adaptor.mask(), align); 389ee66e43aSDiego Caballero } 390ee66e43aSDiego Caballero 391ee66e43aSDiego Caballero /// Conversion pattern for a vector.load, vector.store, vector.maskedload, and 392ee66e43aSDiego Caballero /// vector.maskedstore. 393ee66e43aSDiego Caballero template <class LoadOrStoreOp, class LoadOrStoreOpAdaptor> 394ee66e43aSDiego Caballero class VectorLoadStoreConversion : public ConvertOpToLLVMPattern<LoadOrStoreOp> { 39539379916Saartbik public: 396ee66e43aSDiego Caballero using ConvertOpToLLVMPattern<LoadOrStoreOp>::ConvertOpToLLVMPattern; 39739379916Saartbik 39839379916Saartbik LogicalResult 399ee66e43aSDiego Caballero matchAndRewrite(LoadOrStoreOp loadOrStoreOp, ArrayRef<Value> operands, 40039379916Saartbik ConversionPatternRewriter &rewriter) const override { 401ee66e43aSDiego Caballero // Only 1-D vectors can be lowered to LLVM. 402ee66e43aSDiego Caballero VectorType vectorTy = loadOrStoreOp.getVectorType(); 403ee66e43aSDiego Caballero if (vectorTy.getRank() > 1) 404ee66e43aSDiego Caballero return failure(); 405ee66e43aSDiego Caballero 406ee66e43aSDiego Caballero auto loc = loadOrStoreOp->getLoc(); 407ee66e43aSDiego Caballero auto adaptor = LoadOrStoreOpAdaptor(operands); 408ee66e43aSDiego Caballero MemRefType memRefTy = loadOrStoreOp.getMemRefType(); 40939379916Saartbik 41039379916Saartbik // Resolve alignment. 41139379916Saartbik unsigned align; 412ee66e43aSDiego Caballero if (failed(getMemRefAlignment(*this->getTypeConverter(), memRefTy, align))) 41339379916Saartbik return failure(); 41439379916Saartbik 415a57def30SAart Bik // Resolve address. 416ee66e43aSDiego Caballero auto vtype = this->typeConverter->convertType(loadOrStoreOp.getVectorType()) 417ee66e43aSDiego Caballero .template cast<VectorType>(); 418ee66e43aSDiego Caballero Value dataPtr = this->getStridedElementPtr(loc, memRefTy, adaptor.base(), 419a57def30SAart Bik adaptor.indices(), rewriter); 420ee66e43aSDiego Caballero Value ptr = castDataPtr(rewriter, loc, dataPtr, memRefTy, vtype); 42139379916Saartbik 422ee66e43aSDiego Caballero replaceLoadOrStoreOp(loadOrStoreOp, adaptor, vtype, ptr, align, rewriter); 42339379916Saartbik return success(); 42439379916Saartbik } 42539379916Saartbik }; 42639379916Saartbik 42719dbb230Saartbik /// Conversion pattern for a vector.gather. 428563879b6SRahul Joshi class VectorGatherOpConversion 429563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::GatherOp> { 43019dbb230Saartbik public: 431563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::GatherOp>::ConvertOpToLLVMPattern; 43219dbb230Saartbik 43319dbb230Saartbik LogicalResult 434563879b6SRahul Joshi matchAndRewrite(vector::GatherOp gather, ArrayRef<Value> operands, 43519dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 436563879b6SRahul Joshi auto loc = gather->getLoc(); 43719dbb230Saartbik auto adaptor = vector::GatherOpAdaptor(operands); 43819dbb230Saartbik 43919dbb230Saartbik // Resolve alignment. 44019dbb230Saartbik unsigned align; 44126c8f908SThomas Raoux if (failed(getMemRefAlignment(*getTypeConverter(), gather.getMemRefType(), 44226c8f908SThomas Raoux align))) 44319dbb230Saartbik return failure(); 44419dbb230Saartbik 44519dbb230Saartbik // Get index ptrs. 446656674a7SDiego Caballero VectorType vType = gather.getVectorType(); 44719dbb230Saartbik Type iType = gather.getIndicesVectorType().getElementType(); 44819dbb230Saartbik Value ptrs; 449e8dcf5f8Saartbik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), adaptor.indices(), 450e8dcf5f8Saartbik gather.getMemRefType(), vType, iType, ptrs))) 45119dbb230Saartbik return failure(); 45219dbb230Saartbik 45319dbb230Saartbik // Replace with the gather intrinsic. 45419dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_gather>( 455dcec2ca5SChristian Sigg gather, typeConverter->convertType(vType), ptrs, adaptor.mask(), 4560c2a4d3cSBenjamin Kramer adaptor.pass_thru(), rewriter.getI32IntegerAttr(align)); 45719dbb230Saartbik return success(); 45819dbb230Saartbik } 45919dbb230Saartbik }; 46019dbb230Saartbik 46119dbb230Saartbik /// Conversion pattern for a vector.scatter. 462563879b6SRahul Joshi class VectorScatterOpConversion 463563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ScatterOp> { 46419dbb230Saartbik public: 465563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ScatterOp>::ConvertOpToLLVMPattern; 46619dbb230Saartbik 46719dbb230Saartbik LogicalResult 468563879b6SRahul Joshi matchAndRewrite(vector::ScatterOp scatter, ArrayRef<Value> operands, 46919dbb230Saartbik ConversionPatternRewriter &rewriter) const override { 470563879b6SRahul Joshi auto loc = scatter->getLoc(); 47119dbb230Saartbik auto adaptor = vector::ScatterOpAdaptor(operands); 47219dbb230Saartbik 47319dbb230Saartbik // Resolve alignment. 47419dbb230Saartbik unsigned align; 47526c8f908SThomas Raoux if (failed(getMemRefAlignment(*getTypeConverter(), scatter.getMemRefType(), 47626c8f908SThomas Raoux align))) 47719dbb230Saartbik return failure(); 47819dbb230Saartbik 47919dbb230Saartbik // Get index ptrs. 480656674a7SDiego Caballero VectorType vType = scatter.getVectorType(); 48119dbb230Saartbik Type iType = scatter.getIndicesVectorType().getElementType(); 48219dbb230Saartbik Value ptrs; 483e8dcf5f8Saartbik if (failed(getIndexedPtrs(rewriter, loc, adaptor.base(), adaptor.indices(), 484e8dcf5f8Saartbik scatter.getMemRefType(), vType, iType, ptrs))) 48519dbb230Saartbik return failure(); 48619dbb230Saartbik 48719dbb230Saartbik // Replace with the scatter intrinsic. 48819dbb230Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_scatter>( 489656674a7SDiego Caballero scatter, adaptor.valueToStore(), ptrs, adaptor.mask(), 49019dbb230Saartbik rewriter.getI32IntegerAttr(align)); 49119dbb230Saartbik return success(); 49219dbb230Saartbik } 49319dbb230Saartbik }; 49419dbb230Saartbik 495e8dcf5f8Saartbik /// Conversion pattern for a vector.expandload. 496563879b6SRahul Joshi class VectorExpandLoadOpConversion 497563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExpandLoadOp> { 498e8dcf5f8Saartbik public: 499563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExpandLoadOp>::ConvertOpToLLVMPattern; 500e8dcf5f8Saartbik 501e8dcf5f8Saartbik LogicalResult 502563879b6SRahul Joshi matchAndRewrite(vector::ExpandLoadOp expand, ArrayRef<Value> operands, 503e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 504563879b6SRahul Joshi auto loc = expand->getLoc(); 505e8dcf5f8Saartbik auto adaptor = vector::ExpandLoadOpAdaptor(operands); 506a57def30SAart Bik MemRefType memRefType = expand.getMemRefType(); 507e8dcf5f8Saartbik 508a57def30SAart Bik // Resolve address. 509656674a7SDiego Caballero auto vtype = typeConverter->convertType(expand.getVectorType()); 510a57def30SAart Bik Value ptr = this->getStridedElementPtr(loc, memRefType, adaptor.base(), 511a57def30SAart Bik adaptor.indices(), rewriter); 512e8dcf5f8Saartbik 513e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_expandload>( 514a57def30SAart Bik expand, vtype, ptr, adaptor.mask(), adaptor.pass_thru()); 515e8dcf5f8Saartbik return success(); 516e8dcf5f8Saartbik } 517e8dcf5f8Saartbik }; 518e8dcf5f8Saartbik 519e8dcf5f8Saartbik /// Conversion pattern for a vector.compressstore. 520563879b6SRahul Joshi class VectorCompressStoreOpConversion 521563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::CompressStoreOp> { 522e8dcf5f8Saartbik public: 523563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::CompressStoreOp>::ConvertOpToLLVMPattern; 524e8dcf5f8Saartbik 525e8dcf5f8Saartbik LogicalResult 526563879b6SRahul Joshi matchAndRewrite(vector::CompressStoreOp compress, ArrayRef<Value> operands, 527e8dcf5f8Saartbik ConversionPatternRewriter &rewriter) const override { 528563879b6SRahul Joshi auto loc = compress->getLoc(); 529e8dcf5f8Saartbik auto adaptor = vector::CompressStoreOpAdaptor(operands); 530a57def30SAart Bik MemRefType memRefType = compress.getMemRefType(); 531e8dcf5f8Saartbik 532a57def30SAart Bik // Resolve address. 533a57def30SAart Bik Value ptr = this->getStridedElementPtr(loc, memRefType, adaptor.base(), 534a57def30SAart Bik adaptor.indices(), rewriter); 535e8dcf5f8Saartbik 536e8dcf5f8Saartbik rewriter.replaceOpWithNewOp<LLVM::masked_compressstore>( 537656674a7SDiego Caballero compress, adaptor.valueToStore(), ptr, adaptor.mask()); 538e8dcf5f8Saartbik return success(); 539e8dcf5f8Saartbik } 540e8dcf5f8Saartbik }; 541e8dcf5f8Saartbik 54219dbb230Saartbik /// Conversion pattern for all vector reductions. 543563879b6SRahul Joshi class VectorReductionOpConversion 544563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ReductionOp> { 545e83b7b99Saartbik public: 546563879b6SRahul Joshi explicit VectorReductionOpConversion(LLVMTypeConverter &typeConv, 547060c9dd1Saartbik bool reassociateFPRed) 548563879b6SRahul Joshi : ConvertOpToLLVMPattern<vector::ReductionOp>(typeConv), 549060c9dd1Saartbik reassociateFPReductions(reassociateFPRed) {} 550e83b7b99Saartbik 5513145427dSRiver Riddle LogicalResult 552563879b6SRahul Joshi matchAndRewrite(vector::ReductionOp reductionOp, ArrayRef<Value> operands, 553e83b7b99Saartbik ConversionPatternRewriter &rewriter) const override { 554e83b7b99Saartbik auto kind = reductionOp.kind(); 555e83b7b99Saartbik Type eltType = reductionOp.dest().getType(); 556dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(eltType); 557e9628955SAart Bik if (eltType.isIntOrIndex()) { 558e83b7b99Saartbik // Integer reductions: add/mul/min/max/and/or/xor. 559e83b7b99Saartbik if (kind == "add") 560322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_add>( 561563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 562e83b7b99Saartbik else if (kind == "mul") 563322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_mul>( 564563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 565e9628955SAart Bik else if (kind == "min" && 566e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 567322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umin>( 568563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 569e83b7b99Saartbik else if (kind == "min") 570322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smin>( 571563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 572e9628955SAart Bik else if (kind == "max" && 573e9628955SAart Bik (eltType.isIndex() || eltType.isUnsignedInteger())) 574322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_umax>( 575563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 576e83b7b99Saartbik else if (kind == "max") 577322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_smax>( 578563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 579e83b7b99Saartbik else if (kind == "and") 580322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_and>( 581563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 582e83b7b99Saartbik else if (kind == "or") 583322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_or>( 584563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 585e83b7b99Saartbik else if (kind == "xor") 586322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_xor>( 587563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 588e83b7b99Saartbik else 5893145427dSRiver Riddle return failure(); 5903145427dSRiver Riddle return success(); 591dcec2ca5SChristian Sigg } 592e83b7b99Saartbik 593dcec2ca5SChristian Sigg if (!eltType.isa<FloatType>()) 594dcec2ca5SChristian Sigg return failure(); 595dcec2ca5SChristian Sigg 596e83b7b99Saartbik // Floating-point reductions: add/mul/min/max 597e83b7b99Saartbik if (kind == "add") { 5980d924700Saartbik // Optional accumulator (or zero). 5990d924700Saartbik Value acc = operands.size() > 1 ? operands[1] 6000d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 601563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 6020d924700Saartbik rewriter.getZeroAttr(eltType)); 603322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fadd>( 604563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 605ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 606e83b7b99Saartbik } else if (kind == "mul") { 6070d924700Saartbik // Optional accumulator (or one). 6080d924700Saartbik Value acc = operands.size() > 1 6090d924700Saartbik ? operands[1] 6100d924700Saartbik : rewriter.create<LLVM::ConstantOp>( 611563879b6SRahul Joshi reductionOp->getLoc(), llvmType, 6120d924700Saartbik rewriter.getFloatAttr(eltType, 1.0)); 613322d0afdSAmara Emerson rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmul>( 614563879b6SRahul Joshi reductionOp, llvmType, acc, operands[0], 615ceb1b327Saartbik rewriter.getBoolAttr(reassociateFPReductions)); 616e83b7b99Saartbik } else if (kind == "min") 617563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmin>( 618563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 619e83b7b99Saartbik else if (kind == "max") 620563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::vector_reduce_fmax>( 621563879b6SRahul Joshi reductionOp, llvmType, operands[0]); 622e83b7b99Saartbik else 6233145427dSRiver Riddle return failure(); 6243145427dSRiver Riddle return success(); 625e83b7b99Saartbik } 626ceb1b327Saartbik 627ceb1b327Saartbik private: 628ceb1b327Saartbik const bool reassociateFPReductions; 629e83b7b99Saartbik }; 630e83b7b99Saartbik 631060c9dd1Saartbik /// Conversion pattern for a vector.create_mask (1-D only). 632563879b6SRahul Joshi class VectorCreateMaskOpConversion 633563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::CreateMaskOp> { 634060c9dd1Saartbik public: 635563879b6SRahul Joshi explicit VectorCreateMaskOpConversion(LLVMTypeConverter &typeConv, 636060c9dd1Saartbik bool enableIndexOpt) 637563879b6SRahul Joshi : ConvertOpToLLVMPattern<vector::CreateMaskOp>(typeConv), 638060c9dd1Saartbik enableIndexOptimizations(enableIndexOpt) {} 639060c9dd1Saartbik 640060c9dd1Saartbik LogicalResult 641563879b6SRahul Joshi matchAndRewrite(vector::CreateMaskOp op, ArrayRef<Value> operands, 642060c9dd1Saartbik ConversionPatternRewriter &rewriter) const override { 6439eb3e564SChris Lattner auto dstType = op.getType(); 644060c9dd1Saartbik int64_t rank = dstType.getRank(); 645060c9dd1Saartbik if (rank == 1) { 646060c9dd1Saartbik rewriter.replaceOp( 647060c9dd1Saartbik op, buildVectorComparison(rewriter, op, enableIndexOptimizations, 648060c9dd1Saartbik dstType.getDimSize(0), operands[0])); 649060c9dd1Saartbik return success(); 650060c9dd1Saartbik } 651060c9dd1Saartbik return failure(); 652060c9dd1Saartbik } 653060c9dd1Saartbik 654060c9dd1Saartbik private: 655060c9dd1Saartbik const bool enableIndexOptimizations; 656060c9dd1Saartbik }; 657060c9dd1Saartbik 658563879b6SRahul Joshi class VectorShuffleOpConversion 659563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ShuffleOp> { 6601c81adf3SAart Bik public: 661563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ShuffleOp>::ConvertOpToLLVMPattern; 6621c81adf3SAart Bik 6633145427dSRiver Riddle LogicalResult 664563879b6SRahul Joshi matchAndRewrite(vector::ShuffleOp shuffleOp, ArrayRef<Value> operands, 6651c81adf3SAart Bik ConversionPatternRewriter &rewriter) const override { 666563879b6SRahul Joshi auto loc = shuffleOp->getLoc(); 6672d2c73c5SJacques Pienaar auto adaptor = vector::ShuffleOpAdaptor(operands); 6681c81adf3SAart Bik auto v1Type = shuffleOp.getV1VectorType(); 6691c81adf3SAart Bik auto v2Type = shuffleOp.getV2VectorType(); 6701c81adf3SAart Bik auto vectorType = shuffleOp.getVectorType(); 671dcec2ca5SChristian Sigg Type llvmType = typeConverter->convertType(vectorType); 6721c81adf3SAart Bik auto maskArrayAttr = shuffleOp.mask(); 6731c81adf3SAart Bik 6741c81adf3SAart Bik // Bail if result type cannot be lowered. 6751c81adf3SAart Bik if (!llvmType) 6763145427dSRiver Riddle return failure(); 6771c81adf3SAart Bik 6781c81adf3SAart Bik // Get rank and dimension sizes. 6791c81adf3SAart Bik int64_t rank = vectorType.getRank(); 6801c81adf3SAart Bik assert(v1Type.getRank() == rank); 6811c81adf3SAart Bik assert(v2Type.getRank() == rank); 6821c81adf3SAart Bik int64_t v1Dim = v1Type.getDimSize(0); 6831c81adf3SAart Bik 6841c81adf3SAart Bik // For rank 1, where both operands have *exactly* the same vector type, 6851c81adf3SAart Bik // there is direct shuffle support in LLVM. Use it! 6861c81adf3SAart Bik if (rank == 1 && v1Type == v2Type) { 687563879b6SRahul Joshi Value llvmShuffleOp = rewriter.create<LLVM::ShuffleVectorOp>( 6881c81adf3SAart Bik loc, adaptor.v1(), adaptor.v2(), maskArrayAttr); 689563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, llvmShuffleOp); 6903145427dSRiver Riddle return success(); 691b36aaeafSAart Bik } 692b36aaeafSAart Bik 6931c81adf3SAart Bik // For all other cases, insert the individual values individually. 694e62a6956SRiver Riddle Value insert = rewriter.create<LLVM::UndefOp>(loc, llvmType); 6951c81adf3SAart Bik int64_t insPos = 0; 6961c81adf3SAart Bik for (auto en : llvm::enumerate(maskArrayAttr)) { 6971c81adf3SAart Bik int64_t extPos = en.value().cast<IntegerAttr>().getInt(); 698e62a6956SRiver Riddle Value value = adaptor.v1(); 6991c81adf3SAart Bik if (extPos >= v1Dim) { 7001c81adf3SAart Bik extPos -= v1Dim; 7011c81adf3SAart Bik value = adaptor.v2(); 702b36aaeafSAart Bik } 703dcec2ca5SChristian Sigg Value extract = extractOne(rewriter, *getTypeConverter(), loc, value, 704dcec2ca5SChristian Sigg llvmType, rank, extPos); 705dcec2ca5SChristian Sigg insert = insertOne(rewriter, *getTypeConverter(), loc, insert, extract, 7060f04384dSAlex Zinenko llvmType, rank, insPos++); 7071c81adf3SAart Bik } 708563879b6SRahul Joshi rewriter.replaceOp(shuffleOp, insert); 7093145427dSRiver Riddle return success(); 710b36aaeafSAart Bik } 711b36aaeafSAart Bik }; 712b36aaeafSAart Bik 713563879b6SRahul Joshi class VectorExtractElementOpConversion 714563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractElementOp> { 715cd5dab8aSAart Bik public: 716563879b6SRahul Joshi using ConvertOpToLLVMPattern< 717563879b6SRahul Joshi vector::ExtractElementOp>::ConvertOpToLLVMPattern; 718cd5dab8aSAart Bik 7193145427dSRiver Riddle LogicalResult 720563879b6SRahul Joshi matchAndRewrite(vector::ExtractElementOp extractEltOp, 721563879b6SRahul Joshi ArrayRef<Value> operands, 722cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 7232d2c73c5SJacques Pienaar auto adaptor = vector::ExtractElementOpAdaptor(operands); 724cd5dab8aSAart Bik auto vectorType = extractEltOp.getVectorType(); 725dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType.getElementType()); 726cd5dab8aSAart Bik 727cd5dab8aSAart Bik // Bail if result type cannot be lowered. 728cd5dab8aSAart Bik if (!llvmType) 7293145427dSRiver Riddle return failure(); 730cd5dab8aSAart Bik 731cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::ExtractElementOp>( 732563879b6SRahul Joshi extractEltOp, llvmType, adaptor.vector(), adaptor.position()); 7333145427dSRiver Riddle return success(); 734cd5dab8aSAart Bik } 735cd5dab8aSAart Bik }; 736cd5dab8aSAart Bik 737563879b6SRahul Joshi class VectorExtractOpConversion 738563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::ExtractOp> { 7395c0c51a9SNicolas Vasilache public: 740563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::ExtractOp>::ConvertOpToLLVMPattern; 7415c0c51a9SNicolas Vasilache 7423145427dSRiver Riddle LogicalResult 743563879b6SRahul Joshi matchAndRewrite(vector::ExtractOp extractOp, ArrayRef<Value> operands, 7445c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 745563879b6SRahul Joshi auto loc = extractOp->getLoc(); 7462d2c73c5SJacques Pienaar auto adaptor = vector::ExtractOpAdaptor(operands); 7479826fe5cSAart Bik auto vectorType = extractOp.getVectorType(); 7482bdf33ccSRiver Riddle auto resultType = extractOp.getResult().getType(); 749dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(resultType); 7505c0c51a9SNicolas Vasilache auto positionArrayAttr = extractOp.position(); 7519826fe5cSAart Bik 7529826fe5cSAart Bik // Bail if result type cannot be lowered. 7539826fe5cSAart Bik if (!llvmResultType) 7543145427dSRiver Riddle return failure(); 7559826fe5cSAart Bik 7565c0c51a9SNicolas Vasilache // One-shot extraction of vector from array (only requires extractvalue). 7575c0c51a9SNicolas Vasilache if (resultType.isa<VectorType>()) { 758e62a6956SRiver Riddle Value extracted = rewriter.create<LLVM::ExtractValueOp>( 7595c0c51a9SNicolas Vasilache loc, llvmResultType, adaptor.vector(), positionArrayAttr); 760563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 7613145427dSRiver Riddle return success(); 7625c0c51a9SNicolas Vasilache } 7635c0c51a9SNicolas Vasilache 7649826fe5cSAart Bik // Potential extraction of 1-D vector from array. 765563879b6SRahul Joshi auto *context = extractOp->getContext(); 766e62a6956SRiver Riddle Value extracted = adaptor.vector(); 7675c0c51a9SNicolas Vasilache auto positionAttrs = positionArrayAttr.getValue(); 7685c0c51a9SNicolas Vasilache if (positionAttrs.size() > 1) { 7699826fe5cSAart Bik auto oneDVectorType = reducedVectorTypeBack(vectorType); 7705c0c51a9SNicolas Vasilache auto nMinusOnePositionAttrs = 771c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 7725c0c51a9SNicolas Vasilache extracted = rewriter.create<LLVM::ExtractValueOp>( 773dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 7745c0c51a9SNicolas Vasilache nMinusOnePositionAttrs); 7755c0c51a9SNicolas Vasilache } 7765c0c51a9SNicolas Vasilache 7775c0c51a9SNicolas Vasilache // Remaining extraction of element from 1-D LLVM vector 7785c0c51a9SNicolas Vasilache auto position = positionAttrs.back().cast<IntegerAttr>(); 7792230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 7801d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 7815c0c51a9SNicolas Vasilache extracted = 7825c0c51a9SNicolas Vasilache rewriter.create<LLVM::ExtractElementOp>(loc, extracted, constant); 783563879b6SRahul Joshi rewriter.replaceOp(extractOp, extracted); 7845c0c51a9SNicolas Vasilache 7853145427dSRiver Riddle return success(); 7865c0c51a9SNicolas Vasilache } 7875c0c51a9SNicolas Vasilache }; 7885c0c51a9SNicolas Vasilache 789681f929fSNicolas Vasilache /// Conversion pattern that turns a vector.fma on a 1-D vector 790681f929fSNicolas Vasilache /// into an llvm.intr.fmuladd. This is a trivial 1-1 conversion. 791681f929fSNicolas Vasilache /// This does not match vectors of n >= 2 rank. 792681f929fSNicolas Vasilache /// 793681f929fSNicolas Vasilache /// Example: 794681f929fSNicolas Vasilache /// ``` 795681f929fSNicolas Vasilache /// vector.fma %a, %a, %a : vector<8xf32> 796681f929fSNicolas Vasilache /// ``` 797681f929fSNicolas Vasilache /// is converted to: 798681f929fSNicolas Vasilache /// ``` 7993bffe602SBenjamin Kramer /// llvm.intr.fmuladd %va, %va, %va: 800dd5165a9SAlex Zinenko /// (!llvm."<8 x f32>">, !llvm<"<8 x f32>">, !llvm<"<8 x f32>">) 801dd5165a9SAlex Zinenko /// -> !llvm."<8 x f32>"> 802681f929fSNicolas Vasilache /// ``` 803563879b6SRahul Joshi class VectorFMAOp1DConversion : public ConvertOpToLLVMPattern<vector::FMAOp> { 804681f929fSNicolas Vasilache public: 805563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::FMAOp>::ConvertOpToLLVMPattern; 806681f929fSNicolas Vasilache 8073145427dSRiver Riddle LogicalResult 808563879b6SRahul Joshi matchAndRewrite(vector::FMAOp fmaOp, ArrayRef<Value> operands, 809681f929fSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 8102d2c73c5SJacques Pienaar auto adaptor = vector::FMAOpAdaptor(operands); 811681f929fSNicolas Vasilache VectorType vType = fmaOp.getVectorType(); 812681f929fSNicolas Vasilache if (vType.getRank() != 1) 8133145427dSRiver Riddle return failure(); 814563879b6SRahul Joshi rewriter.replaceOpWithNewOp<LLVM::FMulAddOp>(fmaOp, adaptor.lhs(), 8153bffe602SBenjamin Kramer adaptor.rhs(), adaptor.acc()); 8163145427dSRiver Riddle return success(); 817681f929fSNicolas Vasilache } 818681f929fSNicolas Vasilache }; 819681f929fSNicolas Vasilache 820563879b6SRahul Joshi class VectorInsertElementOpConversion 821563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertElementOp> { 822cd5dab8aSAart Bik public: 823563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertElementOp>::ConvertOpToLLVMPattern; 824cd5dab8aSAart Bik 8253145427dSRiver Riddle LogicalResult 826563879b6SRahul Joshi matchAndRewrite(vector::InsertElementOp insertEltOp, ArrayRef<Value> operands, 827cd5dab8aSAart Bik ConversionPatternRewriter &rewriter) const override { 8282d2c73c5SJacques Pienaar auto adaptor = vector::InsertElementOpAdaptor(operands); 829cd5dab8aSAart Bik auto vectorType = insertEltOp.getDestVectorType(); 830dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType(vectorType); 831cd5dab8aSAart Bik 832cd5dab8aSAart Bik // Bail if result type cannot be lowered. 833cd5dab8aSAart Bik if (!llvmType) 8343145427dSRiver Riddle return failure(); 835cd5dab8aSAart Bik 836cd5dab8aSAart Bik rewriter.replaceOpWithNewOp<LLVM::InsertElementOp>( 837563879b6SRahul Joshi insertEltOp, llvmType, adaptor.dest(), adaptor.source(), 838563879b6SRahul Joshi adaptor.position()); 8393145427dSRiver Riddle return success(); 840cd5dab8aSAart Bik } 841cd5dab8aSAart Bik }; 842cd5dab8aSAart Bik 843563879b6SRahul Joshi class VectorInsertOpConversion 844563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::InsertOp> { 8459826fe5cSAart Bik public: 846563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::InsertOp>::ConvertOpToLLVMPattern; 8479826fe5cSAart Bik 8483145427dSRiver Riddle LogicalResult 849563879b6SRahul Joshi matchAndRewrite(vector::InsertOp insertOp, ArrayRef<Value> operands, 8509826fe5cSAart Bik ConversionPatternRewriter &rewriter) const override { 851563879b6SRahul Joshi auto loc = insertOp->getLoc(); 8522d2c73c5SJacques Pienaar auto adaptor = vector::InsertOpAdaptor(operands); 8539826fe5cSAart Bik auto sourceType = insertOp.getSourceType(); 8549826fe5cSAart Bik auto destVectorType = insertOp.getDestVectorType(); 855dcec2ca5SChristian Sigg auto llvmResultType = typeConverter->convertType(destVectorType); 8569826fe5cSAart Bik auto positionArrayAttr = insertOp.position(); 8579826fe5cSAart Bik 8589826fe5cSAart Bik // Bail if result type cannot be lowered. 8599826fe5cSAart Bik if (!llvmResultType) 8603145427dSRiver Riddle return failure(); 8619826fe5cSAart Bik 8629826fe5cSAart Bik // One-shot insertion of a vector into an array (only requires insertvalue). 8639826fe5cSAart Bik if (sourceType.isa<VectorType>()) { 864e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertValueOp>( 8659826fe5cSAart Bik loc, llvmResultType, adaptor.dest(), adaptor.source(), 8669826fe5cSAart Bik positionArrayAttr); 867563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 8683145427dSRiver Riddle return success(); 8699826fe5cSAart Bik } 8709826fe5cSAart Bik 8719826fe5cSAart Bik // Potential extraction of 1-D vector from array. 872563879b6SRahul Joshi auto *context = insertOp->getContext(); 873e62a6956SRiver Riddle Value extracted = adaptor.dest(); 8749826fe5cSAart Bik auto positionAttrs = positionArrayAttr.getValue(); 8759826fe5cSAart Bik auto position = positionAttrs.back().cast<IntegerAttr>(); 8769826fe5cSAart Bik auto oneDVectorType = destVectorType; 8779826fe5cSAart Bik if (positionAttrs.size() > 1) { 8789826fe5cSAart Bik oneDVectorType = reducedVectorTypeBack(destVectorType); 8799826fe5cSAart Bik auto nMinusOnePositionAttrs = 880c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 8819826fe5cSAart Bik extracted = rewriter.create<LLVM::ExtractValueOp>( 882dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 8839826fe5cSAart Bik nMinusOnePositionAttrs); 8849826fe5cSAart Bik } 8859826fe5cSAart Bik 8869826fe5cSAart Bik // Insertion of an element into a 1-D LLVM vector. 8872230bf99SAlex Zinenko auto i64Type = IntegerType::get(rewriter.getContext(), 64); 8881d47564aSAart Bik auto constant = rewriter.create<LLVM::ConstantOp>(loc, i64Type, position); 889e62a6956SRiver Riddle Value inserted = rewriter.create<LLVM::InsertElementOp>( 890dcec2ca5SChristian Sigg loc, typeConverter->convertType(oneDVectorType), extracted, 8910f04384dSAlex Zinenko adaptor.source(), constant); 8929826fe5cSAart Bik 8939826fe5cSAart Bik // Potential insertion of resulting 1-D vector into array. 8949826fe5cSAart Bik if (positionAttrs.size() > 1) { 8959826fe5cSAart Bik auto nMinusOnePositionAttrs = 896c2c83e97STres Popp ArrayAttr::get(context, positionAttrs.drop_back()); 8979826fe5cSAart Bik inserted = rewriter.create<LLVM::InsertValueOp>(loc, llvmResultType, 8989826fe5cSAart Bik adaptor.dest(), inserted, 8999826fe5cSAart Bik nMinusOnePositionAttrs); 9009826fe5cSAart Bik } 9019826fe5cSAart Bik 902563879b6SRahul Joshi rewriter.replaceOp(insertOp, inserted); 9033145427dSRiver Riddle return success(); 9049826fe5cSAart Bik } 9059826fe5cSAart Bik }; 9069826fe5cSAart Bik 907681f929fSNicolas Vasilache /// Rank reducing rewrite for n-D FMA into (n-1)-D FMA where n > 1. 908681f929fSNicolas Vasilache /// 909681f929fSNicolas Vasilache /// Example: 910681f929fSNicolas Vasilache /// ``` 911681f929fSNicolas Vasilache /// %d = vector.fma %a, %b, %c : vector<2x4xf32> 912681f929fSNicolas Vasilache /// ``` 913681f929fSNicolas Vasilache /// is rewritten into: 914681f929fSNicolas Vasilache /// ``` 915681f929fSNicolas Vasilache /// %r = splat %f0: vector<2x4xf32> 916681f929fSNicolas Vasilache /// %va = vector.extractvalue %a[0] : vector<2x4xf32> 917681f929fSNicolas Vasilache /// %vb = vector.extractvalue %b[0] : vector<2x4xf32> 918681f929fSNicolas Vasilache /// %vc = vector.extractvalue %c[0] : vector<2x4xf32> 919681f929fSNicolas Vasilache /// %vd = vector.fma %va, %vb, %vc : vector<4xf32> 920681f929fSNicolas Vasilache /// %r2 = vector.insertvalue %vd, %r[0] : vector<4xf32> into vector<2x4xf32> 921681f929fSNicolas Vasilache /// %va2 = vector.extractvalue %a2[1] : vector<2x4xf32> 922681f929fSNicolas Vasilache /// %vb2 = vector.extractvalue %b2[1] : vector<2x4xf32> 923681f929fSNicolas Vasilache /// %vc2 = vector.extractvalue %c2[1] : vector<2x4xf32> 924681f929fSNicolas Vasilache /// %vd2 = vector.fma %va2, %vb2, %vc2 : vector<4xf32> 925681f929fSNicolas Vasilache /// %r3 = vector.insertvalue %vd2, %r2[1] : vector<4xf32> into vector<2x4xf32> 926681f929fSNicolas Vasilache /// // %r3 holds the final value. 927681f929fSNicolas Vasilache /// ``` 928681f929fSNicolas Vasilache class VectorFMAOpNDRewritePattern : public OpRewritePattern<FMAOp> { 929681f929fSNicolas Vasilache public: 930681f929fSNicolas Vasilache using OpRewritePattern<FMAOp>::OpRewritePattern; 931681f929fSNicolas Vasilache 9323145427dSRiver Riddle LogicalResult matchAndRewrite(FMAOp op, 933681f929fSNicolas Vasilache PatternRewriter &rewriter) const override { 934681f929fSNicolas Vasilache auto vType = op.getVectorType(); 935681f929fSNicolas Vasilache if (vType.getRank() < 2) 9363145427dSRiver Riddle return failure(); 937681f929fSNicolas Vasilache 938681f929fSNicolas Vasilache auto loc = op.getLoc(); 939681f929fSNicolas Vasilache auto elemType = vType.getElementType(); 940681f929fSNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 941681f929fSNicolas Vasilache rewriter.getZeroAttr(elemType)); 942681f929fSNicolas Vasilache Value desc = rewriter.create<SplatOp>(loc, vType, zero); 943681f929fSNicolas Vasilache for (int64_t i = 0, e = vType.getShape().front(); i != e; ++i) { 944681f929fSNicolas Vasilache Value extrLHS = rewriter.create<ExtractOp>(loc, op.lhs(), i); 945681f929fSNicolas Vasilache Value extrRHS = rewriter.create<ExtractOp>(loc, op.rhs(), i); 946681f929fSNicolas Vasilache Value extrACC = rewriter.create<ExtractOp>(loc, op.acc(), i); 947681f929fSNicolas Vasilache Value fma = rewriter.create<FMAOp>(loc, extrLHS, extrRHS, extrACC); 948681f929fSNicolas Vasilache desc = rewriter.create<InsertOp>(loc, fma, desc, i); 949681f929fSNicolas Vasilache } 950681f929fSNicolas Vasilache rewriter.replaceOp(op, desc); 9513145427dSRiver Riddle return success(); 952681f929fSNicolas Vasilache } 953681f929fSNicolas Vasilache }; 954681f929fSNicolas Vasilache 9552d515e49SNicolas Vasilache // When ranks are different, InsertStridedSlice needs to extract a properly 9562d515e49SNicolas Vasilache // ranked vector from the destination vector into which to insert. This pattern 9572d515e49SNicolas Vasilache // only takes care of this part and forwards the rest of the conversion to 9582d515e49SNicolas Vasilache // another pattern that converts InsertStridedSlice for operands of the same 9592d515e49SNicolas Vasilache // rank. 9602d515e49SNicolas Vasilache // 9612d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 9622d515e49SNicolas Vasilache // have different ranks. In this case: 9632d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 9642d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 9652d515e49SNicolas Vasilache // destination subvector 9662d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 9672d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 9682d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 9692d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 9702d515e49SNicolas Vasilache class VectorInsertStridedSliceOpDifferentRankRewritePattern 9712d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 9722d515e49SNicolas Vasilache public: 9732d515e49SNicolas Vasilache using OpRewritePattern<InsertStridedSliceOp>::OpRewritePattern; 9742d515e49SNicolas Vasilache 9753145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 9762d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 9772d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 9782d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 9792d515e49SNicolas Vasilache 9802d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 9813145427dSRiver Riddle return failure(); 9822d515e49SNicolas Vasilache 9832d515e49SNicolas Vasilache auto loc = op.getLoc(); 9842d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 9852d515e49SNicolas Vasilache assert(rankDiff >= 0); 9862d515e49SNicolas Vasilache if (rankDiff == 0) 9873145427dSRiver Riddle return failure(); 9882d515e49SNicolas Vasilache 9892d515e49SNicolas Vasilache int64_t rankRest = dstType.getRank() - rankDiff; 9902d515e49SNicolas Vasilache // Extract / insert the subvector of matching rank and InsertStridedSlice 9912d515e49SNicolas Vasilache // on it. 9922d515e49SNicolas Vasilache Value extracted = 9932d515e49SNicolas Vasilache rewriter.create<ExtractOp>(loc, op.dest(), 9942d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 995dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 9962d515e49SNicolas Vasilache // A different pattern will kick in for InsertStridedSlice with matching 9972d515e49SNicolas Vasilache // ranks. 9982d515e49SNicolas Vasilache auto stridedSliceInnerOp = rewriter.create<InsertStridedSliceOp>( 9992d515e49SNicolas Vasilache loc, op.source(), extracted, 10002d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/rankDiff), 1001c8fc76a9Saartbik getI64SubArray(op.strides(), /*dropFront=*/0)); 10022d515e49SNicolas Vasilache rewriter.replaceOpWithNewOp<InsertOp>( 10032d515e49SNicolas Vasilache op, stridedSliceInnerOp.getResult(), op.dest(), 10042d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /*dropFront=*/0, 1005dcec2ca5SChristian Sigg /*dropBack=*/rankRest)); 10063145427dSRiver Riddle return success(); 10072d515e49SNicolas Vasilache } 10082d515e49SNicolas Vasilache }; 10092d515e49SNicolas Vasilache 10102d515e49SNicolas Vasilache // RewritePattern for InsertStridedSliceOp where source and destination vectors 10112d515e49SNicolas Vasilache // have the same rank. In this case, we reduce 10122d515e49SNicolas Vasilache // 1. the proper subvector is extracted from the destination vector 10132d515e49SNicolas Vasilache // 2. a new InsertStridedSlice op is created to insert the source in the 10142d515e49SNicolas Vasilache // destination subvector 10152d515e49SNicolas Vasilache // 3. the destination subvector is inserted back in the proper place 10162d515e49SNicolas Vasilache // 4. the op is replaced by the result of step 3. 10172d515e49SNicolas Vasilache // The new InsertStridedSlice from step 2. will be picked up by a 10182d515e49SNicolas Vasilache // `VectorInsertStridedSliceOpSameRankRewritePattern`. 10192d515e49SNicolas Vasilache class VectorInsertStridedSliceOpSameRankRewritePattern 10202d515e49SNicolas Vasilache : public OpRewritePattern<InsertStridedSliceOp> { 10212d515e49SNicolas Vasilache public: 1022b99bd771SRiver Riddle VectorInsertStridedSliceOpSameRankRewritePattern(MLIRContext *ctx) 1023b99bd771SRiver Riddle : OpRewritePattern<InsertStridedSliceOp>(ctx) { 1024b99bd771SRiver Riddle // This pattern creates recursive InsertStridedSliceOp, but the recursion is 1025b99bd771SRiver Riddle // bounded as the rank is strictly decreasing. 1026b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 1027b99bd771SRiver Riddle } 10282d515e49SNicolas Vasilache 10293145427dSRiver Riddle LogicalResult matchAndRewrite(InsertStridedSliceOp op, 10302d515e49SNicolas Vasilache PatternRewriter &rewriter) const override { 10312d515e49SNicolas Vasilache auto srcType = op.getSourceVectorType(); 10322d515e49SNicolas Vasilache auto dstType = op.getDestVectorType(); 10332d515e49SNicolas Vasilache 10342d515e49SNicolas Vasilache if (op.offsets().getValue().empty()) 10353145427dSRiver Riddle return failure(); 10362d515e49SNicolas Vasilache 10372d515e49SNicolas Vasilache int64_t rankDiff = dstType.getRank() - srcType.getRank(); 10382d515e49SNicolas Vasilache assert(rankDiff >= 0); 10392d515e49SNicolas Vasilache if (rankDiff != 0) 10403145427dSRiver Riddle return failure(); 10412d515e49SNicolas Vasilache 10422d515e49SNicolas Vasilache if (srcType == dstType) { 10432d515e49SNicolas Vasilache rewriter.replaceOp(op, op.source()); 10443145427dSRiver Riddle return success(); 10452d515e49SNicolas Vasilache } 10462d515e49SNicolas Vasilache 10472d515e49SNicolas Vasilache int64_t offset = 10482d515e49SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 10492d515e49SNicolas Vasilache int64_t size = srcType.getShape().front(); 10502d515e49SNicolas Vasilache int64_t stride = 10512d515e49SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 10522d515e49SNicolas Vasilache 10532d515e49SNicolas Vasilache auto loc = op.getLoc(); 10542d515e49SNicolas Vasilache Value res = op.dest(); 10552d515e49SNicolas Vasilache // For each slice of the source vector along the most major dimension. 10562d515e49SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 10572d515e49SNicolas Vasilache off += stride, ++idx) { 10582d515e49SNicolas Vasilache // 1. extract the proper subvector (or element) from source 10592d515e49SNicolas Vasilache Value extractedSource = extractOne(rewriter, loc, op.source(), idx); 10602d515e49SNicolas Vasilache if (extractedSource.getType().isa<VectorType>()) { 10612d515e49SNicolas Vasilache // 2. If we have a vector, extract the proper subvector from destination 10622d515e49SNicolas Vasilache // Otherwise we are at the element level and no need to recurse. 10632d515e49SNicolas Vasilache Value extractedDest = extractOne(rewriter, loc, op.dest(), off); 10642d515e49SNicolas Vasilache // 3. Reduce the problem to lowering a new InsertStridedSlice op with 10652d515e49SNicolas Vasilache // smaller rank. 1066bd1ccfe6SRiver Riddle extractedSource = rewriter.create<InsertStridedSliceOp>( 10672d515e49SNicolas Vasilache loc, extractedSource, extractedDest, 10682d515e49SNicolas Vasilache getI64SubArray(op.offsets(), /* dropFront=*/1), 10692d515e49SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 10702d515e49SNicolas Vasilache } 10712d515e49SNicolas Vasilache // 4. Insert the extractedSource into the res vector. 10722d515e49SNicolas Vasilache res = insertOne(rewriter, loc, extractedSource, res, off); 10732d515e49SNicolas Vasilache } 10742d515e49SNicolas Vasilache 10752d515e49SNicolas Vasilache rewriter.replaceOp(op, res); 10763145427dSRiver Riddle return success(); 10772d515e49SNicolas Vasilache } 10782d515e49SNicolas Vasilache }; 10792d515e49SNicolas Vasilache 108030e6033bSNicolas Vasilache /// Returns the strides if the memory underlying `memRefType` has a contiguous 108130e6033bSNicolas Vasilache /// static layout. 108230e6033bSNicolas Vasilache static llvm::Optional<SmallVector<int64_t, 4>> 108330e6033bSNicolas Vasilache computeContiguousStrides(MemRefType memRefType) { 10842bf491c7SBenjamin Kramer int64_t offset; 108530e6033bSNicolas Vasilache SmallVector<int64_t, 4> strides; 108630e6033bSNicolas Vasilache if (failed(getStridesAndOffset(memRefType, strides, offset))) 108730e6033bSNicolas Vasilache return None; 108830e6033bSNicolas Vasilache if (!strides.empty() && strides.back() != 1) 108930e6033bSNicolas Vasilache return None; 109030e6033bSNicolas Vasilache // If no layout or identity layout, this is contiguous by definition. 109130e6033bSNicolas Vasilache if (memRefType.getAffineMaps().empty() || 109230e6033bSNicolas Vasilache memRefType.getAffineMaps().front().isIdentity()) 109330e6033bSNicolas Vasilache return strides; 109430e6033bSNicolas Vasilache 109530e6033bSNicolas Vasilache // Otherwise, we must determine contiguity form shapes. This can only ever 109630e6033bSNicolas Vasilache // work in static cases because MemRefType is underspecified to represent 109730e6033bSNicolas Vasilache // contiguous dynamic shapes in other ways than with just empty/identity 109830e6033bSNicolas Vasilache // layout. 10992bf491c7SBenjamin Kramer auto sizes = memRefType.getShape(); 11002bf491c7SBenjamin Kramer for (int index = 0, e = strides.size() - 2; index < e; ++index) { 110130e6033bSNicolas Vasilache if (ShapedType::isDynamic(sizes[index + 1]) || 110230e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index]) || 110330e6033bSNicolas Vasilache ShapedType::isDynamicStrideOrOffset(strides[index + 1])) 110430e6033bSNicolas Vasilache return None; 110530e6033bSNicolas Vasilache if (strides[index] != strides[index + 1] * sizes[index + 1]) 110630e6033bSNicolas Vasilache return None; 11072bf491c7SBenjamin Kramer } 110830e6033bSNicolas Vasilache return strides; 11092bf491c7SBenjamin Kramer } 11102bf491c7SBenjamin Kramer 1111563879b6SRahul Joshi class VectorTypeCastOpConversion 1112563879b6SRahul Joshi : public ConvertOpToLLVMPattern<vector::TypeCastOp> { 11135c0c51a9SNicolas Vasilache public: 1114563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::TypeCastOp>::ConvertOpToLLVMPattern; 11155c0c51a9SNicolas Vasilache 11163145427dSRiver Riddle LogicalResult 1117563879b6SRahul Joshi matchAndRewrite(vector::TypeCastOp castOp, ArrayRef<Value> operands, 11185c0c51a9SNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 1119563879b6SRahul Joshi auto loc = castOp->getLoc(); 11205c0c51a9SNicolas Vasilache MemRefType sourceMemRefType = 11212bdf33ccSRiver Riddle castOp.getOperand().getType().cast<MemRefType>(); 11229eb3e564SChris Lattner MemRefType targetMemRefType = castOp.getType(); 11235c0c51a9SNicolas Vasilache 11245c0c51a9SNicolas Vasilache // Only static shape casts supported atm. 11255c0c51a9SNicolas Vasilache if (!sourceMemRefType.hasStaticShape() || 11265c0c51a9SNicolas Vasilache !targetMemRefType.hasStaticShape()) 11273145427dSRiver Riddle return failure(); 11285c0c51a9SNicolas Vasilache 11295c0c51a9SNicolas Vasilache auto llvmSourceDescriptorTy = 11308de43b92SAlex Zinenko operands[0].getType().dyn_cast<LLVM::LLVMStructType>(); 11318de43b92SAlex Zinenko if (!llvmSourceDescriptorTy) 11323145427dSRiver Riddle return failure(); 11335c0c51a9SNicolas Vasilache MemRefDescriptor sourceMemRef(operands[0]); 11345c0c51a9SNicolas Vasilache 1135dcec2ca5SChristian Sigg auto llvmTargetDescriptorTy = typeConverter->convertType(targetMemRefType) 11368de43b92SAlex Zinenko .dyn_cast_or_null<LLVM::LLVMStructType>(); 11378de43b92SAlex Zinenko if (!llvmTargetDescriptorTy) 11383145427dSRiver Riddle return failure(); 11395c0c51a9SNicolas Vasilache 114030e6033bSNicolas Vasilache // Only contiguous source buffers supported atm. 114130e6033bSNicolas Vasilache auto sourceStrides = computeContiguousStrides(sourceMemRefType); 114230e6033bSNicolas Vasilache if (!sourceStrides) 114330e6033bSNicolas Vasilache return failure(); 114430e6033bSNicolas Vasilache auto targetStrides = computeContiguousStrides(targetMemRefType); 114530e6033bSNicolas Vasilache if (!targetStrides) 114630e6033bSNicolas Vasilache return failure(); 114730e6033bSNicolas Vasilache // Only support static strides for now, regardless of contiguity. 114830e6033bSNicolas Vasilache if (llvm::any_of(*targetStrides, [](int64_t stride) { 114930e6033bSNicolas Vasilache return ShapedType::isDynamicStrideOrOffset(stride); 115030e6033bSNicolas Vasilache })) 11513145427dSRiver Riddle return failure(); 11525c0c51a9SNicolas Vasilache 11532230bf99SAlex Zinenko auto int64Ty = IntegerType::get(rewriter.getContext(), 64); 11545c0c51a9SNicolas Vasilache 11555c0c51a9SNicolas Vasilache // Create descriptor. 11565c0c51a9SNicolas Vasilache auto desc = MemRefDescriptor::undef(rewriter, loc, llvmTargetDescriptorTy); 11573a577f54SChristian Sigg Type llvmTargetElementTy = desc.getElementPtrType(); 11585c0c51a9SNicolas Vasilache // Set allocated ptr. 1159e62a6956SRiver Riddle Value allocated = sourceMemRef.allocatedPtr(rewriter, loc); 11605c0c51a9SNicolas Vasilache allocated = 11615c0c51a9SNicolas Vasilache rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, allocated); 11625c0c51a9SNicolas Vasilache desc.setAllocatedPtr(rewriter, loc, allocated); 11635c0c51a9SNicolas Vasilache // Set aligned ptr. 1164e62a6956SRiver Riddle Value ptr = sourceMemRef.alignedPtr(rewriter, loc); 11655c0c51a9SNicolas Vasilache ptr = rewriter.create<LLVM::BitcastOp>(loc, llvmTargetElementTy, ptr); 11665c0c51a9SNicolas Vasilache desc.setAlignedPtr(rewriter, loc, ptr); 11675c0c51a9SNicolas Vasilache // Fill offset 0. 11685c0c51a9SNicolas Vasilache auto attr = rewriter.getIntegerAttr(rewriter.getIndexType(), 0); 11695c0c51a9SNicolas Vasilache auto zero = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, attr); 11705c0c51a9SNicolas Vasilache desc.setOffset(rewriter, loc, zero); 11715c0c51a9SNicolas Vasilache 11725c0c51a9SNicolas Vasilache // Fill size and stride descriptors in memref. 11735c0c51a9SNicolas Vasilache for (auto indexedSize : llvm::enumerate(targetMemRefType.getShape())) { 11745c0c51a9SNicolas Vasilache int64_t index = indexedSize.index(); 11755c0c51a9SNicolas Vasilache auto sizeAttr = 11765c0c51a9SNicolas Vasilache rewriter.getIntegerAttr(rewriter.getIndexType(), indexedSize.value()); 11775c0c51a9SNicolas Vasilache auto size = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, sizeAttr); 11785c0c51a9SNicolas Vasilache desc.setSize(rewriter, loc, index, size); 117930e6033bSNicolas Vasilache auto strideAttr = rewriter.getIntegerAttr(rewriter.getIndexType(), 118030e6033bSNicolas Vasilache (*targetStrides)[index]); 11815c0c51a9SNicolas Vasilache auto stride = rewriter.create<LLVM::ConstantOp>(loc, int64Ty, strideAttr); 11825c0c51a9SNicolas Vasilache desc.setStride(rewriter, loc, index, stride); 11835c0c51a9SNicolas Vasilache } 11845c0c51a9SNicolas Vasilache 1185563879b6SRahul Joshi rewriter.replaceOp(castOp, {desc}); 11863145427dSRiver Riddle return success(); 11875c0c51a9SNicolas Vasilache } 11885c0c51a9SNicolas Vasilache }; 11895c0c51a9SNicolas Vasilache 11908345b86dSNicolas Vasilache /// Conversion pattern that converts a 1-D vector transfer read/write op in a 11918345b86dSNicolas Vasilache /// sequence of: 1192060c9dd1Saartbik /// 1. Get the source/dst address as an LLVM vector pointer. 1193060c9dd1Saartbik /// 2. Create a vector with linear indices [ 0 .. vector_length - 1 ]. 1194060c9dd1Saartbik /// 3. Create an offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 1195060c9dd1Saartbik /// 4. Create a mask where offsetVector is compared against memref upper bound. 1196060c9dd1Saartbik /// 5. Rewrite op as a masked read or write. 11978345b86dSNicolas Vasilache template <typename ConcreteOp> 1198563879b6SRahul Joshi class VectorTransferConversion : public ConvertOpToLLVMPattern<ConcreteOp> { 11998345b86dSNicolas Vasilache public: 1200563879b6SRahul Joshi explicit VectorTransferConversion(LLVMTypeConverter &typeConv, 1201060c9dd1Saartbik bool enableIndexOpt) 1202563879b6SRahul Joshi : ConvertOpToLLVMPattern<ConcreteOp>(typeConv), 1203060c9dd1Saartbik enableIndexOptimizations(enableIndexOpt) {} 12048345b86dSNicolas Vasilache 12058345b86dSNicolas Vasilache LogicalResult 1206563879b6SRahul Joshi matchAndRewrite(ConcreteOp xferOp, ArrayRef<Value> operands, 12078345b86dSNicolas Vasilache ConversionPatternRewriter &rewriter) const override { 12088345b86dSNicolas Vasilache auto adaptor = getTransferOpAdapter(xferOp, operands); 1209b2c79c50SNicolas Vasilache 1210b2c79c50SNicolas Vasilache if (xferOp.getVectorType().getRank() > 1 || 1211b2c79c50SNicolas Vasilache llvm::size(xferOp.indices()) == 0) 12128345b86dSNicolas Vasilache return failure(); 12135f9e0466SNicolas Vasilache if (xferOp.permutation_map() != 12145f9e0466SNicolas Vasilache AffineMap::getMinorIdentityMap(xferOp.permutation_map().getNumInputs(), 12155f9e0466SNicolas Vasilache xferOp.getVectorType().getRank(), 1216563879b6SRahul Joshi xferOp->getContext())) 12178345b86dSNicolas Vasilache return failure(); 121826c8f908SThomas Raoux auto memRefType = xferOp.getShapedType().template dyn_cast<MemRefType>(); 121926c8f908SThomas Raoux if (!memRefType) 122026c8f908SThomas Raoux return failure(); 12212bf491c7SBenjamin Kramer // Only contiguous source tensors supported atm. 122226c8f908SThomas Raoux auto strides = computeContiguousStrides(memRefType); 122330e6033bSNicolas Vasilache if (!strides) 12242bf491c7SBenjamin Kramer return failure(); 12258345b86dSNicolas Vasilache 1226563879b6SRahul Joshi auto toLLVMTy = [&](Type t) { 1227563879b6SRahul Joshi return this->getTypeConverter()->convertType(t); 1228563879b6SRahul Joshi }; 12298345b86dSNicolas Vasilache 1230563879b6SRahul Joshi Location loc = xferOp->getLoc(); 12318345b86dSNicolas Vasilache 123268330ee0SThomas Raoux if (auto memrefVectorElementType = 123326c8f908SThomas Raoux memRefType.getElementType().template dyn_cast<VectorType>()) { 123468330ee0SThomas Raoux // Memref has vector element type. 123568330ee0SThomas Raoux if (memrefVectorElementType.getElementType() != 123668330ee0SThomas Raoux xferOp.getVectorType().getElementType()) 123768330ee0SThomas Raoux return failure(); 12380de60b55SThomas Raoux #ifndef NDEBUG 123968330ee0SThomas Raoux // Check that memref vector type is a suffix of 'vectorType. 124068330ee0SThomas Raoux unsigned memrefVecEltRank = memrefVectorElementType.getRank(); 124168330ee0SThomas Raoux unsigned resultVecRank = xferOp.getVectorType().getRank(); 124268330ee0SThomas Raoux assert(memrefVecEltRank <= resultVecRank); 124368330ee0SThomas Raoux // TODO: Move this to isSuffix in Vector/Utils.h. 124468330ee0SThomas Raoux unsigned rankOffset = resultVecRank - memrefVecEltRank; 124568330ee0SThomas Raoux auto memrefVecEltShape = memrefVectorElementType.getShape(); 124668330ee0SThomas Raoux auto resultVecShape = xferOp.getVectorType().getShape(); 124768330ee0SThomas Raoux for (unsigned i = 0; i < memrefVecEltRank; ++i) 124868330ee0SThomas Raoux assert(memrefVecEltShape[i] != resultVecShape[rankOffset + i] && 124968330ee0SThomas Raoux "memref vector element shape should match suffix of vector " 125068330ee0SThomas Raoux "result shape."); 12510de60b55SThomas Raoux #endif // ifndef NDEBUG 125268330ee0SThomas Raoux } 125368330ee0SThomas Raoux 12548345b86dSNicolas Vasilache // 1. Get the source/dst address as an LLVM vector pointer. 1255a57def30SAart Bik VectorType vtp = xferOp.getVectorType(); 1256563879b6SRahul Joshi Value dataPtr = this->getStridedElementPtr( 125726c8f908SThomas Raoux loc, memRefType, adaptor.source(), adaptor.indices(), rewriter); 1258a57def30SAart Bik Value vectorDataPtr = 1259a57def30SAart Bik castDataPtr(rewriter, loc, dataPtr, memRefType, toLLVMTy(vtp)); 12608345b86dSNicolas Vasilache 12611870e787SNicolas Vasilache if (!xferOp.isMaskedDim(0)) 1262563879b6SRahul Joshi return replaceTransferOpWithLoadOrStore(rewriter, 1263563879b6SRahul Joshi *this->getTypeConverter(), loc, 1264563879b6SRahul Joshi xferOp, operands, vectorDataPtr); 12651870e787SNicolas Vasilache 12668345b86dSNicolas Vasilache // 2. Create a vector with linear indices [ 0 .. vector_length - 1 ]. 12678345b86dSNicolas Vasilache // 3. Create offsetVector = [ offset + 0 .. offset + vector_length - 1 ]. 12688345b86dSNicolas Vasilache // 4. Let dim the memref dimension, compute the vector comparison mask: 12698345b86dSNicolas Vasilache // [ offset + 0 .. offset + vector_length - 1 ] < [ dim .. dim ] 1270060c9dd1Saartbik // 1271060c9dd1Saartbik // TODO: when the leaf transfer rank is k > 1, we need the last `k` 1272060c9dd1Saartbik // dimensions here. 1273bd30a796SAlex Zinenko unsigned vecWidth = LLVM::getVectorNumElements(vtp).getFixedValue(); 1274060c9dd1Saartbik unsigned lastIndex = llvm::size(xferOp.indices()) - 1; 12750c2a4d3cSBenjamin Kramer Value off = xferOp.indices()[lastIndex]; 127626c8f908SThomas Raoux Value dim = rewriter.create<DimOp>(loc, xferOp.source(), lastIndex); 1277563879b6SRahul Joshi Value mask = buildVectorComparison( 1278563879b6SRahul Joshi rewriter, xferOp, enableIndexOptimizations, vecWidth, dim, &off); 12798345b86dSNicolas Vasilache 12808345b86dSNicolas Vasilache // 5. Rewrite as a masked read / write. 1281563879b6SRahul Joshi return replaceTransferOpWithMasked(rewriter, *this->getTypeConverter(), loc, 1282dcec2ca5SChristian Sigg xferOp, operands, vectorDataPtr, mask); 12838345b86dSNicolas Vasilache } 1284060c9dd1Saartbik 1285060c9dd1Saartbik private: 1286060c9dd1Saartbik const bool enableIndexOptimizations; 12878345b86dSNicolas Vasilache }; 12888345b86dSNicolas Vasilache 1289563879b6SRahul Joshi class VectorPrintOpConversion : public ConvertOpToLLVMPattern<vector::PrintOp> { 1290d9b500d3SAart Bik public: 1291563879b6SRahul Joshi using ConvertOpToLLVMPattern<vector::PrintOp>::ConvertOpToLLVMPattern; 1292d9b500d3SAart Bik 1293d9b500d3SAart Bik // Proof-of-concept lowering implementation that relies on a small 1294d9b500d3SAart Bik // runtime support library, which only needs to provide a few 1295d9b500d3SAart Bik // printing methods (single value for all data types, opening/closing 1296d9b500d3SAart Bik // bracket, comma, newline). The lowering fully unrolls a vector 1297d9b500d3SAart Bik // in terms of these elementary printing operations. The advantage 1298d9b500d3SAart Bik // of this approach is that the library can remain unaware of all 1299d9b500d3SAart Bik // low-level implementation details of vectors while still supporting 1300d9b500d3SAart Bik // output of any shaped and dimensioned vector. Due to full unrolling, 1301d9b500d3SAart Bik // this approach is less suited for very large vectors though. 1302d9b500d3SAart Bik // 13039db53a18SRiver Riddle // TODO: rely solely on libc in future? something else? 1304d9b500d3SAart Bik // 13053145427dSRiver Riddle LogicalResult 1306563879b6SRahul Joshi matchAndRewrite(vector::PrintOp printOp, ArrayRef<Value> operands, 1307d9b500d3SAart Bik ConversionPatternRewriter &rewriter) const override { 13082d2c73c5SJacques Pienaar auto adaptor = vector::PrintOpAdaptor(operands); 1309d9b500d3SAart Bik Type printType = printOp.getPrintType(); 1310d9b500d3SAart Bik 1311dcec2ca5SChristian Sigg if (typeConverter->convertType(printType) == nullptr) 13123145427dSRiver Riddle return failure(); 1313d9b500d3SAart Bik 1314b8880f5fSAart Bik // Make sure element type has runtime support. 1315b8880f5fSAart Bik PrintConversion conversion = PrintConversion::None; 1316d9b500d3SAart Bik VectorType vectorType = printType.dyn_cast<VectorType>(); 1317d9b500d3SAart Bik Type eltType = vectorType ? vectorType.getElementType() : printType; 1318d9b500d3SAart Bik Operation *printer; 1319b8880f5fSAart Bik if (eltType.isF32()) { 1320e332c22cSNicolas Vasilache printer = 1321e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF32Fn(printOp->getParentOfType<ModuleOp>()); 1322b8880f5fSAart Bik } else if (eltType.isF64()) { 1323e332c22cSNicolas Vasilache printer = 1324e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintF64Fn(printOp->getParentOfType<ModuleOp>()); 132554759cefSAart Bik } else if (eltType.isIndex()) { 1326e332c22cSNicolas Vasilache printer = 1327e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintU64Fn(printOp->getParentOfType<ModuleOp>()); 1328b8880f5fSAart Bik } else if (auto intTy = eltType.dyn_cast<IntegerType>()) { 1329b8880f5fSAart Bik // Integers need a zero or sign extension on the operand 1330b8880f5fSAart Bik // (depending on the source type) as well as a signed or 1331b8880f5fSAart Bik // unsigned print method. Up to 64-bit is supported. 1332b8880f5fSAart Bik unsigned width = intTy.getWidth(); 1333b8880f5fSAart Bik if (intTy.isUnsigned()) { 133454759cefSAart Bik if (width <= 64) { 1335b8880f5fSAart Bik if (width < 64) 1336b8880f5fSAart Bik conversion = PrintConversion::ZeroExt64; 1337e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintU64Fn( 1338e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1339b8880f5fSAart Bik } else { 13403145427dSRiver Riddle return failure(); 1341b8880f5fSAart Bik } 1342b8880f5fSAart Bik } else { 1343b8880f5fSAart Bik assert(intTy.isSignless() || intTy.isSigned()); 134454759cefSAart Bik if (width <= 64) { 1345b8880f5fSAart Bik // Note that we *always* zero extend booleans (1-bit integers), 1346b8880f5fSAart Bik // so that true/false is printed as 1/0 rather than -1/0. 1347b8880f5fSAart Bik if (width == 1) 134854759cefSAart Bik conversion = PrintConversion::ZeroExt64; 134954759cefSAart Bik else if (width < 64) 1350b8880f5fSAart Bik conversion = PrintConversion::SignExt64; 1351e332c22cSNicolas Vasilache printer = LLVM::lookupOrCreatePrintI64Fn( 1352e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>()); 1353b8880f5fSAart Bik } else { 1354b8880f5fSAart Bik return failure(); 1355b8880f5fSAart Bik } 1356b8880f5fSAart Bik } 1357b8880f5fSAart Bik } else { 1358b8880f5fSAart Bik return failure(); 1359b8880f5fSAart Bik } 1360d9b500d3SAart Bik 1361d9b500d3SAart Bik // Unroll vector into elementary print calls. 1362b8880f5fSAart Bik int64_t rank = vectorType ? vectorType.getRank() : 0; 1363563879b6SRahul Joshi emitRanks(rewriter, printOp, adaptor.source(), vectorType, printer, rank, 1364b8880f5fSAart Bik conversion); 1365e332c22cSNicolas Vasilache emitCall(rewriter, printOp->getLoc(), 1366e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintNewlineFn( 1367e332c22cSNicolas Vasilache printOp->getParentOfType<ModuleOp>())); 1368563879b6SRahul Joshi rewriter.eraseOp(printOp); 13693145427dSRiver Riddle return success(); 1370d9b500d3SAart Bik } 1371d9b500d3SAart Bik 1372d9b500d3SAart Bik private: 1373b8880f5fSAart Bik enum class PrintConversion { 137430e6033bSNicolas Vasilache // clang-format off 1375b8880f5fSAart Bik None, 1376b8880f5fSAart Bik ZeroExt64, 1377b8880f5fSAart Bik SignExt64 137830e6033bSNicolas Vasilache // clang-format on 1379b8880f5fSAart Bik }; 1380b8880f5fSAart Bik 1381d9b500d3SAart Bik void emitRanks(ConversionPatternRewriter &rewriter, Operation *op, 1382e62a6956SRiver Riddle Value value, VectorType vectorType, Operation *printer, 1383b8880f5fSAart Bik int64_t rank, PrintConversion conversion) const { 1384d9b500d3SAart Bik Location loc = op->getLoc(); 1385d9b500d3SAart Bik if (rank == 0) { 1386b8880f5fSAart Bik switch (conversion) { 1387b8880f5fSAart Bik case PrintConversion::ZeroExt64: 1388b8880f5fSAart Bik value = rewriter.create<ZeroExtendIOp>( 13892230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1390b8880f5fSAart Bik break; 1391b8880f5fSAart Bik case PrintConversion::SignExt64: 1392b8880f5fSAart Bik value = rewriter.create<SignExtendIOp>( 13932230bf99SAlex Zinenko loc, value, IntegerType::get(rewriter.getContext(), 64)); 1394b8880f5fSAart Bik break; 1395b8880f5fSAart Bik case PrintConversion::None: 1396b8880f5fSAart Bik break; 1397c9eeeb38Saartbik } 1398d9b500d3SAart Bik emitCall(rewriter, loc, printer, value); 1399d9b500d3SAart Bik return; 1400d9b500d3SAart Bik } 1401d9b500d3SAart Bik 1402e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1403e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintOpenFn(op->getParentOfType<ModuleOp>())); 1404e332c22cSNicolas Vasilache Operation *printComma = 1405e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCommaFn(op->getParentOfType<ModuleOp>()); 1406d9b500d3SAart Bik int64_t dim = vectorType.getDimSize(0); 1407d9b500d3SAart Bik for (int64_t d = 0; d < dim; ++d) { 1408d9b500d3SAart Bik auto reducedType = 1409d9b500d3SAart Bik rank > 1 ? reducedVectorTypeFront(vectorType) : nullptr; 1410dcec2ca5SChristian Sigg auto llvmType = typeConverter->convertType( 1411d9b500d3SAart Bik rank > 1 ? reducedType : vectorType.getElementType()); 1412dcec2ca5SChristian Sigg Value nestedVal = extractOne(rewriter, *getTypeConverter(), loc, value, 1413dcec2ca5SChristian Sigg llvmType, rank, d); 1414b8880f5fSAart Bik emitRanks(rewriter, op, nestedVal, reducedType, printer, rank - 1, 1415b8880f5fSAart Bik conversion); 1416d9b500d3SAart Bik if (d != dim - 1) 1417d9b500d3SAart Bik emitCall(rewriter, loc, printComma); 1418d9b500d3SAart Bik } 1419e332c22cSNicolas Vasilache emitCall(rewriter, loc, 1420e332c22cSNicolas Vasilache LLVM::lookupOrCreatePrintCloseFn(op->getParentOfType<ModuleOp>())); 1421d9b500d3SAart Bik } 1422d9b500d3SAart Bik 1423d9b500d3SAart Bik // Helper to emit a call. 1424d9b500d3SAart Bik static void emitCall(ConversionPatternRewriter &rewriter, Location loc, 1425d9b500d3SAart Bik Operation *ref, ValueRange params = ValueRange()) { 142608e4f078SRahul Joshi rewriter.create<LLVM::CallOp>(loc, TypeRange(), 1427d9b500d3SAart Bik rewriter.getSymbolRefAttr(ref), params); 1428d9b500d3SAart Bik } 1429d9b500d3SAart Bik }; 1430d9b500d3SAart Bik 1431334a4159SReid Tatge /// Progressive lowering of ExtractStridedSliceOp to either: 1432c3c95b9cSaartbik /// 1. express single offset extract as a direct shuffle. 1433c3c95b9cSaartbik /// 2. extract + lower rank strided_slice + insert for the n-D case. 1434c3c95b9cSaartbik class VectorExtractStridedSliceOpConversion 1435334a4159SReid Tatge : public OpRewritePattern<ExtractStridedSliceOp> { 143665678d93SNicolas Vasilache public: 1437b99bd771SRiver Riddle VectorExtractStridedSliceOpConversion(MLIRContext *ctx) 1438b99bd771SRiver Riddle : OpRewritePattern<ExtractStridedSliceOp>(ctx) { 1439b99bd771SRiver Riddle // This pattern creates recursive ExtractStridedSliceOp, but the recursion 1440b99bd771SRiver Riddle // is bounded as the rank is strictly decreasing. 1441b99bd771SRiver Riddle setHasBoundedRewriteRecursion(); 1442b99bd771SRiver Riddle } 144365678d93SNicolas Vasilache 1444334a4159SReid Tatge LogicalResult matchAndRewrite(ExtractStridedSliceOp op, 144565678d93SNicolas Vasilache PatternRewriter &rewriter) const override { 14469eb3e564SChris Lattner auto dstType = op.getType(); 144765678d93SNicolas Vasilache 144865678d93SNicolas Vasilache assert(!op.offsets().getValue().empty() && "Unexpected empty offsets"); 144965678d93SNicolas Vasilache 145065678d93SNicolas Vasilache int64_t offset = 145165678d93SNicolas Vasilache op.offsets().getValue().front().cast<IntegerAttr>().getInt(); 145265678d93SNicolas Vasilache int64_t size = op.sizes().getValue().front().cast<IntegerAttr>().getInt(); 145365678d93SNicolas Vasilache int64_t stride = 145465678d93SNicolas Vasilache op.strides().getValue().front().cast<IntegerAttr>().getInt(); 145565678d93SNicolas Vasilache 145665678d93SNicolas Vasilache auto loc = op.getLoc(); 145765678d93SNicolas Vasilache auto elemType = dstType.getElementType(); 145835b68527SLei Zhang assert(elemType.isSignlessIntOrIndexOrFloat()); 1459c3c95b9cSaartbik 1460c3c95b9cSaartbik // Single offset can be more efficiently shuffled. 1461c3c95b9cSaartbik if (op.offsets().getValue().size() == 1) { 1462c3c95b9cSaartbik SmallVector<int64_t, 4> offsets; 1463c3c95b9cSaartbik offsets.reserve(size); 1464c3c95b9cSaartbik for (int64_t off = offset, e = offset + size * stride; off < e; 1465c3c95b9cSaartbik off += stride) 1466c3c95b9cSaartbik offsets.push_back(off); 1467c3c95b9cSaartbik rewriter.replaceOpWithNewOp<ShuffleOp>(op, dstType, op.vector(), 1468c3c95b9cSaartbik op.vector(), 1469c3c95b9cSaartbik rewriter.getI64ArrayAttr(offsets)); 1470c3c95b9cSaartbik return success(); 1471c3c95b9cSaartbik } 1472c3c95b9cSaartbik 1473c3c95b9cSaartbik // Extract/insert on a lower ranked extract strided slice op. 147465678d93SNicolas Vasilache Value zero = rewriter.create<ConstantOp>(loc, elemType, 147565678d93SNicolas Vasilache rewriter.getZeroAttr(elemType)); 147665678d93SNicolas Vasilache Value res = rewriter.create<SplatOp>(loc, dstType, zero); 147765678d93SNicolas Vasilache for (int64_t off = offset, e = offset + size * stride, idx = 0; off < e; 147865678d93SNicolas Vasilache off += stride, ++idx) { 1479c3c95b9cSaartbik Value one = extractOne(rewriter, loc, op.vector(), off); 1480c3c95b9cSaartbik Value extracted = rewriter.create<ExtractStridedSliceOp>( 1481c3c95b9cSaartbik loc, one, getI64SubArray(op.offsets(), /* dropFront=*/1), 148265678d93SNicolas Vasilache getI64SubArray(op.sizes(), /* dropFront=*/1), 148365678d93SNicolas Vasilache getI64SubArray(op.strides(), /* dropFront=*/1)); 148465678d93SNicolas Vasilache res = insertOne(rewriter, loc, extracted, res, idx); 148565678d93SNicolas Vasilache } 1486c3c95b9cSaartbik rewriter.replaceOp(op, res); 14873145427dSRiver Riddle return success(); 148865678d93SNicolas Vasilache } 148965678d93SNicolas Vasilache }; 149065678d93SNicolas Vasilache 1491df186507SBenjamin Kramer } // namespace 1492df186507SBenjamin Kramer 14935c0c51a9SNicolas Vasilache /// Populate the given list with patterns that convert from Vector to LLVM. 14945c0c51a9SNicolas Vasilache void mlir::populateVectorToLLVMConversionPatterns( 1495ceb1b327Saartbik LLVMTypeConverter &converter, OwningRewritePatternList &patterns, 1496060c9dd1Saartbik bool reassociateFPReductions, bool enableIndexOptimizations) { 149765678d93SNicolas Vasilache MLIRContext *ctx = converter.getDialect()->getContext(); 14988345b86dSNicolas Vasilache // clang-format off 1499681f929fSNicolas Vasilache patterns.insert<VectorFMAOpNDRewritePattern, 1500681f929fSNicolas Vasilache VectorInsertStridedSliceOpDifferentRankRewritePattern, 15012d515e49SNicolas Vasilache VectorInsertStridedSliceOpSameRankRewritePattern, 1502c3c95b9cSaartbik VectorExtractStridedSliceOpConversion>(ctx); 1503ceb1b327Saartbik patterns.insert<VectorReductionOpConversion>( 1504563879b6SRahul Joshi converter, reassociateFPReductions); 1505060c9dd1Saartbik patterns.insert<VectorCreateMaskOpConversion, 1506060c9dd1Saartbik VectorTransferConversion<TransferReadOp>, 1507060c9dd1Saartbik VectorTransferConversion<TransferWriteOp>>( 1508563879b6SRahul Joshi converter, enableIndexOptimizations); 15098345b86dSNicolas Vasilache patterns 1510cf5c517cSDiego Caballero .insert<VectorBitCastOpConversion, 1511cf5c517cSDiego Caballero VectorShuffleOpConversion, 15128345b86dSNicolas Vasilache VectorExtractElementOpConversion, 15138345b86dSNicolas Vasilache VectorExtractOpConversion, 15148345b86dSNicolas Vasilache VectorFMAOp1DConversion, 15158345b86dSNicolas Vasilache VectorInsertElementOpConversion, 15168345b86dSNicolas Vasilache VectorInsertOpConversion, 15178345b86dSNicolas Vasilache VectorPrintOpConversion, 151819dbb230Saartbik VectorTypeCastOpConversion, 1519ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::LoadOp, 1520ee66e43aSDiego Caballero vector::LoadOpAdaptor>, 1521ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedLoadOp, 1522ee66e43aSDiego Caballero vector::MaskedLoadOpAdaptor>, 1523ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::StoreOp, 1524ee66e43aSDiego Caballero vector::StoreOpAdaptor>, 1525ee66e43aSDiego Caballero VectorLoadStoreConversion<vector::MaskedStoreOp, 1526ee66e43aSDiego Caballero vector::MaskedStoreOpAdaptor>, 152719dbb230Saartbik VectorGatherOpConversion, 1528e8dcf5f8Saartbik VectorScatterOpConversion, 1529e8dcf5f8Saartbik VectorExpandLoadOpConversion, 1530563879b6SRahul Joshi VectorCompressStoreOpConversion>(converter); 15318345b86dSNicolas Vasilache // clang-format on 15325c0c51a9SNicolas Vasilache } 15335c0c51a9SNicolas Vasilache 153463b683a8SNicolas Vasilache void mlir::populateVectorToLLVMMatrixConversionPatterns( 153563b683a8SNicolas Vasilache LLVMTypeConverter &converter, OwningRewritePatternList &patterns) { 1536563879b6SRahul Joshi patterns.insert<VectorMatmulOpConversion>(converter); 1537563879b6SRahul Joshi patterns.insert<VectorFlatTransposeOpConversion>(converter); 153863b683a8SNicolas Vasilache } 1539