1d64d5024SDaniel Sanders //===- RegisterBankEmitter.cpp - Generate a Register Bank Desc. -*- C++ -*-===//
2d64d5024SDaniel Sanders //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6d64d5024SDaniel Sanders //
7d64d5024SDaniel Sanders //===----------------------------------------------------------------------===//
8d64d5024SDaniel Sanders //
9d64d5024SDaniel Sanders // This tablegen backend is responsible for emitting a description of a target
10d64d5024SDaniel Sanders // register bank for a code generator.
11d64d5024SDaniel Sanders //
12d64d5024SDaniel Sanders //===----------------------------------------------------------------------===//
13d64d5024SDaniel Sanders
14d64d5024SDaniel Sanders #include "llvm/ADT/BitVector.h"
15d64d5024SDaniel Sanders #include "llvm/Support/Debug.h"
16d64d5024SDaniel Sanders #include "llvm/TableGen/Error.h"
17d64d5024SDaniel Sanders #include "llvm/TableGen/Record.h"
18d64d5024SDaniel Sanders #include "llvm/TableGen/TableGenBackend.h"
19d64d5024SDaniel Sanders
20d64d5024SDaniel Sanders #include "CodeGenRegisters.h"
21e225e770Slewis-revill #include "CodeGenTarget.h"
22d64d5024SDaniel Sanders
23d64d5024SDaniel Sanders #define DEBUG_TYPE "register-bank-emitter"
24d64d5024SDaniel Sanders
25d64d5024SDaniel Sanders using namespace llvm;
26d64d5024SDaniel Sanders
27d64d5024SDaniel Sanders namespace {
28d64d5024SDaniel Sanders class RegisterBank {
29d64d5024SDaniel Sanders
30d64d5024SDaniel Sanders /// A vector of register classes that are included in the register bank.
31d64d5024SDaniel Sanders typedef std::vector<const CodeGenRegisterClass *> RegisterClassesTy;
32d64d5024SDaniel Sanders
33d64d5024SDaniel Sanders private:
34d64d5024SDaniel Sanders const Record &TheDef;
35d64d5024SDaniel Sanders
36d64d5024SDaniel Sanders /// The register classes that are covered by the register bank.
37d64d5024SDaniel Sanders RegisterClassesTy RCs;
38d64d5024SDaniel Sanders
39baa6f6a7SAdrian Kuegel /// The register class with the largest register size.
40baa6f6a7SAdrian Kuegel const CodeGenRegisterClass *RCWithLargestRegsSize;
41d64d5024SDaniel Sanders
42d64d5024SDaniel Sanders public:
RegisterBank(const Record & TheDef)43baa6f6a7SAdrian Kuegel RegisterBank(const Record &TheDef)
44f44473ecSKazu Hirata : TheDef(TheDef), RCWithLargestRegsSize(nullptr) {}
45d64d5024SDaniel Sanders
46d64d5024SDaniel Sanders /// Get the human-readable name for the bank.
getName() const47bcd3c37fSCraig Topper StringRef getName() const { return TheDef.getValueAsString("Name"); }
48d64d5024SDaniel Sanders /// Get the name of the enumerator in the ID enumeration.
getEnumeratorName() const49d64d5024SDaniel Sanders std::string getEnumeratorName() const { return (TheDef.getName() + "ID").str(); }
50d64d5024SDaniel Sanders
51d64d5024SDaniel Sanders /// Get the name of the array holding the register class coverage data;
getCoverageArrayName() const52d64d5024SDaniel Sanders std::string getCoverageArrayName() const {
53d64d5024SDaniel Sanders return (TheDef.getName() + "CoverageData").str();
54d64d5024SDaniel Sanders }
55d64d5024SDaniel Sanders
56d64d5024SDaniel Sanders /// Get the name of the global instance variable.
getInstanceVarName() const57d64d5024SDaniel Sanders StringRef getInstanceVarName() const { return TheDef.getName(); }
58d64d5024SDaniel Sanders
getDef() const59d64d5024SDaniel Sanders const Record &getDef() const { return TheDef; }
60d64d5024SDaniel Sanders
61d64d5024SDaniel Sanders /// Get the register classes listed in the RegisterBank.RegisterClasses field.
62d64d5024SDaniel Sanders std::vector<const CodeGenRegisterClass *>
getExplicitlySpecifiedRegisterClasses(const CodeGenRegBank & RegisterClassHierarchy) const63e225e770Slewis-revill getExplicitlySpecifiedRegisterClasses(
64e225e770Slewis-revill const CodeGenRegBank &RegisterClassHierarchy) const {
65d64d5024SDaniel Sanders std::vector<const CodeGenRegisterClass *> RCs;
66e225e770Slewis-revill for (const auto *RCDef : getDef().getValueAsListOfDefs("RegisterClasses"))
67d64d5024SDaniel Sanders RCs.push_back(RegisterClassHierarchy.getRegClass(RCDef));
68d64d5024SDaniel Sanders return RCs;
69d64d5024SDaniel Sanders }
70d64d5024SDaniel Sanders
71d64d5024SDaniel Sanders /// Add a register class to the bank without duplicates.
addRegisterClass(const CodeGenRegisterClass * RC)72d64d5024SDaniel Sanders void addRegisterClass(const CodeGenRegisterClass *RC) {
73e4a23a41SKazu Hirata if (llvm::is_contained(RCs, RC))
74d64d5024SDaniel Sanders return;
75d64d5024SDaniel Sanders
76d64d5024SDaniel Sanders // FIXME? We really want the register size rather than the spill size
77d64d5024SDaniel Sanders // since the spill size may be bigger on some targets with
78d64d5024SDaniel Sanders // limited load/store instructions. However, we don't store the
79d64d5024SDaniel Sanders // register size anywhere (we could sum the sizes of the subregisters
80d64d5024SDaniel Sanders // but there may be additional bits too) and we can't derive it from
81d64d5024SDaniel Sanders // the VT's reliably due to Untyped.
82baa6f6a7SAdrian Kuegel if (RCWithLargestRegsSize == nullptr)
83baa6f6a7SAdrian Kuegel RCWithLargestRegsSize = RC;
84baa6f6a7SAdrian Kuegel else if (RCWithLargestRegsSize->RSI.get(DefaultMode).SpillSize <
85baa6f6a7SAdrian Kuegel RC->RSI.get(DefaultMode).SpillSize)
86baa6f6a7SAdrian Kuegel RCWithLargestRegsSize = RC;
87baa6f6a7SAdrian Kuegel assert(RCWithLargestRegsSize && "RC was nullptr?");
88baa6f6a7SAdrian Kuegel
89d64d5024SDaniel Sanders RCs.emplace_back(RC);
90d64d5024SDaniel Sanders }
91d64d5024SDaniel Sanders
getRCWithLargestRegsSize() const92baa6f6a7SAdrian Kuegel const CodeGenRegisterClass *getRCWithLargestRegsSize() const {
93baa6f6a7SAdrian Kuegel return RCWithLargestRegsSize;
94d64d5024SDaniel Sanders }
95d64d5024SDaniel Sanders
96d64d5024SDaniel Sanders iterator_range<typename RegisterClassesTy::const_iterator>
register_classes() const97d64d5024SDaniel Sanders register_classes() const {
98d64d5024SDaniel Sanders return llvm::make_range(RCs.begin(), RCs.end());
99d64d5024SDaniel Sanders }
100d64d5024SDaniel Sanders };
101d64d5024SDaniel Sanders
102d64d5024SDaniel Sanders class RegisterBankEmitter {
103d64d5024SDaniel Sanders private:
104e225e770Slewis-revill CodeGenTarget Target;
105d64d5024SDaniel Sanders RecordKeeper &Records;
106d64d5024SDaniel Sanders
107d64d5024SDaniel Sanders void emitHeader(raw_ostream &OS, const StringRef TargetName,
108d64d5024SDaniel Sanders const std::vector<RegisterBank> &Banks);
109d64d5024SDaniel Sanders void emitBaseClassDefinition(raw_ostream &OS, const StringRef TargetName,
110d64d5024SDaniel Sanders const std::vector<RegisterBank> &Banks);
111d64d5024SDaniel Sanders void emitBaseClassImplementation(raw_ostream &OS, const StringRef TargetName,
112d64d5024SDaniel Sanders std::vector<RegisterBank> &Banks);
113d64d5024SDaniel Sanders
114d64d5024SDaniel Sanders public:
RegisterBankEmitter(RecordKeeper & R)115e225e770Slewis-revill RegisterBankEmitter(RecordKeeper &R) : Target(R), Records(R) {}
116d64d5024SDaniel Sanders
117d64d5024SDaniel Sanders void run(raw_ostream &OS);
118d64d5024SDaniel Sanders };
119d64d5024SDaniel Sanders
120d64d5024SDaniel Sanders } // end anonymous namespace
121d64d5024SDaniel Sanders
122d64d5024SDaniel Sanders /// Emit code to declare the ID enumeration and external global instance
123d64d5024SDaniel Sanders /// variables.
emitHeader(raw_ostream & OS,const StringRef TargetName,const std::vector<RegisterBank> & Banks)124d64d5024SDaniel Sanders void RegisterBankEmitter::emitHeader(raw_ostream &OS,
125d64d5024SDaniel Sanders const StringRef TargetName,
126d64d5024SDaniel Sanders const std::vector<RegisterBank> &Banks) {
127d64d5024SDaniel Sanders // <Target>RegisterBankInfo.h
128d64d5024SDaniel Sanders OS << "namespace llvm {\n"
129d64d5024SDaniel Sanders << "namespace " << TargetName << " {\n"
13034040a4fSMatt Arsenault << "enum : unsigned {\n";
13134040a4fSMatt Arsenault
13234040a4fSMatt Arsenault OS << " InvalidRegBankID = ~0u,\n";
13334040a4fSMatt Arsenault unsigned ID = 0;
134d64d5024SDaniel Sanders for (const auto &Bank : Banks)
13534040a4fSMatt Arsenault OS << " " << Bank.getEnumeratorName() << " = " << ID++ << ",\n";
136d64d5024SDaniel Sanders OS << " NumRegisterBanks,\n"
137d64d5024SDaniel Sanders << "};\n"
138d64d5024SDaniel Sanders << "} // end namespace " << TargetName << "\n"
139d64d5024SDaniel Sanders << "} // end namespace llvm\n";
140d64d5024SDaniel Sanders }
141d64d5024SDaniel Sanders
142d64d5024SDaniel Sanders /// Emit declarations of the <Target>GenRegisterBankInfo class.
emitBaseClassDefinition(raw_ostream & OS,const StringRef TargetName,const std::vector<RegisterBank> & Banks)143d64d5024SDaniel Sanders void RegisterBankEmitter::emitBaseClassDefinition(
144d64d5024SDaniel Sanders raw_ostream &OS, const StringRef TargetName,
145d64d5024SDaniel Sanders const std::vector<RegisterBank> &Banks) {
146d64d5024SDaniel Sanders OS << "private:\n"
147d64d5024SDaniel Sanders << " static RegisterBank *RegBanks[];\n\n"
148d64d5024SDaniel Sanders << "protected:\n"
149baa6f6a7SAdrian Kuegel << " " << TargetName << "GenRegisterBankInfo();\n"
150d64d5024SDaniel Sanders << "\n";
151d64d5024SDaniel Sanders }
152d64d5024SDaniel Sanders
153d64d5024SDaniel Sanders /// Visit each register class belonging to the given register bank.
154d64d5024SDaniel Sanders ///
155d64d5024SDaniel Sanders /// A class belongs to the bank iff any of these apply:
156d64d5024SDaniel Sanders /// * It is explicitly specified
157d64d5024SDaniel Sanders /// * It is a subclass of a class that is a member.
158d64d5024SDaniel Sanders /// * It is a class containing subregisters of the registers of a class that
159d64d5024SDaniel Sanders /// is a member. This is known as a subreg-class.
160d64d5024SDaniel Sanders ///
161d64d5024SDaniel Sanders /// This function must be called for each explicitly specified register class.
162d64d5024SDaniel Sanders ///
163d64d5024SDaniel Sanders /// \param RC The register class to search.
164d64d5024SDaniel Sanders /// \param Kind A debug string containing the path the visitor took to reach RC.
165d64d5024SDaniel Sanders /// \param VisitFn The action to take for each class visited. It may be called
166d64d5024SDaniel Sanders /// multiple times for a given class if there are multiple paths
167d64d5024SDaniel Sanders /// to the class.
visitRegisterBankClasses(const CodeGenRegBank & RegisterClassHierarchy,const CodeGenRegisterClass * RC,const Twine & Kind,std::function<void (const CodeGenRegisterClass *,StringRef)> VisitFn,SmallPtrSetImpl<const CodeGenRegisterClass * > & VisitedRCs)168d64d5024SDaniel Sanders static void visitRegisterBankClasses(
169e225e770Slewis-revill const CodeGenRegBank &RegisterClassHierarchy,
17026c486c2SSimon Pilgrim const CodeGenRegisterClass *RC, const Twine &Kind,
1715b56f2d6STom Stellard std::function<void(const CodeGenRegisterClass *, StringRef)> VisitFn,
1725b56f2d6STom Stellard SmallPtrSetImpl<const CodeGenRegisterClass *> &VisitedRCs) {
1735b56f2d6STom Stellard
1745b56f2d6STom Stellard // Make sure we only visit each class once to avoid infinite loops.
175*b254d671SKazu Hirata if (!VisitedRCs.insert(RC).second)
1765b56f2d6STom Stellard return;
1775b56f2d6STom Stellard
178d64d5024SDaniel Sanders // Visit each explicitly named class.
179d64d5024SDaniel Sanders VisitFn(RC, Kind.str());
180d64d5024SDaniel Sanders
181d64d5024SDaniel Sanders for (const auto &PossibleSubclass : RegisterClassHierarchy.getRegClasses()) {
182d64d5024SDaniel Sanders std::string TmpKind =
18326c486c2SSimon Pilgrim (Kind + " (" + PossibleSubclass.getName() + ")").str();
184d64d5024SDaniel Sanders
185d64d5024SDaniel Sanders // Visit each subclass of an explicitly named class.
186d64d5024SDaniel Sanders if (RC != &PossibleSubclass && RC->hasSubClass(&PossibleSubclass))
187d64d5024SDaniel Sanders visitRegisterBankClasses(RegisterClassHierarchy, &PossibleSubclass,
188d64d5024SDaniel Sanders TmpKind + " " + RC->getName() + " subclass",
1895b56f2d6STom Stellard VisitFn, VisitedRCs);
190d64d5024SDaniel Sanders
191d64d5024SDaniel Sanders // Visit each class that contains only subregisters of RC with a common
192d64d5024SDaniel Sanders // subregister-index.
193d64d5024SDaniel Sanders //
194d64d5024SDaniel Sanders // More precisely, PossibleSubclass is a subreg-class iff Reg:SubIdx is in
195d64d5024SDaniel Sanders // PossibleSubclass for all registers Reg from RC using any
196d64d5024SDaniel Sanders // subregister-index SubReg
197d64d5024SDaniel Sanders for (const auto &SubIdx : RegisterClassHierarchy.getSubRegIndices()) {
198d64d5024SDaniel Sanders BitVector BV(RegisterClassHierarchy.getRegClasses().size());
199d64d5024SDaniel Sanders PossibleSubclass.getSuperRegClasses(&SubIdx, BV);
200d64d5024SDaniel Sanders if (BV.test(RC->EnumValue)) {
201d64d5024SDaniel Sanders std::string TmpKind2 = (Twine(TmpKind) + " " + RC->getName() +
202d64d5024SDaniel Sanders " class-with-subregs: " + RC->getName())
203d64d5024SDaniel Sanders .str();
204d64d5024SDaniel Sanders VisitFn(&PossibleSubclass, TmpKind2);
205d64d5024SDaniel Sanders }
206d64d5024SDaniel Sanders }
207d64d5024SDaniel Sanders }
208d64d5024SDaniel Sanders }
209d64d5024SDaniel Sanders
emitBaseClassImplementation(raw_ostream & OS,StringRef TargetName,std::vector<RegisterBank> & Banks)210d64d5024SDaniel Sanders void RegisterBankEmitter::emitBaseClassImplementation(
211d64d5024SDaniel Sanders raw_ostream &OS, StringRef TargetName,
212d64d5024SDaniel Sanders std::vector<RegisterBank> &Banks) {
213e225e770Slewis-revill const CodeGenRegBank &RegisterClassHierarchy = Target.getRegBank();
214d64d5024SDaniel Sanders
215d64d5024SDaniel Sanders OS << "namespace llvm {\n"
216d64d5024SDaniel Sanders << "namespace " << TargetName << " {\n";
217d64d5024SDaniel Sanders for (const auto &Bank : Banks) {
218d64d5024SDaniel Sanders std::vector<std::vector<const CodeGenRegisterClass *>> RCsGroupedByWord(
219d64d5024SDaniel Sanders (RegisterClassHierarchy.getRegClasses().size() + 31) / 32);
220d64d5024SDaniel Sanders
221d64d5024SDaniel Sanders for (const auto &RC : Bank.register_classes())
222d64d5024SDaniel Sanders RCsGroupedByWord[RC->EnumValue / 32].push_back(RC);
223d64d5024SDaniel Sanders
224d64d5024SDaniel Sanders OS << "const uint32_t " << Bank.getCoverageArrayName() << "[] = {\n";
225d64d5024SDaniel Sanders unsigned LowestIdxInWord = 0;
226d64d5024SDaniel Sanders for (const auto &RCs : RCsGroupedByWord) {
227d64d5024SDaniel Sanders OS << " // " << LowestIdxInWord << "-" << (LowestIdxInWord + 31) << "\n";
228d64d5024SDaniel Sanders for (const auto &RC : RCs) {
229d64d5024SDaniel Sanders std::string QualifiedRegClassID =
2302b347eb1SCraig Topper (Twine(RC->Namespace) + "::" + RC->getName() + "RegClassID").str();
231d64d5024SDaniel Sanders OS << " (1u << (" << QualifiedRegClassID << " - "
232d64d5024SDaniel Sanders << LowestIdxInWord << ")) |\n";
233d64d5024SDaniel Sanders }
234d64d5024SDaniel Sanders OS << " 0,\n";
235d64d5024SDaniel Sanders LowestIdxInWord += 32;
236d64d5024SDaniel Sanders }
237d64d5024SDaniel Sanders OS << "};\n";
238d64d5024SDaniel Sanders }
239d64d5024SDaniel Sanders OS << "\n";
240d64d5024SDaniel Sanders
241d64d5024SDaniel Sanders for (const auto &Bank : Banks) {
242d64d5024SDaniel Sanders std::string QualifiedBankID =
243d64d5024SDaniel Sanders (TargetName + "::" + Bank.getEnumeratorName()).str();
244baa6f6a7SAdrian Kuegel const CodeGenRegisterClass &RC = *Bank.getRCWithLargestRegsSize();
245baa6f6a7SAdrian Kuegel unsigned Size = RC.RSI.get(DefaultMode).SpillSize;
246d64d5024SDaniel Sanders OS << "RegisterBank " << Bank.getInstanceVarName() << "(/* ID */ "
247d64d5024SDaniel Sanders << QualifiedBankID << ", /* Name */ \"" << Bank.getName()
248baa6f6a7SAdrian Kuegel << "\", /* Size */ " << Size << ", "
249d64d5024SDaniel Sanders << "/* CoveredRegClasses */ " << Bank.getCoverageArrayName()
250d64d5024SDaniel Sanders << ", /* NumRegClasses */ "
251d64d5024SDaniel Sanders << RegisterClassHierarchy.getRegClasses().size() << ");\n";
252d64d5024SDaniel Sanders }
253d64d5024SDaniel Sanders OS << "} // end namespace " << TargetName << "\n"
254d64d5024SDaniel Sanders << "\n";
255d64d5024SDaniel Sanders
256d64d5024SDaniel Sanders OS << "RegisterBank *" << TargetName
257d64d5024SDaniel Sanders << "GenRegisterBankInfo::RegBanks[] = {\n";
258d64d5024SDaniel Sanders for (const auto &Bank : Banks)
259d64d5024SDaniel Sanders OS << " &" << TargetName << "::" << Bank.getInstanceVarName() << ",\n";
260d64d5024SDaniel Sanders OS << "};\n\n";
261d64d5024SDaniel Sanders
262d64d5024SDaniel Sanders OS << TargetName << "GenRegisterBankInfo::" << TargetName
263baa6f6a7SAdrian Kuegel << "GenRegisterBankInfo()\n"
264d64d5024SDaniel Sanders << " : RegisterBankInfo(RegBanks, " << TargetName
265baa6f6a7SAdrian Kuegel << "::NumRegisterBanks) {\n"
266d64d5024SDaniel Sanders << " // Assert that RegBank indices match their ID's\n"
267d64d5024SDaniel Sanders << "#ifndef NDEBUG\n"
2680b900073SSimon Pilgrim << " for (auto RB : enumerate(RegBanks))\n"
2690b900073SSimon Pilgrim << " assert(RB.index() == RB.value()->getID() && \"Index != ID\");\n"
270d64d5024SDaniel Sanders << "#endif // NDEBUG\n"
271d64d5024SDaniel Sanders << "}\n"
272d64d5024SDaniel Sanders << "} // end namespace llvm\n";
273d64d5024SDaniel Sanders }
274d64d5024SDaniel Sanders
run(raw_ostream & OS)275d64d5024SDaniel Sanders void RegisterBankEmitter::run(raw_ostream &OS) {
276e225e770Slewis-revill StringRef TargetName = Target.getName();
277e225e770Slewis-revill const CodeGenRegBank &RegisterClassHierarchy = Target.getRegBank();
278d64d5024SDaniel Sanders
27954f9ee33SPaul C. Anagnostopoulos Records.startTimer("Analyze records");
280d64d5024SDaniel Sanders std::vector<RegisterBank> Banks;
281d64d5024SDaniel Sanders for (const auto &V : Records.getAllDerivedDefinitions("RegisterBank")) {
2825b56f2d6STom Stellard SmallPtrSet<const CodeGenRegisterClass *, 8> VisitedRCs;
283baa6f6a7SAdrian Kuegel RegisterBank Bank(*V);
284d64d5024SDaniel Sanders
285d64d5024SDaniel Sanders for (const CodeGenRegisterClass *RC :
286e225e770Slewis-revill Bank.getExplicitlySpecifiedRegisterClasses(RegisterClassHierarchy)) {
287d64d5024SDaniel Sanders visitRegisterBankClasses(
288d64d5024SDaniel Sanders RegisterClassHierarchy, RC, "explicit",
289d64d5024SDaniel Sanders [&Bank](const CodeGenRegisterClass *RC, StringRef Kind) {
290d34e60caSNicola Zaghen LLVM_DEBUG(dbgs()
291d34e60caSNicola Zaghen << "Added " << RC->getName() << "(" << Kind << ")\n");
292d64d5024SDaniel Sanders Bank.addRegisterClass(RC);
293d34e60caSNicola Zaghen },
294d34e60caSNicola Zaghen VisitedRCs);
295d64d5024SDaniel Sanders }
296d64d5024SDaniel Sanders
297d64d5024SDaniel Sanders Banks.push_back(Bank);
298d64d5024SDaniel Sanders }
299d64d5024SDaniel Sanders
300466fe399SDaniel Sanders // Warn about ambiguous MIR caused by register bank/class name clashes.
30154f9ee33SPaul C. Anagnostopoulos Records.startTimer("Warn ambiguous");
302e225e770Slewis-revill for (const auto &Class : RegisterClassHierarchy.getRegClasses()) {
303466fe399SDaniel Sanders for (const auto &Bank : Banks) {
304e225e770Slewis-revill if (Bank.getName().lower() == StringRef(Class.getName()).lower()) {
305466fe399SDaniel Sanders PrintWarning(Bank.getDef().getLoc(), "Register bank names should be "
306466fe399SDaniel Sanders "distinct from register classes "
307466fe399SDaniel Sanders "to avoid ambiguous MIR");
308466fe399SDaniel Sanders PrintNote(Bank.getDef().getLoc(), "RegisterBank was declared here");
309e225e770Slewis-revill PrintNote(Class.getDef()->getLoc(), "RegisterClass was declared here");
310466fe399SDaniel Sanders }
311466fe399SDaniel Sanders }
312466fe399SDaniel Sanders }
313466fe399SDaniel Sanders
31454f9ee33SPaul C. Anagnostopoulos Records.startTimer("Emit output");
315d64d5024SDaniel Sanders emitSourceFileHeader("Register Bank Source Fragments", OS);
316d64d5024SDaniel Sanders OS << "#ifdef GET_REGBANK_DECLARATIONS\n"
317d64d5024SDaniel Sanders << "#undef GET_REGBANK_DECLARATIONS\n";
318d64d5024SDaniel Sanders emitHeader(OS, TargetName, Banks);
319d64d5024SDaniel Sanders OS << "#endif // GET_REGBANK_DECLARATIONS\n\n"
320d64d5024SDaniel Sanders << "#ifdef GET_TARGET_REGBANK_CLASS\n"
321d64d5024SDaniel Sanders << "#undef GET_TARGET_REGBANK_CLASS\n";
322d64d5024SDaniel Sanders emitBaseClassDefinition(OS, TargetName, Banks);
323d64d5024SDaniel Sanders OS << "#endif // GET_TARGET_REGBANK_CLASS\n\n"
324d64d5024SDaniel Sanders << "#ifdef GET_TARGET_REGBANK_IMPL\n"
325d64d5024SDaniel Sanders << "#undef GET_TARGET_REGBANK_IMPL\n";
326d64d5024SDaniel Sanders emitBaseClassImplementation(OS, TargetName, Banks);
327d64d5024SDaniel Sanders OS << "#endif // GET_TARGET_REGBANK_IMPL\n";
328d64d5024SDaniel Sanders }
329d64d5024SDaniel Sanders
330d64d5024SDaniel Sanders namespace llvm {
331d64d5024SDaniel Sanders
EmitRegisterBank(RecordKeeper & RK,raw_ostream & OS)332d64d5024SDaniel Sanders void EmitRegisterBank(RecordKeeper &RK, raw_ostream &OS) {
333d64d5024SDaniel Sanders RegisterBankEmitter(RK).run(OS);
334d64d5024SDaniel Sanders }
335d64d5024SDaniel Sanders
336d64d5024SDaniel Sanders } // end namespace llvm
337