187255e34SAndrew Trick //===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===// 287255e34SAndrew Trick // 387255e34SAndrew Trick // The LLVM Compiler Infrastructure 487255e34SAndrew Trick // 587255e34SAndrew Trick // This file is distributed under the University of Illinois Open Source 687255e34SAndrew Trick // License. See LICENSE.TXT for details. 787255e34SAndrew Trick // 887255e34SAndrew Trick //===----------------------------------------------------------------------===// 987255e34SAndrew Trick // 10cb402911SAlp Toker // This file defines structures to encapsulate the machine model as described in 1187255e34SAndrew Trick // the target description. 1287255e34SAndrew Trick // 1387255e34SAndrew Trick //===----------------------------------------------------------------------===// 1487255e34SAndrew Trick 15a3fe70d2SEugene Zelenko #include "CodeGenInstruction.h" 1687255e34SAndrew Trick #include "CodeGenSchedule.h" 1787255e34SAndrew Trick #include "CodeGenTarget.h" 18a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallPtrSet.h" 19a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallSet.h" 20a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallVector.h" 2191d19d8eSChandler Carruth #include "llvm/ADT/STLExtras.h" 22a3fe70d2SEugene Zelenko #include "llvm/Support/Casting.h" 2387255e34SAndrew Trick #include "llvm/Support/Debug.h" 24a3fe70d2SEugene Zelenko #include "llvm/Support/raw_ostream.h" 259e1deb69SAndrew Trick #include "llvm/Support/Regex.h" 2691d19d8eSChandler Carruth #include "llvm/TableGen/Error.h" 27a3fe70d2SEugene Zelenko #include <algorithm> 28a3fe70d2SEugene Zelenko #include <iterator> 29a3fe70d2SEugene Zelenko #include <utility> 3087255e34SAndrew Trick 3187255e34SAndrew Trick using namespace llvm; 3287255e34SAndrew Trick 3397acce29SChandler Carruth #define DEBUG_TYPE "subtarget-emitter" 3497acce29SChandler Carruth 3576686496SAndrew Trick #ifndef NDEBUG 36e1761952SBenjamin Kramer static void dumpIdxVec(ArrayRef<unsigned> V) { 37e1761952SBenjamin Kramer for (unsigned Idx : V) 38e1761952SBenjamin Kramer dbgs() << Idx << ", "; 3933401e84SAndrew Trick } 4076686496SAndrew Trick #endif 4176686496SAndrew Trick 4205c5a932SJuergen Ributzka namespace { 43a3fe70d2SEugene Zelenko 449e1deb69SAndrew Trick // (instrs a, b, ...) Evaluate and union all arguments. Identical to AddOp. 459e1deb69SAndrew Trick struct InstrsOp : public SetTheory::Operator { 46716b0730SCraig Topper void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts, 47716b0730SCraig Topper ArrayRef<SMLoc> Loc) override { 4870909373SJoerg Sonnenberger ST.evaluate(Expr->arg_begin(), Expr->arg_end(), Elts, Loc); 499e1deb69SAndrew Trick } 5005c5a932SJuergen Ributzka }; 519e1deb69SAndrew Trick 529e1deb69SAndrew Trick // (instregex "OpcPat",...) Find all instructions matching an opcode pattern. 539e1deb69SAndrew Trick // 549e1deb69SAndrew Trick // TODO: Since this is a prefix match, perform a binary search over the 559e1deb69SAndrew Trick // instruction names using lower_bound. Note that the predefined instrs must be 569e1deb69SAndrew Trick // scanned linearly first. However, this is only safe if the regex pattern has 579e1deb69SAndrew Trick // no top-level bars. The DAG already has a list of patterns, so there's no 589e1deb69SAndrew Trick // reason to use top-level bars, but we need a way to verify they don't exist 599e1deb69SAndrew Trick // before implementing the optimization. 609e1deb69SAndrew Trick struct InstRegexOp : public SetTheory::Operator { 619e1deb69SAndrew Trick const CodeGenTarget &Target; 629e1deb69SAndrew Trick InstRegexOp(const CodeGenTarget &t): Target(t) {} 639e1deb69SAndrew Trick 6405c5a932SJuergen Ributzka void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts, 65716b0730SCraig Topper ArrayRef<SMLoc> Loc) override { 668072125fSDavid Blaikie SmallVector<Regex, 4> RegexList; 67*fc500041SJaved Absar for (Init *Arg : make_range(Expr->arg_begin(), Expr->arg_end())) { 68*fc500041SJaved Absar StringInit *SI = dyn_cast<StringInit>(Arg); 699e1deb69SAndrew Trick if (!SI) 70635debe8SJoerg Sonnenberger PrintFatalError(Loc, "instregex requires pattern string: " 7170909373SJoerg Sonnenberger + Expr->getAsString()); 729e1deb69SAndrew Trick std::string pat = SI->getValue(); 739e1deb69SAndrew Trick // Implement a python-style prefix match. 749e1deb69SAndrew Trick if (pat[0] != '^') { 759e1deb69SAndrew Trick pat.insert(0, "^("); 769e1deb69SAndrew Trick pat.insert(pat.end(), ')'); 779e1deb69SAndrew Trick } 788072125fSDavid Blaikie RegexList.push_back(Regex(pat)); 799e1deb69SAndrew Trick } 808cc904d6SCraig Topper for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 818072125fSDavid Blaikie for (auto &R : RegexList) { 828a417c1fSCraig Topper if (R.match(Inst->TheDef->getName())) 838a417c1fSCraig Topper Elts.insert(Inst->TheDef); 849e1deb69SAndrew Trick } 859e1deb69SAndrew Trick } 869e1deb69SAndrew Trick } 8705c5a932SJuergen Ributzka }; 88a3fe70d2SEugene Zelenko 8905c5a932SJuergen Ributzka } // end anonymous namespace 909e1deb69SAndrew Trick 9176686496SAndrew Trick /// CodeGenModels ctor interprets machine model records and populates maps. 9287255e34SAndrew Trick CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK, 9387255e34SAndrew Trick const CodeGenTarget &TGT): 94bf8a28dcSAndrew Trick Records(RK), Target(TGT) { 9587255e34SAndrew Trick 969e1deb69SAndrew Trick Sets.addFieldExpander("InstRW", "Instrs"); 979e1deb69SAndrew Trick 989e1deb69SAndrew Trick // Allow Set evaluation to recognize the dags used in InstRW records: 999e1deb69SAndrew Trick // (instrs Op1, Op1...) 100ba6057deSCraig Topper Sets.addOperator("instrs", llvm::make_unique<InstrsOp>()); 101ba6057deSCraig Topper Sets.addOperator("instregex", llvm::make_unique<InstRegexOp>(Target)); 1029e1deb69SAndrew Trick 10376686496SAndrew Trick // Instantiate a CodeGenProcModel for each SchedMachineModel with the values 10476686496SAndrew Trick // that are explicitly referenced in tablegen records. Resources associated 10576686496SAndrew Trick // with each processor will be derived later. Populate ProcModelMap with the 10676686496SAndrew Trick // CodeGenProcModel instances. 10776686496SAndrew Trick collectProcModels(); 10887255e34SAndrew Trick 10976686496SAndrew Trick // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly 11076686496SAndrew Trick // defined, and populate SchedReads and SchedWrites vectors. Implicit 11176686496SAndrew Trick // SchedReadWrites that represent sequences derived from expanded variant will 11276686496SAndrew Trick // be inferred later. 11376686496SAndrew Trick collectSchedRW(); 11476686496SAndrew Trick 11576686496SAndrew Trick // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly 11676686496SAndrew Trick // required by an instruction definition, and populate SchedClassIdxMap. Set 11776686496SAndrew Trick // NumItineraryClasses to the number of explicit itinerary classes referenced 11876686496SAndrew Trick // by instructions. Set NumInstrSchedClasses to the number of itinerary 11976686496SAndrew Trick // classes plus any classes implied by instructions that derive from class 12076686496SAndrew Trick // Sched and provide SchedRW list. This does not infer any new classes from 12176686496SAndrew Trick // SchedVariant. 12276686496SAndrew Trick collectSchedClasses(); 12376686496SAndrew Trick 12476686496SAndrew Trick // Find instruction itineraries for each processor. Sort and populate 1259257b8f8SAndrew Trick // CodeGenProcModel::ItinDefList. (Cycle-to-cycle itineraries). This requires 12676686496SAndrew Trick // all itinerary classes to be discovered. 12776686496SAndrew Trick collectProcItins(); 12876686496SAndrew Trick 12976686496SAndrew Trick // Find ItinRW records for each processor and itinerary class. 13076686496SAndrew Trick // (For per-operand resources mapped to itinerary classes). 13176686496SAndrew Trick collectProcItinRW(); 13233401e84SAndrew Trick 1335f95c9afSSimon Dardis // Find UnsupportedFeatures records for each processor. 1345f95c9afSSimon Dardis // (For per-operand resources mapped to itinerary classes). 1355f95c9afSSimon Dardis collectProcUnsupportedFeatures(); 1365f95c9afSSimon Dardis 13733401e84SAndrew Trick // Infer new SchedClasses from SchedVariant. 13833401e84SAndrew Trick inferSchedClasses(); 13933401e84SAndrew Trick 1401e46d488SAndrew Trick // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and 1411e46d488SAndrew Trick // ProcResourceDefs. 1428037233bSJoel Jones DEBUG(dbgs() << "\n+++ RESOURCE DEFINITIONS (collectProcResources) +++\n"); 1431e46d488SAndrew Trick collectProcResources(); 14417cb5799SMatthias Braun 14517cb5799SMatthias Braun checkCompleteness(); 14687255e34SAndrew Trick } 14787255e34SAndrew Trick 14876686496SAndrew Trick /// Gather all processor models. 14976686496SAndrew Trick void CodeGenSchedModels::collectProcModels() { 15076686496SAndrew Trick RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor"); 15176686496SAndrew Trick std::sort(ProcRecords.begin(), ProcRecords.end(), LessRecordFieldName()); 15287255e34SAndrew Trick 15376686496SAndrew Trick // Reserve space because we can. Reallocation would be ok. 15476686496SAndrew Trick ProcModels.reserve(ProcRecords.size()+1); 15576686496SAndrew Trick 15676686496SAndrew Trick // Use idx=0 for NoModel/NoItineraries. 15776686496SAndrew Trick Record *NoModelDef = Records.getDef("NoSchedModel"); 15876686496SAndrew Trick Record *NoItinsDef = Records.getDef("NoItineraries"); 159f5e2fc47SBenjamin Kramer ProcModels.emplace_back(0, "NoSchedModel", NoModelDef, NoItinsDef); 16076686496SAndrew Trick ProcModelMap[NoModelDef] = 0; 16176686496SAndrew Trick 16276686496SAndrew Trick // For each processor, find a unique machine model. 1638037233bSJoel Jones DEBUG(dbgs() << "+++ PROCESSOR MODELs (addProcModel) +++\n"); 16467b042c2SJaved Absar for (Record *ProcRecord : ProcRecords) 16567b042c2SJaved Absar addProcModel(ProcRecord); 16676686496SAndrew Trick } 16776686496SAndrew Trick 16876686496SAndrew Trick /// Get a unique processor model based on the defined MachineModel and 16976686496SAndrew Trick /// ProcessorItineraries. 17076686496SAndrew Trick void CodeGenSchedModels::addProcModel(Record *ProcDef) { 17176686496SAndrew Trick Record *ModelKey = getModelOrItinDef(ProcDef); 17276686496SAndrew Trick if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second) 17376686496SAndrew Trick return; 17476686496SAndrew Trick 17576686496SAndrew Trick std::string Name = ModelKey->getName(); 17676686496SAndrew Trick if (ModelKey->isSubClassOf("SchedMachineModel")) { 17776686496SAndrew Trick Record *ItinsDef = ModelKey->getValueAsDef("Itineraries"); 178f5e2fc47SBenjamin Kramer ProcModels.emplace_back(ProcModels.size(), Name, ModelKey, ItinsDef); 17976686496SAndrew Trick } 18076686496SAndrew Trick else { 18176686496SAndrew Trick // An itinerary is defined without a machine model. Infer a new model. 18276686496SAndrew Trick if (!ModelKey->getValueAsListOfDefs("IID").empty()) 18376686496SAndrew Trick Name = Name + "Model"; 184f5e2fc47SBenjamin Kramer ProcModels.emplace_back(ProcModels.size(), Name, 185f5e2fc47SBenjamin Kramer ProcDef->getValueAsDef("SchedModel"), ModelKey); 18676686496SAndrew Trick } 18776686496SAndrew Trick DEBUG(ProcModels.back().dump()); 18876686496SAndrew Trick } 18976686496SAndrew Trick 19076686496SAndrew Trick // Recursively find all reachable SchedReadWrite records. 19176686496SAndrew Trick static void scanSchedRW(Record *RWDef, RecVec &RWDefs, 19276686496SAndrew Trick SmallPtrSet<Record*, 16> &RWSet) { 19370573dcdSDavid Blaikie if (!RWSet.insert(RWDef).second) 19476686496SAndrew Trick return; 19576686496SAndrew Trick RWDefs.push_back(RWDef); 19667b042c2SJaved Absar // Reads don't currently have sequence records, but it can be added later. 19776686496SAndrew Trick if (RWDef->isSubClassOf("WriteSequence")) { 19876686496SAndrew Trick RecVec Seq = RWDef->getValueAsListOfDefs("Writes"); 19967b042c2SJaved Absar for (Record *WSRec : Seq) 20067b042c2SJaved Absar scanSchedRW(WSRec, RWDefs, RWSet); 20176686496SAndrew Trick } 20276686496SAndrew Trick else if (RWDef->isSubClassOf("SchedVariant")) { 20376686496SAndrew Trick // Visit each variant (guarded by a different predicate). 20476686496SAndrew Trick RecVec Vars = RWDef->getValueAsListOfDefs("Variants"); 20567b042c2SJaved Absar for (Record *Variant : Vars) { 20676686496SAndrew Trick // Visit each RW in the sequence selected by the current variant. 20767b042c2SJaved Absar RecVec Selected = Variant->getValueAsListOfDefs("Selected"); 20867b042c2SJaved Absar for (Record *SelDef : Selected) 20967b042c2SJaved Absar scanSchedRW(SelDef, RWDefs, RWSet); 21076686496SAndrew Trick } 21176686496SAndrew Trick } 21276686496SAndrew Trick } 21376686496SAndrew Trick 21476686496SAndrew Trick // Collect and sort all SchedReadWrites reachable via tablegen records. 21576686496SAndrew Trick // More may be inferred later when inferring new SchedClasses from variants. 21676686496SAndrew Trick void CodeGenSchedModels::collectSchedRW() { 21776686496SAndrew Trick // Reserve idx=0 for invalid writes/reads. 21876686496SAndrew Trick SchedWrites.resize(1); 21976686496SAndrew Trick SchedReads.resize(1); 22076686496SAndrew Trick 22176686496SAndrew Trick SmallPtrSet<Record*, 16> RWSet; 22276686496SAndrew Trick 22376686496SAndrew Trick // Find all SchedReadWrites referenced by instruction defs. 22476686496SAndrew Trick RecVec SWDefs, SRDefs; 2258cc904d6SCraig Topper for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 2268a417c1fSCraig Topper Record *SchedDef = Inst->TheDef; 227a4a361dfSJakob Stoklund Olesen if (SchedDef->isValueUnset("SchedRW")) 22876686496SAndrew Trick continue; 22976686496SAndrew Trick RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW"); 23067b042c2SJaved Absar for (Record *RW : RWs) { 23167b042c2SJaved Absar if (RW->isSubClassOf("SchedWrite")) 23267b042c2SJaved Absar scanSchedRW(RW, SWDefs, RWSet); 23376686496SAndrew Trick else { 23467b042c2SJaved Absar assert(RW->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 23567b042c2SJaved Absar scanSchedRW(RW, SRDefs, RWSet); 23676686496SAndrew Trick } 23776686496SAndrew Trick } 23876686496SAndrew Trick } 23976686496SAndrew Trick // Find all ReadWrites referenced by InstRW. 24076686496SAndrew Trick RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW"); 24167b042c2SJaved Absar for (Record *InstRWDef : InstRWDefs) { 24276686496SAndrew Trick // For all OperandReadWrites. 24367b042c2SJaved Absar RecVec RWDefs = InstRWDef->getValueAsListOfDefs("OperandReadWrites"); 24467b042c2SJaved Absar for (Record *RWDef : RWDefs) { 24567b042c2SJaved Absar if (RWDef->isSubClassOf("SchedWrite")) 24667b042c2SJaved Absar scanSchedRW(RWDef, SWDefs, RWSet); 24776686496SAndrew Trick else { 24867b042c2SJaved Absar assert(RWDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 24967b042c2SJaved Absar scanSchedRW(RWDef, SRDefs, RWSet); 25076686496SAndrew Trick } 25176686496SAndrew Trick } 25276686496SAndrew Trick } 25376686496SAndrew Trick // Find all ReadWrites referenced by ItinRW. 25476686496SAndrew Trick RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW"); 25567b042c2SJaved Absar for (Record *ItinRWDef : ItinRWDefs) { 25676686496SAndrew Trick // For all OperandReadWrites. 25767b042c2SJaved Absar RecVec RWDefs = ItinRWDef->getValueAsListOfDefs("OperandReadWrites"); 25867b042c2SJaved Absar for (Record *RWDef : RWDefs) { 25967b042c2SJaved Absar if (RWDef->isSubClassOf("SchedWrite")) 26067b042c2SJaved Absar scanSchedRW(RWDef, SWDefs, RWSet); 26176686496SAndrew Trick else { 26267b042c2SJaved Absar assert(RWDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 26367b042c2SJaved Absar scanSchedRW(RWDef, SRDefs, RWSet); 26476686496SAndrew Trick } 26576686496SAndrew Trick } 26676686496SAndrew Trick } 2679257b8f8SAndrew Trick // Find all ReadWrites referenced by SchedAlias. AliasDefs needs to be sorted 2689257b8f8SAndrew Trick // for the loop below that initializes Alias vectors. 2699257b8f8SAndrew Trick RecVec AliasDefs = Records.getAllDerivedDefinitions("SchedAlias"); 2709257b8f8SAndrew Trick std::sort(AliasDefs.begin(), AliasDefs.end(), LessRecord()); 27167b042c2SJaved Absar for (Record *ADef : AliasDefs) { 27267b042c2SJaved Absar Record *MatchDef = ADef->getValueAsDef("MatchRW"); 27367b042c2SJaved Absar Record *AliasDef = ADef->getValueAsDef("AliasRW"); 2749257b8f8SAndrew Trick if (MatchDef->isSubClassOf("SchedWrite")) { 2759257b8f8SAndrew Trick if (!AliasDef->isSubClassOf("SchedWrite")) 27667b042c2SJaved Absar PrintFatalError(ADef->getLoc(), "SchedWrite Alias must be SchedWrite"); 2779257b8f8SAndrew Trick scanSchedRW(AliasDef, SWDefs, RWSet); 2789257b8f8SAndrew Trick } 2799257b8f8SAndrew Trick else { 2809257b8f8SAndrew Trick assert(MatchDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 2819257b8f8SAndrew Trick if (!AliasDef->isSubClassOf("SchedRead")) 28267b042c2SJaved Absar PrintFatalError(ADef->getLoc(), "SchedRead Alias must be SchedRead"); 2839257b8f8SAndrew Trick scanSchedRW(AliasDef, SRDefs, RWSet); 2849257b8f8SAndrew Trick } 2859257b8f8SAndrew Trick } 28676686496SAndrew Trick // Sort and add the SchedReadWrites directly referenced by instructions or 28776686496SAndrew Trick // itinerary resources. Index reads and writes in separate domains. 28876686496SAndrew Trick std::sort(SWDefs.begin(), SWDefs.end(), LessRecord()); 28967b042c2SJaved Absar for (Record *SWDef : SWDefs) { 29067b042c2SJaved Absar assert(!getSchedRWIdx(SWDef, /*IsRead=*/false) && "duplicate SchedWrite"); 29167b042c2SJaved Absar SchedWrites.emplace_back(SchedWrites.size(), SWDef); 29276686496SAndrew Trick } 29376686496SAndrew Trick std::sort(SRDefs.begin(), SRDefs.end(), LessRecord()); 29467b042c2SJaved Absar for (Record *SRDef : SRDefs) { 29567b042c2SJaved Absar assert(!getSchedRWIdx(SRDef, /*IsRead-*/true) && "duplicate SchedWrite"); 29667b042c2SJaved Absar SchedReads.emplace_back(SchedReads.size(), SRDef); 29776686496SAndrew Trick } 29876686496SAndrew Trick // Initialize WriteSequence vectors. 29967b042c2SJaved Absar for (CodeGenSchedRW &CGRW : SchedWrites) { 30067b042c2SJaved Absar if (!CGRW.IsSequence) 30176686496SAndrew Trick continue; 30267b042c2SJaved Absar findRWs(CGRW.TheDef->getValueAsListOfDefs("Writes"), CGRW.Sequence, 30376686496SAndrew Trick /*IsRead=*/false); 30476686496SAndrew Trick } 3059257b8f8SAndrew Trick // Initialize Aliases vectors. 30667b042c2SJaved Absar for (Record *ADef : AliasDefs) { 30767b042c2SJaved Absar Record *AliasDef = ADef->getValueAsDef("AliasRW"); 3089257b8f8SAndrew Trick getSchedRW(AliasDef).IsAlias = true; 30967b042c2SJaved Absar Record *MatchDef = ADef->getValueAsDef("MatchRW"); 3109257b8f8SAndrew Trick CodeGenSchedRW &RW = getSchedRW(MatchDef); 3119257b8f8SAndrew Trick if (RW.IsAlias) 31267b042c2SJaved Absar PrintFatalError(ADef->getLoc(), "Cannot Alias an Alias"); 31367b042c2SJaved Absar RW.Aliases.push_back(ADef); 3149257b8f8SAndrew Trick } 31576686496SAndrew Trick DEBUG( 3168037233bSJoel Jones dbgs() << "\n+++ SCHED READS and WRITES (collectSchedRW) +++\n"; 31776686496SAndrew Trick for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) { 31876686496SAndrew Trick dbgs() << WIdx << ": "; 31976686496SAndrew Trick SchedWrites[WIdx].dump(); 32076686496SAndrew Trick dbgs() << '\n'; 32176686496SAndrew Trick } 32276686496SAndrew Trick for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd; ++RIdx) { 32376686496SAndrew Trick dbgs() << RIdx << ": "; 32476686496SAndrew Trick SchedReads[RIdx].dump(); 32576686496SAndrew Trick dbgs() << '\n'; 32676686496SAndrew Trick } 32776686496SAndrew Trick RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite"); 32867b042c2SJaved Absar for (Record *RWDef : RWDefs) { 32967b042c2SJaved Absar if (!getSchedRWIdx(RWDef, RWDef->isSubClassOf("SchedRead"))) { 33067b042c2SJaved Absar const std::string &Name = RWDef->getName(); 33176686496SAndrew Trick if (Name != "NoWrite" && Name != "ReadDefault") 33267b042c2SJaved Absar dbgs() << "Unused SchedReadWrite " << RWDef->getName() << '\n'; 33376686496SAndrew Trick } 33476686496SAndrew Trick }); 33576686496SAndrew Trick } 33676686496SAndrew Trick 33776686496SAndrew Trick /// Compute a SchedWrite name from a sequence of writes. 338e1761952SBenjamin Kramer std::string CodeGenSchedModels::genRWName(ArrayRef<unsigned> Seq, bool IsRead) { 33976686496SAndrew Trick std::string Name("("); 340e1761952SBenjamin Kramer for (auto I = Seq.begin(), E = Seq.end(); I != E; ++I) { 34176686496SAndrew Trick if (I != Seq.begin()) 34276686496SAndrew Trick Name += '_'; 34376686496SAndrew Trick Name += getSchedRW(*I, IsRead).Name; 34476686496SAndrew Trick } 34576686496SAndrew Trick Name += ')'; 34676686496SAndrew Trick return Name; 34776686496SAndrew Trick } 34876686496SAndrew Trick 34976686496SAndrew Trick unsigned CodeGenSchedModels::getSchedRWIdx(Record *Def, bool IsRead, 35076686496SAndrew Trick unsigned After) const { 35176686496SAndrew Trick const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites; 35276686496SAndrew Trick assert(After < RWVec.size() && "start position out of bounds"); 35376686496SAndrew Trick for (std::vector<CodeGenSchedRW>::const_iterator I = RWVec.begin() + After, 35476686496SAndrew Trick E = RWVec.end(); I != E; ++I) { 35576686496SAndrew Trick if (I->TheDef == Def) 35676686496SAndrew Trick return I - RWVec.begin(); 35776686496SAndrew Trick } 35876686496SAndrew Trick return 0; 35976686496SAndrew Trick } 36076686496SAndrew Trick 361cfe222c2SAndrew Trick bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const { 36267b042c2SJaved Absar for (const CodeGenSchedRW &Read : SchedReads) { 36367b042c2SJaved Absar Record *ReadDef = Read.TheDef; 364cfe222c2SAndrew Trick if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance")) 365cfe222c2SAndrew Trick continue; 366cfe222c2SAndrew Trick 367cfe222c2SAndrew Trick RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites"); 3680d955d0bSDavid Majnemer if (is_contained(ValidWrites, WriteDef)) { 369cfe222c2SAndrew Trick return true; 370cfe222c2SAndrew Trick } 371cfe222c2SAndrew Trick } 372cfe222c2SAndrew Trick return false; 373cfe222c2SAndrew Trick } 374cfe222c2SAndrew Trick 37576686496SAndrew Trick namespace llvm { 376a3fe70d2SEugene Zelenko 37776686496SAndrew Trick void splitSchedReadWrites(const RecVec &RWDefs, 37876686496SAndrew Trick RecVec &WriteDefs, RecVec &ReadDefs) { 37967b042c2SJaved Absar for (Record *RWDef : RWDefs) { 38067b042c2SJaved Absar if (RWDef->isSubClassOf("SchedWrite")) 38167b042c2SJaved Absar WriteDefs.push_back(RWDef); 38276686496SAndrew Trick else { 38367b042c2SJaved Absar assert(RWDef->isSubClassOf("SchedRead") && "unknown SchedReadWrite"); 38467b042c2SJaved Absar ReadDefs.push_back(RWDef); 38576686496SAndrew Trick } 38676686496SAndrew Trick } 38776686496SAndrew Trick } 388a3fe70d2SEugene Zelenko 389a3fe70d2SEugene Zelenko } // end namespace llvm 39076686496SAndrew Trick 39176686496SAndrew Trick // Split the SchedReadWrites defs and call findRWs for each list. 39276686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, 39376686496SAndrew Trick IdxVec &Writes, IdxVec &Reads) const { 39476686496SAndrew Trick RecVec WriteDefs; 39576686496SAndrew Trick RecVec ReadDefs; 39676686496SAndrew Trick splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs); 39776686496SAndrew Trick findRWs(WriteDefs, Writes, false); 39876686496SAndrew Trick findRWs(ReadDefs, Reads, true); 39976686496SAndrew Trick } 40076686496SAndrew Trick 40176686496SAndrew Trick // Call getSchedRWIdx for all elements in a sequence of SchedRW defs. 40276686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs, 40376686496SAndrew Trick bool IsRead) const { 40467b042c2SJaved Absar for (Record *RWDef : RWDefs) { 40567b042c2SJaved Absar unsigned Idx = getSchedRWIdx(RWDef, IsRead); 40676686496SAndrew Trick assert(Idx && "failed to collect SchedReadWrite"); 40776686496SAndrew Trick RWs.push_back(Idx); 40876686496SAndrew Trick } 40976686496SAndrew Trick } 41076686496SAndrew Trick 41133401e84SAndrew Trick void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq, 41233401e84SAndrew Trick bool IsRead) const { 41333401e84SAndrew Trick const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead); 41433401e84SAndrew Trick if (!SchedRW.IsSequence) { 41533401e84SAndrew Trick RWSeq.push_back(RWIdx); 41633401e84SAndrew Trick return; 41733401e84SAndrew Trick } 41833401e84SAndrew Trick int Repeat = 41933401e84SAndrew Trick SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1; 42033401e84SAndrew Trick for (int i = 0; i < Repeat; ++i) { 42167b042c2SJaved Absar for (unsigned I : SchedRW.Sequence) { 42267b042c2SJaved Absar expandRWSequence(I, RWSeq, IsRead); 42333401e84SAndrew Trick } 42433401e84SAndrew Trick } 42533401e84SAndrew Trick } 42633401e84SAndrew Trick 427da984b1aSAndrew Trick // Expand a SchedWrite as a sequence following any aliases that coincide with 428da984b1aSAndrew Trick // the given processor model. 429da984b1aSAndrew Trick void CodeGenSchedModels::expandRWSeqForProc( 430da984b1aSAndrew Trick unsigned RWIdx, IdxVec &RWSeq, bool IsRead, 431da984b1aSAndrew Trick const CodeGenProcModel &ProcModel) const { 432da984b1aSAndrew Trick 433da984b1aSAndrew Trick const CodeGenSchedRW &SchedWrite = getSchedRW(RWIdx, IsRead); 43424064771SCraig Topper Record *AliasDef = nullptr; 435da984b1aSAndrew Trick for (RecIter AI = SchedWrite.Aliases.begin(), AE = SchedWrite.Aliases.end(); 436da984b1aSAndrew Trick AI != AE; ++AI) { 437da984b1aSAndrew Trick const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW")); 438da984b1aSAndrew Trick if ((*AI)->getValueInit("SchedModel")->isComplete()) { 439da984b1aSAndrew Trick Record *ModelDef = (*AI)->getValueAsDef("SchedModel"); 440da984b1aSAndrew Trick if (&getProcModel(ModelDef) != &ProcModel) 441da984b1aSAndrew Trick continue; 442da984b1aSAndrew Trick } 443da984b1aSAndrew Trick if (AliasDef) 444635debe8SJoerg Sonnenberger PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases " 445da984b1aSAndrew Trick "defined for processor " + ProcModel.ModelName + 446da984b1aSAndrew Trick " Ensure only one SchedAlias exists per RW."); 447da984b1aSAndrew Trick AliasDef = AliasRW.TheDef; 448da984b1aSAndrew Trick } 449da984b1aSAndrew Trick if (AliasDef) { 450da984b1aSAndrew Trick expandRWSeqForProc(getSchedRWIdx(AliasDef, IsRead), 451da984b1aSAndrew Trick RWSeq, IsRead,ProcModel); 452da984b1aSAndrew Trick return; 453da984b1aSAndrew Trick } 454da984b1aSAndrew Trick if (!SchedWrite.IsSequence) { 455da984b1aSAndrew Trick RWSeq.push_back(RWIdx); 456da984b1aSAndrew Trick return; 457da984b1aSAndrew Trick } 458da984b1aSAndrew Trick int Repeat = 459da984b1aSAndrew Trick SchedWrite.TheDef ? SchedWrite.TheDef->getValueAsInt("Repeat") : 1; 460da984b1aSAndrew Trick for (int i = 0; i < Repeat; ++i) { 46167b042c2SJaved Absar for (unsigned I : SchedWrite.Sequence) { 46267b042c2SJaved Absar expandRWSeqForProc(I, RWSeq, IsRead, ProcModel); 463da984b1aSAndrew Trick } 464da984b1aSAndrew Trick } 465da984b1aSAndrew Trick } 466da984b1aSAndrew Trick 46733401e84SAndrew Trick // Find the existing SchedWrite that models this sequence of writes. 468e1761952SBenjamin Kramer unsigned CodeGenSchedModels::findRWForSequence(ArrayRef<unsigned> Seq, 46933401e84SAndrew Trick bool IsRead) { 47033401e84SAndrew Trick std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites; 47133401e84SAndrew Trick 47233401e84SAndrew Trick for (std::vector<CodeGenSchedRW>::iterator I = RWVec.begin(), E = RWVec.end(); 47333401e84SAndrew Trick I != E; ++I) { 474e1761952SBenjamin Kramer if (makeArrayRef(I->Sequence) == Seq) 47533401e84SAndrew Trick return I - RWVec.begin(); 47633401e84SAndrew Trick } 47733401e84SAndrew Trick // Index zero reserved for invalid RW. 47833401e84SAndrew Trick return 0; 47933401e84SAndrew Trick } 48033401e84SAndrew Trick 48133401e84SAndrew Trick /// Add this ReadWrite if it doesn't already exist. 48233401e84SAndrew Trick unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq, 48333401e84SAndrew Trick bool IsRead) { 48433401e84SAndrew Trick assert(!Seq.empty() && "cannot insert empty sequence"); 48533401e84SAndrew Trick if (Seq.size() == 1) 48633401e84SAndrew Trick return Seq.back(); 48733401e84SAndrew Trick 48833401e84SAndrew Trick unsigned Idx = findRWForSequence(Seq, IsRead); 48933401e84SAndrew Trick if (Idx) 49033401e84SAndrew Trick return Idx; 49133401e84SAndrew Trick 492da984b1aSAndrew Trick unsigned RWIdx = IsRead ? SchedReads.size() : SchedWrites.size(); 493da984b1aSAndrew Trick CodeGenSchedRW SchedRW(RWIdx, IsRead, Seq, genRWName(Seq, IsRead)); 494da984b1aSAndrew Trick if (IsRead) 49533401e84SAndrew Trick SchedReads.push_back(SchedRW); 496da984b1aSAndrew Trick else 49733401e84SAndrew Trick SchedWrites.push_back(SchedRW); 498da984b1aSAndrew Trick return RWIdx; 49933401e84SAndrew Trick } 50033401e84SAndrew Trick 50176686496SAndrew Trick /// Visit all the instruction definitions for this target to gather and 50276686496SAndrew Trick /// enumerate the itinerary classes. These are the explicitly specified 50376686496SAndrew Trick /// SchedClasses. More SchedClasses may be inferred. 50476686496SAndrew Trick void CodeGenSchedModels::collectSchedClasses() { 50576686496SAndrew Trick 50676686496SAndrew Trick // NoItinerary is always the first class at Idx=0 50787255e34SAndrew Trick SchedClasses.resize(1); 508bf8a28dcSAndrew Trick SchedClasses.back().Index = 0; 509bf8a28dcSAndrew Trick SchedClasses.back().Name = "NoInstrModel"; 510bf8a28dcSAndrew Trick SchedClasses.back().ItinClassDef = Records.getDef("NoItinerary"); 51176686496SAndrew Trick SchedClasses.back().ProcIndices.push_back(0); 51287255e34SAndrew Trick 513bf8a28dcSAndrew Trick // Create a SchedClass for each unique combination of itinerary class and 514bf8a28dcSAndrew Trick // SchedRW list. 5158cc904d6SCraig Topper for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 5168a417c1fSCraig Topper Record *ItinDef = Inst->TheDef->getValueAsDef("Itinerary"); 51776686496SAndrew Trick IdxVec Writes, Reads; 5188a417c1fSCraig Topper if (!Inst->TheDef->isValueUnset("SchedRW")) 5198a417c1fSCraig Topper findRWs(Inst->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads); 520bf8a28dcSAndrew Trick 52176686496SAndrew Trick // ProcIdx == 0 indicates the class applies to all processors. 52276686496SAndrew Trick IdxVec ProcIndices(1, 0); 523bf8a28dcSAndrew Trick 524bf8a28dcSAndrew Trick unsigned SCIdx = addSchedClass(ItinDef, Writes, Reads, ProcIndices); 5258a417c1fSCraig Topper InstrClassMap[Inst->TheDef] = SCIdx; 52687255e34SAndrew Trick } 5279257b8f8SAndrew Trick // Create classes for InstRW defs. 52876686496SAndrew Trick RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW"); 52976686496SAndrew Trick std::sort(InstRWDefs.begin(), InstRWDefs.end(), LessRecord()); 5308037233bSJoel Jones DEBUG(dbgs() << "\n+++ SCHED CLASSES (createInstRWClass) +++\n"); 53167b042c2SJaved Absar for (Record *RWDef : InstRWDefs) 53267b042c2SJaved Absar createInstRWClass(RWDef); 53387255e34SAndrew Trick 53476686496SAndrew Trick NumInstrSchedClasses = SchedClasses.size(); 53587255e34SAndrew Trick 53676686496SAndrew Trick bool EnableDump = false; 53776686496SAndrew Trick DEBUG(EnableDump = true); 53876686496SAndrew Trick if (!EnableDump) 53987255e34SAndrew Trick return; 540bf8a28dcSAndrew Trick 5418037233bSJoel Jones dbgs() << "\n+++ ITINERARIES and/or MACHINE MODELS (collectSchedClasses) +++\n"; 5428cc904d6SCraig Topper for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 543bcd3c37fSCraig Topper StringRef InstName = Inst->TheDef->getName(); 5448a417c1fSCraig Topper unsigned SCIdx = InstrClassMap.lookup(Inst->TheDef); 545bf8a28dcSAndrew Trick if (!SCIdx) { 5468e0a734fSMatthias Braun if (!Inst->hasNoSchedulingInfo) 5478a417c1fSCraig Topper dbgs() << "No machine model for " << Inst->TheDef->getName() << '\n'; 548bf8a28dcSAndrew Trick continue; 549bf8a28dcSAndrew Trick } 550bf8a28dcSAndrew Trick CodeGenSchedClass &SC = getSchedClass(SCIdx); 551bf8a28dcSAndrew Trick if (SC.ProcIndices[0] != 0) 5528a417c1fSCraig Topper PrintFatalError(Inst->TheDef->getLoc(), "Instruction's sched class " 553bf8a28dcSAndrew Trick "must not be subtarget specific."); 554bf8a28dcSAndrew Trick 555bf8a28dcSAndrew Trick IdxVec ProcIndices; 556bf8a28dcSAndrew Trick if (SC.ItinClassDef->getName() != "NoItinerary") { 557bf8a28dcSAndrew Trick ProcIndices.push_back(0); 558bf8a28dcSAndrew Trick dbgs() << "Itinerary for " << InstName << ": " 559bf8a28dcSAndrew Trick << SC.ItinClassDef->getName() << '\n'; 560bf8a28dcSAndrew Trick } 561bf8a28dcSAndrew Trick if (!SC.Writes.empty()) { 562bf8a28dcSAndrew Trick ProcIndices.push_back(0); 56376686496SAndrew Trick dbgs() << "SchedRW machine model for " << InstName; 564bf8a28dcSAndrew Trick for (IdxIter WI = SC.Writes.begin(), WE = SC.Writes.end(); WI != WE; ++WI) 56576686496SAndrew Trick dbgs() << " " << SchedWrites[*WI].Name; 566bf8a28dcSAndrew Trick for (IdxIter RI = SC.Reads.begin(), RE = SC.Reads.end(); RI != RE; ++RI) 56776686496SAndrew Trick dbgs() << " " << SchedReads[*RI].Name; 56876686496SAndrew Trick dbgs() << '\n'; 56976686496SAndrew Trick } 57076686496SAndrew Trick const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs; 57167b042c2SJaved Absar for (Record *RWDef : RWDefs) { 57276686496SAndrew Trick const CodeGenProcModel &ProcModel = 57367b042c2SJaved Absar getProcModel(RWDef->getValueAsDef("SchedModel")); 574bf8a28dcSAndrew Trick ProcIndices.push_back(ProcModel.Index); 5757aba6beaSAndrew Trick dbgs() << "InstRW on " << ProcModel.ModelName << " for " << InstName; 57676686496SAndrew Trick IdxVec Writes; 57776686496SAndrew Trick IdxVec Reads; 57867b042c2SJaved Absar findRWs(RWDef->getValueAsListOfDefs("OperandReadWrites"), 57976686496SAndrew Trick Writes, Reads); 58067b042c2SJaved Absar for (unsigned WIdx : Writes) 58167b042c2SJaved Absar dbgs() << " " << SchedWrites[WIdx].Name; 58267b042c2SJaved Absar for (unsigned RIdx : Reads) 58367b042c2SJaved Absar dbgs() << " " << SchedReads[RIdx].Name; 58476686496SAndrew Trick dbgs() << '\n'; 58576686496SAndrew Trick } 586f9df92c9SAndrew Trick // If ProcIndices contains zero, the class applies to all processors. 587f9df92c9SAndrew Trick if (!std::count(ProcIndices.begin(), ProcIndices.end(), 0)) { 588*fc500041SJaved Absar for (const CodeGenProcModel &PM : 589*fc500041SJaved Absar make_range(ProcModels.begin(), ProcModels.end())) { 590*fc500041SJaved Absar if (!std::count(ProcIndices.begin(), ProcIndices.end(), PM.Index)) 5918a417c1fSCraig Topper dbgs() << "No machine model for " << Inst->TheDef->getName() 592*fc500041SJaved Absar << " on processor " << PM.ModelName << '\n'; 59387255e34SAndrew Trick } 59487255e34SAndrew Trick } 59576686496SAndrew Trick } 596f9df92c9SAndrew Trick } 59776686496SAndrew Trick 59876686496SAndrew Trick /// Find an SchedClass that has been inferred from a per-operand list of 59976686496SAndrew Trick /// SchedWrites and SchedReads. 600bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::findSchedClassIdx(Record *ItinClassDef, 601e1761952SBenjamin Kramer ArrayRef<unsigned> Writes, 602e1761952SBenjamin Kramer ArrayRef<unsigned> Reads) const { 60376686496SAndrew Trick for (SchedClassIter I = schedClassBegin(), E = schedClassEnd(); I != E; ++I) { 604e1761952SBenjamin Kramer if (I->ItinClassDef == ItinClassDef && makeArrayRef(I->Writes) == Writes && 605e1761952SBenjamin Kramer makeArrayRef(I->Reads) == Reads) { 60676686496SAndrew Trick return I - schedClassBegin(); 60776686496SAndrew Trick } 60876686496SAndrew Trick } 60976686496SAndrew Trick return 0; 61076686496SAndrew Trick } 61176686496SAndrew Trick 61276686496SAndrew Trick // Get the SchedClass index for an instruction. 61376686496SAndrew Trick unsigned CodeGenSchedModels::getSchedClassIdx( 61476686496SAndrew Trick const CodeGenInstruction &Inst) const { 61576686496SAndrew Trick 616bf8a28dcSAndrew Trick return InstrClassMap.lookup(Inst.TheDef); 61776686496SAndrew Trick } 61876686496SAndrew Trick 619e1761952SBenjamin Kramer std::string 620e1761952SBenjamin Kramer CodeGenSchedModels::createSchedClassName(Record *ItinClassDef, 621e1761952SBenjamin Kramer ArrayRef<unsigned> OperWrites, 622e1761952SBenjamin Kramer ArrayRef<unsigned> OperReads) { 62376686496SAndrew Trick 62476686496SAndrew Trick std::string Name; 625bf8a28dcSAndrew Trick if (ItinClassDef && ItinClassDef->getName() != "NoItinerary") 626bf8a28dcSAndrew Trick Name = ItinClassDef->getName(); 627e1761952SBenjamin Kramer for (unsigned Idx : OperWrites) { 628bf8a28dcSAndrew Trick if (!Name.empty()) 62976686496SAndrew Trick Name += '_'; 630e1761952SBenjamin Kramer Name += SchedWrites[Idx].Name; 63176686496SAndrew Trick } 632e1761952SBenjamin Kramer for (unsigned Idx : OperReads) { 63376686496SAndrew Trick Name += '_'; 634e1761952SBenjamin Kramer Name += SchedReads[Idx].Name; 63576686496SAndrew Trick } 63676686496SAndrew Trick return Name; 63776686496SAndrew Trick } 63876686496SAndrew Trick 63976686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) { 64076686496SAndrew Trick 64176686496SAndrew Trick std::string Name; 64276686496SAndrew Trick for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) { 64376686496SAndrew Trick if (I != InstDefs.begin()) 64476686496SAndrew Trick Name += '_'; 64576686496SAndrew Trick Name += (*I)->getName(); 64676686496SAndrew Trick } 64776686496SAndrew Trick return Name; 64876686496SAndrew Trick } 64976686496SAndrew Trick 650bf8a28dcSAndrew Trick /// Add an inferred sched class from an itinerary class and per-operand list of 651bf8a28dcSAndrew Trick /// SchedWrites and SchedReads. ProcIndices contains the set of IDs of 652bf8a28dcSAndrew Trick /// processors that may utilize this class. 653bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::addSchedClass(Record *ItinClassDef, 654e1761952SBenjamin Kramer ArrayRef<unsigned> OperWrites, 655e1761952SBenjamin Kramer ArrayRef<unsigned> OperReads, 656e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 65776686496SAndrew Trick assert(!ProcIndices.empty() && "expect at least one ProcIdx"); 65876686496SAndrew Trick 659bf8a28dcSAndrew Trick unsigned Idx = findSchedClassIdx(ItinClassDef, OperWrites, OperReads); 660bf8a28dcSAndrew Trick if (Idx || SchedClasses[0].isKeyEqual(ItinClassDef, OperWrites, OperReads)) { 66176686496SAndrew Trick IdxVec PI; 66276686496SAndrew Trick std::set_union(SchedClasses[Idx].ProcIndices.begin(), 66376686496SAndrew Trick SchedClasses[Idx].ProcIndices.end(), 66476686496SAndrew Trick ProcIndices.begin(), ProcIndices.end(), 66576686496SAndrew Trick std::back_inserter(PI)); 66676686496SAndrew Trick SchedClasses[Idx].ProcIndices.swap(PI); 66776686496SAndrew Trick return Idx; 66876686496SAndrew Trick } 66976686496SAndrew Trick Idx = SchedClasses.size(); 67076686496SAndrew Trick SchedClasses.resize(Idx+1); 67176686496SAndrew Trick CodeGenSchedClass &SC = SchedClasses.back(); 672bf8a28dcSAndrew Trick SC.Index = Idx; 673bf8a28dcSAndrew Trick SC.Name = createSchedClassName(ItinClassDef, OperWrites, OperReads); 674bf8a28dcSAndrew Trick SC.ItinClassDef = ItinClassDef; 67576686496SAndrew Trick SC.Writes = OperWrites; 67676686496SAndrew Trick SC.Reads = OperReads; 67776686496SAndrew Trick SC.ProcIndices = ProcIndices; 67876686496SAndrew Trick 67976686496SAndrew Trick return Idx; 68076686496SAndrew Trick } 68176686496SAndrew Trick 68276686496SAndrew Trick // Create classes for each set of opcodes that are in the same InstReadWrite 68376686496SAndrew Trick // definition across all processors. 68476686496SAndrew Trick void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) { 68576686496SAndrew Trick // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that 68676686496SAndrew Trick // intersects with an existing class via a previous InstRWDef. Instrs that do 68776686496SAndrew Trick // not intersect with an existing class refer back to their former class as 68876686496SAndrew Trick // determined from ItinDef or SchedRW. 68976686496SAndrew Trick SmallVector<std::pair<unsigned, SmallVector<Record *, 8>>, 4> ClassInstrs; 69076686496SAndrew Trick // Sort Instrs into sets. 6919e1deb69SAndrew Trick const RecVec *InstDefs = Sets.expand(InstRWDef); 6929e1deb69SAndrew Trick if (InstDefs->empty()) 693635debe8SJoerg Sonnenberger PrintFatalError(InstRWDef->getLoc(), "No matching instruction opcodes"); 6949e1deb69SAndrew Trick 695*fc500041SJaved Absar for (Record *InstDef : make_range(InstDefs->begin(), InstDefs->end())) { 696*fc500041SJaved Absar InstClassMapTy::const_iterator Pos = InstrClassMap.find(InstDef); 697bf8a28dcSAndrew Trick if (Pos == InstrClassMap.end()) 698*fc500041SJaved Absar PrintFatalError(InstDef->getLoc(), "No sched class for instruction."); 699bf8a28dcSAndrew Trick unsigned SCIdx = Pos->second; 70076686496SAndrew Trick unsigned CIdx = 0, CEnd = ClassInstrs.size(); 70176686496SAndrew Trick for (; CIdx != CEnd; ++CIdx) { 70276686496SAndrew Trick if (ClassInstrs[CIdx].first == SCIdx) 70376686496SAndrew Trick break; 70476686496SAndrew Trick } 70576686496SAndrew Trick if (CIdx == CEnd) { 70676686496SAndrew Trick ClassInstrs.resize(CEnd + 1); 70776686496SAndrew Trick ClassInstrs[CIdx].first = SCIdx; 70876686496SAndrew Trick } 709*fc500041SJaved Absar ClassInstrs[CIdx].second.push_back(InstDef); 71076686496SAndrew Trick } 71176686496SAndrew Trick // For each set of Instrs, create a new class if necessary, and map or remap 71276686496SAndrew Trick // the Instrs to it. 71376686496SAndrew Trick unsigned CIdx = 0, CEnd = ClassInstrs.size(); 71476686496SAndrew Trick for (; CIdx != CEnd; ++CIdx) { 71576686496SAndrew Trick unsigned OldSCIdx = ClassInstrs[CIdx].first; 71676686496SAndrew Trick ArrayRef<Record*> InstDefs = ClassInstrs[CIdx].second; 71776686496SAndrew Trick // If the all instrs in the current class are accounted for, then leave 71876686496SAndrew Trick // them mapped to their old class. 71978a08517SAndrew Trick if (OldSCIdx) { 72078a08517SAndrew Trick const RecVec &RWDefs = SchedClasses[OldSCIdx].InstRWs; 72178a08517SAndrew Trick if (!RWDefs.empty()) { 72278a08517SAndrew Trick const RecVec *OrigInstDefs = Sets.expand(RWDefs[0]); 72378a08517SAndrew Trick unsigned OrigNumInstrs = 0; 72467b042c2SJaved Absar for (Record *OIDef : make_range(OrigInstDefs->begin(), OrigInstDefs->end())) { 72567b042c2SJaved Absar if (InstrClassMap[OIDef] == OldSCIdx) 72678a08517SAndrew Trick ++OrigNumInstrs; 72778a08517SAndrew Trick } 72878a08517SAndrew Trick if (OrigNumInstrs == InstDefs.size()) { 72976686496SAndrew Trick assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 && 73076686496SAndrew Trick "expected a generic SchedClass"); 73178a08517SAndrew Trick DEBUG(dbgs() << "InstRW: Reuse SC " << OldSCIdx << ":" 73278a08517SAndrew Trick << SchedClasses[OldSCIdx].Name << " on " 73378a08517SAndrew Trick << InstRWDef->getValueAsDef("SchedModel")->getName() << "\n"); 73478a08517SAndrew Trick SchedClasses[OldSCIdx].InstRWs.push_back(InstRWDef); 73576686496SAndrew Trick continue; 73676686496SAndrew Trick } 73778a08517SAndrew Trick } 73878a08517SAndrew Trick } 73976686496SAndrew Trick unsigned SCIdx = SchedClasses.size(); 74076686496SAndrew Trick SchedClasses.resize(SCIdx+1); 74176686496SAndrew Trick CodeGenSchedClass &SC = SchedClasses.back(); 742bf8a28dcSAndrew Trick SC.Index = SCIdx; 74376686496SAndrew Trick SC.Name = createSchedClassName(InstDefs); 74478a08517SAndrew Trick DEBUG(dbgs() << "InstRW: New SC " << SCIdx << ":" << SC.Name << " on " 74578a08517SAndrew Trick << InstRWDef->getValueAsDef("SchedModel")->getName() << "\n"); 74678a08517SAndrew Trick 74776686496SAndrew Trick // Preserve ItinDef and Writes/Reads for processors without an InstRW entry. 74876686496SAndrew Trick SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef; 74976686496SAndrew Trick SC.Writes = SchedClasses[OldSCIdx].Writes; 75076686496SAndrew Trick SC.Reads = SchedClasses[OldSCIdx].Reads; 75176686496SAndrew Trick SC.ProcIndices.push_back(0); 75276686496SAndrew Trick // Map each Instr to this new class. 75376686496SAndrew Trick // Note that InstDefs may be a smaller list than InstRWDef's "Instrs". 7549e1deb69SAndrew Trick Record *RWModelDef = InstRWDef->getValueAsDef("SchedModel"); 7559e1deb69SAndrew Trick SmallSet<unsigned, 4> RemappedClassIDs; 75676686496SAndrew Trick for (ArrayRef<Record*>::const_iterator 75776686496SAndrew Trick II = InstDefs.begin(), IE = InstDefs.end(); II != IE; ++II) { 75876686496SAndrew Trick unsigned OldSCIdx = InstrClassMap[*II]; 75970573dcdSDavid Blaikie if (OldSCIdx && RemappedClassIDs.insert(OldSCIdx).second) { 7609e1deb69SAndrew Trick for (RecIter RI = SchedClasses[OldSCIdx].InstRWs.begin(), 7619e1deb69SAndrew Trick RE = SchedClasses[OldSCIdx].InstRWs.end(); RI != RE; ++RI) { 7629e1deb69SAndrew Trick if ((*RI)->getValueAsDef("SchedModel") == RWModelDef) { 763635debe8SJoerg Sonnenberger PrintFatalError(InstRWDef->getLoc(), "Overlapping InstRW def " + 7649e1deb69SAndrew Trick (*II)->getName() + " also matches " + 7659e1deb69SAndrew Trick (*RI)->getValue("Instrs")->getValue()->getAsString()); 7669e1deb69SAndrew Trick } 7679e1deb69SAndrew Trick assert(*RI != InstRWDef && "SchedClass has duplicate InstRW def"); 7689e1deb69SAndrew Trick SC.InstRWs.push_back(*RI); 7699e1deb69SAndrew Trick } 77076686496SAndrew Trick } 77176686496SAndrew Trick InstrClassMap[*II] = SCIdx; 77276686496SAndrew Trick } 77376686496SAndrew Trick SC.InstRWs.push_back(InstRWDef); 77476686496SAndrew Trick } 77587255e34SAndrew Trick } 77687255e34SAndrew Trick 777bf8a28dcSAndrew Trick // True if collectProcItins found anything. 778bf8a28dcSAndrew Trick bool CodeGenSchedModels::hasItineraries() const { 77967b042c2SJaved Absar for (const CodeGenProcModel &PM : make_range(procModelBegin(),procModelEnd())) { 78067b042c2SJaved Absar if (PM.hasItineraries()) 781bf8a28dcSAndrew Trick return true; 782bf8a28dcSAndrew Trick } 783bf8a28dcSAndrew Trick return false; 784bf8a28dcSAndrew Trick } 785bf8a28dcSAndrew Trick 78687255e34SAndrew Trick // Gather the processor itineraries. 78776686496SAndrew Trick void CodeGenSchedModels::collectProcItins() { 7888037233bSJoel Jones DEBUG(dbgs() << "\n+++ PROBLEM ITINERARIES (collectProcItins) +++\n"); 7898a417c1fSCraig Topper for (CodeGenProcModel &ProcModel : ProcModels) { 790bf8a28dcSAndrew Trick if (!ProcModel.hasItineraries()) 79176686496SAndrew Trick continue; 79287255e34SAndrew Trick 793bf8a28dcSAndrew Trick RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID"); 794bf8a28dcSAndrew Trick assert(!ItinRecords.empty() && "ProcModel.hasItineraries is incorrect"); 795bf8a28dcSAndrew Trick 796bf8a28dcSAndrew Trick // Populate ItinDefList with Itinerary records. 797bf8a28dcSAndrew Trick ProcModel.ItinDefList.resize(NumInstrSchedClasses); 79887255e34SAndrew Trick 79987255e34SAndrew Trick // Insert each itinerary data record in the correct position within 80087255e34SAndrew Trick // the processor model's ItinDefList. 801*fc500041SJaved Absar for (Record *ItinData : ItinRecords) { 80287255e34SAndrew Trick Record *ItinDef = ItinData->getValueAsDef("TheClass"); 803e7bac5f5SAndrew Trick bool FoundClass = false; 804e7bac5f5SAndrew Trick for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd(); 805e7bac5f5SAndrew Trick SCI != SCE; ++SCI) { 806e7bac5f5SAndrew Trick // Multiple SchedClasses may share an itinerary. Update all of them. 807bf8a28dcSAndrew Trick if (SCI->ItinClassDef == ItinDef) { 808bf8a28dcSAndrew Trick ProcModel.ItinDefList[SCI->Index] = ItinData; 809e7bac5f5SAndrew Trick FoundClass = true; 81087255e34SAndrew Trick } 811bf8a28dcSAndrew Trick } 812e7bac5f5SAndrew Trick if (!FoundClass) { 813bf8a28dcSAndrew Trick DEBUG(dbgs() << ProcModel.ItinsDef->getName() 814bf8a28dcSAndrew Trick << " missing class for itinerary " << ItinDef->getName() << '\n'); 815bf8a28dcSAndrew Trick } 81687255e34SAndrew Trick } 81787255e34SAndrew Trick // Check for missing itinerary entries. 81887255e34SAndrew Trick assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec"); 81976686496SAndrew Trick DEBUG( 82087255e34SAndrew Trick for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) { 82187255e34SAndrew Trick if (!ProcModel.ItinDefList[i]) 82276686496SAndrew Trick dbgs() << ProcModel.ItinsDef->getName() 82376686496SAndrew Trick << " missing itinerary for class " 82476686496SAndrew Trick << SchedClasses[i].Name << '\n'; 82576686496SAndrew Trick }); 82687255e34SAndrew Trick } 82787255e34SAndrew Trick } 82876686496SAndrew Trick 82976686496SAndrew Trick // Gather the read/write types for each itinerary class. 83076686496SAndrew Trick void CodeGenSchedModels::collectProcItinRW() { 83176686496SAndrew Trick RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW"); 83276686496SAndrew Trick std::sort(ItinRWDefs.begin(), ItinRWDefs.end(), LessRecord()); 83376686496SAndrew Trick for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) { 83476686496SAndrew Trick if (!(*II)->getValueInit("SchedModel")->isComplete()) 835635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "SchedModel is undefined"); 83676686496SAndrew Trick Record *ModelDef = (*II)->getValueAsDef("SchedModel"); 83776686496SAndrew Trick ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef); 83876686496SAndrew Trick if (I == ProcModelMap.end()) { 839635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "Undefined SchedMachineModel " 84076686496SAndrew Trick + ModelDef->getName()); 84176686496SAndrew Trick } 84276686496SAndrew Trick ProcModels[I->second].ItinRWDefs.push_back(*II); 84376686496SAndrew Trick } 84476686496SAndrew Trick } 84576686496SAndrew Trick 8465f95c9afSSimon Dardis // Gather the unsupported features for processor models. 8475f95c9afSSimon Dardis void CodeGenSchedModels::collectProcUnsupportedFeatures() { 8485f95c9afSSimon Dardis for (CodeGenProcModel &ProcModel : ProcModels) { 8495f95c9afSSimon Dardis for (Record *Pred : ProcModel.ModelDef->getValueAsListOfDefs("UnsupportedFeatures")) { 8505f95c9afSSimon Dardis ProcModel.UnsupportedFeaturesDefs.push_back(Pred); 8515f95c9afSSimon Dardis } 8525f95c9afSSimon Dardis } 8535f95c9afSSimon Dardis } 8545f95c9afSSimon Dardis 85533401e84SAndrew Trick /// Infer new classes from existing classes. In the process, this may create new 85633401e84SAndrew Trick /// SchedWrites from sequences of existing SchedWrites. 85733401e84SAndrew Trick void CodeGenSchedModels::inferSchedClasses() { 8588037233bSJoel Jones DEBUG(dbgs() << "\n+++ INFERRING SCHED CLASSES (inferSchedClasses) +++\n"); 859bf8a28dcSAndrew Trick DEBUG(dbgs() << NumInstrSchedClasses << " instr sched classes.\n"); 860bf8a28dcSAndrew Trick 86133401e84SAndrew Trick // Visit all existing classes and newly created classes. 86233401e84SAndrew Trick for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) { 863bf8a28dcSAndrew Trick assert(SchedClasses[Idx].Index == Idx && "bad SCIdx"); 864bf8a28dcSAndrew Trick 86533401e84SAndrew Trick if (SchedClasses[Idx].ItinClassDef) 86633401e84SAndrew Trick inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx); 867bf8a28dcSAndrew Trick if (!SchedClasses[Idx].InstRWs.empty()) 86833401e84SAndrew Trick inferFromInstRWs(Idx); 869bf8a28dcSAndrew Trick if (!SchedClasses[Idx].Writes.empty()) { 87033401e84SAndrew Trick inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads, 87133401e84SAndrew Trick Idx, SchedClasses[Idx].ProcIndices); 87233401e84SAndrew Trick } 87333401e84SAndrew Trick assert(SchedClasses.size() < (NumInstrSchedClasses*6) && 87433401e84SAndrew Trick "too many SchedVariants"); 87533401e84SAndrew Trick } 87633401e84SAndrew Trick } 87733401e84SAndrew Trick 87833401e84SAndrew Trick /// Infer classes from per-processor itinerary resources. 87933401e84SAndrew Trick void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef, 88033401e84SAndrew Trick unsigned FromClassIdx) { 88133401e84SAndrew Trick for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) { 88233401e84SAndrew Trick const CodeGenProcModel &PM = ProcModels[PIdx]; 88333401e84SAndrew Trick // For all ItinRW entries. 88433401e84SAndrew Trick bool HasMatch = false; 88533401e84SAndrew Trick for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end(); 88633401e84SAndrew Trick II != IE; ++II) { 88733401e84SAndrew Trick RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses"); 88833401e84SAndrew Trick if (!std::count(Matched.begin(), Matched.end(), ItinClassDef)) 88933401e84SAndrew Trick continue; 89033401e84SAndrew Trick if (HasMatch) 891635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "Duplicate itinerary class " 89233401e84SAndrew Trick + ItinClassDef->getName() 89333401e84SAndrew Trick + " in ItinResources for " + PM.ModelName); 89433401e84SAndrew Trick HasMatch = true; 89533401e84SAndrew Trick IdxVec Writes, Reads; 89633401e84SAndrew Trick findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 89733401e84SAndrew Trick IdxVec ProcIndices(1, PIdx); 89833401e84SAndrew Trick inferFromRW(Writes, Reads, FromClassIdx, ProcIndices); 89933401e84SAndrew Trick } 90033401e84SAndrew Trick } 90133401e84SAndrew Trick } 90233401e84SAndrew Trick 90333401e84SAndrew Trick /// Infer classes from per-processor InstReadWrite definitions. 90433401e84SAndrew Trick void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) { 90558bd79c4SBenjamin Kramer for (unsigned I = 0, E = SchedClasses[SCIdx].InstRWs.size(); I != E; ++I) { 906b22643a4SBenjamin Kramer assert(SchedClasses[SCIdx].InstRWs.size() == E && "InstrRWs was mutated!"); 90758bd79c4SBenjamin Kramer Record *Rec = SchedClasses[SCIdx].InstRWs[I]; 90858bd79c4SBenjamin Kramer const RecVec *InstDefs = Sets.expand(Rec); 9099e1deb69SAndrew Trick RecIter II = InstDefs->begin(), IE = InstDefs->end(); 91033401e84SAndrew Trick for (; II != IE; ++II) { 91133401e84SAndrew Trick if (InstrClassMap[*II] == SCIdx) 91233401e84SAndrew Trick break; 91333401e84SAndrew Trick } 91433401e84SAndrew Trick // If this class no longer has any instructions mapped to it, it has become 91533401e84SAndrew Trick // irrelevant. 91633401e84SAndrew Trick if (II == IE) 91733401e84SAndrew Trick continue; 91833401e84SAndrew Trick IdxVec Writes, Reads; 91958bd79c4SBenjamin Kramer findRWs(Rec->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 92058bd79c4SBenjamin Kramer unsigned PIdx = getProcModel(Rec->getValueAsDef("SchedModel")).Index; 92133401e84SAndrew Trick IdxVec ProcIndices(1, PIdx); 92258bd79c4SBenjamin Kramer inferFromRW(Writes, Reads, SCIdx, ProcIndices); // May mutate SchedClasses. 92333401e84SAndrew Trick } 92433401e84SAndrew Trick } 92533401e84SAndrew Trick 92633401e84SAndrew Trick namespace { 927a3fe70d2SEugene Zelenko 9289257b8f8SAndrew Trick // Helper for substituteVariantOperand. 9299257b8f8SAndrew Trick struct TransVariant { 930da984b1aSAndrew Trick Record *VarOrSeqDef; // Variant or sequence. 931da984b1aSAndrew Trick unsigned RWIdx; // Index of this variant or sequence's matched type. 9329257b8f8SAndrew Trick unsigned ProcIdx; // Processor model index or zero for any. 9339257b8f8SAndrew Trick unsigned TransVecIdx; // Index into PredTransitions::TransVec. 9349257b8f8SAndrew Trick 9359257b8f8SAndrew Trick TransVariant(Record *def, unsigned rwi, unsigned pi, unsigned ti): 936da984b1aSAndrew Trick VarOrSeqDef(def), RWIdx(rwi), ProcIdx(pi), TransVecIdx(ti) {} 9379257b8f8SAndrew Trick }; 9389257b8f8SAndrew Trick 93933401e84SAndrew Trick // Associate a predicate with the SchedReadWrite that it guards. 94033401e84SAndrew Trick // RWIdx is the index of the read/write variant. 94133401e84SAndrew Trick struct PredCheck { 94233401e84SAndrew Trick bool IsRead; 94333401e84SAndrew Trick unsigned RWIdx; 94433401e84SAndrew Trick Record *Predicate; 94533401e84SAndrew Trick 94633401e84SAndrew Trick PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {} 94733401e84SAndrew Trick }; 94833401e84SAndrew Trick 94933401e84SAndrew Trick // A Predicate transition is a list of RW sequences guarded by a PredTerm. 95033401e84SAndrew Trick struct PredTransition { 95133401e84SAndrew Trick // A predicate term is a conjunction of PredChecks. 95233401e84SAndrew Trick SmallVector<PredCheck, 4> PredTerm; 95333401e84SAndrew Trick SmallVector<SmallVector<unsigned,4>, 16> WriteSequences; 95433401e84SAndrew Trick SmallVector<SmallVector<unsigned,4>, 16> ReadSequences; 9559257b8f8SAndrew Trick SmallVector<unsigned, 4> ProcIndices; 95633401e84SAndrew Trick }; 95733401e84SAndrew Trick 95833401e84SAndrew Trick // Encapsulate a set of partially constructed transitions. 95933401e84SAndrew Trick // The results are built by repeated calls to substituteVariants. 96033401e84SAndrew Trick class PredTransitions { 96133401e84SAndrew Trick CodeGenSchedModels &SchedModels; 96233401e84SAndrew Trick 96333401e84SAndrew Trick public: 96433401e84SAndrew Trick std::vector<PredTransition> TransVec; 96533401e84SAndrew Trick 96633401e84SAndrew Trick PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {} 96733401e84SAndrew Trick 96833401e84SAndrew Trick void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq, 96933401e84SAndrew Trick bool IsRead, unsigned StartIdx); 97033401e84SAndrew Trick 97133401e84SAndrew Trick void substituteVariants(const PredTransition &Trans); 97233401e84SAndrew Trick 97333401e84SAndrew Trick #ifndef NDEBUG 97433401e84SAndrew Trick void dump() const; 97533401e84SAndrew Trick #endif 97633401e84SAndrew Trick 97733401e84SAndrew Trick private: 97833401e84SAndrew Trick bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term); 979da984b1aSAndrew Trick void getIntersectingVariants( 980da984b1aSAndrew Trick const CodeGenSchedRW &SchedRW, unsigned TransIdx, 981da984b1aSAndrew Trick std::vector<TransVariant> &IntersectingVariants); 9829257b8f8SAndrew Trick void pushVariant(const TransVariant &VInfo, bool IsRead); 98333401e84SAndrew Trick }; 984a3fe70d2SEugene Zelenko 985a3fe70d2SEugene Zelenko } // end anonymous namespace 98633401e84SAndrew Trick 98733401e84SAndrew Trick // Return true if this predicate is mutually exclusive with a PredTerm. This 98833401e84SAndrew Trick // degenerates into checking if the predicate is mutually exclusive with any 98933401e84SAndrew Trick // predicate in the Term's conjunction. 99033401e84SAndrew Trick // 99133401e84SAndrew Trick // All predicates associated with a given SchedRW are considered mutually 99233401e84SAndrew Trick // exclusive. This should work even if the conditions expressed by the 99333401e84SAndrew Trick // predicates are not exclusive because the predicates for a given SchedWrite 99433401e84SAndrew Trick // are always checked in the order they are defined in the .td file. Later 99533401e84SAndrew Trick // conditions implicitly negate any prior condition. 99633401e84SAndrew Trick bool PredTransitions::mutuallyExclusive(Record *PredDef, 99733401e84SAndrew Trick ArrayRef<PredCheck> Term) { 998*fc500041SJaved Absar for (const PredCheck &PC: make_range(Term.begin(), Term.end())) { 999*fc500041SJaved Absar if (PC.Predicate == PredDef) 100033401e84SAndrew Trick return false; 100133401e84SAndrew Trick 1002*fc500041SJaved Absar const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(PC.RWIdx, PC.IsRead); 100333401e84SAndrew Trick assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant"); 100433401e84SAndrew Trick RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants"); 100533401e84SAndrew Trick for (RecIter VI = Variants.begin(), VE = Variants.end(); VI != VE; ++VI) { 100633401e84SAndrew Trick if ((*VI)->getValueAsDef("Predicate") == PredDef) 100733401e84SAndrew Trick return true; 100833401e84SAndrew Trick } 100933401e84SAndrew Trick } 101033401e84SAndrew Trick return false; 101133401e84SAndrew Trick } 101233401e84SAndrew Trick 1013da984b1aSAndrew Trick static bool hasAliasedVariants(const CodeGenSchedRW &RW, 1014da984b1aSAndrew Trick CodeGenSchedModels &SchedModels) { 1015da984b1aSAndrew Trick if (RW.HasVariants) 1016da984b1aSAndrew Trick return true; 1017da984b1aSAndrew Trick 1018*fc500041SJaved Absar for (Record *Alias : make_range(RW.Aliases.begin(), RW.Aliases.end())) { 1019da984b1aSAndrew Trick const CodeGenSchedRW &AliasRW = 1020*fc500041SJaved Absar SchedModels.getSchedRW(Alias->getValueAsDef("AliasRW")); 1021da984b1aSAndrew Trick if (AliasRW.HasVariants) 1022da984b1aSAndrew Trick return true; 1023da984b1aSAndrew Trick if (AliasRW.IsSequence) { 1024da984b1aSAndrew Trick IdxVec ExpandedRWs; 1025da984b1aSAndrew Trick SchedModels.expandRWSequence(AliasRW.Index, ExpandedRWs, AliasRW.IsRead); 1026da984b1aSAndrew Trick for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end(); 1027da984b1aSAndrew Trick SI != SE; ++SI) { 1028da984b1aSAndrew Trick if (hasAliasedVariants(SchedModels.getSchedRW(*SI, AliasRW.IsRead), 1029da984b1aSAndrew Trick SchedModels)) { 1030da984b1aSAndrew Trick return true; 1031da984b1aSAndrew Trick } 1032da984b1aSAndrew Trick } 1033da984b1aSAndrew Trick } 1034da984b1aSAndrew Trick } 1035da984b1aSAndrew Trick return false; 1036da984b1aSAndrew Trick } 1037da984b1aSAndrew Trick 1038da984b1aSAndrew Trick static bool hasVariant(ArrayRef<PredTransition> Transitions, 1039da984b1aSAndrew Trick CodeGenSchedModels &SchedModels) { 1040da984b1aSAndrew Trick for (ArrayRef<PredTransition>::iterator 1041da984b1aSAndrew Trick PTI = Transitions.begin(), PTE = Transitions.end(); 1042da984b1aSAndrew Trick PTI != PTE; ++PTI) { 1043da984b1aSAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator 1044da984b1aSAndrew Trick WSI = PTI->WriteSequences.begin(), WSE = PTI->WriteSequences.end(); 1045da984b1aSAndrew Trick WSI != WSE; ++WSI) { 1046da984b1aSAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 1047da984b1aSAndrew Trick WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) { 1048da984b1aSAndrew Trick if (hasAliasedVariants(SchedModels.getSchedWrite(*WI), SchedModels)) 1049da984b1aSAndrew Trick return true; 1050da984b1aSAndrew Trick } 1051da984b1aSAndrew Trick } 1052da984b1aSAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator 1053da984b1aSAndrew Trick RSI = PTI->ReadSequences.begin(), RSE = PTI->ReadSequences.end(); 1054da984b1aSAndrew Trick RSI != RSE; ++RSI) { 1055da984b1aSAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 1056da984b1aSAndrew Trick RI = RSI->begin(), RE = RSI->end(); RI != RE; ++RI) { 1057da984b1aSAndrew Trick if (hasAliasedVariants(SchedModels.getSchedRead(*RI), SchedModels)) 1058da984b1aSAndrew Trick return true; 1059da984b1aSAndrew Trick } 1060da984b1aSAndrew Trick } 1061da984b1aSAndrew Trick } 1062da984b1aSAndrew Trick return false; 1063da984b1aSAndrew Trick } 1064da984b1aSAndrew Trick 1065da984b1aSAndrew Trick // Populate IntersectingVariants with any variants or aliased sequences of the 1066da984b1aSAndrew Trick // given SchedRW whose processor indices and predicates are not mutually 1067d97ff1fcSAndrew Trick // exclusive with the given transition. 1068da984b1aSAndrew Trick void PredTransitions::getIntersectingVariants( 1069da984b1aSAndrew Trick const CodeGenSchedRW &SchedRW, unsigned TransIdx, 1070da984b1aSAndrew Trick std::vector<TransVariant> &IntersectingVariants) { 1071da984b1aSAndrew Trick 1072d97ff1fcSAndrew Trick bool GenericRW = false; 1073d97ff1fcSAndrew Trick 1074da984b1aSAndrew Trick std::vector<TransVariant> Variants; 1075da984b1aSAndrew Trick if (SchedRW.HasVariants) { 1076da984b1aSAndrew Trick unsigned VarProcIdx = 0; 1077da984b1aSAndrew Trick if (SchedRW.TheDef->getValueInit("SchedModel")->isComplete()) { 1078da984b1aSAndrew Trick Record *ModelDef = SchedRW.TheDef->getValueAsDef("SchedModel"); 1079da984b1aSAndrew Trick VarProcIdx = SchedModels.getProcModel(ModelDef).Index; 1080da984b1aSAndrew Trick } 1081da984b1aSAndrew Trick // Push each variant. Assign TransVecIdx later. 1082da984b1aSAndrew Trick const RecVec VarDefs = SchedRW.TheDef->getValueAsListOfDefs("Variants"); 1083da984b1aSAndrew Trick for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI) 1084da984b1aSAndrew Trick Variants.push_back(TransVariant(*RI, SchedRW.Index, VarProcIdx, 0)); 1085d97ff1fcSAndrew Trick if (VarProcIdx == 0) 1086d97ff1fcSAndrew Trick GenericRW = true; 1087da984b1aSAndrew Trick } 1088da984b1aSAndrew Trick for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end(); 1089da984b1aSAndrew Trick AI != AE; ++AI) { 1090da984b1aSAndrew Trick // If either the SchedAlias itself or the SchedReadWrite that it aliases 1091da984b1aSAndrew Trick // to is defined within a processor model, constrain all variants to 1092da984b1aSAndrew Trick // that processor. 1093da984b1aSAndrew Trick unsigned AliasProcIdx = 0; 1094da984b1aSAndrew Trick if ((*AI)->getValueInit("SchedModel")->isComplete()) { 1095da984b1aSAndrew Trick Record *ModelDef = (*AI)->getValueAsDef("SchedModel"); 1096da984b1aSAndrew Trick AliasProcIdx = SchedModels.getProcModel(ModelDef).Index; 1097da984b1aSAndrew Trick } 1098da984b1aSAndrew Trick const CodeGenSchedRW &AliasRW = 1099da984b1aSAndrew Trick SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW")); 1100da984b1aSAndrew Trick 1101da984b1aSAndrew Trick if (AliasRW.HasVariants) { 1102da984b1aSAndrew Trick const RecVec VarDefs = AliasRW.TheDef->getValueAsListOfDefs("Variants"); 1103da984b1aSAndrew Trick for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI) 1104da984b1aSAndrew Trick Variants.push_back(TransVariant(*RI, AliasRW.Index, AliasProcIdx, 0)); 1105da984b1aSAndrew Trick } 1106da984b1aSAndrew Trick if (AliasRW.IsSequence) { 1107da984b1aSAndrew Trick Variants.push_back( 1108da984b1aSAndrew Trick TransVariant(AliasRW.TheDef, SchedRW.Index, AliasProcIdx, 0)); 1109da984b1aSAndrew Trick } 1110d97ff1fcSAndrew Trick if (AliasProcIdx == 0) 1111d97ff1fcSAndrew Trick GenericRW = true; 1112da984b1aSAndrew Trick } 1113da984b1aSAndrew Trick for (unsigned VIdx = 0, VEnd = Variants.size(); VIdx != VEnd; ++VIdx) { 1114da984b1aSAndrew Trick TransVariant &Variant = Variants[VIdx]; 1115da984b1aSAndrew Trick // Don't expand variants if the processor models don't intersect. 1116da984b1aSAndrew Trick // A zero processor index means any processor. 1117b94011fdSCraig Topper SmallVectorImpl<unsigned> &ProcIndices = TransVec[TransIdx].ProcIndices; 1118da984b1aSAndrew Trick if (ProcIndices[0] && Variants[VIdx].ProcIdx) { 1119da984b1aSAndrew Trick unsigned Cnt = std::count(ProcIndices.begin(), ProcIndices.end(), 1120da984b1aSAndrew Trick Variant.ProcIdx); 1121da984b1aSAndrew Trick if (!Cnt) 1122da984b1aSAndrew Trick continue; 1123da984b1aSAndrew Trick if (Cnt > 1) { 1124da984b1aSAndrew Trick const CodeGenProcModel &PM = 1125da984b1aSAndrew Trick *(SchedModels.procModelBegin() + Variant.ProcIdx); 1126635debe8SJoerg Sonnenberger PrintFatalError(Variant.VarOrSeqDef->getLoc(), 1127635debe8SJoerg Sonnenberger "Multiple variants defined for processor " + 1128635debe8SJoerg Sonnenberger PM.ModelName + 1129da984b1aSAndrew Trick " Ensure only one SchedAlias exists per RW."); 1130da984b1aSAndrew Trick } 1131da984b1aSAndrew Trick } 1132da984b1aSAndrew Trick if (Variant.VarOrSeqDef->isSubClassOf("SchedVar")) { 1133da984b1aSAndrew Trick Record *PredDef = Variant.VarOrSeqDef->getValueAsDef("Predicate"); 1134da984b1aSAndrew Trick if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm)) 1135da984b1aSAndrew Trick continue; 1136da984b1aSAndrew Trick } 1137da984b1aSAndrew Trick if (IntersectingVariants.empty()) { 1138da984b1aSAndrew Trick // The first variant builds on the existing transition. 1139da984b1aSAndrew Trick Variant.TransVecIdx = TransIdx; 1140da984b1aSAndrew Trick IntersectingVariants.push_back(Variant); 1141da984b1aSAndrew Trick } 1142da984b1aSAndrew Trick else { 1143da984b1aSAndrew Trick // Push another copy of the current transition for more variants. 1144da984b1aSAndrew Trick Variant.TransVecIdx = TransVec.size(); 1145da984b1aSAndrew Trick IntersectingVariants.push_back(Variant); 1146f6169d02SDan Gohman TransVec.push_back(TransVec[TransIdx]); 1147da984b1aSAndrew Trick } 1148da984b1aSAndrew Trick } 1149d97ff1fcSAndrew Trick if (GenericRW && IntersectingVariants.empty()) { 1150d97ff1fcSAndrew Trick PrintFatalError(SchedRW.TheDef->getLoc(), "No variant of this type has " 1151d97ff1fcSAndrew Trick "a matching predicate on any processor"); 1152d97ff1fcSAndrew Trick } 1153da984b1aSAndrew Trick } 1154da984b1aSAndrew Trick 11559257b8f8SAndrew Trick // Push the Reads/Writes selected by this variant onto the PredTransition 11569257b8f8SAndrew Trick // specified by VInfo. 11579257b8f8SAndrew Trick void PredTransitions:: 11589257b8f8SAndrew Trick pushVariant(const TransVariant &VInfo, bool IsRead) { 11599257b8f8SAndrew Trick PredTransition &Trans = TransVec[VInfo.TransVecIdx]; 11609257b8f8SAndrew Trick 11619257b8f8SAndrew Trick // If this operand transition is reached through a processor-specific alias, 11629257b8f8SAndrew Trick // then the whole transition is specific to this processor. 11639257b8f8SAndrew Trick if (VInfo.ProcIdx != 0) 11649257b8f8SAndrew Trick Trans.ProcIndices.assign(1, VInfo.ProcIdx); 11659257b8f8SAndrew Trick 116633401e84SAndrew Trick IdxVec SelectedRWs; 1167da984b1aSAndrew Trick if (VInfo.VarOrSeqDef->isSubClassOf("SchedVar")) { 1168da984b1aSAndrew Trick Record *PredDef = VInfo.VarOrSeqDef->getValueAsDef("Predicate"); 1169da984b1aSAndrew Trick Trans.PredTerm.push_back(PredCheck(IsRead, VInfo.RWIdx,PredDef)); 1170da984b1aSAndrew Trick RecVec SelectedDefs = VInfo.VarOrSeqDef->getValueAsListOfDefs("Selected"); 117133401e84SAndrew Trick SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead); 1172da984b1aSAndrew Trick } 1173da984b1aSAndrew Trick else { 1174da984b1aSAndrew Trick assert(VInfo.VarOrSeqDef->isSubClassOf("WriteSequence") && 1175da984b1aSAndrew Trick "variant must be a SchedVariant or aliased WriteSequence"); 1176da984b1aSAndrew Trick SelectedRWs.push_back(SchedModels.getSchedRWIdx(VInfo.VarOrSeqDef, IsRead)); 1177da984b1aSAndrew Trick } 117833401e84SAndrew Trick 11799257b8f8SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(VInfo.RWIdx, IsRead); 118033401e84SAndrew Trick 118133401e84SAndrew Trick SmallVectorImpl<SmallVector<unsigned,4>> &RWSequences = IsRead 118233401e84SAndrew Trick ? Trans.ReadSequences : Trans.WriteSequences; 118333401e84SAndrew Trick if (SchedRW.IsVariadic) { 118433401e84SAndrew Trick unsigned OperIdx = RWSequences.size()-1; 118533401e84SAndrew Trick // Make N-1 copies of this transition's last sequence. 118633401e84SAndrew Trick for (unsigned i = 1, e = SelectedRWs.size(); i != e; ++i) { 11873bd2524bSArnold Schwaighofer // Create a temporary copy the vector could reallocate. 1188f84a03a5SArnold Schwaighofer RWSequences.reserve(RWSequences.size() + 1); 1189f84a03a5SArnold Schwaighofer RWSequences.push_back(RWSequences[OperIdx]); 119033401e84SAndrew Trick } 119133401e84SAndrew Trick // Push each of the N elements of the SelectedRWs onto a copy of the last 119233401e84SAndrew Trick // sequence (split the current operand into N operands). 119333401e84SAndrew Trick // Note that write sequences should be expanded within this loop--the entire 119433401e84SAndrew Trick // sequence belongs to a single operand. 119533401e84SAndrew Trick for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end(); 119633401e84SAndrew Trick RWI != RWE; ++RWI, ++OperIdx) { 119733401e84SAndrew Trick IdxVec ExpandedRWs; 119833401e84SAndrew Trick if (IsRead) 119933401e84SAndrew Trick ExpandedRWs.push_back(*RWI); 120033401e84SAndrew Trick else 120133401e84SAndrew Trick SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead); 120233401e84SAndrew Trick RWSequences[OperIdx].insert(RWSequences[OperIdx].end(), 120333401e84SAndrew Trick ExpandedRWs.begin(), ExpandedRWs.end()); 120433401e84SAndrew Trick } 120533401e84SAndrew Trick assert(OperIdx == RWSequences.size() && "missed a sequence"); 120633401e84SAndrew Trick } 120733401e84SAndrew Trick else { 120833401e84SAndrew Trick // Push this transition's expanded sequence onto this transition's last 120933401e84SAndrew Trick // sequence (add to the current operand's sequence). 121033401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = RWSequences.back(); 121133401e84SAndrew Trick IdxVec ExpandedRWs; 121233401e84SAndrew Trick for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end(); 121333401e84SAndrew Trick RWI != RWE; ++RWI) { 121433401e84SAndrew Trick if (IsRead) 121533401e84SAndrew Trick ExpandedRWs.push_back(*RWI); 121633401e84SAndrew Trick else 121733401e84SAndrew Trick SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead); 121833401e84SAndrew Trick } 121933401e84SAndrew Trick Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end()); 122033401e84SAndrew Trick } 122133401e84SAndrew Trick } 122233401e84SAndrew Trick 122333401e84SAndrew Trick // RWSeq is a sequence of all Reads or all Writes for the next read or write 122433401e84SAndrew Trick // operand. StartIdx is an index into TransVec where partial results 12259257b8f8SAndrew Trick // starts. RWSeq must be applied to all transitions between StartIdx and the end 122633401e84SAndrew Trick // of TransVec. 122733401e84SAndrew Trick void PredTransitions::substituteVariantOperand( 122833401e84SAndrew Trick const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) { 122933401e84SAndrew Trick 123033401e84SAndrew Trick // Visit each original RW within the current sequence. 123133401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 123233401e84SAndrew Trick RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) { 123333401e84SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead); 123433401e84SAndrew Trick // Push this RW on all partial PredTransitions or distribute variants. 123533401e84SAndrew Trick // New PredTransitions may be pushed within this loop which should not be 123633401e84SAndrew Trick // revisited (TransEnd must be loop invariant). 123733401e84SAndrew Trick for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size(); 123833401e84SAndrew Trick TransIdx != TransEnd; ++TransIdx) { 123933401e84SAndrew Trick // In the common case, push RW onto the current operand's sequence. 12409257b8f8SAndrew Trick if (!hasAliasedVariants(SchedRW, SchedModels)) { 124133401e84SAndrew Trick if (IsRead) 124233401e84SAndrew Trick TransVec[TransIdx].ReadSequences.back().push_back(*RWI); 124333401e84SAndrew Trick else 124433401e84SAndrew Trick TransVec[TransIdx].WriteSequences.back().push_back(*RWI); 124533401e84SAndrew Trick continue; 124633401e84SAndrew Trick } 124733401e84SAndrew Trick // Distribute this partial PredTransition across intersecting variants. 1248da984b1aSAndrew Trick // This will push a copies of TransVec[TransIdx] on the back of TransVec. 12499257b8f8SAndrew Trick std::vector<TransVariant> IntersectingVariants; 1250da984b1aSAndrew Trick getIntersectingVariants(SchedRW, TransIdx, IntersectingVariants); 125133401e84SAndrew Trick // Now expand each variant on top of its copy of the transition. 12529257b8f8SAndrew Trick for (std::vector<TransVariant>::const_iterator 125333401e84SAndrew Trick IVI = IntersectingVariants.begin(), 125433401e84SAndrew Trick IVE = IntersectingVariants.end(); 12559257b8f8SAndrew Trick IVI != IVE; ++IVI) { 12569257b8f8SAndrew Trick pushVariant(*IVI, IsRead); 12579257b8f8SAndrew Trick } 125833401e84SAndrew Trick } 125933401e84SAndrew Trick } 126033401e84SAndrew Trick } 126133401e84SAndrew Trick 126233401e84SAndrew Trick // For each variant of a Read/Write in Trans, substitute the sequence of 126333401e84SAndrew Trick // Read/Writes guarded by the variant. This is exponential in the number of 126433401e84SAndrew Trick // variant Read/Writes, but in practice detection of mutually exclusive 126533401e84SAndrew Trick // predicates should result in linear growth in the total number variants. 126633401e84SAndrew Trick // 126733401e84SAndrew Trick // This is one step in a breadth-first search of nested variants. 126833401e84SAndrew Trick void PredTransitions::substituteVariants(const PredTransition &Trans) { 126933401e84SAndrew Trick // Build up a set of partial results starting at the back of 127033401e84SAndrew Trick // PredTransitions. Remember the first new transition. 127133401e84SAndrew Trick unsigned StartIdx = TransVec.size(); 127233401e84SAndrew Trick TransVec.resize(TransVec.size() + 1); 127333401e84SAndrew Trick TransVec.back().PredTerm = Trans.PredTerm; 12749257b8f8SAndrew Trick TransVec.back().ProcIndices = Trans.ProcIndices; 127533401e84SAndrew Trick 127633401e84SAndrew Trick // Visit each original write sequence. 127733401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator 127833401e84SAndrew Trick WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end(); 127933401e84SAndrew Trick WSI != WSE; ++WSI) { 128033401e84SAndrew Trick // Push a new (empty) write sequence onto all partial Transitions. 128133401e84SAndrew Trick for (std::vector<PredTransition>::iterator I = 128233401e84SAndrew Trick TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) { 128333401e84SAndrew Trick I->WriteSequences.resize(I->WriteSequences.size() + 1); 128433401e84SAndrew Trick } 128533401e84SAndrew Trick substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx); 128633401e84SAndrew Trick } 128733401e84SAndrew Trick // Visit each original read sequence. 128833401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator 128933401e84SAndrew Trick RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end(); 129033401e84SAndrew Trick RSI != RSE; ++RSI) { 129133401e84SAndrew Trick // Push a new (empty) read sequence onto all partial Transitions. 129233401e84SAndrew Trick for (std::vector<PredTransition>::iterator I = 129333401e84SAndrew Trick TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) { 129433401e84SAndrew Trick I->ReadSequences.resize(I->ReadSequences.size() + 1); 129533401e84SAndrew Trick } 129633401e84SAndrew Trick substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx); 129733401e84SAndrew Trick } 129833401e84SAndrew Trick } 129933401e84SAndrew Trick 130033401e84SAndrew Trick // Create a new SchedClass for each variant found by inferFromRW. Pass 130133401e84SAndrew Trick static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions, 13029257b8f8SAndrew Trick unsigned FromClassIdx, 130333401e84SAndrew Trick CodeGenSchedModels &SchedModels) { 130433401e84SAndrew Trick // For each PredTransition, create a new CodeGenSchedTransition, which usually 130533401e84SAndrew Trick // requires creating a new SchedClass. 130633401e84SAndrew Trick for (ArrayRef<PredTransition>::iterator 130733401e84SAndrew Trick I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) { 130833401e84SAndrew Trick IdxVec OperWritesVariant; 130933401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator 131033401e84SAndrew Trick WSI = I->WriteSequences.begin(), WSE = I->WriteSequences.end(); 131133401e84SAndrew Trick WSI != WSE; ++WSI) { 131233401e84SAndrew Trick // Create a new write representing the expanded sequence. 131333401e84SAndrew Trick OperWritesVariant.push_back( 131433401e84SAndrew Trick SchedModels.findOrInsertRW(*WSI, /*IsRead=*/false)); 131533401e84SAndrew Trick } 131633401e84SAndrew Trick IdxVec OperReadsVariant; 131733401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator 131833401e84SAndrew Trick RSI = I->ReadSequences.begin(), RSE = I->ReadSequences.end(); 131933401e84SAndrew Trick RSI != RSE; ++RSI) { 13209257b8f8SAndrew Trick // Create a new read representing the expanded sequence. 132133401e84SAndrew Trick OperReadsVariant.push_back( 132233401e84SAndrew Trick SchedModels.findOrInsertRW(*RSI, /*IsRead=*/true)); 132333401e84SAndrew Trick } 13249257b8f8SAndrew Trick IdxVec ProcIndices(I->ProcIndices.begin(), I->ProcIndices.end()); 132533401e84SAndrew Trick CodeGenSchedTransition SCTrans; 132633401e84SAndrew Trick SCTrans.ToClassIdx = 132724064771SCraig Topper SchedModels.addSchedClass(/*ItinClassDef=*/nullptr, OperWritesVariant, 1328bf8a28dcSAndrew Trick OperReadsVariant, ProcIndices); 132933401e84SAndrew Trick SCTrans.ProcIndices = ProcIndices; 133033401e84SAndrew Trick // The final PredTerm is unique set of predicates guarding the transition. 133133401e84SAndrew Trick RecVec Preds; 133233401e84SAndrew Trick for (SmallVectorImpl<PredCheck>::const_iterator 133333401e84SAndrew Trick PI = I->PredTerm.begin(), PE = I->PredTerm.end(); PI != PE; ++PI) { 133433401e84SAndrew Trick Preds.push_back(PI->Predicate); 133533401e84SAndrew Trick } 133633401e84SAndrew Trick RecIter PredsEnd = std::unique(Preds.begin(), Preds.end()); 133733401e84SAndrew Trick Preds.resize(PredsEnd - Preds.begin()); 133833401e84SAndrew Trick SCTrans.PredTerm = Preds; 133933401e84SAndrew Trick SchedModels.getSchedClass(FromClassIdx).Transitions.push_back(SCTrans); 134033401e84SAndrew Trick } 134133401e84SAndrew Trick } 134233401e84SAndrew Trick 13439257b8f8SAndrew Trick // Create new SchedClasses for the given ReadWrite list. If any of the 13449257b8f8SAndrew Trick // ReadWrites refers to a SchedVariant, create a new SchedClass for each variant 13459257b8f8SAndrew Trick // of the ReadWrite list, following Aliases if necessary. 1346e1761952SBenjamin Kramer void CodeGenSchedModels::inferFromRW(ArrayRef<unsigned> OperWrites, 1347e1761952SBenjamin Kramer ArrayRef<unsigned> OperReads, 134833401e84SAndrew Trick unsigned FromClassIdx, 1349e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 1350e97978f9SAndrew Trick DEBUG(dbgs() << "INFER RW proc("; dumpIdxVec(ProcIndices); dbgs() << ") "); 135133401e84SAndrew Trick 135233401e84SAndrew Trick // Create a seed transition with an empty PredTerm and the expanded sequences 135333401e84SAndrew Trick // of SchedWrites for the current SchedClass. 135433401e84SAndrew Trick std::vector<PredTransition> LastTransitions; 135533401e84SAndrew Trick LastTransitions.resize(1); 13569257b8f8SAndrew Trick LastTransitions.back().ProcIndices.append(ProcIndices.begin(), 13579257b8f8SAndrew Trick ProcIndices.end()); 13589257b8f8SAndrew Trick 1359e1761952SBenjamin Kramer for (unsigned WriteIdx : OperWrites) { 136033401e84SAndrew Trick IdxVec WriteSeq; 1361e1761952SBenjamin Kramer expandRWSequence(WriteIdx, WriteSeq, /*IsRead=*/false); 136233401e84SAndrew Trick unsigned Idx = LastTransitions[0].WriteSequences.size(); 136333401e84SAndrew Trick LastTransitions[0].WriteSequences.resize(Idx + 1); 136433401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences[Idx]; 136533401e84SAndrew Trick for (IdxIter WI = WriteSeq.begin(), WE = WriteSeq.end(); WI != WE; ++WI) 136633401e84SAndrew Trick Seq.push_back(*WI); 136733401e84SAndrew Trick DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") "); 136833401e84SAndrew Trick } 136933401e84SAndrew Trick DEBUG(dbgs() << " Reads: "); 1370e1761952SBenjamin Kramer for (unsigned ReadIdx : OperReads) { 137133401e84SAndrew Trick IdxVec ReadSeq; 1372e1761952SBenjamin Kramer expandRWSequence(ReadIdx, ReadSeq, /*IsRead=*/true); 137333401e84SAndrew Trick unsigned Idx = LastTransitions[0].ReadSequences.size(); 137433401e84SAndrew Trick LastTransitions[0].ReadSequences.resize(Idx + 1); 137533401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences[Idx]; 137633401e84SAndrew Trick for (IdxIter RI = ReadSeq.begin(), RE = ReadSeq.end(); RI != RE; ++RI) 137733401e84SAndrew Trick Seq.push_back(*RI); 137833401e84SAndrew Trick DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") "); 137933401e84SAndrew Trick } 138033401e84SAndrew Trick DEBUG(dbgs() << '\n'); 138133401e84SAndrew Trick 138233401e84SAndrew Trick // Collect all PredTransitions for individual operands. 138333401e84SAndrew Trick // Iterate until no variant writes remain. 138433401e84SAndrew Trick while (hasVariant(LastTransitions, *this)) { 138533401e84SAndrew Trick PredTransitions Transitions(*this); 138633401e84SAndrew Trick for (std::vector<PredTransition>::const_iterator 138733401e84SAndrew Trick I = LastTransitions.begin(), E = LastTransitions.end(); 138833401e84SAndrew Trick I != E; ++I) { 138933401e84SAndrew Trick Transitions.substituteVariants(*I); 139033401e84SAndrew Trick } 139133401e84SAndrew Trick DEBUG(Transitions.dump()); 139233401e84SAndrew Trick LastTransitions.swap(Transitions.TransVec); 139333401e84SAndrew Trick } 139433401e84SAndrew Trick // If the first transition has no variants, nothing to do. 139533401e84SAndrew Trick if (LastTransitions[0].PredTerm.empty()) 139633401e84SAndrew Trick return; 139733401e84SAndrew Trick 139833401e84SAndrew Trick // WARNING: We are about to mutate the SchedClasses vector. Do not refer to 139933401e84SAndrew Trick // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions. 14009257b8f8SAndrew Trick inferFromTransitions(LastTransitions, FromClassIdx, *this); 140133401e84SAndrew Trick } 140233401e84SAndrew Trick 1403cf398b22SAndrew Trick // Check if any processor resource group contains all resource records in 1404cf398b22SAndrew Trick // SubUnits. 1405cf398b22SAndrew Trick bool CodeGenSchedModels::hasSuperGroup(RecVec &SubUnits, CodeGenProcModel &PM) { 1406cf398b22SAndrew Trick for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) { 1407cf398b22SAndrew Trick if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup")) 1408cf398b22SAndrew Trick continue; 1409cf398b22SAndrew Trick RecVec SuperUnits = 1410cf398b22SAndrew Trick PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources"); 1411cf398b22SAndrew Trick RecIter RI = SubUnits.begin(), RE = SubUnits.end(); 1412cf398b22SAndrew Trick for ( ; RI != RE; ++RI) { 14130d955d0bSDavid Majnemer if (!is_contained(SuperUnits, *RI)) { 1414cf398b22SAndrew Trick break; 1415cf398b22SAndrew Trick } 1416cf398b22SAndrew Trick } 1417cf398b22SAndrew Trick if (RI == RE) 1418cf398b22SAndrew Trick return true; 1419cf398b22SAndrew Trick } 1420cf398b22SAndrew Trick return false; 1421cf398b22SAndrew Trick } 1422cf398b22SAndrew Trick 1423cf398b22SAndrew Trick // Verify that overlapping groups have a common supergroup. 1424cf398b22SAndrew Trick void CodeGenSchedModels::verifyProcResourceGroups(CodeGenProcModel &PM) { 1425cf398b22SAndrew Trick for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) { 1426cf398b22SAndrew Trick if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup")) 1427cf398b22SAndrew Trick continue; 1428cf398b22SAndrew Trick RecVec CheckUnits = 1429cf398b22SAndrew Trick PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources"); 1430cf398b22SAndrew Trick for (unsigned j = i+1; j < e; ++j) { 1431cf398b22SAndrew Trick if (!PM.ProcResourceDefs[j]->isSubClassOf("ProcResGroup")) 1432cf398b22SAndrew Trick continue; 1433cf398b22SAndrew Trick RecVec OtherUnits = 1434cf398b22SAndrew Trick PM.ProcResourceDefs[j]->getValueAsListOfDefs("Resources"); 1435cf398b22SAndrew Trick if (std::find_first_of(CheckUnits.begin(), CheckUnits.end(), 1436cf398b22SAndrew Trick OtherUnits.begin(), OtherUnits.end()) 1437cf398b22SAndrew Trick != CheckUnits.end()) { 1438cf398b22SAndrew Trick // CheckUnits and OtherUnits overlap 1439cf398b22SAndrew Trick OtherUnits.insert(OtherUnits.end(), CheckUnits.begin(), 1440cf398b22SAndrew Trick CheckUnits.end()); 1441cf398b22SAndrew Trick if (!hasSuperGroup(OtherUnits, PM)) { 1442cf398b22SAndrew Trick PrintFatalError((PM.ProcResourceDefs[i])->getLoc(), 1443cf398b22SAndrew Trick "proc resource group overlaps with " 1444cf398b22SAndrew Trick + PM.ProcResourceDefs[j]->getName() 1445cf398b22SAndrew Trick + " but no supergroup contains both."); 1446cf398b22SAndrew Trick } 1447cf398b22SAndrew Trick } 1448cf398b22SAndrew Trick } 1449cf398b22SAndrew Trick } 1450cf398b22SAndrew Trick } 1451cf398b22SAndrew Trick 14521e46d488SAndrew Trick // Collect and sort WriteRes, ReadAdvance, and ProcResources. 14531e46d488SAndrew Trick void CodeGenSchedModels::collectProcResources() { 14546b1fd9aaSMatthias Braun ProcResourceDefs = Records.getAllDerivedDefinitions("ProcResourceUnits"); 14556b1fd9aaSMatthias Braun ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup"); 14566b1fd9aaSMatthias Braun 14571e46d488SAndrew Trick // Add any subtarget-specific SchedReadWrites that are directly associated 14581e46d488SAndrew Trick // with processor resources. Refer to the parent SchedClass's ProcIndices to 14591e46d488SAndrew Trick // determine which processors they apply to. 14601e46d488SAndrew Trick for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd(); 14611e46d488SAndrew Trick SCI != SCE; ++SCI) { 14621e46d488SAndrew Trick if (SCI->ItinClassDef) 14631e46d488SAndrew Trick collectItinProcResources(SCI->ItinClassDef); 14644fe440d4SAndrew Trick else { 14654fe440d4SAndrew Trick // This class may have a default ReadWrite list which can be overriden by 14664fe440d4SAndrew Trick // InstRW definitions. 14674fe440d4SAndrew Trick if (!SCI->InstRWs.empty()) { 14684fe440d4SAndrew Trick for (RecIter RWI = SCI->InstRWs.begin(), RWE = SCI->InstRWs.end(); 14694fe440d4SAndrew Trick RWI != RWE; ++RWI) { 14704fe440d4SAndrew Trick Record *RWModelDef = (*RWI)->getValueAsDef("SchedModel"); 14714fe440d4SAndrew Trick IdxVec ProcIndices(1, getProcModel(RWModelDef).Index); 14724fe440d4SAndrew Trick IdxVec Writes, Reads; 14734fe440d4SAndrew Trick findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"), 14744fe440d4SAndrew Trick Writes, Reads); 14754fe440d4SAndrew Trick collectRWResources(Writes, Reads, ProcIndices); 14764fe440d4SAndrew Trick } 14774fe440d4SAndrew Trick } 14781e46d488SAndrew Trick collectRWResources(SCI->Writes, SCI->Reads, SCI->ProcIndices); 14791e46d488SAndrew Trick } 14804fe440d4SAndrew Trick } 14811e46d488SAndrew Trick // Add resources separately defined by each subtarget. 14821e46d488SAndrew Trick RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes"); 14831e46d488SAndrew Trick for (RecIter WRI = WRDefs.begin(), WRE = WRDefs.end(); WRI != WRE; ++WRI) { 14841e46d488SAndrew Trick Record *ModelDef = (*WRI)->getValueAsDef("SchedModel"); 14851e46d488SAndrew Trick addWriteRes(*WRI, getProcModel(ModelDef).Index); 14861e46d488SAndrew Trick } 1487dca870b2SAndrew Trick RecVec SWRDefs = Records.getAllDerivedDefinitions("SchedWriteRes"); 1488dca870b2SAndrew Trick for (RecIter WRI = SWRDefs.begin(), WRE = SWRDefs.end(); WRI != WRE; ++WRI) { 1489dca870b2SAndrew Trick Record *ModelDef = (*WRI)->getValueAsDef("SchedModel"); 1490dca870b2SAndrew Trick addWriteRes(*WRI, getProcModel(ModelDef).Index); 1491dca870b2SAndrew Trick } 14921e46d488SAndrew Trick RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance"); 14931e46d488SAndrew Trick for (RecIter RAI = RADefs.begin(), RAE = RADefs.end(); RAI != RAE; ++RAI) { 14941e46d488SAndrew Trick Record *ModelDef = (*RAI)->getValueAsDef("SchedModel"); 14951e46d488SAndrew Trick addReadAdvance(*RAI, getProcModel(ModelDef).Index); 14961e46d488SAndrew Trick } 1497dca870b2SAndrew Trick RecVec SRADefs = Records.getAllDerivedDefinitions("SchedReadAdvance"); 1498dca870b2SAndrew Trick for (RecIter RAI = SRADefs.begin(), RAE = SRADefs.end(); RAI != RAE; ++RAI) { 1499dca870b2SAndrew Trick if ((*RAI)->getValueInit("SchedModel")->isComplete()) { 1500dca870b2SAndrew Trick Record *ModelDef = (*RAI)->getValueAsDef("SchedModel"); 1501dca870b2SAndrew Trick addReadAdvance(*RAI, getProcModel(ModelDef).Index); 1502dca870b2SAndrew Trick } 1503dca870b2SAndrew Trick } 150440c4f380SAndrew Trick // Add ProcResGroups that are defined within this processor model, which may 150540c4f380SAndrew Trick // not be directly referenced but may directly specify a buffer size. 150640c4f380SAndrew Trick RecVec ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup"); 1507*fc500041SJaved Absar for (Record *PRG : make_range(ProcResGroups.begin(), ProcResGroups.end())) { 1508*fc500041SJaved Absar if (!PRG->getValueInit("SchedModel")->isComplete()) 150940c4f380SAndrew Trick continue; 1510*fc500041SJaved Absar CodeGenProcModel &PM = getProcModel(PRG->getValueAsDef("SchedModel")); 1511*fc500041SJaved Absar if (!is_contained(PM.ProcResourceDefs, PRG)) 1512*fc500041SJaved Absar PM.ProcResourceDefs.push_back(PRG); 151340c4f380SAndrew Trick } 15141e46d488SAndrew Trick // Finalize each ProcModel by sorting the record arrays. 15158a417c1fSCraig Topper for (CodeGenProcModel &PM : ProcModels) { 15161e46d488SAndrew Trick std::sort(PM.WriteResDefs.begin(), PM.WriteResDefs.end(), 15171e46d488SAndrew Trick LessRecord()); 15181e46d488SAndrew Trick std::sort(PM.ReadAdvanceDefs.begin(), PM.ReadAdvanceDefs.end(), 15191e46d488SAndrew Trick LessRecord()); 15201e46d488SAndrew Trick std::sort(PM.ProcResourceDefs.begin(), PM.ProcResourceDefs.end(), 15211e46d488SAndrew Trick LessRecord()); 15221e46d488SAndrew Trick DEBUG( 15231e46d488SAndrew Trick PM.dump(); 15241e46d488SAndrew Trick dbgs() << "WriteResDefs: "; 15251e46d488SAndrew Trick for (RecIter RI = PM.WriteResDefs.begin(), 15261e46d488SAndrew Trick RE = PM.WriteResDefs.end(); RI != RE; ++RI) { 15271e46d488SAndrew Trick if ((*RI)->isSubClassOf("WriteRes")) 15281e46d488SAndrew Trick dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " "; 15291e46d488SAndrew Trick else 15301e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 15311e46d488SAndrew Trick } 15321e46d488SAndrew Trick dbgs() << "\nReadAdvanceDefs: "; 15331e46d488SAndrew Trick for (RecIter RI = PM.ReadAdvanceDefs.begin(), 15341e46d488SAndrew Trick RE = PM.ReadAdvanceDefs.end(); RI != RE; ++RI) { 15351e46d488SAndrew Trick if ((*RI)->isSubClassOf("ReadAdvance")) 15361e46d488SAndrew Trick dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " "; 15371e46d488SAndrew Trick else 15381e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 15391e46d488SAndrew Trick } 15401e46d488SAndrew Trick dbgs() << "\nProcResourceDefs: "; 15411e46d488SAndrew Trick for (RecIter RI = PM.ProcResourceDefs.begin(), 15421e46d488SAndrew Trick RE = PM.ProcResourceDefs.end(); RI != RE; ++RI) { 15431e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 15441e46d488SAndrew Trick } 15451e46d488SAndrew Trick dbgs() << '\n'); 1546cf398b22SAndrew Trick verifyProcResourceGroups(PM); 15471e46d488SAndrew Trick } 15486b1fd9aaSMatthias Braun 15496b1fd9aaSMatthias Braun ProcResourceDefs.clear(); 15506b1fd9aaSMatthias Braun ProcResGroups.clear(); 15511e46d488SAndrew Trick } 15521e46d488SAndrew Trick 155317cb5799SMatthias Braun void CodeGenSchedModels::checkCompleteness() { 155417cb5799SMatthias Braun bool Complete = true; 155517cb5799SMatthias Braun bool HadCompleteModel = false; 155617cb5799SMatthias Braun for (const CodeGenProcModel &ProcModel : procModels()) { 155717cb5799SMatthias Braun if (!ProcModel.ModelDef->getValueAsBit("CompleteModel")) 155817cb5799SMatthias Braun continue; 155917cb5799SMatthias Braun for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 156017cb5799SMatthias Braun if (Inst->hasNoSchedulingInfo) 156117cb5799SMatthias Braun continue; 15625f95c9afSSimon Dardis if (ProcModel.isUnsupported(*Inst)) 15635f95c9afSSimon Dardis continue; 156417cb5799SMatthias Braun unsigned SCIdx = getSchedClassIdx(*Inst); 156517cb5799SMatthias Braun if (!SCIdx) { 156617cb5799SMatthias Braun if (Inst->TheDef->isValueUnset("SchedRW") && !HadCompleteModel) { 156717cb5799SMatthias Braun PrintError("No schedule information for instruction '" 156817cb5799SMatthias Braun + Inst->TheDef->getName() + "'"); 156917cb5799SMatthias Braun Complete = false; 157017cb5799SMatthias Braun } 157117cb5799SMatthias Braun continue; 157217cb5799SMatthias Braun } 157317cb5799SMatthias Braun 157417cb5799SMatthias Braun const CodeGenSchedClass &SC = getSchedClass(SCIdx); 157517cb5799SMatthias Braun if (!SC.Writes.empty()) 157617cb5799SMatthias Braun continue; 157775cda2f2SUlrich Weigand if (SC.ItinClassDef != nullptr && 157875cda2f2SUlrich Weigand SC.ItinClassDef->getName() != "NoItinerary") 157942d9ad9cSMatthias Braun continue; 158017cb5799SMatthias Braun 158117cb5799SMatthias Braun const RecVec &InstRWs = SC.InstRWs; 1582562e8294SDavid Majnemer auto I = find_if(InstRWs, [&ProcModel](const Record *R) { 1583562e8294SDavid Majnemer return R->getValueAsDef("SchedModel") == ProcModel.ModelDef; 158417cb5799SMatthias Braun }); 158517cb5799SMatthias Braun if (I == InstRWs.end()) { 158617cb5799SMatthias Braun PrintError("'" + ProcModel.ModelName + "' lacks information for '" + 158717cb5799SMatthias Braun Inst->TheDef->getName() + "'"); 158817cb5799SMatthias Braun Complete = false; 158917cb5799SMatthias Braun } 159017cb5799SMatthias Braun } 159117cb5799SMatthias Braun HadCompleteModel = true; 159217cb5799SMatthias Braun } 1593a939bd07SMatthias Braun if (!Complete) { 1594a939bd07SMatthias Braun errs() << "\n\nIncomplete schedule models found.\n" 1595a939bd07SMatthias Braun << "- Consider setting 'CompleteModel = 0' while developing new models.\n" 1596a939bd07SMatthias Braun << "- Pseudo instructions can be marked with 'hasNoSchedulingInfo = 1'.\n" 1597a939bd07SMatthias Braun << "- Instructions should usually have Sched<[...]> as a superclass, " 15985f95c9afSSimon Dardis "you may temporarily use an empty list.\n" 15995f95c9afSSimon Dardis << "- Instructions related to unsupported features can be excluded with " 16005f95c9afSSimon Dardis "list<Predicate> UnsupportedFeatures = [HasA,..,HasY]; in the " 16015f95c9afSSimon Dardis "processor model.\n\n"; 160217cb5799SMatthias Braun PrintFatalError("Incomplete schedule model"); 160317cb5799SMatthias Braun } 1604a939bd07SMatthias Braun } 160517cb5799SMatthias Braun 16061e46d488SAndrew Trick // Collect itinerary class resources for each processor. 16071e46d488SAndrew Trick void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) { 16081e46d488SAndrew Trick for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) { 16091e46d488SAndrew Trick const CodeGenProcModel &PM = ProcModels[PIdx]; 16101e46d488SAndrew Trick // For all ItinRW entries. 16111e46d488SAndrew Trick bool HasMatch = false; 16121e46d488SAndrew Trick for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end(); 16131e46d488SAndrew Trick II != IE; ++II) { 16141e46d488SAndrew Trick RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses"); 16151e46d488SAndrew Trick if (!std::count(Matched.begin(), Matched.end(), ItinClassDef)) 16161e46d488SAndrew Trick continue; 16171e46d488SAndrew Trick if (HasMatch) 1618635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "Duplicate itinerary class " 16191e46d488SAndrew Trick + ItinClassDef->getName() 16201e46d488SAndrew Trick + " in ItinResources for " + PM.ModelName); 16211e46d488SAndrew Trick HasMatch = true; 16221e46d488SAndrew Trick IdxVec Writes, Reads; 16231e46d488SAndrew Trick findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 16241e46d488SAndrew Trick IdxVec ProcIndices(1, PIdx); 16251e46d488SAndrew Trick collectRWResources(Writes, Reads, ProcIndices); 16261e46d488SAndrew Trick } 16271e46d488SAndrew Trick } 16281e46d488SAndrew Trick } 16291e46d488SAndrew Trick 1630d0b9c445SAndrew Trick void CodeGenSchedModels::collectRWResources(unsigned RWIdx, bool IsRead, 1631e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 1632d0b9c445SAndrew Trick const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead); 1633d0b9c445SAndrew Trick if (SchedRW.TheDef) { 1634d0b9c445SAndrew Trick if (!IsRead && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) { 1635e1761952SBenjamin Kramer for (unsigned Idx : ProcIndices) 1636e1761952SBenjamin Kramer addWriteRes(SchedRW.TheDef, Idx); 1637d0b9c445SAndrew Trick } 1638d0b9c445SAndrew Trick else if (IsRead && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) { 1639e1761952SBenjamin Kramer for (unsigned Idx : ProcIndices) 1640e1761952SBenjamin Kramer addReadAdvance(SchedRW.TheDef, Idx); 1641d0b9c445SAndrew Trick } 1642d0b9c445SAndrew Trick } 1643d0b9c445SAndrew Trick for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end(); 1644d0b9c445SAndrew Trick AI != AE; ++AI) { 1645d0b9c445SAndrew Trick IdxVec AliasProcIndices; 1646d0b9c445SAndrew Trick if ((*AI)->getValueInit("SchedModel")->isComplete()) { 1647d0b9c445SAndrew Trick AliasProcIndices.push_back( 1648d0b9c445SAndrew Trick getProcModel((*AI)->getValueAsDef("SchedModel")).Index); 1649d0b9c445SAndrew Trick } 1650d0b9c445SAndrew Trick else 1651d0b9c445SAndrew Trick AliasProcIndices = ProcIndices; 1652d0b9c445SAndrew Trick const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW")); 1653d0b9c445SAndrew Trick assert(AliasRW.IsRead == IsRead && "cannot alias reads to writes"); 1654d0b9c445SAndrew Trick 1655d0b9c445SAndrew Trick IdxVec ExpandedRWs; 1656d0b9c445SAndrew Trick expandRWSequence(AliasRW.Index, ExpandedRWs, IsRead); 1657d0b9c445SAndrew Trick for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end(); 1658d0b9c445SAndrew Trick SI != SE; ++SI) { 1659d0b9c445SAndrew Trick collectRWResources(*SI, IsRead, AliasProcIndices); 1660d0b9c445SAndrew Trick } 1661d0b9c445SAndrew Trick } 1662d0b9c445SAndrew Trick } 16631e46d488SAndrew Trick 16641e46d488SAndrew Trick // Collect resources for a set of read/write types and processor indices. 1665e1761952SBenjamin Kramer void CodeGenSchedModels::collectRWResources(ArrayRef<unsigned> Writes, 1666e1761952SBenjamin Kramer ArrayRef<unsigned> Reads, 1667e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 1668e1761952SBenjamin Kramer for (unsigned Idx : Writes) 1669e1761952SBenjamin Kramer collectRWResources(Idx, /*IsRead=*/false, ProcIndices); 1670d0b9c445SAndrew Trick 1671e1761952SBenjamin Kramer for (unsigned Idx : Reads) 1672e1761952SBenjamin Kramer collectRWResources(Idx, /*IsRead=*/true, ProcIndices); 16731e46d488SAndrew Trick } 1674d0b9c445SAndrew Trick 16751e46d488SAndrew Trick // Find the processor's resource units for this kind of resource. 16761e46d488SAndrew Trick Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind, 16771e46d488SAndrew Trick const CodeGenProcModel &PM) const { 16781e46d488SAndrew Trick if (ProcResKind->isSubClassOf("ProcResourceUnits")) 16791e46d488SAndrew Trick return ProcResKind; 16801e46d488SAndrew Trick 168124064771SCraig Topper Record *ProcUnitDef = nullptr; 16826b1fd9aaSMatthias Braun assert(!ProcResourceDefs.empty()); 16836b1fd9aaSMatthias Braun assert(!ProcResGroups.empty()); 16841e46d488SAndrew Trick 168567b042c2SJaved Absar for (Record *ProcResDef : ProcResourceDefs) { 168667b042c2SJaved Absar if (ProcResDef->getValueAsDef("Kind") == ProcResKind 168767b042c2SJaved Absar && ProcResDef->getValueAsDef("SchedModel") == PM.ModelDef) { 16881e46d488SAndrew Trick if (ProcUnitDef) { 168967b042c2SJaved Absar PrintFatalError(ProcResDef->getLoc(), 16901e46d488SAndrew Trick "Multiple ProcessorResourceUnits associated with " 16911e46d488SAndrew Trick + ProcResKind->getName()); 16921e46d488SAndrew Trick } 169367b042c2SJaved Absar ProcUnitDef = ProcResDef; 16941e46d488SAndrew Trick } 16951e46d488SAndrew Trick } 169667b042c2SJaved Absar for (Record *ProcResGroup : ProcResGroups) { 169767b042c2SJaved Absar if (ProcResGroup == ProcResKind 169867b042c2SJaved Absar && ProcResGroup->getValueAsDef("SchedModel") == PM.ModelDef) { 16994e67cba8SAndrew Trick if (ProcUnitDef) { 170067b042c2SJaved Absar PrintFatalError((ProcResGroup)->getLoc(), 17014e67cba8SAndrew Trick "Multiple ProcessorResourceUnits associated with " 17024e67cba8SAndrew Trick + ProcResKind->getName()); 17034e67cba8SAndrew Trick } 170467b042c2SJaved Absar ProcUnitDef = ProcResGroup; 17054e67cba8SAndrew Trick } 17064e67cba8SAndrew Trick } 17071e46d488SAndrew Trick if (!ProcUnitDef) { 1708635debe8SJoerg Sonnenberger PrintFatalError(ProcResKind->getLoc(), 17091e46d488SAndrew Trick "No ProcessorResources associated with " 17101e46d488SAndrew Trick + ProcResKind->getName()); 17111e46d488SAndrew Trick } 17121e46d488SAndrew Trick return ProcUnitDef; 17131e46d488SAndrew Trick } 17141e46d488SAndrew Trick 17151e46d488SAndrew Trick // Iteratively add a resource and its super resources. 17161e46d488SAndrew Trick void CodeGenSchedModels::addProcResource(Record *ProcResKind, 17171e46d488SAndrew Trick CodeGenProcModel &PM) { 1718a3fe70d2SEugene Zelenko while (true) { 17191e46d488SAndrew Trick Record *ProcResUnits = findProcResUnits(ProcResKind, PM); 17201e46d488SAndrew Trick 17211e46d488SAndrew Trick // See if this ProcResource is already associated with this processor. 172242531260SDavid Majnemer if (is_contained(PM.ProcResourceDefs, ProcResUnits)) 17231e46d488SAndrew Trick return; 17241e46d488SAndrew Trick 17251e46d488SAndrew Trick PM.ProcResourceDefs.push_back(ProcResUnits); 17264e67cba8SAndrew Trick if (ProcResUnits->isSubClassOf("ProcResGroup")) 17274e67cba8SAndrew Trick return; 17284e67cba8SAndrew Trick 17291e46d488SAndrew Trick if (!ProcResUnits->getValueInit("Super")->isComplete()) 17301e46d488SAndrew Trick return; 17311e46d488SAndrew Trick 17321e46d488SAndrew Trick ProcResKind = ProcResUnits->getValueAsDef("Super"); 17331e46d488SAndrew Trick } 17341e46d488SAndrew Trick } 17351e46d488SAndrew Trick 17361e46d488SAndrew Trick // Add resources for a SchedWrite to this processor if they don't exist. 17371e46d488SAndrew Trick void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) { 17389257b8f8SAndrew Trick assert(PIdx && "don't add resources to an invalid Processor model"); 17399257b8f8SAndrew Trick 17401e46d488SAndrew Trick RecVec &WRDefs = ProcModels[PIdx].WriteResDefs; 174142531260SDavid Majnemer if (is_contained(WRDefs, ProcWriteResDef)) 17421e46d488SAndrew Trick return; 17431e46d488SAndrew Trick WRDefs.push_back(ProcWriteResDef); 17441e46d488SAndrew Trick 17451e46d488SAndrew Trick // Visit ProcResourceKinds referenced by the newly discovered WriteRes. 17461e46d488SAndrew Trick RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources"); 17471e46d488SAndrew Trick for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end(); 17481e46d488SAndrew Trick WritePRI != WritePRE; ++WritePRI) { 17491e46d488SAndrew Trick addProcResource(*WritePRI, ProcModels[PIdx]); 17501e46d488SAndrew Trick } 17511e46d488SAndrew Trick } 17521e46d488SAndrew Trick 17531e46d488SAndrew Trick // Add resources for a ReadAdvance to this processor if they don't exist. 17541e46d488SAndrew Trick void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef, 17551e46d488SAndrew Trick unsigned PIdx) { 17561e46d488SAndrew Trick RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs; 175742531260SDavid Majnemer if (is_contained(RADefs, ProcReadAdvanceDef)) 17581e46d488SAndrew Trick return; 17591e46d488SAndrew Trick RADefs.push_back(ProcReadAdvanceDef); 17601e46d488SAndrew Trick } 17611e46d488SAndrew Trick 17628fa00f50SAndrew Trick unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const { 17630d955d0bSDavid Majnemer RecIter PRPos = find(ProcResourceDefs, PRDef); 17648fa00f50SAndrew Trick if (PRPos == ProcResourceDefs.end()) 1765635debe8SJoerg Sonnenberger PrintFatalError(PRDef->getLoc(), "ProcResource def is not included in " 17668fa00f50SAndrew Trick "the ProcResources list for " + ModelName); 17678fa00f50SAndrew Trick // Idx=0 is reserved for invalid. 17687296139dSRafael Espindola return 1 + (PRPos - ProcResourceDefs.begin()); 17698fa00f50SAndrew Trick } 17708fa00f50SAndrew Trick 17715f95c9afSSimon Dardis bool CodeGenProcModel::isUnsupported(const CodeGenInstruction &Inst) const { 17725f95c9afSSimon Dardis for (const Record *TheDef : UnsupportedFeaturesDefs) { 17735f95c9afSSimon Dardis for (const Record *PredDef : Inst.TheDef->getValueAsListOfDefs("Predicates")) { 17745f95c9afSSimon Dardis if (TheDef->getName() == PredDef->getName()) 17755f95c9afSSimon Dardis return true; 17765f95c9afSSimon Dardis } 17775f95c9afSSimon Dardis } 17785f95c9afSSimon Dardis return false; 17795f95c9afSSimon Dardis } 17805f95c9afSSimon Dardis 178176686496SAndrew Trick #ifndef NDEBUG 178276686496SAndrew Trick void CodeGenProcModel::dump() const { 178376686496SAndrew Trick dbgs() << Index << ": " << ModelName << " " 178476686496SAndrew Trick << (ModelDef ? ModelDef->getName() : "inferred") << " " 178576686496SAndrew Trick << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n'; 178676686496SAndrew Trick } 178776686496SAndrew Trick 178876686496SAndrew Trick void CodeGenSchedRW::dump() const { 178976686496SAndrew Trick dbgs() << Name << (IsVariadic ? " (V) " : " "); 179076686496SAndrew Trick if (IsSequence) { 179176686496SAndrew Trick dbgs() << "("; 179276686496SAndrew Trick dumpIdxVec(Sequence); 179376686496SAndrew Trick dbgs() << ")"; 179476686496SAndrew Trick } 179576686496SAndrew Trick } 179676686496SAndrew Trick 179776686496SAndrew Trick void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const { 1798bf8a28dcSAndrew Trick dbgs() << "SCHEDCLASS " << Index << ":" << Name << '\n' 179976686496SAndrew Trick << " Writes: "; 180076686496SAndrew Trick for (unsigned i = 0, N = Writes.size(); i < N; ++i) { 180176686496SAndrew Trick SchedModels->getSchedWrite(Writes[i]).dump(); 180276686496SAndrew Trick if (i < N-1) { 180376686496SAndrew Trick dbgs() << '\n'; 180476686496SAndrew Trick dbgs().indent(10); 180576686496SAndrew Trick } 180676686496SAndrew Trick } 180776686496SAndrew Trick dbgs() << "\n Reads: "; 180876686496SAndrew Trick for (unsigned i = 0, N = Reads.size(); i < N; ++i) { 180976686496SAndrew Trick SchedModels->getSchedRead(Reads[i]).dump(); 181076686496SAndrew Trick if (i < N-1) { 181176686496SAndrew Trick dbgs() << '\n'; 181276686496SAndrew Trick dbgs().indent(10); 181376686496SAndrew Trick } 181476686496SAndrew Trick } 181576686496SAndrew Trick dbgs() << "\n ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n'; 1816e97978f9SAndrew Trick if (!Transitions.empty()) { 1817e97978f9SAndrew Trick dbgs() << "\n Transitions for Proc "; 181867b042c2SJaved Absar for (const CodeGenSchedTransition &Transition : Transitions) { 181967b042c2SJaved Absar dumpIdxVec(Transition.ProcIndices); 1820e97978f9SAndrew Trick } 1821e97978f9SAndrew Trick } 182276686496SAndrew Trick } 182333401e84SAndrew Trick 182433401e84SAndrew Trick void PredTransitions::dump() const { 182533401e84SAndrew Trick dbgs() << "Expanded Variants:\n"; 182633401e84SAndrew Trick for (std::vector<PredTransition>::const_iterator 182733401e84SAndrew Trick TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) { 182833401e84SAndrew Trick dbgs() << "{"; 182933401e84SAndrew Trick for (SmallVectorImpl<PredCheck>::const_iterator 183033401e84SAndrew Trick PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end(); 183133401e84SAndrew Trick PCI != PCE; ++PCI) { 183233401e84SAndrew Trick if (PCI != TI->PredTerm.begin()) 183333401e84SAndrew Trick dbgs() << ", "; 183433401e84SAndrew Trick dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name 183533401e84SAndrew Trick << ":" << PCI->Predicate->getName(); 183633401e84SAndrew Trick } 183733401e84SAndrew Trick dbgs() << "},\n => {"; 183833401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator 183933401e84SAndrew Trick WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end(); 184033401e84SAndrew Trick WSI != WSE; ++WSI) { 184133401e84SAndrew Trick dbgs() << "("; 184233401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 184333401e84SAndrew Trick WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) { 184433401e84SAndrew Trick if (WI != WSI->begin()) 184533401e84SAndrew Trick dbgs() << ", "; 184633401e84SAndrew Trick dbgs() << SchedModels.getSchedWrite(*WI).Name; 184733401e84SAndrew Trick } 184833401e84SAndrew Trick dbgs() << "),"; 184933401e84SAndrew Trick } 185033401e84SAndrew Trick dbgs() << "}\n"; 185133401e84SAndrew Trick } 185233401e84SAndrew Trick } 185376686496SAndrew Trick #endif // NDEBUG 1854