187255e34SAndrew Trick //===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===//
287255e34SAndrew Trick //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
687255e34SAndrew Trick //
787255e34SAndrew Trick //===----------------------------------------------------------------------===//
887255e34SAndrew Trick //
9cb402911SAlp Toker // This file defines structures to encapsulate the machine model as described in
1087255e34SAndrew Trick // the target description.
1187255e34SAndrew Trick //
1287255e34SAndrew Trick //===----------------------------------------------------------------------===//
1387255e34SAndrew Trick 
1487255e34SAndrew Trick #include "CodeGenSchedule.h"
15cbce2f02SBenjamin Kramer #include "CodeGenInstruction.h"
1687255e34SAndrew Trick #include "CodeGenTarget.h"
17f19eacfeSCraig Topper #include "llvm/ADT/MapVector.h"
18cbce2f02SBenjamin Kramer #include "llvm/ADT/STLExtras.h"
19a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallPtrSet.h"
20a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallSet.h"
21a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallVector.h"
22a3fe70d2SEugene Zelenko #include "llvm/Support/Casting.h"
2387255e34SAndrew Trick #include "llvm/Support/Debug.h"
249e1deb69SAndrew Trick #include "llvm/Support/Regex.h"
25cbce2f02SBenjamin Kramer #include "llvm/Support/raw_ostream.h"
2691d19d8eSChandler Carruth #include "llvm/TableGen/Error.h"
27a3fe70d2SEugene Zelenko #include <algorithm>
28a3fe70d2SEugene Zelenko #include <iterator>
29a3fe70d2SEugene Zelenko #include <utility>
3087255e34SAndrew Trick 
3187255e34SAndrew Trick using namespace llvm;
3287255e34SAndrew Trick 
3397acce29SChandler Carruth #define DEBUG_TYPE "subtarget-emitter"
3497acce29SChandler Carruth 
3576686496SAndrew Trick #ifndef NDEBUG
36e1761952SBenjamin Kramer static void dumpIdxVec(ArrayRef<unsigned> V) {
37e1761952SBenjamin Kramer   for (unsigned Idx : V)
38e1761952SBenjamin Kramer     dbgs() << Idx << ", ";
3933401e84SAndrew Trick }
4076686496SAndrew Trick #endif
4176686496SAndrew Trick 
4205c5a932SJuergen Ributzka namespace {
43a3fe70d2SEugene Zelenko 
449e1deb69SAndrew Trick // (instrs a, b, ...) Evaluate and union all arguments. Identical to AddOp.
459e1deb69SAndrew Trick struct InstrsOp : public SetTheory::Operator {
46716b0730SCraig Topper   void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts,
47716b0730SCraig Topper              ArrayRef<SMLoc> Loc) override {
4870909373SJoerg Sonnenberger     ST.evaluate(Expr->arg_begin(), Expr->arg_end(), Elts, Loc);
499e1deb69SAndrew Trick   }
5005c5a932SJuergen Ributzka };
519e1deb69SAndrew Trick 
529e1deb69SAndrew Trick // (instregex "OpcPat",...) Find all instructions matching an opcode pattern.
539e1deb69SAndrew Trick struct InstRegexOp : public SetTheory::Operator {
549e1deb69SAndrew Trick   const CodeGenTarget &Target;
559e1deb69SAndrew Trick   InstRegexOp(const CodeGenTarget &t): Target(t) {}
569e1deb69SAndrew Trick 
57cbce2f02SBenjamin Kramer   /// Remove any text inside of parentheses from S.
58cbce2f02SBenjamin Kramer   static std::string removeParens(llvm::StringRef S) {
59cbce2f02SBenjamin Kramer     std::string Result;
60cbce2f02SBenjamin Kramer     unsigned Paren = 0;
61cbce2f02SBenjamin Kramer     // NB: We don't care about escaped parens here.
62cbce2f02SBenjamin Kramer     for (char C : S) {
63cbce2f02SBenjamin Kramer       switch (C) {
64cbce2f02SBenjamin Kramer       case '(':
65cbce2f02SBenjamin Kramer         ++Paren;
66cbce2f02SBenjamin Kramer         break;
67cbce2f02SBenjamin Kramer       case ')':
68cbce2f02SBenjamin Kramer         --Paren;
69cbce2f02SBenjamin Kramer         break;
70cbce2f02SBenjamin Kramer       default:
71cbce2f02SBenjamin Kramer         if (Paren == 0)
72cbce2f02SBenjamin Kramer           Result += C;
73cbce2f02SBenjamin Kramer       }
74cbce2f02SBenjamin Kramer     }
75cbce2f02SBenjamin Kramer     return Result;
76cbce2f02SBenjamin Kramer   }
77cbce2f02SBenjamin Kramer 
7805c5a932SJuergen Ributzka   void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts,
79716b0730SCraig Topper              ArrayRef<SMLoc> Loc) override {
80d760c20cSRoman Tereshin     ArrayRef<const CodeGenInstruction *> Instructions =
81d760c20cSRoman Tereshin         Target.getInstructionsByEnumValue();
82d760c20cSRoman Tereshin 
83d760c20cSRoman Tereshin     unsigned NumGeneric = Target.getNumFixedInstructions();
849e493183SRoman Tereshin     unsigned NumPseudos = Target.getNumPseudoInstructions();
85d760c20cSRoman Tereshin     auto Generics = Instructions.slice(0, NumGeneric);
869e493183SRoman Tereshin     auto Pseudos = Instructions.slice(NumGeneric, NumPseudos);
879e493183SRoman Tereshin     auto NonPseudos = Instructions.slice(NumGeneric + NumPseudos);
88d760c20cSRoman Tereshin 
89fc500041SJaved Absar     for (Init *Arg : make_range(Expr->arg_begin(), Expr->arg_end())) {
90fc500041SJaved Absar       StringInit *SI = dyn_cast<StringInit>(Arg);
919e1deb69SAndrew Trick       if (!SI)
92cbce2f02SBenjamin Kramer         PrintFatalError(Loc, "instregex requires pattern string: " +
93cbce2f02SBenjamin Kramer                                  Expr->getAsString());
9475cc2f9eSSimon Pilgrim       StringRef Original = SI->getValue();
9575cc2f9eSSimon Pilgrim 
96cbce2f02SBenjamin Kramer       // Extract a prefix that we can binary search on.
97cbce2f02SBenjamin Kramer       static const char RegexMetachars[] = "()^$|*+?.[]\\{}";
9875cc2f9eSSimon Pilgrim       auto FirstMeta = Original.find_first_of(RegexMetachars);
9975cc2f9eSSimon Pilgrim 
100cbce2f02SBenjamin Kramer       // Look for top-level | or ?. We cannot optimize them to binary search.
10175cc2f9eSSimon Pilgrim       if (removeParens(Original).find_first_of("|?") != std::string::npos)
102cbce2f02SBenjamin Kramer         FirstMeta = 0;
10375cc2f9eSSimon Pilgrim 
10475cc2f9eSSimon Pilgrim       Optional<Regex> Regexpr = None;
10575cc2f9eSSimon Pilgrim       StringRef Prefix = Original.substr(0, FirstMeta);
10634d512ecSSimon Pilgrim       StringRef PatStr = Original.substr(FirstMeta);
10734d512ecSSimon Pilgrim       if (!PatStr.empty()) {
108cbce2f02SBenjamin Kramer         // For the rest use a python-style prefix match.
10934d512ecSSimon Pilgrim         std::string pat = PatStr;
1109e1deb69SAndrew Trick         if (pat[0] != '^') {
1119e1deb69SAndrew Trick           pat.insert(0, "^(");
1129e1deb69SAndrew Trick           pat.insert(pat.end(), ')');
1139e1deb69SAndrew Trick         }
11475cc2f9eSSimon Pilgrim         Regexpr = Regex(pat);
1159e1deb69SAndrew Trick       }
11675cc2f9eSSimon Pilgrim 
117d044f9c9SSimon Pilgrim       int NumMatches = 0;
118d044f9c9SSimon Pilgrim 
119cbce2f02SBenjamin Kramer       // The generic opcodes are unsorted, handle them manually.
12075cc2f9eSSimon Pilgrim       for (auto *Inst : Generics) {
12175cc2f9eSSimon Pilgrim         StringRef InstName = Inst->TheDef->getName();
12275cc2f9eSSimon Pilgrim         if (InstName.startswith(Prefix) &&
123d044f9c9SSimon Pilgrim             (!Regexpr || Regexpr->match(InstName.substr(Prefix.size())))) {
124cbce2f02SBenjamin Kramer           Elts.insert(Inst->TheDef);
125d044f9c9SSimon Pilgrim           NumMatches++;
126d044f9c9SSimon Pilgrim         }
127cbce2f02SBenjamin Kramer       }
128cbce2f02SBenjamin Kramer 
1299e493183SRoman Tereshin       // Target instructions are split into two ranges: pseudo instructions
1309e493183SRoman Tereshin       // first, than non-pseudos. Each range is in lexicographical order
1319e493183SRoman Tereshin       // sorted by name. Find the sub-ranges that start with our prefix.
132cbce2f02SBenjamin Kramer       struct Comp {
133cbce2f02SBenjamin Kramer         bool operator()(const CodeGenInstruction *LHS, StringRef RHS) {
134cbce2f02SBenjamin Kramer           return LHS->TheDef->getName() < RHS;
135cbce2f02SBenjamin Kramer         }
136cbce2f02SBenjamin Kramer         bool operator()(StringRef LHS, const CodeGenInstruction *RHS) {
137cbce2f02SBenjamin Kramer           return LHS < RHS->TheDef->getName() &&
138cbce2f02SBenjamin Kramer                  !RHS->TheDef->getName().startswith(LHS);
139cbce2f02SBenjamin Kramer         }
140cbce2f02SBenjamin Kramer       };
1419e493183SRoman Tereshin       auto Range1 =
1429e493183SRoman Tereshin           std::equal_range(Pseudos.begin(), Pseudos.end(), Prefix, Comp());
1439e493183SRoman Tereshin       auto Range2 = std::equal_range(NonPseudos.begin(), NonPseudos.end(),
14475cc2f9eSSimon Pilgrim                                      Prefix, Comp());
145cbce2f02SBenjamin Kramer 
1469e493183SRoman Tereshin       // For these ranges we know that instruction names start with the prefix.
1479e493183SRoman Tereshin       // Check if there's a regex that needs to be checked.
148d760c20cSRoman Tereshin       const auto HandleNonGeneric = [&](const CodeGenInstruction *Inst) {
14975cc2f9eSSimon Pilgrim         StringRef InstName = Inst->TheDef->getName();
150d044f9c9SSimon Pilgrim         if (!Regexpr || Regexpr->match(InstName.substr(Prefix.size()))) {
1518a417c1fSCraig Topper           Elts.insert(Inst->TheDef);
152d044f9c9SSimon Pilgrim           NumMatches++;
1539e1deb69SAndrew Trick         }
154d760c20cSRoman Tereshin       };
1559e493183SRoman Tereshin       std::for_each(Range1.first, Range1.second, HandleNonGeneric);
1569e493183SRoman Tereshin       std::for_each(Range2.first, Range2.second, HandleNonGeneric);
157d044f9c9SSimon Pilgrim 
158d044f9c9SSimon Pilgrim       if (0 == NumMatches)
159d044f9c9SSimon Pilgrim         PrintFatalError(Loc, "instregex has no matches: " + Original);
160d044f9c9SSimon Pilgrim     }
1619e1deb69SAndrew Trick   }
16205c5a932SJuergen Ributzka };
163a3fe70d2SEugene Zelenko 
16405c5a932SJuergen Ributzka } // end anonymous namespace
1659e1deb69SAndrew Trick 
16676686496SAndrew Trick /// CodeGenModels ctor interprets machine model records and populates maps.
16787255e34SAndrew Trick CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK,
16887255e34SAndrew Trick                                        const CodeGenTarget &TGT):
169bf8a28dcSAndrew Trick   Records(RK), Target(TGT) {
17087255e34SAndrew Trick 
1719e1deb69SAndrew Trick   Sets.addFieldExpander("InstRW", "Instrs");
1729e1deb69SAndrew Trick 
1739e1deb69SAndrew Trick   // Allow Set evaluation to recognize the dags used in InstRW records:
1749e1deb69SAndrew Trick   // (instrs Op1, Op1...)
175ba6057deSCraig Topper   Sets.addOperator("instrs", llvm::make_unique<InstrsOp>());
176ba6057deSCraig Topper   Sets.addOperator("instregex", llvm::make_unique<InstRegexOp>(Target));
1779e1deb69SAndrew Trick 
17876686496SAndrew Trick   // Instantiate a CodeGenProcModel for each SchedMachineModel with the values
17976686496SAndrew Trick   // that are explicitly referenced in tablegen records. Resources associated
18076686496SAndrew Trick   // with each processor will be derived later. Populate ProcModelMap with the
18176686496SAndrew Trick   // CodeGenProcModel instances.
18276686496SAndrew Trick   collectProcModels();
18387255e34SAndrew Trick 
18476686496SAndrew Trick   // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly
18576686496SAndrew Trick   // defined, and populate SchedReads and SchedWrites vectors. Implicit
18676686496SAndrew Trick   // SchedReadWrites that represent sequences derived from expanded variant will
18776686496SAndrew Trick   // be inferred later.
18876686496SAndrew Trick   collectSchedRW();
18976686496SAndrew Trick 
19076686496SAndrew Trick   // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly
19176686496SAndrew Trick   // required by an instruction definition, and populate SchedClassIdxMap. Set
19276686496SAndrew Trick   // NumItineraryClasses to the number of explicit itinerary classes referenced
19376686496SAndrew Trick   // by instructions. Set NumInstrSchedClasses to the number of itinerary
19476686496SAndrew Trick   // classes plus any classes implied by instructions that derive from class
19576686496SAndrew Trick   // Sched and provide SchedRW list. This does not infer any new classes from
19676686496SAndrew Trick   // SchedVariant.
19776686496SAndrew Trick   collectSchedClasses();
19876686496SAndrew Trick 
19976686496SAndrew Trick   // Find instruction itineraries for each processor. Sort and populate
2009257b8f8SAndrew Trick   // CodeGenProcModel::ItinDefList. (Cycle-to-cycle itineraries). This requires
20176686496SAndrew Trick   // all itinerary classes to be discovered.
20276686496SAndrew Trick   collectProcItins();
20376686496SAndrew Trick 
20476686496SAndrew Trick   // Find ItinRW records for each processor and itinerary class.
20576686496SAndrew Trick   // (For per-operand resources mapped to itinerary classes).
20676686496SAndrew Trick   collectProcItinRW();
20733401e84SAndrew Trick 
2085f95c9afSSimon Dardis   // Find UnsupportedFeatures records for each processor.
2095f95c9afSSimon Dardis   // (For per-operand resources mapped to itinerary classes).
2105f95c9afSSimon Dardis   collectProcUnsupportedFeatures();
2115f95c9afSSimon Dardis 
21233401e84SAndrew Trick   // Infer new SchedClasses from SchedVariant.
21333401e84SAndrew Trick   inferSchedClasses();
21433401e84SAndrew Trick 
2151e46d488SAndrew Trick   // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and
2161e46d488SAndrew Trick   // ProcResourceDefs.
217d34e60caSNicola Zaghen   LLVM_DEBUG(
218d34e60caSNicola Zaghen       dbgs() << "\n+++ RESOURCE DEFINITIONS (collectProcResources) +++\n");
2191e46d488SAndrew Trick   collectProcResources();
22017cb5799SMatthias Braun 
221c74ad502SAndrea Di Biagio   // Collect optional processor description.
222c74ad502SAndrea Di Biagio   collectOptionalProcessorInfo();
223c74ad502SAndrea Di Biagio 
2249eaf5aa0SAndrea Di Biagio   // Check MCInstPredicate definitions.
2259eaf5aa0SAndrea Di Biagio   checkMCInstPredicates();
2269eaf5aa0SAndrea Di Biagio 
2278b6c314bSAndrea Di Biagio   // Check STIPredicate definitions.
2288b6c314bSAndrea Di Biagio   checkSTIPredicates();
2298b6c314bSAndrea Di Biagio 
2308b6c314bSAndrea Di Biagio   // Find STIPredicate definitions for each processor model, and construct
2318b6c314bSAndrea Di Biagio   // STIPredicateFunction objects.
2328b6c314bSAndrea Di Biagio   collectSTIPredicates();
2338b6c314bSAndrea Di Biagio 
234c74ad502SAndrea Di Biagio   checkCompleteness();
235c74ad502SAndrea Di Biagio }
236c74ad502SAndrea Di Biagio 
2378b6c314bSAndrea Di Biagio void CodeGenSchedModels::checkSTIPredicates() const {
2388b6c314bSAndrea Di Biagio   DenseMap<StringRef, const Record *> Declarations;
2398b6c314bSAndrea Di Biagio 
2408b6c314bSAndrea Di Biagio   // There cannot be multiple declarations with the same name.
2418b6c314bSAndrea Di Biagio   const RecVec Decls = Records.getAllDerivedDefinitions("STIPredicateDecl");
2428b6c314bSAndrea Di Biagio   for (const Record *R : Decls) {
2438b6c314bSAndrea Di Biagio     StringRef Name = R->getValueAsString("Name");
2448b6c314bSAndrea Di Biagio     const auto It = Declarations.find(Name);
2458b6c314bSAndrea Di Biagio     if (It == Declarations.end()) {
2468b6c314bSAndrea Di Biagio       Declarations[Name] = R;
2478b6c314bSAndrea Di Biagio       continue;
2488b6c314bSAndrea Di Biagio     }
2498b6c314bSAndrea Di Biagio 
2508b6c314bSAndrea Di Biagio     PrintError(R->getLoc(), "STIPredicate " + Name + " multiply declared.");
2518b6c314bSAndrea Di Biagio     PrintNote(It->second->getLoc(), "Previous declaration was here.");
2528b6c314bSAndrea Di Biagio     PrintFatalError(R->getLoc(), "Invalid STIPredicateDecl found.");
2538b6c314bSAndrea Di Biagio   }
2548b6c314bSAndrea Di Biagio 
2558b6c314bSAndrea Di Biagio   // Disallow InstructionEquivalenceClasses with an empty instruction list.
2568b6c314bSAndrea Di Biagio   const RecVec Defs =
2578b6c314bSAndrea Di Biagio       Records.getAllDerivedDefinitions("InstructionEquivalenceClass");
2588b6c314bSAndrea Di Biagio   for (const Record *R : Defs) {
2598b6c314bSAndrea Di Biagio     RecVec Opcodes = R->getValueAsListOfDefs("Opcodes");
2608b6c314bSAndrea Di Biagio     if (Opcodes.empty()) {
2618b6c314bSAndrea Di Biagio       PrintFatalError(R->getLoc(), "Invalid InstructionEquivalenceClass "
2628b6c314bSAndrea Di Biagio                                    "defined with an empty opcode list.");
2638b6c314bSAndrea Di Biagio     }
2648b6c314bSAndrea Di Biagio   }
2658b6c314bSAndrea Di Biagio }
2668b6c314bSAndrea Di Biagio 
2678b6c314bSAndrea Di Biagio // Used by function `processSTIPredicate` to construct a mask of machine
2688b6c314bSAndrea Di Biagio // instruction operands.
2698b6c314bSAndrea Di Biagio static APInt constructOperandMask(ArrayRef<int64_t> Indices) {
2708b6c314bSAndrea Di Biagio   APInt OperandMask;
2718b6c314bSAndrea Di Biagio   if (Indices.empty())
2728b6c314bSAndrea Di Biagio     return OperandMask;
2738b6c314bSAndrea Di Biagio 
2748b6c314bSAndrea Di Biagio   int64_t MaxIndex = *std::max_element(Indices.begin(), Indices.end());
2758b6c314bSAndrea Di Biagio   assert(MaxIndex >= 0 && "Invalid negative indices in input!");
2768b6c314bSAndrea Di Biagio   OperandMask = OperandMask.zext(MaxIndex + 1);
2778b6c314bSAndrea Di Biagio   for (const int64_t Index : Indices) {
2788b6c314bSAndrea Di Biagio     assert(Index >= 0 && "Invalid negative indices!");
2798b6c314bSAndrea Di Biagio     OperandMask.setBit(Index);
2808b6c314bSAndrea Di Biagio   }
2818b6c314bSAndrea Di Biagio 
2828b6c314bSAndrea Di Biagio   return OperandMask;
2838b6c314bSAndrea Di Biagio }
2848b6c314bSAndrea Di Biagio 
2858b6c314bSAndrea Di Biagio static void
2868b6c314bSAndrea Di Biagio processSTIPredicate(STIPredicateFunction &Fn,
2878b6c314bSAndrea Di Biagio                     const DenseMap<Record *, unsigned> &ProcModelMap) {
2888b6c314bSAndrea Di Biagio   DenseMap<const Record *, unsigned> Opcode2Index;
2898b6c314bSAndrea Di Biagio   using OpcodeMapPair = std::pair<const Record *, OpcodeInfo>;
2908b6c314bSAndrea Di Biagio   std::vector<OpcodeMapPair> OpcodeMappings;
2918b6c314bSAndrea Di Biagio   std::vector<std::pair<APInt, APInt>> OpcodeMasks;
2928b6c314bSAndrea Di Biagio 
2938b6c314bSAndrea Di Biagio   DenseMap<const Record *, unsigned> Predicate2Index;
2948b6c314bSAndrea Di Biagio   unsigned NumUniquePredicates = 0;
2958b6c314bSAndrea Di Biagio 
2968b6c314bSAndrea Di Biagio   // Number unique predicates and opcodes used by InstructionEquivalenceClass
2978b6c314bSAndrea Di Biagio   // definitions. Each unique opcode will be associated with an OpcodeInfo
2988b6c314bSAndrea Di Biagio   // object.
2998b6c314bSAndrea Di Biagio   for (const Record *Def : Fn.getDefinitions()) {
3008b6c314bSAndrea Di Biagio     RecVec Classes = Def->getValueAsListOfDefs("Classes");
3018b6c314bSAndrea Di Biagio     for (const Record *EC : Classes) {
3028b6c314bSAndrea Di Biagio       const Record *Pred = EC->getValueAsDef("Predicate");
3038b6c314bSAndrea Di Biagio       if (Predicate2Index.find(Pred) == Predicate2Index.end())
3048b6c314bSAndrea Di Biagio         Predicate2Index[Pred] = NumUniquePredicates++;
3058b6c314bSAndrea Di Biagio 
3068b6c314bSAndrea Di Biagio       RecVec Opcodes = EC->getValueAsListOfDefs("Opcodes");
3078b6c314bSAndrea Di Biagio       for (const Record *Opcode : Opcodes) {
3088b6c314bSAndrea Di Biagio         if (Opcode2Index.find(Opcode) == Opcode2Index.end()) {
3098b6c314bSAndrea Di Biagio           Opcode2Index[Opcode] = OpcodeMappings.size();
3108b6c314bSAndrea Di Biagio           OpcodeMappings.emplace_back(Opcode, OpcodeInfo());
3118b6c314bSAndrea Di Biagio         }
3128b6c314bSAndrea Di Biagio       }
3138b6c314bSAndrea Di Biagio     }
3148b6c314bSAndrea Di Biagio   }
3158b6c314bSAndrea Di Biagio 
3168b6c314bSAndrea Di Biagio   // Initialize vector `OpcodeMasks` with default values.  We want to keep track
3178b6c314bSAndrea Di Biagio   // of which processors "use" which opcodes.  We also want to be able to
3188b6c314bSAndrea Di Biagio   // identify predicates that are used by different processors for a same
3198b6c314bSAndrea Di Biagio   // opcode.
3208b6c314bSAndrea Di Biagio   // This information is used later on by this algorithm to sort OpcodeMapping
3218b6c314bSAndrea Di Biagio   // elements based on their processor and predicate sets.
3228b6c314bSAndrea Di Biagio   OpcodeMasks.resize(OpcodeMappings.size());
3238b6c314bSAndrea Di Biagio   APInt DefaultProcMask(ProcModelMap.size(), 0);
3248b6c314bSAndrea Di Biagio   APInt DefaultPredMask(NumUniquePredicates, 0);
3258b6c314bSAndrea Di Biagio   for (std::pair<APInt, APInt> &MaskPair : OpcodeMasks)
3268b6c314bSAndrea Di Biagio     MaskPair = std::make_pair(DefaultProcMask, DefaultPredMask);
3278b6c314bSAndrea Di Biagio 
3288b6c314bSAndrea Di Biagio   // Construct a OpcodeInfo object for every unique opcode declared by an
3298b6c314bSAndrea Di Biagio   // InstructionEquivalenceClass definition.
3308b6c314bSAndrea Di Biagio   for (const Record *Def : Fn.getDefinitions()) {
3318b6c314bSAndrea Di Biagio     RecVec Classes = Def->getValueAsListOfDefs("Classes");
3328b6c314bSAndrea Di Biagio     const Record *SchedModel = Def->getValueAsDef("SchedModel");
3338b6c314bSAndrea Di Biagio     unsigned ProcIndex = ProcModelMap.find(SchedModel)->second;
3348b6c314bSAndrea Di Biagio     APInt ProcMask(ProcModelMap.size(), 0);
3358b6c314bSAndrea Di Biagio     ProcMask.setBit(ProcIndex);
3368b6c314bSAndrea Di Biagio 
3378b6c314bSAndrea Di Biagio     for (const Record *EC : Classes) {
3388b6c314bSAndrea Di Biagio       RecVec Opcodes = EC->getValueAsListOfDefs("Opcodes");
3398b6c314bSAndrea Di Biagio 
3408b6c314bSAndrea Di Biagio       std::vector<int64_t> OpIndices =
3418b6c314bSAndrea Di Biagio           EC->getValueAsListOfInts("OperandIndices");
3428b6c314bSAndrea Di Biagio       APInt OperandMask = constructOperandMask(OpIndices);
3438b6c314bSAndrea Di Biagio 
3448b6c314bSAndrea Di Biagio       const Record *Pred = EC->getValueAsDef("Predicate");
3458b6c314bSAndrea Di Biagio       APInt PredMask(NumUniquePredicates, 0);
3468b6c314bSAndrea Di Biagio       PredMask.setBit(Predicate2Index[Pred]);
3478b6c314bSAndrea Di Biagio 
3488b6c314bSAndrea Di Biagio       for (const Record *Opcode : Opcodes) {
3498b6c314bSAndrea Di Biagio         unsigned OpcodeIdx = Opcode2Index[Opcode];
3508b6c314bSAndrea Di Biagio         if (OpcodeMasks[OpcodeIdx].first[ProcIndex]) {
3518b6c314bSAndrea Di Biagio           std::string Message =
3528b6c314bSAndrea Di Biagio               "Opcode " + Opcode->getName().str() +
3538b6c314bSAndrea Di Biagio               " used by multiple InstructionEquivalenceClass definitions.";
3548b6c314bSAndrea Di Biagio           PrintFatalError(EC->getLoc(), Message);
3558b6c314bSAndrea Di Biagio         }
3568b6c314bSAndrea Di Biagio         OpcodeMasks[OpcodeIdx].first |= ProcMask;
3578b6c314bSAndrea Di Biagio         OpcodeMasks[OpcodeIdx].second |= PredMask;
3588b6c314bSAndrea Di Biagio         OpcodeInfo &OI = OpcodeMappings[OpcodeIdx].second;
3598b6c314bSAndrea Di Biagio 
3608b6c314bSAndrea Di Biagio         OI.addPredicateForProcModel(ProcMask, OperandMask, Pred);
3618b6c314bSAndrea Di Biagio       }
3628b6c314bSAndrea Di Biagio     }
3638b6c314bSAndrea Di Biagio   }
3648b6c314bSAndrea Di Biagio 
3658b6c314bSAndrea Di Biagio   // Sort OpcodeMappings elements based on their CPU and predicate masks.
3668b6c314bSAndrea Di Biagio   // As a last resort, order elements by opcode identifier.
3670cac726aSFangrui Song   llvm::sort(OpcodeMappings,
3688b6c314bSAndrea Di Biagio              [&](const OpcodeMapPair &Lhs, const OpcodeMapPair &Rhs) {
3698b6c314bSAndrea Di Biagio                unsigned LhsIdx = Opcode2Index[Lhs.first];
3708b6c314bSAndrea Di Biagio                unsigned RhsIdx = Opcode2Index[Rhs.first];
3718b6c314bSAndrea Di Biagio                std::pair<APInt, APInt> &LhsMasks = OpcodeMasks[LhsIdx];
3728b6c314bSAndrea Di Biagio                std::pair<APInt, APInt> &RhsMasks = OpcodeMasks[RhsIdx];
3738b6c314bSAndrea Di Biagio 
3748b6c314bSAndrea Di Biagio                if (LhsMasks.first != RhsMasks.first) {
3758b6c314bSAndrea Di Biagio                  if (LhsMasks.first.countPopulation() <
3768b6c314bSAndrea Di Biagio                      RhsMasks.first.countPopulation())
3778b6c314bSAndrea Di Biagio                    return true;
3788b6c314bSAndrea Di Biagio                  return LhsMasks.first.countLeadingZeros() >
3798b6c314bSAndrea Di Biagio                         RhsMasks.first.countLeadingZeros();
3808b6c314bSAndrea Di Biagio                }
3818b6c314bSAndrea Di Biagio 
3828b6c314bSAndrea Di Biagio                if (LhsMasks.second != RhsMasks.second) {
3838b6c314bSAndrea Di Biagio                  if (LhsMasks.second.countPopulation() <
3848b6c314bSAndrea Di Biagio                      RhsMasks.second.countPopulation())
3858b6c314bSAndrea Di Biagio                    return true;
3868b6c314bSAndrea Di Biagio                  return LhsMasks.second.countLeadingZeros() >
3878b6c314bSAndrea Di Biagio                         RhsMasks.second.countLeadingZeros();
3888b6c314bSAndrea Di Biagio                }
3898b6c314bSAndrea Di Biagio 
3908b6c314bSAndrea Di Biagio                return LhsIdx < RhsIdx;
3918b6c314bSAndrea Di Biagio              });
3928b6c314bSAndrea Di Biagio 
3938b6c314bSAndrea Di Biagio   // Now construct opcode groups. Groups are used by the SubtargetEmitter when
3948b6c314bSAndrea Di Biagio   // expanding the body of a STIPredicate function. In particular, each opcode
3958b6c314bSAndrea Di Biagio   // group is expanded into a sequence of labels in a switch statement.
3968b6c314bSAndrea Di Biagio   // It identifies opcodes for which different processors define same predicates
3978b6c314bSAndrea Di Biagio   // and same opcode masks.
3988b6c314bSAndrea Di Biagio   for (OpcodeMapPair &Info : OpcodeMappings)
3998b6c314bSAndrea Di Biagio     Fn.addOpcode(Info.first, std::move(Info.second));
4008b6c314bSAndrea Di Biagio }
4018b6c314bSAndrea Di Biagio 
4028b6c314bSAndrea Di Biagio void CodeGenSchedModels::collectSTIPredicates() {
4038b6c314bSAndrea Di Biagio   // Map STIPredicateDecl records to elements of vector
4048b6c314bSAndrea Di Biagio   // CodeGenSchedModels::STIPredicates.
4058b6c314bSAndrea Di Biagio   DenseMap<const Record *, unsigned> Decl2Index;
4068b6c314bSAndrea Di Biagio 
4078b6c314bSAndrea Di Biagio   RecVec RV = Records.getAllDerivedDefinitions("STIPredicate");
4088b6c314bSAndrea Di Biagio   for (const Record *R : RV) {
4098b6c314bSAndrea Di Biagio     const Record *Decl = R->getValueAsDef("Declaration");
4108b6c314bSAndrea Di Biagio 
4118b6c314bSAndrea Di Biagio     const auto It = Decl2Index.find(Decl);
4128b6c314bSAndrea Di Biagio     if (It == Decl2Index.end()) {
4138b6c314bSAndrea Di Biagio       Decl2Index[Decl] = STIPredicates.size();
4148b6c314bSAndrea Di Biagio       STIPredicateFunction Predicate(Decl);
4158b6c314bSAndrea Di Biagio       Predicate.addDefinition(R);
4168b6c314bSAndrea Di Biagio       STIPredicates.emplace_back(std::move(Predicate));
4178b6c314bSAndrea Di Biagio       continue;
4188b6c314bSAndrea Di Biagio     }
4198b6c314bSAndrea Di Biagio 
4208b6c314bSAndrea Di Biagio     STIPredicateFunction &PreviousDef = STIPredicates[It->second];
4218b6c314bSAndrea Di Biagio     PreviousDef.addDefinition(R);
4228b6c314bSAndrea Di Biagio   }
4238b6c314bSAndrea Di Biagio 
4248b6c314bSAndrea Di Biagio   for (STIPredicateFunction &Fn : STIPredicates)
4258b6c314bSAndrea Di Biagio     processSTIPredicate(Fn, ProcModelMap);
4268b6c314bSAndrea Di Biagio }
4278b6c314bSAndrea Di Biagio 
4288b6c314bSAndrea Di Biagio void OpcodeInfo::addPredicateForProcModel(const llvm::APInt &CpuMask,
4298b6c314bSAndrea Di Biagio                                           const llvm::APInt &OperandMask,
4308b6c314bSAndrea Di Biagio                                           const Record *Predicate) {
4318b6c314bSAndrea Di Biagio   auto It = llvm::find_if(
4328b6c314bSAndrea Di Biagio       Predicates, [&OperandMask, &Predicate](const PredicateInfo &P) {
4338b6c314bSAndrea Di Biagio         return P.Predicate == Predicate && P.OperandMask == OperandMask;
4348b6c314bSAndrea Di Biagio       });
4358b6c314bSAndrea Di Biagio   if (It == Predicates.end()) {
4368b6c314bSAndrea Di Biagio     Predicates.emplace_back(CpuMask, OperandMask, Predicate);
4378b6c314bSAndrea Di Biagio     return;
4388b6c314bSAndrea Di Biagio   }
4398b6c314bSAndrea Di Biagio   It->ProcModelMask |= CpuMask;
4408b6c314bSAndrea Di Biagio }
4418b6c314bSAndrea Di Biagio 
4429eaf5aa0SAndrea Di Biagio void CodeGenSchedModels::checkMCInstPredicates() const {
4439eaf5aa0SAndrea Di Biagio   RecVec MCPredicates = Records.getAllDerivedDefinitions("TIIPredicate");
4449eaf5aa0SAndrea Di Biagio   if (MCPredicates.empty())
4459eaf5aa0SAndrea Di Biagio     return;
4469eaf5aa0SAndrea Di Biagio 
4479eaf5aa0SAndrea Di Biagio   // A target cannot have multiple TIIPredicate definitions with a same name.
4489eaf5aa0SAndrea Di Biagio   llvm::StringMap<const Record *> TIIPredicates(MCPredicates.size());
4499eaf5aa0SAndrea Di Biagio   for (const Record *TIIPred : MCPredicates) {
4509eaf5aa0SAndrea Di Biagio     StringRef Name = TIIPred->getValueAsString("FunctionName");
4519eaf5aa0SAndrea Di Biagio     StringMap<const Record *>::const_iterator It = TIIPredicates.find(Name);
4529eaf5aa0SAndrea Di Biagio     if (It == TIIPredicates.end()) {
4539eaf5aa0SAndrea Di Biagio       TIIPredicates[Name] = TIIPred;
4549eaf5aa0SAndrea Di Biagio       continue;
4559eaf5aa0SAndrea Di Biagio     }
4569eaf5aa0SAndrea Di Biagio 
4579eaf5aa0SAndrea Di Biagio     PrintError(TIIPred->getLoc(),
4589eaf5aa0SAndrea Di Biagio                "TIIPredicate " + Name + " is multiply defined.");
4599eaf5aa0SAndrea Di Biagio     PrintNote(It->second->getLoc(),
4609eaf5aa0SAndrea Di Biagio               " Previous definition of " + Name + " was here.");
4619eaf5aa0SAndrea Di Biagio     PrintFatalError(TIIPred->getLoc(),
4629eaf5aa0SAndrea Di Biagio                     "Found conflicting definitions of TIIPredicate.");
4639eaf5aa0SAndrea Di Biagio   }
4649eaf5aa0SAndrea Di Biagio }
4659eaf5aa0SAndrea Di Biagio 
466c74ad502SAndrea Di Biagio void CodeGenSchedModels::collectRetireControlUnits() {
467c74ad502SAndrea Di Biagio   RecVec Units = Records.getAllDerivedDefinitions("RetireControlUnit");
468c74ad502SAndrea Di Biagio 
469c74ad502SAndrea Di Biagio   for (Record *RCU : Units) {
470c74ad502SAndrea Di Biagio     CodeGenProcModel &PM = getProcModel(RCU->getValueAsDef("SchedModel"));
471c74ad502SAndrea Di Biagio     if (PM.RetireControlUnit) {
472c74ad502SAndrea Di Biagio       PrintError(RCU->getLoc(),
473c74ad502SAndrea Di Biagio                  "Expected a single RetireControlUnit definition");
474c74ad502SAndrea Di Biagio       PrintNote(PM.RetireControlUnit->getLoc(),
475c74ad502SAndrea Di Biagio                 "Previous definition of RetireControlUnit was here");
476c74ad502SAndrea Di Biagio     }
477c74ad502SAndrea Di Biagio     PM.RetireControlUnit = RCU;
478c74ad502SAndrea Di Biagio   }
479c74ad502SAndrea Di Biagio }
480c74ad502SAndrea Di Biagio 
481373a4ccfSAndrea Di Biagio void CodeGenSchedModels::collectLoadStoreQueueInfo() {
482373a4ccfSAndrea Di Biagio   RecVec Queues = Records.getAllDerivedDefinitions("MemoryQueue");
483373a4ccfSAndrea Di Biagio 
484373a4ccfSAndrea Di Biagio   for (Record *Queue : Queues) {
485373a4ccfSAndrea Di Biagio     CodeGenProcModel &PM = getProcModel(Queue->getValueAsDef("SchedModel"));
486373a4ccfSAndrea Di Biagio     if (Queue->isSubClassOf("LoadQueue")) {
487373a4ccfSAndrea Di Biagio       if (PM.LoadQueue) {
488373a4ccfSAndrea Di Biagio         PrintError(Queue->getLoc(),
489373a4ccfSAndrea Di Biagio                    "Expected a single LoadQueue definition");
490373a4ccfSAndrea Di Biagio         PrintNote(PM.LoadQueue->getLoc(),
491373a4ccfSAndrea Di Biagio                   "Previous definition of LoadQueue was here");
492373a4ccfSAndrea Di Biagio       }
493373a4ccfSAndrea Di Biagio 
494373a4ccfSAndrea Di Biagio       PM.LoadQueue = Queue;
495373a4ccfSAndrea Di Biagio     }
496373a4ccfSAndrea Di Biagio 
497373a4ccfSAndrea Di Biagio     if (Queue->isSubClassOf("StoreQueue")) {
498373a4ccfSAndrea Di Biagio       if (PM.StoreQueue) {
499373a4ccfSAndrea Di Biagio         PrintError(Queue->getLoc(),
500373a4ccfSAndrea Di Biagio                    "Expected a single StoreQueue definition");
501373a4ccfSAndrea Di Biagio         PrintNote(PM.LoadQueue->getLoc(),
502373a4ccfSAndrea Di Biagio                   "Previous definition of StoreQueue was here");
503373a4ccfSAndrea Di Biagio       }
504373a4ccfSAndrea Di Biagio 
505373a4ccfSAndrea Di Biagio       PM.StoreQueue = Queue;
506373a4ccfSAndrea Di Biagio     }
507373a4ccfSAndrea Di Biagio   }
508373a4ccfSAndrea Di Biagio }
509373a4ccfSAndrea Di Biagio 
510c74ad502SAndrea Di Biagio /// Collect optional processor information.
511c74ad502SAndrea Di Biagio void CodeGenSchedModels::collectOptionalProcessorInfo() {
5129da4d6dbSAndrea Di Biagio   // Find register file definitions for each processor.
5139da4d6dbSAndrea Di Biagio   collectRegisterFiles();
5149da4d6dbSAndrea Di Biagio 
515c74ad502SAndrea Di Biagio   // Collect processor RetireControlUnit descriptors if available.
516c74ad502SAndrea Di Biagio   collectRetireControlUnits();
517b449379eSClement Courbet 
518373a4ccfSAndrea Di Biagio   // Collect information about load/store queues.
519373a4ccfSAndrea Di Biagio   collectLoadStoreQueueInfo();
520373a4ccfSAndrea Di Biagio 
521b449379eSClement Courbet   checkCompleteness();
52287255e34SAndrew Trick }
52387255e34SAndrew Trick 
52476686496SAndrew Trick /// Gather all processor models.
52576686496SAndrew Trick void CodeGenSchedModels::collectProcModels() {
52676686496SAndrew Trick   RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor");
5270cac726aSFangrui Song   llvm::sort(ProcRecords, LessRecordFieldName());
52887255e34SAndrew Trick 
52976686496SAndrew Trick   // Reserve space because we can. Reallocation would be ok.
53076686496SAndrew Trick   ProcModels.reserve(ProcRecords.size()+1);
53176686496SAndrew Trick 
53276686496SAndrew Trick   // Use idx=0 for NoModel/NoItineraries.
53376686496SAndrew Trick   Record *NoModelDef = Records.getDef("NoSchedModel");
53476686496SAndrew Trick   Record *NoItinsDef = Records.getDef("NoItineraries");
535f5e2fc47SBenjamin Kramer   ProcModels.emplace_back(0, "NoSchedModel", NoModelDef, NoItinsDef);
53676686496SAndrew Trick   ProcModelMap[NoModelDef] = 0;
53776686496SAndrew Trick 
53876686496SAndrew Trick   // For each processor, find a unique machine model.
539d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "+++ PROCESSOR MODELs (addProcModel) +++\n");
54067b042c2SJaved Absar   for (Record *ProcRecord : ProcRecords)
54167b042c2SJaved Absar     addProcModel(ProcRecord);
54276686496SAndrew Trick }
54376686496SAndrew Trick 
54476686496SAndrew Trick /// Get a unique processor model based on the defined MachineModel and
54576686496SAndrew Trick /// ProcessorItineraries.
54676686496SAndrew Trick void CodeGenSchedModels::addProcModel(Record *ProcDef) {
54776686496SAndrew Trick   Record *ModelKey = getModelOrItinDef(ProcDef);
54876686496SAndrew Trick   if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second)
54976686496SAndrew Trick     return;
55076686496SAndrew Trick 
55176686496SAndrew Trick   std::string Name = ModelKey->getName();
55276686496SAndrew Trick   if (ModelKey->isSubClassOf("SchedMachineModel")) {
55376686496SAndrew Trick     Record *ItinsDef = ModelKey->getValueAsDef("Itineraries");
554f5e2fc47SBenjamin Kramer     ProcModels.emplace_back(ProcModels.size(), Name, ModelKey, ItinsDef);
55576686496SAndrew Trick   }
55676686496SAndrew Trick   else {
55776686496SAndrew Trick     // An itinerary is defined without a machine model. Infer a new model.
55876686496SAndrew Trick     if (!ModelKey->getValueAsListOfDefs("IID").empty())
55976686496SAndrew Trick       Name = Name + "Model";
560f5e2fc47SBenjamin Kramer     ProcModels.emplace_back(ProcModels.size(), Name,
561f5e2fc47SBenjamin Kramer                             ProcDef->getValueAsDef("SchedModel"), ModelKey);
56276686496SAndrew Trick   }
563d34e60caSNicola Zaghen   LLVM_DEBUG(ProcModels.back().dump());
56476686496SAndrew Trick }
56576686496SAndrew Trick 
56676686496SAndrew Trick // Recursively find all reachable SchedReadWrite records.
56776686496SAndrew Trick static void scanSchedRW(Record *RWDef, RecVec &RWDefs,
56876686496SAndrew Trick                         SmallPtrSet<Record*, 16> &RWSet) {
56970573dcdSDavid Blaikie   if (!RWSet.insert(RWDef).second)
57076686496SAndrew Trick     return;
57176686496SAndrew Trick   RWDefs.push_back(RWDef);
57267b042c2SJaved Absar   // Reads don't currently have sequence records, but it can be added later.
57376686496SAndrew Trick   if (RWDef->isSubClassOf("WriteSequence")) {
57476686496SAndrew Trick     RecVec Seq = RWDef->getValueAsListOfDefs("Writes");
57567b042c2SJaved Absar     for (Record *WSRec : Seq)
57667b042c2SJaved Absar       scanSchedRW(WSRec, RWDefs, RWSet);
57776686496SAndrew Trick   }
57876686496SAndrew Trick   else if (RWDef->isSubClassOf("SchedVariant")) {
57976686496SAndrew Trick     // Visit each variant (guarded by a different predicate).
58076686496SAndrew Trick     RecVec Vars = RWDef->getValueAsListOfDefs("Variants");
58167b042c2SJaved Absar     for (Record *Variant : Vars) {
58276686496SAndrew Trick       // Visit each RW in the sequence selected by the current variant.
58367b042c2SJaved Absar       RecVec Selected = Variant->getValueAsListOfDefs("Selected");
58467b042c2SJaved Absar       for (Record *SelDef : Selected)
58567b042c2SJaved Absar         scanSchedRW(SelDef, RWDefs, RWSet);
58676686496SAndrew Trick     }
58776686496SAndrew Trick   }
58876686496SAndrew Trick }
58976686496SAndrew Trick 
59076686496SAndrew Trick // Collect and sort all SchedReadWrites reachable via tablegen records.
59176686496SAndrew Trick // More may be inferred later when inferring new SchedClasses from variants.
59276686496SAndrew Trick void CodeGenSchedModels::collectSchedRW() {
59376686496SAndrew Trick   // Reserve idx=0 for invalid writes/reads.
59476686496SAndrew Trick   SchedWrites.resize(1);
59576686496SAndrew Trick   SchedReads.resize(1);
59676686496SAndrew Trick 
59776686496SAndrew Trick   SmallPtrSet<Record*, 16> RWSet;
59876686496SAndrew Trick 
59976686496SAndrew Trick   // Find all SchedReadWrites referenced by instruction defs.
60076686496SAndrew Trick   RecVec SWDefs, SRDefs;
6018cc904d6SCraig Topper   for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
6028a417c1fSCraig Topper     Record *SchedDef = Inst->TheDef;
603a4a361dfSJakob Stoklund Olesen     if (SchedDef->isValueUnset("SchedRW"))
60476686496SAndrew Trick       continue;
60576686496SAndrew Trick     RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW");
60667b042c2SJaved Absar     for (Record *RW : RWs) {
60767b042c2SJaved Absar       if (RW->isSubClassOf("SchedWrite"))
60867b042c2SJaved Absar         scanSchedRW(RW, SWDefs, RWSet);
60976686496SAndrew Trick       else {
61067b042c2SJaved Absar         assert(RW->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
61167b042c2SJaved Absar         scanSchedRW(RW, SRDefs, RWSet);
61276686496SAndrew Trick       }
61376686496SAndrew Trick     }
61476686496SAndrew Trick   }
61576686496SAndrew Trick   // Find all ReadWrites referenced by InstRW.
61676686496SAndrew Trick   RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
61767b042c2SJaved Absar   for (Record *InstRWDef : InstRWDefs) {
61876686496SAndrew Trick     // For all OperandReadWrites.
61967b042c2SJaved Absar     RecVec RWDefs = InstRWDef->getValueAsListOfDefs("OperandReadWrites");
62067b042c2SJaved Absar     for (Record *RWDef : RWDefs) {
62167b042c2SJaved Absar       if (RWDef->isSubClassOf("SchedWrite"))
62267b042c2SJaved Absar         scanSchedRW(RWDef, SWDefs, RWSet);
62376686496SAndrew Trick       else {
62467b042c2SJaved Absar         assert(RWDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
62567b042c2SJaved Absar         scanSchedRW(RWDef, SRDefs, RWSet);
62676686496SAndrew Trick       }
62776686496SAndrew Trick     }
62876686496SAndrew Trick   }
62976686496SAndrew Trick   // Find all ReadWrites referenced by ItinRW.
63076686496SAndrew Trick   RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
63167b042c2SJaved Absar   for (Record *ItinRWDef : ItinRWDefs) {
63276686496SAndrew Trick     // For all OperandReadWrites.
63367b042c2SJaved Absar     RecVec RWDefs = ItinRWDef->getValueAsListOfDefs("OperandReadWrites");
63467b042c2SJaved Absar     for (Record *RWDef : RWDefs) {
63567b042c2SJaved Absar       if (RWDef->isSubClassOf("SchedWrite"))
63667b042c2SJaved Absar         scanSchedRW(RWDef, SWDefs, RWSet);
63776686496SAndrew Trick       else {
63867b042c2SJaved Absar         assert(RWDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
63967b042c2SJaved Absar         scanSchedRW(RWDef, SRDefs, RWSet);
64076686496SAndrew Trick       }
64176686496SAndrew Trick     }
64276686496SAndrew Trick   }
6439257b8f8SAndrew Trick   // Find all ReadWrites referenced by SchedAlias. AliasDefs needs to be sorted
6449257b8f8SAndrew Trick   // for the loop below that initializes Alias vectors.
6459257b8f8SAndrew Trick   RecVec AliasDefs = Records.getAllDerivedDefinitions("SchedAlias");
6460cac726aSFangrui Song   llvm::sort(AliasDefs, LessRecord());
64767b042c2SJaved Absar   for (Record *ADef : AliasDefs) {
64867b042c2SJaved Absar     Record *MatchDef = ADef->getValueAsDef("MatchRW");
64967b042c2SJaved Absar     Record *AliasDef = ADef->getValueAsDef("AliasRW");
6509257b8f8SAndrew Trick     if (MatchDef->isSubClassOf("SchedWrite")) {
6519257b8f8SAndrew Trick       if (!AliasDef->isSubClassOf("SchedWrite"))
65267b042c2SJaved Absar         PrintFatalError(ADef->getLoc(), "SchedWrite Alias must be SchedWrite");
6539257b8f8SAndrew Trick       scanSchedRW(AliasDef, SWDefs, RWSet);
6549257b8f8SAndrew Trick     }
6559257b8f8SAndrew Trick     else {
6569257b8f8SAndrew Trick       assert(MatchDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
6579257b8f8SAndrew Trick       if (!AliasDef->isSubClassOf("SchedRead"))
65867b042c2SJaved Absar         PrintFatalError(ADef->getLoc(), "SchedRead Alias must be SchedRead");
6599257b8f8SAndrew Trick       scanSchedRW(AliasDef, SRDefs, RWSet);
6609257b8f8SAndrew Trick     }
6619257b8f8SAndrew Trick   }
66276686496SAndrew Trick   // Sort and add the SchedReadWrites directly referenced by instructions or
66376686496SAndrew Trick   // itinerary resources. Index reads and writes in separate domains.
6640cac726aSFangrui Song   llvm::sort(SWDefs, LessRecord());
66567b042c2SJaved Absar   for (Record *SWDef : SWDefs) {
66667b042c2SJaved Absar     assert(!getSchedRWIdx(SWDef, /*IsRead=*/false) && "duplicate SchedWrite");
66767b042c2SJaved Absar     SchedWrites.emplace_back(SchedWrites.size(), SWDef);
66876686496SAndrew Trick   }
6690cac726aSFangrui Song   llvm::sort(SRDefs, LessRecord());
67067b042c2SJaved Absar   for (Record *SRDef : SRDefs) {
67167b042c2SJaved Absar     assert(!getSchedRWIdx(SRDef, /*IsRead-*/true) && "duplicate SchedWrite");
67267b042c2SJaved Absar     SchedReads.emplace_back(SchedReads.size(), SRDef);
67376686496SAndrew Trick   }
67476686496SAndrew Trick   // Initialize WriteSequence vectors.
67567b042c2SJaved Absar   for (CodeGenSchedRW &CGRW : SchedWrites) {
67667b042c2SJaved Absar     if (!CGRW.IsSequence)
67776686496SAndrew Trick       continue;
67867b042c2SJaved Absar     findRWs(CGRW.TheDef->getValueAsListOfDefs("Writes"), CGRW.Sequence,
67976686496SAndrew Trick             /*IsRead=*/false);
68076686496SAndrew Trick   }
6819257b8f8SAndrew Trick   // Initialize Aliases vectors.
68267b042c2SJaved Absar   for (Record *ADef : AliasDefs) {
68367b042c2SJaved Absar     Record *AliasDef = ADef->getValueAsDef("AliasRW");
6849257b8f8SAndrew Trick     getSchedRW(AliasDef).IsAlias = true;
68567b042c2SJaved Absar     Record *MatchDef = ADef->getValueAsDef("MatchRW");
6869257b8f8SAndrew Trick     CodeGenSchedRW &RW = getSchedRW(MatchDef);
6879257b8f8SAndrew Trick     if (RW.IsAlias)
68867b042c2SJaved Absar       PrintFatalError(ADef->getLoc(), "Cannot Alias an Alias");
68967b042c2SJaved Absar     RW.Aliases.push_back(ADef);
6909257b8f8SAndrew Trick   }
691d34e60caSNicola Zaghen   LLVM_DEBUG(
6928037233bSJoel Jones       dbgs() << "\n+++ SCHED READS and WRITES (collectSchedRW) +++\n";
69376686496SAndrew Trick       for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) {
69476686496SAndrew Trick         dbgs() << WIdx << ": ";
69576686496SAndrew Trick         SchedWrites[WIdx].dump();
69676686496SAndrew Trick         dbgs() << '\n';
697d34e60caSNicola Zaghen       } for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd;
698d34e60caSNicola Zaghen              ++RIdx) {
69976686496SAndrew Trick         dbgs() << RIdx << ": ";
70076686496SAndrew Trick         SchedReads[RIdx].dump();
70176686496SAndrew Trick         dbgs() << '\n';
702d34e60caSNicola Zaghen       } RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite");
703d34e60caSNicola Zaghen       for (Record *RWDef
704d34e60caSNicola Zaghen            : RWDefs) {
70567b042c2SJaved Absar         if (!getSchedRWIdx(RWDef, RWDef->isSubClassOf("SchedRead"))) {
706494d0751SSimon Pilgrim           StringRef Name = RWDef->getName();
70776686496SAndrew Trick           if (Name != "NoWrite" && Name != "ReadDefault")
708494d0751SSimon Pilgrim             dbgs() << "Unused SchedReadWrite " << Name << '\n';
70976686496SAndrew Trick         }
71076686496SAndrew Trick       });
71176686496SAndrew Trick }
71276686496SAndrew Trick 
71376686496SAndrew Trick /// Compute a SchedWrite name from a sequence of writes.
714e1761952SBenjamin Kramer std::string CodeGenSchedModels::genRWName(ArrayRef<unsigned> Seq, bool IsRead) {
71576686496SAndrew Trick   std::string Name("(");
716e1761952SBenjamin Kramer   for (auto I = Seq.begin(), E = Seq.end(); I != E; ++I) {
71776686496SAndrew Trick     if (I != Seq.begin())
71876686496SAndrew Trick       Name += '_';
71976686496SAndrew Trick     Name += getSchedRW(*I, IsRead).Name;
72076686496SAndrew Trick   }
72176686496SAndrew Trick   Name += ')';
72276686496SAndrew Trick   return Name;
72376686496SAndrew Trick }
72476686496SAndrew Trick 
72538fe227fSAndrea Di Biagio unsigned CodeGenSchedModels::getSchedRWIdx(const Record *Def,
72638fe227fSAndrea Di Biagio                                            bool IsRead) const {
72776686496SAndrew Trick   const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
72838fe227fSAndrea Di Biagio   const auto I = find_if(
72938fe227fSAndrea Di Biagio       RWVec, [Def](const CodeGenSchedRW &RW) { return RW.TheDef == Def; });
73038fe227fSAndrea Di Biagio   return I == RWVec.end() ? 0 : std::distance(RWVec.begin(), I);
73176686496SAndrew Trick }
73276686496SAndrew Trick 
733cfe222c2SAndrew Trick bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const {
73467b042c2SJaved Absar   for (const CodeGenSchedRW &Read : SchedReads) {
73567b042c2SJaved Absar     Record *ReadDef = Read.TheDef;
736cfe222c2SAndrew Trick     if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance"))
737cfe222c2SAndrew Trick       continue;
738cfe222c2SAndrew Trick 
739cfe222c2SAndrew Trick     RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites");
7400d955d0bSDavid Majnemer     if (is_contained(ValidWrites, WriteDef)) {
741cfe222c2SAndrew Trick       return true;
742cfe222c2SAndrew Trick     }
743cfe222c2SAndrew Trick   }
744cfe222c2SAndrew Trick   return false;
745cfe222c2SAndrew Trick }
746cfe222c2SAndrew Trick 
7476f2cc9b1SCraig Topper static void splitSchedReadWrites(const RecVec &RWDefs,
74876686496SAndrew Trick                                  RecVec &WriteDefs, RecVec &ReadDefs) {
74967b042c2SJaved Absar   for (Record *RWDef : RWDefs) {
75067b042c2SJaved Absar     if (RWDef->isSubClassOf("SchedWrite"))
75167b042c2SJaved Absar       WriteDefs.push_back(RWDef);
75276686496SAndrew Trick     else {
75367b042c2SJaved Absar       assert(RWDef->isSubClassOf("SchedRead") && "unknown SchedReadWrite");
75467b042c2SJaved Absar       ReadDefs.push_back(RWDef);
75576686496SAndrew Trick     }
75676686496SAndrew Trick   }
75776686496SAndrew Trick }
758a3fe70d2SEugene Zelenko 
75976686496SAndrew Trick // Split the SchedReadWrites defs and call findRWs for each list.
76076686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs,
76176686496SAndrew Trick                                  IdxVec &Writes, IdxVec &Reads) const {
76276686496SAndrew Trick   RecVec WriteDefs;
76376686496SAndrew Trick   RecVec ReadDefs;
76476686496SAndrew Trick   splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs);
76576686496SAndrew Trick   findRWs(WriteDefs, Writes, false);
76676686496SAndrew Trick   findRWs(ReadDefs, Reads, true);
76776686496SAndrew Trick }
76876686496SAndrew Trick 
76976686496SAndrew Trick // Call getSchedRWIdx for all elements in a sequence of SchedRW defs.
77076686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs,
77176686496SAndrew Trick                                  bool IsRead) const {
77267b042c2SJaved Absar   for (Record *RWDef : RWDefs) {
77367b042c2SJaved Absar     unsigned Idx = getSchedRWIdx(RWDef, IsRead);
77476686496SAndrew Trick     assert(Idx && "failed to collect SchedReadWrite");
77576686496SAndrew Trick     RWs.push_back(Idx);
77676686496SAndrew Trick   }
77776686496SAndrew Trick }
77876686496SAndrew Trick 
77933401e84SAndrew Trick void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq,
78033401e84SAndrew Trick                                           bool IsRead) const {
78133401e84SAndrew Trick   const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
78233401e84SAndrew Trick   if (!SchedRW.IsSequence) {
78333401e84SAndrew Trick     RWSeq.push_back(RWIdx);
78433401e84SAndrew Trick     return;
78533401e84SAndrew Trick   }
78633401e84SAndrew Trick   int Repeat =
78733401e84SAndrew Trick     SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1;
78833401e84SAndrew Trick   for (int i = 0; i < Repeat; ++i) {
78967b042c2SJaved Absar     for (unsigned I : SchedRW.Sequence) {
79067b042c2SJaved Absar       expandRWSequence(I, RWSeq, IsRead);
79133401e84SAndrew Trick     }
79233401e84SAndrew Trick   }
79333401e84SAndrew Trick }
79433401e84SAndrew Trick 
795da984b1aSAndrew Trick // Expand a SchedWrite as a sequence following any aliases that coincide with
796da984b1aSAndrew Trick // the given processor model.
797da984b1aSAndrew Trick void CodeGenSchedModels::expandRWSeqForProc(
798da984b1aSAndrew Trick   unsigned RWIdx, IdxVec &RWSeq, bool IsRead,
799da984b1aSAndrew Trick   const CodeGenProcModel &ProcModel) const {
800da984b1aSAndrew Trick 
801da984b1aSAndrew Trick   const CodeGenSchedRW &SchedWrite = getSchedRW(RWIdx, IsRead);
80224064771SCraig Topper   Record *AliasDef = nullptr;
80338fe227fSAndrea Di Biagio   for (const Record *Rec : SchedWrite.Aliases) {
80438fe227fSAndrea Di Biagio     const CodeGenSchedRW &AliasRW = getSchedRW(Rec->getValueAsDef("AliasRW"));
80538fe227fSAndrea Di Biagio     if (Rec->getValueInit("SchedModel")->isComplete()) {
80638fe227fSAndrea Di Biagio       Record *ModelDef = Rec->getValueAsDef("SchedModel");
807da984b1aSAndrew Trick       if (&getProcModel(ModelDef) != &ProcModel)
808da984b1aSAndrew Trick         continue;
809da984b1aSAndrew Trick     }
810da984b1aSAndrew Trick     if (AliasDef)
811635debe8SJoerg Sonnenberger       PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases "
812da984b1aSAndrew Trick                       "defined for processor " + ProcModel.ModelName +
813da984b1aSAndrew Trick                       " Ensure only one SchedAlias exists per RW.");
814da984b1aSAndrew Trick     AliasDef = AliasRW.TheDef;
815da984b1aSAndrew Trick   }
816da984b1aSAndrew Trick   if (AliasDef) {
817da984b1aSAndrew Trick     expandRWSeqForProc(getSchedRWIdx(AliasDef, IsRead),
818da984b1aSAndrew Trick                        RWSeq, IsRead,ProcModel);
819da984b1aSAndrew Trick     return;
820da984b1aSAndrew Trick   }
821da984b1aSAndrew Trick   if (!SchedWrite.IsSequence) {
822da984b1aSAndrew Trick     RWSeq.push_back(RWIdx);
823da984b1aSAndrew Trick     return;
824da984b1aSAndrew Trick   }
825da984b1aSAndrew Trick   int Repeat =
826da984b1aSAndrew Trick     SchedWrite.TheDef ? SchedWrite.TheDef->getValueAsInt("Repeat") : 1;
82738fe227fSAndrea Di Biagio   for (int I = 0, E = Repeat; I < E; ++I) {
82838fe227fSAndrea Di Biagio     for (unsigned Idx : SchedWrite.Sequence) {
82938fe227fSAndrea Di Biagio       expandRWSeqForProc(Idx, RWSeq, IsRead, ProcModel);
830da984b1aSAndrew Trick     }
831da984b1aSAndrew Trick   }
832da984b1aSAndrew Trick }
833da984b1aSAndrew Trick 
83433401e84SAndrew Trick // Find the existing SchedWrite that models this sequence of writes.
835e1761952SBenjamin Kramer unsigned CodeGenSchedModels::findRWForSequence(ArrayRef<unsigned> Seq,
83633401e84SAndrew Trick                                                bool IsRead) {
83733401e84SAndrew Trick   std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
83833401e84SAndrew Trick 
83938fe227fSAndrea Di Biagio   auto I = find_if(RWVec, [Seq](CodeGenSchedRW &RW) {
84038fe227fSAndrea Di Biagio     return makeArrayRef(RW.Sequence) == Seq;
84138fe227fSAndrea Di Biagio   });
84233401e84SAndrew Trick   // Index zero reserved for invalid RW.
84338fe227fSAndrea Di Biagio   return I == RWVec.end() ? 0 : std::distance(RWVec.begin(), I);
84433401e84SAndrew Trick }
84533401e84SAndrew Trick 
84633401e84SAndrew Trick /// Add this ReadWrite if it doesn't already exist.
84733401e84SAndrew Trick unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq,
84833401e84SAndrew Trick                                             bool IsRead) {
84933401e84SAndrew Trick   assert(!Seq.empty() && "cannot insert empty sequence");
85033401e84SAndrew Trick   if (Seq.size() == 1)
85133401e84SAndrew Trick     return Seq.back();
85233401e84SAndrew Trick 
85333401e84SAndrew Trick   unsigned Idx = findRWForSequence(Seq, IsRead);
85433401e84SAndrew Trick   if (Idx)
85533401e84SAndrew Trick     return Idx;
85633401e84SAndrew Trick 
85738fe227fSAndrea Di Biagio   std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
85838fe227fSAndrea Di Biagio   unsigned RWIdx = RWVec.size();
859da984b1aSAndrew Trick   CodeGenSchedRW SchedRW(RWIdx, IsRead, Seq, genRWName(Seq, IsRead));
86038fe227fSAndrea Di Biagio   RWVec.push_back(SchedRW);
861da984b1aSAndrew Trick   return RWIdx;
86233401e84SAndrew Trick }
86333401e84SAndrew Trick 
86476686496SAndrew Trick /// Visit all the instruction definitions for this target to gather and
86576686496SAndrew Trick /// enumerate the itinerary classes. These are the explicitly specified
86676686496SAndrew Trick /// SchedClasses. More SchedClasses may be inferred.
86776686496SAndrew Trick void CodeGenSchedModels::collectSchedClasses() {
86876686496SAndrew Trick 
86976686496SAndrew Trick   // NoItinerary is always the first class at Idx=0
870281a19cfSCraig Topper   assert(SchedClasses.empty() && "Expected empty sched class");
871281a19cfSCraig Topper   SchedClasses.emplace_back(0, "NoInstrModel",
872281a19cfSCraig Topper                             Records.getDef("NoItinerary"));
87376686496SAndrew Trick   SchedClasses.back().ProcIndices.push_back(0);
87487255e34SAndrew Trick 
875bf8a28dcSAndrew Trick   // Create a SchedClass for each unique combination of itinerary class and
876bf8a28dcSAndrew Trick   // SchedRW list.
8778cc904d6SCraig Topper   for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
8788a417c1fSCraig Topper     Record *ItinDef = Inst->TheDef->getValueAsDef("Itinerary");
87976686496SAndrew Trick     IdxVec Writes, Reads;
8808a417c1fSCraig Topper     if (!Inst->TheDef->isValueUnset("SchedRW"))
8818a417c1fSCraig Topper       findRWs(Inst->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads);
882bf8a28dcSAndrew Trick 
88376686496SAndrew Trick     // ProcIdx == 0 indicates the class applies to all processors.
884281a19cfSCraig Topper     unsigned SCIdx = addSchedClass(ItinDef, Writes, Reads, /*ProcIndices*/{0});
8858a417c1fSCraig Topper     InstrClassMap[Inst->TheDef] = SCIdx;
88687255e34SAndrew Trick   }
8879257b8f8SAndrew Trick   // Create classes for InstRW defs.
88876686496SAndrew Trick   RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
8890cac726aSFangrui Song   llvm::sort(InstRWDefs, LessRecord());
890d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "\n+++ SCHED CLASSES (createInstRWClass) +++\n");
89167b042c2SJaved Absar   for (Record *RWDef : InstRWDefs)
89267b042c2SJaved Absar     createInstRWClass(RWDef);
89387255e34SAndrew Trick 
89476686496SAndrew Trick   NumInstrSchedClasses = SchedClasses.size();
89587255e34SAndrew Trick 
89676686496SAndrew Trick   bool EnableDump = false;
897d34e60caSNicola Zaghen   LLVM_DEBUG(EnableDump = true);
89876686496SAndrew Trick   if (!EnableDump)
89987255e34SAndrew Trick     return;
900bf8a28dcSAndrew Trick 
901d34e60caSNicola Zaghen   LLVM_DEBUG(
90238fe227fSAndrea Di Biagio       dbgs()
90338fe227fSAndrea Di Biagio       << "\n+++ ITINERARIES and/or MACHINE MODELS (collectSchedClasses) +++\n");
9048cc904d6SCraig Topper   for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
905bcd3c37fSCraig Topper     StringRef InstName = Inst->TheDef->getName();
906949437e8SSimon Pilgrim     unsigned SCIdx = getSchedClassIdx(*Inst);
907bf8a28dcSAndrew Trick     if (!SCIdx) {
908d34e60caSNicola Zaghen       LLVM_DEBUG({
9098e0a734fSMatthias Braun         if (!Inst->hasNoSchedulingInfo)
9108a417c1fSCraig Topper           dbgs() << "No machine model for " << Inst->TheDef->getName() << '\n';
91138fe227fSAndrea Di Biagio       });
912bf8a28dcSAndrew Trick       continue;
913bf8a28dcSAndrew Trick     }
914bf8a28dcSAndrew Trick     CodeGenSchedClass &SC = getSchedClass(SCIdx);
915bf8a28dcSAndrew Trick     if (SC.ProcIndices[0] != 0)
9168a417c1fSCraig Topper       PrintFatalError(Inst->TheDef->getLoc(), "Instruction's sched class "
917bf8a28dcSAndrew Trick                       "must not be subtarget specific.");
918bf8a28dcSAndrew Trick 
919bf8a28dcSAndrew Trick     IdxVec ProcIndices;
920bf8a28dcSAndrew Trick     if (SC.ItinClassDef->getName() != "NoItinerary") {
921bf8a28dcSAndrew Trick       ProcIndices.push_back(0);
922bf8a28dcSAndrew Trick       dbgs() << "Itinerary for " << InstName << ": "
923bf8a28dcSAndrew Trick              << SC.ItinClassDef->getName() << '\n';
924bf8a28dcSAndrew Trick     }
925bf8a28dcSAndrew Trick     if (!SC.Writes.empty()) {
926bf8a28dcSAndrew Trick       ProcIndices.push_back(0);
927d34e60caSNicola Zaghen       LLVM_DEBUG({
92876686496SAndrew Trick         dbgs() << "SchedRW machine model for " << InstName;
92938fe227fSAndrea Di Biagio         for (IdxIter WI = SC.Writes.begin(), WE = SC.Writes.end(); WI != WE;
93038fe227fSAndrea Di Biagio              ++WI)
93176686496SAndrew Trick           dbgs() << " " << SchedWrites[*WI].Name;
932bf8a28dcSAndrew Trick         for (IdxIter RI = SC.Reads.begin(), RE = SC.Reads.end(); RI != RE; ++RI)
93376686496SAndrew Trick           dbgs() << " " << SchedReads[*RI].Name;
93476686496SAndrew Trick         dbgs() << '\n';
93538fe227fSAndrea Di Biagio       });
93676686496SAndrew Trick     }
93776686496SAndrew Trick     const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs;
93867b042c2SJaved Absar     for (Record *RWDef : RWDefs) {
93976686496SAndrew Trick       const CodeGenProcModel &ProcModel =
94067b042c2SJaved Absar           getProcModel(RWDef->getValueAsDef("SchedModel"));
941bf8a28dcSAndrew Trick       ProcIndices.push_back(ProcModel.Index);
942d34e60caSNicola Zaghen       LLVM_DEBUG(dbgs() << "InstRW on " << ProcModel.ModelName << " for "
943d34e60caSNicola Zaghen                         << InstName);
94476686496SAndrew Trick       IdxVec Writes;
94576686496SAndrew Trick       IdxVec Reads;
94667b042c2SJaved Absar       findRWs(RWDef->getValueAsListOfDefs("OperandReadWrites"),
94776686496SAndrew Trick               Writes, Reads);
948d34e60caSNicola Zaghen       LLVM_DEBUG({
94967b042c2SJaved Absar         for (unsigned WIdx : Writes)
95067b042c2SJaved Absar           dbgs() << " " << SchedWrites[WIdx].Name;
95167b042c2SJaved Absar         for (unsigned RIdx : Reads)
95267b042c2SJaved Absar           dbgs() << " " << SchedReads[RIdx].Name;
95376686496SAndrew Trick         dbgs() << '\n';
95438fe227fSAndrea Di Biagio       });
95576686496SAndrew Trick     }
956f9df92c9SAndrew Trick     // If ProcIndices contains zero, the class applies to all processors.
957d34e60caSNicola Zaghen     LLVM_DEBUG({
958f9df92c9SAndrew Trick       if (!std::count(ProcIndices.begin(), ProcIndices.end(), 0)) {
95921c75912SJaved Absar         for (const CodeGenProcModel &PM : ProcModels) {
960fc500041SJaved Absar           if (!std::count(ProcIndices.begin(), ProcIndices.end(), PM.Index))
9618a417c1fSCraig Topper             dbgs() << "No machine model for " << Inst->TheDef->getName()
962fc500041SJaved Absar                    << " on processor " << PM.ModelName << '\n';
96387255e34SAndrew Trick         }
96487255e34SAndrew Trick       }
96538fe227fSAndrea Di Biagio     });
96676686496SAndrew Trick   }
967f9df92c9SAndrew Trick }
96876686496SAndrew Trick 
96976686496SAndrew Trick // Get the SchedClass index for an instruction.
97038fe227fSAndrea Di Biagio unsigned
97138fe227fSAndrea Di Biagio CodeGenSchedModels::getSchedClassIdx(const CodeGenInstruction &Inst) const {
972bf8a28dcSAndrew Trick   return InstrClassMap.lookup(Inst.TheDef);
97376686496SAndrew Trick }
97476686496SAndrew Trick 
975e1761952SBenjamin Kramer std::string
976e1761952SBenjamin Kramer CodeGenSchedModels::createSchedClassName(Record *ItinClassDef,
977e1761952SBenjamin Kramer                                          ArrayRef<unsigned> OperWrites,
978e1761952SBenjamin Kramer                                          ArrayRef<unsigned> OperReads) {
97976686496SAndrew Trick 
98076686496SAndrew Trick   std::string Name;
981bf8a28dcSAndrew Trick   if (ItinClassDef && ItinClassDef->getName() != "NoItinerary")
982bf8a28dcSAndrew Trick     Name = ItinClassDef->getName();
983e1761952SBenjamin Kramer   for (unsigned Idx : OperWrites) {
984bf8a28dcSAndrew Trick     if (!Name.empty())
98576686496SAndrew Trick       Name += '_';
986e1761952SBenjamin Kramer     Name += SchedWrites[Idx].Name;
98776686496SAndrew Trick   }
988e1761952SBenjamin Kramer   for (unsigned Idx : OperReads) {
98976686496SAndrew Trick     Name += '_';
990e1761952SBenjamin Kramer     Name += SchedReads[Idx].Name;
99176686496SAndrew Trick   }
99276686496SAndrew Trick   return Name;
99376686496SAndrew Trick }
99476686496SAndrew Trick 
99576686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) {
99676686496SAndrew Trick 
99776686496SAndrew Trick   std::string Name;
99876686496SAndrew Trick   for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) {
99976686496SAndrew Trick     if (I != InstDefs.begin())
100076686496SAndrew Trick       Name += '_';
100176686496SAndrew Trick     Name += (*I)->getName();
100276686496SAndrew Trick   }
100376686496SAndrew Trick   return Name;
100476686496SAndrew Trick }
100576686496SAndrew Trick 
1006bf8a28dcSAndrew Trick /// Add an inferred sched class from an itinerary class and per-operand list of
1007bf8a28dcSAndrew Trick /// SchedWrites and SchedReads. ProcIndices contains the set of IDs of
1008bf8a28dcSAndrew Trick /// processors that may utilize this class.
1009bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::addSchedClass(Record *ItinClassDef,
1010e1761952SBenjamin Kramer                                            ArrayRef<unsigned> OperWrites,
1011e1761952SBenjamin Kramer                                            ArrayRef<unsigned> OperReads,
1012e1761952SBenjamin Kramer                                            ArrayRef<unsigned> ProcIndices) {
101376686496SAndrew Trick   assert(!ProcIndices.empty() && "expect at least one ProcIdx");
101476686496SAndrew Trick 
101538fe227fSAndrea Di Biagio   auto IsKeyEqual = [=](const CodeGenSchedClass &SC) {
101638fe227fSAndrea Di Biagio                      return SC.isKeyEqual(ItinClassDef, OperWrites, OperReads);
101738fe227fSAndrea Di Biagio                    };
101838fe227fSAndrea Di Biagio 
101938fe227fSAndrea Di Biagio   auto I = find_if(make_range(schedClassBegin(), schedClassEnd()), IsKeyEqual);
102038fe227fSAndrea Di Biagio   unsigned Idx = I == schedClassEnd() ? 0 : std::distance(schedClassBegin(), I);
1021bf8a28dcSAndrew Trick   if (Idx || SchedClasses[0].isKeyEqual(ItinClassDef, OperWrites, OperReads)) {
102276686496SAndrew Trick     IdxVec PI;
102376686496SAndrew Trick     std::set_union(SchedClasses[Idx].ProcIndices.begin(),
102476686496SAndrew Trick                    SchedClasses[Idx].ProcIndices.end(),
102576686496SAndrew Trick                    ProcIndices.begin(), ProcIndices.end(),
102676686496SAndrew Trick                    std::back_inserter(PI));
102759d13776SCraig Topper     SchedClasses[Idx].ProcIndices = std::move(PI);
102876686496SAndrew Trick     return Idx;
102976686496SAndrew Trick   }
103076686496SAndrew Trick   Idx = SchedClasses.size();
1031281a19cfSCraig Topper   SchedClasses.emplace_back(Idx,
1032281a19cfSCraig Topper                             createSchedClassName(ItinClassDef, OperWrites,
1033281a19cfSCraig Topper                                                  OperReads),
1034281a19cfSCraig Topper                             ItinClassDef);
103576686496SAndrew Trick   CodeGenSchedClass &SC = SchedClasses.back();
103676686496SAndrew Trick   SC.Writes = OperWrites;
103776686496SAndrew Trick   SC.Reads = OperReads;
103876686496SAndrew Trick   SC.ProcIndices = ProcIndices;
103976686496SAndrew Trick 
104076686496SAndrew Trick   return Idx;
104176686496SAndrew Trick }
104276686496SAndrew Trick 
104376686496SAndrew Trick // Create classes for each set of opcodes that are in the same InstReadWrite
104476686496SAndrew Trick // definition across all processors.
104576686496SAndrew Trick void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) {
104676686496SAndrew Trick   // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that
104776686496SAndrew Trick   // intersects with an existing class via a previous InstRWDef. Instrs that do
104876686496SAndrew Trick   // not intersect with an existing class refer back to their former class as
104976686496SAndrew Trick   // determined from ItinDef or SchedRW.
1050f19eacfeSCraig Topper   SmallMapVector<unsigned, SmallVector<Record *, 8>, 4> ClassInstrs;
105176686496SAndrew Trick   // Sort Instrs into sets.
10529e1deb69SAndrew Trick   const RecVec *InstDefs = Sets.expand(InstRWDef);
10539e1deb69SAndrew Trick   if (InstDefs->empty())
1054635debe8SJoerg Sonnenberger     PrintFatalError(InstRWDef->getLoc(), "No matching instruction opcodes");
10559e1deb69SAndrew Trick 
105693dd77d2SCraig Topper   for (Record *InstDef : *InstDefs) {
1057fc500041SJaved Absar     InstClassMapTy::const_iterator Pos = InstrClassMap.find(InstDef);
1058bf8a28dcSAndrew Trick     if (Pos == InstrClassMap.end())
1059fc500041SJaved Absar       PrintFatalError(InstDef->getLoc(), "No sched class for instruction.");
1060bf8a28dcSAndrew Trick     unsigned SCIdx = Pos->second;
1061f19eacfeSCraig Topper     ClassInstrs[SCIdx].push_back(InstDef);
106276686496SAndrew Trick   }
106376686496SAndrew Trick   // For each set of Instrs, create a new class if necessary, and map or remap
106476686496SAndrew Trick   // the Instrs to it.
1065f19eacfeSCraig Topper   for (auto &Entry : ClassInstrs) {
1066f19eacfeSCraig Topper     unsigned OldSCIdx = Entry.first;
1067f19eacfeSCraig Topper     ArrayRef<Record*> InstDefs = Entry.second;
106876686496SAndrew Trick     // If the all instrs in the current class are accounted for, then leave
106976686496SAndrew Trick     // them mapped to their old class.
107078a08517SAndrew Trick     if (OldSCIdx) {
107178a08517SAndrew Trick       const RecVec &RWDefs = SchedClasses[OldSCIdx].InstRWs;
107278a08517SAndrew Trick       if (!RWDefs.empty()) {
107378a08517SAndrew Trick         const RecVec *OrigInstDefs = Sets.expand(RWDefs[0]);
107406d78376SCraig Topper         unsigned OrigNumInstrs =
107506d78376SCraig Topper           count_if(*OrigInstDefs, [&](Record *OIDef) {
107606d78376SCraig Topper                      return InstrClassMap[OIDef] == OldSCIdx;
107706d78376SCraig Topper                    });
107878a08517SAndrew Trick         if (OrigNumInstrs == InstDefs.size()) {
107976686496SAndrew Trick           assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 &&
108076686496SAndrew Trick                  "expected a generic SchedClass");
1081e1d6a4dfSCraig Topper           Record *RWModelDef = InstRWDef->getValueAsDef("SchedModel");
1082e1d6a4dfSCraig Topper           // Make sure we didn't already have a InstRW containing this
1083e1d6a4dfSCraig Topper           // instruction on this model.
1084e1d6a4dfSCraig Topper           for (Record *RWD : RWDefs) {
1085e1d6a4dfSCraig Topper             if (RWD->getValueAsDef("SchedModel") == RWModelDef &&
1086e1d6a4dfSCraig Topper                 RWModelDef->getValueAsBit("FullInstRWOverlapCheck")) {
1087e1d6a4dfSCraig Topper               for (Record *Inst : InstDefs) {
1088e1d6a4dfSCraig Topper                 PrintFatalError(InstRWDef->getLoc(), "Overlapping InstRW def " +
1089e1d6a4dfSCraig Topper                             Inst->getName() + " also matches " +
1090e1d6a4dfSCraig Topper                             RWD->getValue("Instrs")->getValue()->getAsString());
1091e1d6a4dfSCraig Topper               }
1092e1d6a4dfSCraig Topper             }
1093e1d6a4dfSCraig Topper           }
1094d34e60caSNicola Zaghen           LLVM_DEBUG(dbgs() << "InstRW: Reuse SC " << OldSCIdx << ":"
109578a08517SAndrew Trick                             << SchedClasses[OldSCIdx].Name << " on "
1096e1d6a4dfSCraig Topper                             << RWModelDef->getName() << "\n");
109778a08517SAndrew Trick           SchedClasses[OldSCIdx].InstRWs.push_back(InstRWDef);
109876686496SAndrew Trick           continue;
109976686496SAndrew Trick         }
110078a08517SAndrew Trick       }
110178a08517SAndrew Trick     }
110276686496SAndrew Trick     unsigned SCIdx = SchedClasses.size();
1103281a19cfSCraig Topper     SchedClasses.emplace_back(SCIdx, createSchedClassName(InstDefs), nullptr);
110476686496SAndrew Trick     CodeGenSchedClass &SC = SchedClasses.back();
1105d34e60caSNicola Zaghen     LLVM_DEBUG(dbgs() << "InstRW: New SC " << SCIdx << ":" << SC.Name << " on "
1106d34e60caSNicola Zaghen                       << InstRWDef->getValueAsDef("SchedModel")->getName()
1107d34e60caSNicola Zaghen                       << "\n");
110878a08517SAndrew Trick 
110976686496SAndrew Trick     // Preserve ItinDef and Writes/Reads for processors without an InstRW entry.
111076686496SAndrew Trick     SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef;
111176686496SAndrew Trick     SC.Writes = SchedClasses[OldSCIdx].Writes;
111276686496SAndrew Trick     SC.Reads = SchedClasses[OldSCIdx].Reads;
111376686496SAndrew Trick     SC.ProcIndices.push_back(0);
1114989d94ddSCraig Topper     // If we had an old class, copy it's InstRWs to this new class.
1115989d94ddSCraig Topper     if (OldSCIdx) {
11169e1deb69SAndrew Trick       Record *RWModelDef = InstRWDef->getValueAsDef("SchedModel");
11179fbbe5d9SCraig Topper       for (Record *OldRWDef : SchedClasses[OldSCIdx].InstRWs) {
11189fbbe5d9SCraig Topper         if (OldRWDef->getValueAsDef("SchedModel") == RWModelDef) {
1119989d94ddSCraig Topper           for (Record *InstDef : InstDefs) {
11209fbbe5d9SCraig Topper             PrintFatalError(OldRWDef->getLoc(), "Overlapping InstRW def " +
11219fbbe5d9SCraig Topper                        InstDef->getName() + " also matches " +
11229fbbe5d9SCraig Topper                        OldRWDef->getValue("Instrs")->getValue()->getAsString());
11239e1deb69SAndrew Trick           }
1124989d94ddSCraig Topper         }
11259fbbe5d9SCraig Topper         assert(OldRWDef != InstRWDef &&
11269fbbe5d9SCraig Topper                "SchedClass has duplicate InstRW def");
11279fbbe5d9SCraig Topper         SC.InstRWs.push_back(OldRWDef);
11289e1deb69SAndrew Trick       }
112976686496SAndrew Trick     }
1130989d94ddSCraig Topper     // Map each Instr to this new class.
1131989d94ddSCraig Topper     for (Record *InstDef : InstDefs)
11329fbbe5d9SCraig Topper       InstrClassMap[InstDef] = SCIdx;
113376686496SAndrew Trick     SC.InstRWs.push_back(InstRWDef);
113476686496SAndrew Trick   }
113587255e34SAndrew Trick }
113687255e34SAndrew Trick 
1137bf8a28dcSAndrew Trick // True if collectProcItins found anything.
1138bf8a28dcSAndrew Trick bool CodeGenSchedModels::hasItineraries() const {
113938fe227fSAndrea Di Biagio   for (const CodeGenProcModel &PM : make_range(procModelBegin(),procModelEnd()))
114067b042c2SJaved Absar     if (PM.hasItineraries())
1141bf8a28dcSAndrew Trick       return true;
1142bf8a28dcSAndrew Trick   return false;
1143bf8a28dcSAndrew Trick }
1144bf8a28dcSAndrew Trick 
114587255e34SAndrew Trick // Gather the processor itineraries.
114676686496SAndrew Trick void CodeGenSchedModels::collectProcItins() {
1147d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "\n+++ PROBLEM ITINERARIES (collectProcItins) +++\n");
11488a417c1fSCraig Topper   for (CodeGenProcModel &ProcModel : ProcModels) {
1149bf8a28dcSAndrew Trick     if (!ProcModel.hasItineraries())
115076686496SAndrew Trick       continue;
115187255e34SAndrew Trick 
1152bf8a28dcSAndrew Trick     RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID");
1153bf8a28dcSAndrew Trick     assert(!ItinRecords.empty() && "ProcModel.hasItineraries is incorrect");
1154bf8a28dcSAndrew Trick 
1155bf8a28dcSAndrew Trick     // Populate ItinDefList with Itinerary records.
1156bf8a28dcSAndrew Trick     ProcModel.ItinDefList.resize(NumInstrSchedClasses);
115787255e34SAndrew Trick 
115887255e34SAndrew Trick     // Insert each itinerary data record in the correct position within
115987255e34SAndrew Trick     // the processor model's ItinDefList.
1160fc500041SJaved Absar     for (Record *ItinData : ItinRecords) {
116138fe227fSAndrea Di Biagio       const Record *ItinDef = ItinData->getValueAsDef("TheClass");
1162e7bac5f5SAndrew Trick       bool FoundClass = false;
116338fe227fSAndrea Di Biagio 
116438fe227fSAndrea Di Biagio       for (const CodeGenSchedClass &SC :
116538fe227fSAndrea Di Biagio            make_range(schedClassBegin(), schedClassEnd())) {
1166e7bac5f5SAndrew Trick         // Multiple SchedClasses may share an itinerary. Update all of them.
116738fe227fSAndrea Di Biagio         if (SC.ItinClassDef == ItinDef) {
116838fe227fSAndrea Di Biagio           ProcModel.ItinDefList[SC.Index] = ItinData;
1169e7bac5f5SAndrew Trick           FoundClass = true;
117087255e34SAndrew Trick         }
1171bf8a28dcSAndrew Trick       }
1172e7bac5f5SAndrew Trick       if (!FoundClass) {
1173d34e60caSNicola Zaghen         LLVM_DEBUG(dbgs() << ProcModel.ItinsDef->getName()
1174d34e60caSNicola Zaghen                           << " missing class for itinerary "
1175d34e60caSNicola Zaghen                           << ItinDef->getName() << '\n');
1176bf8a28dcSAndrew Trick       }
117787255e34SAndrew Trick     }
117887255e34SAndrew Trick     // Check for missing itinerary entries.
117987255e34SAndrew Trick     assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec");
1180d34e60caSNicola Zaghen     LLVM_DEBUG(
118187255e34SAndrew Trick         for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) {
118287255e34SAndrew Trick           if (!ProcModel.ItinDefList[i])
118376686496SAndrew Trick             dbgs() << ProcModel.ItinsDef->getName()
1184d34e60caSNicola Zaghen                    << " missing itinerary for class " << SchedClasses[i].Name
1185d34e60caSNicola Zaghen                    << '\n';
118676686496SAndrew Trick         });
118787255e34SAndrew Trick   }
118887255e34SAndrew Trick }
118976686496SAndrew Trick 
119076686496SAndrew Trick // Gather the read/write types for each itinerary class.
119176686496SAndrew Trick void CodeGenSchedModels::collectProcItinRW() {
119276686496SAndrew Trick   RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
11930cac726aSFangrui Song   llvm::sort(ItinRWDefs, LessRecord());
119421c75912SJaved Absar   for (Record *RWDef  : ItinRWDefs) {
1195f45d0b98SJaved Absar     if (!RWDef->getValueInit("SchedModel")->isComplete())
1196f45d0b98SJaved Absar       PrintFatalError(RWDef->getLoc(), "SchedModel is undefined");
1197f45d0b98SJaved Absar     Record *ModelDef = RWDef->getValueAsDef("SchedModel");
119876686496SAndrew Trick     ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef);
119976686496SAndrew Trick     if (I == ProcModelMap.end()) {
1200f45d0b98SJaved Absar       PrintFatalError(RWDef->getLoc(), "Undefined SchedMachineModel "
120176686496SAndrew Trick                     + ModelDef->getName());
120276686496SAndrew Trick     }
1203f45d0b98SJaved Absar     ProcModels[I->second].ItinRWDefs.push_back(RWDef);
120476686496SAndrew Trick   }
120576686496SAndrew Trick }
120676686496SAndrew Trick 
12075f95c9afSSimon Dardis // Gather the unsupported features for processor models.
12085f95c9afSSimon Dardis void CodeGenSchedModels::collectProcUnsupportedFeatures() {
12095f95c9afSSimon Dardis   for (CodeGenProcModel &ProcModel : ProcModels) {
12105f95c9afSSimon Dardis     for (Record *Pred : ProcModel.ModelDef->getValueAsListOfDefs("UnsupportedFeatures")) {
12115f95c9afSSimon Dardis        ProcModel.UnsupportedFeaturesDefs.push_back(Pred);
12125f95c9afSSimon Dardis     }
12135f95c9afSSimon Dardis   }
12145f95c9afSSimon Dardis }
12155f95c9afSSimon Dardis 
121633401e84SAndrew Trick /// Infer new classes from existing classes. In the process, this may create new
121733401e84SAndrew Trick /// SchedWrites from sequences of existing SchedWrites.
121833401e84SAndrew Trick void CodeGenSchedModels::inferSchedClasses() {
1219d34e60caSNicola Zaghen   LLVM_DEBUG(
1220d34e60caSNicola Zaghen       dbgs() << "\n+++ INFERRING SCHED CLASSES (inferSchedClasses) +++\n");
1221d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << NumInstrSchedClasses << " instr sched classes.\n");
1222bf8a28dcSAndrew Trick 
122333401e84SAndrew Trick   // Visit all existing classes and newly created classes.
122433401e84SAndrew Trick   for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) {
1225bf8a28dcSAndrew Trick     assert(SchedClasses[Idx].Index == Idx && "bad SCIdx");
1226bf8a28dcSAndrew Trick 
122733401e84SAndrew Trick     if (SchedClasses[Idx].ItinClassDef)
122833401e84SAndrew Trick       inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx);
1229bf8a28dcSAndrew Trick     if (!SchedClasses[Idx].InstRWs.empty())
123033401e84SAndrew Trick       inferFromInstRWs(Idx);
1231bf8a28dcSAndrew Trick     if (!SchedClasses[Idx].Writes.empty()) {
123233401e84SAndrew Trick       inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads,
123333401e84SAndrew Trick                   Idx, SchedClasses[Idx].ProcIndices);
123433401e84SAndrew Trick     }
123533401e84SAndrew Trick     assert(SchedClasses.size() < (NumInstrSchedClasses*6) &&
123633401e84SAndrew Trick            "too many SchedVariants");
123733401e84SAndrew Trick   }
123833401e84SAndrew Trick }
123933401e84SAndrew Trick 
124033401e84SAndrew Trick /// Infer classes from per-processor itinerary resources.
124133401e84SAndrew Trick void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef,
124233401e84SAndrew Trick                                             unsigned FromClassIdx) {
124333401e84SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
124433401e84SAndrew Trick     const CodeGenProcModel &PM = ProcModels[PIdx];
124533401e84SAndrew Trick     // For all ItinRW entries.
124633401e84SAndrew Trick     bool HasMatch = false;
124738fe227fSAndrea Di Biagio     for (const Record *Rec : PM.ItinRWDefs) {
124838fe227fSAndrea Di Biagio       RecVec Matched = Rec->getValueAsListOfDefs("MatchedItinClasses");
124933401e84SAndrew Trick       if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
125033401e84SAndrew Trick         continue;
125133401e84SAndrew Trick       if (HasMatch)
125238fe227fSAndrea Di Biagio         PrintFatalError(Rec->getLoc(), "Duplicate itinerary class "
125333401e84SAndrew Trick                       + ItinClassDef->getName()
125433401e84SAndrew Trick                       + " in ItinResources for " + PM.ModelName);
125533401e84SAndrew Trick       HasMatch = true;
125633401e84SAndrew Trick       IdxVec Writes, Reads;
125738fe227fSAndrea Di Biagio       findRWs(Rec->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
12589f3293a9SCraig Topper       inferFromRW(Writes, Reads, FromClassIdx, PIdx);
125933401e84SAndrew Trick     }
126033401e84SAndrew Trick   }
126133401e84SAndrew Trick }
126233401e84SAndrew Trick 
126333401e84SAndrew Trick /// Infer classes from per-processor InstReadWrite definitions.
126433401e84SAndrew Trick void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) {
126558bd79c4SBenjamin Kramer   for (unsigned I = 0, E = SchedClasses[SCIdx].InstRWs.size(); I != E; ++I) {
1266b22643a4SBenjamin Kramer     assert(SchedClasses[SCIdx].InstRWs.size() == E && "InstrRWs was mutated!");
126758bd79c4SBenjamin Kramer     Record *Rec = SchedClasses[SCIdx].InstRWs[I];
126858bd79c4SBenjamin Kramer     const RecVec *InstDefs = Sets.expand(Rec);
12699e1deb69SAndrew Trick     RecIter II = InstDefs->begin(), IE = InstDefs->end();
127033401e84SAndrew Trick     for (; II != IE; ++II) {
127133401e84SAndrew Trick       if (InstrClassMap[*II] == SCIdx)
127233401e84SAndrew Trick         break;
127333401e84SAndrew Trick     }
127433401e84SAndrew Trick     // If this class no longer has any instructions mapped to it, it has become
127533401e84SAndrew Trick     // irrelevant.
127633401e84SAndrew Trick     if (II == IE)
127733401e84SAndrew Trick       continue;
127833401e84SAndrew Trick     IdxVec Writes, Reads;
127958bd79c4SBenjamin Kramer     findRWs(Rec->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
128058bd79c4SBenjamin Kramer     unsigned PIdx = getProcModel(Rec->getValueAsDef("SchedModel")).Index;
12819f3293a9SCraig Topper     inferFromRW(Writes, Reads, SCIdx, PIdx); // May mutate SchedClasses.
128233401e84SAndrew Trick   }
128333401e84SAndrew Trick }
128433401e84SAndrew Trick 
128533401e84SAndrew Trick namespace {
1286a3fe70d2SEugene Zelenko 
12879257b8f8SAndrew Trick // Helper for substituteVariantOperand.
12889257b8f8SAndrew Trick struct TransVariant {
1289da984b1aSAndrew Trick   Record *VarOrSeqDef;  // Variant or sequence.
1290da984b1aSAndrew Trick   unsigned RWIdx;       // Index of this variant or sequence's matched type.
12919257b8f8SAndrew Trick   unsigned ProcIdx;     // Processor model index or zero for any.
12929257b8f8SAndrew Trick   unsigned TransVecIdx; // Index into PredTransitions::TransVec.
12939257b8f8SAndrew Trick 
12949257b8f8SAndrew Trick   TransVariant(Record *def, unsigned rwi, unsigned pi, unsigned ti):
1295da984b1aSAndrew Trick     VarOrSeqDef(def), RWIdx(rwi), ProcIdx(pi), TransVecIdx(ti) {}
12969257b8f8SAndrew Trick };
12979257b8f8SAndrew Trick 
129833401e84SAndrew Trick // Associate a predicate with the SchedReadWrite that it guards.
129933401e84SAndrew Trick // RWIdx is the index of the read/write variant.
130033401e84SAndrew Trick struct PredCheck {
130133401e84SAndrew Trick   bool IsRead;
130233401e84SAndrew Trick   unsigned RWIdx;
130333401e84SAndrew Trick   Record *Predicate;
130433401e84SAndrew Trick 
130533401e84SAndrew Trick   PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {}
130633401e84SAndrew Trick };
130733401e84SAndrew Trick 
130833401e84SAndrew Trick // A Predicate transition is a list of RW sequences guarded by a PredTerm.
130933401e84SAndrew Trick struct PredTransition {
131033401e84SAndrew Trick   // A predicate term is a conjunction of PredChecks.
131133401e84SAndrew Trick   SmallVector<PredCheck, 4> PredTerm;
131233401e84SAndrew Trick   SmallVector<SmallVector<unsigned,4>, 16> WriteSequences;
131333401e84SAndrew Trick   SmallVector<SmallVector<unsigned,4>, 16> ReadSequences;
13149257b8f8SAndrew Trick   SmallVector<unsigned, 4> ProcIndices;
131533401e84SAndrew Trick };
131633401e84SAndrew Trick 
131733401e84SAndrew Trick // Encapsulate a set of partially constructed transitions.
131833401e84SAndrew Trick // The results are built by repeated calls to substituteVariants.
131933401e84SAndrew Trick class PredTransitions {
132033401e84SAndrew Trick   CodeGenSchedModels &SchedModels;
132133401e84SAndrew Trick 
132233401e84SAndrew Trick public:
132333401e84SAndrew Trick   std::vector<PredTransition> TransVec;
132433401e84SAndrew Trick 
132533401e84SAndrew Trick   PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {}
132633401e84SAndrew Trick 
132733401e84SAndrew Trick   void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq,
132833401e84SAndrew Trick                                 bool IsRead, unsigned StartIdx);
132933401e84SAndrew Trick 
133033401e84SAndrew Trick   void substituteVariants(const PredTransition &Trans);
133133401e84SAndrew Trick 
133233401e84SAndrew Trick #ifndef NDEBUG
133333401e84SAndrew Trick   void dump() const;
133433401e84SAndrew Trick #endif
133533401e84SAndrew Trick 
133633401e84SAndrew Trick private:
133733401e84SAndrew Trick   bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term);
1338da984b1aSAndrew Trick   void getIntersectingVariants(
1339da984b1aSAndrew Trick     const CodeGenSchedRW &SchedRW, unsigned TransIdx,
1340da984b1aSAndrew Trick     std::vector<TransVariant> &IntersectingVariants);
13419257b8f8SAndrew Trick   void pushVariant(const TransVariant &VInfo, bool IsRead);
134233401e84SAndrew Trick };
1343a3fe70d2SEugene Zelenko 
1344a3fe70d2SEugene Zelenko } // end anonymous namespace
134533401e84SAndrew Trick 
134633401e84SAndrew Trick // Return true if this predicate is mutually exclusive with a PredTerm. This
134733401e84SAndrew Trick // degenerates into checking if the predicate is mutually exclusive with any
134833401e84SAndrew Trick // predicate in the Term's conjunction.
134933401e84SAndrew Trick //
135033401e84SAndrew Trick // All predicates associated with a given SchedRW are considered mutually
135133401e84SAndrew Trick // exclusive. This should work even if the conditions expressed by the
135233401e84SAndrew Trick // predicates are not exclusive because the predicates for a given SchedWrite
135333401e84SAndrew Trick // are always checked in the order they are defined in the .td file. Later
135433401e84SAndrew Trick // conditions implicitly negate any prior condition.
135533401e84SAndrew Trick bool PredTransitions::mutuallyExclusive(Record *PredDef,
135633401e84SAndrew Trick                                         ArrayRef<PredCheck> Term) {
135721c75912SJaved Absar   for (const PredCheck &PC: Term) {
1358fc500041SJaved Absar     if (PC.Predicate == PredDef)
135933401e84SAndrew Trick       return false;
136033401e84SAndrew Trick 
1361fc500041SJaved Absar     const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(PC.RWIdx, PC.IsRead);
136233401e84SAndrew Trick     assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant");
136333401e84SAndrew Trick     RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants");
136438fe227fSAndrea Di Biagio     if (any_of(Variants, [PredDef](const Record *R) {
136538fe227fSAndrea Di Biagio           return R->getValueAsDef("Predicate") == PredDef;
136638fe227fSAndrea Di Biagio         }))
136733401e84SAndrew Trick       return true;
136833401e84SAndrew Trick   }
136933401e84SAndrew Trick   return false;
137033401e84SAndrew Trick }
137133401e84SAndrew Trick 
1372da984b1aSAndrew Trick static bool hasAliasedVariants(const CodeGenSchedRW &RW,
1373da984b1aSAndrew Trick                                CodeGenSchedModels &SchedModels) {
1374da984b1aSAndrew Trick   if (RW.HasVariants)
1375da984b1aSAndrew Trick     return true;
1376da984b1aSAndrew Trick 
137721c75912SJaved Absar   for (Record *Alias : RW.Aliases) {
1378da984b1aSAndrew Trick     const CodeGenSchedRW &AliasRW =
1379fc500041SJaved Absar       SchedModels.getSchedRW(Alias->getValueAsDef("AliasRW"));
1380da984b1aSAndrew Trick     if (AliasRW.HasVariants)
1381da984b1aSAndrew Trick       return true;
1382da984b1aSAndrew Trick     if (AliasRW.IsSequence) {
1383da984b1aSAndrew Trick       IdxVec ExpandedRWs;
1384da984b1aSAndrew Trick       SchedModels.expandRWSequence(AliasRW.Index, ExpandedRWs, AliasRW.IsRead);
138538fe227fSAndrea Di Biagio       for (unsigned SI : ExpandedRWs) {
138638fe227fSAndrea Di Biagio         if (hasAliasedVariants(SchedModels.getSchedRW(SI, AliasRW.IsRead),
138738fe227fSAndrea Di Biagio                                SchedModels))
1388da984b1aSAndrew Trick           return true;
1389da984b1aSAndrew Trick       }
1390da984b1aSAndrew Trick     }
1391da984b1aSAndrew Trick   }
1392da984b1aSAndrew Trick   return false;
1393da984b1aSAndrew Trick }
1394da984b1aSAndrew Trick 
1395da984b1aSAndrew Trick static bool hasVariant(ArrayRef<PredTransition> Transitions,
1396da984b1aSAndrew Trick                        CodeGenSchedModels &SchedModels) {
139738fe227fSAndrea Di Biagio   for (const PredTransition &PTI : Transitions) {
139838fe227fSAndrea Di Biagio     for (const SmallVectorImpl<unsigned> &WSI : PTI.WriteSequences)
139938fe227fSAndrea Di Biagio       for (unsigned WI : WSI)
140038fe227fSAndrea Di Biagio         if (hasAliasedVariants(SchedModels.getSchedWrite(WI), SchedModels))
1401da984b1aSAndrew Trick           return true;
140238fe227fSAndrea Di Biagio 
140338fe227fSAndrea Di Biagio     for (const SmallVectorImpl<unsigned> &RSI : PTI.ReadSequences)
140438fe227fSAndrea Di Biagio       for (unsigned RI : RSI)
140538fe227fSAndrea Di Biagio         if (hasAliasedVariants(SchedModels.getSchedRead(RI), SchedModels))
1406da984b1aSAndrew Trick           return true;
1407da984b1aSAndrew Trick   }
1408da984b1aSAndrew Trick   return false;
1409da984b1aSAndrew Trick }
1410da984b1aSAndrew Trick 
1411da984b1aSAndrew Trick // Populate IntersectingVariants with any variants or aliased sequences of the
1412da984b1aSAndrew Trick // given SchedRW whose processor indices and predicates are not mutually
1413d97ff1fcSAndrew Trick // exclusive with the given transition.
1414da984b1aSAndrew Trick void PredTransitions::getIntersectingVariants(
1415da984b1aSAndrew Trick   const CodeGenSchedRW &SchedRW, unsigned TransIdx,
1416da984b1aSAndrew Trick   std::vector<TransVariant> &IntersectingVariants) {
1417da984b1aSAndrew Trick 
1418d97ff1fcSAndrew Trick   bool GenericRW = false;
1419d97ff1fcSAndrew Trick 
1420da984b1aSAndrew Trick   std::vector<TransVariant> Variants;
1421da984b1aSAndrew Trick   if (SchedRW.HasVariants) {
1422da984b1aSAndrew Trick     unsigned VarProcIdx = 0;
1423da984b1aSAndrew Trick     if (SchedRW.TheDef->getValueInit("SchedModel")->isComplete()) {
1424da984b1aSAndrew Trick       Record *ModelDef = SchedRW.TheDef->getValueAsDef("SchedModel");
1425da984b1aSAndrew Trick       VarProcIdx = SchedModels.getProcModel(ModelDef).Index;
1426da984b1aSAndrew Trick     }
1427da984b1aSAndrew Trick     // Push each variant. Assign TransVecIdx later.
1428da984b1aSAndrew Trick     const RecVec VarDefs = SchedRW.TheDef->getValueAsListOfDefs("Variants");
1429f45d0b98SJaved Absar     for (Record *VarDef : VarDefs)
143038fe227fSAndrea Di Biagio       Variants.emplace_back(VarDef, SchedRW.Index, VarProcIdx, 0);
1431d97ff1fcSAndrew Trick     if (VarProcIdx == 0)
1432d97ff1fcSAndrew Trick       GenericRW = true;
1433da984b1aSAndrew Trick   }
1434da984b1aSAndrew Trick   for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
1435da984b1aSAndrew Trick        AI != AE; ++AI) {
1436da984b1aSAndrew Trick     // If either the SchedAlias itself or the SchedReadWrite that it aliases
1437da984b1aSAndrew Trick     // to is defined within a processor model, constrain all variants to
1438da984b1aSAndrew Trick     // that processor.
1439da984b1aSAndrew Trick     unsigned AliasProcIdx = 0;
1440da984b1aSAndrew Trick     if ((*AI)->getValueInit("SchedModel")->isComplete()) {
1441da984b1aSAndrew Trick       Record *ModelDef = (*AI)->getValueAsDef("SchedModel");
1442da984b1aSAndrew Trick       AliasProcIdx = SchedModels.getProcModel(ModelDef).Index;
1443da984b1aSAndrew Trick     }
1444da984b1aSAndrew Trick     const CodeGenSchedRW &AliasRW =
1445da984b1aSAndrew Trick       SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW"));
1446da984b1aSAndrew Trick 
1447da984b1aSAndrew Trick     if (AliasRW.HasVariants) {
1448da984b1aSAndrew Trick       const RecVec VarDefs = AliasRW.TheDef->getValueAsListOfDefs("Variants");
14499003dd78SJaved Absar       for (Record *VD : VarDefs)
145038fe227fSAndrea Di Biagio         Variants.emplace_back(VD, AliasRW.Index, AliasProcIdx, 0);
1451da984b1aSAndrew Trick     }
145238fe227fSAndrea Di Biagio     if (AliasRW.IsSequence)
145338fe227fSAndrea Di Biagio       Variants.emplace_back(AliasRW.TheDef, SchedRW.Index, AliasProcIdx, 0);
1454d97ff1fcSAndrew Trick     if (AliasProcIdx == 0)
1455d97ff1fcSAndrew Trick       GenericRW = true;
1456da984b1aSAndrew Trick   }
1457f45d0b98SJaved Absar   for (TransVariant &Variant : Variants) {
1458da984b1aSAndrew Trick     // Don't expand variants if the processor models don't intersect.
1459da984b1aSAndrew Trick     // A zero processor index means any processor.
1460b94011fdSCraig Topper     SmallVectorImpl<unsigned> &ProcIndices = TransVec[TransIdx].ProcIndices;
1461f45d0b98SJaved Absar     if (ProcIndices[0] && Variant.ProcIdx) {
1462da984b1aSAndrew Trick       unsigned Cnt = std::count(ProcIndices.begin(), ProcIndices.end(),
1463da984b1aSAndrew Trick                                 Variant.ProcIdx);
1464da984b1aSAndrew Trick       if (!Cnt)
1465da984b1aSAndrew Trick         continue;
1466da984b1aSAndrew Trick       if (Cnt > 1) {
1467da984b1aSAndrew Trick         const CodeGenProcModel &PM =
1468da984b1aSAndrew Trick           *(SchedModels.procModelBegin() + Variant.ProcIdx);
1469635debe8SJoerg Sonnenberger         PrintFatalError(Variant.VarOrSeqDef->getLoc(),
1470635debe8SJoerg Sonnenberger                         "Multiple variants defined for processor " +
1471635debe8SJoerg Sonnenberger                         PM.ModelName +
1472da984b1aSAndrew Trick                         " Ensure only one SchedAlias exists per RW.");
1473da984b1aSAndrew Trick       }
1474da984b1aSAndrew Trick     }
1475da984b1aSAndrew Trick     if (Variant.VarOrSeqDef->isSubClassOf("SchedVar")) {
1476da984b1aSAndrew Trick       Record *PredDef = Variant.VarOrSeqDef->getValueAsDef("Predicate");
1477da984b1aSAndrew Trick       if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm))
1478da984b1aSAndrew Trick         continue;
1479da984b1aSAndrew Trick     }
1480da984b1aSAndrew Trick     if (IntersectingVariants.empty()) {
1481da984b1aSAndrew Trick       // The first variant builds on the existing transition.
1482da984b1aSAndrew Trick       Variant.TransVecIdx = TransIdx;
1483da984b1aSAndrew Trick       IntersectingVariants.push_back(Variant);
1484da984b1aSAndrew Trick     }
1485da984b1aSAndrew Trick     else {
1486da984b1aSAndrew Trick       // Push another copy of the current transition for more variants.
1487da984b1aSAndrew Trick       Variant.TransVecIdx = TransVec.size();
1488da984b1aSAndrew Trick       IntersectingVariants.push_back(Variant);
1489f6169d02SDan Gohman       TransVec.push_back(TransVec[TransIdx]);
1490da984b1aSAndrew Trick     }
1491da984b1aSAndrew Trick   }
1492d97ff1fcSAndrew Trick   if (GenericRW && IntersectingVariants.empty()) {
1493d97ff1fcSAndrew Trick     PrintFatalError(SchedRW.TheDef->getLoc(), "No variant of this type has "
1494d97ff1fcSAndrew Trick                     "a matching predicate on any processor");
1495d97ff1fcSAndrew Trick   }
1496da984b1aSAndrew Trick }
1497da984b1aSAndrew Trick 
14989257b8f8SAndrew Trick // Push the Reads/Writes selected by this variant onto the PredTransition
14999257b8f8SAndrew Trick // specified by VInfo.
15009257b8f8SAndrew Trick void PredTransitions::
15019257b8f8SAndrew Trick pushVariant(const TransVariant &VInfo, bool IsRead) {
15029257b8f8SAndrew Trick   PredTransition &Trans = TransVec[VInfo.TransVecIdx];
15039257b8f8SAndrew Trick 
15049257b8f8SAndrew Trick   // If this operand transition is reached through a processor-specific alias,
15059257b8f8SAndrew Trick   // then the whole transition is specific to this processor.
15069257b8f8SAndrew Trick   if (VInfo.ProcIdx != 0)
15079257b8f8SAndrew Trick     Trans.ProcIndices.assign(1, VInfo.ProcIdx);
15089257b8f8SAndrew Trick 
150933401e84SAndrew Trick   IdxVec SelectedRWs;
1510da984b1aSAndrew Trick   if (VInfo.VarOrSeqDef->isSubClassOf("SchedVar")) {
1511da984b1aSAndrew Trick     Record *PredDef = VInfo.VarOrSeqDef->getValueAsDef("Predicate");
151238fe227fSAndrea Di Biagio     Trans.PredTerm.emplace_back(IsRead, VInfo.RWIdx,PredDef);
1513da984b1aSAndrew Trick     RecVec SelectedDefs = VInfo.VarOrSeqDef->getValueAsListOfDefs("Selected");
151433401e84SAndrew Trick     SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead);
1515da984b1aSAndrew Trick   }
1516da984b1aSAndrew Trick   else {
1517da984b1aSAndrew Trick     assert(VInfo.VarOrSeqDef->isSubClassOf("WriteSequence") &&
1518da984b1aSAndrew Trick            "variant must be a SchedVariant or aliased WriteSequence");
1519da984b1aSAndrew Trick     SelectedRWs.push_back(SchedModels.getSchedRWIdx(VInfo.VarOrSeqDef, IsRead));
1520da984b1aSAndrew Trick   }
152133401e84SAndrew Trick 
15229257b8f8SAndrew Trick   const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(VInfo.RWIdx, IsRead);
152333401e84SAndrew Trick 
152433401e84SAndrew Trick   SmallVectorImpl<SmallVector<unsigned,4>> &RWSequences = IsRead
152533401e84SAndrew Trick     ? Trans.ReadSequences : Trans.WriteSequences;
152633401e84SAndrew Trick   if (SchedRW.IsVariadic) {
152733401e84SAndrew Trick     unsigned OperIdx = RWSequences.size()-1;
152833401e84SAndrew Trick     // Make N-1 copies of this transition's last sequence.
152938fe227fSAndrea Di Biagio     RWSequences.insert(RWSequences.end(), SelectedRWs.size() - 1,
153038fe227fSAndrea Di Biagio                        RWSequences[OperIdx]);
153133401e84SAndrew Trick     // Push each of the N elements of the SelectedRWs onto a copy of the last
153233401e84SAndrew Trick     // sequence (split the current operand into N operands).
153333401e84SAndrew Trick     // Note that write sequences should be expanded within this loop--the entire
153433401e84SAndrew Trick     // sequence belongs to a single operand.
153533401e84SAndrew Trick     for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
153633401e84SAndrew Trick          RWI != RWE; ++RWI, ++OperIdx) {
153733401e84SAndrew Trick       IdxVec ExpandedRWs;
153833401e84SAndrew Trick       if (IsRead)
153933401e84SAndrew Trick         ExpandedRWs.push_back(*RWI);
154033401e84SAndrew Trick       else
154133401e84SAndrew Trick         SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
154233401e84SAndrew Trick       RWSequences[OperIdx].insert(RWSequences[OperIdx].end(),
154333401e84SAndrew Trick                                   ExpandedRWs.begin(), ExpandedRWs.end());
154433401e84SAndrew Trick     }
154533401e84SAndrew Trick     assert(OperIdx == RWSequences.size() && "missed a sequence");
154633401e84SAndrew Trick   }
154733401e84SAndrew Trick   else {
154833401e84SAndrew Trick     // Push this transition's expanded sequence onto this transition's last
154933401e84SAndrew Trick     // sequence (add to the current operand's sequence).
155033401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = RWSequences.back();
155133401e84SAndrew Trick     IdxVec ExpandedRWs;
155233401e84SAndrew Trick     for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
155333401e84SAndrew Trick          RWI != RWE; ++RWI) {
155433401e84SAndrew Trick       if (IsRead)
155533401e84SAndrew Trick         ExpandedRWs.push_back(*RWI);
155633401e84SAndrew Trick       else
155733401e84SAndrew Trick         SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
155833401e84SAndrew Trick     }
155933401e84SAndrew Trick     Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end());
156033401e84SAndrew Trick   }
156133401e84SAndrew Trick }
156233401e84SAndrew Trick 
156333401e84SAndrew Trick // RWSeq is a sequence of all Reads or all Writes for the next read or write
156433401e84SAndrew Trick // operand. StartIdx is an index into TransVec where partial results
15659257b8f8SAndrew Trick // starts. RWSeq must be applied to all transitions between StartIdx and the end
156633401e84SAndrew Trick // of TransVec.
156733401e84SAndrew Trick void PredTransitions::substituteVariantOperand(
156833401e84SAndrew Trick   const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) {
156933401e84SAndrew Trick 
157033401e84SAndrew Trick   // Visit each original RW within the current sequence.
157133401e84SAndrew Trick   for (SmallVectorImpl<unsigned>::const_iterator
157233401e84SAndrew Trick          RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) {
157333401e84SAndrew Trick     const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead);
157433401e84SAndrew Trick     // Push this RW on all partial PredTransitions or distribute variants.
157533401e84SAndrew Trick     // New PredTransitions may be pushed within this loop which should not be
157633401e84SAndrew Trick     // revisited (TransEnd must be loop invariant).
157733401e84SAndrew Trick     for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size();
157833401e84SAndrew Trick          TransIdx != TransEnd; ++TransIdx) {
157933401e84SAndrew Trick       // In the common case, push RW onto the current operand's sequence.
15809257b8f8SAndrew Trick       if (!hasAliasedVariants(SchedRW, SchedModels)) {
158133401e84SAndrew Trick         if (IsRead)
158233401e84SAndrew Trick           TransVec[TransIdx].ReadSequences.back().push_back(*RWI);
158333401e84SAndrew Trick         else
158433401e84SAndrew Trick           TransVec[TransIdx].WriteSequences.back().push_back(*RWI);
158533401e84SAndrew Trick         continue;
158633401e84SAndrew Trick       }
158733401e84SAndrew Trick       // Distribute this partial PredTransition across intersecting variants.
1588da984b1aSAndrew Trick       // This will push a copies of TransVec[TransIdx] on the back of TransVec.
15899257b8f8SAndrew Trick       std::vector<TransVariant> IntersectingVariants;
1590da984b1aSAndrew Trick       getIntersectingVariants(SchedRW, TransIdx, IntersectingVariants);
159133401e84SAndrew Trick       // Now expand each variant on top of its copy of the transition.
15929257b8f8SAndrew Trick       for (std::vector<TransVariant>::const_iterator
159333401e84SAndrew Trick              IVI = IntersectingVariants.begin(),
159433401e84SAndrew Trick              IVE = IntersectingVariants.end();
15959257b8f8SAndrew Trick            IVI != IVE; ++IVI) {
15969257b8f8SAndrew Trick         pushVariant(*IVI, IsRead);
15979257b8f8SAndrew Trick       }
159833401e84SAndrew Trick     }
159933401e84SAndrew Trick   }
160033401e84SAndrew Trick }
160133401e84SAndrew Trick 
160233401e84SAndrew Trick // For each variant of a Read/Write in Trans, substitute the sequence of
160333401e84SAndrew Trick // Read/Writes guarded by the variant. This is exponential in the number of
160433401e84SAndrew Trick // variant Read/Writes, but in practice detection of mutually exclusive
160533401e84SAndrew Trick // predicates should result in linear growth in the total number variants.
160633401e84SAndrew Trick //
160733401e84SAndrew Trick // This is one step in a breadth-first search of nested variants.
160833401e84SAndrew Trick void PredTransitions::substituteVariants(const PredTransition &Trans) {
160933401e84SAndrew Trick   // Build up a set of partial results starting at the back of
161033401e84SAndrew Trick   // PredTransitions. Remember the first new transition.
161133401e84SAndrew Trick   unsigned StartIdx = TransVec.size();
1612195aaaf5SCraig Topper   TransVec.emplace_back();
161333401e84SAndrew Trick   TransVec.back().PredTerm = Trans.PredTerm;
16149257b8f8SAndrew Trick   TransVec.back().ProcIndices = Trans.ProcIndices;
161533401e84SAndrew Trick 
161633401e84SAndrew Trick   // Visit each original write sequence.
161733401e84SAndrew Trick   for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
161833401e84SAndrew Trick          WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end();
161933401e84SAndrew Trick        WSI != WSE; ++WSI) {
162033401e84SAndrew Trick     // Push a new (empty) write sequence onto all partial Transitions.
162133401e84SAndrew Trick     for (std::vector<PredTransition>::iterator I =
162233401e84SAndrew Trick            TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
1623195aaaf5SCraig Topper       I->WriteSequences.emplace_back();
162433401e84SAndrew Trick     }
162533401e84SAndrew Trick     substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx);
162633401e84SAndrew Trick   }
162733401e84SAndrew Trick   // Visit each original read sequence.
162833401e84SAndrew Trick   for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
162933401e84SAndrew Trick          RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end();
163033401e84SAndrew Trick        RSI != RSE; ++RSI) {
163133401e84SAndrew Trick     // Push a new (empty) read sequence onto all partial Transitions.
163233401e84SAndrew Trick     for (std::vector<PredTransition>::iterator I =
163333401e84SAndrew Trick            TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
1634195aaaf5SCraig Topper       I->ReadSequences.emplace_back();
163533401e84SAndrew Trick     }
163633401e84SAndrew Trick     substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx);
163733401e84SAndrew Trick   }
163833401e84SAndrew Trick }
163933401e84SAndrew Trick 
164033401e84SAndrew Trick // Create a new SchedClass for each variant found by inferFromRW. Pass
164133401e84SAndrew Trick static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions,
16429257b8f8SAndrew Trick                                  unsigned FromClassIdx,
164333401e84SAndrew Trick                                  CodeGenSchedModels &SchedModels) {
164433401e84SAndrew Trick   // For each PredTransition, create a new CodeGenSchedTransition, which usually
164533401e84SAndrew Trick   // requires creating a new SchedClass.
164633401e84SAndrew Trick   for (ArrayRef<PredTransition>::iterator
164733401e84SAndrew Trick          I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) {
164833401e84SAndrew Trick     IdxVec OperWritesVariant;
16491970e955SCraig Topper     transform(I->WriteSequences, std::back_inserter(OperWritesVariant),
16501970e955SCraig Topper               [&SchedModels](ArrayRef<unsigned> WS) {
16511970e955SCraig Topper                 return SchedModels.findOrInsertRW(WS, /*IsRead=*/false);
16521970e955SCraig Topper               });
165333401e84SAndrew Trick     IdxVec OperReadsVariant;
16541970e955SCraig Topper     transform(I->ReadSequences, std::back_inserter(OperReadsVariant),
16551970e955SCraig Topper               [&SchedModels](ArrayRef<unsigned> RS) {
16561970e955SCraig Topper                 return SchedModels.findOrInsertRW(RS, /*IsRead=*/true);
16571970e955SCraig Topper               });
165833401e84SAndrew Trick     CodeGenSchedTransition SCTrans;
165933401e84SAndrew Trick     SCTrans.ToClassIdx =
166024064771SCraig Topper       SchedModels.addSchedClass(/*ItinClassDef=*/nullptr, OperWritesVariant,
16612ed54077SCraig Topper                                 OperReadsVariant, I->ProcIndices);
16622ed54077SCraig Topper     SCTrans.ProcIndices.assign(I->ProcIndices.begin(), I->ProcIndices.end());
166333401e84SAndrew Trick     // The final PredTerm is unique set of predicates guarding the transition.
166433401e84SAndrew Trick     RecVec Preds;
16651970e955SCraig Topper     transform(I->PredTerm, std::back_inserter(Preds),
16661970e955SCraig Topper               [](const PredCheck &P) {
16671970e955SCraig Topper                 return P.Predicate;
16681970e955SCraig Topper               });
1669b5ed2750SCraig Topper     Preds.erase(std::unique(Preds.begin(), Preds.end()), Preds.end());
167018cfa2c7SCraig Topper     SCTrans.PredTerm = std::move(Preds);
167118cfa2c7SCraig Topper     SchedModels.getSchedClass(FromClassIdx)
167218cfa2c7SCraig Topper         .Transitions.push_back(std::move(SCTrans));
167333401e84SAndrew Trick   }
167433401e84SAndrew Trick }
167533401e84SAndrew Trick 
16769257b8f8SAndrew Trick // Create new SchedClasses for the given ReadWrite list. If any of the
16779257b8f8SAndrew Trick // ReadWrites refers to a SchedVariant, create a new SchedClass for each variant
16789257b8f8SAndrew Trick // of the ReadWrite list, following Aliases if necessary.
1679e1761952SBenjamin Kramer void CodeGenSchedModels::inferFromRW(ArrayRef<unsigned> OperWrites,
1680e1761952SBenjamin Kramer                                      ArrayRef<unsigned> OperReads,
168133401e84SAndrew Trick                                      unsigned FromClassIdx,
1682e1761952SBenjamin Kramer                                      ArrayRef<unsigned> ProcIndices) {
1683d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "INFER RW proc("; dumpIdxVec(ProcIndices);
1684d34e60caSNicola Zaghen              dbgs() << ") ");
168533401e84SAndrew Trick 
168633401e84SAndrew Trick   // Create a seed transition with an empty PredTerm and the expanded sequences
168733401e84SAndrew Trick   // of SchedWrites for the current SchedClass.
168833401e84SAndrew Trick   std::vector<PredTransition> LastTransitions;
1689195aaaf5SCraig Topper   LastTransitions.emplace_back();
16909257b8f8SAndrew Trick   LastTransitions.back().ProcIndices.append(ProcIndices.begin(),
16919257b8f8SAndrew Trick                                             ProcIndices.end());
16929257b8f8SAndrew Trick 
1693e1761952SBenjamin Kramer   for (unsigned WriteIdx : OperWrites) {
169433401e84SAndrew Trick     IdxVec WriteSeq;
1695e1761952SBenjamin Kramer     expandRWSequence(WriteIdx, WriteSeq, /*IsRead=*/false);
1696195aaaf5SCraig Topper     LastTransitions[0].WriteSequences.emplace_back();
1697195aaaf5SCraig Topper     SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences.back();
16981f57456cSCraig Topper     Seq.append(WriteSeq.begin(), WriteSeq.end());
1699d34e60caSNicola Zaghen     LLVM_DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
170033401e84SAndrew Trick   }
1701d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << " Reads: ");
1702e1761952SBenjamin Kramer   for (unsigned ReadIdx : OperReads) {
170333401e84SAndrew Trick     IdxVec ReadSeq;
1704e1761952SBenjamin Kramer     expandRWSequence(ReadIdx, ReadSeq, /*IsRead=*/true);
1705195aaaf5SCraig Topper     LastTransitions[0].ReadSequences.emplace_back();
1706195aaaf5SCraig Topper     SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences.back();
17071f57456cSCraig Topper     Seq.append(ReadSeq.begin(), ReadSeq.end());
1708d34e60caSNicola Zaghen     LLVM_DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
170933401e84SAndrew Trick   }
1710d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << '\n');
171133401e84SAndrew Trick 
171233401e84SAndrew Trick   // Collect all PredTransitions for individual operands.
171333401e84SAndrew Trick   // Iterate until no variant writes remain.
171433401e84SAndrew Trick   while (hasVariant(LastTransitions, *this)) {
171533401e84SAndrew Trick     PredTransitions Transitions(*this);
1716f6114259SCraig Topper     for (const PredTransition &Trans : LastTransitions)
1717f6114259SCraig Topper       Transitions.substituteVariants(Trans);
1718d34e60caSNicola Zaghen     LLVM_DEBUG(Transitions.dump());
171933401e84SAndrew Trick     LastTransitions.swap(Transitions.TransVec);
172033401e84SAndrew Trick   }
172133401e84SAndrew Trick   // If the first transition has no variants, nothing to do.
172233401e84SAndrew Trick   if (LastTransitions[0].PredTerm.empty())
172333401e84SAndrew Trick     return;
172433401e84SAndrew Trick 
172533401e84SAndrew Trick   // WARNING: We are about to mutate the SchedClasses vector. Do not refer to
172633401e84SAndrew Trick   // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions.
17279257b8f8SAndrew Trick   inferFromTransitions(LastTransitions, FromClassIdx, *this);
172833401e84SAndrew Trick }
172933401e84SAndrew Trick 
1730cf398b22SAndrew Trick // Check if any processor resource group contains all resource records in
1731cf398b22SAndrew Trick // SubUnits.
1732cf398b22SAndrew Trick bool CodeGenSchedModels::hasSuperGroup(RecVec &SubUnits, CodeGenProcModel &PM) {
1733cf398b22SAndrew Trick   for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) {
1734cf398b22SAndrew Trick     if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup"))
1735cf398b22SAndrew Trick       continue;
1736cf398b22SAndrew Trick     RecVec SuperUnits =
1737cf398b22SAndrew Trick       PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources");
1738cf398b22SAndrew Trick     RecIter RI = SubUnits.begin(), RE = SubUnits.end();
1739cf398b22SAndrew Trick     for ( ; RI != RE; ++RI) {
17400d955d0bSDavid Majnemer       if (!is_contained(SuperUnits, *RI)) {
1741cf398b22SAndrew Trick         break;
1742cf398b22SAndrew Trick       }
1743cf398b22SAndrew Trick     }
1744cf398b22SAndrew Trick     if (RI == RE)
1745cf398b22SAndrew Trick       return true;
1746cf398b22SAndrew Trick   }
1747cf398b22SAndrew Trick   return false;
1748cf398b22SAndrew Trick }
1749cf398b22SAndrew Trick 
1750cf398b22SAndrew Trick // Verify that overlapping groups have a common supergroup.
1751cf398b22SAndrew Trick void CodeGenSchedModels::verifyProcResourceGroups(CodeGenProcModel &PM) {
1752cf398b22SAndrew Trick   for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) {
1753cf398b22SAndrew Trick     if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup"))
1754cf398b22SAndrew Trick       continue;
1755cf398b22SAndrew Trick     RecVec CheckUnits =
1756cf398b22SAndrew Trick       PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources");
1757cf398b22SAndrew Trick     for (unsigned j = i+1; j < e; ++j) {
1758cf398b22SAndrew Trick       if (!PM.ProcResourceDefs[j]->isSubClassOf("ProcResGroup"))
1759cf398b22SAndrew Trick         continue;
1760cf398b22SAndrew Trick       RecVec OtherUnits =
1761cf398b22SAndrew Trick         PM.ProcResourceDefs[j]->getValueAsListOfDefs("Resources");
1762cf398b22SAndrew Trick       if (std::find_first_of(CheckUnits.begin(), CheckUnits.end(),
1763cf398b22SAndrew Trick                              OtherUnits.begin(), OtherUnits.end())
1764cf398b22SAndrew Trick           != CheckUnits.end()) {
1765cf398b22SAndrew Trick         // CheckUnits and OtherUnits overlap
1766cf398b22SAndrew Trick         OtherUnits.insert(OtherUnits.end(), CheckUnits.begin(),
1767cf398b22SAndrew Trick                           CheckUnits.end());
1768cf398b22SAndrew Trick         if (!hasSuperGroup(OtherUnits, PM)) {
1769cf398b22SAndrew Trick           PrintFatalError((PM.ProcResourceDefs[i])->getLoc(),
1770cf398b22SAndrew Trick                           "proc resource group overlaps with "
1771cf398b22SAndrew Trick                           + PM.ProcResourceDefs[j]->getName()
1772cf398b22SAndrew Trick                           + " but no supergroup contains both.");
1773cf398b22SAndrew Trick         }
1774cf398b22SAndrew Trick       }
1775cf398b22SAndrew Trick     }
1776cf398b22SAndrew Trick   }
1777cf398b22SAndrew Trick }
1778cf398b22SAndrew Trick 
17799da4d6dbSAndrea Di Biagio // Collect all the RegisterFile definitions available in this target.
17809da4d6dbSAndrea Di Biagio void CodeGenSchedModels::collectRegisterFiles() {
17819da4d6dbSAndrea Di Biagio   RecVec RegisterFileDefs = Records.getAllDerivedDefinitions("RegisterFile");
17829da4d6dbSAndrea Di Biagio 
17839da4d6dbSAndrea Di Biagio   // RegisterFiles is the vector of CodeGenRegisterFile.
17849da4d6dbSAndrea Di Biagio   for (Record *RF : RegisterFileDefs) {
17859da4d6dbSAndrea Di Biagio     // For each register file definition, construct a CodeGenRegisterFile object
17869da4d6dbSAndrea Di Biagio     // and add it to the appropriate scheduling model.
17879da4d6dbSAndrea Di Biagio     CodeGenProcModel &PM = getProcModel(RF->getValueAsDef("SchedModel"));
17889da4d6dbSAndrea Di Biagio     PM.RegisterFiles.emplace_back(CodeGenRegisterFile(RF->getName(),RF));
17899da4d6dbSAndrea Di Biagio     CodeGenRegisterFile &CGRF = PM.RegisterFiles.back();
17906eebbe0aSAndrea Di Biagio     CGRF.MaxMovesEliminatedPerCycle =
17916eebbe0aSAndrea Di Biagio         RF->getValueAsInt("MaxMovesEliminatedPerCycle");
17926eebbe0aSAndrea Di Biagio     CGRF.AllowZeroMoveEliminationOnly =
17936eebbe0aSAndrea Di Biagio         RF->getValueAsBit("AllowZeroMoveEliminationOnly");
17949da4d6dbSAndrea Di Biagio 
17959da4d6dbSAndrea Di Biagio     // Now set the number of physical registers as well as the cost of registers
17969da4d6dbSAndrea Di Biagio     // in each register class.
17979da4d6dbSAndrea Di Biagio     CGRF.NumPhysRegs = RF->getValueAsInt("NumPhysRegs");
1798f455e356SAndrea Di Biagio     if (!CGRF.NumPhysRegs) {
1799f455e356SAndrea Di Biagio       PrintFatalError(RF->getLoc(),
1800f455e356SAndrea Di Biagio                       "Invalid RegisterFile with zero physical registers");
1801f455e356SAndrea Di Biagio     }
1802f455e356SAndrea Di Biagio 
18039da4d6dbSAndrea Di Biagio     RecVec RegisterClasses = RF->getValueAsListOfDefs("RegClasses");
18049da4d6dbSAndrea Di Biagio     std::vector<int64_t> RegisterCosts = RF->getValueAsListOfInts("RegCosts");
18056eebbe0aSAndrea Di Biagio     ListInit *MoveElimInfo = RF->getValueAsListInit("AllowMoveElimination");
18069da4d6dbSAndrea Di Biagio     for (unsigned I = 0, E = RegisterClasses.size(); I < E; ++I) {
18079da4d6dbSAndrea Di Biagio       int Cost = RegisterCosts.size() > I ? RegisterCosts[I] : 1;
18086eebbe0aSAndrea Di Biagio 
18096eebbe0aSAndrea Di Biagio       bool AllowMoveElim = false;
18106eebbe0aSAndrea Di Biagio       if (MoveElimInfo->size() > I) {
18116eebbe0aSAndrea Di Biagio         BitInit *Val = cast<BitInit>(MoveElimInfo->getElement(I));
18126eebbe0aSAndrea Di Biagio         AllowMoveElim = Val->getValue();
18136eebbe0aSAndrea Di Biagio       }
18146eebbe0aSAndrea Di Biagio 
18156eebbe0aSAndrea Di Biagio       CGRF.Costs.emplace_back(RegisterClasses[I], Cost, AllowMoveElim);
18169da4d6dbSAndrea Di Biagio     }
18179da4d6dbSAndrea Di Biagio   }
18189da4d6dbSAndrea Di Biagio }
18199da4d6dbSAndrea Di Biagio 
18201e46d488SAndrew Trick // Collect and sort WriteRes, ReadAdvance, and ProcResources.
18211e46d488SAndrew Trick void CodeGenSchedModels::collectProcResources() {
18226b1fd9aaSMatthias Braun   ProcResourceDefs = Records.getAllDerivedDefinitions("ProcResourceUnits");
18236b1fd9aaSMatthias Braun   ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup");
18246b1fd9aaSMatthias Braun 
18251e46d488SAndrew Trick   // Add any subtarget-specific SchedReadWrites that are directly associated
18261e46d488SAndrew Trick   // with processor resources. Refer to the parent SchedClass's ProcIndices to
18271e46d488SAndrew Trick   // determine which processors they apply to.
182838fe227fSAndrea Di Biagio   for (const CodeGenSchedClass &SC :
182938fe227fSAndrea Di Biagio        make_range(schedClassBegin(), schedClassEnd())) {
183038fe227fSAndrea Di Biagio     if (SC.ItinClassDef) {
183138fe227fSAndrea Di Biagio       collectItinProcResources(SC.ItinClassDef);
183238fe227fSAndrea Di Biagio       continue;
183338fe227fSAndrea Di Biagio     }
183438fe227fSAndrea Di Biagio 
18354fe440d4SAndrew Trick     // This class may have a default ReadWrite list which can be overriden by
18364fe440d4SAndrew Trick     // InstRW definitions.
183738fe227fSAndrea Di Biagio     for (Record *RW : SC.InstRWs) {
183838fe227fSAndrea Di Biagio       Record *RWModelDef = RW->getValueAsDef("SchedModel");
18399f3293a9SCraig Topper       unsigned PIdx = getProcModel(RWModelDef).Index;
18404fe440d4SAndrew Trick       IdxVec Writes, Reads;
184138fe227fSAndrea Di Biagio       findRWs(RW->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
18429f3293a9SCraig Topper       collectRWResources(Writes, Reads, PIdx);
18434fe440d4SAndrew Trick     }
184438fe227fSAndrea Di Biagio 
184538fe227fSAndrea Di Biagio     collectRWResources(SC.Writes, SC.Reads, SC.ProcIndices);
18464fe440d4SAndrew Trick   }
18471e46d488SAndrew Trick   // Add resources separately defined by each subtarget.
18481e46d488SAndrew Trick   RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes");
18492c9570c0SJaved Absar   for (Record *WR : WRDefs) {
18502c9570c0SJaved Absar     Record *ModelDef = WR->getValueAsDef("SchedModel");
18512c9570c0SJaved Absar     addWriteRes(WR, getProcModel(ModelDef).Index);
18521e46d488SAndrew Trick   }
1853dca870b2SAndrew Trick   RecVec SWRDefs = Records.getAllDerivedDefinitions("SchedWriteRes");
18542c9570c0SJaved Absar   for (Record *SWR : SWRDefs) {
18552c9570c0SJaved Absar     Record *ModelDef = SWR->getValueAsDef("SchedModel");
18562c9570c0SJaved Absar     addWriteRes(SWR, getProcModel(ModelDef).Index);
1857dca870b2SAndrew Trick   }
18581e46d488SAndrew Trick   RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance");
18592c9570c0SJaved Absar   for (Record *RA : RADefs) {
18602c9570c0SJaved Absar     Record *ModelDef = RA->getValueAsDef("SchedModel");
18612c9570c0SJaved Absar     addReadAdvance(RA, getProcModel(ModelDef).Index);
18621e46d488SAndrew Trick   }
1863dca870b2SAndrew Trick   RecVec SRADefs = Records.getAllDerivedDefinitions("SchedReadAdvance");
18642c9570c0SJaved Absar   for (Record *SRA : SRADefs) {
18652c9570c0SJaved Absar     if (SRA->getValueInit("SchedModel")->isComplete()) {
18662c9570c0SJaved Absar       Record *ModelDef = SRA->getValueAsDef("SchedModel");
18672c9570c0SJaved Absar       addReadAdvance(SRA, getProcModel(ModelDef).Index);
1868dca870b2SAndrew Trick     }
1869dca870b2SAndrew Trick   }
187040c4f380SAndrew Trick   // Add ProcResGroups that are defined within this processor model, which may
187140c4f380SAndrew Trick   // not be directly referenced but may directly specify a buffer size.
187240c4f380SAndrew Trick   RecVec ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup");
187321c75912SJaved Absar   for (Record *PRG : ProcResGroups) {
1874fc500041SJaved Absar     if (!PRG->getValueInit("SchedModel")->isComplete())
187540c4f380SAndrew Trick       continue;
1876fc500041SJaved Absar     CodeGenProcModel &PM = getProcModel(PRG->getValueAsDef("SchedModel"));
1877fc500041SJaved Absar     if (!is_contained(PM.ProcResourceDefs, PRG))
1878fc500041SJaved Absar       PM.ProcResourceDefs.push_back(PRG);
187940c4f380SAndrew Trick   }
1880eb4f5d28SClement Courbet   // Add ProcResourceUnits unconditionally.
1881eb4f5d28SClement Courbet   for (Record *PRU : Records.getAllDerivedDefinitions("ProcResourceUnits")) {
1882eb4f5d28SClement Courbet     if (!PRU->getValueInit("SchedModel")->isComplete())
1883eb4f5d28SClement Courbet       continue;
1884eb4f5d28SClement Courbet     CodeGenProcModel &PM = getProcModel(PRU->getValueAsDef("SchedModel"));
1885eb4f5d28SClement Courbet     if (!is_contained(PM.ProcResourceDefs, PRU))
1886eb4f5d28SClement Courbet       PM.ProcResourceDefs.push_back(PRU);
1887eb4f5d28SClement Courbet   }
18881e46d488SAndrew Trick   // Finalize each ProcModel by sorting the record arrays.
18898a417c1fSCraig Topper   for (CodeGenProcModel &PM : ProcModels) {
18903507c6e8SFangrui Song     llvm::sort(PM.WriteResDefs, LessRecord());
18913507c6e8SFangrui Song     llvm::sort(PM.ReadAdvanceDefs, LessRecord());
18923507c6e8SFangrui Song     llvm::sort(PM.ProcResourceDefs, LessRecord());
1893d34e60caSNicola Zaghen     LLVM_DEBUG(
18941e46d488SAndrew Trick         PM.dump();
1895d34e60caSNicola Zaghen         dbgs() << "WriteResDefs: "; for (RecIter RI = PM.WriteResDefs.begin(),
1896d34e60caSNicola Zaghen                                          RE = PM.WriteResDefs.end();
1897d34e60caSNicola Zaghen                                          RI != RE; ++RI) {
18981e46d488SAndrew Trick           if ((*RI)->isSubClassOf("WriteRes"))
18991e46d488SAndrew Trick             dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " ";
19001e46d488SAndrew Trick           else
19011e46d488SAndrew Trick             dbgs() << (*RI)->getName() << " ";
1902d34e60caSNicola Zaghen         } dbgs() << "\nReadAdvanceDefs: ";
19031e46d488SAndrew Trick         for (RecIter RI = PM.ReadAdvanceDefs.begin(),
1904d34e60caSNicola Zaghen              RE = PM.ReadAdvanceDefs.end();
1905d34e60caSNicola Zaghen              RI != RE; ++RI) {
19061e46d488SAndrew Trick           if ((*RI)->isSubClassOf("ReadAdvance"))
19071e46d488SAndrew Trick             dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " ";
19081e46d488SAndrew Trick           else
19091e46d488SAndrew Trick             dbgs() << (*RI)->getName() << " ";
1910d34e60caSNicola Zaghen         } dbgs()
1911d34e60caSNicola Zaghen         << "\nProcResourceDefs: ";
19121e46d488SAndrew Trick         for (RecIter RI = PM.ProcResourceDefs.begin(),
1913d34e60caSNicola Zaghen              RE = PM.ProcResourceDefs.end();
1914d34e60caSNicola Zaghen              RI != RE; ++RI) { dbgs() << (*RI)->getName() << " "; } dbgs()
1915d34e60caSNicola Zaghen         << '\n');
1916cf398b22SAndrew Trick     verifyProcResourceGroups(PM);
19171e46d488SAndrew Trick   }
19186b1fd9aaSMatthias Braun 
19196b1fd9aaSMatthias Braun   ProcResourceDefs.clear();
19206b1fd9aaSMatthias Braun   ProcResGroups.clear();
19211e46d488SAndrew Trick }
19221e46d488SAndrew Trick 
192317cb5799SMatthias Braun void CodeGenSchedModels::checkCompleteness() {
192417cb5799SMatthias Braun   bool Complete = true;
192517cb5799SMatthias Braun   bool HadCompleteModel = false;
192617cb5799SMatthias Braun   for (const CodeGenProcModel &ProcModel : procModels()) {
19271d793b8aSSimon Pilgrim     const bool HasItineraries = ProcModel.hasItineraries();
192817cb5799SMatthias Braun     if (!ProcModel.ModelDef->getValueAsBit("CompleteModel"))
192917cb5799SMatthias Braun       continue;
193017cb5799SMatthias Braun     for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
193117cb5799SMatthias Braun       if (Inst->hasNoSchedulingInfo)
193217cb5799SMatthias Braun         continue;
19335f95c9afSSimon Dardis       if (ProcModel.isUnsupported(*Inst))
19345f95c9afSSimon Dardis         continue;
193517cb5799SMatthias Braun       unsigned SCIdx = getSchedClassIdx(*Inst);
193617cb5799SMatthias Braun       if (!SCIdx) {
193717cb5799SMatthias Braun         if (Inst->TheDef->isValueUnset("SchedRW") && !HadCompleteModel) {
1938*dff673bbSDaniel Sanders           PrintError(Inst->TheDef->getLoc(),
1939*dff673bbSDaniel Sanders                      "No schedule information for instruction '" +
1940*dff673bbSDaniel Sanders                          Inst->TheDef->getName() + "'");
194117cb5799SMatthias Braun           Complete = false;
194217cb5799SMatthias Braun         }
194317cb5799SMatthias Braun         continue;
194417cb5799SMatthias Braun       }
194517cb5799SMatthias Braun 
194617cb5799SMatthias Braun       const CodeGenSchedClass &SC = getSchedClass(SCIdx);
194717cb5799SMatthias Braun       if (!SC.Writes.empty())
194817cb5799SMatthias Braun         continue;
19491d793b8aSSimon Pilgrim       if (HasItineraries && SC.ItinClassDef != nullptr &&
195075cda2f2SUlrich Weigand           SC.ItinClassDef->getName() != "NoItinerary")
195142d9ad9cSMatthias Braun         continue;
195217cb5799SMatthias Braun 
195317cb5799SMatthias Braun       const RecVec &InstRWs = SC.InstRWs;
1954562e8294SDavid Majnemer       auto I = find_if(InstRWs, [&ProcModel](const Record *R) {
1955562e8294SDavid Majnemer         return R->getValueAsDef("SchedModel") == ProcModel.ModelDef;
195617cb5799SMatthias Braun       });
195717cb5799SMatthias Braun       if (I == InstRWs.end()) {
1958*dff673bbSDaniel Sanders         PrintError(Inst->TheDef->getLoc(), "'" + ProcModel.ModelName +
1959*dff673bbSDaniel Sanders                                                "' lacks information for '" +
196017cb5799SMatthias Braun                                                Inst->TheDef->getName() + "'");
196117cb5799SMatthias Braun         Complete = false;
196217cb5799SMatthias Braun       }
196317cb5799SMatthias Braun     }
196417cb5799SMatthias Braun     HadCompleteModel = true;
196517cb5799SMatthias Braun   }
1966a939bd07SMatthias Braun   if (!Complete) {
1967a939bd07SMatthias Braun     errs() << "\n\nIncomplete schedule models found.\n"
1968a939bd07SMatthias Braun       << "- Consider setting 'CompleteModel = 0' while developing new models.\n"
1969a939bd07SMatthias Braun       << "- Pseudo instructions can be marked with 'hasNoSchedulingInfo = 1'.\n"
1970a939bd07SMatthias Braun       << "- Instructions should usually have Sched<[...]> as a superclass, "
19715f95c9afSSimon Dardis          "you may temporarily use an empty list.\n"
19725f95c9afSSimon Dardis       << "- Instructions related to unsupported features can be excluded with "
19735f95c9afSSimon Dardis          "list<Predicate> UnsupportedFeatures = [HasA,..,HasY]; in the "
19745f95c9afSSimon Dardis          "processor model.\n\n";
197517cb5799SMatthias Braun     PrintFatalError("Incomplete schedule model");
197617cb5799SMatthias Braun   }
1977a939bd07SMatthias Braun }
197817cb5799SMatthias Braun 
19791e46d488SAndrew Trick // Collect itinerary class resources for each processor.
19801e46d488SAndrew Trick void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) {
19811e46d488SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
19821e46d488SAndrew Trick     const CodeGenProcModel &PM = ProcModels[PIdx];
19831e46d488SAndrew Trick     // For all ItinRW entries.
19841e46d488SAndrew Trick     bool HasMatch = false;
19851e46d488SAndrew Trick     for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
19861e46d488SAndrew Trick          II != IE; ++II) {
19871e46d488SAndrew Trick       RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
19881e46d488SAndrew Trick       if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
19891e46d488SAndrew Trick         continue;
19901e46d488SAndrew Trick       if (HasMatch)
1991635debe8SJoerg Sonnenberger         PrintFatalError((*II)->getLoc(), "Duplicate itinerary class "
19921e46d488SAndrew Trick                         + ItinClassDef->getName()
19931e46d488SAndrew Trick                         + " in ItinResources for " + PM.ModelName);
19941e46d488SAndrew Trick       HasMatch = true;
19951e46d488SAndrew Trick       IdxVec Writes, Reads;
19961e46d488SAndrew Trick       findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
19979f3293a9SCraig Topper       collectRWResources(Writes, Reads, PIdx);
19981e46d488SAndrew Trick     }
19991e46d488SAndrew Trick   }
20001e46d488SAndrew Trick }
20011e46d488SAndrew Trick 
2002d0b9c445SAndrew Trick void CodeGenSchedModels::collectRWResources(unsigned RWIdx, bool IsRead,
2003e1761952SBenjamin Kramer                                             ArrayRef<unsigned> ProcIndices) {
2004d0b9c445SAndrew Trick   const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
2005d0b9c445SAndrew Trick   if (SchedRW.TheDef) {
2006d0b9c445SAndrew Trick     if (!IsRead && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) {
2007e1761952SBenjamin Kramer       for (unsigned Idx : ProcIndices)
2008e1761952SBenjamin Kramer         addWriteRes(SchedRW.TheDef, Idx);
2009d0b9c445SAndrew Trick     }
2010d0b9c445SAndrew Trick     else if (IsRead && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) {
2011e1761952SBenjamin Kramer       for (unsigned Idx : ProcIndices)
2012e1761952SBenjamin Kramer         addReadAdvance(SchedRW.TheDef, Idx);
2013d0b9c445SAndrew Trick     }
2014d0b9c445SAndrew Trick   }
2015d0b9c445SAndrew Trick   for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
2016d0b9c445SAndrew Trick        AI != AE; ++AI) {
2017d0b9c445SAndrew Trick     IdxVec AliasProcIndices;
2018d0b9c445SAndrew Trick     if ((*AI)->getValueInit("SchedModel")->isComplete()) {
2019d0b9c445SAndrew Trick       AliasProcIndices.push_back(
2020d0b9c445SAndrew Trick         getProcModel((*AI)->getValueAsDef("SchedModel")).Index);
2021d0b9c445SAndrew Trick     }
2022d0b9c445SAndrew Trick     else
2023d0b9c445SAndrew Trick       AliasProcIndices = ProcIndices;
2024d0b9c445SAndrew Trick     const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW"));
2025d0b9c445SAndrew Trick     assert(AliasRW.IsRead == IsRead && "cannot alias reads to writes");
2026d0b9c445SAndrew Trick 
2027d0b9c445SAndrew Trick     IdxVec ExpandedRWs;
2028d0b9c445SAndrew Trick     expandRWSequence(AliasRW.Index, ExpandedRWs, IsRead);
2029d0b9c445SAndrew Trick     for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end();
2030d0b9c445SAndrew Trick          SI != SE; ++SI) {
2031d0b9c445SAndrew Trick       collectRWResources(*SI, IsRead, AliasProcIndices);
2032d0b9c445SAndrew Trick     }
2033d0b9c445SAndrew Trick   }
2034d0b9c445SAndrew Trick }
20351e46d488SAndrew Trick 
20361e46d488SAndrew Trick // Collect resources for a set of read/write types and processor indices.
2037e1761952SBenjamin Kramer void CodeGenSchedModels::collectRWResources(ArrayRef<unsigned> Writes,
2038e1761952SBenjamin Kramer                                             ArrayRef<unsigned> Reads,
2039e1761952SBenjamin Kramer                                             ArrayRef<unsigned> ProcIndices) {
2040e1761952SBenjamin Kramer   for (unsigned Idx : Writes)
2041e1761952SBenjamin Kramer     collectRWResources(Idx, /*IsRead=*/false, ProcIndices);
2042d0b9c445SAndrew Trick 
2043e1761952SBenjamin Kramer   for (unsigned Idx : Reads)
2044e1761952SBenjamin Kramer     collectRWResources(Idx, /*IsRead=*/true, ProcIndices);
20451e46d488SAndrew Trick }
2046d0b9c445SAndrew Trick 
20471e46d488SAndrew Trick // Find the processor's resource units for this kind of resource.
20481e46d488SAndrew Trick Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind,
20499dc54e25SEvandro Menezes                                              const CodeGenProcModel &PM,
20509dc54e25SEvandro Menezes                                              ArrayRef<SMLoc> Loc) const {
20511e46d488SAndrew Trick   if (ProcResKind->isSubClassOf("ProcResourceUnits"))
20521e46d488SAndrew Trick     return ProcResKind;
20531e46d488SAndrew Trick 
205424064771SCraig Topper   Record *ProcUnitDef = nullptr;
20556b1fd9aaSMatthias Braun   assert(!ProcResourceDefs.empty());
20566b1fd9aaSMatthias Braun   assert(!ProcResGroups.empty());
20571e46d488SAndrew Trick 
205867b042c2SJaved Absar   for (Record *ProcResDef : ProcResourceDefs) {
205967b042c2SJaved Absar     if (ProcResDef->getValueAsDef("Kind") == ProcResKind
206067b042c2SJaved Absar         && ProcResDef->getValueAsDef("SchedModel") == PM.ModelDef) {
20611e46d488SAndrew Trick       if (ProcUnitDef) {
20629dc54e25SEvandro Menezes         PrintFatalError(Loc,
20631e46d488SAndrew Trick                         "Multiple ProcessorResourceUnits associated with "
20641e46d488SAndrew Trick                         + ProcResKind->getName());
20651e46d488SAndrew Trick       }
206667b042c2SJaved Absar       ProcUnitDef = ProcResDef;
20671e46d488SAndrew Trick     }
20681e46d488SAndrew Trick   }
206967b042c2SJaved Absar   for (Record *ProcResGroup : ProcResGroups) {
207067b042c2SJaved Absar     if (ProcResGroup == ProcResKind
207167b042c2SJaved Absar         && ProcResGroup->getValueAsDef("SchedModel") == PM.ModelDef) {
20724e67cba8SAndrew Trick       if (ProcUnitDef) {
20739dc54e25SEvandro Menezes         PrintFatalError(Loc,
20744e67cba8SAndrew Trick                         "Multiple ProcessorResourceUnits associated with "
20754e67cba8SAndrew Trick                         + ProcResKind->getName());
20764e67cba8SAndrew Trick       }
207767b042c2SJaved Absar       ProcUnitDef = ProcResGroup;
20784e67cba8SAndrew Trick     }
20794e67cba8SAndrew Trick   }
20801e46d488SAndrew Trick   if (!ProcUnitDef) {
20819dc54e25SEvandro Menezes     PrintFatalError(Loc,
20821e46d488SAndrew Trick                     "No ProcessorResources associated with "
20831e46d488SAndrew Trick                     + ProcResKind->getName());
20841e46d488SAndrew Trick   }
20851e46d488SAndrew Trick   return ProcUnitDef;
20861e46d488SAndrew Trick }
20871e46d488SAndrew Trick 
20881e46d488SAndrew Trick // Iteratively add a resource and its super resources.
20891e46d488SAndrew Trick void CodeGenSchedModels::addProcResource(Record *ProcResKind,
20909dc54e25SEvandro Menezes                                          CodeGenProcModel &PM,
20919dc54e25SEvandro Menezes                                          ArrayRef<SMLoc> Loc) {
2092a3fe70d2SEugene Zelenko   while (true) {
20939dc54e25SEvandro Menezes     Record *ProcResUnits = findProcResUnits(ProcResKind, PM, Loc);
20941e46d488SAndrew Trick 
20951e46d488SAndrew Trick     // See if this ProcResource is already associated with this processor.
209642531260SDavid Majnemer     if (is_contained(PM.ProcResourceDefs, ProcResUnits))
20971e46d488SAndrew Trick       return;
20981e46d488SAndrew Trick 
20991e46d488SAndrew Trick     PM.ProcResourceDefs.push_back(ProcResUnits);
21004e67cba8SAndrew Trick     if (ProcResUnits->isSubClassOf("ProcResGroup"))
21014e67cba8SAndrew Trick       return;
21024e67cba8SAndrew Trick 
21031e46d488SAndrew Trick     if (!ProcResUnits->getValueInit("Super")->isComplete())
21041e46d488SAndrew Trick       return;
21051e46d488SAndrew Trick 
21061e46d488SAndrew Trick     ProcResKind = ProcResUnits->getValueAsDef("Super");
21071e46d488SAndrew Trick   }
21081e46d488SAndrew Trick }
21091e46d488SAndrew Trick 
21101e46d488SAndrew Trick // Add resources for a SchedWrite to this processor if they don't exist.
21111e46d488SAndrew Trick void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) {
21129257b8f8SAndrew Trick   assert(PIdx && "don't add resources to an invalid Processor model");
21139257b8f8SAndrew Trick 
21141e46d488SAndrew Trick   RecVec &WRDefs = ProcModels[PIdx].WriteResDefs;
211542531260SDavid Majnemer   if (is_contained(WRDefs, ProcWriteResDef))
21161e46d488SAndrew Trick     return;
21171e46d488SAndrew Trick   WRDefs.push_back(ProcWriteResDef);
21181e46d488SAndrew Trick 
21191e46d488SAndrew Trick   // Visit ProcResourceKinds referenced by the newly discovered WriteRes.
21201e46d488SAndrew Trick   RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources");
21211e46d488SAndrew Trick   for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end();
21221e46d488SAndrew Trick        WritePRI != WritePRE; ++WritePRI) {
21239dc54e25SEvandro Menezes     addProcResource(*WritePRI, ProcModels[PIdx], ProcWriteResDef->getLoc());
21241e46d488SAndrew Trick   }
21251e46d488SAndrew Trick }
21261e46d488SAndrew Trick 
21271e46d488SAndrew Trick // Add resources for a ReadAdvance to this processor if they don't exist.
21281e46d488SAndrew Trick void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef,
21291e46d488SAndrew Trick                                         unsigned PIdx) {
21301e46d488SAndrew Trick   RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs;
213142531260SDavid Majnemer   if (is_contained(RADefs, ProcReadAdvanceDef))
21321e46d488SAndrew Trick     return;
21331e46d488SAndrew Trick   RADefs.push_back(ProcReadAdvanceDef);
21341e46d488SAndrew Trick }
21351e46d488SAndrew Trick 
21368fa00f50SAndrew Trick unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const {
21370d955d0bSDavid Majnemer   RecIter PRPos = find(ProcResourceDefs, PRDef);
21388fa00f50SAndrew Trick   if (PRPos == ProcResourceDefs.end())
2139635debe8SJoerg Sonnenberger     PrintFatalError(PRDef->getLoc(), "ProcResource def is not included in "
21408fa00f50SAndrew Trick                     "the ProcResources list for " + ModelName);
21418fa00f50SAndrew Trick   // Idx=0 is reserved for invalid.
21427296139dSRafael Espindola   return 1 + (PRPos - ProcResourceDefs.begin());
21438fa00f50SAndrew Trick }
21448fa00f50SAndrew Trick 
21455f95c9afSSimon Dardis bool CodeGenProcModel::isUnsupported(const CodeGenInstruction &Inst) const {
21465f95c9afSSimon Dardis   for (const Record *TheDef : UnsupportedFeaturesDefs) {
21475f95c9afSSimon Dardis     for (const Record *PredDef : Inst.TheDef->getValueAsListOfDefs("Predicates")) {
21485f95c9afSSimon Dardis       if (TheDef->getName() == PredDef->getName())
21495f95c9afSSimon Dardis         return true;
21505f95c9afSSimon Dardis     }
21515f95c9afSSimon Dardis   }
21525f95c9afSSimon Dardis   return false;
21535f95c9afSSimon Dardis }
21545f95c9afSSimon Dardis 
215576686496SAndrew Trick #ifndef NDEBUG
215676686496SAndrew Trick void CodeGenProcModel::dump() const {
215776686496SAndrew Trick   dbgs() << Index << ": " << ModelName << " "
215876686496SAndrew Trick          << (ModelDef ? ModelDef->getName() : "inferred") << " "
215976686496SAndrew Trick          << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n';
216076686496SAndrew Trick }
216176686496SAndrew Trick 
216276686496SAndrew Trick void CodeGenSchedRW::dump() const {
216376686496SAndrew Trick   dbgs() << Name << (IsVariadic ? " (V) " : " ");
216476686496SAndrew Trick   if (IsSequence) {
216576686496SAndrew Trick     dbgs() << "(";
216676686496SAndrew Trick     dumpIdxVec(Sequence);
216776686496SAndrew Trick     dbgs() << ")";
216876686496SAndrew Trick   }
216976686496SAndrew Trick }
217076686496SAndrew Trick 
217176686496SAndrew Trick void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const {
2172bf8a28dcSAndrew Trick   dbgs() << "SCHEDCLASS " << Index << ":" << Name << '\n'
217376686496SAndrew Trick          << "  Writes: ";
217476686496SAndrew Trick   for (unsigned i = 0, N = Writes.size(); i < N; ++i) {
217576686496SAndrew Trick     SchedModels->getSchedWrite(Writes[i]).dump();
217676686496SAndrew Trick     if (i < N-1) {
217776686496SAndrew Trick       dbgs() << '\n';
217876686496SAndrew Trick       dbgs().indent(10);
217976686496SAndrew Trick     }
218076686496SAndrew Trick   }
218176686496SAndrew Trick   dbgs() << "\n  Reads: ";
218276686496SAndrew Trick   for (unsigned i = 0, N = Reads.size(); i < N; ++i) {
218376686496SAndrew Trick     SchedModels->getSchedRead(Reads[i]).dump();
218476686496SAndrew Trick     if (i < N-1) {
218576686496SAndrew Trick       dbgs() << '\n';
218676686496SAndrew Trick       dbgs().indent(10);
218776686496SAndrew Trick     }
218876686496SAndrew Trick   }
218976686496SAndrew Trick   dbgs() << "\n  ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n';
2190e97978f9SAndrew Trick   if (!Transitions.empty()) {
2191e97978f9SAndrew Trick     dbgs() << "\n Transitions for Proc ";
219267b042c2SJaved Absar     for (const CodeGenSchedTransition &Transition : Transitions) {
219367b042c2SJaved Absar       dumpIdxVec(Transition.ProcIndices);
2194e97978f9SAndrew Trick     }
2195e97978f9SAndrew Trick   }
219676686496SAndrew Trick }
219733401e84SAndrew Trick 
219833401e84SAndrew Trick void PredTransitions::dump() const {
219933401e84SAndrew Trick   dbgs() << "Expanded Variants:\n";
220033401e84SAndrew Trick   for (std::vector<PredTransition>::const_iterator
220133401e84SAndrew Trick          TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) {
220233401e84SAndrew Trick     dbgs() << "{";
220333401e84SAndrew Trick     for (SmallVectorImpl<PredCheck>::const_iterator
220433401e84SAndrew Trick            PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end();
220533401e84SAndrew Trick          PCI != PCE; ++PCI) {
220633401e84SAndrew Trick       if (PCI != TI->PredTerm.begin())
220733401e84SAndrew Trick         dbgs() << ", ";
220833401e84SAndrew Trick       dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name
220933401e84SAndrew Trick              << ":" << PCI->Predicate->getName();
221033401e84SAndrew Trick     }
221133401e84SAndrew Trick     dbgs() << "},\n  => {";
221233401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
221333401e84SAndrew Trick            WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end();
221433401e84SAndrew Trick          WSI != WSE; ++WSI) {
221533401e84SAndrew Trick       dbgs() << "(";
221633401e84SAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
221733401e84SAndrew Trick              WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
221833401e84SAndrew Trick         if (WI != WSI->begin())
221933401e84SAndrew Trick           dbgs() << ", ";
222033401e84SAndrew Trick         dbgs() << SchedModels.getSchedWrite(*WI).Name;
222133401e84SAndrew Trick       }
222233401e84SAndrew Trick       dbgs() << "),";
222333401e84SAndrew Trick     }
222433401e84SAndrew Trick     dbgs() << "}\n";
222533401e84SAndrew Trick   }
222633401e84SAndrew Trick }
222776686496SAndrew Trick #endif // NDEBUG
2228