187255e34SAndrew Trick //===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===// 287255e34SAndrew Trick // 387255e34SAndrew Trick // The LLVM Compiler Infrastructure 487255e34SAndrew Trick // 587255e34SAndrew Trick // This file is distributed under the University of Illinois Open Source 687255e34SAndrew Trick // License. See LICENSE.TXT for details. 787255e34SAndrew Trick // 887255e34SAndrew Trick //===----------------------------------------------------------------------===// 987255e34SAndrew Trick // 1087255e34SAndrew Trick // This file defines structures to encapsulate the machine model as decribed in 1187255e34SAndrew Trick // the target description. 1287255e34SAndrew Trick // 1387255e34SAndrew Trick //===----------------------------------------------------------------------===// 1487255e34SAndrew Trick 1587255e34SAndrew Trick #define DEBUG_TYPE "subtarget-emitter" 1687255e34SAndrew Trick 1787255e34SAndrew Trick #include "CodeGenSchedule.h" 1887255e34SAndrew Trick #include "CodeGenTarget.h" 1976686496SAndrew Trick #include "llvm/TableGen/Error.h" 2087255e34SAndrew Trick #include "llvm/Support/Debug.h" 2187255e34SAndrew Trick 2287255e34SAndrew Trick using namespace llvm; 2387255e34SAndrew Trick 2476686496SAndrew Trick #ifndef NDEBUG 2576686496SAndrew Trick static void dumpIdxVec(const IdxVec &V) { 2676686496SAndrew Trick for (unsigned i = 0, e = V.size(); i < e; ++i) { 2776686496SAndrew Trick dbgs() << V[i] << ", "; 2876686496SAndrew Trick } 2976686496SAndrew Trick } 3033401e84SAndrew Trick static void dumpIdxVec(const SmallVectorImpl<unsigned> &V) { 3133401e84SAndrew Trick for (unsigned i = 0, e = V.size(); i < e; ++i) { 3233401e84SAndrew Trick dbgs() << V[i] << ", "; 3333401e84SAndrew Trick } 3433401e84SAndrew Trick } 3576686496SAndrew Trick #endif 3676686496SAndrew Trick 3776686496SAndrew Trick /// CodeGenModels ctor interprets machine model records and populates maps. 3887255e34SAndrew Trick CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK, 3987255e34SAndrew Trick const CodeGenTarget &TGT): 4076686496SAndrew Trick Records(RK), Target(TGT), NumItineraryClasses(0) { 4187255e34SAndrew Trick 4276686496SAndrew Trick // Instantiate a CodeGenProcModel for each SchedMachineModel with the values 4376686496SAndrew Trick // that are explicitly referenced in tablegen records. Resources associated 4476686496SAndrew Trick // with each processor will be derived later. Populate ProcModelMap with the 4576686496SAndrew Trick // CodeGenProcModel instances. 4676686496SAndrew Trick collectProcModels(); 4787255e34SAndrew Trick 4876686496SAndrew Trick // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly 4976686496SAndrew Trick // defined, and populate SchedReads and SchedWrites vectors. Implicit 5076686496SAndrew Trick // SchedReadWrites that represent sequences derived from expanded variant will 5176686496SAndrew Trick // be inferred later. 5276686496SAndrew Trick collectSchedRW(); 5376686496SAndrew Trick 5476686496SAndrew Trick // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly 5576686496SAndrew Trick // required by an instruction definition, and populate SchedClassIdxMap. Set 5676686496SAndrew Trick // NumItineraryClasses to the number of explicit itinerary classes referenced 5776686496SAndrew Trick // by instructions. Set NumInstrSchedClasses to the number of itinerary 5876686496SAndrew Trick // classes plus any classes implied by instructions that derive from class 5976686496SAndrew Trick // Sched and provide SchedRW list. This does not infer any new classes from 6076686496SAndrew Trick // SchedVariant. 6176686496SAndrew Trick collectSchedClasses(); 6276686496SAndrew Trick 6376686496SAndrew Trick // Find instruction itineraries for each processor. Sort and populate 6476686496SAndrew Trick // CodeGenProcMode::ItinDefList. (Cycle-to-cycle itineraries). This requires 6576686496SAndrew Trick // all itinerary classes to be discovered. 6676686496SAndrew Trick collectProcItins(); 6776686496SAndrew Trick 6876686496SAndrew Trick // Find ItinRW records for each processor and itinerary class. 6976686496SAndrew Trick // (For per-operand resources mapped to itinerary classes). 7076686496SAndrew Trick collectProcItinRW(); 7133401e84SAndrew Trick 7233401e84SAndrew Trick // Infer new SchedClasses from SchedVariant. 7333401e84SAndrew Trick inferSchedClasses(); 7433401e84SAndrew Trick 7533401e84SAndrew Trick DEBUG(for (unsigned i = 0; i < SchedClasses.size(); ++i) 7633401e84SAndrew Trick SchedClasses[i].dump(this)); 771e46d488SAndrew Trick 781e46d488SAndrew Trick // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and 791e46d488SAndrew Trick // ProcResourceDefs. 801e46d488SAndrew Trick collectProcResources(); 8187255e34SAndrew Trick } 8287255e34SAndrew Trick 8376686496SAndrew Trick /// Gather all processor models. 8476686496SAndrew Trick void CodeGenSchedModels::collectProcModels() { 8576686496SAndrew Trick RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor"); 8676686496SAndrew Trick std::sort(ProcRecords.begin(), ProcRecords.end(), LessRecordFieldName()); 8787255e34SAndrew Trick 8876686496SAndrew Trick // Reserve space because we can. Reallocation would be ok. 8976686496SAndrew Trick ProcModels.reserve(ProcRecords.size()+1); 9076686496SAndrew Trick 9176686496SAndrew Trick // Use idx=0 for NoModel/NoItineraries. 9276686496SAndrew Trick Record *NoModelDef = Records.getDef("NoSchedModel"); 9376686496SAndrew Trick Record *NoItinsDef = Records.getDef("NoItineraries"); 9476686496SAndrew Trick ProcModels.push_back(CodeGenProcModel(0, "NoSchedModel", 9576686496SAndrew Trick NoModelDef, NoItinsDef)); 9676686496SAndrew Trick ProcModelMap[NoModelDef] = 0; 9776686496SAndrew Trick 9876686496SAndrew Trick // For each processor, find a unique machine model. 9976686496SAndrew Trick for (unsigned i = 0, N = ProcRecords.size(); i < N; ++i) 10076686496SAndrew Trick addProcModel(ProcRecords[i]); 10176686496SAndrew Trick } 10276686496SAndrew Trick 10376686496SAndrew Trick /// Get a unique processor model based on the defined MachineModel and 10476686496SAndrew Trick /// ProcessorItineraries. 10576686496SAndrew Trick void CodeGenSchedModels::addProcModel(Record *ProcDef) { 10676686496SAndrew Trick Record *ModelKey = getModelOrItinDef(ProcDef); 10776686496SAndrew Trick if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second) 10876686496SAndrew Trick return; 10976686496SAndrew Trick 11076686496SAndrew Trick std::string Name = ModelKey->getName(); 11176686496SAndrew Trick if (ModelKey->isSubClassOf("SchedMachineModel")) { 11276686496SAndrew Trick Record *ItinsDef = ModelKey->getValueAsDef("Itineraries"); 11376686496SAndrew Trick ProcModels.push_back( 11476686496SAndrew Trick CodeGenProcModel(ProcModels.size(), Name, ModelKey, ItinsDef)); 11576686496SAndrew Trick } 11676686496SAndrew Trick else { 11776686496SAndrew Trick // An itinerary is defined without a machine model. Infer a new model. 11876686496SAndrew Trick if (!ModelKey->getValueAsListOfDefs("IID").empty()) 11976686496SAndrew Trick Name = Name + "Model"; 12076686496SAndrew Trick ProcModels.push_back( 12176686496SAndrew Trick CodeGenProcModel(ProcModels.size(), Name, 12276686496SAndrew Trick ProcDef->getValueAsDef("SchedModel"), ModelKey)); 12376686496SAndrew Trick } 12476686496SAndrew Trick DEBUG(ProcModels.back().dump()); 12576686496SAndrew Trick } 12676686496SAndrew Trick 12776686496SAndrew Trick // Recursively find all reachable SchedReadWrite records. 12876686496SAndrew Trick static void scanSchedRW(Record *RWDef, RecVec &RWDefs, 12976686496SAndrew Trick SmallPtrSet<Record*, 16> &RWSet) { 13076686496SAndrew Trick if (!RWSet.insert(RWDef)) 13176686496SAndrew Trick return; 13276686496SAndrew Trick RWDefs.push_back(RWDef); 13376686496SAndrew Trick // Reads don't current have sequence records, but it can be added later. 13476686496SAndrew Trick if (RWDef->isSubClassOf("WriteSequence")) { 13576686496SAndrew Trick RecVec Seq = RWDef->getValueAsListOfDefs("Writes"); 13676686496SAndrew Trick for (RecIter I = Seq.begin(), E = Seq.end(); I != E; ++I) 13776686496SAndrew Trick scanSchedRW(*I, RWDefs, RWSet); 13876686496SAndrew Trick } 13976686496SAndrew Trick else if (RWDef->isSubClassOf("SchedVariant")) { 14076686496SAndrew Trick // Visit each variant (guarded by a different predicate). 14176686496SAndrew Trick RecVec Vars = RWDef->getValueAsListOfDefs("Variants"); 14276686496SAndrew Trick for (RecIter VI = Vars.begin(), VE = Vars.end(); VI != VE; ++VI) { 14376686496SAndrew Trick // Visit each RW in the sequence selected by the current variant. 14476686496SAndrew Trick RecVec Selected = (*VI)->getValueAsListOfDefs("Selected"); 14576686496SAndrew Trick for (RecIter I = Selected.begin(), E = Selected.end(); I != E; ++I) 14676686496SAndrew Trick scanSchedRW(*I, RWDefs, RWSet); 14776686496SAndrew Trick } 14876686496SAndrew Trick } 14976686496SAndrew Trick } 15076686496SAndrew Trick 15176686496SAndrew Trick // Collect and sort all SchedReadWrites reachable via tablegen records. 15276686496SAndrew Trick // More may be inferred later when inferring new SchedClasses from variants. 15376686496SAndrew Trick void CodeGenSchedModels::collectSchedRW() { 15476686496SAndrew Trick // Reserve idx=0 for invalid writes/reads. 15576686496SAndrew Trick SchedWrites.resize(1); 15676686496SAndrew Trick SchedReads.resize(1); 15776686496SAndrew Trick 15876686496SAndrew Trick SmallPtrSet<Record*, 16> RWSet; 15976686496SAndrew Trick 16076686496SAndrew Trick // Find all SchedReadWrites referenced by instruction defs. 16176686496SAndrew Trick RecVec SWDefs, SRDefs; 16276686496SAndrew Trick for (CodeGenTarget::inst_iterator I = Target.inst_begin(), 16376686496SAndrew Trick E = Target.inst_end(); I != E; ++I) { 16476686496SAndrew Trick Record *SchedDef = (*I)->TheDef; 16576686496SAndrew Trick if (!SchedDef->isSubClassOf("Sched")) 16676686496SAndrew Trick continue; 16776686496SAndrew Trick RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW"); 16876686496SAndrew Trick for (RecIter RWI = RWs.begin(), RWE = RWs.end(); RWI != RWE; ++RWI) { 16976686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 17076686496SAndrew Trick scanSchedRW(*RWI, SWDefs, RWSet); 17176686496SAndrew Trick else { 17276686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 17376686496SAndrew Trick scanSchedRW(*RWI, SRDefs, RWSet); 17476686496SAndrew Trick } 17576686496SAndrew Trick } 17676686496SAndrew Trick } 17776686496SAndrew Trick // Find all ReadWrites referenced by InstRW. 17876686496SAndrew Trick RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW"); 17976686496SAndrew Trick for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI) { 18076686496SAndrew Trick // For all OperandReadWrites. 18176686496SAndrew Trick RecVec RWDefs = (*OI)->getValueAsListOfDefs("OperandReadWrites"); 18276686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); 18376686496SAndrew Trick RWI != RWE; ++RWI) { 18476686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 18576686496SAndrew Trick scanSchedRW(*RWI, SWDefs, RWSet); 18676686496SAndrew Trick else { 18776686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 18876686496SAndrew Trick scanSchedRW(*RWI, SRDefs, RWSet); 18976686496SAndrew Trick } 19076686496SAndrew Trick } 19176686496SAndrew Trick } 19276686496SAndrew Trick // Find all ReadWrites referenced by ItinRW. 19376686496SAndrew Trick RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW"); 19476686496SAndrew Trick for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) { 19576686496SAndrew Trick // For all OperandReadWrites. 19676686496SAndrew Trick RecVec RWDefs = (*II)->getValueAsListOfDefs("OperandReadWrites"); 19776686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); 19876686496SAndrew Trick RWI != RWE; ++RWI) { 19976686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 20076686496SAndrew Trick scanSchedRW(*RWI, SWDefs, RWSet); 20176686496SAndrew Trick else { 20276686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 20376686496SAndrew Trick scanSchedRW(*RWI, SRDefs, RWSet); 20476686496SAndrew Trick } 20576686496SAndrew Trick } 20676686496SAndrew Trick } 20776686496SAndrew Trick // Sort and add the SchedReadWrites directly referenced by instructions or 20876686496SAndrew Trick // itinerary resources. Index reads and writes in separate domains. 20976686496SAndrew Trick std::sort(SWDefs.begin(), SWDefs.end(), LessRecord()); 21076686496SAndrew Trick for (RecIter SWI = SWDefs.begin(), SWE = SWDefs.end(); SWI != SWE; ++SWI) { 21176686496SAndrew Trick assert(!getSchedRWIdx(*SWI, /*IsRead=*/false) && "duplicate SchedWrite"); 21276686496SAndrew Trick SchedWrites.push_back(CodeGenSchedRW(*SWI)); 21376686496SAndrew Trick } 21476686496SAndrew Trick std::sort(SRDefs.begin(), SRDefs.end(), LessRecord()); 21576686496SAndrew Trick for (RecIter SRI = SRDefs.begin(), SRE = SRDefs.end(); SRI != SRE; ++SRI) { 21676686496SAndrew Trick assert(!getSchedRWIdx(*SRI, /*IsRead-*/true) && "duplicate SchedWrite"); 21776686496SAndrew Trick SchedReads.push_back(CodeGenSchedRW(*SRI)); 21876686496SAndrew Trick } 21976686496SAndrew Trick // Initialize WriteSequence vectors. 22076686496SAndrew Trick for (std::vector<CodeGenSchedRW>::iterator WI = SchedWrites.begin(), 22176686496SAndrew Trick WE = SchedWrites.end(); WI != WE; ++WI) { 22276686496SAndrew Trick if (!WI->IsSequence) 22376686496SAndrew Trick continue; 22476686496SAndrew Trick findRWs(WI->TheDef->getValueAsListOfDefs("Writes"), WI->Sequence, 22576686496SAndrew Trick /*IsRead=*/false); 22676686496SAndrew Trick } 22776686496SAndrew Trick DEBUG( 22876686496SAndrew Trick for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) { 22976686496SAndrew Trick dbgs() << WIdx << ": "; 23076686496SAndrew Trick SchedWrites[WIdx].dump(); 23176686496SAndrew Trick dbgs() << '\n'; 23276686496SAndrew Trick } 23376686496SAndrew Trick for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd; ++RIdx) { 23476686496SAndrew Trick dbgs() << RIdx << ": "; 23576686496SAndrew Trick SchedReads[RIdx].dump(); 23676686496SAndrew Trick dbgs() << '\n'; 23776686496SAndrew Trick } 23876686496SAndrew Trick RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite"); 23976686496SAndrew Trick for (RecIter RI = RWDefs.begin(), RE = RWDefs.end(); 24076686496SAndrew Trick RI != RE; ++RI) { 24176686496SAndrew Trick if (!getSchedRWIdx(*RI, (*RI)->isSubClassOf("SchedRead"))) { 24276686496SAndrew Trick const std::string &Name = (*RI)->getName(); 24376686496SAndrew Trick if (Name != "NoWrite" && Name != "ReadDefault") 24476686496SAndrew Trick dbgs() << "Unused SchedReadWrite " << (*RI)->getName() << '\n'; 24576686496SAndrew Trick } 24676686496SAndrew Trick }); 24776686496SAndrew Trick } 24876686496SAndrew Trick 24976686496SAndrew Trick /// Compute a SchedWrite name from a sequence of writes. 25076686496SAndrew Trick std::string CodeGenSchedModels::genRWName(const IdxVec& Seq, bool IsRead) { 25176686496SAndrew Trick std::string Name("("); 25276686496SAndrew Trick for (IdxIter I = Seq.begin(), E = Seq.end(); I != E; ++I) { 25376686496SAndrew Trick if (I != Seq.begin()) 25476686496SAndrew Trick Name += '_'; 25576686496SAndrew Trick Name += getSchedRW(*I, IsRead).Name; 25676686496SAndrew Trick } 25776686496SAndrew Trick Name += ')'; 25876686496SAndrew Trick return Name; 25976686496SAndrew Trick } 26076686496SAndrew Trick 26176686496SAndrew Trick unsigned CodeGenSchedModels::getSchedRWIdx(Record *Def, bool IsRead, 26276686496SAndrew Trick unsigned After) const { 26376686496SAndrew Trick const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites; 26476686496SAndrew Trick assert(After < RWVec.size() && "start position out of bounds"); 26576686496SAndrew Trick for (std::vector<CodeGenSchedRW>::const_iterator I = RWVec.begin() + After, 26676686496SAndrew Trick E = RWVec.end(); I != E; ++I) { 26776686496SAndrew Trick if (I->TheDef == Def) 26876686496SAndrew Trick return I - RWVec.begin(); 26976686496SAndrew Trick } 27076686496SAndrew Trick return 0; 27176686496SAndrew Trick } 27276686496SAndrew Trick 273*cfe222c2SAndrew Trick bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const { 274*cfe222c2SAndrew Trick for (unsigned i = 0, e = SchedReads.size(); i < e; ++i) { 275*cfe222c2SAndrew Trick Record *ReadDef = SchedReads[i].TheDef; 276*cfe222c2SAndrew Trick if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance")) 277*cfe222c2SAndrew Trick continue; 278*cfe222c2SAndrew Trick 279*cfe222c2SAndrew Trick RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites"); 280*cfe222c2SAndrew Trick if (std::find(ValidWrites.begin(), ValidWrites.end(), WriteDef) 281*cfe222c2SAndrew Trick != ValidWrites.end()) { 282*cfe222c2SAndrew Trick return true; 283*cfe222c2SAndrew Trick } 284*cfe222c2SAndrew Trick } 285*cfe222c2SAndrew Trick return false; 286*cfe222c2SAndrew Trick } 287*cfe222c2SAndrew Trick 28876686496SAndrew Trick namespace llvm { 28976686496SAndrew Trick void splitSchedReadWrites(const RecVec &RWDefs, 29076686496SAndrew Trick RecVec &WriteDefs, RecVec &ReadDefs) { 29176686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) { 29276686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 29376686496SAndrew Trick WriteDefs.push_back(*RWI); 29476686496SAndrew Trick else { 29576686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "unknown SchedReadWrite"); 29676686496SAndrew Trick ReadDefs.push_back(*RWI); 29776686496SAndrew Trick } 29876686496SAndrew Trick } 29976686496SAndrew Trick } 30076686496SAndrew Trick } // namespace llvm 30176686496SAndrew Trick 30276686496SAndrew Trick // Split the SchedReadWrites defs and call findRWs for each list. 30376686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, 30476686496SAndrew Trick IdxVec &Writes, IdxVec &Reads) const { 30576686496SAndrew Trick RecVec WriteDefs; 30676686496SAndrew Trick RecVec ReadDefs; 30776686496SAndrew Trick splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs); 30876686496SAndrew Trick findRWs(WriteDefs, Writes, false); 30976686496SAndrew Trick findRWs(ReadDefs, Reads, true); 31076686496SAndrew Trick } 31176686496SAndrew Trick 31276686496SAndrew Trick // Call getSchedRWIdx for all elements in a sequence of SchedRW defs. 31376686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs, 31476686496SAndrew Trick bool IsRead) const { 31576686496SAndrew Trick for (RecIter RI = RWDefs.begin(), RE = RWDefs.end(); RI != RE; ++RI) { 31676686496SAndrew Trick unsigned Idx = getSchedRWIdx(*RI, IsRead); 31776686496SAndrew Trick assert(Idx && "failed to collect SchedReadWrite"); 31876686496SAndrew Trick RWs.push_back(Idx); 31976686496SAndrew Trick } 32076686496SAndrew Trick } 32176686496SAndrew Trick 32233401e84SAndrew Trick void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq, 32333401e84SAndrew Trick bool IsRead) const { 32433401e84SAndrew Trick const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead); 32533401e84SAndrew Trick if (!SchedRW.IsSequence) { 32633401e84SAndrew Trick RWSeq.push_back(RWIdx); 32733401e84SAndrew Trick return; 32833401e84SAndrew Trick } 32933401e84SAndrew Trick int Repeat = 33033401e84SAndrew Trick SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1; 33133401e84SAndrew Trick for (int i = 0; i < Repeat; ++i) { 33233401e84SAndrew Trick for (IdxIter I = SchedRW.Sequence.begin(), E = SchedRW.Sequence.end(); 33333401e84SAndrew Trick I != E; ++I) { 33433401e84SAndrew Trick expandRWSequence(*I, RWSeq, IsRead); 33533401e84SAndrew Trick } 33633401e84SAndrew Trick } 33733401e84SAndrew Trick } 33833401e84SAndrew Trick 33933401e84SAndrew Trick // Find the existing SchedWrite that models this sequence of writes. 34033401e84SAndrew Trick unsigned CodeGenSchedModels::findRWForSequence(const IdxVec &Seq, 34133401e84SAndrew Trick bool IsRead) { 34233401e84SAndrew Trick std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites; 34333401e84SAndrew Trick 34433401e84SAndrew Trick for (std::vector<CodeGenSchedRW>::iterator I = RWVec.begin(), E = RWVec.end(); 34533401e84SAndrew Trick I != E; ++I) { 34633401e84SAndrew Trick if (I->Sequence == Seq) 34733401e84SAndrew Trick return I - RWVec.begin(); 34833401e84SAndrew Trick } 34933401e84SAndrew Trick // Index zero reserved for invalid RW. 35033401e84SAndrew Trick return 0; 35133401e84SAndrew Trick } 35233401e84SAndrew Trick 35333401e84SAndrew Trick /// Add this ReadWrite if it doesn't already exist. 35433401e84SAndrew Trick unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq, 35533401e84SAndrew Trick bool IsRead) { 35633401e84SAndrew Trick assert(!Seq.empty() && "cannot insert empty sequence"); 35733401e84SAndrew Trick if (Seq.size() == 1) 35833401e84SAndrew Trick return Seq.back(); 35933401e84SAndrew Trick 36033401e84SAndrew Trick unsigned Idx = findRWForSequence(Seq, IsRead); 36133401e84SAndrew Trick if (Idx) 36233401e84SAndrew Trick return Idx; 36333401e84SAndrew Trick 36433401e84SAndrew Trick CodeGenSchedRW SchedRW(Seq, genRWName(Seq, IsRead)); 36533401e84SAndrew Trick if (IsRead) { 36633401e84SAndrew Trick SchedReads.push_back(SchedRW); 36733401e84SAndrew Trick return SchedReads.size() - 1; 36833401e84SAndrew Trick } 36933401e84SAndrew Trick SchedWrites.push_back(SchedRW); 37033401e84SAndrew Trick return SchedWrites.size() - 1; 37133401e84SAndrew Trick } 37233401e84SAndrew Trick 37376686496SAndrew Trick /// Visit all the instruction definitions for this target to gather and 37476686496SAndrew Trick /// enumerate the itinerary classes. These are the explicitly specified 37576686496SAndrew Trick /// SchedClasses. More SchedClasses may be inferred. 37676686496SAndrew Trick void CodeGenSchedModels::collectSchedClasses() { 37776686496SAndrew Trick 37876686496SAndrew Trick // NoItinerary is always the first class at Idx=0 37987255e34SAndrew Trick SchedClasses.resize(1); 38087255e34SAndrew Trick SchedClasses.back().Name = "NoItinerary"; 38176686496SAndrew Trick SchedClasses.back().ProcIndices.push_back(0); 38287255e34SAndrew Trick SchedClassIdxMap[SchedClasses.back().Name] = 0; 38387255e34SAndrew Trick 38487255e34SAndrew Trick // Gather and sort all itinerary classes used by instruction descriptions. 38576686496SAndrew Trick RecVec ItinClassList; 38687255e34SAndrew Trick for (CodeGenTarget::inst_iterator I = Target.inst_begin(), 38787255e34SAndrew Trick E = Target.inst_end(); I != E; ++I) { 38876686496SAndrew Trick Record *ItinDef = (*I)->TheDef->getValueAsDef("Itinerary"); 38987255e34SAndrew Trick // Map a new SchedClass with no index. 39076686496SAndrew Trick if (!SchedClassIdxMap.count(ItinDef->getName())) { 39176686496SAndrew Trick SchedClassIdxMap[ItinDef->getName()] = 0; 39276686496SAndrew Trick ItinClassList.push_back(ItinDef); 39387255e34SAndrew Trick } 39487255e34SAndrew Trick } 39587255e34SAndrew Trick // Assign each itinerary class unique number, skipping NoItinerary==0 39687255e34SAndrew Trick NumItineraryClasses = ItinClassList.size(); 39787255e34SAndrew Trick std::sort(ItinClassList.begin(), ItinClassList.end(), LessRecord()); 39887255e34SAndrew Trick for (unsigned i = 0, N = NumItineraryClasses; i < N; i++) { 39987255e34SAndrew Trick Record *ItinDef = ItinClassList[i]; 40087255e34SAndrew Trick SchedClassIdxMap[ItinDef->getName()] = SchedClasses.size(); 40187255e34SAndrew Trick SchedClasses.push_back(CodeGenSchedClass(ItinDef)); 40287255e34SAndrew Trick } 40376686496SAndrew Trick // Infer classes from SchedReadWrite resources listed for each 40476686496SAndrew Trick // instruction definition that inherits from class Sched. 40576686496SAndrew Trick for (CodeGenTarget::inst_iterator I = Target.inst_begin(), 40676686496SAndrew Trick E = Target.inst_end(); I != E; ++I) { 40776686496SAndrew Trick if (!(*I)->TheDef->isSubClassOf("Sched")) 40876686496SAndrew Trick continue; 40976686496SAndrew Trick IdxVec Writes, Reads; 41076686496SAndrew Trick findRWs((*I)->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads); 41176686496SAndrew Trick // ProcIdx == 0 indicates the class applies to all processors. 41276686496SAndrew Trick IdxVec ProcIndices(1, 0); 41376686496SAndrew Trick addSchedClass(Writes, Reads, ProcIndices); 41487255e34SAndrew Trick } 41576686496SAndrew Trick // Create classes for InstReadWrite defs. 41676686496SAndrew Trick RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW"); 41776686496SAndrew Trick std::sort(InstRWDefs.begin(), InstRWDefs.end(), LessRecord()); 41876686496SAndrew Trick for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI) 41976686496SAndrew Trick createInstRWClass(*OI); 42087255e34SAndrew Trick 42176686496SAndrew Trick NumInstrSchedClasses = SchedClasses.size(); 42287255e34SAndrew Trick 42376686496SAndrew Trick bool EnableDump = false; 42476686496SAndrew Trick DEBUG(EnableDump = true); 42576686496SAndrew Trick if (!EnableDump) 42687255e34SAndrew Trick return; 42776686496SAndrew Trick for (CodeGenTarget::inst_iterator I = Target.inst_begin(), 42876686496SAndrew Trick E = Target.inst_end(); I != E; ++I) { 42976686496SAndrew Trick Record *SchedDef = (*I)->TheDef; 43076686496SAndrew Trick std::string InstName = (*I)->TheDef->getName(); 43176686496SAndrew Trick if (SchedDef->isSubClassOf("Sched")) { 43276686496SAndrew Trick IdxVec Writes; 43376686496SAndrew Trick IdxVec Reads; 43476686496SAndrew Trick findRWs((*I)->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads); 43576686496SAndrew Trick dbgs() << "SchedRW machine model for " << InstName; 43676686496SAndrew Trick for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI) 43776686496SAndrew Trick dbgs() << " " << SchedWrites[*WI].Name; 43876686496SAndrew Trick for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI) 43976686496SAndrew Trick dbgs() << " " << SchedReads[*RI].Name; 44076686496SAndrew Trick dbgs() << '\n'; 44176686496SAndrew Trick } 44276686496SAndrew Trick unsigned SCIdx = InstrClassMap.lookup((*I)->TheDef); 44376686496SAndrew Trick if (SCIdx) { 44476686496SAndrew Trick const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs; 44576686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); 44676686496SAndrew Trick RWI != RWE; ++RWI) { 44776686496SAndrew Trick const CodeGenProcModel &ProcModel = 44876686496SAndrew Trick getProcModel((*RWI)->getValueAsDef("SchedModel")); 44976686496SAndrew Trick dbgs() << "InstrRW on " << ProcModel.ModelName << " for " << InstName; 45076686496SAndrew Trick IdxVec Writes; 45176686496SAndrew Trick IdxVec Reads; 45276686496SAndrew Trick findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"), 45376686496SAndrew Trick Writes, Reads); 45476686496SAndrew Trick for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI) 45576686496SAndrew Trick dbgs() << " " << SchedWrites[*WI].Name; 45676686496SAndrew Trick for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI) 45776686496SAndrew Trick dbgs() << " " << SchedReads[*RI].Name; 45876686496SAndrew Trick dbgs() << '\n'; 45976686496SAndrew Trick } 46076686496SAndrew Trick continue; 46176686496SAndrew Trick } 46276686496SAndrew Trick if (!SchedDef->isSubClassOf("Sched") 46376686496SAndrew Trick && (SchedDef->getValueAsDef("Itinerary")->getName() == "NoItinerary")) { 46476686496SAndrew Trick dbgs() << "No machine model for " << (*I)->TheDef->getName() << '\n'; 46587255e34SAndrew Trick } 46687255e34SAndrew Trick } 46776686496SAndrew Trick } 46876686496SAndrew Trick 46976686496SAndrew Trick unsigned CodeGenSchedModels::getSchedClassIdx( 47076686496SAndrew Trick const RecVec &RWDefs) const { 47176686496SAndrew Trick 47276686496SAndrew Trick IdxVec Writes, Reads; 47376686496SAndrew Trick findRWs(RWDefs, Writes, Reads); 47476686496SAndrew Trick return findSchedClassIdx(Writes, Reads); 47576686496SAndrew Trick } 47676686496SAndrew Trick 47776686496SAndrew Trick /// Find an SchedClass that has been inferred from a per-operand list of 47876686496SAndrew Trick /// SchedWrites and SchedReads. 47976686496SAndrew Trick unsigned CodeGenSchedModels::findSchedClassIdx(const IdxVec &Writes, 48076686496SAndrew Trick const IdxVec &Reads) const { 48176686496SAndrew Trick for (SchedClassIter I = schedClassBegin(), E = schedClassEnd(); I != E; ++I) { 48276686496SAndrew Trick // Classes with InstRWs may have the same Writes/Reads as a class originally 48376686496SAndrew Trick // produced by a SchedRW definition. We need to be able to recover the 48476686496SAndrew Trick // original class index for processors that don't match any InstRWs. 48576686496SAndrew Trick if (I->ItinClassDef || !I->InstRWs.empty()) 48676686496SAndrew Trick continue; 48776686496SAndrew Trick 48876686496SAndrew Trick if (I->Writes == Writes && I->Reads == Reads) { 48976686496SAndrew Trick return I - schedClassBegin(); 49076686496SAndrew Trick } 49176686496SAndrew Trick } 49276686496SAndrew Trick return 0; 49376686496SAndrew Trick } 49476686496SAndrew Trick 49576686496SAndrew Trick // Get the SchedClass index for an instruction. 49676686496SAndrew Trick unsigned CodeGenSchedModels::getSchedClassIdx( 49776686496SAndrew Trick const CodeGenInstruction &Inst) const { 49876686496SAndrew Trick 49976686496SAndrew Trick unsigned SCIdx = InstrClassMap.lookup(Inst.TheDef); 50076686496SAndrew Trick if (SCIdx) 50176686496SAndrew Trick return SCIdx; 50276686496SAndrew Trick 50376686496SAndrew Trick // If this opcode isn't mapped by the subtarget fallback to the instruction 50476686496SAndrew Trick // definition's SchedRW or ItinDef values. 50576686496SAndrew Trick if (Inst.TheDef->isSubClassOf("Sched")) { 50676686496SAndrew Trick RecVec RWs = Inst.TheDef->getValueAsListOfDefs("SchedRW"); 50776686496SAndrew Trick return getSchedClassIdx(RWs); 50876686496SAndrew Trick } 50976686496SAndrew Trick Record *ItinDef = Inst.TheDef->getValueAsDef("Itinerary"); 51076686496SAndrew Trick assert(SchedClassIdxMap.count(ItinDef->getName()) && "missing ItinClass"); 51176686496SAndrew Trick unsigned Idx = SchedClassIdxMap.lookup(ItinDef->getName()); 51276686496SAndrew Trick assert(Idx <= NumItineraryClasses && "bad ItinClass index"); 51376686496SAndrew Trick return Idx; 51476686496SAndrew Trick } 51576686496SAndrew Trick 51676686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName( 51776686496SAndrew Trick const IdxVec &OperWrites, const IdxVec &OperReads) { 51876686496SAndrew Trick 51976686496SAndrew Trick std::string Name; 52076686496SAndrew Trick for (IdxIter WI = OperWrites.begin(), WE = OperWrites.end(); WI != WE; ++WI) { 52176686496SAndrew Trick if (WI != OperWrites.begin()) 52276686496SAndrew Trick Name += '_'; 52376686496SAndrew Trick Name += SchedWrites[*WI].Name; 52476686496SAndrew Trick } 52576686496SAndrew Trick for (IdxIter RI = OperReads.begin(), RE = OperReads.end(); RI != RE; ++RI) { 52676686496SAndrew Trick Name += '_'; 52776686496SAndrew Trick Name += SchedReads[*RI].Name; 52876686496SAndrew Trick } 52976686496SAndrew Trick return Name; 53076686496SAndrew Trick } 53176686496SAndrew Trick 53276686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) { 53376686496SAndrew Trick 53476686496SAndrew Trick std::string Name; 53576686496SAndrew Trick for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) { 53676686496SAndrew Trick if (I != InstDefs.begin()) 53776686496SAndrew Trick Name += '_'; 53876686496SAndrew Trick Name += (*I)->getName(); 53976686496SAndrew Trick } 54076686496SAndrew Trick return Name; 54176686496SAndrew Trick } 54276686496SAndrew Trick 54376686496SAndrew Trick /// Add an inferred sched class from a per-operand list of SchedWrites and 54476686496SAndrew Trick /// SchedReads. ProcIndices contains the set of IDs of processors that may 54576686496SAndrew Trick /// utilize this class. 54676686496SAndrew Trick unsigned CodeGenSchedModels::addSchedClass(const IdxVec &OperWrites, 54776686496SAndrew Trick const IdxVec &OperReads, 54876686496SAndrew Trick const IdxVec &ProcIndices) 54976686496SAndrew Trick { 55076686496SAndrew Trick assert(!ProcIndices.empty() && "expect at least one ProcIdx"); 55176686496SAndrew Trick 55276686496SAndrew Trick unsigned Idx = findSchedClassIdx(OperWrites, OperReads); 55376686496SAndrew Trick if (Idx) { 55476686496SAndrew Trick IdxVec PI; 55576686496SAndrew Trick std::set_union(SchedClasses[Idx].ProcIndices.begin(), 55676686496SAndrew Trick SchedClasses[Idx].ProcIndices.end(), 55776686496SAndrew Trick ProcIndices.begin(), ProcIndices.end(), 55876686496SAndrew Trick std::back_inserter(PI)); 55976686496SAndrew Trick SchedClasses[Idx].ProcIndices.swap(PI); 56076686496SAndrew Trick return Idx; 56176686496SAndrew Trick } 56276686496SAndrew Trick Idx = SchedClasses.size(); 56376686496SAndrew Trick SchedClasses.resize(Idx+1); 56476686496SAndrew Trick CodeGenSchedClass &SC = SchedClasses.back(); 56576686496SAndrew Trick SC.Name = createSchedClassName(OperWrites, OperReads); 56676686496SAndrew Trick SC.Writes = OperWrites; 56776686496SAndrew Trick SC.Reads = OperReads; 56876686496SAndrew Trick SC.ProcIndices = ProcIndices; 56976686496SAndrew Trick 57076686496SAndrew Trick return Idx; 57176686496SAndrew Trick } 57276686496SAndrew Trick 57376686496SAndrew Trick // Create classes for each set of opcodes that are in the same InstReadWrite 57476686496SAndrew Trick // definition across all processors. 57576686496SAndrew Trick void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) { 57676686496SAndrew Trick // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that 57776686496SAndrew Trick // intersects with an existing class via a previous InstRWDef. Instrs that do 57876686496SAndrew Trick // not intersect with an existing class refer back to their former class as 57976686496SAndrew Trick // determined from ItinDef or SchedRW. 58076686496SAndrew Trick SmallVector<std::pair<unsigned, SmallVector<Record *, 8> >, 4> ClassInstrs; 58176686496SAndrew Trick // Sort Instrs into sets. 58276686496SAndrew Trick RecVec InstDefs = InstRWDef->getValueAsListOfDefs("Instrs"); 58376686496SAndrew Trick std::sort(InstDefs.begin(), InstDefs.end(), LessRecord()); 58476686496SAndrew Trick for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) { 58576686496SAndrew Trick unsigned SCIdx = 0; 58676686496SAndrew Trick InstClassMapTy::const_iterator Pos = InstrClassMap.find(*I); 58776686496SAndrew Trick if (Pos != InstrClassMap.end()) 58876686496SAndrew Trick SCIdx = Pos->second; 58987255e34SAndrew Trick else { 59076686496SAndrew Trick // This instruction has not been mapped yet. Get the original class. All 59176686496SAndrew Trick // instructions in the same InstrRW class must be from the same original 59276686496SAndrew Trick // class because that is the fall-back class for other processors. 59376686496SAndrew Trick Record *ItinDef = (*I)->getValueAsDef("Itinerary"); 59476686496SAndrew Trick SCIdx = SchedClassIdxMap.lookup(ItinDef->getName()); 59576686496SAndrew Trick if (!SCIdx && (*I)->isSubClassOf("Sched")) 59676686496SAndrew Trick SCIdx = getSchedClassIdx((*I)->getValueAsListOfDefs("SchedRW")); 59787255e34SAndrew Trick } 59876686496SAndrew Trick unsigned CIdx = 0, CEnd = ClassInstrs.size(); 59976686496SAndrew Trick for (; CIdx != CEnd; ++CIdx) { 60076686496SAndrew Trick if (ClassInstrs[CIdx].first == SCIdx) 60176686496SAndrew Trick break; 60276686496SAndrew Trick } 60376686496SAndrew Trick if (CIdx == CEnd) { 60476686496SAndrew Trick ClassInstrs.resize(CEnd + 1); 60576686496SAndrew Trick ClassInstrs[CIdx].first = SCIdx; 60676686496SAndrew Trick } 60776686496SAndrew Trick ClassInstrs[CIdx].second.push_back(*I); 60876686496SAndrew Trick } 60976686496SAndrew Trick // For each set of Instrs, create a new class if necessary, and map or remap 61076686496SAndrew Trick // the Instrs to it. 61176686496SAndrew Trick unsigned CIdx = 0, CEnd = ClassInstrs.size(); 61276686496SAndrew Trick for (; CIdx != CEnd; ++CIdx) { 61376686496SAndrew Trick unsigned OldSCIdx = ClassInstrs[CIdx].first; 61476686496SAndrew Trick ArrayRef<Record*> InstDefs = ClassInstrs[CIdx].second; 61576686496SAndrew Trick // If the all instrs in the current class are accounted for, then leave 61676686496SAndrew Trick // them mapped to their old class. 61776686496SAndrew Trick if (SchedClasses[OldSCIdx].InstRWs.size() == InstDefs.size()) { 61876686496SAndrew Trick assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 && 61976686496SAndrew Trick "expected a generic SchedClass"); 62076686496SAndrew Trick continue; 62176686496SAndrew Trick } 62276686496SAndrew Trick unsigned SCIdx = SchedClasses.size(); 62376686496SAndrew Trick SchedClasses.resize(SCIdx+1); 62476686496SAndrew Trick CodeGenSchedClass &SC = SchedClasses.back(); 62576686496SAndrew Trick SC.Name = createSchedClassName(InstDefs); 62676686496SAndrew Trick // Preserve ItinDef and Writes/Reads for processors without an InstRW entry. 62776686496SAndrew Trick SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef; 62876686496SAndrew Trick SC.Writes = SchedClasses[OldSCIdx].Writes; 62976686496SAndrew Trick SC.Reads = SchedClasses[OldSCIdx].Reads; 63076686496SAndrew Trick SC.ProcIndices.push_back(0); 63176686496SAndrew Trick // Map each Instr to this new class. 63276686496SAndrew Trick // Note that InstDefs may be a smaller list than InstRWDef's "Instrs". 63376686496SAndrew Trick for (ArrayRef<Record*>::const_iterator 63476686496SAndrew Trick II = InstDefs.begin(), IE = InstDefs.end(); II != IE; ++II) { 63576686496SAndrew Trick unsigned OldSCIdx = InstrClassMap[*II]; 63676686496SAndrew Trick if (OldSCIdx) { 63776686496SAndrew Trick SC.InstRWs.insert(SC.InstRWs.end(), 63876686496SAndrew Trick SchedClasses[OldSCIdx].InstRWs.begin(), 63976686496SAndrew Trick SchedClasses[OldSCIdx].InstRWs.end()); 64076686496SAndrew Trick } 64176686496SAndrew Trick InstrClassMap[*II] = SCIdx; 64276686496SAndrew Trick } 64376686496SAndrew Trick SC.InstRWs.push_back(InstRWDef); 64476686496SAndrew Trick } 64587255e34SAndrew Trick } 64687255e34SAndrew Trick 64787255e34SAndrew Trick // Gather the processor itineraries. 64876686496SAndrew Trick void CodeGenSchedModels::collectProcItins() { 64976686496SAndrew Trick for (std::vector<CodeGenProcModel>::iterator PI = ProcModels.begin(), 65076686496SAndrew Trick PE = ProcModels.end(); PI != PE; ++PI) { 65176686496SAndrew Trick CodeGenProcModel &ProcModel = *PI; 65276686496SAndrew Trick RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID"); 65387255e34SAndrew Trick // Skip empty itinerary. 65487255e34SAndrew Trick if (ItinRecords.empty()) 65576686496SAndrew Trick continue; 65687255e34SAndrew Trick 65787255e34SAndrew Trick ProcModel.ItinDefList.resize(NumItineraryClasses+1); 65887255e34SAndrew Trick 65987255e34SAndrew Trick // Insert each itinerary data record in the correct position within 66087255e34SAndrew Trick // the processor model's ItinDefList. 66187255e34SAndrew Trick for (unsigned i = 0, N = ItinRecords.size(); i < N; i++) { 66287255e34SAndrew Trick Record *ItinData = ItinRecords[i]; 66387255e34SAndrew Trick Record *ItinDef = ItinData->getValueAsDef("TheClass"); 66487255e34SAndrew Trick if (!SchedClassIdxMap.count(ItinDef->getName())) { 66587255e34SAndrew Trick DEBUG(dbgs() << ProcModel.ItinsDef->getName() 66687255e34SAndrew Trick << " has unused itinerary class " << ItinDef->getName() << '\n'); 66787255e34SAndrew Trick continue; 66887255e34SAndrew Trick } 66976686496SAndrew Trick assert(SchedClassIdxMap.count(ItinDef->getName()) && "missing ItinClass"); 67076686496SAndrew Trick unsigned Idx = SchedClassIdxMap.lookup(ItinDef->getName()); 67176686496SAndrew Trick assert(Idx <= NumItineraryClasses && "bad ItinClass index"); 67276686496SAndrew Trick ProcModel.ItinDefList[Idx] = ItinData; 67387255e34SAndrew Trick } 67487255e34SAndrew Trick // Check for missing itinerary entries. 67587255e34SAndrew Trick assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec"); 67676686496SAndrew Trick DEBUG( 67787255e34SAndrew Trick for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) { 67887255e34SAndrew Trick if (!ProcModel.ItinDefList[i]) 67976686496SAndrew Trick dbgs() << ProcModel.ItinsDef->getName() 68076686496SAndrew Trick << " missing itinerary for class " 68176686496SAndrew Trick << SchedClasses[i].Name << '\n'; 68276686496SAndrew Trick }); 68387255e34SAndrew Trick } 68487255e34SAndrew Trick } 68576686496SAndrew Trick 68676686496SAndrew Trick // Gather the read/write types for each itinerary class. 68776686496SAndrew Trick void CodeGenSchedModels::collectProcItinRW() { 68876686496SAndrew Trick RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW"); 68976686496SAndrew Trick std::sort(ItinRWDefs.begin(), ItinRWDefs.end(), LessRecord()); 69076686496SAndrew Trick for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) { 69176686496SAndrew Trick if (!(*II)->getValueInit("SchedModel")->isComplete()) 69276686496SAndrew Trick throw TGError((*II)->getLoc(), "SchedModel is undefined"); 69376686496SAndrew Trick Record *ModelDef = (*II)->getValueAsDef("SchedModel"); 69476686496SAndrew Trick ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef); 69576686496SAndrew Trick if (I == ProcModelMap.end()) { 69676686496SAndrew Trick throw TGError((*II)->getLoc(), "Undefined SchedMachineModel " 69776686496SAndrew Trick + ModelDef->getName()); 69876686496SAndrew Trick } 69976686496SAndrew Trick ProcModels[I->second].ItinRWDefs.push_back(*II); 70076686496SAndrew Trick } 70176686496SAndrew Trick } 70276686496SAndrew Trick 70333401e84SAndrew Trick /// Infer new classes from existing classes. In the process, this may create new 70433401e84SAndrew Trick /// SchedWrites from sequences of existing SchedWrites. 70533401e84SAndrew Trick void CodeGenSchedModels::inferSchedClasses() { 70633401e84SAndrew Trick // Visit all existing classes and newly created classes. 70733401e84SAndrew Trick for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) { 70833401e84SAndrew Trick if (SchedClasses[Idx].ItinClassDef) 70933401e84SAndrew Trick inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx); 71033401e84SAndrew Trick else if (!SchedClasses[Idx].InstRWs.empty()) 71133401e84SAndrew Trick inferFromInstRWs(Idx); 71233401e84SAndrew Trick else { 71333401e84SAndrew Trick inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads, 71433401e84SAndrew Trick Idx, SchedClasses[Idx].ProcIndices); 71533401e84SAndrew Trick } 71633401e84SAndrew Trick assert(SchedClasses.size() < (NumInstrSchedClasses*6) && 71733401e84SAndrew Trick "too many SchedVariants"); 71833401e84SAndrew Trick } 71933401e84SAndrew Trick } 72033401e84SAndrew Trick 72133401e84SAndrew Trick /// Infer classes from per-processor itinerary resources. 72233401e84SAndrew Trick void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef, 72333401e84SAndrew Trick unsigned FromClassIdx) { 72433401e84SAndrew Trick for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) { 72533401e84SAndrew Trick const CodeGenProcModel &PM = ProcModels[PIdx]; 72633401e84SAndrew Trick // For all ItinRW entries. 72733401e84SAndrew Trick bool HasMatch = false; 72833401e84SAndrew Trick for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end(); 72933401e84SAndrew Trick II != IE; ++II) { 73033401e84SAndrew Trick RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses"); 73133401e84SAndrew Trick if (!std::count(Matched.begin(), Matched.end(), ItinClassDef)) 73233401e84SAndrew Trick continue; 73333401e84SAndrew Trick if (HasMatch) 73433401e84SAndrew Trick throw TGError((*II)->getLoc(), "Duplicate itinerary class " 73533401e84SAndrew Trick + ItinClassDef->getName() 73633401e84SAndrew Trick + " in ItinResources for " + PM.ModelName); 73733401e84SAndrew Trick HasMatch = true; 73833401e84SAndrew Trick IdxVec Writes, Reads; 73933401e84SAndrew Trick findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 74033401e84SAndrew Trick IdxVec ProcIndices(1, PIdx); 74133401e84SAndrew Trick inferFromRW(Writes, Reads, FromClassIdx, ProcIndices); 74233401e84SAndrew Trick } 74333401e84SAndrew Trick } 74433401e84SAndrew Trick } 74533401e84SAndrew Trick 74633401e84SAndrew Trick /// Infer classes from per-processor InstReadWrite definitions. 74733401e84SAndrew Trick void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) { 74833401e84SAndrew Trick const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs; 74933401e84SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) { 75033401e84SAndrew Trick RecVec Instrs = (*RWI)->getValueAsListOfDefs("Instrs"); 75133401e84SAndrew Trick RecIter II = Instrs.begin(), IE = Instrs.end(); 75233401e84SAndrew Trick for (; II != IE; ++II) { 75333401e84SAndrew Trick if (InstrClassMap[*II] == SCIdx) 75433401e84SAndrew Trick break; 75533401e84SAndrew Trick } 75633401e84SAndrew Trick // If this class no longer has any instructions mapped to it, it has become 75733401e84SAndrew Trick // irrelevant. 75833401e84SAndrew Trick if (II == IE) 75933401e84SAndrew Trick continue; 76033401e84SAndrew Trick IdxVec Writes, Reads; 76133401e84SAndrew Trick findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 76233401e84SAndrew Trick unsigned PIdx = getProcModel((*RWI)->getValueAsDef("SchedModel")).Index; 76333401e84SAndrew Trick IdxVec ProcIndices(1, PIdx); 76433401e84SAndrew Trick inferFromRW(Writes, Reads, SCIdx, ProcIndices); 76533401e84SAndrew Trick } 76633401e84SAndrew Trick } 76733401e84SAndrew Trick 76833401e84SAndrew Trick namespace { 76933401e84SAndrew Trick // Associate a predicate with the SchedReadWrite that it guards. 77033401e84SAndrew Trick // RWIdx is the index of the read/write variant. 77133401e84SAndrew Trick struct PredCheck { 77233401e84SAndrew Trick bool IsRead; 77333401e84SAndrew Trick unsigned RWIdx; 77433401e84SAndrew Trick Record *Predicate; 77533401e84SAndrew Trick 77633401e84SAndrew Trick PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {} 77733401e84SAndrew Trick }; 77833401e84SAndrew Trick 77933401e84SAndrew Trick // A Predicate transition is a list of RW sequences guarded by a PredTerm. 78033401e84SAndrew Trick struct PredTransition { 78133401e84SAndrew Trick // A predicate term is a conjunction of PredChecks. 78233401e84SAndrew Trick SmallVector<PredCheck, 4> PredTerm; 78333401e84SAndrew Trick SmallVector<SmallVector<unsigned,4>, 16> WriteSequences; 78433401e84SAndrew Trick SmallVector<SmallVector<unsigned,4>, 16> ReadSequences; 78533401e84SAndrew Trick }; 78633401e84SAndrew Trick 78733401e84SAndrew Trick // Encapsulate a set of partially constructed transitions. 78833401e84SAndrew Trick // The results are built by repeated calls to substituteVariants. 78933401e84SAndrew Trick class PredTransitions { 79033401e84SAndrew Trick CodeGenSchedModels &SchedModels; 79133401e84SAndrew Trick 79233401e84SAndrew Trick public: 79333401e84SAndrew Trick std::vector<PredTransition> TransVec; 79433401e84SAndrew Trick 79533401e84SAndrew Trick PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {} 79633401e84SAndrew Trick 79733401e84SAndrew Trick void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq, 79833401e84SAndrew Trick bool IsRead, unsigned StartIdx); 79933401e84SAndrew Trick 80033401e84SAndrew Trick void substituteVariants(const PredTransition &Trans); 80133401e84SAndrew Trick 80233401e84SAndrew Trick #ifndef NDEBUG 80333401e84SAndrew Trick void dump() const; 80433401e84SAndrew Trick #endif 80533401e84SAndrew Trick 80633401e84SAndrew Trick private: 80733401e84SAndrew Trick bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term); 80833401e84SAndrew Trick void pushVariant(unsigned SchedRW, Record *Variant, PredTransition &Trans, 80933401e84SAndrew Trick bool IsRead); 81033401e84SAndrew Trick }; 81133401e84SAndrew Trick } // anonymous 81233401e84SAndrew Trick 81333401e84SAndrew Trick // Return true if this predicate is mutually exclusive with a PredTerm. This 81433401e84SAndrew Trick // degenerates into checking if the predicate is mutually exclusive with any 81533401e84SAndrew Trick // predicate in the Term's conjunction. 81633401e84SAndrew Trick // 81733401e84SAndrew Trick // All predicates associated with a given SchedRW are considered mutually 81833401e84SAndrew Trick // exclusive. This should work even if the conditions expressed by the 81933401e84SAndrew Trick // predicates are not exclusive because the predicates for a given SchedWrite 82033401e84SAndrew Trick // are always checked in the order they are defined in the .td file. Later 82133401e84SAndrew Trick // conditions implicitly negate any prior condition. 82233401e84SAndrew Trick bool PredTransitions::mutuallyExclusive(Record *PredDef, 82333401e84SAndrew Trick ArrayRef<PredCheck> Term) { 82433401e84SAndrew Trick 82533401e84SAndrew Trick for (ArrayRef<PredCheck>::iterator I = Term.begin(), E = Term.end(); 82633401e84SAndrew Trick I != E; ++I) { 82733401e84SAndrew Trick if (I->Predicate == PredDef) 82833401e84SAndrew Trick return false; 82933401e84SAndrew Trick 83033401e84SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(I->RWIdx, I->IsRead); 83133401e84SAndrew Trick assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant"); 83233401e84SAndrew Trick RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants"); 83333401e84SAndrew Trick for (RecIter VI = Variants.begin(), VE = Variants.end(); VI != VE; ++VI) { 83433401e84SAndrew Trick if ((*VI)->getValueAsDef("Predicate") == PredDef) 83533401e84SAndrew Trick return true; 83633401e84SAndrew Trick } 83733401e84SAndrew Trick } 83833401e84SAndrew Trick return false; 83933401e84SAndrew Trick } 84033401e84SAndrew Trick 84133401e84SAndrew Trick // Push the Reads/Writes selected by this variant onto the given PredTransition. 84233401e84SAndrew Trick void PredTransitions::pushVariant(unsigned RWIdx, Record *Variant, 84333401e84SAndrew Trick PredTransition &Trans, bool IsRead) { 84433401e84SAndrew Trick Trans.PredTerm.push_back( 84533401e84SAndrew Trick PredCheck(IsRead, RWIdx, Variant->getValueAsDef("Predicate"))); 84633401e84SAndrew Trick RecVec SelectedDefs = Variant->getValueAsListOfDefs("Selected"); 84733401e84SAndrew Trick IdxVec SelectedRWs; 84833401e84SAndrew Trick SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead); 84933401e84SAndrew Trick 85033401e84SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(RWIdx, IsRead); 85133401e84SAndrew Trick 85233401e84SAndrew Trick SmallVectorImpl<SmallVector<unsigned,4> > &RWSequences = IsRead 85333401e84SAndrew Trick ? Trans.ReadSequences : Trans.WriteSequences; 85433401e84SAndrew Trick if (SchedRW.IsVariadic) { 85533401e84SAndrew Trick unsigned OperIdx = RWSequences.size()-1; 85633401e84SAndrew Trick // Make N-1 copies of this transition's last sequence. 85733401e84SAndrew Trick for (unsigned i = 1, e = SelectedRWs.size(); i != e; ++i) { 85833401e84SAndrew Trick RWSequences.push_back(RWSequences[OperIdx]); 85933401e84SAndrew Trick } 86033401e84SAndrew Trick // Push each of the N elements of the SelectedRWs onto a copy of the last 86133401e84SAndrew Trick // sequence (split the current operand into N operands). 86233401e84SAndrew Trick // Note that write sequences should be expanded within this loop--the entire 86333401e84SAndrew Trick // sequence belongs to a single operand. 86433401e84SAndrew Trick for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end(); 86533401e84SAndrew Trick RWI != RWE; ++RWI, ++OperIdx) { 86633401e84SAndrew Trick IdxVec ExpandedRWs; 86733401e84SAndrew Trick if (IsRead) 86833401e84SAndrew Trick ExpandedRWs.push_back(*RWI); 86933401e84SAndrew Trick else 87033401e84SAndrew Trick SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead); 87133401e84SAndrew Trick RWSequences[OperIdx].insert(RWSequences[OperIdx].end(), 87233401e84SAndrew Trick ExpandedRWs.begin(), ExpandedRWs.end()); 87333401e84SAndrew Trick } 87433401e84SAndrew Trick assert(OperIdx == RWSequences.size() && "missed a sequence"); 87533401e84SAndrew Trick } 87633401e84SAndrew Trick else { 87733401e84SAndrew Trick // Push this transition's expanded sequence onto this transition's last 87833401e84SAndrew Trick // sequence (add to the current operand's sequence). 87933401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = RWSequences.back(); 88033401e84SAndrew Trick IdxVec ExpandedRWs; 88133401e84SAndrew Trick for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end(); 88233401e84SAndrew Trick RWI != RWE; ++RWI) { 88333401e84SAndrew Trick if (IsRead) 88433401e84SAndrew Trick ExpandedRWs.push_back(*RWI); 88533401e84SAndrew Trick else 88633401e84SAndrew Trick SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead); 88733401e84SAndrew Trick } 88833401e84SAndrew Trick Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end()); 88933401e84SAndrew Trick } 89033401e84SAndrew Trick } 89133401e84SAndrew Trick 89233401e84SAndrew Trick // RWSeq is a sequence of all Reads or all Writes for the next read or write 89333401e84SAndrew Trick // operand. StartIdx is an index into TransVec where partial results 89433401e84SAndrew Trick // starts. RWSeq must be applied to all tranistions between StartIdx and the end 89533401e84SAndrew Trick // of TransVec. 89633401e84SAndrew Trick void PredTransitions::substituteVariantOperand( 89733401e84SAndrew Trick const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) { 89833401e84SAndrew Trick 89933401e84SAndrew Trick // Visit each original RW within the current sequence. 90033401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 90133401e84SAndrew Trick RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) { 90233401e84SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead); 90333401e84SAndrew Trick // Push this RW on all partial PredTransitions or distribute variants. 90433401e84SAndrew Trick // New PredTransitions may be pushed within this loop which should not be 90533401e84SAndrew Trick // revisited (TransEnd must be loop invariant). 90633401e84SAndrew Trick for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size(); 90733401e84SAndrew Trick TransIdx != TransEnd; ++TransIdx) { 90833401e84SAndrew Trick // In the common case, push RW onto the current operand's sequence. 90933401e84SAndrew Trick if (!SchedRW.HasVariants) { 91033401e84SAndrew Trick if (IsRead) 91133401e84SAndrew Trick TransVec[TransIdx].ReadSequences.back().push_back(*RWI); 91233401e84SAndrew Trick else 91333401e84SAndrew Trick TransVec[TransIdx].WriteSequences.back().push_back(*RWI); 91433401e84SAndrew Trick continue; 91533401e84SAndrew Trick } 91633401e84SAndrew Trick // Distribute this partial PredTransition across intersecting variants. 91733401e84SAndrew Trick RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants"); 91833401e84SAndrew Trick std::vector<std::pair<Record*,unsigned> > IntersectingVariants; 91933401e84SAndrew Trick for (RecIter VI = Variants.begin(), VE = Variants.end(); VI != VE; ++VI) { 92033401e84SAndrew Trick Record *PredDef = (*VI)->getValueAsDef("Predicate"); 92133401e84SAndrew Trick if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm)) 92233401e84SAndrew Trick continue; 92333401e84SAndrew Trick if (IntersectingVariants.empty()) 92433401e84SAndrew Trick // The first variant builds on the existing transition. 92533401e84SAndrew Trick IntersectingVariants.push_back(std::make_pair(*VI, TransIdx)); 92633401e84SAndrew Trick else { 92733401e84SAndrew Trick // Push another copy of the current transition for more variants. 92833401e84SAndrew Trick IntersectingVariants.push_back( 92933401e84SAndrew Trick std::make_pair(*VI, TransVec.size())); 93033401e84SAndrew Trick TransVec.push_back(TransVec[TransIdx]); 93133401e84SAndrew Trick } 93233401e84SAndrew Trick } 93333401e84SAndrew Trick // Now expand each variant on top of its copy of the transition. 93433401e84SAndrew Trick for (std::vector<std::pair<Record*, unsigned> >::const_iterator 93533401e84SAndrew Trick IVI = IntersectingVariants.begin(), 93633401e84SAndrew Trick IVE = IntersectingVariants.end(); 93733401e84SAndrew Trick IVI != IVE; ++IVI) 93833401e84SAndrew Trick pushVariant(*RWI, IVI->first, TransVec[IVI->second], IsRead); 93933401e84SAndrew Trick } 94033401e84SAndrew Trick } 94133401e84SAndrew Trick } 94233401e84SAndrew Trick 94333401e84SAndrew Trick // For each variant of a Read/Write in Trans, substitute the sequence of 94433401e84SAndrew Trick // Read/Writes guarded by the variant. This is exponential in the number of 94533401e84SAndrew Trick // variant Read/Writes, but in practice detection of mutually exclusive 94633401e84SAndrew Trick // predicates should result in linear growth in the total number variants. 94733401e84SAndrew Trick // 94833401e84SAndrew Trick // This is one step in a breadth-first search of nested variants. 94933401e84SAndrew Trick void PredTransitions::substituteVariants(const PredTransition &Trans) { 95033401e84SAndrew Trick // Build up a set of partial results starting at the back of 95133401e84SAndrew Trick // PredTransitions. Remember the first new transition. 95233401e84SAndrew Trick unsigned StartIdx = TransVec.size(); 95333401e84SAndrew Trick TransVec.resize(TransVec.size() + 1); 95433401e84SAndrew Trick TransVec.back().PredTerm = Trans.PredTerm; 95533401e84SAndrew Trick 95633401e84SAndrew Trick // Visit each original write sequence. 95733401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 95833401e84SAndrew Trick WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end(); 95933401e84SAndrew Trick WSI != WSE; ++WSI) { 96033401e84SAndrew Trick // Push a new (empty) write sequence onto all partial Transitions. 96133401e84SAndrew Trick for (std::vector<PredTransition>::iterator I = 96233401e84SAndrew Trick TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) { 96333401e84SAndrew Trick I->WriteSequences.resize(I->WriteSequences.size() + 1); 96433401e84SAndrew Trick } 96533401e84SAndrew Trick substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx); 96633401e84SAndrew Trick } 96733401e84SAndrew Trick // Visit each original read sequence. 96833401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 96933401e84SAndrew Trick RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end(); 97033401e84SAndrew Trick RSI != RSE; ++RSI) { 97133401e84SAndrew Trick // Push a new (empty) read sequence onto all partial Transitions. 97233401e84SAndrew Trick for (std::vector<PredTransition>::iterator I = 97333401e84SAndrew Trick TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) { 97433401e84SAndrew Trick I->ReadSequences.resize(I->ReadSequences.size() + 1); 97533401e84SAndrew Trick } 97633401e84SAndrew Trick substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx); 97733401e84SAndrew Trick } 97833401e84SAndrew Trick } 97933401e84SAndrew Trick 98033401e84SAndrew Trick static bool hasVariant(ArrayRef<PredTransition> Transitions, 98133401e84SAndrew Trick CodeGenSchedModels &SchedModels) { 98233401e84SAndrew Trick for (ArrayRef<PredTransition>::iterator 98333401e84SAndrew Trick PTI = Transitions.begin(), PTE = Transitions.end(); 98433401e84SAndrew Trick PTI != PTE; ++PTI) { 98533401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 98633401e84SAndrew Trick WSI = PTI->WriteSequences.begin(), WSE = PTI->WriteSequences.end(); 98733401e84SAndrew Trick WSI != WSE; ++WSI) { 98833401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 98933401e84SAndrew Trick WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) { 99033401e84SAndrew Trick if (SchedModels.getSchedWrite(*WI).HasVariants) 99133401e84SAndrew Trick return true; 99233401e84SAndrew Trick } 99333401e84SAndrew Trick } 99433401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 99533401e84SAndrew Trick RSI = PTI->ReadSequences.begin(), RSE = PTI->ReadSequences.end(); 99633401e84SAndrew Trick RSI != RSE; ++RSI) { 99733401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 99833401e84SAndrew Trick RI = RSI->begin(), RE = RSI->end(); RI != RE; ++RI) { 99933401e84SAndrew Trick if (SchedModels.getSchedRead(*RI).HasVariants) 100033401e84SAndrew Trick return true; 100133401e84SAndrew Trick } 100233401e84SAndrew Trick } 100333401e84SAndrew Trick } 100433401e84SAndrew Trick return false; 100533401e84SAndrew Trick } 100633401e84SAndrew Trick 100733401e84SAndrew Trick // Create a new SchedClass for each variant found by inferFromRW. Pass 100833401e84SAndrew Trick // ProcIndices by copy to avoid referencing anything from SchedClasses. 100933401e84SAndrew Trick static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions, 101033401e84SAndrew Trick unsigned FromClassIdx, IdxVec ProcIndices, 101133401e84SAndrew Trick CodeGenSchedModels &SchedModels) { 101233401e84SAndrew Trick // For each PredTransition, create a new CodeGenSchedTransition, which usually 101333401e84SAndrew Trick // requires creating a new SchedClass. 101433401e84SAndrew Trick for (ArrayRef<PredTransition>::iterator 101533401e84SAndrew Trick I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) { 101633401e84SAndrew Trick IdxVec OperWritesVariant; 101733401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 101833401e84SAndrew Trick WSI = I->WriteSequences.begin(), WSE = I->WriteSequences.end(); 101933401e84SAndrew Trick WSI != WSE; ++WSI) { 102033401e84SAndrew Trick // Create a new write representing the expanded sequence. 102133401e84SAndrew Trick OperWritesVariant.push_back( 102233401e84SAndrew Trick SchedModels.findOrInsertRW(*WSI, /*IsRead=*/false)); 102333401e84SAndrew Trick } 102433401e84SAndrew Trick IdxVec OperReadsVariant; 102533401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 102633401e84SAndrew Trick RSI = I->ReadSequences.begin(), RSE = I->ReadSequences.end(); 102733401e84SAndrew Trick RSI != RSE; ++RSI) { 102833401e84SAndrew Trick // Create a new write representing the expanded sequence. 102933401e84SAndrew Trick OperReadsVariant.push_back( 103033401e84SAndrew Trick SchedModels.findOrInsertRW(*RSI, /*IsRead=*/true)); 103133401e84SAndrew Trick } 103233401e84SAndrew Trick CodeGenSchedTransition SCTrans; 103333401e84SAndrew Trick SCTrans.ToClassIdx = 103433401e84SAndrew Trick SchedModels.addSchedClass(OperWritesVariant, OperReadsVariant, 103533401e84SAndrew Trick ProcIndices); 103633401e84SAndrew Trick SCTrans.ProcIndices = ProcIndices; 103733401e84SAndrew Trick // The final PredTerm is unique set of predicates guarding the transition. 103833401e84SAndrew Trick RecVec Preds; 103933401e84SAndrew Trick for (SmallVectorImpl<PredCheck>::const_iterator 104033401e84SAndrew Trick PI = I->PredTerm.begin(), PE = I->PredTerm.end(); PI != PE; ++PI) { 104133401e84SAndrew Trick Preds.push_back(PI->Predicate); 104233401e84SAndrew Trick } 104333401e84SAndrew Trick RecIter PredsEnd = std::unique(Preds.begin(), Preds.end()); 104433401e84SAndrew Trick Preds.resize(PredsEnd - Preds.begin()); 104533401e84SAndrew Trick SCTrans.PredTerm = Preds; 104633401e84SAndrew Trick SchedModels.getSchedClass(FromClassIdx).Transitions.push_back(SCTrans); 104733401e84SAndrew Trick } 104833401e84SAndrew Trick } 104933401e84SAndrew Trick 105033401e84SAndrew Trick /// Find each variant write that OperWrites or OperaReads refers to and create a 105133401e84SAndrew Trick /// new SchedClass for each variant. 105233401e84SAndrew Trick void CodeGenSchedModels::inferFromRW(const IdxVec &OperWrites, 105333401e84SAndrew Trick const IdxVec &OperReads, 105433401e84SAndrew Trick unsigned FromClassIdx, 105533401e84SAndrew Trick const IdxVec &ProcIndices) { 105633401e84SAndrew Trick DEBUG(dbgs() << "INFERRW Writes: "); 105733401e84SAndrew Trick 105833401e84SAndrew Trick // Create a seed transition with an empty PredTerm and the expanded sequences 105933401e84SAndrew Trick // of SchedWrites for the current SchedClass. 106033401e84SAndrew Trick std::vector<PredTransition> LastTransitions; 106133401e84SAndrew Trick LastTransitions.resize(1); 106233401e84SAndrew Trick for (IdxIter I = OperWrites.begin(), E = OperWrites.end(); I != E; ++I) { 106333401e84SAndrew Trick IdxVec WriteSeq; 106433401e84SAndrew Trick expandRWSequence(*I, WriteSeq, /*IsRead=*/false); 106533401e84SAndrew Trick unsigned Idx = LastTransitions[0].WriteSequences.size(); 106633401e84SAndrew Trick LastTransitions[0].WriteSequences.resize(Idx + 1); 106733401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences[Idx]; 106833401e84SAndrew Trick for (IdxIter WI = WriteSeq.begin(), WE = WriteSeq.end(); WI != WE; ++WI) 106933401e84SAndrew Trick Seq.push_back(*WI); 107033401e84SAndrew Trick DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") "); 107133401e84SAndrew Trick } 107233401e84SAndrew Trick DEBUG(dbgs() << " Reads: "); 107333401e84SAndrew Trick for (IdxIter I = OperReads.begin(), E = OperReads.end(); I != E; ++I) { 107433401e84SAndrew Trick IdxVec ReadSeq; 107533401e84SAndrew Trick expandRWSequence(*I, ReadSeq, /*IsRead=*/true); 107633401e84SAndrew Trick unsigned Idx = LastTransitions[0].ReadSequences.size(); 107733401e84SAndrew Trick LastTransitions[0].ReadSequences.resize(Idx + 1); 107833401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences[Idx]; 107933401e84SAndrew Trick for (IdxIter RI = ReadSeq.begin(), RE = ReadSeq.end(); RI != RE; ++RI) 108033401e84SAndrew Trick Seq.push_back(*RI); 108133401e84SAndrew Trick DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") "); 108233401e84SAndrew Trick } 108333401e84SAndrew Trick DEBUG(dbgs() << '\n'); 108433401e84SAndrew Trick 108533401e84SAndrew Trick // Collect all PredTransitions for individual operands. 108633401e84SAndrew Trick // Iterate until no variant writes remain. 108733401e84SAndrew Trick while (hasVariant(LastTransitions, *this)) { 108833401e84SAndrew Trick PredTransitions Transitions(*this); 108933401e84SAndrew Trick for (std::vector<PredTransition>::const_iterator 109033401e84SAndrew Trick I = LastTransitions.begin(), E = LastTransitions.end(); 109133401e84SAndrew Trick I != E; ++I) { 109233401e84SAndrew Trick Transitions.substituteVariants(*I); 109333401e84SAndrew Trick } 109433401e84SAndrew Trick DEBUG(Transitions.dump()); 109533401e84SAndrew Trick LastTransitions.swap(Transitions.TransVec); 109633401e84SAndrew Trick } 109733401e84SAndrew Trick // If the first transition has no variants, nothing to do. 109833401e84SAndrew Trick if (LastTransitions[0].PredTerm.empty()) 109933401e84SAndrew Trick return; 110033401e84SAndrew Trick 110133401e84SAndrew Trick // WARNING: We are about to mutate the SchedClasses vector. Do not refer to 110233401e84SAndrew Trick // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions. 110333401e84SAndrew Trick inferFromTransitions(LastTransitions, FromClassIdx, ProcIndices, *this); 110433401e84SAndrew Trick } 110533401e84SAndrew Trick 11061e46d488SAndrew Trick // Collect and sort WriteRes, ReadAdvance, and ProcResources. 11071e46d488SAndrew Trick void CodeGenSchedModels::collectProcResources() { 11081e46d488SAndrew Trick // Add any subtarget-specific SchedReadWrites that are directly associated 11091e46d488SAndrew Trick // with processor resources. Refer to the parent SchedClass's ProcIndices to 11101e46d488SAndrew Trick // determine which processors they apply to. 11111e46d488SAndrew Trick for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd(); 11121e46d488SAndrew Trick SCI != SCE; ++SCI) { 11131e46d488SAndrew Trick if (SCI->ItinClassDef) 11141e46d488SAndrew Trick collectItinProcResources(SCI->ItinClassDef); 11151e46d488SAndrew Trick else 11161e46d488SAndrew Trick collectRWResources(SCI->Writes, SCI->Reads, SCI->ProcIndices); 11171e46d488SAndrew Trick } 11181e46d488SAndrew Trick // Add resources separately defined by each subtarget. 11191e46d488SAndrew Trick RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes"); 11201e46d488SAndrew Trick for (RecIter WRI = WRDefs.begin(), WRE = WRDefs.end(); WRI != WRE; ++WRI) { 11211e46d488SAndrew Trick Record *ModelDef = (*WRI)->getValueAsDef("SchedModel"); 11221e46d488SAndrew Trick addWriteRes(*WRI, getProcModel(ModelDef).Index); 11231e46d488SAndrew Trick } 11241e46d488SAndrew Trick RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance"); 11251e46d488SAndrew Trick for (RecIter RAI = RADefs.begin(), RAE = RADefs.end(); RAI != RAE; ++RAI) { 11261e46d488SAndrew Trick Record *ModelDef = (*RAI)->getValueAsDef("SchedModel"); 11271e46d488SAndrew Trick addReadAdvance(*RAI, getProcModel(ModelDef).Index); 11281e46d488SAndrew Trick } 11291e46d488SAndrew Trick // Finalize each ProcModel by sorting the record arrays. 11301e46d488SAndrew Trick for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) { 11311e46d488SAndrew Trick CodeGenProcModel &PM = ProcModels[PIdx]; 11321e46d488SAndrew Trick std::sort(PM.WriteResDefs.begin(), PM.WriteResDefs.end(), 11331e46d488SAndrew Trick LessRecord()); 11341e46d488SAndrew Trick std::sort(PM.ReadAdvanceDefs.begin(), PM.ReadAdvanceDefs.end(), 11351e46d488SAndrew Trick LessRecord()); 11361e46d488SAndrew Trick std::sort(PM.ProcResourceDefs.begin(), PM.ProcResourceDefs.end(), 11371e46d488SAndrew Trick LessRecord()); 11381e46d488SAndrew Trick DEBUG( 11391e46d488SAndrew Trick PM.dump(); 11401e46d488SAndrew Trick dbgs() << "WriteResDefs: "; 11411e46d488SAndrew Trick for (RecIter RI = PM.WriteResDefs.begin(), 11421e46d488SAndrew Trick RE = PM.WriteResDefs.end(); RI != RE; ++RI) { 11431e46d488SAndrew Trick if ((*RI)->isSubClassOf("WriteRes")) 11441e46d488SAndrew Trick dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " "; 11451e46d488SAndrew Trick else 11461e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 11471e46d488SAndrew Trick } 11481e46d488SAndrew Trick dbgs() << "\nReadAdvanceDefs: "; 11491e46d488SAndrew Trick for (RecIter RI = PM.ReadAdvanceDefs.begin(), 11501e46d488SAndrew Trick RE = PM.ReadAdvanceDefs.end(); RI != RE; ++RI) { 11511e46d488SAndrew Trick if ((*RI)->isSubClassOf("ReadAdvance")) 11521e46d488SAndrew Trick dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " "; 11531e46d488SAndrew Trick else 11541e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 11551e46d488SAndrew Trick } 11561e46d488SAndrew Trick dbgs() << "\nProcResourceDefs: "; 11571e46d488SAndrew Trick for (RecIter RI = PM.ProcResourceDefs.begin(), 11581e46d488SAndrew Trick RE = PM.ProcResourceDefs.end(); RI != RE; ++RI) { 11591e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 11601e46d488SAndrew Trick } 11611e46d488SAndrew Trick dbgs() << '\n'); 11621e46d488SAndrew Trick } 11631e46d488SAndrew Trick } 11641e46d488SAndrew Trick 11651e46d488SAndrew Trick // Collect itinerary class resources for each processor. 11661e46d488SAndrew Trick void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) { 11671e46d488SAndrew Trick for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) { 11681e46d488SAndrew Trick const CodeGenProcModel &PM = ProcModels[PIdx]; 11691e46d488SAndrew Trick // For all ItinRW entries. 11701e46d488SAndrew Trick bool HasMatch = false; 11711e46d488SAndrew Trick for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end(); 11721e46d488SAndrew Trick II != IE; ++II) { 11731e46d488SAndrew Trick RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses"); 11741e46d488SAndrew Trick if (!std::count(Matched.begin(), Matched.end(), ItinClassDef)) 11751e46d488SAndrew Trick continue; 11761e46d488SAndrew Trick if (HasMatch) 11771e46d488SAndrew Trick throw TGError((*II)->getLoc(), "Duplicate itinerary class " 11781e46d488SAndrew Trick + ItinClassDef->getName() 11791e46d488SAndrew Trick + " in ItinResources for " + PM.ModelName); 11801e46d488SAndrew Trick HasMatch = true; 11811e46d488SAndrew Trick IdxVec Writes, Reads; 11821e46d488SAndrew Trick findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 11831e46d488SAndrew Trick IdxVec ProcIndices(1, PIdx); 11841e46d488SAndrew Trick collectRWResources(Writes, Reads, ProcIndices); 11851e46d488SAndrew Trick } 11861e46d488SAndrew Trick } 11871e46d488SAndrew Trick } 11881e46d488SAndrew Trick 11891e46d488SAndrew Trick 11901e46d488SAndrew Trick // Collect resources for a set of read/write types and processor indices. 11911e46d488SAndrew Trick void CodeGenSchedModels::collectRWResources(const IdxVec &Writes, 11921e46d488SAndrew Trick const IdxVec &Reads, 11931e46d488SAndrew Trick const IdxVec &ProcIndices) { 11941e46d488SAndrew Trick 11951e46d488SAndrew Trick for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI) { 11961e46d488SAndrew Trick const CodeGenSchedRW &SchedRW = getSchedRW(*WI, /*IsRead=*/false); 11971e46d488SAndrew Trick if (SchedRW.TheDef && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) { 11981e46d488SAndrew Trick for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end(); 11991e46d488SAndrew Trick PI != PE; ++PI) { 12001e46d488SAndrew Trick addWriteRes(SchedRW.TheDef, *PI); 12011e46d488SAndrew Trick } 12021e46d488SAndrew Trick } 12031e46d488SAndrew Trick } 12041e46d488SAndrew Trick for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI) { 12051e46d488SAndrew Trick const CodeGenSchedRW &SchedRW = getSchedRW(*RI, /*IsRead=*/true); 12061e46d488SAndrew Trick if (SchedRW.TheDef && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) { 12071e46d488SAndrew Trick for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end(); 12081e46d488SAndrew Trick PI != PE; ++PI) { 12091e46d488SAndrew Trick addReadAdvance(SchedRW.TheDef, *PI); 12101e46d488SAndrew Trick } 12111e46d488SAndrew Trick } 12121e46d488SAndrew Trick } 12131e46d488SAndrew Trick } 12141e46d488SAndrew Trick 12151e46d488SAndrew Trick // Find the processor's resource units for this kind of resource. 12161e46d488SAndrew Trick Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind, 12171e46d488SAndrew Trick const CodeGenProcModel &PM) const { 12181e46d488SAndrew Trick if (ProcResKind->isSubClassOf("ProcResourceUnits")) 12191e46d488SAndrew Trick return ProcResKind; 12201e46d488SAndrew Trick 12211e46d488SAndrew Trick Record *ProcUnitDef = 0; 12221e46d488SAndrew Trick RecVec ProcResourceDefs = 12231e46d488SAndrew Trick Records.getAllDerivedDefinitions("ProcResourceUnits"); 12241e46d488SAndrew Trick 12251e46d488SAndrew Trick for (RecIter RI = ProcResourceDefs.begin(), RE = ProcResourceDefs.end(); 12261e46d488SAndrew Trick RI != RE; ++RI) { 12271e46d488SAndrew Trick 12281e46d488SAndrew Trick if ((*RI)->getValueAsDef("Kind") == ProcResKind 12291e46d488SAndrew Trick && (*RI)->getValueAsDef("SchedModel") == PM.ModelDef) { 12301e46d488SAndrew Trick if (ProcUnitDef) { 12311e46d488SAndrew Trick throw TGError((*RI)->getLoc(), 12321e46d488SAndrew Trick "Multiple ProcessorResourceUnits associated with " 12331e46d488SAndrew Trick + ProcResKind->getName()); 12341e46d488SAndrew Trick } 12351e46d488SAndrew Trick ProcUnitDef = *RI; 12361e46d488SAndrew Trick } 12371e46d488SAndrew Trick } 12381e46d488SAndrew Trick if (!ProcUnitDef) { 12391e46d488SAndrew Trick throw TGError(ProcResKind->getLoc(), 12401e46d488SAndrew Trick "No ProcessorResources associated with " 12411e46d488SAndrew Trick + ProcResKind->getName()); 12421e46d488SAndrew Trick } 12431e46d488SAndrew Trick return ProcUnitDef; 12441e46d488SAndrew Trick } 12451e46d488SAndrew Trick 12461e46d488SAndrew Trick // Iteratively add a resource and its super resources. 12471e46d488SAndrew Trick void CodeGenSchedModels::addProcResource(Record *ProcResKind, 12481e46d488SAndrew Trick CodeGenProcModel &PM) { 12491e46d488SAndrew Trick for (;;) { 12501e46d488SAndrew Trick Record *ProcResUnits = findProcResUnits(ProcResKind, PM); 12511e46d488SAndrew Trick 12521e46d488SAndrew Trick // See if this ProcResource is already associated with this processor. 12531e46d488SAndrew Trick RecIter I = std::find(PM.ProcResourceDefs.begin(), 12541e46d488SAndrew Trick PM.ProcResourceDefs.end(), ProcResUnits); 12551e46d488SAndrew Trick if (I != PM.ProcResourceDefs.end()) 12561e46d488SAndrew Trick return; 12571e46d488SAndrew Trick 12581e46d488SAndrew Trick PM.ProcResourceDefs.push_back(ProcResUnits); 12591e46d488SAndrew Trick if (!ProcResUnits->getValueInit("Super")->isComplete()) 12601e46d488SAndrew Trick return; 12611e46d488SAndrew Trick 12621e46d488SAndrew Trick ProcResKind = ProcResUnits->getValueAsDef("Super"); 12631e46d488SAndrew Trick } 12641e46d488SAndrew Trick } 12651e46d488SAndrew Trick 12661e46d488SAndrew Trick // Add resources for a SchedWrite to this processor if they don't exist. 12671e46d488SAndrew Trick void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) { 12681e46d488SAndrew Trick RecVec &WRDefs = ProcModels[PIdx].WriteResDefs; 12691e46d488SAndrew Trick RecIter WRI = std::find(WRDefs.begin(), WRDefs.end(), ProcWriteResDef); 12701e46d488SAndrew Trick if (WRI != WRDefs.end()) 12711e46d488SAndrew Trick return; 12721e46d488SAndrew Trick WRDefs.push_back(ProcWriteResDef); 12731e46d488SAndrew Trick 12741e46d488SAndrew Trick // Visit ProcResourceKinds referenced by the newly discovered WriteRes. 12751e46d488SAndrew Trick RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources"); 12761e46d488SAndrew Trick for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end(); 12771e46d488SAndrew Trick WritePRI != WritePRE; ++WritePRI) { 12781e46d488SAndrew Trick addProcResource(*WritePRI, ProcModels[PIdx]); 12791e46d488SAndrew Trick } 12801e46d488SAndrew Trick } 12811e46d488SAndrew Trick 12821e46d488SAndrew Trick // Add resources for a ReadAdvance to this processor if they don't exist. 12831e46d488SAndrew Trick void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef, 12841e46d488SAndrew Trick unsigned PIdx) { 12851e46d488SAndrew Trick RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs; 12861e46d488SAndrew Trick RecIter I = std::find(RADefs.begin(), RADefs.end(), ProcReadAdvanceDef); 12871e46d488SAndrew Trick if (I != RADefs.end()) 12881e46d488SAndrew Trick return; 12891e46d488SAndrew Trick RADefs.push_back(ProcReadAdvanceDef); 12901e46d488SAndrew Trick } 12911e46d488SAndrew Trick 12928fa00f50SAndrew Trick unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const { 12938fa00f50SAndrew Trick RecIter PRPos = std::find(ProcResourceDefs.begin(), ProcResourceDefs.end(), 12948fa00f50SAndrew Trick PRDef); 12958fa00f50SAndrew Trick if (PRPos == ProcResourceDefs.end()) 12968fa00f50SAndrew Trick throw TGError(PRDef->getLoc(), "ProcResource def is not included in " 12978fa00f50SAndrew Trick "the ProcResources list for " + ModelName); 12988fa00f50SAndrew Trick // Idx=0 is reserved for invalid. 12998fa00f50SAndrew Trick return 1 + PRPos - ProcResourceDefs.begin(); 13008fa00f50SAndrew Trick } 13018fa00f50SAndrew Trick 130276686496SAndrew Trick #ifndef NDEBUG 130376686496SAndrew Trick void CodeGenProcModel::dump() const { 130476686496SAndrew Trick dbgs() << Index << ": " << ModelName << " " 130576686496SAndrew Trick << (ModelDef ? ModelDef->getName() : "inferred") << " " 130676686496SAndrew Trick << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n'; 130776686496SAndrew Trick } 130876686496SAndrew Trick 130976686496SAndrew Trick void CodeGenSchedRW::dump() const { 131076686496SAndrew Trick dbgs() << Name << (IsVariadic ? " (V) " : " "); 131176686496SAndrew Trick if (IsSequence) { 131276686496SAndrew Trick dbgs() << "("; 131376686496SAndrew Trick dumpIdxVec(Sequence); 131476686496SAndrew Trick dbgs() << ")"; 131576686496SAndrew Trick } 131676686496SAndrew Trick } 131776686496SAndrew Trick 131876686496SAndrew Trick void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const { 131976686496SAndrew Trick dbgs() << "SCHEDCLASS " << Name << '\n' 132076686496SAndrew Trick << " Writes: "; 132176686496SAndrew Trick for (unsigned i = 0, N = Writes.size(); i < N; ++i) { 132276686496SAndrew Trick SchedModels->getSchedWrite(Writes[i]).dump(); 132376686496SAndrew Trick if (i < N-1) { 132476686496SAndrew Trick dbgs() << '\n'; 132576686496SAndrew Trick dbgs().indent(10); 132676686496SAndrew Trick } 132776686496SAndrew Trick } 132876686496SAndrew Trick dbgs() << "\n Reads: "; 132976686496SAndrew Trick for (unsigned i = 0, N = Reads.size(); i < N; ++i) { 133076686496SAndrew Trick SchedModels->getSchedRead(Reads[i]).dump(); 133176686496SAndrew Trick if (i < N-1) { 133276686496SAndrew Trick dbgs() << '\n'; 133376686496SAndrew Trick dbgs().indent(10); 133476686496SAndrew Trick } 133576686496SAndrew Trick } 133676686496SAndrew Trick dbgs() << "\n ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n'; 133776686496SAndrew Trick } 133833401e84SAndrew Trick 133933401e84SAndrew Trick void PredTransitions::dump() const { 134033401e84SAndrew Trick dbgs() << "Expanded Variants:\n"; 134133401e84SAndrew Trick for (std::vector<PredTransition>::const_iterator 134233401e84SAndrew Trick TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) { 134333401e84SAndrew Trick dbgs() << "{"; 134433401e84SAndrew Trick for (SmallVectorImpl<PredCheck>::const_iterator 134533401e84SAndrew Trick PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end(); 134633401e84SAndrew Trick PCI != PCE; ++PCI) { 134733401e84SAndrew Trick if (PCI != TI->PredTerm.begin()) 134833401e84SAndrew Trick dbgs() << ", "; 134933401e84SAndrew Trick dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name 135033401e84SAndrew Trick << ":" << PCI->Predicate->getName(); 135133401e84SAndrew Trick } 135233401e84SAndrew Trick dbgs() << "},\n => {"; 135333401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 135433401e84SAndrew Trick WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end(); 135533401e84SAndrew Trick WSI != WSE; ++WSI) { 135633401e84SAndrew Trick dbgs() << "("; 135733401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 135833401e84SAndrew Trick WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) { 135933401e84SAndrew Trick if (WI != WSI->begin()) 136033401e84SAndrew Trick dbgs() << ", "; 136133401e84SAndrew Trick dbgs() << SchedModels.getSchedWrite(*WI).Name; 136233401e84SAndrew Trick } 136333401e84SAndrew Trick dbgs() << "),"; 136433401e84SAndrew Trick } 136533401e84SAndrew Trick dbgs() << "}\n"; 136633401e84SAndrew Trick } 136733401e84SAndrew Trick } 136876686496SAndrew Trick #endif // NDEBUG 1369