187255e34SAndrew Trick //===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===//
287255e34SAndrew Trick //
387255e34SAndrew Trick //                     The LLVM Compiler Infrastructure
487255e34SAndrew Trick //
587255e34SAndrew Trick // This file is distributed under the University of Illinois Open Source
687255e34SAndrew Trick // License. See LICENSE.TXT for details.
787255e34SAndrew Trick //
887255e34SAndrew Trick //===----------------------------------------------------------------------===//
987255e34SAndrew Trick //
1087255e34SAndrew Trick // This file defines structures to encapsulate the machine model as decribed in
1187255e34SAndrew Trick // the target description.
1287255e34SAndrew Trick //
1387255e34SAndrew Trick //===----------------------------------------------------------------------===//
1487255e34SAndrew Trick 
1587255e34SAndrew Trick #define DEBUG_TYPE "subtarget-emitter"
1687255e34SAndrew Trick 
1787255e34SAndrew Trick #include "CodeGenSchedule.h"
1887255e34SAndrew Trick #include "CodeGenTarget.h"
1991d19d8eSChandler Carruth #include "llvm/ADT/STLExtras.h"
2087255e34SAndrew Trick #include "llvm/Support/Debug.h"
219e1deb69SAndrew Trick #include "llvm/Support/Regex.h"
2291d19d8eSChandler Carruth #include "llvm/TableGen/Error.h"
2387255e34SAndrew Trick 
2487255e34SAndrew Trick using namespace llvm;
2587255e34SAndrew Trick 
2676686496SAndrew Trick #ifndef NDEBUG
2776686496SAndrew Trick static void dumpIdxVec(const IdxVec &V) {
2876686496SAndrew Trick   for (unsigned i = 0, e = V.size(); i < e; ++i) {
2976686496SAndrew Trick     dbgs() << V[i] << ", ";
3076686496SAndrew Trick   }
3176686496SAndrew Trick }
3233401e84SAndrew Trick static void dumpIdxVec(const SmallVectorImpl<unsigned> &V) {
3333401e84SAndrew Trick   for (unsigned i = 0, e = V.size(); i < e; ++i) {
3433401e84SAndrew Trick     dbgs() << V[i] << ", ";
3533401e84SAndrew Trick   }
3633401e84SAndrew Trick }
3776686496SAndrew Trick #endif
3876686496SAndrew Trick 
399e1deb69SAndrew Trick // (instrs a, b, ...) Evaluate and union all arguments. Identical to AddOp.
409e1deb69SAndrew Trick struct InstrsOp : public SetTheory::Operator {
4170909373SJoerg Sonnenberger   void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts,
4270909373SJoerg Sonnenberger              ArrayRef<SMLoc> Loc) {
4370909373SJoerg Sonnenberger     ST.evaluate(Expr->arg_begin(), Expr->arg_end(), Elts, Loc);
449e1deb69SAndrew Trick   }
459e1deb69SAndrew Trick };
469e1deb69SAndrew Trick 
479e1deb69SAndrew Trick // (instregex "OpcPat",...) Find all instructions matching an opcode pattern.
489e1deb69SAndrew Trick //
499e1deb69SAndrew Trick // TODO: Since this is a prefix match, perform a binary search over the
509e1deb69SAndrew Trick // instruction names using lower_bound. Note that the predefined instrs must be
519e1deb69SAndrew Trick // scanned linearly first. However, this is only safe if the regex pattern has
529e1deb69SAndrew Trick // no top-level bars. The DAG already has a list of patterns, so there's no
539e1deb69SAndrew Trick // reason to use top-level bars, but we need a way to verify they don't exist
549e1deb69SAndrew Trick // before implementing the optimization.
559e1deb69SAndrew Trick struct InstRegexOp : public SetTheory::Operator {
569e1deb69SAndrew Trick   const CodeGenTarget &Target;
579e1deb69SAndrew Trick   InstRegexOp(const CodeGenTarget &t): Target(t) {}
589e1deb69SAndrew Trick 
5970909373SJoerg Sonnenberger   void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts,
6070909373SJoerg Sonnenberger              ArrayRef<SMLoc> Loc) {
619e1deb69SAndrew Trick     SmallVector<Regex*, 4> RegexList;
629e1deb69SAndrew Trick     for (DagInit::const_arg_iterator
639e1deb69SAndrew Trick            AI = Expr->arg_begin(), AE = Expr->arg_end(); AI != AE; ++AI) {
64fb509ed1SSean Silva       StringInit *SI = dyn_cast<StringInit>(*AI);
659e1deb69SAndrew Trick       if (!SI)
66635debe8SJoerg Sonnenberger         PrintFatalError(Loc, "instregex requires pattern string: "
6770909373SJoerg Sonnenberger           + Expr->getAsString());
689e1deb69SAndrew Trick       std::string pat = SI->getValue();
699e1deb69SAndrew Trick       // Implement a python-style prefix match.
709e1deb69SAndrew Trick       if (pat[0] != '^') {
719e1deb69SAndrew Trick         pat.insert(0, "^(");
729e1deb69SAndrew Trick         pat.insert(pat.end(), ')');
739e1deb69SAndrew Trick       }
749e1deb69SAndrew Trick       RegexList.push_back(new Regex(pat));
759e1deb69SAndrew Trick     }
769e1deb69SAndrew Trick     for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
779e1deb69SAndrew Trick            E = Target.inst_end(); I != E; ++I) {
789e1deb69SAndrew Trick       for (SmallVectorImpl<Regex*>::iterator
799e1deb69SAndrew Trick              RI = RegexList.begin(), RE = RegexList.end(); RI != RE; ++RI) {
809e1deb69SAndrew Trick         if ((*RI)->match((*I)->TheDef->getName()))
819e1deb69SAndrew Trick           Elts.insert((*I)->TheDef);
829e1deb69SAndrew Trick       }
839e1deb69SAndrew Trick     }
849e1deb69SAndrew Trick     DeleteContainerPointers(RegexList);
859e1deb69SAndrew Trick   }
869e1deb69SAndrew Trick };
879e1deb69SAndrew Trick 
8876686496SAndrew Trick /// CodeGenModels ctor interprets machine model records and populates maps.
8987255e34SAndrew Trick CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK,
9087255e34SAndrew Trick                                        const CodeGenTarget &TGT):
91*bf8a28dcSAndrew Trick   Records(RK), Target(TGT) {
9287255e34SAndrew Trick 
939e1deb69SAndrew Trick   Sets.addFieldExpander("InstRW", "Instrs");
949e1deb69SAndrew Trick 
959e1deb69SAndrew Trick   // Allow Set evaluation to recognize the dags used in InstRW records:
969e1deb69SAndrew Trick   // (instrs Op1, Op1...)
979e1deb69SAndrew Trick   Sets.addOperator("instrs", new InstrsOp);
989e1deb69SAndrew Trick   Sets.addOperator("instregex", new InstRegexOp(Target));
999e1deb69SAndrew Trick 
10076686496SAndrew Trick   // Instantiate a CodeGenProcModel for each SchedMachineModel with the values
10176686496SAndrew Trick   // that are explicitly referenced in tablegen records. Resources associated
10276686496SAndrew Trick   // with each processor will be derived later. Populate ProcModelMap with the
10376686496SAndrew Trick   // CodeGenProcModel instances.
10476686496SAndrew Trick   collectProcModels();
10587255e34SAndrew Trick 
10676686496SAndrew Trick   // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly
10776686496SAndrew Trick   // defined, and populate SchedReads and SchedWrites vectors. Implicit
10876686496SAndrew Trick   // SchedReadWrites that represent sequences derived from expanded variant will
10976686496SAndrew Trick   // be inferred later.
11076686496SAndrew Trick   collectSchedRW();
11176686496SAndrew Trick 
11276686496SAndrew Trick   // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly
11376686496SAndrew Trick   // required by an instruction definition, and populate SchedClassIdxMap. Set
11476686496SAndrew Trick   // NumItineraryClasses to the number of explicit itinerary classes referenced
11576686496SAndrew Trick   // by instructions. Set NumInstrSchedClasses to the number of itinerary
11676686496SAndrew Trick   // classes plus any classes implied by instructions that derive from class
11776686496SAndrew Trick   // Sched and provide SchedRW list. This does not infer any new classes from
11876686496SAndrew Trick   // SchedVariant.
11976686496SAndrew Trick   collectSchedClasses();
12076686496SAndrew Trick 
12176686496SAndrew Trick   // Find instruction itineraries for each processor. Sort and populate
1229257b8f8SAndrew Trick   // CodeGenProcModel::ItinDefList. (Cycle-to-cycle itineraries). This requires
12376686496SAndrew Trick   // all itinerary classes to be discovered.
12476686496SAndrew Trick   collectProcItins();
12576686496SAndrew Trick 
12676686496SAndrew Trick   // Find ItinRW records for each processor and itinerary class.
12776686496SAndrew Trick   // (For per-operand resources mapped to itinerary classes).
12876686496SAndrew Trick   collectProcItinRW();
12933401e84SAndrew Trick 
13033401e84SAndrew Trick   // Infer new SchedClasses from SchedVariant.
13133401e84SAndrew Trick   inferSchedClasses();
13233401e84SAndrew Trick 
1331e46d488SAndrew Trick   // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and
1341e46d488SAndrew Trick   // ProcResourceDefs.
1351e46d488SAndrew Trick   collectProcResources();
13687255e34SAndrew Trick }
13787255e34SAndrew Trick 
13876686496SAndrew Trick /// Gather all processor models.
13976686496SAndrew Trick void CodeGenSchedModels::collectProcModels() {
14076686496SAndrew Trick   RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor");
14176686496SAndrew Trick   std::sort(ProcRecords.begin(), ProcRecords.end(), LessRecordFieldName());
14287255e34SAndrew Trick 
14376686496SAndrew Trick   // Reserve space because we can. Reallocation would be ok.
14476686496SAndrew Trick   ProcModels.reserve(ProcRecords.size()+1);
14576686496SAndrew Trick 
14676686496SAndrew Trick   // Use idx=0 for NoModel/NoItineraries.
14776686496SAndrew Trick   Record *NoModelDef = Records.getDef("NoSchedModel");
14876686496SAndrew Trick   Record *NoItinsDef = Records.getDef("NoItineraries");
14976686496SAndrew Trick   ProcModels.push_back(CodeGenProcModel(0, "NoSchedModel",
15076686496SAndrew Trick                                         NoModelDef, NoItinsDef));
15176686496SAndrew Trick   ProcModelMap[NoModelDef] = 0;
15276686496SAndrew Trick 
15376686496SAndrew Trick   // For each processor, find a unique machine model.
15476686496SAndrew Trick   for (unsigned i = 0, N = ProcRecords.size(); i < N; ++i)
15576686496SAndrew Trick     addProcModel(ProcRecords[i]);
15676686496SAndrew Trick }
15776686496SAndrew Trick 
15876686496SAndrew Trick /// Get a unique processor model based on the defined MachineModel and
15976686496SAndrew Trick /// ProcessorItineraries.
16076686496SAndrew Trick void CodeGenSchedModels::addProcModel(Record *ProcDef) {
16176686496SAndrew Trick   Record *ModelKey = getModelOrItinDef(ProcDef);
16276686496SAndrew Trick   if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second)
16376686496SAndrew Trick     return;
16476686496SAndrew Trick 
16576686496SAndrew Trick   std::string Name = ModelKey->getName();
16676686496SAndrew Trick   if (ModelKey->isSubClassOf("SchedMachineModel")) {
16776686496SAndrew Trick     Record *ItinsDef = ModelKey->getValueAsDef("Itineraries");
16876686496SAndrew Trick     ProcModels.push_back(
16976686496SAndrew Trick       CodeGenProcModel(ProcModels.size(), Name, ModelKey, ItinsDef));
17076686496SAndrew Trick   }
17176686496SAndrew Trick   else {
17276686496SAndrew Trick     // An itinerary is defined without a machine model. Infer a new model.
17376686496SAndrew Trick     if (!ModelKey->getValueAsListOfDefs("IID").empty())
17476686496SAndrew Trick       Name = Name + "Model";
17576686496SAndrew Trick     ProcModels.push_back(
17676686496SAndrew Trick       CodeGenProcModel(ProcModels.size(), Name,
17776686496SAndrew Trick                        ProcDef->getValueAsDef("SchedModel"), ModelKey));
17876686496SAndrew Trick   }
17976686496SAndrew Trick   DEBUG(ProcModels.back().dump());
18076686496SAndrew Trick }
18176686496SAndrew Trick 
18276686496SAndrew Trick // Recursively find all reachable SchedReadWrite records.
18376686496SAndrew Trick static void scanSchedRW(Record *RWDef, RecVec &RWDefs,
18476686496SAndrew Trick                         SmallPtrSet<Record*, 16> &RWSet) {
18576686496SAndrew Trick   if (!RWSet.insert(RWDef))
18676686496SAndrew Trick     return;
18776686496SAndrew Trick   RWDefs.push_back(RWDef);
18876686496SAndrew Trick   // Reads don't current have sequence records, but it can be added later.
18976686496SAndrew Trick   if (RWDef->isSubClassOf("WriteSequence")) {
19076686496SAndrew Trick     RecVec Seq = RWDef->getValueAsListOfDefs("Writes");
19176686496SAndrew Trick     for (RecIter I = Seq.begin(), E = Seq.end(); I != E; ++I)
19276686496SAndrew Trick       scanSchedRW(*I, RWDefs, RWSet);
19376686496SAndrew Trick   }
19476686496SAndrew Trick   else if (RWDef->isSubClassOf("SchedVariant")) {
19576686496SAndrew Trick     // Visit each variant (guarded by a different predicate).
19676686496SAndrew Trick     RecVec Vars = RWDef->getValueAsListOfDefs("Variants");
19776686496SAndrew Trick     for (RecIter VI = Vars.begin(), VE = Vars.end(); VI != VE; ++VI) {
19876686496SAndrew Trick       // Visit each RW in the sequence selected by the current variant.
19976686496SAndrew Trick       RecVec Selected = (*VI)->getValueAsListOfDefs("Selected");
20076686496SAndrew Trick       for (RecIter I = Selected.begin(), E = Selected.end(); I != E; ++I)
20176686496SAndrew Trick         scanSchedRW(*I, RWDefs, RWSet);
20276686496SAndrew Trick     }
20376686496SAndrew Trick   }
20476686496SAndrew Trick }
20576686496SAndrew Trick 
20676686496SAndrew Trick // Collect and sort all SchedReadWrites reachable via tablegen records.
20776686496SAndrew Trick // More may be inferred later when inferring new SchedClasses from variants.
20876686496SAndrew Trick void CodeGenSchedModels::collectSchedRW() {
20976686496SAndrew Trick   // Reserve idx=0 for invalid writes/reads.
21076686496SAndrew Trick   SchedWrites.resize(1);
21176686496SAndrew Trick   SchedReads.resize(1);
21276686496SAndrew Trick 
21376686496SAndrew Trick   SmallPtrSet<Record*, 16> RWSet;
21476686496SAndrew Trick 
21576686496SAndrew Trick   // Find all SchedReadWrites referenced by instruction defs.
21676686496SAndrew Trick   RecVec SWDefs, SRDefs;
21776686496SAndrew Trick   for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
21876686496SAndrew Trick          E = Target.inst_end(); I != E; ++I) {
21976686496SAndrew Trick     Record *SchedDef = (*I)->TheDef;
220a4a361dfSJakob Stoklund Olesen     if (SchedDef->isValueUnset("SchedRW"))
22176686496SAndrew Trick       continue;
22276686496SAndrew Trick     RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW");
22376686496SAndrew Trick     for (RecIter RWI = RWs.begin(), RWE = RWs.end(); RWI != RWE; ++RWI) {
22476686496SAndrew Trick       if ((*RWI)->isSubClassOf("SchedWrite"))
22576686496SAndrew Trick         scanSchedRW(*RWI, SWDefs, RWSet);
22676686496SAndrew Trick       else {
22776686496SAndrew Trick         assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
22876686496SAndrew Trick         scanSchedRW(*RWI, SRDefs, RWSet);
22976686496SAndrew Trick       }
23076686496SAndrew Trick     }
23176686496SAndrew Trick   }
23276686496SAndrew Trick   // Find all ReadWrites referenced by InstRW.
23376686496SAndrew Trick   RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
23476686496SAndrew Trick   for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI) {
23576686496SAndrew Trick     // For all OperandReadWrites.
23676686496SAndrew Trick     RecVec RWDefs = (*OI)->getValueAsListOfDefs("OperandReadWrites");
23776686496SAndrew Trick     for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
23876686496SAndrew Trick          RWI != RWE; ++RWI) {
23976686496SAndrew Trick       if ((*RWI)->isSubClassOf("SchedWrite"))
24076686496SAndrew Trick         scanSchedRW(*RWI, SWDefs, RWSet);
24176686496SAndrew Trick       else {
24276686496SAndrew Trick         assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
24376686496SAndrew Trick         scanSchedRW(*RWI, SRDefs, RWSet);
24476686496SAndrew Trick       }
24576686496SAndrew Trick     }
24676686496SAndrew Trick   }
24776686496SAndrew Trick   // Find all ReadWrites referenced by ItinRW.
24876686496SAndrew Trick   RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
24976686496SAndrew Trick   for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) {
25076686496SAndrew Trick     // For all OperandReadWrites.
25176686496SAndrew Trick     RecVec RWDefs = (*II)->getValueAsListOfDefs("OperandReadWrites");
25276686496SAndrew Trick     for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
25376686496SAndrew Trick          RWI != RWE; ++RWI) {
25476686496SAndrew Trick       if ((*RWI)->isSubClassOf("SchedWrite"))
25576686496SAndrew Trick         scanSchedRW(*RWI, SWDefs, RWSet);
25676686496SAndrew Trick       else {
25776686496SAndrew Trick         assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
25876686496SAndrew Trick         scanSchedRW(*RWI, SRDefs, RWSet);
25976686496SAndrew Trick       }
26076686496SAndrew Trick     }
26176686496SAndrew Trick   }
2629257b8f8SAndrew Trick   // Find all ReadWrites referenced by SchedAlias. AliasDefs needs to be sorted
2639257b8f8SAndrew Trick   // for the loop below that initializes Alias vectors.
2649257b8f8SAndrew Trick   RecVec AliasDefs = Records.getAllDerivedDefinitions("SchedAlias");
2659257b8f8SAndrew Trick   std::sort(AliasDefs.begin(), AliasDefs.end(), LessRecord());
2669257b8f8SAndrew Trick   for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) {
2679257b8f8SAndrew Trick     Record *MatchDef = (*AI)->getValueAsDef("MatchRW");
2689257b8f8SAndrew Trick     Record *AliasDef = (*AI)->getValueAsDef("AliasRW");
2699257b8f8SAndrew Trick     if (MatchDef->isSubClassOf("SchedWrite")) {
2709257b8f8SAndrew Trick       if (!AliasDef->isSubClassOf("SchedWrite"))
271635debe8SJoerg Sonnenberger         PrintFatalError((*AI)->getLoc(), "SchedWrite Alias must be SchedWrite");
2729257b8f8SAndrew Trick       scanSchedRW(AliasDef, SWDefs, RWSet);
2739257b8f8SAndrew Trick     }
2749257b8f8SAndrew Trick     else {
2759257b8f8SAndrew Trick       assert(MatchDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
2769257b8f8SAndrew Trick       if (!AliasDef->isSubClassOf("SchedRead"))
277635debe8SJoerg Sonnenberger         PrintFatalError((*AI)->getLoc(), "SchedRead Alias must be SchedRead");
2789257b8f8SAndrew Trick       scanSchedRW(AliasDef, SRDefs, RWSet);
2799257b8f8SAndrew Trick     }
2809257b8f8SAndrew Trick   }
28176686496SAndrew Trick   // Sort and add the SchedReadWrites directly referenced by instructions or
28276686496SAndrew Trick   // itinerary resources. Index reads and writes in separate domains.
28376686496SAndrew Trick   std::sort(SWDefs.begin(), SWDefs.end(), LessRecord());
28476686496SAndrew Trick   for (RecIter SWI = SWDefs.begin(), SWE = SWDefs.end(); SWI != SWE; ++SWI) {
28576686496SAndrew Trick     assert(!getSchedRWIdx(*SWI, /*IsRead=*/false) && "duplicate SchedWrite");
286da984b1aSAndrew Trick     SchedWrites.push_back(CodeGenSchedRW(SchedWrites.size(), *SWI));
28776686496SAndrew Trick   }
28876686496SAndrew Trick   std::sort(SRDefs.begin(), SRDefs.end(), LessRecord());
28976686496SAndrew Trick   for (RecIter SRI = SRDefs.begin(), SRE = SRDefs.end(); SRI != SRE; ++SRI) {
29076686496SAndrew Trick     assert(!getSchedRWIdx(*SRI, /*IsRead-*/true) && "duplicate SchedWrite");
291da984b1aSAndrew Trick     SchedReads.push_back(CodeGenSchedRW(SchedReads.size(), *SRI));
29276686496SAndrew Trick   }
29376686496SAndrew Trick   // Initialize WriteSequence vectors.
29476686496SAndrew Trick   for (std::vector<CodeGenSchedRW>::iterator WI = SchedWrites.begin(),
29576686496SAndrew Trick          WE = SchedWrites.end(); WI != WE; ++WI) {
29676686496SAndrew Trick     if (!WI->IsSequence)
29776686496SAndrew Trick       continue;
29876686496SAndrew Trick     findRWs(WI->TheDef->getValueAsListOfDefs("Writes"), WI->Sequence,
29976686496SAndrew Trick             /*IsRead=*/false);
30076686496SAndrew Trick   }
3019257b8f8SAndrew Trick   // Initialize Aliases vectors.
3029257b8f8SAndrew Trick   for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) {
3039257b8f8SAndrew Trick     Record *AliasDef = (*AI)->getValueAsDef("AliasRW");
3049257b8f8SAndrew Trick     getSchedRW(AliasDef).IsAlias = true;
3059257b8f8SAndrew Trick     Record *MatchDef = (*AI)->getValueAsDef("MatchRW");
3069257b8f8SAndrew Trick     CodeGenSchedRW &RW = getSchedRW(MatchDef);
3079257b8f8SAndrew Trick     if (RW.IsAlias)
308635debe8SJoerg Sonnenberger       PrintFatalError((*AI)->getLoc(), "Cannot Alias an Alias");
3099257b8f8SAndrew Trick     RW.Aliases.push_back(*AI);
3109257b8f8SAndrew Trick   }
31176686496SAndrew Trick   DEBUG(
31276686496SAndrew Trick     for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) {
31376686496SAndrew Trick       dbgs() << WIdx << ": ";
31476686496SAndrew Trick       SchedWrites[WIdx].dump();
31576686496SAndrew Trick       dbgs() << '\n';
31676686496SAndrew Trick     }
31776686496SAndrew Trick     for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd; ++RIdx) {
31876686496SAndrew Trick       dbgs() << RIdx << ": ";
31976686496SAndrew Trick       SchedReads[RIdx].dump();
32076686496SAndrew Trick       dbgs() << '\n';
32176686496SAndrew Trick     }
32276686496SAndrew Trick     RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite");
32376686496SAndrew Trick     for (RecIter RI = RWDefs.begin(), RE = RWDefs.end();
32476686496SAndrew Trick          RI != RE; ++RI) {
32576686496SAndrew Trick       if (!getSchedRWIdx(*RI, (*RI)->isSubClassOf("SchedRead"))) {
32676686496SAndrew Trick         const std::string &Name = (*RI)->getName();
32776686496SAndrew Trick         if (Name != "NoWrite" && Name != "ReadDefault")
32876686496SAndrew Trick           dbgs() << "Unused SchedReadWrite " << (*RI)->getName() << '\n';
32976686496SAndrew Trick       }
33076686496SAndrew Trick     });
33176686496SAndrew Trick }
33276686496SAndrew Trick 
33376686496SAndrew Trick /// Compute a SchedWrite name from a sequence of writes.
33476686496SAndrew Trick std::string CodeGenSchedModels::genRWName(const IdxVec& Seq, bool IsRead) {
33576686496SAndrew Trick   std::string Name("(");
33676686496SAndrew Trick   for (IdxIter I = Seq.begin(), E = Seq.end(); I != E; ++I) {
33776686496SAndrew Trick     if (I != Seq.begin())
33876686496SAndrew Trick       Name += '_';
33976686496SAndrew Trick     Name += getSchedRW(*I, IsRead).Name;
34076686496SAndrew Trick   }
34176686496SAndrew Trick   Name += ')';
34276686496SAndrew Trick   return Name;
34376686496SAndrew Trick }
34476686496SAndrew Trick 
34576686496SAndrew Trick unsigned CodeGenSchedModels::getSchedRWIdx(Record *Def, bool IsRead,
34676686496SAndrew Trick                                            unsigned After) const {
34776686496SAndrew Trick   const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
34876686496SAndrew Trick   assert(After < RWVec.size() && "start position out of bounds");
34976686496SAndrew Trick   for (std::vector<CodeGenSchedRW>::const_iterator I = RWVec.begin() + After,
35076686496SAndrew Trick          E = RWVec.end(); I != E; ++I) {
35176686496SAndrew Trick     if (I->TheDef == Def)
35276686496SAndrew Trick       return I - RWVec.begin();
35376686496SAndrew Trick   }
35476686496SAndrew Trick   return 0;
35576686496SAndrew Trick }
35676686496SAndrew Trick 
357cfe222c2SAndrew Trick bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const {
358cfe222c2SAndrew Trick   for (unsigned i = 0, e = SchedReads.size(); i < e; ++i) {
359cfe222c2SAndrew Trick     Record *ReadDef = SchedReads[i].TheDef;
360cfe222c2SAndrew Trick     if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance"))
361cfe222c2SAndrew Trick       continue;
362cfe222c2SAndrew Trick 
363cfe222c2SAndrew Trick     RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites");
364cfe222c2SAndrew Trick     if (std::find(ValidWrites.begin(), ValidWrites.end(), WriteDef)
365cfe222c2SAndrew Trick         != ValidWrites.end()) {
366cfe222c2SAndrew Trick       return true;
367cfe222c2SAndrew Trick     }
368cfe222c2SAndrew Trick   }
369cfe222c2SAndrew Trick   return false;
370cfe222c2SAndrew Trick }
371cfe222c2SAndrew Trick 
37276686496SAndrew Trick namespace llvm {
37376686496SAndrew Trick void splitSchedReadWrites(const RecVec &RWDefs,
37476686496SAndrew Trick                           RecVec &WriteDefs, RecVec &ReadDefs) {
37576686496SAndrew Trick   for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) {
37676686496SAndrew Trick     if ((*RWI)->isSubClassOf("SchedWrite"))
37776686496SAndrew Trick       WriteDefs.push_back(*RWI);
37876686496SAndrew Trick     else {
37976686496SAndrew Trick       assert((*RWI)->isSubClassOf("SchedRead") && "unknown SchedReadWrite");
38076686496SAndrew Trick       ReadDefs.push_back(*RWI);
38176686496SAndrew Trick     }
38276686496SAndrew Trick   }
38376686496SAndrew Trick }
38476686496SAndrew Trick } // namespace llvm
38576686496SAndrew Trick 
38676686496SAndrew Trick // Split the SchedReadWrites defs and call findRWs for each list.
38776686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs,
38876686496SAndrew Trick                                  IdxVec &Writes, IdxVec &Reads) const {
38976686496SAndrew Trick     RecVec WriteDefs;
39076686496SAndrew Trick     RecVec ReadDefs;
39176686496SAndrew Trick     splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs);
39276686496SAndrew Trick     findRWs(WriteDefs, Writes, false);
39376686496SAndrew Trick     findRWs(ReadDefs, Reads, true);
39476686496SAndrew Trick }
39576686496SAndrew Trick 
39676686496SAndrew Trick // Call getSchedRWIdx for all elements in a sequence of SchedRW defs.
39776686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs,
39876686496SAndrew Trick                                  bool IsRead) const {
39976686496SAndrew Trick   for (RecIter RI = RWDefs.begin(), RE = RWDefs.end(); RI != RE; ++RI) {
40076686496SAndrew Trick     unsigned Idx = getSchedRWIdx(*RI, IsRead);
40176686496SAndrew Trick     assert(Idx && "failed to collect SchedReadWrite");
40276686496SAndrew Trick     RWs.push_back(Idx);
40376686496SAndrew Trick   }
40476686496SAndrew Trick }
40576686496SAndrew Trick 
40633401e84SAndrew Trick void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq,
40733401e84SAndrew Trick                                           bool IsRead) const {
40833401e84SAndrew Trick   const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
40933401e84SAndrew Trick   if (!SchedRW.IsSequence) {
41033401e84SAndrew Trick     RWSeq.push_back(RWIdx);
41133401e84SAndrew Trick     return;
41233401e84SAndrew Trick   }
41333401e84SAndrew Trick   int Repeat =
41433401e84SAndrew Trick     SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1;
41533401e84SAndrew Trick   for (int i = 0; i < Repeat; ++i) {
41633401e84SAndrew Trick     for (IdxIter I = SchedRW.Sequence.begin(), E = SchedRW.Sequence.end();
41733401e84SAndrew Trick          I != E; ++I) {
41833401e84SAndrew Trick       expandRWSequence(*I, RWSeq, IsRead);
41933401e84SAndrew Trick     }
42033401e84SAndrew Trick   }
42133401e84SAndrew Trick }
42233401e84SAndrew Trick 
423da984b1aSAndrew Trick // Expand a SchedWrite as a sequence following any aliases that coincide with
424da984b1aSAndrew Trick // the given processor model.
425da984b1aSAndrew Trick void CodeGenSchedModels::expandRWSeqForProc(
426da984b1aSAndrew Trick   unsigned RWIdx, IdxVec &RWSeq, bool IsRead,
427da984b1aSAndrew Trick   const CodeGenProcModel &ProcModel) const {
428da984b1aSAndrew Trick 
429da984b1aSAndrew Trick   const CodeGenSchedRW &SchedWrite = getSchedRW(RWIdx, IsRead);
430da984b1aSAndrew Trick   Record *AliasDef = 0;
431da984b1aSAndrew Trick   for (RecIter AI = SchedWrite.Aliases.begin(), AE = SchedWrite.Aliases.end();
432da984b1aSAndrew Trick        AI != AE; ++AI) {
433da984b1aSAndrew Trick     const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW"));
434da984b1aSAndrew Trick     if ((*AI)->getValueInit("SchedModel")->isComplete()) {
435da984b1aSAndrew Trick       Record *ModelDef = (*AI)->getValueAsDef("SchedModel");
436da984b1aSAndrew Trick       if (&getProcModel(ModelDef) != &ProcModel)
437da984b1aSAndrew Trick         continue;
438da984b1aSAndrew Trick     }
439da984b1aSAndrew Trick     if (AliasDef)
440635debe8SJoerg Sonnenberger       PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases "
441da984b1aSAndrew Trick                       "defined for processor " + ProcModel.ModelName +
442da984b1aSAndrew Trick                       " Ensure only one SchedAlias exists per RW.");
443da984b1aSAndrew Trick     AliasDef = AliasRW.TheDef;
444da984b1aSAndrew Trick   }
445da984b1aSAndrew Trick   if (AliasDef) {
446da984b1aSAndrew Trick     expandRWSeqForProc(getSchedRWIdx(AliasDef, IsRead),
447da984b1aSAndrew Trick                        RWSeq, IsRead,ProcModel);
448da984b1aSAndrew Trick     return;
449da984b1aSAndrew Trick   }
450da984b1aSAndrew Trick   if (!SchedWrite.IsSequence) {
451da984b1aSAndrew Trick     RWSeq.push_back(RWIdx);
452da984b1aSAndrew Trick     return;
453da984b1aSAndrew Trick   }
454da984b1aSAndrew Trick   int Repeat =
455da984b1aSAndrew Trick     SchedWrite.TheDef ? SchedWrite.TheDef->getValueAsInt("Repeat") : 1;
456da984b1aSAndrew Trick   for (int i = 0; i < Repeat; ++i) {
457da984b1aSAndrew Trick     for (IdxIter I = SchedWrite.Sequence.begin(), E = SchedWrite.Sequence.end();
458da984b1aSAndrew Trick          I != E; ++I) {
459da984b1aSAndrew Trick       expandRWSeqForProc(*I, RWSeq, IsRead, ProcModel);
460da984b1aSAndrew Trick     }
461da984b1aSAndrew Trick   }
462da984b1aSAndrew Trick }
463da984b1aSAndrew Trick 
46433401e84SAndrew Trick // Find the existing SchedWrite that models this sequence of writes.
46533401e84SAndrew Trick unsigned CodeGenSchedModels::findRWForSequence(const IdxVec &Seq,
46633401e84SAndrew Trick                                                bool IsRead) {
46733401e84SAndrew Trick   std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
46833401e84SAndrew Trick 
46933401e84SAndrew Trick   for (std::vector<CodeGenSchedRW>::iterator I = RWVec.begin(), E = RWVec.end();
47033401e84SAndrew Trick        I != E; ++I) {
47133401e84SAndrew Trick     if (I->Sequence == Seq)
47233401e84SAndrew Trick       return I - RWVec.begin();
47333401e84SAndrew Trick   }
47433401e84SAndrew Trick   // Index zero reserved for invalid RW.
47533401e84SAndrew Trick   return 0;
47633401e84SAndrew Trick }
47733401e84SAndrew Trick 
47833401e84SAndrew Trick /// Add this ReadWrite if it doesn't already exist.
47933401e84SAndrew Trick unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq,
48033401e84SAndrew Trick                                             bool IsRead) {
48133401e84SAndrew Trick   assert(!Seq.empty() && "cannot insert empty sequence");
48233401e84SAndrew Trick   if (Seq.size() == 1)
48333401e84SAndrew Trick     return Seq.back();
48433401e84SAndrew Trick 
48533401e84SAndrew Trick   unsigned Idx = findRWForSequence(Seq, IsRead);
48633401e84SAndrew Trick   if (Idx)
48733401e84SAndrew Trick     return Idx;
48833401e84SAndrew Trick 
489da984b1aSAndrew Trick   unsigned RWIdx = IsRead ? SchedReads.size() : SchedWrites.size();
490da984b1aSAndrew Trick   CodeGenSchedRW SchedRW(RWIdx, IsRead, Seq, genRWName(Seq, IsRead));
491da984b1aSAndrew Trick   if (IsRead)
49233401e84SAndrew Trick     SchedReads.push_back(SchedRW);
493da984b1aSAndrew Trick   else
49433401e84SAndrew Trick     SchedWrites.push_back(SchedRW);
495da984b1aSAndrew Trick   return RWIdx;
49633401e84SAndrew Trick }
49733401e84SAndrew Trick 
49876686496SAndrew Trick /// Visit all the instruction definitions for this target to gather and
49976686496SAndrew Trick /// enumerate the itinerary classes. These are the explicitly specified
50076686496SAndrew Trick /// SchedClasses. More SchedClasses may be inferred.
50176686496SAndrew Trick void CodeGenSchedModels::collectSchedClasses() {
50276686496SAndrew Trick 
50376686496SAndrew Trick   // NoItinerary is always the first class at Idx=0
50487255e34SAndrew Trick   SchedClasses.resize(1);
505*bf8a28dcSAndrew Trick   SchedClasses.back().Index = 0;
506*bf8a28dcSAndrew Trick   SchedClasses.back().Name = "NoInstrModel";
507*bf8a28dcSAndrew Trick   SchedClasses.back().ItinClassDef = Records.getDef("NoItinerary");
50876686496SAndrew Trick   SchedClasses.back().ProcIndices.push_back(0);
50987255e34SAndrew Trick 
510*bf8a28dcSAndrew Trick   // Create a SchedClass for each unique combination of itinerary class and
511*bf8a28dcSAndrew Trick   // SchedRW list.
51287255e34SAndrew Trick   for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
51387255e34SAndrew Trick          E = Target.inst_end(); I != E; ++I) {
51476686496SAndrew Trick     Record *ItinDef = (*I)->TheDef->getValueAsDef("Itinerary");
51576686496SAndrew Trick     IdxVec Writes, Reads;
516*bf8a28dcSAndrew Trick     if (!(*I)->TheDef->isValueUnset("SchedRW"))
51776686496SAndrew Trick       findRWs((*I)->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads);
518*bf8a28dcSAndrew Trick 
51976686496SAndrew Trick     // ProcIdx == 0 indicates the class applies to all processors.
52076686496SAndrew Trick     IdxVec ProcIndices(1, 0);
521*bf8a28dcSAndrew Trick 
522*bf8a28dcSAndrew Trick     unsigned SCIdx = addSchedClass(ItinDef, Writes, Reads, ProcIndices);
523*bf8a28dcSAndrew Trick     InstrClassMap[(*I)->TheDef] = SCIdx;
52487255e34SAndrew Trick   }
5259257b8f8SAndrew Trick   // Create classes for InstRW defs.
52676686496SAndrew Trick   RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
52776686496SAndrew Trick   std::sort(InstRWDefs.begin(), InstRWDefs.end(), LessRecord());
52876686496SAndrew Trick   for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI)
52976686496SAndrew Trick     createInstRWClass(*OI);
53087255e34SAndrew Trick 
53176686496SAndrew Trick   NumInstrSchedClasses = SchedClasses.size();
53287255e34SAndrew Trick 
53376686496SAndrew Trick   bool EnableDump = false;
53476686496SAndrew Trick   DEBUG(EnableDump = true);
53576686496SAndrew Trick   if (!EnableDump)
53687255e34SAndrew Trick     return;
537*bf8a28dcSAndrew Trick 
53876686496SAndrew Trick   for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
53976686496SAndrew Trick          E = Target.inst_end(); I != E; ++I) {
540*bf8a28dcSAndrew Trick 
54176686496SAndrew Trick     std::string InstName = (*I)->TheDef->getName();
542*bf8a28dcSAndrew Trick     unsigned SCIdx = InstrClassMap.lookup((*I)->TheDef);
543*bf8a28dcSAndrew Trick     if (!SCIdx) {
544*bf8a28dcSAndrew Trick       dbgs() << "No machine model for " << (*I)->TheDef->getName() << '\n';
545*bf8a28dcSAndrew Trick       continue;
546*bf8a28dcSAndrew Trick     }
547*bf8a28dcSAndrew Trick     CodeGenSchedClass &SC = getSchedClass(SCIdx);
548*bf8a28dcSAndrew Trick     if (SC.ProcIndices[0] != 0)
549*bf8a28dcSAndrew Trick       PrintFatalError((*I)->TheDef->getLoc(), "Instruction's sched class "
550*bf8a28dcSAndrew Trick                       "must not be subtarget specific.");
551*bf8a28dcSAndrew Trick 
552*bf8a28dcSAndrew Trick     IdxVec ProcIndices;
553*bf8a28dcSAndrew Trick     if (SC.ItinClassDef->getName() != "NoItinerary") {
554*bf8a28dcSAndrew Trick       ProcIndices.push_back(0);
555*bf8a28dcSAndrew Trick       dbgs() << "Itinerary for " << InstName << ": "
556*bf8a28dcSAndrew Trick              << SC.ItinClassDef->getName() << '\n';
557*bf8a28dcSAndrew Trick     }
558*bf8a28dcSAndrew Trick     if (!SC.Writes.empty()) {
559*bf8a28dcSAndrew Trick       ProcIndices.push_back(0);
56076686496SAndrew Trick       dbgs() << "SchedRW machine model for " << InstName;
561*bf8a28dcSAndrew Trick       for (IdxIter WI = SC.Writes.begin(), WE = SC.Writes.end(); WI != WE; ++WI)
56276686496SAndrew Trick         dbgs() << " " << SchedWrites[*WI].Name;
563*bf8a28dcSAndrew Trick       for (IdxIter RI = SC.Reads.begin(), RE = SC.Reads.end(); RI != RE; ++RI)
56476686496SAndrew Trick         dbgs() << " " << SchedReads[*RI].Name;
56576686496SAndrew Trick       dbgs() << '\n';
56676686496SAndrew Trick     }
56776686496SAndrew Trick     const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs;
56876686496SAndrew Trick     for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
56976686496SAndrew Trick          RWI != RWE; ++RWI) {
57076686496SAndrew Trick       const CodeGenProcModel &ProcModel =
57176686496SAndrew Trick         getProcModel((*RWI)->getValueAsDef("SchedModel"));
572*bf8a28dcSAndrew Trick       ProcIndices.push_back(ProcModel.Index);
5737aba6beaSAndrew Trick       dbgs() << "InstRW on " << ProcModel.ModelName << " for " << InstName;
57476686496SAndrew Trick       IdxVec Writes;
57576686496SAndrew Trick       IdxVec Reads;
57676686496SAndrew Trick       findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"),
57776686496SAndrew Trick               Writes, Reads);
57876686496SAndrew Trick       for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI)
57976686496SAndrew Trick         dbgs() << " " << SchedWrites[*WI].Name;
58076686496SAndrew Trick       for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI)
58176686496SAndrew Trick         dbgs() << " " << SchedReads[*RI].Name;
58276686496SAndrew Trick       dbgs() << '\n';
58376686496SAndrew Trick     }
584*bf8a28dcSAndrew Trick     for (std::vector<CodeGenProcModel>::iterator PI = ProcModels.begin(),
585*bf8a28dcSAndrew Trick            PE = ProcModels.end(); PI != PE; ++PI) {
586*bf8a28dcSAndrew Trick       if (!std::count(ProcIndices.begin(), ProcIndices.end(), PI->Index))
587*bf8a28dcSAndrew Trick         dbgs() << "No machine model for " << (*I)->TheDef->getName()
588*bf8a28dcSAndrew Trick                << " on processor " << PI->ModelName << '\n';
58987255e34SAndrew Trick     }
59087255e34SAndrew Trick   }
59176686496SAndrew Trick }
59276686496SAndrew Trick 
59376686496SAndrew Trick /// Find an SchedClass that has been inferred from a per-operand list of
59476686496SAndrew Trick /// SchedWrites and SchedReads.
595*bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::findSchedClassIdx(Record *ItinClassDef,
596*bf8a28dcSAndrew Trick                                                const IdxVec &Writes,
59776686496SAndrew Trick                                                const IdxVec &Reads) const {
59876686496SAndrew Trick   for (SchedClassIter I = schedClassBegin(), E = schedClassEnd(); I != E; ++I) {
599*bf8a28dcSAndrew Trick     if (I->ItinClassDef == ItinClassDef
600*bf8a28dcSAndrew Trick         && I->Writes == Writes && I->Reads == Reads) {
60176686496SAndrew Trick       return I - schedClassBegin();
60276686496SAndrew Trick     }
60376686496SAndrew Trick   }
60476686496SAndrew Trick   return 0;
60576686496SAndrew Trick }
60676686496SAndrew Trick 
60776686496SAndrew Trick // Get the SchedClass index for an instruction.
60876686496SAndrew Trick unsigned CodeGenSchedModels::getSchedClassIdx(
60976686496SAndrew Trick   const CodeGenInstruction &Inst) const {
61076686496SAndrew Trick 
611*bf8a28dcSAndrew Trick   return InstrClassMap.lookup(Inst.TheDef);
61276686496SAndrew Trick }
61376686496SAndrew Trick 
61476686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(
615*bf8a28dcSAndrew Trick   Record *ItinClassDef, const IdxVec &OperWrites, const IdxVec &OperReads) {
61676686496SAndrew Trick 
61776686496SAndrew Trick   std::string Name;
618*bf8a28dcSAndrew Trick   if (ItinClassDef && ItinClassDef->getName() != "NoItinerary")
619*bf8a28dcSAndrew Trick     Name = ItinClassDef->getName();
62076686496SAndrew Trick   for (IdxIter WI = OperWrites.begin(), WE = OperWrites.end(); WI != WE; ++WI) {
621*bf8a28dcSAndrew Trick     if (!Name.empty())
62276686496SAndrew Trick       Name += '_';
62376686496SAndrew Trick     Name += SchedWrites[*WI].Name;
62476686496SAndrew Trick   }
62576686496SAndrew Trick   for (IdxIter RI = OperReads.begin(), RE = OperReads.end(); RI != RE; ++RI) {
62676686496SAndrew Trick     Name += '_';
62776686496SAndrew Trick     Name += SchedReads[*RI].Name;
62876686496SAndrew Trick   }
62976686496SAndrew Trick   return Name;
63076686496SAndrew Trick }
63176686496SAndrew Trick 
63276686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) {
63376686496SAndrew Trick 
63476686496SAndrew Trick   std::string Name;
63576686496SAndrew Trick   for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) {
63676686496SAndrew Trick     if (I != InstDefs.begin())
63776686496SAndrew Trick       Name += '_';
63876686496SAndrew Trick     Name += (*I)->getName();
63976686496SAndrew Trick   }
64076686496SAndrew Trick   return Name;
64176686496SAndrew Trick }
64276686496SAndrew Trick 
643*bf8a28dcSAndrew Trick /// Add an inferred sched class from an itinerary class and per-operand list of
644*bf8a28dcSAndrew Trick /// SchedWrites and SchedReads. ProcIndices contains the set of IDs of
645*bf8a28dcSAndrew Trick /// processors that may utilize this class.
646*bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::addSchedClass(Record *ItinClassDef,
647*bf8a28dcSAndrew Trick                                            const IdxVec &OperWrites,
64876686496SAndrew Trick                                            const IdxVec &OperReads,
64976686496SAndrew Trick                                            const IdxVec &ProcIndices)
65076686496SAndrew Trick {
65176686496SAndrew Trick   assert(!ProcIndices.empty() && "expect at least one ProcIdx");
65276686496SAndrew Trick 
653*bf8a28dcSAndrew Trick   unsigned Idx = findSchedClassIdx(ItinClassDef, OperWrites, OperReads);
654*bf8a28dcSAndrew Trick   if (Idx || SchedClasses[0].isKeyEqual(ItinClassDef, OperWrites, OperReads)) {
65576686496SAndrew Trick     IdxVec PI;
65676686496SAndrew Trick     std::set_union(SchedClasses[Idx].ProcIndices.begin(),
65776686496SAndrew Trick                    SchedClasses[Idx].ProcIndices.end(),
65876686496SAndrew Trick                    ProcIndices.begin(), ProcIndices.end(),
65976686496SAndrew Trick                    std::back_inserter(PI));
66076686496SAndrew Trick     SchedClasses[Idx].ProcIndices.swap(PI);
66176686496SAndrew Trick     return Idx;
66276686496SAndrew Trick   }
66376686496SAndrew Trick   Idx = SchedClasses.size();
66476686496SAndrew Trick   SchedClasses.resize(Idx+1);
66576686496SAndrew Trick   CodeGenSchedClass &SC = SchedClasses.back();
666*bf8a28dcSAndrew Trick   SC.Index = Idx;
667*bf8a28dcSAndrew Trick   SC.Name = createSchedClassName(ItinClassDef, OperWrites, OperReads);
668*bf8a28dcSAndrew Trick   SC.ItinClassDef = ItinClassDef;
66976686496SAndrew Trick   SC.Writes = OperWrites;
67076686496SAndrew Trick   SC.Reads = OperReads;
67176686496SAndrew Trick   SC.ProcIndices = ProcIndices;
67276686496SAndrew Trick 
67376686496SAndrew Trick   return Idx;
67476686496SAndrew Trick }
67576686496SAndrew Trick 
67676686496SAndrew Trick // Create classes for each set of opcodes that are in the same InstReadWrite
67776686496SAndrew Trick // definition across all processors.
67876686496SAndrew Trick void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) {
67976686496SAndrew Trick   // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that
68076686496SAndrew Trick   // intersects with an existing class via a previous InstRWDef. Instrs that do
68176686496SAndrew Trick   // not intersect with an existing class refer back to their former class as
68276686496SAndrew Trick   // determined from ItinDef or SchedRW.
68376686496SAndrew Trick   SmallVector<std::pair<unsigned, SmallVector<Record *, 8> >, 4> ClassInstrs;
68476686496SAndrew Trick   // Sort Instrs into sets.
6859e1deb69SAndrew Trick   const RecVec *InstDefs = Sets.expand(InstRWDef);
6869e1deb69SAndrew Trick   if (InstDefs->empty())
687635debe8SJoerg Sonnenberger     PrintFatalError(InstRWDef->getLoc(), "No matching instruction opcodes");
6889e1deb69SAndrew Trick 
6899e1deb69SAndrew Trick   for (RecIter I = InstDefs->begin(), E = InstDefs->end(); I != E; ++I) {
69076686496SAndrew Trick     InstClassMapTy::const_iterator Pos = InstrClassMap.find(*I);
691*bf8a28dcSAndrew Trick     if (Pos == InstrClassMap.end())
692*bf8a28dcSAndrew Trick       PrintFatalError((*I)->getLoc(), "No sched class for instruction.");
693*bf8a28dcSAndrew Trick     unsigned SCIdx = Pos->second;
69476686496SAndrew Trick     unsigned CIdx = 0, CEnd = ClassInstrs.size();
69576686496SAndrew Trick     for (; CIdx != CEnd; ++CIdx) {
69676686496SAndrew Trick       if (ClassInstrs[CIdx].first == SCIdx)
69776686496SAndrew Trick         break;
69876686496SAndrew Trick     }
69976686496SAndrew Trick     if (CIdx == CEnd) {
70076686496SAndrew Trick       ClassInstrs.resize(CEnd + 1);
70176686496SAndrew Trick       ClassInstrs[CIdx].first = SCIdx;
70276686496SAndrew Trick     }
70376686496SAndrew Trick     ClassInstrs[CIdx].second.push_back(*I);
70476686496SAndrew Trick   }
70576686496SAndrew Trick   // For each set of Instrs, create a new class if necessary, and map or remap
70676686496SAndrew Trick   // the Instrs to it.
70776686496SAndrew Trick   unsigned CIdx = 0, CEnd = ClassInstrs.size();
70876686496SAndrew Trick   for (; CIdx != CEnd; ++CIdx) {
70976686496SAndrew Trick     unsigned OldSCIdx = ClassInstrs[CIdx].first;
71076686496SAndrew Trick     ArrayRef<Record*> InstDefs = ClassInstrs[CIdx].second;
71176686496SAndrew Trick     // If the all instrs in the current class are accounted for, then leave
71276686496SAndrew Trick     // them mapped to their old class.
713*bf8a28dcSAndrew Trick     if (OldSCIdx && SchedClasses[OldSCIdx].InstRWs.size() == InstDefs.size()) {
71476686496SAndrew Trick       assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 &&
71576686496SAndrew Trick              "expected a generic SchedClass");
71676686496SAndrew Trick       continue;
71776686496SAndrew Trick     }
71876686496SAndrew Trick     unsigned SCIdx = SchedClasses.size();
71976686496SAndrew Trick     SchedClasses.resize(SCIdx+1);
72076686496SAndrew Trick     CodeGenSchedClass &SC = SchedClasses.back();
721*bf8a28dcSAndrew Trick     SC.Index = SCIdx;
72276686496SAndrew Trick     SC.Name = createSchedClassName(InstDefs);
72376686496SAndrew Trick     // Preserve ItinDef and Writes/Reads for processors without an InstRW entry.
72476686496SAndrew Trick     SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef;
72576686496SAndrew Trick     SC.Writes = SchedClasses[OldSCIdx].Writes;
72676686496SAndrew Trick     SC.Reads = SchedClasses[OldSCIdx].Reads;
72776686496SAndrew Trick     SC.ProcIndices.push_back(0);
72876686496SAndrew Trick     // Map each Instr to this new class.
72976686496SAndrew Trick     // Note that InstDefs may be a smaller list than InstRWDef's "Instrs".
7309e1deb69SAndrew Trick     Record *RWModelDef = InstRWDef->getValueAsDef("SchedModel");
7319e1deb69SAndrew Trick     SmallSet<unsigned, 4> RemappedClassIDs;
73276686496SAndrew Trick     for (ArrayRef<Record*>::const_iterator
73376686496SAndrew Trick            II = InstDefs.begin(), IE = InstDefs.end(); II != IE; ++II) {
73476686496SAndrew Trick       unsigned OldSCIdx = InstrClassMap[*II];
7359e1deb69SAndrew Trick       if (OldSCIdx && RemappedClassIDs.insert(OldSCIdx)) {
7369e1deb69SAndrew Trick         for (RecIter RI = SchedClasses[OldSCIdx].InstRWs.begin(),
7379e1deb69SAndrew Trick                RE = SchedClasses[OldSCIdx].InstRWs.end(); RI != RE; ++RI) {
7389e1deb69SAndrew Trick           if ((*RI)->getValueAsDef("SchedModel") == RWModelDef) {
739635debe8SJoerg Sonnenberger             PrintFatalError(InstRWDef->getLoc(), "Overlapping InstRW def " +
7409e1deb69SAndrew Trick                           (*II)->getName() + " also matches " +
7419e1deb69SAndrew Trick                           (*RI)->getValue("Instrs")->getValue()->getAsString());
7429e1deb69SAndrew Trick           }
7439e1deb69SAndrew Trick           assert(*RI != InstRWDef && "SchedClass has duplicate InstRW def");
7449e1deb69SAndrew Trick           SC.InstRWs.push_back(*RI);
7459e1deb69SAndrew Trick         }
74676686496SAndrew Trick       }
74776686496SAndrew Trick       InstrClassMap[*II] = SCIdx;
74876686496SAndrew Trick     }
74976686496SAndrew Trick     SC.InstRWs.push_back(InstRWDef);
75076686496SAndrew Trick   }
75187255e34SAndrew Trick }
75287255e34SAndrew Trick 
753*bf8a28dcSAndrew Trick // True if collectProcItins found anything.
754*bf8a28dcSAndrew Trick bool CodeGenSchedModels::hasItineraries() const {
755*bf8a28dcSAndrew Trick   for (CodeGenSchedModels::ProcIter PI = procModelBegin(), PE = procModelEnd();
756*bf8a28dcSAndrew Trick        PI != PE; ++PI) {
757*bf8a28dcSAndrew Trick     if (PI->hasItineraries())
758*bf8a28dcSAndrew Trick       return true;
759*bf8a28dcSAndrew Trick   }
760*bf8a28dcSAndrew Trick   return false;
761*bf8a28dcSAndrew Trick }
762*bf8a28dcSAndrew Trick 
76387255e34SAndrew Trick // Gather the processor itineraries.
76476686496SAndrew Trick void CodeGenSchedModels::collectProcItins() {
76576686496SAndrew Trick   for (std::vector<CodeGenProcModel>::iterator PI = ProcModels.begin(),
76676686496SAndrew Trick          PE = ProcModels.end(); PI != PE; ++PI) {
76776686496SAndrew Trick     CodeGenProcModel &ProcModel = *PI;
768*bf8a28dcSAndrew Trick     if (!ProcModel.hasItineraries())
76976686496SAndrew Trick       continue;
77087255e34SAndrew Trick 
771*bf8a28dcSAndrew Trick     RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID");
772*bf8a28dcSAndrew Trick     assert(!ItinRecords.empty() && "ProcModel.hasItineraries is incorrect");
773*bf8a28dcSAndrew Trick 
774*bf8a28dcSAndrew Trick     // Populate ItinDefList with Itinerary records.
775*bf8a28dcSAndrew Trick     ProcModel.ItinDefList.resize(NumInstrSchedClasses);
77687255e34SAndrew Trick 
77787255e34SAndrew Trick     // Insert each itinerary data record in the correct position within
77887255e34SAndrew Trick     // the processor model's ItinDefList.
77987255e34SAndrew Trick     for (unsigned i = 0, N = ItinRecords.size(); i < N; i++) {
78087255e34SAndrew Trick       Record *ItinData = ItinRecords[i];
78187255e34SAndrew Trick       Record *ItinDef = ItinData->getValueAsDef("TheClass");
782*bf8a28dcSAndrew Trick       SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd();
783*bf8a28dcSAndrew Trick       for( ; SCI != SCE; ++SCI) {
784*bf8a28dcSAndrew Trick         if (SCI->ItinClassDef == ItinDef) {
785*bf8a28dcSAndrew Trick           ProcModel.ItinDefList[SCI->Index] = ItinData;
786*bf8a28dcSAndrew Trick           break;
78787255e34SAndrew Trick         }
788*bf8a28dcSAndrew Trick       }
789*bf8a28dcSAndrew Trick       if (SCI == SCE) {
790*bf8a28dcSAndrew Trick         DEBUG(dbgs() << ProcModel.ItinsDef->getName()
791*bf8a28dcSAndrew Trick               << " missing class for itinerary " << ItinDef->getName() << '\n');
792*bf8a28dcSAndrew Trick       }
79387255e34SAndrew Trick     }
79487255e34SAndrew Trick     // Check for missing itinerary entries.
79587255e34SAndrew Trick     assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec");
79676686496SAndrew Trick     DEBUG(
79787255e34SAndrew Trick       for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) {
79887255e34SAndrew Trick         if (!ProcModel.ItinDefList[i])
79976686496SAndrew Trick           dbgs() << ProcModel.ItinsDef->getName()
80076686496SAndrew Trick                  << " missing itinerary for class "
80176686496SAndrew Trick                  << SchedClasses[i].Name << '\n';
80276686496SAndrew Trick       });
80387255e34SAndrew Trick   }
80487255e34SAndrew Trick }
80576686496SAndrew Trick 
80676686496SAndrew Trick // Gather the read/write types for each itinerary class.
80776686496SAndrew Trick void CodeGenSchedModels::collectProcItinRW() {
80876686496SAndrew Trick   RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
80976686496SAndrew Trick   std::sort(ItinRWDefs.begin(), ItinRWDefs.end(), LessRecord());
81076686496SAndrew Trick   for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) {
81176686496SAndrew Trick     if (!(*II)->getValueInit("SchedModel")->isComplete())
812635debe8SJoerg Sonnenberger       PrintFatalError((*II)->getLoc(), "SchedModel is undefined");
81376686496SAndrew Trick     Record *ModelDef = (*II)->getValueAsDef("SchedModel");
81476686496SAndrew Trick     ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef);
81576686496SAndrew Trick     if (I == ProcModelMap.end()) {
816635debe8SJoerg Sonnenberger       PrintFatalError((*II)->getLoc(), "Undefined SchedMachineModel "
81776686496SAndrew Trick                     + ModelDef->getName());
81876686496SAndrew Trick     }
81976686496SAndrew Trick     ProcModels[I->second].ItinRWDefs.push_back(*II);
82076686496SAndrew Trick   }
82176686496SAndrew Trick }
82276686496SAndrew Trick 
82333401e84SAndrew Trick /// Infer new classes from existing classes. In the process, this may create new
82433401e84SAndrew Trick /// SchedWrites from sequences of existing SchedWrites.
82533401e84SAndrew Trick void CodeGenSchedModels::inferSchedClasses() {
826*bf8a28dcSAndrew Trick   DEBUG(dbgs() << NumInstrSchedClasses << " instr sched classes.\n");
827*bf8a28dcSAndrew Trick 
82833401e84SAndrew Trick   // Visit all existing classes and newly created classes.
82933401e84SAndrew Trick   for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) {
830*bf8a28dcSAndrew Trick     assert(SchedClasses[Idx].Index == Idx && "bad SCIdx");
831*bf8a28dcSAndrew Trick 
83233401e84SAndrew Trick     if (SchedClasses[Idx].ItinClassDef)
83333401e84SAndrew Trick       inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx);
834*bf8a28dcSAndrew Trick     if (!SchedClasses[Idx].InstRWs.empty())
83533401e84SAndrew Trick       inferFromInstRWs(Idx);
836*bf8a28dcSAndrew Trick     if (!SchedClasses[Idx].Writes.empty()) {
83733401e84SAndrew Trick       inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads,
83833401e84SAndrew Trick                   Idx, SchedClasses[Idx].ProcIndices);
83933401e84SAndrew Trick     }
84033401e84SAndrew Trick     assert(SchedClasses.size() < (NumInstrSchedClasses*6) &&
84133401e84SAndrew Trick            "too many SchedVariants");
84233401e84SAndrew Trick   }
84333401e84SAndrew Trick }
84433401e84SAndrew Trick 
84533401e84SAndrew Trick /// Infer classes from per-processor itinerary resources.
84633401e84SAndrew Trick void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef,
84733401e84SAndrew Trick                                             unsigned FromClassIdx) {
84833401e84SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
84933401e84SAndrew Trick     const CodeGenProcModel &PM = ProcModels[PIdx];
85033401e84SAndrew Trick     // For all ItinRW entries.
85133401e84SAndrew Trick     bool HasMatch = false;
85233401e84SAndrew Trick     for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
85333401e84SAndrew Trick          II != IE; ++II) {
85433401e84SAndrew Trick       RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
85533401e84SAndrew Trick       if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
85633401e84SAndrew Trick         continue;
85733401e84SAndrew Trick       if (HasMatch)
858635debe8SJoerg Sonnenberger         PrintFatalError((*II)->getLoc(), "Duplicate itinerary class "
85933401e84SAndrew Trick                       + ItinClassDef->getName()
86033401e84SAndrew Trick                       + " in ItinResources for " + PM.ModelName);
86133401e84SAndrew Trick       HasMatch = true;
86233401e84SAndrew Trick       IdxVec Writes, Reads;
86333401e84SAndrew Trick       findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
86433401e84SAndrew Trick       IdxVec ProcIndices(1, PIdx);
86533401e84SAndrew Trick       inferFromRW(Writes, Reads, FromClassIdx, ProcIndices);
86633401e84SAndrew Trick     }
86733401e84SAndrew Trick   }
86833401e84SAndrew Trick }
86933401e84SAndrew Trick 
87033401e84SAndrew Trick /// Infer classes from per-processor InstReadWrite definitions.
87133401e84SAndrew Trick void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) {
87233401e84SAndrew Trick   const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs;
87333401e84SAndrew Trick   for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) {
8749e1deb69SAndrew Trick     const RecVec *InstDefs = Sets.expand(*RWI);
8759e1deb69SAndrew Trick     RecIter II = InstDefs->begin(), IE = InstDefs->end();
87633401e84SAndrew Trick     for (; II != IE; ++II) {
87733401e84SAndrew Trick       if (InstrClassMap[*II] == SCIdx)
87833401e84SAndrew Trick         break;
87933401e84SAndrew Trick     }
88033401e84SAndrew Trick     // If this class no longer has any instructions mapped to it, it has become
88133401e84SAndrew Trick     // irrelevant.
88233401e84SAndrew Trick     if (II == IE)
88333401e84SAndrew Trick       continue;
88433401e84SAndrew Trick     IdxVec Writes, Reads;
88533401e84SAndrew Trick     findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
88633401e84SAndrew Trick     unsigned PIdx = getProcModel((*RWI)->getValueAsDef("SchedModel")).Index;
88733401e84SAndrew Trick     IdxVec ProcIndices(1, PIdx);
88833401e84SAndrew Trick     inferFromRW(Writes, Reads, SCIdx, ProcIndices);
88933401e84SAndrew Trick   }
89033401e84SAndrew Trick }
89133401e84SAndrew Trick 
89233401e84SAndrew Trick namespace {
8939257b8f8SAndrew Trick // Helper for substituteVariantOperand.
8949257b8f8SAndrew Trick struct TransVariant {
895da984b1aSAndrew Trick   Record *VarOrSeqDef;  // Variant or sequence.
896da984b1aSAndrew Trick   unsigned RWIdx;       // Index of this variant or sequence's matched type.
8979257b8f8SAndrew Trick   unsigned ProcIdx;     // Processor model index or zero for any.
8989257b8f8SAndrew Trick   unsigned TransVecIdx; // Index into PredTransitions::TransVec.
8999257b8f8SAndrew Trick 
9009257b8f8SAndrew Trick   TransVariant(Record *def, unsigned rwi, unsigned pi, unsigned ti):
901da984b1aSAndrew Trick     VarOrSeqDef(def), RWIdx(rwi), ProcIdx(pi), TransVecIdx(ti) {}
9029257b8f8SAndrew Trick };
9039257b8f8SAndrew Trick 
90433401e84SAndrew Trick // Associate a predicate with the SchedReadWrite that it guards.
90533401e84SAndrew Trick // RWIdx is the index of the read/write variant.
90633401e84SAndrew Trick struct PredCheck {
90733401e84SAndrew Trick   bool IsRead;
90833401e84SAndrew Trick   unsigned RWIdx;
90933401e84SAndrew Trick   Record *Predicate;
91033401e84SAndrew Trick 
91133401e84SAndrew Trick   PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {}
91233401e84SAndrew Trick };
91333401e84SAndrew Trick 
91433401e84SAndrew Trick // A Predicate transition is a list of RW sequences guarded by a PredTerm.
91533401e84SAndrew Trick struct PredTransition {
91633401e84SAndrew Trick   // A predicate term is a conjunction of PredChecks.
91733401e84SAndrew Trick   SmallVector<PredCheck, 4> PredTerm;
91833401e84SAndrew Trick   SmallVector<SmallVector<unsigned,4>, 16> WriteSequences;
91933401e84SAndrew Trick   SmallVector<SmallVector<unsigned,4>, 16> ReadSequences;
9209257b8f8SAndrew Trick   SmallVector<unsigned, 4> ProcIndices;
92133401e84SAndrew Trick };
92233401e84SAndrew Trick 
92333401e84SAndrew Trick // Encapsulate a set of partially constructed transitions.
92433401e84SAndrew Trick // The results are built by repeated calls to substituteVariants.
92533401e84SAndrew Trick class PredTransitions {
92633401e84SAndrew Trick   CodeGenSchedModels &SchedModels;
92733401e84SAndrew Trick 
92833401e84SAndrew Trick public:
92933401e84SAndrew Trick   std::vector<PredTransition> TransVec;
93033401e84SAndrew Trick 
93133401e84SAndrew Trick   PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {}
93233401e84SAndrew Trick 
93333401e84SAndrew Trick   void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq,
93433401e84SAndrew Trick                                 bool IsRead, unsigned StartIdx);
93533401e84SAndrew Trick 
93633401e84SAndrew Trick   void substituteVariants(const PredTransition &Trans);
93733401e84SAndrew Trick 
93833401e84SAndrew Trick #ifndef NDEBUG
93933401e84SAndrew Trick   void dump() const;
94033401e84SAndrew Trick #endif
94133401e84SAndrew Trick 
94233401e84SAndrew Trick private:
94333401e84SAndrew Trick   bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term);
944da984b1aSAndrew Trick   void getIntersectingVariants(
945da984b1aSAndrew Trick     const CodeGenSchedRW &SchedRW, unsigned TransIdx,
946da984b1aSAndrew Trick     std::vector<TransVariant> &IntersectingVariants);
9479257b8f8SAndrew Trick   void pushVariant(const TransVariant &VInfo, bool IsRead);
94833401e84SAndrew Trick };
94933401e84SAndrew Trick } // anonymous
95033401e84SAndrew Trick 
95133401e84SAndrew Trick // Return true if this predicate is mutually exclusive with a PredTerm. This
95233401e84SAndrew Trick // degenerates into checking if the predicate is mutually exclusive with any
95333401e84SAndrew Trick // predicate in the Term's conjunction.
95433401e84SAndrew Trick //
95533401e84SAndrew Trick // All predicates associated with a given SchedRW are considered mutually
95633401e84SAndrew Trick // exclusive. This should work even if the conditions expressed by the
95733401e84SAndrew Trick // predicates are not exclusive because the predicates for a given SchedWrite
95833401e84SAndrew Trick // are always checked in the order they are defined in the .td file. Later
95933401e84SAndrew Trick // conditions implicitly negate any prior condition.
96033401e84SAndrew Trick bool PredTransitions::mutuallyExclusive(Record *PredDef,
96133401e84SAndrew Trick                                         ArrayRef<PredCheck> Term) {
96233401e84SAndrew Trick 
96333401e84SAndrew Trick   for (ArrayRef<PredCheck>::iterator I = Term.begin(), E = Term.end();
96433401e84SAndrew Trick        I != E; ++I) {
96533401e84SAndrew Trick     if (I->Predicate == PredDef)
96633401e84SAndrew Trick       return false;
96733401e84SAndrew Trick 
96833401e84SAndrew Trick     const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(I->RWIdx, I->IsRead);
96933401e84SAndrew Trick     assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant");
97033401e84SAndrew Trick     RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants");
97133401e84SAndrew Trick     for (RecIter VI = Variants.begin(), VE = Variants.end(); VI != VE; ++VI) {
97233401e84SAndrew Trick       if ((*VI)->getValueAsDef("Predicate") == PredDef)
97333401e84SAndrew Trick         return true;
97433401e84SAndrew Trick     }
97533401e84SAndrew Trick   }
97633401e84SAndrew Trick   return false;
97733401e84SAndrew Trick }
97833401e84SAndrew Trick 
979da984b1aSAndrew Trick static bool hasAliasedVariants(const CodeGenSchedRW &RW,
980da984b1aSAndrew Trick                                CodeGenSchedModels &SchedModels) {
981da984b1aSAndrew Trick   if (RW.HasVariants)
982da984b1aSAndrew Trick     return true;
983da984b1aSAndrew Trick 
984da984b1aSAndrew Trick   for (RecIter I = RW.Aliases.begin(), E = RW.Aliases.end(); I != E; ++I) {
985da984b1aSAndrew Trick     const CodeGenSchedRW &AliasRW =
986da984b1aSAndrew Trick       SchedModels.getSchedRW((*I)->getValueAsDef("AliasRW"));
987da984b1aSAndrew Trick     if (AliasRW.HasVariants)
988da984b1aSAndrew Trick       return true;
989da984b1aSAndrew Trick     if (AliasRW.IsSequence) {
990da984b1aSAndrew Trick       IdxVec ExpandedRWs;
991da984b1aSAndrew Trick       SchedModels.expandRWSequence(AliasRW.Index, ExpandedRWs, AliasRW.IsRead);
992da984b1aSAndrew Trick       for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end();
993da984b1aSAndrew Trick            SI != SE; ++SI) {
994da984b1aSAndrew Trick         if (hasAliasedVariants(SchedModels.getSchedRW(*SI, AliasRW.IsRead),
995da984b1aSAndrew Trick                                SchedModels)) {
996da984b1aSAndrew Trick           return true;
997da984b1aSAndrew Trick         }
998da984b1aSAndrew Trick       }
999da984b1aSAndrew Trick     }
1000da984b1aSAndrew Trick   }
1001da984b1aSAndrew Trick   return false;
1002da984b1aSAndrew Trick }
1003da984b1aSAndrew Trick 
1004da984b1aSAndrew Trick static bool hasVariant(ArrayRef<PredTransition> Transitions,
1005da984b1aSAndrew Trick                        CodeGenSchedModels &SchedModels) {
1006da984b1aSAndrew Trick   for (ArrayRef<PredTransition>::iterator
1007da984b1aSAndrew Trick          PTI = Transitions.begin(), PTE = Transitions.end();
1008da984b1aSAndrew Trick        PTI != PTE; ++PTI) {
1009da984b1aSAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1010da984b1aSAndrew Trick            WSI = PTI->WriteSequences.begin(), WSE = PTI->WriteSequences.end();
1011da984b1aSAndrew Trick          WSI != WSE; ++WSI) {
1012da984b1aSAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
1013da984b1aSAndrew Trick              WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
1014da984b1aSAndrew Trick         if (hasAliasedVariants(SchedModels.getSchedWrite(*WI), SchedModels))
1015da984b1aSAndrew Trick           return true;
1016da984b1aSAndrew Trick       }
1017da984b1aSAndrew Trick     }
1018da984b1aSAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
1019da984b1aSAndrew Trick            RSI = PTI->ReadSequences.begin(), RSE = PTI->ReadSequences.end();
1020da984b1aSAndrew Trick          RSI != RSE; ++RSI) {
1021da984b1aSAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
1022da984b1aSAndrew Trick              RI = RSI->begin(), RE = RSI->end(); RI != RE; ++RI) {
1023da984b1aSAndrew Trick         if (hasAliasedVariants(SchedModels.getSchedRead(*RI), SchedModels))
1024da984b1aSAndrew Trick           return true;
1025da984b1aSAndrew Trick       }
1026da984b1aSAndrew Trick     }
1027da984b1aSAndrew Trick   }
1028da984b1aSAndrew Trick   return false;
1029da984b1aSAndrew Trick }
1030da984b1aSAndrew Trick 
1031da984b1aSAndrew Trick // Populate IntersectingVariants with any variants or aliased sequences of the
1032da984b1aSAndrew Trick // given SchedRW whose processor indices and predicates are not mutually
1033da984b1aSAndrew Trick // exclusive with the given transition,
1034da984b1aSAndrew Trick void PredTransitions::getIntersectingVariants(
1035da984b1aSAndrew Trick   const CodeGenSchedRW &SchedRW, unsigned TransIdx,
1036da984b1aSAndrew Trick   std::vector<TransVariant> &IntersectingVariants) {
1037da984b1aSAndrew Trick 
1038da984b1aSAndrew Trick   std::vector<TransVariant> Variants;
1039da984b1aSAndrew Trick   if (SchedRW.HasVariants) {
1040da984b1aSAndrew Trick     unsigned VarProcIdx = 0;
1041da984b1aSAndrew Trick     if (SchedRW.TheDef->getValueInit("SchedModel")->isComplete()) {
1042da984b1aSAndrew Trick       Record *ModelDef = SchedRW.TheDef->getValueAsDef("SchedModel");
1043da984b1aSAndrew Trick       VarProcIdx = SchedModels.getProcModel(ModelDef).Index;
1044da984b1aSAndrew Trick     }
1045da984b1aSAndrew Trick     // Push each variant. Assign TransVecIdx later.
1046da984b1aSAndrew Trick     const RecVec VarDefs = SchedRW.TheDef->getValueAsListOfDefs("Variants");
1047da984b1aSAndrew Trick     for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI)
1048da984b1aSAndrew Trick       Variants.push_back(TransVariant(*RI, SchedRW.Index, VarProcIdx, 0));
1049da984b1aSAndrew Trick   }
1050da984b1aSAndrew Trick   for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
1051da984b1aSAndrew Trick        AI != AE; ++AI) {
1052da984b1aSAndrew Trick     // If either the SchedAlias itself or the SchedReadWrite that it aliases
1053da984b1aSAndrew Trick     // to is defined within a processor model, constrain all variants to
1054da984b1aSAndrew Trick     // that processor.
1055da984b1aSAndrew Trick     unsigned AliasProcIdx = 0;
1056da984b1aSAndrew Trick     if ((*AI)->getValueInit("SchedModel")->isComplete()) {
1057da984b1aSAndrew Trick       Record *ModelDef = (*AI)->getValueAsDef("SchedModel");
1058da984b1aSAndrew Trick       AliasProcIdx = SchedModels.getProcModel(ModelDef).Index;
1059da984b1aSAndrew Trick     }
1060da984b1aSAndrew Trick     const CodeGenSchedRW &AliasRW =
1061da984b1aSAndrew Trick       SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW"));
1062da984b1aSAndrew Trick 
1063da984b1aSAndrew Trick     if (AliasRW.HasVariants) {
1064da984b1aSAndrew Trick       const RecVec VarDefs = AliasRW.TheDef->getValueAsListOfDefs("Variants");
1065da984b1aSAndrew Trick       for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI)
1066da984b1aSAndrew Trick         Variants.push_back(TransVariant(*RI, AliasRW.Index, AliasProcIdx, 0));
1067da984b1aSAndrew Trick     }
1068da984b1aSAndrew Trick     if (AliasRW.IsSequence) {
1069da984b1aSAndrew Trick       Variants.push_back(
1070da984b1aSAndrew Trick         TransVariant(AliasRW.TheDef, SchedRW.Index, AliasProcIdx, 0));
1071da984b1aSAndrew Trick     }
1072da984b1aSAndrew Trick   }
1073da984b1aSAndrew Trick   for (unsigned VIdx = 0, VEnd = Variants.size(); VIdx != VEnd; ++VIdx) {
1074da984b1aSAndrew Trick     TransVariant &Variant = Variants[VIdx];
1075da984b1aSAndrew Trick     // Don't expand variants if the processor models don't intersect.
1076da984b1aSAndrew Trick     // A zero processor index means any processor.
1077da984b1aSAndrew Trick     SmallVector<unsigned, 4> &ProcIndices = TransVec[TransIdx].ProcIndices;
1078da984b1aSAndrew Trick     if (ProcIndices[0] && Variants[VIdx].ProcIdx) {
1079da984b1aSAndrew Trick       unsigned Cnt = std::count(ProcIndices.begin(), ProcIndices.end(),
1080da984b1aSAndrew Trick                                 Variant.ProcIdx);
1081da984b1aSAndrew Trick       if (!Cnt)
1082da984b1aSAndrew Trick         continue;
1083da984b1aSAndrew Trick       if (Cnt > 1) {
1084da984b1aSAndrew Trick         const CodeGenProcModel &PM =
1085da984b1aSAndrew Trick           *(SchedModels.procModelBegin() + Variant.ProcIdx);
1086635debe8SJoerg Sonnenberger         PrintFatalError(Variant.VarOrSeqDef->getLoc(),
1087635debe8SJoerg Sonnenberger                         "Multiple variants defined for processor " +
1088635debe8SJoerg Sonnenberger                         PM.ModelName +
1089da984b1aSAndrew Trick                         " Ensure only one SchedAlias exists per RW.");
1090da984b1aSAndrew Trick       }
1091da984b1aSAndrew Trick     }
1092da984b1aSAndrew Trick     if (Variant.VarOrSeqDef->isSubClassOf("SchedVar")) {
1093da984b1aSAndrew Trick       Record *PredDef = Variant.VarOrSeqDef->getValueAsDef("Predicate");
1094da984b1aSAndrew Trick       if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm))
1095da984b1aSAndrew Trick         continue;
1096da984b1aSAndrew Trick     }
1097da984b1aSAndrew Trick     if (IntersectingVariants.empty()) {
1098da984b1aSAndrew Trick       // The first variant builds on the existing transition.
1099da984b1aSAndrew Trick       Variant.TransVecIdx = TransIdx;
1100da984b1aSAndrew Trick       IntersectingVariants.push_back(Variant);
1101da984b1aSAndrew Trick     }
1102da984b1aSAndrew Trick     else {
1103da984b1aSAndrew Trick       // Push another copy of the current transition for more variants.
1104da984b1aSAndrew Trick       Variant.TransVecIdx = TransVec.size();
1105da984b1aSAndrew Trick       IntersectingVariants.push_back(Variant);
1106da984b1aSAndrew Trick       TransVec.push_back(TransVec[TransIdx]);
1107da984b1aSAndrew Trick     }
1108da984b1aSAndrew Trick   }
1109da984b1aSAndrew Trick }
1110da984b1aSAndrew Trick 
11119257b8f8SAndrew Trick // Push the Reads/Writes selected by this variant onto the PredTransition
11129257b8f8SAndrew Trick // specified by VInfo.
11139257b8f8SAndrew Trick void PredTransitions::
11149257b8f8SAndrew Trick pushVariant(const TransVariant &VInfo, bool IsRead) {
11159257b8f8SAndrew Trick 
11169257b8f8SAndrew Trick   PredTransition &Trans = TransVec[VInfo.TransVecIdx];
11179257b8f8SAndrew Trick 
11189257b8f8SAndrew Trick   // If this operand transition is reached through a processor-specific alias,
11199257b8f8SAndrew Trick   // then the whole transition is specific to this processor.
11209257b8f8SAndrew Trick   if (VInfo.ProcIdx != 0)
11219257b8f8SAndrew Trick     Trans.ProcIndices.assign(1, VInfo.ProcIdx);
11229257b8f8SAndrew Trick 
112333401e84SAndrew Trick   IdxVec SelectedRWs;
1124da984b1aSAndrew Trick   if (VInfo.VarOrSeqDef->isSubClassOf("SchedVar")) {
1125da984b1aSAndrew Trick     Record *PredDef = VInfo.VarOrSeqDef->getValueAsDef("Predicate");
1126da984b1aSAndrew Trick     Trans.PredTerm.push_back(PredCheck(IsRead, VInfo.RWIdx,PredDef));
1127da984b1aSAndrew Trick     RecVec SelectedDefs = VInfo.VarOrSeqDef->getValueAsListOfDefs("Selected");
112833401e84SAndrew Trick     SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead);
1129da984b1aSAndrew Trick   }
1130da984b1aSAndrew Trick   else {
1131da984b1aSAndrew Trick     assert(VInfo.VarOrSeqDef->isSubClassOf("WriteSequence") &&
1132da984b1aSAndrew Trick            "variant must be a SchedVariant or aliased WriteSequence");
1133da984b1aSAndrew Trick     SelectedRWs.push_back(SchedModels.getSchedRWIdx(VInfo.VarOrSeqDef, IsRead));
1134da984b1aSAndrew Trick   }
113533401e84SAndrew Trick 
11369257b8f8SAndrew Trick   const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(VInfo.RWIdx, IsRead);
113733401e84SAndrew Trick 
113833401e84SAndrew Trick   SmallVectorImpl<SmallVector<unsigned,4> > &RWSequences = IsRead
113933401e84SAndrew Trick     ? Trans.ReadSequences : Trans.WriteSequences;
114033401e84SAndrew Trick   if (SchedRW.IsVariadic) {
114133401e84SAndrew Trick     unsigned OperIdx = RWSequences.size()-1;
114233401e84SAndrew Trick     // Make N-1 copies of this transition's last sequence.
114333401e84SAndrew Trick     for (unsigned i = 1, e = SelectedRWs.size(); i != e; ++i) {
114433401e84SAndrew Trick       RWSequences.push_back(RWSequences[OperIdx]);
114533401e84SAndrew Trick     }
114633401e84SAndrew Trick     // Push each of the N elements of the SelectedRWs onto a copy of the last
114733401e84SAndrew Trick     // sequence (split the current operand into N operands).
114833401e84SAndrew Trick     // Note that write sequences should be expanded within this loop--the entire
114933401e84SAndrew Trick     // sequence belongs to a single operand.
115033401e84SAndrew Trick     for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
115133401e84SAndrew Trick          RWI != RWE; ++RWI, ++OperIdx) {
115233401e84SAndrew Trick       IdxVec ExpandedRWs;
115333401e84SAndrew Trick       if (IsRead)
115433401e84SAndrew Trick         ExpandedRWs.push_back(*RWI);
115533401e84SAndrew Trick       else
115633401e84SAndrew Trick         SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
115733401e84SAndrew Trick       RWSequences[OperIdx].insert(RWSequences[OperIdx].end(),
115833401e84SAndrew Trick                                   ExpandedRWs.begin(), ExpandedRWs.end());
115933401e84SAndrew Trick     }
116033401e84SAndrew Trick     assert(OperIdx == RWSequences.size() && "missed a sequence");
116133401e84SAndrew Trick   }
116233401e84SAndrew Trick   else {
116333401e84SAndrew Trick     // Push this transition's expanded sequence onto this transition's last
116433401e84SAndrew Trick     // sequence (add to the current operand's sequence).
116533401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = RWSequences.back();
116633401e84SAndrew Trick     IdxVec ExpandedRWs;
116733401e84SAndrew Trick     for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
116833401e84SAndrew Trick          RWI != RWE; ++RWI) {
116933401e84SAndrew Trick       if (IsRead)
117033401e84SAndrew Trick         ExpandedRWs.push_back(*RWI);
117133401e84SAndrew Trick       else
117233401e84SAndrew Trick         SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
117333401e84SAndrew Trick     }
117433401e84SAndrew Trick     Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end());
117533401e84SAndrew Trick   }
117633401e84SAndrew Trick }
117733401e84SAndrew Trick 
117833401e84SAndrew Trick // RWSeq is a sequence of all Reads or all Writes for the next read or write
117933401e84SAndrew Trick // operand. StartIdx is an index into TransVec where partial results
11809257b8f8SAndrew Trick // starts. RWSeq must be applied to all transitions between StartIdx and the end
118133401e84SAndrew Trick // of TransVec.
118233401e84SAndrew Trick void PredTransitions::substituteVariantOperand(
118333401e84SAndrew Trick   const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) {
118433401e84SAndrew Trick 
118533401e84SAndrew Trick   // Visit each original RW within the current sequence.
118633401e84SAndrew Trick   for (SmallVectorImpl<unsigned>::const_iterator
118733401e84SAndrew Trick          RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) {
118833401e84SAndrew Trick     const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead);
118933401e84SAndrew Trick     // Push this RW on all partial PredTransitions or distribute variants.
119033401e84SAndrew Trick     // New PredTransitions may be pushed within this loop which should not be
119133401e84SAndrew Trick     // revisited (TransEnd must be loop invariant).
119233401e84SAndrew Trick     for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size();
119333401e84SAndrew Trick          TransIdx != TransEnd; ++TransIdx) {
119433401e84SAndrew Trick       // In the common case, push RW onto the current operand's sequence.
11959257b8f8SAndrew Trick       if (!hasAliasedVariants(SchedRW, SchedModels)) {
119633401e84SAndrew Trick         if (IsRead)
119733401e84SAndrew Trick           TransVec[TransIdx].ReadSequences.back().push_back(*RWI);
119833401e84SAndrew Trick         else
119933401e84SAndrew Trick           TransVec[TransIdx].WriteSequences.back().push_back(*RWI);
120033401e84SAndrew Trick         continue;
120133401e84SAndrew Trick       }
120233401e84SAndrew Trick       // Distribute this partial PredTransition across intersecting variants.
1203da984b1aSAndrew Trick       // This will push a copies of TransVec[TransIdx] on the back of TransVec.
12049257b8f8SAndrew Trick       std::vector<TransVariant> IntersectingVariants;
1205da984b1aSAndrew Trick       getIntersectingVariants(SchedRW, TransIdx, IntersectingVariants);
12069257b8f8SAndrew Trick       if (IntersectingVariants.empty())
1207635debe8SJoerg Sonnenberger         PrintFatalError(SchedRW.TheDef->getLoc(),
1208635debe8SJoerg Sonnenberger                       "No variant of this type has "
1209635debe8SJoerg Sonnenberger                       "a matching predicate on any processor");
121033401e84SAndrew Trick       // Now expand each variant on top of its copy of the transition.
12119257b8f8SAndrew Trick       for (std::vector<TransVariant>::const_iterator
121233401e84SAndrew Trick              IVI = IntersectingVariants.begin(),
121333401e84SAndrew Trick              IVE = IntersectingVariants.end();
12149257b8f8SAndrew Trick            IVI != IVE; ++IVI) {
12159257b8f8SAndrew Trick         pushVariant(*IVI, IsRead);
12169257b8f8SAndrew Trick       }
121733401e84SAndrew Trick     }
121833401e84SAndrew Trick   }
121933401e84SAndrew Trick }
122033401e84SAndrew Trick 
122133401e84SAndrew Trick // For each variant of a Read/Write in Trans, substitute the sequence of
122233401e84SAndrew Trick // Read/Writes guarded by the variant. This is exponential in the number of
122333401e84SAndrew Trick // variant Read/Writes, but in practice detection of mutually exclusive
122433401e84SAndrew Trick // predicates should result in linear growth in the total number variants.
122533401e84SAndrew Trick //
122633401e84SAndrew Trick // This is one step in a breadth-first search of nested variants.
122733401e84SAndrew Trick void PredTransitions::substituteVariants(const PredTransition &Trans) {
122833401e84SAndrew Trick   // Build up a set of partial results starting at the back of
122933401e84SAndrew Trick   // PredTransitions. Remember the first new transition.
123033401e84SAndrew Trick   unsigned StartIdx = TransVec.size();
123133401e84SAndrew Trick   TransVec.resize(TransVec.size() + 1);
123233401e84SAndrew Trick   TransVec.back().PredTerm = Trans.PredTerm;
12339257b8f8SAndrew Trick   TransVec.back().ProcIndices = Trans.ProcIndices;
123433401e84SAndrew Trick 
123533401e84SAndrew Trick   // Visit each original write sequence.
123633401e84SAndrew Trick   for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
123733401e84SAndrew Trick          WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end();
123833401e84SAndrew Trick        WSI != WSE; ++WSI) {
123933401e84SAndrew Trick     // Push a new (empty) write sequence onto all partial Transitions.
124033401e84SAndrew Trick     for (std::vector<PredTransition>::iterator I =
124133401e84SAndrew Trick            TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
124233401e84SAndrew Trick       I->WriteSequences.resize(I->WriteSequences.size() + 1);
124333401e84SAndrew Trick     }
124433401e84SAndrew Trick     substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx);
124533401e84SAndrew Trick   }
124633401e84SAndrew Trick   // Visit each original read sequence.
124733401e84SAndrew Trick   for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
124833401e84SAndrew Trick          RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end();
124933401e84SAndrew Trick        RSI != RSE; ++RSI) {
125033401e84SAndrew Trick     // Push a new (empty) read sequence onto all partial Transitions.
125133401e84SAndrew Trick     for (std::vector<PredTransition>::iterator I =
125233401e84SAndrew Trick            TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
125333401e84SAndrew Trick       I->ReadSequences.resize(I->ReadSequences.size() + 1);
125433401e84SAndrew Trick     }
125533401e84SAndrew Trick     substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx);
125633401e84SAndrew Trick   }
125733401e84SAndrew Trick }
125833401e84SAndrew Trick 
125933401e84SAndrew Trick // Create a new SchedClass for each variant found by inferFromRW. Pass
126033401e84SAndrew Trick static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions,
12619257b8f8SAndrew Trick                                  unsigned FromClassIdx,
126233401e84SAndrew Trick                                  CodeGenSchedModels &SchedModels) {
126333401e84SAndrew Trick   // For each PredTransition, create a new CodeGenSchedTransition, which usually
126433401e84SAndrew Trick   // requires creating a new SchedClass.
126533401e84SAndrew Trick   for (ArrayRef<PredTransition>::iterator
126633401e84SAndrew Trick          I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) {
126733401e84SAndrew Trick     IdxVec OperWritesVariant;
126833401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
126933401e84SAndrew Trick            WSI = I->WriteSequences.begin(), WSE = I->WriteSequences.end();
127033401e84SAndrew Trick          WSI != WSE; ++WSI) {
127133401e84SAndrew Trick       // Create a new write representing the expanded sequence.
127233401e84SAndrew Trick       OperWritesVariant.push_back(
127333401e84SAndrew Trick         SchedModels.findOrInsertRW(*WSI, /*IsRead=*/false));
127433401e84SAndrew Trick     }
127533401e84SAndrew Trick     IdxVec OperReadsVariant;
127633401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
127733401e84SAndrew Trick            RSI = I->ReadSequences.begin(), RSE = I->ReadSequences.end();
127833401e84SAndrew Trick          RSI != RSE; ++RSI) {
12799257b8f8SAndrew Trick       // Create a new read representing the expanded sequence.
128033401e84SAndrew Trick       OperReadsVariant.push_back(
128133401e84SAndrew Trick         SchedModels.findOrInsertRW(*RSI, /*IsRead=*/true));
128233401e84SAndrew Trick     }
12839257b8f8SAndrew Trick     IdxVec ProcIndices(I->ProcIndices.begin(), I->ProcIndices.end());
128433401e84SAndrew Trick     CodeGenSchedTransition SCTrans;
128533401e84SAndrew Trick     SCTrans.ToClassIdx =
1286*bf8a28dcSAndrew Trick       SchedModels.addSchedClass(/*ItinClassDef=*/0, OperWritesVariant,
1287*bf8a28dcSAndrew Trick                                 OperReadsVariant, ProcIndices);
128833401e84SAndrew Trick     SCTrans.ProcIndices = ProcIndices;
128933401e84SAndrew Trick     // The final PredTerm is unique set of predicates guarding the transition.
129033401e84SAndrew Trick     RecVec Preds;
129133401e84SAndrew Trick     for (SmallVectorImpl<PredCheck>::const_iterator
129233401e84SAndrew Trick            PI = I->PredTerm.begin(), PE = I->PredTerm.end(); PI != PE; ++PI) {
129333401e84SAndrew Trick       Preds.push_back(PI->Predicate);
129433401e84SAndrew Trick     }
129533401e84SAndrew Trick     RecIter PredsEnd = std::unique(Preds.begin(), Preds.end());
129633401e84SAndrew Trick     Preds.resize(PredsEnd - Preds.begin());
129733401e84SAndrew Trick     SCTrans.PredTerm = Preds;
129833401e84SAndrew Trick     SchedModels.getSchedClass(FromClassIdx).Transitions.push_back(SCTrans);
129933401e84SAndrew Trick   }
130033401e84SAndrew Trick }
130133401e84SAndrew Trick 
13029257b8f8SAndrew Trick // Create new SchedClasses for the given ReadWrite list. If any of the
13039257b8f8SAndrew Trick // ReadWrites refers to a SchedVariant, create a new SchedClass for each variant
13049257b8f8SAndrew Trick // of the ReadWrite list, following Aliases if necessary.
130533401e84SAndrew Trick void CodeGenSchedModels::inferFromRW(const IdxVec &OperWrites,
130633401e84SAndrew Trick                                      const IdxVec &OperReads,
130733401e84SAndrew Trick                                      unsigned FromClassIdx,
130833401e84SAndrew Trick                                      const IdxVec &ProcIndices) {
13099257b8f8SAndrew Trick   DEBUG(dbgs() << "INFER RW: ");
131033401e84SAndrew Trick 
131133401e84SAndrew Trick   // Create a seed transition with an empty PredTerm and the expanded sequences
131233401e84SAndrew Trick   // of SchedWrites for the current SchedClass.
131333401e84SAndrew Trick   std::vector<PredTransition> LastTransitions;
131433401e84SAndrew Trick   LastTransitions.resize(1);
13159257b8f8SAndrew Trick   LastTransitions.back().ProcIndices.append(ProcIndices.begin(),
13169257b8f8SAndrew Trick                                             ProcIndices.end());
13179257b8f8SAndrew Trick 
131833401e84SAndrew Trick   for (IdxIter I = OperWrites.begin(), E = OperWrites.end(); I != E; ++I) {
131933401e84SAndrew Trick     IdxVec WriteSeq;
132033401e84SAndrew Trick     expandRWSequence(*I, WriteSeq, /*IsRead=*/false);
132133401e84SAndrew Trick     unsigned Idx = LastTransitions[0].WriteSequences.size();
132233401e84SAndrew Trick     LastTransitions[0].WriteSequences.resize(Idx + 1);
132333401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences[Idx];
132433401e84SAndrew Trick     for (IdxIter WI = WriteSeq.begin(), WE = WriteSeq.end(); WI != WE; ++WI)
132533401e84SAndrew Trick       Seq.push_back(*WI);
132633401e84SAndrew Trick     DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
132733401e84SAndrew Trick   }
132833401e84SAndrew Trick   DEBUG(dbgs() << " Reads: ");
132933401e84SAndrew Trick   for (IdxIter I = OperReads.begin(), E = OperReads.end(); I != E; ++I) {
133033401e84SAndrew Trick     IdxVec ReadSeq;
133133401e84SAndrew Trick     expandRWSequence(*I, ReadSeq, /*IsRead=*/true);
133233401e84SAndrew Trick     unsigned Idx = LastTransitions[0].ReadSequences.size();
133333401e84SAndrew Trick     LastTransitions[0].ReadSequences.resize(Idx + 1);
133433401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences[Idx];
133533401e84SAndrew Trick     for (IdxIter RI = ReadSeq.begin(), RE = ReadSeq.end(); RI != RE; ++RI)
133633401e84SAndrew Trick       Seq.push_back(*RI);
133733401e84SAndrew Trick     DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
133833401e84SAndrew Trick   }
133933401e84SAndrew Trick   DEBUG(dbgs() << '\n');
134033401e84SAndrew Trick 
134133401e84SAndrew Trick   // Collect all PredTransitions for individual operands.
134233401e84SAndrew Trick   // Iterate until no variant writes remain.
134333401e84SAndrew Trick   while (hasVariant(LastTransitions, *this)) {
134433401e84SAndrew Trick     PredTransitions Transitions(*this);
134533401e84SAndrew Trick     for (std::vector<PredTransition>::const_iterator
134633401e84SAndrew Trick            I = LastTransitions.begin(), E = LastTransitions.end();
134733401e84SAndrew Trick          I != E; ++I) {
134833401e84SAndrew Trick       Transitions.substituteVariants(*I);
134933401e84SAndrew Trick     }
135033401e84SAndrew Trick     DEBUG(Transitions.dump());
135133401e84SAndrew Trick     LastTransitions.swap(Transitions.TransVec);
135233401e84SAndrew Trick   }
135333401e84SAndrew Trick   // If the first transition has no variants, nothing to do.
135433401e84SAndrew Trick   if (LastTransitions[0].PredTerm.empty())
135533401e84SAndrew Trick     return;
135633401e84SAndrew Trick 
135733401e84SAndrew Trick   // WARNING: We are about to mutate the SchedClasses vector. Do not refer to
135833401e84SAndrew Trick   // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions.
13599257b8f8SAndrew Trick   inferFromTransitions(LastTransitions, FromClassIdx, *this);
136033401e84SAndrew Trick }
136133401e84SAndrew Trick 
13621e46d488SAndrew Trick // Collect and sort WriteRes, ReadAdvance, and ProcResources.
13631e46d488SAndrew Trick void CodeGenSchedModels::collectProcResources() {
13641e46d488SAndrew Trick   // Add any subtarget-specific SchedReadWrites that are directly associated
13651e46d488SAndrew Trick   // with processor resources. Refer to the parent SchedClass's ProcIndices to
13661e46d488SAndrew Trick   // determine which processors they apply to.
13671e46d488SAndrew Trick   for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd();
13681e46d488SAndrew Trick        SCI != SCE; ++SCI) {
13691e46d488SAndrew Trick     if (SCI->ItinClassDef)
13701e46d488SAndrew Trick       collectItinProcResources(SCI->ItinClassDef);
13714fe440d4SAndrew Trick     else {
13724fe440d4SAndrew Trick       // This class may have a default ReadWrite list which can be overriden by
13734fe440d4SAndrew Trick       // InstRW definitions.
13744fe440d4SAndrew Trick       if (!SCI->InstRWs.empty()) {
13754fe440d4SAndrew Trick         for (RecIter RWI = SCI->InstRWs.begin(), RWE = SCI->InstRWs.end();
13764fe440d4SAndrew Trick              RWI != RWE; ++RWI) {
13774fe440d4SAndrew Trick           Record *RWModelDef = (*RWI)->getValueAsDef("SchedModel");
13784fe440d4SAndrew Trick           IdxVec ProcIndices(1, getProcModel(RWModelDef).Index);
13794fe440d4SAndrew Trick           IdxVec Writes, Reads;
13804fe440d4SAndrew Trick           findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"),
13814fe440d4SAndrew Trick                   Writes, Reads);
13824fe440d4SAndrew Trick           collectRWResources(Writes, Reads, ProcIndices);
13834fe440d4SAndrew Trick         }
13844fe440d4SAndrew Trick       }
13851e46d488SAndrew Trick       collectRWResources(SCI->Writes, SCI->Reads, SCI->ProcIndices);
13861e46d488SAndrew Trick     }
13874fe440d4SAndrew Trick   }
13881e46d488SAndrew Trick   // Add resources separately defined by each subtarget.
13891e46d488SAndrew Trick   RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes");
13901e46d488SAndrew Trick   for (RecIter WRI = WRDefs.begin(), WRE = WRDefs.end(); WRI != WRE; ++WRI) {
13911e46d488SAndrew Trick     Record *ModelDef = (*WRI)->getValueAsDef("SchedModel");
13921e46d488SAndrew Trick     addWriteRes(*WRI, getProcModel(ModelDef).Index);
13931e46d488SAndrew Trick   }
13941e46d488SAndrew Trick   RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance");
13951e46d488SAndrew Trick   for (RecIter RAI = RADefs.begin(), RAE = RADefs.end(); RAI != RAE; ++RAI) {
13961e46d488SAndrew Trick     Record *ModelDef = (*RAI)->getValueAsDef("SchedModel");
13971e46d488SAndrew Trick     addReadAdvance(*RAI, getProcModel(ModelDef).Index);
13981e46d488SAndrew Trick   }
13991e46d488SAndrew Trick   // Finalize each ProcModel by sorting the record arrays.
14001e46d488SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
14011e46d488SAndrew Trick     CodeGenProcModel &PM = ProcModels[PIdx];
14021e46d488SAndrew Trick     std::sort(PM.WriteResDefs.begin(), PM.WriteResDefs.end(),
14031e46d488SAndrew Trick               LessRecord());
14041e46d488SAndrew Trick     std::sort(PM.ReadAdvanceDefs.begin(), PM.ReadAdvanceDefs.end(),
14051e46d488SAndrew Trick               LessRecord());
14061e46d488SAndrew Trick     std::sort(PM.ProcResourceDefs.begin(), PM.ProcResourceDefs.end(),
14071e46d488SAndrew Trick               LessRecord());
14081e46d488SAndrew Trick     DEBUG(
14091e46d488SAndrew Trick       PM.dump();
14101e46d488SAndrew Trick       dbgs() << "WriteResDefs: ";
14111e46d488SAndrew Trick       for (RecIter RI = PM.WriteResDefs.begin(),
14121e46d488SAndrew Trick              RE = PM.WriteResDefs.end(); RI != RE; ++RI) {
14131e46d488SAndrew Trick         if ((*RI)->isSubClassOf("WriteRes"))
14141e46d488SAndrew Trick           dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " ";
14151e46d488SAndrew Trick         else
14161e46d488SAndrew Trick           dbgs() << (*RI)->getName() << " ";
14171e46d488SAndrew Trick       }
14181e46d488SAndrew Trick       dbgs() << "\nReadAdvanceDefs: ";
14191e46d488SAndrew Trick       for (RecIter RI = PM.ReadAdvanceDefs.begin(),
14201e46d488SAndrew Trick              RE = PM.ReadAdvanceDefs.end(); RI != RE; ++RI) {
14211e46d488SAndrew Trick         if ((*RI)->isSubClassOf("ReadAdvance"))
14221e46d488SAndrew Trick           dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " ";
14231e46d488SAndrew Trick         else
14241e46d488SAndrew Trick           dbgs() << (*RI)->getName() << " ";
14251e46d488SAndrew Trick       }
14261e46d488SAndrew Trick       dbgs() << "\nProcResourceDefs: ";
14271e46d488SAndrew Trick       for (RecIter RI = PM.ProcResourceDefs.begin(),
14281e46d488SAndrew Trick              RE = PM.ProcResourceDefs.end(); RI != RE; ++RI) {
14291e46d488SAndrew Trick         dbgs() << (*RI)->getName() << " ";
14301e46d488SAndrew Trick       }
14311e46d488SAndrew Trick       dbgs() << '\n');
14321e46d488SAndrew Trick   }
14331e46d488SAndrew Trick }
14341e46d488SAndrew Trick 
14351e46d488SAndrew Trick // Collect itinerary class resources for each processor.
14361e46d488SAndrew Trick void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) {
14371e46d488SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
14381e46d488SAndrew Trick     const CodeGenProcModel &PM = ProcModels[PIdx];
14391e46d488SAndrew Trick     // For all ItinRW entries.
14401e46d488SAndrew Trick     bool HasMatch = false;
14411e46d488SAndrew Trick     for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
14421e46d488SAndrew Trick          II != IE; ++II) {
14431e46d488SAndrew Trick       RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
14441e46d488SAndrew Trick       if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
14451e46d488SAndrew Trick         continue;
14461e46d488SAndrew Trick       if (HasMatch)
1447635debe8SJoerg Sonnenberger         PrintFatalError((*II)->getLoc(), "Duplicate itinerary class "
14481e46d488SAndrew Trick                         + ItinClassDef->getName()
14491e46d488SAndrew Trick                         + " in ItinResources for " + PM.ModelName);
14501e46d488SAndrew Trick       HasMatch = true;
14511e46d488SAndrew Trick       IdxVec Writes, Reads;
14521e46d488SAndrew Trick       findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
14531e46d488SAndrew Trick       IdxVec ProcIndices(1, PIdx);
14541e46d488SAndrew Trick       collectRWResources(Writes, Reads, ProcIndices);
14551e46d488SAndrew Trick     }
14561e46d488SAndrew Trick   }
14571e46d488SAndrew Trick }
14581e46d488SAndrew Trick 
1459d0b9c445SAndrew Trick void CodeGenSchedModels::collectRWResources(unsigned RWIdx, bool IsRead,
1460d0b9c445SAndrew Trick                                             const IdxVec &ProcIndices) {
1461d0b9c445SAndrew Trick   const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
1462d0b9c445SAndrew Trick   if (SchedRW.TheDef) {
1463d0b9c445SAndrew Trick     if (!IsRead && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) {
1464d0b9c445SAndrew Trick       for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end();
1465d0b9c445SAndrew Trick            PI != PE; ++PI) {
1466d0b9c445SAndrew Trick         addWriteRes(SchedRW.TheDef, *PI);
1467d0b9c445SAndrew Trick       }
1468d0b9c445SAndrew Trick     }
1469d0b9c445SAndrew Trick     else if (IsRead && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) {
1470d0b9c445SAndrew Trick       for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end();
1471d0b9c445SAndrew Trick            PI != PE; ++PI) {
1472d0b9c445SAndrew Trick         addReadAdvance(SchedRW.TheDef, *PI);
1473d0b9c445SAndrew Trick       }
1474d0b9c445SAndrew Trick     }
1475d0b9c445SAndrew Trick   }
1476d0b9c445SAndrew Trick   for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
1477d0b9c445SAndrew Trick        AI != AE; ++AI) {
1478d0b9c445SAndrew Trick     IdxVec AliasProcIndices;
1479d0b9c445SAndrew Trick     if ((*AI)->getValueInit("SchedModel")->isComplete()) {
1480d0b9c445SAndrew Trick       AliasProcIndices.push_back(
1481d0b9c445SAndrew Trick         getProcModel((*AI)->getValueAsDef("SchedModel")).Index);
1482d0b9c445SAndrew Trick     }
1483d0b9c445SAndrew Trick     else
1484d0b9c445SAndrew Trick       AliasProcIndices = ProcIndices;
1485d0b9c445SAndrew Trick     const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW"));
1486d0b9c445SAndrew Trick     assert(AliasRW.IsRead == IsRead && "cannot alias reads to writes");
1487d0b9c445SAndrew Trick 
1488d0b9c445SAndrew Trick     IdxVec ExpandedRWs;
1489d0b9c445SAndrew Trick     expandRWSequence(AliasRW.Index, ExpandedRWs, IsRead);
1490d0b9c445SAndrew Trick     for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end();
1491d0b9c445SAndrew Trick          SI != SE; ++SI) {
1492d0b9c445SAndrew Trick       collectRWResources(*SI, IsRead, AliasProcIndices);
1493d0b9c445SAndrew Trick     }
1494d0b9c445SAndrew Trick   }
1495d0b9c445SAndrew Trick }
14961e46d488SAndrew Trick 
14971e46d488SAndrew Trick // Collect resources for a set of read/write types and processor indices.
14981e46d488SAndrew Trick void CodeGenSchedModels::collectRWResources(const IdxVec &Writes,
14991e46d488SAndrew Trick                                             const IdxVec &Reads,
15001e46d488SAndrew Trick                                             const IdxVec &ProcIndices) {
15011e46d488SAndrew Trick 
1502d0b9c445SAndrew Trick   for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI)
1503d0b9c445SAndrew Trick     collectRWResources(*WI, /*IsRead=*/false, ProcIndices);
1504d0b9c445SAndrew Trick 
1505d0b9c445SAndrew Trick   for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI)
1506d0b9c445SAndrew Trick     collectRWResources(*RI, /*IsRead=*/true, ProcIndices);
15071e46d488SAndrew Trick }
1508d0b9c445SAndrew Trick 
15091e46d488SAndrew Trick 
15101e46d488SAndrew Trick // Find the processor's resource units for this kind of resource.
15111e46d488SAndrew Trick Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind,
15121e46d488SAndrew Trick                                              const CodeGenProcModel &PM) const {
15131e46d488SAndrew Trick   if (ProcResKind->isSubClassOf("ProcResourceUnits"))
15141e46d488SAndrew Trick     return ProcResKind;
15151e46d488SAndrew Trick 
15161e46d488SAndrew Trick   Record *ProcUnitDef = 0;
15171e46d488SAndrew Trick   RecVec ProcResourceDefs =
15181e46d488SAndrew Trick     Records.getAllDerivedDefinitions("ProcResourceUnits");
15191e46d488SAndrew Trick 
15201e46d488SAndrew Trick   for (RecIter RI = ProcResourceDefs.begin(), RE = ProcResourceDefs.end();
15211e46d488SAndrew Trick        RI != RE; ++RI) {
15221e46d488SAndrew Trick 
15231e46d488SAndrew Trick     if ((*RI)->getValueAsDef("Kind") == ProcResKind
15241e46d488SAndrew Trick         && (*RI)->getValueAsDef("SchedModel") == PM.ModelDef) {
15251e46d488SAndrew Trick       if (ProcUnitDef) {
1526635debe8SJoerg Sonnenberger         PrintFatalError((*RI)->getLoc(),
15271e46d488SAndrew Trick                         "Multiple ProcessorResourceUnits associated with "
15281e46d488SAndrew Trick                         + ProcResKind->getName());
15291e46d488SAndrew Trick       }
15301e46d488SAndrew Trick       ProcUnitDef = *RI;
15311e46d488SAndrew Trick     }
15321e46d488SAndrew Trick   }
15334e67cba8SAndrew Trick   RecVec ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup");
15344e67cba8SAndrew Trick   for (RecIter RI = ProcResGroups.begin(), RE = ProcResGroups.end();
15354e67cba8SAndrew Trick        RI != RE; ++RI) {
15364e67cba8SAndrew Trick 
15374e67cba8SAndrew Trick     if (*RI == ProcResKind
15384e67cba8SAndrew Trick         && (*RI)->getValueAsDef("SchedModel") == PM.ModelDef) {
15394e67cba8SAndrew Trick       if (ProcUnitDef) {
15404e67cba8SAndrew Trick         PrintFatalError((*RI)->getLoc(),
15414e67cba8SAndrew Trick                         "Multiple ProcessorResourceUnits associated with "
15424e67cba8SAndrew Trick                         + ProcResKind->getName());
15434e67cba8SAndrew Trick       }
15444e67cba8SAndrew Trick       ProcUnitDef = *RI;
15454e67cba8SAndrew Trick     }
15464e67cba8SAndrew Trick   }
15471e46d488SAndrew Trick   if (!ProcUnitDef) {
1548635debe8SJoerg Sonnenberger     PrintFatalError(ProcResKind->getLoc(),
15491e46d488SAndrew Trick                     "No ProcessorResources associated with "
15501e46d488SAndrew Trick                     + ProcResKind->getName());
15511e46d488SAndrew Trick   }
15521e46d488SAndrew Trick   return ProcUnitDef;
15531e46d488SAndrew Trick }
15541e46d488SAndrew Trick 
15551e46d488SAndrew Trick // Iteratively add a resource and its super resources.
15561e46d488SAndrew Trick void CodeGenSchedModels::addProcResource(Record *ProcResKind,
15571e46d488SAndrew Trick                                          CodeGenProcModel &PM) {
15581e46d488SAndrew Trick   for (;;) {
15591e46d488SAndrew Trick     Record *ProcResUnits = findProcResUnits(ProcResKind, PM);
15601e46d488SAndrew Trick 
15611e46d488SAndrew Trick     // See if this ProcResource is already associated with this processor.
15621e46d488SAndrew Trick     RecIter I = std::find(PM.ProcResourceDefs.begin(),
15631e46d488SAndrew Trick                           PM.ProcResourceDefs.end(), ProcResUnits);
15641e46d488SAndrew Trick     if (I != PM.ProcResourceDefs.end())
15651e46d488SAndrew Trick       return;
15661e46d488SAndrew Trick 
15671e46d488SAndrew Trick     PM.ProcResourceDefs.push_back(ProcResUnits);
15684e67cba8SAndrew Trick     if (ProcResUnits->isSubClassOf("ProcResGroup"))
15694e67cba8SAndrew Trick       return;
15704e67cba8SAndrew Trick 
15711e46d488SAndrew Trick     if (!ProcResUnits->getValueInit("Super")->isComplete())
15721e46d488SAndrew Trick       return;
15731e46d488SAndrew Trick 
15741e46d488SAndrew Trick     ProcResKind = ProcResUnits->getValueAsDef("Super");
15751e46d488SAndrew Trick   }
15761e46d488SAndrew Trick }
15771e46d488SAndrew Trick 
15781e46d488SAndrew Trick // Add resources for a SchedWrite to this processor if they don't exist.
15791e46d488SAndrew Trick void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) {
15809257b8f8SAndrew Trick   assert(PIdx && "don't add resources to an invalid Processor model");
15819257b8f8SAndrew Trick 
15821e46d488SAndrew Trick   RecVec &WRDefs = ProcModels[PIdx].WriteResDefs;
15831e46d488SAndrew Trick   RecIter WRI = std::find(WRDefs.begin(), WRDefs.end(), ProcWriteResDef);
15841e46d488SAndrew Trick   if (WRI != WRDefs.end())
15851e46d488SAndrew Trick     return;
15861e46d488SAndrew Trick   WRDefs.push_back(ProcWriteResDef);
15871e46d488SAndrew Trick 
15881e46d488SAndrew Trick   // Visit ProcResourceKinds referenced by the newly discovered WriteRes.
15891e46d488SAndrew Trick   RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources");
15901e46d488SAndrew Trick   for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end();
15911e46d488SAndrew Trick        WritePRI != WritePRE; ++WritePRI) {
15921e46d488SAndrew Trick     addProcResource(*WritePRI, ProcModels[PIdx]);
15931e46d488SAndrew Trick   }
15941e46d488SAndrew Trick }
15951e46d488SAndrew Trick 
15961e46d488SAndrew Trick // Add resources for a ReadAdvance to this processor if they don't exist.
15971e46d488SAndrew Trick void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef,
15981e46d488SAndrew Trick                                         unsigned PIdx) {
15991e46d488SAndrew Trick   RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs;
16001e46d488SAndrew Trick   RecIter I = std::find(RADefs.begin(), RADefs.end(), ProcReadAdvanceDef);
16011e46d488SAndrew Trick   if (I != RADefs.end())
16021e46d488SAndrew Trick     return;
16031e46d488SAndrew Trick   RADefs.push_back(ProcReadAdvanceDef);
16041e46d488SAndrew Trick }
16051e46d488SAndrew Trick 
16068fa00f50SAndrew Trick unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const {
16078fa00f50SAndrew Trick   RecIter PRPos = std::find(ProcResourceDefs.begin(), ProcResourceDefs.end(),
16088fa00f50SAndrew Trick                             PRDef);
16098fa00f50SAndrew Trick   if (PRPos == ProcResourceDefs.end())
1610635debe8SJoerg Sonnenberger     PrintFatalError(PRDef->getLoc(), "ProcResource def is not included in "
16118fa00f50SAndrew Trick                     "the ProcResources list for " + ModelName);
16128fa00f50SAndrew Trick   // Idx=0 is reserved for invalid.
16137296139dSRafael Espindola   return 1 + (PRPos - ProcResourceDefs.begin());
16148fa00f50SAndrew Trick }
16158fa00f50SAndrew Trick 
161676686496SAndrew Trick #ifndef NDEBUG
161776686496SAndrew Trick void CodeGenProcModel::dump() const {
161876686496SAndrew Trick   dbgs() << Index << ": " << ModelName << " "
161976686496SAndrew Trick          << (ModelDef ? ModelDef->getName() : "inferred") << " "
162076686496SAndrew Trick          << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n';
162176686496SAndrew Trick }
162276686496SAndrew Trick 
162376686496SAndrew Trick void CodeGenSchedRW::dump() const {
162476686496SAndrew Trick   dbgs() << Name << (IsVariadic ? " (V) " : " ");
162576686496SAndrew Trick   if (IsSequence) {
162676686496SAndrew Trick     dbgs() << "(";
162776686496SAndrew Trick     dumpIdxVec(Sequence);
162876686496SAndrew Trick     dbgs() << ")";
162976686496SAndrew Trick   }
163076686496SAndrew Trick }
163176686496SAndrew Trick 
163276686496SAndrew Trick void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const {
1633*bf8a28dcSAndrew Trick   dbgs() << "SCHEDCLASS " << Index << ":" << Name << '\n'
163476686496SAndrew Trick          << "  Writes: ";
163576686496SAndrew Trick   for (unsigned i = 0, N = Writes.size(); i < N; ++i) {
163676686496SAndrew Trick     SchedModels->getSchedWrite(Writes[i]).dump();
163776686496SAndrew Trick     if (i < N-1) {
163876686496SAndrew Trick       dbgs() << '\n';
163976686496SAndrew Trick       dbgs().indent(10);
164076686496SAndrew Trick     }
164176686496SAndrew Trick   }
164276686496SAndrew Trick   dbgs() << "\n  Reads: ";
164376686496SAndrew Trick   for (unsigned i = 0, N = Reads.size(); i < N; ++i) {
164476686496SAndrew Trick     SchedModels->getSchedRead(Reads[i]).dump();
164576686496SAndrew Trick     if (i < N-1) {
164676686496SAndrew Trick       dbgs() << '\n';
164776686496SAndrew Trick       dbgs().indent(10);
164876686496SAndrew Trick     }
164976686496SAndrew Trick   }
165076686496SAndrew Trick   dbgs() << "\n  ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n';
165176686496SAndrew Trick }
165233401e84SAndrew Trick 
165333401e84SAndrew Trick void PredTransitions::dump() const {
165433401e84SAndrew Trick   dbgs() << "Expanded Variants:\n";
165533401e84SAndrew Trick   for (std::vector<PredTransition>::const_iterator
165633401e84SAndrew Trick          TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) {
165733401e84SAndrew Trick     dbgs() << "{";
165833401e84SAndrew Trick     for (SmallVectorImpl<PredCheck>::const_iterator
165933401e84SAndrew Trick            PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end();
166033401e84SAndrew Trick          PCI != PCE; ++PCI) {
166133401e84SAndrew Trick       if (PCI != TI->PredTerm.begin())
166233401e84SAndrew Trick         dbgs() << ", ";
166333401e84SAndrew Trick       dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name
166433401e84SAndrew Trick              << ":" << PCI->Predicate->getName();
166533401e84SAndrew Trick     }
166633401e84SAndrew Trick     dbgs() << "},\n  => {";
166733401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
166833401e84SAndrew Trick            WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end();
166933401e84SAndrew Trick          WSI != WSE; ++WSI) {
167033401e84SAndrew Trick       dbgs() << "(";
167133401e84SAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
167233401e84SAndrew Trick              WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
167333401e84SAndrew Trick         if (WI != WSI->begin())
167433401e84SAndrew Trick           dbgs() << ", ";
167533401e84SAndrew Trick         dbgs() << SchedModels.getSchedWrite(*WI).Name;
167633401e84SAndrew Trick       }
167733401e84SAndrew Trick       dbgs() << "),";
167833401e84SAndrew Trick     }
167933401e84SAndrew Trick     dbgs() << "}\n";
168033401e84SAndrew Trick   }
168133401e84SAndrew Trick }
168276686496SAndrew Trick #endif // NDEBUG
1683