187255e34SAndrew Trick //===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===// 287255e34SAndrew Trick // 387255e34SAndrew Trick // The LLVM Compiler Infrastructure 487255e34SAndrew Trick // 587255e34SAndrew Trick // This file is distributed under the University of Illinois Open Source 687255e34SAndrew Trick // License. See LICENSE.TXT for details. 787255e34SAndrew Trick // 887255e34SAndrew Trick //===----------------------------------------------------------------------===// 987255e34SAndrew Trick // 10cb402911SAlp Toker // This file defines structures to encapsulate the machine model as described in 1187255e34SAndrew Trick // the target description. 1287255e34SAndrew Trick // 1387255e34SAndrew Trick //===----------------------------------------------------------------------===// 1487255e34SAndrew Trick 1587255e34SAndrew Trick #include "CodeGenSchedule.h" 1687255e34SAndrew Trick #include "CodeGenTarget.h" 1791d19d8eSChandler Carruth #include "llvm/ADT/STLExtras.h" 1887255e34SAndrew Trick #include "llvm/Support/Debug.h" 199e1deb69SAndrew Trick #include "llvm/Support/Regex.h" 2091d19d8eSChandler Carruth #include "llvm/TableGen/Error.h" 2187255e34SAndrew Trick 2287255e34SAndrew Trick using namespace llvm; 2387255e34SAndrew Trick 2497acce29SChandler Carruth #define DEBUG_TYPE "subtarget-emitter" 2597acce29SChandler Carruth 2676686496SAndrew Trick #ifndef NDEBUG 2776686496SAndrew Trick static void dumpIdxVec(const IdxVec &V) { 2876686496SAndrew Trick for (unsigned i = 0, e = V.size(); i < e; ++i) { 2976686496SAndrew Trick dbgs() << V[i] << ", "; 3076686496SAndrew Trick } 3176686496SAndrew Trick } 3233401e84SAndrew Trick static void dumpIdxVec(const SmallVectorImpl<unsigned> &V) { 3333401e84SAndrew Trick for (unsigned i = 0, e = V.size(); i < e; ++i) { 3433401e84SAndrew Trick dbgs() << V[i] << ", "; 3533401e84SAndrew Trick } 3633401e84SAndrew Trick } 3776686496SAndrew Trick #endif 3876686496SAndrew Trick 3905c5a932SJuergen Ributzka namespace { 409e1deb69SAndrew Trick // (instrs a, b, ...) Evaluate and union all arguments. Identical to AddOp. 419e1deb69SAndrew Trick struct InstrsOp : public SetTheory::Operator { 42716b0730SCraig Topper void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts, 43716b0730SCraig Topper ArrayRef<SMLoc> Loc) override { 4470909373SJoerg Sonnenberger ST.evaluate(Expr->arg_begin(), Expr->arg_end(), Elts, Loc); 459e1deb69SAndrew Trick } 4605c5a932SJuergen Ributzka }; 479e1deb69SAndrew Trick 489e1deb69SAndrew Trick // (instregex "OpcPat",...) Find all instructions matching an opcode pattern. 499e1deb69SAndrew Trick // 509e1deb69SAndrew Trick // TODO: Since this is a prefix match, perform a binary search over the 519e1deb69SAndrew Trick // instruction names using lower_bound. Note that the predefined instrs must be 529e1deb69SAndrew Trick // scanned linearly first. However, this is only safe if the regex pattern has 539e1deb69SAndrew Trick // no top-level bars. The DAG already has a list of patterns, so there's no 549e1deb69SAndrew Trick // reason to use top-level bars, but we need a way to verify they don't exist 559e1deb69SAndrew Trick // before implementing the optimization. 569e1deb69SAndrew Trick struct InstRegexOp : public SetTheory::Operator { 579e1deb69SAndrew Trick const CodeGenTarget &Target; 589e1deb69SAndrew Trick InstRegexOp(const CodeGenTarget &t): Target(t) {} 599e1deb69SAndrew Trick 6005c5a932SJuergen Ributzka void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts, 61716b0730SCraig Topper ArrayRef<SMLoc> Loc) override { 628072125fSDavid Blaikie SmallVector<Regex, 4> RegexList; 639e1deb69SAndrew Trick for (DagInit::const_arg_iterator 649e1deb69SAndrew Trick AI = Expr->arg_begin(), AE = Expr->arg_end(); AI != AE; ++AI) { 65fb509ed1SSean Silva StringInit *SI = dyn_cast<StringInit>(*AI); 669e1deb69SAndrew Trick if (!SI) 67635debe8SJoerg Sonnenberger PrintFatalError(Loc, "instregex requires pattern string: " 6870909373SJoerg Sonnenberger + Expr->getAsString()); 699e1deb69SAndrew Trick std::string pat = SI->getValue(); 709e1deb69SAndrew Trick // Implement a python-style prefix match. 719e1deb69SAndrew Trick if (pat[0] != '^') { 729e1deb69SAndrew Trick pat.insert(0, "^("); 739e1deb69SAndrew Trick pat.insert(pat.end(), ')'); 749e1deb69SAndrew Trick } 758072125fSDavid Blaikie RegexList.push_back(Regex(pat)); 769e1deb69SAndrew Trick } 77*8a417c1fSCraig Topper for (const CodeGenInstruction *Inst : Target.instructions()) { 788072125fSDavid Blaikie for (auto &R : RegexList) { 79*8a417c1fSCraig Topper if (R.match(Inst->TheDef->getName())) 80*8a417c1fSCraig Topper Elts.insert(Inst->TheDef); 819e1deb69SAndrew Trick } 829e1deb69SAndrew Trick } 839e1deb69SAndrew Trick } 8405c5a932SJuergen Ributzka }; 8505c5a932SJuergen Ributzka } // end anonymous namespace 869e1deb69SAndrew Trick 8776686496SAndrew Trick /// CodeGenModels ctor interprets machine model records and populates maps. 8887255e34SAndrew Trick CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK, 8987255e34SAndrew Trick const CodeGenTarget &TGT): 90bf8a28dcSAndrew Trick Records(RK), Target(TGT) { 9187255e34SAndrew Trick 929e1deb69SAndrew Trick Sets.addFieldExpander("InstRW", "Instrs"); 939e1deb69SAndrew Trick 949e1deb69SAndrew Trick // Allow Set evaluation to recognize the dags used in InstRW records: 959e1deb69SAndrew Trick // (instrs Op1, Op1...) 969e1deb69SAndrew Trick Sets.addOperator("instrs", new InstrsOp); 979e1deb69SAndrew Trick Sets.addOperator("instregex", new InstRegexOp(Target)); 989e1deb69SAndrew Trick 9976686496SAndrew Trick // Instantiate a CodeGenProcModel for each SchedMachineModel with the values 10076686496SAndrew Trick // that are explicitly referenced in tablegen records. Resources associated 10176686496SAndrew Trick // with each processor will be derived later. Populate ProcModelMap with the 10276686496SAndrew Trick // CodeGenProcModel instances. 10376686496SAndrew Trick collectProcModels(); 10487255e34SAndrew Trick 10576686496SAndrew Trick // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly 10676686496SAndrew Trick // defined, and populate SchedReads and SchedWrites vectors. Implicit 10776686496SAndrew Trick // SchedReadWrites that represent sequences derived from expanded variant will 10876686496SAndrew Trick // be inferred later. 10976686496SAndrew Trick collectSchedRW(); 11076686496SAndrew Trick 11176686496SAndrew Trick // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly 11276686496SAndrew Trick // required by an instruction definition, and populate SchedClassIdxMap. Set 11376686496SAndrew Trick // NumItineraryClasses to the number of explicit itinerary classes referenced 11476686496SAndrew Trick // by instructions. Set NumInstrSchedClasses to the number of itinerary 11576686496SAndrew Trick // classes plus any classes implied by instructions that derive from class 11676686496SAndrew Trick // Sched and provide SchedRW list. This does not infer any new classes from 11776686496SAndrew Trick // SchedVariant. 11876686496SAndrew Trick collectSchedClasses(); 11976686496SAndrew Trick 12076686496SAndrew Trick // Find instruction itineraries for each processor. Sort and populate 1219257b8f8SAndrew Trick // CodeGenProcModel::ItinDefList. (Cycle-to-cycle itineraries). This requires 12276686496SAndrew Trick // all itinerary classes to be discovered. 12376686496SAndrew Trick collectProcItins(); 12476686496SAndrew Trick 12576686496SAndrew Trick // Find ItinRW records for each processor and itinerary class. 12676686496SAndrew Trick // (For per-operand resources mapped to itinerary classes). 12776686496SAndrew Trick collectProcItinRW(); 12833401e84SAndrew Trick 12933401e84SAndrew Trick // Infer new SchedClasses from SchedVariant. 13033401e84SAndrew Trick inferSchedClasses(); 13133401e84SAndrew Trick 1321e46d488SAndrew Trick // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and 1331e46d488SAndrew Trick // ProcResourceDefs. 1341e46d488SAndrew Trick collectProcResources(); 13587255e34SAndrew Trick } 13687255e34SAndrew Trick 13776686496SAndrew Trick /// Gather all processor models. 13876686496SAndrew Trick void CodeGenSchedModels::collectProcModels() { 13976686496SAndrew Trick RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor"); 14076686496SAndrew Trick std::sort(ProcRecords.begin(), ProcRecords.end(), LessRecordFieldName()); 14187255e34SAndrew Trick 14276686496SAndrew Trick // Reserve space because we can. Reallocation would be ok. 14376686496SAndrew Trick ProcModels.reserve(ProcRecords.size()+1); 14476686496SAndrew Trick 14576686496SAndrew Trick // Use idx=0 for NoModel/NoItineraries. 14676686496SAndrew Trick Record *NoModelDef = Records.getDef("NoSchedModel"); 14776686496SAndrew Trick Record *NoItinsDef = Records.getDef("NoItineraries"); 14876686496SAndrew Trick ProcModels.push_back(CodeGenProcModel(0, "NoSchedModel", 14976686496SAndrew Trick NoModelDef, NoItinsDef)); 15076686496SAndrew Trick ProcModelMap[NoModelDef] = 0; 15176686496SAndrew Trick 15276686496SAndrew Trick // For each processor, find a unique machine model. 15376686496SAndrew Trick for (unsigned i = 0, N = ProcRecords.size(); i < N; ++i) 15476686496SAndrew Trick addProcModel(ProcRecords[i]); 15576686496SAndrew Trick } 15676686496SAndrew Trick 15776686496SAndrew Trick /// Get a unique processor model based on the defined MachineModel and 15876686496SAndrew Trick /// ProcessorItineraries. 15976686496SAndrew Trick void CodeGenSchedModels::addProcModel(Record *ProcDef) { 16076686496SAndrew Trick Record *ModelKey = getModelOrItinDef(ProcDef); 16176686496SAndrew Trick if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second) 16276686496SAndrew Trick return; 16376686496SAndrew Trick 16476686496SAndrew Trick std::string Name = ModelKey->getName(); 16576686496SAndrew Trick if (ModelKey->isSubClassOf("SchedMachineModel")) { 16676686496SAndrew Trick Record *ItinsDef = ModelKey->getValueAsDef("Itineraries"); 16776686496SAndrew Trick ProcModels.push_back( 16876686496SAndrew Trick CodeGenProcModel(ProcModels.size(), Name, ModelKey, ItinsDef)); 16976686496SAndrew Trick } 17076686496SAndrew Trick else { 17176686496SAndrew Trick // An itinerary is defined without a machine model. Infer a new model. 17276686496SAndrew Trick if (!ModelKey->getValueAsListOfDefs("IID").empty()) 17376686496SAndrew Trick Name = Name + "Model"; 17476686496SAndrew Trick ProcModels.push_back( 17576686496SAndrew Trick CodeGenProcModel(ProcModels.size(), Name, 17676686496SAndrew Trick ProcDef->getValueAsDef("SchedModel"), ModelKey)); 17776686496SAndrew Trick } 17876686496SAndrew Trick DEBUG(ProcModels.back().dump()); 17976686496SAndrew Trick } 18076686496SAndrew Trick 18176686496SAndrew Trick // Recursively find all reachable SchedReadWrite records. 18276686496SAndrew Trick static void scanSchedRW(Record *RWDef, RecVec &RWDefs, 18376686496SAndrew Trick SmallPtrSet<Record*, 16> &RWSet) { 18470573dcdSDavid Blaikie if (!RWSet.insert(RWDef).second) 18576686496SAndrew Trick return; 18676686496SAndrew Trick RWDefs.push_back(RWDef); 18776686496SAndrew Trick // Reads don't current have sequence records, but it can be added later. 18876686496SAndrew Trick if (RWDef->isSubClassOf("WriteSequence")) { 18976686496SAndrew Trick RecVec Seq = RWDef->getValueAsListOfDefs("Writes"); 19076686496SAndrew Trick for (RecIter I = Seq.begin(), E = Seq.end(); I != E; ++I) 19176686496SAndrew Trick scanSchedRW(*I, RWDefs, RWSet); 19276686496SAndrew Trick } 19376686496SAndrew Trick else if (RWDef->isSubClassOf("SchedVariant")) { 19476686496SAndrew Trick // Visit each variant (guarded by a different predicate). 19576686496SAndrew Trick RecVec Vars = RWDef->getValueAsListOfDefs("Variants"); 19676686496SAndrew Trick for (RecIter VI = Vars.begin(), VE = Vars.end(); VI != VE; ++VI) { 19776686496SAndrew Trick // Visit each RW in the sequence selected by the current variant. 19876686496SAndrew Trick RecVec Selected = (*VI)->getValueAsListOfDefs("Selected"); 19976686496SAndrew Trick for (RecIter I = Selected.begin(), E = Selected.end(); I != E; ++I) 20076686496SAndrew Trick scanSchedRW(*I, RWDefs, RWSet); 20176686496SAndrew Trick } 20276686496SAndrew Trick } 20376686496SAndrew Trick } 20476686496SAndrew Trick 20576686496SAndrew Trick // Collect and sort all SchedReadWrites reachable via tablegen records. 20676686496SAndrew Trick // More may be inferred later when inferring new SchedClasses from variants. 20776686496SAndrew Trick void CodeGenSchedModels::collectSchedRW() { 20876686496SAndrew Trick // Reserve idx=0 for invalid writes/reads. 20976686496SAndrew Trick SchedWrites.resize(1); 21076686496SAndrew Trick SchedReads.resize(1); 21176686496SAndrew Trick 21276686496SAndrew Trick SmallPtrSet<Record*, 16> RWSet; 21376686496SAndrew Trick 21476686496SAndrew Trick // Find all SchedReadWrites referenced by instruction defs. 21576686496SAndrew Trick RecVec SWDefs, SRDefs; 216*8a417c1fSCraig Topper for (const CodeGenInstruction *Inst : Target.instructions()) { 217*8a417c1fSCraig Topper Record *SchedDef = Inst->TheDef; 218a4a361dfSJakob Stoklund Olesen if (SchedDef->isValueUnset("SchedRW")) 21976686496SAndrew Trick continue; 22076686496SAndrew Trick RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW"); 22176686496SAndrew Trick for (RecIter RWI = RWs.begin(), RWE = RWs.end(); RWI != RWE; ++RWI) { 22276686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 22376686496SAndrew Trick scanSchedRW(*RWI, SWDefs, RWSet); 22476686496SAndrew Trick else { 22576686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 22676686496SAndrew Trick scanSchedRW(*RWI, SRDefs, RWSet); 22776686496SAndrew Trick } 22876686496SAndrew Trick } 22976686496SAndrew Trick } 23076686496SAndrew Trick // Find all ReadWrites referenced by InstRW. 23176686496SAndrew Trick RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW"); 23276686496SAndrew Trick for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI) { 23376686496SAndrew Trick // For all OperandReadWrites. 23476686496SAndrew Trick RecVec RWDefs = (*OI)->getValueAsListOfDefs("OperandReadWrites"); 23576686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); 23676686496SAndrew Trick RWI != RWE; ++RWI) { 23776686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 23876686496SAndrew Trick scanSchedRW(*RWI, SWDefs, RWSet); 23976686496SAndrew Trick else { 24076686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 24176686496SAndrew Trick scanSchedRW(*RWI, SRDefs, RWSet); 24276686496SAndrew Trick } 24376686496SAndrew Trick } 24476686496SAndrew Trick } 24576686496SAndrew Trick // Find all ReadWrites referenced by ItinRW. 24676686496SAndrew Trick RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW"); 24776686496SAndrew Trick for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) { 24876686496SAndrew Trick // For all OperandReadWrites. 24976686496SAndrew Trick RecVec RWDefs = (*II)->getValueAsListOfDefs("OperandReadWrites"); 25076686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); 25176686496SAndrew Trick RWI != RWE; ++RWI) { 25276686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 25376686496SAndrew Trick scanSchedRW(*RWI, SWDefs, RWSet); 25476686496SAndrew Trick else { 25576686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 25676686496SAndrew Trick scanSchedRW(*RWI, SRDefs, RWSet); 25776686496SAndrew Trick } 25876686496SAndrew Trick } 25976686496SAndrew Trick } 2609257b8f8SAndrew Trick // Find all ReadWrites referenced by SchedAlias. AliasDefs needs to be sorted 2619257b8f8SAndrew Trick // for the loop below that initializes Alias vectors. 2629257b8f8SAndrew Trick RecVec AliasDefs = Records.getAllDerivedDefinitions("SchedAlias"); 2639257b8f8SAndrew Trick std::sort(AliasDefs.begin(), AliasDefs.end(), LessRecord()); 2649257b8f8SAndrew Trick for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) { 2659257b8f8SAndrew Trick Record *MatchDef = (*AI)->getValueAsDef("MatchRW"); 2669257b8f8SAndrew Trick Record *AliasDef = (*AI)->getValueAsDef("AliasRW"); 2679257b8f8SAndrew Trick if (MatchDef->isSubClassOf("SchedWrite")) { 2689257b8f8SAndrew Trick if (!AliasDef->isSubClassOf("SchedWrite")) 269635debe8SJoerg Sonnenberger PrintFatalError((*AI)->getLoc(), "SchedWrite Alias must be SchedWrite"); 2709257b8f8SAndrew Trick scanSchedRW(AliasDef, SWDefs, RWSet); 2719257b8f8SAndrew Trick } 2729257b8f8SAndrew Trick else { 2739257b8f8SAndrew Trick assert(MatchDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 2749257b8f8SAndrew Trick if (!AliasDef->isSubClassOf("SchedRead")) 275635debe8SJoerg Sonnenberger PrintFatalError((*AI)->getLoc(), "SchedRead Alias must be SchedRead"); 2769257b8f8SAndrew Trick scanSchedRW(AliasDef, SRDefs, RWSet); 2779257b8f8SAndrew Trick } 2789257b8f8SAndrew Trick } 27976686496SAndrew Trick // Sort and add the SchedReadWrites directly referenced by instructions or 28076686496SAndrew Trick // itinerary resources. Index reads and writes in separate domains. 28176686496SAndrew Trick std::sort(SWDefs.begin(), SWDefs.end(), LessRecord()); 28276686496SAndrew Trick for (RecIter SWI = SWDefs.begin(), SWE = SWDefs.end(); SWI != SWE; ++SWI) { 28376686496SAndrew Trick assert(!getSchedRWIdx(*SWI, /*IsRead=*/false) && "duplicate SchedWrite"); 284da984b1aSAndrew Trick SchedWrites.push_back(CodeGenSchedRW(SchedWrites.size(), *SWI)); 28576686496SAndrew Trick } 28676686496SAndrew Trick std::sort(SRDefs.begin(), SRDefs.end(), LessRecord()); 28776686496SAndrew Trick for (RecIter SRI = SRDefs.begin(), SRE = SRDefs.end(); SRI != SRE; ++SRI) { 28876686496SAndrew Trick assert(!getSchedRWIdx(*SRI, /*IsRead-*/true) && "duplicate SchedWrite"); 289da984b1aSAndrew Trick SchedReads.push_back(CodeGenSchedRW(SchedReads.size(), *SRI)); 29076686496SAndrew Trick } 29176686496SAndrew Trick // Initialize WriteSequence vectors. 29276686496SAndrew Trick for (std::vector<CodeGenSchedRW>::iterator WI = SchedWrites.begin(), 29376686496SAndrew Trick WE = SchedWrites.end(); WI != WE; ++WI) { 29476686496SAndrew Trick if (!WI->IsSequence) 29576686496SAndrew Trick continue; 29676686496SAndrew Trick findRWs(WI->TheDef->getValueAsListOfDefs("Writes"), WI->Sequence, 29776686496SAndrew Trick /*IsRead=*/false); 29876686496SAndrew Trick } 2999257b8f8SAndrew Trick // Initialize Aliases vectors. 3009257b8f8SAndrew Trick for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) { 3019257b8f8SAndrew Trick Record *AliasDef = (*AI)->getValueAsDef("AliasRW"); 3029257b8f8SAndrew Trick getSchedRW(AliasDef).IsAlias = true; 3039257b8f8SAndrew Trick Record *MatchDef = (*AI)->getValueAsDef("MatchRW"); 3049257b8f8SAndrew Trick CodeGenSchedRW &RW = getSchedRW(MatchDef); 3059257b8f8SAndrew Trick if (RW.IsAlias) 306635debe8SJoerg Sonnenberger PrintFatalError((*AI)->getLoc(), "Cannot Alias an Alias"); 3079257b8f8SAndrew Trick RW.Aliases.push_back(*AI); 3089257b8f8SAndrew Trick } 30976686496SAndrew Trick DEBUG( 31076686496SAndrew Trick for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) { 31176686496SAndrew Trick dbgs() << WIdx << ": "; 31276686496SAndrew Trick SchedWrites[WIdx].dump(); 31376686496SAndrew Trick dbgs() << '\n'; 31476686496SAndrew Trick } 31576686496SAndrew Trick for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd; ++RIdx) { 31676686496SAndrew Trick dbgs() << RIdx << ": "; 31776686496SAndrew Trick SchedReads[RIdx].dump(); 31876686496SAndrew Trick dbgs() << '\n'; 31976686496SAndrew Trick } 32076686496SAndrew Trick RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite"); 32176686496SAndrew Trick for (RecIter RI = RWDefs.begin(), RE = RWDefs.end(); 32276686496SAndrew Trick RI != RE; ++RI) { 32376686496SAndrew Trick if (!getSchedRWIdx(*RI, (*RI)->isSubClassOf("SchedRead"))) { 32476686496SAndrew Trick const std::string &Name = (*RI)->getName(); 32576686496SAndrew Trick if (Name != "NoWrite" && Name != "ReadDefault") 32676686496SAndrew Trick dbgs() << "Unused SchedReadWrite " << (*RI)->getName() << '\n'; 32776686496SAndrew Trick } 32876686496SAndrew Trick }); 32976686496SAndrew Trick } 33076686496SAndrew Trick 33176686496SAndrew Trick /// Compute a SchedWrite name from a sequence of writes. 33276686496SAndrew Trick std::string CodeGenSchedModels::genRWName(const IdxVec& Seq, bool IsRead) { 33376686496SAndrew Trick std::string Name("("); 33476686496SAndrew Trick for (IdxIter I = Seq.begin(), E = Seq.end(); I != E; ++I) { 33576686496SAndrew Trick if (I != Seq.begin()) 33676686496SAndrew Trick Name += '_'; 33776686496SAndrew Trick Name += getSchedRW(*I, IsRead).Name; 33876686496SAndrew Trick } 33976686496SAndrew Trick Name += ')'; 34076686496SAndrew Trick return Name; 34176686496SAndrew Trick } 34276686496SAndrew Trick 34376686496SAndrew Trick unsigned CodeGenSchedModels::getSchedRWIdx(Record *Def, bool IsRead, 34476686496SAndrew Trick unsigned After) const { 34576686496SAndrew Trick const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites; 34676686496SAndrew Trick assert(After < RWVec.size() && "start position out of bounds"); 34776686496SAndrew Trick for (std::vector<CodeGenSchedRW>::const_iterator I = RWVec.begin() + After, 34876686496SAndrew Trick E = RWVec.end(); I != E; ++I) { 34976686496SAndrew Trick if (I->TheDef == Def) 35076686496SAndrew Trick return I - RWVec.begin(); 35176686496SAndrew Trick } 35276686496SAndrew Trick return 0; 35376686496SAndrew Trick } 35476686496SAndrew Trick 355cfe222c2SAndrew Trick bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const { 356cfe222c2SAndrew Trick for (unsigned i = 0, e = SchedReads.size(); i < e; ++i) { 357cfe222c2SAndrew Trick Record *ReadDef = SchedReads[i].TheDef; 358cfe222c2SAndrew Trick if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance")) 359cfe222c2SAndrew Trick continue; 360cfe222c2SAndrew Trick 361cfe222c2SAndrew Trick RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites"); 362cfe222c2SAndrew Trick if (std::find(ValidWrites.begin(), ValidWrites.end(), WriteDef) 363cfe222c2SAndrew Trick != ValidWrites.end()) { 364cfe222c2SAndrew Trick return true; 365cfe222c2SAndrew Trick } 366cfe222c2SAndrew Trick } 367cfe222c2SAndrew Trick return false; 368cfe222c2SAndrew Trick } 369cfe222c2SAndrew Trick 37076686496SAndrew Trick namespace llvm { 37176686496SAndrew Trick void splitSchedReadWrites(const RecVec &RWDefs, 37276686496SAndrew Trick RecVec &WriteDefs, RecVec &ReadDefs) { 37376686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) { 37476686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 37576686496SAndrew Trick WriteDefs.push_back(*RWI); 37676686496SAndrew Trick else { 37776686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "unknown SchedReadWrite"); 37876686496SAndrew Trick ReadDefs.push_back(*RWI); 37976686496SAndrew Trick } 38076686496SAndrew Trick } 38176686496SAndrew Trick } 38276686496SAndrew Trick } // namespace llvm 38376686496SAndrew Trick 38476686496SAndrew Trick // Split the SchedReadWrites defs and call findRWs for each list. 38576686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, 38676686496SAndrew Trick IdxVec &Writes, IdxVec &Reads) const { 38776686496SAndrew Trick RecVec WriteDefs; 38876686496SAndrew Trick RecVec ReadDefs; 38976686496SAndrew Trick splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs); 39076686496SAndrew Trick findRWs(WriteDefs, Writes, false); 39176686496SAndrew Trick findRWs(ReadDefs, Reads, true); 39276686496SAndrew Trick } 39376686496SAndrew Trick 39476686496SAndrew Trick // Call getSchedRWIdx for all elements in a sequence of SchedRW defs. 39576686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs, 39676686496SAndrew Trick bool IsRead) const { 39776686496SAndrew Trick for (RecIter RI = RWDefs.begin(), RE = RWDefs.end(); RI != RE; ++RI) { 39876686496SAndrew Trick unsigned Idx = getSchedRWIdx(*RI, IsRead); 39976686496SAndrew Trick assert(Idx && "failed to collect SchedReadWrite"); 40076686496SAndrew Trick RWs.push_back(Idx); 40176686496SAndrew Trick } 40276686496SAndrew Trick } 40376686496SAndrew Trick 40433401e84SAndrew Trick void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq, 40533401e84SAndrew Trick bool IsRead) const { 40633401e84SAndrew Trick const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead); 40733401e84SAndrew Trick if (!SchedRW.IsSequence) { 40833401e84SAndrew Trick RWSeq.push_back(RWIdx); 40933401e84SAndrew Trick return; 41033401e84SAndrew Trick } 41133401e84SAndrew Trick int Repeat = 41233401e84SAndrew Trick SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1; 41333401e84SAndrew Trick for (int i = 0; i < Repeat; ++i) { 41433401e84SAndrew Trick for (IdxIter I = SchedRW.Sequence.begin(), E = SchedRW.Sequence.end(); 41533401e84SAndrew Trick I != E; ++I) { 41633401e84SAndrew Trick expandRWSequence(*I, RWSeq, IsRead); 41733401e84SAndrew Trick } 41833401e84SAndrew Trick } 41933401e84SAndrew Trick } 42033401e84SAndrew Trick 421da984b1aSAndrew Trick // Expand a SchedWrite as a sequence following any aliases that coincide with 422da984b1aSAndrew Trick // the given processor model. 423da984b1aSAndrew Trick void CodeGenSchedModels::expandRWSeqForProc( 424da984b1aSAndrew Trick unsigned RWIdx, IdxVec &RWSeq, bool IsRead, 425da984b1aSAndrew Trick const CodeGenProcModel &ProcModel) const { 426da984b1aSAndrew Trick 427da984b1aSAndrew Trick const CodeGenSchedRW &SchedWrite = getSchedRW(RWIdx, IsRead); 42824064771SCraig Topper Record *AliasDef = nullptr; 429da984b1aSAndrew Trick for (RecIter AI = SchedWrite.Aliases.begin(), AE = SchedWrite.Aliases.end(); 430da984b1aSAndrew Trick AI != AE; ++AI) { 431da984b1aSAndrew Trick const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW")); 432da984b1aSAndrew Trick if ((*AI)->getValueInit("SchedModel")->isComplete()) { 433da984b1aSAndrew Trick Record *ModelDef = (*AI)->getValueAsDef("SchedModel"); 434da984b1aSAndrew Trick if (&getProcModel(ModelDef) != &ProcModel) 435da984b1aSAndrew Trick continue; 436da984b1aSAndrew Trick } 437da984b1aSAndrew Trick if (AliasDef) 438635debe8SJoerg Sonnenberger PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases " 439da984b1aSAndrew Trick "defined for processor " + ProcModel.ModelName + 440da984b1aSAndrew Trick " Ensure only one SchedAlias exists per RW."); 441da984b1aSAndrew Trick AliasDef = AliasRW.TheDef; 442da984b1aSAndrew Trick } 443da984b1aSAndrew Trick if (AliasDef) { 444da984b1aSAndrew Trick expandRWSeqForProc(getSchedRWIdx(AliasDef, IsRead), 445da984b1aSAndrew Trick RWSeq, IsRead,ProcModel); 446da984b1aSAndrew Trick return; 447da984b1aSAndrew Trick } 448da984b1aSAndrew Trick if (!SchedWrite.IsSequence) { 449da984b1aSAndrew Trick RWSeq.push_back(RWIdx); 450da984b1aSAndrew Trick return; 451da984b1aSAndrew Trick } 452da984b1aSAndrew Trick int Repeat = 453da984b1aSAndrew Trick SchedWrite.TheDef ? SchedWrite.TheDef->getValueAsInt("Repeat") : 1; 454da984b1aSAndrew Trick for (int i = 0; i < Repeat; ++i) { 455da984b1aSAndrew Trick for (IdxIter I = SchedWrite.Sequence.begin(), E = SchedWrite.Sequence.end(); 456da984b1aSAndrew Trick I != E; ++I) { 457da984b1aSAndrew Trick expandRWSeqForProc(*I, RWSeq, IsRead, ProcModel); 458da984b1aSAndrew Trick } 459da984b1aSAndrew Trick } 460da984b1aSAndrew Trick } 461da984b1aSAndrew Trick 46233401e84SAndrew Trick // Find the existing SchedWrite that models this sequence of writes. 46333401e84SAndrew Trick unsigned CodeGenSchedModels::findRWForSequence(const IdxVec &Seq, 46433401e84SAndrew Trick bool IsRead) { 46533401e84SAndrew Trick std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites; 46633401e84SAndrew Trick 46733401e84SAndrew Trick for (std::vector<CodeGenSchedRW>::iterator I = RWVec.begin(), E = RWVec.end(); 46833401e84SAndrew Trick I != E; ++I) { 46933401e84SAndrew Trick if (I->Sequence == Seq) 47033401e84SAndrew Trick return I - RWVec.begin(); 47133401e84SAndrew Trick } 47233401e84SAndrew Trick // Index zero reserved for invalid RW. 47333401e84SAndrew Trick return 0; 47433401e84SAndrew Trick } 47533401e84SAndrew Trick 47633401e84SAndrew Trick /// Add this ReadWrite if it doesn't already exist. 47733401e84SAndrew Trick unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq, 47833401e84SAndrew Trick bool IsRead) { 47933401e84SAndrew Trick assert(!Seq.empty() && "cannot insert empty sequence"); 48033401e84SAndrew Trick if (Seq.size() == 1) 48133401e84SAndrew Trick return Seq.back(); 48233401e84SAndrew Trick 48333401e84SAndrew Trick unsigned Idx = findRWForSequence(Seq, IsRead); 48433401e84SAndrew Trick if (Idx) 48533401e84SAndrew Trick return Idx; 48633401e84SAndrew Trick 487da984b1aSAndrew Trick unsigned RWIdx = IsRead ? SchedReads.size() : SchedWrites.size(); 488da984b1aSAndrew Trick CodeGenSchedRW SchedRW(RWIdx, IsRead, Seq, genRWName(Seq, IsRead)); 489da984b1aSAndrew Trick if (IsRead) 49033401e84SAndrew Trick SchedReads.push_back(SchedRW); 491da984b1aSAndrew Trick else 49233401e84SAndrew Trick SchedWrites.push_back(SchedRW); 493da984b1aSAndrew Trick return RWIdx; 49433401e84SAndrew Trick } 49533401e84SAndrew Trick 49676686496SAndrew Trick /// Visit all the instruction definitions for this target to gather and 49776686496SAndrew Trick /// enumerate the itinerary classes. These are the explicitly specified 49876686496SAndrew Trick /// SchedClasses. More SchedClasses may be inferred. 49976686496SAndrew Trick void CodeGenSchedModels::collectSchedClasses() { 50076686496SAndrew Trick 50176686496SAndrew Trick // NoItinerary is always the first class at Idx=0 50287255e34SAndrew Trick SchedClasses.resize(1); 503bf8a28dcSAndrew Trick SchedClasses.back().Index = 0; 504bf8a28dcSAndrew Trick SchedClasses.back().Name = "NoInstrModel"; 505bf8a28dcSAndrew Trick SchedClasses.back().ItinClassDef = Records.getDef("NoItinerary"); 50676686496SAndrew Trick SchedClasses.back().ProcIndices.push_back(0); 50787255e34SAndrew Trick 508bf8a28dcSAndrew Trick // Create a SchedClass for each unique combination of itinerary class and 509bf8a28dcSAndrew Trick // SchedRW list. 510*8a417c1fSCraig Topper for (const CodeGenInstruction *Inst : Target.instructions()) { 511*8a417c1fSCraig Topper Record *ItinDef = Inst->TheDef->getValueAsDef("Itinerary"); 51276686496SAndrew Trick IdxVec Writes, Reads; 513*8a417c1fSCraig Topper if (!Inst->TheDef->isValueUnset("SchedRW")) 514*8a417c1fSCraig Topper findRWs(Inst->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads); 515bf8a28dcSAndrew Trick 51676686496SAndrew Trick // ProcIdx == 0 indicates the class applies to all processors. 51776686496SAndrew Trick IdxVec ProcIndices(1, 0); 518bf8a28dcSAndrew Trick 519bf8a28dcSAndrew Trick unsigned SCIdx = addSchedClass(ItinDef, Writes, Reads, ProcIndices); 520*8a417c1fSCraig Topper InstrClassMap[Inst->TheDef] = SCIdx; 52187255e34SAndrew Trick } 5229257b8f8SAndrew Trick // Create classes for InstRW defs. 52376686496SAndrew Trick RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW"); 52476686496SAndrew Trick std::sort(InstRWDefs.begin(), InstRWDefs.end(), LessRecord()); 52576686496SAndrew Trick for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI) 52676686496SAndrew Trick createInstRWClass(*OI); 52787255e34SAndrew Trick 52876686496SAndrew Trick NumInstrSchedClasses = SchedClasses.size(); 52987255e34SAndrew Trick 53076686496SAndrew Trick bool EnableDump = false; 53176686496SAndrew Trick DEBUG(EnableDump = true); 53276686496SAndrew Trick if (!EnableDump) 53387255e34SAndrew Trick return; 534bf8a28dcSAndrew Trick 535*8a417c1fSCraig Topper for (const CodeGenInstruction *Inst : Target.instructions()) { 536*8a417c1fSCraig Topper std::string InstName = Inst->TheDef->getName(); 537*8a417c1fSCraig Topper unsigned SCIdx = InstrClassMap.lookup(Inst->TheDef); 538bf8a28dcSAndrew Trick if (!SCIdx) { 539*8a417c1fSCraig Topper dbgs() << "No machine model for " << Inst->TheDef->getName() << '\n'; 540bf8a28dcSAndrew Trick continue; 541bf8a28dcSAndrew Trick } 542bf8a28dcSAndrew Trick CodeGenSchedClass &SC = getSchedClass(SCIdx); 543bf8a28dcSAndrew Trick if (SC.ProcIndices[0] != 0) 544*8a417c1fSCraig Topper PrintFatalError(Inst->TheDef->getLoc(), "Instruction's sched class " 545bf8a28dcSAndrew Trick "must not be subtarget specific."); 546bf8a28dcSAndrew Trick 547bf8a28dcSAndrew Trick IdxVec ProcIndices; 548bf8a28dcSAndrew Trick if (SC.ItinClassDef->getName() != "NoItinerary") { 549bf8a28dcSAndrew Trick ProcIndices.push_back(0); 550bf8a28dcSAndrew Trick dbgs() << "Itinerary for " << InstName << ": " 551bf8a28dcSAndrew Trick << SC.ItinClassDef->getName() << '\n'; 552bf8a28dcSAndrew Trick } 553bf8a28dcSAndrew Trick if (!SC.Writes.empty()) { 554bf8a28dcSAndrew Trick ProcIndices.push_back(0); 55576686496SAndrew Trick dbgs() << "SchedRW machine model for " << InstName; 556bf8a28dcSAndrew Trick for (IdxIter WI = SC.Writes.begin(), WE = SC.Writes.end(); WI != WE; ++WI) 55776686496SAndrew Trick dbgs() << " " << SchedWrites[*WI].Name; 558bf8a28dcSAndrew Trick for (IdxIter RI = SC.Reads.begin(), RE = SC.Reads.end(); RI != RE; ++RI) 55976686496SAndrew Trick dbgs() << " " << SchedReads[*RI].Name; 56076686496SAndrew Trick dbgs() << '\n'; 56176686496SAndrew Trick } 56276686496SAndrew Trick const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs; 56376686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); 56476686496SAndrew Trick RWI != RWE; ++RWI) { 56576686496SAndrew Trick const CodeGenProcModel &ProcModel = 56676686496SAndrew Trick getProcModel((*RWI)->getValueAsDef("SchedModel")); 567bf8a28dcSAndrew Trick ProcIndices.push_back(ProcModel.Index); 5687aba6beaSAndrew Trick dbgs() << "InstRW on " << ProcModel.ModelName << " for " << InstName; 56976686496SAndrew Trick IdxVec Writes; 57076686496SAndrew Trick IdxVec Reads; 57176686496SAndrew Trick findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"), 57276686496SAndrew Trick Writes, Reads); 57376686496SAndrew Trick for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI) 57476686496SAndrew Trick dbgs() << " " << SchedWrites[*WI].Name; 57576686496SAndrew Trick for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI) 57676686496SAndrew Trick dbgs() << " " << SchedReads[*RI].Name; 57776686496SAndrew Trick dbgs() << '\n'; 57876686496SAndrew Trick } 579bf8a28dcSAndrew Trick for (std::vector<CodeGenProcModel>::iterator PI = ProcModels.begin(), 580bf8a28dcSAndrew Trick PE = ProcModels.end(); PI != PE; ++PI) { 581bf8a28dcSAndrew Trick if (!std::count(ProcIndices.begin(), ProcIndices.end(), PI->Index)) 582*8a417c1fSCraig Topper dbgs() << "No machine model for " << Inst->TheDef->getName() 583bf8a28dcSAndrew Trick << " on processor " << PI->ModelName << '\n'; 58487255e34SAndrew Trick } 58587255e34SAndrew Trick } 58676686496SAndrew Trick } 58776686496SAndrew Trick 58876686496SAndrew Trick /// Find an SchedClass that has been inferred from a per-operand list of 58976686496SAndrew Trick /// SchedWrites and SchedReads. 590bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::findSchedClassIdx(Record *ItinClassDef, 591bf8a28dcSAndrew Trick const IdxVec &Writes, 59276686496SAndrew Trick const IdxVec &Reads) const { 59376686496SAndrew Trick for (SchedClassIter I = schedClassBegin(), E = schedClassEnd(); I != E; ++I) { 594bf8a28dcSAndrew Trick if (I->ItinClassDef == ItinClassDef 595bf8a28dcSAndrew Trick && I->Writes == Writes && I->Reads == Reads) { 59676686496SAndrew Trick return I - schedClassBegin(); 59776686496SAndrew Trick } 59876686496SAndrew Trick } 59976686496SAndrew Trick return 0; 60076686496SAndrew Trick } 60176686496SAndrew Trick 60276686496SAndrew Trick // Get the SchedClass index for an instruction. 60376686496SAndrew Trick unsigned CodeGenSchedModels::getSchedClassIdx( 60476686496SAndrew Trick const CodeGenInstruction &Inst) const { 60576686496SAndrew Trick 606bf8a28dcSAndrew Trick return InstrClassMap.lookup(Inst.TheDef); 60776686496SAndrew Trick } 60876686496SAndrew Trick 60976686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName( 610bf8a28dcSAndrew Trick Record *ItinClassDef, const IdxVec &OperWrites, const IdxVec &OperReads) { 61176686496SAndrew Trick 61276686496SAndrew Trick std::string Name; 613bf8a28dcSAndrew Trick if (ItinClassDef && ItinClassDef->getName() != "NoItinerary") 614bf8a28dcSAndrew Trick Name = ItinClassDef->getName(); 61576686496SAndrew Trick for (IdxIter WI = OperWrites.begin(), WE = OperWrites.end(); WI != WE; ++WI) { 616bf8a28dcSAndrew Trick if (!Name.empty()) 61776686496SAndrew Trick Name += '_'; 61876686496SAndrew Trick Name += SchedWrites[*WI].Name; 61976686496SAndrew Trick } 62076686496SAndrew Trick for (IdxIter RI = OperReads.begin(), RE = OperReads.end(); RI != RE; ++RI) { 62176686496SAndrew Trick Name += '_'; 62276686496SAndrew Trick Name += SchedReads[*RI].Name; 62376686496SAndrew Trick } 62476686496SAndrew Trick return Name; 62576686496SAndrew Trick } 62676686496SAndrew Trick 62776686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) { 62876686496SAndrew Trick 62976686496SAndrew Trick std::string Name; 63076686496SAndrew Trick for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) { 63176686496SAndrew Trick if (I != InstDefs.begin()) 63276686496SAndrew Trick Name += '_'; 63376686496SAndrew Trick Name += (*I)->getName(); 63476686496SAndrew Trick } 63576686496SAndrew Trick return Name; 63676686496SAndrew Trick } 63776686496SAndrew Trick 638bf8a28dcSAndrew Trick /// Add an inferred sched class from an itinerary class and per-operand list of 639bf8a28dcSAndrew Trick /// SchedWrites and SchedReads. ProcIndices contains the set of IDs of 640bf8a28dcSAndrew Trick /// processors that may utilize this class. 641bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::addSchedClass(Record *ItinClassDef, 642bf8a28dcSAndrew Trick const IdxVec &OperWrites, 64376686496SAndrew Trick const IdxVec &OperReads, 64476686496SAndrew Trick const IdxVec &ProcIndices) 64576686496SAndrew Trick { 64676686496SAndrew Trick assert(!ProcIndices.empty() && "expect at least one ProcIdx"); 64776686496SAndrew Trick 648bf8a28dcSAndrew Trick unsigned Idx = findSchedClassIdx(ItinClassDef, OperWrites, OperReads); 649bf8a28dcSAndrew Trick if (Idx || SchedClasses[0].isKeyEqual(ItinClassDef, OperWrites, OperReads)) { 65076686496SAndrew Trick IdxVec PI; 65176686496SAndrew Trick std::set_union(SchedClasses[Idx].ProcIndices.begin(), 65276686496SAndrew Trick SchedClasses[Idx].ProcIndices.end(), 65376686496SAndrew Trick ProcIndices.begin(), ProcIndices.end(), 65476686496SAndrew Trick std::back_inserter(PI)); 65576686496SAndrew Trick SchedClasses[Idx].ProcIndices.swap(PI); 65676686496SAndrew Trick return Idx; 65776686496SAndrew Trick } 65876686496SAndrew Trick Idx = SchedClasses.size(); 65976686496SAndrew Trick SchedClasses.resize(Idx+1); 66076686496SAndrew Trick CodeGenSchedClass &SC = SchedClasses.back(); 661bf8a28dcSAndrew Trick SC.Index = Idx; 662bf8a28dcSAndrew Trick SC.Name = createSchedClassName(ItinClassDef, OperWrites, OperReads); 663bf8a28dcSAndrew Trick SC.ItinClassDef = ItinClassDef; 66476686496SAndrew Trick SC.Writes = OperWrites; 66576686496SAndrew Trick SC.Reads = OperReads; 66676686496SAndrew Trick SC.ProcIndices = ProcIndices; 66776686496SAndrew Trick 66876686496SAndrew Trick return Idx; 66976686496SAndrew Trick } 67076686496SAndrew Trick 67176686496SAndrew Trick // Create classes for each set of opcodes that are in the same InstReadWrite 67276686496SAndrew Trick // definition across all processors. 67376686496SAndrew Trick void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) { 67476686496SAndrew Trick // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that 67576686496SAndrew Trick // intersects with an existing class via a previous InstRWDef. Instrs that do 67676686496SAndrew Trick // not intersect with an existing class refer back to their former class as 67776686496SAndrew Trick // determined from ItinDef or SchedRW. 67876686496SAndrew Trick SmallVector<std::pair<unsigned, SmallVector<Record *, 8> >, 4> ClassInstrs; 67976686496SAndrew Trick // Sort Instrs into sets. 6809e1deb69SAndrew Trick const RecVec *InstDefs = Sets.expand(InstRWDef); 6819e1deb69SAndrew Trick if (InstDefs->empty()) 682635debe8SJoerg Sonnenberger PrintFatalError(InstRWDef->getLoc(), "No matching instruction opcodes"); 6839e1deb69SAndrew Trick 6849e1deb69SAndrew Trick for (RecIter I = InstDefs->begin(), E = InstDefs->end(); I != E; ++I) { 68576686496SAndrew Trick InstClassMapTy::const_iterator Pos = InstrClassMap.find(*I); 686bf8a28dcSAndrew Trick if (Pos == InstrClassMap.end()) 687bf8a28dcSAndrew Trick PrintFatalError((*I)->getLoc(), "No sched class for instruction."); 688bf8a28dcSAndrew Trick unsigned SCIdx = Pos->second; 68976686496SAndrew Trick unsigned CIdx = 0, CEnd = ClassInstrs.size(); 69076686496SAndrew Trick for (; CIdx != CEnd; ++CIdx) { 69176686496SAndrew Trick if (ClassInstrs[CIdx].first == SCIdx) 69276686496SAndrew Trick break; 69376686496SAndrew Trick } 69476686496SAndrew Trick if (CIdx == CEnd) { 69576686496SAndrew Trick ClassInstrs.resize(CEnd + 1); 69676686496SAndrew Trick ClassInstrs[CIdx].first = SCIdx; 69776686496SAndrew Trick } 69876686496SAndrew Trick ClassInstrs[CIdx].second.push_back(*I); 69976686496SAndrew Trick } 70076686496SAndrew Trick // For each set of Instrs, create a new class if necessary, and map or remap 70176686496SAndrew Trick // the Instrs to it. 70276686496SAndrew Trick unsigned CIdx = 0, CEnd = ClassInstrs.size(); 70376686496SAndrew Trick for (; CIdx != CEnd; ++CIdx) { 70476686496SAndrew Trick unsigned OldSCIdx = ClassInstrs[CIdx].first; 70576686496SAndrew Trick ArrayRef<Record*> InstDefs = ClassInstrs[CIdx].second; 70676686496SAndrew Trick // If the all instrs in the current class are accounted for, then leave 70776686496SAndrew Trick // them mapped to their old class. 70878a08517SAndrew Trick if (OldSCIdx) { 70978a08517SAndrew Trick const RecVec &RWDefs = SchedClasses[OldSCIdx].InstRWs; 71078a08517SAndrew Trick if (!RWDefs.empty()) { 71178a08517SAndrew Trick const RecVec *OrigInstDefs = Sets.expand(RWDefs[0]); 71278a08517SAndrew Trick unsigned OrigNumInstrs = 0; 71378a08517SAndrew Trick for (RecIter I = OrigInstDefs->begin(), E = OrigInstDefs->end(); 71478a08517SAndrew Trick I != E; ++I) { 71578a08517SAndrew Trick if (InstrClassMap[*I] == OldSCIdx) 71678a08517SAndrew Trick ++OrigNumInstrs; 71778a08517SAndrew Trick } 71878a08517SAndrew Trick if (OrigNumInstrs == InstDefs.size()) { 71976686496SAndrew Trick assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 && 72076686496SAndrew Trick "expected a generic SchedClass"); 72178a08517SAndrew Trick DEBUG(dbgs() << "InstRW: Reuse SC " << OldSCIdx << ":" 72278a08517SAndrew Trick << SchedClasses[OldSCIdx].Name << " on " 72378a08517SAndrew Trick << InstRWDef->getValueAsDef("SchedModel")->getName() << "\n"); 72478a08517SAndrew Trick SchedClasses[OldSCIdx].InstRWs.push_back(InstRWDef); 72576686496SAndrew Trick continue; 72676686496SAndrew Trick } 72778a08517SAndrew Trick } 72878a08517SAndrew Trick } 72976686496SAndrew Trick unsigned SCIdx = SchedClasses.size(); 73076686496SAndrew Trick SchedClasses.resize(SCIdx+1); 73176686496SAndrew Trick CodeGenSchedClass &SC = SchedClasses.back(); 732bf8a28dcSAndrew Trick SC.Index = SCIdx; 73376686496SAndrew Trick SC.Name = createSchedClassName(InstDefs); 73478a08517SAndrew Trick DEBUG(dbgs() << "InstRW: New SC " << SCIdx << ":" << SC.Name << " on " 73578a08517SAndrew Trick << InstRWDef->getValueAsDef("SchedModel")->getName() << "\n"); 73678a08517SAndrew Trick 73776686496SAndrew Trick // Preserve ItinDef and Writes/Reads for processors without an InstRW entry. 73876686496SAndrew Trick SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef; 73976686496SAndrew Trick SC.Writes = SchedClasses[OldSCIdx].Writes; 74076686496SAndrew Trick SC.Reads = SchedClasses[OldSCIdx].Reads; 74176686496SAndrew Trick SC.ProcIndices.push_back(0); 74276686496SAndrew Trick // Map each Instr to this new class. 74376686496SAndrew Trick // Note that InstDefs may be a smaller list than InstRWDef's "Instrs". 7449e1deb69SAndrew Trick Record *RWModelDef = InstRWDef->getValueAsDef("SchedModel"); 7459e1deb69SAndrew Trick SmallSet<unsigned, 4> RemappedClassIDs; 74676686496SAndrew Trick for (ArrayRef<Record*>::const_iterator 74776686496SAndrew Trick II = InstDefs.begin(), IE = InstDefs.end(); II != IE; ++II) { 74876686496SAndrew Trick unsigned OldSCIdx = InstrClassMap[*II]; 74970573dcdSDavid Blaikie if (OldSCIdx && RemappedClassIDs.insert(OldSCIdx).second) { 7509e1deb69SAndrew Trick for (RecIter RI = SchedClasses[OldSCIdx].InstRWs.begin(), 7519e1deb69SAndrew Trick RE = SchedClasses[OldSCIdx].InstRWs.end(); RI != RE; ++RI) { 7529e1deb69SAndrew Trick if ((*RI)->getValueAsDef("SchedModel") == RWModelDef) { 753635debe8SJoerg Sonnenberger PrintFatalError(InstRWDef->getLoc(), "Overlapping InstRW def " + 7549e1deb69SAndrew Trick (*II)->getName() + " also matches " + 7559e1deb69SAndrew Trick (*RI)->getValue("Instrs")->getValue()->getAsString()); 7569e1deb69SAndrew Trick } 7579e1deb69SAndrew Trick assert(*RI != InstRWDef && "SchedClass has duplicate InstRW def"); 7589e1deb69SAndrew Trick SC.InstRWs.push_back(*RI); 7599e1deb69SAndrew Trick } 76076686496SAndrew Trick } 76176686496SAndrew Trick InstrClassMap[*II] = SCIdx; 76276686496SAndrew Trick } 76376686496SAndrew Trick SC.InstRWs.push_back(InstRWDef); 76476686496SAndrew Trick } 76587255e34SAndrew Trick } 76687255e34SAndrew Trick 767bf8a28dcSAndrew Trick // True if collectProcItins found anything. 768bf8a28dcSAndrew Trick bool CodeGenSchedModels::hasItineraries() const { 769bf8a28dcSAndrew Trick for (CodeGenSchedModels::ProcIter PI = procModelBegin(), PE = procModelEnd(); 770bf8a28dcSAndrew Trick PI != PE; ++PI) { 771bf8a28dcSAndrew Trick if (PI->hasItineraries()) 772bf8a28dcSAndrew Trick return true; 773bf8a28dcSAndrew Trick } 774bf8a28dcSAndrew Trick return false; 775bf8a28dcSAndrew Trick } 776bf8a28dcSAndrew Trick 77787255e34SAndrew Trick // Gather the processor itineraries. 77876686496SAndrew Trick void CodeGenSchedModels::collectProcItins() { 779*8a417c1fSCraig Topper for (CodeGenProcModel &ProcModel : ProcModels) { 780bf8a28dcSAndrew Trick if (!ProcModel.hasItineraries()) 78176686496SAndrew Trick continue; 78287255e34SAndrew Trick 783bf8a28dcSAndrew Trick RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID"); 784bf8a28dcSAndrew Trick assert(!ItinRecords.empty() && "ProcModel.hasItineraries is incorrect"); 785bf8a28dcSAndrew Trick 786bf8a28dcSAndrew Trick // Populate ItinDefList with Itinerary records. 787bf8a28dcSAndrew Trick ProcModel.ItinDefList.resize(NumInstrSchedClasses); 78887255e34SAndrew Trick 78987255e34SAndrew Trick // Insert each itinerary data record in the correct position within 79087255e34SAndrew Trick // the processor model's ItinDefList. 79187255e34SAndrew Trick for (unsigned i = 0, N = ItinRecords.size(); i < N; i++) { 79287255e34SAndrew Trick Record *ItinData = ItinRecords[i]; 79387255e34SAndrew Trick Record *ItinDef = ItinData->getValueAsDef("TheClass"); 794e7bac5f5SAndrew Trick bool FoundClass = false; 795e7bac5f5SAndrew Trick for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd(); 796e7bac5f5SAndrew Trick SCI != SCE; ++SCI) { 797e7bac5f5SAndrew Trick // Multiple SchedClasses may share an itinerary. Update all of them. 798bf8a28dcSAndrew Trick if (SCI->ItinClassDef == ItinDef) { 799bf8a28dcSAndrew Trick ProcModel.ItinDefList[SCI->Index] = ItinData; 800e7bac5f5SAndrew Trick FoundClass = true; 80187255e34SAndrew Trick } 802bf8a28dcSAndrew Trick } 803e7bac5f5SAndrew Trick if (!FoundClass) { 804bf8a28dcSAndrew Trick DEBUG(dbgs() << ProcModel.ItinsDef->getName() 805bf8a28dcSAndrew Trick << " missing class for itinerary " << ItinDef->getName() << '\n'); 806bf8a28dcSAndrew Trick } 80787255e34SAndrew Trick } 80887255e34SAndrew Trick // Check for missing itinerary entries. 80987255e34SAndrew Trick assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec"); 81076686496SAndrew Trick DEBUG( 81187255e34SAndrew Trick for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) { 81287255e34SAndrew Trick if (!ProcModel.ItinDefList[i]) 81376686496SAndrew Trick dbgs() << ProcModel.ItinsDef->getName() 81476686496SAndrew Trick << " missing itinerary for class " 81576686496SAndrew Trick << SchedClasses[i].Name << '\n'; 81676686496SAndrew Trick }); 81787255e34SAndrew Trick } 81887255e34SAndrew Trick } 81976686496SAndrew Trick 82076686496SAndrew Trick // Gather the read/write types for each itinerary class. 82176686496SAndrew Trick void CodeGenSchedModels::collectProcItinRW() { 82276686496SAndrew Trick RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW"); 82376686496SAndrew Trick std::sort(ItinRWDefs.begin(), ItinRWDefs.end(), LessRecord()); 82476686496SAndrew Trick for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) { 82576686496SAndrew Trick if (!(*II)->getValueInit("SchedModel")->isComplete()) 826635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "SchedModel is undefined"); 82776686496SAndrew Trick Record *ModelDef = (*II)->getValueAsDef("SchedModel"); 82876686496SAndrew Trick ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef); 82976686496SAndrew Trick if (I == ProcModelMap.end()) { 830635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "Undefined SchedMachineModel " 83176686496SAndrew Trick + ModelDef->getName()); 83276686496SAndrew Trick } 83376686496SAndrew Trick ProcModels[I->second].ItinRWDefs.push_back(*II); 83476686496SAndrew Trick } 83576686496SAndrew Trick } 83676686496SAndrew Trick 83733401e84SAndrew Trick /// Infer new classes from existing classes. In the process, this may create new 83833401e84SAndrew Trick /// SchedWrites from sequences of existing SchedWrites. 83933401e84SAndrew Trick void CodeGenSchedModels::inferSchedClasses() { 840bf8a28dcSAndrew Trick DEBUG(dbgs() << NumInstrSchedClasses << " instr sched classes.\n"); 841bf8a28dcSAndrew Trick 84233401e84SAndrew Trick // Visit all existing classes and newly created classes. 84333401e84SAndrew Trick for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) { 844bf8a28dcSAndrew Trick assert(SchedClasses[Idx].Index == Idx && "bad SCIdx"); 845bf8a28dcSAndrew Trick 84633401e84SAndrew Trick if (SchedClasses[Idx].ItinClassDef) 84733401e84SAndrew Trick inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx); 848bf8a28dcSAndrew Trick if (!SchedClasses[Idx].InstRWs.empty()) 84933401e84SAndrew Trick inferFromInstRWs(Idx); 850bf8a28dcSAndrew Trick if (!SchedClasses[Idx].Writes.empty()) { 85133401e84SAndrew Trick inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads, 85233401e84SAndrew Trick Idx, SchedClasses[Idx].ProcIndices); 85333401e84SAndrew Trick } 85433401e84SAndrew Trick assert(SchedClasses.size() < (NumInstrSchedClasses*6) && 85533401e84SAndrew Trick "too many SchedVariants"); 85633401e84SAndrew Trick } 85733401e84SAndrew Trick } 85833401e84SAndrew Trick 85933401e84SAndrew Trick /// Infer classes from per-processor itinerary resources. 86033401e84SAndrew Trick void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef, 86133401e84SAndrew Trick unsigned FromClassIdx) { 86233401e84SAndrew Trick for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) { 86333401e84SAndrew Trick const CodeGenProcModel &PM = ProcModels[PIdx]; 86433401e84SAndrew Trick // For all ItinRW entries. 86533401e84SAndrew Trick bool HasMatch = false; 86633401e84SAndrew Trick for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end(); 86733401e84SAndrew Trick II != IE; ++II) { 86833401e84SAndrew Trick RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses"); 86933401e84SAndrew Trick if (!std::count(Matched.begin(), Matched.end(), ItinClassDef)) 87033401e84SAndrew Trick continue; 87133401e84SAndrew Trick if (HasMatch) 872635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "Duplicate itinerary class " 87333401e84SAndrew Trick + ItinClassDef->getName() 87433401e84SAndrew Trick + " in ItinResources for " + PM.ModelName); 87533401e84SAndrew Trick HasMatch = true; 87633401e84SAndrew Trick IdxVec Writes, Reads; 87733401e84SAndrew Trick findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 87833401e84SAndrew Trick IdxVec ProcIndices(1, PIdx); 87933401e84SAndrew Trick inferFromRW(Writes, Reads, FromClassIdx, ProcIndices); 88033401e84SAndrew Trick } 88133401e84SAndrew Trick } 88233401e84SAndrew Trick } 88333401e84SAndrew Trick 88433401e84SAndrew Trick /// Infer classes from per-processor InstReadWrite definitions. 88533401e84SAndrew Trick void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) { 88658bd79c4SBenjamin Kramer for (unsigned I = 0, E = SchedClasses[SCIdx].InstRWs.size(); I != E; ++I) { 887b22643a4SBenjamin Kramer assert(SchedClasses[SCIdx].InstRWs.size() == E && "InstrRWs was mutated!"); 88858bd79c4SBenjamin Kramer Record *Rec = SchedClasses[SCIdx].InstRWs[I]; 88958bd79c4SBenjamin Kramer const RecVec *InstDefs = Sets.expand(Rec); 8909e1deb69SAndrew Trick RecIter II = InstDefs->begin(), IE = InstDefs->end(); 89133401e84SAndrew Trick for (; II != IE; ++II) { 89233401e84SAndrew Trick if (InstrClassMap[*II] == SCIdx) 89333401e84SAndrew Trick break; 89433401e84SAndrew Trick } 89533401e84SAndrew Trick // If this class no longer has any instructions mapped to it, it has become 89633401e84SAndrew Trick // irrelevant. 89733401e84SAndrew Trick if (II == IE) 89833401e84SAndrew Trick continue; 89933401e84SAndrew Trick IdxVec Writes, Reads; 90058bd79c4SBenjamin Kramer findRWs(Rec->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 90158bd79c4SBenjamin Kramer unsigned PIdx = getProcModel(Rec->getValueAsDef("SchedModel")).Index; 90233401e84SAndrew Trick IdxVec ProcIndices(1, PIdx); 90358bd79c4SBenjamin Kramer inferFromRW(Writes, Reads, SCIdx, ProcIndices); // May mutate SchedClasses. 90433401e84SAndrew Trick } 90533401e84SAndrew Trick } 90633401e84SAndrew Trick 90733401e84SAndrew Trick namespace { 9089257b8f8SAndrew Trick // Helper for substituteVariantOperand. 9099257b8f8SAndrew Trick struct TransVariant { 910da984b1aSAndrew Trick Record *VarOrSeqDef; // Variant or sequence. 911da984b1aSAndrew Trick unsigned RWIdx; // Index of this variant or sequence's matched type. 9129257b8f8SAndrew Trick unsigned ProcIdx; // Processor model index or zero for any. 9139257b8f8SAndrew Trick unsigned TransVecIdx; // Index into PredTransitions::TransVec. 9149257b8f8SAndrew Trick 9159257b8f8SAndrew Trick TransVariant(Record *def, unsigned rwi, unsigned pi, unsigned ti): 916da984b1aSAndrew Trick VarOrSeqDef(def), RWIdx(rwi), ProcIdx(pi), TransVecIdx(ti) {} 9179257b8f8SAndrew Trick }; 9189257b8f8SAndrew Trick 91933401e84SAndrew Trick // Associate a predicate with the SchedReadWrite that it guards. 92033401e84SAndrew Trick // RWIdx is the index of the read/write variant. 92133401e84SAndrew Trick struct PredCheck { 92233401e84SAndrew Trick bool IsRead; 92333401e84SAndrew Trick unsigned RWIdx; 92433401e84SAndrew Trick Record *Predicate; 92533401e84SAndrew Trick 92633401e84SAndrew Trick PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {} 92733401e84SAndrew Trick }; 92833401e84SAndrew Trick 92933401e84SAndrew Trick // A Predicate transition is a list of RW sequences guarded by a PredTerm. 93033401e84SAndrew Trick struct PredTransition { 93133401e84SAndrew Trick // A predicate term is a conjunction of PredChecks. 93233401e84SAndrew Trick SmallVector<PredCheck, 4> PredTerm; 93333401e84SAndrew Trick SmallVector<SmallVector<unsigned,4>, 16> WriteSequences; 93433401e84SAndrew Trick SmallVector<SmallVector<unsigned,4>, 16> ReadSequences; 9359257b8f8SAndrew Trick SmallVector<unsigned, 4> ProcIndices; 93633401e84SAndrew Trick }; 93733401e84SAndrew Trick 93833401e84SAndrew Trick // Encapsulate a set of partially constructed transitions. 93933401e84SAndrew Trick // The results are built by repeated calls to substituteVariants. 94033401e84SAndrew Trick class PredTransitions { 94133401e84SAndrew Trick CodeGenSchedModels &SchedModels; 94233401e84SAndrew Trick 94333401e84SAndrew Trick public: 94433401e84SAndrew Trick std::vector<PredTransition> TransVec; 94533401e84SAndrew Trick 94633401e84SAndrew Trick PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {} 94733401e84SAndrew Trick 94833401e84SAndrew Trick void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq, 94933401e84SAndrew Trick bool IsRead, unsigned StartIdx); 95033401e84SAndrew Trick 95133401e84SAndrew Trick void substituteVariants(const PredTransition &Trans); 95233401e84SAndrew Trick 95333401e84SAndrew Trick #ifndef NDEBUG 95433401e84SAndrew Trick void dump() const; 95533401e84SAndrew Trick #endif 95633401e84SAndrew Trick 95733401e84SAndrew Trick private: 95833401e84SAndrew Trick bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term); 959da984b1aSAndrew Trick void getIntersectingVariants( 960da984b1aSAndrew Trick const CodeGenSchedRW &SchedRW, unsigned TransIdx, 961da984b1aSAndrew Trick std::vector<TransVariant> &IntersectingVariants); 9629257b8f8SAndrew Trick void pushVariant(const TransVariant &VInfo, bool IsRead); 96333401e84SAndrew Trick }; 96433401e84SAndrew Trick } // anonymous 96533401e84SAndrew Trick 96633401e84SAndrew Trick // Return true if this predicate is mutually exclusive with a PredTerm. This 96733401e84SAndrew Trick // degenerates into checking if the predicate is mutually exclusive with any 96833401e84SAndrew Trick // predicate in the Term's conjunction. 96933401e84SAndrew Trick // 97033401e84SAndrew Trick // All predicates associated with a given SchedRW are considered mutually 97133401e84SAndrew Trick // exclusive. This should work even if the conditions expressed by the 97233401e84SAndrew Trick // predicates are not exclusive because the predicates for a given SchedWrite 97333401e84SAndrew Trick // are always checked in the order they are defined in the .td file. Later 97433401e84SAndrew Trick // conditions implicitly negate any prior condition. 97533401e84SAndrew Trick bool PredTransitions::mutuallyExclusive(Record *PredDef, 97633401e84SAndrew Trick ArrayRef<PredCheck> Term) { 97733401e84SAndrew Trick 97833401e84SAndrew Trick for (ArrayRef<PredCheck>::iterator I = Term.begin(), E = Term.end(); 97933401e84SAndrew Trick I != E; ++I) { 98033401e84SAndrew Trick if (I->Predicate == PredDef) 98133401e84SAndrew Trick return false; 98233401e84SAndrew Trick 98333401e84SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(I->RWIdx, I->IsRead); 98433401e84SAndrew Trick assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant"); 98533401e84SAndrew Trick RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants"); 98633401e84SAndrew Trick for (RecIter VI = Variants.begin(), VE = Variants.end(); VI != VE; ++VI) { 98733401e84SAndrew Trick if ((*VI)->getValueAsDef("Predicate") == PredDef) 98833401e84SAndrew Trick return true; 98933401e84SAndrew Trick } 99033401e84SAndrew Trick } 99133401e84SAndrew Trick return false; 99233401e84SAndrew Trick } 99333401e84SAndrew Trick 994da984b1aSAndrew Trick static bool hasAliasedVariants(const CodeGenSchedRW &RW, 995da984b1aSAndrew Trick CodeGenSchedModels &SchedModels) { 996da984b1aSAndrew Trick if (RW.HasVariants) 997da984b1aSAndrew Trick return true; 998da984b1aSAndrew Trick 999da984b1aSAndrew Trick for (RecIter I = RW.Aliases.begin(), E = RW.Aliases.end(); I != E; ++I) { 1000da984b1aSAndrew Trick const CodeGenSchedRW &AliasRW = 1001da984b1aSAndrew Trick SchedModels.getSchedRW((*I)->getValueAsDef("AliasRW")); 1002da984b1aSAndrew Trick if (AliasRW.HasVariants) 1003da984b1aSAndrew Trick return true; 1004da984b1aSAndrew Trick if (AliasRW.IsSequence) { 1005da984b1aSAndrew Trick IdxVec ExpandedRWs; 1006da984b1aSAndrew Trick SchedModels.expandRWSequence(AliasRW.Index, ExpandedRWs, AliasRW.IsRead); 1007da984b1aSAndrew Trick for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end(); 1008da984b1aSAndrew Trick SI != SE; ++SI) { 1009da984b1aSAndrew Trick if (hasAliasedVariants(SchedModels.getSchedRW(*SI, AliasRW.IsRead), 1010da984b1aSAndrew Trick SchedModels)) { 1011da984b1aSAndrew Trick return true; 1012da984b1aSAndrew Trick } 1013da984b1aSAndrew Trick } 1014da984b1aSAndrew Trick } 1015da984b1aSAndrew Trick } 1016da984b1aSAndrew Trick return false; 1017da984b1aSAndrew Trick } 1018da984b1aSAndrew Trick 1019da984b1aSAndrew Trick static bool hasVariant(ArrayRef<PredTransition> Transitions, 1020da984b1aSAndrew Trick CodeGenSchedModels &SchedModels) { 1021da984b1aSAndrew Trick for (ArrayRef<PredTransition>::iterator 1022da984b1aSAndrew Trick PTI = Transitions.begin(), PTE = Transitions.end(); 1023da984b1aSAndrew Trick PTI != PTE; ++PTI) { 1024da984b1aSAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 1025da984b1aSAndrew Trick WSI = PTI->WriteSequences.begin(), WSE = PTI->WriteSequences.end(); 1026da984b1aSAndrew Trick WSI != WSE; ++WSI) { 1027da984b1aSAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 1028da984b1aSAndrew Trick WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) { 1029da984b1aSAndrew Trick if (hasAliasedVariants(SchedModels.getSchedWrite(*WI), SchedModels)) 1030da984b1aSAndrew Trick return true; 1031da984b1aSAndrew Trick } 1032da984b1aSAndrew Trick } 1033da984b1aSAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 1034da984b1aSAndrew Trick RSI = PTI->ReadSequences.begin(), RSE = PTI->ReadSequences.end(); 1035da984b1aSAndrew Trick RSI != RSE; ++RSI) { 1036da984b1aSAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 1037da984b1aSAndrew Trick RI = RSI->begin(), RE = RSI->end(); RI != RE; ++RI) { 1038da984b1aSAndrew Trick if (hasAliasedVariants(SchedModels.getSchedRead(*RI), SchedModels)) 1039da984b1aSAndrew Trick return true; 1040da984b1aSAndrew Trick } 1041da984b1aSAndrew Trick } 1042da984b1aSAndrew Trick } 1043da984b1aSAndrew Trick return false; 1044da984b1aSAndrew Trick } 1045da984b1aSAndrew Trick 1046da984b1aSAndrew Trick // Populate IntersectingVariants with any variants or aliased sequences of the 1047da984b1aSAndrew Trick // given SchedRW whose processor indices and predicates are not mutually 1048d97ff1fcSAndrew Trick // exclusive with the given transition. 1049da984b1aSAndrew Trick void PredTransitions::getIntersectingVariants( 1050da984b1aSAndrew Trick const CodeGenSchedRW &SchedRW, unsigned TransIdx, 1051da984b1aSAndrew Trick std::vector<TransVariant> &IntersectingVariants) { 1052da984b1aSAndrew Trick 1053d97ff1fcSAndrew Trick bool GenericRW = false; 1054d97ff1fcSAndrew Trick 1055da984b1aSAndrew Trick std::vector<TransVariant> Variants; 1056da984b1aSAndrew Trick if (SchedRW.HasVariants) { 1057da984b1aSAndrew Trick unsigned VarProcIdx = 0; 1058da984b1aSAndrew Trick if (SchedRW.TheDef->getValueInit("SchedModel")->isComplete()) { 1059da984b1aSAndrew Trick Record *ModelDef = SchedRW.TheDef->getValueAsDef("SchedModel"); 1060da984b1aSAndrew Trick VarProcIdx = SchedModels.getProcModel(ModelDef).Index; 1061da984b1aSAndrew Trick } 1062da984b1aSAndrew Trick // Push each variant. Assign TransVecIdx later. 1063da984b1aSAndrew Trick const RecVec VarDefs = SchedRW.TheDef->getValueAsListOfDefs("Variants"); 1064da984b1aSAndrew Trick for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI) 1065da984b1aSAndrew Trick Variants.push_back(TransVariant(*RI, SchedRW.Index, VarProcIdx, 0)); 1066d97ff1fcSAndrew Trick if (VarProcIdx == 0) 1067d97ff1fcSAndrew Trick GenericRW = true; 1068da984b1aSAndrew Trick } 1069da984b1aSAndrew Trick for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end(); 1070da984b1aSAndrew Trick AI != AE; ++AI) { 1071da984b1aSAndrew Trick // If either the SchedAlias itself or the SchedReadWrite that it aliases 1072da984b1aSAndrew Trick // to is defined within a processor model, constrain all variants to 1073da984b1aSAndrew Trick // that processor. 1074da984b1aSAndrew Trick unsigned AliasProcIdx = 0; 1075da984b1aSAndrew Trick if ((*AI)->getValueInit("SchedModel")->isComplete()) { 1076da984b1aSAndrew Trick Record *ModelDef = (*AI)->getValueAsDef("SchedModel"); 1077da984b1aSAndrew Trick AliasProcIdx = SchedModels.getProcModel(ModelDef).Index; 1078da984b1aSAndrew Trick } 1079da984b1aSAndrew Trick const CodeGenSchedRW &AliasRW = 1080da984b1aSAndrew Trick SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW")); 1081da984b1aSAndrew Trick 1082da984b1aSAndrew Trick if (AliasRW.HasVariants) { 1083da984b1aSAndrew Trick const RecVec VarDefs = AliasRW.TheDef->getValueAsListOfDefs("Variants"); 1084da984b1aSAndrew Trick for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI) 1085da984b1aSAndrew Trick Variants.push_back(TransVariant(*RI, AliasRW.Index, AliasProcIdx, 0)); 1086da984b1aSAndrew Trick } 1087da984b1aSAndrew Trick if (AliasRW.IsSequence) { 1088da984b1aSAndrew Trick Variants.push_back( 1089da984b1aSAndrew Trick TransVariant(AliasRW.TheDef, SchedRW.Index, AliasProcIdx, 0)); 1090da984b1aSAndrew Trick } 1091d97ff1fcSAndrew Trick if (AliasProcIdx == 0) 1092d97ff1fcSAndrew Trick GenericRW = true; 1093da984b1aSAndrew Trick } 1094da984b1aSAndrew Trick for (unsigned VIdx = 0, VEnd = Variants.size(); VIdx != VEnd; ++VIdx) { 1095da984b1aSAndrew Trick TransVariant &Variant = Variants[VIdx]; 1096da984b1aSAndrew Trick // Don't expand variants if the processor models don't intersect. 1097da984b1aSAndrew Trick // A zero processor index means any processor. 1098b94011fdSCraig Topper SmallVectorImpl<unsigned> &ProcIndices = TransVec[TransIdx].ProcIndices; 1099da984b1aSAndrew Trick if (ProcIndices[0] && Variants[VIdx].ProcIdx) { 1100da984b1aSAndrew Trick unsigned Cnt = std::count(ProcIndices.begin(), ProcIndices.end(), 1101da984b1aSAndrew Trick Variant.ProcIdx); 1102da984b1aSAndrew Trick if (!Cnt) 1103da984b1aSAndrew Trick continue; 1104da984b1aSAndrew Trick if (Cnt > 1) { 1105da984b1aSAndrew Trick const CodeGenProcModel &PM = 1106da984b1aSAndrew Trick *(SchedModels.procModelBegin() + Variant.ProcIdx); 1107635debe8SJoerg Sonnenberger PrintFatalError(Variant.VarOrSeqDef->getLoc(), 1108635debe8SJoerg Sonnenberger "Multiple variants defined for processor " + 1109635debe8SJoerg Sonnenberger PM.ModelName + 1110da984b1aSAndrew Trick " Ensure only one SchedAlias exists per RW."); 1111da984b1aSAndrew Trick } 1112da984b1aSAndrew Trick } 1113da984b1aSAndrew Trick if (Variant.VarOrSeqDef->isSubClassOf("SchedVar")) { 1114da984b1aSAndrew Trick Record *PredDef = Variant.VarOrSeqDef->getValueAsDef("Predicate"); 1115da984b1aSAndrew Trick if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm)) 1116da984b1aSAndrew Trick continue; 1117da984b1aSAndrew Trick } 1118da984b1aSAndrew Trick if (IntersectingVariants.empty()) { 1119da984b1aSAndrew Trick // The first variant builds on the existing transition. 1120da984b1aSAndrew Trick Variant.TransVecIdx = TransIdx; 1121da984b1aSAndrew Trick IntersectingVariants.push_back(Variant); 1122da984b1aSAndrew Trick } 1123da984b1aSAndrew Trick else { 1124da984b1aSAndrew Trick // Push another copy of the current transition for more variants. 1125da984b1aSAndrew Trick Variant.TransVecIdx = TransVec.size(); 1126da984b1aSAndrew Trick IntersectingVariants.push_back(Variant); 1127f6169d02SDan Gohman TransVec.push_back(TransVec[TransIdx]); 1128da984b1aSAndrew Trick } 1129da984b1aSAndrew Trick } 1130d97ff1fcSAndrew Trick if (GenericRW && IntersectingVariants.empty()) { 1131d97ff1fcSAndrew Trick PrintFatalError(SchedRW.TheDef->getLoc(), "No variant of this type has " 1132d97ff1fcSAndrew Trick "a matching predicate on any processor"); 1133d97ff1fcSAndrew Trick } 1134da984b1aSAndrew Trick } 1135da984b1aSAndrew Trick 11369257b8f8SAndrew Trick // Push the Reads/Writes selected by this variant onto the PredTransition 11379257b8f8SAndrew Trick // specified by VInfo. 11389257b8f8SAndrew Trick void PredTransitions:: 11399257b8f8SAndrew Trick pushVariant(const TransVariant &VInfo, bool IsRead) { 11409257b8f8SAndrew Trick 11419257b8f8SAndrew Trick PredTransition &Trans = TransVec[VInfo.TransVecIdx]; 11429257b8f8SAndrew Trick 11439257b8f8SAndrew Trick // If this operand transition is reached through a processor-specific alias, 11449257b8f8SAndrew Trick // then the whole transition is specific to this processor. 11459257b8f8SAndrew Trick if (VInfo.ProcIdx != 0) 11469257b8f8SAndrew Trick Trans.ProcIndices.assign(1, VInfo.ProcIdx); 11479257b8f8SAndrew Trick 114833401e84SAndrew Trick IdxVec SelectedRWs; 1149da984b1aSAndrew Trick if (VInfo.VarOrSeqDef->isSubClassOf("SchedVar")) { 1150da984b1aSAndrew Trick Record *PredDef = VInfo.VarOrSeqDef->getValueAsDef("Predicate"); 1151da984b1aSAndrew Trick Trans.PredTerm.push_back(PredCheck(IsRead, VInfo.RWIdx,PredDef)); 1152da984b1aSAndrew Trick RecVec SelectedDefs = VInfo.VarOrSeqDef->getValueAsListOfDefs("Selected"); 115333401e84SAndrew Trick SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead); 1154da984b1aSAndrew Trick } 1155da984b1aSAndrew Trick else { 1156da984b1aSAndrew Trick assert(VInfo.VarOrSeqDef->isSubClassOf("WriteSequence") && 1157da984b1aSAndrew Trick "variant must be a SchedVariant or aliased WriteSequence"); 1158da984b1aSAndrew Trick SelectedRWs.push_back(SchedModels.getSchedRWIdx(VInfo.VarOrSeqDef, IsRead)); 1159da984b1aSAndrew Trick } 116033401e84SAndrew Trick 11619257b8f8SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(VInfo.RWIdx, IsRead); 116233401e84SAndrew Trick 116333401e84SAndrew Trick SmallVectorImpl<SmallVector<unsigned,4> > &RWSequences = IsRead 116433401e84SAndrew Trick ? Trans.ReadSequences : Trans.WriteSequences; 116533401e84SAndrew Trick if (SchedRW.IsVariadic) { 116633401e84SAndrew Trick unsigned OperIdx = RWSequences.size()-1; 116733401e84SAndrew Trick // Make N-1 copies of this transition's last sequence. 116833401e84SAndrew Trick for (unsigned i = 1, e = SelectedRWs.size(); i != e; ++i) { 11693bd2524bSArnold Schwaighofer // Create a temporary copy the vector could reallocate. 1170f84a03a5SArnold Schwaighofer RWSequences.reserve(RWSequences.size() + 1); 1171f84a03a5SArnold Schwaighofer RWSequences.push_back(RWSequences[OperIdx]); 117233401e84SAndrew Trick } 117333401e84SAndrew Trick // Push each of the N elements of the SelectedRWs onto a copy of the last 117433401e84SAndrew Trick // sequence (split the current operand into N operands). 117533401e84SAndrew Trick // Note that write sequences should be expanded within this loop--the entire 117633401e84SAndrew Trick // sequence belongs to a single operand. 117733401e84SAndrew Trick for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end(); 117833401e84SAndrew Trick RWI != RWE; ++RWI, ++OperIdx) { 117933401e84SAndrew Trick IdxVec ExpandedRWs; 118033401e84SAndrew Trick if (IsRead) 118133401e84SAndrew Trick ExpandedRWs.push_back(*RWI); 118233401e84SAndrew Trick else 118333401e84SAndrew Trick SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead); 118433401e84SAndrew Trick RWSequences[OperIdx].insert(RWSequences[OperIdx].end(), 118533401e84SAndrew Trick ExpandedRWs.begin(), ExpandedRWs.end()); 118633401e84SAndrew Trick } 118733401e84SAndrew Trick assert(OperIdx == RWSequences.size() && "missed a sequence"); 118833401e84SAndrew Trick } 118933401e84SAndrew Trick else { 119033401e84SAndrew Trick // Push this transition's expanded sequence onto this transition's last 119133401e84SAndrew Trick // sequence (add to the current operand's sequence). 119233401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = RWSequences.back(); 119333401e84SAndrew Trick IdxVec ExpandedRWs; 119433401e84SAndrew Trick for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end(); 119533401e84SAndrew Trick RWI != RWE; ++RWI) { 119633401e84SAndrew Trick if (IsRead) 119733401e84SAndrew Trick ExpandedRWs.push_back(*RWI); 119833401e84SAndrew Trick else 119933401e84SAndrew Trick SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead); 120033401e84SAndrew Trick } 120133401e84SAndrew Trick Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end()); 120233401e84SAndrew Trick } 120333401e84SAndrew Trick } 120433401e84SAndrew Trick 120533401e84SAndrew Trick // RWSeq is a sequence of all Reads or all Writes for the next read or write 120633401e84SAndrew Trick // operand. StartIdx is an index into TransVec where partial results 12079257b8f8SAndrew Trick // starts. RWSeq must be applied to all transitions between StartIdx and the end 120833401e84SAndrew Trick // of TransVec. 120933401e84SAndrew Trick void PredTransitions::substituteVariantOperand( 121033401e84SAndrew Trick const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) { 121133401e84SAndrew Trick 121233401e84SAndrew Trick // Visit each original RW within the current sequence. 121333401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 121433401e84SAndrew Trick RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) { 121533401e84SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead); 121633401e84SAndrew Trick // Push this RW on all partial PredTransitions or distribute variants. 121733401e84SAndrew Trick // New PredTransitions may be pushed within this loop which should not be 121833401e84SAndrew Trick // revisited (TransEnd must be loop invariant). 121933401e84SAndrew Trick for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size(); 122033401e84SAndrew Trick TransIdx != TransEnd; ++TransIdx) { 122133401e84SAndrew Trick // In the common case, push RW onto the current operand's sequence. 12229257b8f8SAndrew Trick if (!hasAliasedVariants(SchedRW, SchedModels)) { 122333401e84SAndrew Trick if (IsRead) 122433401e84SAndrew Trick TransVec[TransIdx].ReadSequences.back().push_back(*RWI); 122533401e84SAndrew Trick else 122633401e84SAndrew Trick TransVec[TransIdx].WriteSequences.back().push_back(*RWI); 122733401e84SAndrew Trick continue; 122833401e84SAndrew Trick } 122933401e84SAndrew Trick // Distribute this partial PredTransition across intersecting variants. 1230da984b1aSAndrew Trick // This will push a copies of TransVec[TransIdx] on the back of TransVec. 12319257b8f8SAndrew Trick std::vector<TransVariant> IntersectingVariants; 1232da984b1aSAndrew Trick getIntersectingVariants(SchedRW, TransIdx, IntersectingVariants); 123333401e84SAndrew Trick // Now expand each variant on top of its copy of the transition. 12349257b8f8SAndrew Trick for (std::vector<TransVariant>::const_iterator 123533401e84SAndrew Trick IVI = IntersectingVariants.begin(), 123633401e84SAndrew Trick IVE = IntersectingVariants.end(); 12379257b8f8SAndrew Trick IVI != IVE; ++IVI) { 12389257b8f8SAndrew Trick pushVariant(*IVI, IsRead); 12399257b8f8SAndrew Trick } 124033401e84SAndrew Trick } 124133401e84SAndrew Trick } 124233401e84SAndrew Trick } 124333401e84SAndrew Trick 124433401e84SAndrew Trick // For each variant of a Read/Write in Trans, substitute the sequence of 124533401e84SAndrew Trick // Read/Writes guarded by the variant. This is exponential in the number of 124633401e84SAndrew Trick // variant Read/Writes, but in practice detection of mutually exclusive 124733401e84SAndrew Trick // predicates should result in linear growth in the total number variants. 124833401e84SAndrew Trick // 124933401e84SAndrew Trick // This is one step in a breadth-first search of nested variants. 125033401e84SAndrew Trick void PredTransitions::substituteVariants(const PredTransition &Trans) { 125133401e84SAndrew Trick // Build up a set of partial results starting at the back of 125233401e84SAndrew Trick // PredTransitions. Remember the first new transition. 125333401e84SAndrew Trick unsigned StartIdx = TransVec.size(); 125433401e84SAndrew Trick TransVec.resize(TransVec.size() + 1); 125533401e84SAndrew Trick TransVec.back().PredTerm = Trans.PredTerm; 12569257b8f8SAndrew Trick TransVec.back().ProcIndices = Trans.ProcIndices; 125733401e84SAndrew Trick 125833401e84SAndrew Trick // Visit each original write sequence. 125933401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 126033401e84SAndrew Trick WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end(); 126133401e84SAndrew Trick WSI != WSE; ++WSI) { 126233401e84SAndrew Trick // Push a new (empty) write sequence onto all partial Transitions. 126333401e84SAndrew Trick for (std::vector<PredTransition>::iterator I = 126433401e84SAndrew Trick TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) { 126533401e84SAndrew Trick I->WriteSequences.resize(I->WriteSequences.size() + 1); 126633401e84SAndrew Trick } 126733401e84SAndrew Trick substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx); 126833401e84SAndrew Trick } 126933401e84SAndrew Trick // Visit each original read sequence. 127033401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 127133401e84SAndrew Trick RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end(); 127233401e84SAndrew Trick RSI != RSE; ++RSI) { 127333401e84SAndrew Trick // Push a new (empty) read sequence onto all partial Transitions. 127433401e84SAndrew Trick for (std::vector<PredTransition>::iterator I = 127533401e84SAndrew Trick TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) { 127633401e84SAndrew Trick I->ReadSequences.resize(I->ReadSequences.size() + 1); 127733401e84SAndrew Trick } 127833401e84SAndrew Trick substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx); 127933401e84SAndrew Trick } 128033401e84SAndrew Trick } 128133401e84SAndrew Trick 128233401e84SAndrew Trick // Create a new SchedClass for each variant found by inferFromRW. Pass 128333401e84SAndrew Trick static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions, 12849257b8f8SAndrew Trick unsigned FromClassIdx, 128533401e84SAndrew Trick CodeGenSchedModels &SchedModels) { 128633401e84SAndrew Trick // For each PredTransition, create a new CodeGenSchedTransition, which usually 128733401e84SAndrew Trick // requires creating a new SchedClass. 128833401e84SAndrew Trick for (ArrayRef<PredTransition>::iterator 128933401e84SAndrew Trick I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) { 129033401e84SAndrew Trick IdxVec OperWritesVariant; 129133401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 129233401e84SAndrew Trick WSI = I->WriteSequences.begin(), WSE = I->WriteSequences.end(); 129333401e84SAndrew Trick WSI != WSE; ++WSI) { 129433401e84SAndrew Trick // Create a new write representing the expanded sequence. 129533401e84SAndrew Trick OperWritesVariant.push_back( 129633401e84SAndrew Trick SchedModels.findOrInsertRW(*WSI, /*IsRead=*/false)); 129733401e84SAndrew Trick } 129833401e84SAndrew Trick IdxVec OperReadsVariant; 129933401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 130033401e84SAndrew Trick RSI = I->ReadSequences.begin(), RSE = I->ReadSequences.end(); 130133401e84SAndrew Trick RSI != RSE; ++RSI) { 13029257b8f8SAndrew Trick // Create a new read representing the expanded sequence. 130333401e84SAndrew Trick OperReadsVariant.push_back( 130433401e84SAndrew Trick SchedModels.findOrInsertRW(*RSI, /*IsRead=*/true)); 130533401e84SAndrew Trick } 13069257b8f8SAndrew Trick IdxVec ProcIndices(I->ProcIndices.begin(), I->ProcIndices.end()); 130733401e84SAndrew Trick CodeGenSchedTransition SCTrans; 130833401e84SAndrew Trick SCTrans.ToClassIdx = 130924064771SCraig Topper SchedModels.addSchedClass(/*ItinClassDef=*/nullptr, OperWritesVariant, 1310bf8a28dcSAndrew Trick OperReadsVariant, ProcIndices); 131133401e84SAndrew Trick SCTrans.ProcIndices = ProcIndices; 131233401e84SAndrew Trick // The final PredTerm is unique set of predicates guarding the transition. 131333401e84SAndrew Trick RecVec Preds; 131433401e84SAndrew Trick for (SmallVectorImpl<PredCheck>::const_iterator 131533401e84SAndrew Trick PI = I->PredTerm.begin(), PE = I->PredTerm.end(); PI != PE; ++PI) { 131633401e84SAndrew Trick Preds.push_back(PI->Predicate); 131733401e84SAndrew Trick } 131833401e84SAndrew Trick RecIter PredsEnd = std::unique(Preds.begin(), Preds.end()); 131933401e84SAndrew Trick Preds.resize(PredsEnd - Preds.begin()); 132033401e84SAndrew Trick SCTrans.PredTerm = Preds; 132133401e84SAndrew Trick SchedModels.getSchedClass(FromClassIdx).Transitions.push_back(SCTrans); 132233401e84SAndrew Trick } 132333401e84SAndrew Trick } 132433401e84SAndrew Trick 13259257b8f8SAndrew Trick // Create new SchedClasses for the given ReadWrite list. If any of the 13269257b8f8SAndrew Trick // ReadWrites refers to a SchedVariant, create a new SchedClass for each variant 13279257b8f8SAndrew Trick // of the ReadWrite list, following Aliases if necessary. 132833401e84SAndrew Trick void CodeGenSchedModels::inferFromRW(const IdxVec &OperWrites, 132933401e84SAndrew Trick const IdxVec &OperReads, 133033401e84SAndrew Trick unsigned FromClassIdx, 133133401e84SAndrew Trick const IdxVec &ProcIndices) { 1332e97978f9SAndrew Trick DEBUG(dbgs() << "INFER RW proc("; dumpIdxVec(ProcIndices); dbgs() << ") "); 133333401e84SAndrew Trick 133433401e84SAndrew Trick // Create a seed transition with an empty PredTerm and the expanded sequences 133533401e84SAndrew Trick // of SchedWrites for the current SchedClass. 133633401e84SAndrew Trick std::vector<PredTransition> LastTransitions; 133733401e84SAndrew Trick LastTransitions.resize(1); 13389257b8f8SAndrew Trick LastTransitions.back().ProcIndices.append(ProcIndices.begin(), 13399257b8f8SAndrew Trick ProcIndices.end()); 13409257b8f8SAndrew Trick 134133401e84SAndrew Trick for (IdxIter I = OperWrites.begin(), E = OperWrites.end(); I != E; ++I) { 134233401e84SAndrew Trick IdxVec WriteSeq; 134333401e84SAndrew Trick expandRWSequence(*I, WriteSeq, /*IsRead=*/false); 134433401e84SAndrew Trick unsigned Idx = LastTransitions[0].WriteSequences.size(); 134533401e84SAndrew Trick LastTransitions[0].WriteSequences.resize(Idx + 1); 134633401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences[Idx]; 134733401e84SAndrew Trick for (IdxIter WI = WriteSeq.begin(), WE = WriteSeq.end(); WI != WE; ++WI) 134833401e84SAndrew Trick Seq.push_back(*WI); 134933401e84SAndrew Trick DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") "); 135033401e84SAndrew Trick } 135133401e84SAndrew Trick DEBUG(dbgs() << " Reads: "); 135233401e84SAndrew Trick for (IdxIter I = OperReads.begin(), E = OperReads.end(); I != E; ++I) { 135333401e84SAndrew Trick IdxVec ReadSeq; 135433401e84SAndrew Trick expandRWSequence(*I, ReadSeq, /*IsRead=*/true); 135533401e84SAndrew Trick unsigned Idx = LastTransitions[0].ReadSequences.size(); 135633401e84SAndrew Trick LastTransitions[0].ReadSequences.resize(Idx + 1); 135733401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences[Idx]; 135833401e84SAndrew Trick for (IdxIter RI = ReadSeq.begin(), RE = ReadSeq.end(); RI != RE; ++RI) 135933401e84SAndrew Trick Seq.push_back(*RI); 136033401e84SAndrew Trick DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") "); 136133401e84SAndrew Trick } 136233401e84SAndrew Trick DEBUG(dbgs() << '\n'); 136333401e84SAndrew Trick 136433401e84SAndrew Trick // Collect all PredTransitions for individual operands. 136533401e84SAndrew Trick // Iterate until no variant writes remain. 136633401e84SAndrew Trick while (hasVariant(LastTransitions, *this)) { 136733401e84SAndrew Trick PredTransitions Transitions(*this); 136833401e84SAndrew Trick for (std::vector<PredTransition>::const_iterator 136933401e84SAndrew Trick I = LastTransitions.begin(), E = LastTransitions.end(); 137033401e84SAndrew Trick I != E; ++I) { 137133401e84SAndrew Trick Transitions.substituteVariants(*I); 137233401e84SAndrew Trick } 137333401e84SAndrew Trick DEBUG(Transitions.dump()); 137433401e84SAndrew Trick LastTransitions.swap(Transitions.TransVec); 137533401e84SAndrew Trick } 137633401e84SAndrew Trick // If the first transition has no variants, nothing to do. 137733401e84SAndrew Trick if (LastTransitions[0].PredTerm.empty()) 137833401e84SAndrew Trick return; 137933401e84SAndrew Trick 138033401e84SAndrew Trick // WARNING: We are about to mutate the SchedClasses vector. Do not refer to 138133401e84SAndrew Trick // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions. 13829257b8f8SAndrew Trick inferFromTransitions(LastTransitions, FromClassIdx, *this); 138333401e84SAndrew Trick } 138433401e84SAndrew Trick 1385cf398b22SAndrew Trick // Check if any processor resource group contains all resource records in 1386cf398b22SAndrew Trick // SubUnits. 1387cf398b22SAndrew Trick bool CodeGenSchedModels::hasSuperGroup(RecVec &SubUnits, CodeGenProcModel &PM) { 1388cf398b22SAndrew Trick for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) { 1389cf398b22SAndrew Trick if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup")) 1390cf398b22SAndrew Trick continue; 1391cf398b22SAndrew Trick RecVec SuperUnits = 1392cf398b22SAndrew Trick PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources"); 1393cf398b22SAndrew Trick RecIter RI = SubUnits.begin(), RE = SubUnits.end(); 1394cf398b22SAndrew Trick for ( ; RI != RE; ++RI) { 1395cf398b22SAndrew Trick if (std::find(SuperUnits.begin(), SuperUnits.end(), *RI) 1396cf398b22SAndrew Trick == SuperUnits.end()) { 1397cf398b22SAndrew Trick break; 1398cf398b22SAndrew Trick } 1399cf398b22SAndrew Trick } 1400cf398b22SAndrew Trick if (RI == RE) 1401cf398b22SAndrew Trick return true; 1402cf398b22SAndrew Trick } 1403cf398b22SAndrew Trick return false; 1404cf398b22SAndrew Trick } 1405cf398b22SAndrew Trick 1406cf398b22SAndrew Trick // Verify that overlapping groups have a common supergroup. 1407cf398b22SAndrew Trick void CodeGenSchedModels::verifyProcResourceGroups(CodeGenProcModel &PM) { 1408cf398b22SAndrew Trick for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) { 1409cf398b22SAndrew Trick if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup")) 1410cf398b22SAndrew Trick continue; 1411cf398b22SAndrew Trick RecVec CheckUnits = 1412cf398b22SAndrew Trick PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources"); 1413cf398b22SAndrew Trick for (unsigned j = i+1; j < e; ++j) { 1414cf398b22SAndrew Trick if (!PM.ProcResourceDefs[j]->isSubClassOf("ProcResGroup")) 1415cf398b22SAndrew Trick continue; 1416cf398b22SAndrew Trick RecVec OtherUnits = 1417cf398b22SAndrew Trick PM.ProcResourceDefs[j]->getValueAsListOfDefs("Resources"); 1418cf398b22SAndrew Trick if (std::find_first_of(CheckUnits.begin(), CheckUnits.end(), 1419cf398b22SAndrew Trick OtherUnits.begin(), OtherUnits.end()) 1420cf398b22SAndrew Trick != CheckUnits.end()) { 1421cf398b22SAndrew Trick // CheckUnits and OtherUnits overlap 1422cf398b22SAndrew Trick OtherUnits.insert(OtherUnits.end(), CheckUnits.begin(), 1423cf398b22SAndrew Trick CheckUnits.end()); 1424cf398b22SAndrew Trick if (!hasSuperGroup(OtherUnits, PM)) { 1425cf398b22SAndrew Trick PrintFatalError((PM.ProcResourceDefs[i])->getLoc(), 1426cf398b22SAndrew Trick "proc resource group overlaps with " 1427cf398b22SAndrew Trick + PM.ProcResourceDefs[j]->getName() 1428cf398b22SAndrew Trick + " but no supergroup contains both."); 1429cf398b22SAndrew Trick } 1430cf398b22SAndrew Trick } 1431cf398b22SAndrew Trick } 1432cf398b22SAndrew Trick } 1433cf398b22SAndrew Trick } 1434cf398b22SAndrew Trick 14351e46d488SAndrew Trick // Collect and sort WriteRes, ReadAdvance, and ProcResources. 14361e46d488SAndrew Trick void CodeGenSchedModels::collectProcResources() { 14371e46d488SAndrew Trick // Add any subtarget-specific SchedReadWrites that are directly associated 14381e46d488SAndrew Trick // with processor resources. Refer to the parent SchedClass's ProcIndices to 14391e46d488SAndrew Trick // determine which processors they apply to. 14401e46d488SAndrew Trick for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd(); 14411e46d488SAndrew Trick SCI != SCE; ++SCI) { 14421e46d488SAndrew Trick if (SCI->ItinClassDef) 14431e46d488SAndrew Trick collectItinProcResources(SCI->ItinClassDef); 14444fe440d4SAndrew Trick else { 14454fe440d4SAndrew Trick // This class may have a default ReadWrite list which can be overriden by 14464fe440d4SAndrew Trick // InstRW definitions. 14474fe440d4SAndrew Trick if (!SCI->InstRWs.empty()) { 14484fe440d4SAndrew Trick for (RecIter RWI = SCI->InstRWs.begin(), RWE = SCI->InstRWs.end(); 14494fe440d4SAndrew Trick RWI != RWE; ++RWI) { 14504fe440d4SAndrew Trick Record *RWModelDef = (*RWI)->getValueAsDef("SchedModel"); 14514fe440d4SAndrew Trick IdxVec ProcIndices(1, getProcModel(RWModelDef).Index); 14524fe440d4SAndrew Trick IdxVec Writes, Reads; 14534fe440d4SAndrew Trick findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"), 14544fe440d4SAndrew Trick Writes, Reads); 14554fe440d4SAndrew Trick collectRWResources(Writes, Reads, ProcIndices); 14564fe440d4SAndrew Trick } 14574fe440d4SAndrew Trick } 14581e46d488SAndrew Trick collectRWResources(SCI->Writes, SCI->Reads, SCI->ProcIndices); 14591e46d488SAndrew Trick } 14604fe440d4SAndrew Trick } 14611e46d488SAndrew Trick // Add resources separately defined by each subtarget. 14621e46d488SAndrew Trick RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes"); 14631e46d488SAndrew Trick for (RecIter WRI = WRDefs.begin(), WRE = WRDefs.end(); WRI != WRE; ++WRI) { 14641e46d488SAndrew Trick Record *ModelDef = (*WRI)->getValueAsDef("SchedModel"); 14651e46d488SAndrew Trick addWriteRes(*WRI, getProcModel(ModelDef).Index); 14661e46d488SAndrew Trick } 1467dca870b2SAndrew Trick RecVec SWRDefs = Records.getAllDerivedDefinitions("SchedWriteRes"); 1468dca870b2SAndrew Trick for (RecIter WRI = SWRDefs.begin(), WRE = SWRDefs.end(); WRI != WRE; ++WRI) { 1469dca870b2SAndrew Trick Record *ModelDef = (*WRI)->getValueAsDef("SchedModel"); 1470dca870b2SAndrew Trick addWriteRes(*WRI, getProcModel(ModelDef).Index); 1471dca870b2SAndrew Trick } 14721e46d488SAndrew Trick RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance"); 14731e46d488SAndrew Trick for (RecIter RAI = RADefs.begin(), RAE = RADefs.end(); RAI != RAE; ++RAI) { 14741e46d488SAndrew Trick Record *ModelDef = (*RAI)->getValueAsDef("SchedModel"); 14751e46d488SAndrew Trick addReadAdvance(*RAI, getProcModel(ModelDef).Index); 14761e46d488SAndrew Trick } 1477dca870b2SAndrew Trick RecVec SRADefs = Records.getAllDerivedDefinitions("SchedReadAdvance"); 1478dca870b2SAndrew Trick for (RecIter RAI = SRADefs.begin(), RAE = SRADefs.end(); RAI != RAE; ++RAI) { 1479dca870b2SAndrew Trick if ((*RAI)->getValueInit("SchedModel")->isComplete()) { 1480dca870b2SAndrew Trick Record *ModelDef = (*RAI)->getValueAsDef("SchedModel"); 1481dca870b2SAndrew Trick addReadAdvance(*RAI, getProcModel(ModelDef).Index); 1482dca870b2SAndrew Trick } 1483dca870b2SAndrew Trick } 148440c4f380SAndrew Trick // Add ProcResGroups that are defined within this processor model, which may 148540c4f380SAndrew Trick // not be directly referenced but may directly specify a buffer size. 148640c4f380SAndrew Trick RecVec ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup"); 148740c4f380SAndrew Trick for (RecIter RI = ProcResGroups.begin(), RE = ProcResGroups.end(); 148840c4f380SAndrew Trick RI != RE; ++RI) { 148940c4f380SAndrew Trick if (!(*RI)->getValueInit("SchedModel")->isComplete()) 149040c4f380SAndrew Trick continue; 149140c4f380SAndrew Trick CodeGenProcModel &PM = getProcModel((*RI)->getValueAsDef("SchedModel")); 149240c4f380SAndrew Trick RecIter I = std::find(PM.ProcResourceDefs.begin(), 149340c4f380SAndrew Trick PM.ProcResourceDefs.end(), *RI); 149440c4f380SAndrew Trick if (I == PM.ProcResourceDefs.end()) 149540c4f380SAndrew Trick PM.ProcResourceDefs.push_back(*RI); 149640c4f380SAndrew Trick } 14971e46d488SAndrew Trick // Finalize each ProcModel by sorting the record arrays. 1498*8a417c1fSCraig Topper for (CodeGenProcModel &PM : ProcModels) { 14991e46d488SAndrew Trick std::sort(PM.WriteResDefs.begin(), PM.WriteResDefs.end(), 15001e46d488SAndrew Trick LessRecord()); 15011e46d488SAndrew Trick std::sort(PM.ReadAdvanceDefs.begin(), PM.ReadAdvanceDefs.end(), 15021e46d488SAndrew Trick LessRecord()); 15031e46d488SAndrew Trick std::sort(PM.ProcResourceDefs.begin(), PM.ProcResourceDefs.end(), 15041e46d488SAndrew Trick LessRecord()); 15051e46d488SAndrew Trick DEBUG( 15061e46d488SAndrew Trick PM.dump(); 15071e46d488SAndrew Trick dbgs() << "WriteResDefs: "; 15081e46d488SAndrew Trick for (RecIter RI = PM.WriteResDefs.begin(), 15091e46d488SAndrew Trick RE = PM.WriteResDefs.end(); RI != RE; ++RI) { 15101e46d488SAndrew Trick if ((*RI)->isSubClassOf("WriteRes")) 15111e46d488SAndrew Trick dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " "; 15121e46d488SAndrew Trick else 15131e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 15141e46d488SAndrew Trick } 15151e46d488SAndrew Trick dbgs() << "\nReadAdvanceDefs: "; 15161e46d488SAndrew Trick for (RecIter RI = PM.ReadAdvanceDefs.begin(), 15171e46d488SAndrew Trick RE = PM.ReadAdvanceDefs.end(); RI != RE; ++RI) { 15181e46d488SAndrew Trick if ((*RI)->isSubClassOf("ReadAdvance")) 15191e46d488SAndrew Trick dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " "; 15201e46d488SAndrew Trick else 15211e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 15221e46d488SAndrew Trick } 15231e46d488SAndrew Trick dbgs() << "\nProcResourceDefs: "; 15241e46d488SAndrew Trick for (RecIter RI = PM.ProcResourceDefs.begin(), 15251e46d488SAndrew Trick RE = PM.ProcResourceDefs.end(); RI != RE; ++RI) { 15261e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 15271e46d488SAndrew Trick } 15281e46d488SAndrew Trick dbgs() << '\n'); 1529cf398b22SAndrew Trick verifyProcResourceGroups(PM); 15301e46d488SAndrew Trick } 15311e46d488SAndrew Trick } 15321e46d488SAndrew Trick 15331e46d488SAndrew Trick // Collect itinerary class resources for each processor. 15341e46d488SAndrew Trick void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) { 15351e46d488SAndrew Trick for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) { 15361e46d488SAndrew Trick const CodeGenProcModel &PM = ProcModels[PIdx]; 15371e46d488SAndrew Trick // For all ItinRW entries. 15381e46d488SAndrew Trick bool HasMatch = false; 15391e46d488SAndrew Trick for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end(); 15401e46d488SAndrew Trick II != IE; ++II) { 15411e46d488SAndrew Trick RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses"); 15421e46d488SAndrew Trick if (!std::count(Matched.begin(), Matched.end(), ItinClassDef)) 15431e46d488SAndrew Trick continue; 15441e46d488SAndrew Trick if (HasMatch) 1545635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "Duplicate itinerary class " 15461e46d488SAndrew Trick + ItinClassDef->getName() 15471e46d488SAndrew Trick + " in ItinResources for " + PM.ModelName); 15481e46d488SAndrew Trick HasMatch = true; 15491e46d488SAndrew Trick IdxVec Writes, Reads; 15501e46d488SAndrew Trick findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 15511e46d488SAndrew Trick IdxVec ProcIndices(1, PIdx); 15521e46d488SAndrew Trick collectRWResources(Writes, Reads, ProcIndices); 15531e46d488SAndrew Trick } 15541e46d488SAndrew Trick } 15551e46d488SAndrew Trick } 15561e46d488SAndrew Trick 1557d0b9c445SAndrew Trick void CodeGenSchedModels::collectRWResources(unsigned RWIdx, bool IsRead, 1558d0b9c445SAndrew Trick const IdxVec &ProcIndices) { 1559d0b9c445SAndrew Trick const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead); 1560d0b9c445SAndrew Trick if (SchedRW.TheDef) { 1561d0b9c445SAndrew Trick if (!IsRead && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) { 1562d0b9c445SAndrew Trick for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end(); 1563d0b9c445SAndrew Trick PI != PE; ++PI) { 1564d0b9c445SAndrew Trick addWriteRes(SchedRW.TheDef, *PI); 1565d0b9c445SAndrew Trick } 1566d0b9c445SAndrew Trick } 1567d0b9c445SAndrew Trick else if (IsRead && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) { 1568d0b9c445SAndrew Trick for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end(); 1569d0b9c445SAndrew Trick PI != PE; ++PI) { 1570d0b9c445SAndrew Trick addReadAdvance(SchedRW.TheDef, *PI); 1571d0b9c445SAndrew Trick } 1572d0b9c445SAndrew Trick } 1573d0b9c445SAndrew Trick } 1574d0b9c445SAndrew Trick for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end(); 1575d0b9c445SAndrew Trick AI != AE; ++AI) { 1576d0b9c445SAndrew Trick IdxVec AliasProcIndices; 1577d0b9c445SAndrew Trick if ((*AI)->getValueInit("SchedModel")->isComplete()) { 1578d0b9c445SAndrew Trick AliasProcIndices.push_back( 1579d0b9c445SAndrew Trick getProcModel((*AI)->getValueAsDef("SchedModel")).Index); 1580d0b9c445SAndrew Trick } 1581d0b9c445SAndrew Trick else 1582d0b9c445SAndrew Trick AliasProcIndices = ProcIndices; 1583d0b9c445SAndrew Trick const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW")); 1584d0b9c445SAndrew Trick assert(AliasRW.IsRead == IsRead && "cannot alias reads to writes"); 1585d0b9c445SAndrew Trick 1586d0b9c445SAndrew Trick IdxVec ExpandedRWs; 1587d0b9c445SAndrew Trick expandRWSequence(AliasRW.Index, ExpandedRWs, IsRead); 1588d0b9c445SAndrew Trick for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end(); 1589d0b9c445SAndrew Trick SI != SE; ++SI) { 1590d0b9c445SAndrew Trick collectRWResources(*SI, IsRead, AliasProcIndices); 1591d0b9c445SAndrew Trick } 1592d0b9c445SAndrew Trick } 1593d0b9c445SAndrew Trick } 15941e46d488SAndrew Trick 15951e46d488SAndrew Trick // Collect resources for a set of read/write types and processor indices. 15961e46d488SAndrew Trick void CodeGenSchedModels::collectRWResources(const IdxVec &Writes, 15971e46d488SAndrew Trick const IdxVec &Reads, 15981e46d488SAndrew Trick const IdxVec &ProcIndices) { 15991e46d488SAndrew Trick 1600d0b9c445SAndrew Trick for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI) 1601d0b9c445SAndrew Trick collectRWResources(*WI, /*IsRead=*/false, ProcIndices); 1602d0b9c445SAndrew Trick 1603d0b9c445SAndrew Trick for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI) 1604d0b9c445SAndrew Trick collectRWResources(*RI, /*IsRead=*/true, ProcIndices); 16051e46d488SAndrew Trick } 1606d0b9c445SAndrew Trick 16071e46d488SAndrew Trick 16081e46d488SAndrew Trick // Find the processor's resource units for this kind of resource. 16091e46d488SAndrew Trick Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind, 16101e46d488SAndrew Trick const CodeGenProcModel &PM) const { 16111e46d488SAndrew Trick if (ProcResKind->isSubClassOf("ProcResourceUnits")) 16121e46d488SAndrew Trick return ProcResKind; 16131e46d488SAndrew Trick 161424064771SCraig Topper Record *ProcUnitDef = nullptr; 16151e46d488SAndrew Trick RecVec ProcResourceDefs = 16161e46d488SAndrew Trick Records.getAllDerivedDefinitions("ProcResourceUnits"); 16171e46d488SAndrew Trick 16181e46d488SAndrew Trick for (RecIter RI = ProcResourceDefs.begin(), RE = ProcResourceDefs.end(); 16191e46d488SAndrew Trick RI != RE; ++RI) { 16201e46d488SAndrew Trick 16211e46d488SAndrew Trick if ((*RI)->getValueAsDef("Kind") == ProcResKind 16221e46d488SAndrew Trick && (*RI)->getValueAsDef("SchedModel") == PM.ModelDef) { 16231e46d488SAndrew Trick if (ProcUnitDef) { 1624635debe8SJoerg Sonnenberger PrintFatalError((*RI)->getLoc(), 16251e46d488SAndrew Trick "Multiple ProcessorResourceUnits associated with " 16261e46d488SAndrew Trick + ProcResKind->getName()); 16271e46d488SAndrew Trick } 16281e46d488SAndrew Trick ProcUnitDef = *RI; 16291e46d488SAndrew Trick } 16301e46d488SAndrew Trick } 16314e67cba8SAndrew Trick RecVec ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup"); 16324e67cba8SAndrew Trick for (RecIter RI = ProcResGroups.begin(), RE = ProcResGroups.end(); 16334e67cba8SAndrew Trick RI != RE; ++RI) { 16344e67cba8SAndrew Trick 16354e67cba8SAndrew Trick if (*RI == ProcResKind 16364e67cba8SAndrew Trick && (*RI)->getValueAsDef("SchedModel") == PM.ModelDef) { 16374e67cba8SAndrew Trick if (ProcUnitDef) { 16384e67cba8SAndrew Trick PrintFatalError((*RI)->getLoc(), 16394e67cba8SAndrew Trick "Multiple ProcessorResourceUnits associated with " 16404e67cba8SAndrew Trick + ProcResKind->getName()); 16414e67cba8SAndrew Trick } 16424e67cba8SAndrew Trick ProcUnitDef = *RI; 16434e67cba8SAndrew Trick } 16444e67cba8SAndrew Trick } 16451e46d488SAndrew Trick if (!ProcUnitDef) { 1646635debe8SJoerg Sonnenberger PrintFatalError(ProcResKind->getLoc(), 16471e46d488SAndrew Trick "No ProcessorResources associated with " 16481e46d488SAndrew Trick + ProcResKind->getName()); 16491e46d488SAndrew Trick } 16501e46d488SAndrew Trick return ProcUnitDef; 16511e46d488SAndrew Trick } 16521e46d488SAndrew Trick 16531e46d488SAndrew Trick // Iteratively add a resource and its super resources. 16541e46d488SAndrew Trick void CodeGenSchedModels::addProcResource(Record *ProcResKind, 16551e46d488SAndrew Trick CodeGenProcModel &PM) { 16561e46d488SAndrew Trick for (;;) { 16571e46d488SAndrew Trick Record *ProcResUnits = findProcResUnits(ProcResKind, PM); 16581e46d488SAndrew Trick 16591e46d488SAndrew Trick // See if this ProcResource is already associated with this processor. 16601e46d488SAndrew Trick RecIter I = std::find(PM.ProcResourceDefs.begin(), 16611e46d488SAndrew Trick PM.ProcResourceDefs.end(), ProcResUnits); 16621e46d488SAndrew Trick if (I != PM.ProcResourceDefs.end()) 16631e46d488SAndrew Trick return; 16641e46d488SAndrew Trick 16651e46d488SAndrew Trick PM.ProcResourceDefs.push_back(ProcResUnits); 16664e67cba8SAndrew Trick if (ProcResUnits->isSubClassOf("ProcResGroup")) 16674e67cba8SAndrew Trick return; 16684e67cba8SAndrew Trick 16691e46d488SAndrew Trick if (!ProcResUnits->getValueInit("Super")->isComplete()) 16701e46d488SAndrew Trick return; 16711e46d488SAndrew Trick 16721e46d488SAndrew Trick ProcResKind = ProcResUnits->getValueAsDef("Super"); 16731e46d488SAndrew Trick } 16741e46d488SAndrew Trick } 16751e46d488SAndrew Trick 16761e46d488SAndrew Trick // Add resources for a SchedWrite to this processor if they don't exist. 16771e46d488SAndrew Trick void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) { 16789257b8f8SAndrew Trick assert(PIdx && "don't add resources to an invalid Processor model"); 16799257b8f8SAndrew Trick 16801e46d488SAndrew Trick RecVec &WRDefs = ProcModels[PIdx].WriteResDefs; 16811e46d488SAndrew Trick RecIter WRI = std::find(WRDefs.begin(), WRDefs.end(), ProcWriteResDef); 16821e46d488SAndrew Trick if (WRI != WRDefs.end()) 16831e46d488SAndrew Trick return; 16841e46d488SAndrew Trick WRDefs.push_back(ProcWriteResDef); 16851e46d488SAndrew Trick 16861e46d488SAndrew Trick // Visit ProcResourceKinds referenced by the newly discovered WriteRes. 16871e46d488SAndrew Trick RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources"); 16881e46d488SAndrew Trick for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end(); 16891e46d488SAndrew Trick WritePRI != WritePRE; ++WritePRI) { 16901e46d488SAndrew Trick addProcResource(*WritePRI, ProcModels[PIdx]); 16911e46d488SAndrew Trick } 16921e46d488SAndrew Trick } 16931e46d488SAndrew Trick 16941e46d488SAndrew Trick // Add resources for a ReadAdvance to this processor if they don't exist. 16951e46d488SAndrew Trick void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef, 16961e46d488SAndrew Trick unsigned PIdx) { 16971e46d488SAndrew Trick RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs; 16981e46d488SAndrew Trick RecIter I = std::find(RADefs.begin(), RADefs.end(), ProcReadAdvanceDef); 16991e46d488SAndrew Trick if (I != RADefs.end()) 17001e46d488SAndrew Trick return; 17011e46d488SAndrew Trick RADefs.push_back(ProcReadAdvanceDef); 17021e46d488SAndrew Trick } 17031e46d488SAndrew Trick 17048fa00f50SAndrew Trick unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const { 17058fa00f50SAndrew Trick RecIter PRPos = std::find(ProcResourceDefs.begin(), ProcResourceDefs.end(), 17068fa00f50SAndrew Trick PRDef); 17078fa00f50SAndrew Trick if (PRPos == ProcResourceDefs.end()) 1708635debe8SJoerg Sonnenberger PrintFatalError(PRDef->getLoc(), "ProcResource def is not included in " 17098fa00f50SAndrew Trick "the ProcResources list for " + ModelName); 17108fa00f50SAndrew Trick // Idx=0 is reserved for invalid. 17117296139dSRafael Espindola return 1 + (PRPos - ProcResourceDefs.begin()); 17128fa00f50SAndrew Trick } 17138fa00f50SAndrew Trick 171476686496SAndrew Trick #ifndef NDEBUG 171576686496SAndrew Trick void CodeGenProcModel::dump() const { 171676686496SAndrew Trick dbgs() << Index << ": " << ModelName << " " 171776686496SAndrew Trick << (ModelDef ? ModelDef->getName() : "inferred") << " " 171876686496SAndrew Trick << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n'; 171976686496SAndrew Trick } 172076686496SAndrew Trick 172176686496SAndrew Trick void CodeGenSchedRW::dump() const { 172276686496SAndrew Trick dbgs() << Name << (IsVariadic ? " (V) " : " "); 172376686496SAndrew Trick if (IsSequence) { 172476686496SAndrew Trick dbgs() << "("; 172576686496SAndrew Trick dumpIdxVec(Sequence); 172676686496SAndrew Trick dbgs() << ")"; 172776686496SAndrew Trick } 172876686496SAndrew Trick } 172976686496SAndrew Trick 173076686496SAndrew Trick void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const { 1731bf8a28dcSAndrew Trick dbgs() << "SCHEDCLASS " << Index << ":" << Name << '\n' 173276686496SAndrew Trick << " Writes: "; 173376686496SAndrew Trick for (unsigned i = 0, N = Writes.size(); i < N; ++i) { 173476686496SAndrew Trick SchedModels->getSchedWrite(Writes[i]).dump(); 173576686496SAndrew Trick if (i < N-1) { 173676686496SAndrew Trick dbgs() << '\n'; 173776686496SAndrew Trick dbgs().indent(10); 173876686496SAndrew Trick } 173976686496SAndrew Trick } 174076686496SAndrew Trick dbgs() << "\n Reads: "; 174176686496SAndrew Trick for (unsigned i = 0, N = Reads.size(); i < N; ++i) { 174276686496SAndrew Trick SchedModels->getSchedRead(Reads[i]).dump(); 174376686496SAndrew Trick if (i < N-1) { 174476686496SAndrew Trick dbgs() << '\n'; 174576686496SAndrew Trick dbgs().indent(10); 174676686496SAndrew Trick } 174776686496SAndrew Trick } 174876686496SAndrew Trick dbgs() << "\n ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n'; 1749e97978f9SAndrew Trick if (!Transitions.empty()) { 1750e97978f9SAndrew Trick dbgs() << "\n Transitions for Proc "; 1751e97978f9SAndrew Trick for (std::vector<CodeGenSchedTransition>::const_iterator 1752e97978f9SAndrew Trick TI = Transitions.begin(), TE = Transitions.end(); TI != TE; ++TI) { 1753e97978f9SAndrew Trick dumpIdxVec(TI->ProcIndices); 1754e97978f9SAndrew Trick } 1755e97978f9SAndrew Trick } 175676686496SAndrew Trick } 175733401e84SAndrew Trick 175833401e84SAndrew Trick void PredTransitions::dump() const { 175933401e84SAndrew Trick dbgs() << "Expanded Variants:\n"; 176033401e84SAndrew Trick for (std::vector<PredTransition>::const_iterator 176133401e84SAndrew Trick TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) { 176233401e84SAndrew Trick dbgs() << "{"; 176333401e84SAndrew Trick for (SmallVectorImpl<PredCheck>::const_iterator 176433401e84SAndrew Trick PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end(); 176533401e84SAndrew Trick PCI != PCE; ++PCI) { 176633401e84SAndrew Trick if (PCI != TI->PredTerm.begin()) 176733401e84SAndrew Trick dbgs() << ", "; 176833401e84SAndrew Trick dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name 176933401e84SAndrew Trick << ":" << PCI->Predicate->getName(); 177033401e84SAndrew Trick } 177133401e84SAndrew Trick dbgs() << "},\n => {"; 177233401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 177333401e84SAndrew Trick WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end(); 177433401e84SAndrew Trick WSI != WSE; ++WSI) { 177533401e84SAndrew Trick dbgs() << "("; 177633401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 177733401e84SAndrew Trick WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) { 177833401e84SAndrew Trick if (WI != WSI->begin()) 177933401e84SAndrew Trick dbgs() << ", "; 178033401e84SAndrew Trick dbgs() << SchedModels.getSchedWrite(*WI).Name; 178133401e84SAndrew Trick } 178233401e84SAndrew Trick dbgs() << "),"; 178333401e84SAndrew Trick } 178433401e84SAndrew Trick dbgs() << "}\n"; 178533401e84SAndrew Trick } 178633401e84SAndrew Trick } 178776686496SAndrew Trick #endif // NDEBUG 1788