187255e34SAndrew Trick //===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===//
287255e34SAndrew Trick //
387255e34SAndrew Trick //                     The LLVM Compiler Infrastructure
487255e34SAndrew Trick //
587255e34SAndrew Trick // This file is distributed under the University of Illinois Open Source
687255e34SAndrew Trick // License. See LICENSE.TXT for details.
787255e34SAndrew Trick //
887255e34SAndrew Trick //===----------------------------------------------------------------------===//
987255e34SAndrew Trick //
1087255e34SAndrew Trick // This file defines structures to encapsulate the machine model as decribed in
1187255e34SAndrew Trick // the target description.
1287255e34SAndrew Trick //
1387255e34SAndrew Trick //===----------------------------------------------------------------------===//
1487255e34SAndrew Trick 
1587255e34SAndrew Trick #define DEBUG_TYPE "subtarget-emitter"
1687255e34SAndrew Trick 
1787255e34SAndrew Trick #include "CodeGenSchedule.h"
1887255e34SAndrew Trick #include "CodeGenTarget.h"
1976686496SAndrew Trick #include "llvm/TableGen/Error.h"
2087255e34SAndrew Trick #include "llvm/Support/Debug.h"
2187255e34SAndrew Trick 
2287255e34SAndrew Trick using namespace llvm;
2387255e34SAndrew Trick 
2476686496SAndrew Trick #ifndef NDEBUG
2576686496SAndrew Trick static void dumpIdxVec(const IdxVec &V) {
2676686496SAndrew Trick   for (unsigned i = 0, e = V.size(); i < e; ++i) {
2776686496SAndrew Trick     dbgs() << V[i] << ", ";
2876686496SAndrew Trick   }
2976686496SAndrew Trick }
3033401e84SAndrew Trick static void dumpIdxVec(const SmallVectorImpl<unsigned> &V) {
3133401e84SAndrew Trick   for (unsigned i = 0, e = V.size(); i < e; ++i) {
3233401e84SAndrew Trick     dbgs() << V[i] << ", ";
3333401e84SAndrew Trick   }
3433401e84SAndrew Trick }
3576686496SAndrew Trick #endif
3676686496SAndrew Trick 
3776686496SAndrew Trick /// CodeGenModels ctor interprets machine model records and populates maps.
3887255e34SAndrew Trick CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK,
3987255e34SAndrew Trick                                        const CodeGenTarget &TGT):
4076686496SAndrew Trick   Records(RK), Target(TGT), NumItineraryClasses(0) {
4187255e34SAndrew Trick 
4276686496SAndrew Trick   // Instantiate a CodeGenProcModel for each SchedMachineModel with the values
4376686496SAndrew Trick   // that are explicitly referenced in tablegen records. Resources associated
4476686496SAndrew Trick   // with each processor will be derived later. Populate ProcModelMap with the
4576686496SAndrew Trick   // CodeGenProcModel instances.
4676686496SAndrew Trick   collectProcModels();
4787255e34SAndrew Trick 
4876686496SAndrew Trick   // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly
4976686496SAndrew Trick   // defined, and populate SchedReads and SchedWrites vectors. Implicit
5076686496SAndrew Trick   // SchedReadWrites that represent sequences derived from expanded variant will
5176686496SAndrew Trick   // be inferred later.
5276686496SAndrew Trick   collectSchedRW();
5376686496SAndrew Trick 
5476686496SAndrew Trick   // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly
5576686496SAndrew Trick   // required by an instruction definition, and populate SchedClassIdxMap. Set
5676686496SAndrew Trick   // NumItineraryClasses to the number of explicit itinerary classes referenced
5776686496SAndrew Trick   // by instructions. Set NumInstrSchedClasses to the number of itinerary
5876686496SAndrew Trick   // classes plus any classes implied by instructions that derive from class
5976686496SAndrew Trick   // Sched and provide SchedRW list. This does not infer any new classes from
6076686496SAndrew Trick   // SchedVariant.
6176686496SAndrew Trick   collectSchedClasses();
6276686496SAndrew Trick 
6376686496SAndrew Trick   // Find instruction itineraries for each processor. Sort and populate
649257b8f8SAndrew Trick   // CodeGenProcModel::ItinDefList. (Cycle-to-cycle itineraries). This requires
6576686496SAndrew Trick   // all itinerary classes to be discovered.
6676686496SAndrew Trick   collectProcItins();
6776686496SAndrew Trick 
6876686496SAndrew Trick   // Find ItinRW records for each processor and itinerary class.
6976686496SAndrew Trick   // (For per-operand resources mapped to itinerary classes).
7076686496SAndrew Trick   collectProcItinRW();
7133401e84SAndrew Trick 
7233401e84SAndrew Trick   // Infer new SchedClasses from SchedVariant.
7333401e84SAndrew Trick   inferSchedClasses();
7433401e84SAndrew Trick 
751e46d488SAndrew Trick   // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and
761e46d488SAndrew Trick   // ProcResourceDefs.
771e46d488SAndrew Trick   collectProcResources();
7887255e34SAndrew Trick }
7987255e34SAndrew Trick 
8076686496SAndrew Trick /// Gather all processor models.
8176686496SAndrew Trick void CodeGenSchedModels::collectProcModels() {
8276686496SAndrew Trick   RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor");
8376686496SAndrew Trick   std::sort(ProcRecords.begin(), ProcRecords.end(), LessRecordFieldName());
8487255e34SAndrew Trick 
8576686496SAndrew Trick   // Reserve space because we can. Reallocation would be ok.
8676686496SAndrew Trick   ProcModels.reserve(ProcRecords.size()+1);
8776686496SAndrew Trick 
8876686496SAndrew Trick   // Use idx=0 for NoModel/NoItineraries.
8976686496SAndrew Trick   Record *NoModelDef = Records.getDef("NoSchedModel");
9076686496SAndrew Trick   Record *NoItinsDef = Records.getDef("NoItineraries");
9176686496SAndrew Trick   ProcModels.push_back(CodeGenProcModel(0, "NoSchedModel",
9276686496SAndrew Trick                                         NoModelDef, NoItinsDef));
9376686496SAndrew Trick   ProcModelMap[NoModelDef] = 0;
9476686496SAndrew Trick 
9576686496SAndrew Trick   // For each processor, find a unique machine model.
9676686496SAndrew Trick   for (unsigned i = 0, N = ProcRecords.size(); i < N; ++i)
9776686496SAndrew Trick     addProcModel(ProcRecords[i]);
9876686496SAndrew Trick }
9976686496SAndrew Trick 
10076686496SAndrew Trick /// Get a unique processor model based on the defined MachineModel and
10176686496SAndrew Trick /// ProcessorItineraries.
10276686496SAndrew Trick void CodeGenSchedModels::addProcModel(Record *ProcDef) {
10376686496SAndrew Trick   Record *ModelKey = getModelOrItinDef(ProcDef);
10476686496SAndrew Trick   if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second)
10576686496SAndrew Trick     return;
10676686496SAndrew Trick 
10776686496SAndrew Trick   std::string Name = ModelKey->getName();
10876686496SAndrew Trick   if (ModelKey->isSubClassOf("SchedMachineModel")) {
10976686496SAndrew Trick     Record *ItinsDef = ModelKey->getValueAsDef("Itineraries");
11076686496SAndrew Trick     ProcModels.push_back(
11176686496SAndrew Trick       CodeGenProcModel(ProcModels.size(), Name, ModelKey, ItinsDef));
11276686496SAndrew Trick   }
11376686496SAndrew Trick   else {
11476686496SAndrew Trick     // An itinerary is defined without a machine model. Infer a new model.
11576686496SAndrew Trick     if (!ModelKey->getValueAsListOfDefs("IID").empty())
11676686496SAndrew Trick       Name = Name + "Model";
11776686496SAndrew Trick     ProcModels.push_back(
11876686496SAndrew Trick       CodeGenProcModel(ProcModels.size(), Name,
11976686496SAndrew Trick                        ProcDef->getValueAsDef("SchedModel"), ModelKey));
12076686496SAndrew Trick   }
12176686496SAndrew Trick   DEBUG(ProcModels.back().dump());
12276686496SAndrew Trick }
12376686496SAndrew Trick 
12476686496SAndrew Trick // Recursively find all reachable SchedReadWrite records.
12576686496SAndrew Trick static void scanSchedRW(Record *RWDef, RecVec &RWDefs,
12676686496SAndrew Trick                         SmallPtrSet<Record*, 16> &RWSet) {
12776686496SAndrew Trick   if (!RWSet.insert(RWDef))
12876686496SAndrew Trick     return;
12976686496SAndrew Trick   RWDefs.push_back(RWDef);
13076686496SAndrew Trick   // Reads don't current have sequence records, but it can be added later.
13176686496SAndrew Trick   if (RWDef->isSubClassOf("WriteSequence")) {
13276686496SAndrew Trick     RecVec Seq = RWDef->getValueAsListOfDefs("Writes");
13376686496SAndrew Trick     for (RecIter I = Seq.begin(), E = Seq.end(); I != E; ++I)
13476686496SAndrew Trick       scanSchedRW(*I, RWDefs, RWSet);
13576686496SAndrew Trick   }
13676686496SAndrew Trick   else if (RWDef->isSubClassOf("SchedVariant")) {
13776686496SAndrew Trick     // Visit each variant (guarded by a different predicate).
13876686496SAndrew Trick     RecVec Vars = RWDef->getValueAsListOfDefs("Variants");
13976686496SAndrew Trick     for (RecIter VI = Vars.begin(), VE = Vars.end(); VI != VE; ++VI) {
14076686496SAndrew Trick       // Visit each RW in the sequence selected by the current variant.
14176686496SAndrew Trick       RecVec Selected = (*VI)->getValueAsListOfDefs("Selected");
14276686496SAndrew Trick       for (RecIter I = Selected.begin(), E = Selected.end(); I != E; ++I)
14376686496SAndrew Trick         scanSchedRW(*I, RWDefs, RWSet);
14476686496SAndrew Trick     }
14576686496SAndrew Trick   }
14676686496SAndrew Trick }
14776686496SAndrew Trick 
14876686496SAndrew Trick // Collect and sort all SchedReadWrites reachable via tablegen records.
14976686496SAndrew Trick // More may be inferred later when inferring new SchedClasses from variants.
15076686496SAndrew Trick void CodeGenSchedModels::collectSchedRW() {
15176686496SAndrew Trick   // Reserve idx=0 for invalid writes/reads.
15276686496SAndrew Trick   SchedWrites.resize(1);
15376686496SAndrew Trick   SchedReads.resize(1);
15476686496SAndrew Trick 
15576686496SAndrew Trick   SmallPtrSet<Record*, 16> RWSet;
15676686496SAndrew Trick 
15776686496SAndrew Trick   // Find all SchedReadWrites referenced by instruction defs.
15876686496SAndrew Trick   RecVec SWDefs, SRDefs;
15976686496SAndrew Trick   for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
16076686496SAndrew Trick          E = Target.inst_end(); I != E; ++I) {
16176686496SAndrew Trick     Record *SchedDef = (*I)->TheDef;
16276686496SAndrew Trick     if (!SchedDef->isSubClassOf("Sched"))
16376686496SAndrew Trick       continue;
16476686496SAndrew Trick     RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW");
16576686496SAndrew Trick     for (RecIter RWI = RWs.begin(), RWE = RWs.end(); RWI != RWE; ++RWI) {
16676686496SAndrew Trick       if ((*RWI)->isSubClassOf("SchedWrite"))
16776686496SAndrew Trick         scanSchedRW(*RWI, SWDefs, RWSet);
16876686496SAndrew Trick       else {
16976686496SAndrew Trick         assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
17076686496SAndrew Trick         scanSchedRW(*RWI, SRDefs, RWSet);
17176686496SAndrew Trick       }
17276686496SAndrew Trick     }
17376686496SAndrew Trick   }
17476686496SAndrew Trick   // Find all ReadWrites referenced by InstRW.
17576686496SAndrew Trick   RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
17676686496SAndrew Trick   for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI) {
17776686496SAndrew Trick     // For all OperandReadWrites.
17876686496SAndrew Trick     RecVec RWDefs = (*OI)->getValueAsListOfDefs("OperandReadWrites");
17976686496SAndrew Trick     for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
18076686496SAndrew Trick          RWI != RWE; ++RWI) {
18176686496SAndrew Trick       if ((*RWI)->isSubClassOf("SchedWrite"))
18276686496SAndrew Trick         scanSchedRW(*RWI, SWDefs, RWSet);
18376686496SAndrew Trick       else {
18476686496SAndrew Trick         assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
18576686496SAndrew Trick         scanSchedRW(*RWI, SRDefs, RWSet);
18676686496SAndrew Trick       }
18776686496SAndrew Trick     }
18876686496SAndrew Trick   }
18976686496SAndrew Trick   // Find all ReadWrites referenced by ItinRW.
19076686496SAndrew Trick   RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
19176686496SAndrew Trick   for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) {
19276686496SAndrew Trick     // For all OperandReadWrites.
19376686496SAndrew Trick     RecVec RWDefs = (*II)->getValueAsListOfDefs("OperandReadWrites");
19476686496SAndrew Trick     for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
19576686496SAndrew Trick          RWI != RWE; ++RWI) {
19676686496SAndrew Trick       if ((*RWI)->isSubClassOf("SchedWrite"))
19776686496SAndrew Trick         scanSchedRW(*RWI, SWDefs, RWSet);
19876686496SAndrew Trick       else {
19976686496SAndrew Trick         assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
20076686496SAndrew Trick         scanSchedRW(*RWI, SRDefs, RWSet);
20176686496SAndrew Trick       }
20276686496SAndrew Trick     }
20376686496SAndrew Trick   }
2049257b8f8SAndrew Trick   // Find all ReadWrites referenced by SchedAlias. AliasDefs needs to be sorted
2059257b8f8SAndrew Trick   // for the loop below that initializes Alias vectors.
2069257b8f8SAndrew Trick   RecVec AliasDefs = Records.getAllDerivedDefinitions("SchedAlias");
2079257b8f8SAndrew Trick   std::sort(AliasDefs.begin(), AliasDefs.end(), LessRecord());
2089257b8f8SAndrew Trick   for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) {
2099257b8f8SAndrew Trick     Record *MatchDef = (*AI)->getValueAsDef("MatchRW");
2109257b8f8SAndrew Trick     Record *AliasDef = (*AI)->getValueAsDef("AliasRW");
2119257b8f8SAndrew Trick     if (MatchDef->isSubClassOf("SchedWrite")) {
2129257b8f8SAndrew Trick       if (!AliasDef->isSubClassOf("SchedWrite"))
2139257b8f8SAndrew Trick         throw TGError((*AI)->getLoc(), "SchedWrite Alias must be SchedWrite");
2149257b8f8SAndrew Trick       scanSchedRW(AliasDef, SWDefs, RWSet);
2159257b8f8SAndrew Trick     }
2169257b8f8SAndrew Trick     else {
2179257b8f8SAndrew Trick       assert(MatchDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
2189257b8f8SAndrew Trick       if (!AliasDef->isSubClassOf("SchedRead"))
2199257b8f8SAndrew Trick         throw TGError((*AI)->getLoc(), "SchedRead Alias must be SchedRead");
2209257b8f8SAndrew Trick       scanSchedRW(AliasDef, SRDefs, RWSet);
2219257b8f8SAndrew Trick     }
2229257b8f8SAndrew Trick   }
22376686496SAndrew Trick   // Sort and add the SchedReadWrites directly referenced by instructions or
22476686496SAndrew Trick   // itinerary resources. Index reads and writes in separate domains.
22576686496SAndrew Trick   std::sort(SWDefs.begin(), SWDefs.end(), LessRecord());
22676686496SAndrew Trick   for (RecIter SWI = SWDefs.begin(), SWE = SWDefs.end(); SWI != SWE; ++SWI) {
22776686496SAndrew Trick     assert(!getSchedRWIdx(*SWI, /*IsRead=*/false) && "duplicate SchedWrite");
22876686496SAndrew Trick     SchedWrites.push_back(CodeGenSchedRW(*SWI));
22976686496SAndrew Trick   }
23076686496SAndrew Trick   std::sort(SRDefs.begin(), SRDefs.end(), LessRecord());
23176686496SAndrew Trick   for (RecIter SRI = SRDefs.begin(), SRE = SRDefs.end(); SRI != SRE; ++SRI) {
23276686496SAndrew Trick     assert(!getSchedRWIdx(*SRI, /*IsRead-*/true) && "duplicate SchedWrite");
23376686496SAndrew Trick     SchedReads.push_back(CodeGenSchedRW(*SRI));
23476686496SAndrew Trick   }
23576686496SAndrew Trick   // Initialize WriteSequence vectors.
23676686496SAndrew Trick   for (std::vector<CodeGenSchedRW>::iterator WI = SchedWrites.begin(),
23776686496SAndrew Trick          WE = SchedWrites.end(); WI != WE; ++WI) {
23876686496SAndrew Trick     if (!WI->IsSequence)
23976686496SAndrew Trick       continue;
24076686496SAndrew Trick     findRWs(WI->TheDef->getValueAsListOfDefs("Writes"), WI->Sequence,
24176686496SAndrew Trick             /*IsRead=*/false);
24276686496SAndrew Trick   }
2439257b8f8SAndrew Trick   // Initialize Aliases vectors.
2449257b8f8SAndrew Trick   for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) {
2459257b8f8SAndrew Trick     Record *AliasDef = (*AI)->getValueAsDef("AliasRW");
2469257b8f8SAndrew Trick     getSchedRW(AliasDef).IsAlias = true;
2479257b8f8SAndrew Trick     Record *MatchDef = (*AI)->getValueAsDef("MatchRW");
2489257b8f8SAndrew Trick     CodeGenSchedRW &RW = getSchedRW(MatchDef);
2499257b8f8SAndrew Trick     if (RW.IsAlias)
2509257b8f8SAndrew Trick       throw TGError((*AI)->getLoc(), "Cannot Alias an Alias");
2519257b8f8SAndrew Trick     RW.Aliases.push_back(*AI);
2529257b8f8SAndrew Trick   }
25376686496SAndrew Trick   DEBUG(
25476686496SAndrew Trick     for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) {
25576686496SAndrew Trick       dbgs() << WIdx << ": ";
25676686496SAndrew Trick       SchedWrites[WIdx].dump();
25776686496SAndrew Trick       dbgs() << '\n';
25876686496SAndrew Trick     }
25976686496SAndrew Trick     for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd; ++RIdx) {
26076686496SAndrew Trick       dbgs() << RIdx << ": ";
26176686496SAndrew Trick       SchedReads[RIdx].dump();
26276686496SAndrew Trick       dbgs() << '\n';
26376686496SAndrew Trick     }
26476686496SAndrew Trick     RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite");
26576686496SAndrew Trick     for (RecIter RI = RWDefs.begin(), RE = RWDefs.end();
26676686496SAndrew Trick          RI != RE; ++RI) {
26776686496SAndrew Trick       if (!getSchedRWIdx(*RI, (*RI)->isSubClassOf("SchedRead"))) {
26876686496SAndrew Trick         const std::string &Name = (*RI)->getName();
26976686496SAndrew Trick         if (Name != "NoWrite" && Name != "ReadDefault")
27076686496SAndrew Trick           dbgs() << "Unused SchedReadWrite " << (*RI)->getName() << '\n';
27176686496SAndrew Trick       }
27276686496SAndrew Trick     });
27376686496SAndrew Trick }
27476686496SAndrew Trick 
27576686496SAndrew Trick /// Compute a SchedWrite name from a sequence of writes.
27676686496SAndrew Trick std::string CodeGenSchedModels::genRWName(const IdxVec& Seq, bool IsRead) {
27776686496SAndrew Trick   std::string Name("(");
27876686496SAndrew Trick   for (IdxIter I = Seq.begin(), E = Seq.end(); I != E; ++I) {
27976686496SAndrew Trick     if (I != Seq.begin())
28076686496SAndrew Trick       Name += '_';
28176686496SAndrew Trick     Name += getSchedRW(*I, IsRead).Name;
28276686496SAndrew Trick   }
28376686496SAndrew Trick   Name += ')';
28476686496SAndrew Trick   return Name;
28576686496SAndrew Trick }
28676686496SAndrew Trick 
28776686496SAndrew Trick unsigned CodeGenSchedModels::getSchedRWIdx(Record *Def, bool IsRead,
28876686496SAndrew Trick                                            unsigned After) const {
28976686496SAndrew Trick   const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
29076686496SAndrew Trick   assert(After < RWVec.size() && "start position out of bounds");
29176686496SAndrew Trick   for (std::vector<CodeGenSchedRW>::const_iterator I = RWVec.begin() + After,
29276686496SAndrew Trick          E = RWVec.end(); I != E; ++I) {
29376686496SAndrew Trick     if (I->TheDef == Def)
29476686496SAndrew Trick       return I - RWVec.begin();
29576686496SAndrew Trick   }
29676686496SAndrew Trick   return 0;
29776686496SAndrew Trick }
29876686496SAndrew Trick 
299cfe222c2SAndrew Trick bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const {
300cfe222c2SAndrew Trick   for (unsigned i = 0, e = SchedReads.size(); i < e; ++i) {
301cfe222c2SAndrew Trick     Record *ReadDef = SchedReads[i].TheDef;
302cfe222c2SAndrew Trick     if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance"))
303cfe222c2SAndrew Trick       continue;
304cfe222c2SAndrew Trick 
305cfe222c2SAndrew Trick     RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites");
306cfe222c2SAndrew Trick     if (std::find(ValidWrites.begin(), ValidWrites.end(), WriteDef)
307cfe222c2SAndrew Trick         != ValidWrites.end()) {
308cfe222c2SAndrew Trick       return true;
309cfe222c2SAndrew Trick     }
310cfe222c2SAndrew Trick   }
311cfe222c2SAndrew Trick   return false;
312cfe222c2SAndrew Trick }
313cfe222c2SAndrew Trick 
31476686496SAndrew Trick namespace llvm {
31576686496SAndrew Trick void splitSchedReadWrites(const RecVec &RWDefs,
31676686496SAndrew Trick                           RecVec &WriteDefs, RecVec &ReadDefs) {
31776686496SAndrew Trick   for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) {
31876686496SAndrew Trick     if ((*RWI)->isSubClassOf("SchedWrite"))
31976686496SAndrew Trick       WriteDefs.push_back(*RWI);
32076686496SAndrew Trick     else {
32176686496SAndrew Trick       assert((*RWI)->isSubClassOf("SchedRead") && "unknown SchedReadWrite");
32276686496SAndrew Trick       ReadDefs.push_back(*RWI);
32376686496SAndrew Trick     }
32476686496SAndrew Trick   }
32576686496SAndrew Trick }
32676686496SAndrew Trick } // namespace llvm
32776686496SAndrew Trick 
32876686496SAndrew Trick // Split the SchedReadWrites defs and call findRWs for each list.
32976686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs,
33076686496SAndrew Trick                                  IdxVec &Writes, IdxVec &Reads) const {
33176686496SAndrew Trick     RecVec WriteDefs;
33276686496SAndrew Trick     RecVec ReadDefs;
33376686496SAndrew Trick     splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs);
33476686496SAndrew Trick     findRWs(WriteDefs, Writes, false);
33576686496SAndrew Trick     findRWs(ReadDefs, Reads, true);
33676686496SAndrew Trick }
33776686496SAndrew Trick 
33876686496SAndrew Trick // Call getSchedRWIdx for all elements in a sequence of SchedRW defs.
33976686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs,
34076686496SAndrew Trick                                  bool IsRead) const {
34176686496SAndrew Trick   for (RecIter RI = RWDefs.begin(), RE = RWDefs.end(); RI != RE; ++RI) {
34276686496SAndrew Trick     unsigned Idx = getSchedRWIdx(*RI, IsRead);
34376686496SAndrew Trick     assert(Idx && "failed to collect SchedReadWrite");
34476686496SAndrew Trick     RWs.push_back(Idx);
34576686496SAndrew Trick   }
34676686496SAndrew Trick }
34776686496SAndrew Trick 
34833401e84SAndrew Trick void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq,
34933401e84SAndrew Trick                                           bool IsRead) const {
35033401e84SAndrew Trick   const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
35133401e84SAndrew Trick   if (!SchedRW.IsSequence) {
35233401e84SAndrew Trick     RWSeq.push_back(RWIdx);
35333401e84SAndrew Trick     return;
35433401e84SAndrew Trick   }
35533401e84SAndrew Trick   int Repeat =
35633401e84SAndrew Trick     SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1;
35733401e84SAndrew Trick   for (int i = 0; i < Repeat; ++i) {
35833401e84SAndrew Trick     for (IdxIter I = SchedRW.Sequence.begin(), E = SchedRW.Sequence.end();
35933401e84SAndrew Trick          I != E; ++I) {
36033401e84SAndrew Trick       expandRWSequence(*I, RWSeq, IsRead);
36133401e84SAndrew Trick     }
36233401e84SAndrew Trick   }
36333401e84SAndrew Trick }
36433401e84SAndrew Trick 
36533401e84SAndrew Trick // Find the existing SchedWrite that models this sequence of writes.
36633401e84SAndrew Trick unsigned CodeGenSchedModels::findRWForSequence(const IdxVec &Seq,
36733401e84SAndrew Trick                                                bool IsRead) {
36833401e84SAndrew Trick   std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
36933401e84SAndrew Trick 
37033401e84SAndrew Trick   for (std::vector<CodeGenSchedRW>::iterator I = RWVec.begin(), E = RWVec.end();
37133401e84SAndrew Trick        I != E; ++I) {
37233401e84SAndrew Trick     if (I->Sequence == Seq)
37333401e84SAndrew Trick       return I - RWVec.begin();
37433401e84SAndrew Trick   }
37533401e84SAndrew Trick   // Index zero reserved for invalid RW.
37633401e84SAndrew Trick   return 0;
37733401e84SAndrew Trick }
37833401e84SAndrew Trick 
37933401e84SAndrew Trick /// Add this ReadWrite if it doesn't already exist.
38033401e84SAndrew Trick unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq,
38133401e84SAndrew Trick                                             bool IsRead) {
38233401e84SAndrew Trick   assert(!Seq.empty() && "cannot insert empty sequence");
38333401e84SAndrew Trick   if (Seq.size() == 1)
38433401e84SAndrew Trick     return Seq.back();
38533401e84SAndrew Trick 
38633401e84SAndrew Trick   unsigned Idx = findRWForSequence(Seq, IsRead);
38733401e84SAndrew Trick   if (Idx)
38833401e84SAndrew Trick     return Idx;
38933401e84SAndrew Trick 
39033401e84SAndrew Trick   CodeGenSchedRW SchedRW(Seq, genRWName(Seq, IsRead));
39133401e84SAndrew Trick   if (IsRead) {
39233401e84SAndrew Trick     SchedReads.push_back(SchedRW);
39333401e84SAndrew Trick     return SchedReads.size() - 1;
39433401e84SAndrew Trick   }
39533401e84SAndrew Trick   SchedWrites.push_back(SchedRW);
39633401e84SAndrew Trick   return SchedWrites.size() - 1;
39733401e84SAndrew Trick }
39833401e84SAndrew Trick 
39976686496SAndrew Trick /// Visit all the instruction definitions for this target to gather and
40076686496SAndrew Trick /// enumerate the itinerary classes. These are the explicitly specified
40176686496SAndrew Trick /// SchedClasses. More SchedClasses may be inferred.
40276686496SAndrew Trick void CodeGenSchedModels::collectSchedClasses() {
40376686496SAndrew Trick 
40476686496SAndrew Trick   // NoItinerary is always the first class at Idx=0
40587255e34SAndrew Trick   SchedClasses.resize(1);
40687255e34SAndrew Trick   SchedClasses.back().Name = "NoItinerary";
40776686496SAndrew Trick   SchedClasses.back().ProcIndices.push_back(0);
40887255e34SAndrew Trick   SchedClassIdxMap[SchedClasses.back().Name] = 0;
40987255e34SAndrew Trick 
41087255e34SAndrew Trick   // Gather and sort all itinerary classes used by instruction descriptions.
41176686496SAndrew Trick   RecVec ItinClassList;
41287255e34SAndrew Trick   for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
41387255e34SAndrew Trick          E = Target.inst_end(); I != E; ++I) {
41476686496SAndrew Trick     Record *ItinDef = (*I)->TheDef->getValueAsDef("Itinerary");
41587255e34SAndrew Trick     // Map a new SchedClass with no index.
41676686496SAndrew Trick     if (!SchedClassIdxMap.count(ItinDef->getName())) {
41776686496SAndrew Trick       SchedClassIdxMap[ItinDef->getName()] = 0;
41876686496SAndrew Trick       ItinClassList.push_back(ItinDef);
41987255e34SAndrew Trick     }
42087255e34SAndrew Trick   }
42187255e34SAndrew Trick   // Assign each itinerary class unique number, skipping NoItinerary==0
42287255e34SAndrew Trick   NumItineraryClasses = ItinClassList.size();
42387255e34SAndrew Trick   std::sort(ItinClassList.begin(), ItinClassList.end(), LessRecord());
42487255e34SAndrew Trick   for (unsigned i = 0, N = NumItineraryClasses; i < N; i++) {
42587255e34SAndrew Trick     Record *ItinDef = ItinClassList[i];
42687255e34SAndrew Trick     SchedClassIdxMap[ItinDef->getName()] = SchedClasses.size();
42787255e34SAndrew Trick     SchedClasses.push_back(CodeGenSchedClass(ItinDef));
42887255e34SAndrew Trick   }
42976686496SAndrew Trick   // Infer classes from SchedReadWrite resources listed for each
43076686496SAndrew Trick   // instruction definition that inherits from class Sched.
43176686496SAndrew Trick   for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
43276686496SAndrew Trick          E = Target.inst_end(); I != E; ++I) {
43376686496SAndrew Trick     if (!(*I)->TheDef->isSubClassOf("Sched"))
43476686496SAndrew Trick       continue;
43576686496SAndrew Trick     IdxVec Writes, Reads;
43676686496SAndrew Trick     findRWs((*I)->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads);
43776686496SAndrew Trick     // ProcIdx == 0 indicates the class applies to all processors.
43876686496SAndrew Trick     IdxVec ProcIndices(1, 0);
43976686496SAndrew Trick     addSchedClass(Writes, Reads, ProcIndices);
44087255e34SAndrew Trick   }
4419257b8f8SAndrew Trick   // Create classes for InstRW defs.
44276686496SAndrew Trick   RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
44376686496SAndrew Trick   std::sort(InstRWDefs.begin(), InstRWDefs.end(), LessRecord());
44476686496SAndrew Trick   for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI)
44576686496SAndrew Trick     createInstRWClass(*OI);
44687255e34SAndrew Trick 
44776686496SAndrew Trick   NumInstrSchedClasses = SchedClasses.size();
44887255e34SAndrew Trick 
44976686496SAndrew Trick   bool EnableDump = false;
45076686496SAndrew Trick   DEBUG(EnableDump = true);
45176686496SAndrew Trick   if (!EnableDump)
45287255e34SAndrew Trick     return;
45376686496SAndrew Trick   for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
45476686496SAndrew Trick          E = Target.inst_end(); I != E; ++I) {
45576686496SAndrew Trick     Record *SchedDef = (*I)->TheDef;
45676686496SAndrew Trick     std::string InstName = (*I)->TheDef->getName();
45776686496SAndrew Trick     if (SchedDef->isSubClassOf("Sched")) {
45876686496SAndrew Trick       IdxVec Writes;
45976686496SAndrew Trick       IdxVec Reads;
46076686496SAndrew Trick       findRWs((*I)->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads);
46176686496SAndrew Trick       dbgs() << "SchedRW machine model for " << InstName;
46276686496SAndrew Trick       for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI)
46376686496SAndrew Trick         dbgs() << " " << SchedWrites[*WI].Name;
46476686496SAndrew Trick       for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI)
46576686496SAndrew Trick         dbgs() << " " << SchedReads[*RI].Name;
46676686496SAndrew Trick       dbgs() << '\n';
46776686496SAndrew Trick     }
46876686496SAndrew Trick     unsigned SCIdx = InstrClassMap.lookup((*I)->TheDef);
46976686496SAndrew Trick     if (SCIdx) {
47076686496SAndrew Trick       const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs;
47176686496SAndrew Trick       for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end();
47276686496SAndrew Trick            RWI != RWE; ++RWI) {
47376686496SAndrew Trick         const CodeGenProcModel &ProcModel =
47476686496SAndrew Trick           getProcModel((*RWI)->getValueAsDef("SchedModel"));
475*7aba6beaSAndrew Trick         dbgs() << "InstRW on " << ProcModel.ModelName << " for " << InstName;
47676686496SAndrew Trick         IdxVec Writes;
47776686496SAndrew Trick         IdxVec Reads;
47876686496SAndrew Trick         findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"),
47976686496SAndrew Trick                 Writes, Reads);
48076686496SAndrew Trick         for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI)
48176686496SAndrew Trick           dbgs() << " " << SchedWrites[*WI].Name;
48276686496SAndrew Trick         for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI)
48376686496SAndrew Trick           dbgs() << " " << SchedReads[*RI].Name;
48476686496SAndrew Trick         dbgs() << '\n';
48576686496SAndrew Trick       }
48676686496SAndrew Trick       continue;
48776686496SAndrew Trick     }
48876686496SAndrew Trick     if (!SchedDef->isSubClassOf("Sched")
48976686496SAndrew Trick         && (SchedDef->getValueAsDef("Itinerary")->getName() == "NoItinerary")) {
49076686496SAndrew Trick       dbgs() << "No machine model for " << (*I)->TheDef->getName() << '\n';
49187255e34SAndrew Trick     }
49287255e34SAndrew Trick   }
49376686496SAndrew Trick }
49476686496SAndrew Trick 
49576686496SAndrew Trick unsigned CodeGenSchedModels::getSchedClassIdx(
49676686496SAndrew Trick   const RecVec &RWDefs) const {
49776686496SAndrew Trick 
49876686496SAndrew Trick   IdxVec Writes, Reads;
49976686496SAndrew Trick   findRWs(RWDefs, Writes, Reads);
50076686496SAndrew Trick   return findSchedClassIdx(Writes, Reads);
50176686496SAndrew Trick }
50276686496SAndrew Trick 
50376686496SAndrew Trick /// Find an SchedClass that has been inferred from a per-operand list of
50476686496SAndrew Trick /// SchedWrites and SchedReads.
50576686496SAndrew Trick unsigned CodeGenSchedModels::findSchedClassIdx(const IdxVec &Writes,
50676686496SAndrew Trick                                                const IdxVec &Reads) const {
50776686496SAndrew Trick   for (SchedClassIter I = schedClassBegin(), E = schedClassEnd(); I != E; ++I) {
50876686496SAndrew Trick     // Classes with InstRWs may have the same Writes/Reads as a class originally
50976686496SAndrew Trick     // produced by a SchedRW definition. We need to be able to recover the
51076686496SAndrew Trick     // original class index for processors that don't match any InstRWs.
51176686496SAndrew Trick     if (I->ItinClassDef || !I->InstRWs.empty())
51276686496SAndrew Trick       continue;
51376686496SAndrew Trick 
51476686496SAndrew Trick     if (I->Writes == Writes && I->Reads == Reads) {
51576686496SAndrew Trick       return I - schedClassBegin();
51676686496SAndrew Trick     }
51776686496SAndrew Trick   }
51876686496SAndrew Trick   return 0;
51976686496SAndrew Trick }
52076686496SAndrew Trick 
52176686496SAndrew Trick // Get the SchedClass index for an instruction.
52276686496SAndrew Trick unsigned CodeGenSchedModels::getSchedClassIdx(
52376686496SAndrew Trick   const CodeGenInstruction &Inst) const {
52476686496SAndrew Trick 
52576686496SAndrew Trick   unsigned SCIdx = InstrClassMap.lookup(Inst.TheDef);
52676686496SAndrew Trick   if (SCIdx)
52776686496SAndrew Trick     return SCIdx;
52876686496SAndrew Trick 
52976686496SAndrew Trick   // If this opcode isn't mapped by the subtarget fallback to the instruction
53076686496SAndrew Trick   // definition's SchedRW or ItinDef values.
53176686496SAndrew Trick   if (Inst.TheDef->isSubClassOf("Sched")) {
53276686496SAndrew Trick     RecVec RWs = Inst.TheDef->getValueAsListOfDefs("SchedRW");
53376686496SAndrew Trick     return getSchedClassIdx(RWs);
53476686496SAndrew Trick   }
53576686496SAndrew Trick   Record *ItinDef = Inst.TheDef->getValueAsDef("Itinerary");
53676686496SAndrew Trick   assert(SchedClassIdxMap.count(ItinDef->getName()) && "missing ItinClass");
53776686496SAndrew Trick   unsigned Idx = SchedClassIdxMap.lookup(ItinDef->getName());
53876686496SAndrew Trick   assert(Idx <= NumItineraryClasses && "bad ItinClass index");
53976686496SAndrew Trick   return Idx;
54076686496SAndrew Trick }
54176686496SAndrew Trick 
54276686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(
54376686496SAndrew Trick   const IdxVec &OperWrites, const IdxVec &OperReads) {
54476686496SAndrew Trick 
54576686496SAndrew Trick   std::string Name;
54676686496SAndrew Trick   for (IdxIter WI = OperWrites.begin(), WE = OperWrites.end(); WI != WE; ++WI) {
54776686496SAndrew Trick     if (WI != OperWrites.begin())
54876686496SAndrew Trick       Name += '_';
54976686496SAndrew Trick     Name += SchedWrites[*WI].Name;
55076686496SAndrew Trick   }
55176686496SAndrew Trick   for (IdxIter RI = OperReads.begin(), RE = OperReads.end(); RI != RE; ++RI) {
55276686496SAndrew Trick     Name += '_';
55376686496SAndrew Trick     Name += SchedReads[*RI].Name;
55476686496SAndrew Trick   }
55576686496SAndrew Trick   return Name;
55676686496SAndrew Trick }
55776686496SAndrew Trick 
55876686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) {
55976686496SAndrew Trick 
56076686496SAndrew Trick   std::string Name;
56176686496SAndrew Trick   for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) {
56276686496SAndrew Trick     if (I != InstDefs.begin())
56376686496SAndrew Trick       Name += '_';
56476686496SAndrew Trick     Name += (*I)->getName();
56576686496SAndrew Trick   }
56676686496SAndrew Trick   return Name;
56776686496SAndrew Trick }
56876686496SAndrew Trick 
56976686496SAndrew Trick /// Add an inferred sched class from a per-operand list of SchedWrites and
57076686496SAndrew Trick /// SchedReads. ProcIndices contains the set of IDs of processors that may
57176686496SAndrew Trick /// utilize this class.
57276686496SAndrew Trick unsigned CodeGenSchedModels::addSchedClass(const IdxVec &OperWrites,
57376686496SAndrew Trick                                            const IdxVec &OperReads,
57476686496SAndrew Trick                                            const IdxVec &ProcIndices)
57576686496SAndrew Trick {
57676686496SAndrew Trick   assert(!ProcIndices.empty() && "expect at least one ProcIdx");
57776686496SAndrew Trick 
57876686496SAndrew Trick   unsigned Idx = findSchedClassIdx(OperWrites, OperReads);
57976686496SAndrew Trick   if (Idx) {
58076686496SAndrew Trick     IdxVec PI;
58176686496SAndrew Trick     std::set_union(SchedClasses[Idx].ProcIndices.begin(),
58276686496SAndrew Trick                    SchedClasses[Idx].ProcIndices.end(),
58376686496SAndrew Trick                    ProcIndices.begin(), ProcIndices.end(),
58476686496SAndrew Trick                    std::back_inserter(PI));
58576686496SAndrew Trick     SchedClasses[Idx].ProcIndices.swap(PI);
58676686496SAndrew Trick     return Idx;
58776686496SAndrew Trick   }
58876686496SAndrew Trick   Idx = SchedClasses.size();
58976686496SAndrew Trick   SchedClasses.resize(Idx+1);
59076686496SAndrew Trick   CodeGenSchedClass &SC = SchedClasses.back();
59176686496SAndrew Trick   SC.Name = createSchedClassName(OperWrites, OperReads);
59276686496SAndrew Trick   SC.Writes = OperWrites;
59376686496SAndrew Trick   SC.Reads = OperReads;
59476686496SAndrew Trick   SC.ProcIndices = ProcIndices;
59576686496SAndrew Trick 
59676686496SAndrew Trick   return Idx;
59776686496SAndrew Trick }
59876686496SAndrew Trick 
59976686496SAndrew Trick // Create classes for each set of opcodes that are in the same InstReadWrite
60076686496SAndrew Trick // definition across all processors.
60176686496SAndrew Trick void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) {
60276686496SAndrew Trick   // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that
60376686496SAndrew Trick   // intersects with an existing class via a previous InstRWDef. Instrs that do
60476686496SAndrew Trick   // not intersect with an existing class refer back to their former class as
60576686496SAndrew Trick   // determined from ItinDef or SchedRW.
60676686496SAndrew Trick   SmallVector<std::pair<unsigned, SmallVector<Record *, 8> >, 4> ClassInstrs;
60776686496SAndrew Trick   // Sort Instrs into sets.
60876686496SAndrew Trick   RecVec InstDefs = InstRWDef->getValueAsListOfDefs("Instrs");
60976686496SAndrew Trick   std::sort(InstDefs.begin(), InstDefs.end(), LessRecord());
61076686496SAndrew Trick   for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) {
61176686496SAndrew Trick     unsigned SCIdx = 0;
61276686496SAndrew Trick     InstClassMapTy::const_iterator Pos = InstrClassMap.find(*I);
61376686496SAndrew Trick     if (Pos != InstrClassMap.end())
61476686496SAndrew Trick       SCIdx = Pos->second;
61587255e34SAndrew Trick     else {
61676686496SAndrew Trick       // This instruction has not been mapped yet. Get the original class. All
61776686496SAndrew Trick       // instructions in the same InstrRW class must be from the same original
61876686496SAndrew Trick       // class because that is the fall-back class for other processors.
61976686496SAndrew Trick       Record *ItinDef = (*I)->getValueAsDef("Itinerary");
62076686496SAndrew Trick       SCIdx = SchedClassIdxMap.lookup(ItinDef->getName());
62176686496SAndrew Trick       if (!SCIdx && (*I)->isSubClassOf("Sched"))
62276686496SAndrew Trick         SCIdx = getSchedClassIdx((*I)->getValueAsListOfDefs("SchedRW"));
62387255e34SAndrew Trick     }
62476686496SAndrew Trick     unsigned CIdx = 0, CEnd = ClassInstrs.size();
62576686496SAndrew Trick     for (; CIdx != CEnd; ++CIdx) {
62676686496SAndrew Trick       if (ClassInstrs[CIdx].first == SCIdx)
62776686496SAndrew Trick         break;
62876686496SAndrew Trick     }
62976686496SAndrew Trick     if (CIdx == CEnd) {
63076686496SAndrew Trick       ClassInstrs.resize(CEnd + 1);
63176686496SAndrew Trick       ClassInstrs[CIdx].first = SCIdx;
63276686496SAndrew Trick     }
63376686496SAndrew Trick     ClassInstrs[CIdx].second.push_back(*I);
63476686496SAndrew Trick   }
63576686496SAndrew Trick   // For each set of Instrs, create a new class if necessary, and map or remap
63676686496SAndrew Trick   // the Instrs to it.
63776686496SAndrew Trick   unsigned CIdx = 0, CEnd = ClassInstrs.size();
63876686496SAndrew Trick   for (; CIdx != CEnd; ++CIdx) {
63976686496SAndrew Trick     unsigned OldSCIdx = ClassInstrs[CIdx].first;
64076686496SAndrew Trick     ArrayRef<Record*> InstDefs = ClassInstrs[CIdx].second;
64176686496SAndrew Trick     // If the all instrs in the current class are accounted for, then leave
64276686496SAndrew Trick     // them mapped to their old class.
64376686496SAndrew Trick     if (SchedClasses[OldSCIdx].InstRWs.size() == InstDefs.size()) {
64476686496SAndrew Trick       assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 &&
64576686496SAndrew Trick              "expected a generic SchedClass");
64676686496SAndrew Trick       continue;
64776686496SAndrew Trick     }
64876686496SAndrew Trick     unsigned SCIdx = SchedClasses.size();
64976686496SAndrew Trick     SchedClasses.resize(SCIdx+1);
65076686496SAndrew Trick     CodeGenSchedClass &SC = SchedClasses.back();
65176686496SAndrew Trick     SC.Name = createSchedClassName(InstDefs);
65276686496SAndrew Trick     // Preserve ItinDef and Writes/Reads for processors without an InstRW entry.
65376686496SAndrew Trick     SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef;
65476686496SAndrew Trick     SC.Writes = SchedClasses[OldSCIdx].Writes;
65576686496SAndrew Trick     SC.Reads = SchedClasses[OldSCIdx].Reads;
65676686496SAndrew Trick     SC.ProcIndices.push_back(0);
65776686496SAndrew Trick     // Map each Instr to this new class.
65876686496SAndrew Trick     // Note that InstDefs may be a smaller list than InstRWDef's "Instrs".
65976686496SAndrew Trick     for (ArrayRef<Record*>::const_iterator
66076686496SAndrew Trick            II = InstDefs.begin(), IE = InstDefs.end(); II != IE; ++II) {
66176686496SAndrew Trick       unsigned OldSCIdx = InstrClassMap[*II];
66276686496SAndrew Trick       if (OldSCIdx) {
66376686496SAndrew Trick         SC.InstRWs.insert(SC.InstRWs.end(),
66476686496SAndrew Trick                           SchedClasses[OldSCIdx].InstRWs.begin(),
66576686496SAndrew Trick                           SchedClasses[OldSCIdx].InstRWs.end());
66676686496SAndrew Trick       }
66776686496SAndrew Trick       InstrClassMap[*II] = SCIdx;
66876686496SAndrew Trick     }
66976686496SAndrew Trick     SC.InstRWs.push_back(InstRWDef);
67076686496SAndrew Trick   }
67187255e34SAndrew Trick }
67287255e34SAndrew Trick 
67387255e34SAndrew Trick // Gather the processor itineraries.
67476686496SAndrew Trick void CodeGenSchedModels::collectProcItins() {
67576686496SAndrew Trick   for (std::vector<CodeGenProcModel>::iterator PI = ProcModels.begin(),
67676686496SAndrew Trick          PE = ProcModels.end(); PI != PE; ++PI) {
67776686496SAndrew Trick     CodeGenProcModel &ProcModel = *PI;
67876686496SAndrew Trick     RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID");
67987255e34SAndrew Trick     // Skip empty itinerary.
68087255e34SAndrew Trick     if (ItinRecords.empty())
68176686496SAndrew Trick       continue;
68287255e34SAndrew Trick 
68387255e34SAndrew Trick     ProcModel.ItinDefList.resize(NumItineraryClasses+1);
68487255e34SAndrew Trick 
68587255e34SAndrew Trick     // Insert each itinerary data record in the correct position within
68687255e34SAndrew Trick     // the processor model's ItinDefList.
68787255e34SAndrew Trick     for (unsigned i = 0, N = ItinRecords.size(); i < N; i++) {
68887255e34SAndrew Trick       Record *ItinData = ItinRecords[i];
68987255e34SAndrew Trick       Record *ItinDef = ItinData->getValueAsDef("TheClass");
69087255e34SAndrew Trick       if (!SchedClassIdxMap.count(ItinDef->getName())) {
69187255e34SAndrew Trick         DEBUG(dbgs() << ProcModel.ItinsDef->getName()
69287255e34SAndrew Trick               << " has unused itinerary class " << ItinDef->getName() << '\n');
69387255e34SAndrew Trick         continue;
69487255e34SAndrew Trick       }
69576686496SAndrew Trick       assert(SchedClassIdxMap.count(ItinDef->getName()) && "missing ItinClass");
69676686496SAndrew Trick       unsigned Idx = SchedClassIdxMap.lookup(ItinDef->getName());
69776686496SAndrew Trick       assert(Idx <= NumItineraryClasses && "bad ItinClass index");
69876686496SAndrew Trick       ProcModel.ItinDefList[Idx] = ItinData;
69987255e34SAndrew Trick     }
70087255e34SAndrew Trick     // Check for missing itinerary entries.
70187255e34SAndrew Trick     assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec");
70276686496SAndrew Trick     DEBUG(
70387255e34SAndrew Trick       for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) {
70487255e34SAndrew Trick         if (!ProcModel.ItinDefList[i])
70576686496SAndrew Trick           dbgs() << ProcModel.ItinsDef->getName()
70676686496SAndrew Trick                  << " missing itinerary for class "
70776686496SAndrew Trick                  << SchedClasses[i].Name << '\n';
70876686496SAndrew Trick       });
70987255e34SAndrew Trick   }
71087255e34SAndrew Trick }
71176686496SAndrew Trick 
71276686496SAndrew Trick // Gather the read/write types for each itinerary class.
71376686496SAndrew Trick void CodeGenSchedModels::collectProcItinRW() {
71476686496SAndrew Trick   RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
71576686496SAndrew Trick   std::sort(ItinRWDefs.begin(), ItinRWDefs.end(), LessRecord());
71676686496SAndrew Trick   for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) {
71776686496SAndrew Trick     if (!(*II)->getValueInit("SchedModel")->isComplete())
71876686496SAndrew Trick       throw TGError((*II)->getLoc(), "SchedModel is undefined");
71976686496SAndrew Trick     Record *ModelDef = (*II)->getValueAsDef("SchedModel");
72076686496SAndrew Trick     ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef);
72176686496SAndrew Trick     if (I == ProcModelMap.end()) {
72276686496SAndrew Trick       throw TGError((*II)->getLoc(), "Undefined SchedMachineModel "
72376686496SAndrew Trick                     + ModelDef->getName());
72476686496SAndrew Trick     }
72576686496SAndrew Trick     ProcModels[I->second].ItinRWDefs.push_back(*II);
72676686496SAndrew Trick   }
72776686496SAndrew Trick }
72876686496SAndrew Trick 
72933401e84SAndrew Trick /// Infer new classes from existing classes. In the process, this may create new
73033401e84SAndrew Trick /// SchedWrites from sequences of existing SchedWrites.
73133401e84SAndrew Trick void CodeGenSchedModels::inferSchedClasses() {
73233401e84SAndrew Trick   // Visit all existing classes and newly created classes.
73333401e84SAndrew Trick   for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) {
73433401e84SAndrew Trick     if (SchedClasses[Idx].ItinClassDef)
73533401e84SAndrew Trick       inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx);
73633401e84SAndrew Trick     else if (!SchedClasses[Idx].InstRWs.empty())
73733401e84SAndrew Trick       inferFromInstRWs(Idx);
73833401e84SAndrew Trick     else {
73933401e84SAndrew Trick       inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads,
74033401e84SAndrew Trick                   Idx, SchedClasses[Idx].ProcIndices);
74133401e84SAndrew Trick     }
74233401e84SAndrew Trick     assert(SchedClasses.size() < (NumInstrSchedClasses*6) &&
74333401e84SAndrew Trick            "too many SchedVariants");
74433401e84SAndrew Trick   }
74533401e84SAndrew Trick }
74633401e84SAndrew Trick 
74733401e84SAndrew Trick /// Infer classes from per-processor itinerary resources.
74833401e84SAndrew Trick void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef,
74933401e84SAndrew Trick                                             unsigned FromClassIdx) {
75033401e84SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
75133401e84SAndrew Trick     const CodeGenProcModel &PM = ProcModels[PIdx];
75233401e84SAndrew Trick     // For all ItinRW entries.
75333401e84SAndrew Trick     bool HasMatch = false;
75433401e84SAndrew Trick     for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
75533401e84SAndrew Trick          II != IE; ++II) {
75633401e84SAndrew Trick       RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
75733401e84SAndrew Trick       if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
75833401e84SAndrew Trick         continue;
75933401e84SAndrew Trick       if (HasMatch)
76033401e84SAndrew Trick         throw TGError((*II)->getLoc(), "Duplicate itinerary class "
76133401e84SAndrew Trick                       + ItinClassDef->getName()
76233401e84SAndrew Trick                       + " in ItinResources for " + PM.ModelName);
76333401e84SAndrew Trick       HasMatch = true;
76433401e84SAndrew Trick       IdxVec Writes, Reads;
76533401e84SAndrew Trick       findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
76633401e84SAndrew Trick       IdxVec ProcIndices(1, PIdx);
76733401e84SAndrew Trick       inferFromRW(Writes, Reads, FromClassIdx, ProcIndices);
76833401e84SAndrew Trick     }
76933401e84SAndrew Trick   }
77033401e84SAndrew Trick }
77133401e84SAndrew Trick 
77233401e84SAndrew Trick /// Infer classes from per-processor InstReadWrite definitions.
77333401e84SAndrew Trick void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) {
77433401e84SAndrew Trick   const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs;
77533401e84SAndrew Trick   for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) {
77633401e84SAndrew Trick     RecVec Instrs = (*RWI)->getValueAsListOfDefs("Instrs");
77733401e84SAndrew Trick     RecIter II = Instrs.begin(), IE = Instrs.end();
77833401e84SAndrew Trick     for (; II != IE; ++II) {
77933401e84SAndrew Trick       if (InstrClassMap[*II] == SCIdx)
78033401e84SAndrew Trick         break;
78133401e84SAndrew Trick     }
78233401e84SAndrew Trick     // If this class no longer has any instructions mapped to it, it has become
78333401e84SAndrew Trick     // irrelevant.
78433401e84SAndrew Trick     if (II == IE)
78533401e84SAndrew Trick       continue;
78633401e84SAndrew Trick     IdxVec Writes, Reads;
78733401e84SAndrew Trick     findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
78833401e84SAndrew Trick     unsigned PIdx = getProcModel((*RWI)->getValueAsDef("SchedModel")).Index;
78933401e84SAndrew Trick     IdxVec ProcIndices(1, PIdx);
79033401e84SAndrew Trick     inferFromRW(Writes, Reads, SCIdx, ProcIndices);
79133401e84SAndrew Trick   }
79233401e84SAndrew Trick }
79333401e84SAndrew Trick 
79433401e84SAndrew Trick namespace {
7959257b8f8SAndrew Trick // Helper for substituteVariantOperand.
7969257b8f8SAndrew Trick struct TransVariant {
7979257b8f8SAndrew Trick   Record *VariantDef;
7989257b8f8SAndrew Trick   unsigned RWIdx;       // Index of this variant's matched type.
7999257b8f8SAndrew Trick   unsigned ProcIdx;     // Processor model index or zero for any.
8009257b8f8SAndrew Trick   unsigned TransVecIdx; // Index into PredTransitions::TransVec.
8019257b8f8SAndrew Trick 
8029257b8f8SAndrew Trick   TransVariant(Record *def, unsigned rwi, unsigned pi, unsigned ti):
8039257b8f8SAndrew Trick     VariantDef(def), RWIdx(rwi), ProcIdx(pi), TransVecIdx(ti) {}
8049257b8f8SAndrew Trick };
8059257b8f8SAndrew Trick 
80633401e84SAndrew Trick // Associate a predicate with the SchedReadWrite that it guards.
80733401e84SAndrew Trick // RWIdx is the index of the read/write variant.
80833401e84SAndrew Trick struct PredCheck {
80933401e84SAndrew Trick   bool IsRead;
81033401e84SAndrew Trick   unsigned RWIdx;
81133401e84SAndrew Trick   Record *Predicate;
81233401e84SAndrew Trick 
81333401e84SAndrew Trick   PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {}
81433401e84SAndrew Trick };
81533401e84SAndrew Trick 
81633401e84SAndrew Trick // A Predicate transition is a list of RW sequences guarded by a PredTerm.
81733401e84SAndrew Trick struct PredTransition {
81833401e84SAndrew Trick   // A predicate term is a conjunction of PredChecks.
81933401e84SAndrew Trick   SmallVector<PredCheck, 4> PredTerm;
82033401e84SAndrew Trick   SmallVector<SmallVector<unsigned,4>, 16> WriteSequences;
82133401e84SAndrew Trick   SmallVector<SmallVector<unsigned,4>, 16> ReadSequences;
8229257b8f8SAndrew Trick   SmallVector<unsigned, 4> ProcIndices;
82333401e84SAndrew Trick };
82433401e84SAndrew Trick 
82533401e84SAndrew Trick // Encapsulate a set of partially constructed transitions.
82633401e84SAndrew Trick // The results are built by repeated calls to substituteVariants.
82733401e84SAndrew Trick class PredTransitions {
82833401e84SAndrew Trick   CodeGenSchedModels &SchedModels;
82933401e84SAndrew Trick 
83033401e84SAndrew Trick public:
83133401e84SAndrew Trick   std::vector<PredTransition> TransVec;
83233401e84SAndrew Trick 
83333401e84SAndrew Trick   PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {}
83433401e84SAndrew Trick 
83533401e84SAndrew Trick   void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq,
83633401e84SAndrew Trick                                 bool IsRead, unsigned StartIdx);
83733401e84SAndrew Trick 
83833401e84SAndrew Trick   void substituteVariants(const PredTransition &Trans);
83933401e84SAndrew Trick 
84033401e84SAndrew Trick #ifndef NDEBUG
84133401e84SAndrew Trick   void dump() const;
84233401e84SAndrew Trick #endif
84333401e84SAndrew Trick 
84433401e84SAndrew Trick private:
84533401e84SAndrew Trick   bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term);
8469257b8f8SAndrew Trick   void pushVariant(const TransVariant &VInfo, bool IsRead);
84733401e84SAndrew Trick };
84833401e84SAndrew Trick } // anonymous
84933401e84SAndrew Trick 
85033401e84SAndrew Trick // Return true if this predicate is mutually exclusive with a PredTerm. This
85133401e84SAndrew Trick // degenerates into checking if the predicate is mutually exclusive with any
85233401e84SAndrew Trick // predicate in the Term's conjunction.
85333401e84SAndrew Trick //
85433401e84SAndrew Trick // All predicates associated with a given SchedRW are considered mutually
85533401e84SAndrew Trick // exclusive. This should work even if the conditions expressed by the
85633401e84SAndrew Trick // predicates are not exclusive because the predicates for a given SchedWrite
85733401e84SAndrew Trick // are always checked in the order they are defined in the .td file. Later
85833401e84SAndrew Trick // conditions implicitly negate any prior condition.
85933401e84SAndrew Trick bool PredTransitions::mutuallyExclusive(Record *PredDef,
86033401e84SAndrew Trick                                         ArrayRef<PredCheck> Term) {
86133401e84SAndrew Trick 
86233401e84SAndrew Trick   for (ArrayRef<PredCheck>::iterator I = Term.begin(), E = Term.end();
86333401e84SAndrew Trick        I != E; ++I) {
86433401e84SAndrew Trick     if (I->Predicate == PredDef)
86533401e84SAndrew Trick       return false;
86633401e84SAndrew Trick 
86733401e84SAndrew Trick     const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(I->RWIdx, I->IsRead);
86833401e84SAndrew Trick     assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant");
86933401e84SAndrew Trick     RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants");
87033401e84SAndrew Trick     for (RecIter VI = Variants.begin(), VE = Variants.end(); VI != VE; ++VI) {
87133401e84SAndrew Trick       if ((*VI)->getValueAsDef("Predicate") == PredDef)
87233401e84SAndrew Trick         return true;
87333401e84SAndrew Trick     }
87433401e84SAndrew Trick   }
87533401e84SAndrew Trick   return false;
87633401e84SAndrew Trick }
87733401e84SAndrew Trick 
8789257b8f8SAndrew Trick // Push the Reads/Writes selected by this variant onto the PredTransition
8799257b8f8SAndrew Trick // specified by VInfo.
8809257b8f8SAndrew Trick void PredTransitions::
8819257b8f8SAndrew Trick pushVariant(const TransVariant &VInfo, bool IsRead) {
8829257b8f8SAndrew Trick 
8839257b8f8SAndrew Trick   PredTransition &Trans = TransVec[VInfo.TransVecIdx];
8849257b8f8SAndrew Trick 
8859257b8f8SAndrew Trick   Record *PredDef = VInfo.VariantDef->getValueAsDef("Predicate");
8869257b8f8SAndrew Trick   Trans.PredTerm.push_back(PredCheck(IsRead, VInfo.RWIdx,PredDef));
8879257b8f8SAndrew Trick 
8889257b8f8SAndrew Trick   // If this operand transition is reached through a processor-specific alias,
8899257b8f8SAndrew Trick   // then the whole transition is specific to this processor.
8909257b8f8SAndrew Trick   if (VInfo.ProcIdx != 0)
8919257b8f8SAndrew Trick     Trans.ProcIndices.assign(1, VInfo.ProcIdx);
8929257b8f8SAndrew Trick 
8939257b8f8SAndrew Trick   RecVec SelectedDefs = VInfo.VariantDef->getValueAsListOfDefs("Selected");
89433401e84SAndrew Trick   IdxVec SelectedRWs;
89533401e84SAndrew Trick   SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead);
89633401e84SAndrew Trick 
8979257b8f8SAndrew Trick   const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(VInfo.RWIdx, IsRead);
89833401e84SAndrew Trick 
89933401e84SAndrew Trick   SmallVectorImpl<SmallVector<unsigned,4> > &RWSequences = IsRead
90033401e84SAndrew Trick     ? Trans.ReadSequences : Trans.WriteSequences;
90133401e84SAndrew Trick   if (SchedRW.IsVariadic) {
90233401e84SAndrew Trick     unsigned OperIdx = RWSequences.size()-1;
90333401e84SAndrew Trick     // Make N-1 copies of this transition's last sequence.
90433401e84SAndrew Trick     for (unsigned i = 1, e = SelectedRWs.size(); i != e; ++i) {
90533401e84SAndrew Trick       RWSequences.push_back(RWSequences[OperIdx]);
90633401e84SAndrew Trick     }
90733401e84SAndrew Trick     // Push each of the N elements of the SelectedRWs onto a copy of the last
90833401e84SAndrew Trick     // sequence (split the current operand into N operands).
90933401e84SAndrew Trick     // Note that write sequences should be expanded within this loop--the entire
91033401e84SAndrew Trick     // sequence belongs to a single operand.
91133401e84SAndrew Trick     for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
91233401e84SAndrew Trick          RWI != RWE; ++RWI, ++OperIdx) {
91333401e84SAndrew Trick       IdxVec ExpandedRWs;
91433401e84SAndrew Trick       if (IsRead)
91533401e84SAndrew Trick         ExpandedRWs.push_back(*RWI);
91633401e84SAndrew Trick       else
91733401e84SAndrew Trick         SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
91833401e84SAndrew Trick       RWSequences[OperIdx].insert(RWSequences[OperIdx].end(),
91933401e84SAndrew Trick                                   ExpandedRWs.begin(), ExpandedRWs.end());
92033401e84SAndrew Trick     }
92133401e84SAndrew Trick     assert(OperIdx == RWSequences.size() && "missed a sequence");
92233401e84SAndrew Trick   }
92333401e84SAndrew Trick   else {
92433401e84SAndrew Trick     // Push this transition's expanded sequence onto this transition's last
92533401e84SAndrew Trick     // sequence (add to the current operand's sequence).
92633401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = RWSequences.back();
92733401e84SAndrew Trick     IdxVec ExpandedRWs;
92833401e84SAndrew Trick     for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
92933401e84SAndrew Trick          RWI != RWE; ++RWI) {
93033401e84SAndrew Trick       if (IsRead)
93133401e84SAndrew Trick         ExpandedRWs.push_back(*RWI);
93233401e84SAndrew Trick       else
93333401e84SAndrew Trick         SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
93433401e84SAndrew Trick     }
93533401e84SAndrew Trick     Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end());
93633401e84SAndrew Trick   }
93733401e84SAndrew Trick }
93833401e84SAndrew Trick 
9399257b8f8SAndrew Trick static bool hasAliasedVariants(const CodeGenSchedRW &RW,
9409257b8f8SAndrew Trick                                CodeGenSchedModels &SchedModels) {
9419257b8f8SAndrew Trick   if (RW.HasVariants)
9429257b8f8SAndrew Trick     return true;
9439257b8f8SAndrew Trick 
9449257b8f8SAndrew Trick   for (RecIter I = RW.Aliases.begin(), E = RW.Aliases.end(); I != E; ++I) {
9459257b8f8SAndrew Trick     if (SchedModels.getSchedRW((*I)->getValueAsDef("AliasRW")).HasVariants)
9469257b8f8SAndrew Trick       return true;
9479257b8f8SAndrew Trick   }
9489257b8f8SAndrew Trick   return false;
9499257b8f8SAndrew Trick }
9509257b8f8SAndrew Trick 
9519257b8f8SAndrew Trick static bool hasVariant(ArrayRef<PredTransition> Transitions,
9529257b8f8SAndrew Trick                        CodeGenSchedModels &SchedModels) {
9539257b8f8SAndrew Trick   for (ArrayRef<PredTransition>::iterator
9549257b8f8SAndrew Trick          PTI = Transitions.begin(), PTE = Transitions.end();
9559257b8f8SAndrew Trick        PTI != PTE; ++PTI) {
9569257b8f8SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
9579257b8f8SAndrew Trick            WSI = PTI->WriteSequences.begin(), WSE = PTI->WriteSequences.end();
9589257b8f8SAndrew Trick          WSI != WSE; ++WSI) {
9599257b8f8SAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
9609257b8f8SAndrew Trick              WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
9619257b8f8SAndrew Trick         if (hasAliasedVariants(SchedModels.getSchedWrite(*WI), SchedModels))
9629257b8f8SAndrew Trick           return true;
9639257b8f8SAndrew Trick       }
9649257b8f8SAndrew Trick     }
9659257b8f8SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
9669257b8f8SAndrew Trick            RSI = PTI->ReadSequences.begin(), RSE = PTI->ReadSequences.end();
9679257b8f8SAndrew Trick          RSI != RSE; ++RSI) {
9689257b8f8SAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
9699257b8f8SAndrew Trick              RI = RSI->begin(), RE = RSI->end(); RI != RE; ++RI) {
9709257b8f8SAndrew Trick         if (hasAliasedVariants(SchedModels.getSchedRead(*RI), SchedModels))
9719257b8f8SAndrew Trick           return true;
9729257b8f8SAndrew Trick       }
9739257b8f8SAndrew Trick     }
9749257b8f8SAndrew Trick   }
9759257b8f8SAndrew Trick   return false;
9769257b8f8SAndrew Trick }
9779257b8f8SAndrew Trick 
97833401e84SAndrew Trick // RWSeq is a sequence of all Reads or all Writes for the next read or write
97933401e84SAndrew Trick // operand. StartIdx is an index into TransVec where partial results
9809257b8f8SAndrew Trick // starts. RWSeq must be applied to all transitions between StartIdx and the end
98133401e84SAndrew Trick // of TransVec.
98233401e84SAndrew Trick void PredTransitions::substituteVariantOperand(
98333401e84SAndrew Trick   const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) {
98433401e84SAndrew Trick 
98533401e84SAndrew Trick   // Visit each original RW within the current sequence.
98633401e84SAndrew Trick   for (SmallVectorImpl<unsigned>::const_iterator
98733401e84SAndrew Trick          RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) {
98833401e84SAndrew Trick     const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead);
98933401e84SAndrew Trick     // Push this RW on all partial PredTransitions or distribute variants.
99033401e84SAndrew Trick     // New PredTransitions may be pushed within this loop which should not be
99133401e84SAndrew Trick     // revisited (TransEnd must be loop invariant).
99233401e84SAndrew Trick     for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size();
99333401e84SAndrew Trick          TransIdx != TransEnd; ++TransIdx) {
99433401e84SAndrew Trick       // In the common case, push RW onto the current operand's sequence.
9959257b8f8SAndrew Trick       if (!hasAliasedVariants(SchedRW, SchedModels)) {
99633401e84SAndrew Trick         if (IsRead)
99733401e84SAndrew Trick           TransVec[TransIdx].ReadSequences.back().push_back(*RWI);
99833401e84SAndrew Trick         else
99933401e84SAndrew Trick           TransVec[TransIdx].WriteSequences.back().push_back(*RWI);
100033401e84SAndrew Trick         continue;
100133401e84SAndrew Trick       }
100233401e84SAndrew Trick       // Distribute this partial PredTransition across intersecting variants.
10039257b8f8SAndrew Trick       RecVec Variants;
10049257b8f8SAndrew Trick       if (SchedRW.HasVariants)
10059257b8f8SAndrew Trick         Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants");
10069257b8f8SAndrew Trick       IdxVec VarRWIds(Variants.size(), *RWI);
10079257b8f8SAndrew Trick       IdxVec VarProcModels(Variants.size(), 0);
10089257b8f8SAndrew Trick       for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
10099257b8f8SAndrew Trick            AI != AE; ++AI) {
10109257b8f8SAndrew Trick         unsigned AIdx;
10119257b8f8SAndrew Trick         const CodeGenSchedRW &AliasRW =
10129257b8f8SAndrew Trick           SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW"), AIdx);
10139257b8f8SAndrew Trick         if (!AliasRW.HasVariants)
10149257b8f8SAndrew Trick           continue;
10159257b8f8SAndrew Trick 
10169257b8f8SAndrew Trick         RecVec AliasVars = AliasRW.TheDef->getValueAsListOfDefs("Variants");
10179257b8f8SAndrew Trick         Variants.insert(Variants.end(), AliasVars.begin(), AliasVars.end());
10189257b8f8SAndrew Trick 
10199257b8f8SAndrew Trick         VarRWIds.resize(Variants.size(), AIdx);
10209257b8f8SAndrew Trick 
10219257b8f8SAndrew Trick         Record *ModelDef = AliasRW.TheDef->getValueAsDef("SchedModel");
10229257b8f8SAndrew Trick         VarProcModels.resize(Variants.size(),
10239257b8f8SAndrew Trick                              SchedModels.getProcModel(ModelDef).Index);
10249257b8f8SAndrew Trick       }
10259257b8f8SAndrew Trick       std::vector<TransVariant> IntersectingVariants;
10269257b8f8SAndrew Trick       for (unsigned VIdx = 0, VEnd = Variants.size(); VIdx != VEnd; ++VIdx) {
10279257b8f8SAndrew Trick         Record *PredDef = Variants[VIdx]->getValueAsDef("Predicate");
10289257b8f8SAndrew Trick 
10299257b8f8SAndrew Trick         // Don't expand variants if the processor models don't intersect.
10309257b8f8SAndrew Trick         // A zero processor index means any processor.
10319257b8f8SAndrew Trick         SmallVector<unsigned, 4> &ProcIndices = TransVec[TransIdx].ProcIndices;
10329257b8f8SAndrew Trick         if (ProcIndices[0] != 0 && VarProcModels[VIdx] != 0) {
10339257b8f8SAndrew Trick           unsigned Cnt = std::count(ProcIndices.begin(), ProcIndices.end(),
10349257b8f8SAndrew Trick                                     VarProcModels[VIdx]);
10359257b8f8SAndrew Trick           if (!Cnt)
10369257b8f8SAndrew Trick             continue;
10379257b8f8SAndrew Trick           if (Cnt > 1) {
10389257b8f8SAndrew Trick             const CodeGenProcModel &PM =
10399257b8f8SAndrew Trick               *(SchedModels.procModelBegin() + VarProcModels[VIdx]);
10409257b8f8SAndrew Trick             throw TGError(Variants[VIdx]->getLoc(), "Multiple variants defined "
10419257b8f8SAndrew Trick                           "for processor " + PM.ModelName +
10429257b8f8SAndrew Trick                           " Ensure only one SchedAlias exists per RW.");
10439257b8f8SAndrew Trick           }
10449257b8f8SAndrew Trick         }
104533401e84SAndrew Trick         if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm))
104633401e84SAndrew Trick           continue;
10479257b8f8SAndrew Trick         if (IntersectingVariants.empty()) {
104833401e84SAndrew Trick           // The first variant builds on the existing transition.
10499257b8f8SAndrew Trick           IntersectingVariants.push_back(
10509257b8f8SAndrew Trick             TransVariant(Variants[VIdx], VarRWIds[VIdx], VarProcModels[VIdx],
10519257b8f8SAndrew Trick                          TransIdx));
10529257b8f8SAndrew Trick         }
105333401e84SAndrew Trick         else {
105433401e84SAndrew Trick           // Push another copy of the current transition for more variants.
105533401e84SAndrew Trick           IntersectingVariants.push_back(
10569257b8f8SAndrew Trick             TransVariant(Variants[VIdx], VarRWIds[VIdx], VarProcModels[VIdx],
10579257b8f8SAndrew Trick                          TransVec.size()));
105833401e84SAndrew Trick           TransVec.push_back(TransVec[TransIdx]);
105933401e84SAndrew Trick         }
106033401e84SAndrew Trick       }
10619257b8f8SAndrew Trick       if (IntersectingVariants.empty())
10629257b8f8SAndrew Trick         throw TGError(SchedRW.TheDef->getLoc(), "No variant of this type has a "
10639257b8f8SAndrew Trick                       "matching predicate on any processor ");
106433401e84SAndrew Trick       // Now expand each variant on top of its copy of the transition.
10659257b8f8SAndrew Trick       for (std::vector<TransVariant>::const_iterator
106633401e84SAndrew Trick              IVI = IntersectingVariants.begin(),
106733401e84SAndrew Trick              IVE = IntersectingVariants.end();
10689257b8f8SAndrew Trick            IVI != IVE; ++IVI) {
10699257b8f8SAndrew Trick         pushVariant(*IVI, IsRead);
10709257b8f8SAndrew Trick       }
107133401e84SAndrew Trick     }
107233401e84SAndrew Trick   }
107333401e84SAndrew Trick }
107433401e84SAndrew Trick 
107533401e84SAndrew Trick // For each variant of a Read/Write in Trans, substitute the sequence of
107633401e84SAndrew Trick // Read/Writes guarded by the variant. This is exponential in the number of
107733401e84SAndrew Trick // variant Read/Writes, but in practice detection of mutually exclusive
107833401e84SAndrew Trick // predicates should result in linear growth in the total number variants.
107933401e84SAndrew Trick //
108033401e84SAndrew Trick // This is one step in a breadth-first search of nested variants.
108133401e84SAndrew Trick void PredTransitions::substituteVariants(const PredTransition &Trans) {
108233401e84SAndrew Trick   // Build up a set of partial results starting at the back of
108333401e84SAndrew Trick   // PredTransitions. Remember the first new transition.
108433401e84SAndrew Trick   unsigned StartIdx = TransVec.size();
108533401e84SAndrew Trick   TransVec.resize(TransVec.size() + 1);
108633401e84SAndrew Trick   TransVec.back().PredTerm = Trans.PredTerm;
10879257b8f8SAndrew Trick   TransVec.back().ProcIndices = Trans.ProcIndices;
108833401e84SAndrew Trick 
108933401e84SAndrew Trick   // Visit each original write sequence.
109033401e84SAndrew Trick   for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
109133401e84SAndrew Trick          WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end();
109233401e84SAndrew Trick        WSI != WSE; ++WSI) {
109333401e84SAndrew Trick     // Push a new (empty) write sequence onto all partial Transitions.
109433401e84SAndrew Trick     for (std::vector<PredTransition>::iterator I =
109533401e84SAndrew Trick            TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
109633401e84SAndrew Trick       I->WriteSequences.resize(I->WriteSequences.size() + 1);
109733401e84SAndrew Trick     }
109833401e84SAndrew Trick     substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx);
109933401e84SAndrew Trick   }
110033401e84SAndrew Trick   // Visit each original read sequence.
110133401e84SAndrew Trick   for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
110233401e84SAndrew Trick          RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end();
110333401e84SAndrew Trick        RSI != RSE; ++RSI) {
110433401e84SAndrew Trick     // Push a new (empty) read sequence onto all partial Transitions.
110533401e84SAndrew Trick     for (std::vector<PredTransition>::iterator I =
110633401e84SAndrew Trick            TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
110733401e84SAndrew Trick       I->ReadSequences.resize(I->ReadSequences.size() + 1);
110833401e84SAndrew Trick     }
110933401e84SAndrew Trick     substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx);
111033401e84SAndrew Trick   }
111133401e84SAndrew Trick }
111233401e84SAndrew Trick 
111333401e84SAndrew Trick // Create a new SchedClass for each variant found by inferFromRW. Pass
111433401e84SAndrew Trick static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions,
11159257b8f8SAndrew Trick                                  unsigned FromClassIdx,
111633401e84SAndrew Trick                                  CodeGenSchedModels &SchedModels) {
111733401e84SAndrew Trick   // For each PredTransition, create a new CodeGenSchedTransition, which usually
111833401e84SAndrew Trick   // requires creating a new SchedClass.
111933401e84SAndrew Trick   for (ArrayRef<PredTransition>::iterator
112033401e84SAndrew Trick          I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) {
112133401e84SAndrew Trick     IdxVec OperWritesVariant;
112233401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
112333401e84SAndrew Trick            WSI = I->WriteSequences.begin(), WSE = I->WriteSequences.end();
112433401e84SAndrew Trick          WSI != WSE; ++WSI) {
112533401e84SAndrew Trick       // Create a new write representing the expanded sequence.
112633401e84SAndrew Trick       OperWritesVariant.push_back(
112733401e84SAndrew Trick         SchedModels.findOrInsertRW(*WSI, /*IsRead=*/false));
112833401e84SAndrew Trick     }
112933401e84SAndrew Trick     IdxVec OperReadsVariant;
113033401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
113133401e84SAndrew Trick            RSI = I->ReadSequences.begin(), RSE = I->ReadSequences.end();
113233401e84SAndrew Trick          RSI != RSE; ++RSI) {
11339257b8f8SAndrew Trick       // Create a new read representing the expanded sequence.
113433401e84SAndrew Trick       OperReadsVariant.push_back(
113533401e84SAndrew Trick         SchedModels.findOrInsertRW(*RSI, /*IsRead=*/true));
113633401e84SAndrew Trick     }
11379257b8f8SAndrew Trick     IdxVec ProcIndices(I->ProcIndices.begin(), I->ProcIndices.end());
113833401e84SAndrew Trick     CodeGenSchedTransition SCTrans;
113933401e84SAndrew Trick     SCTrans.ToClassIdx =
114033401e84SAndrew Trick       SchedModels.addSchedClass(OperWritesVariant, OperReadsVariant,
114133401e84SAndrew Trick                                 ProcIndices);
114233401e84SAndrew Trick     SCTrans.ProcIndices = ProcIndices;
114333401e84SAndrew Trick     // The final PredTerm is unique set of predicates guarding the transition.
114433401e84SAndrew Trick     RecVec Preds;
114533401e84SAndrew Trick     for (SmallVectorImpl<PredCheck>::const_iterator
114633401e84SAndrew Trick            PI = I->PredTerm.begin(), PE = I->PredTerm.end(); PI != PE; ++PI) {
114733401e84SAndrew Trick       Preds.push_back(PI->Predicate);
114833401e84SAndrew Trick     }
114933401e84SAndrew Trick     RecIter PredsEnd = std::unique(Preds.begin(), Preds.end());
115033401e84SAndrew Trick     Preds.resize(PredsEnd - Preds.begin());
115133401e84SAndrew Trick     SCTrans.PredTerm = Preds;
115233401e84SAndrew Trick     SchedModels.getSchedClass(FromClassIdx).Transitions.push_back(SCTrans);
115333401e84SAndrew Trick   }
115433401e84SAndrew Trick }
115533401e84SAndrew Trick 
11569257b8f8SAndrew Trick // Create new SchedClasses for the given ReadWrite list. If any of the
11579257b8f8SAndrew Trick // ReadWrites refers to a SchedVariant, create a new SchedClass for each variant
11589257b8f8SAndrew Trick // of the ReadWrite list, following Aliases if necessary.
115933401e84SAndrew Trick void CodeGenSchedModels::inferFromRW(const IdxVec &OperWrites,
116033401e84SAndrew Trick                                      const IdxVec &OperReads,
116133401e84SAndrew Trick                                      unsigned FromClassIdx,
116233401e84SAndrew Trick                                      const IdxVec &ProcIndices) {
11639257b8f8SAndrew Trick   DEBUG(dbgs() << "INFER RW: ");
116433401e84SAndrew Trick 
116533401e84SAndrew Trick   // Create a seed transition with an empty PredTerm and the expanded sequences
116633401e84SAndrew Trick   // of SchedWrites for the current SchedClass.
116733401e84SAndrew Trick   std::vector<PredTransition> LastTransitions;
116833401e84SAndrew Trick   LastTransitions.resize(1);
11699257b8f8SAndrew Trick   LastTransitions.back().ProcIndices.append(ProcIndices.begin(),
11709257b8f8SAndrew Trick                                             ProcIndices.end());
11719257b8f8SAndrew Trick 
117233401e84SAndrew Trick   for (IdxIter I = OperWrites.begin(), E = OperWrites.end(); I != E; ++I) {
117333401e84SAndrew Trick     IdxVec WriteSeq;
117433401e84SAndrew Trick     expandRWSequence(*I, WriteSeq, /*IsRead=*/false);
117533401e84SAndrew Trick     unsigned Idx = LastTransitions[0].WriteSequences.size();
117633401e84SAndrew Trick     LastTransitions[0].WriteSequences.resize(Idx + 1);
117733401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences[Idx];
117833401e84SAndrew Trick     for (IdxIter WI = WriteSeq.begin(), WE = WriteSeq.end(); WI != WE; ++WI)
117933401e84SAndrew Trick       Seq.push_back(*WI);
118033401e84SAndrew Trick     DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
118133401e84SAndrew Trick   }
118233401e84SAndrew Trick   DEBUG(dbgs() << " Reads: ");
118333401e84SAndrew Trick   for (IdxIter I = OperReads.begin(), E = OperReads.end(); I != E; ++I) {
118433401e84SAndrew Trick     IdxVec ReadSeq;
118533401e84SAndrew Trick     expandRWSequence(*I, ReadSeq, /*IsRead=*/true);
118633401e84SAndrew Trick     unsigned Idx = LastTransitions[0].ReadSequences.size();
118733401e84SAndrew Trick     LastTransitions[0].ReadSequences.resize(Idx + 1);
118833401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences[Idx];
118933401e84SAndrew Trick     for (IdxIter RI = ReadSeq.begin(), RE = ReadSeq.end(); RI != RE; ++RI)
119033401e84SAndrew Trick       Seq.push_back(*RI);
119133401e84SAndrew Trick     DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
119233401e84SAndrew Trick   }
119333401e84SAndrew Trick   DEBUG(dbgs() << '\n');
119433401e84SAndrew Trick 
119533401e84SAndrew Trick   // Collect all PredTransitions for individual operands.
119633401e84SAndrew Trick   // Iterate until no variant writes remain.
119733401e84SAndrew Trick   while (hasVariant(LastTransitions, *this)) {
119833401e84SAndrew Trick     PredTransitions Transitions(*this);
119933401e84SAndrew Trick     for (std::vector<PredTransition>::const_iterator
120033401e84SAndrew Trick            I = LastTransitions.begin(), E = LastTransitions.end();
120133401e84SAndrew Trick          I != E; ++I) {
120233401e84SAndrew Trick       Transitions.substituteVariants(*I);
120333401e84SAndrew Trick     }
120433401e84SAndrew Trick     DEBUG(Transitions.dump());
120533401e84SAndrew Trick     LastTransitions.swap(Transitions.TransVec);
120633401e84SAndrew Trick   }
120733401e84SAndrew Trick   // If the first transition has no variants, nothing to do.
120833401e84SAndrew Trick   if (LastTransitions[0].PredTerm.empty())
120933401e84SAndrew Trick     return;
121033401e84SAndrew Trick 
121133401e84SAndrew Trick   // WARNING: We are about to mutate the SchedClasses vector. Do not refer to
121233401e84SAndrew Trick   // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions.
12139257b8f8SAndrew Trick   inferFromTransitions(LastTransitions, FromClassIdx, *this);
121433401e84SAndrew Trick }
121533401e84SAndrew Trick 
12161e46d488SAndrew Trick // Collect and sort WriteRes, ReadAdvance, and ProcResources.
12171e46d488SAndrew Trick void CodeGenSchedModels::collectProcResources() {
12181e46d488SAndrew Trick   // Add any subtarget-specific SchedReadWrites that are directly associated
12191e46d488SAndrew Trick   // with processor resources. Refer to the parent SchedClass's ProcIndices to
12201e46d488SAndrew Trick   // determine which processors they apply to.
12211e46d488SAndrew Trick   for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd();
12221e46d488SAndrew Trick        SCI != SCE; ++SCI) {
12231e46d488SAndrew Trick     if (SCI->ItinClassDef)
12241e46d488SAndrew Trick       collectItinProcResources(SCI->ItinClassDef);
12251e46d488SAndrew Trick     else
12261e46d488SAndrew Trick       collectRWResources(SCI->Writes, SCI->Reads, SCI->ProcIndices);
12271e46d488SAndrew Trick   }
12281e46d488SAndrew Trick   // Add resources separately defined by each subtarget.
12291e46d488SAndrew Trick   RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes");
12301e46d488SAndrew Trick   for (RecIter WRI = WRDefs.begin(), WRE = WRDefs.end(); WRI != WRE; ++WRI) {
12311e46d488SAndrew Trick     Record *ModelDef = (*WRI)->getValueAsDef("SchedModel");
12321e46d488SAndrew Trick     addWriteRes(*WRI, getProcModel(ModelDef).Index);
12331e46d488SAndrew Trick   }
12341e46d488SAndrew Trick   RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance");
12351e46d488SAndrew Trick   for (RecIter RAI = RADefs.begin(), RAE = RADefs.end(); RAI != RAE; ++RAI) {
12361e46d488SAndrew Trick     Record *ModelDef = (*RAI)->getValueAsDef("SchedModel");
12371e46d488SAndrew Trick     addReadAdvance(*RAI, getProcModel(ModelDef).Index);
12381e46d488SAndrew Trick   }
12391e46d488SAndrew Trick   // Finalize each ProcModel by sorting the record arrays.
12401e46d488SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
12411e46d488SAndrew Trick     CodeGenProcModel &PM = ProcModels[PIdx];
12421e46d488SAndrew Trick     std::sort(PM.WriteResDefs.begin(), PM.WriteResDefs.end(),
12431e46d488SAndrew Trick               LessRecord());
12441e46d488SAndrew Trick     std::sort(PM.ReadAdvanceDefs.begin(), PM.ReadAdvanceDefs.end(),
12451e46d488SAndrew Trick               LessRecord());
12461e46d488SAndrew Trick     std::sort(PM.ProcResourceDefs.begin(), PM.ProcResourceDefs.end(),
12471e46d488SAndrew Trick               LessRecord());
12481e46d488SAndrew Trick     DEBUG(
12491e46d488SAndrew Trick       PM.dump();
12501e46d488SAndrew Trick       dbgs() << "WriteResDefs: ";
12511e46d488SAndrew Trick       for (RecIter RI = PM.WriteResDefs.begin(),
12521e46d488SAndrew Trick              RE = PM.WriteResDefs.end(); RI != RE; ++RI) {
12531e46d488SAndrew Trick         if ((*RI)->isSubClassOf("WriteRes"))
12541e46d488SAndrew Trick           dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " ";
12551e46d488SAndrew Trick         else
12561e46d488SAndrew Trick           dbgs() << (*RI)->getName() << " ";
12571e46d488SAndrew Trick       }
12581e46d488SAndrew Trick       dbgs() << "\nReadAdvanceDefs: ";
12591e46d488SAndrew Trick       for (RecIter RI = PM.ReadAdvanceDefs.begin(),
12601e46d488SAndrew Trick              RE = PM.ReadAdvanceDefs.end(); RI != RE; ++RI) {
12611e46d488SAndrew Trick         if ((*RI)->isSubClassOf("ReadAdvance"))
12621e46d488SAndrew Trick           dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " ";
12631e46d488SAndrew Trick         else
12641e46d488SAndrew Trick           dbgs() << (*RI)->getName() << " ";
12651e46d488SAndrew Trick       }
12661e46d488SAndrew Trick       dbgs() << "\nProcResourceDefs: ";
12671e46d488SAndrew Trick       for (RecIter RI = PM.ProcResourceDefs.begin(),
12681e46d488SAndrew Trick              RE = PM.ProcResourceDefs.end(); RI != RE; ++RI) {
12691e46d488SAndrew Trick         dbgs() << (*RI)->getName() << " ";
12701e46d488SAndrew Trick       }
12711e46d488SAndrew Trick       dbgs() << '\n');
12721e46d488SAndrew Trick   }
12731e46d488SAndrew Trick }
12741e46d488SAndrew Trick 
12751e46d488SAndrew Trick // Collect itinerary class resources for each processor.
12761e46d488SAndrew Trick void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) {
12771e46d488SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
12781e46d488SAndrew Trick     const CodeGenProcModel &PM = ProcModels[PIdx];
12791e46d488SAndrew Trick     // For all ItinRW entries.
12801e46d488SAndrew Trick     bool HasMatch = false;
12811e46d488SAndrew Trick     for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
12821e46d488SAndrew Trick          II != IE; ++II) {
12831e46d488SAndrew Trick       RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
12841e46d488SAndrew Trick       if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
12851e46d488SAndrew Trick         continue;
12861e46d488SAndrew Trick       if (HasMatch)
12871e46d488SAndrew Trick         throw TGError((*II)->getLoc(), "Duplicate itinerary class "
12881e46d488SAndrew Trick                       + ItinClassDef->getName()
12891e46d488SAndrew Trick                       + " in ItinResources for " + PM.ModelName);
12901e46d488SAndrew Trick       HasMatch = true;
12911e46d488SAndrew Trick       IdxVec Writes, Reads;
12921e46d488SAndrew Trick       findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
12931e46d488SAndrew Trick       IdxVec ProcIndices(1, PIdx);
12941e46d488SAndrew Trick       collectRWResources(Writes, Reads, ProcIndices);
12951e46d488SAndrew Trick     }
12961e46d488SAndrew Trick   }
12971e46d488SAndrew Trick }
12981e46d488SAndrew Trick 
12991e46d488SAndrew Trick 
13001e46d488SAndrew Trick // Collect resources for a set of read/write types and processor indices.
13011e46d488SAndrew Trick void CodeGenSchedModels::collectRWResources(const IdxVec &Writes,
13021e46d488SAndrew Trick                                             const IdxVec &Reads,
13031e46d488SAndrew Trick                                             const IdxVec &ProcIndices) {
13041e46d488SAndrew Trick 
13051e46d488SAndrew Trick   for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI) {
13061e46d488SAndrew Trick     const CodeGenSchedRW &SchedRW = getSchedRW(*WI, /*IsRead=*/false);
13071e46d488SAndrew Trick     if (SchedRW.TheDef && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) {
13081e46d488SAndrew Trick       for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end();
13091e46d488SAndrew Trick            PI != PE; ++PI) {
13101e46d488SAndrew Trick         addWriteRes(SchedRW.TheDef, *PI);
13111e46d488SAndrew Trick       }
13121e46d488SAndrew Trick     }
13139257b8f8SAndrew Trick     for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
13149257b8f8SAndrew Trick          AI != AE; ++AI) {
13159257b8f8SAndrew Trick       const CodeGenSchedRW &AliasRW =
13169257b8f8SAndrew Trick         getSchedRW((*AI)->getValueAsDef("AliasRW"));
13179257b8f8SAndrew Trick       if (AliasRW.TheDef && AliasRW.TheDef->isSubClassOf("SchedWriteRes")) {
13189257b8f8SAndrew Trick         Record *ModelDef = AliasRW.TheDef->getValueAsDef("SchedModel");
13199257b8f8SAndrew Trick         addWriteRes(AliasRW.TheDef, getProcModel(ModelDef).Index);
13209257b8f8SAndrew Trick       }
13219257b8f8SAndrew Trick     }
13221e46d488SAndrew Trick   }
13231e46d488SAndrew Trick   for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI) {
13241e46d488SAndrew Trick     const CodeGenSchedRW &SchedRW = getSchedRW(*RI, /*IsRead=*/true);
13251e46d488SAndrew Trick     if (SchedRW.TheDef && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) {
13261e46d488SAndrew Trick       for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end();
13271e46d488SAndrew Trick            PI != PE; ++PI) {
13281e46d488SAndrew Trick         addReadAdvance(SchedRW.TheDef, *PI);
13291e46d488SAndrew Trick       }
13301e46d488SAndrew Trick     }
13319257b8f8SAndrew Trick     for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
13329257b8f8SAndrew Trick          AI != AE; ++AI) {
13339257b8f8SAndrew Trick       const CodeGenSchedRW &AliasRW =
13349257b8f8SAndrew Trick         getSchedRW((*AI)->getValueAsDef("AliasRW"));
13359257b8f8SAndrew Trick       if (AliasRW.TheDef && AliasRW.TheDef->isSubClassOf("SchedReadAdvance")) {
13369257b8f8SAndrew Trick         Record *ModelDef = AliasRW.TheDef->getValueAsDef("SchedModel");
13379257b8f8SAndrew Trick         addReadAdvance(AliasRW.TheDef, getProcModel(ModelDef).Index);
13389257b8f8SAndrew Trick       }
13399257b8f8SAndrew Trick     }
13401e46d488SAndrew Trick   }
13411e46d488SAndrew Trick }
13421e46d488SAndrew Trick 
13431e46d488SAndrew Trick // Find the processor's resource units for this kind of resource.
13441e46d488SAndrew Trick Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind,
13451e46d488SAndrew Trick                                              const CodeGenProcModel &PM) const {
13461e46d488SAndrew Trick   if (ProcResKind->isSubClassOf("ProcResourceUnits"))
13471e46d488SAndrew Trick     return ProcResKind;
13481e46d488SAndrew Trick 
13491e46d488SAndrew Trick   Record *ProcUnitDef = 0;
13501e46d488SAndrew Trick   RecVec ProcResourceDefs =
13511e46d488SAndrew Trick     Records.getAllDerivedDefinitions("ProcResourceUnits");
13521e46d488SAndrew Trick 
13531e46d488SAndrew Trick   for (RecIter RI = ProcResourceDefs.begin(), RE = ProcResourceDefs.end();
13541e46d488SAndrew Trick        RI != RE; ++RI) {
13551e46d488SAndrew Trick 
13561e46d488SAndrew Trick     if ((*RI)->getValueAsDef("Kind") == ProcResKind
13571e46d488SAndrew Trick         && (*RI)->getValueAsDef("SchedModel") == PM.ModelDef) {
13581e46d488SAndrew Trick       if (ProcUnitDef) {
13591e46d488SAndrew Trick         throw TGError((*RI)->getLoc(),
13601e46d488SAndrew Trick                       "Multiple ProcessorResourceUnits associated with "
13611e46d488SAndrew Trick                       + ProcResKind->getName());
13621e46d488SAndrew Trick       }
13631e46d488SAndrew Trick       ProcUnitDef = *RI;
13641e46d488SAndrew Trick     }
13651e46d488SAndrew Trick   }
13661e46d488SAndrew Trick   if (!ProcUnitDef) {
13671e46d488SAndrew Trick     throw TGError(ProcResKind->getLoc(),
13681e46d488SAndrew Trick                   "No ProcessorResources associated with "
13691e46d488SAndrew Trick                   + ProcResKind->getName());
13701e46d488SAndrew Trick   }
13711e46d488SAndrew Trick   return ProcUnitDef;
13721e46d488SAndrew Trick }
13731e46d488SAndrew Trick 
13741e46d488SAndrew Trick // Iteratively add a resource and its super resources.
13751e46d488SAndrew Trick void CodeGenSchedModels::addProcResource(Record *ProcResKind,
13761e46d488SAndrew Trick                                          CodeGenProcModel &PM) {
13771e46d488SAndrew Trick   for (;;) {
13781e46d488SAndrew Trick     Record *ProcResUnits = findProcResUnits(ProcResKind, PM);
13791e46d488SAndrew Trick 
13801e46d488SAndrew Trick     // See if this ProcResource is already associated with this processor.
13811e46d488SAndrew Trick     RecIter I = std::find(PM.ProcResourceDefs.begin(),
13821e46d488SAndrew Trick                           PM.ProcResourceDefs.end(), ProcResUnits);
13831e46d488SAndrew Trick     if (I != PM.ProcResourceDefs.end())
13841e46d488SAndrew Trick       return;
13851e46d488SAndrew Trick 
13861e46d488SAndrew Trick     PM.ProcResourceDefs.push_back(ProcResUnits);
13871e46d488SAndrew Trick     if (!ProcResUnits->getValueInit("Super")->isComplete())
13881e46d488SAndrew Trick       return;
13891e46d488SAndrew Trick 
13901e46d488SAndrew Trick     ProcResKind = ProcResUnits->getValueAsDef("Super");
13911e46d488SAndrew Trick   }
13921e46d488SAndrew Trick }
13931e46d488SAndrew Trick 
13941e46d488SAndrew Trick // Add resources for a SchedWrite to this processor if they don't exist.
13951e46d488SAndrew Trick void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) {
13969257b8f8SAndrew Trick   assert(PIdx && "don't add resources to an invalid Processor model");
13979257b8f8SAndrew Trick 
13981e46d488SAndrew Trick   RecVec &WRDefs = ProcModels[PIdx].WriteResDefs;
13991e46d488SAndrew Trick   RecIter WRI = std::find(WRDefs.begin(), WRDefs.end(), ProcWriteResDef);
14001e46d488SAndrew Trick   if (WRI != WRDefs.end())
14011e46d488SAndrew Trick     return;
14021e46d488SAndrew Trick   WRDefs.push_back(ProcWriteResDef);
14031e46d488SAndrew Trick 
14041e46d488SAndrew Trick   // Visit ProcResourceKinds referenced by the newly discovered WriteRes.
14051e46d488SAndrew Trick   RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources");
14061e46d488SAndrew Trick   for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end();
14071e46d488SAndrew Trick        WritePRI != WritePRE; ++WritePRI) {
14081e46d488SAndrew Trick     addProcResource(*WritePRI, ProcModels[PIdx]);
14091e46d488SAndrew Trick   }
14101e46d488SAndrew Trick }
14111e46d488SAndrew Trick 
14121e46d488SAndrew Trick // Add resources for a ReadAdvance to this processor if they don't exist.
14131e46d488SAndrew Trick void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef,
14141e46d488SAndrew Trick                                         unsigned PIdx) {
14151e46d488SAndrew Trick   RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs;
14161e46d488SAndrew Trick   RecIter I = std::find(RADefs.begin(), RADefs.end(), ProcReadAdvanceDef);
14171e46d488SAndrew Trick   if (I != RADefs.end())
14181e46d488SAndrew Trick     return;
14191e46d488SAndrew Trick   RADefs.push_back(ProcReadAdvanceDef);
14201e46d488SAndrew Trick }
14211e46d488SAndrew Trick 
14228fa00f50SAndrew Trick unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const {
14238fa00f50SAndrew Trick   RecIter PRPos = std::find(ProcResourceDefs.begin(), ProcResourceDefs.end(),
14248fa00f50SAndrew Trick                             PRDef);
14258fa00f50SAndrew Trick   if (PRPos == ProcResourceDefs.end())
14268fa00f50SAndrew Trick     throw TGError(PRDef->getLoc(), "ProcResource def is not included in "
14278fa00f50SAndrew Trick                   "the ProcResources list for " + ModelName);
14288fa00f50SAndrew Trick   // Idx=0 is reserved for invalid.
14298fa00f50SAndrew Trick   return 1 + PRPos - ProcResourceDefs.begin();
14308fa00f50SAndrew Trick }
14318fa00f50SAndrew Trick 
143276686496SAndrew Trick #ifndef NDEBUG
143376686496SAndrew Trick void CodeGenProcModel::dump() const {
143476686496SAndrew Trick   dbgs() << Index << ": " << ModelName << " "
143576686496SAndrew Trick          << (ModelDef ? ModelDef->getName() : "inferred") << " "
143676686496SAndrew Trick          << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n';
143776686496SAndrew Trick }
143876686496SAndrew Trick 
143976686496SAndrew Trick void CodeGenSchedRW::dump() const {
144076686496SAndrew Trick   dbgs() << Name << (IsVariadic ? " (V) " : " ");
144176686496SAndrew Trick   if (IsSequence) {
144276686496SAndrew Trick     dbgs() << "(";
144376686496SAndrew Trick     dumpIdxVec(Sequence);
144476686496SAndrew Trick     dbgs() << ")";
144576686496SAndrew Trick   }
144676686496SAndrew Trick }
144776686496SAndrew Trick 
144876686496SAndrew Trick void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const {
144976686496SAndrew Trick   dbgs() << "SCHEDCLASS " << Name << '\n'
145076686496SAndrew Trick          << "  Writes: ";
145176686496SAndrew Trick   for (unsigned i = 0, N = Writes.size(); i < N; ++i) {
145276686496SAndrew Trick     SchedModels->getSchedWrite(Writes[i]).dump();
145376686496SAndrew Trick     if (i < N-1) {
145476686496SAndrew Trick       dbgs() << '\n';
145576686496SAndrew Trick       dbgs().indent(10);
145676686496SAndrew Trick     }
145776686496SAndrew Trick   }
145876686496SAndrew Trick   dbgs() << "\n  Reads: ";
145976686496SAndrew Trick   for (unsigned i = 0, N = Reads.size(); i < N; ++i) {
146076686496SAndrew Trick     SchedModels->getSchedRead(Reads[i]).dump();
146176686496SAndrew Trick     if (i < N-1) {
146276686496SAndrew Trick       dbgs() << '\n';
146376686496SAndrew Trick       dbgs().indent(10);
146476686496SAndrew Trick     }
146576686496SAndrew Trick   }
146676686496SAndrew Trick   dbgs() << "\n  ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n';
146776686496SAndrew Trick }
146833401e84SAndrew Trick 
146933401e84SAndrew Trick void PredTransitions::dump() const {
147033401e84SAndrew Trick   dbgs() << "Expanded Variants:\n";
147133401e84SAndrew Trick   for (std::vector<PredTransition>::const_iterator
147233401e84SAndrew Trick          TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) {
147333401e84SAndrew Trick     dbgs() << "{";
147433401e84SAndrew Trick     for (SmallVectorImpl<PredCheck>::const_iterator
147533401e84SAndrew Trick            PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end();
147633401e84SAndrew Trick          PCI != PCE; ++PCI) {
147733401e84SAndrew Trick       if (PCI != TI->PredTerm.begin())
147833401e84SAndrew Trick         dbgs() << ", ";
147933401e84SAndrew Trick       dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name
148033401e84SAndrew Trick              << ":" << PCI->Predicate->getName();
148133401e84SAndrew Trick     }
148233401e84SAndrew Trick     dbgs() << "},\n  => {";
148333401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator
148433401e84SAndrew Trick            WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end();
148533401e84SAndrew Trick          WSI != WSE; ++WSI) {
148633401e84SAndrew Trick       dbgs() << "(";
148733401e84SAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
148833401e84SAndrew Trick              WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
148933401e84SAndrew Trick         if (WI != WSI->begin())
149033401e84SAndrew Trick           dbgs() << ", ";
149133401e84SAndrew Trick         dbgs() << SchedModels.getSchedWrite(*WI).Name;
149233401e84SAndrew Trick       }
149333401e84SAndrew Trick       dbgs() << "),";
149433401e84SAndrew Trick     }
149533401e84SAndrew Trick     dbgs() << "}\n";
149633401e84SAndrew Trick   }
149733401e84SAndrew Trick }
149876686496SAndrew Trick #endif // NDEBUG
1499