187255e34SAndrew Trick //===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===// 287255e34SAndrew Trick // 387255e34SAndrew Trick // The LLVM Compiler Infrastructure 487255e34SAndrew Trick // 587255e34SAndrew Trick // This file is distributed under the University of Illinois Open Source 687255e34SAndrew Trick // License. See LICENSE.TXT for details. 787255e34SAndrew Trick // 887255e34SAndrew Trick //===----------------------------------------------------------------------===// 987255e34SAndrew Trick // 10cb402911SAlp Toker // This file defines structures to encapsulate the machine model as described in 1187255e34SAndrew Trick // the target description. 1287255e34SAndrew Trick // 1387255e34SAndrew Trick //===----------------------------------------------------------------------===// 1487255e34SAndrew Trick 1587255e34SAndrew Trick #include "CodeGenSchedule.h" 1687255e34SAndrew Trick #include "CodeGenTarget.h" 1791d19d8eSChandler Carruth #include "llvm/ADT/STLExtras.h" 1887255e34SAndrew Trick #include "llvm/Support/Debug.h" 199e1deb69SAndrew Trick #include "llvm/Support/Regex.h" 2091d19d8eSChandler Carruth #include "llvm/TableGen/Error.h" 2187255e34SAndrew Trick 2287255e34SAndrew Trick using namespace llvm; 2387255e34SAndrew Trick 2497acce29SChandler Carruth #define DEBUG_TYPE "subtarget-emitter" 2597acce29SChandler Carruth 2676686496SAndrew Trick #ifndef NDEBUG 27e1761952SBenjamin Kramer static void dumpIdxVec(ArrayRef<unsigned> V) { 28e1761952SBenjamin Kramer for (unsigned Idx : V) 29e1761952SBenjamin Kramer dbgs() << Idx << ", "; 3033401e84SAndrew Trick } 3176686496SAndrew Trick #endif 3276686496SAndrew Trick 3305c5a932SJuergen Ributzka namespace { 349e1deb69SAndrew Trick // (instrs a, b, ...) Evaluate and union all arguments. Identical to AddOp. 359e1deb69SAndrew Trick struct InstrsOp : public SetTheory::Operator { 36716b0730SCraig Topper void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts, 37716b0730SCraig Topper ArrayRef<SMLoc> Loc) override { 3870909373SJoerg Sonnenberger ST.evaluate(Expr->arg_begin(), Expr->arg_end(), Elts, Loc); 399e1deb69SAndrew Trick } 4005c5a932SJuergen Ributzka }; 419e1deb69SAndrew Trick 429e1deb69SAndrew Trick // (instregex "OpcPat",...) Find all instructions matching an opcode pattern. 439e1deb69SAndrew Trick // 449e1deb69SAndrew Trick // TODO: Since this is a prefix match, perform a binary search over the 459e1deb69SAndrew Trick // instruction names using lower_bound. Note that the predefined instrs must be 469e1deb69SAndrew Trick // scanned linearly first. However, this is only safe if the regex pattern has 479e1deb69SAndrew Trick // no top-level bars. The DAG already has a list of patterns, so there's no 489e1deb69SAndrew Trick // reason to use top-level bars, but we need a way to verify they don't exist 499e1deb69SAndrew Trick // before implementing the optimization. 509e1deb69SAndrew Trick struct InstRegexOp : public SetTheory::Operator { 519e1deb69SAndrew Trick const CodeGenTarget &Target; 529e1deb69SAndrew Trick InstRegexOp(const CodeGenTarget &t): Target(t) {} 539e1deb69SAndrew Trick 5405c5a932SJuergen Ributzka void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts, 55716b0730SCraig Topper ArrayRef<SMLoc> Loc) override { 568072125fSDavid Blaikie SmallVector<Regex, 4> RegexList; 579e1deb69SAndrew Trick for (DagInit::const_arg_iterator 589e1deb69SAndrew Trick AI = Expr->arg_begin(), AE = Expr->arg_end(); AI != AE; ++AI) { 59fb509ed1SSean Silva StringInit *SI = dyn_cast<StringInit>(*AI); 609e1deb69SAndrew Trick if (!SI) 61635debe8SJoerg Sonnenberger PrintFatalError(Loc, "instregex requires pattern string: " 6270909373SJoerg Sonnenberger + Expr->getAsString()); 639e1deb69SAndrew Trick std::string pat = SI->getValue(); 649e1deb69SAndrew Trick // Implement a python-style prefix match. 659e1deb69SAndrew Trick if (pat[0] != '^') { 669e1deb69SAndrew Trick pat.insert(0, "^("); 679e1deb69SAndrew Trick pat.insert(pat.end(), ')'); 689e1deb69SAndrew Trick } 698072125fSDavid Blaikie RegexList.push_back(Regex(pat)); 709e1deb69SAndrew Trick } 718cc904d6SCraig Topper for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 728072125fSDavid Blaikie for (auto &R : RegexList) { 738a417c1fSCraig Topper if (R.match(Inst->TheDef->getName())) 748a417c1fSCraig Topper Elts.insert(Inst->TheDef); 759e1deb69SAndrew Trick } 769e1deb69SAndrew Trick } 779e1deb69SAndrew Trick } 7805c5a932SJuergen Ributzka }; 7905c5a932SJuergen Ributzka } // end anonymous namespace 809e1deb69SAndrew Trick 8176686496SAndrew Trick /// CodeGenModels ctor interprets machine model records and populates maps. 8287255e34SAndrew Trick CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK, 8387255e34SAndrew Trick const CodeGenTarget &TGT): 84bf8a28dcSAndrew Trick Records(RK), Target(TGT) { 8587255e34SAndrew Trick 869e1deb69SAndrew Trick Sets.addFieldExpander("InstRW", "Instrs"); 879e1deb69SAndrew Trick 889e1deb69SAndrew Trick // Allow Set evaluation to recognize the dags used in InstRW records: 899e1deb69SAndrew Trick // (instrs Op1, Op1...) 90ba6057deSCraig Topper Sets.addOperator("instrs", llvm::make_unique<InstrsOp>()); 91ba6057deSCraig Topper Sets.addOperator("instregex", llvm::make_unique<InstRegexOp>(Target)); 929e1deb69SAndrew Trick 9376686496SAndrew Trick // Instantiate a CodeGenProcModel for each SchedMachineModel with the values 9476686496SAndrew Trick // that are explicitly referenced in tablegen records. Resources associated 9576686496SAndrew Trick // with each processor will be derived later. Populate ProcModelMap with the 9676686496SAndrew Trick // CodeGenProcModel instances. 9776686496SAndrew Trick collectProcModels(); 9887255e34SAndrew Trick 9976686496SAndrew Trick // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly 10076686496SAndrew Trick // defined, and populate SchedReads and SchedWrites vectors. Implicit 10176686496SAndrew Trick // SchedReadWrites that represent sequences derived from expanded variant will 10276686496SAndrew Trick // be inferred later. 10376686496SAndrew Trick collectSchedRW(); 10476686496SAndrew Trick 10576686496SAndrew Trick // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly 10676686496SAndrew Trick // required by an instruction definition, and populate SchedClassIdxMap. Set 10776686496SAndrew Trick // NumItineraryClasses to the number of explicit itinerary classes referenced 10876686496SAndrew Trick // by instructions. Set NumInstrSchedClasses to the number of itinerary 10976686496SAndrew Trick // classes plus any classes implied by instructions that derive from class 11076686496SAndrew Trick // Sched and provide SchedRW list. This does not infer any new classes from 11176686496SAndrew Trick // SchedVariant. 11276686496SAndrew Trick collectSchedClasses(); 11376686496SAndrew Trick 11476686496SAndrew Trick // Find instruction itineraries for each processor. Sort and populate 1159257b8f8SAndrew Trick // CodeGenProcModel::ItinDefList. (Cycle-to-cycle itineraries). This requires 11676686496SAndrew Trick // all itinerary classes to be discovered. 11776686496SAndrew Trick collectProcItins(); 11876686496SAndrew Trick 11976686496SAndrew Trick // Find ItinRW records for each processor and itinerary class. 12076686496SAndrew Trick // (For per-operand resources mapped to itinerary classes). 12176686496SAndrew Trick collectProcItinRW(); 12233401e84SAndrew Trick 1235f95c9afSSimon Dardis // Find UnsupportedFeatures records for each processor. 1245f95c9afSSimon Dardis // (For per-operand resources mapped to itinerary classes). 1255f95c9afSSimon Dardis collectProcUnsupportedFeatures(); 1265f95c9afSSimon Dardis 12733401e84SAndrew Trick // Infer new SchedClasses from SchedVariant. 12833401e84SAndrew Trick inferSchedClasses(); 12933401e84SAndrew Trick 1301e46d488SAndrew Trick // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and 1311e46d488SAndrew Trick // ProcResourceDefs. 1321e46d488SAndrew Trick collectProcResources(); 13317cb5799SMatthias Braun 13417cb5799SMatthias Braun checkCompleteness(); 13587255e34SAndrew Trick } 13687255e34SAndrew Trick 13776686496SAndrew Trick /// Gather all processor models. 13876686496SAndrew Trick void CodeGenSchedModels::collectProcModels() { 13976686496SAndrew Trick RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor"); 14076686496SAndrew Trick std::sort(ProcRecords.begin(), ProcRecords.end(), LessRecordFieldName()); 14187255e34SAndrew Trick 14276686496SAndrew Trick // Reserve space because we can. Reallocation would be ok. 14376686496SAndrew Trick ProcModels.reserve(ProcRecords.size()+1); 14476686496SAndrew Trick 14576686496SAndrew Trick // Use idx=0 for NoModel/NoItineraries. 14676686496SAndrew Trick Record *NoModelDef = Records.getDef("NoSchedModel"); 14776686496SAndrew Trick Record *NoItinsDef = Records.getDef("NoItineraries"); 148f5e2fc47SBenjamin Kramer ProcModels.emplace_back(0, "NoSchedModel", NoModelDef, NoItinsDef); 14976686496SAndrew Trick ProcModelMap[NoModelDef] = 0; 15076686496SAndrew Trick 15176686496SAndrew Trick // For each processor, find a unique machine model. 15276686496SAndrew Trick for (unsigned i = 0, N = ProcRecords.size(); i < N; ++i) 15376686496SAndrew Trick addProcModel(ProcRecords[i]); 15476686496SAndrew Trick } 15576686496SAndrew Trick 15676686496SAndrew Trick /// Get a unique processor model based on the defined MachineModel and 15776686496SAndrew Trick /// ProcessorItineraries. 15876686496SAndrew Trick void CodeGenSchedModels::addProcModel(Record *ProcDef) { 15976686496SAndrew Trick Record *ModelKey = getModelOrItinDef(ProcDef); 16076686496SAndrew Trick if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second) 16176686496SAndrew Trick return; 16276686496SAndrew Trick 16376686496SAndrew Trick std::string Name = ModelKey->getName(); 16476686496SAndrew Trick if (ModelKey->isSubClassOf("SchedMachineModel")) { 16576686496SAndrew Trick Record *ItinsDef = ModelKey->getValueAsDef("Itineraries"); 166f5e2fc47SBenjamin Kramer ProcModels.emplace_back(ProcModels.size(), Name, ModelKey, ItinsDef); 16776686496SAndrew Trick } 16876686496SAndrew Trick else { 16976686496SAndrew Trick // An itinerary is defined without a machine model. Infer a new model. 17076686496SAndrew Trick if (!ModelKey->getValueAsListOfDefs("IID").empty()) 17176686496SAndrew Trick Name = Name + "Model"; 172f5e2fc47SBenjamin Kramer ProcModels.emplace_back(ProcModels.size(), Name, 173f5e2fc47SBenjamin Kramer ProcDef->getValueAsDef("SchedModel"), ModelKey); 17476686496SAndrew Trick } 17576686496SAndrew Trick DEBUG(ProcModels.back().dump()); 17676686496SAndrew Trick } 17776686496SAndrew Trick 17876686496SAndrew Trick // Recursively find all reachable SchedReadWrite records. 17976686496SAndrew Trick static void scanSchedRW(Record *RWDef, RecVec &RWDefs, 18076686496SAndrew Trick SmallPtrSet<Record*, 16> &RWSet) { 18170573dcdSDavid Blaikie if (!RWSet.insert(RWDef).second) 18276686496SAndrew Trick return; 18376686496SAndrew Trick RWDefs.push_back(RWDef); 18476686496SAndrew Trick // Reads don't current have sequence records, but it can be added later. 18576686496SAndrew Trick if (RWDef->isSubClassOf("WriteSequence")) { 18676686496SAndrew Trick RecVec Seq = RWDef->getValueAsListOfDefs("Writes"); 18776686496SAndrew Trick for (RecIter I = Seq.begin(), E = Seq.end(); I != E; ++I) 18876686496SAndrew Trick scanSchedRW(*I, RWDefs, RWSet); 18976686496SAndrew Trick } 19076686496SAndrew Trick else if (RWDef->isSubClassOf("SchedVariant")) { 19176686496SAndrew Trick // Visit each variant (guarded by a different predicate). 19276686496SAndrew Trick RecVec Vars = RWDef->getValueAsListOfDefs("Variants"); 19376686496SAndrew Trick for (RecIter VI = Vars.begin(), VE = Vars.end(); VI != VE; ++VI) { 19476686496SAndrew Trick // Visit each RW in the sequence selected by the current variant. 19576686496SAndrew Trick RecVec Selected = (*VI)->getValueAsListOfDefs("Selected"); 19676686496SAndrew Trick for (RecIter I = Selected.begin(), E = Selected.end(); I != E; ++I) 19776686496SAndrew Trick scanSchedRW(*I, RWDefs, RWSet); 19876686496SAndrew Trick } 19976686496SAndrew Trick } 20076686496SAndrew Trick } 20176686496SAndrew Trick 20276686496SAndrew Trick // Collect and sort all SchedReadWrites reachable via tablegen records. 20376686496SAndrew Trick // More may be inferred later when inferring new SchedClasses from variants. 20476686496SAndrew Trick void CodeGenSchedModels::collectSchedRW() { 20576686496SAndrew Trick // Reserve idx=0 for invalid writes/reads. 20676686496SAndrew Trick SchedWrites.resize(1); 20776686496SAndrew Trick SchedReads.resize(1); 20876686496SAndrew Trick 20976686496SAndrew Trick SmallPtrSet<Record*, 16> RWSet; 21076686496SAndrew Trick 21176686496SAndrew Trick // Find all SchedReadWrites referenced by instruction defs. 21276686496SAndrew Trick RecVec SWDefs, SRDefs; 2138cc904d6SCraig Topper for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 2148a417c1fSCraig Topper Record *SchedDef = Inst->TheDef; 215a4a361dfSJakob Stoklund Olesen if (SchedDef->isValueUnset("SchedRW")) 21676686496SAndrew Trick continue; 21776686496SAndrew Trick RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW"); 21876686496SAndrew Trick for (RecIter RWI = RWs.begin(), RWE = RWs.end(); RWI != RWE; ++RWI) { 21976686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 22076686496SAndrew Trick scanSchedRW(*RWI, SWDefs, RWSet); 22176686496SAndrew Trick else { 22276686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 22376686496SAndrew Trick scanSchedRW(*RWI, SRDefs, RWSet); 22476686496SAndrew Trick } 22576686496SAndrew Trick } 22676686496SAndrew Trick } 22776686496SAndrew Trick // Find all ReadWrites referenced by InstRW. 22876686496SAndrew Trick RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW"); 22976686496SAndrew Trick for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI) { 23076686496SAndrew Trick // For all OperandReadWrites. 23176686496SAndrew Trick RecVec RWDefs = (*OI)->getValueAsListOfDefs("OperandReadWrites"); 23276686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); 23376686496SAndrew Trick RWI != RWE; ++RWI) { 23476686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 23576686496SAndrew Trick scanSchedRW(*RWI, SWDefs, RWSet); 23676686496SAndrew Trick else { 23776686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 23876686496SAndrew Trick scanSchedRW(*RWI, SRDefs, RWSet); 23976686496SAndrew Trick } 24076686496SAndrew Trick } 24176686496SAndrew Trick } 24276686496SAndrew Trick // Find all ReadWrites referenced by ItinRW. 24376686496SAndrew Trick RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW"); 24476686496SAndrew Trick for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) { 24576686496SAndrew Trick // For all OperandReadWrites. 24676686496SAndrew Trick RecVec RWDefs = (*II)->getValueAsListOfDefs("OperandReadWrites"); 24776686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); 24876686496SAndrew Trick RWI != RWE; ++RWI) { 24976686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 25076686496SAndrew Trick scanSchedRW(*RWI, SWDefs, RWSet); 25176686496SAndrew Trick else { 25276686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 25376686496SAndrew Trick scanSchedRW(*RWI, SRDefs, RWSet); 25476686496SAndrew Trick } 25576686496SAndrew Trick } 25676686496SAndrew Trick } 2579257b8f8SAndrew Trick // Find all ReadWrites referenced by SchedAlias. AliasDefs needs to be sorted 2589257b8f8SAndrew Trick // for the loop below that initializes Alias vectors. 2599257b8f8SAndrew Trick RecVec AliasDefs = Records.getAllDerivedDefinitions("SchedAlias"); 2609257b8f8SAndrew Trick std::sort(AliasDefs.begin(), AliasDefs.end(), LessRecord()); 2619257b8f8SAndrew Trick for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) { 2629257b8f8SAndrew Trick Record *MatchDef = (*AI)->getValueAsDef("MatchRW"); 2639257b8f8SAndrew Trick Record *AliasDef = (*AI)->getValueAsDef("AliasRW"); 2649257b8f8SAndrew Trick if (MatchDef->isSubClassOf("SchedWrite")) { 2659257b8f8SAndrew Trick if (!AliasDef->isSubClassOf("SchedWrite")) 266635debe8SJoerg Sonnenberger PrintFatalError((*AI)->getLoc(), "SchedWrite Alias must be SchedWrite"); 2679257b8f8SAndrew Trick scanSchedRW(AliasDef, SWDefs, RWSet); 2689257b8f8SAndrew Trick } 2699257b8f8SAndrew Trick else { 2709257b8f8SAndrew Trick assert(MatchDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 2719257b8f8SAndrew Trick if (!AliasDef->isSubClassOf("SchedRead")) 272635debe8SJoerg Sonnenberger PrintFatalError((*AI)->getLoc(), "SchedRead Alias must be SchedRead"); 2739257b8f8SAndrew Trick scanSchedRW(AliasDef, SRDefs, RWSet); 2749257b8f8SAndrew Trick } 2759257b8f8SAndrew Trick } 27676686496SAndrew Trick // Sort and add the SchedReadWrites directly referenced by instructions or 27776686496SAndrew Trick // itinerary resources. Index reads and writes in separate domains. 27876686496SAndrew Trick std::sort(SWDefs.begin(), SWDefs.end(), LessRecord()); 27976686496SAndrew Trick for (RecIter SWI = SWDefs.begin(), SWE = SWDefs.end(); SWI != SWE; ++SWI) { 28076686496SAndrew Trick assert(!getSchedRWIdx(*SWI, /*IsRead=*/false) && "duplicate SchedWrite"); 281f5e2fc47SBenjamin Kramer SchedWrites.emplace_back(SchedWrites.size(), *SWI); 28276686496SAndrew Trick } 28376686496SAndrew Trick std::sort(SRDefs.begin(), SRDefs.end(), LessRecord()); 28476686496SAndrew Trick for (RecIter SRI = SRDefs.begin(), SRE = SRDefs.end(); SRI != SRE; ++SRI) { 28576686496SAndrew Trick assert(!getSchedRWIdx(*SRI, /*IsRead-*/true) && "duplicate SchedWrite"); 286f5e2fc47SBenjamin Kramer SchedReads.emplace_back(SchedReads.size(), *SRI); 28776686496SAndrew Trick } 28876686496SAndrew Trick // Initialize WriteSequence vectors. 28976686496SAndrew Trick for (std::vector<CodeGenSchedRW>::iterator WI = SchedWrites.begin(), 29076686496SAndrew Trick WE = SchedWrites.end(); WI != WE; ++WI) { 29176686496SAndrew Trick if (!WI->IsSequence) 29276686496SAndrew Trick continue; 29376686496SAndrew Trick findRWs(WI->TheDef->getValueAsListOfDefs("Writes"), WI->Sequence, 29476686496SAndrew Trick /*IsRead=*/false); 29576686496SAndrew Trick } 2969257b8f8SAndrew Trick // Initialize Aliases vectors. 2979257b8f8SAndrew Trick for (RecIter AI = AliasDefs.begin(), AE = AliasDefs.end(); AI != AE; ++AI) { 2989257b8f8SAndrew Trick Record *AliasDef = (*AI)->getValueAsDef("AliasRW"); 2999257b8f8SAndrew Trick getSchedRW(AliasDef).IsAlias = true; 3009257b8f8SAndrew Trick Record *MatchDef = (*AI)->getValueAsDef("MatchRW"); 3019257b8f8SAndrew Trick CodeGenSchedRW &RW = getSchedRW(MatchDef); 3029257b8f8SAndrew Trick if (RW.IsAlias) 303635debe8SJoerg Sonnenberger PrintFatalError((*AI)->getLoc(), "Cannot Alias an Alias"); 3049257b8f8SAndrew Trick RW.Aliases.push_back(*AI); 3059257b8f8SAndrew Trick } 30676686496SAndrew Trick DEBUG( 30776686496SAndrew Trick for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) { 30876686496SAndrew Trick dbgs() << WIdx << ": "; 30976686496SAndrew Trick SchedWrites[WIdx].dump(); 31076686496SAndrew Trick dbgs() << '\n'; 31176686496SAndrew Trick } 31276686496SAndrew Trick for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd; ++RIdx) { 31376686496SAndrew Trick dbgs() << RIdx << ": "; 31476686496SAndrew Trick SchedReads[RIdx].dump(); 31576686496SAndrew Trick dbgs() << '\n'; 31676686496SAndrew Trick } 31776686496SAndrew Trick RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite"); 31876686496SAndrew Trick for (RecIter RI = RWDefs.begin(), RE = RWDefs.end(); 31976686496SAndrew Trick RI != RE; ++RI) { 32076686496SAndrew Trick if (!getSchedRWIdx(*RI, (*RI)->isSubClassOf("SchedRead"))) { 32176686496SAndrew Trick const std::string &Name = (*RI)->getName(); 32276686496SAndrew Trick if (Name != "NoWrite" && Name != "ReadDefault") 32376686496SAndrew Trick dbgs() << "Unused SchedReadWrite " << (*RI)->getName() << '\n'; 32476686496SAndrew Trick } 32576686496SAndrew Trick }); 32676686496SAndrew Trick } 32776686496SAndrew Trick 32876686496SAndrew Trick /// Compute a SchedWrite name from a sequence of writes. 329e1761952SBenjamin Kramer std::string CodeGenSchedModels::genRWName(ArrayRef<unsigned> Seq, bool IsRead) { 33076686496SAndrew Trick std::string Name("("); 331e1761952SBenjamin Kramer for (auto I = Seq.begin(), E = Seq.end(); I != E; ++I) { 33276686496SAndrew Trick if (I != Seq.begin()) 33376686496SAndrew Trick Name += '_'; 33476686496SAndrew Trick Name += getSchedRW(*I, IsRead).Name; 33576686496SAndrew Trick } 33676686496SAndrew Trick Name += ')'; 33776686496SAndrew Trick return Name; 33876686496SAndrew Trick } 33976686496SAndrew Trick 34076686496SAndrew Trick unsigned CodeGenSchedModels::getSchedRWIdx(Record *Def, bool IsRead, 34176686496SAndrew Trick unsigned After) const { 34276686496SAndrew Trick const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites; 34376686496SAndrew Trick assert(After < RWVec.size() && "start position out of bounds"); 34476686496SAndrew Trick for (std::vector<CodeGenSchedRW>::const_iterator I = RWVec.begin() + After, 34576686496SAndrew Trick E = RWVec.end(); I != E; ++I) { 34676686496SAndrew Trick if (I->TheDef == Def) 34776686496SAndrew Trick return I - RWVec.begin(); 34876686496SAndrew Trick } 34976686496SAndrew Trick return 0; 35076686496SAndrew Trick } 35176686496SAndrew Trick 352cfe222c2SAndrew Trick bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const { 353cfe222c2SAndrew Trick for (unsigned i = 0, e = SchedReads.size(); i < e; ++i) { 354cfe222c2SAndrew Trick Record *ReadDef = SchedReads[i].TheDef; 355cfe222c2SAndrew Trick if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance")) 356cfe222c2SAndrew Trick continue; 357cfe222c2SAndrew Trick 358cfe222c2SAndrew Trick RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites"); 3590d955d0bSDavid Majnemer if (is_contained(ValidWrites, WriteDef)) { 360cfe222c2SAndrew Trick return true; 361cfe222c2SAndrew Trick } 362cfe222c2SAndrew Trick } 363cfe222c2SAndrew Trick return false; 364cfe222c2SAndrew Trick } 365cfe222c2SAndrew Trick 36676686496SAndrew Trick namespace llvm { 36776686496SAndrew Trick void splitSchedReadWrites(const RecVec &RWDefs, 36876686496SAndrew Trick RecVec &WriteDefs, RecVec &ReadDefs) { 36976686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); RWI != RWE; ++RWI) { 37076686496SAndrew Trick if ((*RWI)->isSubClassOf("SchedWrite")) 37176686496SAndrew Trick WriteDefs.push_back(*RWI); 37276686496SAndrew Trick else { 37376686496SAndrew Trick assert((*RWI)->isSubClassOf("SchedRead") && "unknown SchedReadWrite"); 37476686496SAndrew Trick ReadDefs.push_back(*RWI); 37576686496SAndrew Trick } 37676686496SAndrew Trick } 37776686496SAndrew Trick } 37876686496SAndrew Trick } // namespace llvm 37976686496SAndrew Trick 38076686496SAndrew Trick // Split the SchedReadWrites defs and call findRWs for each list. 38176686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, 38276686496SAndrew Trick IdxVec &Writes, IdxVec &Reads) const { 38376686496SAndrew Trick RecVec WriteDefs; 38476686496SAndrew Trick RecVec ReadDefs; 38576686496SAndrew Trick splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs); 38676686496SAndrew Trick findRWs(WriteDefs, Writes, false); 38776686496SAndrew Trick findRWs(ReadDefs, Reads, true); 38876686496SAndrew Trick } 38976686496SAndrew Trick 39076686496SAndrew Trick // Call getSchedRWIdx for all elements in a sequence of SchedRW defs. 39176686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs, 39276686496SAndrew Trick bool IsRead) const { 39376686496SAndrew Trick for (RecIter RI = RWDefs.begin(), RE = RWDefs.end(); RI != RE; ++RI) { 39476686496SAndrew Trick unsigned Idx = getSchedRWIdx(*RI, IsRead); 39576686496SAndrew Trick assert(Idx && "failed to collect SchedReadWrite"); 39676686496SAndrew Trick RWs.push_back(Idx); 39776686496SAndrew Trick } 39876686496SAndrew Trick } 39976686496SAndrew Trick 40033401e84SAndrew Trick void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq, 40133401e84SAndrew Trick bool IsRead) const { 40233401e84SAndrew Trick const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead); 40333401e84SAndrew Trick if (!SchedRW.IsSequence) { 40433401e84SAndrew Trick RWSeq.push_back(RWIdx); 40533401e84SAndrew Trick return; 40633401e84SAndrew Trick } 40733401e84SAndrew Trick int Repeat = 40833401e84SAndrew Trick SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1; 40933401e84SAndrew Trick for (int i = 0; i < Repeat; ++i) { 41033401e84SAndrew Trick for (IdxIter I = SchedRW.Sequence.begin(), E = SchedRW.Sequence.end(); 41133401e84SAndrew Trick I != E; ++I) { 41233401e84SAndrew Trick expandRWSequence(*I, RWSeq, IsRead); 41333401e84SAndrew Trick } 41433401e84SAndrew Trick } 41533401e84SAndrew Trick } 41633401e84SAndrew Trick 417da984b1aSAndrew Trick // Expand a SchedWrite as a sequence following any aliases that coincide with 418da984b1aSAndrew Trick // the given processor model. 419da984b1aSAndrew Trick void CodeGenSchedModels::expandRWSeqForProc( 420da984b1aSAndrew Trick unsigned RWIdx, IdxVec &RWSeq, bool IsRead, 421da984b1aSAndrew Trick const CodeGenProcModel &ProcModel) const { 422da984b1aSAndrew Trick 423da984b1aSAndrew Trick const CodeGenSchedRW &SchedWrite = getSchedRW(RWIdx, IsRead); 42424064771SCraig Topper Record *AliasDef = nullptr; 425da984b1aSAndrew Trick for (RecIter AI = SchedWrite.Aliases.begin(), AE = SchedWrite.Aliases.end(); 426da984b1aSAndrew Trick AI != AE; ++AI) { 427da984b1aSAndrew Trick const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW")); 428da984b1aSAndrew Trick if ((*AI)->getValueInit("SchedModel")->isComplete()) { 429da984b1aSAndrew Trick Record *ModelDef = (*AI)->getValueAsDef("SchedModel"); 430da984b1aSAndrew Trick if (&getProcModel(ModelDef) != &ProcModel) 431da984b1aSAndrew Trick continue; 432da984b1aSAndrew Trick } 433da984b1aSAndrew Trick if (AliasDef) 434635debe8SJoerg Sonnenberger PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases " 435da984b1aSAndrew Trick "defined for processor " + ProcModel.ModelName + 436da984b1aSAndrew Trick " Ensure only one SchedAlias exists per RW."); 437da984b1aSAndrew Trick AliasDef = AliasRW.TheDef; 438da984b1aSAndrew Trick } 439da984b1aSAndrew Trick if (AliasDef) { 440da984b1aSAndrew Trick expandRWSeqForProc(getSchedRWIdx(AliasDef, IsRead), 441da984b1aSAndrew Trick RWSeq, IsRead,ProcModel); 442da984b1aSAndrew Trick return; 443da984b1aSAndrew Trick } 444da984b1aSAndrew Trick if (!SchedWrite.IsSequence) { 445da984b1aSAndrew Trick RWSeq.push_back(RWIdx); 446da984b1aSAndrew Trick return; 447da984b1aSAndrew Trick } 448da984b1aSAndrew Trick int Repeat = 449da984b1aSAndrew Trick SchedWrite.TheDef ? SchedWrite.TheDef->getValueAsInt("Repeat") : 1; 450da984b1aSAndrew Trick for (int i = 0; i < Repeat; ++i) { 451da984b1aSAndrew Trick for (IdxIter I = SchedWrite.Sequence.begin(), E = SchedWrite.Sequence.end(); 452da984b1aSAndrew Trick I != E; ++I) { 453da984b1aSAndrew Trick expandRWSeqForProc(*I, RWSeq, IsRead, ProcModel); 454da984b1aSAndrew Trick } 455da984b1aSAndrew Trick } 456da984b1aSAndrew Trick } 457da984b1aSAndrew Trick 45833401e84SAndrew Trick // Find the existing SchedWrite that models this sequence of writes. 459e1761952SBenjamin Kramer unsigned CodeGenSchedModels::findRWForSequence(ArrayRef<unsigned> Seq, 46033401e84SAndrew Trick bool IsRead) { 46133401e84SAndrew Trick std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites; 46233401e84SAndrew Trick 46333401e84SAndrew Trick for (std::vector<CodeGenSchedRW>::iterator I = RWVec.begin(), E = RWVec.end(); 46433401e84SAndrew Trick I != E; ++I) { 465e1761952SBenjamin Kramer if (makeArrayRef(I->Sequence) == Seq) 46633401e84SAndrew Trick return I - RWVec.begin(); 46733401e84SAndrew Trick } 46833401e84SAndrew Trick // Index zero reserved for invalid RW. 46933401e84SAndrew Trick return 0; 47033401e84SAndrew Trick } 47133401e84SAndrew Trick 47233401e84SAndrew Trick /// Add this ReadWrite if it doesn't already exist. 47333401e84SAndrew Trick unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq, 47433401e84SAndrew Trick bool IsRead) { 47533401e84SAndrew Trick assert(!Seq.empty() && "cannot insert empty sequence"); 47633401e84SAndrew Trick if (Seq.size() == 1) 47733401e84SAndrew Trick return Seq.back(); 47833401e84SAndrew Trick 47933401e84SAndrew Trick unsigned Idx = findRWForSequence(Seq, IsRead); 48033401e84SAndrew Trick if (Idx) 48133401e84SAndrew Trick return Idx; 48233401e84SAndrew Trick 483da984b1aSAndrew Trick unsigned RWIdx = IsRead ? SchedReads.size() : SchedWrites.size(); 484da984b1aSAndrew Trick CodeGenSchedRW SchedRW(RWIdx, IsRead, Seq, genRWName(Seq, IsRead)); 485da984b1aSAndrew Trick if (IsRead) 48633401e84SAndrew Trick SchedReads.push_back(SchedRW); 487da984b1aSAndrew Trick else 48833401e84SAndrew Trick SchedWrites.push_back(SchedRW); 489da984b1aSAndrew Trick return RWIdx; 49033401e84SAndrew Trick } 49133401e84SAndrew Trick 49276686496SAndrew Trick /// Visit all the instruction definitions for this target to gather and 49376686496SAndrew Trick /// enumerate the itinerary classes. These are the explicitly specified 49476686496SAndrew Trick /// SchedClasses. More SchedClasses may be inferred. 49576686496SAndrew Trick void CodeGenSchedModels::collectSchedClasses() { 49676686496SAndrew Trick 49776686496SAndrew Trick // NoItinerary is always the first class at Idx=0 49887255e34SAndrew Trick SchedClasses.resize(1); 499bf8a28dcSAndrew Trick SchedClasses.back().Index = 0; 500bf8a28dcSAndrew Trick SchedClasses.back().Name = "NoInstrModel"; 501bf8a28dcSAndrew Trick SchedClasses.back().ItinClassDef = Records.getDef("NoItinerary"); 50276686496SAndrew Trick SchedClasses.back().ProcIndices.push_back(0); 50387255e34SAndrew Trick 504bf8a28dcSAndrew Trick // Create a SchedClass for each unique combination of itinerary class and 505bf8a28dcSAndrew Trick // SchedRW list. 5068cc904d6SCraig Topper for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 5078a417c1fSCraig Topper Record *ItinDef = Inst->TheDef->getValueAsDef("Itinerary"); 50876686496SAndrew Trick IdxVec Writes, Reads; 5098a417c1fSCraig Topper if (!Inst->TheDef->isValueUnset("SchedRW")) 5108a417c1fSCraig Topper findRWs(Inst->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads); 511bf8a28dcSAndrew Trick 51276686496SAndrew Trick // ProcIdx == 0 indicates the class applies to all processors. 51376686496SAndrew Trick IdxVec ProcIndices(1, 0); 514bf8a28dcSAndrew Trick 515bf8a28dcSAndrew Trick unsigned SCIdx = addSchedClass(ItinDef, Writes, Reads, ProcIndices); 5168a417c1fSCraig Topper InstrClassMap[Inst->TheDef] = SCIdx; 51787255e34SAndrew Trick } 5189257b8f8SAndrew Trick // Create classes for InstRW defs. 51976686496SAndrew Trick RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW"); 52076686496SAndrew Trick std::sort(InstRWDefs.begin(), InstRWDefs.end(), LessRecord()); 52176686496SAndrew Trick for (RecIter OI = InstRWDefs.begin(), OE = InstRWDefs.end(); OI != OE; ++OI) 52276686496SAndrew Trick createInstRWClass(*OI); 52387255e34SAndrew Trick 52476686496SAndrew Trick NumInstrSchedClasses = SchedClasses.size(); 52587255e34SAndrew Trick 52676686496SAndrew Trick bool EnableDump = false; 52776686496SAndrew Trick DEBUG(EnableDump = true); 52876686496SAndrew Trick if (!EnableDump) 52987255e34SAndrew Trick return; 530bf8a28dcSAndrew Trick 5318cc904d6SCraig Topper for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 5328a417c1fSCraig Topper std::string InstName = Inst->TheDef->getName(); 5338a417c1fSCraig Topper unsigned SCIdx = InstrClassMap.lookup(Inst->TheDef); 534bf8a28dcSAndrew Trick if (!SCIdx) { 5358e0a734fSMatthias Braun if (!Inst->hasNoSchedulingInfo) 5368a417c1fSCraig Topper dbgs() << "No machine model for " << Inst->TheDef->getName() << '\n'; 537bf8a28dcSAndrew Trick continue; 538bf8a28dcSAndrew Trick } 539bf8a28dcSAndrew Trick CodeGenSchedClass &SC = getSchedClass(SCIdx); 540bf8a28dcSAndrew Trick if (SC.ProcIndices[0] != 0) 5418a417c1fSCraig Topper PrintFatalError(Inst->TheDef->getLoc(), "Instruction's sched class " 542bf8a28dcSAndrew Trick "must not be subtarget specific."); 543bf8a28dcSAndrew Trick 544bf8a28dcSAndrew Trick IdxVec ProcIndices; 545bf8a28dcSAndrew Trick if (SC.ItinClassDef->getName() != "NoItinerary") { 546bf8a28dcSAndrew Trick ProcIndices.push_back(0); 547bf8a28dcSAndrew Trick dbgs() << "Itinerary for " << InstName << ": " 548bf8a28dcSAndrew Trick << SC.ItinClassDef->getName() << '\n'; 549bf8a28dcSAndrew Trick } 550bf8a28dcSAndrew Trick if (!SC.Writes.empty()) { 551bf8a28dcSAndrew Trick ProcIndices.push_back(0); 55276686496SAndrew Trick dbgs() << "SchedRW machine model for " << InstName; 553bf8a28dcSAndrew Trick for (IdxIter WI = SC.Writes.begin(), WE = SC.Writes.end(); WI != WE; ++WI) 55476686496SAndrew Trick dbgs() << " " << SchedWrites[*WI].Name; 555bf8a28dcSAndrew Trick for (IdxIter RI = SC.Reads.begin(), RE = SC.Reads.end(); RI != RE; ++RI) 55676686496SAndrew Trick dbgs() << " " << SchedReads[*RI].Name; 55776686496SAndrew Trick dbgs() << '\n'; 55876686496SAndrew Trick } 55976686496SAndrew Trick const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs; 56076686496SAndrew Trick for (RecIter RWI = RWDefs.begin(), RWE = RWDefs.end(); 56176686496SAndrew Trick RWI != RWE; ++RWI) { 56276686496SAndrew Trick const CodeGenProcModel &ProcModel = 56376686496SAndrew Trick getProcModel((*RWI)->getValueAsDef("SchedModel")); 564bf8a28dcSAndrew Trick ProcIndices.push_back(ProcModel.Index); 5657aba6beaSAndrew Trick dbgs() << "InstRW on " << ProcModel.ModelName << " for " << InstName; 56676686496SAndrew Trick IdxVec Writes; 56776686496SAndrew Trick IdxVec Reads; 56876686496SAndrew Trick findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"), 56976686496SAndrew Trick Writes, Reads); 57076686496SAndrew Trick for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI) 57176686496SAndrew Trick dbgs() << " " << SchedWrites[*WI].Name; 57276686496SAndrew Trick for (IdxIter RI = Reads.begin(), RE = Reads.end(); RI != RE; ++RI) 57376686496SAndrew Trick dbgs() << " " << SchedReads[*RI].Name; 57476686496SAndrew Trick dbgs() << '\n'; 57576686496SAndrew Trick } 576f9df92c9SAndrew Trick // If ProcIndices contains zero, the class applies to all processors. 577f9df92c9SAndrew Trick if (!std::count(ProcIndices.begin(), ProcIndices.end(), 0)) { 578bf8a28dcSAndrew Trick for (std::vector<CodeGenProcModel>::iterator PI = ProcModels.begin(), 579bf8a28dcSAndrew Trick PE = ProcModels.end(); PI != PE; ++PI) { 580bf8a28dcSAndrew Trick if (!std::count(ProcIndices.begin(), ProcIndices.end(), PI->Index)) 5818a417c1fSCraig Topper dbgs() << "No machine model for " << Inst->TheDef->getName() 582bf8a28dcSAndrew Trick << " on processor " << PI->ModelName << '\n'; 58387255e34SAndrew Trick } 58487255e34SAndrew Trick } 58576686496SAndrew Trick } 586f9df92c9SAndrew Trick } 58776686496SAndrew Trick 58876686496SAndrew Trick /// Find an SchedClass that has been inferred from a per-operand list of 58976686496SAndrew Trick /// SchedWrites and SchedReads. 590bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::findSchedClassIdx(Record *ItinClassDef, 591e1761952SBenjamin Kramer ArrayRef<unsigned> Writes, 592e1761952SBenjamin Kramer ArrayRef<unsigned> Reads) const { 59376686496SAndrew Trick for (SchedClassIter I = schedClassBegin(), E = schedClassEnd(); I != E; ++I) { 594e1761952SBenjamin Kramer if (I->ItinClassDef == ItinClassDef && makeArrayRef(I->Writes) == Writes && 595e1761952SBenjamin Kramer makeArrayRef(I->Reads) == Reads) { 59676686496SAndrew Trick return I - schedClassBegin(); 59776686496SAndrew Trick } 59876686496SAndrew Trick } 59976686496SAndrew Trick return 0; 60076686496SAndrew Trick } 60176686496SAndrew Trick 60276686496SAndrew Trick // Get the SchedClass index for an instruction. 60376686496SAndrew Trick unsigned CodeGenSchedModels::getSchedClassIdx( 60476686496SAndrew Trick const CodeGenInstruction &Inst) const { 60576686496SAndrew Trick 606bf8a28dcSAndrew Trick return InstrClassMap.lookup(Inst.TheDef); 60776686496SAndrew Trick } 60876686496SAndrew Trick 609e1761952SBenjamin Kramer std::string 610e1761952SBenjamin Kramer CodeGenSchedModels::createSchedClassName(Record *ItinClassDef, 611e1761952SBenjamin Kramer ArrayRef<unsigned> OperWrites, 612e1761952SBenjamin Kramer ArrayRef<unsigned> OperReads) { 61376686496SAndrew Trick 61476686496SAndrew Trick std::string Name; 615bf8a28dcSAndrew Trick if (ItinClassDef && ItinClassDef->getName() != "NoItinerary") 616bf8a28dcSAndrew Trick Name = ItinClassDef->getName(); 617e1761952SBenjamin Kramer for (unsigned Idx : OperWrites) { 618bf8a28dcSAndrew Trick if (!Name.empty()) 61976686496SAndrew Trick Name += '_'; 620e1761952SBenjamin Kramer Name += SchedWrites[Idx].Name; 62176686496SAndrew Trick } 622e1761952SBenjamin Kramer for (unsigned Idx : OperReads) { 62376686496SAndrew Trick Name += '_'; 624e1761952SBenjamin Kramer Name += SchedReads[Idx].Name; 62576686496SAndrew Trick } 62676686496SAndrew Trick return Name; 62776686496SAndrew Trick } 62876686496SAndrew Trick 62976686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) { 63076686496SAndrew Trick 63176686496SAndrew Trick std::string Name; 63276686496SAndrew Trick for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) { 63376686496SAndrew Trick if (I != InstDefs.begin()) 63476686496SAndrew Trick Name += '_'; 63576686496SAndrew Trick Name += (*I)->getName(); 63676686496SAndrew Trick } 63776686496SAndrew Trick return Name; 63876686496SAndrew Trick } 63976686496SAndrew Trick 640bf8a28dcSAndrew Trick /// Add an inferred sched class from an itinerary class and per-operand list of 641bf8a28dcSAndrew Trick /// SchedWrites and SchedReads. ProcIndices contains the set of IDs of 642bf8a28dcSAndrew Trick /// processors that may utilize this class. 643bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::addSchedClass(Record *ItinClassDef, 644e1761952SBenjamin Kramer ArrayRef<unsigned> OperWrites, 645e1761952SBenjamin Kramer ArrayRef<unsigned> OperReads, 646e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 64776686496SAndrew Trick assert(!ProcIndices.empty() && "expect at least one ProcIdx"); 64876686496SAndrew Trick 649bf8a28dcSAndrew Trick unsigned Idx = findSchedClassIdx(ItinClassDef, OperWrites, OperReads); 650bf8a28dcSAndrew Trick if (Idx || SchedClasses[0].isKeyEqual(ItinClassDef, OperWrites, OperReads)) { 65176686496SAndrew Trick IdxVec PI; 65276686496SAndrew Trick std::set_union(SchedClasses[Idx].ProcIndices.begin(), 65376686496SAndrew Trick SchedClasses[Idx].ProcIndices.end(), 65476686496SAndrew Trick ProcIndices.begin(), ProcIndices.end(), 65576686496SAndrew Trick std::back_inserter(PI)); 65676686496SAndrew Trick SchedClasses[Idx].ProcIndices.swap(PI); 65776686496SAndrew Trick return Idx; 65876686496SAndrew Trick } 65976686496SAndrew Trick Idx = SchedClasses.size(); 66076686496SAndrew Trick SchedClasses.resize(Idx+1); 66176686496SAndrew Trick CodeGenSchedClass &SC = SchedClasses.back(); 662bf8a28dcSAndrew Trick SC.Index = Idx; 663bf8a28dcSAndrew Trick SC.Name = createSchedClassName(ItinClassDef, OperWrites, OperReads); 664bf8a28dcSAndrew Trick SC.ItinClassDef = ItinClassDef; 66576686496SAndrew Trick SC.Writes = OperWrites; 66676686496SAndrew Trick SC.Reads = OperReads; 66776686496SAndrew Trick SC.ProcIndices = ProcIndices; 66876686496SAndrew Trick 66976686496SAndrew Trick return Idx; 67076686496SAndrew Trick } 67176686496SAndrew Trick 67276686496SAndrew Trick // Create classes for each set of opcodes that are in the same InstReadWrite 67376686496SAndrew Trick // definition across all processors. 67476686496SAndrew Trick void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) { 67576686496SAndrew Trick // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that 67676686496SAndrew Trick // intersects with an existing class via a previous InstRWDef. Instrs that do 67776686496SAndrew Trick // not intersect with an existing class refer back to their former class as 67876686496SAndrew Trick // determined from ItinDef or SchedRW. 67976686496SAndrew Trick SmallVector<std::pair<unsigned, SmallVector<Record *, 8> >, 4> ClassInstrs; 68076686496SAndrew Trick // Sort Instrs into sets. 6819e1deb69SAndrew Trick const RecVec *InstDefs = Sets.expand(InstRWDef); 6829e1deb69SAndrew Trick if (InstDefs->empty()) 683635debe8SJoerg Sonnenberger PrintFatalError(InstRWDef->getLoc(), "No matching instruction opcodes"); 6849e1deb69SAndrew Trick 6859e1deb69SAndrew Trick for (RecIter I = InstDefs->begin(), E = InstDefs->end(); I != E; ++I) { 68676686496SAndrew Trick InstClassMapTy::const_iterator Pos = InstrClassMap.find(*I); 687bf8a28dcSAndrew Trick if (Pos == InstrClassMap.end()) 688bf8a28dcSAndrew Trick PrintFatalError((*I)->getLoc(), "No sched class for instruction."); 689bf8a28dcSAndrew Trick unsigned SCIdx = Pos->second; 69076686496SAndrew Trick unsigned CIdx = 0, CEnd = ClassInstrs.size(); 69176686496SAndrew Trick for (; CIdx != CEnd; ++CIdx) { 69276686496SAndrew Trick if (ClassInstrs[CIdx].first == SCIdx) 69376686496SAndrew Trick break; 69476686496SAndrew Trick } 69576686496SAndrew Trick if (CIdx == CEnd) { 69676686496SAndrew Trick ClassInstrs.resize(CEnd + 1); 69776686496SAndrew Trick ClassInstrs[CIdx].first = SCIdx; 69876686496SAndrew Trick } 69976686496SAndrew Trick ClassInstrs[CIdx].second.push_back(*I); 70076686496SAndrew Trick } 70176686496SAndrew Trick // For each set of Instrs, create a new class if necessary, and map or remap 70276686496SAndrew Trick // the Instrs to it. 70376686496SAndrew Trick unsigned CIdx = 0, CEnd = ClassInstrs.size(); 70476686496SAndrew Trick for (; CIdx != CEnd; ++CIdx) { 70576686496SAndrew Trick unsigned OldSCIdx = ClassInstrs[CIdx].first; 70676686496SAndrew Trick ArrayRef<Record*> InstDefs = ClassInstrs[CIdx].second; 70776686496SAndrew Trick // If the all instrs in the current class are accounted for, then leave 70876686496SAndrew Trick // them mapped to their old class. 70978a08517SAndrew Trick if (OldSCIdx) { 71078a08517SAndrew Trick const RecVec &RWDefs = SchedClasses[OldSCIdx].InstRWs; 71178a08517SAndrew Trick if (!RWDefs.empty()) { 71278a08517SAndrew Trick const RecVec *OrigInstDefs = Sets.expand(RWDefs[0]); 71378a08517SAndrew Trick unsigned OrigNumInstrs = 0; 71478a08517SAndrew Trick for (RecIter I = OrigInstDefs->begin(), E = OrigInstDefs->end(); 71578a08517SAndrew Trick I != E; ++I) { 71678a08517SAndrew Trick if (InstrClassMap[*I] == OldSCIdx) 71778a08517SAndrew Trick ++OrigNumInstrs; 71878a08517SAndrew Trick } 71978a08517SAndrew Trick if (OrigNumInstrs == InstDefs.size()) { 72076686496SAndrew Trick assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 && 72176686496SAndrew Trick "expected a generic SchedClass"); 72278a08517SAndrew Trick DEBUG(dbgs() << "InstRW: Reuse SC " << OldSCIdx << ":" 72378a08517SAndrew Trick << SchedClasses[OldSCIdx].Name << " on " 72478a08517SAndrew Trick << InstRWDef->getValueAsDef("SchedModel")->getName() << "\n"); 72578a08517SAndrew Trick SchedClasses[OldSCIdx].InstRWs.push_back(InstRWDef); 72676686496SAndrew Trick continue; 72776686496SAndrew Trick } 72878a08517SAndrew Trick } 72978a08517SAndrew Trick } 73076686496SAndrew Trick unsigned SCIdx = SchedClasses.size(); 73176686496SAndrew Trick SchedClasses.resize(SCIdx+1); 73276686496SAndrew Trick CodeGenSchedClass &SC = SchedClasses.back(); 733bf8a28dcSAndrew Trick SC.Index = SCIdx; 73476686496SAndrew Trick SC.Name = createSchedClassName(InstDefs); 73578a08517SAndrew Trick DEBUG(dbgs() << "InstRW: New SC " << SCIdx << ":" << SC.Name << " on " 73678a08517SAndrew Trick << InstRWDef->getValueAsDef("SchedModel")->getName() << "\n"); 73778a08517SAndrew Trick 73876686496SAndrew Trick // Preserve ItinDef and Writes/Reads for processors without an InstRW entry. 73976686496SAndrew Trick SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef; 74076686496SAndrew Trick SC.Writes = SchedClasses[OldSCIdx].Writes; 74176686496SAndrew Trick SC.Reads = SchedClasses[OldSCIdx].Reads; 74276686496SAndrew Trick SC.ProcIndices.push_back(0); 74376686496SAndrew Trick // Map each Instr to this new class. 74476686496SAndrew Trick // Note that InstDefs may be a smaller list than InstRWDef's "Instrs". 7459e1deb69SAndrew Trick Record *RWModelDef = InstRWDef->getValueAsDef("SchedModel"); 7469e1deb69SAndrew Trick SmallSet<unsigned, 4> RemappedClassIDs; 74776686496SAndrew Trick for (ArrayRef<Record*>::const_iterator 74876686496SAndrew Trick II = InstDefs.begin(), IE = InstDefs.end(); II != IE; ++II) { 74976686496SAndrew Trick unsigned OldSCIdx = InstrClassMap[*II]; 75070573dcdSDavid Blaikie if (OldSCIdx && RemappedClassIDs.insert(OldSCIdx).second) { 7519e1deb69SAndrew Trick for (RecIter RI = SchedClasses[OldSCIdx].InstRWs.begin(), 7529e1deb69SAndrew Trick RE = SchedClasses[OldSCIdx].InstRWs.end(); RI != RE; ++RI) { 7539e1deb69SAndrew Trick if ((*RI)->getValueAsDef("SchedModel") == RWModelDef) { 754635debe8SJoerg Sonnenberger PrintFatalError(InstRWDef->getLoc(), "Overlapping InstRW def " + 7559e1deb69SAndrew Trick (*II)->getName() + " also matches " + 7569e1deb69SAndrew Trick (*RI)->getValue("Instrs")->getValue()->getAsString()); 7579e1deb69SAndrew Trick } 7589e1deb69SAndrew Trick assert(*RI != InstRWDef && "SchedClass has duplicate InstRW def"); 7599e1deb69SAndrew Trick SC.InstRWs.push_back(*RI); 7609e1deb69SAndrew Trick } 76176686496SAndrew Trick } 76276686496SAndrew Trick InstrClassMap[*II] = SCIdx; 76376686496SAndrew Trick } 76476686496SAndrew Trick SC.InstRWs.push_back(InstRWDef); 76576686496SAndrew Trick } 76687255e34SAndrew Trick } 76787255e34SAndrew Trick 768bf8a28dcSAndrew Trick // True if collectProcItins found anything. 769bf8a28dcSAndrew Trick bool CodeGenSchedModels::hasItineraries() const { 770bf8a28dcSAndrew Trick for (CodeGenSchedModels::ProcIter PI = procModelBegin(), PE = procModelEnd(); 771bf8a28dcSAndrew Trick PI != PE; ++PI) { 772bf8a28dcSAndrew Trick if (PI->hasItineraries()) 773bf8a28dcSAndrew Trick return true; 774bf8a28dcSAndrew Trick } 775bf8a28dcSAndrew Trick return false; 776bf8a28dcSAndrew Trick } 777bf8a28dcSAndrew Trick 77887255e34SAndrew Trick // Gather the processor itineraries. 77976686496SAndrew Trick void CodeGenSchedModels::collectProcItins() { 7808a417c1fSCraig Topper for (CodeGenProcModel &ProcModel : ProcModels) { 781bf8a28dcSAndrew Trick if (!ProcModel.hasItineraries()) 78276686496SAndrew Trick continue; 78387255e34SAndrew Trick 784bf8a28dcSAndrew Trick RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID"); 785bf8a28dcSAndrew Trick assert(!ItinRecords.empty() && "ProcModel.hasItineraries is incorrect"); 786bf8a28dcSAndrew Trick 787bf8a28dcSAndrew Trick // Populate ItinDefList with Itinerary records. 788bf8a28dcSAndrew Trick ProcModel.ItinDefList.resize(NumInstrSchedClasses); 78987255e34SAndrew Trick 79087255e34SAndrew Trick // Insert each itinerary data record in the correct position within 79187255e34SAndrew Trick // the processor model's ItinDefList. 79287255e34SAndrew Trick for (unsigned i = 0, N = ItinRecords.size(); i < N; i++) { 79387255e34SAndrew Trick Record *ItinData = ItinRecords[i]; 79487255e34SAndrew Trick Record *ItinDef = ItinData->getValueAsDef("TheClass"); 795e7bac5f5SAndrew Trick bool FoundClass = false; 796e7bac5f5SAndrew Trick for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd(); 797e7bac5f5SAndrew Trick SCI != SCE; ++SCI) { 798e7bac5f5SAndrew Trick // Multiple SchedClasses may share an itinerary. Update all of them. 799bf8a28dcSAndrew Trick if (SCI->ItinClassDef == ItinDef) { 800bf8a28dcSAndrew Trick ProcModel.ItinDefList[SCI->Index] = ItinData; 801e7bac5f5SAndrew Trick FoundClass = true; 80287255e34SAndrew Trick } 803bf8a28dcSAndrew Trick } 804e7bac5f5SAndrew Trick if (!FoundClass) { 805bf8a28dcSAndrew Trick DEBUG(dbgs() << ProcModel.ItinsDef->getName() 806bf8a28dcSAndrew Trick << " missing class for itinerary " << ItinDef->getName() << '\n'); 807bf8a28dcSAndrew Trick } 80887255e34SAndrew Trick } 80987255e34SAndrew Trick // Check for missing itinerary entries. 81087255e34SAndrew Trick assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec"); 81176686496SAndrew Trick DEBUG( 81287255e34SAndrew Trick for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) { 81387255e34SAndrew Trick if (!ProcModel.ItinDefList[i]) 81476686496SAndrew Trick dbgs() << ProcModel.ItinsDef->getName() 81576686496SAndrew Trick << " missing itinerary for class " 81676686496SAndrew Trick << SchedClasses[i].Name << '\n'; 81776686496SAndrew Trick }); 81887255e34SAndrew Trick } 81987255e34SAndrew Trick } 82076686496SAndrew Trick 82176686496SAndrew Trick // Gather the read/write types for each itinerary class. 82276686496SAndrew Trick void CodeGenSchedModels::collectProcItinRW() { 82376686496SAndrew Trick RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW"); 82476686496SAndrew Trick std::sort(ItinRWDefs.begin(), ItinRWDefs.end(), LessRecord()); 82576686496SAndrew Trick for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) { 82676686496SAndrew Trick if (!(*II)->getValueInit("SchedModel")->isComplete()) 827635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "SchedModel is undefined"); 82876686496SAndrew Trick Record *ModelDef = (*II)->getValueAsDef("SchedModel"); 82976686496SAndrew Trick ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef); 83076686496SAndrew Trick if (I == ProcModelMap.end()) { 831635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "Undefined SchedMachineModel " 83276686496SAndrew Trick + ModelDef->getName()); 83376686496SAndrew Trick } 83476686496SAndrew Trick ProcModels[I->second].ItinRWDefs.push_back(*II); 83576686496SAndrew Trick } 83676686496SAndrew Trick } 83776686496SAndrew Trick 8385f95c9afSSimon Dardis // Gather the unsupported features for processor models. 8395f95c9afSSimon Dardis void CodeGenSchedModels::collectProcUnsupportedFeatures() { 8405f95c9afSSimon Dardis for (CodeGenProcModel &ProcModel : ProcModels) { 8415f95c9afSSimon Dardis for (Record *Pred : ProcModel.ModelDef->getValueAsListOfDefs("UnsupportedFeatures")) { 8425f95c9afSSimon Dardis ProcModel.UnsupportedFeaturesDefs.push_back(Pred); 8435f95c9afSSimon Dardis } 8445f95c9afSSimon Dardis } 8455f95c9afSSimon Dardis } 8465f95c9afSSimon Dardis 84733401e84SAndrew Trick /// Infer new classes from existing classes. In the process, this may create new 84833401e84SAndrew Trick /// SchedWrites from sequences of existing SchedWrites. 84933401e84SAndrew Trick void CodeGenSchedModels::inferSchedClasses() { 850bf8a28dcSAndrew Trick DEBUG(dbgs() << NumInstrSchedClasses << " instr sched classes.\n"); 851bf8a28dcSAndrew Trick 85233401e84SAndrew Trick // Visit all existing classes and newly created classes. 85333401e84SAndrew Trick for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) { 854bf8a28dcSAndrew Trick assert(SchedClasses[Idx].Index == Idx && "bad SCIdx"); 855bf8a28dcSAndrew Trick 85633401e84SAndrew Trick if (SchedClasses[Idx].ItinClassDef) 85733401e84SAndrew Trick inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx); 858bf8a28dcSAndrew Trick if (!SchedClasses[Idx].InstRWs.empty()) 85933401e84SAndrew Trick inferFromInstRWs(Idx); 860bf8a28dcSAndrew Trick if (!SchedClasses[Idx].Writes.empty()) { 86133401e84SAndrew Trick inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads, 86233401e84SAndrew Trick Idx, SchedClasses[Idx].ProcIndices); 86333401e84SAndrew Trick } 86433401e84SAndrew Trick assert(SchedClasses.size() < (NumInstrSchedClasses*6) && 86533401e84SAndrew Trick "too many SchedVariants"); 86633401e84SAndrew Trick } 86733401e84SAndrew Trick } 86833401e84SAndrew Trick 86933401e84SAndrew Trick /// Infer classes from per-processor itinerary resources. 87033401e84SAndrew Trick void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef, 87133401e84SAndrew Trick unsigned FromClassIdx) { 87233401e84SAndrew Trick for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) { 87333401e84SAndrew Trick const CodeGenProcModel &PM = ProcModels[PIdx]; 87433401e84SAndrew Trick // For all ItinRW entries. 87533401e84SAndrew Trick bool HasMatch = false; 87633401e84SAndrew Trick for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end(); 87733401e84SAndrew Trick II != IE; ++II) { 87833401e84SAndrew Trick RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses"); 87933401e84SAndrew Trick if (!std::count(Matched.begin(), Matched.end(), ItinClassDef)) 88033401e84SAndrew Trick continue; 88133401e84SAndrew Trick if (HasMatch) 882635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "Duplicate itinerary class " 88333401e84SAndrew Trick + ItinClassDef->getName() 88433401e84SAndrew Trick + " in ItinResources for " + PM.ModelName); 88533401e84SAndrew Trick HasMatch = true; 88633401e84SAndrew Trick IdxVec Writes, Reads; 88733401e84SAndrew Trick findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 88833401e84SAndrew Trick IdxVec ProcIndices(1, PIdx); 88933401e84SAndrew Trick inferFromRW(Writes, Reads, FromClassIdx, ProcIndices); 89033401e84SAndrew Trick } 89133401e84SAndrew Trick } 89233401e84SAndrew Trick } 89333401e84SAndrew Trick 89433401e84SAndrew Trick /// Infer classes from per-processor InstReadWrite definitions. 89533401e84SAndrew Trick void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) { 89658bd79c4SBenjamin Kramer for (unsigned I = 0, E = SchedClasses[SCIdx].InstRWs.size(); I != E; ++I) { 897b22643a4SBenjamin Kramer assert(SchedClasses[SCIdx].InstRWs.size() == E && "InstrRWs was mutated!"); 89858bd79c4SBenjamin Kramer Record *Rec = SchedClasses[SCIdx].InstRWs[I]; 89958bd79c4SBenjamin Kramer const RecVec *InstDefs = Sets.expand(Rec); 9009e1deb69SAndrew Trick RecIter II = InstDefs->begin(), IE = InstDefs->end(); 90133401e84SAndrew Trick for (; II != IE; ++II) { 90233401e84SAndrew Trick if (InstrClassMap[*II] == SCIdx) 90333401e84SAndrew Trick break; 90433401e84SAndrew Trick } 90533401e84SAndrew Trick // If this class no longer has any instructions mapped to it, it has become 90633401e84SAndrew Trick // irrelevant. 90733401e84SAndrew Trick if (II == IE) 90833401e84SAndrew Trick continue; 90933401e84SAndrew Trick IdxVec Writes, Reads; 91058bd79c4SBenjamin Kramer findRWs(Rec->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 91158bd79c4SBenjamin Kramer unsigned PIdx = getProcModel(Rec->getValueAsDef("SchedModel")).Index; 91233401e84SAndrew Trick IdxVec ProcIndices(1, PIdx); 91358bd79c4SBenjamin Kramer inferFromRW(Writes, Reads, SCIdx, ProcIndices); // May mutate SchedClasses. 91433401e84SAndrew Trick } 91533401e84SAndrew Trick } 91633401e84SAndrew Trick 91733401e84SAndrew Trick namespace { 9189257b8f8SAndrew Trick // Helper for substituteVariantOperand. 9199257b8f8SAndrew Trick struct TransVariant { 920da984b1aSAndrew Trick Record *VarOrSeqDef; // Variant or sequence. 921da984b1aSAndrew Trick unsigned RWIdx; // Index of this variant or sequence's matched type. 9229257b8f8SAndrew Trick unsigned ProcIdx; // Processor model index or zero for any. 9239257b8f8SAndrew Trick unsigned TransVecIdx; // Index into PredTransitions::TransVec. 9249257b8f8SAndrew Trick 9259257b8f8SAndrew Trick TransVariant(Record *def, unsigned rwi, unsigned pi, unsigned ti): 926da984b1aSAndrew Trick VarOrSeqDef(def), RWIdx(rwi), ProcIdx(pi), TransVecIdx(ti) {} 9279257b8f8SAndrew Trick }; 9289257b8f8SAndrew Trick 92933401e84SAndrew Trick // Associate a predicate with the SchedReadWrite that it guards. 93033401e84SAndrew Trick // RWIdx is the index of the read/write variant. 93133401e84SAndrew Trick struct PredCheck { 93233401e84SAndrew Trick bool IsRead; 93333401e84SAndrew Trick unsigned RWIdx; 93433401e84SAndrew Trick Record *Predicate; 93533401e84SAndrew Trick 93633401e84SAndrew Trick PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {} 93733401e84SAndrew Trick }; 93833401e84SAndrew Trick 93933401e84SAndrew Trick // A Predicate transition is a list of RW sequences guarded by a PredTerm. 94033401e84SAndrew Trick struct PredTransition { 94133401e84SAndrew Trick // A predicate term is a conjunction of PredChecks. 94233401e84SAndrew Trick SmallVector<PredCheck, 4> PredTerm; 94333401e84SAndrew Trick SmallVector<SmallVector<unsigned,4>, 16> WriteSequences; 94433401e84SAndrew Trick SmallVector<SmallVector<unsigned,4>, 16> ReadSequences; 9459257b8f8SAndrew Trick SmallVector<unsigned, 4> ProcIndices; 94633401e84SAndrew Trick }; 94733401e84SAndrew Trick 94833401e84SAndrew Trick // Encapsulate a set of partially constructed transitions. 94933401e84SAndrew Trick // The results are built by repeated calls to substituteVariants. 95033401e84SAndrew Trick class PredTransitions { 95133401e84SAndrew Trick CodeGenSchedModels &SchedModels; 95233401e84SAndrew Trick 95333401e84SAndrew Trick public: 95433401e84SAndrew Trick std::vector<PredTransition> TransVec; 95533401e84SAndrew Trick 95633401e84SAndrew Trick PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {} 95733401e84SAndrew Trick 95833401e84SAndrew Trick void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq, 95933401e84SAndrew Trick bool IsRead, unsigned StartIdx); 96033401e84SAndrew Trick 96133401e84SAndrew Trick void substituteVariants(const PredTransition &Trans); 96233401e84SAndrew Trick 96333401e84SAndrew Trick #ifndef NDEBUG 96433401e84SAndrew Trick void dump() const; 96533401e84SAndrew Trick #endif 96633401e84SAndrew Trick 96733401e84SAndrew Trick private: 96833401e84SAndrew Trick bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term); 969da984b1aSAndrew Trick void getIntersectingVariants( 970da984b1aSAndrew Trick const CodeGenSchedRW &SchedRW, unsigned TransIdx, 971da984b1aSAndrew Trick std::vector<TransVariant> &IntersectingVariants); 9729257b8f8SAndrew Trick void pushVariant(const TransVariant &VInfo, bool IsRead); 97333401e84SAndrew Trick }; 97433401e84SAndrew Trick } // anonymous 97533401e84SAndrew Trick 97633401e84SAndrew Trick // Return true if this predicate is mutually exclusive with a PredTerm. This 97733401e84SAndrew Trick // degenerates into checking if the predicate is mutually exclusive with any 97833401e84SAndrew Trick // predicate in the Term's conjunction. 97933401e84SAndrew Trick // 98033401e84SAndrew Trick // All predicates associated with a given SchedRW are considered mutually 98133401e84SAndrew Trick // exclusive. This should work even if the conditions expressed by the 98233401e84SAndrew Trick // predicates are not exclusive because the predicates for a given SchedWrite 98333401e84SAndrew Trick // are always checked in the order they are defined in the .td file. Later 98433401e84SAndrew Trick // conditions implicitly negate any prior condition. 98533401e84SAndrew Trick bool PredTransitions::mutuallyExclusive(Record *PredDef, 98633401e84SAndrew Trick ArrayRef<PredCheck> Term) { 98733401e84SAndrew Trick 98833401e84SAndrew Trick for (ArrayRef<PredCheck>::iterator I = Term.begin(), E = Term.end(); 98933401e84SAndrew Trick I != E; ++I) { 99033401e84SAndrew Trick if (I->Predicate == PredDef) 99133401e84SAndrew Trick return false; 99233401e84SAndrew Trick 99333401e84SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(I->RWIdx, I->IsRead); 99433401e84SAndrew Trick assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant"); 99533401e84SAndrew Trick RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants"); 99633401e84SAndrew Trick for (RecIter VI = Variants.begin(), VE = Variants.end(); VI != VE; ++VI) { 99733401e84SAndrew Trick if ((*VI)->getValueAsDef("Predicate") == PredDef) 99833401e84SAndrew Trick return true; 99933401e84SAndrew Trick } 100033401e84SAndrew Trick } 100133401e84SAndrew Trick return false; 100233401e84SAndrew Trick } 100333401e84SAndrew Trick 1004da984b1aSAndrew Trick static bool hasAliasedVariants(const CodeGenSchedRW &RW, 1005da984b1aSAndrew Trick CodeGenSchedModels &SchedModels) { 1006da984b1aSAndrew Trick if (RW.HasVariants) 1007da984b1aSAndrew Trick return true; 1008da984b1aSAndrew Trick 1009da984b1aSAndrew Trick for (RecIter I = RW.Aliases.begin(), E = RW.Aliases.end(); I != E; ++I) { 1010da984b1aSAndrew Trick const CodeGenSchedRW &AliasRW = 1011da984b1aSAndrew Trick SchedModels.getSchedRW((*I)->getValueAsDef("AliasRW")); 1012da984b1aSAndrew Trick if (AliasRW.HasVariants) 1013da984b1aSAndrew Trick return true; 1014da984b1aSAndrew Trick if (AliasRW.IsSequence) { 1015da984b1aSAndrew Trick IdxVec ExpandedRWs; 1016da984b1aSAndrew Trick SchedModels.expandRWSequence(AliasRW.Index, ExpandedRWs, AliasRW.IsRead); 1017da984b1aSAndrew Trick for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end(); 1018da984b1aSAndrew Trick SI != SE; ++SI) { 1019da984b1aSAndrew Trick if (hasAliasedVariants(SchedModels.getSchedRW(*SI, AliasRW.IsRead), 1020da984b1aSAndrew Trick SchedModels)) { 1021da984b1aSAndrew Trick return true; 1022da984b1aSAndrew Trick } 1023da984b1aSAndrew Trick } 1024da984b1aSAndrew Trick } 1025da984b1aSAndrew Trick } 1026da984b1aSAndrew Trick return false; 1027da984b1aSAndrew Trick } 1028da984b1aSAndrew Trick 1029da984b1aSAndrew Trick static bool hasVariant(ArrayRef<PredTransition> Transitions, 1030da984b1aSAndrew Trick CodeGenSchedModels &SchedModels) { 1031da984b1aSAndrew Trick for (ArrayRef<PredTransition>::iterator 1032da984b1aSAndrew Trick PTI = Transitions.begin(), PTE = Transitions.end(); 1033da984b1aSAndrew Trick PTI != PTE; ++PTI) { 1034da984b1aSAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 1035da984b1aSAndrew Trick WSI = PTI->WriteSequences.begin(), WSE = PTI->WriteSequences.end(); 1036da984b1aSAndrew Trick WSI != WSE; ++WSI) { 1037da984b1aSAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 1038da984b1aSAndrew Trick WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) { 1039da984b1aSAndrew Trick if (hasAliasedVariants(SchedModels.getSchedWrite(*WI), SchedModels)) 1040da984b1aSAndrew Trick return true; 1041da984b1aSAndrew Trick } 1042da984b1aSAndrew Trick } 1043da984b1aSAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 1044da984b1aSAndrew Trick RSI = PTI->ReadSequences.begin(), RSE = PTI->ReadSequences.end(); 1045da984b1aSAndrew Trick RSI != RSE; ++RSI) { 1046da984b1aSAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 1047da984b1aSAndrew Trick RI = RSI->begin(), RE = RSI->end(); RI != RE; ++RI) { 1048da984b1aSAndrew Trick if (hasAliasedVariants(SchedModels.getSchedRead(*RI), SchedModels)) 1049da984b1aSAndrew Trick return true; 1050da984b1aSAndrew Trick } 1051da984b1aSAndrew Trick } 1052da984b1aSAndrew Trick } 1053da984b1aSAndrew Trick return false; 1054da984b1aSAndrew Trick } 1055da984b1aSAndrew Trick 1056da984b1aSAndrew Trick // Populate IntersectingVariants with any variants or aliased sequences of the 1057da984b1aSAndrew Trick // given SchedRW whose processor indices and predicates are not mutually 1058d97ff1fcSAndrew Trick // exclusive with the given transition. 1059da984b1aSAndrew Trick void PredTransitions::getIntersectingVariants( 1060da984b1aSAndrew Trick const CodeGenSchedRW &SchedRW, unsigned TransIdx, 1061da984b1aSAndrew Trick std::vector<TransVariant> &IntersectingVariants) { 1062da984b1aSAndrew Trick 1063d97ff1fcSAndrew Trick bool GenericRW = false; 1064d97ff1fcSAndrew Trick 1065da984b1aSAndrew Trick std::vector<TransVariant> Variants; 1066da984b1aSAndrew Trick if (SchedRW.HasVariants) { 1067da984b1aSAndrew Trick unsigned VarProcIdx = 0; 1068da984b1aSAndrew Trick if (SchedRW.TheDef->getValueInit("SchedModel")->isComplete()) { 1069da984b1aSAndrew Trick Record *ModelDef = SchedRW.TheDef->getValueAsDef("SchedModel"); 1070da984b1aSAndrew Trick VarProcIdx = SchedModels.getProcModel(ModelDef).Index; 1071da984b1aSAndrew Trick } 1072da984b1aSAndrew Trick // Push each variant. Assign TransVecIdx later. 1073da984b1aSAndrew Trick const RecVec VarDefs = SchedRW.TheDef->getValueAsListOfDefs("Variants"); 1074da984b1aSAndrew Trick for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI) 1075da984b1aSAndrew Trick Variants.push_back(TransVariant(*RI, SchedRW.Index, VarProcIdx, 0)); 1076d97ff1fcSAndrew Trick if (VarProcIdx == 0) 1077d97ff1fcSAndrew Trick GenericRW = true; 1078da984b1aSAndrew Trick } 1079da984b1aSAndrew Trick for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end(); 1080da984b1aSAndrew Trick AI != AE; ++AI) { 1081da984b1aSAndrew Trick // If either the SchedAlias itself or the SchedReadWrite that it aliases 1082da984b1aSAndrew Trick // to is defined within a processor model, constrain all variants to 1083da984b1aSAndrew Trick // that processor. 1084da984b1aSAndrew Trick unsigned AliasProcIdx = 0; 1085da984b1aSAndrew Trick if ((*AI)->getValueInit("SchedModel")->isComplete()) { 1086da984b1aSAndrew Trick Record *ModelDef = (*AI)->getValueAsDef("SchedModel"); 1087da984b1aSAndrew Trick AliasProcIdx = SchedModels.getProcModel(ModelDef).Index; 1088da984b1aSAndrew Trick } 1089da984b1aSAndrew Trick const CodeGenSchedRW &AliasRW = 1090da984b1aSAndrew Trick SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW")); 1091da984b1aSAndrew Trick 1092da984b1aSAndrew Trick if (AliasRW.HasVariants) { 1093da984b1aSAndrew Trick const RecVec VarDefs = AliasRW.TheDef->getValueAsListOfDefs("Variants"); 1094da984b1aSAndrew Trick for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI) 1095da984b1aSAndrew Trick Variants.push_back(TransVariant(*RI, AliasRW.Index, AliasProcIdx, 0)); 1096da984b1aSAndrew Trick } 1097da984b1aSAndrew Trick if (AliasRW.IsSequence) { 1098da984b1aSAndrew Trick Variants.push_back( 1099da984b1aSAndrew Trick TransVariant(AliasRW.TheDef, SchedRW.Index, AliasProcIdx, 0)); 1100da984b1aSAndrew Trick } 1101d97ff1fcSAndrew Trick if (AliasProcIdx == 0) 1102d97ff1fcSAndrew Trick GenericRW = true; 1103da984b1aSAndrew Trick } 1104da984b1aSAndrew Trick for (unsigned VIdx = 0, VEnd = Variants.size(); VIdx != VEnd; ++VIdx) { 1105da984b1aSAndrew Trick TransVariant &Variant = Variants[VIdx]; 1106da984b1aSAndrew Trick // Don't expand variants if the processor models don't intersect. 1107da984b1aSAndrew Trick // A zero processor index means any processor. 1108b94011fdSCraig Topper SmallVectorImpl<unsigned> &ProcIndices = TransVec[TransIdx].ProcIndices; 1109da984b1aSAndrew Trick if (ProcIndices[0] && Variants[VIdx].ProcIdx) { 1110da984b1aSAndrew Trick unsigned Cnt = std::count(ProcIndices.begin(), ProcIndices.end(), 1111da984b1aSAndrew Trick Variant.ProcIdx); 1112da984b1aSAndrew Trick if (!Cnt) 1113da984b1aSAndrew Trick continue; 1114da984b1aSAndrew Trick if (Cnt > 1) { 1115da984b1aSAndrew Trick const CodeGenProcModel &PM = 1116da984b1aSAndrew Trick *(SchedModels.procModelBegin() + Variant.ProcIdx); 1117635debe8SJoerg Sonnenberger PrintFatalError(Variant.VarOrSeqDef->getLoc(), 1118635debe8SJoerg Sonnenberger "Multiple variants defined for processor " + 1119635debe8SJoerg Sonnenberger PM.ModelName + 1120da984b1aSAndrew Trick " Ensure only one SchedAlias exists per RW."); 1121da984b1aSAndrew Trick } 1122da984b1aSAndrew Trick } 1123da984b1aSAndrew Trick if (Variant.VarOrSeqDef->isSubClassOf("SchedVar")) { 1124da984b1aSAndrew Trick Record *PredDef = Variant.VarOrSeqDef->getValueAsDef("Predicate"); 1125da984b1aSAndrew Trick if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm)) 1126da984b1aSAndrew Trick continue; 1127da984b1aSAndrew Trick } 1128da984b1aSAndrew Trick if (IntersectingVariants.empty()) { 1129da984b1aSAndrew Trick // The first variant builds on the existing transition. 1130da984b1aSAndrew Trick Variant.TransVecIdx = TransIdx; 1131da984b1aSAndrew Trick IntersectingVariants.push_back(Variant); 1132da984b1aSAndrew Trick } 1133da984b1aSAndrew Trick else { 1134da984b1aSAndrew Trick // Push another copy of the current transition for more variants. 1135da984b1aSAndrew Trick Variant.TransVecIdx = TransVec.size(); 1136da984b1aSAndrew Trick IntersectingVariants.push_back(Variant); 1137f6169d02SDan Gohman TransVec.push_back(TransVec[TransIdx]); 1138da984b1aSAndrew Trick } 1139da984b1aSAndrew Trick } 1140d97ff1fcSAndrew Trick if (GenericRW && IntersectingVariants.empty()) { 1141d97ff1fcSAndrew Trick PrintFatalError(SchedRW.TheDef->getLoc(), "No variant of this type has " 1142d97ff1fcSAndrew Trick "a matching predicate on any processor"); 1143d97ff1fcSAndrew Trick } 1144da984b1aSAndrew Trick } 1145da984b1aSAndrew Trick 11469257b8f8SAndrew Trick // Push the Reads/Writes selected by this variant onto the PredTransition 11479257b8f8SAndrew Trick // specified by VInfo. 11489257b8f8SAndrew Trick void PredTransitions:: 11499257b8f8SAndrew Trick pushVariant(const TransVariant &VInfo, bool IsRead) { 11509257b8f8SAndrew Trick 11519257b8f8SAndrew Trick PredTransition &Trans = TransVec[VInfo.TransVecIdx]; 11529257b8f8SAndrew Trick 11539257b8f8SAndrew Trick // If this operand transition is reached through a processor-specific alias, 11549257b8f8SAndrew Trick // then the whole transition is specific to this processor. 11559257b8f8SAndrew Trick if (VInfo.ProcIdx != 0) 11569257b8f8SAndrew Trick Trans.ProcIndices.assign(1, VInfo.ProcIdx); 11579257b8f8SAndrew Trick 115833401e84SAndrew Trick IdxVec SelectedRWs; 1159da984b1aSAndrew Trick if (VInfo.VarOrSeqDef->isSubClassOf("SchedVar")) { 1160da984b1aSAndrew Trick Record *PredDef = VInfo.VarOrSeqDef->getValueAsDef("Predicate"); 1161da984b1aSAndrew Trick Trans.PredTerm.push_back(PredCheck(IsRead, VInfo.RWIdx,PredDef)); 1162da984b1aSAndrew Trick RecVec SelectedDefs = VInfo.VarOrSeqDef->getValueAsListOfDefs("Selected"); 116333401e84SAndrew Trick SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead); 1164da984b1aSAndrew Trick } 1165da984b1aSAndrew Trick else { 1166da984b1aSAndrew Trick assert(VInfo.VarOrSeqDef->isSubClassOf("WriteSequence") && 1167da984b1aSAndrew Trick "variant must be a SchedVariant or aliased WriteSequence"); 1168da984b1aSAndrew Trick SelectedRWs.push_back(SchedModels.getSchedRWIdx(VInfo.VarOrSeqDef, IsRead)); 1169da984b1aSAndrew Trick } 117033401e84SAndrew Trick 11719257b8f8SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(VInfo.RWIdx, IsRead); 117233401e84SAndrew Trick 117333401e84SAndrew Trick SmallVectorImpl<SmallVector<unsigned,4> > &RWSequences = IsRead 117433401e84SAndrew Trick ? Trans.ReadSequences : Trans.WriteSequences; 117533401e84SAndrew Trick if (SchedRW.IsVariadic) { 117633401e84SAndrew Trick unsigned OperIdx = RWSequences.size()-1; 117733401e84SAndrew Trick // Make N-1 copies of this transition's last sequence. 117833401e84SAndrew Trick for (unsigned i = 1, e = SelectedRWs.size(); i != e; ++i) { 11793bd2524bSArnold Schwaighofer // Create a temporary copy the vector could reallocate. 1180f84a03a5SArnold Schwaighofer RWSequences.reserve(RWSequences.size() + 1); 1181f84a03a5SArnold Schwaighofer RWSequences.push_back(RWSequences[OperIdx]); 118233401e84SAndrew Trick } 118333401e84SAndrew Trick // Push each of the N elements of the SelectedRWs onto a copy of the last 118433401e84SAndrew Trick // sequence (split the current operand into N operands). 118533401e84SAndrew Trick // Note that write sequences should be expanded within this loop--the entire 118633401e84SAndrew Trick // sequence belongs to a single operand. 118733401e84SAndrew Trick for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end(); 118833401e84SAndrew Trick RWI != RWE; ++RWI, ++OperIdx) { 118933401e84SAndrew Trick IdxVec ExpandedRWs; 119033401e84SAndrew Trick if (IsRead) 119133401e84SAndrew Trick ExpandedRWs.push_back(*RWI); 119233401e84SAndrew Trick else 119333401e84SAndrew Trick SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead); 119433401e84SAndrew Trick RWSequences[OperIdx].insert(RWSequences[OperIdx].end(), 119533401e84SAndrew Trick ExpandedRWs.begin(), ExpandedRWs.end()); 119633401e84SAndrew Trick } 119733401e84SAndrew Trick assert(OperIdx == RWSequences.size() && "missed a sequence"); 119833401e84SAndrew Trick } 119933401e84SAndrew Trick else { 120033401e84SAndrew Trick // Push this transition's expanded sequence onto this transition's last 120133401e84SAndrew Trick // sequence (add to the current operand's sequence). 120233401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = RWSequences.back(); 120333401e84SAndrew Trick IdxVec ExpandedRWs; 120433401e84SAndrew Trick for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end(); 120533401e84SAndrew Trick RWI != RWE; ++RWI) { 120633401e84SAndrew Trick if (IsRead) 120733401e84SAndrew Trick ExpandedRWs.push_back(*RWI); 120833401e84SAndrew Trick else 120933401e84SAndrew Trick SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead); 121033401e84SAndrew Trick } 121133401e84SAndrew Trick Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end()); 121233401e84SAndrew Trick } 121333401e84SAndrew Trick } 121433401e84SAndrew Trick 121533401e84SAndrew Trick // RWSeq is a sequence of all Reads or all Writes for the next read or write 121633401e84SAndrew Trick // operand. StartIdx is an index into TransVec where partial results 12179257b8f8SAndrew Trick // starts. RWSeq must be applied to all transitions between StartIdx and the end 121833401e84SAndrew Trick // of TransVec. 121933401e84SAndrew Trick void PredTransitions::substituteVariantOperand( 122033401e84SAndrew Trick const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) { 122133401e84SAndrew Trick 122233401e84SAndrew Trick // Visit each original RW within the current sequence. 122333401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 122433401e84SAndrew Trick RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) { 122533401e84SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead); 122633401e84SAndrew Trick // Push this RW on all partial PredTransitions or distribute variants. 122733401e84SAndrew Trick // New PredTransitions may be pushed within this loop which should not be 122833401e84SAndrew Trick // revisited (TransEnd must be loop invariant). 122933401e84SAndrew Trick for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size(); 123033401e84SAndrew Trick TransIdx != TransEnd; ++TransIdx) { 123133401e84SAndrew Trick // In the common case, push RW onto the current operand's sequence. 12329257b8f8SAndrew Trick if (!hasAliasedVariants(SchedRW, SchedModels)) { 123333401e84SAndrew Trick if (IsRead) 123433401e84SAndrew Trick TransVec[TransIdx].ReadSequences.back().push_back(*RWI); 123533401e84SAndrew Trick else 123633401e84SAndrew Trick TransVec[TransIdx].WriteSequences.back().push_back(*RWI); 123733401e84SAndrew Trick continue; 123833401e84SAndrew Trick } 123933401e84SAndrew Trick // Distribute this partial PredTransition across intersecting variants. 1240da984b1aSAndrew Trick // This will push a copies of TransVec[TransIdx] on the back of TransVec. 12419257b8f8SAndrew Trick std::vector<TransVariant> IntersectingVariants; 1242da984b1aSAndrew Trick getIntersectingVariants(SchedRW, TransIdx, IntersectingVariants); 124333401e84SAndrew Trick // Now expand each variant on top of its copy of the transition. 12449257b8f8SAndrew Trick for (std::vector<TransVariant>::const_iterator 124533401e84SAndrew Trick IVI = IntersectingVariants.begin(), 124633401e84SAndrew Trick IVE = IntersectingVariants.end(); 12479257b8f8SAndrew Trick IVI != IVE; ++IVI) { 12489257b8f8SAndrew Trick pushVariant(*IVI, IsRead); 12499257b8f8SAndrew Trick } 125033401e84SAndrew Trick } 125133401e84SAndrew Trick } 125233401e84SAndrew Trick } 125333401e84SAndrew Trick 125433401e84SAndrew Trick // For each variant of a Read/Write in Trans, substitute the sequence of 125533401e84SAndrew Trick // Read/Writes guarded by the variant. This is exponential in the number of 125633401e84SAndrew Trick // variant Read/Writes, but in practice detection of mutually exclusive 125733401e84SAndrew Trick // predicates should result in linear growth in the total number variants. 125833401e84SAndrew Trick // 125933401e84SAndrew Trick // This is one step in a breadth-first search of nested variants. 126033401e84SAndrew Trick void PredTransitions::substituteVariants(const PredTransition &Trans) { 126133401e84SAndrew Trick // Build up a set of partial results starting at the back of 126233401e84SAndrew Trick // PredTransitions. Remember the first new transition. 126333401e84SAndrew Trick unsigned StartIdx = TransVec.size(); 126433401e84SAndrew Trick TransVec.resize(TransVec.size() + 1); 126533401e84SAndrew Trick TransVec.back().PredTerm = Trans.PredTerm; 12669257b8f8SAndrew Trick TransVec.back().ProcIndices = Trans.ProcIndices; 126733401e84SAndrew Trick 126833401e84SAndrew Trick // Visit each original write sequence. 126933401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 127033401e84SAndrew Trick WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end(); 127133401e84SAndrew Trick WSI != WSE; ++WSI) { 127233401e84SAndrew Trick // Push a new (empty) write sequence onto all partial Transitions. 127333401e84SAndrew Trick for (std::vector<PredTransition>::iterator I = 127433401e84SAndrew Trick TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) { 127533401e84SAndrew Trick I->WriteSequences.resize(I->WriteSequences.size() + 1); 127633401e84SAndrew Trick } 127733401e84SAndrew Trick substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx); 127833401e84SAndrew Trick } 127933401e84SAndrew Trick // Visit each original read sequence. 128033401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 128133401e84SAndrew Trick RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end(); 128233401e84SAndrew Trick RSI != RSE; ++RSI) { 128333401e84SAndrew Trick // Push a new (empty) read sequence onto all partial Transitions. 128433401e84SAndrew Trick for (std::vector<PredTransition>::iterator I = 128533401e84SAndrew Trick TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) { 128633401e84SAndrew Trick I->ReadSequences.resize(I->ReadSequences.size() + 1); 128733401e84SAndrew Trick } 128833401e84SAndrew Trick substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx); 128933401e84SAndrew Trick } 129033401e84SAndrew Trick } 129133401e84SAndrew Trick 129233401e84SAndrew Trick // Create a new SchedClass for each variant found by inferFromRW. Pass 129333401e84SAndrew Trick static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions, 12949257b8f8SAndrew Trick unsigned FromClassIdx, 129533401e84SAndrew Trick CodeGenSchedModels &SchedModels) { 129633401e84SAndrew Trick // For each PredTransition, create a new CodeGenSchedTransition, which usually 129733401e84SAndrew Trick // requires creating a new SchedClass. 129833401e84SAndrew Trick for (ArrayRef<PredTransition>::iterator 129933401e84SAndrew Trick I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) { 130033401e84SAndrew Trick IdxVec OperWritesVariant; 130133401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 130233401e84SAndrew Trick WSI = I->WriteSequences.begin(), WSE = I->WriteSequences.end(); 130333401e84SAndrew Trick WSI != WSE; ++WSI) { 130433401e84SAndrew Trick // Create a new write representing the expanded sequence. 130533401e84SAndrew Trick OperWritesVariant.push_back( 130633401e84SAndrew Trick SchedModels.findOrInsertRW(*WSI, /*IsRead=*/false)); 130733401e84SAndrew Trick } 130833401e84SAndrew Trick IdxVec OperReadsVariant; 130933401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 131033401e84SAndrew Trick RSI = I->ReadSequences.begin(), RSE = I->ReadSequences.end(); 131133401e84SAndrew Trick RSI != RSE; ++RSI) { 13129257b8f8SAndrew Trick // Create a new read representing the expanded sequence. 131333401e84SAndrew Trick OperReadsVariant.push_back( 131433401e84SAndrew Trick SchedModels.findOrInsertRW(*RSI, /*IsRead=*/true)); 131533401e84SAndrew Trick } 13169257b8f8SAndrew Trick IdxVec ProcIndices(I->ProcIndices.begin(), I->ProcIndices.end()); 131733401e84SAndrew Trick CodeGenSchedTransition SCTrans; 131833401e84SAndrew Trick SCTrans.ToClassIdx = 131924064771SCraig Topper SchedModels.addSchedClass(/*ItinClassDef=*/nullptr, OperWritesVariant, 1320bf8a28dcSAndrew Trick OperReadsVariant, ProcIndices); 132133401e84SAndrew Trick SCTrans.ProcIndices = ProcIndices; 132233401e84SAndrew Trick // The final PredTerm is unique set of predicates guarding the transition. 132333401e84SAndrew Trick RecVec Preds; 132433401e84SAndrew Trick for (SmallVectorImpl<PredCheck>::const_iterator 132533401e84SAndrew Trick PI = I->PredTerm.begin(), PE = I->PredTerm.end(); PI != PE; ++PI) { 132633401e84SAndrew Trick Preds.push_back(PI->Predicate); 132733401e84SAndrew Trick } 132833401e84SAndrew Trick RecIter PredsEnd = std::unique(Preds.begin(), Preds.end()); 132933401e84SAndrew Trick Preds.resize(PredsEnd - Preds.begin()); 133033401e84SAndrew Trick SCTrans.PredTerm = Preds; 133133401e84SAndrew Trick SchedModels.getSchedClass(FromClassIdx).Transitions.push_back(SCTrans); 133233401e84SAndrew Trick } 133333401e84SAndrew Trick } 133433401e84SAndrew Trick 13359257b8f8SAndrew Trick // Create new SchedClasses for the given ReadWrite list. If any of the 13369257b8f8SAndrew Trick // ReadWrites refers to a SchedVariant, create a new SchedClass for each variant 13379257b8f8SAndrew Trick // of the ReadWrite list, following Aliases if necessary. 1338e1761952SBenjamin Kramer void CodeGenSchedModels::inferFromRW(ArrayRef<unsigned> OperWrites, 1339e1761952SBenjamin Kramer ArrayRef<unsigned> OperReads, 134033401e84SAndrew Trick unsigned FromClassIdx, 1341e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 1342e97978f9SAndrew Trick DEBUG(dbgs() << "INFER RW proc("; dumpIdxVec(ProcIndices); dbgs() << ") "); 134333401e84SAndrew Trick 134433401e84SAndrew Trick // Create a seed transition with an empty PredTerm and the expanded sequences 134533401e84SAndrew Trick // of SchedWrites for the current SchedClass. 134633401e84SAndrew Trick std::vector<PredTransition> LastTransitions; 134733401e84SAndrew Trick LastTransitions.resize(1); 13489257b8f8SAndrew Trick LastTransitions.back().ProcIndices.append(ProcIndices.begin(), 13499257b8f8SAndrew Trick ProcIndices.end()); 13509257b8f8SAndrew Trick 1351e1761952SBenjamin Kramer for (unsigned WriteIdx : OperWrites) { 135233401e84SAndrew Trick IdxVec WriteSeq; 1353e1761952SBenjamin Kramer expandRWSequence(WriteIdx, WriteSeq, /*IsRead=*/false); 135433401e84SAndrew Trick unsigned Idx = LastTransitions[0].WriteSequences.size(); 135533401e84SAndrew Trick LastTransitions[0].WriteSequences.resize(Idx + 1); 135633401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences[Idx]; 135733401e84SAndrew Trick for (IdxIter WI = WriteSeq.begin(), WE = WriteSeq.end(); WI != WE; ++WI) 135833401e84SAndrew Trick Seq.push_back(*WI); 135933401e84SAndrew Trick DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") "); 136033401e84SAndrew Trick } 136133401e84SAndrew Trick DEBUG(dbgs() << " Reads: "); 1362e1761952SBenjamin Kramer for (unsigned ReadIdx : OperReads) { 136333401e84SAndrew Trick IdxVec ReadSeq; 1364e1761952SBenjamin Kramer expandRWSequence(ReadIdx, ReadSeq, /*IsRead=*/true); 136533401e84SAndrew Trick unsigned Idx = LastTransitions[0].ReadSequences.size(); 136633401e84SAndrew Trick LastTransitions[0].ReadSequences.resize(Idx + 1); 136733401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences[Idx]; 136833401e84SAndrew Trick for (IdxIter RI = ReadSeq.begin(), RE = ReadSeq.end(); RI != RE; ++RI) 136933401e84SAndrew Trick Seq.push_back(*RI); 137033401e84SAndrew Trick DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") "); 137133401e84SAndrew Trick } 137233401e84SAndrew Trick DEBUG(dbgs() << '\n'); 137333401e84SAndrew Trick 137433401e84SAndrew Trick // Collect all PredTransitions for individual operands. 137533401e84SAndrew Trick // Iterate until no variant writes remain. 137633401e84SAndrew Trick while (hasVariant(LastTransitions, *this)) { 137733401e84SAndrew Trick PredTransitions Transitions(*this); 137833401e84SAndrew Trick for (std::vector<PredTransition>::const_iterator 137933401e84SAndrew Trick I = LastTransitions.begin(), E = LastTransitions.end(); 138033401e84SAndrew Trick I != E; ++I) { 138133401e84SAndrew Trick Transitions.substituteVariants(*I); 138233401e84SAndrew Trick } 138333401e84SAndrew Trick DEBUG(Transitions.dump()); 138433401e84SAndrew Trick LastTransitions.swap(Transitions.TransVec); 138533401e84SAndrew Trick } 138633401e84SAndrew Trick // If the first transition has no variants, nothing to do. 138733401e84SAndrew Trick if (LastTransitions[0].PredTerm.empty()) 138833401e84SAndrew Trick return; 138933401e84SAndrew Trick 139033401e84SAndrew Trick // WARNING: We are about to mutate the SchedClasses vector. Do not refer to 139133401e84SAndrew Trick // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions. 13929257b8f8SAndrew Trick inferFromTransitions(LastTransitions, FromClassIdx, *this); 139333401e84SAndrew Trick } 139433401e84SAndrew Trick 1395cf398b22SAndrew Trick // Check if any processor resource group contains all resource records in 1396cf398b22SAndrew Trick // SubUnits. 1397cf398b22SAndrew Trick bool CodeGenSchedModels::hasSuperGroup(RecVec &SubUnits, CodeGenProcModel &PM) { 1398cf398b22SAndrew Trick for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) { 1399cf398b22SAndrew Trick if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup")) 1400cf398b22SAndrew Trick continue; 1401cf398b22SAndrew Trick RecVec SuperUnits = 1402cf398b22SAndrew Trick PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources"); 1403cf398b22SAndrew Trick RecIter RI = SubUnits.begin(), RE = SubUnits.end(); 1404cf398b22SAndrew Trick for ( ; RI != RE; ++RI) { 14050d955d0bSDavid Majnemer if (!is_contained(SuperUnits, *RI)) { 1406cf398b22SAndrew Trick break; 1407cf398b22SAndrew Trick } 1408cf398b22SAndrew Trick } 1409cf398b22SAndrew Trick if (RI == RE) 1410cf398b22SAndrew Trick return true; 1411cf398b22SAndrew Trick } 1412cf398b22SAndrew Trick return false; 1413cf398b22SAndrew Trick } 1414cf398b22SAndrew Trick 1415cf398b22SAndrew Trick // Verify that overlapping groups have a common supergroup. 1416cf398b22SAndrew Trick void CodeGenSchedModels::verifyProcResourceGroups(CodeGenProcModel &PM) { 1417cf398b22SAndrew Trick for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) { 1418cf398b22SAndrew Trick if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup")) 1419cf398b22SAndrew Trick continue; 1420cf398b22SAndrew Trick RecVec CheckUnits = 1421cf398b22SAndrew Trick PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources"); 1422cf398b22SAndrew Trick for (unsigned j = i+1; j < e; ++j) { 1423cf398b22SAndrew Trick if (!PM.ProcResourceDefs[j]->isSubClassOf("ProcResGroup")) 1424cf398b22SAndrew Trick continue; 1425cf398b22SAndrew Trick RecVec OtherUnits = 1426cf398b22SAndrew Trick PM.ProcResourceDefs[j]->getValueAsListOfDefs("Resources"); 1427cf398b22SAndrew Trick if (std::find_first_of(CheckUnits.begin(), CheckUnits.end(), 1428cf398b22SAndrew Trick OtherUnits.begin(), OtherUnits.end()) 1429cf398b22SAndrew Trick != CheckUnits.end()) { 1430cf398b22SAndrew Trick // CheckUnits and OtherUnits overlap 1431cf398b22SAndrew Trick OtherUnits.insert(OtherUnits.end(), CheckUnits.begin(), 1432cf398b22SAndrew Trick CheckUnits.end()); 1433cf398b22SAndrew Trick if (!hasSuperGroup(OtherUnits, PM)) { 1434cf398b22SAndrew Trick PrintFatalError((PM.ProcResourceDefs[i])->getLoc(), 1435cf398b22SAndrew Trick "proc resource group overlaps with " 1436cf398b22SAndrew Trick + PM.ProcResourceDefs[j]->getName() 1437cf398b22SAndrew Trick + " but no supergroup contains both."); 1438cf398b22SAndrew Trick } 1439cf398b22SAndrew Trick } 1440cf398b22SAndrew Trick } 1441cf398b22SAndrew Trick } 1442cf398b22SAndrew Trick } 1443cf398b22SAndrew Trick 14441e46d488SAndrew Trick // Collect and sort WriteRes, ReadAdvance, and ProcResources. 14451e46d488SAndrew Trick void CodeGenSchedModels::collectProcResources() { 14466b1fd9aaSMatthias Braun ProcResourceDefs = Records.getAllDerivedDefinitions("ProcResourceUnits"); 14476b1fd9aaSMatthias Braun ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup"); 14486b1fd9aaSMatthias Braun 14491e46d488SAndrew Trick // Add any subtarget-specific SchedReadWrites that are directly associated 14501e46d488SAndrew Trick // with processor resources. Refer to the parent SchedClass's ProcIndices to 14511e46d488SAndrew Trick // determine which processors they apply to. 14521e46d488SAndrew Trick for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd(); 14531e46d488SAndrew Trick SCI != SCE; ++SCI) { 14541e46d488SAndrew Trick if (SCI->ItinClassDef) 14551e46d488SAndrew Trick collectItinProcResources(SCI->ItinClassDef); 14564fe440d4SAndrew Trick else { 14574fe440d4SAndrew Trick // This class may have a default ReadWrite list which can be overriden by 14584fe440d4SAndrew Trick // InstRW definitions. 14594fe440d4SAndrew Trick if (!SCI->InstRWs.empty()) { 14604fe440d4SAndrew Trick for (RecIter RWI = SCI->InstRWs.begin(), RWE = SCI->InstRWs.end(); 14614fe440d4SAndrew Trick RWI != RWE; ++RWI) { 14624fe440d4SAndrew Trick Record *RWModelDef = (*RWI)->getValueAsDef("SchedModel"); 14634fe440d4SAndrew Trick IdxVec ProcIndices(1, getProcModel(RWModelDef).Index); 14644fe440d4SAndrew Trick IdxVec Writes, Reads; 14654fe440d4SAndrew Trick findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"), 14664fe440d4SAndrew Trick Writes, Reads); 14674fe440d4SAndrew Trick collectRWResources(Writes, Reads, ProcIndices); 14684fe440d4SAndrew Trick } 14694fe440d4SAndrew Trick } 14701e46d488SAndrew Trick collectRWResources(SCI->Writes, SCI->Reads, SCI->ProcIndices); 14711e46d488SAndrew Trick } 14724fe440d4SAndrew Trick } 14731e46d488SAndrew Trick // Add resources separately defined by each subtarget. 14741e46d488SAndrew Trick RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes"); 14751e46d488SAndrew Trick for (RecIter WRI = WRDefs.begin(), WRE = WRDefs.end(); WRI != WRE; ++WRI) { 14761e46d488SAndrew Trick Record *ModelDef = (*WRI)->getValueAsDef("SchedModel"); 14771e46d488SAndrew Trick addWriteRes(*WRI, getProcModel(ModelDef).Index); 14781e46d488SAndrew Trick } 1479dca870b2SAndrew Trick RecVec SWRDefs = Records.getAllDerivedDefinitions("SchedWriteRes"); 1480dca870b2SAndrew Trick for (RecIter WRI = SWRDefs.begin(), WRE = SWRDefs.end(); WRI != WRE; ++WRI) { 1481dca870b2SAndrew Trick Record *ModelDef = (*WRI)->getValueAsDef("SchedModel"); 1482dca870b2SAndrew Trick addWriteRes(*WRI, getProcModel(ModelDef).Index); 1483dca870b2SAndrew Trick } 14841e46d488SAndrew Trick RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance"); 14851e46d488SAndrew Trick for (RecIter RAI = RADefs.begin(), RAE = RADefs.end(); RAI != RAE; ++RAI) { 14861e46d488SAndrew Trick Record *ModelDef = (*RAI)->getValueAsDef("SchedModel"); 14871e46d488SAndrew Trick addReadAdvance(*RAI, getProcModel(ModelDef).Index); 14881e46d488SAndrew Trick } 1489dca870b2SAndrew Trick RecVec SRADefs = Records.getAllDerivedDefinitions("SchedReadAdvance"); 1490dca870b2SAndrew Trick for (RecIter RAI = SRADefs.begin(), RAE = SRADefs.end(); RAI != RAE; ++RAI) { 1491dca870b2SAndrew Trick if ((*RAI)->getValueInit("SchedModel")->isComplete()) { 1492dca870b2SAndrew Trick Record *ModelDef = (*RAI)->getValueAsDef("SchedModel"); 1493dca870b2SAndrew Trick addReadAdvance(*RAI, getProcModel(ModelDef).Index); 1494dca870b2SAndrew Trick } 1495dca870b2SAndrew Trick } 149640c4f380SAndrew Trick // Add ProcResGroups that are defined within this processor model, which may 149740c4f380SAndrew Trick // not be directly referenced but may directly specify a buffer size. 149840c4f380SAndrew Trick RecVec ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup"); 149940c4f380SAndrew Trick for (RecIter RI = ProcResGroups.begin(), RE = ProcResGroups.end(); 150040c4f380SAndrew Trick RI != RE; ++RI) { 150140c4f380SAndrew Trick if (!(*RI)->getValueInit("SchedModel")->isComplete()) 150240c4f380SAndrew Trick continue; 150340c4f380SAndrew Trick CodeGenProcModel &PM = getProcModel((*RI)->getValueAsDef("SchedModel")); 150442531260SDavid Majnemer if (!is_contained(PM.ProcResourceDefs, *RI)) 150540c4f380SAndrew Trick PM.ProcResourceDefs.push_back(*RI); 150640c4f380SAndrew Trick } 15071e46d488SAndrew Trick // Finalize each ProcModel by sorting the record arrays. 15088a417c1fSCraig Topper for (CodeGenProcModel &PM : ProcModels) { 15091e46d488SAndrew Trick std::sort(PM.WriteResDefs.begin(), PM.WriteResDefs.end(), 15101e46d488SAndrew Trick LessRecord()); 15111e46d488SAndrew Trick std::sort(PM.ReadAdvanceDefs.begin(), PM.ReadAdvanceDefs.end(), 15121e46d488SAndrew Trick LessRecord()); 15131e46d488SAndrew Trick std::sort(PM.ProcResourceDefs.begin(), PM.ProcResourceDefs.end(), 15141e46d488SAndrew Trick LessRecord()); 15151e46d488SAndrew Trick DEBUG( 15161e46d488SAndrew Trick PM.dump(); 15171e46d488SAndrew Trick dbgs() << "WriteResDefs: "; 15181e46d488SAndrew Trick for (RecIter RI = PM.WriteResDefs.begin(), 15191e46d488SAndrew Trick RE = PM.WriteResDefs.end(); RI != RE; ++RI) { 15201e46d488SAndrew Trick if ((*RI)->isSubClassOf("WriteRes")) 15211e46d488SAndrew Trick dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " "; 15221e46d488SAndrew Trick else 15231e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 15241e46d488SAndrew Trick } 15251e46d488SAndrew Trick dbgs() << "\nReadAdvanceDefs: "; 15261e46d488SAndrew Trick for (RecIter RI = PM.ReadAdvanceDefs.begin(), 15271e46d488SAndrew Trick RE = PM.ReadAdvanceDefs.end(); RI != RE; ++RI) { 15281e46d488SAndrew Trick if ((*RI)->isSubClassOf("ReadAdvance")) 15291e46d488SAndrew Trick dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " "; 15301e46d488SAndrew Trick else 15311e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 15321e46d488SAndrew Trick } 15331e46d488SAndrew Trick dbgs() << "\nProcResourceDefs: "; 15341e46d488SAndrew Trick for (RecIter RI = PM.ProcResourceDefs.begin(), 15351e46d488SAndrew Trick RE = PM.ProcResourceDefs.end(); RI != RE; ++RI) { 15361e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 15371e46d488SAndrew Trick } 15381e46d488SAndrew Trick dbgs() << '\n'); 1539cf398b22SAndrew Trick verifyProcResourceGroups(PM); 15401e46d488SAndrew Trick } 15416b1fd9aaSMatthias Braun 15426b1fd9aaSMatthias Braun ProcResourceDefs.clear(); 15436b1fd9aaSMatthias Braun ProcResGroups.clear(); 15441e46d488SAndrew Trick } 15451e46d488SAndrew Trick 154617cb5799SMatthias Braun void CodeGenSchedModels::checkCompleteness() { 154717cb5799SMatthias Braun bool Complete = true; 154817cb5799SMatthias Braun bool HadCompleteModel = false; 154917cb5799SMatthias Braun for (const CodeGenProcModel &ProcModel : procModels()) { 155017cb5799SMatthias Braun if (!ProcModel.ModelDef->getValueAsBit("CompleteModel")) 155117cb5799SMatthias Braun continue; 155217cb5799SMatthias Braun for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 155317cb5799SMatthias Braun if (Inst->hasNoSchedulingInfo) 155417cb5799SMatthias Braun continue; 15555f95c9afSSimon Dardis if (ProcModel.isUnsupported(*Inst)) 15565f95c9afSSimon Dardis continue; 155717cb5799SMatthias Braun unsigned SCIdx = getSchedClassIdx(*Inst); 155817cb5799SMatthias Braun if (!SCIdx) { 155917cb5799SMatthias Braun if (Inst->TheDef->isValueUnset("SchedRW") && !HadCompleteModel) { 156017cb5799SMatthias Braun PrintError("No schedule information for instruction '" 156117cb5799SMatthias Braun + Inst->TheDef->getName() + "'"); 156217cb5799SMatthias Braun Complete = false; 156317cb5799SMatthias Braun } 156417cb5799SMatthias Braun continue; 156517cb5799SMatthias Braun } 156617cb5799SMatthias Braun 156717cb5799SMatthias Braun const CodeGenSchedClass &SC = getSchedClass(SCIdx); 156817cb5799SMatthias Braun if (!SC.Writes.empty()) 156917cb5799SMatthias Braun continue; 1570*75cda2f2SUlrich Weigand if (SC.ItinClassDef != nullptr && 1571*75cda2f2SUlrich Weigand SC.ItinClassDef->getName() != "NoItinerary") 157242d9ad9cSMatthias Braun continue; 157317cb5799SMatthias Braun 157417cb5799SMatthias Braun const RecVec &InstRWs = SC.InstRWs; 1575562e8294SDavid Majnemer auto I = find_if(InstRWs, [&ProcModel](const Record *R) { 1576562e8294SDavid Majnemer return R->getValueAsDef("SchedModel") == ProcModel.ModelDef; 157717cb5799SMatthias Braun }); 157817cb5799SMatthias Braun if (I == InstRWs.end()) { 157917cb5799SMatthias Braun PrintError("'" + ProcModel.ModelName + "' lacks information for '" + 158017cb5799SMatthias Braun Inst->TheDef->getName() + "'"); 158117cb5799SMatthias Braun Complete = false; 158217cb5799SMatthias Braun } 158317cb5799SMatthias Braun } 158417cb5799SMatthias Braun HadCompleteModel = true; 158517cb5799SMatthias Braun } 1586a939bd07SMatthias Braun if (!Complete) { 1587a939bd07SMatthias Braun errs() << "\n\nIncomplete schedule models found.\n" 1588a939bd07SMatthias Braun << "- Consider setting 'CompleteModel = 0' while developing new models.\n" 1589a939bd07SMatthias Braun << "- Pseudo instructions can be marked with 'hasNoSchedulingInfo = 1'.\n" 1590a939bd07SMatthias Braun << "- Instructions should usually have Sched<[...]> as a superclass, " 15915f95c9afSSimon Dardis "you may temporarily use an empty list.\n" 15925f95c9afSSimon Dardis << "- Instructions related to unsupported features can be excluded with " 15935f95c9afSSimon Dardis "list<Predicate> UnsupportedFeatures = [HasA,..,HasY]; in the " 15945f95c9afSSimon Dardis "processor model.\n\n"; 159517cb5799SMatthias Braun PrintFatalError("Incomplete schedule model"); 159617cb5799SMatthias Braun } 1597a939bd07SMatthias Braun } 159817cb5799SMatthias Braun 15991e46d488SAndrew Trick // Collect itinerary class resources for each processor. 16001e46d488SAndrew Trick void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) { 16011e46d488SAndrew Trick for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) { 16021e46d488SAndrew Trick const CodeGenProcModel &PM = ProcModels[PIdx]; 16031e46d488SAndrew Trick // For all ItinRW entries. 16041e46d488SAndrew Trick bool HasMatch = false; 16051e46d488SAndrew Trick for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end(); 16061e46d488SAndrew Trick II != IE; ++II) { 16071e46d488SAndrew Trick RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses"); 16081e46d488SAndrew Trick if (!std::count(Matched.begin(), Matched.end(), ItinClassDef)) 16091e46d488SAndrew Trick continue; 16101e46d488SAndrew Trick if (HasMatch) 1611635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "Duplicate itinerary class " 16121e46d488SAndrew Trick + ItinClassDef->getName() 16131e46d488SAndrew Trick + " in ItinResources for " + PM.ModelName); 16141e46d488SAndrew Trick HasMatch = true; 16151e46d488SAndrew Trick IdxVec Writes, Reads; 16161e46d488SAndrew Trick findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 16171e46d488SAndrew Trick IdxVec ProcIndices(1, PIdx); 16181e46d488SAndrew Trick collectRWResources(Writes, Reads, ProcIndices); 16191e46d488SAndrew Trick } 16201e46d488SAndrew Trick } 16211e46d488SAndrew Trick } 16221e46d488SAndrew Trick 1623d0b9c445SAndrew Trick void CodeGenSchedModels::collectRWResources(unsigned RWIdx, bool IsRead, 1624e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 1625d0b9c445SAndrew Trick const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead); 1626d0b9c445SAndrew Trick if (SchedRW.TheDef) { 1627d0b9c445SAndrew Trick if (!IsRead && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) { 1628e1761952SBenjamin Kramer for (unsigned Idx : ProcIndices) 1629e1761952SBenjamin Kramer addWriteRes(SchedRW.TheDef, Idx); 1630d0b9c445SAndrew Trick } 1631d0b9c445SAndrew Trick else if (IsRead && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) { 1632e1761952SBenjamin Kramer for (unsigned Idx : ProcIndices) 1633e1761952SBenjamin Kramer addReadAdvance(SchedRW.TheDef, Idx); 1634d0b9c445SAndrew Trick } 1635d0b9c445SAndrew Trick } 1636d0b9c445SAndrew Trick for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end(); 1637d0b9c445SAndrew Trick AI != AE; ++AI) { 1638d0b9c445SAndrew Trick IdxVec AliasProcIndices; 1639d0b9c445SAndrew Trick if ((*AI)->getValueInit("SchedModel")->isComplete()) { 1640d0b9c445SAndrew Trick AliasProcIndices.push_back( 1641d0b9c445SAndrew Trick getProcModel((*AI)->getValueAsDef("SchedModel")).Index); 1642d0b9c445SAndrew Trick } 1643d0b9c445SAndrew Trick else 1644d0b9c445SAndrew Trick AliasProcIndices = ProcIndices; 1645d0b9c445SAndrew Trick const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW")); 1646d0b9c445SAndrew Trick assert(AliasRW.IsRead == IsRead && "cannot alias reads to writes"); 1647d0b9c445SAndrew Trick 1648d0b9c445SAndrew Trick IdxVec ExpandedRWs; 1649d0b9c445SAndrew Trick expandRWSequence(AliasRW.Index, ExpandedRWs, IsRead); 1650d0b9c445SAndrew Trick for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end(); 1651d0b9c445SAndrew Trick SI != SE; ++SI) { 1652d0b9c445SAndrew Trick collectRWResources(*SI, IsRead, AliasProcIndices); 1653d0b9c445SAndrew Trick } 1654d0b9c445SAndrew Trick } 1655d0b9c445SAndrew Trick } 16561e46d488SAndrew Trick 16571e46d488SAndrew Trick // Collect resources for a set of read/write types and processor indices. 1658e1761952SBenjamin Kramer void CodeGenSchedModels::collectRWResources(ArrayRef<unsigned> Writes, 1659e1761952SBenjamin Kramer ArrayRef<unsigned> Reads, 1660e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 16611e46d488SAndrew Trick 1662e1761952SBenjamin Kramer for (unsigned Idx : Writes) 1663e1761952SBenjamin Kramer collectRWResources(Idx, /*IsRead=*/false, ProcIndices); 1664d0b9c445SAndrew Trick 1665e1761952SBenjamin Kramer for (unsigned Idx : Reads) 1666e1761952SBenjamin Kramer collectRWResources(Idx, /*IsRead=*/true, ProcIndices); 16671e46d488SAndrew Trick } 1668d0b9c445SAndrew Trick 16691e46d488SAndrew Trick 16701e46d488SAndrew Trick // Find the processor's resource units for this kind of resource. 16711e46d488SAndrew Trick Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind, 16721e46d488SAndrew Trick const CodeGenProcModel &PM) const { 16731e46d488SAndrew Trick if (ProcResKind->isSubClassOf("ProcResourceUnits")) 16741e46d488SAndrew Trick return ProcResKind; 16751e46d488SAndrew Trick 167624064771SCraig Topper Record *ProcUnitDef = nullptr; 16776b1fd9aaSMatthias Braun assert(!ProcResourceDefs.empty()); 16786b1fd9aaSMatthias Braun assert(!ProcResGroups.empty()); 16791e46d488SAndrew Trick 16801e46d488SAndrew Trick for (RecIter RI = ProcResourceDefs.begin(), RE = ProcResourceDefs.end(); 16811e46d488SAndrew Trick RI != RE; ++RI) { 16821e46d488SAndrew Trick 16831e46d488SAndrew Trick if ((*RI)->getValueAsDef("Kind") == ProcResKind 16841e46d488SAndrew Trick && (*RI)->getValueAsDef("SchedModel") == PM.ModelDef) { 16851e46d488SAndrew Trick if (ProcUnitDef) { 1686635debe8SJoerg Sonnenberger PrintFatalError((*RI)->getLoc(), 16871e46d488SAndrew Trick "Multiple ProcessorResourceUnits associated with " 16881e46d488SAndrew Trick + ProcResKind->getName()); 16891e46d488SAndrew Trick } 16901e46d488SAndrew Trick ProcUnitDef = *RI; 16911e46d488SAndrew Trick } 16921e46d488SAndrew Trick } 16934e67cba8SAndrew Trick for (RecIter RI = ProcResGroups.begin(), RE = ProcResGroups.end(); 16944e67cba8SAndrew Trick RI != RE; ++RI) { 16954e67cba8SAndrew Trick 16964e67cba8SAndrew Trick if (*RI == ProcResKind 16974e67cba8SAndrew Trick && (*RI)->getValueAsDef("SchedModel") == PM.ModelDef) { 16984e67cba8SAndrew Trick if (ProcUnitDef) { 16994e67cba8SAndrew Trick PrintFatalError((*RI)->getLoc(), 17004e67cba8SAndrew Trick "Multiple ProcessorResourceUnits associated with " 17014e67cba8SAndrew Trick + ProcResKind->getName()); 17024e67cba8SAndrew Trick } 17034e67cba8SAndrew Trick ProcUnitDef = *RI; 17044e67cba8SAndrew Trick } 17054e67cba8SAndrew Trick } 17061e46d488SAndrew Trick if (!ProcUnitDef) { 1707635debe8SJoerg Sonnenberger PrintFatalError(ProcResKind->getLoc(), 17081e46d488SAndrew Trick "No ProcessorResources associated with " 17091e46d488SAndrew Trick + ProcResKind->getName()); 17101e46d488SAndrew Trick } 17111e46d488SAndrew Trick return ProcUnitDef; 17121e46d488SAndrew Trick } 17131e46d488SAndrew Trick 17141e46d488SAndrew Trick // Iteratively add a resource and its super resources. 17151e46d488SAndrew Trick void CodeGenSchedModels::addProcResource(Record *ProcResKind, 17161e46d488SAndrew Trick CodeGenProcModel &PM) { 17171e46d488SAndrew Trick for (;;) { 17181e46d488SAndrew Trick Record *ProcResUnits = findProcResUnits(ProcResKind, PM); 17191e46d488SAndrew Trick 17201e46d488SAndrew Trick // See if this ProcResource is already associated with this processor. 172142531260SDavid Majnemer if (is_contained(PM.ProcResourceDefs, ProcResUnits)) 17221e46d488SAndrew Trick return; 17231e46d488SAndrew Trick 17241e46d488SAndrew Trick PM.ProcResourceDefs.push_back(ProcResUnits); 17254e67cba8SAndrew Trick if (ProcResUnits->isSubClassOf("ProcResGroup")) 17264e67cba8SAndrew Trick return; 17274e67cba8SAndrew Trick 17281e46d488SAndrew Trick if (!ProcResUnits->getValueInit("Super")->isComplete()) 17291e46d488SAndrew Trick return; 17301e46d488SAndrew Trick 17311e46d488SAndrew Trick ProcResKind = ProcResUnits->getValueAsDef("Super"); 17321e46d488SAndrew Trick } 17331e46d488SAndrew Trick } 17341e46d488SAndrew Trick 17351e46d488SAndrew Trick // Add resources for a SchedWrite to this processor if they don't exist. 17361e46d488SAndrew Trick void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) { 17379257b8f8SAndrew Trick assert(PIdx && "don't add resources to an invalid Processor model"); 17389257b8f8SAndrew Trick 17391e46d488SAndrew Trick RecVec &WRDefs = ProcModels[PIdx].WriteResDefs; 174042531260SDavid Majnemer if (is_contained(WRDefs, ProcWriteResDef)) 17411e46d488SAndrew Trick return; 17421e46d488SAndrew Trick WRDefs.push_back(ProcWriteResDef); 17431e46d488SAndrew Trick 17441e46d488SAndrew Trick // Visit ProcResourceKinds referenced by the newly discovered WriteRes. 17451e46d488SAndrew Trick RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources"); 17461e46d488SAndrew Trick for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end(); 17471e46d488SAndrew Trick WritePRI != WritePRE; ++WritePRI) { 17481e46d488SAndrew Trick addProcResource(*WritePRI, ProcModels[PIdx]); 17491e46d488SAndrew Trick } 17501e46d488SAndrew Trick } 17511e46d488SAndrew Trick 17521e46d488SAndrew Trick // Add resources for a ReadAdvance to this processor if they don't exist. 17531e46d488SAndrew Trick void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef, 17541e46d488SAndrew Trick unsigned PIdx) { 17551e46d488SAndrew Trick RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs; 175642531260SDavid Majnemer if (is_contained(RADefs, ProcReadAdvanceDef)) 17571e46d488SAndrew Trick return; 17581e46d488SAndrew Trick RADefs.push_back(ProcReadAdvanceDef); 17591e46d488SAndrew Trick } 17601e46d488SAndrew Trick 17618fa00f50SAndrew Trick unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const { 17620d955d0bSDavid Majnemer RecIter PRPos = find(ProcResourceDefs, PRDef); 17638fa00f50SAndrew Trick if (PRPos == ProcResourceDefs.end()) 1764635debe8SJoerg Sonnenberger PrintFatalError(PRDef->getLoc(), "ProcResource def is not included in " 17658fa00f50SAndrew Trick "the ProcResources list for " + ModelName); 17668fa00f50SAndrew Trick // Idx=0 is reserved for invalid. 17677296139dSRafael Espindola return 1 + (PRPos - ProcResourceDefs.begin()); 17688fa00f50SAndrew Trick } 17698fa00f50SAndrew Trick 17705f95c9afSSimon Dardis bool CodeGenProcModel::isUnsupported(const CodeGenInstruction &Inst) const { 17715f95c9afSSimon Dardis for (const Record *TheDef : UnsupportedFeaturesDefs) { 17725f95c9afSSimon Dardis for (const Record *PredDef : Inst.TheDef->getValueAsListOfDefs("Predicates")) { 17735f95c9afSSimon Dardis if (TheDef->getName() == PredDef->getName()) 17745f95c9afSSimon Dardis return true; 17755f95c9afSSimon Dardis } 17765f95c9afSSimon Dardis } 17775f95c9afSSimon Dardis return false; 17785f95c9afSSimon Dardis } 17795f95c9afSSimon Dardis 178076686496SAndrew Trick #ifndef NDEBUG 178176686496SAndrew Trick void CodeGenProcModel::dump() const { 178276686496SAndrew Trick dbgs() << Index << ": " << ModelName << " " 178376686496SAndrew Trick << (ModelDef ? ModelDef->getName() : "inferred") << " " 178476686496SAndrew Trick << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n'; 178576686496SAndrew Trick } 178676686496SAndrew Trick 178776686496SAndrew Trick void CodeGenSchedRW::dump() const { 178876686496SAndrew Trick dbgs() << Name << (IsVariadic ? " (V) " : " "); 178976686496SAndrew Trick if (IsSequence) { 179076686496SAndrew Trick dbgs() << "("; 179176686496SAndrew Trick dumpIdxVec(Sequence); 179276686496SAndrew Trick dbgs() << ")"; 179376686496SAndrew Trick } 179476686496SAndrew Trick } 179576686496SAndrew Trick 179676686496SAndrew Trick void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const { 1797bf8a28dcSAndrew Trick dbgs() << "SCHEDCLASS " << Index << ":" << Name << '\n' 179876686496SAndrew Trick << " Writes: "; 179976686496SAndrew Trick for (unsigned i = 0, N = Writes.size(); i < N; ++i) { 180076686496SAndrew Trick SchedModels->getSchedWrite(Writes[i]).dump(); 180176686496SAndrew Trick if (i < N-1) { 180276686496SAndrew Trick dbgs() << '\n'; 180376686496SAndrew Trick dbgs().indent(10); 180476686496SAndrew Trick } 180576686496SAndrew Trick } 180676686496SAndrew Trick dbgs() << "\n Reads: "; 180776686496SAndrew Trick for (unsigned i = 0, N = Reads.size(); i < N; ++i) { 180876686496SAndrew Trick SchedModels->getSchedRead(Reads[i]).dump(); 180976686496SAndrew Trick if (i < N-1) { 181076686496SAndrew Trick dbgs() << '\n'; 181176686496SAndrew Trick dbgs().indent(10); 181276686496SAndrew Trick } 181376686496SAndrew Trick } 181476686496SAndrew Trick dbgs() << "\n ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n'; 1815e97978f9SAndrew Trick if (!Transitions.empty()) { 1816e97978f9SAndrew Trick dbgs() << "\n Transitions for Proc "; 1817e97978f9SAndrew Trick for (std::vector<CodeGenSchedTransition>::const_iterator 1818e97978f9SAndrew Trick TI = Transitions.begin(), TE = Transitions.end(); TI != TE; ++TI) { 1819e97978f9SAndrew Trick dumpIdxVec(TI->ProcIndices); 1820e97978f9SAndrew Trick } 1821e97978f9SAndrew Trick } 182276686496SAndrew Trick } 182333401e84SAndrew Trick 182433401e84SAndrew Trick void PredTransitions::dump() const { 182533401e84SAndrew Trick dbgs() << "Expanded Variants:\n"; 182633401e84SAndrew Trick for (std::vector<PredTransition>::const_iterator 182733401e84SAndrew Trick TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) { 182833401e84SAndrew Trick dbgs() << "{"; 182933401e84SAndrew Trick for (SmallVectorImpl<PredCheck>::const_iterator 183033401e84SAndrew Trick PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end(); 183133401e84SAndrew Trick PCI != PCE; ++PCI) { 183233401e84SAndrew Trick if (PCI != TI->PredTerm.begin()) 183333401e84SAndrew Trick dbgs() << ", "; 183433401e84SAndrew Trick dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name 183533401e84SAndrew Trick << ":" << PCI->Predicate->getName(); 183633401e84SAndrew Trick } 183733401e84SAndrew Trick dbgs() << "},\n => {"; 183833401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4> >::const_iterator 183933401e84SAndrew Trick WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end(); 184033401e84SAndrew Trick WSI != WSE; ++WSI) { 184133401e84SAndrew Trick dbgs() << "("; 184233401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 184333401e84SAndrew Trick WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) { 184433401e84SAndrew Trick if (WI != WSI->begin()) 184533401e84SAndrew Trick dbgs() << ", "; 184633401e84SAndrew Trick dbgs() << SchedModels.getSchedWrite(*WI).Name; 184733401e84SAndrew Trick } 184833401e84SAndrew Trick dbgs() << "),"; 184933401e84SAndrew Trick } 185033401e84SAndrew Trick dbgs() << "}\n"; 185133401e84SAndrew Trick } 185233401e84SAndrew Trick } 185376686496SAndrew Trick #endif // NDEBUG 1854