187255e34SAndrew Trick //===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===//
287255e34SAndrew Trick //
387255e34SAndrew Trick //                     The LLVM Compiler Infrastructure
487255e34SAndrew Trick //
587255e34SAndrew Trick // This file is distributed under the University of Illinois Open Source
687255e34SAndrew Trick // License. See LICENSE.TXT for details.
787255e34SAndrew Trick //
887255e34SAndrew Trick //===----------------------------------------------------------------------===//
987255e34SAndrew Trick //
10cb402911SAlp Toker // This file defines structures to encapsulate the machine model as described in
1187255e34SAndrew Trick // the target description.
1287255e34SAndrew Trick //
1387255e34SAndrew Trick //===----------------------------------------------------------------------===//
1487255e34SAndrew Trick 
15a3fe70d2SEugene Zelenko #include "CodeGenInstruction.h"
1687255e34SAndrew Trick #include "CodeGenSchedule.h"
1787255e34SAndrew Trick #include "CodeGenTarget.h"
18a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallPtrSet.h"
19a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallSet.h"
20a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallVector.h"
2191d19d8eSChandler Carruth #include "llvm/ADT/STLExtras.h"
22a3fe70d2SEugene Zelenko #include "llvm/Support/Casting.h"
2387255e34SAndrew Trick #include "llvm/Support/Debug.h"
24a3fe70d2SEugene Zelenko #include "llvm/Support/raw_ostream.h"
259e1deb69SAndrew Trick #include "llvm/Support/Regex.h"
2691d19d8eSChandler Carruth #include "llvm/TableGen/Error.h"
27a3fe70d2SEugene Zelenko #include <algorithm>
28a3fe70d2SEugene Zelenko #include <iterator>
29a3fe70d2SEugene Zelenko #include <utility>
3087255e34SAndrew Trick 
3187255e34SAndrew Trick using namespace llvm;
3287255e34SAndrew Trick 
3397acce29SChandler Carruth #define DEBUG_TYPE "subtarget-emitter"
3497acce29SChandler Carruth 
3576686496SAndrew Trick #ifndef NDEBUG
36e1761952SBenjamin Kramer static void dumpIdxVec(ArrayRef<unsigned> V) {
37e1761952SBenjamin Kramer   for (unsigned Idx : V)
38e1761952SBenjamin Kramer     dbgs() << Idx << ", ";
3933401e84SAndrew Trick }
4076686496SAndrew Trick #endif
4176686496SAndrew Trick 
4205c5a932SJuergen Ributzka namespace {
43a3fe70d2SEugene Zelenko 
449e1deb69SAndrew Trick // (instrs a, b, ...) Evaluate and union all arguments. Identical to AddOp.
459e1deb69SAndrew Trick struct InstrsOp : public SetTheory::Operator {
46716b0730SCraig Topper   void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts,
47716b0730SCraig Topper              ArrayRef<SMLoc> Loc) override {
4870909373SJoerg Sonnenberger     ST.evaluate(Expr->arg_begin(), Expr->arg_end(), Elts, Loc);
499e1deb69SAndrew Trick   }
5005c5a932SJuergen Ributzka };
519e1deb69SAndrew Trick 
529e1deb69SAndrew Trick // (instregex "OpcPat",...) Find all instructions matching an opcode pattern.
539e1deb69SAndrew Trick //
549e1deb69SAndrew Trick // TODO: Since this is a prefix match, perform a binary search over the
559e1deb69SAndrew Trick // instruction names using lower_bound. Note that the predefined instrs must be
569e1deb69SAndrew Trick // scanned linearly first. However, this is only safe if the regex pattern has
579e1deb69SAndrew Trick // no top-level bars. The DAG already has a list of patterns, so there's no
589e1deb69SAndrew Trick // reason to use top-level bars, but we need a way to verify they don't exist
599e1deb69SAndrew Trick // before implementing the optimization.
609e1deb69SAndrew Trick struct InstRegexOp : public SetTheory::Operator {
619e1deb69SAndrew Trick   const CodeGenTarget &Target;
629e1deb69SAndrew Trick   InstRegexOp(const CodeGenTarget &t): Target(t) {}
639e1deb69SAndrew Trick 
6405c5a932SJuergen Ributzka   void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts,
65716b0730SCraig Topper              ArrayRef<SMLoc> Loc) override {
668072125fSDavid Blaikie     SmallVector<Regex, 4> RegexList;
679e1deb69SAndrew Trick     for (DagInit::const_arg_iterator
689e1deb69SAndrew Trick            AI = Expr->arg_begin(), AE = Expr->arg_end(); AI != AE; ++AI) {
69fb509ed1SSean Silva       StringInit *SI = dyn_cast<StringInit>(*AI);
709e1deb69SAndrew Trick       if (!SI)
71635debe8SJoerg Sonnenberger         PrintFatalError(Loc, "instregex requires pattern string: "
7270909373SJoerg Sonnenberger           + Expr->getAsString());
739e1deb69SAndrew Trick       std::string pat = SI->getValue();
749e1deb69SAndrew Trick       // Implement a python-style prefix match.
759e1deb69SAndrew Trick       if (pat[0] != '^') {
769e1deb69SAndrew Trick         pat.insert(0, "^(");
779e1deb69SAndrew Trick         pat.insert(pat.end(), ')');
789e1deb69SAndrew Trick       }
798072125fSDavid Blaikie       RegexList.push_back(Regex(pat));
809e1deb69SAndrew Trick     }
818cc904d6SCraig Topper     for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
828072125fSDavid Blaikie       for (auto &R : RegexList) {
838a417c1fSCraig Topper         if (R.match(Inst->TheDef->getName()))
848a417c1fSCraig Topper           Elts.insert(Inst->TheDef);
859e1deb69SAndrew Trick       }
869e1deb69SAndrew Trick     }
879e1deb69SAndrew Trick   }
8805c5a932SJuergen Ributzka };
89a3fe70d2SEugene Zelenko 
9005c5a932SJuergen Ributzka } // end anonymous namespace
919e1deb69SAndrew Trick 
9276686496SAndrew Trick /// CodeGenModels ctor interprets machine model records and populates maps.
9387255e34SAndrew Trick CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK,
9487255e34SAndrew Trick                                        const CodeGenTarget &TGT):
95bf8a28dcSAndrew Trick   Records(RK), Target(TGT) {
9687255e34SAndrew Trick 
979e1deb69SAndrew Trick   Sets.addFieldExpander("InstRW", "Instrs");
989e1deb69SAndrew Trick 
999e1deb69SAndrew Trick   // Allow Set evaluation to recognize the dags used in InstRW records:
1009e1deb69SAndrew Trick   // (instrs Op1, Op1...)
101ba6057deSCraig Topper   Sets.addOperator("instrs", llvm::make_unique<InstrsOp>());
102ba6057deSCraig Topper   Sets.addOperator("instregex", llvm::make_unique<InstRegexOp>(Target));
1039e1deb69SAndrew Trick 
10476686496SAndrew Trick   // Instantiate a CodeGenProcModel for each SchedMachineModel with the values
10576686496SAndrew Trick   // that are explicitly referenced in tablegen records. Resources associated
10676686496SAndrew Trick   // with each processor will be derived later. Populate ProcModelMap with the
10776686496SAndrew Trick   // CodeGenProcModel instances.
10876686496SAndrew Trick   collectProcModels();
10987255e34SAndrew Trick 
11076686496SAndrew Trick   // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly
11176686496SAndrew Trick   // defined, and populate SchedReads and SchedWrites vectors. Implicit
11276686496SAndrew Trick   // SchedReadWrites that represent sequences derived from expanded variant will
11376686496SAndrew Trick   // be inferred later.
11476686496SAndrew Trick   collectSchedRW();
11576686496SAndrew Trick 
11676686496SAndrew Trick   // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly
11776686496SAndrew Trick   // required by an instruction definition, and populate SchedClassIdxMap. Set
11876686496SAndrew Trick   // NumItineraryClasses to the number of explicit itinerary classes referenced
11976686496SAndrew Trick   // by instructions. Set NumInstrSchedClasses to the number of itinerary
12076686496SAndrew Trick   // classes plus any classes implied by instructions that derive from class
12176686496SAndrew Trick   // Sched and provide SchedRW list. This does not infer any new classes from
12276686496SAndrew Trick   // SchedVariant.
12376686496SAndrew Trick   collectSchedClasses();
12476686496SAndrew Trick 
12576686496SAndrew Trick   // Find instruction itineraries for each processor. Sort and populate
1269257b8f8SAndrew Trick   // CodeGenProcModel::ItinDefList. (Cycle-to-cycle itineraries). This requires
12776686496SAndrew Trick   // all itinerary classes to be discovered.
12876686496SAndrew Trick   collectProcItins();
12976686496SAndrew Trick 
13076686496SAndrew Trick   // Find ItinRW records for each processor and itinerary class.
13176686496SAndrew Trick   // (For per-operand resources mapped to itinerary classes).
13276686496SAndrew Trick   collectProcItinRW();
13333401e84SAndrew Trick 
1345f95c9afSSimon Dardis   // Find UnsupportedFeatures records for each processor.
1355f95c9afSSimon Dardis   // (For per-operand resources mapped to itinerary classes).
1365f95c9afSSimon Dardis   collectProcUnsupportedFeatures();
1375f95c9afSSimon Dardis 
13833401e84SAndrew Trick   // Infer new SchedClasses from SchedVariant.
13933401e84SAndrew Trick   inferSchedClasses();
14033401e84SAndrew Trick 
1411e46d488SAndrew Trick   // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and
1421e46d488SAndrew Trick   // ProcResourceDefs.
1438037233bSJoel Jones   DEBUG(dbgs() << "\n+++ RESOURCE DEFINITIONS (collectProcResources) +++\n");
1441e46d488SAndrew Trick   collectProcResources();
14517cb5799SMatthias Braun 
14617cb5799SMatthias Braun   checkCompleteness();
14787255e34SAndrew Trick }
14887255e34SAndrew Trick 
14976686496SAndrew Trick /// Gather all processor models.
15076686496SAndrew Trick void CodeGenSchedModels::collectProcModels() {
15176686496SAndrew Trick   RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor");
15276686496SAndrew Trick   std::sort(ProcRecords.begin(), ProcRecords.end(), LessRecordFieldName());
15387255e34SAndrew Trick 
15476686496SAndrew Trick   // Reserve space because we can. Reallocation would be ok.
15576686496SAndrew Trick   ProcModels.reserve(ProcRecords.size()+1);
15676686496SAndrew Trick 
15776686496SAndrew Trick   // Use idx=0 for NoModel/NoItineraries.
15876686496SAndrew Trick   Record *NoModelDef = Records.getDef("NoSchedModel");
15976686496SAndrew Trick   Record *NoItinsDef = Records.getDef("NoItineraries");
160f5e2fc47SBenjamin Kramer   ProcModels.emplace_back(0, "NoSchedModel", NoModelDef, NoItinsDef);
16176686496SAndrew Trick   ProcModelMap[NoModelDef] = 0;
16276686496SAndrew Trick 
16376686496SAndrew Trick   // For each processor, find a unique machine model.
1648037233bSJoel Jones   DEBUG(dbgs() << "+++ PROCESSOR MODELs (addProcModel) +++\n");
165*67b042c2SJaved Absar   for (Record *ProcRecord : ProcRecords)
166*67b042c2SJaved Absar     addProcModel(ProcRecord);
16776686496SAndrew Trick }
16876686496SAndrew Trick 
16976686496SAndrew Trick /// Get a unique processor model based on the defined MachineModel and
17076686496SAndrew Trick /// ProcessorItineraries.
17176686496SAndrew Trick void CodeGenSchedModels::addProcModel(Record *ProcDef) {
17276686496SAndrew Trick   Record *ModelKey = getModelOrItinDef(ProcDef);
17376686496SAndrew Trick   if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second)
17476686496SAndrew Trick     return;
17576686496SAndrew Trick 
17676686496SAndrew Trick   std::string Name = ModelKey->getName();
17776686496SAndrew Trick   if (ModelKey->isSubClassOf("SchedMachineModel")) {
17876686496SAndrew Trick     Record *ItinsDef = ModelKey->getValueAsDef("Itineraries");
179f5e2fc47SBenjamin Kramer     ProcModels.emplace_back(ProcModels.size(), Name, ModelKey, ItinsDef);
18076686496SAndrew Trick   }
18176686496SAndrew Trick   else {
18276686496SAndrew Trick     // An itinerary is defined without a machine model. Infer a new model.
18376686496SAndrew Trick     if (!ModelKey->getValueAsListOfDefs("IID").empty())
18476686496SAndrew Trick       Name = Name + "Model";
185f5e2fc47SBenjamin Kramer     ProcModels.emplace_back(ProcModels.size(), Name,
186f5e2fc47SBenjamin Kramer                             ProcDef->getValueAsDef("SchedModel"), ModelKey);
18776686496SAndrew Trick   }
18876686496SAndrew Trick   DEBUG(ProcModels.back().dump());
18976686496SAndrew Trick }
19076686496SAndrew Trick 
19176686496SAndrew Trick // Recursively find all reachable SchedReadWrite records.
19276686496SAndrew Trick static void scanSchedRW(Record *RWDef, RecVec &RWDefs,
19376686496SAndrew Trick                         SmallPtrSet<Record*, 16> &RWSet) {
19470573dcdSDavid Blaikie   if (!RWSet.insert(RWDef).second)
19576686496SAndrew Trick     return;
19676686496SAndrew Trick   RWDefs.push_back(RWDef);
197*67b042c2SJaved Absar   // Reads don't currently have sequence records, but it can be added later.
19876686496SAndrew Trick   if (RWDef->isSubClassOf("WriteSequence")) {
19976686496SAndrew Trick     RecVec Seq = RWDef->getValueAsListOfDefs("Writes");
200*67b042c2SJaved Absar     for (Record *WSRec : Seq)
201*67b042c2SJaved Absar       scanSchedRW(WSRec, RWDefs, RWSet);
20276686496SAndrew Trick   }
20376686496SAndrew Trick   else if (RWDef->isSubClassOf("SchedVariant")) {
20476686496SAndrew Trick     // Visit each variant (guarded by a different predicate).
20576686496SAndrew Trick     RecVec Vars = RWDef->getValueAsListOfDefs("Variants");
206*67b042c2SJaved Absar     for (Record *Variant : Vars) {
20776686496SAndrew Trick       // Visit each RW in the sequence selected by the current variant.
208*67b042c2SJaved Absar       RecVec Selected = Variant->getValueAsListOfDefs("Selected");
209*67b042c2SJaved Absar       for (Record *SelDef : Selected)
210*67b042c2SJaved Absar         scanSchedRW(SelDef, RWDefs, RWSet);
21176686496SAndrew Trick     }
21276686496SAndrew Trick   }
21376686496SAndrew Trick }
21476686496SAndrew Trick 
21576686496SAndrew Trick // Collect and sort all SchedReadWrites reachable via tablegen records.
21676686496SAndrew Trick // More may be inferred later when inferring new SchedClasses from variants.
21776686496SAndrew Trick void CodeGenSchedModels::collectSchedRW() {
21876686496SAndrew Trick   // Reserve idx=0 for invalid writes/reads.
21976686496SAndrew Trick   SchedWrites.resize(1);
22076686496SAndrew Trick   SchedReads.resize(1);
22176686496SAndrew Trick 
22276686496SAndrew Trick   SmallPtrSet<Record*, 16> RWSet;
22376686496SAndrew Trick 
22476686496SAndrew Trick   // Find all SchedReadWrites referenced by instruction defs.
22576686496SAndrew Trick   RecVec SWDefs, SRDefs;
2268cc904d6SCraig Topper   for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
2278a417c1fSCraig Topper     Record *SchedDef = Inst->TheDef;
228a4a361dfSJakob Stoklund Olesen     if (SchedDef->isValueUnset("SchedRW"))
22976686496SAndrew Trick       continue;
23076686496SAndrew Trick     RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW");
231*67b042c2SJaved Absar     for (Record *RW : RWs) {
232*67b042c2SJaved Absar       if (RW->isSubClassOf("SchedWrite"))
233*67b042c2SJaved Absar         scanSchedRW(RW, SWDefs, RWSet);
23476686496SAndrew Trick       else {
235*67b042c2SJaved Absar         assert(RW->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
236*67b042c2SJaved Absar         scanSchedRW(RW, SRDefs, RWSet);
23776686496SAndrew Trick       }
23876686496SAndrew Trick     }
23976686496SAndrew Trick   }
24076686496SAndrew Trick   // Find all ReadWrites referenced by InstRW.
24176686496SAndrew Trick   RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
242*67b042c2SJaved Absar   for (Record *InstRWDef : InstRWDefs) {
24376686496SAndrew Trick     // For all OperandReadWrites.
244*67b042c2SJaved Absar     RecVec RWDefs = InstRWDef->getValueAsListOfDefs("OperandReadWrites");
245*67b042c2SJaved Absar     for (Record *RWDef : RWDefs) {
246*67b042c2SJaved Absar       if (RWDef->isSubClassOf("SchedWrite"))
247*67b042c2SJaved Absar         scanSchedRW(RWDef, SWDefs, RWSet);
24876686496SAndrew Trick       else {
249*67b042c2SJaved Absar         assert(RWDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
250*67b042c2SJaved Absar         scanSchedRW(RWDef, SRDefs, RWSet);
25176686496SAndrew Trick       }
25276686496SAndrew Trick     }
25376686496SAndrew Trick   }
25476686496SAndrew Trick   // Find all ReadWrites referenced by ItinRW.
25576686496SAndrew Trick   RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
256*67b042c2SJaved Absar   for (Record *ItinRWDef : ItinRWDefs) {
25776686496SAndrew Trick     // For all OperandReadWrites.
258*67b042c2SJaved Absar     RecVec RWDefs = ItinRWDef->getValueAsListOfDefs("OperandReadWrites");
259*67b042c2SJaved Absar     for (Record *RWDef : RWDefs) {
260*67b042c2SJaved Absar       if (RWDef->isSubClassOf("SchedWrite"))
261*67b042c2SJaved Absar         scanSchedRW(RWDef, SWDefs, RWSet);
26276686496SAndrew Trick       else {
263*67b042c2SJaved Absar         assert(RWDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
264*67b042c2SJaved Absar         scanSchedRW(RWDef, SRDefs, RWSet);
26576686496SAndrew Trick       }
26676686496SAndrew Trick     }
26776686496SAndrew Trick   }
2689257b8f8SAndrew Trick   // Find all ReadWrites referenced by SchedAlias. AliasDefs needs to be sorted
2699257b8f8SAndrew Trick   // for the loop below that initializes Alias vectors.
2709257b8f8SAndrew Trick   RecVec AliasDefs = Records.getAllDerivedDefinitions("SchedAlias");
2719257b8f8SAndrew Trick   std::sort(AliasDefs.begin(), AliasDefs.end(), LessRecord());
272*67b042c2SJaved Absar   for (Record *ADef : AliasDefs) {
273*67b042c2SJaved Absar     Record *MatchDef = ADef->getValueAsDef("MatchRW");
274*67b042c2SJaved Absar     Record *AliasDef = ADef->getValueAsDef("AliasRW");
2759257b8f8SAndrew Trick     if (MatchDef->isSubClassOf("SchedWrite")) {
2769257b8f8SAndrew Trick       if (!AliasDef->isSubClassOf("SchedWrite"))
277*67b042c2SJaved Absar         PrintFatalError(ADef->getLoc(), "SchedWrite Alias must be SchedWrite");
2789257b8f8SAndrew Trick       scanSchedRW(AliasDef, SWDefs, RWSet);
2799257b8f8SAndrew Trick     }
2809257b8f8SAndrew Trick     else {
2819257b8f8SAndrew Trick       assert(MatchDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
2829257b8f8SAndrew Trick       if (!AliasDef->isSubClassOf("SchedRead"))
283*67b042c2SJaved Absar         PrintFatalError(ADef->getLoc(), "SchedRead Alias must be SchedRead");
2849257b8f8SAndrew Trick       scanSchedRW(AliasDef, SRDefs, RWSet);
2859257b8f8SAndrew Trick     }
2869257b8f8SAndrew Trick   }
28776686496SAndrew Trick   // Sort and add the SchedReadWrites directly referenced by instructions or
28876686496SAndrew Trick   // itinerary resources. Index reads and writes in separate domains.
28976686496SAndrew Trick   std::sort(SWDefs.begin(), SWDefs.end(), LessRecord());
290*67b042c2SJaved Absar   for (Record *SWDef : SWDefs) {
291*67b042c2SJaved Absar     assert(!getSchedRWIdx(SWDef, /*IsRead=*/false) && "duplicate SchedWrite");
292*67b042c2SJaved Absar     SchedWrites.emplace_back(SchedWrites.size(), SWDef);
29376686496SAndrew Trick   }
29476686496SAndrew Trick   std::sort(SRDefs.begin(), SRDefs.end(), LessRecord());
295*67b042c2SJaved Absar   for (Record *SRDef : SRDefs) {
296*67b042c2SJaved Absar     assert(!getSchedRWIdx(SRDef, /*IsRead-*/true) && "duplicate SchedWrite");
297*67b042c2SJaved Absar     SchedReads.emplace_back(SchedReads.size(), SRDef);
29876686496SAndrew Trick   }
29976686496SAndrew Trick   // Initialize WriteSequence vectors.
300*67b042c2SJaved Absar   for (CodeGenSchedRW &CGRW : SchedWrites) {
301*67b042c2SJaved Absar     if (!CGRW.IsSequence)
30276686496SAndrew Trick       continue;
303*67b042c2SJaved Absar     findRWs(CGRW.TheDef->getValueAsListOfDefs("Writes"), CGRW.Sequence,
30476686496SAndrew Trick             /*IsRead=*/false);
30576686496SAndrew Trick   }
3069257b8f8SAndrew Trick   // Initialize Aliases vectors.
307*67b042c2SJaved Absar   for (Record *ADef : AliasDefs) {
308*67b042c2SJaved Absar     Record *AliasDef = ADef->getValueAsDef("AliasRW");
3099257b8f8SAndrew Trick     getSchedRW(AliasDef).IsAlias = true;
310*67b042c2SJaved Absar     Record *MatchDef = ADef->getValueAsDef("MatchRW");
3119257b8f8SAndrew Trick     CodeGenSchedRW &RW = getSchedRW(MatchDef);
3129257b8f8SAndrew Trick     if (RW.IsAlias)
313*67b042c2SJaved Absar       PrintFatalError(ADef->getLoc(), "Cannot Alias an Alias");
314*67b042c2SJaved Absar     RW.Aliases.push_back(ADef);
3159257b8f8SAndrew Trick   }
31676686496SAndrew Trick   DEBUG(
3178037233bSJoel Jones     dbgs() << "\n+++ SCHED READS and WRITES (collectSchedRW) +++\n";
31876686496SAndrew Trick     for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) {
31976686496SAndrew Trick       dbgs() << WIdx << ": ";
32076686496SAndrew Trick       SchedWrites[WIdx].dump();
32176686496SAndrew Trick       dbgs() << '\n';
32276686496SAndrew Trick     }
32376686496SAndrew Trick     for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd; ++RIdx) {
32476686496SAndrew Trick       dbgs() << RIdx << ": ";
32576686496SAndrew Trick       SchedReads[RIdx].dump();
32676686496SAndrew Trick       dbgs() << '\n';
32776686496SAndrew Trick     }
32876686496SAndrew Trick     RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite");
329*67b042c2SJaved Absar     for (Record *RWDef : RWDefs) {
330*67b042c2SJaved Absar       if (!getSchedRWIdx(RWDef, RWDef->isSubClassOf("SchedRead"))) {
331*67b042c2SJaved Absar         const std::string &Name = RWDef->getName();
33276686496SAndrew Trick         if (Name != "NoWrite" && Name != "ReadDefault")
333*67b042c2SJaved Absar           dbgs() << "Unused SchedReadWrite " << RWDef->getName() << '\n';
33476686496SAndrew Trick       }
33576686496SAndrew Trick     });
33676686496SAndrew Trick }
33776686496SAndrew Trick 
33876686496SAndrew Trick /// Compute a SchedWrite name from a sequence of writes.
339e1761952SBenjamin Kramer std::string CodeGenSchedModels::genRWName(ArrayRef<unsigned> Seq, bool IsRead) {
34076686496SAndrew Trick   std::string Name("(");
341e1761952SBenjamin Kramer   for (auto I = Seq.begin(), E = Seq.end(); I != E; ++I) {
34276686496SAndrew Trick     if (I != Seq.begin())
34376686496SAndrew Trick       Name += '_';
34476686496SAndrew Trick     Name += getSchedRW(*I, IsRead).Name;
34576686496SAndrew Trick   }
34676686496SAndrew Trick   Name += ')';
34776686496SAndrew Trick   return Name;
34876686496SAndrew Trick }
34976686496SAndrew Trick 
35076686496SAndrew Trick unsigned CodeGenSchedModels::getSchedRWIdx(Record *Def, bool IsRead,
35176686496SAndrew Trick                                            unsigned After) const {
35276686496SAndrew Trick   const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
35376686496SAndrew Trick   assert(After < RWVec.size() && "start position out of bounds");
35476686496SAndrew Trick   for (std::vector<CodeGenSchedRW>::const_iterator I = RWVec.begin() + After,
35576686496SAndrew Trick          E = RWVec.end(); I != E; ++I) {
35676686496SAndrew Trick     if (I->TheDef == Def)
35776686496SAndrew Trick       return I - RWVec.begin();
35876686496SAndrew Trick   }
35976686496SAndrew Trick   return 0;
36076686496SAndrew Trick }
36176686496SAndrew Trick 
362cfe222c2SAndrew Trick bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const {
363*67b042c2SJaved Absar   for (const CodeGenSchedRW &Read : SchedReads) {
364*67b042c2SJaved Absar     Record *ReadDef = Read.TheDef;
365cfe222c2SAndrew Trick     if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance"))
366cfe222c2SAndrew Trick       continue;
367cfe222c2SAndrew Trick 
368cfe222c2SAndrew Trick     RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites");
3690d955d0bSDavid Majnemer     if (is_contained(ValidWrites, WriteDef)) {
370cfe222c2SAndrew Trick       return true;
371cfe222c2SAndrew Trick     }
372cfe222c2SAndrew Trick   }
373cfe222c2SAndrew Trick   return false;
374cfe222c2SAndrew Trick }
375cfe222c2SAndrew Trick 
37676686496SAndrew Trick namespace llvm {
377a3fe70d2SEugene Zelenko 
37876686496SAndrew Trick void splitSchedReadWrites(const RecVec &RWDefs,
37976686496SAndrew Trick                           RecVec &WriteDefs, RecVec &ReadDefs) {
380*67b042c2SJaved Absar   for (Record *RWDef : RWDefs) {
381*67b042c2SJaved Absar     if (RWDef->isSubClassOf("SchedWrite"))
382*67b042c2SJaved Absar       WriteDefs.push_back(RWDef);
38376686496SAndrew Trick     else {
384*67b042c2SJaved Absar       assert(RWDef->isSubClassOf("SchedRead") && "unknown SchedReadWrite");
385*67b042c2SJaved Absar       ReadDefs.push_back(RWDef);
38676686496SAndrew Trick     }
38776686496SAndrew Trick   }
38876686496SAndrew Trick }
389a3fe70d2SEugene Zelenko 
390a3fe70d2SEugene Zelenko } // end namespace llvm
39176686496SAndrew Trick 
39276686496SAndrew Trick // Split the SchedReadWrites defs and call findRWs for each list.
39376686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs,
39476686496SAndrew Trick                                  IdxVec &Writes, IdxVec &Reads) const {
39576686496SAndrew Trick     RecVec WriteDefs;
39676686496SAndrew Trick     RecVec ReadDefs;
39776686496SAndrew Trick     splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs);
39876686496SAndrew Trick     findRWs(WriteDefs, Writes, false);
39976686496SAndrew Trick     findRWs(ReadDefs, Reads, true);
40076686496SAndrew Trick }
40176686496SAndrew Trick 
40276686496SAndrew Trick // Call getSchedRWIdx for all elements in a sequence of SchedRW defs.
40376686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs,
40476686496SAndrew Trick                                  bool IsRead) const {
405*67b042c2SJaved Absar   for (Record *RWDef : RWDefs) {
406*67b042c2SJaved Absar     unsigned Idx = getSchedRWIdx(RWDef, IsRead);
40776686496SAndrew Trick     assert(Idx && "failed to collect SchedReadWrite");
40876686496SAndrew Trick     RWs.push_back(Idx);
40976686496SAndrew Trick   }
41076686496SAndrew Trick }
41176686496SAndrew Trick 
41233401e84SAndrew Trick void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq,
41333401e84SAndrew Trick                                           bool IsRead) const {
41433401e84SAndrew Trick   const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
41533401e84SAndrew Trick   if (!SchedRW.IsSequence) {
41633401e84SAndrew Trick     RWSeq.push_back(RWIdx);
41733401e84SAndrew Trick     return;
41833401e84SAndrew Trick   }
41933401e84SAndrew Trick   int Repeat =
42033401e84SAndrew Trick     SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1;
42133401e84SAndrew Trick   for (int i = 0; i < Repeat; ++i) {
422*67b042c2SJaved Absar     for (unsigned I : SchedRW.Sequence) {
423*67b042c2SJaved Absar       expandRWSequence(I, RWSeq, IsRead);
42433401e84SAndrew Trick     }
42533401e84SAndrew Trick   }
42633401e84SAndrew Trick }
42733401e84SAndrew Trick 
428da984b1aSAndrew Trick // Expand a SchedWrite as a sequence following any aliases that coincide with
429da984b1aSAndrew Trick // the given processor model.
430da984b1aSAndrew Trick void CodeGenSchedModels::expandRWSeqForProc(
431da984b1aSAndrew Trick   unsigned RWIdx, IdxVec &RWSeq, bool IsRead,
432da984b1aSAndrew Trick   const CodeGenProcModel &ProcModel) const {
433da984b1aSAndrew Trick 
434da984b1aSAndrew Trick   const CodeGenSchedRW &SchedWrite = getSchedRW(RWIdx, IsRead);
43524064771SCraig Topper   Record *AliasDef = nullptr;
436da984b1aSAndrew Trick   for (RecIter AI = SchedWrite.Aliases.begin(), AE = SchedWrite.Aliases.end();
437da984b1aSAndrew Trick        AI != AE; ++AI) {
438da984b1aSAndrew Trick     const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW"));
439da984b1aSAndrew Trick     if ((*AI)->getValueInit("SchedModel")->isComplete()) {
440da984b1aSAndrew Trick       Record *ModelDef = (*AI)->getValueAsDef("SchedModel");
441da984b1aSAndrew Trick       if (&getProcModel(ModelDef) != &ProcModel)
442da984b1aSAndrew Trick         continue;
443da984b1aSAndrew Trick     }
444da984b1aSAndrew Trick     if (AliasDef)
445635debe8SJoerg Sonnenberger       PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases "
446da984b1aSAndrew Trick                       "defined for processor " + ProcModel.ModelName +
447da984b1aSAndrew Trick                       " Ensure only one SchedAlias exists per RW.");
448da984b1aSAndrew Trick     AliasDef = AliasRW.TheDef;
449da984b1aSAndrew Trick   }
450da984b1aSAndrew Trick   if (AliasDef) {
451da984b1aSAndrew Trick     expandRWSeqForProc(getSchedRWIdx(AliasDef, IsRead),
452da984b1aSAndrew Trick                        RWSeq, IsRead,ProcModel);
453da984b1aSAndrew Trick     return;
454da984b1aSAndrew Trick   }
455da984b1aSAndrew Trick   if (!SchedWrite.IsSequence) {
456da984b1aSAndrew Trick     RWSeq.push_back(RWIdx);
457da984b1aSAndrew Trick     return;
458da984b1aSAndrew Trick   }
459da984b1aSAndrew Trick   int Repeat =
460da984b1aSAndrew Trick     SchedWrite.TheDef ? SchedWrite.TheDef->getValueAsInt("Repeat") : 1;
461da984b1aSAndrew Trick   for (int i = 0; i < Repeat; ++i) {
462*67b042c2SJaved Absar     for (unsigned I : SchedWrite.Sequence) {
463*67b042c2SJaved Absar       expandRWSeqForProc(I, RWSeq, IsRead, ProcModel);
464da984b1aSAndrew Trick     }
465da984b1aSAndrew Trick   }
466da984b1aSAndrew Trick }
467da984b1aSAndrew Trick 
46833401e84SAndrew Trick // Find the existing SchedWrite that models this sequence of writes.
469e1761952SBenjamin Kramer unsigned CodeGenSchedModels::findRWForSequence(ArrayRef<unsigned> Seq,
47033401e84SAndrew Trick                                                bool IsRead) {
47133401e84SAndrew Trick   std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
47233401e84SAndrew Trick 
47333401e84SAndrew Trick   for (std::vector<CodeGenSchedRW>::iterator I = RWVec.begin(), E = RWVec.end();
47433401e84SAndrew Trick        I != E; ++I) {
475e1761952SBenjamin Kramer     if (makeArrayRef(I->Sequence) == Seq)
47633401e84SAndrew Trick       return I - RWVec.begin();
47733401e84SAndrew Trick   }
47833401e84SAndrew Trick   // Index zero reserved for invalid RW.
47933401e84SAndrew Trick   return 0;
48033401e84SAndrew Trick }
48133401e84SAndrew Trick 
48233401e84SAndrew Trick /// Add this ReadWrite if it doesn't already exist.
48333401e84SAndrew Trick unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq,
48433401e84SAndrew Trick                                             bool IsRead) {
48533401e84SAndrew Trick   assert(!Seq.empty() && "cannot insert empty sequence");
48633401e84SAndrew Trick   if (Seq.size() == 1)
48733401e84SAndrew Trick     return Seq.back();
48833401e84SAndrew Trick 
48933401e84SAndrew Trick   unsigned Idx = findRWForSequence(Seq, IsRead);
49033401e84SAndrew Trick   if (Idx)
49133401e84SAndrew Trick     return Idx;
49233401e84SAndrew Trick 
493da984b1aSAndrew Trick   unsigned RWIdx = IsRead ? SchedReads.size() : SchedWrites.size();
494da984b1aSAndrew Trick   CodeGenSchedRW SchedRW(RWIdx, IsRead, Seq, genRWName(Seq, IsRead));
495da984b1aSAndrew Trick   if (IsRead)
49633401e84SAndrew Trick     SchedReads.push_back(SchedRW);
497da984b1aSAndrew Trick   else
49833401e84SAndrew Trick     SchedWrites.push_back(SchedRW);
499da984b1aSAndrew Trick   return RWIdx;
50033401e84SAndrew Trick }
50133401e84SAndrew Trick 
50276686496SAndrew Trick /// Visit all the instruction definitions for this target to gather and
50376686496SAndrew Trick /// enumerate the itinerary classes. These are the explicitly specified
50476686496SAndrew Trick /// SchedClasses. More SchedClasses may be inferred.
50576686496SAndrew Trick void CodeGenSchedModels::collectSchedClasses() {
50676686496SAndrew Trick 
50776686496SAndrew Trick   // NoItinerary is always the first class at Idx=0
50887255e34SAndrew Trick   SchedClasses.resize(1);
509bf8a28dcSAndrew Trick   SchedClasses.back().Index = 0;
510bf8a28dcSAndrew Trick   SchedClasses.back().Name = "NoInstrModel";
511bf8a28dcSAndrew Trick   SchedClasses.back().ItinClassDef = Records.getDef("NoItinerary");
51276686496SAndrew Trick   SchedClasses.back().ProcIndices.push_back(0);
51387255e34SAndrew Trick 
514bf8a28dcSAndrew Trick   // Create a SchedClass for each unique combination of itinerary class and
515bf8a28dcSAndrew Trick   // SchedRW list.
5168cc904d6SCraig Topper   for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
5178a417c1fSCraig Topper     Record *ItinDef = Inst->TheDef->getValueAsDef("Itinerary");
51876686496SAndrew Trick     IdxVec Writes, Reads;
5198a417c1fSCraig Topper     if (!Inst->TheDef->isValueUnset("SchedRW"))
5208a417c1fSCraig Topper       findRWs(Inst->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads);
521bf8a28dcSAndrew Trick 
52276686496SAndrew Trick     // ProcIdx == 0 indicates the class applies to all processors.
52376686496SAndrew Trick     IdxVec ProcIndices(1, 0);
524bf8a28dcSAndrew Trick 
525bf8a28dcSAndrew Trick     unsigned SCIdx = addSchedClass(ItinDef, Writes, Reads, ProcIndices);
5268a417c1fSCraig Topper     InstrClassMap[Inst->TheDef] = SCIdx;
52787255e34SAndrew Trick   }
5289257b8f8SAndrew Trick   // Create classes for InstRW defs.
52976686496SAndrew Trick   RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
53076686496SAndrew Trick   std::sort(InstRWDefs.begin(), InstRWDefs.end(), LessRecord());
5318037233bSJoel Jones   DEBUG(dbgs() << "\n+++ SCHED CLASSES (createInstRWClass) +++\n");
532*67b042c2SJaved Absar   for (Record *RWDef : InstRWDefs)
533*67b042c2SJaved Absar     createInstRWClass(RWDef);
53487255e34SAndrew Trick 
53576686496SAndrew Trick   NumInstrSchedClasses = SchedClasses.size();
53687255e34SAndrew Trick 
53776686496SAndrew Trick   bool EnableDump = false;
53876686496SAndrew Trick   DEBUG(EnableDump = true);
53976686496SAndrew Trick   if (!EnableDump)
54087255e34SAndrew Trick     return;
541bf8a28dcSAndrew Trick 
5428037233bSJoel Jones   dbgs() << "\n+++ ITINERARIES and/or MACHINE MODELS (collectSchedClasses) +++\n";
5438cc904d6SCraig Topper   for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
544bcd3c37fSCraig Topper     StringRef InstName = Inst->TheDef->getName();
5458a417c1fSCraig Topper     unsigned SCIdx = InstrClassMap.lookup(Inst->TheDef);
546bf8a28dcSAndrew Trick     if (!SCIdx) {
5478e0a734fSMatthias Braun       if (!Inst->hasNoSchedulingInfo)
5488a417c1fSCraig Topper         dbgs() << "No machine model for " << Inst->TheDef->getName() << '\n';
549bf8a28dcSAndrew Trick       continue;
550bf8a28dcSAndrew Trick     }
551bf8a28dcSAndrew Trick     CodeGenSchedClass &SC = getSchedClass(SCIdx);
552bf8a28dcSAndrew Trick     if (SC.ProcIndices[0] != 0)
5538a417c1fSCraig Topper       PrintFatalError(Inst->TheDef->getLoc(), "Instruction's sched class "
554bf8a28dcSAndrew Trick                       "must not be subtarget specific.");
555bf8a28dcSAndrew Trick 
556bf8a28dcSAndrew Trick     IdxVec ProcIndices;
557bf8a28dcSAndrew Trick     if (SC.ItinClassDef->getName() != "NoItinerary") {
558bf8a28dcSAndrew Trick       ProcIndices.push_back(0);
559bf8a28dcSAndrew Trick       dbgs() << "Itinerary for " << InstName << ": "
560bf8a28dcSAndrew Trick              << SC.ItinClassDef->getName() << '\n';
561bf8a28dcSAndrew Trick     }
562bf8a28dcSAndrew Trick     if (!SC.Writes.empty()) {
563bf8a28dcSAndrew Trick       ProcIndices.push_back(0);
56476686496SAndrew Trick       dbgs() << "SchedRW machine model for " << InstName;
565bf8a28dcSAndrew Trick       for (IdxIter WI = SC.Writes.begin(), WE = SC.Writes.end(); WI != WE; ++WI)
56676686496SAndrew Trick         dbgs() << " " << SchedWrites[*WI].Name;
567bf8a28dcSAndrew Trick       for (IdxIter RI = SC.Reads.begin(), RE = SC.Reads.end(); RI != RE; ++RI)
56876686496SAndrew Trick         dbgs() << " " << SchedReads[*RI].Name;
56976686496SAndrew Trick       dbgs() << '\n';
57076686496SAndrew Trick     }
57176686496SAndrew Trick     const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs;
572*67b042c2SJaved Absar     for (Record *RWDef : RWDefs) {
57376686496SAndrew Trick       const CodeGenProcModel &ProcModel =
574*67b042c2SJaved Absar         getProcModel(RWDef->getValueAsDef("SchedModel"));
575bf8a28dcSAndrew Trick       ProcIndices.push_back(ProcModel.Index);
5767aba6beaSAndrew Trick       dbgs() << "InstRW on " << ProcModel.ModelName << " for " << InstName;
57776686496SAndrew Trick       IdxVec Writes;
57876686496SAndrew Trick       IdxVec Reads;
579*67b042c2SJaved Absar       findRWs(RWDef->getValueAsListOfDefs("OperandReadWrites"),
58076686496SAndrew Trick               Writes, Reads);
581*67b042c2SJaved Absar       for (unsigned WIdx : Writes)
582*67b042c2SJaved Absar         dbgs() << " " << SchedWrites[WIdx].Name;
583*67b042c2SJaved Absar       for (unsigned RIdx : Reads)
584*67b042c2SJaved Absar         dbgs() << " " << SchedReads[RIdx].Name;
58576686496SAndrew Trick       dbgs() << '\n';
58676686496SAndrew Trick     }
587f9df92c9SAndrew Trick     // If ProcIndices contains zero, the class applies to all processors.
588f9df92c9SAndrew Trick     if (!std::count(ProcIndices.begin(), ProcIndices.end(), 0)) {
589bf8a28dcSAndrew Trick       for (std::vector<CodeGenProcModel>::iterator PI = ProcModels.begin(),
590bf8a28dcSAndrew Trick              PE = ProcModels.end(); PI != PE; ++PI) {
591bf8a28dcSAndrew Trick         if (!std::count(ProcIndices.begin(), ProcIndices.end(), PI->Index))
5928a417c1fSCraig Topper           dbgs() << "No machine model for " << Inst->TheDef->getName()
593bf8a28dcSAndrew Trick                  << " on processor " << PI->ModelName << '\n';
59487255e34SAndrew Trick       }
59587255e34SAndrew Trick     }
59676686496SAndrew Trick   }
597f9df92c9SAndrew Trick }
59876686496SAndrew Trick 
59976686496SAndrew Trick /// Find an SchedClass that has been inferred from a per-operand list of
60076686496SAndrew Trick /// SchedWrites and SchedReads.
601bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::findSchedClassIdx(Record *ItinClassDef,
602e1761952SBenjamin Kramer                                                ArrayRef<unsigned> Writes,
603e1761952SBenjamin Kramer                                                ArrayRef<unsigned> Reads) const {
60476686496SAndrew Trick   for (SchedClassIter I = schedClassBegin(), E = schedClassEnd(); I != E; ++I) {
605e1761952SBenjamin Kramer     if (I->ItinClassDef == ItinClassDef && makeArrayRef(I->Writes) == Writes &&
606e1761952SBenjamin Kramer         makeArrayRef(I->Reads) == Reads) {
60776686496SAndrew Trick       return I - schedClassBegin();
60876686496SAndrew Trick     }
60976686496SAndrew Trick   }
61076686496SAndrew Trick   return 0;
61176686496SAndrew Trick }
61276686496SAndrew Trick 
61376686496SAndrew Trick // Get the SchedClass index for an instruction.
61476686496SAndrew Trick unsigned CodeGenSchedModels::getSchedClassIdx(
61576686496SAndrew Trick   const CodeGenInstruction &Inst) const {
61676686496SAndrew Trick 
617bf8a28dcSAndrew Trick   return InstrClassMap.lookup(Inst.TheDef);
61876686496SAndrew Trick }
61976686496SAndrew Trick 
620e1761952SBenjamin Kramer std::string
621e1761952SBenjamin Kramer CodeGenSchedModels::createSchedClassName(Record *ItinClassDef,
622e1761952SBenjamin Kramer                                          ArrayRef<unsigned> OperWrites,
623e1761952SBenjamin Kramer                                          ArrayRef<unsigned> OperReads) {
62476686496SAndrew Trick 
62576686496SAndrew Trick   std::string Name;
626bf8a28dcSAndrew Trick   if (ItinClassDef && ItinClassDef->getName() != "NoItinerary")
627bf8a28dcSAndrew Trick     Name = ItinClassDef->getName();
628e1761952SBenjamin Kramer   for (unsigned Idx : OperWrites) {
629bf8a28dcSAndrew Trick     if (!Name.empty())
63076686496SAndrew Trick       Name += '_';
631e1761952SBenjamin Kramer     Name += SchedWrites[Idx].Name;
63276686496SAndrew Trick   }
633e1761952SBenjamin Kramer   for (unsigned Idx : OperReads) {
63476686496SAndrew Trick     Name += '_';
635e1761952SBenjamin Kramer     Name += SchedReads[Idx].Name;
63676686496SAndrew Trick   }
63776686496SAndrew Trick   return Name;
63876686496SAndrew Trick }
63976686496SAndrew Trick 
64076686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) {
64176686496SAndrew Trick 
64276686496SAndrew Trick   std::string Name;
64376686496SAndrew Trick   for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) {
64476686496SAndrew Trick     if (I != InstDefs.begin())
64576686496SAndrew Trick       Name += '_';
64676686496SAndrew Trick     Name += (*I)->getName();
64776686496SAndrew Trick   }
64876686496SAndrew Trick   return Name;
64976686496SAndrew Trick }
65076686496SAndrew Trick 
651bf8a28dcSAndrew Trick /// Add an inferred sched class from an itinerary class and per-operand list of
652bf8a28dcSAndrew Trick /// SchedWrites and SchedReads. ProcIndices contains the set of IDs of
653bf8a28dcSAndrew Trick /// processors that may utilize this class.
654bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::addSchedClass(Record *ItinClassDef,
655e1761952SBenjamin Kramer                                            ArrayRef<unsigned> OperWrites,
656e1761952SBenjamin Kramer                                            ArrayRef<unsigned> OperReads,
657e1761952SBenjamin Kramer                                            ArrayRef<unsigned> ProcIndices) {
65876686496SAndrew Trick   assert(!ProcIndices.empty() && "expect at least one ProcIdx");
65976686496SAndrew Trick 
660bf8a28dcSAndrew Trick   unsigned Idx = findSchedClassIdx(ItinClassDef, OperWrites, OperReads);
661bf8a28dcSAndrew Trick   if (Idx || SchedClasses[0].isKeyEqual(ItinClassDef, OperWrites, OperReads)) {
66276686496SAndrew Trick     IdxVec PI;
66376686496SAndrew Trick     std::set_union(SchedClasses[Idx].ProcIndices.begin(),
66476686496SAndrew Trick                    SchedClasses[Idx].ProcIndices.end(),
66576686496SAndrew Trick                    ProcIndices.begin(), ProcIndices.end(),
66676686496SAndrew Trick                    std::back_inserter(PI));
66776686496SAndrew Trick     SchedClasses[Idx].ProcIndices.swap(PI);
66876686496SAndrew Trick     return Idx;
66976686496SAndrew Trick   }
67076686496SAndrew Trick   Idx = SchedClasses.size();
67176686496SAndrew Trick   SchedClasses.resize(Idx+1);
67276686496SAndrew Trick   CodeGenSchedClass &SC = SchedClasses.back();
673bf8a28dcSAndrew Trick   SC.Index = Idx;
674bf8a28dcSAndrew Trick   SC.Name = createSchedClassName(ItinClassDef, OperWrites, OperReads);
675bf8a28dcSAndrew Trick   SC.ItinClassDef = ItinClassDef;
67676686496SAndrew Trick   SC.Writes = OperWrites;
67776686496SAndrew Trick   SC.Reads = OperReads;
67876686496SAndrew Trick   SC.ProcIndices = ProcIndices;
67976686496SAndrew Trick 
68076686496SAndrew Trick   return Idx;
68176686496SAndrew Trick }
68276686496SAndrew Trick 
68376686496SAndrew Trick // Create classes for each set of opcodes that are in the same InstReadWrite
68476686496SAndrew Trick // definition across all processors.
68576686496SAndrew Trick void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) {
68676686496SAndrew Trick   // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that
68776686496SAndrew Trick   // intersects with an existing class via a previous InstRWDef. Instrs that do
68876686496SAndrew Trick   // not intersect with an existing class refer back to their former class as
68976686496SAndrew Trick   // determined from ItinDef or SchedRW.
69076686496SAndrew Trick   SmallVector<std::pair<unsigned, SmallVector<Record *, 8>>, 4> ClassInstrs;
69176686496SAndrew Trick   // Sort Instrs into sets.
6929e1deb69SAndrew Trick   const RecVec *InstDefs = Sets.expand(InstRWDef);
6939e1deb69SAndrew Trick   if (InstDefs->empty())
694635debe8SJoerg Sonnenberger     PrintFatalError(InstRWDef->getLoc(), "No matching instruction opcodes");
6959e1deb69SAndrew Trick 
6969e1deb69SAndrew Trick   for (RecIter I = InstDefs->begin(), E = InstDefs->end(); I != E; ++I) {
69776686496SAndrew Trick     InstClassMapTy::const_iterator Pos = InstrClassMap.find(*I);
698bf8a28dcSAndrew Trick     if (Pos == InstrClassMap.end())
699bf8a28dcSAndrew Trick       PrintFatalError((*I)->getLoc(), "No sched class for instruction.");
700bf8a28dcSAndrew Trick     unsigned SCIdx = Pos->second;
70176686496SAndrew Trick     unsigned CIdx = 0, CEnd = ClassInstrs.size();
70276686496SAndrew Trick     for (; CIdx != CEnd; ++CIdx) {
70376686496SAndrew Trick       if (ClassInstrs[CIdx].first == SCIdx)
70476686496SAndrew Trick         break;
70576686496SAndrew Trick     }
70676686496SAndrew Trick     if (CIdx == CEnd) {
70776686496SAndrew Trick       ClassInstrs.resize(CEnd + 1);
70876686496SAndrew Trick       ClassInstrs[CIdx].first = SCIdx;
70976686496SAndrew Trick     }
71076686496SAndrew Trick     ClassInstrs[CIdx].second.push_back(*I);
71176686496SAndrew Trick   }
71276686496SAndrew Trick   // For each set of Instrs, create a new class if necessary, and map or remap
71376686496SAndrew Trick   // the Instrs to it.
71476686496SAndrew Trick   unsigned CIdx = 0, CEnd = ClassInstrs.size();
71576686496SAndrew Trick   for (; CIdx != CEnd; ++CIdx) {
71676686496SAndrew Trick     unsigned OldSCIdx = ClassInstrs[CIdx].first;
71776686496SAndrew Trick     ArrayRef<Record*> InstDefs = ClassInstrs[CIdx].second;
71876686496SAndrew Trick     // If the all instrs in the current class are accounted for, then leave
71976686496SAndrew Trick     // them mapped to their old class.
72078a08517SAndrew Trick     if (OldSCIdx) {
72178a08517SAndrew Trick       const RecVec &RWDefs = SchedClasses[OldSCIdx].InstRWs;
72278a08517SAndrew Trick       if (!RWDefs.empty()) {
72378a08517SAndrew Trick         const RecVec *OrigInstDefs = Sets.expand(RWDefs[0]);
72478a08517SAndrew Trick         unsigned OrigNumInstrs = 0;
725*67b042c2SJaved Absar         for (Record *OIDef : make_range(OrigInstDefs->begin(), OrigInstDefs->end())) {
726*67b042c2SJaved Absar           if (InstrClassMap[OIDef] == OldSCIdx)
72778a08517SAndrew Trick             ++OrigNumInstrs;
72878a08517SAndrew Trick         }
72978a08517SAndrew Trick         if (OrigNumInstrs == InstDefs.size()) {
73076686496SAndrew Trick           assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 &&
73176686496SAndrew Trick                  "expected a generic SchedClass");
73278a08517SAndrew Trick           DEBUG(dbgs() << "InstRW: Reuse SC " << OldSCIdx << ":"
73378a08517SAndrew Trick                 << SchedClasses[OldSCIdx].Name << " on "
73478a08517SAndrew Trick                 << InstRWDef->getValueAsDef("SchedModel")->getName() << "\n");
73578a08517SAndrew Trick           SchedClasses[OldSCIdx].InstRWs.push_back(InstRWDef);
73676686496SAndrew Trick           continue;
73776686496SAndrew Trick         }
73878a08517SAndrew Trick       }
73978a08517SAndrew Trick     }
74076686496SAndrew Trick     unsigned SCIdx = SchedClasses.size();
74176686496SAndrew Trick     SchedClasses.resize(SCIdx+1);
74276686496SAndrew Trick     CodeGenSchedClass &SC = SchedClasses.back();
743bf8a28dcSAndrew Trick     SC.Index = SCIdx;
74476686496SAndrew Trick     SC.Name = createSchedClassName(InstDefs);
74578a08517SAndrew Trick     DEBUG(dbgs() << "InstRW: New SC " << SCIdx << ":" << SC.Name << " on "
74678a08517SAndrew Trick           << InstRWDef->getValueAsDef("SchedModel")->getName() << "\n");
74778a08517SAndrew Trick 
74876686496SAndrew Trick     // Preserve ItinDef and Writes/Reads for processors without an InstRW entry.
74976686496SAndrew Trick     SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef;
75076686496SAndrew Trick     SC.Writes = SchedClasses[OldSCIdx].Writes;
75176686496SAndrew Trick     SC.Reads = SchedClasses[OldSCIdx].Reads;
75276686496SAndrew Trick     SC.ProcIndices.push_back(0);
75376686496SAndrew Trick     // Map each Instr to this new class.
75476686496SAndrew Trick     // Note that InstDefs may be a smaller list than InstRWDef's "Instrs".
7559e1deb69SAndrew Trick     Record *RWModelDef = InstRWDef->getValueAsDef("SchedModel");
7569e1deb69SAndrew Trick     SmallSet<unsigned, 4> RemappedClassIDs;
75776686496SAndrew Trick     for (ArrayRef<Record*>::const_iterator
75876686496SAndrew Trick            II = InstDefs.begin(), IE = InstDefs.end(); II != IE; ++II) {
75976686496SAndrew Trick       unsigned OldSCIdx = InstrClassMap[*II];
76070573dcdSDavid Blaikie       if (OldSCIdx && RemappedClassIDs.insert(OldSCIdx).second) {
7619e1deb69SAndrew Trick         for (RecIter RI = SchedClasses[OldSCIdx].InstRWs.begin(),
7629e1deb69SAndrew Trick                RE = SchedClasses[OldSCIdx].InstRWs.end(); RI != RE; ++RI) {
7639e1deb69SAndrew Trick           if ((*RI)->getValueAsDef("SchedModel") == RWModelDef) {
764635debe8SJoerg Sonnenberger             PrintFatalError(InstRWDef->getLoc(), "Overlapping InstRW def " +
7659e1deb69SAndrew Trick                           (*II)->getName() + " also matches " +
7669e1deb69SAndrew Trick                           (*RI)->getValue("Instrs")->getValue()->getAsString());
7679e1deb69SAndrew Trick           }
7689e1deb69SAndrew Trick           assert(*RI != InstRWDef && "SchedClass has duplicate InstRW def");
7699e1deb69SAndrew Trick           SC.InstRWs.push_back(*RI);
7709e1deb69SAndrew Trick         }
77176686496SAndrew Trick       }
77276686496SAndrew Trick       InstrClassMap[*II] = SCIdx;
77376686496SAndrew Trick     }
77476686496SAndrew Trick     SC.InstRWs.push_back(InstRWDef);
77576686496SAndrew Trick   }
77687255e34SAndrew Trick }
77787255e34SAndrew Trick 
778bf8a28dcSAndrew Trick // True if collectProcItins found anything.
779bf8a28dcSAndrew Trick bool CodeGenSchedModels::hasItineraries() const {
780*67b042c2SJaved Absar   for (const CodeGenProcModel &PM : make_range(procModelBegin(),procModelEnd())) {
781*67b042c2SJaved Absar     if (PM.hasItineraries())
782bf8a28dcSAndrew Trick       return true;
783bf8a28dcSAndrew Trick   }
784bf8a28dcSAndrew Trick   return false;
785bf8a28dcSAndrew Trick }
786bf8a28dcSAndrew Trick 
78787255e34SAndrew Trick // Gather the processor itineraries.
78876686496SAndrew Trick void CodeGenSchedModels::collectProcItins() {
7898037233bSJoel Jones   DEBUG(dbgs() << "\n+++ PROBLEM ITINERARIES (collectProcItins) +++\n");
7908a417c1fSCraig Topper   for (CodeGenProcModel &ProcModel : ProcModels) {
791bf8a28dcSAndrew Trick     if (!ProcModel.hasItineraries())
79276686496SAndrew Trick       continue;
79387255e34SAndrew Trick 
794bf8a28dcSAndrew Trick     RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID");
795bf8a28dcSAndrew Trick     assert(!ItinRecords.empty() && "ProcModel.hasItineraries is incorrect");
796bf8a28dcSAndrew Trick 
797bf8a28dcSAndrew Trick     // Populate ItinDefList with Itinerary records.
798bf8a28dcSAndrew Trick     ProcModel.ItinDefList.resize(NumInstrSchedClasses);
79987255e34SAndrew Trick 
80087255e34SAndrew Trick     // Insert each itinerary data record in the correct position within
80187255e34SAndrew Trick     // the processor model's ItinDefList.
80287255e34SAndrew Trick     for (unsigned i = 0, N = ItinRecords.size(); i < N; i++) {
80387255e34SAndrew Trick       Record *ItinData = ItinRecords[i];
80487255e34SAndrew Trick       Record *ItinDef = ItinData->getValueAsDef("TheClass");
805e7bac5f5SAndrew Trick       bool FoundClass = false;
806e7bac5f5SAndrew Trick       for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd();
807e7bac5f5SAndrew Trick            SCI != SCE; ++SCI) {
808e7bac5f5SAndrew Trick         // Multiple SchedClasses may share an itinerary. Update all of them.
809bf8a28dcSAndrew Trick         if (SCI->ItinClassDef == ItinDef) {
810bf8a28dcSAndrew Trick           ProcModel.ItinDefList[SCI->Index] = ItinData;
811e7bac5f5SAndrew Trick           FoundClass = true;
81287255e34SAndrew Trick         }
813bf8a28dcSAndrew Trick       }
814e7bac5f5SAndrew Trick       if (!FoundClass) {
815bf8a28dcSAndrew Trick         DEBUG(dbgs() << ProcModel.ItinsDef->getName()
816bf8a28dcSAndrew Trick               << " missing class for itinerary " << ItinDef->getName() << '\n');
817bf8a28dcSAndrew Trick       }
81887255e34SAndrew Trick     }
81987255e34SAndrew Trick     // Check for missing itinerary entries.
82087255e34SAndrew Trick     assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec");
82176686496SAndrew Trick     DEBUG(
82287255e34SAndrew Trick       for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) {
82387255e34SAndrew Trick         if (!ProcModel.ItinDefList[i])
82476686496SAndrew Trick           dbgs() << ProcModel.ItinsDef->getName()
82576686496SAndrew Trick                  << " missing itinerary for class "
82676686496SAndrew Trick                  << SchedClasses[i].Name << '\n';
82776686496SAndrew Trick       });
82887255e34SAndrew Trick   }
82987255e34SAndrew Trick }
83076686496SAndrew Trick 
83176686496SAndrew Trick // Gather the read/write types for each itinerary class.
83276686496SAndrew Trick void CodeGenSchedModels::collectProcItinRW() {
83376686496SAndrew Trick   RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
83476686496SAndrew Trick   std::sort(ItinRWDefs.begin(), ItinRWDefs.end(), LessRecord());
83576686496SAndrew Trick   for (RecIter II = ItinRWDefs.begin(), IE = ItinRWDefs.end(); II != IE; ++II) {
83676686496SAndrew Trick     if (!(*II)->getValueInit("SchedModel")->isComplete())
837635debe8SJoerg Sonnenberger       PrintFatalError((*II)->getLoc(), "SchedModel is undefined");
83876686496SAndrew Trick     Record *ModelDef = (*II)->getValueAsDef("SchedModel");
83976686496SAndrew Trick     ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef);
84076686496SAndrew Trick     if (I == ProcModelMap.end()) {
841635debe8SJoerg Sonnenberger       PrintFatalError((*II)->getLoc(), "Undefined SchedMachineModel "
84276686496SAndrew Trick                     + ModelDef->getName());
84376686496SAndrew Trick     }
84476686496SAndrew Trick     ProcModels[I->second].ItinRWDefs.push_back(*II);
84576686496SAndrew Trick   }
84676686496SAndrew Trick }
84776686496SAndrew Trick 
8485f95c9afSSimon Dardis // Gather the unsupported features for processor models.
8495f95c9afSSimon Dardis void CodeGenSchedModels::collectProcUnsupportedFeatures() {
8505f95c9afSSimon Dardis   for (CodeGenProcModel &ProcModel : ProcModels) {
8515f95c9afSSimon Dardis     for (Record *Pred : ProcModel.ModelDef->getValueAsListOfDefs("UnsupportedFeatures")) {
8525f95c9afSSimon Dardis        ProcModel.UnsupportedFeaturesDefs.push_back(Pred);
8535f95c9afSSimon Dardis     }
8545f95c9afSSimon Dardis   }
8555f95c9afSSimon Dardis }
8565f95c9afSSimon Dardis 
85733401e84SAndrew Trick /// Infer new classes from existing classes. In the process, this may create new
85833401e84SAndrew Trick /// SchedWrites from sequences of existing SchedWrites.
85933401e84SAndrew Trick void CodeGenSchedModels::inferSchedClasses() {
8608037233bSJoel Jones   DEBUG(dbgs() << "\n+++ INFERRING SCHED CLASSES (inferSchedClasses) +++\n");
861bf8a28dcSAndrew Trick   DEBUG(dbgs() << NumInstrSchedClasses << " instr sched classes.\n");
862bf8a28dcSAndrew Trick 
86333401e84SAndrew Trick   // Visit all existing classes and newly created classes.
86433401e84SAndrew Trick   for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) {
865bf8a28dcSAndrew Trick     assert(SchedClasses[Idx].Index == Idx && "bad SCIdx");
866bf8a28dcSAndrew Trick 
86733401e84SAndrew Trick     if (SchedClasses[Idx].ItinClassDef)
86833401e84SAndrew Trick       inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx);
869bf8a28dcSAndrew Trick     if (!SchedClasses[Idx].InstRWs.empty())
87033401e84SAndrew Trick       inferFromInstRWs(Idx);
871bf8a28dcSAndrew Trick     if (!SchedClasses[Idx].Writes.empty()) {
87233401e84SAndrew Trick       inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads,
87333401e84SAndrew Trick                   Idx, SchedClasses[Idx].ProcIndices);
87433401e84SAndrew Trick     }
87533401e84SAndrew Trick     assert(SchedClasses.size() < (NumInstrSchedClasses*6) &&
87633401e84SAndrew Trick            "too many SchedVariants");
87733401e84SAndrew Trick   }
87833401e84SAndrew Trick }
87933401e84SAndrew Trick 
88033401e84SAndrew Trick /// Infer classes from per-processor itinerary resources.
88133401e84SAndrew Trick void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef,
88233401e84SAndrew Trick                                             unsigned FromClassIdx) {
88333401e84SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
88433401e84SAndrew Trick     const CodeGenProcModel &PM = ProcModels[PIdx];
88533401e84SAndrew Trick     // For all ItinRW entries.
88633401e84SAndrew Trick     bool HasMatch = false;
88733401e84SAndrew Trick     for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
88833401e84SAndrew Trick          II != IE; ++II) {
88933401e84SAndrew Trick       RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
89033401e84SAndrew Trick       if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
89133401e84SAndrew Trick         continue;
89233401e84SAndrew Trick       if (HasMatch)
893635debe8SJoerg Sonnenberger         PrintFatalError((*II)->getLoc(), "Duplicate itinerary class "
89433401e84SAndrew Trick                       + ItinClassDef->getName()
89533401e84SAndrew Trick                       + " in ItinResources for " + PM.ModelName);
89633401e84SAndrew Trick       HasMatch = true;
89733401e84SAndrew Trick       IdxVec Writes, Reads;
89833401e84SAndrew Trick       findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
89933401e84SAndrew Trick       IdxVec ProcIndices(1, PIdx);
90033401e84SAndrew Trick       inferFromRW(Writes, Reads, FromClassIdx, ProcIndices);
90133401e84SAndrew Trick     }
90233401e84SAndrew Trick   }
90333401e84SAndrew Trick }
90433401e84SAndrew Trick 
90533401e84SAndrew Trick /// Infer classes from per-processor InstReadWrite definitions.
90633401e84SAndrew Trick void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) {
90758bd79c4SBenjamin Kramer   for (unsigned I = 0, E = SchedClasses[SCIdx].InstRWs.size(); I != E; ++I) {
908b22643a4SBenjamin Kramer     assert(SchedClasses[SCIdx].InstRWs.size() == E && "InstrRWs was mutated!");
90958bd79c4SBenjamin Kramer     Record *Rec = SchedClasses[SCIdx].InstRWs[I];
91058bd79c4SBenjamin Kramer     const RecVec *InstDefs = Sets.expand(Rec);
9119e1deb69SAndrew Trick     RecIter II = InstDefs->begin(), IE = InstDefs->end();
91233401e84SAndrew Trick     for (; II != IE; ++II) {
91333401e84SAndrew Trick       if (InstrClassMap[*II] == SCIdx)
91433401e84SAndrew Trick         break;
91533401e84SAndrew Trick     }
91633401e84SAndrew Trick     // If this class no longer has any instructions mapped to it, it has become
91733401e84SAndrew Trick     // irrelevant.
91833401e84SAndrew Trick     if (II == IE)
91933401e84SAndrew Trick       continue;
92033401e84SAndrew Trick     IdxVec Writes, Reads;
92158bd79c4SBenjamin Kramer     findRWs(Rec->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
92258bd79c4SBenjamin Kramer     unsigned PIdx = getProcModel(Rec->getValueAsDef("SchedModel")).Index;
92333401e84SAndrew Trick     IdxVec ProcIndices(1, PIdx);
92458bd79c4SBenjamin Kramer     inferFromRW(Writes, Reads, SCIdx, ProcIndices); // May mutate SchedClasses.
92533401e84SAndrew Trick   }
92633401e84SAndrew Trick }
92733401e84SAndrew Trick 
92833401e84SAndrew Trick namespace {
929a3fe70d2SEugene Zelenko 
9309257b8f8SAndrew Trick // Helper for substituteVariantOperand.
9319257b8f8SAndrew Trick struct TransVariant {
932da984b1aSAndrew Trick   Record *VarOrSeqDef;  // Variant or sequence.
933da984b1aSAndrew Trick   unsigned RWIdx;       // Index of this variant or sequence's matched type.
9349257b8f8SAndrew Trick   unsigned ProcIdx;     // Processor model index or zero for any.
9359257b8f8SAndrew Trick   unsigned TransVecIdx; // Index into PredTransitions::TransVec.
9369257b8f8SAndrew Trick 
9379257b8f8SAndrew Trick   TransVariant(Record *def, unsigned rwi, unsigned pi, unsigned ti):
938da984b1aSAndrew Trick     VarOrSeqDef(def), RWIdx(rwi), ProcIdx(pi), TransVecIdx(ti) {}
9399257b8f8SAndrew Trick };
9409257b8f8SAndrew Trick 
94133401e84SAndrew Trick // Associate a predicate with the SchedReadWrite that it guards.
94233401e84SAndrew Trick // RWIdx is the index of the read/write variant.
94333401e84SAndrew Trick struct PredCheck {
94433401e84SAndrew Trick   bool IsRead;
94533401e84SAndrew Trick   unsigned RWIdx;
94633401e84SAndrew Trick   Record *Predicate;
94733401e84SAndrew Trick 
94833401e84SAndrew Trick   PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {}
94933401e84SAndrew Trick };
95033401e84SAndrew Trick 
95133401e84SAndrew Trick // A Predicate transition is a list of RW sequences guarded by a PredTerm.
95233401e84SAndrew Trick struct PredTransition {
95333401e84SAndrew Trick   // A predicate term is a conjunction of PredChecks.
95433401e84SAndrew Trick   SmallVector<PredCheck, 4> PredTerm;
95533401e84SAndrew Trick   SmallVector<SmallVector<unsigned,4>, 16> WriteSequences;
95633401e84SAndrew Trick   SmallVector<SmallVector<unsigned,4>, 16> ReadSequences;
9579257b8f8SAndrew Trick   SmallVector<unsigned, 4> ProcIndices;
95833401e84SAndrew Trick };
95933401e84SAndrew Trick 
96033401e84SAndrew Trick // Encapsulate a set of partially constructed transitions.
96133401e84SAndrew Trick // The results are built by repeated calls to substituteVariants.
96233401e84SAndrew Trick class PredTransitions {
96333401e84SAndrew Trick   CodeGenSchedModels &SchedModels;
96433401e84SAndrew Trick 
96533401e84SAndrew Trick public:
96633401e84SAndrew Trick   std::vector<PredTransition> TransVec;
96733401e84SAndrew Trick 
96833401e84SAndrew Trick   PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {}
96933401e84SAndrew Trick 
97033401e84SAndrew Trick   void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq,
97133401e84SAndrew Trick                                 bool IsRead, unsigned StartIdx);
97233401e84SAndrew Trick 
97333401e84SAndrew Trick   void substituteVariants(const PredTransition &Trans);
97433401e84SAndrew Trick 
97533401e84SAndrew Trick #ifndef NDEBUG
97633401e84SAndrew Trick   void dump() const;
97733401e84SAndrew Trick #endif
97833401e84SAndrew Trick 
97933401e84SAndrew Trick private:
98033401e84SAndrew Trick   bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term);
981da984b1aSAndrew Trick   void getIntersectingVariants(
982da984b1aSAndrew Trick     const CodeGenSchedRW &SchedRW, unsigned TransIdx,
983da984b1aSAndrew Trick     std::vector<TransVariant> &IntersectingVariants);
9849257b8f8SAndrew Trick   void pushVariant(const TransVariant &VInfo, bool IsRead);
98533401e84SAndrew Trick };
986a3fe70d2SEugene Zelenko 
987a3fe70d2SEugene Zelenko } // end anonymous namespace
98833401e84SAndrew Trick 
98933401e84SAndrew Trick // Return true if this predicate is mutually exclusive with a PredTerm. This
99033401e84SAndrew Trick // degenerates into checking if the predicate is mutually exclusive with any
99133401e84SAndrew Trick // predicate in the Term's conjunction.
99233401e84SAndrew Trick //
99333401e84SAndrew Trick // All predicates associated with a given SchedRW are considered mutually
99433401e84SAndrew Trick // exclusive. This should work even if the conditions expressed by the
99533401e84SAndrew Trick // predicates are not exclusive because the predicates for a given SchedWrite
99633401e84SAndrew Trick // are always checked in the order they are defined in the .td file. Later
99733401e84SAndrew Trick // conditions implicitly negate any prior condition.
99833401e84SAndrew Trick bool PredTransitions::mutuallyExclusive(Record *PredDef,
99933401e84SAndrew Trick                                         ArrayRef<PredCheck> Term) {
100033401e84SAndrew Trick   for (ArrayRef<PredCheck>::iterator I = Term.begin(), E = Term.end();
100133401e84SAndrew Trick        I != E; ++I) {
100233401e84SAndrew Trick     if (I->Predicate == PredDef)
100333401e84SAndrew Trick       return false;
100433401e84SAndrew Trick 
100533401e84SAndrew Trick     const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(I->RWIdx, I->IsRead);
100633401e84SAndrew Trick     assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant");
100733401e84SAndrew Trick     RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants");
100833401e84SAndrew Trick     for (RecIter VI = Variants.begin(), VE = Variants.end(); VI != VE; ++VI) {
100933401e84SAndrew Trick       if ((*VI)->getValueAsDef("Predicate") == PredDef)
101033401e84SAndrew Trick         return true;
101133401e84SAndrew Trick     }
101233401e84SAndrew Trick   }
101333401e84SAndrew Trick   return false;
101433401e84SAndrew Trick }
101533401e84SAndrew Trick 
1016da984b1aSAndrew Trick static bool hasAliasedVariants(const CodeGenSchedRW &RW,
1017da984b1aSAndrew Trick                                CodeGenSchedModels &SchedModels) {
1018da984b1aSAndrew Trick   if (RW.HasVariants)
1019da984b1aSAndrew Trick     return true;
1020da984b1aSAndrew Trick 
1021da984b1aSAndrew Trick   for (RecIter I = RW.Aliases.begin(), E = RW.Aliases.end(); I != E; ++I) {
1022da984b1aSAndrew Trick     const CodeGenSchedRW &AliasRW =
1023da984b1aSAndrew Trick       SchedModels.getSchedRW((*I)->getValueAsDef("AliasRW"));
1024da984b1aSAndrew Trick     if (AliasRW.HasVariants)
1025da984b1aSAndrew Trick       return true;
1026da984b1aSAndrew Trick     if (AliasRW.IsSequence) {
1027da984b1aSAndrew Trick       IdxVec ExpandedRWs;
1028da984b1aSAndrew Trick       SchedModels.expandRWSequence(AliasRW.Index, ExpandedRWs, AliasRW.IsRead);
1029da984b1aSAndrew Trick       for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end();
1030da984b1aSAndrew Trick            SI != SE; ++SI) {
1031da984b1aSAndrew Trick         if (hasAliasedVariants(SchedModels.getSchedRW(*SI, AliasRW.IsRead),
1032da984b1aSAndrew Trick                                SchedModels)) {
1033da984b1aSAndrew Trick           return true;
1034da984b1aSAndrew Trick         }
1035da984b1aSAndrew Trick       }
1036da984b1aSAndrew Trick     }
1037da984b1aSAndrew Trick   }
1038da984b1aSAndrew Trick   return false;
1039da984b1aSAndrew Trick }
1040da984b1aSAndrew Trick 
1041da984b1aSAndrew Trick static bool hasVariant(ArrayRef<PredTransition> Transitions,
1042da984b1aSAndrew Trick                        CodeGenSchedModels &SchedModels) {
1043da984b1aSAndrew Trick   for (ArrayRef<PredTransition>::iterator
1044da984b1aSAndrew Trick          PTI = Transitions.begin(), PTE = Transitions.end();
1045da984b1aSAndrew Trick        PTI != PTE; ++PTI) {
1046da984b1aSAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
1047da984b1aSAndrew Trick            WSI = PTI->WriteSequences.begin(), WSE = PTI->WriteSequences.end();
1048da984b1aSAndrew Trick          WSI != WSE; ++WSI) {
1049da984b1aSAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
1050da984b1aSAndrew Trick              WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
1051da984b1aSAndrew Trick         if (hasAliasedVariants(SchedModels.getSchedWrite(*WI), SchedModels))
1052da984b1aSAndrew Trick           return true;
1053da984b1aSAndrew Trick       }
1054da984b1aSAndrew Trick     }
1055da984b1aSAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
1056da984b1aSAndrew Trick            RSI = PTI->ReadSequences.begin(), RSE = PTI->ReadSequences.end();
1057da984b1aSAndrew Trick          RSI != RSE; ++RSI) {
1058da984b1aSAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
1059da984b1aSAndrew Trick              RI = RSI->begin(), RE = RSI->end(); RI != RE; ++RI) {
1060da984b1aSAndrew Trick         if (hasAliasedVariants(SchedModels.getSchedRead(*RI), SchedModels))
1061da984b1aSAndrew Trick           return true;
1062da984b1aSAndrew Trick       }
1063da984b1aSAndrew Trick     }
1064da984b1aSAndrew Trick   }
1065da984b1aSAndrew Trick   return false;
1066da984b1aSAndrew Trick }
1067da984b1aSAndrew Trick 
1068da984b1aSAndrew Trick // Populate IntersectingVariants with any variants or aliased sequences of the
1069da984b1aSAndrew Trick // given SchedRW whose processor indices and predicates are not mutually
1070d97ff1fcSAndrew Trick // exclusive with the given transition.
1071da984b1aSAndrew Trick void PredTransitions::getIntersectingVariants(
1072da984b1aSAndrew Trick   const CodeGenSchedRW &SchedRW, unsigned TransIdx,
1073da984b1aSAndrew Trick   std::vector<TransVariant> &IntersectingVariants) {
1074da984b1aSAndrew Trick 
1075d97ff1fcSAndrew Trick   bool GenericRW = false;
1076d97ff1fcSAndrew Trick 
1077da984b1aSAndrew Trick   std::vector<TransVariant> Variants;
1078da984b1aSAndrew Trick   if (SchedRW.HasVariants) {
1079da984b1aSAndrew Trick     unsigned VarProcIdx = 0;
1080da984b1aSAndrew Trick     if (SchedRW.TheDef->getValueInit("SchedModel")->isComplete()) {
1081da984b1aSAndrew Trick       Record *ModelDef = SchedRW.TheDef->getValueAsDef("SchedModel");
1082da984b1aSAndrew Trick       VarProcIdx = SchedModels.getProcModel(ModelDef).Index;
1083da984b1aSAndrew Trick     }
1084da984b1aSAndrew Trick     // Push each variant. Assign TransVecIdx later.
1085da984b1aSAndrew Trick     const RecVec VarDefs = SchedRW.TheDef->getValueAsListOfDefs("Variants");
1086da984b1aSAndrew Trick     for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI)
1087da984b1aSAndrew Trick       Variants.push_back(TransVariant(*RI, SchedRW.Index, VarProcIdx, 0));
1088d97ff1fcSAndrew Trick     if (VarProcIdx == 0)
1089d97ff1fcSAndrew Trick       GenericRW = true;
1090da984b1aSAndrew Trick   }
1091da984b1aSAndrew Trick   for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
1092da984b1aSAndrew Trick        AI != AE; ++AI) {
1093da984b1aSAndrew Trick     // If either the SchedAlias itself or the SchedReadWrite that it aliases
1094da984b1aSAndrew Trick     // to is defined within a processor model, constrain all variants to
1095da984b1aSAndrew Trick     // that processor.
1096da984b1aSAndrew Trick     unsigned AliasProcIdx = 0;
1097da984b1aSAndrew Trick     if ((*AI)->getValueInit("SchedModel")->isComplete()) {
1098da984b1aSAndrew Trick       Record *ModelDef = (*AI)->getValueAsDef("SchedModel");
1099da984b1aSAndrew Trick       AliasProcIdx = SchedModels.getProcModel(ModelDef).Index;
1100da984b1aSAndrew Trick     }
1101da984b1aSAndrew Trick     const CodeGenSchedRW &AliasRW =
1102da984b1aSAndrew Trick       SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW"));
1103da984b1aSAndrew Trick 
1104da984b1aSAndrew Trick     if (AliasRW.HasVariants) {
1105da984b1aSAndrew Trick       const RecVec VarDefs = AliasRW.TheDef->getValueAsListOfDefs("Variants");
1106da984b1aSAndrew Trick       for (RecIter RI = VarDefs.begin(), RE = VarDefs.end(); RI != RE; ++RI)
1107da984b1aSAndrew Trick         Variants.push_back(TransVariant(*RI, AliasRW.Index, AliasProcIdx, 0));
1108da984b1aSAndrew Trick     }
1109da984b1aSAndrew Trick     if (AliasRW.IsSequence) {
1110da984b1aSAndrew Trick       Variants.push_back(
1111da984b1aSAndrew Trick         TransVariant(AliasRW.TheDef, SchedRW.Index, AliasProcIdx, 0));
1112da984b1aSAndrew Trick     }
1113d97ff1fcSAndrew Trick     if (AliasProcIdx == 0)
1114d97ff1fcSAndrew Trick       GenericRW = true;
1115da984b1aSAndrew Trick   }
1116da984b1aSAndrew Trick   for (unsigned VIdx = 0, VEnd = Variants.size(); VIdx != VEnd; ++VIdx) {
1117da984b1aSAndrew Trick     TransVariant &Variant = Variants[VIdx];
1118da984b1aSAndrew Trick     // Don't expand variants if the processor models don't intersect.
1119da984b1aSAndrew Trick     // A zero processor index means any processor.
1120b94011fdSCraig Topper     SmallVectorImpl<unsigned> &ProcIndices = TransVec[TransIdx].ProcIndices;
1121da984b1aSAndrew Trick     if (ProcIndices[0] && Variants[VIdx].ProcIdx) {
1122da984b1aSAndrew Trick       unsigned Cnt = std::count(ProcIndices.begin(), ProcIndices.end(),
1123da984b1aSAndrew Trick                                 Variant.ProcIdx);
1124da984b1aSAndrew Trick       if (!Cnt)
1125da984b1aSAndrew Trick         continue;
1126da984b1aSAndrew Trick       if (Cnt > 1) {
1127da984b1aSAndrew Trick         const CodeGenProcModel &PM =
1128da984b1aSAndrew Trick           *(SchedModels.procModelBegin() + Variant.ProcIdx);
1129635debe8SJoerg Sonnenberger         PrintFatalError(Variant.VarOrSeqDef->getLoc(),
1130635debe8SJoerg Sonnenberger                         "Multiple variants defined for processor " +
1131635debe8SJoerg Sonnenberger                         PM.ModelName +
1132da984b1aSAndrew Trick                         " Ensure only one SchedAlias exists per RW.");
1133da984b1aSAndrew Trick       }
1134da984b1aSAndrew Trick     }
1135da984b1aSAndrew Trick     if (Variant.VarOrSeqDef->isSubClassOf("SchedVar")) {
1136da984b1aSAndrew Trick       Record *PredDef = Variant.VarOrSeqDef->getValueAsDef("Predicate");
1137da984b1aSAndrew Trick       if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm))
1138da984b1aSAndrew Trick         continue;
1139da984b1aSAndrew Trick     }
1140da984b1aSAndrew Trick     if (IntersectingVariants.empty()) {
1141da984b1aSAndrew Trick       // The first variant builds on the existing transition.
1142da984b1aSAndrew Trick       Variant.TransVecIdx = TransIdx;
1143da984b1aSAndrew Trick       IntersectingVariants.push_back(Variant);
1144da984b1aSAndrew Trick     }
1145da984b1aSAndrew Trick     else {
1146da984b1aSAndrew Trick       // Push another copy of the current transition for more variants.
1147da984b1aSAndrew Trick       Variant.TransVecIdx = TransVec.size();
1148da984b1aSAndrew Trick       IntersectingVariants.push_back(Variant);
1149f6169d02SDan Gohman       TransVec.push_back(TransVec[TransIdx]);
1150da984b1aSAndrew Trick     }
1151da984b1aSAndrew Trick   }
1152d97ff1fcSAndrew Trick   if (GenericRW && IntersectingVariants.empty()) {
1153d97ff1fcSAndrew Trick     PrintFatalError(SchedRW.TheDef->getLoc(), "No variant of this type has "
1154d97ff1fcSAndrew Trick                     "a matching predicate on any processor");
1155d97ff1fcSAndrew Trick   }
1156da984b1aSAndrew Trick }
1157da984b1aSAndrew Trick 
11589257b8f8SAndrew Trick // Push the Reads/Writes selected by this variant onto the PredTransition
11599257b8f8SAndrew Trick // specified by VInfo.
11609257b8f8SAndrew Trick void PredTransitions::
11619257b8f8SAndrew Trick pushVariant(const TransVariant &VInfo, bool IsRead) {
11629257b8f8SAndrew Trick   PredTransition &Trans = TransVec[VInfo.TransVecIdx];
11639257b8f8SAndrew Trick 
11649257b8f8SAndrew Trick   // If this operand transition is reached through a processor-specific alias,
11659257b8f8SAndrew Trick   // then the whole transition is specific to this processor.
11669257b8f8SAndrew Trick   if (VInfo.ProcIdx != 0)
11679257b8f8SAndrew Trick     Trans.ProcIndices.assign(1, VInfo.ProcIdx);
11689257b8f8SAndrew Trick 
116933401e84SAndrew Trick   IdxVec SelectedRWs;
1170da984b1aSAndrew Trick   if (VInfo.VarOrSeqDef->isSubClassOf("SchedVar")) {
1171da984b1aSAndrew Trick     Record *PredDef = VInfo.VarOrSeqDef->getValueAsDef("Predicate");
1172da984b1aSAndrew Trick     Trans.PredTerm.push_back(PredCheck(IsRead, VInfo.RWIdx,PredDef));
1173da984b1aSAndrew Trick     RecVec SelectedDefs = VInfo.VarOrSeqDef->getValueAsListOfDefs("Selected");
117433401e84SAndrew Trick     SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead);
1175da984b1aSAndrew Trick   }
1176da984b1aSAndrew Trick   else {
1177da984b1aSAndrew Trick     assert(VInfo.VarOrSeqDef->isSubClassOf("WriteSequence") &&
1178da984b1aSAndrew Trick            "variant must be a SchedVariant or aliased WriteSequence");
1179da984b1aSAndrew Trick     SelectedRWs.push_back(SchedModels.getSchedRWIdx(VInfo.VarOrSeqDef, IsRead));
1180da984b1aSAndrew Trick   }
118133401e84SAndrew Trick 
11829257b8f8SAndrew Trick   const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(VInfo.RWIdx, IsRead);
118333401e84SAndrew Trick 
118433401e84SAndrew Trick   SmallVectorImpl<SmallVector<unsigned,4>> &RWSequences = IsRead
118533401e84SAndrew Trick     ? Trans.ReadSequences : Trans.WriteSequences;
118633401e84SAndrew Trick   if (SchedRW.IsVariadic) {
118733401e84SAndrew Trick     unsigned OperIdx = RWSequences.size()-1;
118833401e84SAndrew Trick     // Make N-1 copies of this transition's last sequence.
118933401e84SAndrew Trick     for (unsigned i = 1, e = SelectedRWs.size(); i != e; ++i) {
11903bd2524bSArnold Schwaighofer       // Create a temporary copy the vector could reallocate.
1191f84a03a5SArnold Schwaighofer       RWSequences.reserve(RWSequences.size() + 1);
1192f84a03a5SArnold Schwaighofer       RWSequences.push_back(RWSequences[OperIdx]);
119333401e84SAndrew Trick     }
119433401e84SAndrew Trick     // Push each of the N elements of the SelectedRWs onto a copy of the last
119533401e84SAndrew Trick     // sequence (split the current operand into N operands).
119633401e84SAndrew Trick     // Note that write sequences should be expanded within this loop--the entire
119733401e84SAndrew Trick     // sequence belongs to a single operand.
119833401e84SAndrew Trick     for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
119933401e84SAndrew Trick          RWI != RWE; ++RWI, ++OperIdx) {
120033401e84SAndrew Trick       IdxVec ExpandedRWs;
120133401e84SAndrew Trick       if (IsRead)
120233401e84SAndrew Trick         ExpandedRWs.push_back(*RWI);
120333401e84SAndrew Trick       else
120433401e84SAndrew Trick         SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
120533401e84SAndrew Trick       RWSequences[OperIdx].insert(RWSequences[OperIdx].end(),
120633401e84SAndrew Trick                                   ExpandedRWs.begin(), ExpandedRWs.end());
120733401e84SAndrew Trick     }
120833401e84SAndrew Trick     assert(OperIdx == RWSequences.size() && "missed a sequence");
120933401e84SAndrew Trick   }
121033401e84SAndrew Trick   else {
121133401e84SAndrew Trick     // Push this transition's expanded sequence onto this transition's last
121233401e84SAndrew Trick     // sequence (add to the current operand's sequence).
121333401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = RWSequences.back();
121433401e84SAndrew Trick     IdxVec ExpandedRWs;
121533401e84SAndrew Trick     for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
121633401e84SAndrew Trick          RWI != RWE; ++RWI) {
121733401e84SAndrew Trick       if (IsRead)
121833401e84SAndrew Trick         ExpandedRWs.push_back(*RWI);
121933401e84SAndrew Trick       else
122033401e84SAndrew Trick         SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
122133401e84SAndrew Trick     }
122233401e84SAndrew Trick     Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end());
122333401e84SAndrew Trick   }
122433401e84SAndrew Trick }
122533401e84SAndrew Trick 
122633401e84SAndrew Trick // RWSeq is a sequence of all Reads or all Writes for the next read or write
122733401e84SAndrew Trick // operand. StartIdx is an index into TransVec where partial results
12289257b8f8SAndrew Trick // starts. RWSeq must be applied to all transitions between StartIdx and the end
122933401e84SAndrew Trick // of TransVec.
123033401e84SAndrew Trick void PredTransitions::substituteVariantOperand(
123133401e84SAndrew Trick   const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) {
123233401e84SAndrew Trick 
123333401e84SAndrew Trick   // Visit each original RW within the current sequence.
123433401e84SAndrew Trick   for (SmallVectorImpl<unsigned>::const_iterator
123533401e84SAndrew Trick          RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) {
123633401e84SAndrew Trick     const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead);
123733401e84SAndrew Trick     // Push this RW on all partial PredTransitions or distribute variants.
123833401e84SAndrew Trick     // New PredTransitions may be pushed within this loop which should not be
123933401e84SAndrew Trick     // revisited (TransEnd must be loop invariant).
124033401e84SAndrew Trick     for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size();
124133401e84SAndrew Trick          TransIdx != TransEnd; ++TransIdx) {
124233401e84SAndrew Trick       // In the common case, push RW onto the current operand's sequence.
12439257b8f8SAndrew Trick       if (!hasAliasedVariants(SchedRW, SchedModels)) {
124433401e84SAndrew Trick         if (IsRead)
124533401e84SAndrew Trick           TransVec[TransIdx].ReadSequences.back().push_back(*RWI);
124633401e84SAndrew Trick         else
124733401e84SAndrew Trick           TransVec[TransIdx].WriteSequences.back().push_back(*RWI);
124833401e84SAndrew Trick         continue;
124933401e84SAndrew Trick       }
125033401e84SAndrew Trick       // Distribute this partial PredTransition across intersecting variants.
1251da984b1aSAndrew Trick       // This will push a copies of TransVec[TransIdx] on the back of TransVec.
12529257b8f8SAndrew Trick       std::vector<TransVariant> IntersectingVariants;
1253da984b1aSAndrew Trick       getIntersectingVariants(SchedRW, TransIdx, IntersectingVariants);
125433401e84SAndrew Trick       // Now expand each variant on top of its copy of the transition.
12559257b8f8SAndrew Trick       for (std::vector<TransVariant>::const_iterator
125633401e84SAndrew Trick              IVI = IntersectingVariants.begin(),
125733401e84SAndrew Trick              IVE = IntersectingVariants.end();
12589257b8f8SAndrew Trick            IVI != IVE; ++IVI) {
12599257b8f8SAndrew Trick         pushVariant(*IVI, IsRead);
12609257b8f8SAndrew Trick       }
126133401e84SAndrew Trick     }
126233401e84SAndrew Trick   }
126333401e84SAndrew Trick }
126433401e84SAndrew Trick 
126533401e84SAndrew Trick // For each variant of a Read/Write in Trans, substitute the sequence of
126633401e84SAndrew Trick // Read/Writes guarded by the variant. This is exponential in the number of
126733401e84SAndrew Trick // variant Read/Writes, but in practice detection of mutually exclusive
126833401e84SAndrew Trick // predicates should result in linear growth in the total number variants.
126933401e84SAndrew Trick //
127033401e84SAndrew Trick // This is one step in a breadth-first search of nested variants.
127133401e84SAndrew Trick void PredTransitions::substituteVariants(const PredTransition &Trans) {
127233401e84SAndrew Trick   // Build up a set of partial results starting at the back of
127333401e84SAndrew Trick   // PredTransitions. Remember the first new transition.
127433401e84SAndrew Trick   unsigned StartIdx = TransVec.size();
127533401e84SAndrew Trick   TransVec.resize(TransVec.size() + 1);
127633401e84SAndrew Trick   TransVec.back().PredTerm = Trans.PredTerm;
12779257b8f8SAndrew Trick   TransVec.back().ProcIndices = Trans.ProcIndices;
127833401e84SAndrew Trick 
127933401e84SAndrew Trick   // Visit each original write sequence.
128033401e84SAndrew Trick   for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
128133401e84SAndrew Trick          WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end();
128233401e84SAndrew Trick        WSI != WSE; ++WSI) {
128333401e84SAndrew Trick     // Push a new (empty) write sequence onto all partial Transitions.
128433401e84SAndrew Trick     for (std::vector<PredTransition>::iterator I =
128533401e84SAndrew Trick            TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
128633401e84SAndrew Trick       I->WriteSequences.resize(I->WriteSequences.size() + 1);
128733401e84SAndrew Trick     }
128833401e84SAndrew Trick     substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx);
128933401e84SAndrew Trick   }
129033401e84SAndrew Trick   // Visit each original read sequence.
129133401e84SAndrew Trick   for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
129233401e84SAndrew Trick          RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end();
129333401e84SAndrew Trick        RSI != RSE; ++RSI) {
129433401e84SAndrew Trick     // Push a new (empty) read sequence onto all partial Transitions.
129533401e84SAndrew Trick     for (std::vector<PredTransition>::iterator I =
129633401e84SAndrew Trick            TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
129733401e84SAndrew Trick       I->ReadSequences.resize(I->ReadSequences.size() + 1);
129833401e84SAndrew Trick     }
129933401e84SAndrew Trick     substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx);
130033401e84SAndrew Trick   }
130133401e84SAndrew Trick }
130233401e84SAndrew Trick 
130333401e84SAndrew Trick // Create a new SchedClass for each variant found by inferFromRW. Pass
130433401e84SAndrew Trick static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions,
13059257b8f8SAndrew Trick                                  unsigned FromClassIdx,
130633401e84SAndrew Trick                                  CodeGenSchedModels &SchedModels) {
130733401e84SAndrew Trick   // For each PredTransition, create a new CodeGenSchedTransition, which usually
130833401e84SAndrew Trick   // requires creating a new SchedClass.
130933401e84SAndrew Trick   for (ArrayRef<PredTransition>::iterator
131033401e84SAndrew Trick          I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) {
131133401e84SAndrew Trick     IdxVec OperWritesVariant;
131233401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
131333401e84SAndrew Trick            WSI = I->WriteSequences.begin(), WSE = I->WriteSequences.end();
131433401e84SAndrew Trick          WSI != WSE; ++WSI) {
131533401e84SAndrew Trick       // Create a new write representing the expanded sequence.
131633401e84SAndrew Trick       OperWritesVariant.push_back(
131733401e84SAndrew Trick         SchedModels.findOrInsertRW(*WSI, /*IsRead=*/false));
131833401e84SAndrew Trick     }
131933401e84SAndrew Trick     IdxVec OperReadsVariant;
132033401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
132133401e84SAndrew Trick            RSI = I->ReadSequences.begin(), RSE = I->ReadSequences.end();
132233401e84SAndrew Trick          RSI != RSE; ++RSI) {
13239257b8f8SAndrew Trick       // Create a new read representing the expanded sequence.
132433401e84SAndrew Trick       OperReadsVariant.push_back(
132533401e84SAndrew Trick         SchedModels.findOrInsertRW(*RSI, /*IsRead=*/true));
132633401e84SAndrew Trick     }
13279257b8f8SAndrew Trick     IdxVec ProcIndices(I->ProcIndices.begin(), I->ProcIndices.end());
132833401e84SAndrew Trick     CodeGenSchedTransition SCTrans;
132933401e84SAndrew Trick     SCTrans.ToClassIdx =
133024064771SCraig Topper       SchedModels.addSchedClass(/*ItinClassDef=*/nullptr, OperWritesVariant,
1331bf8a28dcSAndrew Trick                                 OperReadsVariant, ProcIndices);
133233401e84SAndrew Trick     SCTrans.ProcIndices = ProcIndices;
133333401e84SAndrew Trick     // The final PredTerm is unique set of predicates guarding the transition.
133433401e84SAndrew Trick     RecVec Preds;
133533401e84SAndrew Trick     for (SmallVectorImpl<PredCheck>::const_iterator
133633401e84SAndrew Trick            PI = I->PredTerm.begin(), PE = I->PredTerm.end(); PI != PE; ++PI) {
133733401e84SAndrew Trick       Preds.push_back(PI->Predicate);
133833401e84SAndrew Trick     }
133933401e84SAndrew Trick     RecIter PredsEnd = std::unique(Preds.begin(), Preds.end());
134033401e84SAndrew Trick     Preds.resize(PredsEnd - Preds.begin());
134133401e84SAndrew Trick     SCTrans.PredTerm = Preds;
134233401e84SAndrew Trick     SchedModels.getSchedClass(FromClassIdx).Transitions.push_back(SCTrans);
134333401e84SAndrew Trick   }
134433401e84SAndrew Trick }
134533401e84SAndrew Trick 
13469257b8f8SAndrew Trick // Create new SchedClasses for the given ReadWrite list. If any of the
13479257b8f8SAndrew Trick // ReadWrites refers to a SchedVariant, create a new SchedClass for each variant
13489257b8f8SAndrew Trick // of the ReadWrite list, following Aliases if necessary.
1349e1761952SBenjamin Kramer void CodeGenSchedModels::inferFromRW(ArrayRef<unsigned> OperWrites,
1350e1761952SBenjamin Kramer                                      ArrayRef<unsigned> OperReads,
135133401e84SAndrew Trick                                      unsigned FromClassIdx,
1352e1761952SBenjamin Kramer                                      ArrayRef<unsigned> ProcIndices) {
1353e97978f9SAndrew Trick   DEBUG(dbgs() << "INFER RW proc("; dumpIdxVec(ProcIndices); dbgs() << ") ");
135433401e84SAndrew Trick 
135533401e84SAndrew Trick   // Create a seed transition with an empty PredTerm and the expanded sequences
135633401e84SAndrew Trick   // of SchedWrites for the current SchedClass.
135733401e84SAndrew Trick   std::vector<PredTransition> LastTransitions;
135833401e84SAndrew Trick   LastTransitions.resize(1);
13599257b8f8SAndrew Trick   LastTransitions.back().ProcIndices.append(ProcIndices.begin(),
13609257b8f8SAndrew Trick                                             ProcIndices.end());
13619257b8f8SAndrew Trick 
1362e1761952SBenjamin Kramer   for (unsigned WriteIdx : OperWrites) {
136333401e84SAndrew Trick     IdxVec WriteSeq;
1364e1761952SBenjamin Kramer     expandRWSequence(WriteIdx, WriteSeq, /*IsRead=*/false);
136533401e84SAndrew Trick     unsigned Idx = LastTransitions[0].WriteSequences.size();
136633401e84SAndrew Trick     LastTransitions[0].WriteSequences.resize(Idx + 1);
136733401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences[Idx];
136833401e84SAndrew Trick     for (IdxIter WI = WriteSeq.begin(), WE = WriteSeq.end(); WI != WE; ++WI)
136933401e84SAndrew Trick       Seq.push_back(*WI);
137033401e84SAndrew Trick     DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
137133401e84SAndrew Trick   }
137233401e84SAndrew Trick   DEBUG(dbgs() << " Reads: ");
1373e1761952SBenjamin Kramer   for (unsigned ReadIdx : OperReads) {
137433401e84SAndrew Trick     IdxVec ReadSeq;
1375e1761952SBenjamin Kramer     expandRWSequence(ReadIdx, ReadSeq, /*IsRead=*/true);
137633401e84SAndrew Trick     unsigned Idx = LastTransitions[0].ReadSequences.size();
137733401e84SAndrew Trick     LastTransitions[0].ReadSequences.resize(Idx + 1);
137833401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences[Idx];
137933401e84SAndrew Trick     for (IdxIter RI = ReadSeq.begin(), RE = ReadSeq.end(); RI != RE; ++RI)
138033401e84SAndrew Trick       Seq.push_back(*RI);
138133401e84SAndrew Trick     DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
138233401e84SAndrew Trick   }
138333401e84SAndrew Trick   DEBUG(dbgs() << '\n');
138433401e84SAndrew Trick 
138533401e84SAndrew Trick   // Collect all PredTransitions for individual operands.
138633401e84SAndrew Trick   // Iterate until no variant writes remain.
138733401e84SAndrew Trick   while (hasVariant(LastTransitions, *this)) {
138833401e84SAndrew Trick     PredTransitions Transitions(*this);
138933401e84SAndrew Trick     for (std::vector<PredTransition>::const_iterator
139033401e84SAndrew Trick            I = LastTransitions.begin(), E = LastTransitions.end();
139133401e84SAndrew Trick          I != E; ++I) {
139233401e84SAndrew Trick       Transitions.substituteVariants(*I);
139333401e84SAndrew Trick     }
139433401e84SAndrew Trick     DEBUG(Transitions.dump());
139533401e84SAndrew Trick     LastTransitions.swap(Transitions.TransVec);
139633401e84SAndrew Trick   }
139733401e84SAndrew Trick   // If the first transition has no variants, nothing to do.
139833401e84SAndrew Trick   if (LastTransitions[0].PredTerm.empty())
139933401e84SAndrew Trick     return;
140033401e84SAndrew Trick 
140133401e84SAndrew Trick   // WARNING: We are about to mutate the SchedClasses vector. Do not refer to
140233401e84SAndrew Trick   // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions.
14039257b8f8SAndrew Trick   inferFromTransitions(LastTransitions, FromClassIdx, *this);
140433401e84SAndrew Trick }
140533401e84SAndrew Trick 
1406cf398b22SAndrew Trick // Check if any processor resource group contains all resource records in
1407cf398b22SAndrew Trick // SubUnits.
1408cf398b22SAndrew Trick bool CodeGenSchedModels::hasSuperGroup(RecVec &SubUnits, CodeGenProcModel &PM) {
1409cf398b22SAndrew Trick   for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) {
1410cf398b22SAndrew Trick     if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup"))
1411cf398b22SAndrew Trick       continue;
1412cf398b22SAndrew Trick     RecVec SuperUnits =
1413cf398b22SAndrew Trick       PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources");
1414cf398b22SAndrew Trick     RecIter RI = SubUnits.begin(), RE = SubUnits.end();
1415cf398b22SAndrew Trick     for ( ; RI != RE; ++RI) {
14160d955d0bSDavid Majnemer       if (!is_contained(SuperUnits, *RI)) {
1417cf398b22SAndrew Trick         break;
1418cf398b22SAndrew Trick       }
1419cf398b22SAndrew Trick     }
1420cf398b22SAndrew Trick     if (RI == RE)
1421cf398b22SAndrew Trick       return true;
1422cf398b22SAndrew Trick   }
1423cf398b22SAndrew Trick   return false;
1424cf398b22SAndrew Trick }
1425cf398b22SAndrew Trick 
1426cf398b22SAndrew Trick // Verify that overlapping groups have a common supergroup.
1427cf398b22SAndrew Trick void CodeGenSchedModels::verifyProcResourceGroups(CodeGenProcModel &PM) {
1428cf398b22SAndrew Trick   for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) {
1429cf398b22SAndrew Trick     if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup"))
1430cf398b22SAndrew Trick       continue;
1431cf398b22SAndrew Trick     RecVec CheckUnits =
1432cf398b22SAndrew Trick       PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources");
1433cf398b22SAndrew Trick     for (unsigned j = i+1; j < e; ++j) {
1434cf398b22SAndrew Trick       if (!PM.ProcResourceDefs[j]->isSubClassOf("ProcResGroup"))
1435cf398b22SAndrew Trick         continue;
1436cf398b22SAndrew Trick       RecVec OtherUnits =
1437cf398b22SAndrew Trick         PM.ProcResourceDefs[j]->getValueAsListOfDefs("Resources");
1438cf398b22SAndrew Trick       if (std::find_first_of(CheckUnits.begin(), CheckUnits.end(),
1439cf398b22SAndrew Trick                              OtherUnits.begin(), OtherUnits.end())
1440cf398b22SAndrew Trick           != CheckUnits.end()) {
1441cf398b22SAndrew Trick         // CheckUnits and OtherUnits overlap
1442cf398b22SAndrew Trick         OtherUnits.insert(OtherUnits.end(), CheckUnits.begin(),
1443cf398b22SAndrew Trick                           CheckUnits.end());
1444cf398b22SAndrew Trick         if (!hasSuperGroup(OtherUnits, PM)) {
1445cf398b22SAndrew Trick           PrintFatalError((PM.ProcResourceDefs[i])->getLoc(),
1446cf398b22SAndrew Trick                           "proc resource group overlaps with "
1447cf398b22SAndrew Trick                           + PM.ProcResourceDefs[j]->getName()
1448cf398b22SAndrew Trick                           + " but no supergroup contains both.");
1449cf398b22SAndrew Trick         }
1450cf398b22SAndrew Trick       }
1451cf398b22SAndrew Trick     }
1452cf398b22SAndrew Trick   }
1453cf398b22SAndrew Trick }
1454cf398b22SAndrew Trick 
14551e46d488SAndrew Trick // Collect and sort WriteRes, ReadAdvance, and ProcResources.
14561e46d488SAndrew Trick void CodeGenSchedModels::collectProcResources() {
14576b1fd9aaSMatthias Braun   ProcResourceDefs = Records.getAllDerivedDefinitions("ProcResourceUnits");
14586b1fd9aaSMatthias Braun   ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup");
14596b1fd9aaSMatthias Braun 
14601e46d488SAndrew Trick   // Add any subtarget-specific SchedReadWrites that are directly associated
14611e46d488SAndrew Trick   // with processor resources. Refer to the parent SchedClass's ProcIndices to
14621e46d488SAndrew Trick   // determine which processors they apply to.
14631e46d488SAndrew Trick   for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd();
14641e46d488SAndrew Trick        SCI != SCE; ++SCI) {
14651e46d488SAndrew Trick     if (SCI->ItinClassDef)
14661e46d488SAndrew Trick       collectItinProcResources(SCI->ItinClassDef);
14674fe440d4SAndrew Trick     else {
14684fe440d4SAndrew Trick       // This class may have a default ReadWrite list which can be overriden by
14694fe440d4SAndrew Trick       // InstRW definitions.
14704fe440d4SAndrew Trick       if (!SCI->InstRWs.empty()) {
14714fe440d4SAndrew Trick         for (RecIter RWI = SCI->InstRWs.begin(), RWE = SCI->InstRWs.end();
14724fe440d4SAndrew Trick              RWI != RWE; ++RWI) {
14734fe440d4SAndrew Trick           Record *RWModelDef = (*RWI)->getValueAsDef("SchedModel");
14744fe440d4SAndrew Trick           IdxVec ProcIndices(1, getProcModel(RWModelDef).Index);
14754fe440d4SAndrew Trick           IdxVec Writes, Reads;
14764fe440d4SAndrew Trick           findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"),
14774fe440d4SAndrew Trick                   Writes, Reads);
14784fe440d4SAndrew Trick           collectRWResources(Writes, Reads, ProcIndices);
14794fe440d4SAndrew Trick         }
14804fe440d4SAndrew Trick       }
14811e46d488SAndrew Trick       collectRWResources(SCI->Writes, SCI->Reads, SCI->ProcIndices);
14821e46d488SAndrew Trick     }
14834fe440d4SAndrew Trick   }
14841e46d488SAndrew Trick   // Add resources separately defined by each subtarget.
14851e46d488SAndrew Trick   RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes");
14861e46d488SAndrew Trick   for (RecIter WRI = WRDefs.begin(), WRE = WRDefs.end(); WRI != WRE; ++WRI) {
14871e46d488SAndrew Trick     Record *ModelDef = (*WRI)->getValueAsDef("SchedModel");
14881e46d488SAndrew Trick     addWriteRes(*WRI, getProcModel(ModelDef).Index);
14891e46d488SAndrew Trick   }
1490dca870b2SAndrew Trick   RecVec SWRDefs = Records.getAllDerivedDefinitions("SchedWriteRes");
1491dca870b2SAndrew Trick   for (RecIter WRI = SWRDefs.begin(), WRE = SWRDefs.end(); WRI != WRE; ++WRI) {
1492dca870b2SAndrew Trick     Record *ModelDef = (*WRI)->getValueAsDef("SchedModel");
1493dca870b2SAndrew Trick     addWriteRes(*WRI, getProcModel(ModelDef).Index);
1494dca870b2SAndrew Trick   }
14951e46d488SAndrew Trick   RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance");
14961e46d488SAndrew Trick   for (RecIter RAI = RADefs.begin(), RAE = RADefs.end(); RAI != RAE; ++RAI) {
14971e46d488SAndrew Trick     Record *ModelDef = (*RAI)->getValueAsDef("SchedModel");
14981e46d488SAndrew Trick     addReadAdvance(*RAI, getProcModel(ModelDef).Index);
14991e46d488SAndrew Trick   }
1500dca870b2SAndrew Trick   RecVec SRADefs = Records.getAllDerivedDefinitions("SchedReadAdvance");
1501dca870b2SAndrew Trick   for (RecIter RAI = SRADefs.begin(), RAE = SRADefs.end(); RAI != RAE; ++RAI) {
1502dca870b2SAndrew Trick     if ((*RAI)->getValueInit("SchedModel")->isComplete()) {
1503dca870b2SAndrew Trick       Record *ModelDef = (*RAI)->getValueAsDef("SchedModel");
1504dca870b2SAndrew Trick       addReadAdvance(*RAI, getProcModel(ModelDef).Index);
1505dca870b2SAndrew Trick     }
1506dca870b2SAndrew Trick   }
150740c4f380SAndrew Trick   // Add ProcResGroups that are defined within this processor model, which may
150840c4f380SAndrew Trick   // not be directly referenced but may directly specify a buffer size.
150940c4f380SAndrew Trick   RecVec ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup");
151040c4f380SAndrew Trick   for (RecIter RI = ProcResGroups.begin(), RE = ProcResGroups.end();
151140c4f380SAndrew Trick        RI != RE; ++RI) {
151240c4f380SAndrew Trick     if (!(*RI)->getValueInit("SchedModel")->isComplete())
151340c4f380SAndrew Trick       continue;
151440c4f380SAndrew Trick     CodeGenProcModel &PM = getProcModel((*RI)->getValueAsDef("SchedModel"));
151542531260SDavid Majnemer     if (!is_contained(PM.ProcResourceDefs, *RI))
151640c4f380SAndrew Trick       PM.ProcResourceDefs.push_back(*RI);
151740c4f380SAndrew Trick   }
15181e46d488SAndrew Trick   // Finalize each ProcModel by sorting the record arrays.
15198a417c1fSCraig Topper   for (CodeGenProcModel &PM : ProcModels) {
15201e46d488SAndrew Trick     std::sort(PM.WriteResDefs.begin(), PM.WriteResDefs.end(),
15211e46d488SAndrew Trick               LessRecord());
15221e46d488SAndrew Trick     std::sort(PM.ReadAdvanceDefs.begin(), PM.ReadAdvanceDefs.end(),
15231e46d488SAndrew Trick               LessRecord());
15241e46d488SAndrew Trick     std::sort(PM.ProcResourceDefs.begin(), PM.ProcResourceDefs.end(),
15251e46d488SAndrew Trick               LessRecord());
15261e46d488SAndrew Trick     DEBUG(
15271e46d488SAndrew Trick       PM.dump();
15281e46d488SAndrew Trick       dbgs() << "WriteResDefs: ";
15291e46d488SAndrew Trick       for (RecIter RI = PM.WriteResDefs.begin(),
15301e46d488SAndrew Trick              RE = PM.WriteResDefs.end(); RI != RE; ++RI) {
15311e46d488SAndrew Trick         if ((*RI)->isSubClassOf("WriteRes"))
15321e46d488SAndrew Trick           dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " ";
15331e46d488SAndrew Trick         else
15341e46d488SAndrew Trick           dbgs() << (*RI)->getName() << " ";
15351e46d488SAndrew Trick       }
15361e46d488SAndrew Trick       dbgs() << "\nReadAdvanceDefs: ";
15371e46d488SAndrew Trick       for (RecIter RI = PM.ReadAdvanceDefs.begin(),
15381e46d488SAndrew Trick              RE = PM.ReadAdvanceDefs.end(); RI != RE; ++RI) {
15391e46d488SAndrew Trick         if ((*RI)->isSubClassOf("ReadAdvance"))
15401e46d488SAndrew Trick           dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " ";
15411e46d488SAndrew Trick         else
15421e46d488SAndrew Trick           dbgs() << (*RI)->getName() << " ";
15431e46d488SAndrew Trick       }
15441e46d488SAndrew Trick       dbgs() << "\nProcResourceDefs: ";
15451e46d488SAndrew Trick       for (RecIter RI = PM.ProcResourceDefs.begin(),
15461e46d488SAndrew Trick              RE = PM.ProcResourceDefs.end(); RI != RE; ++RI) {
15471e46d488SAndrew Trick         dbgs() << (*RI)->getName() << " ";
15481e46d488SAndrew Trick       }
15491e46d488SAndrew Trick       dbgs() << '\n');
1550cf398b22SAndrew Trick     verifyProcResourceGroups(PM);
15511e46d488SAndrew Trick   }
15526b1fd9aaSMatthias Braun 
15536b1fd9aaSMatthias Braun   ProcResourceDefs.clear();
15546b1fd9aaSMatthias Braun   ProcResGroups.clear();
15551e46d488SAndrew Trick }
15561e46d488SAndrew Trick 
155717cb5799SMatthias Braun void CodeGenSchedModels::checkCompleteness() {
155817cb5799SMatthias Braun   bool Complete = true;
155917cb5799SMatthias Braun   bool HadCompleteModel = false;
156017cb5799SMatthias Braun   for (const CodeGenProcModel &ProcModel : procModels()) {
156117cb5799SMatthias Braun     if (!ProcModel.ModelDef->getValueAsBit("CompleteModel"))
156217cb5799SMatthias Braun       continue;
156317cb5799SMatthias Braun     for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
156417cb5799SMatthias Braun       if (Inst->hasNoSchedulingInfo)
156517cb5799SMatthias Braun         continue;
15665f95c9afSSimon Dardis       if (ProcModel.isUnsupported(*Inst))
15675f95c9afSSimon Dardis         continue;
156817cb5799SMatthias Braun       unsigned SCIdx = getSchedClassIdx(*Inst);
156917cb5799SMatthias Braun       if (!SCIdx) {
157017cb5799SMatthias Braun         if (Inst->TheDef->isValueUnset("SchedRW") && !HadCompleteModel) {
157117cb5799SMatthias Braun           PrintError("No schedule information for instruction '"
157217cb5799SMatthias Braun                      + Inst->TheDef->getName() + "'");
157317cb5799SMatthias Braun           Complete = false;
157417cb5799SMatthias Braun         }
157517cb5799SMatthias Braun         continue;
157617cb5799SMatthias Braun       }
157717cb5799SMatthias Braun 
157817cb5799SMatthias Braun       const CodeGenSchedClass &SC = getSchedClass(SCIdx);
157917cb5799SMatthias Braun       if (!SC.Writes.empty())
158017cb5799SMatthias Braun         continue;
158175cda2f2SUlrich Weigand       if (SC.ItinClassDef != nullptr &&
158275cda2f2SUlrich Weigand           SC.ItinClassDef->getName() != "NoItinerary")
158342d9ad9cSMatthias Braun         continue;
158417cb5799SMatthias Braun 
158517cb5799SMatthias Braun       const RecVec &InstRWs = SC.InstRWs;
1586562e8294SDavid Majnemer       auto I = find_if(InstRWs, [&ProcModel](const Record *R) {
1587562e8294SDavid Majnemer         return R->getValueAsDef("SchedModel") == ProcModel.ModelDef;
158817cb5799SMatthias Braun       });
158917cb5799SMatthias Braun       if (I == InstRWs.end()) {
159017cb5799SMatthias Braun         PrintError("'" + ProcModel.ModelName + "' lacks information for '" +
159117cb5799SMatthias Braun                    Inst->TheDef->getName() + "'");
159217cb5799SMatthias Braun         Complete = false;
159317cb5799SMatthias Braun       }
159417cb5799SMatthias Braun     }
159517cb5799SMatthias Braun     HadCompleteModel = true;
159617cb5799SMatthias Braun   }
1597a939bd07SMatthias Braun   if (!Complete) {
1598a939bd07SMatthias Braun     errs() << "\n\nIncomplete schedule models found.\n"
1599a939bd07SMatthias Braun       << "- Consider setting 'CompleteModel = 0' while developing new models.\n"
1600a939bd07SMatthias Braun       << "- Pseudo instructions can be marked with 'hasNoSchedulingInfo = 1'.\n"
1601a939bd07SMatthias Braun       << "- Instructions should usually have Sched<[...]> as a superclass, "
16025f95c9afSSimon Dardis          "you may temporarily use an empty list.\n"
16035f95c9afSSimon Dardis       << "- Instructions related to unsupported features can be excluded with "
16045f95c9afSSimon Dardis          "list<Predicate> UnsupportedFeatures = [HasA,..,HasY]; in the "
16055f95c9afSSimon Dardis          "processor model.\n\n";
160617cb5799SMatthias Braun     PrintFatalError("Incomplete schedule model");
160717cb5799SMatthias Braun   }
1608a939bd07SMatthias Braun }
160917cb5799SMatthias Braun 
16101e46d488SAndrew Trick // Collect itinerary class resources for each processor.
16111e46d488SAndrew Trick void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) {
16121e46d488SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
16131e46d488SAndrew Trick     const CodeGenProcModel &PM = ProcModels[PIdx];
16141e46d488SAndrew Trick     // For all ItinRW entries.
16151e46d488SAndrew Trick     bool HasMatch = false;
16161e46d488SAndrew Trick     for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
16171e46d488SAndrew Trick          II != IE; ++II) {
16181e46d488SAndrew Trick       RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
16191e46d488SAndrew Trick       if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
16201e46d488SAndrew Trick         continue;
16211e46d488SAndrew Trick       if (HasMatch)
1622635debe8SJoerg Sonnenberger         PrintFatalError((*II)->getLoc(), "Duplicate itinerary class "
16231e46d488SAndrew Trick                         + ItinClassDef->getName()
16241e46d488SAndrew Trick                         + " in ItinResources for " + PM.ModelName);
16251e46d488SAndrew Trick       HasMatch = true;
16261e46d488SAndrew Trick       IdxVec Writes, Reads;
16271e46d488SAndrew Trick       findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
16281e46d488SAndrew Trick       IdxVec ProcIndices(1, PIdx);
16291e46d488SAndrew Trick       collectRWResources(Writes, Reads, ProcIndices);
16301e46d488SAndrew Trick     }
16311e46d488SAndrew Trick   }
16321e46d488SAndrew Trick }
16331e46d488SAndrew Trick 
1634d0b9c445SAndrew Trick void CodeGenSchedModels::collectRWResources(unsigned RWIdx, bool IsRead,
1635e1761952SBenjamin Kramer                                             ArrayRef<unsigned> ProcIndices) {
1636d0b9c445SAndrew Trick   const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
1637d0b9c445SAndrew Trick   if (SchedRW.TheDef) {
1638d0b9c445SAndrew Trick     if (!IsRead && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) {
1639e1761952SBenjamin Kramer       for (unsigned Idx : ProcIndices)
1640e1761952SBenjamin Kramer         addWriteRes(SchedRW.TheDef, Idx);
1641d0b9c445SAndrew Trick     }
1642d0b9c445SAndrew Trick     else if (IsRead && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) {
1643e1761952SBenjamin Kramer       for (unsigned Idx : ProcIndices)
1644e1761952SBenjamin Kramer         addReadAdvance(SchedRW.TheDef, Idx);
1645d0b9c445SAndrew Trick     }
1646d0b9c445SAndrew Trick   }
1647d0b9c445SAndrew Trick   for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
1648d0b9c445SAndrew Trick        AI != AE; ++AI) {
1649d0b9c445SAndrew Trick     IdxVec AliasProcIndices;
1650d0b9c445SAndrew Trick     if ((*AI)->getValueInit("SchedModel")->isComplete()) {
1651d0b9c445SAndrew Trick       AliasProcIndices.push_back(
1652d0b9c445SAndrew Trick         getProcModel((*AI)->getValueAsDef("SchedModel")).Index);
1653d0b9c445SAndrew Trick     }
1654d0b9c445SAndrew Trick     else
1655d0b9c445SAndrew Trick       AliasProcIndices = ProcIndices;
1656d0b9c445SAndrew Trick     const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW"));
1657d0b9c445SAndrew Trick     assert(AliasRW.IsRead == IsRead && "cannot alias reads to writes");
1658d0b9c445SAndrew Trick 
1659d0b9c445SAndrew Trick     IdxVec ExpandedRWs;
1660d0b9c445SAndrew Trick     expandRWSequence(AliasRW.Index, ExpandedRWs, IsRead);
1661d0b9c445SAndrew Trick     for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end();
1662d0b9c445SAndrew Trick          SI != SE; ++SI) {
1663d0b9c445SAndrew Trick       collectRWResources(*SI, IsRead, AliasProcIndices);
1664d0b9c445SAndrew Trick     }
1665d0b9c445SAndrew Trick   }
1666d0b9c445SAndrew Trick }
16671e46d488SAndrew Trick 
16681e46d488SAndrew Trick // Collect resources for a set of read/write types and processor indices.
1669e1761952SBenjamin Kramer void CodeGenSchedModels::collectRWResources(ArrayRef<unsigned> Writes,
1670e1761952SBenjamin Kramer                                             ArrayRef<unsigned> Reads,
1671e1761952SBenjamin Kramer                                             ArrayRef<unsigned> ProcIndices) {
1672e1761952SBenjamin Kramer   for (unsigned Idx : Writes)
1673e1761952SBenjamin Kramer     collectRWResources(Idx, /*IsRead=*/false, ProcIndices);
1674d0b9c445SAndrew Trick 
1675e1761952SBenjamin Kramer   for (unsigned Idx : Reads)
1676e1761952SBenjamin Kramer     collectRWResources(Idx, /*IsRead=*/true, ProcIndices);
16771e46d488SAndrew Trick }
1678d0b9c445SAndrew Trick 
16791e46d488SAndrew Trick // Find the processor's resource units for this kind of resource.
16801e46d488SAndrew Trick Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind,
16811e46d488SAndrew Trick                                              const CodeGenProcModel &PM) const {
16821e46d488SAndrew Trick   if (ProcResKind->isSubClassOf("ProcResourceUnits"))
16831e46d488SAndrew Trick     return ProcResKind;
16841e46d488SAndrew Trick 
168524064771SCraig Topper   Record *ProcUnitDef = nullptr;
16866b1fd9aaSMatthias Braun   assert(!ProcResourceDefs.empty());
16876b1fd9aaSMatthias Braun   assert(!ProcResGroups.empty());
16881e46d488SAndrew Trick 
1689*67b042c2SJaved Absar   for (Record *ProcResDef : ProcResourceDefs) {
1690*67b042c2SJaved Absar     if (ProcResDef->getValueAsDef("Kind") == ProcResKind
1691*67b042c2SJaved Absar         && ProcResDef->getValueAsDef("SchedModel") == PM.ModelDef) {
16921e46d488SAndrew Trick       if (ProcUnitDef) {
1693*67b042c2SJaved Absar         PrintFatalError(ProcResDef->getLoc(),
16941e46d488SAndrew Trick                         "Multiple ProcessorResourceUnits associated with "
16951e46d488SAndrew Trick                         + ProcResKind->getName());
16961e46d488SAndrew Trick       }
1697*67b042c2SJaved Absar       ProcUnitDef = ProcResDef;
16981e46d488SAndrew Trick     }
16991e46d488SAndrew Trick   }
1700*67b042c2SJaved Absar   for (Record *ProcResGroup : ProcResGroups) {
1701*67b042c2SJaved Absar     if (ProcResGroup == ProcResKind
1702*67b042c2SJaved Absar         && ProcResGroup->getValueAsDef("SchedModel") == PM.ModelDef) {
17034e67cba8SAndrew Trick       if (ProcUnitDef) {
1704*67b042c2SJaved Absar         PrintFatalError((ProcResGroup)->getLoc(),
17054e67cba8SAndrew Trick                         "Multiple ProcessorResourceUnits associated with "
17064e67cba8SAndrew Trick                         + ProcResKind->getName());
17074e67cba8SAndrew Trick       }
1708*67b042c2SJaved Absar       ProcUnitDef = ProcResGroup;
17094e67cba8SAndrew Trick     }
17104e67cba8SAndrew Trick   }
17111e46d488SAndrew Trick   if (!ProcUnitDef) {
1712635debe8SJoerg Sonnenberger     PrintFatalError(ProcResKind->getLoc(),
17131e46d488SAndrew Trick                     "No ProcessorResources associated with "
17141e46d488SAndrew Trick                     + ProcResKind->getName());
17151e46d488SAndrew Trick   }
17161e46d488SAndrew Trick   return ProcUnitDef;
17171e46d488SAndrew Trick }
17181e46d488SAndrew Trick 
17191e46d488SAndrew Trick // Iteratively add a resource and its super resources.
17201e46d488SAndrew Trick void CodeGenSchedModels::addProcResource(Record *ProcResKind,
17211e46d488SAndrew Trick                                          CodeGenProcModel &PM) {
1722a3fe70d2SEugene Zelenko   while (true) {
17231e46d488SAndrew Trick     Record *ProcResUnits = findProcResUnits(ProcResKind, PM);
17241e46d488SAndrew Trick 
17251e46d488SAndrew Trick     // See if this ProcResource is already associated with this processor.
172642531260SDavid Majnemer     if (is_contained(PM.ProcResourceDefs, ProcResUnits))
17271e46d488SAndrew Trick       return;
17281e46d488SAndrew Trick 
17291e46d488SAndrew Trick     PM.ProcResourceDefs.push_back(ProcResUnits);
17304e67cba8SAndrew Trick     if (ProcResUnits->isSubClassOf("ProcResGroup"))
17314e67cba8SAndrew Trick       return;
17324e67cba8SAndrew Trick 
17331e46d488SAndrew Trick     if (!ProcResUnits->getValueInit("Super")->isComplete())
17341e46d488SAndrew Trick       return;
17351e46d488SAndrew Trick 
17361e46d488SAndrew Trick     ProcResKind = ProcResUnits->getValueAsDef("Super");
17371e46d488SAndrew Trick   }
17381e46d488SAndrew Trick }
17391e46d488SAndrew Trick 
17401e46d488SAndrew Trick // Add resources for a SchedWrite to this processor if they don't exist.
17411e46d488SAndrew Trick void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) {
17429257b8f8SAndrew Trick   assert(PIdx && "don't add resources to an invalid Processor model");
17439257b8f8SAndrew Trick 
17441e46d488SAndrew Trick   RecVec &WRDefs = ProcModels[PIdx].WriteResDefs;
174542531260SDavid Majnemer   if (is_contained(WRDefs, ProcWriteResDef))
17461e46d488SAndrew Trick     return;
17471e46d488SAndrew Trick   WRDefs.push_back(ProcWriteResDef);
17481e46d488SAndrew Trick 
17491e46d488SAndrew Trick   // Visit ProcResourceKinds referenced by the newly discovered WriteRes.
17501e46d488SAndrew Trick   RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources");
17511e46d488SAndrew Trick   for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end();
17521e46d488SAndrew Trick        WritePRI != WritePRE; ++WritePRI) {
17531e46d488SAndrew Trick     addProcResource(*WritePRI, ProcModels[PIdx]);
17541e46d488SAndrew Trick   }
17551e46d488SAndrew Trick }
17561e46d488SAndrew Trick 
17571e46d488SAndrew Trick // Add resources for a ReadAdvance to this processor if they don't exist.
17581e46d488SAndrew Trick void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef,
17591e46d488SAndrew Trick                                         unsigned PIdx) {
17601e46d488SAndrew Trick   RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs;
176142531260SDavid Majnemer   if (is_contained(RADefs, ProcReadAdvanceDef))
17621e46d488SAndrew Trick     return;
17631e46d488SAndrew Trick   RADefs.push_back(ProcReadAdvanceDef);
17641e46d488SAndrew Trick }
17651e46d488SAndrew Trick 
17668fa00f50SAndrew Trick unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const {
17670d955d0bSDavid Majnemer   RecIter PRPos = find(ProcResourceDefs, PRDef);
17688fa00f50SAndrew Trick   if (PRPos == ProcResourceDefs.end())
1769635debe8SJoerg Sonnenberger     PrintFatalError(PRDef->getLoc(), "ProcResource def is not included in "
17708fa00f50SAndrew Trick                     "the ProcResources list for " + ModelName);
17718fa00f50SAndrew Trick   // Idx=0 is reserved for invalid.
17727296139dSRafael Espindola   return 1 + (PRPos - ProcResourceDefs.begin());
17738fa00f50SAndrew Trick }
17748fa00f50SAndrew Trick 
17755f95c9afSSimon Dardis bool CodeGenProcModel::isUnsupported(const CodeGenInstruction &Inst) const {
17765f95c9afSSimon Dardis   for (const Record *TheDef : UnsupportedFeaturesDefs) {
17775f95c9afSSimon Dardis     for (const Record *PredDef : Inst.TheDef->getValueAsListOfDefs("Predicates")) {
17785f95c9afSSimon Dardis       if (TheDef->getName() == PredDef->getName())
17795f95c9afSSimon Dardis         return true;
17805f95c9afSSimon Dardis     }
17815f95c9afSSimon Dardis   }
17825f95c9afSSimon Dardis   return false;
17835f95c9afSSimon Dardis }
17845f95c9afSSimon Dardis 
178576686496SAndrew Trick #ifndef NDEBUG
178676686496SAndrew Trick void CodeGenProcModel::dump() const {
178776686496SAndrew Trick   dbgs() << Index << ": " << ModelName << " "
178876686496SAndrew Trick          << (ModelDef ? ModelDef->getName() : "inferred") << " "
178976686496SAndrew Trick          << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n';
179076686496SAndrew Trick }
179176686496SAndrew Trick 
179276686496SAndrew Trick void CodeGenSchedRW::dump() const {
179376686496SAndrew Trick   dbgs() << Name << (IsVariadic ? " (V) " : " ");
179476686496SAndrew Trick   if (IsSequence) {
179576686496SAndrew Trick     dbgs() << "(";
179676686496SAndrew Trick     dumpIdxVec(Sequence);
179776686496SAndrew Trick     dbgs() << ")";
179876686496SAndrew Trick   }
179976686496SAndrew Trick }
180076686496SAndrew Trick 
180176686496SAndrew Trick void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const {
1802bf8a28dcSAndrew Trick   dbgs() << "SCHEDCLASS " << Index << ":" << Name << '\n'
180376686496SAndrew Trick          << "  Writes: ";
180476686496SAndrew Trick   for (unsigned i = 0, N = Writes.size(); i < N; ++i) {
180576686496SAndrew Trick     SchedModels->getSchedWrite(Writes[i]).dump();
180676686496SAndrew Trick     if (i < N-1) {
180776686496SAndrew Trick       dbgs() << '\n';
180876686496SAndrew Trick       dbgs().indent(10);
180976686496SAndrew Trick     }
181076686496SAndrew Trick   }
181176686496SAndrew Trick   dbgs() << "\n  Reads: ";
181276686496SAndrew Trick   for (unsigned i = 0, N = Reads.size(); i < N; ++i) {
181376686496SAndrew Trick     SchedModels->getSchedRead(Reads[i]).dump();
181476686496SAndrew Trick     if (i < N-1) {
181576686496SAndrew Trick       dbgs() << '\n';
181676686496SAndrew Trick       dbgs().indent(10);
181776686496SAndrew Trick     }
181876686496SAndrew Trick   }
181976686496SAndrew Trick   dbgs() << "\n  ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n';
1820e97978f9SAndrew Trick   if (!Transitions.empty()) {
1821e97978f9SAndrew Trick     dbgs() << "\n Transitions for Proc ";
1822*67b042c2SJaved Absar     for (const CodeGenSchedTransition &Transition : Transitions) {
1823*67b042c2SJaved Absar       dumpIdxVec(Transition.ProcIndices);
1824e97978f9SAndrew Trick     }
1825e97978f9SAndrew Trick   }
182676686496SAndrew Trick }
182733401e84SAndrew Trick 
182833401e84SAndrew Trick void PredTransitions::dump() const {
182933401e84SAndrew Trick   dbgs() << "Expanded Variants:\n";
183033401e84SAndrew Trick   for (std::vector<PredTransition>::const_iterator
183133401e84SAndrew Trick          TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) {
183233401e84SAndrew Trick     dbgs() << "{";
183333401e84SAndrew Trick     for (SmallVectorImpl<PredCheck>::const_iterator
183433401e84SAndrew Trick            PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end();
183533401e84SAndrew Trick          PCI != PCE; ++PCI) {
183633401e84SAndrew Trick       if (PCI != TI->PredTerm.begin())
183733401e84SAndrew Trick         dbgs() << ", ";
183833401e84SAndrew Trick       dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name
183933401e84SAndrew Trick              << ":" << PCI->Predicate->getName();
184033401e84SAndrew Trick     }
184133401e84SAndrew Trick     dbgs() << "},\n  => {";
184233401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
184333401e84SAndrew Trick            WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end();
184433401e84SAndrew Trick          WSI != WSE; ++WSI) {
184533401e84SAndrew Trick       dbgs() << "(";
184633401e84SAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
184733401e84SAndrew Trick              WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
184833401e84SAndrew Trick         if (WI != WSI->begin())
184933401e84SAndrew Trick           dbgs() << ", ";
185033401e84SAndrew Trick         dbgs() << SchedModels.getSchedWrite(*WI).Name;
185133401e84SAndrew Trick       }
185233401e84SAndrew Trick       dbgs() << "),";
185333401e84SAndrew Trick     }
185433401e84SAndrew Trick     dbgs() << "}\n";
185533401e84SAndrew Trick   }
185633401e84SAndrew Trick }
185776686496SAndrew Trick #endif // NDEBUG
1858