187255e34SAndrew Trick //===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===//
287255e34SAndrew Trick //
387255e34SAndrew Trick //                     The LLVM Compiler Infrastructure
487255e34SAndrew Trick //
587255e34SAndrew Trick // This file is distributed under the University of Illinois Open Source
687255e34SAndrew Trick // License. See LICENSE.TXT for details.
787255e34SAndrew Trick //
887255e34SAndrew Trick //===----------------------------------------------------------------------===//
987255e34SAndrew Trick //
10cb402911SAlp Toker // This file defines structures to encapsulate the machine model as described in
1187255e34SAndrew Trick // the target description.
1287255e34SAndrew Trick //
1387255e34SAndrew Trick //===----------------------------------------------------------------------===//
1487255e34SAndrew Trick 
1587255e34SAndrew Trick #include "CodeGenSchedule.h"
16cbce2f02SBenjamin Kramer #include "CodeGenInstruction.h"
1787255e34SAndrew Trick #include "CodeGenTarget.h"
18cbce2f02SBenjamin Kramer #include "llvm/ADT/STLExtras.h"
19a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallPtrSet.h"
20a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallSet.h"
21a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallVector.h"
22a3fe70d2SEugene Zelenko #include "llvm/Support/Casting.h"
2387255e34SAndrew Trick #include "llvm/Support/Debug.h"
249e1deb69SAndrew Trick #include "llvm/Support/Regex.h"
25cbce2f02SBenjamin Kramer #include "llvm/Support/raw_ostream.h"
2691d19d8eSChandler Carruth #include "llvm/TableGen/Error.h"
27a3fe70d2SEugene Zelenko #include <algorithm>
28a3fe70d2SEugene Zelenko #include <iterator>
29a3fe70d2SEugene Zelenko #include <utility>
3087255e34SAndrew Trick 
3187255e34SAndrew Trick using namespace llvm;
3287255e34SAndrew Trick 
3397acce29SChandler Carruth #define DEBUG_TYPE "subtarget-emitter"
3497acce29SChandler Carruth 
3576686496SAndrew Trick #ifndef NDEBUG
36e1761952SBenjamin Kramer static void dumpIdxVec(ArrayRef<unsigned> V) {
37e1761952SBenjamin Kramer   for (unsigned Idx : V)
38e1761952SBenjamin Kramer     dbgs() << Idx << ", ";
3933401e84SAndrew Trick }
4076686496SAndrew Trick #endif
4176686496SAndrew Trick 
4205c5a932SJuergen Ributzka namespace {
43a3fe70d2SEugene Zelenko 
449e1deb69SAndrew Trick // (instrs a, b, ...) Evaluate and union all arguments. Identical to AddOp.
459e1deb69SAndrew Trick struct InstrsOp : public SetTheory::Operator {
46716b0730SCraig Topper   void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts,
47716b0730SCraig Topper              ArrayRef<SMLoc> Loc) override {
4870909373SJoerg Sonnenberger     ST.evaluate(Expr->arg_begin(), Expr->arg_end(), Elts, Loc);
499e1deb69SAndrew Trick   }
5005c5a932SJuergen Ributzka };
519e1deb69SAndrew Trick 
529e1deb69SAndrew Trick // (instregex "OpcPat",...) Find all instructions matching an opcode pattern.
539e1deb69SAndrew Trick struct InstRegexOp : public SetTheory::Operator {
549e1deb69SAndrew Trick   const CodeGenTarget &Target;
559e1deb69SAndrew Trick   InstRegexOp(const CodeGenTarget &t): Target(t) {}
569e1deb69SAndrew Trick 
57cbce2f02SBenjamin Kramer   /// Remove any text inside of parentheses from S.
58cbce2f02SBenjamin Kramer   static std::string removeParens(llvm::StringRef S) {
59cbce2f02SBenjamin Kramer     std::string Result;
60cbce2f02SBenjamin Kramer     unsigned Paren = 0;
61cbce2f02SBenjamin Kramer     // NB: We don't care about escaped parens here.
62cbce2f02SBenjamin Kramer     for (char C : S) {
63cbce2f02SBenjamin Kramer       switch (C) {
64cbce2f02SBenjamin Kramer       case '(':
65cbce2f02SBenjamin Kramer         ++Paren;
66cbce2f02SBenjamin Kramer         break;
67cbce2f02SBenjamin Kramer       case ')':
68cbce2f02SBenjamin Kramer         --Paren;
69cbce2f02SBenjamin Kramer         break;
70cbce2f02SBenjamin Kramer       default:
71cbce2f02SBenjamin Kramer         if (Paren == 0)
72cbce2f02SBenjamin Kramer           Result += C;
73cbce2f02SBenjamin Kramer       }
74cbce2f02SBenjamin Kramer     }
75cbce2f02SBenjamin Kramer     return Result;
76cbce2f02SBenjamin Kramer   }
77cbce2f02SBenjamin Kramer 
7805c5a932SJuergen Ributzka   void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts,
79716b0730SCraig Topper              ArrayRef<SMLoc> Loc) override {
80cbce2f02SBenjamin Kramer     SmallVector<std::pair<StringRef, Optional<Regex>>, 4> RegexList;
81fc500041SJaved Absar     for (Init *Arg : make_range(Expr->arg_begin(), Expr->arg_end())) {
82fc500041SJaved Absar       StringInit *SI = dyn_cast<StringInit>(Arg);
839e1deb69SAndrew Trick       if (!SI)
84cbce2f02SBenjamin Kramer         PrintFatalError(Loc, "instregex requires pattern string: " +
85cbce2f02SBenjamin Kramer                                  Expr->getAsString());
86cbce2f02SBenjamin Kramer       // Extract a prefix that we can binary search on.
87cbce2f02SBenjamin Kramer       static const char RegexMetachars[] = "()^$|*+?.[]\\{}";
88cbce2f02SBenjamin Kramer       auto FirstMeta = SI->getValue().find_first_of(RegexMetachars);
89cbce2f02SBenjamin Kramer       // Look for top-level | or ?. We cannot optimize them to binary search.
90cbce2f02SBenjamin Kramer       if (removeParens(SI->getValue()).find_first_of("|?") != std::string::npos)
91cbce2f02SBenjamin Kramer         FirstMeta = 0;
92cbce2f02SBenjamin Kramer       StringRef Prefix = SI->getValue().substr(0, FirstMeta);
93cbce2f02SBenjamin Kramer       std::string pat = SI->getValue().substr(FirstMeta);
94cbce2f02SBenjamin Kramer       if (pat.empty()) {
95cbce2f02SBenjamin Kramer         RegexList.push_back(std::make_pair(Prefix, None));
96cbce2f02SBenjamin Kramer         continue;
97cbce2f02SBenjamin Kramer       }
98cbce2f02SBenjamin Kramer       // For the rest use a python-style prefix match.
999e1deb69SAndrew Trick       if (pat[0] != '^') {
1009e1deb69SAndrew Trick         pat.insert(0, "^(");
1019e1deb69SAndrew Trick         pat.insert(pat.end(), ')');
1029e1deb69SAndrew Trick       }
103cbce2f02SBenjamin Kramer       RegexList.push_back(std::make_pair(Prefix, Regex(pat)));
1049e1deb69SAndrew Trick     }
1058072125fSDavid Blaikie     for (auto &R : RegexList) {
106*4890a71fSBenjamin Kramer       unsigned NumGeneric = Target.getNumFixedInstructions();
107cbce2f02SBenjamin Kramer       // The generic opcodes are unsorted, handle them manually.
108*4890a71fSBenjamin Kramer       for (auto *Inst :
109*4890a71fSBenjamin Kramer            Target.getInstructionsByEnumValue().slice(0, NumGeneric + 1)) {
110cbce2f02SBenjamin Kramer         if (Inst->TheDef->getName().startswith(R.first) &&
111cbce2f02SBenjamin Kramer             (!R.second ||
112cbce2f02SBenjamin Kramer              R.second->match(Inst->TheDef->getName().substr(R.first.size()))))
113cbce2f02SBenjamin Kramer           Elts.insert(Inst->TheDef);
114cbce2f02SBenjamin Kramer       }
115cbce2f02SBenjamin Kramer 
116cbce2f02SBenjamin Kramer       ArrayRef<const CodeGenInstruction *> Instructions =
117*4890a71fSBenjamin Kramer           Target.getInstructionsByEnumValue().slice(NumGeneric + 1);
118cbce2f02SBenjamin Kramer 
119cbce2f02SBenjamin Kramer       // Target instructions are sorted. Find the range that starts with our
120cbce2f02SBenjamin Kramer       // prefix.
121cbce2f02SBenjamin Kramer       struct Comp {
122cbce2f02SBenjamin Kramer         bool operator()(const CodeGenInstruction *LHS, StringRef RHS) {
123cbce2f02SBenjamin Kramer           return LHS->TheDef->getName() < RHS;
124cbce2f02SBenjamin Kramer         }
125cbce2f02SBenjamin Kramer         bool operator()(StringRef LHS, const CodeGenInstruction *RHS) {
126cbce2f02SBenjamin Kramer           return LHS < RHS->TheDef->getName() &&
127cbce2f02SBenjamin Kramer                  !RHS->TheDef->getName().startswith(LHS);
128cbce2f02SBenjamin Kramer         }
129cbce2f02SBenjamin Kramer       };
130cbce2f02SBenjamin Kramer       auto Range = std::equal_range(Instructions.begin(), Instructions.end(),
131cbce2f02SBenjamin Kramer                                     R.first, Comp());
132cbce2f02SBenjamin Kramer 
133cbce2f02SBenjamin Kramer       // For this range we know that it starts with the prefix. Check if there's
134cbce2f02SBenjamin Kramer       // a regex that needs to be checked.
135cbce2f02SBenjamin Kramer       for (auto *Inst : make_range(Range)) {
136cbce2f02SBenjamin Kramer         if (!R.second ||
137cbce2f02SBenjamin Kramer             R.second->match(Inst->TheDef->getName().substr(R.first.size())))
1388a417c1fSCraig Topper           Elts.insert(Inst->TheDef);
1399e1deb69SAndrew Trick       }
1409e1deb69SAndrew Trick     }
1419e1deb69SAndrew Trick   }
14205c5a932SJuergen Ributzka };
143a3fe70d2SEugene Zelenko 
14405c5a932SJuergen Ributzka } // end anonymous namespace
1459e1deb69SAndrew Trick 
14676686496SAndrew Trick /// CodeGenModels ctor interprets machine model records and populates maps.
14787255e34SAndrew Trick CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK,
14887255e34SAndrew Trick                                        const CodeGenTarget &TGT):
149bf8a28dcSAndrew Trick   Records(RK), Target(TGT) {
15087255e34SAndrew Trick 
1519e1deb69SAndrew Trick   Sets.addFieldExpander("InstRW", "Instrs");
1529e1deb69SAndrew Trick 
1539e1deb69SAndrew Trick   // Allow Set evaluation to recognize the dags used in InstRW records:
1549e1deb69SAndrew Trick   // (instrs Op1, Op1...)
155ba6057deSCraig Topper   Sets.addOperator("instrs", llvm::make_unique<InstrsOp>());
156ba6057deSCraig Topper   Sets.addOperator("instregex", llvm::make_unique<InstRegexOp>(Target));
1579e1deb69SAndrew Trick 
15876686496SAndrew Trick   // Instantiate a CodeGenProcModel for each SchedMachineModel with the values
15976686496SAndrew Trick   // that are explicitly referenced in tablegen records. Resources associated
16076686496SAndrew Trick   // with each processor will be derived later. Populate ProcModelMap with the
16176686496SAndrew Trick   // CodeGenProcModel instances.
16276686496SAndrew Trick   collectProcModels();
16387255e34SAndrew Trick 
16476686496SAndrew Trick   // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly
16576686496SAndrew Trick   // defined, and populate SchedReads and SchedWrites vectors. Implicit
16676686496SAndrew Trick   // SchedReadWrites that represent sequences derived from expanded variant will
16776686496SAndrew Trick   // be inferred later.
16876686496SAndrew Trick   collectSchedRW();
16976686496SAndrew Trick 
17076686496SAndrew Trick   // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly
17176686496SAndrew Trick   // required by an instruction definition, and populate SchedClassIdxMap. Set
17276686496SAndrew Trick   // NumItineraryClasses to the number of explicit itinerary classes referenced
17376686496SAndrew Trick   // by instructions. Set NumInstrSchedClasses to the number of itinerary
17476686496SAndrew Trick   // classes plus any classes implied by instructions that derive from class
17576686496SAndrew Trick   // Sched and provide SchedRW list. This does not infer any new classes from
17676686496SAndrew Trick   // SchedVariant.
17776686496SAndrew Trick   collectSchedClasses();
17876686496SAndrew Trick 
17976686496SAndrew Trick   // Find instruction itineraries for each processor. Sort and populate
1809257b8f8SAndrew Trick   // CodeGenProcModel::ItinDefList. (Cycle-to-cycle itineraries). This requires
18176686496SAndrew Trick   // all itinerary classes to be discovered.
18276686496SAndrew Trick   collectProcItins();
18376686496SAndrew Trick 
18476686496SAndrew Trick   // Find ItinRW records for each processor and itinerary class.
18576686496SAndrew Trick   // (For per-operand resources mapped to itinerary classes).
18676686496SAndrew Trick   collectProcItinRW();
18733401e84SAndrew Trick 
1885f95c9afSSimon Dardis   // Find UnsupportedFeatures records for each processor.
1895f95c9afSSimon Dardis   // (For per-operand resources mapped to itinerary classes).
1905f95c9afSSimon Dardis   collectProcUnsupportedFeatures();
1915f95c9afSSimon Dardis 
19233401e84SAndrew Trick   // Infer new SchedClasses from SchedVariant.
19333401e84SAndrew Trick   inferSchedClasses();
19433401e84SAndrew Trick 
1951e46d488SAndrew Trick   // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and
1961e46d488SAndrew Trick   // ProcResourceDefs.
1978037233bSJoel Jones   DEBUG(dbgs() << "\n+++ RESOURCE DEFINITIONS (collectProcResources) +++\n");
1981e46d488SAndrew Trick   collectProcResources();
19917cb5799SMatthias Braun 
20017cb5799SMatthias Braun   checkCompleteness();
20187255e34SAndrew Trick }
20287255e34SAndrew Trick 
20376686496SAndrew Trick /// Gather all processor models.
20476686496SAndrew Trick void CodeGenSchedModels::collectProcModels() {
20576686496SAndrew Trick   RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor");
20676686496SAndrew Trick   std::sort(ProcRecords.begin(), ProcRecords.end(), LessRecordFieldName());
20787255e34SAndrew Trick 
20876686496SAndrew Trick   // Reserve space because we can. Reallocation would be ok.
20976686496SAndrew Trick   ProcModels.reserve(ProcRecords.size()+1);
21076686496SAndrew Trick 
21176686496SAndrew Trick   // Use idx=0 for NoModel/NoItineraries.
21276686496SAndrew Trick   Record *NoModelDef = Records.getDef("NoSchedModel");
21376686496SAndrew Trick   Record *NoItinsDef = Records.getDef("NoItineraries");
214f5e2fc47SBenjamin Kramer   ProcModels.emplace_back(0, "NoSchedModel", NoModelDef, NoItinsDef);
21576686496SAndrew Trick   ProcModelMap[NoModelDef] = 0;
21676686496SAndrew Trick 
21776686496SAndrew Trick   // For each processor, find a unique machine model.
2188037233bSJoel Jones   DEBUG(dbgs() << "+++ PROCESSOR MODELs (addProcModel) +++\n");
21967b042c2SJaved Absar   for (Record *ProcRecord : ProcRecords)
22067b042c2SJaved Absar     addProcModel(ProcRecord);
22176686496SAndrew Trick }
22276686496SAndrew Trick 
22376686496SAndrew Trick /// Get a unique processor model based on the defined MachineModel and
22476686496SAndrew Trick /// ProcessorItineraries.
22576686496SAndrew Trick void CodeGenSchedModels::addProcModel(Record *ProcDef) {
22676686496SAndrew Trick   Record *ModelKey = getModelOrItinDef(ProcDef);
22776686496SAndrew Trick   if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second)
22876686496SAndrew Trick     return;
22976686496SAndrew Trick 
23076686496SAndrew Trick   std::string Name = ModelKey->getName();
23176686496SAndrew Trick   if (ModelKey->isSubClassOf("SchedMachineModel")) {
23276686496SAndrew Trick     Record *ItinsDef = ModelKey->getValueAsDef("Itineraries");
233f5e2fc47SBenjamin Kramer     ProcModels.emplace_back(ProcModels.size(), Name, ModelKey, ItinsDef);
23476686496SAndrew Trick   }
23576686496SAndrew Trick   else {
23676686496SAndrew Trick     // An itinerary is defined without a machine model. Infer a new model.
23776686496SAndrew Trick     if (!ModelKey->getValueAsListOfDefs("IID").empty())
23876686496SAndrew Trick       Name = Name + "Model";
239f5e2fc47SBenjamin Kramer     ProcModels.emplace_back(ProcModels.size(), Name,
240f5e2fc47SBenjamin Kramer                             ProcDef->getValueAsDef("SchedModel"), ModelKey);
24176686496SAndrew Trick   }
24276686496SAndrew Trick   DEBUG(ProcModels.back().dump());
24376686496SAndrew Trick }
24476686496SAndrew Trick 
24576686496SAndrew Trick // Recursively find all reachable SchedReadWrite records.
24676686496SAndrew Trick static void scanSchedRW(Record *RWDef, RecVec &RWDefs,
24776686496SAndrew Trick                         SmallPtrSet<Record*, 16> &RWSet) {
24870573dcdSDavid Blaikie   if (!RWSet.insert(RWDef).second)
24976686496SAndrew Trick     return;
25076686496SAndrew Trick   RWDefs.push_back(RWDef);
25167b042c2SJaved Absar   // Reads don't currently have sequence records, but it can be added later.
25276686496SAndrew Trick   if (RWDef->isSubClassOf("WriteSequence")) {
25376686496SAndrew Trick     RecVec Seq = RWDef->getValueAsListOfDefs("Writes");
25467b042c2SJaved Absar     for (Record *WSRec : Seq)
25567b042c2SJaved Absar       scanSchedRW(WSRec, RWDefs, RWSet);
25676686496SAndrew Trick   }
25776686496SAndrew Trick   else if (RWDef->isSubClassOf("SchedVariant")) {
25876686496SAndrew Trick     // Visit each variant (guarded by a different predicate).
25976686496SAndrew Trick     RecVec Vars = RWDef->getValueAsListOfDefs("Variants");
26067b042c2SJaved Absar     for (Record *Variant : Vars) {
26176686496SAndrew Trick       // Visit each RW in the sequence selected by the current variant.
26267b042c2SJaved Absar       RecVec Selected = Variant->getValueAsListOfDefs("Selected");
26367b042c2SJaved Absar       for (Record *SelDef : Selected)
26467b042c2SJaved Absar         scanSchedRW(SelDef, RWDefs, RWSet);
26576686496SAndrew Trick     }
26676686496SAndrew Trick   }
26776686496SAndrew Trick }
26876686496SAndrew Trick 
26976686496SAndrew Trick // Collect and sort all SchedReadWrites reachable via tablegen records.
27076686496SAndrew Trick // More may be inferred later when inferring new SchedClasses from variants.
27176686496SAndrew Trick void CodeGenSchedModels::collectSchedRW() {
27276686496SAndrew Trick   // Reserve idx=0 for invalid writes/reads.
27376686496SAndrew Trick   SchedWrites.resize(1);
27476686496SAndrew Trick   SchedReads.resize(1);
27576686496SAndrew Trick 
27676686496SAndrew Trick   SmallPtrSet<Record*, 16> RWSet;
27776686496SAndrew Trick 
27876686496SAndrew Trick   // Find all SchedReadWrites referenced by instruction defs.
27976686496SAndrew Trick   RecVec SWDefs, SRDefs;
2808cc904d6SCraig Topper   for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
2818a417c1fSCraig Topper     Record *SchedDef = Inst->TheDef;
282a4a361dfSJakob Stoklund Olesen     if (SchedDef->isValueUnset("SchedRW"))
28376686496SAndrew Trick       continue;
28476686496SAndrew Trick     RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW");
28567b042c2SJaved Absar     for (Record *RW : RWs) {
28667b042c2SJaved Absar       if (RW->isSubClassOf("SchedWrite"))
28767b042c2SJaved Absar         scanSchedRW(RW, SWDefs, RWSet);
28876686496SAndrew Trick       else {
28967b042c2SJaved Absar         assert(RW->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
29067b042c2SJaved Absar         scanSchedRW(RW, SRDefs, RWSet);
29176686496SAndrew Trick       }
29276686496SAndrew Trick     }
29376686496SAndrew Trick   }
29476686496SAndrew Trick   // Find all ReadWrites referenced by InstRW.
29576686496SAndrew Trick   RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
29667b042c2SJaved Absar   for (Record *InstRWDef : InstRWDefs) {
29776686496SAndrew Trick     // For all OperandReadWrites.
29867b042c2SJaved Absar     RecVec RWDefs = InstRWDef->getValueAsListOfDefs("OperandReadWrites");
29967b042c2SJaved Absar     for (Record *RWDef : RWDefs) {
30067b042c2SJaved Absar       if (RWDef->isSubClassOf("SchedWrite"))
30167b042c2SJaved Absar         scanSchedRW(RWDef, SWDefs, RWSet);
30276686496SAndrew Trick       else {
30367b042c2SJaved Absar         assert(RWDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
30467b042c2SJaved Absar         scanSchedRW(RWDef, SRDefs, RWSet);
30576686496SAndrew Trick       }
30676686496SAndrew Trick     }
30776686496SAndrew Trick   }
30876686496SAndrew Trick   // Find all ReadWrites referenced by ItinRW.
30976686496SAndrew Trick   RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
31067b042c2SJaved Absar   for (Record *ItinRWDef : ItinRWDefs) {
31176686496SAndrew Trick     // For all OperandReadWrites.
31267b042c2SJaved Absar     RecVec RWDefs = ItinRWDef->getValueAsListOfDefs("OperandReadWrites");
31367b042c2SJaved Absar     for (Record *RWDef : RWDefs) {
31467b042c2SJaved Absar       if (RWDef->isSubClassOf("SchedWrite"))
31567b042c2SJaved Absar         scanSchedRW(RWDef, SWDefs, RWSet);
31676686496SAndrew Trick       else {
31767b042c2SJaved Absar         assert(RWDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
31867b042c2SJaved Absar         scanSchedRW(RWDef, SRDefs, RWSet);
31976686496SAndrew Trick       }
32076686496SAndrew Trick     }
32176686496SAndrew Trick   }
3229257b8f8SAndrew Trick   // Find all ReadWrites referenced by SchedAlias. AliasDefs needs to be sorted
3239257b8f8SAndrew Trick   // for the loop below that initializes Alias vectors.
3249257b8f8SAndrew Trick   RecVec AliasDefs = Records.getAllDerivedDefinitions("SchedAlias");
3259257b8f8SAndrew Trick   std::sort(AliasDefs.begin(), AliasDefs.end(), LessRecord());
32667b042c2SJaved Absar   for (Record *ADef : AliasDefs) {
32767b042c2SJaved Absar     Record *MatchDef = ADef->getValueAsDef("MatchRW");
32867b042c2SJaved Absar     Record *AliasDef = ADef->getValueAsDef("AliasRW");
3299257b8f8SAndrew Trick     if (MatchDef->isSubClassOf("SchedWrite")) {
3309257b8f8SAndrew Trick       if (!AliasDef->isSubClassOf("SchedWrite"))
33167b042c2SJaved Absar         PrintFatalError(ADef->getLoc(), "SchedWrite Alias must be SchedWrite");
3329257b8f8SAndrew Trick       scanSchedRW(AliasDef, SWDefs, RWSet);
3339257b8f8SAndrew Trick     }
3349257b8f8SAndrew Trick     else {
3359257b8f8SAndrew Trick       assert(MatchDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite");
3369257b8f8SAndrew Trick       if (!AliasDef->isSubClassOf("SchedRead"))
33767b042c2SJaved Absar         PrintFatalError(ADef->getLoc(), "SchedRead Alias must be SchedRead");
3389257b8f8SAndrew Trick       scanSchedRW(AliasDef, SRDefs, RWSet);
3399257b8f8SAndrew Trick     }
3409257b8f8SAndrew Trick   }
34176686496SAndrew Trick   // Sort and add the SchedReadWrites directly referenced by instructions or
34276686496SAndrew Trick   // itinerary resources. Index reads and writes in separate domains.
34376686496SAndrew Trick   std::sort(SWDefs.begin(), SWDefs.end(), LessRecord());
34467b042c2SJaved Absar   for (Record *SWDef : SWDefs) {
34567b042c2SJaved Absar     assert(!getSchedRWIdx(SWDef, /*IsRead=*/false) && "duplicate SchedWrite");
34667b042c2SJaved Absar     SchedWrites.emplace_back(SchedWrites.size(), SWDef);
34776686496SAndrew Trick   }
34876686496SAndrew Trick   std::sort(SRDefs.begin(), SRDefs.end(), LessRecord());
34967b042c2SJaved Absar   for (Record *SRDef : SRDefs) {
35067b042c2SJaved Absar     assert(!getSchedRWIdx(SRDef, /*IsRead-*/true) && "duplicate SchedWrite");
35167b042c2SJaved Absar     SchedReads.emplace_back(SchedReads.size(), SRDef);
35276686496SAndrew Trick   }
35376686496SAndrew Trick   // Initialize WriteSequence vectors.
35467b042c2SJaved Absar   for (CodeGenSchedRW &CGRW : SchedWrites) {
35567b042c2SJaved Absar     if (!CGRW.IsSequence)
35676686496SAndrew Trick       continue;
35767b042c2SJaved Absar     findRWs(CGRW.TheDef->getValueAsListOfDefs("Writes"), CGRW.Sequence,
35876686496SAndrew Trick             /*IsRead=*/false);
35976686496SAndrew Trick   }
3609257b8f8SAndrew Trick   // Initialize Aliases vectors.
36167b042c2SJaved Absar   for (Record *ADef : AliasDefs) {
36267b042c2SJaved Absar     Record *AliasDef = ADef->getValueAsDef("AliasRW");
3639257b8f8SAndrew Trick     getSchedRW(AliasDef).IsAlias = true;
36467b042c2SJaved Absar     Record *MatchDef = ADef->getValueAsDef("MatchRW");
3659257b8f8SAndrew Trick     CodeGenSchedRW &RW = getSchedRW(MatchDef);
3669257b8f8SAndrew Trick     if (RW.IsAlias)
36767b042c2SJaved Absar       PrintFatalError(ADef->getLoc(), "Cannot Alias an Alias");
36867b042c2SJaved Absar     RW.Aliases.push_back(ADef);
3699257b8f8SAndrew Trick   }
37076686496SAndrew Trick   DEBUG(
3718037233bSJoel Jones     dbgs() << "\n+++ SCHED READS and WRITES (collectSchedRW) +++\n";
37276686496SAndrew Trick     for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) {
37376686496SAndrew Trick       dbgs() << WIdx << ": ";
37476686496SAndrew Trick       SchedWrites[WIdx].dump();
37576686496SAndrew Trick       dbgs() << '\n';
37676686496SAndrew Trick     }
37776686496SAndrew Trick     for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd; ++RIdx) {
37876686496SAndrew Trick       dbgs() << RIdx << ": ";
37976686496SAndrew Trick       SchedReads[RIdx].dump();
38076686496SAndrew Trick       dbgs() << '\n';
38176686496SAndrew Trick     }
38276686496SAndrew Trick     RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite");
38367b042c2SJaved Absar     for (Record *RWDef : RWDefs) {
38467b042c2SJaved Absar       if (!getSchedRWIdx(RWDef, RWDef->isSubClassOf("SchedRead"))) {
38567b042c2SJaved Absar         const std::string &Name = RWDef->getName();
38676686496SAndrew Trick         if (Name != "NoWrite" && Name != "ReadDefault")
38767b042c2SJaved Absar           dbgs() << "Unused SchedReadWrite " << RWDef->getName() << '\n';
38876686496SAndrew Trick       }
38976686496SAndrew Trick     });
39076686496SAndrew Trick }
39176686496SAndrew Trick 
39276686496SAndrew Trick /// Compute a SchedWrite name from a sequence of writes.
393e1761952SBenjamin Kramer std::string CodeGenSchedModels::genRWName(ArrayRef<unsigned> Seq, bool IsRead) {
39476686496SAndrew Trick   std::string Name("(");
395e1761952SBenjamin Kramer   for (auto I = Seq.begin(), E = Seq.end(); I != E; ++I) {
39676686496SAndrew Trick     if (I != Seq.begin())
39776686496SAndrew Trick       Name += '_';
39876686496SAndrew Trick     Name += getSchedRW(*I, IsRead).Name;
39976686496SAndrew Trick   }
40076686496SAndrew Trick   Name += ')';
40176686496SAndrew Trick   return Name;
40276686496SAndrew Trick }
40376686496SAndrew Trick 
40476686496SAndrew Trick unsigned CodeGenSchedModels::getSchedRWIdx(Record *Def, bool IsRead,
40576686496SAndrew Trick                                            unsigned After) const {
40676686496SAndrew Trick   const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
40776686496SAndrew Trick   assert(After < RWVec.size() && "start position out of bounds");
40876686496SAndrew Trick   for (std::vector<CodeGenSchedRW>::const_iterator I = RWVec.begin() + After,
40976686496SAndrew Trick          E = RWVec.end(); I != E; ++I) {
41076686496SAndrew Trick     if (I->TheDef == Def)
41176686496SAndrew Trick       return I - RWVec.begin();
41276686496SAndrew Trick   }
41376686496SAndrew Trick   return 0;
41476686496SAndrew Trick }
41576686496SAndrew Trick 
416cfe222c2SAndrew Trick bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const {
41767b042c2SJaved Absar   for (const CodeGenSchedRW &Read : SchedReads) {
41867b042c2SJaved Absar     Record *ReadDef = Read.TheDef;
419cfe222c2SAndrew Trick     if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance"))
420cfe222c2SAndrew Trick       continue;
421cfe222c2SAndrew Trick 
422cfe222c2SAndrew Trick     RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites");
4230d955d0bSDavid Majnemer     if (is_contained(ValidWrites, WriteDef)) {
424cfe222c2SAndrew Trick       return true;
425cfe222c2SAndrew Trick     }
426cfe222c2SAndrew Trick   }
427cfe222c2SAndrew Trick   return false;
428cfe222c2SAndrew Trick }
429cfe222c2SAndrew Trick 
43076686496SAndrew Trick namespace llvm {
431a3fe70d2SEugene Zelenko 
43276686496SAndrew Trick void splitSchedReadWrites(const RecVec &RWDefs,
43376686496SAndrew Trick                           RecVec &WriteDefs, RecVec &ReadDefs) {
43467b042c2SJaved Absar   for (Record *RWDef : RWDefs) {
43567b042c2SJaved Absar     if (RWDef->isSubClassOf("SchedWrite"))
43667b042c2SJaved Absar       WriteDefs.push_back(RWDef);
43776686496SAndrew Trick     else {
43867b042c2SJaved Absar       assert(RWDef->isSubClassOf("SchedRead") && "unknown SchedReadWrite");
43967b042c2SJaved Absar       ReadDefs.push_back(RWDef);
44076686496SAndrew Trick     }
44176686496SAndrew Trick   }
44276686496SAndrew Trick }
443a3fe70d2SEugene Zelenko 
444a3fe70d2SEugene Zelenko } // end namespace llvm
44576686496SAndrew Trick 
44676686496SAndrew Trick // Split the SchedReadWrites defs and call findRWs for each list.
44776686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs,
44876686496SAndrew Trick                                  IdxVec &Writes, IdxVec &Reads) const {
44976686496SAndrew Trick     RecVec WriteDefs;
45076686496SAndrew Trick     RecVec ReadDefs;
45176686496SAndrew Trick     splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs);
45276686496SAndrew Trick     findRWs(WriteDefs, Writes, false);
45376686496SAndrew Trick     findRWs(ReadDefs, Reads, true);
45476686496SAndrew Trick }
45576686496SAndrew Trick 
45676686496SAndrew Trick // Call getSchedRWIdx for all elements in a sequence of SchedRW defs.
45776686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs,
45876686496SAndrew Trick                                  bool IsRead) const {
45967b042c2SJaved Absar   for (Record *RWDef : RWDefs) {
46067b042c2SJaved Absar     unsigned Idx = getSchedRWIdx(RWDef, IsRead);
46176686496SAndrew Trick     assert(Idx && "failed to collect SchedReadWrite");
46276686496SAndrew Trick     RWs.push_back(Idx);
46376686496SAndrew Trick   }
46476686496SAndrew Trick }
46576686496SAndrew Trick 
46633401e84SAndrew Trick void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq,
46733401e84SAndrew Trick                                           bool IsRead) const {
46833401e84SAndrew Trick   const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
46933401e84SAndrew Trick   if (!SchedRW.IsSequence) {
47033401e84SAndrew Trick     RWSeq.push_back(RWIdx);
47133401e84SAndrew Trick     return;
47233401e84SAndrew Trick   }
47333401e84SAndrew Trick   int Repeat =
47433401e84SAndrew Trick     SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1;
47533401e84SAndrew Trick   for (int i = 0; i < Repeat; ++i) {
47667b042c2SJaved Absar     for (unsigned I : SchedRW.Sequence) {
47767b042c2SJaved Absar       expandRWSequence(I, RWSeq, IsRead);
47833401e84SAndrew Trick     }
47933401e84SAndrew Trick   }
48033401e84SAndrew Trick }
48133401e84SAndrew Trick 
482da984b1aSAndrew Trick // Expand a SchedWrite as a sequence following any aliases that coincide with
483da984b1aSAndrew Trick // the given processor model.
484da984b1aSAndrew Trick void CodeGenSchedModels::expandRWSeqForProc(
485da984b1aSAndrew Trick   unsigned RWIdx, IdxVec &RWSeq, bool IsRead,
486da984b1aSAndrew Trick   const CodeGenProcModel &ProcModel) const {
487da984b1aSAndrew Trick 
488da984b1aSAndrew Trick   const CodeGenSchedRW &SchedWrite = getSchedRW(RWIdx, IsRead);
48924064771SCraig Topper   Record *AliasDef = nullptr;
490da984b1aSAndrew Trick   for (RecIter AI = SchedWrite.Aliases.begin(), AE = SchedWrite.Aliases.end();
491da984b1aSAndrew Trick        AI != AE; ++AI) {
492da984b1aSAndrew Trick     const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW"));
493da984b1aSAndrew Trick     if ((*AI)->getValueInit("SchedModel")->isComplete()) {
494da984b1aSAndrew Trick       Record *ModelDef = (*AI)->getValueAsDef("SchedModel");
495da984b1aSAndrew Trick       if (&getProcModel(ModelDef) != &ProcModel)
496da984b1aSAndrew Trick         continue;
497da984b1aSAndrew Trick     }
498da984b1aSAndrew Trick     if (AliasDef)
499635debe8SJoerg Sonnenberger       PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases "
500da984b1aSAndrew Trick                       "defined for processor " + ProcModel.ModelName +
501da984b1aSAndrew Trick                       " Ensure only one SchedAlias exists per RW.");
502da984b1aSAndrew Trick     AliasDef = AliasRW.TheDef;
503da984b1aSAndrew Trick   }
504da984b1aSAndrew Trick   if (AliasDef) {
505da984b1aSAndrew Trick     expandRWSeqForProc(getSchedRWIdx(AliasDef, IsRead),
506da984b1aSAndrew Trick                        RWSeq, IsRead,ProcModel);
507da984b1aSAndrew Trick     return;
508da984b1aSAndrew Trick   }
509da984b1aSAndrew Trick   if (!SchedWrite.IsSequence) {
510da984b1aSAndrew Trick     RWSeq.push_back(RWIdx);
511da984b1aSAndrew Trick     return;
512da984b1aSAndrew Trick   }
513da984b1aSAndrew Trick   int Repeat =
514da984b1aSAndrew Trick     SchedWrite.TheDef ? SchedWrite.TheDef->getValueAsInt("Repeat") : 1;
515da984b1aSAndrew Trick   for (int i = 0; i < Repeat; ++i) {
51667b042c2SJaved Absar     for (unsigned I : SchedWrite.Sequence) {
51767b042c2SJaved Absar       expandRWSeqForProc(I, RWSeq, IsRead, ProcModel);
518da984b1aSAndrew Trick     }
519da984b1aSAndrew Trick   }
520da984b1aSAndrew Trick }
521da984b1aSAndrew Trick 
52233401e84SAndrew Trick // Find the existing SchedWrite that models this sequence of writes.
523e1761952SBenjamin Kramer unsigned CodeGenSchedModels::findRWForSequence(ArrayRef<unsigned> Seq,
52433401e84SAndrew Trick                                                bool IsRead) {
52533401e84SAndrew Trick   std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites;
52633401e84SAndrew Trick 
52733401e84SAndrew Trick   for (std::vector<CodeGenSchedRW>::iterator I = RWVec.begin(), E = RWVec.end();
52833401e84SAndrew Trick        I != E; ++I) {
529e1761952SBenjamin Kramer     if (makeArrayRef(I->Sequence) == Seq)
53033401e84SAndrew Trick       return I - RWVec.begin();
53133401e84SAndrew Trick   }
53233401e84SAndrew Trick   // Index zero reserved for invalid RW.
53333401e84SAndrew Trick   return 0;
53433401e84SAndrew Trick }
53533401e84SAndrew Trick 
53633401e84SAndrew Trick /// Add this ReadWrite if it doesn't already exist.
53733401e84SAndrew Trick unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq,
53833401e84SAndrew Trick                                             bool IsRead) {
53933401e84SAndrew Trick   assert(!Seq.empty() && "cannot insert empty sequence");
54033401e84SAndrew Trick   if (Seq.size() == 1)
54133401e84SAndrew Trick     return Seq.back();
54233401e84SAndrew Trick 
54333401e84SAndrew Trick   unsigned Idx = findRWForSequence(Seq, IsRead);
54433401e84SAndrew Trick   if (Idx)
54533401e84SAndrew Trick     return Idx;
54633401e84SAndrew Trick 
547da984b1aSAndrew Trick   unsigned RWIdx = IsRead ? SchedReads.size() : SchedWrites.size();
548da984b1aSAndrew Trick   CodeGenSchedRW SchedRW(RWIdx, IsRead, Seq, genRWName(Seq, IsRead));
549da984b1aSAndrew Trick   if (IsRead)
55033401e84SAndrew Trick     SchedReads.push_back(SchedRW);
551da984b1aSAndrew Trick   else
55233401e84SAndrew Trick     SchedWrites.push_back(SchedRW);
553da984b1aSAndrew Trick   return RWIdx;
55433401e84SAndrew Trick }
55533401e84SAndrew Trick 
55676686496SAndrew Trick /// Visit all the instruction definitions for this target to gather and
55776686496SAndrew Trick /// enumerate the itinerary classes. These are the explicitly specified
55876686496SAndrew Trick /// SchedClasses. More SchedClasses may be inferred.
55976686496SAndrew Trick void CodeGenSchedModels::collectSchedClasses() {
56076686496SAndrew Trick 
56176686496SAndrew Trick   // NoItinerary is always the first class at Idx=0
56287255e34SAndrew Trick   SchedClasses.resize(1);
563bf8a28dcSAndrew Trick   SchedClasses.back().Index = 0;
564bf8a28dcSAndrew Trick   SchedClasses.back().Name = "NoInstrModel";
565bf8a28dcSAndrew Trick   SchedClasses.back().ItinClassDef = Records.getDef("NoItinerary");
56676686496SAndrew Trick   SchedClasses.back().ProcIndices.push_back(0);
56787255e34SAndrew Trick 
568bf8a28dcSAndrew Trick   // Create a SchedClass for each unique combination of itinerary class and
569bf8a28dcSAndrew Trick   // SchedRW list.
5708cc904d6SCraig Topper   for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
5718a417c1fSCraig Topper     Record *ItinDef = Inst->TheDef->getValueAsDef("Itinerary");
57276686496SAndrew Trick     IdxVec Writes, Reads;
5738a417c1fSCraig Topper     if (!Inst->TheDef->isValueUnset("SchedRW"))
5748a417c1fSCraig Topper       findRWs(Inst->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads);
575bf8a28dcSAndrew Trick 
57676686496SAndrew Trick     // ProcIdx == 0 indicates the class applies to all processors.
57776686496SAndrew Trick     IdxVec ProcIndices(1, 0);
578bf8a28dcSAndrew Trick 
579bf8a28dcSAndrew Trick     unsigned SCIdx = addSchedClass(ItinDef, Writes, Reads, ProcIndices);
5808a417c1fSCraig Topper     InstrClassMap[Inst->TheDef] = SCIdx;
58187255e34SAndrew Trick   }
5829257b8f8SAndrew Trick   // Create classes for InstRW defs.
58376686496SAndrew Trick   RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW");
58476686496SAndrew Trick   std::sort(InstRWDefs.begin(), InstRWDefs.end(), LessRecord());
5858037233bSJoel Jones   DEBUG(dbgs() << "\n+++ SCHED CLASSES (createInstRWClass) +++\n");
58667b042c2SJaved Absar   for (Record *RWDef : InstRWDefs)
58767b042c2SJaved Absar     createInstRWClass(RWDef);
58887255e34SAndrew Trick 
58976686496SAndrew Trick   NumInstrSchedClasses = SchedClasses.size();
59087255e34SAndrew Trick 
59176686496SAndrew Trick   bool EnableDump = false;
59276686496SAndrew Trick   DEBUG(EnableDump = true);
59376686496SAndrew Trick   if (!EnableDump)
59487255e34SAndrew Trick     return;
595bf8a28dcSAndrew Trick 
5968037233bSJoel Jones   dbgs() << "\n+++ ITINERARIES and/or MACHINE MODELS (collectSchedClasses) +++\n";
5978cc904d6SCraig Topper   for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
598bcd3c37fSCraig Topper     StringRef InstName = Inst->TheDef->getName();
5998a417c1fSCraig Topper     unsigned SCIdx = InstrClassMap.lookup(Inst->TheDef);
600bf8a28dcSAndrew Trick     if (!SCIdx) {
6018e0a734fSMatthias Braun       if (!Inst->hasNoSchedulingInfo)
6028a417c1fSCraig Topper         dbgs() << "No machine model for " << Inst->TheDef->getName() << '\n';
603bf8a28dcSAndrew Trick       continue;
604bf8a28dcSAndrew Trick     }
605bf8a28dcSAndrew Trick     CodeGenSchedClass &SC = getSchedClass(SCIdx);
606bf8a28dcSAndrew Trick     if (SC.ProcIndices[0] != 0)
6078a417c1fSCraig Topper       PrintFatalError(Inst->TheDef->getLoc(), "Instruction's sched class "
608bf8a28dcSAndrew Trick                       "must not be subtarget specific.");
609bf8a28dcSAndrew Trick 
610bf8a28dcSAndrew Trick     IdxVec ProcIndices;
611bf8a28dcSAndrew Trick     if (SC.ItinClassDef->getName() != "NoItinerary") {
612bf8a28dcSAndrew Trick       ProcIndices.push_back(0);
613bf8a28dcSAndrew Trick       dbgs() << "Itinerary for " << InstName << ": "
614bf8a28dcSAndrew Trick              << SC.ItinClassDef->getName() << '\n';
615bf8a28dcSAndrew Trick     }
616bf8a28dcSAndrew Trick     if (!SC.Writes.empty()) {
617bf8a28dcSAndrew Trick       ProcIndices.push_back(0);
61876686496SAndrew Trick       dbgs() << "SchedRW machine model for " << InstName;
619bf8a28dcSAndrew Trick       for (IdxIter WI = SC.Writes.begin(), WE = SC.Writes.end(); WI != WE; ++WI)
62076686496SAndrew Trick         dbgs() << " " << SchedWrites[*WI].Name;
621bf8a28dcSAndrew Trick       for (IdxIter RI = SC.Reads.begin(), RE = SC.Reads.end(); RI != RE; ++RI)
62276686496SAndrew Trick         dbgs() << " " << SchedReads[*RI].Name;
62376686496SAndrew Trick       dbgs() << '\n';
62476686496SAndrew Trick     }
62576686496SAndrew Trick     const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs;
62667b042c2SJaved Absar     for (Record *RWDef : RWDefs) {
62776686496SAndrew Trick       const CodeGenProcModel &ProcModel =
62867b042c2SJaved Absar         getProcModel(RWDef->getValueAsDef("SchedModel"));
629bf8a28dcSAndrew Trick       ProcIndices.push_back(ProcModel.Index);
6307aba6beaSAndrew Trick       dbgs() << "InstRW on " << ProcModel.ModelName << " for " << InstName;
63176686496SAndrew Trick       IdxVec Writes;
63276686496SAndrew Trick       IdxVec Reads;
63367b042c2SJaved Absar       findRWs(RWDef->getValueAsListOfDefs("OperandReadWrites"),
63476686496SAndrew Trick               Writes, Reads);
63567b042c2SJaved Absar       for (unsigned WIdx : Writes)
63667b042c2SJaved Absar         dbgs() << " " << SchedWrites[WIdx].Name;
63767b042c2SJaved Absar       for (unsigned RIdx : Reads)
63867b042c2SJaved Absar         dbgs() << " " << SchedReads[RIdx].Name;
63976686496SAndrew Trick       dbgs() << '\n';
64076686496SAndrew Trick     }
641f9df92c9SAndrew Trick     // If ProcIndices contains zero, the class applies to all processors.
642f9df92c9SAndrew Trick     if (!std::count(ProcIndices.begin(), ProcIndices.end(), 0)) {
64321c75912SJaved Absar       for (const CodeGenProcModel &PM : ProcModels) {
644fc500041SJaved Absar         if (!std::count(ProcIndices.begin(), ProcIndices.end(), PM.Index))
6458a417c1fSCraig Topper           dbgs() << "No machine model for " << Inst->TheDef->getName()
646fc500041SJaved Absar                  << " on processor " << PM.ModelName << '\n';
64787255e34SAndrew Trick       }
64887255e34SAndrew Trick     }
64976686496SAndrew Trick   }
650f9df92c9SAndrew Trick }
65176686496SAndrew Trick 
65276686496SAndrew Trick /// Find an SchedClass that has been inferred from a per-operand list of
65376686496SAndrew Trick /// SchedWrites and SchedReads.
654bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::findSchedClassIdx(Record *ItinClassDef,
655e1761952SBenjamin Kramer                                                ArrayRef<unsigned> Writes,
656e1761952SBenjamin Kramer                                                ArrayRef<unsigned> Reads) const {
65776686496SAndrew Trick   for (SchedClassIter I = schedClassBegin(), E = schedClassEnd(); I != E; ++I) {
658e1761952SBenjamin Kramer     if (I->ItinClassDef == ItinClassDef && makeArrayRef(I->Writes) == Writes &&
659e1761952SBenjamin Kramer         makeArrayRef(I->Reads) == Reads) {
66076686496SAndrew Trick       return I - schedClassBegin();
66176686496SAndrew Trick     }
66276686496SAndrew Trick   }
66376686496SAndrew Trick   return 0;
66476686496SAndrew Trick }
66576686496SAndrew Trick 
66676686496SAndrew Trick // Get the SchedClass index for an instruction.
66776686496SAndrew Trick unsigned CodeGenSchedModels::getSchedClassIdx(
66876686496SAndrew Trick   const CodeGenInstruction &Inst) const {
66976686496SAndrew Trick 
670bf8a28dcSAndrew Trick   return InstrClassMap.lookup(Inst.TheDef);
67176686496SAndrew Trick }
67276686496SAndrew Trick 
673e1761952SBenjamin Kramer std::string
674e1761952SBenjamin Kramer CodeGenSchedModels::createSchedClassName(Record *ItinClassDef,
675e1761952SBenjamin Kramer                                          ArrayRef<unsigned> OperWrites,
676e1761952SBenjamin Kramer                                          ArrayRef<unsigned> OperReads) {
67776686496SAndrew Trick 
67876686496SAndrew Trick   std::string Name;
679bf8a28dcSAndrew Trick   if (ItinClassDef && ItinClassDef->getName() != "NoItinerary")
680bf8a28dcSAndrew Trick     Name = ItinClassDef->getName();
681e1761952SBenjamin Kramer   for (unsigned Idx : OperWrites) {
682bf8a28dcSAndrew Trick     if (!Name.empty())
68376686496SAndrew Trick       Name += '_';
684e1761952SBenjamin Kramer     Name += SchedWrites[Idx].Name;
68576686496SAndrew Trick   }
686e1761952SBenjamin Kramer   for (unsigned Idx : OperReads) {
68776686496SAndrew Trick     Name += '_';
688e1761952SBenjamin Kramer     Name += SchedReads[Idx].Name;
68976686496SAndrew Trick   }
69076686496SAndrew Trick   return Name;
69176686496SAndrew Trick }
69276686496SAndrew Trick 
69376686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) {
69476686496SAndrew Trick 
69576686496SAndrew Trick   std::string Name;
69676686496SAndrew Trick   for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) {
69776686496SAndrew Trick     if (I != InstDefs.begin())
69876686496SAndrew Trick       Name += '_';
69976686496SAndrew Trick     Name += (*I)->getName();
70076686496SAndrew Trick   }
70176686496SAndrew Trick   return Name;
70276686496SAndrew Trick }
70376686496SAndrew Trick 
704bf8a28dcSAndrew Trick /// Add an inferred sched class from an itinerary class and per-operand list of
705bf8a28dcSAndrew Trick /// SchedWrites and SchedReads. ProcIndices contains the set of IDs of
706bf8a28dcSAndrew Trick /// processors that may utilize this class.
707bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::addSchedClass(Record *ItinClassDef,
708e1761952SBenjamin Kramer                                            ArrayRef<unsigned> OperWrites,
709e1761952SBenjamin Kramer                                            ArrayRef<unsigned> OperReads,
710e1761952SBenjamin Kramer                                            ArrayRef<unsigned> ProcIndices) {
71176686496SAndrew Trick   assert(!ProcIndices.empty() && "expect at least one ProcIdx");
71276686496SAndrew Trick 
713bf8a28dcSAndrew Trick   unsigned Idx = findSchedClassIdx(ItinClassDef, OperWrites, OperReads);
714bf8a28dcSAndrew Trick   if (Idx || SchedClasses[0].isKeyEqual(ItinClassDef, OperWrites, OperReads)) {
71576686496SAndrew Trick     IdxVec PI;
71676686496SAndrew Trick     std::set_union(SchedClasses[Idx].ProcIndices.begin(),
71776686496SAndrew Trick                    SchedClasses[Idx].ProcIndices.end(),
71876686496SAndrew Trick                    ProcIndices.begin(), ProcIndices.end(),
71976686496SAndrew Trick                    std::back_inserter(PI));
72076686496SAndrew Trick     SchedClasses[Idx].ProcIndices.swap(PI);
72176686496SAndrew Trick     return Idx;
72276686496SAndrew Trick   }
72376686496SAndrew Trick   Idx = SchedClasses.size();
72476686496SAndrew Trick   SchedClasses.resize(Idx+1);
72576686496SAndrew Trick   CodeGenSchedClass &SC = SchedClasses.back();
726bf8a28dcSAndrew Trick   SC.Index = Idx;
727bf8a28dcSAndrew Trick   SC.Name = createSchedClassName(ItinClassDef, OperWrites, OperReads);
728bf8a28dcSAndrew Trick   SC.ItinClassDef = ItinClassDef;
72976686496SAndrew Trick   SC.Writes = OperWrites;
73076686496SAndrew Trick   SC.Reads = OperReads;
73176686496SAndrew Trick   SC.ProcIndices = ProcIndices;
73276686496SAndrew Trick 
73376686496SAndrew Trick   return Idx;
73476686496SAndrew Trick }
73576686496SAndrew Trick 
73676686496SAndrew Trick // Create classes for each set of opcodes that are in the same InstReadWrite
73776686496SAndrew Trick // definition across all processors.
73876686496SAndrew Trick void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) {
73976686496SAndrew Trick   // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that
74076686496SAndrew Trick   // intersects with an existing class via a previous InstRWDef. Instrs that do
74176686496SAndrew Trick   // not intersect with an existing class refer back to their former class as
74276686496SAndrew Trick   // determined from ItinDef or SchedRW.
74376686496SAndrew Trick   SmallVector<std::pair<unsigned, SmallVector<Record *, 8>>, 4> ClassInstrs;
74476686496SAndrew Trick   // Sort Instrs into sets.
7459e1deb69SAndrew Trick   const RecVec *InstDefs = Sets.expand(InstRWDef);
7469e1deb69SAndrew Trick   if (InstDefs->empty())
747635debe8SJoerg Sonnenberger     PrintFatalError(InstRWDef->getLoc(), "No matching instruction opcodes");
7489e1deb69SAndrew Trick 
749fc500041SJaved Absar   for (Record *InstDef : make_range(InstDefs->begin(), InstDefs->end())) {
750fc500041SJaved Absar     InstClassMapTy::const_iterator Pos = InstrClassMap.find(InstDef);
751bf8a28dcSAndrew Trick     if (Pos == InstrClassMap.end())
752fc500041SJaved Absar       PrintFatalError(InstDef->getLoc(), "No sched class for instruction.");
753bf8a28dcSAndrew Trick     unsigned SCIdx = Pos->second;
75476686496SAndrew Trick     unsigned CIdx = 0, CEnd = ClassInstrs.size();
75576686496SAndrew Trick     for (; CIdx != CEnd; ++CIdx) {
75676686496SAndrew Trick       if (ClassInstrs[CIdx].first == SCIdx)
75776686496SAndrew Trick         break;
75876686496SAndrew Trick     }
75976686496SAndrew Trick     if (CIdx == CEnd) {
76076686496SAndrew Trick       ClassInstrs.resize(CEnd + 1);
76176686496SAndrew Trick       ClassInstrs[CIdx].first = SCIdx;
76276686496SAndrew Trick     }
763fc500041SJaved Absar     ClassInstrs[CIdx].second.push_back(InstDef);
76476686496SAndrew Trick   }
76576686496SAndrew Trick   // For each set of Instrs, create a new class if necessary, and map or remap
76676686496SAndrew Trick   // the Instrs to it.
76776686496SAndrew Trick   unsigned CIdx = 0, CEnd = ClassInstrs.size();
76876686496SAndrew Trick   for (; CIdx != CEnd; ++CIdx) {
76976686496SAndrew Trick     unsigned OldSCIdx = ClassInstrs[CIdx].first;
77076686496SAndrew Trick     ArrayRef<Record*> InstDefs = ClassInstrs[CIdx].second;
77176686496SAndrew Trick     // If the all instrs in the current class are accounted for, then leave
77276686496SAndrew Trick     // them mapped to their old class.
77378a08517SAndrew Trick     if (OldSCIdx) {
77478a08517SAndrew Trick       const RecVec &RWDefs = SchedClasses[OldSCIdx].InstRWs;
77578a08517SAndrew Trick       if (!RWDefs.empty()) {
77678a08517SAndrew Trick         const RecVec *OrigInstDefs = Sets.expand(RWDefs[0]);
77778a08517SAndrew Trick         unsigned OrigNumInstrs = 0;
77867b042c2SJaved Absar         for (Record *OIDef : make_range(OrigInstDefs->begin(), OrigInstDefs->end())) {
77967b042c2SJaved Absar           if (InstrClassMap[OIDef] == OldSCIdx)
78078a08517SAndrew Trick             ++OrigNumInstrs;
78178a08517SAndrew Trick         }
78278a08517SAndrew Trick         if (OrigNumInstrs == InstDefs.size()) {
78376686496SAndrew Trick           assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 &&
78476686496SAndrew Trick                  "expected a generic SchedClass");
78578a08517SAndrew Trick           DEBUG(dbgs() << "InstRW: Reuse SC " << OldSCIdx << ":"
78678a08517SAndrew Trick                 << SchedClasses[OldSCIdx].Name << " on "
78778a08517SAndrew Trick                 << InstRWDef->getValueAsDef("SchedModel")->getName() << "\n");
78878a08517SAndrew Trick           SchedClasses[OldSCIdx].InstRWs.push_back(InstRWDef);
78976686496SAndrew Trick           continue;
79076686496SAndrew Trick         }
79178a08517SAndrew Trick       }
79278a08517SAndrew Trick     }
79376686496SAndrew Trick     unsigned SCIdx = SchedClasses.size();
79476686496SAndrew Trick     SchedClasses.resize(SCIdx+1);
79576686496SAndrew Trick     CodeGenSchedClass &SC = SchedClasses.back();
796bf8a28dcSAndrew Trick     SC.Index = SCIdx;
79776686496SAndrew Trick     SC.Name = createSchedClassName(InstDefs);
79878a08517SAndrew Trick     DEBUG(dbgs() << "InstRW: New SC " << SCIdx << ":" << SC.Name << " on "
79978a08517SAndrew Trick           << InstRWDef->getValueAsDef("SchedModel")->getName() << "\n");
80078a08517SAndrew Trick 
80176686496SAndrew Trick     // Preserve ItinDef and Writes/Reads for processors without an InstRW entry.
80276686496SAndrew Trick     SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef;
80376686496SAndrew Trick     SC.Writes = SchedClasses[OldSCIdx].Writes;
80476686496SAndrew Trick     SC.Reads = SchedClasses[OldSCIdx].Reads;
80576686496SAndrew Trick     SC.ProcIndices.push_back(0);
80676686496SAndrew Trick     // Map each Instr to this new class.
80776686496SAndrew Trick     // Note that InstDefs may be a smaller list than InstRWDef's "Instrs".
8089e1deb69SAndrew Trick     Record *RWModelDef = InstRWDef->getValueAsDef("SchedModel");
8099e1deb69SAndrew Trick     SmallSet<unsigned, 4> RemappedClassIDs;
81076686496SAndrew Trick     for (ArrayRef<Record*>::const_iterator
81176686496SAndrew Trick            II = InstDefs.begin(), IE = InstDefs.end(); II != IE; ++II) {
81276686496SAndrew Trick       unsigned OldSCIdx = InstrClassMap[*II];
81370573dcdSDavid Blaikie       if (OldSCIdx && RemappedClassIDs.insert(OldSCIdx).second) {
8149e1deb69SAndrew Trick         for (RecIter RI = SchedClasses[OldSCIdx].InstRWs.begin(),
8159e1deb69SAndrew Trick                RE = SchedClasses[OldSCIdx].InstRWs.end(); RI != RE; ++RI) {
8169e1deb69SAndrew Trick           if ((*RI)->getValueAsDef("SchedModel") == RWModelDef) {
817635debe8SJoerg Sonnenberger             PrintFatalError(InstRWDef->getLoc(), "Overlapping InstRW def " +
8189e1deb69SAndrew Trick                           (*II)->getName() + " also matches " +
8199e1deb69SAndrew Trick                           (*RI)->getValue("Instrs")->getValue()->getAsString());
8209e1deb69SAndrew Trick           }
8219e1deb69SAndrew Trick           assert(*RI != InstRWDef && "SchedClass has duplicate InstRW def");
8229e1deb69SAndrew Trick           SC.InstRWs.push_back(*RI);
8239e1deb69SAndrew Trick         }
82476686496SAndrew Trick       }
82576686496SAndrew Trick       InstrClassMap[*II] = SCIdx;
82676686496SAndrew Trick     }
82776686496SAndrew Trick     SC.InstRWs.push_back(InstRWDef);
82876686496SAndrew Trick   }
82987255e34SAndrew Trick }
83087255e34SAndrew Trick 
831bf8a28dcSAndrew Trick // True if collectProcItins found anything.
832bf8a28dcSAndrew Trick bool CodeGenSchedModels::hasItineraries() const {
83367b042c2SJaved Absar   for (const CodeGenProcModel &PM : make_range(procModelBegin(),procModelEnd())) {
83467b042c2SJaved Absar     if (PM.hasItineraries())
835bf8a28dcSAndrew Trick       return true;
836bf8a28dcSAndrew Trick   }
837bf8a28dcSAndrew Trick   return false;
838bf8a28dcSAndrew Trick }
839bf8a28dcSAndrew Trick 
84087255e34SAndrew Trick // Gather the processor itineraries.
84176686496SAndrew Trick void CodeGenSchedModels::collectProcItins() {
8428037233bSJoel Jones   DEBUG(dbgs() << "\n+++ PROBLEM ITINERARIES (collectProcItins) +++\n");
8438a417c1fSCraig Topper   for (CodeGenProcModel &ProcModel : ProcModels) {
844bf8a28dcSAndrew Trick     if (!ProcModel.hasItineraries())
84576686496SAndrew Trick       continue;
84687255e34SAndrew Trick 
847bf8a28dcSAndrew Trick     RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID");
848bf8a28dcSAndrew Trick     assert(!ItinRecords.empty() && "ProcModel.hasItineraries is incorrect");
849bf8a28dcSAndrew Trick 
850bf8a28dcSAndrew Trick     // Populate ItinDefList with Itinerary records.
851bf8a28dcSAndrew Trick     ProcModel.ItinDefList.resize(NumInstrSchedClasses);
85287255e34SAndrew Trick 
85387255e34SAndrew Trick     // Insert each itinerary data record in the correct position within
85487255e34SAndrew Trick     // the processor model's ItinDefList.
855fc500041SJaved Absar     for (Record *ItinData : ItinRecords) {
85687255e34SAndrew Trick       Record *ItinDef = ItinData->getValueAsDef("TheClass");
857e7bac5f5SAndrew Trick       bool FoundClass = false;
858e7bac5f5SAndrew Trick       for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd();
859e7bac5f5SAndrew Trick            SCI != SCE; ++SCI) {
860e7bac5f5SAndrew Trick         // Multiple SchedClasses may share an itinerary. Update all of them.
861bf8a28dcSAndrew Trick         if (SCI->ItinClassDef == ItinDef) {
862bf8a28dcSAndrew Trick           ProcModel.ItinDefList[SCI->Index] = ItinData;
863e7bac5f5SAndrew Trick           FoundClass = true;
86487255e34SAndrew Trick         }
865bf8a28dcSAndrew Trick       }
866e7bac5f5SAndrew Trick       if (!FoundClass) {
867bf8a28dcSAndrew Trick         DEBUG(dbgs() << ProcModel.ItinsDef->getName()
868bf8a28dcSAndrew Trick               << " missing class for itinerary " << ItinDef->getName() << '\n');
869bf8a28dcSAndrew Trick       }
87087255e34SAndrew Trick     }
87187255e34SAndrew Trick     // Check for missing itinerary entries.
87287255e34SAndrew Trick     assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec");
87376686496SAndrew Trick     DEBUG(
87487255e34SAndrew Trick       for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) {
87587255e34SAndrew Trick         if (!ProcModel.ItinDefList[i])
87676686496SAndrew Trick           dbgs() << ProcModel.ItinsDef->getName()
87776686496SAndrew Trick                  << " missing itinerary for class "
87876686496SAndrew Trick                  << SchedClasses[i].Name << '\n';
87976686496SAndrew Trick       });
88087255e34SAndrew Trick   }
88187255e34SAndrew Trick }
88276686496SAndrew Trick 
88376686496SAndrew Trick // Gather the read/write types for each itinerary class.
88476686496SAndrew Trick void CodeGenSchedModels::collectProcItinRW() {
88576686496SAndrew Trick   RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW");
88676686496SAndrew Trick   std::sort(ItinRWDefs.begin(), ItinRWDefs.end(), LessRecord());
88721c75912SJaved Absar   for (Record *RWDef  : ItinRWDefs) {
888f45d0b98SJaved Absar     if (!RWDef->getValueInit("SchedModel")->isComplete())
889f45d0b98SJaved Absar       PrintFatalError(RWDef->getLoc(), "SchedModel is undefined");
890f45d0b98SJaved Absar     Record *ModelDef = RWDef->getValueAsDef("SchedModel");
89176686496SAndrew Trick     ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef);
89276686496SAndrew Trick     if (I == ProcModelMap.end()) {
893f45d0b98SJaved Absar       PrintFatalError(RWDef->getLoc(), "Undefined SchedMachineModel "
89476686496SAndrew Trick                     + ModelDef->getName());
89576686496SAndrew Trick     }
896f45d0b98SJaved Absar     ProcModels[I->second].ItinRWDefs.push_back(RWDef);
89776686496SAndrew Trick   }
89876686496SAndrew Trick }
89976686496SAndrew Trick 
9005f95c9afSSimon Dardis // Gather the unsupported features for processor models.
9015f95c9afSSimon Dardis void CodeGenSchedModels::collectProcUnsupportedFeatures() {
9025f95c9afSSimon Dardis   for (CodeGenProcModel &ProcModel : ProcModels) {
9035f95c9afSSimon Dardis     for (Record *Pred : ProcModel.ModelDef->getValueAsListOfDefs("UnsupportedFeatures")) {
9045f95c9afSSimon Dardis        ProcModel.UnsupportedFeaturesDefs.push_back(Pred);
9055f95c9afSSimon Dardis     }
9065f95c9afSSimon Dardis   }
9075f95c9afSSimon Dardis }
9085f95c9afSSimon Dardis 
90933401e84SAndrew Trick /// Infer new classes from existing classes. In the process, this may create new
91033401e84SAndrew Trick /// SchedWrites from sequences of existing SchedWrites.
91133401e84SAndrew Trick void CodeGenSchedModels::inferSchedClasses() {
9128037233bSJoel Jones   DEBUG(dbgs() << "\n+++ INFERRING SCHED CLASSES (inferSchedClasses) +++\n");
913bf8a28dcSAndrew Trick   DEBUG(dbgs() << NumInstrSchedClasses << " instr sched classes.\n");
914bf8a28dcSAndrew Trick 
91533401e84SAndrew Trick   // Visit all existing classes and newly created classes.
91633401e84SAndrew Trick   for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) {
917bf8a28dcSAndrew Trick     assert(SchedClasses[Idx].Index == Idx && "bad SCIdx");
918bf8a28dcSAndrew Trick 
91933401e84SAndrew Trick     if (SchedClasses[Idx].ItinClassDef)
92033401e84SAndrew Trick       inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx);
921bf8a28dcSAndrew Trick     if (!SchedClasses[Idx].InstRWs.empty())
92233401e84SAndrew Trick       inferFromInstRWs(Idx);
923bf8a28dcSAndrew Trick     if (!SchedClasses[Idx].Writes.empty()) {
92433401e84SAndrew Trick       inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads,
92533401e84SAndrew Trick                   Idx, SchedClasses[Idx].ProcIndices);
92633401e84SAndrew Trick     }
92733401e84SAndrew Trick     assert(SchedClasses.size() < (NumInstrSchedClasses*6) &&
92833401e84SAndrew Trick            "too many SchedVariants");
92933401e84SAndrew Trick   }
93033401e84SAndrew Trick }
93133401e84SAndrew Trick 
93233401e84SAndrew Trick /// Infer classes from per-processor itinerary resources.
93333401e84SAndrew Trick void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef,
93433401e84SAndrew Trick                                             unsigned FromClassIdx) {
93533401e84SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
93633401e84SAndrew Trick     const CodeGenProcModel &PM = ProcModels[PIdx];
93733401e84SAndrew Trick     // For all ItinRW entries.
93833401e84SAndrew Trick     bool HasMatch = false;
93933401e84SAndrew Trick     for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
94033401e84SAndrew Trick          II != IE; ++II) {
94133401e84SAndrew Trick       RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
94233401e84SAndrew Trick       if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
94333401e84SAndrew Trick         continue;
94433401e84SAndrew Trick       if (HasMatch)
945635debe8SJoerg Sonnenberger         PrintFatalError((*II)->getLoc(), "Duplicate itinerary class "
94633401e84SAndrew Trick                       + ItinClassDef->getName()
94733401e84SAndrew Trick                       + " in ItinResources for " + PM.ModelName);
94833401e84SAndrew Trick       HasMatch = true;
94933401e84SAndrew Trick       IdxVec Writes, Reads;
95033401e84SAndrew Trick       findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
95133401e84SAndrew Trick       IdxVec ProcIndices(1, PIdx);
95233401e84SAndrew Trick       inferFromRW(Writes, Reads, FromClassIdx, ProcIndices);
95333401e84SAndrew Trick     }
95433401e84SAndrew Trick   }
95533401e84SAndrew Trick }
95633401e84SAndrew Trick 
95733401e84SAndrew Trick /// Infer classes from per-processor InstReadWrite definitions.
95833401e84SAndrew Trick void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) {
95958bd79c4SBenjamin Kramer   for (unsigned I = 0, E = SchedClasses[SCIdx].InstRWs.size(); I != E; ++I) {
960b22643a4SBenjamin Kramer     assert(SchedClasses[SCIdx].InstRWs.size() == E && "InstrRWs was mutated!");
96158bd79c4SBenjamin Kramer     Record *Rec = SchedClasses[SCIdx].InstRWs[I];
96258bd79c4SBenjamin Kramer     const RecVec *InstDefs = Sets.expand(Rec);
9639e1deb69SAndrew Trick     RecIter II = InstDefs->begin(), IE = InstDefs->end();
96433401e84SAndrew Trick     for (; II != IE; ++II) {
96533401e84SAndrew Trick       if (InstrClassMap[*II] == SCIdx)
96633401e84SAndrew Trick         break;
96733401e84SAndrew Trick     }
96833401e84SAndrew Trick     // If this class no longer has any instructions mapped to it, it has become
96933401e84SAndrew Trick     // irrelevant.
97033401e84SAndrew Trick     if (II == IE)
97133401e84SAndrew Trick       continue;
97233401e84SAndrew Trick     IdxVec Writes, Reads;
97358bd79c4SBenjamin Kramer     findRWs(Rec->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
97458bd79c4SBenjamin Kramer     unsigned PIdx = getProcModel(Rec->getValueAsDef("SchedModel")).Index;
97533401e84SAndrew Trick     IdxVec ProcIndices(1, PIdx);
97658bd79c4SBenjamin Kramer     inferFromRW(Writes, Reads, SCIdx, ProcIndices); // May mutate SchedClasses.
97733401e84SAndrew Trick   }
97833401e84SAndrew Trick }
97933401e84SAndrew Trick 
98033401e84SAndrew Trick namespace {
981a3fe70d2SEugene Zelenko 
9829257b8f8SAndrew Trick // Helper for substituteVariantOperand.
9839257b8f8SAndrew Trick struct TransVariant {
984da984b1aSAndrew Trick   Record *VarOrSeqDef;  // Variant or sequence.
985da984b1aSAndrew Trick   unsigned RWIdx;       // Index of this variant or sequence's matched type.
9869257b8f8SAndrew Trick   unsigned ProcIdx;     // Processor model index or zero for any.
9879257b8f8SAndrew Trick   unsigned TransVecIdx; // Index into PredTransitions::TransVec.
9889257b8f8SAndrew Trick 
9899257b8f8SAndrew Trick   TransVariant(Record *def, unsigned rwi, unsigned pi, unsigned ti):
990da984b1aSAndrew Trick     VarOrSeqDef(def), RWIdx(rwi), ProcIdx(pi), TransVecIdx(ti) {}
9919257b8f8SAndrew Trick };
9929257b8f8SAndrew Trick 
99333401e84SAndrew Trick // Associate a predicate with the SchedReadWrite that it guards.
99433401e84SAndrew Trick // RWIdx is the index of the read/write variant.
99533401e84SAndrew Trick struct PredCheck {
99633401e84SAndrew Trick   bool IsRead;
99733401e84SAndrew Trick   unsigned RWIdx;
99833401e84SAndrew Trick   Record *Predicate;
99933401e84SAndrew Trick 
100033401e84SAndrew Trick   PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {}
100133401e84SAndrew Trick };
100233401e84SAndrew Trick 
100333401e84SAndrew Trick // A Predicate transition is a list of RW sequences guarded by a PredTerm.
100433401e84SAndrew Trick struct PredTransition {
100533401e84SAndrew Trick   // A predicate term is a conjunction of PredChecks.
100633401e84SAndrew Trick   SmallVector<PredCheck, 4> PredTerm;
100733401e84SAndrew Trick   SmallVector<SmallVector<unsigned,4>, 16> WriteSequences;
100833401e84SAndrew Trick   SmallVector<SmallVector<unsigned,4>, 16> ReadSequences;
10099257b8f8SAndrew Trick   SmallVector<unsigned, 4> ProcIndices;
101033401e84SAndrew Trick };
101133401e84SAndrew Trick 
101233401e84SAndrew Trick // Encapsulate a set of partially constructed transitions.
101333401e84SAndrew Trick // The results are built by repeated calls to substituteVariants.
101433401e84SAndrew Trick class PredTransitions {
101533401e84SAndrew Trick   CodeGenSchedModels &SchedModels;
101633401e84SAndrew Trick 
101733401e84SAndrew Trick public:
101833401e84SAndrew Trick   std::vector<PredTransition> TransVec;
101933401e84SAndrew Trick 
102033401e84SAndrew Trick   PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {}
102133401e84SAndrew Trick 
102233401e84SAndrew Trick   void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq,
102333401e84SAndrew Trick                                 bool IsRead, unsigned StartIdx);
102433401e84SAndrew Trick 
102533401e84SAndrew Trick   void substituteVariants(const PredTransition &Trans);
102633401e84SAndrew Trick 
102733401e84SAndrew Trick #ifndef NDEBUG
102833401e84SAndrew Trick   void dump() const;
102933401e84SAndrew Trick #endif
103033401e84SAndrew Trick 
103133401e84SAndrew Trick private:
103233401e84SAndrew Trick   bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term);
1033da984b1aSAndrew Trick   void getIntersectingVariants(
1034da984b1aSAndrew Trick     const CodeGenSchedRW &SchedRW, unsigned TransIdx,
1035da984b1aSAndrew Trick     std::vector<TransVariant> &IntersectingVariants);
10369257b8f8SAndrew Trick   void pushVariant(const TransVariant &VInfo, bool IsRead);
103733401e84SAndrew Trick };
1038a3fe70d2SEugene Zelenko 
1039a3fe70d2SEugene Zelenko } // end anonymous namespace
104033401e84SAndrew Trick 
104133401e84SAndrew Trick // Return true if this predicate is mutually exclusive with a PredTerm. This
104233401e84SAndrew Trick // degenerates into checking if the predicate is mutually exclusive with any
104333401e84SAndrew Trick // predicate in the Term's conjunction.
104433401e84SAndrew Trick //
104533401e84SAndrew Trick // All predicates associated with a given SchedRW are considered mutually
104633401e84SAndrew Trick // exclusive. This should work even if the conditions expressed by the
104733401e84SAndrew Trick // predicates are not exclusive because the predicates for a given SchedWrite
104833401e84SAndrew Trick // are always checked in the order they are defined in the .td file. Later
104933401e84SAndrew Trick // conditions implicitly negate any prior condition.
105033401e84SAndrew Trick bool PredTransitions::mutuallyExclusive(Record *PredDef,
105133401e84SAndrew Trick                                         ArrayRef<PredCheck> Term) {
105221c75912SJaved Absar   for (const PredCheck &PC: Term) {
1053fc500041SJaved Absar     if (PC.Predicate == PredDef)
105433401e84SAndrew Trick       return false;
105533401e84SAndrew Trick 
1056fc500041SJaved Absar     const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(PC.RWIdx, PC.IsRead);
105733401e84SAndrew Trick     assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant");
105833401e84SAndrew Trick     RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants");
105933401e84SAndrew Trick     for (RecIter VI = Variants.begin(), VE = Variants.end(); VI != VE; ++VI) {
106033401e84SAndrew Trick       if ((*VI)->getValueAsDef("Predicate") == PredDef)
106133401e84SAndrew Trick         return true;
106233401e84SAndrew Trick     }
106333401e84SAndrew Trick   }
106433401e84SAndrew Trick   return false;
106533401e84SAndrew Trick }
106633401e84SAndrew Trick 
1067da984b1aSAndrew Trick static bool hasAliasedVariants(const CodeGenSchedRW &RW,
1068da984b1aSAndrew Trick                                CodeGenSchedModels &SchedModels) {
1069da984b1aSAndrew Trick   if (RW.HasVariants)
1070da984b1aSAndrew Trick     return true;
1071da984b1aSAndrew Trick 
107221c75912SJaved Absar   for (Record *Alias : RW.Aliases) {
1073da984b1aSAndrew Trick     const CodeGenSchedRW &AliasRW =
1074fc500041SJaved Absar       SchedModels.getSchedRW(Alias->getValueAsDef("AliasRW"));
1075da984b1aSAndrew Trick     if (AliasRW.HasVariants)
1076da984b1aSAndrew Trick       return true;
1077da984b1aSAndrew Trick     if (AliasRW.IsSequence) {
1078da984b1aSAndrew Trick       IdxVec ExpandedRWs;
1079da984b1aSAndrew Trick       SchedModels.expandRWSequence(AliasRW.Index, ExpandedRWs, AliasRW.IsRead);
1080da984b1aSAndrew Trick       for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end();
1081da984b1aSAndrew Trick            SI != SE; ++SI) {
1082da984b1aSAndrew Trick         if (hasAliasedVariants(SchedModels.getSchedRW(*SI, AliasRW.IsRead),
1083da984b1aSAndrew Trick                                SchedModels)) {
1084da984b1aSAndrew Trick           return true;
1085da984b1aSAndrew Trick         }
1086da984b1aSAndrew Trick       }
1087da984b1aSAndrew Trick     }
1088da984b1aSAndrew Trick   }
1089da984b1aSAndrew Trick   return false;
1090da984b1aSAndrew Trick }
1091da984b1aSAndrew Trick 
1092da984b1aSAndrew Trick static bool hasVariant(ArrayRef<PredTransition> Transitions,
1093da984b1aSAndrew Trick                        CodeGenSchedModels &SchedModels) {
1094da984b1aSAndrew Trick   for (ArrayRef<PredTransition>::iterator
1095da984b1aSAndrew Trick          PTI = Transitions.begin(), PTE = Transitions.end();
1096da984b1aSAndrew Trick        PTI != PTE; ++PTI) {
1097da984b1aSAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
1098da984b1aSAndrew Trick            WSI = PTI->WriteSequences.begin(), WSE = PTI->WriteSequences.end();
1099da984b1aSAndrew Trick          WSI != WSE; ++WSI) {
1100da984b1aSAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
1101da984b1aSAndrew Trick              WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
1102da984b1aSAndrew Trick         if (hasAliasedVariants(SchedModels.getSchedWrite(*WI), SchedModels))
1103da984b1aSAndrew Trick           return true;
1104da984b1aSAndrew Trick       }
1105da984b1aSAndrew Trick     }
1106da984b1aSAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
1107da984b1aSAndrew Trick            RSI = PTI->ReadSequences.begin(), RSE = PTI->ReadSequences.end();
1108da984b1aSAndrew Trick          RSI != RSE; ++RSI) {
1109da984b1aSAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
1110da984b1aSAndrew Trick              RI = RSI->begin(), RE = RSI->end(); RI != RE; ++RI) {
1111da984b1aSAndrew Trick         if (hasAliasedVariants(SchedModels.getSchedRead(*RI), SchedModels))
1112da984b1aSAndrew Trick           return true;
1113da984b1aSAndrew Trick       }
1114da984b1aSAndrew Trick     }
1115da984b1aSAndrew Trick   }
1116da984b1aSAndrew Trick   return false;
1117da984b1aSAndrew Trick }
1118da984b1aSAndrew Trick 
1119da984b1aSAndrew Trick // Populate IntersectingVariants with any variants or aliased sequences of the
1120da984b1aSAndrew Trick // given SchedRW whose processor indices and predicates are not mutually
1121d97ff1fcSAndrew Trick // exclusive with the given transition.
1122da984b1aSAndrew Trick void PredTransitions::getIntersectingVariants(
1123da984b1aSAndrew Trick   const CodeGenSchedRW &SchedRW, unsigned TransIdx,
1124da984b1aSAndrew Trick   std::vector<TransVariant> &IntersectingVariants) {
1125da984b1aSAndrew Trick 
1126d97ff1fcSAndrew Trick   bool GenericRW = false;
1127d97ff1fcSAndrew Trick 
1128da984b1aSAndrew Trick   std::vector<TransVariant> Variants;
1129da984b1aSAndrew Trick   if (SchedRW.HasVariants) {
1130da984b1aSAndrew Trick     unsigned VarProcIdx = 0;
1131da984b1aSAndrew Trick     if (SchedRW.TheDef->getValueInit("SchedModel")->isComplete()) {
1132da984b1aSAndrew Trick       Record *ModelDef = SchedRW.TheDef->getValueAsDef("SchedModel");
1133da984b1aSAndrew Trick       VarProcIdx = SchedModels.getProcModel(ModelDef).Index;
1134da984b1aSAndrew Trick     }
1135da984b1aSAndrew Trick     // Push each variant. Assign TransVecIdx later.
1136da984b1aSAndrew Trick     const RecVec VarDefs = SchedRW.TheDef->getValueAsListOfDefs("Variants");
1137f45d0b98SJaved Absar     for (Record *VarDef : VarDefs)
1138f45d0b98SJaved Absar       Variants.push_back(TransVariant(VarDef, SchedRW.Index, VarProcIdx, 0));
1139d97ff1fcSAndrew Trick     if (VarProcIdx == 0)
1140d97ff1fcSAndrew Trick       GenericRW = true;
1141da984b1aSAndrew Trick   }
1142da984b1aSAndrew Trick   for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
1143da984b1aSAndrew Trick        AI != AE; ++AI) {
1144da984b1aSAndrew Trick     // If either the SchedAlias itself or the SchedReadWrite that it aliases
1145da984b1aSAndrew Trick     // to is defined within a processor model, constrain all variants to
1146da984b1aSAndrew Trick     // that processor.
1147da984b1aSAndrew Trick     unsigned AliasProcIdx = 0;
1148da984b1aSAndrew Trick     if ((*AI)->getValueInit("SchedModel")->isComplete()) {
1149da984b1aSAndrew Trick       Record *ModelDef = (*AI)->getValueAsDef("SchedModel");
1150da984b1aSAndrew Trick       AliasProcIdx = SchedModels.getProcModel(ModelDef).Index;
1151da984b1aSAndrew Trick     }
1152da984b1aSAndrew Trick     const CodeGenSchedRW &AliasRW =
1153da984b1aSAndrew Trick       SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW"));
1154da984b1aSAndrew Trick 
1155da984b1aSAndrew Trick     if (AliasRW.HasVariants) {
1156da984b1aSAndrew Trick       const RecVec VarDefs = AliasRW.TheDef->getValueAsListOfDefs("Variants");
11579003dd78SJaved Absar       for (Record *VD : VarDefs)
11589003dd78SJaved Absar         Variants.push_back(TransVariant(VD, AliasRW.Index, AliasProcIdx, 0));
1159da984b1aSAndrew Trick     }
1160da984b1aSAndrew Trick     if (AliasRW.IsSequence) {
1161da984b1aSAndrew Trick       Variants.push_back(
1162da984b1aSAndrew Trick         TransVariant(AliasRW.TheDef, SchedRW.Index, AliasProcIdx, 0));
1163da984b1aSAndrew Trick     }
1164d97ff1fcSAndrew Trick     if (AliasProcIdx == 0)
1165d97ff1fcSAndrew Trick       GenericRW = true;
1166da984b1aSAndrew Trick   }
1167f45d0b98SJaved Absar   for (TransVariant &Variant : Variants) {
1168da984b1aSAndrew Trick     // Don't expand variants if the processor models don't intersect.
1169da984b1aSAndrew Trick     // A zero processor index means any processor.
1170b94011fdSCraig Topper     SmallVectorImpl<unsigned> &ProcIndices = TransVec[TransIdx].ProcIndices;
1171f45d0b98SJaved Absar     if (ProcIndices[0] && Variant.ProcIdx) {
1172da984b1aSAndrew Trick       unsigned Cnt = std::count(ProcIndices.begin(), ProcIndices.end(),
1173da984b1aSAndrew Trick                                 Variant.ProcIdx);
1174da984b1aSAndrew Trick       if (!Cnt)
1175da984b1aSAndrew Trick         continue;
1176da984b1aSAndrew Trick       if (Cnt > 1) {
1177da984b1aSAndrew Trick         const CodeGenProcModel &PM =
1178da984b1aSAndrew Trick           *(SchedModels.procModelBegin() + Variant.ProcIdx);
1179635debe8SJoerg Sonnenberger         PrintFatalError(Variant.VarOrSeqDef->getLoc(),
1180635debe8SJoerg Sonnenberger                         "Multiple variants defined for processor " +
1181635debe8SJoerg Sonnenberger                         PM.ModelName +
1182da984b1aSAndrew Trick                         " Ensure only one SchedAlias exists per RW.");
1183da984b1aSAndrew Trick       }
1184da984b1aSAndrew Trick     }
1185da984b1aSAndrew Trick     if (Variant.VarOrSeqDef->isSubClassOf("SchedVar")) {
1186da984b1aSAndrew Trick       Record *PredDef = Variant.VarOrSeqDef->getValueAsDef("Predicate");
1187da984b1aSAndrew Trick       if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm))
1188da984b1aSAndrew Trick         continue;
1189da984b1aSAndrew Trick     }
1190da984b1aSAndrew Trick     if (IntersectingVariants.empty()) {
1191da984b1aSAndrew Trick       // The first variant builds on the existing transition.
1192da984b1aSAndrew Trick       Variant.TransVecIdx = TransIdx;
1193da984b1aSAndrew Trick       IntersectingVariants.push_back(Variant);
1194da984b1aSAndrew Trick     }
1195da984b1aSAndrew Trick     else {
1196da984b1aSAndrew Trick       // Push another copy of the current transition for more variants.
1197da984b1aSAndrew Trick       Variant.TransVecIdx = TransVec.size();
1198da984b1aSAndrew Trick       IntersectingVariants.push_back(Variant);
1199f6169d02SDan Gohman       TransVec.push_back(TransVec[TransIdx]);
1200da984b1aSAndrew Trick     }
1201da984b1aSAndrew Trick   }
1202d97ff1fcSAndrew Trick   if (GenericRW && IntersectingVariants.empty()) {
1203d97ff1fcSAndrew Trick     PrintFatalError(SchedRW.TheDef->getLoc(), "No variant of this type has "
1204d97ff1fcSAndrew Trick                     "a matching predicate on any processor");
1205d97ff1fcSAndrew Trick   }
1206da984b1aSAndrew Trick }
1207da984b1aSAndrew Trick 
12089257b8f8SAndrew Trick // Push the Reads/Writes selected by this variant onto the PredTransition
12099257b8f8SAndrew Trick // specified by VInfo.
12109257b8f8SAndrew Trick void PredTransitions::
12119257b8f8SAndrew Trick pushVariant(const TransVariant &VInfo, bool IsRead) {
12129257b8f8SAndrew Trick   PredTransition &Trans = TransVec[VInfo.TransVecIdx];
12139257b8f8SAndrew Trick 
12149257b8f8SAndrew Trick   // If this operand transition is reached through a processor-specific alias,
12159257b8f8SAndrew Trick   // then the whole transition is specific to this processor.
12169257b8f8SAndrew Trick   if (VInfo.ProcIdx != 0)
12179257b8f8SAndrew Trick     Trans.ProcIndices.assign(1, VInfo.ProcIdx);
12189257b8f8SAndrew Trick 
121933401e84SAndrew Trick   IdxVec SelectedRWs;
1220da984b1aSAndrew Trick   if (VInfo.VarOrSeqDef->isSubClassOf("SchedVar")) {
1221da984b1aSAndrew Trick     Record *PredDef = VInfo.VarOrSeqDef->getValueAsDef("Predicate");
1222da984b1aSAndrew Trick     Trans.PredTerm.push_back(PredCheck(IsRead, VInfo.RWIdx,PredDef));
1223da984b1aSAndrew Trick     RecVec SelectedDefs = VInfo.VarOrSeqDef->getValueAsListOfDefs("Selected");
122433401e84SAndrew Trick     SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead);
1225da984b1aSAndrew Trick   }
1226da984b1aSAndrew Trick   else {
1227da984b1aSAndrew Trick     assert(VInfo.VarOrSeqDef->isSubClassOf("WriteSequence") &&
1228da984b1aSAndrew Trick            "variant must be a SchedVariant or aliased WriteSequence");
1229da984b1aSAndrew Trick     SelectedRWs.push_back(SchedModels.getSchedRWIdx(VInfo.VarOrSeqDef, IsRead));
1230da984b1aSAndrew Trick   }
123133401e84SAndrew Trick 
12329257b8f8SAndrew Trick   const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(VInfo.RWIdx, IsRead);
123333401e84SAndrew Trick 
123433401e84SAndrew Trick   SmallVectorImpl<SmallVector<unsigned,4>> &RWSequences = IsRead
123533401e84SAndrew Trick     ? Trans.ReadSequences : Trans.WriteSequences;
123633401e84SAndrew Trick   if (SchedRW.IsVariadic) {
123733401e84SAndrew Trick     unsigned OperIdx = RWSequences.size()-1;
123833401e84SAndrew Trick     // Make N-1 copies of this transition's last sequence.
123933401e84SAndrew Trick     for (unsigned i = 1, e = SelectedRWs.size(); i != e; ++i) {
12403bd2524bSArnold Schwaighofer       // Create a temporary copy the vector could reallocate.
1241f84a03a5SArnold Schwaighofer       RWSequences.reserve(RWSequences.size() + 1);
1242f84a03a5SArnold Schwaighofer       RWSequences.push_back(RWSequences[OperIdx]);
124333401e84SAndrew Trick     }
124433401e84SAndrew Trick     // Push each of the N elements of the SelectedRWs onto a copy of the last
124533401e84SAndrew Trick     // sequence (split the current operand into N operands).
124633401e84SAndrew Trick     // Note that write sequences should be expanded within this loop--the entire
124733401e84SAndrew Trick     // sequence belongs to a single operand.
124833401e84SAndrew Trick     for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
124933401e84SAndrew Trick          RWI != RWE; ++RWI, ++OperIdx) {
125033401e84SAndrew Trick       IdxVec ExpandedRWs;
125133401e84SAndrew Trick       if (IsRead)
125233401e84SAndrew Trick         ExpandedRWs.push_back(*RWI);
125333401e84SAndrew Trick       else
125433401e84SAndrew Trick         SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
125533401e84SAndrew Trick       RWSequences[OperIdx].insert(RWSequences[OperIdx].end(),
125633401e84SAndrew Trick                                   ExpandedRWs.begin(), ExpandedRWs.end());
125733401e84SAndrew Trick     }
125833401e84SAndrew Trick     assert(OperIdx == RWSequences.size() && "missed a sequence");
125933401e84SAndrew Trick   }
126033401e84SAndrew Trick   else {
126133401e84SAndrew Trick     // Push this transition's expanded sequence onto this transition's last
126233401e84SAndrew Trick     // sequence (add to the current operand's sequence).
126333401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = RWSequences.back();
126433401e84SAndrew Trick     IdxVec ExpandedRWs;
126533401e84SAndrew Trick     for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end();
126633401e84SAndrew Trick          RWI != RWE; ++RWI) {
126733401e84SAndrew Trick       if (IsRead)
126833401e84SAndrew Trick         ExpandedRWs.push_back(*RWI);
126933401e84SAndrew Trick       else
127033401e84SAndrew Trick         SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead);
127133401e84SAndrew Trick     }
127233401e84SAndrew Trick     Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end());
127333401e84SAndrew Trick   }
127433401e84SAndrew Trick }
127533401e84SAndrew Trick 
127633401e84SAndrew Trick // RWSeq is a sequence of all Reads or all Writes for the next read or write
127733401e84SAndrew Trick // operand. StartIdx is an index into TransVec where partial results
12789257b8f8SAndrew Trick // starts. RWSeq must be applied to all transitions between StartIdx and the end
127933401e84SAndrew Trick // of TransVec.
128033401e84SAndrew Trick void PredTransitions::substituteVariantOperand(
128133401e84SAndrew Trick   const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) {
128233401e84SAndrew Trick 
128333401e84SAndrew Trick   // Visit each original RW within the current sequence.
128433401e84SAndrew Trick   for (SmallVectorImpl<unsigned>::const_iterator
128533401e84SAndrew Trick          RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) {
128633401e84SAndrew Trick     const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead);
128733401e84SAndrew Trick     // Push this RW on all partial PredTransitions or distribute variants.
128833401e84SAndrew Trick     // New PredTransitions may be pushed within this loop which should not be
128933401e84SAndrew Trick     // revisited (TransEnd must be loop invariant).
129033401e84SAndrew Trick     for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size();
129133401e84SAndrew Trick          TransIdx != TransEnd; ++TransIdx) {
129233401e84SAndrew Trick       // In the common case, push RW onto the current operand's sequence.
12939257b8f8SAndrew Trick       if (!hasAliasedVariants(SchedRW, SchedModels)) {
129433401e84SAndrew Trick         if (IsRead)
129533401e84SAndrew Trick           TransVec[TransIdx].ReadSequences.back().push_back(*RWI);
129633401e84SAndrew Trick         else
129733401e84SAndrew Trick           TransVec[TransIdx].WriteSequences.back().push_back(*RWI);
129833401e84SAndrew Trick         continue;
129933401e84SAndrew Trick       }
130033401e84SAndrew Trick       // Distribute this partial PredTransition across intersecting variants.
1301da984b1aSAndrew Trick       // This will push a copies of TransVec[TransIdx] on the back of TransVec.
13029257b8f8SAndrew Trick       std::vector<TransVariant> IntersectingVariants;
1303da984b1aSAndrew Trick       getIntersectingVariants(SchedRW, TransIdx, IntersectingVariants);
130433401e84SAndrew Trick       // Now expand each variant on top of its copy of the transition.
13059257b8f8SAndrew Trick       for (std::vector<TransVariant>::const_iterator
130633401e84SAndrew Trick              IVI = IntersectingVariants.begin(),
130733401e84SAndrew Trick              IVE = IntersectingVariants.end();
13089257b8f8SAndrew Trick            IVI != IVE; ++IVI) {
13099257b8f8SAndrew Trick         pushVariant(*IVI, IsRead);
13109257b8f8SAndrew Trick       }
131133401e84SAndrew Trick     }
131233401e84SAndrew Trick   }
131333401e84SAndrew Trick }
131433401e84SAndrew Trick 
131533401e84SAndrew Trick // For each variant of a Read/Write in Trans, substitute the sequence of
131633401e84SAndrew Trick // Read/Writes guarded by the variant. This is exponential in the number of
131733401e84SAndrew Trick // variant Read/Writes, but in practice detection of mutually exclusive
131833401e84SAndrew Trick // predicates should result in linear growth in the total number variants.
131933401e84SAndrew Trick //
132033401e84SAndrew Trick // This is one step in a breadth-first search of nested variants.
132133401e84SAndrew Trick void PredTransitions::substituteVariants(const PredTransition &Trans) {
132233401e84SAndrew Trick   // Build up a set of partial results starting at the back of
132333401e84SAndrew Trick   // PredTransitions. Remember the first new transition.
132433401e84SAndrew Trick   unsigned StartIdx = TransVec.size();
132533401e84SAndrew Trick   TransVec.resize(TransVec.size() + 1);
132633401e84SAndrew Trick   TransVec.back().PredTerm = Trans.PredTerm;
13279257b8f8SAndrew Trick   TransVec.back().ProcIndices = Trans.ProcIndices;
132833401e84SAndrew Trick 
132933401e84SAndrew Trick   // Visit each original write sequence.
133033401e84SAndrew Trick   for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
133133401e84SAndrew Trick          WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end();
133233401e84SAndrew Trick        WSI != WSE; ++WSI) {
133333401e84SAndrew Trick     // Push a new (empty) write sequence onto all partial Transitions.
133433401e84SAndrew Trick     for (std::vector<PredTransition>::iterator I =
133533401e84SAndrew Trick            TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
133633401e84SAndrew Trick       I->WriteSequences.resize(I->WriteSequences.size() + 1);
133733401e84SAndrew Trick     }
133833401e84SAndrew Trick     substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx);
133933401e84SAndrew Trick   }
134033401e84SAndrew Trick   // Visit each original read sequence.
134133401e84SAndrew Trick   for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
134233401e84SAndrew Trick          RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end();
134333401e84SAndrew Trick        RSI != RSE; ++RSI) {
134433401e84SAndrew Trick     // Push a new (empty) read sequence onto all partial Transitions.
134533401e84SAndrew Trick     for (std::vector<PredTransition>::iterator I =
134633401e84SAndrew Trick            TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) {
134733401e84SAndrew Trick       I->ReadSequences.resize(I->ReadSequences.size() + 1);
134833401e84SAndrew Trick     }
134933401e84SAndrew Trick     substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx);
135033401e84SAndrew Trick   }
135133401e84SAndrew Trick }
135233401e84SAndrew Trick 
135333401e84SAndrew Trick // Create a new SchedClass for each variant found by inferFromRW. Pass
135433401e84SAndrew Trick static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions,
13559257b8f8SAndrew Trick                                  unsigned FromClassIdx,
135633401e84SAndrew Trick                                  CodeGenSchedModels &SchedModels) {
135733401e84SAndrew Trick   // For each PredTransition, create a new CodeGenSchedTransition, which usually
135833401e84SAndrew Trick   // requires creating a new SchedClass.
135933401e84SAndrew Trick   for (ArrayRef<PredTransition>::iterator
136033401e84SAndrew Trick          I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) {
136133401e84SAndrew Trick     IdxVec OperWritesVariant;
136233401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
136333401e84SAndrew Trick            WSI = I->WriteSequences.begin(), WSE = I->WriteSequences.end();
136433401e84SAndrew Trick          WSI != WSE; ++WSI) {
136533401e84SAndrew Trick       // Create a new write representing the expanded sequence.
136633401e84SAndrew Trick       OperWritesVariant.push_back(
136733401e84SAndrew Trick         SchedModels.findOrInsertRW(*WSI, /*IsRead=*/false));
136833401e84SAndrew Trick     }
136933401e84SAndrew Trick     IdxVec OperReadsVariant;
137033401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
137133401e84SAndrew Trick            RSI = I->ReadSequences.begin(), RSE = I->ReadSequences.end();
137233401e84SAndrew Trick          RSI != RSE; ++RSI) {
13739257b8f8SAndrew Trick       // Create a new read representing the expanded sequence.
137433401e84SAndrew Trick       OperReadsVariant.push_back(
137533401e84SAndrew Trick         SchedModels.findOrInsertRW(*RSI, /*IsRead=*/true));
137633401e84SAndrew Trick     }
13779257b8f8SAndrew Trick     IdxVec ProcIndices(I->ProcIndices.begin(), I->ProcIndices.end());
137833401e84SAndrew Trick     CodeGenSchedTransition SCTrans;
137933401e84SAndrew Trick     SCTrans.ToClassIdx =
138024064771SCraig Topper       SchedModels.addSchedClass(/*ItinClassDef=*/nullptr, OperWritesVariant,
1381bf8a28dcSAndrew Trick                                 OperReadsVariant, ProcIndices);
138233401e84SAndrew Trick     SCTrans.ProcIndices = ProcIndices;
138333401e84SAndrew Trick     // The final PredTerm is unique set of predicates guarding the transition.
138433401e84SAndrew Trick     RecVec Preds;
138533401e84SAndrew Trick     for (SmallVectorImpl<PredCheck>::const_iterator
138633401e84SAndrew Trick            PI = I->PredTerm.begin(), PE = I->PredTerm.end(); PI != PE; ++PI) {
138733401e84SAndrew Trick       Preds.push_back(PI->Predicate);
138833401e84SAndrew Trick     }
138933401e84SAndrew Trick     RecIter PredsEnd = std::unique(Preds.begin(), Preds.end());
139033401e84SAndrew Trick     Preds.resize(PredsEnd - Preds.begin());
139133401e84SAndrew Trick     SCTrans.PredTerm = Preds;
139233401e84SAndrew Trick     SchedModels.getSchedClass(FromClassIdx).Transitions.push_back(SCTrans);
139333401e84SAndrew Trick   }
139433401e84SAndrew Trick }
139533401e84SAndrew Trick 
13969257b8f8SAndrew Trick // Create new SchedClasses for the given ReadWrite list. If any of the
13979257b8f8SAndrew Trick // ReadWrites refers to a SchedVariant, create a new SchedClass for each variant
13989257b8f8SAndrew Trick // of the ReadWrite list, following Aliases if necessary.
1399e1761952SBenjamin Kramer void CodeGenSchedModels::inferFromRW(ArrayRef<unsigned> OperWrites,
1400e1761952SBenjamin Kramer                                      ArrayRef<unsigned> OperReads,
140133401e84SAndrew Trick                                      unsigned FromClassIdx,
1402e1761952SBenjamin Kramer                                      ArrayRef<unsigned> ProcIndices) {
1403e97978f9SAndrew Trick   DEBUG(dbgs() << "INFER RW proc("; dumpIdxVec(ProcIndices); dbgs() << ") ");
140433401e84SAndrew Trick 
140533401e84SAndrew Trick   // Create a seed transition with an empty PredTerm and the expanded sequences
140633401e84SAndrew Trick   // of SchedWrites for the current SchedClass.
140733401e84SAndrew Trick   std::vector<PredTransition> LastTransitions;
140833401e84SAndrew Trick   LastTransitions.resize(1);
14099257b8f8SAndrew Trick   LastTransitions.back().ProcIndices.append(ProcIndices.begin(),
14109257b8f8SAndrew Trick                                             ProcIndices.end());
14119257b8f8SAndrew Trick 
1412e1761952SBenjamin Kramer   for (unsigned WriteIdx : OperWrites) {
141333401e84SAndrew Trick     IdxVec WriteSeq;
1414e1761952SBenjamin Kramer     expandRWSequence(WriteIdx, WriteSeq, /*IsRead=*/false);
141533401e84SAndrew Trick     unsigned Idx = LastTransitions[0].WriteSequences.size();
141633401e84SAndrew Trick     LastTransitions[0].WriteSequences.resize(Idx + 1);
141733401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences[Idx];
141833401e84SAndrew Trick     for (IdxIter WI = WriteSeq.begin(), WE = WriteSeq.end(); WI != WE; ++WI)
141933401e84SAndrew Trick       Seq.push_back(*WI);
142033401e84SAndrew Trick     DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
142133401e84SAndrew Trick   }
142233401e84SAndrew Trick   DEBUG(dbgs() << " Reads: ");
1423e1761952SBenjamin Kramer   for (unsigned ReadIdx : OperReads) {
142433401e84SAndrew Trick     IdxVec ReadSeq;
1425e1761952SBenjamin Kramer     expandRWSequence(ReadIdx, ReadSeq, /*IsRead=*/true);
142633401e84SAndrew Trick     unsigned Idx = LastTransitions[0].ReadSequences.size();
142733401e84SAndrew Trick     LastTransitions[0].ReadSequences.resize(Idx + 1);
142833401e84SAndrew Trick     SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences[Idx];
142933401e84SAndrew Trick     for (IdxIter RI = ReadSeq.begin(), RE = ReadSeq.end(); RI != RE; ++RI)
143033401e84SAndrew Trick       Seq.push_back(*RI);
143133401e84SAndrew Trick     DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") ");
143233401e84SAndrew Trick   }
143333401e84SAndrew Trick   DEBUG(dbgs() << '\n');
143433401e84SAndrew Trick 
143533401e84SAndrew Trick   // Collect all PredTransitions for individual operands.
143633401e84SAndrew Trick   // Iterate until no variant writes remain.
143733401e84SAndrew Trick   while (hasVariant(LastTransitions, *this)) {
143833401e84SAndrew Trick     PredTransitions Transitions(*this);
143933401e84SAndrew Trick     for (std::vector<PredTransition>::const_iterator
144033401e84SAndrew Trick            I = LastTransitions.begin(), E = LastTransitions.end();
144133401e84SAndrew Trick          I != E; ++I) {
144233401e84SAndrew Trick       Transitions.substituteVariants(*I);
144333401e84SAndrew Trick     }
144433401e84SAndrew Trick     DEBUG(Transitions.dump());
144533401e84SAndrew Trick     LastTransitions.swap(Transitions.TransVec);
144633401e84SAndrew Trick   }
144733401e84SAndrew Trick   // If the first transition has no variants, nothing to do.
144833401e84SAndrew Trick   if (LastTransitions[0].PredTerm.empty())
144933401e84SAndrew Trick     return;
145033401e84SAndrew Trick 
145133401e84SAndrew Trick   // WARNING: We are about to mutate the SchedClasses vector. Do not refer to
145233401e84SAndrew Trick   // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions.
14539257b8f8SAndrew Trick   inferFromTransitions(LastTransitions, FromClassIdx, *this);
145433401e84SAndrew Trick }
145533401e84SAndrew Trick 
1456cf398b22SAndrew Trick // Check if any processor resource group contains all resource records in
1457cf398b22SAndrew Trick // SubUnits.
1458cf398b22SAndrew Trick bool CodeGenSchedModels::hasSuperGroup(RecVec &SubUnits, CodeGenProcModel &PM) {
1459cf398b22SAndrew Trick   for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) {
1460cf398b22SAndrew Trick     if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup"))
1461cf398b22SAndrew Trick       continue;
1462cf398b22SAndrew Trick     RecVec SuperUnits =
1463cf398b22SAndrew Trick       PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources");
1464cf398b22SAndrew Trick     RecIter RI = SubUnits.begin(), RE = SubUnits.end();
1465cf398b22SAndrew Trick     for ( ; RI != RE; ++RI) {
14660d955d0bSDavid Majnemer       if (!is_contained(SuperUnits, *RI)) {
1467cf398b22SAndrew Trick         break;
1468cf398b22SAndrew Trick       }
1469cf398b22SAndrew Trick     }
1470cf398b22SAndrew Trick     if (RI == RE)
1471cf398b22SAndrew Trick       return true;
1472cf398b22SAndrew Trick   }
1473cf398b22SAndrew Trick   return false;
1474cf398b22SAndrew Trick }
1475cf398b22SAndrew Trick 
1476cf398b22SAndrew Trick // Verify that overlapping groups have a common supergroup.
1477cf398b22SAndrew Trick void CodeGenSchedModels::verifyProcResourceGroups(CodeGenProcModel &PM) {
1478cf398b22SAndrew Trick   for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) {
1479cf398b22SAndrew Trick     if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup"))
1480cf398b22SAndrew Trick       continue;
1481cf398b22SAndrew Trick     RecVec CheckUnits =
1482cf398b22SAndrew Trick       PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources");
1483cf398b22SAndrew Trick     for (unsigned j = i+1; j < e; ++j) {
1484cf398b22SAndrew Trick       if (!PM.ProcResourceDefs[j]->isSubClassOf("ProcResGroup"))
1485cf398b22SAndrew Trick         continue;
1486cf398b22SAndrew Trick       RecVec OtherUnits =
1487cf398b22SAndrew Trick         PM.ProcResourceDefs[j]->getValueAsListOfDefs("Resources");
1488cf398b22SAndrew Trick       if (std::find_first_of(CheckUnits.begin(), CheckUnits.end(),
1489cf398b22SAndrew Trick                              OtherUnits.begin(), OtherUnits.end())
1490cf398b22SAndrew Trick           != CheckUnits.end()) {
1491cf398b22SAndrew Trick         // CheckUnits and OtherUnits overlap
1492cf398b22SAndrew Trick         OtherUnits.insert(OtherUnits.end(), CheckUnits.begin(),
1493cf398b22SAndrew Trick                           CheckUnits.end());
1494cf398b22SAndrew Trick         if (!hasSuperGroup(OtherUnits, PM)) {
1495cf398b22SAndrew Trick           PrintFatalError((PM.ProcResourceDefs[i])->getLoc(),
1496cf398b22SAndrew Trick                           "proc resource group overlaps with "
1497cf398b22SAndrew Trick                           + PM.ProcResourceDefs[j]->getName()
1498cf398b22SAndrew Trick                           + " but no supergroup contains both.");
1499cf398b22SAndrew Trick         }
1500cf398b22SAndrew Trick       }
1501cf398b22SAndrew Trick     }
1502cf398b22SAndrew Trick   }
1503cf398b22SAndrew Trick }
1504cf398b22SAndrew Trick 
15051e46d488SAndrew Trick // Collect and sort WriteRes, ReadAdvance, and ProcResources.
15061e46d488SAndrew Trick void CodeGenSchedModels::collectProcResources() {
15076b1fd9aaSMatthias Braun   ProcResourceDefs = Records.getAllDerivedDefinitions("ProcResourceUnits");
15086b1fd9aaSMatthias Braun   ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup");
15096b1fd9aaSMatthias Braun 
15101e46d488SAndrew Trick   // Add any subtarget-specific SchedReadWrites that are directly associated
15111e46d488SAndrew Trick   // with processor resources. Refer to the parent SchedClass's ProcIndices to
15121e46d488SAndrew Trick   // determine which processors they apply to.
15131e46d488SAndrew Trick   for (SchedClassIter SCI = schedClassBegin(), SCE = schedClassEnd();
15141e46d488SAndrew Trick        SCI != SCE; ++SCI) {
15151e46d488SAndrew Trick     if (SCI->ItinClassDef)
15161e46d488SAndrew Trick       collectItinProcResources(SCI->ItinClassDef);
15174fe440d4SAndrew Trick     else {
15184fe440d4SAndrew Trick       // This class may have a default ReadWrite list which can be overriden by
15194fe440d4SAndrew Trick       // InstRW definitions.
15204fe440d4SAndrew Trick       if (!SCI->InstRWs.empty()) {
15214fe440d4SAndrew Trick         for (RecIter RWI = SCI->InstRWs.begin(), RWE = SCI->InstRWs.end();
15224fe440d4SAndrew Trick              RWI != RWE; ++RWI) {
15234fe440d4SAndrew Trick           Record *RWModelDef = (*RWI)->getValueAsDef("SchedModel");
15244fe440d4SAndrew Trick           IdxVec ProcIndices(1, getProcModel(RWModelDef).Index);
15254fe440d4SAndrew Trick           IdxVec Writes, Reads;
15264fe440d4SAndrew Trick           findRWs((*RWI)->getValueAsListOfDefs("OperandReadWrites"),
15274fe440d4SAndrew Trick                   Writes, Reads);
15284fe440d4SAndrew Trick           collectRWResources(Writes, Reads, ProcIndices);
15294fe440d4SAndrew Trick         }
15304fe440d4SAndrew Trick       }
15311e46d488SAndrew Trick       collectRWResources(SCI->Writes, SCI->Reads, SCI->ProcIndices);
15321e46d488SAndrew Trick     }
15334fe440d4SAndrew Trick   }
15341e46d488SAndrew Trick   // Add resources separately defined by each subtarget.
15351e46d488SAndrew Trick   RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes");
15362c9570c0SJaved Absar   for (Record *WR : WRDefs) {
15372c9570c0SJaved Absar     Record *ModelDef = WR->getValueAsDef("SchedModel");
15382c9570c0SJaved Absar     addWriteRes(WR, getProcModel(ModelDef).Index);
15391e46d488SAndrew Trick   }
1540dca870b2SAndrew Trick   RecVec SWRDefs = Records.getAllDerivedDefinitions("SchedWriteRes");
15412c9570c0SJaved Absar   for (Record *SWR : SWRDefs) {
15422c9570c0SJaved Absar     Record *ModelDef = SWR->getValueAsDef("SchedModel");
15432c9570c0SJaved Absar     addWriteRes(SWR, getProcModel(ModelDef).Index);
1544dca870b2SAndrew Trick   }
15451e46d488SAndrew Trick   RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance");
15462c9570c0SJaved Absar   for (Record *RA : RADefs) {
15472c9570c0SJaved Absar     Record *ModelDef = RA->getValueAsDef("SchedModel");
15482c9570c0SJaved Absar     addReadAdvance(RA, getProcModel(ModelDef).Index);
15491e46d488SAndrew Trick   }
1550dca870b2SAndrew Trick   RecVec SRADefs = Records.getAllDerivedDefinitions("SchedReadAdvance");
15512c9570c0SJaved Absar   for (Record *SRA : SRADefs) {
15522c9570c0SJaved Absar     if (SRA->getValueInit("SchedModel")->isComplete()) {
15532c9570c0SJaved Absar       Record *ModelDef = SRA->getValueAsDef("SchedModel");
15542c9570c0SJaved Absar       addReadAdvance(SRA, getProcModel(ModelDef).Index);
1555dca870b2SAndrew Trick     }
1556dca870b2SAndrew Trick   }
155740c4f380SAndrew Trick   // Add ProcResGroups that are defined within this processor model, which may
155840c4f380SAndrew Trick   // not be directly referenced but may directly specify a buffer size.
155940c4f380SAndrew Trick   RecVec ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup");
156021c75912SJaved Absar   for (Record *PRG : ProcResGroups) {
1561fc500041SJaved Absar     if (!PRG->getValueInit("SchedModel")->isComplete())
156240c4f380SAndrew Trick       continue;
1563fc500041SJaved Absar     CodeGenProcModel &PM = getProcModel(PRG->getValueAsDef("SchedModel"));
1564fc500041SJaved Absar     if (!is_contained(PM.ProcResourceDefs, PRG))
1565fc500041SJaved Absar       PM.ProcResourceDefs.push_back(PRG);
156640c4f380SAndrew Trick   }
15671e46d488SAndrew Trick   // Finalize each ProcModel by sorting the record arrays.
15688a417c1fSCraig Topper   for (CodeGenProcModel &PM : ProcModels) {
15691e46d488SAndrew Trick     std::sort(PM.WriteResDefs.begin(), PM.WriteResDefs.end(),
15701e46d488SAndrew Trick               LessRecord());
15711e46d488SAndrew Trick     std::sort(PM.ReadAdvanceDefs.begin(), PM.ReadAdvanceDefs.end(),
15721e46d488SAndrew Trick               LessRecord());
15731e46d488SAndrew Trick     std::sort(PM.ProcResourceDefs.begin(), PM.ProcResourceDefs.end(),
15741e46d488SAndrew Trick               LessRecord());
15751e46d488SAndrew Trick     DEBUG(
15761e46d488SAndrew Trick       PM.dump();
15771e46d488SAndrew Trick       dbgs() << "WriteResDefs: ";
15781e46d488SAndrew Trick       for (RecIter RI = PM.WriteResDefs.begin(),
15791e46d488SAndrew Trick              RE = PM.WriteResDefs.end(); RI != RE; ++RI) {
15801e46d488SAndrew Trick         if ((*RI)->isSubClassOf("WriteRes"))
15811e46d488SAndrew Trick           dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " ";
15821e46d488SAndrew Trick         else
15831e46d488SAndrew Trick           dbgs() << (*RI)->getName() << " ";
15841e46d488SAndrew Trick       }
15851e46d488SAndrew Trick       dbgs() << "\nReadAdvanceDefs: ";
15861e46d488SAndrew Trick       for (RecIter RI = PM.ReadAdvanceDefs.begin(),
15871e46d488SAndrew Trick              RE = PM.ReadAdvanceDefs.end(); RI != RE; ++RI) {
15881e46d488SAndrew Trick         if ((*RI)->isSubClassOf("ReadAdvance"))
15891e46d488SAndrew Trick           dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " ";
15901e46d488SAndrew Trick         else
15911e46d488SAndrew Trick           dbgs() << (*RI)->getName() << " ";
15921e46d488SAndrew Trick       }
15931e46d488SAndrew Trick       dbgs() << "\nProcResourceDefs: ";
15941e46d488SAndrew Trick       for (RecIter RI = PM.ProcResourceDefs.begin(),
15951e46d488SAndrew Trick              RE = PM.ProcResourceDefs.end(); RI != RE; ++RI) {
15961e46d488SAndrew Trick         dbgs() << (*RI)->getName() << " ";
15971e46d488SAndrew Trick       }
15981e46d488SAndrew Trick       dbgs() << '\n');
1599cf398b22SAndrew Trick     verifyProcResourceGroups(PM);
16001e46d488SAndrew Trick   }
16016b1fd9aaSMatthias Braun 
16026b1fd9aaSMatthias Braun   ProcResourceDefs.clear();
16036b1fd9aaSMatthias Braun   ProcResGroups.clear();
16041e46d488SAndrew Trick }
16051e46d488SAndrew Trick 
160617cb5799SMatthias Braun void CodeGenSchedModels::checkCompleteness() {
160717cb5799SMatthias Braun   bool Complete = true;
160817cb5799SMatthias Braun   bool HadCompleteModel = false;
160917cb5799SMatthias Braun   for (const CodeGenProcModel &ProcModel : procModels()) {
161017cb5799SMatthias Braun     if (!ProcModel.ModelDef->getValueAsBit("CompleteModel"))
161117cb5799SMatthias Braun       continue;
161217cb5799SMatthias Braun     for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) {
161317cb5799SMatthias Braun       if (Inst->hasNoSchedulingInfo)
161417cb5799SMatthias Braun         continue;
16155f95c9afSSimon Dardis       if (ProcModel.isUnsupported(*Inst))
16165f95c9afSSimon Dardis         continue;
161717cb5799SMatthias Braun       unsigned SCIdx = getSchedClassIdx(*Inst);
161817cb5799SMatthias Braun       if (!SCIdx) {
161917cb5799SMatthias Braun         if (Inst->TheDef->isValueUnset("SchedRW") && !HadCompleteModel) {
162017cb5799SMatthias Braun           PrintError("No schedule information for instruction '"
162117cb5799SMatthias Braun                      + Inst->TheDef->getName() + "'");
162217cb5799SMatthias Braun           Complete = false;
162317cb5799SMatthias Braun         }
162417cb5799SMatthias Braun         continue;
162517cb5799SMatthias Braun       }
162617cb5799SMatthias Braun 
162717cb5799SMatthias Braun       const CodeGenSchedClass &SC = getSchedClass(SCIdx);
162817cb5799SMatthias Braun       if (!SC.Writes.empty())
162917cb5799SMatthias Braun         continue;
163075cda2f2SUlrich Weigand       if (SC.ItinClassDef != nullptr &&
163175cda2f2SUlrich Weigand           SC.ItinClassDef->getName() != "NoItinerary")
163242d9ad9cSMatthias Braun         continue;
163317cb5799SMatthias Braun 
163417cb5799SMatthias Braun       const RecVec &InstRWs = SC.InstRWs;
1635562e8294SDavid Majnemer       auto I = find_if(InstRWs, [&ProcModel](const Record *R) {
1636562e8294SDavid Majnemer         return R->getValueAsDef("SchedModel") == ProcModel.ModelDef;
163717cb5799SMatthias Braun       });
163817cb5799SMatthias Braun       if (I == InstRWs.end()) {
163917cb5799SMatthias Braun         PrintError("'" + ProcModel.ModelName + "' lacks information for '" +
164017cb5799SMatthias Braun                    Inst->TheDef->getName() + "'");
164117cb5799SMatthias Braun         Complete = false;
164217cb5799SMatthias Braun       }
164317cb5799SMatthias Braun     }
164417cb5799SMatthias Braun     HadCompleteModel = true;
164517cb5799SMatthias Braun   }
1646a939bd07SMatthias Braun   if (!Complete) {
1647a939bd07SMatthias Braun     errs() << "\n\nIncomplete schedule models found.\n"
1648a939bd07SMatthias Braun       << "- Consider setting 'CompleteModel = 0' while developing new models.\n"
1649a939bd07SMatthias Braun       << "- Pseudo instructions can be marked with 'hasNoSchedulingInfo = 1'.\n"
1650a939bd07SMatthias Braun       << "- Instructions should usually have Sched<[...]> as a superclass, "
16515f95c9afSSimon Dardis          "you may temporarily use an empty list.\n"
16525f95c9afSSimon Dardis       << "- Instructions related to unsupported features can be excluded with "
16535f95c9afSSimon Dardis          "list<Predicate> UnsupportedFeatures = [HasA,..,HasY]; in the "
16545f95c9afSSimon Dardis          "processor model.\n\n";
165517cb5799SMatthias Braun     PrintFatalError("Incomplete schedule model");
165617cb5799SMatthias Braun   }
1657a939bd07SMatthias Braun }
165817cb5799SMatthias Braun 
16591e46d488SAndrew Trick // Collect itinerary class resources for each processor.
16601e46d488SAndrew Trick void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) {
16611e46d488SAndrew Trick   for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) {
16621e46d488SAndrew Trick     const CodeGenProcModel &PM = ProcModels[PIdx];
16631e46d488SAndrew Trick     // For all ItinRW entries.
16641e46d488SAndrew Trick     bool HasMatch = false;
16651e46d488SAndrew Trick     for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end();
16661e46d488SAndrew Trick          II != IE; ++II) {
16671e46d488SAndrew Trick       RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
16681e46d488SAndrew Trick       if (!std::count(Matched.begin(), Matched.end(), ItinClassDef))
16691e46d488SAndrew Trick         continue;
16701e46d488SAndrew Trick       if (HasMatch)
1671635debe8SJoerg Sonnenberger         PrintFatalError((*II)->getLoc(), "Duplicate itinerary class "
16721e46d488SAndrew Trick                         + ItinClassDef->getName()
16731e46d488SAndrew Trick                         + " in ItinResources for " + PM.ModelName);
16741e46d488SAndrew Trick       HasMatch = true;
16751e46d488SAndrew Trick       IdxVec Writes, Reads;
16761e46d488SAndrew Trick       findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads);
16771e46d488SAndrew Trick       IdxVec ProcIndices(1, PIdx);
16781e46d488SAndrew Trick       collectRWResources(Writes, Reads, ProcIndices);
16791e46d488SAndrew Trick     }
16801e46d488SAndrew Trick   }
16811e46d488SAndrew Trick }
16821e46d488SAndrew Trick 
1683d0b9c445SAndrew Trick void CodeGenSchedModels::collectRWResources(unsigned RWIdx, bool IsRead,
1684e1761952SBenjamin Kramer                                             ArrayRef<unsigned> ProcIndices) {
1685d0b9c445SAndrew Trick   const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead);
1686d0b9c445SAndrew Trick   if (SchedRW.TheDef) {
1687d0b9c445SAndrew Trick     if (!IsRead && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) {
1688e1761952SBenjamin Kramer       for (unsigned Idx : ProcIndices)
1689e1761952SBenjamin Kramer         addWriteRes(SchedRW.TheDef, Idx);
1690d0b9c445SAndrew Trick     }
1691d0b9c445SAndrew Trick     else if (IsRead && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) {
1692e1761952SBenjamin Kramer       for (unsigned Idx : ProcIndices)
1693e1761952SBenjamin Kramer         addReadAdvance(SchedRW.TheDef, Idx);
1694d0b9c445SAndrew Trick     }
1695d0b9c445SAndrew Trick   }
1696d0b9c445SAndrew Trick   for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end();
1697d0b9c445SAndrew Trick        AI != AE; ++AI) {
1698d0b9c445SAndrew Trick     IdxVec AliasProcIndices;
1699d0b9c445SAndrew Trick     if ((*AI)->getValueInit("SchedModel")->isComplete()) {
1700d0b9c445SAndrew Trick       AliasProcIndices.push_back(
1701d0b9c445SAndrew Trick         getProcModel((*AI)->getValueAsDef("SchedModel")).Index);
1702d0b9c445SAndrew Trick     }
1703d0b9c445SAndrew Trick     else
1704d0b9c445SAndrew Trick       AliasProcIndices = ProcIndices;
1705d0b9c445SAndrew Trick     const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW"));
1706d0b9c445SAndrew Trick     assert(AliasRW.IsRead == IsRead && "cannot alias reads to writes");
1707d0b9c445SAndrew Trick 
1708d0b9c445SAndrew Trick     IdxVec ExpandedRWs;
1709d0b9c445SAndrew Trick     expandRWSequence(AliasRW.Index, ExpandedRWs, IsRead);
1710d0b9c445SAndrew Trick     for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end();
1711d0b9c445SAndrew Trick          SI != SE; ++SI) {
1712d0b9c445SAndrew Trick       collectRWResources(*SI, IsRead, AliasProcIndices);
1713d0b9c445SAndrew Trick     }
1714d0b9c445SAndrew Trick   }
1715d0b9c445SAndrew Trick }
17161e46d488SAndrew Trick 
17171e46d488SAndrew Trick // Collect resources for a set of read/write types and processor indices.
1718e1761952SBenjamin Kramer void CodeGenSchedModels::collectRWResources(ArrayRef<unsigned> Writes,
1719e1761952SBenjamin Kramer                                             ArrayRef<unsigned> Reads,
1720e1761952SBenjamin Kramer                                             ArrayRef<unsigned> ProcIndices) {
1721e1761952SBenjamin Kramer   for (unsigned Idx : Writes)
1722e1761952SBenjamin Kramer     collectRWResources(Idx, /*IsRead=*/false, ProcIndices);
1723d0b9c445SAndrew Trick 
1724e1761952SBenjamin Kramer   for (unsigned Idx : Reads)
1725e1761952SBenjamin Kramer     collectRWResources(Idx, /*IsRead=*/true, ProcIndices);
17261e46d488SAndrew Trick }
1727d0b9c445SAndrew Trick 
17281e46d488SAndrew Trick // Find the processor's resource units for this kind of resource.
17291e46d488SAndrew Trick Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind,
17309dc54e25SEvandro Menezes                                              const CodeGenProcModel &PM,
17319dc54e25SEvandro Menezes                                              ArrayRef<SMLoc> Loc) const {
17321e46d488SAndrew Trick   if (ProcResKind->isSubClassOf("ProcResourceUnits"))
17331e46d488SAndrew Trick     return ProcResKind;
17341e46d488SAndrew Trick 
173524064771SCraig Topper   Record *ProcUnitDef = nullptr;
17366b1fd9aaSMatthias Braun   assert(!ProcResourceDefs.empty());
17376b1fd9aaSMatthias Braun   assert(!ProcResGroups.empty());
17381e46d488SAndrew Trick 
173967b042c2SJaved Absar   for (Record *ProcResDef : ProcResourceDefs) {
174067b042c2SJaved Absar     if (ProcResDef->getValueAsDef("Kind") == ProcResKind
174167b042c2SJaved Absar         && ProcResDef->getValueAsDef("SchedModel") == PM.ModelDef) {
17421e46d488SAndrew Trick       if (ProcUnitDef) {
17439dc54e25SEvandro Menezes         PrintFatalError(Loc,
17441e46d488SAndrew Trick                         "Multiple ProcessorResourceUnits associated with "
17451e46d488SAndrew Trick                         + ProcResKind->getName());
17461e46d488SAndrew Trick       }
174767b042c2SJaved Absar       ProcUnitDef = ProcResDef;
17481e46d488SAndrew Trick     }
17491e46d488SAndrew Trick   }
175067b042c2SJaved Absar   for (Record *ProcResGroup : ProcResGroups) {
175167b042c2SJaved Absar     if (ProcResGroup == ProcResKind
175267b042c2SJaved Absar         && ProcResGroup->getValueAsDef("SchedModel") == PM.ModelDef) {
17534e67cba8SAndrew Trick       if (ProcUnitDef) {
17549dc54e25SEvandro Menezes         PrintFatalError(Loc,
17554e67cba8SAndrew Trick                         "Multiple ProcessorResourceUnits associated with "
17564e67cba8SAndrew Trick                         + ProcResKind->getName());
17574e67cba8SAndrew Trick       }
175867b042c2SJaved Absar       ProcUnitDef = ProcResGroup;
17594e67cba8SAndrew Trick     }
17604e67cba8SAndrew Trick   }
17611e46d488SAndrew Trick   if (!ProcUnitDef) {
17629dc54e25SEvandro Menezes     PrintFatalError(Loc,
17631e46d488SAndrew Trick                     "No ProcessorResources associated with "
17641e46d488SAndrew Trick                     + ProcResKind->getName());
17651e46d488SAndrew Trick   }
17661e46d488SAndrew Trick   return ProcUnitDef;
17671e46d488SAndrew Trick }
17681e46d488SAndrew Trick 
17691e46d488SAndrew Trick // Iteratively add a resource and its super resources.
17701e46d488SAndrew Trick void CodeGenSchedModels::addProcResource(Record *ProcResKind,
17719dc54e25SEvandro Menezes                                          CodeGenProcModel &PM,
17729dc54e25SEvandro Menezes                                          ArrayRef<SMLoc> Loc) {
1773a3fe70d2SEugene Zelenko   while (true) {
17749dc54e25SEvandro Menezes     Record *ProcResUnits = findProcResUnits(ProcResKind, PM, Loc);
17751e46d488SAndrew Trick 
17761e46d488SAndrew Trick     // See if this ProcResource is already associated with this processor.
177742531260SDavid Majnemer     if (is_contained(PM.ProcResourceDefs, ProcResUnits))
17781e46d488SAndrew Trick       return;
17791e46d488SAndrew Trick 
17801e46d488SAndrew Trick     PM.ProcResourceDefs.push_back(ProcResUnits);
17814e67cba8SAndrew Trick     if (ProcResUnits->isSubClassOf("ProcResGroup"))
17824e67cba8SAndrew Trick       return;
17834e67cba8SAndrew Trick 
17841e46d488SAndrew Trick     if (!ProcResUnits->getValueInit("Super")->isComplete())
17851e46d488SAndrew Trick       return;
17861e46d488SAndrew Trick 
17871e46d488SAndrew Trick     ProcResKind = ProcResUnits->getValueAsDef("Super");
17881e46d488SAndrew Trick   }
17891e46d488SAndrew Trick }
17901e46d488SAndrew Trick 
17911e46d488SAndrew Trick // Add resources for a SchedWrite to this processor if they don't exist.
17921e46d488SAndrew Trick void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) {
17939257b8f8SAndrew Trick   assert(PIdx && "don't add resources to an invalid Processor model");
17949257b8f8SAndrew Trick 
17951e46d488SAndrew Trick   RecVec &WRDefs = ProcModels[PIdx].WriteResDefs;
179642531260SDavid Majnemer   if (is_contained(WRDefs, ProcWriteResDef))
17971e46d488SAndrew Trick     return;
17981e46d488SAndrew Trick   WRDefs.push_back(ProcWriteResDef);
17991e46d488SAndrew Trick 
18001e46d488SAndrew Trick   // Visit ProcResourceKinds referenced by the newly discovered WriteRes.
18011e46d488SAndrew Trick   RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources");
18021e46d488SAndrew Trick   for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end();
18031e46d488SAndrew Trick        WritePRI != WritePRE; ++WritePRI) {
18049dc54e25SEvandro Menezes     addProcResource(*WritePRI, ProcModels[PIdx], ProcWriteResDef->getLoc());
18051e46d488SAndrew Trick   }
18061e46d488SAndrew Trick }
18071e46d488SAndrew Trick 
18081e46d488SAndrew Trick // Add resources for a ReadAdvance to this processor if they don't exist.
18091e46d488SAndrew Trick void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef,
18101e46d488SAndrew Trick                                         unsigned PIdx) {
18111e46d488SAndrew Trick   RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs;
181242531260SDavid Majnemer   if (is_contained(RADefs, ProcReadAdvanceDef))
18131e46d488SAndrew Trick     return;
18141e46d488SAndrew Trick   RADefs.push_back(ProcReadAdvanceDef);
18151e46d488SAndrew Trick }
18161e46d488SAndrew Trick 
18178fa00f50SAndrew Trick unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const {
18180d955d0bSDavid Majnemer   RecIter PRPos = find(ProcResourceDefs, PRDef);
18198fa00f50SAndrew Trick   if (PRPos == ProcResourceDefs.end())
1820635debe8SJoerg Sonnenberger     PrintFatalError(PRDef->getLoc(), "ProcResource def is not included in "
18218fa00f50SAndrew Trick                     "the ProcResources list for " + ModelName);
18228fa00f50SAndrew Trick   // Idx=0 is reserved for invalid.
18237296139dSRafael Espindola   return 1 + (PRPos - ProcResourceDefs.begin());
18248fa00f50SAndrew Trick }
18258fa00f50SAndrew Trick 
18265f95c9afSSimon Dardis bool CodeGenProcModel::isUnsupported(const CodeGenInstruction &Inst) const {
18275f95c9afSSimon Dardis   for (const Record *TheDef : UnsupportedFeaturesDefs) {
18285f95c9afSSimon Dardis     for (const Record *PredDef : Inst.TheDef->getValueAsListOfDefs("Predicates")) {
18295f95c9afSSimon Dardis       if (TheDef->getName() == PredDef->getName())
18305f95c9afSSimon Dardis         return true;
18315f95c9afSSimon Dardis     }
18325f95c9afSSimon Dardis   }
18335f95c9afSSimon Dardis   return false;
18345f95c9afSSimon Dardis }
18355f95c9afSSimon Dardis 
183676686496SAndrew Trick #ifndef NDEBUG
183776686496SAndrew Trick void CodeGenProcModel::dump() const {
183876686496SAndrew Trick   dbgs() << Index << ": " << ModelName << " "
183976686496SAndrew Trick          << (ModelDef ? ModelDef->getName() : "inferred") << " "
184076686496SAndrew Trick          << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n';
184176686496SAndrew Trick }
184276686496SAndrew Trick 
184376686496SAndrew Trick void CodeGenSchedRW::dump() const {
184476686496SAndrew Trick   dbgs() << Name << (IsVariadic ? " (V) " : " ");
184576686496SAndrew Trick   if (IsSequence) {
184676686496SAndrew Trick     dbgs() << "(";
184776686496SAndrew Trick     dumpIdxVec(Sequence);
184876686496SAndrew Trick     dbgs() << ")";
184976686496SAndrew Trick   }
185076686496SAndrew Trick }
185176686496SAndrew Trick 
185276686496SAndrew Trick void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const {
1853bf8a28dcSAndrew Trick   dbgs() << "SCHEDCLASS " << Index << ":" << Name << '\n'
185476686496SAndrew Trick          << "  Writes: ";
185576686496SAndrew Trick   for (unsigned i = 0, N = Writes.size(); i < N; ++i) {
185676686496SAndrew Trick     SchedModels->getSchedWrite(Writes[i]).dump();
185776686496SAndrew Trick     if (i < N-1) {
185876686496SAndrew Trick       dbgs() << '\n';
185976686496SAndrew Trick       dbgs().indent(10);
186076686496SAndrew Trick     }
186176686496SAndrew Trick   }
186276686496SAndrew Trick   dbgs() << "\n  Reads: ";
186376686496SAndrew Trick   for (unsigned i = 0, N = Reads.size(); i < N; ++i) {
186476686496SAndrew Trick     SchedModels->getSchedRead(Reads[i]).dump();
186576686496SAndrew Trick     if (i < N-1) {
186676686496SAndrew Trick       dbgs() << '\n';
186776686496SAndrew Trick       dbgs().indent(10);
186876686496SAndrew Trick     }
186976686496SAndrew Trick   }
187076686496SAndrew Trick   dbgs() << "\n  ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n';
1871e97978f9SAndrew Trick   if (!Transitions.empty()) {
1872e97978f9SAndrew Trick     dbgs() << "\n Transitions for Proc ";
187367b042c2SJaved Absar     for (const CodeGenSchedTransition &Transition : Transitions) {
187467b042c2SJaved Absar       dumpIdxVec(Transition.ProcIndices);
1875e97978f9SAndrew Trick     }
1876e97978f9SAndrew Trick   }
187776686496SAndrew Trick }
187833401e84SAndrew Trick 
187933401e84SAndrew Trick void PredTransitions::dump() const {
188033401e84SAndrew Trick   dbgs() << "Expanded Variants:\n";
188133401e84SAndrew Trick   for (std::vector<PredTransition>::const_iterator
188233401e84SAndrew Trick          TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) {
188333401e84SAndrew Trick     dbgs() << "{";
188433401e84SAndrew Trick     for (SmallVectorImpl<PredCheck>::const_iterator
188533401e84SAndrew Trick            PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end();
188633401e84SAndrew Trick          PCI != PCE; ++PCI) {
188733401e84SAndrew Trick       if (PCI != TI->PredTerm.begin())
188833401e84SAndrew Trick         dbgs() << ", ";
188933401e84SAndrew Trick       dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name
189033401e84SAndrew Trick              << ":" << PCI->Predicate->getName();
189133401e84SAndrew Trick     }
189233401e84SAndrew Trick     dbgs() << "},\n  => {";
189333401e84SAndrew Trick     for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator
189433401e84SAndrew Trick            WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end();
189533401e84SAndrew Trick          WSI != WSE; ++WSI) {
189633401e84SAndrew Trick       dbgs() << "(";
189733401e84SAndrew Trick       for (SmallVectorImpl<unsigned>::const_iterator
189833401e84SAndrew Trick              WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) {
189933401e84SAndrew Trick         if (WI != WSI->begin())
190033401e84SAndrew Trick           dbgs() << ", ";
190133401e84SAndrew Trick         dbgs() << SchedModels.getSchedWrite(*WI).Name;
190233401e84SAndrew Trick       }
190333401e84SAndrew Trick       dbgs() << "),";
190433401e84SAndrew Trick     }
190533401e84SAndrew Trick     dbgs() << "}\n";
190633401e84SAndrew Trick   }
190733401e84SAndrew Trick }
190876686496SAndrew Trick #endif // NDEBUG
1909