187255e34SAndrew Trick //===- CodeGenSchedule.cpp - Scheduling MachineModels ---------------------===// 287255e34SAndrew Trick // 387255e34SAndrew Trick // The LLVM Compiler Infrastructure 487255e34SAndrew Trick // 587255e34SAndrew Trick // This file is distributed under the University of Illinois Open Source 687255e34SAndrew Trick // License. See LICENSE.TXT for details. 787255e34SAndrew Trick // 887255e34SAndrew Trick //===----------------------------------------------------------------------===// 987255e34SAndrew Trick // 10cb402911SAlp Toker // This file defines structures to encapsulate the machine model as described in 1187255e34SAndrew Trick // the target description. 1287255e34SAndrew Trick // 1387255e34SAndrew Trick //===----------------------------------------------------------------------===// 1487255e34SAndrew Trick 1587255e34SAndrew Trick #include "CodeGenSchedule.h" 16cbce2f02SBenjamin Kramer #include "CodeGenInstruction.h" 1787255e34SAndrew Trick #include "CodeGenTarget.h" 18f19eacfeSCraig Topper #include "llvm/ADT/MapVector.h" 19cbce2f02SBenjamin Kramer #include "llvm/ADT/STLExtras.h" 20a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallPtrSet.h" 21a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallSet.h" 22a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallVector.h" 23a3fe70d2SEugene Zelenko #include "llvm/Support/Casting.h" 2487255e34SAndrew Trick #include "llvm/Support/Debug.h" 259e1deb69SAndrew Trick #include "llvm/Support/Regex.h" 26cbce2f02SBenjamin Kramer #include "llvm/Support/raw_ostream.h" 2791d19d8eSChandler Carruth #include "llvm/TableGen/Error.h" 28a3fe70d2SEugene Zelenko #include <algorithm> 29a3fe70d2SEugene Zelenko #include <iterator> 30a3fe70d2SEugene Zelenko #include <utility> 3187255e34SAndrew Trick 3287255e34SAndrew Trick using namespace llvm; 3387255e34SAndrew Trick 3497acce29SChandler Carruth #define DEBUG_TYPE "subtarget-emitter" 3597acce29SChandler Carruth 3676686496SAndrew Trick #ifndef NDEBUG 37e1761952SBenjamin Kramer static void dumpIdxVec(ArrayRef<unsigned> V) { 38e1761952SBenjamin Kramer for (unsigned Idx : V) 39e1761952SBenjamin Kramer dbgs() << Idx << ", "; 4033401e84SAndrew Trick } 4176686496SAndrew Trick #endif 4276686496SAndrew Trick 4305c5a932SJuergen Ributzka namespace { 44a3fe70d2SEugene Zelenko 459e1deb69SAndrew Trick // (instrs a, b, ...) Evaluate and union all arguments. Identical to AddOp. 469e1deb69SAndrew Trick struct InstrsOp : public SetTheory::Operator { 47716b0730SCraig Topper void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts, 48716b0730SCraig Topper ArrayRef<SMLoc> Loc) override { 4970909373SJoerg Sonnenberger ST.evaluate(Expr->arg_begin(), Expr->arg_end(), Elts, Loc); 509e1deb69SAndrew Trick } 5105c5a932SJuergen Ributzka }; 529e1deb69SAndrew Trick 539e1deb69SAndrew Trick // (instregex "OpcPat",...) Find all instructions matching an opcode pattern. 549e1deb69SAndrew Trick struct InstRegexOp : public SetTheory::Operator { 559e1deb69SAndrew Trick const CodeGenTarget &Target; 569e1deb69SAndrew Trick InstRegexOp(const CodeGenTarget &t): Target(t) {} 579e1deb69SAndrew Trick 58cbce2f02SBenjamin Kramer /// Remove any text inside of parentheses from S. 59cbce2f02SBenjamin Kramer static std::string removeParens(llvm::StringRef S) { 60cbce2f02SBenjamin Kramer std::string Result; 61cbce2f02SBenjamin Kramer unsigned Paren = 0; 62cbce2f02SBenjamin Kramer // NB: We don't care about escaped parens here. 63cbce2f02SBenjamin Kramer for (char C : S) { 64cbce2f02SBenjamin Kramer switch (C) { 65cbce2f02SBenjamin Kramer case '(': 66cbce2f02SBenjamin Kramer ++Paren; 67cbce2f02SBenjamin Kramer break; 68cbce2f02SBenjamin Kramer case ')': 69cbce2f02SBenjamin Kramer --Paren; 70cbce2f02SBenjamin Kramer break; 71cbce2f02SBenjamin Kramer default: 72cbce2f02SBenjamin Kramer if (Paren == 0) 73cbce2f02SBenjamin Kramer Result += C; 74cbce2f02SBenjamin Kramer } 75cbce2f02SBenjamin Kramer } 76cbce2f02SBenjamin Kramer return Result; 77cbce2f02SBenjamin Kramer } 78cbce2f02SBenjamin Kramer 7905c5a932SJuergen Ributzka void apply(SetTheory &ST, DagInit *Expr, SetTheory::RecSet &Elts, 80716b0730SCraig Topper ArrayRef<SMLoc> Loc) override { 81fc500041SJaved Absar for (Init *Arg : make_range(Expr->arg_begin(), Expr->arg_end())) { 82fc500041SJaved Absar StringInit *SI = dyn_cast<StringInit>(Arg); 839e1deb69SAndrew Trick if (!SI) 84cbce2f02SBenjamin Kramer PrintFatalError(Loc, "instregex requires pattern string: " + 85cbce2f02SBenjamin Kramer Expr->getAsString()); 8675cc2f9eSSimon Pilgrim StringRef Original = SI->getValue(); 8775cc2f9eSSimon Pilgrim 88cbce2f02SBenjamin Kramer // Extract a prefix that we can binary search on. 89cbce2f02SBenjamin Kramer static const char RegexMetachars[] = "()^$|*+?.[]\\{}"; 9075cc2f9eSSimon Pilgrim auto FirstMeta = Original.find_first_of(RegexMetachars); 9175cc2f9eSSimon Pilgrim 92cbce2f02SBenjamin Kramer // Look for top-level | or ?. We cannot optimize them to binary search. 9375cc2f9eSSimon Pilgrim if (removeParens(Original).find_first_of("|?") != std::string::npos) 94cbce2f02SBenjamin Kramer FirstMeta = 0; 9575cc2f9eSSimon Pilgrim 9675cc2f9eSSimon Pilgrim Optional<Regex> Regexpr = None; 9775cc2f9eSSimon Pilgrim StringRef Prefix = Original.substr(0, FirstMeta); 9834d512ecSSimon Pilgrim StringRef PatStr = Original.substr(FirstMeta); 9934d512ecSSimon Pilgrim if (!PatStr.empty()) { 100cbce2f02SBenjamin Kramer // For the rest use a python-style prefix match. 10134d512ecSSimon Pilgrim std::string pat = PatStr; 1029e1deb69SAndrew Trick if (pat[0] != '^') { 1039e1deb69SAndrew Trick pat.insert(0, "^("); 1049e1deb69SAndrew Trick pat.insert(pat.end(), ')'); 1059e1deb69SAndrew Trick } 10675cc2f9eSSimon Pilgrim Regexpr = Regex(pat); 1079e1deb69SAndrew Trick } 10875cc2f9eSSimon Pilgrim 109d044f9c9SSimon Pilgrim int NumMatches = 0; 110d044f9c9SSimon Pilgrim 1114890a71fSBenjamin Kramer unsigned NumGeneric = Target.getNumFixedInstructions(); 11275cc2f9eSSimon Pilgrim ArrayRef<const CodeGenInstruction *> Generics = 11375cc2f9eSSimon Pilgrim Target.getInstructionsByEnumValue().slice(0, NumGeneric + 1); 11475cc2f9eSSimon Pilgrim 115cbce2f02SBenjamin Kramer // The generic opcodes are unsorted, handle them manually. 11675cc2f9eSSimon Pilgrim for (auto *Inst : Generics) { 11775cc2f9eSSimon Pilgrim StringRef InstName = Inst->TheDef->getName(); 11875cc2f9eSSimon Pilgrim if (InstName.startswith(Prefix) && 119d044f9c9SSimon Pilgrim (!Regexpr || Regexpr->match(InstName.substr(Prefix.size())))) { 120cbce2f02SBenjamin Kramer Elts.insert(Inst->TheDef); 121d044f9c9SSimon Pilgrim NumMatches++; 122d044f9c9SSimon Pilgrim } 123cbce2f02SBenjamin Kramer } 124cbce2f02SBenjamin Kramer 125cbce2f02SBenjamin Kramer ArrayRef<const CodeGenInstruction *> Instructions = 1264890a71fSBenjamin Kramer Target.getInstructionsByEnumValue().slice(NumGeneric + 1); 127cbce2f02SBenjamin Kramer 128cbce2f02SBenjamin Kramer // Target instructions are sorted. Find the range that starts with our 129cbce2f02SBenjamin Kramer // prefix. 130cbce2f02SBenjamin Kramer struct Comp { 131cbce2f02SBenjamin Kramer bool operator()(const CodeGenInstruction *LHS, StringRef RHS) { 132cbce2f02SBenjamin Kramer return LHS->TheDef->getName() < RHS; 133cbce2f02SBenjamin Kramer } 134cbce2f02SBenjamin Kramer bool operator()(StringRef LHS, const CodeGenInstruction *RHS) { 135cbce2f02SBenjamin Kramer return LHS < RHS->TheDef->getName() && 136cbce2f02SBenjamin Kramer !RHS->TheDef->getName().startswith(LHS); 137cbce2f02SBenjamin Kramer } 138cbce2f02SBenjamin Kramer }; 139cbce2f02SBenjamin Kramer auto Range = std::equal_range(Instructions.begin(), Instructions.end(), 14075cc2f9eSSimon Pilgrim Prefix, Comp()); 141cbce2f02SBenjamin Kramer 142cbce2f02SBenjamin Kramer // For this range we know that it starts with the prefix. Check if there's 143cbce2f02SBenjamin Kramer // a regex that needs to be checked. 144cbce2f02SBenjamin Kramer for (auto *Inst : make_range(Range)) { 14575cc2f9eSSimon Pilgrim StringRef InstName = Inst->TheDef->getName(); 146d044f9c9SSimon Pilgrim if (!Regexpr || Regexpr->match(InstName.substr(Prefix.size()))) { 1478a417c1fSCraig Topper Elts.insert(Inst->TheDef); 148d044f9c9SSimon Pilgrim NumMatches++; 1499e1deb69SAndrew Trick } 1509e1deb69SAndrew Trick } 151d044f9c9SSimon Pilgrim 152d044f9c9SSimon Pilgrim if (0 == NumMatches) 153d044f9c9SSimon Pilgrim PrintFatalError(Loc, "instregex has no matches: " + Original); 154d044f9c9SSimon Pilgrim } 1559e1deb69SAndrew Trick } 15605c5a932SJuergen Ributzka }; 157a3fe70d2SEugene Zelenko 15805c5a932SJuergen Ributzka } // end anonymous namespace 1599e1deb69SAndrew Trick 16076686496SAndrew Trick /// CodeGenModels ctor interprets machine model records and populates maps. 16187255e34SAndrew Trick CodeGenSchedModels::CodeGenSchedModels(RecordKeeper &RK, 16287255e34SAndrew Trick const CodeGenTarget &TGT): 163bf8a28dcSAndrew Trick Records(RK), Target(TGT) { 16487255e34SAndrew Trick 1659e1deb69SAndrew Trick Sets.addFieldExpander("InstRW", "Instrs"); 1669e1deb69SAndrew Trick 1679e1deb69SAndrew Trick // Allow Set evaluation to recognize the dags used in InstRW records: 1689e1deb69SAndrew Trick // (instrs Op1, Op1...) 169ba6057deSCraig Topper Sets.addOperator("instrs", llvm::make_unique<InstrsOp>()); 170ba6057deSCraig Topper Sets.addOperator("instregex", llvm::make_unique<InstRegexOp>(Target)); 1719e1deb69SAndrew Trick 17276686496SAndrew Trick // Instantiate a CodeGenProcModel for each SchedMachineModel with the values 17376686496SAndrew Trick // that are explicitly referenced in tablegen records. Resources associated 17476686496SAndrew Trick // with each processor will be derived later. Populate ProcModelMap with the 17576686496SAndrew Trick // CodeGenProcModel instances. 17676686496SAndrew Trick collectProcModels(); 17787255e34SAndrew Trick 17876686496SAndrew Trick // Instantiate a CodeGenSchedRW for each SchedReadWrite record explicitly 17976686496SAndrew Trick // defined, and populate SchedReads and SchedWrites vectors. Implicit 18076686496SAndrew Trick // SchedReadWrites that represent sequences derived from expanded variant will 18176686496SAndrew Trick // be inferred later. 18276686496SAndrew Trick collectSchedRW(); 18376686496SAndrew Trick 18476686496SAndrew Trick // Instantiate a CodeGenSchedClass for each unique SchedRW signature directly 18576686496SAndrew Trick // required by an instruction definition, and populate SchedClassIdxMap. Set 18676686496SAndrew Trick // NumItineraryClasses to the number of explicit itinerary classes referenced 18776686496SAndrew Trick // by instructions. Set NumInstrSchedClasses to the number of itinerary 18876686496SAndrew Trick // classes plus any classes implied by instructions that derive from class 18976686496SAndrew Trick // Sched and provide SchedRW list. This does not infer any new classes from 19076686496SAndrew Trick // SchedVariant. 19176686496SAndrew Trick collectSchedClasses(); 19276686496SAndrew Trick 19376686496SAndrew Trick // Find instruction itineraries for each processor. Sort and populate 1949257b8f8SAndrew Trick // CodeGenProcModel::ItinDefList. (Cycle-to-cycle itineraries). This requires 19576686496SAndrew Trick // all itinerary classes to be discovered. 19676686496SAndrew Trick collectProcItins(); 19776686496SAndrew Trick 19876686496SAndrew Trick // Find ItinRW records for each processor and itinerary class. 19976686496SAndrew Trick // (For per-operand resources mapped to itinerary classes). 20076686496SAndrew Trick collectProcItinRW(); 20133401e84SAndrew Trick 2025f95c9afSSimon Dardis // Find UnsupportedFeatures records for each processor. 2035f95c9afSSimon Dardis // (For per-operand resources mapped to itinerary classes). 2045f95c9afSSimon Dardis collectProcUnsupportedFeatures(); 2055f95c9afSSimon Dardis 20633401e84SAndrew Trick // Infer new SchedClasses from SchedVariant. 20733401e84SAndrew Trick inferSchedClasses(); 20833401e84SAndrew Trick 2091e46d488SAndrew Trick // Populate each CodeGenProcModel's WriteResDefs, ReadAdvanceDefs, and 2101e46d488SAndrew Trick // ProcResourceDefs. 2118037233bSJoel Jones DEBUG(dbgs() << "\n+++ RESOURCE DEFINITIONS (collectProcResources) +++\n"); 2121e46d488SAndrew Trick collectProcResources(); 21317cb5799SMatthias Braun 214c74ad502SAndrea Di Biagio // Collect optional processor description. 215c74ad502SAndrea Di Biagio collectOptionalProcessorInfo(); 216c74ad502SAndrea Di Biagio 217c74ad502SAndrea Di Biagio checkCompleteness(); 218c74ad502SAndrea Di Biagio } 219c74ad502SAndrea Di Biagio 220c74ad502SAndrea Di Biagio void CodeGenSchedModels::collectRetireControlUnits() { 221c74ad502SAndrea Di Biagio RecVec Units = Records.getAllDerivedDefinitions("RetireControlUnit"); 222c74ad502SAndrea Di Biagio 223c74ad502SAndrea Di Biagio for (Record *RCU : Units) { 224c74ad502SAndrea Di Biagio CodeGenProcModel &PM = getProcModel(RCU->getValueAsDef("SchedModel")); 225c74ad502SAndrea Di Biagio if (PM.RetireControlUnit) { 226c74ad502SAndrea Di Biagio PrintError(RCU->getLoc(), 227c74ad502SAndrea Di Biagio "Expected a single RetireControlUnit definition"); 228c74ad502SAndrea Di Biagio PrintNote(PM.RetireControlUnit->getLoc(), 229c74ad502SAndrea Di Biagio "Previous definition of RetireControlUnit was here"); 230c74ad502SAndrea Di Biagio } 231c74ad502SAndrea Di Biagio PM.RetireControlUnit = RCU; 232c74ad502SAndrea Di Biagio } 233c74ad502SAndrea Di Biagio } 234c74ad502SAndrea Di Biagio 235c74ad502SAndrea Di Biagio /// Collect optional processor information. 236c74ad502SAndrea Di Biagio void CodeGenSchedModels::collectOptionalProcessorInfo() { 2379da4d6dbSAndrea Di Biagio // Find register file definitions for each processor. 2389da4d6dbSAndrea Di Biagio collectRegisterFiles(); 2399da4d6dbSAndrea Di Biagio 240c74ad502SAndrea Di Biagio // Collect processor RetireControlUnit descriptors if available. 241c74ad502SAndrea Di Biagio collectRetireControlUnits(); 242b449379eSClement Courbet 243b449379eSClement Courbet // Find pfm counter definitions for each processor. 244b449379eSClement Courbet collectPfmCounters(); 245b449379eSClement Courbet 246b449379eSClement Courbet checkCompleteness(); 24787255e34SAndrew Trick } 24887255e34SAndrew Trick 24976686496SAndrew Trick /// Gather all processor models. 25076686496SAndrew Trick void CodeGenSchedModels::collectProcModels() { 25176686496SAndrew Trick RecVec ProcRecords = Records.getAllDerivedDefinitions("Processor"); 2521b0e2f2aSMandeep Singh Grang llvm::sort(ProcRecords.begin(), ProcRecords.end(), LessRecordFieldName()); 25387255e34SAndrew Trick 25476686496SAndrew Trick // Reserve space because we can. Reallocation would be ok. 25576686496SAndrew Trick ProcModels.reserve(ProcRecords.size()+1); 25676686496SAndrew Trick 25776686496SAndrew Trick // Use idx=0 for NoModel/NoItineraries. 25876686496SAndrew Trick Record *NoModelDef = Records.getDef("NoSchedModel"); 25976686496SAndrew Trick Record *NoItinsDef = Records.getDef("NoItineraries"); 260f5e2fc47SBenjamin Kramer ProcModels.emplace_back(0, "NoSchedModel", NoModelDef, NoItinsDef); 26176686496SAndrew Trick ProcModelMap[NoModelDef] = 0; 26276686496SAndrew Trick 26376686496SAndrew Trick // For each processor, find a unique machine model. 2648037233bSJoel Jones DEBUG(dbgs() << "+++ PROCESSOR MODELs (addProcModel) +++\n"); 26567b042c2SJaved Absar for (Record *ProcRecord : ProcRecords) 26667b042c2SJaved Absar addProcModel(ProcRecord); 26776686496SAndrew Trick } 26876686496SAndrew Trick 26976686496SAndrew Trick /// Get a unique processor model based on the defined MachineModel and 27076686496SAndrew Trick /// ProcessorItineraries. 27176686496SAndrew Trick void CodeGenSchedModels::addProcModel(Record *ProcDef) { 27276686496SAndrew Trick Record *ModelKey = getModelOrItinDef(ProcDef); 27376686496SAndrew Trick if (!ProcModelMap.insert(std::make_pair(ModelKey, ProcModels.size())).second) 27476686496SAndrew Trick return; 27576686496SAndrew Trick 27676686496SAndrew Trick std::string Name = ModelKey->getName(); 27776686496SAndrew Trick if (ModelKey->isSubClassOf("SchedMachineModel")) { 27876686496SAndrew Trick Record *ItinsDef = ModelKey->getValueAsDef("Itineraries"); 279f5e2fc47SBenjamin Kramer ProcModels.emplace_back(ProcModels.size(), Name, ModelKey, ItinsDef); 28076686496SAndrew Trick } 28176686496SAndrew Trick else { 28276686496SAndrew Trick // An itinerary is defined without a machine model. Infer a new model. 28376686496SAndrew Trick if (!ModelKey->getValueAsListOfDefs("IID").empty()) 28476686496SAndrew Trick Name = Name + "Model"; 285f5e2fc47SBenjamin Kramer ProcModels.emplace_back(ProcModels.size(), Name, 286f5e2fc47SBenjamin Kramer ProcDef->getValueAsDef("SchedModel"), ModelKey); 28776686496SAndrew Trick } 28876686496SAndrew Trick DEBUG(ProcModels.back().dump()); 28976686496SAndrew Trick } 29076686496SAndrew Trick 29176686496SAndrew Trick // Recursively find all reachable SchedReadWrite records. 29276686496SAndrew Trick static void scanSchedRW(Record *RWDef, RecVec &RWDefs, 29376686496SAndrew Trick SmallPtrSet<Record*, 16> &RWSet) { 29470573dcdSDavid Blaikie if (!RWSet.insert(RWDef).second) 29576686496SAndrew Trick return; 29676686496SAndrew Trick RWDefs.push_back(RWDef); 29767b042c2SJaved Absar // Reads don't currently have sequence records, but it can be added later. 29876686496SAndrew Trick if (RWDef->isSubClassOf("WriteSequence")) { 29976686496SAndrew Trick RecVec Seq = RWDef->getValueAsListOfDefs("Writes"); 30067b042c2SJaved Absar for (Record *WSRec : Seq) 30167b042c2SJaved Absar scanSchedRW(WSRec, RWDefs, RWSet); 30276686496SAndrew Trick } 30376686496SAndrew Trick else if (RWDef->isSubClassOf("SchedVariant")) { 30476686496SAndrew Trick // Visit each variant (guarded by a different predicate). 30576686496SAndrew Trick RecVec Vars = RWDef->getValueAsListOfDefs("Variants"); 30667b042c2SJaved Absar for (Record *Variant : Vars) { 30776686496SAndrew Trick // Visit each RW in the sequence selected by the current variant. 30867b042c2SJaved Absar RecVec Selected = Variant->getValueAsListOfDefs("Selected"); 30967b042c2SJaved Absar for (Record *SelDef : Selected) 31067b042c2SJaved Absar scanSchedRW(SelDef, RWDefs, RWSet); 31176686496SAndrew Trick } 31276686496SAndrew Trick } 31376686496SAndrew Trick } 31476686496SAndrew Trick 31576686496SAndrew Trick // Collect and sort all SchedReadWrites reachable via tablegen records. 31676686496SAndrew Trick // More may be inferred later when inferring new SchedClasses from variants. 31776686496SAndrew Trick void CodeGenSchedModels::collectSchedRW() { 31876686496SAndrew Trick // Reserve idx=0 for invalid writes/reads. 31976686496SAndrew Trick SchedWrites.resize(1); 32076686496SAndrew Trick SchedReads.resize(1); 32176686496SAndrew Trick 32276686496SAndrew Trick SmallPtrSet<Record*, 16> RWSet; 32376686496SAndrew Trick 32476686496SAndrew Trick // Find all SchedReadWrites referenced by instruction defs. 32576686496SAndrew Trick RecVec SWDefs, SRDefs; 3268cc904d6SCraig Topper for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 3278a417c1fSCraig Topper Record *SchedDef = Inst->TheDef; 328a4a361dfSJakob Stoklund Olesen if (SchedDef->isValueUnset("SchedRW")) 32976686496SAndrew Trick continue; 33076686496SAndrew Trick RecVec RWs = SchedDef->getValueAsListOfDefs("SchedRW"); 33167b042c2SJaved Absar for (Record *RW : RWs) { 33267b042c2SJaved Absar if (RW->isSubClassOf("SchedWrite")) 33367b042c2SJaved Absar scanSchedRW(RW, SWDefs, RWSet); 33476686496SAndrew Trick else { 33567b042c2SJaved Absar assert(RW->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 33667b042c2SJaved Absar scanSchedRW(RW, SRDefs, RWSet); 33776686496SAndrew Trick } 33876686496SAndrew Trick } 33976686496SAndrew Trick } 34076686496SAndrew Trick // Find all ReadWrites referenced by InstRW. 34176686496SAndrew Trick RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW"); 34267b042c2SJaved Absar for (Record *InstRWDef : InstRWDefs) { 34376686496SAndrew Trick // For all OperandReadWrites. 34467b042c2SJaved Absar RecVec RWDefs = InstRWDef->getValueAsListOfDefs("OperandReadWrites"); 34567b042c2SJaved Absar for (Record *RWDef : RWDefs) { 34667b042c2SJaved Absar if (RWDef->isSubClassOf("SchedWrite")) 34767b042c2SJaved Absar scanSchedRW(RWDef, SWDefs, RWSet); 34876686496SAndrew Trick else { 34967b042c2SJaved Absar assert(RWDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 35067b042c2SJaved Absar scanSchedRW(RWDef, SRDefs, RWSet); 35176686496SAndrew Trick } 35276686496SAndrew Trick } 35376686496SAndrew Trick } 35476686496SAndrew Trick // Find all ReadWrites referenced by ItinRW. 35576686496SAndrew Trick RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW"); 35667b042c2SJaved Absar for (Record *ItinRWDef : ItinRWDefs) { 35776686496SAndrew Trick // For all OperandReadWrites. 35867b042c2SJaved Absar RecVec RWDefs = ItinRWDef->getValueAsListOfDefs("OperandReadWrites"); 35967b042c2SJaved Absar for (Record *RWDef : RWDefs) { 36067b042c2SJaved Absar if (RWDef->isSubClassOf("SchedWrite")) 36167b042c2SJaved Absar scanSchedRW(RWDef, SWDefs, RWSet); 36276686496SAndrew Trick else { 36367b042c2SJaved Absar assert(RWDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 36467b042c2SJaved Absar scanSchedRW(RWDef, SRDefs, RWSet); 36576686496SAndrew Trick } 36676686496SAndrew Trick } 36776686496SAndrew Trick } 3689257b8f8SAndrew Trick // Find all ReadWrites referenced by SchedAlias. AliasDefs needs to be sorted 3699257b8f8SAndrew Trick // for the loop below that initializes Alias vectors. 3709257b8f8SAndrew Trick RecVec AliasDefs = Records.getAllDerivedDefinitions("SchedAlias"); 3711b0e2f2aSMandeep Singh Grang llvm::sort(AliasDefs.begin(), AliasDefs.end(), LessRecord()); 37267b042c2SJaved Absar for (Record *ADef : AliasDefs) { 37367b042c2SJaved Absar Record *MatchDef = ADef->getValueAsDef("MatchRW"); 37467b042c2SJaved Absar Record *AliasDef = ADef->getValueAsDef("AliasRW"); 3759257b8f8SAndrew Trick if (MatchDef->isSubClassOf("SchedWrite")) { 3769257b8f8SAndrew Trick if (!AliasDef->isSubClassOf("SchedWrite")) 37767b042c2SJaved Absar PrintFatalError(ADef->getLoc(), "SchedWrite Alias must be SchedWrite"); 3789257b8f8SAndrew Trick scanSchedRW(AliasDef, SWDefs, RWSet); 3799257b8f8SAndrew Trick } 3809257b8f8SAndrew Trick else { 3819257b8f8SAndrew Trick assert(MatchDef->isSubClassOf("SchedRead") && "Unknown SchedReadWrite"); 3829257b8f8SAndrew Trick if (!AliasDef->isSubClassOf("SchedRead")) 38367b042c2SJaved Absar PrintFatalError(ADef->getLoc(), "SchedRead Alias must be SchedRead"); 3849257b8f8SAndrew Trick scanSchedRW(AliasDef, SRDefs, RWSet); 3859257b8f8SAndrew Trick } 3869257b8f8SAndrew Trick } 38776686496SAndrew Trick // Sort and add the SchedReadWrites directly referenced by instructions or 38876686496SAndrew Trick // itinerary resources. Index reads and writes in separate domains. 3891b0e2f2aSMandeep Singh Grang llvm::sort(SWDefs.begin(), SWDefs.end(), LessRecord()); 39067b042c2SJaved Absar for (Record *SWDef : SWDefs) { 39167b042c2SJaved Absar assert(!getSchedRWIdx(SWDef, /*IsRead=*/false) && "duplicate SchedWrite"); 39267b042c2SJaved Absar SchedWrites.emplace_back(SchedWrites.size(), SWDef); 39376686496SAndrew Trick } 3941b0e2f2aSMandeep Singh Grang llvm::sort(SRDefs.begin(), SRDefs.end(), LessRecord()); 39567b042c2SJaved Absar for (Record *SRDef : SRDefs) { 39667b042c2SJaved Absar assert(!getSchedRWIdx(SRDef, /*IsRead-*/true) && "duplicate SchedWrite"); 39767b042c2SJaved Absar SchedReads.emplace_back(SchedReads.size(), SRDef); 39876686496SAndrew Trick } 39976686496SAndrew Trick // Initialize WriteSequence vectors. 40067b042c2SJaved Absar for (CodeGenSchedRW &CGRW : SchedWrites) { 40167b042c2SJaved Absar if (!CGRW.IsSequence) 40276686496SAndrew Trick continue; 40367b042c2SJaved Absar findRWs(CGRW.TheDef->getValueAsListOfDefs("Writes"), CGRW.Sequence, 40476686496SAndrew Trick /*IsRead=*/false); 40576686496SAndrew Trick } 4069257b8f8SAndrew Trick // Initialize Aliases vectors. 40767b042c2SJaved Absar for (Record *ADef : AliasDefs) { 40867b042c2SJaved Absar Record *AliasDef = ADef->getValueAsDef("AliasRW"); 4099257b8f8SAndrew Trick getSchedRW(AliasDef).IsAlias = true; 41067b042c2SJaved Absar Record *MatchDef = ADef->getValueAsDef("MatchRW"); 4119257b8f8SAndrew Trick CodeGenSchedRW &RW = getSchedRW(MatchDef); 4129257b8f8SAndrew Trick if (RW.IsAlias) 41367b042c2SJaved Absar PrintFatalError(ADef->getLoc(), "Cannot Alias an Alias"); 41467b042c2SJaved Absar RW.Aliases.push_back(ADef); 4159257b8f8SAndrew Trick } 41676686496SAndrew Trick DEBUG( 4178037233bSJoel Jones dbgs() << "\n+++ SCHED READS and WRITES (collectSchedRW) +++\n"; 41876686496SAndrew Trick for (unsigned WIdx = 0, WEnd = SchedWrites.size(); WIdx != WEnd; ++WIdx) { 41976686496SAndrew Trick dbgs() << WIdx << ": "; 42076686496SAndrew Trick SchedWrites[WIdx].dump(); 42176686496SAndrew Trick dbgs() << '\n'; 42276686496SAndrew Trick } 42376686496SAndrew Trick for (unsigned RIdx = 0, REnd = SchedReads.size(); RIdx != REnd; ++RIdx) { 42476686496SAndrew Trick dbgs() << RIdx << ": "; 42576686496SAndrew Trick SchedReads[RIdx].dump(); 42676686496SAndrew Trick dbgs() << '\n'; 42776686496SAndrew Trick } 42876686496SAndrew Trick RecVec RWDefs = Records.getAllDerivedDefinitions("SchedReadWrite"); 42967b042c2SJaved Absar for (Record *RWDef : RWDefs) { 43067b042c2SJaved Absar if (!getSchedRWIdx(RWDef, RWDef->isSubClassOf("SchedRead"))) { 431494d0751SSimon Pilgrim StringRef Name = RWDef->getName(); 43276686496SAndrew Trick if (Name != "NoWrite" && Name != "ReadDefault") 433494d0751SSimon Pilgrim dbgs() << "Unused SchedReadWrite " << Name << '\n'; 43476686496SAndrew Trick } 43576686496SAndrew Trick }); 43676686496SAndrew Trick } 43776686496SAndrew Trick 43876686496SAndrew Trick /// Compute a SchedWrite name from a sequence of writes. 439e1761952SBenjamin Kramer std::string CodeGenSchedModels::genRWName(ArrayRef<unsigned> Seq, bool IsRead) { 44076686496SAndrew Trick std::string Name("("); 441e1761952SBenjamin Kramer for (auto I = Seq.begin(), E = Seq.end(); I != E; ++I) { 44276686496SAndrew Trick if (I != Seq.begin()) 44376686496SAndrew Trick Name += '_'; 44476686496SAndrew Trick Name += getSchedRW(*I, IsRead).Name; 44576686496SAndrew Trick } 44676686496SAndrew Trick Name += ')'; 44776686496SAndrew Trick return Name; 44876686496SAndrew Trick } 44976686496SAndrew Trick 450*38fe227fSAndrea Di Biagio unsigned CodeGenSchedModels::getSchedRWIdx(const Record *Def, 451*38fe227fSAndrea Di Biagio bool IsRead) const { 45276686496SAndrew Trick const std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites; 453*38fe227fSAndrea Di Biagio const auto I = find_if( 454*38fe227fSAndrea Di Biagio RWVec, [Def](const CodeGenSchedRW &RW) { return RW.TheDef == Def; }); 455*38fe227fSAndrea Di Biagio return I == RWVec.end() ? 0 : std::distance(RWVec.begin(), I); 45676686496SAndrew Trick } 45776686496SAndrew Trick 458cfe222c2SAndrew Trick bool CodeGenSchedModels::hasReadOfWrite(Record *WriteDef) const { 45967b042c2SJaved Absar for (const CodeGenSchedRW &Read : SchedReads) { 46067b042c2SJaved Absar Record *ReadDef = Read.TheDef; 461cfe222c2SAndrew Trick if (!ReadDef || !ReadDef->isSubClassOf("ProcReadAdvance")) 462cfe222c2SAndrew Trick continue; 463cfe222c2SAndrew Trick 464cfe222c2SAndrew Trick RecVec ValidWrites = ReadDef->getValueAsListOfDefs("ValidWrites"); 4650d955d0bSDavid Majnemer if (is_contained(ValidWrites, WriteDef)) { 466cfe222c2SAndrew Trick return true; 467cfe222c2SAndrew Trick } 468cfe222c2SAndrew Trick } 469cfe222c2SAndrew Trick return false; 470cfe222c2SAndrew Trick } 471cfe222c2SAndrew Trick 4726f2cc9b1SCraig Topper static void splitSchedReadWrites(const RecVec &RWDefs, 47376686496SAndrew Trick RecVec &WriteDefs, RecVec &ReadDefs) { 47467b042c2SJaved Absar for (Record *RWDef : RWDefs) { 47567b042c2SJaved Absar if (RWDef->isSubClassOf("SchedWrite")) 47667b042c2SJaved Absar WriteDefs.push_back(RWDef); 47776686496SAndrew Trick else { 47867b042c2SJaved Absar assert(RWDef->isSubClassOf("SchedRead") && "unknown SchedReadWrite"); 47967b042c2SJaved Absar ReadDefs.push_back(RWDef); 48076686496SAndrew Trick } 48176686496SAndrew Trick } 48276686496SAndrew Trick } 483a3fe70d2SEugene Zelenko 48476686496SAndrew Trick // Split the SchedReadWrites defs and call findRWs for each list. 48576686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, 48676686496SAndrew Trick IdxVec &Writes, IdxVec &Reads) const { 48776686496SAndrew Trick RecVec WriteDefs; 48876686496SAndrew Trick RecVec ReadDefs; 48976686496SAndrew Trick splitSchedReadWrites(RWDefs, WriteDefs, ReadDefs); 49076686496SAndrew Trick findRWs(WriteDefs, Writes, false); 49176686496SAndrew Trick findRWs(ReadDefs, Reads, true); 49276686496SAndrew Trick } 49376686496SAndrew Trick 49476686496SAndrew Trick // Call getSchedRWIdx for all elements in a sequence of SchedRW defs. 49576686496SAndrew Trick void CodeGenSchedModels::findRWs(const RecVec &RWDefs, IdxVec &RWs, 49676686496SAndrew Trick bool IsRead) const { 49767b042c2SJaved Absar for (Record *RWDef : RWDefs) { 49867b042c2SJaved Absar unsigned Idx = getSchedRWIdx(RWDef, IsRead); 49976686496SAndrew Trick assert(Idx && "failed to collect SchedReadWrite"); 50076686496SAndrew Trick RWs.push_back(Idx); 50176686496SAndrew Trick } 50276686496SAndrew Trick } 50376686496SAndrew Trick 50433401e84SAndrew Trick void CodeGenSchedModels::expandRWSequence(unsigned RWIdx, IdxVec &RWSeq, 50533401e84SAndrew Trick bool IsRead) const { 50633401e84SAndrew Trick const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead); 50733401e84SAndrew Trick if (!SchedRW.IsSequence) { 50833401e84SAndrew Trick RWSeq.push_back(RWIdx); 50933401e84SAndrew Trick return; 51033401e84SAndrew Trick } 51133401e84SAndrew Trick int Repeat = 51233401e84SAndrew Trick SchedRW.TheDef ? SchedRW.TheDef->getValueAsInt("Repeat") : 1; 51333401e84SAndrew Trick for (int i = 0; i < Repeat; ++i) { 51467b042c2SJaved Absar for (unsigned I : SchedRW.Sequence) { 51567b042c2SJaved Absar expandRWSequence(I, RWSeq, IsRead); 51633401e84SAndrew Trick } 51733401e84SAndrew Trick } 51833401e84SAndrew Trick } 51933401e84SAndrew Trick 520da984b1aSAndrew Trick // Expand a SchedWrite as a sequence following any aliases that coincide with 521da984b1aSAndrew Trick // the given processor model. 522da984b1aSAndrew Trick void CodeGenSchedModels::expandRWSeqForProc( 523da984b1aSAndrew Trick unsigned RWIdx, IdxVec &RWSeq, bool IsRead, 524da984b1aSAndrew Trick const CodeGenProcModel &ProcModel) const { 525da984b1aSAndrew Trick 526da984b1aSAndrew Trick const CodeGenSchedRW &SchedWrite = getSchedRW(RWIdx, IsRead); 52724064771SCraig Topper Record *AliasDef = nullptr; 528*38fe227fSAndrea Di Biagio for (const Record *Rec : SchedWrite.Aliases) { 529*38fe227fSAndrea Di Biagio const CodeGenSchedRW &AliasRW = getSchedRW(Rec->getValueAsDef("AliasRW")); 530*38fe227fSAndrea Di Biagio if (Rec->getValueInit("SchedModel")->isComplete()) { 531*38fe227fSAndrea Di Biagio Record *ModelDef = Rec->getValueAsDef("SchedModel"); 532da984b1aSAndrew Trick if (&getProcModel(ModelDef) != &ProcModel) 533da984b1aSAndrew Trick continue; 534da984b1aSAndrew Trick } 535da984b1aSAndrew Trick if (AliasDef) 536635debe8SJoerg Sonnenberger PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases " 537da984b1aSAndrew Trick "defined for processor " + ProcModel.ModelName + 538da984b1aSAndrew Trick " Ensure only one SchedAlias exists per RW."); 539da984b1aSAndrew Trick AliasDef = AliasRW.TheDef; 540da984b1aSAndrew Trick } 541da984b1aSAndrew Trick if (AliasDef) { 542da984b1aSAndrew Trick expandRWSeqForProc(getSchedRWIdx(AliasDef, IsRead), 543da984b1aSAndrew Trick RWSeq, IsRead,ProcModel); 544da984b1aSAndrew Trick return; 545da984b1aSAndrew Trick } 546da984b1aSAndrew Trick if (!SchedWrite.IsSequence) { 547da984b1aSAndrew Trick RWSeq.push_back(RWIdx); 548da984b1aSAndrew Trick return; 549da984b1aSAndrew Trick } 550da984b1aSAndrew Trick int Repeat = 551da984b1aSAndrew Trick SchedWrite.TheDef ? SchedWrite.TheDef->getValueAsInt("Repeat") : 1; 552*38fe227fSAndrea Di Biagio for (int I = 0, E = Repeat; I < E; ++I) { 553*38fe227fSAndrea Di Biagio for (unsigned Idx : SchedWrite.Sequence) { 554*38fe227fSAndrea Di Biagio expandRWSeqForProc(Idx, RWSeq, IsRead, ProcModel); 555da984b1aSAndrew Trick } 556da984b1aSAndrew Trick } 557da984b1aSAndrew Trick } 558da984b1aSAndrew Trick 55933401e84SAndrew Trick // Find the existing SchedWrite that models this sequence of writes. 560e1761952SBenjamin Kramer unsigned CodeGenSchedModels::findRWForSequence(ArrayRef<unsigned> Seq, 56133401e84SAndrew Trick bool IsRead) { 56233401e84SAndrew Trick std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites; 56333401e84SAndrew Trick 564*38fe227fSAndrea Di Biagio auto I = find_if(RWVec, [Seq](CodeGenSchedRW &RW) { 565*38fe227fSAndrea Di Biagio return makeArrayRef(RW.Sequence) == Seq; 566*38fe227fSAndrea Di Biagio }); 56733401e84SAndrew Trick // Index zero reserved for invalid RW. 568*38fe227fSAndrea Di Biagio return I == RWVec.end() ? 0 : std::distance(RWVec.begin(), I); 56933401e84SAndrew Trick } 57033401e84SAndrew Trick 57133401e84SAndrew Trick /// Add this ReadWrite if it doesn't already exist. 57233401e84SAndrew Trick unsigned CodeGenSchedModels::findOrInsertRW(ArrayRef<unsigned> Seq, 57333401e84SAndrew Trick bool IsRead) { 57433401e84SAndrew Trick assert(!Seq.empty() && "cannot insert empty sequence"); 57533401e84SAndrew Trick if (Seq.size() == 1) 57633401e84SAndrew Trick return Seq.back(); 57733401e84SAndrew Trick 57833401e84SAndrew Trick unsigned Idx = findRWForSequence(Seq, IsRead); 57933401e84SAndrew Trick if (Idx) 58033401e84SAndrew Trick return Idx; 58133401e84SAndrew Trick 582*38fe227fSAndrea Di Biagio std::vector<CodeGenSchedRW> &RWVec = IsRead ? SchedReads : SchedWrites; 583*38fe227fSAndrea Di Biagio unsigned RWIdx = RWVec.size(); 584da984b1aSAndrew Trick CodeGenSchedRW SchedRW(RWIdx, IsRead, Seq, genRWName(Seq, IsRead)); 585*38fe227fSAndrea Di Biagio RWVec.push_back(SchedRW); 586da984b1aSAndrew Trick return RWIdx; 58733401e84SAndrew Trick } 58833401e84SAndrew Trick 58976686496SAndrew Trick /// Visit all the instruction definitions for this target to gather and 59076686496SAndrew Trick /// enumerate the itinerary classes. These are the explicitly specified 59176686496SAndrew Trick /// SchedClasses. More SchedClasses may be inferred. 59276686496SAndrew Trick void CodeGenSchedModels::collectSchedClasses() { 59376686496SAndrew Trick 59476686496SAndrew Trick // NoItinerary is always the first class at Idx=0 595281a19cfSCraig Topper assert(SchedClasses.empty() && "Expected empty sched class"); 596281a19cfSCraig Topper SchedClasses.emplace_back(0, "NoInstrModel", 597281a19cfSCraig Topper Records.getDef("NoItinerary")); 59876686496SAndrew Trick SchedClasses.back().ProcIndices.push_back(0); 59987255e34SAndrew Trick 600bf8a28dcSAndrew Trick // Create a SchedClass for each unique combination of itinerary class and 601bf8a28dcSAndrew Trick // SchedRW list. 6028cc904d6SCraig Topper for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 6038a417c1fSCraig Topper Record *ItinDef = Inst->TheDef->getValueAsDef("Itinerary"); 60476686496SAndrew Trick IdxVec Writes, Reads; 6058a417c1fSCraig Topper if (!Inst->TheDef->isValueUnset("SchedRW")) 6068a417c1fSCraig Topper findRWs(Inst->TheDef->getValueAsListOfDefs("SchedRW"), Writes, Reads); 607bf8a28dcSAndrew Trick 60876686496SAndrew Trick // ProcIdx == 0 indicates the class applies to all processors. 609281a19cfSCraig Topper unsigned SCIdx = addSchedClass(ItinDef, Writes, Reads, /*ProcIndices*/{0}); 6108a417c1fSCraig Topper InstrClassMap[Inst->TheDef] = SCIdx; 61187255e34SAndrew Trick } 6129257b8f8SAndrew Trick // Create classes for InstRW defs. 61376686496SAndrew Trick RecVec InstRWDefs = Records.getAllDerivedDefinitions("InstRW"); 6141b0e2f2aSMandeep Singh Grang llvm::sort(InstRWDefs.begin(), InstRWDefs.end(), LessRecord()); 6158037233bSJoel Jones DEBUG(dbgs() << "\n+++ SCHED CLASSES (createInstRWClass) +++\n"); 61667b042c2SJaved Absar for (Record *RWDef : InstRWDefs) 61767b042c2SJaved Absar createInstRWClass(RWDef); 61887255e34SAndrew Trick 61976686496SAndrew Trick NumInstrSchedClasses = SchedClasses.size(); 62087255e34SAndrew Trick 62176686496SAndrew Trick bool EnableDump = false; 62276686496SAndrew Trick DEBUG(EnableDump = true); 62376686496SAndrew Trick if (!EnableDump) 62487255e34SAndrew Trick return; 625bf8a28dcSAndrew Trick 626*38fe227fSAndrea Di Biagio DEBUG( 627*38fe227fSAndrea Di Biagio dbgs() 628*38fe227fSAndrea Di Biagio << "\n+++ ITINERARIES and/or MACHINE MODELS (collectSchedClasses) +++\n"); 6298cc904d6SCraig Topper for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 630bcd3c37fSCraig Topper StringRef InstName = Inst->TheDef->getName(); 631949437e8SSimon Pilgrim unsigned SCIdx = getSchedClassIdx(*Inst); 632bf8a28dcSAndrew Trick if (!SCIdx) { 633*38fe227fSAndrea Di Biagio DEBUG({ 6348e0a734fSMatthias Braun if (!Inst->hasNoSchedulingInfo) 6358a417c1fSCraig Topper dbgs() << "No machine model for " << Inst->TheDef->getName() << '\n'; 636*38fe227fSAndrea Di Biagio }); 637bf8a28dcSAndrew Trick continue; 638bf8a28dcSAndrew Trick } 639bf8a28dcSAndrew Trick CodeGenSchedClass &SC = getSchedClass(SCIdx); 640bf8a28dcSAndrew Trick if (SC.ProcIndices[0] != 0) 6418a417c1fSCraig Topper PrintFatalError(Inst->TheDef->getLoc(), "Instruction's sched class " 642bf8a28dcSAndrew Trick "must not be subtarget specific."); 643bf8a28dcSAndrew Trick 644bf8a28dcSAndrew Trick IdxVec ProcIndices; 645bf8a28dcSAndrew Trick if (SC.ItinClassDef->getName() != "NoItinerary") { 646bf8a28dcSAndrew Trick ProcIndices.push_back(0); 647bf8a28dcSAndrew Trick dbgs() << "Itinerary for " << InstName << ": " 648bf8a28dcSAndrew Trick << SC.ItinClassDef->getName() << '\n'; 649bf8a28dcSAndrew Trick } 650bf8a28dcSAndrew Trick if (!SC.Writes.empty()) { 651bf8a28dcSAndrew Trick ProcIndices.push_back(0); 652*38fe227fSAndrea Di Biagio DEBUG({ 65376686496SAndrew Trick dbgs() << "SchedRW machine model for " << InstName; 654*38fe227fSAndrea Di Biagio for (IdxIter WI = SC.Writes.begin(), WE = SC.Writes.end(); WI != WE; 655*38fe227fSAndrea Di Biagio ++WI) 65676686496SAndrew Trick dbgs() << " " << SchedWrites[*WI].Name; 657bf8a28dcSAndrew Trick for (IdxIter RI = SC.Reads.begin(), RE = SC.Reads.end(); RI != RE; ++RI) 65876686496SAndrew Trick dbgs() << " " << SchedReads[*RI].Name; 65976686496SAndrew Trick dbgs() << '\n'; 660*38fe227fSAndrea Di Biagio }); 66176686496SAndrew Trick } 66276686496SAndrew Trick const RecVec &RWDefs = SchedClasses[SCIdx].InstRWs; 66367b042c2SJaved Absar for (Record *RWDef : RWDefs) { 66476686496SAndrew Trick const CodeGenProcModel &ProcModel = 66567b042c2SJaved Absar getProcModel(RWDef->getValueAsDef("SchedModel")); 666bf8a28dcSAndrew Trick ProcIndices.push_back(ProcModel.Index); 667*38fe227fSAndrea Di Biagio DEBUG(dbgs() << "InstRW on " << ProcModel.ModelName << " for " << InstName); 66876686496SAndrew Trick IdxVec Writes; 66976686496SAndrew Trick IdxVec Reads; 67067b042c2SJaved Absar findRWs(RWDef->getValueAsListOfDefs("OperandReadWrites"), 67176686496SAndrew Trick Writes, Reads); 672*38fe227fSAndrea Di Biagio DEBUG({ 67367b042c2SJaved Absar for (unsigned WIdx : Writes) 67467b042c2SJaved Absar dbgs() << " " << SchedWrites[WIdx].Name; 67567b042c2SJaved Absar for (unsigned RIdx : Reads) 67667b042c2SJaved Absar dbgs() << " " << SchedReads[RIdx].Name; 67776686496SAndrew Trick dbgs() << '\n'; 678*38fe227fSAndrea Di Biagio }); 67976686496SAndrew Trick } 680f9df92c9SAndrew Trick // If ProcIndices contains zero, the class applies to all processors. 681*38fe227fSAndrea Di Biagio DEBUG({ 682f9df92c9SAndrew Trick if (!std::count(ProcIndices.begin(), ProcIndices.end(), 0)) { 68321c75912SJaved Absar for (const CodeGenProcModel &PM : ProcModels) { 684fc500041SJaved Absar if (!std::count(ProcIndices.begin(), ProcIndices.end(), PM.Index)) 6858a417c1fSCraig Topper dbgs() << "No machine model for " << Inst->TheDef->getName() 686fc500041SJaved Absar << " on processor " << PM.ModelName << '\n'; 68787255e34SAndrew Trick } 68887255e34SAndrew Trick } 689*38fe227fSAndrea Di Biagio }); 69076686496SAndrew Trick } 691f9df92c9SAndrew Trick } 69276686496SAndrew Trick 69376686496SAndrew Trick // Get the SchedClass index for an instruction. 694*38fe227fSAndrea Di Biagio unsigned 695*38fe227fSAndrea Di Biagio CodeGenSchedModels::getSchedClassIdx(const CodeGenInstruction &Inst) const { 696bf8a28dcSAndrew Trick return InstrClassMap.lookup(Inst.TheDef); 69776686496SAndrew Trick } 69876686496SAndrew Trick 699e1761952SBenjamin Kramer std::string 700e1761952SBenjamin Kramer CodeGenSchedModels::createSchedClassName(Record *ItinClassDef, 701e1761952SBenjamin Kramer ArrayRef<unsigned> OperWrites, 702e1761952SBenjamin Kramer ArrayRef<unsigned> OperReads) { 70376686496SAndrew Trick 70476686496SAndrew Trick std::string Name; 705bf8a28dcSAndrew Trick if (ItinClassDef && ItinClassDef->getName() != "NoItinerary") 706bf8a28dcSAndrew Trick Name = ItinClassDef->getName(); 707e1761952SBenjamin Kramer for (unsigned Idx : OperWrites) { 708bf8a28dcSAndrew Trick if (!Name.empty()) 70976686496SAndrew Trick Name += '_'; 710e1761952SBenjamin Kramer Name += SchedWrites[Idx].Name; 71176686496SAndrew Trick } 712e1761952SBenjamin Kramer for (unsigned Idx : OperReads) { 71376686496SAndrew Trick Name += '_'; 714e1761952SBenjamin Kramer Name += SchedReads[Idx].Name; 71576686496SAndrew Trick } 71676686496SAndrew Trick return Name; 71776686496SAndrew Trick } 71876686496SAndrew Trick 71976686496SAndrew Trick std::string CodeGenSchedModels::createSchedClassName(const RecVec &InstDefs) { 72076686496SAndrew Trick 72176686496SAndrew Trick std::string Name; 72276686496SAndrew Trick for (RecIter I = InstDefs.begin(), E = InstDefs.end(); I != E; ++I) { 72376686496SAndrew Trick if (I != InstDefs.begin()) 72476686496SAndrew Trick Name += '_'; 72576686496SAndrew Trick Name += (*I)->getName(); 72676686496SAndrew Trick } 72776686496SAndrew Trick return Name; 72876686496SAndrew Trick } 72976686496SAndrew Trick 730bf8a28dcSAndrew Trick /// Add an inferred sched class from an itinerary class and per-operand list of 731bf8a28dcSAndrew Trick /// SchedWrites and SchedReads. ProcIndices contains the set of IDs of 732bf8a28dcSAndrew Trick /// processors that may utilize this class. 733bf8a28dcSAndrew Trick unsigned CodeGenSchedModels::addSchedClass(Record *ItinClassDef, 734e1761952SBenjamin Kramer ArrayRef<unsigned> OperWrites, 735e1761952SBenjamin Kramer ArrayRef<unsigned> OperReads, 736e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 73776686496SAndrew Trick assert(!ProcIndices.empty() && "expect at least one ProcIdx"); 73876686496SAndrew Trick 739*38fe227fSAndrea Di Biagio auto IsKeyEqual = [=](const CodeGenSchedClass &SC) { 740*38fe227fSAndrea Di Biagio return SC.isKeyEqual(ItinClassDef, OperWrites, OperReads); 741*38fe227fSAndrea Di Biagio }; 742*38fe227fSAndrea Di Biagio 743*38fe227fSAndrea Di Biagio auto I = find_if(make_range(schedClassBegin(), schedClassEnd()), IsKeyEqual); 744*38fe227fSAndrea Di Biagio unsigned Idx = I == schedClassEnd() ? 0 : std::distance(schedClassBegin(), I); 745bf8a28dcSAndrew Trick if (Idx || SchedClasses[0].isKeyEqual(ItinClassDef, OperWrites, OperReads)) { 74676686496SAndrew Trick IdxVec PI; 74776686496SAndrew Trick std::set_union(SchedClasses[Idx].ProcIndices.begin(), 74876686496SAndrew Trick SchedClasses[Idx].ProcIndices.end(), 74976686496SAndrew Trick ProcIndices.begin(), ProcIndices.end(), 75076686496SAndrew Trick std::back_inserter(PI)); 75159d13776SCraig Topper SchedClasses[Idx].ProcIndices = std::move(PI); 75276686496SAndrew Trick return Idx; 75376686496SAndrew Trick } 75476686496SAndrew Trick Idx = SchedClasses.size(); 755281a19cfSCraig Topper SchedClasses.emplace_back(Idx, 756281a19cfSCraig Topper createSchedClassName(ItinClassDef, OperWrites, 757281a19cfSCraig Topper OperReads), 758281a19cfSCraig Topper ItinClassDef); 75976686496SAndrew Trick CodeGenSchedClass &SC = SchedClasses.back(); 76076686496SAndrew Trick SC.Writes = OperWrites; 76176686496SAndrew Trick SC.Reads = OperReads; 76276686496SAndrew Trick SC.ProcIndices = ProcIndices; 76376686496SAndrew Trick 76476686496SAndrew Trick return Idx; 76576686496SAndrew Trick } 76676686496SAndrew Trick 76776686496SAndrew Trick // Create classes for each set of opcodes that are in the same InstReadWrite 76876686496SAndrew Trick // definition across all processors. 76976686496SAndrew Trick void CodeGenSchedModels::createInstRWClass(Record *InstRWDef) { 77076686496SAndrew Trick // ClassInstrs will hold an entry for each subset of Instrs in InstRWDef that 77176686496SAndrew Trick // intersects with an existing class via a previous InstRWDef. Instrs that do 77276686496SAndrew Trick // not intersect with an existing class refer back to their former class as 77376686496SAndrew Trick // determined from ItinDef or SchedRW. 774f19eacfeSCraig Topper SmallMapVector<unsigned, SmallVector<Record *, 8>, 4> ClassInstrs; 77576686496SAndrew Trick // Sort Instrs into sets. 7769e1deb69SAndrew Trick const RecVec *InstDefs = Sets.expand(InstRWDef); 7779e1deb69SAndrew Trick if (InstDefs->empty()) 778635debe8SJoerg Sonnenberger PrintFatalError(InstRWDef->getLoc(), "No matching instruction opcodes"); 7799e1deb69SAndrew Trick 78093dd77d2SCraig Topper for (Record *InstDef : *InstDefs) { 781fc500041SJaved Absar InstClassMapTy::const_iterator Pos = InstrClassMap.find(InstDef); 782bf8a28dcSAndrew Trick if (Pos == InstrClassMap.end()) 783fc500041SJaved Absar PrintFatalError(InstDef->getLoc(), "No sched class for instruction."); 784bf8a28dcSAndrew Trick unsigned SCIdx = Pos->second; 785f19eacfeSCraig Topper ClassInstrs[SCIdx].push_back(InstDef); 78676686496SAndrew Trick } 78776686496SAndrew Trick // For each set of Instrs, create a new class if necessary, and map or remap 78876686496SAndrew Trick // the Instrs to it. 789f19eacfeSCraig Topper for (auto &Entry : ClassInstrs) { 790f19eacfeSCraig Topper unsigned OldSCIdx = Entry.first; 791f19eacfeSCraig Topper ArrayRef<Record*> InstDefs = Entry.second; 79276686496SAndrew Trick // If the all instrs in the current class are accounted for, then leave 79376686496SAndrew Trick // them mapped to their old class. 79478a08517SAndrew Trick if (OldSCIdx) { 79578a08517SAndrew Trick const RecVec &RWDefs = SchedClasses[OldSCIdx].InstRWs; 79678a08517SAndrew Trick if (!RWDefs.empty()) { 79778a08517SAndrew Trick const RecVec *OrigInstDefs = Sets.expand(RWDefs[0]); 79806d78376SCraig Topper unsigned OrigNumInstrs = 79906d78376SCraig Topper count_if(*OrigInstDefs, [&](Record *OIDef) { 80006d78376SCraig Topper return InstrClassMap[OIDef] == OldSCIdx; 80106d78376SCraig Topper }); 80278a08517SAndrew Trick if (OrigNumInstrs == InstDefs.size()) { 80376686496SAndrew Trick assert(SchedClasses[OldSCIdx].ProcIndices[0] == 0 && 80476686496SAndrew Trick "expected a generic SchedClass"); 805e1d6a4dfSCraig Topper Record *RWModelDef = InstRWDef->getValueAsDef("SchedModel"); 806e1d6a4dfSCraig Topper // Make sure we didn't already have a InstRW containing this 807e1d6a4dfSCraig Topper // instruction on this model. 808e1d6a4dfSCraig Topper for (Record *RWD : RWDefs) { 809e1d6a4dfSCraig Topper if (RWD->getValueAsDef("SchedModel") == RWModelDef && 810e1d6a4dfSCraig Topper RWModelDef->getValueAsBit("FullInstRWOverlapCheck")) { 811e1d6a4dfSCraig Topper for (Record *Inst : InstDefs) { 812e1d6a4dfSCraig Topper PrintFatalError(InstRWDef->getLoc(), "Overlapping InstRW def " + 813e1d6a4dfSCraig Topper Inst->getName() + " also matches " + 814e1d6a4dfSCraig Topper RWD->getValue("Instrs")->getValue()->getAsString()); 815e1d6a4dfSCraig Topper } 816e1d6a4dfSCraig Topper } 817e1d6a4dfSCraig Topper } 81878a08517SAndrew Trick DEBUG(dbgs() << "InstRW: Reuse SC " << OldSCIdx << ":" 81978a08517SAndrew Trick << SchedClasses[OldSCIdx].Name << " on " 820e1d6a4dfSCraig Topper << RWModelDef->getName() << "\n"); 82178a08517SAndrew Trick SchedClasses[OldSCIdx].InstRWs.push_back(InstRWDef); 82276686496SAndrew Trick continue; 82376686496SAndrew Trick } 82478a08517SAndrew Trick } 82578a08517SAndrew Trick } 82676686496SAndrew Trick unsigned SCIdx = SchedClasses.size(); 827281a19cfSCraig Topper SchedClasses.emplace_back(SCIdx, createSchedClassName(InstDefs), nullptr); 82876686496SAndrew Trick CodeGenSchedClass &SC = SchedClasses.back(); 82978a08517SAndrew Trick DEBUG(dbgs() << "InstRW: New SC " << SCIdx << ":" << SC.Name << " on " 83078a08517SAndrew Trick << InstRWDef->getValueAsDef("SchedModel")->getName() << "\n"); 83178a08517SAndrew Trick 83276686496SAndrew Trick // Preserve ItinDef and Writes/Reads for processors without an InstRW entry. 83376686496SAndrew Trick SC.ItinClassDef = SchedClasses[OldSCIdx].ItinClassDef; 83476686496SAndrew Trick SC.Writes = SchedClasses[OldSCIdx].Writes; 83576686496SAndrew Trick SC.Reads = SchedClasses[OldSCIdx].Reads; 83676686496SAndrew Trick SC.ProcIndices.push_back(0); 837989d94ddSCraig Topper // If we had an old class, copy it's InstRWs to this new class. 838989d94ddSCraig Topper if (OldSCIdx) { 8399e1deb69SAndrew Trick Record *RWModelDef = InstRWDef->getValueAsDef("SchedModel"); 8409fbbe5d9SCraig Topper for (Record *OldRWDef : SchedClasses[OldSCIdx].InstRWs) { 8419fbbe5d9SCraig Topper if (OldRWDef->getValueAsDef("SchedModel") == RWModelDef) { 842989d94ddSCraig Topper for (Record *InstDef : InstDefs) { 8439fbbe5d9SCraig Topper PrintFatalError(OldRWDef->getLoc(), "Overlapping InstRW def " + 8449fbbe5d9SCraig Topper InstDef->getName() + " also matches " + 8459fbbe5d9SCraig Topper OldRWDef->getValue("Instrs")->getValue()->getAsString()); 8469e1deb69SAndrew Trick } 847989d94ddSCraig Topper } 8489fbbe5d9SCraig Topper assert(OldRWDef != InstRWDef && 8499fbbe5d9SCraig Topper "SchedClass has duplicate InstRW def"); 8509fbbe5d9SCraig Topper SC.InstRWs.push_back(OldRWDef); 8519e1deb69SAndrew Trick } 85276686496SAndrew Trick } 853989d94ddSCraig Topper // Map each Instr to this new class. 854989d94ddSCraig Topper for (Record *InstDef : InstDefs) 8559fbbe5d9SCraig Topper InstrClassMap[InstDef] = SCIdx; 85676686496SAndrew Trick SC.InstRWs.push_back(InstRWDef); 85776686496SAndrew Trick } 85887255e34SAndrew Trick } 85987255e34SAndrew Trick 860bf8a28dcSAndrew Trick // True if collectProcItins found anything. 861bf8a28dcSAndrew Trick bool CodeGenSchedModels::hasItineraries() const { 862*38fe227fSAndrea Di Biagio for (const CodeGenProcModel &PM : make_range(procModelBegin(),procModelEnd())) 86367b042c2SJaved Absar if (PM.hasItineraries()) 864bf8a28dcSAndrew Trick return true; 865bf8a28dcSAndrew Trick return false; 866bf8a28dcSAndrew Trick } 867bf8a28dcSAndrew Trick 86887255e34SAndrew Trick // Gather the processor itineraries. 86976686496SAndrew Trick void CodeGenSchedModels::collectProcItins() { 8708037233bSJoel Jones DEBUG(dbgs() << "\n+++ PROBLEM ITINERARIES (collectProcItins) +++\n"); 8718a417c1fSCraig Topper for (CodeGenProcModel &ProcModel : ProcModels) { 872bf8a28dcSAndrew Trick if (!ProcModel.hasItineraries()) 87376686496SAndrew Trick continue; 87487255e34SAndrew Trick 875bf8a28dcSAndrew Trick RecVec ItinRecords = ProcModel.ItinsDef->getValueAsListOfDefs("IID"); 876bf8a28dcSAndrew Trick assert(!ItinRecords.empty() && "ProcModel.hasItineraries is incorrect"); 877bf8a28dcSAndrew Trick 878bf8a28dcSAndrew Trick // Populate ItinDefList with Itinerary records. 879bf8a28dcSAndrew Trick ProcModel.ItinDefList.resize(NumInstrSchedClasses); 88087255e34SAndrew Trick 88187255e34SAndrew Trick // Insert each itinerary data record in the correct position within 88287255e34SAndrew Trick // the processor model's ItinDefList. 883fc500041SJaved Absar for (Record *ItinData : ItinRecords) { 884*38fe227fSAndrea Di Biagio const Record *ItinDef = ItinData->getValueAsDef("TheClass"); 885e7bac5f5SAndrew Trick bool FoundClass = false; 886*38fe227fSAndrea Di Biagio 887*38fe227fSAndrea Di Biagio for (const CodeGenSchedClass &SC : 888*38fe227fSAndrea Di Biagio make_range(schedClassBegin(), schedClassEnd())) { 889e7bac5f5SAndrew Trick // Multiple SchedClasses may share an itinerary. Update all of them. 890*38fe227fSAndrea Di Biagio if (SC.ItinClassDef == ItinDef) { 891*38fe227fSAndrea Di Biagio ProcModel.ItinDefList[SC.Index] = ItinData; 892e7bac5f5SAndrew Trick FoundClass = true; 89387255e34SAndrew Trick } 894bf8a28dcSAndrew Trick } 895e7bac5f5SAndrew Trick if (!FoundClass) { 896bf8a28dcSAndrew Trick DEBUG(dbgs() << ProcModel.ItinsDef->getName() 897bf8a28dcSAndrew Trick << " missing class for itinerary " << ItinDef->getName() << '\n'); 898bf8a28dcSAndrew Trick } 89987255e34SAndrew Trick } 90087255e34SAndrew Trick // Check for missing itinerary entries. 90187255e34SAndrew Trick assert(!ProcModel.ItinDefList[0] && "NoItinerary class can't have rec"); 90276686496SAndrew Trick DEBUG( 90387255e34SAndrew Trick for (unsigned i = 1, N = ProcModel.ItinDefList.size(); i < N; ++i) { 90487255e34SAndrew Trick if (!ProcModel.ItinDefList[i]) 90576686496SAndrew Trick dbgs() << ProcModel.ItinsDef->getName() 90676686496SAndrew Trick << " missing itinerary for class " 90776686496SAndrew Trick << SchedClasses[i].Name << '\n'; 90876686496SAndrew Trick }); 90987255e34SAndrew Trick } 91087255e34SAndrew Trick } 91176686496SAndrew Trick 91276686496SAndrew Trick // Gather the read/write types for each itinerary class. 91376686496SAndrew Trick void CodeGenSchedModels::collectProcItinRW() { 91476686496SAndrew Trick RecVec ItinRWDefs = Records.getAllDerivedDefinitions("ItinRW"); 9151b0e2f2aSMandeep Singh Grang llvm::sort(ItinRWDefs.begin(), ItinRWDefs.end(), LessRecord()); 91621c75912SJaved Absar for (Record *RWDef : ItinRWDefs) { 917f45d0b98SJaved Absar if (!RWDef->getValueInit("SchedModel")->isComplete()) 918f45d0b98SJaved Absar PrintFatalError(RWDef->getLoc(), "SchedModel is undefined"); 919f45d0b98SJaved Absar Record *ModelDef = RWDef->getValueAsDef("SchedModel"); 92076686496SAndrew Trick ProcModelMapTy::const_iterator I = ProcModelMap.find(ModelDef); 92176686496SAndrew Trick if (I == ProcModelMap.end()) { 922f45d0b98SJaved Absar PrintFatalError(RWDef->getLoc(), "Undefined SchedMachineModel " 92376686496SAndrew Trick + ModelDef->getName()); 92476686496SAndrew Trick } 925f45d0b98SJaved Absar ProcModels[I->second].ItinRWDefs.push_back(RWDef); 92676686496SAndrew Trick } 92776686496SAndrew Trick } 92876686496SAndrew Trick 9295f95c9afSSimon Dardis // Gather the unsupported features for processor models. 9305f95c9afSSimon Dardis void CodeGenSchedModels::collectProcUnsupportedFeatures() { 9315f95c9afSSimon Dardis for (CodeGenProcModel &ProcModel : ProcModels) { 9325f95c9afSSimon Dardis for (Record *Pred : ProcModel.ModelDef->getValueAsListOfDefs("UnsupportedFeatures")) { 9335f95c9afSSimon Dardis ProcModel.UnsupportedFeaturesDefs.push_back(Pred); 9345f95c9afSSimon Dardis } 9355f95c9afSSimon Dardis } 9365f95c9afSSimon Dardis } 9375f95c9afSSimon Dardis 93833401e84SAndrew Trick /// Infer new classes from existing classes. In the process, this may create new 93933401e84SAndrew Trick /// SchedWrites from sequences of existing SchedWrites. 94033401e84SAndrew Trick void CodeGenSchedModels::inferSchedClasses() { 9418037233bSJoel Jones DEBUG(dbgs() << "\n+++ INFERRING SCHED CLASSES (inferSchedClasses) +++\n"); 942bf8a28dcSAndrew Trick DEBUG(dbgs() << NumInstrSchedClasses << " instr sched classes.\n"); 943bf8a28dcSAndrew Trick 94433401e84SAndrew Trick // Visit all existing classes and newly created classes. 94533401e84SAndrew Trick for (unsigned Idx = 0; Idx != SchedClasses.size(); ++Idx) { 946bf8a28dcSAndrew Trick assert(SchedClasses[Idx].Index == Idx && "bad SCIdx"); 947bf8a28dcSAndrew Trick 94833401e84SAndrew Trick if (SchedClasses[Idx].ItinClassDef) 94933401e84SAndrew Trick inferFromItinClass(SchedClasses[Idx].ItinClassDef, Idx); 950bf8a28dcSAndrew Trick if (!SchedClasses[Idx].InstRWs.empty()) 95133401e84SAndrew Trick inferFromInstRWs(Idx); 952bf8a28dcSAndrew Trick if (!SchedClasses[Idx].Writes.empty()) { 95333401e84SAndrew Trick inferFromRW(SchedClasses[Idx].Writes, SchedClasses[Idx].Reads, 95433401e84SAndrew Trick Idx, SchedClasses[Idx].ProcIndices); 95533401e84SAndrew Trick } 95633401e84SAndrew Trick assert(SchedClasses.size() < (NumInstrSchedClasses*6) && 95733401e84SAndrew Trick "too many SchedVariants"); 95833401e84SAndrew Trick } 95933401e84SAndrew Trick } 96033401e84SAndrew Trick 96133401e84SAndrew Trick /// Infer classes from per-processor itinerary resources. 96233401e84SAndrew Trick void CodeGenSchedModels::inferFromItinClass(Record *ItinClassDef, 96333401e84SAndrew Trick unsigned FromClassIdx) { 96433401e84SAndrew Trick for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) { 96533401e84SAndrew Trick const CodeGenProcModel &PM = ProcModels[PIdx]; 96633401e84SAndrew Trick // For all ItinRW entries. 96733401e84SAndrew Trick bool HasMatch = false; 968*38fe227fSAndrea Di Biagio for (const Record *Rec : PM.ItinRWDefs) { 969*38fe227fSAndrea Di Biagio RecVec Matched = Rec->getValueAsListOfDefs("MatchedItinClasses"); 97033401e84SAndrew Trick if (!std::count(Matched.begin(), Matched.end(), ItinClassDef)) 97133401e84SAndrew Trick continue; 97233401e84SAndrew Trick if (HasMatch) 973*38fe227fSAndrea Di Biagio PrintFatalError(Rec->getLoc(), "Duplicate itinerary class " 97433401e84SAndrew Trick + ItinClassDef->getName() 97533401e84SAndrew Trick + " in ItinResources for " + PM.ModelName); 97633401e84SAndrew Trick HasMatch = true; 97733401e84SAndrew Trick IdxVec Writes, Reads; 978*38fe227fSAndrea Di Biagio findRWs(Rec->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 9799f3293a9SCraig Topper inferFromRW(Writes, Reads, FromClassIdx, PIdx); 98033401e84SAndrew Trick } 98133401e84SAndrew Trick } 98233401e84SAndrew Trick } 98333401e84SAndrew Trick 98433401e84SAndrew Trick /// Infer classes from per-processor InstReadWrite definitions. 98533401e84SAndrew Trick void CodeGenSchedModels::inferFromInstRWs(unsigned SCIdx) { 98658bd79c4SBenjamin Kramer for (unsigned I = 0, E = SchedClasses[SCIdx].InstRWs.size(); I != E; ++I) { 987b22643a4SBenjamin Kramer assert(SchedClasses[SCIdx].InstRWs.size() == E && "InstrRWs was mutated!"); 98858bd79c4SBenjamin Kramer Record *Rec = SchedClasses[SCIdx].InstRWs[I]; 98958bd79c4SBenjamin Kramer const RecVec *InstDefs = Sets.expand(Rec); 9909e1deb69SAndrew Trick RecIter II = InstDefs->begin(), IE = InstDefs->end(); 99133401e84SAndrew Trick for (; II != IE; ++II) { 99233401e84SAndrew Trick if (InstrClassMap[*II] == SCIdx) 99333401e84SAndrew Trick break; 99433401e84SAndrew Trick } 99533401e84SAndrew Trick // If this class no longer has any instructions mapped to it, it has become 99633401e84SAndrew Trick // irrelevant. 99733401e84SAndrew Trick if (II == IE) 99833401e84SAndrew Trick continue; 99933401e84SAndrew Trick IdxVec Writes, Reads; 100058bd79c4SBenjamin Kramer findRWs(Rec->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 100158bd79c4SBenjamin Kramer unsigned PIdx = getProcModel(Rec->getValueAsDef("SchedModel")).Index; 10029f3293a9SCraig Topper inferFromRW(Writes, Reads, SCIdx, PIdx); // May mutate SchedClasses. 100333401e84SAndrew Trick } 100433401e84SAndrew Trick } 100533401e84SAndrew Trick 100633401e84SAndrew Trick namespace { 1007a3fe70d2SEugene Zelenko 10089257b8f8SAndrew Trick // Helper for substituteVariantOperand. 10099257b8f8SAndrew Trick struct TransVariant { 1010da984b1aSAndrew Trick Record *VarOrSeqDef; // Variant or sequence. 1011da984b1aSAndrew Trick unsigned RWIdx; // Index of this variant or sequence's matched type. 10129257b8f8SAndrew Trick unsigned ProcIdx; // Processor model index or zero for any. 10139257b8f8SAndrew Trick unsigned TransVecIdx; // Index into PredTransitions::TransVec. 10149257b8f8SAndrew Trick 10159257b8f8SAndrew Trick TransVariant(Record *def, unsigned rwi, unsigned pi, unsigned ti): 1016da984b1aSAndrew Trick VarOrSeqDef(def), RWIdx(rwi), ProcIdx(pi), TransVecIdx(ti) {} 10179257b8f8SAndrew Trick }; 10189257b8f8SAndrew Trick 101933401e84SAndrew Trick // Associate a predicate with the SchedReadWrite that it guards. 102033401e84SAndrew Trick // RWIdx is the index of the read/write variant. 102133401e84SAndrew Trick struct PredCheck { 102233401e84SAndrew Trick bool IsRead; 102333401e84SAndrew Trick unsigned RWIdx; 102433401e84SAndrew Trick Record *Predicate; 102533401e84SAndrew Trick 102633401e84SAndrew Trick PredCheck(bool r, unsigned w, Record *p): IsRead(r), RWIdx(w), Predicate(p) {} 102733401e84SAndrew Trick }; 102833401e84SAndrew Trick 102933401e84SAndrew Trick // A Predicate transition is a list of RW sequences guarded by a PredTerm. 103033401e84SAndrew Trick struct PredTransition { 103133401e84SAndrew Trick // A predicate term is a conjunction of PredChecks. 103233401e84SAndrew Trick SmallVector<PredCheck, 4> PredTerm; 103333401e84SAndrew Trick SmallVector<SmallVector<unsigned,4>, 16> WriteSequences; 103433401e84SAndrew Trick SmallVector<SmallVector<unsigned,4>, 16> ReadSequences; 10359257b8f8SAndrew Trick SmallVector<unsigned, 4> ProcIndices; 103633401e84SAndrew Trick }; 103733401e84SAndrew Trick 103833401e84SAndrew Trick // Encapsulate a set of partially constructed transitions. 103933401e84SAndrew Trick // The results are built by repeated calls to substituteVariants. 104033401e84SAndrew Trick class PredTransitions { 104133401e84SAndrew Trick CodeGenSchedModels &SchedModels; 104233401e84SAndrew Trick 104333401e84SAndrew Trick public: 104433401e84SAndrew Trick std::vector<PredTransition> TransVec; 104533401e84SAndrew Trick 104633401e84SAndrew Trick PredTransitions(CodeGenSchedModels &sm): SchedModels(sm) {} 104733401e84SAndrew Trick 104833401e84SAndrew Trick void substituteVariantOperand(const SmallVectorImpl<unsigned> &RWSeq, 104933401e84SAndrew Trick bool IsRead, unsigned StartIdx); 105033401e84SAndrew Trick 105133401e84SAndrew Trick void substituteVariants(const PredTransition &Trans); 105233401e84SAndrew Trick 105333401e84SAndrew Trick #ifndef NDEBUG 105433401e84SAndrew Trick void dump() const; 105533401e84SAndrew Trick #endif 105633401e84SAndrew Trick 105733401e84SAndrew Trick private: 105833401e84SAndrew Trick bool mutuallyExclusive(Record *PredDef, ArrayRef<PredCheck> Term); 1059da984b1aSAndrew Trick void getIntersectingVariants( 1060da984b1aSAndrew Trick const CodeGenSchedRW &SchedRW, unsigned TransIdx, 1061da984b1aSAndrew Trick std::vector<TransVariant> &IntersectingVariants); 10629257b8f8SAndrew Trick void pushVariant(const TransVariant &VInfo, bool IsRead); 106333401e84SAndrew Trick }; 1064a3fe70d2SEugene Zelenko 1065a3fe70d2SEugene Zelenko } // end anonymous namespace 106633401e84SAndrew Trick 106733401e84SAndrew Trick // Return true if this predicate is mutually exclusive with a PredTerm. This 106833401e84SAndrew Trick // degenerates into checking if the predicate is mutually exclusive with any 106933401e84SAndrew Trick // predicate in the Term's conjunction. 107033401e84SAndrew Trick // 107133401e84SAndrew Trick // All predicates associated with a given SchedRW are considered mutually 107233401e84SAndrew Trick // exclusive. This should work even if the conditions expressed by the 107333401e84SAndrew Trick // predicates are not exclusive because the predicates for a given SchedWrite 107433401e84SAndrew Trick // are always checked in the order they are defined in the .td file. Later 107533401e84SAndrew Trick // conditions implicitly negate any prior condition. 107633401e84SAndrew Trick bool PredTransitions::mutuallyExclusive(Record *PredDef, 107733401e84SAndrew Trick ArrayRef<PredCheck> Term) { 107821c75912SJaved Absar for (const PredCheck &PC: Term) { 1079fc500041SJaved Absar if (PC.Predicate == PredDef) 108033401e84SAndrew Trick return false; 108133401e84SAndrew Trick 1082fc500041SJaved Absar const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(PC.RWIdx, PC.IsRead); 108333401e84SAndrew Trick assert(SchedRW.HasVariants && "PredCheck must refer to a SchedVariant"); 108433401e84SAndrew Trick RecVec Variants = SchedRW.TheDef->getValueAsListOfDefs("Variants"); 1085*38fe227fSAndrea Di Biagio if (any_of(Variants, [PredDef](const Record *R) { 1086*38fe227fSAndrea Di Biagio return R->getValueAsDef("Predicate") == PredDef; 1087*38fe227fSAndrea Di Biagio })) 108833401e84SAndrew Trick return true; 108933401e84SAndrew Trick } 109033401e84SAndrew Trick return false; 109133401e84SAndrew Trick } 109233401e84SAndrew Trick 1093da984b1aSAndrew Trick static bool hasAliasedVariants(const CodeGenSchedRW &RW, 1094da984b1aSAndrew Trick CodeGenSchedModels &SchedModels) { 1095da984b1aSAndrew Trick if (RW.HasVariants) 1096da984b1aSAndrew Trick return true; 1097da984b1aSAndrew Trick 109821c75912SJaved Absar for (Record *Alias : RW.Aliases) { 1099da984b1aSAndrew Trick const CodeGenSchedRW &AliasRW = 1100fc500041SJaved Absar SchedModels.getSchedRW(Alias->getValueAsDef("AliasRW")); 1101da984b1aSAndrew Trick if (AliasRW.HasVariants) 1102da984b1aSAndrew Trick return true; 1103da984b1aSAndrew Trick if (AliasRW.IsSequence) { 1104da984b1aSAndrew Trick IdxVec ExpandedRWs; 1105da984b1aSAndrew Trick SchedModels.expandRWSequence(AliasRW.Index, ExpandedRWs, AliasRW.IsRead); 1106*38fe227fSAndrea Di Biagio for (unsigned SI : ExpandedRWs) { 1107*38fe227fSAndrea Di Biagio if (hasAliasedVariants(SchedModels.getSchedRW(SI, AliasRW.IsRead), 1108*38fe227fSAndrea Di Biagio SchedModels)) 1109da984b1aSAndrew Trick return true; 1110da984b1aSAndrew Trick } 1111da984b1aSAndrew Trick } 1112da984b1aSAndrew Trick } 1113da984b1aSAndrew Trick return false; 1114da984b1aSAndrew Trick } 1115da984b1aSAndrew Trick 1116da984b1aSAndrew Trick static bool hasVariant(ArrayRef<PredTransition> Transitions, 1117da984b1aSAndrew Trick CodeGenSchedModels &SchedModels) { 1118*38fe227fSAndrea Di Biagio for (const PredTransition &PTI : Transitions) { 1119*38fe227fSAndrea Di Biagio for (const SmallVectorImpl<unsigned> &WSI : PTI.WriteSequences) 1120*38fe227fSAndrea Di Biagio for (unsigned WI : WSI) 1121*38fe227fSAndrea Di Biagio if (hasAliasedVariants(SchedModels.getSchedWrite(WI), SchedModels)) 1122da984b1aSAndrew Trick return true; 1123*38fe227fSAndrea Di Biagio 1124*38fe227fSAndrea Di Biagio for (const SmallVectorImpl<unsigned> &RSI : PTI.ReadSequences) 1125*38fe227fSAndrea Di Biagio for (unsigned RI : RSI) 1126*38fe227fSAndrea Di Biagio if (hasAliasedVariants(SchedModels.getSchedRead(RI), SchedModels)) 1127da984b1aSAndrew Trick return true; 1128da984b1aSAndrew Trick } 1129da984b1aSAndrew Trick return false; 1130da984b1aSAndrew Trick } 1131da984b1aSAndrew Trick 1132da984b1aSAndrew Trick // Populate IntersectingVariants with any variants or aliased sequences of the 1133da984b1aSAndrew Trick // given SchedRW whose processor indices and predicates are not mutually 1134d97ff1fcSAndrew Trick // exclusive with the given transition. 1135da984b1aSAndrew Trick void PredTransitions::getIntersectingVariants( 1136da984b1aSAndrew Trick const CodeGenSchedRW &SchedRW, unsigned TransIdx, 1137da984b1aSAndrew Trick std::vector<TransVariant> &IntersectingVariants) { 1138da984b1aSAndrew Trick 1139d97ff1fcSAndrew Trick bool GenericRW = false; 1140d97ff1fcSAndrew Trick 1141da984b1aSAndrew Trick std::vector<TransVariant> Variants; 1142da984b1aSAndrew Trick if (SchedRW.HasVariants) { 1143da984b1aSAndrew Trick unsigned VarProcIdx = 0; 1144da984b1aSAndrew Trick if (SchedRW.TheDef->getValueInit("SchedModel")->isComplete()) { 1145da984b1aSAndrew Trick Record *ModelDef = SchedRW.TheDef->getValueAsDef("SchedModel"); 1146da984b1aSAndrew Trick VarProcIdx = SchedModels.getProcModel(ModelDef).Index; 1147da984b1aSAndrew Trick } 1148da984b1aSAndrew Trick // Push each variant. Assign TransVecIdx later. 1149da984b1aSAndrew Trick const RecVec VarDefs = SchedRW.TheDef->getValueAsListOfDefs("Variants"); 1150f45d0b98SJaved Absar for (Record *VarDef : VarDefs) 1151*38fe227fSAndrea Di Biagio Variants.emplace_back(VarDef, SchedRW.Index, VarProcIdx, 0); 1152d97ff1fcSAndrew Trick if (VarProcIdx == 0) 1153d97ff1fcSAndrew Trick GenericRW = true; 1154da984b1aSAndrew Trick } 1155da984b1aSAndrew Trick for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end(); 1156da984b1aSAndrew Trick AI != AE; ++AI) { 1157da984b1aSAndrew Trick // If either the SchedAlias itself or the SchedReadWrite that it aliases 1158da984b1aSAndrew Trick // to is defined within a processor model, constrain all variants to 1159da984b1aSAndrew Trick // that processor. 1160da984b1aSAndrew Trick unsigned AliasProcIdx = 0; 1161da984b1aSAndrew Trick if ((*AI)->getValueInit("SchedModel")->isComplete()) { 1162da984b1aSAndrew Trick Record *ModelDef = (*AI)->getValueAsDef("SchedModel"); 1163da984b1aSAndrew Trick AliasProcIdx = SchedModels.getProcModel(ModelDef).Index; 1164da984b1aSAndrew Trick } 1165da984b1aSAndrew Trick const CodeGenSchedRW &AliasRW = 1166da984b1aSAndrew Trick SchedModels.getSchedRW((*AI)->getValueAsDef("AliasRW")); 1167da984b1aSAndrew Trick 1168da984b1aSAndrew Trick if (AliasRW.HasVariants) { 1169da984b1aSAndrew Trick const RecVec VarDefs = AliasRW.TheDef->getValueAsListOfDefs("Variants"); 11709003dd78SJaved Absar for (Record *VD : VarDefs) 1171*38fe227fSAndrea Di Biagio Variants.emplace_back(VD, AliasRW.Index, AliasProcIdx, 0); 1172da984b1aSAndrew Trick } 1173*38fe227fSAndrea Di Biagio if (AliasRW.IsSequence) 1174*38fe227fSAndrea Di Biagio Variants.emplace_back(AliasRW.TheDef, SchedRW.Index, AliasProcIdx, 0); 1175d97ff1fcSAndrew Trick if (AliasProcIdx == 0) 1176d97ff1fcSAndrew Trick GenericRW = true; 1177da984b1aSAndrew Trick } 1178f45d0b98SJaved Absar for (TransVariant &Variant : Variants) { 1179da984b1aSAndrew Trick // Don't expand variants if the processor models don't intersect. 1180da984b1aSAndrew Trick // A zero processor index means any processor. 1181b94011fdSCraig Topper SmallVectorImpl<unsigned> &ProcIndices = TransVec[TransIdx].ProcIndices; 1182f45d0b98SJaved Absar if (ProcIndices[0] && Variant.ProcIdx) { 1183da984b1aSAndrew Trick unsigned Cnt = std::count(ProcIndices.begin(), ProcIndices.end(), 1184da984b1aSAndrew Trick Variant.ProcIdx); 1185da984b1aSAndrew Trick if (!Cnt) 1186da984b1aSAndrew Trick continue; 1187da984b1aSAndrew Trick if (Cnt > 1) { 1188da984b1aSAndrew Trick const CodeGenProcModel &PM = 1189da984b1aSAndrew Trick *(SchedModels.procModelBegin() + Variant.ProcIdx); 1190635debe8SJoerg Sonnenberger PrintFatalError(Variant.VarOrSeqDef->getLoc(), 1191635debe8SJoerg Sonnenberger "Multiple variants defined for processor " + 1192635debe8SJoerg Sonnenberger PM.ModelName + 1193da984b1aSAndrew Trick " Ensure only one SchedAlias exists per RW."); 1194da984b1aSAndrew Trick } 1195da984b1aSAndrew Trick } 1196da984b1aSAndrew Trick if (Variant.VarOrSeqDef->isSubClassOf("SchedVar")) { 1197da984b1aSAndrew Trick Record *PredDef = Variant.VarOrSeqDef->getValueAsDef("Predicate"); 1198da984b1aSAndrew Trick if (mutuallyExclusive(PredDef, TransVec[TransIdx].PredTerm)) 1199da984b1aSAndrew Trick continue; 1200da984b1aSAndrew Trick } 1201da984b1aSAndrew Trick if (IntersectingVariants.empty()) { 1202da984b1aSAndrew Trick // The first variant builds on the existing transition. 1203da984b1aSAndrew Trick Variant.TransVecIdx = TransIdx; 1204da984b1aSAndrew Trick IntersectingVariants.push_back(Variant); 1205da984b1aSAndrew Trick } 1206da984b1aSAndrew Trick else { 1207da984b1aSAndrew Trick // Push another copy of the current transition for more variants. 1208da984b1aSAndrew Trick Variant.TransVecIdx = TransVec.size(); 1209da984b1aSAndrew Trick IntersectingVariants.push_back(Variant); 1210f6169d02SDan Gohman TransVec.push_back(TransVec[TransIdx]); 1211da984b1aSAndrew Trick } 1212da984b1aSAndrew Trick } 1213d97ff1fcSAndrew Trick if (GenericRW && IntersectingVariants.empty()) { 1214d97ff1fcSAndrew Trick PrintFatalError(SchedRW.TheDef->getLoc(), "No variant of this type has " 1215d97ff1fcSAndrew Trick "a matching predicate on any processor"); 1216d97ff1fcSAndrew Trick } 1217da984b1aSAndrew Trick } 1218da984b1aSAndrew Trick 12199257b8f8SAndrew Trick // Push the Reads/Writes selected by this variant onto the PredTransition 12209257b8f8SAndrew Trick // specified by VInfo. 12219257b8f8SAndrew Trick void PredTransitions:: 12229257b8f8SAndrew Trick pushVariant(const TransVariant &VInfo, bool IsRead) { 12239257b8f8SAndrew Trick PredTransition &Trans = TransVec[VInfo.TransVecIdx]; 12249257b8f8SAndrew Trick 12259257b8f8SAndrew Trick // If this operand transition is reached through a processor-specific alias, 12269257b8f8SAndrew Trick // then the whole transition is specific to this processor. 12279257b8f8SAndrew Trick if (VInfo.ProcIdx != 0) 12289257b8f8SAndrew Trick Trans.ProcIndices.assign(1, VInfo.ProcIdx); 12299257b8f8SAndrew Trick 123033401e84SAndrew Trick IdxVec SelectedRWs; 1231da984b1aSAndrew Trick if (VInfo.VarOrSeqDef->isSubClassOf("SchedVar")) { 1232da984b1aSAndrew Trick Record *PredDef = VInfo.VarOrSeqDef->getValueAsDef("Predicate"); 1233*38fe227fSAndrea Di Biagio Trans.PredTerm.emplace_back(IsRead, VInfo.RWIdx,PredDef); 1234da984b1aSAndrew Trick RecVec SelectedDefs = VInfo.VarOrSeqDef->getValueAsListOfDefs("Selected"); 123533401e84SAndrew Trick SchedModels.findRWs(SelectedDefs, SelectedRWs, IsRead); 1236da984b1aSAndrew Trick } 1237da984b1aSAndrew Trick else { 1238da984b1aSAndrew Trick assert(VInfo.VarOrSeqDef->isSubClassOf("WriteSequence") && 1239da984b1aSAndrew Trick "variant must be a SchedVariant or aliased WriteSequence"); 1240da984b1aSAndrew Trick SelectedRWs.push_back(SchedModels.getSchedRWIdx(VInfo.VarOrSeqDef, IsRead)); 1241da984b1aSAndrew Trick } 124233401e84SAndrew Trick 12439257b8f8SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(VInfo.RWIdx, IsRead); 124433401e84SAndrew Trick 124533401e84SAndrew Trick SmallVectorImpl<SmallVector<unsigned,4>> &RWSequences = IsRead 124633401e84SAndrew Trick ? Trans.ReadSequences : Trans.WriteSequences; 124733401e84SAndrew Trick if (SchedRW.IsVariadic) { 124833401e84SAndrew Trick unsigned OperIdx = RWSequences.size()-1; 124933401e84SAndrew Trick // Make N-1 copies of this transition's last sequence. 1250*38fe227fSAndrea Di Biagio RWSequences.insert(RWSequences.end(), SelectedRWs.size() - 1, 1251*38fe227fSAndrea Di Biagio RWSequences[OperIdx]); 125233401e84SAndrew Trick // Push each of the N elements of the SelectedRWs onto a copy of the last 125333401e84SAndrew Trick // sequence (split the current operand into N operands). 125433401e84SAndrew Trick // Note that write sequences should be expanded within this loop--the entire 125533401e84SAndrew Trick // sequence belongs to a single operand. 125633401e84SAndrew Trick for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end(); 125733401e84SAndrew Trick RWI != RWE; ++RWI, ++OperIdx) { 125833401e84SAndrew Trick IdxVec ExpandedRWs; 125933401e84SAndrew Trick if (IsRead) 126033401e84SAndrew Trick ExpandedRWs.push_back(*RWI); 126133401e84SAndrew Trick else 126233401e84SAndrew Trick SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead); 126333401e84SAndrew Trick RWSequences[OperIdx].insert(RWSequences[OperIdx].end(), 126433401e84SAndrew Trick ExpandedRWs.begin(), ExpandedRWs.end()); 126533401e84SAndrew Trick } 126633401e84SAndrew Trick assert(OperIdx == RWSequences.size() && "missed a sequence"); 126733401e84SAndrew Trick } 126833401e84SAndrew Trick else { 126933401e84SAndrew Trick // Push this transition's expanded sequence onto this transition's last 127033401e84SAndrew Trick // sequence (add to the current operand's sequence). 127133401e84SAndrew Trick SmallVectorImpl<unsigned> &Seq = RWSequences.back(); 127233401e84SAndrew Trick IdxVec ExpandedRWs; 127333401e84SAndrew Trick for (IdxIter RWI = SelectedRWs.begin(), RWE = SelectedRWs.end(); 127433401e84SAndrew Trick RWI != RWE; ++RWI) { 127533401e84SAndrew Trick if (IsRead) 127633401e84SAndrew Trick ExpandedRWs.push_back(*RWI); 127733401e84SAndrew Trick else 127833401e84SAndrew Trick SchedModels.expandRWSequence(*RWI, ExpandedRWs, IsRead); 127933401e84SAndrew Trick } 128033401e84SAndrew Trick Seq.insert(Seq.end(), ExpandedRWs.begin(), ExpandedRWs.end()); 128133401e84SAndrew Trick } 128233401e84SAndrew Trick } 128333401e84SAndrew Trick 128433401e84SAndrew Trick // RWSeq is a sequence of all Reads or all Writes for the next read or write 128533401e84SAndrew Trick // operand. StartIdx is an index into TransVec where partial results 12869257b8f8SAndrew Trick // starts. RWSeq must be applied to all transitions between StartIdx and the end 128733401e84SAndrew Trick // of TransVec. 128833401e84SAndrew Trick void PredTransitions::substituteVariantOperand( 128933401e84SAndrew Trick const SmallVectorImpl<unsigned> &RWSeq, bool IsRead, unsigned StartIdx) { 129033401e84SAndrew Trick 129133401e84SAndrew Trick // Visit each original RW within the current sequence. 129233401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 129333401e84SAndrew Trick RWI = RWSeq.begin(), RWE = RWSeq.end(); RWI != RWE; ++RWI) { 129433401e84SAndrew Trick const CodeGenSchedRW &SchedRW = SchedModels.getSchedRW(*RWI, IsRead); 129533401e84SAndrew Trick // Push this RW on all partial PredTransitions or distribute variants. 129633401e84SAndrew Trick // New PredTransitions may be pushed within this loop which should not be 129733401e84SAndrew Trick // revisited (TransEnd must be loop invariant). 129833401e84SAndrew Trick for (unsigned TransIdx = StartIdx, TransEnd = TransVec.size(); 129933401e84SAndrew Trick TransIdx != TransEnd; ++TransIdx) { 130033401e84SAndrew Trick // In the common case, push RW onto the current operand's sequence. 13019257b8f8SAndrew Trick if (!hasAliasedVariants(SchedRW, SchedModels)) { 130233401e84SAndrew Trick if (IsRead) 130333401e84SAndrew Trick TransVec[TransIdx].ReadSequences.back().push_back(*RWI); 130433401e84SAndrew Trick else 130533401e84SAndrew Trick TransVec[TransIdx].WriteSequences.back().push_back(*RWI); 130633401e84SAndrew Trick continue; 130733401e84SAndrew Trick } 130833401e84SAndrew Trick // Distribute this partial PredTransition across intersecting variants. 1309da984b1aSAndrew Trick // This will push a copies of TransVec[TransIdx] on the back of TransVec. 13109257b8f8SAndrew Trick std::vector<TransVariant> IntersectingVariants; 1311da984b1aSAndrew Trick getIntersectingVariants(SchedRW, TransIdx, IntersectingVariants); 131233401e84SAndrew Trick // Now expand each variant on top of its copy of the transition. 13139257b8f8SAndrew Trick for (std::vector<TransVariant>::const_iterator 131433401e84SAndrew Trick IVI = IntersectingVariants.begin(), 131533401e84SAndrew Trick IVE = IntersectingVariants.end(); 13169257b8f8SAndrew Trick IVI != IVE; ++IVI) { 13179257b8f8SAndrew Trick pushVariant(*IVI, IsRead); 13189257b8f8SAndrew Trick } 131933401e84SAndrew Trick } 132033401e84SAndrew Trick } 132133401e84SAndrew Trick } 132233401e84SAndrew Trick 132333401e84SAndrew Trick // For each variant of a Read/Write in Trans, substitute the sequence of 132433401e84SAndrew Trick // Read/Writes guarded by the variant. This is exponential in the number of 132533401e84SAndrew Trick // variant Read/Writes, but in practice detection of mutually exclusive 132633401e84SAndrew Trick // predicates should result in linear growth in the total number variants. 132733401e84SAndrew Trick // 132833401e84SAndrew Trick // This is one step in a breadth-first search of nested variants. 132933401e84SAndrew Trick void PredTransitions::substituteVariants(const PredTransition &Trans) { 133033401e84SAndrew Trick // Build up a set of partial results starting at the back of 133133401e84SAndrew Trick // PredTransitions. Remember the first new transition. 133233401e84SAndrew Trick unsigned StartIdx = TransVec.size(); 1333195aaaf5SCraig Topper TransVec.emplace_back(); 133433401e84SAndrew Trick TransVec.back().PredTerm = Trans.PredTerm; 13359257b8f8SAndrew Trick TransVec.back().ProcIndices = Trans.ProcIndices; 133633401e84SAndrew Trick 133733401e84SAndrew Trick // Visit each original write sequence. 133833401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator 133933401e84SAndrew Trick WSI = Trans.WriteSequences.begin(), WSE = Trans.WriteSequences.end(); 134033401e84SAndrew Trick WSI != WSE; ++WSI) { 134133401e84SAndrew Trick // Push a new (empty) write sequence onto all partial Transitions. 134233401e84SAndrew Trick for (std::vector<PredTransition>::iterator I = 134333401e84SAndrew Trick TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) { 1344195aaaf5SCraig Topper I->WriteSequences.emplace_back(); 134533401e84SAndrew Trick } 134633401e84SAndrew Trick substituteVariantOperand(*WSI, /*IsRead=*/false, StartIdx); 134733401e84SAndrew Trick } 134833401e84SAndrew Trick // Visit each original read sequence. 134933401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator 135033401e84SAndrew Trick RSI = Trans.ReadSequences.begin(), RSE = Trans.ReadSequences.end(); 135133401e84SAndrew Trick RSI != RSE; ++RSI) { 135233401e84SAndrew Trick // Push a new (empty) read sequence onto all partial Transitions. 135333401e84SAndrew Trick for (std::vector<PredTransition>::iterator I = 135433401e84SAndrew Trick TransVec.begin() + StartIdx, E = TransVec.end(); I != E; ++I) { 1355195aaaf5SCraig Topper I->ReadSequences.emplace_back(); 135633401e84SAndrew Trick } 135733401e84SAndrew Trick substituteVariantOperand(*RSI, /*IsRead=*/true, StartIdx); 135833401e84SAndrew Trick } 135933401e84SAndrew Trick } 136033401e84SAndrew Trick 136133401e84SAndrew Trick // Create a new SchedClass for each variant found by inferFromRW. Pass 136233401e84SAndrew Trick static void inferFromTransitions(ArrayRef<PredTransition> LastTransitions, 13639257b8f8SAndrew Trick unsigned FromClassIdx, 136433401e84SAndrew Trick CodeGenSchedModels &SchedModels) { 136533401e84SAndrew Trick // For each PredTransition, create a new CodeGenSchedTransition, which usually 136633401e84SAndrew Trick // requires creating a new SchedClass. 136733401e84SAndrew Trick for (ArrayRef<PredTransition>::iterator 136833401e84SAndrew Trick I = LastTransitions.begin(), E = LastTransitions.end(); I != E; ++I) { 136933401e84SAndrew Trick IdxVec OperWritesVariant; 13701970e955SCraig Topper transform(I->WriteSequences, std::back_inserter(OperWritesVariant), 13711970e955SCraig Topper [&SchedModels](ArrayRef<unsigned> WS) { 13721970e955SCraig Topper return SchedModels.findOrInsertRW(WS, /*IsRead=*/false); 13731970e955SCraig Topper }); 137433401e84SAndrew Trick IdxVec OperReadsVariant; 13751970e955SCraig Topper transform(I->ReadSequences, std::back_inserter(OperReadsVariant), 13761970e955SCraig Topper [&SchedModels](ArrayRef<unsigned> RS) { 13771970e955SCraig Topper return SchedModels.findOrInsertRW(RS, /*IsRead=*/true); 13781970e955SCraig Topper }); 137933401e84SAndrew Trick CodeGenSchedTransition SCTrans; 138033401e84SAndrew Trick SCTrans.ToClassIdx = 138124064771SCraig Topper SchedModels.addSchedClass(/*ItinClassDef=*/nullptr, OperWritesVariant, 13822ed54077SCraig Topper OperReadsVariant, I->ProcIndices); 13832ed54077SCraig Topper SCTrans.ProcIndices.assign(I->ProcIndices.begin(), I->ProcIndices.end()); 138433401e84SAndrew Trick // The final PredTerm is unique set of predicates guarding the transition. 138533401e84SAndrew Trick RecVec Preds; 13861970e955SCraig Topper transform(I->PredTerm, std::back_inserter(Preds), 13871970e955SCraig Topper [](const PredCheck &P) { 13881970e955SCraig Topper return P.Predicate; 13891970e955SCraig Topper }); 1390b5ed2750SCraig Topper Preds.erase(std::unique(Preds.begin(), Preds.end()), Preds.end()); 139118cfa2c7SCraig Topper SCTrans.PredTerm = std::move(Preds); 139218cfa2c7SCraig Topper SchedModels.getSchedClass(FromClassIdx) 139318cfa2c7SCraig Topper .Transitions.push_back(std::move(SCTrans)); 139433401e84SAndrew Trick } 139533401e84SAndrew Trick } 139633401e84SAndrew Trick 13979257b8f8SAndrew Trick // Create new SchedClasses for the given ReadWrite list. If any of the 13989257b8f8SAndrew Trick // ReadWrites refers to a SchedVariant, create a new SchedClass for each variant 13999257b8f8SAndrew Trick // of the ReadWrite list, following Aliases if necessary. 1400e1761952SBenjamin Kramer void CodeGenSchedModels::inferFromRW(ArrayRef<unsigned> OperWrites, 1401e1761952SBenjamin Kramer ArrayRef<unsigned> OperReads, 140233401e84SAndrew Trick unsigned FromClassIdx, 1403e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 1404e97978f9SAndrew Trick DEBUG(dbgs() << "INFER RW proc("; dumpIdxVec(ProcIndices); dbgs() << ") "); 140533401e84SAndrew Trick 140633401e84SAndrew Trick // Create a seed transition with an empty PredTerm and the expanded sequences 140733401e84SAndrew Trick // of SchedWrites for the current SchedClass. 140833401e84SAndrew Trick std::vector<PredTransition> LastTransitions; 1409195aaaf5SCraig Topper LastTransitions.emplace_back(); 14109257b8f8SAndrew Trick LastTransitions.back().ProcIndices.append(ProcIndices.begin(), 14119257b8f8SAndrew Trick ProcIndices.end()); 14129257b8f8SAndrew Trick 1413e1761952SBenjamin Kramer for (unsigned WriteIdx : OperWrites) { 141433401e84SAndrew Trick IdxVec WriteSeq; 1415e1761952SBenjamin Kramer expandRWSequence(WriteIdx, WriteSeq, /*IsRead=*/false); 1416195aaaf5SCraig Topper LastTransitions[0].WriteSequences.emplace_back(); 1417195aaaf5SCraig Topper SmallVectorImpl<unsigned> &Seq = LastTransitions[0].WriteSequences.back(); 14181f57456cSCraig Topper Seq.append(WriteSeq.begin(), WriteSeq.end()); 141933401e84SAndrew Trick DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") "); 142033401e84SAndrew Trick } 142133401e84SAndrew Trick DEBUG(dbgs() << " Reads: "); 1422e1761952SBenjamin Kramer for (unsigned ReadIdx : OperReads) { 142333401e84SAndrew Trick IdxVec ReadSeq; 1424e1761952SBenjamin Kramer expandRWSequence(ReadIdx, ReadSeq, /*IsRead=*/true); 1425195aaaf5SCraig Topper LastTransitions[0].ReadSequences.emplace_back(); 1426195aaaf5SCraig Topper SmallVectorImpl<unsigned> &Seq = LastTransitions[0].ReadSequences.back(); 14271f57456cSCraig Topper Seq.append(ReadSeq.begin(), ReadSeq.end()); 142833401e84SAndrew Trick DEBUG(dbgs() << "("; dumpIdxVec(Seq); dbgs() << ") "); 142933401e84SAndrew Trick } 143033401e84SAndrew Trick DEBUG(dbgs() << '\n'); 143133401e84SAndrew Trick 143233401e84SAndrew Trick // Collect all PredTransitions for individual operands. 143333401e84SAndrew Trick // Iterate until no variant writes remain. 143433401e84SAndrew Trick while (hasVariant(LastTransitions, *this)) { 143533401e84SAndrew Trick PredTransitions Transitions(*this); 1436f6114259SCraig Topper for (const PredTransition &Trans : LastTransitions) 1437f6114259SCraig Topper Transitions.substituteVariants(Trans); 143833401e84SAndrew Trick DEBUG(Transitions.dump()); 143933401e84SAndrew Trick LastTransitions.swap(Transitions.TransVec); 144033401e84SAndrew Trick } 144133401e84SAndrew Trick // If the first transition has no variants, nothing to do. 144233401e84SAndrew Trick if (LastTransitions[0].PredTerm.empty()) 144333401e84SAndrew Trick return; 144433401e84SAndrew Trick 144533401e84SAndrew Trick // WARNING: We are about to mutate the SchedClasses vector. Do not refer to 144633401e84SAndrew Trick // OperWrites, OperReads, or ProcIndices after calling inferFromTransitions. 14479257b8f8SAndrew Trick inferFromTransitions(LastTransitions, FromClassIdx, *this); 144833401e84SAndrew Trick } 144933401e84SAndrew Trick 1450cf398b22SAndrew Trick // Check if any processor resource group contains all resource records in 1451cf398b22SAndrew Trick // SubUnits. 1452cf398b22SAndrew Trick bool CodeGenSchedModels::hasSuperGroup(RecVec &SubUnits, CodeGenProcModel &PM) { 1453cf398b22SAndrew Trick for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) { 1454cf398b22SAndrew Trick if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup")) 1455cf398b22SAndrew Trick continue; 1456cf398b22SAndrew Trick RecVec SuperUnits = 1457cf398b22SAndrew Trick PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources"); 1458cf398b22SAndrew Trick RecIter RI = SubUnits.begin(), RE = SubUnits.end(); 1459cf398b22SAndrew Trick for ( ; RI != RE; ++RI) { 14600d955d0bSDavid Majnemer if (!is_contained(SuperUnits, *RI)) { 1461cf398b22SAndrew Trick break; 1462cf398b22SAndrew Trick } 1463cf398b22SAndrew Trick } 1464cf398b22SAndrew Trick if (RI == RE) 1465cf398b22SAndrew Trick return true; 1466cf398b22SAndrew Trick } 1467cf398b22SAndrew Trick return false; 1468cf398b22SAndrew Trick } 1469cf398b22SAndrew Trick 1470cf398b22SAndrew Trick // Verify that overlapping groups have a common supergroup. 1471cf398b22SAndrew Trick void CodeGenSchedModels::verifyProcResourceGroups(CodeGenProcModel &PM) { 1472cf398b22SAndrew Trick for (unsigned i = 0, e = PM.ProcResourceDefs.size(); i < e; ++i) { 1473cf398b22SAndrew Trick if (!PM.ProcResourceDefs[i]->isSubClassOf("ProcResGroup")) 1474cf398b22SAndrew Trick continue; 1475cf398b22SAndrew Trick RecVec CheckUnits = 1476cf398b22SAndrew Trick PM.ProcResourceDefs[i]->getValueAsListOfDefs("Resources"); 1477cf398b22SAndrew Trick for (unsigned j = i+1; j < e; ++j) { 1478cf398b22SAndrew Trick if (!PM.ProcResourceDefs[j]->isSubClassOf("ProcResGroup")) 1479cf398b22SAndrew Trick continue; 1480cf398b22SAndrew Trick RecVec OtherUnits = 1481cf398b22SAndrew Trick PM.ProcResourceDefs[j]->getValueAsListOfDefs("Resources"); 1482cf398b22SAndrew Trick if (std::find_first_of(CheckUnits.begin(), CheckUnits.end(), 1483cf398b22SAndrew Trick OtherUnits.begin(), OtherUnits.end()) 1484cf398b22SAndrew Trick != CheckUnits.end()) { 1485cf398b22SAndrew Trick // CheckUnits and OtherUnits overlap 1486cf398b22SAndrew Trick OtherUnits.insert(OtherUnits.end(), CheckUnits.begin(), 1487cf398b22SAndrew Trick CheckUnits.end()); 1488cf398b22SAndrew Trick if (!hasSuperGroup(OtherUnits, PM)) { 1489cf398b22SAndrew Trick PrintFatalError((PM.ProcResourceDefs[i])->getLoc(), 1490cf398b22SAndrew Trick "proc resource group overlaps with " 1491cf398b22SAndrew Trick + PM.ProcResourceDefs[j]->getName() 1492cf398b22SAndrew Trick + " but no supergroup contains both."); 1493cf398b22SAndrew Trick } 1494cf398b22SAndrew Trick } 1495cf398b22SAndrew Trick } 1496cf398b22SAndrew Trick } 1497cf398b22SAndrew Trick } 1498cf398b22SAndrew Trick 14999da4d6dbSAndrea Di Biagio // Collect all the RegisterFile definitions available in this target. 15009da4d6dbSAndrea Di Biagio void CodeGenSchedModels::collectRegisterFiles() { 15019da4d6dbSAndrea Di Biagio RecVec RegisterFileDefs = Records.getAllDerivedDefinitions("RegisterFile"); 15029da4d6dbSAndrea Di Biagio 15039da4d6dbSAndrea Di Biagio // RegisterFiles is the vector of CodeGenRegisterFile. 15049da4d6dbSAndrea Di Biagio for (Record *RF : RegisterFileDefs) { 15059da4d6dbSAndrea Di Biagio // For each register file definition, construct a CodeGenRegisterFile object 15069da4d6dbSAndrea Di Biagio // and add it to the appropriate scheduling model. 15079da4d6dbSAndrea Di Biagio CodeGenProcModel &PM = getProcModel(RF->getValueAsDef("SchedModel")); 15089da4d6dbSAndrea Di Biagio PM.RegisterFiles.emplace_back(CodeGenRegisterFile(RF->getName(),RF)); 15099da4d6dbSAndrea Di Biagio CodeGenRegisterFile &CGRF = PM.RegisterFiles.back(); 15109da4d6dbSAndrea Di Biagio 15119da4d6dbSAndrea Di Biagio // Now set the number of physical registers as well as the cost of registers 15129da4d6dbSAndrea Di Biagio // in each register class. 15139da4d6dbSAndrea Di Biagio CGRF.NumPhysRegs = RF->getValueAsInt("NumPhysRegs"); 15149da4d6dbSAndrea Di Biagio RecVec RegisterClasses = RF->getValueAsListOfDefs("RegClasses"); 15159da4d6dbSAndrea Di Biagio std::vector<int64_t> RegisterCosts = RF->getValueAsListOfInts("RegCosts"); 15169da4d6dbSAndrea Di Biagio for (unsigned I = 0, E = RegisterClasses.size(); I < E; ++I) { 15179da4d6dbSAndrea Di Biagio int Cost = RegisterCosts.size() > I ? RegisterCosts[I] : 1; 15189da4d6dbSAndrea Di Biagio CGRF.Costs.emplace_back(RegisterClasses[I], Cost); 15199da4d6dbSAndrea Di Biagio } 15209da4d6dbSAndrea Di Biagio } 15219da4d6dbSAndrea Di Biagio } 15229da4d6dbSAndrea Di Biagio 1523b449379eSClement Courbet // Collect all the RegisterFile definitions available in this target. 1524b449379eSClement Courbet void CodeGenSchedModels::collectPfmCounters() { 1525b449379eSClement Courbet for (Record *Def : Records.getAllDerivedDefinitions("PfmIssueCounter")) { 1526b449379eSClement Courbet CodeGenProcModel &PM = getProcModel(Def->getValueAsDef("SchedModel")); 1527b449379eSClement Courbet PM.PfmIssueCounterDefs.emplace_back(Def); 1528b449379eSClement Courbet } 1529b449379eSClement Courbet for (Record *Def : Records.getAllDerivedDefinitions("PfmCycleCounter")) { 1530b449379eSClement Courbet CodeGenProcModel &PM = getProcModel(Def->getValueAsDef("SchedModel")); 1531b449379eSClement Courbet if (PM.PfmCycleCounterDef) { 1532b449379eSClement Courbet PrintFatalError(Def->getLoc(), 1533b449379eSClement Courbet "multiple cycle counters for " + 1534b449379eSClement Courbet Def->getValueAsDef("SchedModel")->getName()); 1535b449379eSClement Courbet } 1536b449379eSClement Courbet PM.PfmCycleCounterDef = Def; 1537b449379eSClement Courbet } 1538b449379eSClement Courbet } 1539b449379eSClement Courbet 15401e46d488SAndrew Trick // Collect and sort WriteRes, ReadAdvance, and ProcResources. 15411e46d488SAndrew Trick void CodeGenSchedModels::collectProcResources() { 15426b1fd9aaSMatthias Braun ProcResourceDefs = Records.getAllDerivedDefinitions("ProcResourceUnits"); 15436b1fd9aaSMatthias Braun ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup"); 15446b1fd9aaSMatthias Braun 15451e46d488SAndrew Trick // Add any subtarget-specific SchedReadWrites that are directly associated 15461e46d488SAndrew Trick // with processor resources. Refer to the parent SchedClass's ProcIndices to 15471e46d488SAndrew Trick // determine which processors they apply to. 1548*38fe227fSAndrea Di Biagio for (const CodeGenSchedClass &SC : 1549*38fe227fSAndrea Di Biagio make_range(schedClassBegin(), schedClassEnd())) { 1550*38fe227fSAndrea Di Biagio if (SC.ItinClassDef) { 1551*38fe227fSAndrea Di Biagio collectItinProcResources(SC.ItinClassDef); 1552*38fe227fSAndrea Di Biagio continue; 1553*38fe227fSAndrea Di Biagio } 1554*38fe227fSAndrea Di Biagio 15554fe440d4SAndrew Trick // This class may have a default ReadWrite list which can be overriden by 15564fe440d4SAndrew Trick // InstRW definitions. 1557*38fe227fSAndrea Di Biagio for (Record *RW : SC.InstRWs) { 1558*38fe227fSAndrea Di Biagio Record *RWModelDef = RW->getValueAsDef("SchedModel"); 15599f3293a9SCraig Topper unsigned PIdx = getProcModel(RWModelDef).Index; 15604fe440d4SAndrew Trick IdxVec Writes, Reads; 1561*38fe227fSAndrea Di Biagio findRWs(RW->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 15629f3293a9SCraig Topper collectRWResources(Writes, Reads, PIdx); 15634fe440d4SAndrew Trick } 1564*38fe227fSAndrea Di Biagio 1565*38fe227fSAndrea Di Biagio collectRWResources(SC.Writes, SC.Reads, SC.ProcIndices); 15664fe440d4SAndrew Trick } 15671e46d488SAndrew Trick // Add resources separately defined by each subtarget. 15681e46d488SAndrew Trick RecVec WRDefs = Records.getAllDerivedDefinitions("WriteRes"); 15692c9570c0SJaved Absar for (Record *WR : WRDefs) { 15702c9570c0SJaved Absar Record *ModelDef = WR->getValueAsDef("SchedModel"); 15712c9570c0SJaved Absar addWriteRes(WR, getProcModel(ModelDef).Index); 15721e46d488SAndrew Trick } 1573dca870b2SAndrew Trick RecVec SWRDefs = Records.getAllDerivedDefinitions("SchedWriteRes"); 15742c9570c0SJaved Absar for (Record *SWR : SWRDefs) { 15752c9570c0SJaved Absar Record *ModelDef = SWR->getValueAsDef("SchedModel"); 15762c9570c0SJaved Absar addWriteRes(SWR, getProcModel(ModelDef).Index); 1577dca870b2SAndrew Trick } 15781e46d488SAndrew Trick RecVec RADefs = Records.getAllDerivedDefinitions("ReadAdvance"); 15792c9570c0SJaved Absar for (Record *RA : RADefs) { 15802c9570c0SJaved Absar Record *ModelDef = RA->getValueAsDef("SchedModel"); 15812c9570c0SJaved Absar addReadAdvance(RA, getProcModel(ModelDef).Index); 15821e46d488SAndrew Trick } 1583dca870b2SAndrew Trick RecVec SRADefs = Records.getAllDerivedDefinitions("SchedReadAdvance"); 15842c9570c0SJaved Absar for (Record *SRA : SRADefs) { 15852c9570c0SJaved Absar if (SRA->getValueInit("SchedModel")->isComplete()) { 15862c9570c0SJaved Absar Record *ModelDef = SRA->getValueAsDef("SchedModel"); 15872c9570c0SJaved Absar addReadAdvance(SRA, getProcModel(ModelDef).Index); 1588dca870b2SAndrew Trick } 1589dca870b2SAndrew Trick } 159040c4f380SAndrew Trick // Add ProcResGroups that are defined within this processor model, which may 159140c4f380SAndrew Trick // not be directly referenced but may directly specify a buffer size. 159240c4f380SAndrew Trick RecVec ProcResGroups = Records.getAllDerivedDefinitions("ProcResGroup"); 159321c75912SJaved Absar for (Record *PRG : ProcResGroups) { 1594fc500041SJaved Absar if (!PRG->getValueInit("SchedModel")->isComplete()) 159540c4f380SAndrew Trick continue; 1596fc500041SJaved Absar CodeGenProcModel &PM = getProcModel(PRG->getValueAsDef("SchedModel")); 1597fc500041SJaved Absar if (!is_contained(PM.ProcResourceDefs, PRG)) 1598fc500041SJaved Absar PM.ProcResourceDefs.push_back(PRG); 159940c4f380SAndrew Trick } 1600eb4f5d28SClement Courbet // Add ProcResourceUnits unconditionally. 1601eb4f5d28SClement Courbet for (Record *PRU : Records.getAllDerivedDefinitions("ProcResourceUnits")) { 1602eb4f5d28SClement Courbet if (!PRU->getValueInit("SchedModel")->isComplete()) 1603eb4f5d28SClement Courbet continue; 1604eb4f5d28SClement Courbet CodeGenProcModel &PM = getProcModel(PRU->getValueAsDef("SchedModel")); 1605eb4f5d28SClement Courbet if (!is_contained(PM.ProcResourceDefs, PRU)) 1606eb4f5d28SClement Courbet PM.ProcResourceDefs.push_back(PRU); 1607eb4f5d28SClement Courbet } 16081e46d488SAndrew Trick // Finalize each ProcModel by sorting the record arrays. 16098a417c1fSCraig Topper for (CodeGenProcModel &PM : ProcModels) { 16101b0e2f2aSMandeep Singh Grang llvm::sort(PM.WriteResDefs.begin(), PM.WriteResDefs.end(), 16111e46d488SAndrew Trick LessRecord()); 16121b0e2f2aSMandeep Singh Grang llvm::sort(PM.ReadAdvanceDefs.begin(), PM.ReadAdvanceDefs.end(), 16131e46d488SAndrew Trick LessRecord()); 16141b0e2f2aSMandeep Singh Grang llvm::sort(PM.ProcResourceDefs.begin(), PM.ProcResourceDefs.end(), 16151e46d488SAndrew Trick LessRecord()); 16161e46d488SAndrew Trick DEBUG( 16171e46d488SAndrew Trick PM.dump(); 16181e46d488SAndrew Trick dbgs() << "WriteResDefs: "; 16191e46d488SAndrew Trick for (RecIter RI = PM.WriteResDefs.begin(), 16201e46d488SAndrew Trick RE = PM.WriteResDefs.end(); RI != RE; ++RI) { 16211e46d488SAndrew Trick if ((*RI)->isSubClassOf("WriteRes")) 16221e46d488SAndrew Trick dbgs() << (*RI)->getValueAsDef("WriteType")->getName() << " "; 16231e46d488SAndrew Trick else 16241e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 16251e46d488SAndrew Trick } 16261e46d488SAndrew Trick dbgs() << "\nReadAdvanceDefs: "; 16271e46d488SAndrew Trick for (RecIter RI = PM.ReadAdvanceDefs.begin(), 16281e46d488SAndrew Trick RE = PM.ReadAdvanceDefs.end(); RI != RE; ++RI) { 16291e46d488SAndrew Trick if ((*RI)->isSubClassOf("ReadAdvance")) 16301e46d488SAndrew Trick dbgs() << (*RI)->getValueAsDef("ReadType")->getName() << " "; 16311e46d488SAndrew Trick else 16321e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 16331e46d488SAndrew Trick } 16341e46d488SAndrew Trick dbgs() << "\nProcResourceDefs: "; 16351e46d488SAndrew Trick for (RecIter RI = PM.ProcResourceDefs.begin(), 16361e46d488SAndrew Trick RE = PM.ProcResourceDefs.end(); RI != RE; ++RI) { 16371e46d488SAndrew Trick dbgs() << (*RI)->getName() << " "; 16381e46d488SAndrew Trick } 16391e46d488SAndrew Trick dbgs() << '\n'); 1640cf398b22SAndrew Trick verifyProcResourceGroups(PM); 16411e46d488SAndrew Trick } 16426b1fd9aaSMatthias Braun 16436b1fd9aaSMatthias Braun ProcResourceDefs.clear(); 16446b1fd9aaSMatthias Braun ProcResGroups.clear(); 16451e46d488SAndrew Trick } 16461e46d488SAndrew Trick 164717cb5799SMatthias Braun void CodeGenSchedModels::checkCompleteness() { 164817cb5799SMatthias Braun bool Complete = true; 164917cb5799SMatthias Braun bool HadCompleteModel = false; 165017cb5799SMatthias Braun for (const CodeGenProcModel &ProcModel : procModels()) { 16511d793b8aSSimon Pilgrim const bool HasItineraries = ProcModel.hasItineraries(); 165217cb5799SMatthias Braun if (!ProcModel.ModelDef->getValueAsBit("CompleteModel")) 165317cb5799SMatthias Braun continue; 165417cb5799SMatthias Braun for (const CodeGenInstruction *Inst : Target.getInstructionsByEnumValue()) { 165517cb5799SMatthias Braun if (Inst->hasNoSchedulingInfo) 165617cb5799SMatthias Braun continue; 16575f95c9afSSimon Dardis if (ProcModel.isUnsupported(*Inst)) 16585f95c9afSSimon Dardis continue; 165917cb5799SMatthias Braun unsigned SCIdx = getSchedClassIdx(*Inst); 166017cb5799SMatthias Braun if (!SCIdx) { 166117cb5799SMatthias Braun if (Inst->TheDef->isValueUnset("SchedRW") && !HadCompleteModel) { 166217cb5799SMatthias Braun PrintError("No schedule information for instruction '" 166317cb5799SMatthias Braun + Inst->TheDef->getName() + "'"); 166417cb5799SMatthias Braun Complete = false; 166517cb5799SMatthias Braun } 166617cb5799SMatthias Braun continue; 166717cb5799SMatthias Braun } 166817cb5799SMatthias Braun 166917cb5799SMatthias Braun const CodeGenSchedClass &SC = getSchedClass(SCIdx); 167017cb5799SMatthias Braun if (!SC.Writes.empty()) 167117cb5799SMatthias Braun continue; 16721d793b8aSSimon Pilgrim if (HasItineraries && SC.ItinClassDef != nullptr && 167375cda2f2SUlrich Weigand SC.ItinClassDef->getName() != "NoItinerary") 167442d9ad9cSMatthias Braun continue; 167517cb5799SMatthias Braun 167617cb5799SMatthias Braun const RecVec &InstRWs = SC.InstRWs; 1677562e8294SDavid Majnemer auto I = find_if(InstRWs, [&ProcModel](const Record *R) { 1678562e8294SDavid Majnemer return R->getValueAsDef("SchedModel") == ProcModel.ModelDef; 167917cb5799SMatthias Braun }); 168017cb5799SMatthias Braun if (I == InstRWs.end()) { 168117cb5799SMatthias Braun PrintError("'" + ProcModel.ModelName + "' lacks information for '" + 168217cb5799SMatthias Braun Inst->TheDef->getName() + "'"); 168317cb5799SMatthias Braun Complete = false; 168417cb5799SMatthias Braun } 168517cb5799SMatthias Braun } 168617cb5799SMatthias Braun HadCompleteModel = true; 168717cb5799SMatthias Braun } 1688a939bd07SMatthias Braun if (!Complete) { 1689a939bd07SMatthias Braun errs() << "\n\nIncomplete schedule models found.\n" 1690a939bd07SMatthias Braun << "- Consider setting 'CompleteModel = 0' while developing new models.\n" 1691a939bd07SMatthias Braun << "- Pseudo instructions can be marked with 'hasNoSchedulingInfo = 1'.\n" 1692a939bd07SMatthias Braun << "- Instructions should usually have Sched<[...]> as a superclass, " 16935f95c9afSSimon Dardis "you may temporarily use an empty list.\n" 16945f95c9afSSimon Dardis << "- Instructions related to unsupported features can be excluded with " 16955f95c9afSSimon Dardis "list<Predicate> UnsupportedFeatures = [HasA,..,HasY]; in the " 16965f95c9afSSimon Dardis "processor model.\n\n"; 169717cb5799SMatthias Braun PrintFatalError("Incomplete schedule model"); 169817cb5799SMatthias Braun } 1699a939bd07SMatthias Braun } 170017cb5799SMatthias Braun 17011e46d488SAndrew Trick // Collect itinerary class resources for each processor. 17021e46d488SAndrew Trick void CodeGenSchedModels::collectItinProcResources(Record *ItinClassDef) { 17031e46d488SAndrew Trick for (unsigned PIdx = 0, PEnd = ProcModels.size(); PIdx != PEnd; ++PIdx) { 17041e46d488SAndrew Trick const CodeGenProcModel &PM = ProcModels[PIdx]; 17051e46d488SAndrew Trick // For all ItinRW entries. 17061e46d488SAndrew Trick bool HasMatch = false; 17071e46d488SAndrew Trick for (RecIter II = PM.ItinRWDefs.begin(), IE = PM.ItinRWDefs.end(); 17081e46d488SAndrew Trick II != IE; ++II) { 17091e46d488SAndrew Trick RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses"); 17101e46d488SAndrew Trick if (!std::count(Matched.begin(), Matched.end(), ItinClassDef)) 17111e46d488SAndrew Trick continue; 17121e46d488SAndrew Trick if (HasMatch) 1713635debe8SJoerg Sonnenberger PrintFatalError((*II)->getLoc(), "Duplicate itinerary class " 17141e46d488SAndrew Trick + ItinClassDef->getName() 17151e46d488SAndrew Trick + " in ItinResources for " + PM.ModelName); 17161e46d488SAndrew Trick HasMatch = true; 17171e46d488SAndrew Trick IdxVec Writes, Reads; 17181e46d488SAndrew Trick findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"), Writes, Reads); 17199f3293a9SCraig Topper collectRWResources(Writes, Reads, PIdx); 17201e46d488SAndrew Trick } 17211e46d488SAndrew Trick } 17221e46d488SAndrew Trick } 17231e46d488SAndrew Trick 1724d0b9c445SAndrew Trick void CodeGenSchedModels::collectRWResources(unsigned RWIdx, bool IsRead, 1725e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 1726d0b9c445SAndrew Trick const CodeGenSchedRW &SchedRW = getSchedRW(RWIdx, IsRead); 1727d0b9c445SAndrew Trick if (SchedRW.TheDef) { 1728d0b9c445SAndrew Trick if (!IsRead && SchedRW.TheDef->isSubClassOf("SchedWriteRes")) { 1729e1761952SBenjamin Kramer for (unsigned Idx : ProcIndices) 1730e1761952SBenjamin Kramer addWriteRes(SchedRW.TheDef, Idx); 1731d0b9c445SAndrew Trick } 1732d0b9c445SAndrew Trick else if (IsRead && SchedRW.TheDef->isSubClassOf("SchedReadAdvance")) { 1733e1761952SBenjamin Kramer for (unsigned Idx : ProcIndices) 1734e1761952SBenjamin Kramer addReadAdvance(SchedRW.TheDef, Idx); 1735d0b9c445SAndrew Trick } 1736d0b9c445SAndrew Trick } 1737d0b9c445SAndrew Trick for (RecIter AI = SchedRW.Aliases.begin(), AE = SchedRW.Aliases.end(); 1738d0b9c445SAndrew Trick AI != AE; ++AI) { 1739d0b9c445SAndrew Trick IdxVec AliasProcIndices; 1740d0b9c445SAndrew Trick if ((*AI)->getValueInit("SchedModel")->isComplete()) { 1741d0b9c445SAndrew Trick AliasProcIndices.push_back( 1742d0b9c445SAndrew Trick getProcModel((*AI)->getValueAsDef("SchedModel")).Index); 1743d0b9c445SAndrew Trick } 1744d0b9c445SAndrew Trick else 1745d0b9c445SAndrew Trick AliasProcIndices = ProcIndices; 1746d0b9c445SAndrew Trick const CodeGenSchedRW &AliasRW = getSchedRW((*AI)->getValueAsDef("AliasRW")); 1747d0b9c445SAndrew Trick assert(AliasRW.IsRead == IsRead && "cannot alias reads to writes"); 1748d0b9c445SAndrew Trick 1749d0b9c445SAndrew Trick IdxVec ExpandedRWs; 1750d0b9c445SAndrew Trick expandRWSequence(AliasRW.Index, ExpandedRWs, IsRead); 1751d0b9c445SAndrew Trick for (IdxIter SI = ExpandedRWs.begin(), SE = ExpandedRWs.end(); 1752d0b9c445SAndrew Trick SI != SE; ++SI) { 1753d0b9c445SAndrew Trick collectRWResources(*SI, IsRead, AliasProcIndices); 1754d0b9c445SAndrew Trick } 1755d0b9c445SAndrew Trick } 1756d0b9c445SAndrew Trick } 17571e46d488SAndrew Trick 17581e46d488SAndrew Trick // Collect resources for a set of read/write types and processor indices. 1759e1761952SBenjamin Kramer void CodeGenSchedModels::collectRWResources(ArrayRef<unsigned> Writes, 1760e1761952SBenjamin Kramer ArrayRef<unsigned> Reads, 1761e1761952SBenjamin Kramer ArrayRef<unsigned> ProcIndices) { 1762e1761952SBenjamin Kramer for (unsigned Idx : Writes) 1763e1761952SBenjamin Kramer collectRWResources(Idx, /*IsRead=*/false, ProcIndices); 1764d0b9c445SAndrew Trick 1765e1761952SBenjamin Kramer for (unsigned Idx : Reads) 1766e1761952SBenjamin Kramer collectRWResources(Idx, /*IsRead=*/true, ProcIndices); 17671e46d488SAndrew Trick } 1768d0b9c445SAndrew Trick 17691e46d488SAndrew Trick // Find the processor's resource units for this kind of resource. 17701e46d488SAndrew Trick Record *CodeGenSchedModels::findProcResUnits(Record *ProcResKind, 17719dc54e25SEvandro Menezes const CodeGenProcModel &PM, 17729dc54e25SEvandro Menezes ArrayRef<SMLoc> Loc) const { 17731e46d488SAndrew Trick if (ProcResKind->isSubClassOf("ProcResourceUnits")) 17741e46d488SAndrew Trick return ProcResKind; 17751e46d488SAndrew Trick 177624064771SCraig Topper Record *ProcUnitDef = nullptr; 17776b1fd9aaSMatthias Braun assert(!ProcResourceDefs.empty()); 17786b1fd9aaSMatthias Braun assert(!ProcResGroups.empty()); 17791e46d488SAndrew Trick 178067b042c2SJaved Absar for (Record *ProcResDef : ProcResourceDefs) { 178167b042c2SJaved Absar if (ProcResDef->getValueAsDef("Kind") == ProcResKind 178267b042c2SJaved Absar && ProcResDef->getValueAsDef("SchedModel") == PM.ModelDef) { 17831e46d488SAndrew Trick if (ProcUnitDef) { 17849dc54e25SEvandro Menezes PrintFatalError(Loc, 17851e46d488SAndrew Trick "Multiple ProcessorResourceUnits associated with " 17861e46d488SAndrew Trick + ProcResKind->getName()); 17871e46d488SAndrew Trick } 178867b042c2SJaved Absar ProcUnitDef = ProcResDef; 17891e46d488SAndrew Trick } 17901e46d488SAndrew Trick } 179167b042c2SJaved Absar for (Record *ProcResGroup : ProcResGroups) { 179267b042c2SJaved Absar if (ProcResGroup == ProcResKind 179367b042c2SJaved Absar && ProcResGroup->getValueAsDef("SchedModel") == PM.ModelDef) { 17944e67cba8SAndrew Trick if (ProcUnitDef) { 17959dc54e25SEvandro Menezes PrintFatalError(Loc, 17964e67cba8SAndrew Trick "Multiple ProcessorResourceUnits associated with " 17974e67cba8SAndrew Trick + ProcResKind->getName()); 17984e67cba8SAndrew Trick } 179967b042c2SJaved Absar ProcUnitDef = ProcResGroup; 18004e67cba8SAndrew Trick } 18014e67cba8SAndrew Trick } 18021e46d488SAndrew Trick if (!ProcUnitDef) { 18039dc54e25SEvandro Menezes PrintFatalError(Loc, 18041e46d488SAndrew Trick "No ProcessorResources associated with " 18051e46d488SAndrew Trick + ProcResKind->getName()); 18061e46d488SAndrew Trick } 18071e46d488SAndrew Trick return ProcUnitDef; 18081e46d488SAndrew Trick } 18091e46d488SAndrew Trick 18101e46d488SAndrew Trick // Iteratively add a resource and its super resources. 18111e46d488SAndrew Trick void CodeGenSchedModels::addProcResource(Record *ProcResKind, 18129dc54e25SEvandro Menezes CodeGenProcModel &PM, 18139dc54e25SEvandro Menezes ArrayRef<SMLoc> Loc) { 1814a3fe70d2SEugene Zelenko while (true) { 18159dc54e25SEvandro Menezes Record *ProcResUnits = findProcResUnits(ProcResKind, PM, Loc); 18161e46d488SAndrew Trick 18171e46d488SAndrew Trick // See if this ProcResource is already associated with this processor. 181842531260SDavid Majnemer if (is_contained(PM.ProcResourceDefs, ProcResUnits)) 18191e46d488SAndrew Trick return; 18201e46d488SAndrew Trick 18211e46d488SAndrew Trick PM.ProcResourceDefs.push_back(ProcResUnits); 18224e67cba8SAndrew Trick if (ProcResUnits->isSubClassOf("ProcResGroup")) 18234e67cba8SAndrew Trick return; 18244e67cba8SAndrew Trick 18251e46d488SAndrew Trick if (!ProcResUnits->getValueInit("Super")->isComplete()) 18261e46d488SAndrew Trick return; 18271e46d488SAndrew Trick 18281e46d488SAndrew Trick ProcResKind = ProcResUnits->getValueAsDef("Super"); 18291e46d488SAndrew Trick } 18301e46d488SAndrew Trick } 18311e46d488SAndrew Trick 18321e46d488SAndrew Trick // Add resources for a SchedWrite to this processor if they don't exist. 18331e46d488SAndrew Trick void CodeGenSchedModels::addWriteRes(Record *ProcWriteResDef, unsigned PIdx) { 18349257b8f8SAndrew Trick assert(PIdx && "don't add resources to an invalid Processor model"); 18359257b8f8SAndrew Trick 18361e46d488SAndrew Trick RecVec &WRDefs = ProcModels[PIdx].WriteResDefs; 183742531260SDavid Majnemer if (is_contained(WRDefs, ProcWriteResDef)) 18381e46d488SAndrew Trick return; 18391e46d488SAndrew Trick WRDefs.push_back(ProcWriteResDef); 18401e46d488SAndrew Trick 18411e46d488SAndrew Trick // Visit ProcResourceKinds referenced by the newly discovered WriteRes. 18421e46d488SAndrew Trick RecVec ProcResDefs = ProcWriteResDef->getValueAsListOfDefs("ProcResources"); 18431e46d488SAndrew Trick for (RecIter WritePRI = ProcResDefs.begin(), WritePRE = ProcResDefs.end(); 18441e46d488SAndrew Trick WritePRI != WritePRE; ++WritePRI) { 18459dc54e25SEvandro Menezes addProcResource(*WritePRI, ProcModels[PIdx], ProcWriteResDef->getLoc()); 18461e46d488SAndrew Trick } 18471e46d488SAndrew Trick } 18481e46d488SAndrew Trick 18491e46d488SAndrew Trick // Add resources for a ReadAdvance to this processor if they don't exist. 18501e46d488SAndrew Trick void CodeGenSchedModels::addReadAdvance(Record *ProcReadAdvanceDef, 18511e46d488SAndrew Trick unsigned PIdx) { 18521e46d488SAndrew Trick RecVec &RADefs = ProcModels[PIdx].ReadAdvanceDefs; 185342531260SDavid Majnemer if (is_contained(RADefs, ProcReadAdvanceDef)) 18541e46d488SAndrew Trick return; 18551e46d488SAndrew Trick RADefs.push_back(ProcReadAdvanceDef); 18561e46d488SAndrew Trick } 18571e46d488SAndrew Trick 18588fa00f50SAndrew Trick unsigned CodeGenProcModel::getProcResourceIdx(Record *PRDef) const { 18590d955d0bSDavid Majnemer RecIter PRPos = find(ProcResourceDefs, PRDef); 18608fa00f50SAndrew Trick if (PRPos == ProcResourceDefs.end()) 1861635debe8SJoerg Sonnenberger PrintFatalError(PRDef->getLoc(), "ProcResource def is not included in " 18628fa00f50SAndrew Trick "the ProcResources list for " + ModelName); 18638fa00f50SAndrew Trick // Idx=0 is reserved for invalid. 18647296139dSRafael Espindola return 1 + (PRPos - ProcResourceDefs.begin()); 18658fa00f50SAndrew Trick } 18668fa00f50SAndrew Trick 18675f95c9afSSimon Dardis bool CodeGenProcModel::isUnsupported(const CodeGenInstruction &Inst) const { 18685f95c9afSSimon Dardis for (const Record *TheDef : UnsupportedFeaturesDefs) { 18695f95c9afSSimon Dardis for (const Record *PredDef : Inst.TheDef->getValueAsListOfDefs("Predicates")) { 18705f95c9afSSimon Dardis if (TheDef->getName() == PredDef->getName()) 18715f95c9afSSimon Dardis return true; 18725f95c9afSSimon Dardis } 18735f95c9afSSimon Dardis } 18745f95c9afSSimon Dardis return false; 18755f95c9afSSimon Dardis } 18765f95c9afSSimon Dardis 187776686496SAndrew Trick #ifndef NDEBUG 187876686496SAndrew Trick void CodeGenProcModel::dump() const { 187976686496SAndrew Trick dbgs() << Index << ": " << ModelName << " " 188076686496SAndrew Trick << (ModelDef ? ModelDef->getName() : "inferred") << " " 188176686496SAndrew Trick << (ItinsDef ? ItinsDef->getName() : "no itinerary") << '\n'; 188276686496SAndrew Trick } 188376686496SAndrew Trick 188476686496SAndrew Trick void CodeGenSchedRW::dump() const { 188576686496SAndrew Trick dbgs() << Name << (IsVariadic ? " (V) " : " "); 188676686496SAndrew Trick if (IsSequence) { 188776686496SAndrew Trick dbgs() << "("; 188876686496SAndrew Trick dumpIdxVec(Sequence); 188976686496SAndrew Trick dbgs() << ")"; 189076686496SAndrew Trick } 189176686496SAndrew Trick } 189276686496SAndrew Trick 189376686496SAndrew Trick void CodeGenSchedClass::dump(const CodeGenSchedModels* SchedModels) const { 1894bf8a28dcSAndrew Trick dbgs() << "SCHEDCLASS " << Index << ":" << Name << '\n' 189576686496SAndrew Trick << " Writes: "; 189676686496SAndrew Trick for (unsigned i = 0, N = Writes.size(); i < N; ++i) { 189776686496SAndrew Trick SchedModels->getSchedWrite(Writes[i]).dump(); 189876686496SAndrew Trick if (i < N-1) { 189976686496SAndrew Trick dbgs() << '\n'; 190076686496SAndrew Trick dbgs().indent(10); 190176686496SAndrew Trick } 190276686496SAndrew Trick } 190376686496SAndrew Trick dbgs() << "\n Reads: "; 190476686496SAndrew Trick for (unsigned i = 0, N = Reads.size(); i < N; ++i) { 190576686496SAndrew Trick SchedModels->getSchedRead(Reads[i]).dump(); 190676686496SAndrew Trick if (i < N-1) { 190776686496SAndrew Trick dbgs() << '\n'; 190876686496SAndrew Trick dbgs().indent(10); 190976686496SAndrew Trick } 191076686496SAndrew Trick } 191176686496SAndrew Trick dbgs() << "\n ProcIdx: "; dumpIdxVec(ProcIndices); dbgs() << '\n'; 1912e97978f9SAndrew Trick if (!Transitions.empty()) { 1913e97978f9SAndrew Trick dbgs() << "\n Transitions for Proc "; 191467b042c2SJaved Absar for (const CodeGenSchedTransition &Transition : Transitions) { 191567b042c2SJaved Absar dumpIdxVec(Transition.ProcIndices); 1916e97978f9SAndrew Trick } 1917e97978f9SAndrew Trick } 191876686496SAndrew Trick } 191933401e84SAndrew Trick 192033401e84SAndrew Trick void PredTransitions::dump() const { 192133401e84SAndrew Trick dbgs() << "Expanded Variants:\n"; 192233401e84SAndrew Trick for (std::vector<PredTransition>::const_iterator 192333401e84SAndrew Trick TI = TransVec.begin(), TE = TransVec.end(); TI != TE; ++TI) { 192433401e84SAndrew Trick dbgs() << "{"; 192533401e84SAndrew Trick for (SmallVectorImpl<PredCheck>::const_iterator 192633401e84SAndrew Trick PCI = TI->PredTerm.begin(), PCE = TI->PredTerm.end(); 192733401e84SAndrew Trick PCI != PCE; ++PCI) { 192833401e84SAndrew Trick if (PCI != TI->PredTerm.begin()) 192933401e84SAndrew Trick dbgs() << ", "; 193033401e84SAndrew Trick dbgs() << SchedModels.getSchedRW(PCI->RWIdx, PCI->IsRead).Name 193133401e84SAndrew Trick << ":" << PCI->Predicate->getName(); 193233401e84SAndrew Trick } 193333401e84SAndrew Trick dbgs() << "},\n => {"; 193433401e84SAndrew Trick for (SmallVectorImpl<SmallVector<unsigned,4>>::const_iterator 193533401e84SAndrew Trick WSI = TI->WriteSequences.begin(), WSE = TI->WriteSequences.end(); 193633401e84SAndrew Trick WSI != WSE; ++WSI) { 193733401e84SAndrew Trick dbgs() << "("; 193833401e84SAndrew Trick for (SmallVectorImpl<unsigned>::const_iterator 193933401e84SAndrew Trick WI = WSI->begin(), WE = WSI->end(); WI != WE; ++WI) { 194033401e84SAndrew Trick if (WI != WSI->begin()) 194133401e84SAndrew Trick dbgs() << ", "; 194233401e84SAndrew Trick dbgs() << SchedModels.getSchedWrite(*WI).Name; 194333401e84SAndrew Trick } 194433401e84SAndrew Trick dbgs() << "),"; 194533401e84SAndrew Trick } 194633401e84SAndrew Trick dbgs() << "}\n"; 194733401e84SAndrew Trick } 194833401e84SAndrew Trick } 194976686496SAndrew Trick #endif // NDEBUG 1950