1 //===- AsmMatcherEmitter.cpp - Generate an assembly matcher ---------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This tablegen backend emits a target specifier matcher for converting parsed 11 // assembly operands in the MCInst structures. It also emits a matcher for 12 // custom operand parsing. 13 // 14 // Converting assembly operands into MCInst structures 15 // --------------------------------------------------- 16 // 17 // The input to the target specific matcher is a list of literal tokens and 18 // operands. The target specific parser should generally eliminate any syntax 19 // which is not relevant for matching; for example, comma tokens should have 20 // already been consumed and eliminated by the parser. Most instructions will 21 // end up with a single literal token (the instruction name) and some number of 22 // operands. 23 // 24 // Some example inputs, for X86: 25 // 'addl' (immediate ...) (register ...) 26 // 'add' (immediate ...) (memory ...) 27 // 'call' '*' %epc 28 // 29 // The assembly matcher is responsible for converting this input into a precise 30 // machine instruction (i.e., an instruction with a well defined encoding). This 31 // mapping has several properties which complicate matching: 32 // 33 // - It may be ambiguous; many architectures can legally encode particular 34 // variants of an instruction in different ways (for example, using a smaller 35 // encoding for small immediates). Such ambiguities should never be 36 // arbitrarily resolved by the assembler, the assembler is always responsible 37 // for choosing the "best" available instruction. 38 // 39 // - It may depend on the subtarget or the assembler context. Instructions 40 // which are invalid for the current mode, but otherwise unambiguous (e.g., 41 // an SSE instruction in a file being assembled for i486) should be accepted 42 // and rejected by the assembler front end. However, if the proper encoding 43 // for an instruction is dependent on the assembler context then the matcher 44 // is responsible for selecting the correct machine instruction for the 45 // current mode. 46 // 47 // The core matching algorithm attempts to exploit the regularity in most 48 // instruction sets to quickly determine the set of possibly matching 49 // instructions, and the simplify the generated code. Additionally, this helps 50 // to ensure that the ambiguities are intentionally resolved by the user. 51 // 52 // The matching is divided into two distinct phases: 53 // 54 // 1. Classification: Each operand is mapped to the unique set which (a) 55 // contains it, and (b) is the largest such subset for which a single 56 // instruction could match all members. 57 // 58 // For register classes, we can generate these subgroups automatically. For 59 // arbitrary operands, we expect the user to define the classes and their 60 // relations to one another (for example, 8-bit signed immediates as a 61 // subset of 32-bit immediates). 62 // 63 // By partitioning the operands in this way, we guarantee that for any 64 // tuple of classes, any single instruction must match either all or none 65 // of the sets of operands which could classify to that tuple. 66 // 67 // In addition, the subset relation amongst classes induces a partial order 68 // on such tuples, which we use to resolve ambiguities. 69 // 70 // 2. The input can now be treated as a tuple of classes (static tokens are 71 // simple singleton sets). Each such tuple should generally map to a single 72 // instruction (we currently ignore cases where this isn't true, whee!!!), 73 // which we can emit a simple matcher for. 74 // 75 // Custom Operand Parsing 76 // ---------------------- 77 // 78 // Some targets need a custom way to parse operands, some specific instructions 79 // can contain arguments that can represent processor flags and other kinds of 80 // identifiers that need to be mapped to specific values in the final encoded 81 // instructions. The target specific custom operand parsing works in the 82 // following way: 83 // 84 // 1. A operand match table is built, each entry contains a mnemonic, an 85 // operand class, a mask for all operand positions for that same 86 // class/mnemonic and target features to be checked while trying to match. 87 // 88 // 2. The operand matcher will try every possible entry with the same 89 // mnemonic and will check if the target feature for this mnemonic also 90 // matches. After that, if the operand to be matched has its index 91 // present in the mask, a successful match occurs. Otherwise, fallback 92 // to the regular operand parsing. 93 // 94 // 3. For a match success, each operand class that has a 'ParserMethod' 95 // becomes part of a switch from where the custom method is called. 96 // 97 //===----------------------------------------------------------------------===// 98 99 #include "CodeGenTarget.h" 100 #include "llvm/ADT/PointerUnion.h" 101 #include "llvm/ADT/STLExtras.h" 102 #include "llvm/ADT/SmallPtrSet.h" 103 #include "llvm/ADT/SmallVector.h" 104 #include "llvm/ADT/StringExtras.h" 105 #include "llvm/Support/CommandLine.h" 106 #include "llvm/Support/Debug.h" 107 #include "llvm/Support/ErrorHandling.h" 108 #include "llvm/TableGen/Error.h" 109 #include "llvm/TableGen/Record.h" 110 #include "llvm/TableGen/StringMatcher.h" 111 #include "llvm/TableGen/StringToOffsetTable.h" 112 #include "llvm/TableGen/TableGenBackend.h" 113 #include <cassert> 114 #include <cctype> 115 #include <map> 116 #include <set> 117 #include <sstream> 118 using namespace llvm; 119 120 #define DEBUG_TYPE "asm-matcher-emitter" 121 122 static cl::opt<std::string> 123 MatchPrefix("match-prefix", cl::init(""), 124 cl::desc("Only match instructions with the given prefix")); 125 126 namespace { 127 class AsmMatcherInfo; 128 struct SubtargetFeatureInfo; 129 130 // Register sets are used as keys in some second-order sets TableGen creates 131 // when generating its data structures. This means that the order of two 132 // RegisterSets can be seen in the outputted AsmMatcher tables occasionally, and 133 // can even affect compiler output (at least seen in diagnostics produced when 134 // all matches fail). So we use a type that sorts them consistently. 135 typedef std::set<Record*, LessRecordByID> RegisterSet; 136 137 class AsmMatcherEmitter { 138 RecordKeeper &Records; 139 public: 140 AsmMatcherEmitter(RecordKeeper &R) : Records(R) {} 141 142 void run(raw_ostream &o); 143 }; 144 145 /// ClassInfo - Helper class for storing the information about a particular 146 /// class of operands which can be matched. 147 struct ClassInfo { 148 enum ClassInfoKind { 149 /// Invalid kind, for use as a sentinel value. 150 Invalid = 0, 151 152 /// The class for a particular token. 153 Token, 154 155 /// The (first) register class, subsequent register classes are 156 /// RegisterClass0+1, and so on. 157 RegisterClass0, 158 159 /// The (first) user defined class, subsequent user defined classes are 160 /// UserClass0+1, and so on. 161 UserClass0 = 1<<16 162 }; 163 164 /// Kind - The class kind, which is either a predefined kind, or (UserClass0 + 165 /// N) for the Nth user defined class. 166 unsigned Kind; 167 168 /// SuperClasses - The super classes of this class. Note that for simplicities 169 /// sake user operands only record their immediate super class, while register 170 /// operands include all superclasses. 171 std::vector<ClassInfo*> SuperClasses; 172 173 /// Name - The full class name, suitable for use in an enum. 174 std::string Name; 175 176 /// ClassName - The unadorned generic name for this class (e.g., Token). 177 std::string ClassName; 178 179 /// ValueName - The name of the value this class represents; for a token this 180 /// is the literal token string, for an operand it is the TableGen class (or 181 /// empty if this is a derived class). 182 std::string ValueName; 183 184 /// PredicateMethod - The name of the operand method to test whether the 185 /// operand matches this class; this is not valid for Token or register kinds. 186 std::string PredicateMethod; 187 188 /// RenderMethod - The name of the operand method to add this operand to an 189 /// MCInst; this is not valid for Token or register kinds. 190 std::string RenderMethod; 191 192 /// ParserMethod - The name of the operand method to do a target specific 193 /// parsing on the operand. 194 std::string ParserMethod; 195 196 /// For register classes: the records for all the registers in this class. 197 RegisterSet Registers; 198 199 /// For custom match classes: the diagnostic kind for when the predicate fails. 200 std::string DiagnosticType; 201 public: 202 /// isRegisterClass() - Check if this is a register class. 203 bool isRegisterClass() const { 204 return Kind >= RegisterClass0 && Kind < UserClass0; 205 } 206 207 /// isUserClass() - Check if this is a user defined class. 208 bool isUserClass() const { 209 return Kind >= UserClass0; 210 } 211 212 /// isRelatedTo - Check whether this class is "related" to \p RHS. Classes 213 /// are related if they are in the same class hierarchy. 214 bool isRelatedTo(const ClassInfo &RHS) const { 215 // Tokens are only related to tokens. 216 if (Kind == Token || RHS.Kind == Token) 217 return Kind == Token && RHS.Kind == Token; 218 219 // Registers classes are only related to registers classes, and only if 220 // their intersection is non-empty. 221 if (isRegisterClass() || RHS.isRegisterClass()) { 222 if (!isRegisterClass() || !RHS.isRegisterClass()) 223 return false; 224 225 RegisterSet Tmp; 226 std::insert_iterator<RegisterSet> II(Tmp, Tmp.begin()); 227 std::set_intersection(Registers.begin(), Registers.end(), 228 RHS.Registers.begin(), RHS.Registers.end(), 229 II, LessRecordByID()); 230 231 return !Tmp.empty(); 232 } 233 234 // Otherwise we have two users operands; they are related if they are in the 235 // same class hierarchy. 236 // 237 // FIXME: This is an oversimplification, they should only be related if they 238 // intersect, however we don't have that information. 239 assert(isUserClass() && RHS.isUserClass() && "Unexpected class!"); 240 const ClassInfo *Root = this; 241 while (!Root->SuperClasses.empty()) 242 Root = Root->SuperClasses.front(); 243 244 const ClassInfo *RHSRoot = &RHS; 245 while (!RHSRoot->SuperClasses.empty()) 246 RHSRoot = RHSRoot->SuperClasses.front(); 247 248 return Root == RHSRoot; 249 } 250 251 /// isSubsetOf - Test whether this class is a subset of \p RHS. 252 bool isSubsetOf(const ClassInfo &RHS) const { 253 // This is a subset of RHS if it is the same class... 254 if (this == &RHS) 255 return true; 256 257 // ... or if any of its super classes are a subset of RHS. 258 for (std::vector<ClassInfo*>::const_iterator it = SuperClasses.begin(), 259 ie = SuperClasses.end(); it != ie; ++it) 260 if ((*it)->isSubsetOf(RHS)) 261 return true; 262 263 return false; 264 } 265 266 /// operator< - Compare two classes. 267 bool operator<(const ClassInfo &RHS) const { 268 if (this == &RHS) 269 return false; 270 271 // Unrelated classes can be ordered by kind. 272 if (!isRelatedTo(RHS)) 273 return Kind < RHS.Kind; 274 275 switch (Kind) { 276 case Invalid: 277 llvm_unreachable("Invalid kind!"); 278 279 default: 280 // This class precedes the RHS if it is a proper subset of the RHS. 281 if (isSubsetOf(RHS)) 282 return true; 283 if (RHS.isSubsetOf(*this)) 284 return false; 285 286 // Otherwise, order by name to ensure we have a total ordering. 287 return ValueName < RHS.ValueName; 288 } 289 } 290 }; 291 292 /// MatchableInfo - Helper class for storing the necessary information for an 293 /// instruction or alias which is capable of being matched. 294 struct MatchableInfo { 295 struct AsmOperand { 296 /// Token - This is the token that the operand came from. 297 StringRef Token; 298 299 /// The unique class instance this operand should match. 300 ClassInfo *Class; 301 302 /// The operand name this is, if anything. 303 StringRef SrcOpName; 304 305 /// The suboperand index within SrcOpName, or -1 for the entire operand. 306 int SubOpIdx; 307 308 /// Register record if this token is singleton register. 309 Record *SingletonReg; 310 311 explicit AsmOperand(StringRef T) : Token(T), Class(nullptr), SubOpIdx(-1), 312 SingletonReg(nullptr) {} 313 }; 314 315 /// ResOperand - This represents a single operand in the result instruction 316 /// generated by the match. In cases (like addressing modes) where a single 317 /// assembler operand expands to multiple MCOperands, this represents the 318 /// single assembler operand, not the MCOperand. 319 struct ResOperand { 320 enum { 321 /// RenderAsmOperand - This represents an operand result that is 322 /// generated by calling the render method on the assembly operand. The 323 /// corresponding AsmOperand is specified by AsmOperandNum. 324 RenderAsmOperand, 325 326 /// TiedOperand - This represents a result operand that is a duplicate of 327 /// a previous result operand. 328 TiedOperand, 329 330 /// ImmOperand - This represents an immediate value that is dumped into 331 /// the operand. 332 ImmOperand, 333 334 /// RegOperand - This represents a fixed register that is dumped in. 335 RegOperand 336 } Kind; 337 338 union { 339 /// This is the operand # in the AsmOperands list that this should be 340 /// copied from. 341 unsigned AsmOperandNum; 342 343 /// TiedOperandNum - This is the (earlier) result operand that should be 344 /// copied from. 345 unsigned TiedOperandNum; 346 347 /// ImmVal - This is the immediate value added to the instruction. 348 int64_t ImmVal; 349 350 /// Register - This is the register record. 351 Record *Register; 352 }; 353 354 /// MINumOperands - The number of MCInst operands populated by this 355 /// operand. 356 unsigned MINumOperands; 357 358 static ResOperand getRenderedOp(unsigned AsmOpNum, unsigned NumOperands) { 359 ResOperand X; 360 X.Kind = RenderAsmOperand; 361 X.AsmOperandNum = AsmOpNum; 362 X.MINumOperands = NumOperands; 363 return X; 364 } 365 366 static ResOperand getTiedOp(unsigned TiedOperandNum) { 367 ResOperand X; 368 X.Kind = TiedOperand; 369 X.TiedOperandNum = TiedOperandNum; 370 X.MINumOperands = 1; 371 return X; 372 } 373 374 static ResOperand getImmOp(int64_t Val) { 375 ResOperand X; 376 X.Kind = ImmOperand; 377 X.ImmVal = Val; 378 X.MINumOperands = 1; 379 return X; 380 } 381 382 static ResOperand getRegOp(Record *Reg) { 383 ResOperand X; 384 X.Kind = RegOperand; 385 X.Register = Reg; 386 X.MINumOperands = 1; 387 return X; 388 } 389 }; 390 391 /// AsmVariantID - Target's assembly syntax variant no. 392 int AsmVariantID; 393 394 /// TheDef - This is the definition of the instruction or InstAlias that this 395 /// matchable came from. 396 Record *const TheDef; 397 398 /// DefRec - This is the definition that it came from. 399 PointerUnion<const CodeGenInstruction*, const CodeGenInstAlias*> DefRec; 400 401 const CodeGenInstruction *getResultInst() const { 402 if (DefRec.is<const CodeGenInstruction*>()) 403 return DefRec.get<const CodeGenInstruction*>(); 404 return DefRec.get<const CodeGenInstAlias*>()->ResultInst; 405 } 406 407 /// ResOperands - This is the operand list that should be built for the result 408 /// MCInst. 409 SmallVector<ResOperand, 8> ResOperands; 410 411 /// AsmString - The assembly string for this instruction (with variants 412 /// removed), e.g. "movsx $src, $dst". 413 std::string AsmString; 414 415 /// Mnemonic - This is the first token of the matched instruction, its 416 /// mnemonic. 417 StringRef Mnemonic; 418 419 /// AsmOperands - The textual operands that this instruction matches, 420 /// annotated with a class and where in the OperandList they were defined. 421 /// This directly corresponds to the tokenized AsmString after the mnemonic is 422 /// removed. 423 SmallVector<AsmOperand, 8> AsmOperands; 424 425 /// Predicates - The required subtarget features to match this instruction. 426 SmallVector<SubtargetFeatureInfo*, 4> RequiredFeatures; 427 428 /// ConversionFnKind - The enum value which is passed to the generated 429 /// convertToMCInst to convert parsed operands into an MCInst for this 430 /// function. 431 std::string ConversionFnKind; 432 433 /// If this instruction is deprecated in some form. 434 bool HasDeprecation; 435 436 MatchableInfo(const CodeGenInstruction &CGI) 437 : AsmVariantID(0), TheDef(CGI.TheDef), DefRec(&CGI), 438 AsmString(CGI.AsmString) { 439 } 440 441 MatchableInfo(const CodeGenInstAlias *Alias) 442 : AsmVariantID(0), TheDef(Alias->TheDef), DefRec(Alias), 443 AsmString(Alias->AsmString) { 444 } 445 446 // Two-operand aliases clone from the main matchable, but mark the second 447 // operand as a tied operand of the first for purposes of the assembler. 448 void formTwoOperandAlias(StringRef Constraint); 449 450 void initialize(const AsmMatcherInfo &Info, 451 SmallPtrSet<Record*, 16> &SingletonRegisters, 452 int AsmVariantNo, std::string &RegisterPrefix); 453 454 /// validate - Return true if this matchable is a valid thing to match against 455 /// and perform a bunch of validity checking. 456 bool validate(StringRef CommentDelimiter, bool Hack) const; 457 458 /// extractSingletonRegisterForAsmOperand - Extract singleton register, 459 /// if present, from specified token. 460 void 461 extractSingletonRegisterForAsmOperand(unsigned i, const AsmMatcherInfo &Info, 462 std::string &RegisterPrefix); 463 464 /// findAsmOperand - Find the AsmOperand with the specified name and 465 /// suboperand index. 466 int findAsmOperand(StringRef N, int SubOpIdx) const { 467 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) 468 if (N == AsmOperands[i].SrcOpName && 469 SubOpIdx == AsmOperands[i].SubOpIdx) 470 return i; 471 return -1; 472 } 473 474 /// findAsmOperandNamed - Find the first AsmOperand with the specified name. 475 /// This does not check the suboperand index. 476 int findAsmOperandNamed(StringRef N) const { 477 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) 478 if (N == AsmOperands[i].SrcOpName) 479 return i; 480 return -1; 481 } 482 483 void buildInstructionResultOperands(); 484 void buildAliasResultOperands(); 485 486 /// operator< - Compare two matchables. 487 bool operator<(const MatchableInfo &RHS) const { 488 // The primary comparator is the instruction mnemonic. 489 if (Mnemonic != RHS.Mnemonic) 490 return Mnemonic < RHS.Mnemonic; 491 492 if (AsmOperands.size() != RHS.AsmOperands.size()) 493 return AsmOperands.size() < RHS.AsmOperands.size(); 494 495 // Compare lexicographically by operand. The matcher validates that other 496 // orderings wouldn't be ambiguous using \see couldMatchAmbiguouslyWith(). 497 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) { 498 if (*AsmOperands[i].Class < *RHS.AsmOperands[i].Class) 499 return true; 500 if (*RHS.AsmOperands[i].Class < *AsmOperands[i].Class) 501 return false; 502 } 503 504 // Give matches that require more features higher precedence. This is useful 505 // because we cannot define AssemblerPredicates with the negation of 506 // processor features. For example, ARM v6 "nop" may be either a HINT or 507 // MOV. With v6, we want to match HINT. The assembler has no way to 508 // predicate MOV under "NoV6", but HINT will always match first because it 509 // requires V6 while MOV does not. 510 if (RequiredFeatures.size() != RHS.RequiredFeatures.size()) 511 return RequiredFeatures.size() > RHS.RequiredFeatures.size(); 512 513 return false; 514 } 515 516 /// couldMatchAmbiguouslyWith - Check whether this matchable could 517 /// ambiguously match the same set of operands as \p RHS (without being a 518 /// strictly superior match). 519 bool couldMatchAmbiguouslyWith(const MatchableInfo &RHS) { 520 // The primary comparator is the instruction mnemonic. 521 if (Mnemonic != RHS.Mnemonic) 522 return false; 523 524 // The number of operands is unambiguous. 525 if (AsmOperands.size() != RHS.AsmOperands.size()) 526 return false; 527 528 // Otherwise, make sure the ordering of the two instructions is unambiguous 529 // by checking that either (a) a token or operand kind discriminates them, 530 // or (b) the ordering among equivalent kinds is consistent. 531 532 // Tokens and operand kinds are unambiguous (assuming a correct target 533 // specific parser). 534 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) 535 if (AsmOperands[i].Class->Kind != RHS.AsmOperands[i].Class->Kind || 536 AsmOperands[i].Class->Kind == ClassInfo::Token) 537 if (*AsmOperands[i].Class < *RHS.AsmOperands[i].Class || 538 *RHS.AsmOperands[i].Class < *AsmOperands[i].Class) 539 return false; 540 541 // Otherwise, this operand could commute if all operands are equivalent, or 542 // there is a pair of operands that compare less than and a pair that 543 // compare greater than. 544 bool HasLT = false, HasGT = false; 545 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) { 546 if (*AsmOperands[i].Class < *RHS.AsmOperands[i].Class) 547 HasLT = true; 548 if (*RHS.AsmOperands[i].Class < *AsmOperands[i].Class) 549 HasGT = true; 550 } 551 552 return !(HasLT ^ HasGT); 553 } 554 555 void dump(); 556 557 private: 558 void tokenizeAsmString(const AsmMatcherInfo &Info); 559 }; 560 561 /// SubtargetFeatureInfo - Helper class for storing information on a subtarget 562 /// feature which participates in instruction matching. 563 struct SubtargetFeatureInfo { 564 /// \brief The predicate record for this feature. 565 Record *TheDef; 566 567 /// \brief An unique index assigned to represent this feature. 568 unsigned Index; 569 570 SubtargetFeatureInfo(Record *D, unsigned Idx) : TheDef(D), Index(Idx) {} 571 572 /// \brief The name of the enumerated constant identifying this feature. 573 std::string getEnumName() const { 574 return "Feature_" + TheDef->getName(); 575 } 576 577 void dump() { 578 errs() << getEnumName() << " " << Index << "\n"; 579 TheDef->dump(); 580 } 581 }; 582 583 struct OperandMatchEntry { 584 unsigned OperandMask; 585 MatchableInfo* MI; 586 ClassInfo *CI; 587 588 static OperandMatchEntry create(MatchableInfo* mi, ClassInfo *ci, 589 unsigned opMask) { 590 OperandMatchEntry X; 591 X.OperandMask = opMask; 592 X.CI = ci; 593 X.MI = mi; 594 return X; 595 } 596 }; 597 598 599 class AsmMatcherInfo { 600 public: 601 /// Tracked Records 602 RecordKeeper &Records; 603 604 /// The tablegen AsmParser record. 605 Record *AsmParser; 606 607 /// Target - The target information. 608 CodeGenTarget &Target; 609 610 /// The classes which are needed for matching. 611 std::vector<ClassInfo*> Classes; 612 613 /// The information on the matchables to match. 614 std::vector<MatchableInfo*> Matchables; 615 616 /// Info for custom matching operands by user defined methods. 617 std::vector<OperandMatchEntry> OperandMatchInfo; 618 619 /// Map of Register records to their class information. 620 typedef std::map<Record*, ClassInfo*, LessRecordByID> RegisterClassesTy; 621 RegisterClassesTy RegisterClasses; 622 623 /// Map of Predicate records to their subtarget information. 624 std::map<Record*, SubtargetFeatureInfo*, LessRecordByID> SubtargetFeatures; 625 626 /// Map of AsmOperandClass records to their class information. 627 std::map<Record*, ClassInfo*> AsmOperandClasses; 628 629 private: 630 /// Map of token to class information which has already been constructed. 631 std::map<std::string, ClassInfo*> TokenClasses; 632 633 /// Map of RegisterClass records to their class information. 634 std::map<Record*, ClassInfo*> RegisterClassClasses; 635 636 private: 637 /// getTokenClass - Lookup or create the class for the given token. 638 ClassInfo *getTokenClass(StringRef Token); 639 640 /// getOperandClass - Lookup or create the class for the given operand. 641 ClassInfo *getOperandClass(const CGIOperandList::OperandInfo &OI, 642 int SubOpIdx); 643 ClassInfo *getOperandClass(Record *Rec, int SubOpIdx); 644 645 /// buildRegisterClasses - Build the ClassInfo* instances for register 646 /// classes. 647 void buildRegisterClasses(SmallPtrSet<Record*, 16> &SingletonRegisters); 648 649 /// buildOperandClasses - Build the ClassInfo* instances for user defined 650 /// operand classes. 651 void buildOperandClasses(); 652 653 void buildInstructionOperandReference(MatchableInfo *II, StringRef OpName, 654 unsigned AsmOpIdx); 655 void buildAliasOperandReference(MatchableInfo *II, StringRef OpName, 656 MatchableInfo::AsmOperand &Op); 657 658 public: 659 AsmMatcherInfo(Record *AsmParser, 660 CodeGenTarget &Target, 661 RecordKeeper &Records); 662 663 /// buildInfo - Construct the various tables used during matching. 664 void buildInfo(); 665 666 /// buildOperandMatchInfo - Build the necessary information to handle user 667 /// defined operand parsing methods. 668 void buildOperandMatchInfo(); 669 670 /// getSubtargetFeature - Lookup or create the subtarget feature info for the 671 /// given operand. 672 SubtargetFeatureInfo *getSubtargetFeature(Record *Def) const { 673 assert(Def->isSubClassOf("Predicate") && "Invalid predicate type!"); 674 std::map<Record*, SubtargetFeatureInfo*, LessRecordByID>::const_iterator I = 675 SubtargetFeatures.find(Def); 676 return I == SubtargetFeatures.end() ? nullptr : I->second; 677 } 678 679 RecordKeeper &getRecords() const { 680 return Records; 681 } 682 }; 683 684 } // End anonymous namespace 685 686 void MatchableInfo::dump() { 687 errs() << TheDef->getName() << " -- " << "flattened:\"" << AsmString <<"\"\n"; 688 689 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) { 690 AsmOperand &Op = AsmOperands[i]; 691 errs() << " op[" << i << "] = " << Op.Class->ClassName << " - "; 692 errs() << '\"' << Op.Token << "\"\n"; 693 } 694 } 695 696 static std::pair<StringRef, StringRef> 697 parseTwoOperandConstraint(StringRef S, ArrayRef<SMLoc> Loc) { 698 // Split via the '='. 699 std::pair<StringRef, StringRef> Ops = S.split('='); 700 if (Ops.second == "") 701 PrintFatalError(Loc, "missing '=' in two-operand alias constraint"); 702 // Trim whitespace and the leading '$' on the operand names. 703 size_t start = Ops.first.find_first_of('$'); 704 if (start == std::string::npos) 705 PrintFatalError(Loc, "expected '$' prefix on asm operand name"); 706 Ops.first = Ops.first.slice(start + 1, std::string::npos); 707 size_t end = Ops.first.find_last_of(" \t"); 708 Ops.first = Ops.first.slice(0, end); 709 // Now the second operand. 710 start = Ops.second.find_first_of('$'); 711 if (start == std::string::npos) 712 PrintFatalError(Loc, "expected '$' prefix on asm operand name"); 713 Ops.second = Ops.second.slice(start + 1, std::string::npos); 714 end = Ops.second.find_last_of(" \t"); 715 Ops.first = Ops.first.slice(0, end); 716 return Ops; 717 } 718 719 void MatchableInfo::formTwoOperandAlias(StringRef Constraint) { 720 // Figure out which operands are aliased and mark them as tied. 721 std::pair<StringRef, StringRef> Ops = 722 parseTwoOperandConstraint(Constraint, TheDef->getLoc()); 723 724 // Find the AsmOperands that refer to the operands we're aliasing. 725 int SrcAsmOperand = findAsmOperandNamed(Ops.first); 726 int DstAsmOperand = findAsmOperandNamed(Ops.second); 727 if (SrcAsmOperand == -1) 728 PrintFatalError(TheDef->getLoc(), 729 "unknown source two-operand alias operand '" + Ops.first + 730 "'."); 731 if (DstAsmOperand == -1) 732 PrintFatalError(TheDef->getLoc(), 733 "unknown destination two-operand alias operand '" + 734 Ops.second + "'."); 735 736 // Find the ResOperand that refers to the operand we're aliasing away 737 // and update it to refer to the combined operand instead. 738 for (unsigned i = 0, e = ResOperands.size(); i != e; ++i) { 739 ResOperand &Op = ResOperands[i]; 740 if (Op.Kind == ResOperand::RenderAsmOperand && 741 Op.AsmOperandNum == (unsigned)SrcAsmOperand) { 742 Op.AsmOperandNum = DstAsmOperand; 743 break; 744 } 745 } 746 // Remove the AsmOperand for the alias operand. 747 AsmOperands.erase(AsmOperands.begin() + SrcAsmOperand); 748 // Adjust the ResOperand references to any AsmOperands that followed 749 // the one we just deleted. 750 for (unsigned i = 0, e = ResOperands.size(); i != e; ++i) { 751 ResOperand &Op = ResOperands[i]; 752 switch(Op.Kind) { 753 default: 754 // Nothing to do for operands that don't reference AsmOperands. 755 break; 756 case ResOperand::RenderAsmOperand: 757 if (Op.AsmOperandNum > (unsigned)SrcAsmOperand) 758 --Op.AsmOperandNum; 759 break; 760 case ResOperand::TiedOperand: 761 if (Op.TiedOperandNum > (unsigned)SrcAsmOperand) 762 --Op.TiedOperandNum; 763 break; 764 } 765 } 766 } 767 768 void MatchableInfo::initialize(const AsmMatcherInfo &Info, 769 SmallPtrSet<Record*, 16> &SingletonRegisters, 770 int AsmVariantNo, std::string &RegisterPrefix) { 771 AsmVariantID = AsmVariantNo; 772 AsmString = 773 CodeGenInstruction::FlattenAsmStringVariants(AsmString, AsmVariantNo); 774 775 tokenizeAsmString(Info); 776 777 // Compute the require features. 778 std::vector<Record*> Predicates =TheDef->getValueAsListOfDefs("Predicates"); 779 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) 780 if (SubtargetFeatureInfo *Feature = 781 Info.getSubtargetFeature(Predicates[i])) 782 RequiredFeatures.push_back(Feature); 783 784 // Collect singleton registers, if used. 785 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) { 786 extractSingletonRegisterForAsmOperand(i, Info, RegisterPrefix); 787 if (Record *Reg = AsmOperands[i].SingletonReg) 788 SingletonRegisters.insert(Reg); 789 } 790 791 const RecordVal *DepMask = TheDef->getValue("DeprecatedFeatureMask"); 792 if (!DepMask) 793 DepMask = TheDef->getValue("ComplexDeprecationPredicate"); 794 795 HasDeprecation = 796 DepMask ? !DepMask->getValue()->getAsUnquotedString().empty() : false; 797 } 798 799 /// tokenizeAsmString - Tokenize a simplified assembly string. 800 void MatchableInfo::tokenizeAsmString(const AsmMatcherInfo &Info) { 801 StringRef String = AsmString; 802 unsigned Prev = 0; 803 bool InTok = true; 804 for (unsigned i = 0, e = String.size(); i != e; ++i) { 805 switch (String[i]) { 806 case '[': 807 case ']': 808 case '*': 809 case '!': 810 case ' ': 811 case '\t': 812 case ',': 813 if (InTok) { 814 AsmOperands.push_back(AsmOperand(String.slice(Prev, i))); 815 InTok = false; 816 } 817 if (!isspace(String[i]) && String[i] != ',') 818 AsmOperands.push_back(AsmOperand(String.substr(i, 1))); 819 Prev = i + 1; 820 break; 821 822 case '\\': 823 if (InTok) { 824 AsmOperands.push_back(AsmOperand(String.slice(Prev, i))); 825 InTok = false; 826 } 827 ++i; 828 assert(i != String.size() && "Invalid quoted character"); 829 AsmOperands.push_back(AsmOperand(String.substr(i, 1))); 830 Prev = i + 1; 831 break; 832 833 case '$': { 834 if (InTok) { 835 AsmOperands.push_back(AsmOperand(String.slice(Prev, i))); 836 InTok = false; 837 } 838 839 // If this isn't "${", treat like a normal token. 840 if (i + 1 == String.size() || String[i + 1] != '{') { 841 Prev = i; 842 break; 843 } 844 845 StringRef::iterator End = std::find(String.begin() + i, String.end(),'}'); 846 assert(End != String.end() && "Missing brace in operand reference!"); 847 size_t EndPos = End - String.begin(); 848 AsmOperands.push_back(AsmOperand(String.slice(i, EndPos+1))); 849 Prev = EndPos + 1; 850 i = EndPos; 851 break; 852 } 853 854 case '.': 855 if (!Info.AsmParser->getValueAsBit("MnemonicContainsDot")) { 856 if (InTok) 857 AsmOperands.push_back(AsmOperand(String.slice(Prev, i))); 858 Prev = i; 859 } 860 InTok = true; 861 break; 862 863 default: 864 InTok = true; 865 } 866 } 867 if (InTok && Prev != String.size()) 868 AsmOperands.push_back(AsmOperand(String.substr(Prev))); 869 870 // The first token of the instruction is the mnemonic, which must be a 871 // simple string, not a $foo variable or a singleton register. 872 if (AsmOperands.empty()) 873 PrintFatalError(TheDef->getLoc(), 874 "Instruction '" + TheDef->getName() + "' has no tokens"); 875 Mnemonic = AsmOperands[0].Token; 876 if (Mnemonic.empty()) 877 PrintFatalError(TheDef->getLoc(), 878 "Missing instruction mnemonic"); 879 // FIXME : Check and raise an error if it is a register. 880 if (Mnemonic[0] == '$') 881 PrintFatalError(TheDef->getLoc(), 882 "Invalid instruction mnemonic '" + Mnemonic + "'!"); 883 884 // Remove the first operand, it is tracked in the mnemonic field. 885 AsmOperands.erase(AsmOperands.begin()); 886 } 887 888 bool MatchableInfo::validate(StringRef CommentDelimiter, bool Hack) const { 889 // Reject matchables with no .s string. 890 if (AsmString.empty()) 891 PrintFatalError(TheDef->getLoc(), "instruction with empty asm string"); 892 893 // Reject any matchables with a newline in them, they should be marked 894 // isCodeGenOnly if they are pseudo instructions. 895 if (AsmString.find('\n') != std::string::npos) 896 PrintFatalError(TheDef->getLoc(), 897 "multiline instruction is not valid for the asmparser, " 898 "mark it isCodeGenOnly"); 899 900 // Remove comments from the asm string. We know that the asmstring only 901 // has one line. 902 if (!CommentDelimiter.empty() && 903 StringRef(AsmString).find(CommentDelimiter) != StringRef::npos) 904 PrintFatalError(TheDef->getLoc(), 905 "asmstring for instruction has comment character in it, " 906 "mark it isCodeGenOnly"); 907 908 // Reject matchables with operand modifiers, these aren't something we can 909 // handle, the target should be refactored to use operands instead of 910 // modifiers. 911 // 912 // Also, check for instructions which reference the operand multiple times; 913 // this implies a constraint we would not honor. 914 std::set<std::string> OperandNames; 915 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) { 916 StringRef Tok = AsmOperands[i].Token; 917 if (Tok[0] == '$' && Tok.find(':') != StringRef::npos) 918 PrintFatalError(TheDef->getLoc(), 919 "matchable with operand modifier '" + Tok + 920 "' not supported by asm matcher. Mark isCodeGenOnly!"); 921 922 // Verify that any operand is only mentioned once. 923 // We reject aliases and ignore instructions for now. 924 if (Tok[0] == '$' && !OperandNames.insert(Tok).second) { 925 if (!Hack) 926 PrintFatalError(TheDef->getLoc(), 927 "ERROR: matchable with tied operand '" + Tok + 928 "' can never be matched!"); 929 // FIXME: Should reject these. The ARM backend hits this with $lane in a 930 // bunch of instructions. It is unclear what the right answer is. 931 DEBUG({ 932 errs() << "warning: '" << TheDef->getName() << "': " 933 << "ignoring instruction with tied operand '" 934 << Tok << "'\n"; 935 }); 936 return false; 937 } 938 } 939 940 return true; 941 } 942 943 /// extractSingletonRegisterForAsmOperand - Extract singleton register, 944 /// if present, from specified token. 945 void MatchableInfo:: 946 extractSingletonRegisterForAsmOperand(unsigned OperandNo, 947 const AsmMatcherInfo &Info, 948 std::string &RegisterPrefix) { 949 StringRef Tok = AsmOperands[OperandNo].Token; 950 if (RegisterPrefix.empty()) { 951 std::string LoweredTok = Tok.lower(); 952 if (const CodeGenRegister *Reg = Info.Target.getRegisterByName(LoweredTok)) 953 AsmOperands[OperandNo].SingletonReg = Reg->TheDef; 954 return; 955 } 956 957 if (!Tok.startswith(RegisterPrefix)) 958 return; 959 960 StringRef RegName = Tok.substr(RegisterPrefix.size()); 961 if (const CodeGenRegister *Reg = Info.Target.getRegisterByName(RegName)) 962 AsmOperands[OperandNo].SingletonReg = Reg->TheDef; 963 964 // If there is no register prefix (i.e. "%" in "%eax"), then this may 965 // be some random non-register token, just ignore it. 966 return; 967 } 968 969 static std::string getEnumNameForToken(StringRef Str) { 970 std::string Res; 971 972 for (StringRef::iterator it = Str.begin(), ie = Str.end(); it != ie; ++it) { 973 switch (*it) { 974 case '*': Res += "_STAR_"; break; 975 case '%': Res += "_PCT_"; break; 976 case ':': Res += "_COLON_"; break; 977 case '!': Res += "_EXCLAIM_"; break; 978 case '.': Res += "_DOT_"; break; 979 case '<': Res += "_LT_"; break; 980 case '>': Res += "_GT_"; break; 981 default: 982 if ((*it >= 'A' && *it <= 'Z') || 983 (*it >= 'a' && *it <= 'z') || 984 (*it >= '0' && *it <= '9')) 985 Res += *it; 986 else 987 Res += "_" + utostr((unsigned) *it) + "_"; 988 } 989 } 990 991 return Res; 992 } 993 994 ClassInfo *AsmMatcherInfo::getTokenClass(StringRef Token) { 995 ClassInfo *&Entry = TokenClasses[Token]; 996 997 if (!Entry) { 998 Entry = new ClassInfo(); 999 Entry->Kind = ClassInfo::Token; 1000 Entry->ClassName = "Token"; 1001 Entry->Name = "MCK_" + getEnumNameForToken(Token); 1002 Entry->ValueName = Token; 1003 Entry->PredicateMethod = "<invalid>"; 1004 Entry->RenderMethod = "<invalid>"; 1005 Entry->ParserMethod = ""; 1006 Entry->DiagnosticType = ""; 1007 Classes.push_back(Entry); 1008 } 1009 1010 return Entry; 1011 } 1012 1013 ClassInfo * 1014 AsmMatcherInfo::getOperandClass(const CGIOperandList::OperandInfo &OI, 1015 int SubOpIdx) { 1016 Record *Rec = OI.Rec; 1017 if (SubOpIdx != -1) 1018 Rec = cast<DefInit>(OI.MIOperandInfo->getArg(SubOpIdx))->getDef(); 1019 return getOperandClass(Rec, SubOpIdx); 1020 } 1021 1022 ClassInfo * 1023 AsmMatcherInfo::getOperandClass(Record *Rec, int SubOpIdx) { 1024 if (Rec->isSubClassOf("RegisterOperand")) { 1025 // RegisterOperand may have an associated ParserMatchClass. If it does, 1026 // use it, else just fall back to the underlying register class. 1027 const RecordVal *R = Rec->getValue("ParserMatchClass"); 1028 if (!R || !R->getValue()) 1029 PrintFatalError("Record `" + Rec->getName() + 1030 "' does not have a ParserMatchClass!\n"); 1031 1032 if (DefInit *DI= dyn_cast<DefInit>(R->getValue())) { 1033 Record *MatchClass = DI->getDef(); 1034 if (ClassInfo *CI = AsmOperandClasses[MatchClass]) 1035 return CI; 1036 } 1037 1038 // No custom match class. Just use the register class. 1039 Record *ClassRec = Rec->getValueAsDef("RegClass"); 1040 if (!ClassRec) 1041 PrintFatalError(Rec->getLoc(), "RegisterOperand `" + Rec->getName() + 1042 "' has no associated register class!\n"); 1043 if (ClassInfo *CI = RegisterClassClasses[ClassRec]) 1044 return CI; 1045 PrintFatalError(Rec->getLoc(), "register class has no class info!"); 1046 } 1047 1048 1049 if (Rec->isSubClassOf("RegisterClass")) { 1050 if (ClassInfo *CI = RegisterClassClasses[Rec]) 1051 return CI; 1052 PrintFatalError(Rec->getLoc(), "register class has no class info!"); 1053 } 1054 1055 if (!Rec->isSubClassOf("Operand")) 1056 PrintFatalError(Rec->getLoc(), "Operand `" + Rec->getName() + 1057 "' does not derive from class Operand!\n"); 1058 Record *MatchClass = Rec->getValueAsDef("ParserMatchClass"); 1059 if (ClassInfo *CI = AsmOperandClasses[MatchClass]) 1060 return CI; 1061 1062 PrintFatalError(Rec->getLoc(), "operand has no match class!"); 1063 } 1064 1065 struct LessRegisterSet { 1066 bool operator() (const RegisterSet &LHS, const RegisterSet & RHS) const { 1067 // std::set<T> defines its own compariso "operator<", but it 1068 // performs a lexicographical comparison by T's innate comparison 1069 // for some reason. We don't want non-deterministic pointer 1070 // comparisons so use this instead. 1071 return std::lexicographical_compare(LHS.begin(), LHS.end(), 1072 RHS.begin(), RHS.end(), 1073 LessRecordByID()); 1074 } 1075 }; 1076 1077 void AsmMatcherInfo:: 1078 buildRegisterClasses(SmallPtrSet<Record*, 16> &SingletonRegisters) { 1079 const std::vector<CodeGenRegister*> &Registers = 1080 Target.getRegBank().getRegisters(); 1081 ArrayRef<CodeGenRegisterClass*> RegClassList = 1082 Target.getRegBank().getRegClasses(); 1083 1084 typedef std::set<RegisterSet, LessRegisterSet> RegisterSetSet; 1085 1086 // The register sets used for matching. 1087 RegisterSetSet RegisterSets; 1088 1089 // Gather the defined sets. 1090 for (ArrayRef<CodeGenRegisterClass*>::const_iterator it = 1091 RegClassList.begin(), ie = RegClassList.end(); it != ie; ++it) 1092 RegisterSets.insert(RegisterSet( 1093 (*it)->getOrder().begin(), (*it)->getOrder().end())); 1094 1095 // Add any required singleton sets. 1096 for (SmallPtrSet<Record*, 16>::iterator it = SingletonRegisters.begin(), 1097 ie = SingletonRegisters.end(); it != ie; ++it) { 1098 Record *Rec = *it; 1099 RegisterSets.insert(RegisterSet(&Rec, &Rec + 1)); 1100 } 1101 1102 // Introduce derived sets where necessary (when a register does not determine 1103 // a unique register set class), and build the mapping of registers to the set 1104 // they should classify to. 1105 std::map<Record*, RegisterSet> RegisterMap; 1106 for (std::vector<CodeGenRegister*>::const_iterator it = Registers.begin(), 1107 ie = Registers.end(); it != ie; ++it) { 1108 const CodeGenRegister &CGR = **it; 1109 // Compute the intersection of all sets containing this register. 1110 RegisterSet ContainingSet; 1111 1112 for (RegisterSetSet::iterator it = RegisterSets.begin(), 1113 ie = RegisterSets.end(); it != ie; ++it) { 1114 if (!it->count(CGR.TheDef)) 1115 continue; 1116 1117 if (ContainingSet.empty()) { 1118 ContainingSet = *it; 1119 continue; 1120 } 1121 1122 RegisterSet Tmp; 1123 std::swap(Tmp, ContainingSet); 1124 std::insert_iterator<RegisterSet> II(ContainingSet, 1125 ContainingSet.begin()); 1126 std::set_intersection(Tmp.begin(), Tmp.end(), it->begin(), it->end(), II, 1127 LessRecordByID()); 1128 } 1129 1130 if (!ContainingSet.empty()) { 1131 RegisterSets.insert(ContainingSet); 1132 RegisterMap.insert(std::make_pair(CGR.TheDef, ContainingSet)); 1133 } 1134 } 1135 1136 // Construct the register classes. 1137 std::map<RegisterSet, ClassInfo*, LessRegisterSet> RegisterSetClasses; 1138 unsigned Index = 0; 1139 for (RegisterSetSet::iterator it = RegisterSets.begin(), 1140 ie = RegisterSets.end(); it != ie; ++it, ++Index) { 1141 ClassInfo *CI = new ClassInfo(); 1142 CI->Kind = ClassInfo::RegisterClass0 + Index; 1143 CI->ClassName = "Reg" + utostr(Index); 1144 CI->Name = "MCK_Reg" + utostr(Index); 1145 CI->ValueName = ""; 1146 CI->PredicateMethod = ""; // unused 1147 CI->RenderMethod = "addRegOperands"; 1148 CI->Registers = *it; 1149 // FIXME: diagnostic type. 1150 CI->DiagnosticType = ""; 1151 Classes.push_back(CI); 1152 RegisterSetClasses.insert(std::make_pair(*it, CI)); 1153 } 1154 1155 // Find the superclasses; we could compute only the subgroup lattice edges, 1156 // but there isn't really a point. 1157 for (RegisterSetSet::iterator it = RegisterSets.begin(), 1158 ie = RegisterSets.end(); it != ie; ++it) { 1159 ClassInfo *CI = RegisterSetClasses[*it]; 1160 for (RegisterSetSet::iterator it2 = RegisterSets.begin(), 1161 ie2 = RegisterSets.end(); it2 != ie2; ++it2) 1162 if (*it != *it2 && 1163 std::includes(it2->begin(), it2->end(), it->begin(), it->end(), 1164 LessRecordByID())) 1165 CI->SuperClasses.push_back(RegisterSetClasses[*it2]); 1166 } 1167 1168 // Name the register classes which correspond to a user defined RegisterClass. 1169 for (ArrayRef<CodeGenRegisterClass*>::const_iterator 1170 it = RegClassList.begin(), ie = RegClassList.end(); it != ie; ++it) { 1171 const CodeGenRegisterClass &RC = **it; 1172 // Def will be NULL for non-user defined register classes. 1173 Record *Def = RC.getDef(); 1174 if (!Def) 1175 continue; 1176 ClassInfo *CI = RegisterSetClasses[RegisterSet(RC.getOrder().begin(), 1177 RC.getOrder().end())]; 1178 if (CI->ValueName.empty()) { 1179 CI->ClassName = RC.getName(); 1180 CI->Name = "MCK_" + RC.getName(); 1181 CI->ValueName = RC.getName(); 1182 } else 1183 CI->ValueName = CI->ValueName + "," + RC.getName(); 1184 1185 RegisterClassClasses.insert(std::make_pair(Def, CI)); 1186 } 1187 1188 // Populate the map for individual registers. 1189 for (std::map<Record*, RegisterSet>::iterator it = RegisterMap.begin(), 1190 ie = RegisterMap.end(); it != ie; ++it) 1191 RegisterClasses[it->first] = RegisterSetClasses[it->second]; 1192 1193 // Name the register classes which correspond to singleton registers. 1194 for (SmallPtrSet<Record*, 16>::iterator it = SingletonRegisters.begin(), 1195 ie = SingletonRegisters.end(); it != ie; ++it) { 1196 Record *Rec = *it; 1197 ClassInfo *CI = RegisterClasses[Rec]; 1198 assert(CI && "Missing singleton register class info!"); 1199 1200 if (CI->ValueName.empty()) { 1201 CI->ClassName = Rec->getName(); 1202 CI->Name = "MCK_" + Rec->getName(); 1203 CI->ValueName = Rec->getName(); 1204 } else 1205 CI->ValueName = CI->ValueName + "," + Rec->getName(); 1206 } 1207 } 1208 1209 void AsmMatcherInfo::buildOperandClasses() { 1210 std::vector<Record*> AsmOperands = 1211 Records.getAllDerivedDefinitions("AsmOperandClass"); 1212 1213 // Pre-populate AsmOperandClasses map. 1214 for (std::vector<Record*>::iterator it = AsmOperands.begin(), 1215 ie = AsmOperands.end(); it != ie; ++it) 1216 AsmOperandClasses[*it] = new ClassInfo(); 1217 1218 unsigned Index = 0; 1219 for (std::vector<Record*>::iterator it = AsmOperands.begin(), 1220 ie = AsmOperands.end(); it != ie; ++it, ++Index) { 1221 ClassInfo *CI = AsmOperandClasses[*it]; 1222 CI->Kind = ClassInfo::UserClass0 + Index; 1223 1224 ListInit *Supers = (*it)->getValueAsListInit("SuperClasses"); 1225 for (unsigned i = 0, e = Supers->getSize(); i != e; ++i) { 1226 DefInit *DI = dyn_cast<DefInit>(Supers->getElement(i)); 1227 if (!DI) { 1228 PrintError((*it)->getLoc(), "Invalid super class reference!"); 1229 continue; 1230 } 1231 1232 ClassInfo *SC = AsmOperandClasses[DI->getDef()]; 1233 if (!SC) 1234 PrintError((*it)->getLoc(), "Invalid super class reference!"); 1235 else 1236 CI->SuperClasses.push_back(SC); 1237 } 1238 CI->ClassName = (*it)->getValueAsString("Name"); 1239 CI->Name = "MCK_" + CI->ClassName; 1240 CI->ValueName = (*it)->getName(); 1241 1242 // Get or construct the predicate method name. 1243 Init *PMName = (*it)->getValueInit("PredicateMethod"); 1244 if (StringInit *SI = dyn_cast<StringInit>(PMName)) { 1245 CI->PredicateMethod = SI->getValue(); 1246 } else { 1247 assert(isa<UnsetInit>(PMName) && "Unexpected PredicateMethod field!"); 1248 CI->PredicateMethod = "is" + CI->ClassName; 1249 } 1250 1251 // Get or construct the render method name. 1252 Init *RMName = (*it)->getValueInit("RenderMethod"); 1253 if (StringInit *SI = dyn_cast<StringInit>(RMName)) { 1254 CI->RenderMethod = SI->getValue(); 1255 } else { 1256 assert(isa<UnsetInit>(RMName) && "Unexpected RenderMethod field!"); 1257 CI->RenderMethod = "add" + CI->ClassName + "Operands"; 1258 } 1259 1260 // Get the parse method name or leave it as empty. 1261 Init *PRMName = (*it)->getValueInit("ParserMethod"); 1262 if (StringInit *SI = dyn_cast<StringInit>(PRMName)) 1263 CI->ParserMethod = SI->getValue(); 1264 1265 // Get the diagnostic type or leave it as empty. 1266 // Get the parse method name or leave it as empty. 1267 Init *DiagnosticType = (*it)->getValueInit("DiagnosticType"); 1268 if (StringInit *SI = dyn_cast<StringInit>(DiagnosticType)) 1269 CI->DiagnosticType = SI->getValue(); 1270 1271 AsmOperandClasses[*it] = CI; 1272 Classes.push_back(CI); 1273 } 1274 } 1275 1276 AsmMatcherInfo::AsmMatcherInfo(Record *asmParser, 1277 CodeGenTarget &target, 1278 RecordKeeper &records) 1279 : Records(records), AsmParser(asmParser), Target(target) { 1280 } 1281 1282 /// buildOperandMatchInfo - Build the necessary information to handle user 1283 /// defined operand parsing methods. 1284 void AsmMatcherInfo::buildOperandMatchInfo() { 1285 1286 /// Map containing a mask with all operands indices that can be found for 1287 /// that class inside a instruction. 1288 typedef std::map<ClassInfo *, unsigned, less_ptr<ClassInfo>> OpClassMaskTy; 1289 OpClassMaskTy OpClassMask; 1290 1291 for (std::vector<MatchableInfo*>::const_iterator it = 1292 Matchables.begin(), ie = Matchables.end(); 1293 it != ie; ++it) { 1294 MatchableInfo &II = **it; 1295 OpClassMask.clear(); 1296 1297 // Keep track of all operands of this instructions which belong to the 1298 // same class. 1299 for (unsigned i = 0, e = II.AsmOperands.size(); i != e; ++i) { 1300 MatchableInfo::AsmOperand &Op = II.AsmOperands[i]; 1301 if (Op.Class->ParserMethod.empty()) 1302 continue; 1303 unsigned &OperandMask = OpClassMask[Op.Class]; 1304 OperandMask |= (1 << i); 1305 } 1306 1307 // Generate operand match info for each mnemonic/operand class pair. 1308 for (OpClassMaskTy::iterator iit = OpClassMask.begin(), 1309 iie = OpClassMask.end(); iit != iie; ++iit) { 1310 unsigned OpMask = iit->second; 1311 ClassInfo *CI = iit->first; 1312 OperandMatchInfo.push_back(OperandMatchEntry::create(&II, CI, OpMask)); 1313 } 1314 } 1315 } 1316 1317 void AsmMatcherInfo::buildInfo() { 1318 // Build information about all of the AssemblerPredicates. 1319 std::vector<Record*> AllPredicates = 1320 Records.getAllDerivedDefinitions("Predicate"); 1321 for (unsigned i = 0, e = AllPredicates.size(); i != e; ++i) { 1322 Record *Pred = AllPredicates[i]; 1323 // Ignore predicates that are not intended for the assembler. 1324 if (!Pred->getValueAsBit("AssemblerMatcherPredicate")) 1325 continue; 1326 1327 if (Pred->getName().empty()) 1328 PrintFatalError(Pred->getLoc(), "Predicate has no name!"); 1329 1330 unsigned FeatureNo = SubtargetFeatures.size(); 1331 SubtargetFeatures[Pred] = new SubtargetFeatureInfo(Pred, FeatureNo); 1332 DEBUG(SubtargetFeatures[Pred]->dump()); 1333 assert(FeatureNo < 32 && "Too many subtarget features!"); 1334 } 1335 1336 // Parse the instructions; we need to do this first so that we can gather the 1337 // singleton register classes. 1338 SmallPtrSet<Record*, 16> SingletonRegisters; 1339 unsigned VariantCount = Target.getAsmParserVariantCount(); 1340 for (unsigned VC = 0; VC != VariantCount; ++VC) { 1341 Record *AsmVariant = Target.getAsmParserVariant(VC); 1342 std::string CommentDelimiter = 1343 AsmVariant->getValueAsString("CommentDelimiter"); 1344 std::string RegisterPrefix = AsmVariant->getValueAsString("RegisterPrefix"); 1345 int AsmVariantNo = AsmVariant->getValueAsInt("Variant"); 1346 1347 for (CodeGenTarget::inst_iterator I = Target.inst_begin(), 1348 E = Target.inst_end(); I != E; ++I) { 1349 const CodeGenInstruction &CGI = **I; 1350 1351 // If the tblgen -match-prefix option is specified (for tblgen hackers), 1352 // filter the set of instructions we consider. 1353 if (!StringRef(CGI.TheDef->getName()).startswith(MatchPrefix)) 1354 continue; 1355 1356 // Ignore "codegen only" instructions. 1357 if (CGI.TheDef->getValueAsBit("isCodeGenOnly")) 1358 continue; 1359 1360 std::unique_ptr<MatchableInfo> II(new MatchableInfo(CGI)); 1361 1362 II->initialize(*this, SingletonRegisters, AsmVariantNo, RegisterPrefix); 1363 1364 // Ignore instructions which shouldn't be matched and diagnose invalid 1365 // instruction definitions with an error. 1366 if (!II->validate(CommentDelimiter, true)) 1367 continue; 1368 1369 // Ignore "Int_*" and "*_Int" instructions, which are internal aliases. 1370 // 1371 // FIXME: This is a total hack. 1372 if (StringRef(II->TheDef->getName()).startswith("Int_") || 1373 StringRef(II->TheDef->getName()).endswith("_Int")) 1374 continue; 1375 1376 Matchables.push_back(II.release()); 1377 } 1378 1379 // Parse all of the InstAlias definitions and stick them in the list of 1380 // matchables. 1381 std::vector<Record*> AllInstAliases = 1382 Records.getAllDerivedDefinitions("InstAlias"); 1383 for (unsigned i = 0, e = AllInstAliases.size(); i != e; ++i) { 1384 CodeGenInstAlias *Alias = 1385 new CodeGenInstAlias(AllInstAliases[i], AsmVariantNo, Target); 1386 1387 // If the tblgen -match-prefix option is specified (for tblgen hackers), 1388 // filter the set of instruction aliases we consider, based on the target 1389 // instruction. 1390 if (!StringRef(Alias->ResultInst->TheDef->getName()) 1391 .startswith( MatchPrefix)) 1392 continue; 1393 1394 std::unique_ptr<MatchableInfo> II(new MatchableInfo(Alias)); 1395 1396 II->initialize(*this, SingletonRegisters, AsmVariantNo, RegisterPrefix); 1397 1398 // Validate the alias definitions. 1399 II->validate(CommentDelimiter, false); 1400 1401 Matchables.push_back(II.release()); 1402 } 1403 } 1404 1405 // Build info for the register classes. 1406 buildRegisterClasses(SingletonRegisters); 1407 1408 // Build info for the user defined assembly operand classes. 1409 buildOperandClasses(); 1410 1411 // Build the information about matchables, now that we have fully formed 1412 // classes. 1413 std::vector<MatchableInfo*> NewMatchables; 1414 for (std::vector<MatchableInfo*>::iterator it = Matchables.begin(), 1415 ie = Matchables.end(); it != ie; ++it) { 1416 MatchableInfo *II = *it; 1417 1418 // Parse the tokens after the mnemonic. 1419 // Note: buildInstructionOperandReference may insert new AsmOperands, so 1420 // don't precompute the loop bound. 1421 for (unsigned i = 0; i != II->AsmOperands.size(); ++i) { 1422 MatchableInfo::AsmOperand &Op = II->AsmOperands[i]; 1423 StringRef Token = Op.Token; 1424 1425 // Check for singleton registers. 1426 if (Record *RegRecord = II->AsmOperands[i].SingletonReg) { 1427 Op.Class = RegisterClasses[RegRecord]; 1428 assert(Op.Class && Op.Class->Registers.size() == 1 && 1429 "Unexpected class for singleton register"); 1430 continue; 1431 } 1432 1433 // Check for simple tokens. 1434 if (Token[0] != '$') { 1435 Op.Class = getTokenClass(Token); 1436 continue; 1437 } 1438 1439 if (Token.size() > 1 && isdigit(Token[1])) { 1440 Op.Class = getTokenClass(Token); 1441 continue; 1442 } 1443 1444 // Otherwise this is an operand reference. 1445 StringRef OperandName; 1446 if (Token[1] == '{') 1447 OperandName = Token.substr(2, Token.size() - 3); 1448 else 1449 OperandName = Token.substr(1); 1450 1451 if (II->DefRec.is<const CodeGenInstruction*>()) 1452 buildInstructionOperandReference(II, OperandName, i); 1453 else 1454 buildAliasOperandReference(II, OperandName, Op); 1455 } 1456 1457 if (II->DefRec.is<const CodeGenInstruction*>()) { 1458 II->buildInstructionResultOperands(); 1459 // If the instruction has a two-operand alias, build up the 1460 // matchable here. We'll add them in bulk at the end to avoid 1461 // confusing this loop. 1462 std::string Constraint = 1463 II->TheDef->getValueAsString("TwoOperandAliasConstraint"); 1464 if (Constraint != "") { 1465 // Start by making a copy of the original matchable. 1466 std::unique_ptr<MatchableInfo> AliasII(new MatchableInfo(*II)); 1467 1468 // Adjust it to be a two-operand alias. 1469 AliasII->formTwoOperandAlias(Constraint); 1470 1471 // Add the alias to the matchables list. 1472 NewMatchables.push_back(AliasII.release()); 1473 } 1474 } else 1475 II->buildAliasResultOperands(); 1476 } 1477 if (!NewMatchables.empty()) 1478 Matchables.insert(Matchables.end(), NewMatchables.begin(), 1479 NewMatchables.end()); 1480 1481 // Process token alias definitions and set up the associated superclass 1482 // information. 1483 std::vector<Record*> AllTokenAliases = 1484 Records.getAllDerivedDefinitions("TokenAlias"); 1485 for (unsigned i = 0, e = AllTokenAliases.size(); i != e; ++i) { 1486 Record *Rec = AllTokenAliases[i]; 1487 ClassInfo *FromClass = getTokenClass(Rec->getValueAsString("FromToken")); 1488 ClassInfo *ToClass = getTokenClass(Rec->getValueAsString("ToToken")); 1489 if (FromClass == ToClass) 1490 PrintFatalError(Rec->getLoc(), 1491 "error: Destination value identical to source value."); 1492 FromClass->SuperClasses.push_back(ToClass); 1493 } 1494 1495 // Reorder classes so that classes precede super classes. 1496 std::sort(Classes.begin(), Classes.end(), less_ptr<ClassInfo>()); 1497 } 1498 1499 /// buildInstructionOperandReference - The specified operand is a reference to a 1500 /// named operand such as $src. Resolve the Class and OperandInfo pointers. 1501 void AsmMatcherInfo:: 1502 buildInstructionOperandReference(MatchableInfo *II, 1503 StringRef OperandName, 1504 unsigned AsmOpIdx) { 1505 const CodeGenInstruction &CGI = *II->DefRec.get<const CodeGenInstruction*>(); 1506 const CGIOperandList &Operands = CGI.Operands; 1507 MatchableInfo::AsmOperand *Op = &II->AsmOperands[AsmOpIdx]; 1508 1509 // Map this token to an operand. 1510 unsigned Idx; 1511 if (!Operands.hasOperandNamed(OperandName, Idx)) 1512 PrintFatalError(II->TheDef->getLoc(), 1513 "error: unable to find operand: '" + OperandName + "'"); 1514 1515 // If the instruction operand has multiple suboperands, but the parser 1516 // match class for the asm operand is still the default "ImmAsmOperand", 1517 // then handle each suboperand separately. 1518 if (Op->SubOpIdx == -1 && Operands[Idx].MINumOperands > 1) { 1519 Record *Rec = Operands[Idx].Rec; 1520 assert(Rec->isSubClassOf("Operand") && "Unexpected operand!"); 1521 Record *MatchClass = Rec->getValueAsDef("ParserMatchClass"); 1522 if (MatchClass && MatchClass->getValueAsString("Name") == "Imm") { 1523 // Insert remaining suboperands after AsmOpIdx in II->AsmOperands. 1524 StringRef Token = Op->Token; // save this in case Op gets moved 1525 for (unsigned SI = 1, SE = Operands[Idx].MINumOperands; SI != SE; ++SI) { 1526 MatchableInfo::AsmOperand NewAsmOp(Token); 1527 NewAsmOp.SubOpIdx = SI; 1528 II->AsmOperands.insert(II->AsmOperands.begin()+AsmOpIdx+SI, NewAsmOp); 1529 } 1530 // Replace Op with first suboperand. 1531 Op = &II->AsmOperands[AsmOpIdx]; // update the pointer in case it moved 1532 Op->SubOpIdx = 0; 1533 } 1534 } 1535 1536 // Set up the operand class. 1537 Op->Class = getOperandClass(Operands[Idx], Op->SubOpIdx); 1538 1539 // If the named operand is tied, canonicalize it to the untied operand. 1540 // For example, something like: 1541 // (outs GPR:$dst), (ins GPR:$src) 1542 // with an asmstring of 1543 // "inc $src" 1544 // we want to canonicalize to: 1545 // "inc $dst" 1546 // so that we know how to provide the $dst operand when filling in the result. 1547 int OITied = -1; 1548 if (Operands[Idx].MINumOperands == 1) 1549 OITied = Operands[Idx].getTiedRegister(); 1550 if (OITied != -1) { 1551 // The tied operand index is an MIOperand index, find the operand that 1552 // contains it. 1553 std::pair<unsigned, unsigned> Idx = Operands.getSubOperandNumber(OITied); 1554 OperandName = Operands[Idx.first].Name; 1555 Op->SubOpIdx = Idx.second; 1556 } 1557 1558 Op->SrcOpName = OperandName; 1559 } 1560 1561 /// buildAliasOperandReference - When parsing an operand reference out of the 1562 /// matching string (e.g. "movsx $src, $dst"), determine what the class of the 1563 /// operand reference is by looking it up in the result pattern definition. 1564 void AsmMatcherInfo::buildAliasOperandReference(MatchableInfo *II, 1565 StringRef OperandName, 1566 MatchableInfo::AsmOperand &Op) { 1567 const CodeGenInstAlias &CGA = *II->DefRec.get<const CodeGenInstAlias*>(); 1568 1569 // Set up the operand class. 1570 for (unsigned i = 0, e = CGA.ResultOperands.size(); i != e; ++i) 1571 if (CGA.ResultOperands[i].isRecord() && 1572 CGA.ResultOperands[i].getName() == OperandName) { 1573 // It's safe to go with the first one we find, because CodeGenInstAlias 1574 // validates that all operands with the same name have the same record. 1575 Op.SubOpIdx = CGA.ResultInstOperandIndex[i].second; 1576 // Use the match class from the Alias definition, not the 1577 // destination instruction, as we may have an immediate that's 1578 // being munged by the match class. 1579 Op.Class = getOperandClass(CGA.ResultOperands[i].getRecord(), 1580 Op.SubOpIdx); 1581 Op.SrcOpName = OperandName; 1582 return; 1583 } 1584 1585 PrintFatalError(II->TheDef->getLoc(), 1586 "error: unable to find operand: '" + OperandName + "'"); 1587 } 1588 1589 void MatchableInfo::buildInstructionResultOperands() { 1590 const CodeGenInstruction *ResultInst = getResultInst(); 1591 1592 // Loop over all operands of the result instruction, determining how to 1593 // populate them. 1594 for (unsigned i = 0, e = ResultInst->Operands.size(); i != e; ++i) { 1595 const CGIOperandList::OperandInfo &OpInfo = ResultInst->Operands[i]; 1596 1597 // If this is a tied operand, just copy from the previously handled operand. 1598 int TiedOp = -1; 1599 if (OpInfo.MINumOperands == 1) 1600 TiedOp = OpInfo.getTiedRegister(); 1601 if (TiedOp != -1) { 1602 ResOperands.push_back(ResOperand::getTiedOp(TiedOp)); 1603 continue; 1604 } 1605 1606 // Find out what operand from the asmparser this MCInst operand comes from. 1607 int SrcOperand = findAsmOperandNamed(OpInfo.Name); 1608 if (OpInfo.Name.empty() || SrcOperand == -1) { 1609 // This may happen for operands that are tied to a suboperand of a 1610 // complex operand. Simply use a dummy value here; nobody should 1611 // use this operand slot. 1612 // FIXME: The long term goal is for the MCOperand list to not contain 1613 // tied operands at all. 1614 ResOperands.push_back(ResOperand::getImmOp(0)); 1615 continue; 1616 } 1617 1618 // Check if the one AsmOperand populates the entire operand. 1619 unsigned NumOperands = OpInfo.MINumOperands; 1620 if (AsmOperands[SrcOperand].SubOpIdx == -1) { 1621 ResOperands.push_back(ResOperand::getRenderedOp(SrcOperand, NumOperands)); 1622 continue; 1623 } 1624 1625 // Add a separate ResOperand for each suboperand. 1626 for (unsigned AI = 0; AI < NumOperands; ++AI) { 1627 assert(AsmOperands[SrcOperand+AI].SubOpIdx == (int)AI && 1628 AsmOperands[SrcOperand+AI].SrcOpName == OpInfo.Name && 1629 "unexpected AsmOperands for suboperands"); 1630 ResOperands.push_back(ResOperand::getRenderedOp(SrcOperand + AI, 1)); 1631 } 1632 } 1633 } 1634 1635 void MatchableInfo::buildAliasResultOperands() { 1636 const CodeGenInstAlias &CGA = *DefRec.get<const CodeGenInstAlias*>(); 1637 const CodeGenInstruction *ResultInst = getResultInst(); 1638 1639 // Loop over all operands of the result instruction, determining how to 1640 // populate them. 1641 unsigned AliasOpNo = 0; 1642 unsigned LastOpNo = CGA.ResultInstOperandIndex.size(); 1643 for (unsigned i = 0, e = ResultInst->Operands.size(); i != e; ++i) { 1644 const CGIOperandList::OperandInfo *OpInfo = &ResultInst->Operands[i]; 1645 1646 // If this is a tied operand, just copy from the previously handled operand. 1647 int TiedOp = -1; 1648 if (OpInfo->MINumOperands == 1) 1649 TiedOp = OpInfo->getTiedRegister(); 1650 if (TiedOp != -1) { 1651 ResOperands.push_back(ResOperand::getTiedOp(TiedOp)); 1652 continue; 1653 } 1654 1655 // Handle all the suboperands for this operand. 1656 const std::string &OpName = OpInfo->Name; 1657 for ( ; AliasOpNo < LastOpNo && 1658 CGA.ResultInstOperandIndex[AliasOpNo].first == i; ++AliasOpNo) { 1659 int SubIdx = CGA.ResultInstOperandIndex[AliasOpNo].second; 1660 1661 // Find out what operand from the asmparser that this MCInst operand 1662 // comes from. 1663 switch (CGA.ResultOperands[AliasOpNo].Kind) { 1664 case CodeGenInstAlias::ResultOperand::K_Record: { 1665 StringRef Name = CGA.ResultOperands[AliasOpNo].getName(); 1666 int SrcOperand = findAsmOperand(Name, SubIdx); 1667 if (SrcOperand == -1) 1668 PrintFatalError(TheDef->getLoc(), "Instruction '" + 1669 TheDef->getName() + "' has operand '" + OpName + 1670 "' that doesn't appear in asm string!"); 1671 unsigned NumOperands = (SubIdx == -1 ? OpInfo->MINumOperands : 1); 1672 ResOperands.push_back(ResOperand::getRenderedOp(SrcOperand, 1673 NumOperands)); 1674 break; 1675 } 1676 case CodeGenInstAlias::ResultOperand::K_Imm: { 1677 int64_t ImmVal = CGA.ResultOperands[AliasOpNo].getImm(); 1678 ResOperands.push_back(ResOperand::getImmOp(ImmVal)); 1679 break; 1680 } 1681 case CodeGenInstAlias::ResultOperand::K_Reg: { 1682 Record *Reg = CGA.ResultOperands[AliasOpNo].getRegister(); 1683 ResOperands.push_back(ResOperand::getRegOp(Reg)); 1684 break; 1685 } 1686 } 1687 } 1688 } 1689 } 1690 1691 static unsigned getConverterOperandID(const std::string &Name, 1692 SetVector<std::string> &Table, 1693 bool &IsNew) { 1694 IsNew = Table.insert(Name); 1695 1696 unsigned ID = IsNew ? Table.size() - 1 : 1697 std::find(Table.begin(), Table.end(), Name) - Table.begin(); 1698 1699 assert(ID < Table.size()); 1700 1701 return ID; 1702 } 1703 1704 1705 static void emitConvertFuncs(CodeGenTarget &Target, StringRef ClassName, 1706 std::vector<MatchableInfo*> &Infos, 1707 raw_ostream &OS) { 1708 SetVector<std::string> OperandConversionKinds; 1709 SetVector<std::string> InstructionConversionKinds; 1710 std::vector<std::vector<uint8_t> > ConversionTable; 1711 size_t MaxRowLength = 2; // minimum is custom converter plus terminator. 1712 1713 // TargetOperandClass - This is the target's operand class, like X86Operand. 1714 std::string TargetOperandClass = Target.getName() + "Operand"; 1715 1716 // Write the convert function to a separate stream, so we can drop it after 1717 // the enum. We'll build up the conversion handlers for the individual 1718 // operand types opportunistically as we encounter them. 1719 std::string ConvertFnBody; 1720 raw_string_ostream CvtOS(ConvertFnBody); 1721 // Start the unified conversion function. 1722 CvtOS << "void " << Target.getName() << ClassName << "::\n" 1723 << "convertToMCInst(unsigned Kind, MCInst &Inst, " 1724 << "unsigned Opcode,\n" 1725 << " const SmallVectorImpl<MCParsedAsmOperand*" 1726 << "> &Operands) {\n" 1727 << " assert(Kind < CVT_NUM_SIGNATURES && \"Invalid signature!\");\n" 1728 << " const uint8_t *Converter = ConversionTable[Kind];\n" 1729 << " Inst.setOpcode(Opcode);\n" 1730 << " for (const uint8_t *p = Converter; *p; p+= 2) {\n" 1731 << " switch (*p) {\n" 1732 << " default: llvm_unreachable(\"invalid conversion entry!\");\n" 1733 << " case CVT_Reg:\n" 1734 << " static_cast<" << TargetOperandClass 1735 << "*>(Operands[*(p + 1)])->addRegOperands(Inst, 1);\n" 1736 << " break;\n" 1737 << " case CVT_Tied:\n" 1738 << " Inst.addOperand(Inst.getOperand(*(p + 1)));\n" 1739 << " break;\n"; 1740 1741 std::string OperandFnBody; 1742 raw_string_ostream OpOS(OperandFnBody); 1743 // Start the operand number lookup function. 1744 OpOS << "void " << Target.getName() << ClassName << "::\n" 1745 << "convertToMapAndConstraints(unsigned Kind,\n"; 1746 OpOS.indent(27); 1747 OpOS << "const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {\n" 1748 << " assert(Kind < CVT_NUM_SIGNATURES && \"Invalid signature!\");\n" 1749 << " unsigned NumMCOperands = 0;\n" 1750 << " const uint8_t *Converter = ConversionTable[Kind];\n" 1751 << " for (const uint8_t *p = Converter; *p; p+= 2) {\n" 1752 << " switch (*p) {\n" 1753 << " default: llvm_unreachable(\"invalid conversion entry!\");\n" 1754 << " case CVT_Reg:\n" 1755 << " Operands[*(p + 1)]->setMCOperandNum(NumMCOperands);\n" 1756 << " Operands[*(p + 1)]->setConstraint(\"r\");\n" 1757 << " ++NumMCOperands;\n" 1758 << " break;\n" 1759 << " case CVT_Tied:\n" 1760 << " ++NumMCOperands;\n" 1761 << " break;\n"; 1762 1763 // Pre-populate the operand conversion kinds with the standard always 1764 // available entries. 1765 OperandConversionKinds.insert("CVT_Done"); 1766 OperandConversionKinds.insert("CVT_Reg"); 1767 OperandConversionKinds.insert("CVT_Tied"); 1768 enum { CVT_Done, CVT_Reg, CVT_Tied }; 1769 1770 for (std::vector<MatchableInfo*>::const_iterator it = Infos.begin(), 1771 ie = Infos.end(); it != ie; ++it) { 1772 MatchableInfo &II = **it; 1773 1774 // Check if we have a custom match function. 1775 std::string AsmMatchConverter = 1776 II.getResultInst()->TheDef->getValueAsString("AsmMatchConverter"); 1777 if (!AsmMatchConverter.empty()) { 1778 std::string Signature = "ConvertCustom_" + AsmMatchConverter; 1779 II.ConversionFnKind = Signature; 1780 1781 // Check if we have already generated this signature. 1782 if (!InstructionConversionKinds.insert(Signature)) 1783 continue; 1784 1785 // Remember this converter for the kind enum. 1786 unsigned KindID = OperandConversionKinds.size(); 1787 OperandConversionKinds.insert("CVT_" + 1788 getEnumNameForToken(AsmMatchConverter)); 1789 1790 // Add the converter row for this instruction. 1791 ConversionTable.push_back(std::vector<uint8_t>()); 1792 ConversionTable.back().push_back(KindID); 1793 ConversionTable.back().push_back(CVT_Done); 1794 1795 // Add the handler to the conversion driver function. 1796 CvtOS << " case CVT_" 1797 << getEnumNameForToken(AsmMatchConverter) << ":\n" 1798 << " " << AsmMatchConverter << "(Inst, Operands);\n" 1799 << " break;\n"; 1800 1801 // FIXME: Handle the operand number lookup for custom match functions. 1802 continue; 1803 } 1804 1805 // Build the conversion function signature. 1806 std::string Signature = "Convert"; 1807 1808 std::vector<uint8_t> ConversionRow; 1809 1810 // Compute the convert enum and the case body. 1811 MaxRowLength = std::max(MaxRowLength, II.ResOperands.size()*2 + 1 ); 1812 1813 for (unsigned i = 0, e = II.ResOperands.size(); i != e; ++i) { 1814 const MatchableInfo::ResOperand &OpInfo = II.ResOperands[i]; 1815 1816 // Generate code to populate each result operand. 1817 switch (OpInfo.Kind) { 1818 case MatchableInfo::ResOperand::RenderAsmOperand: { 1819 // This comes from something we parsed. 1820 MatchableInfo::AsmOperand &Op = II.AsmOperands[OpInfo.AsmOperandNum]; 1821 1822 // Registers are always converted the same, don't duplicate the 1823 // conversion function based on them. 1824 Signature += "__"; 1825 std::string Class; 1826 Class = Op.Class->isRegisterClass() ? "Reg" : Op.Class->ClassName; 1827 Signature += Class; 1828 Signature += utostr(OpInfo.MINumOperands); 1829 Signature += "_" + itostr(OpInfo.AsmOperandNum); 1830 1831 // Add the conversion kind, if necessary, and get the associated ID 1832 // the index of its entry in the vector). 1833 std::string Name = "CVT_" + (Op.Class->isRegisterClass() ? "Reg" : 1834 Op.Class->RenderMethod); 1835 Name = getEnumNameForToken(Name); 1836 1837 bool IsNewConverter = false; 1838 unsigned ID = getConverterOperandID(Name, OperandConversionKinds, 1839 IsNewConverter); 1840 1841 // Add the operand entry to the instruction kind conversion row. 1842 ConversionRow.push_back(ID); 1843 ConversionRow.push_back(OpInfo.AsmOperandNum + 1); 1844 1845 if (!IsNewConverter) 1846 break; 1847 1848 // This is a new operand kind. Add a handler for it to the 1849 // converter driver. 1850 CvtOS << " case " << Name << ":\n" 1851 << " static_cast<" << TargetOperandClass 1852 << "*>(Operands[*(p + 1)])->" 1853 << Op.Class->RenderMethod << "(Inst, " << OpInfo.MINumOperands 1854 << ");\n" 1855 << " break;\n"; 1856 1857 // Add a handler for the operand number lookup. 1858 OpOS << " case " << Name << ":\n" 1859 << " Operands[*(p + 1)]->setMCOperandNum(NumMCOperands);\n"; 1860 1861 if (Op.Class->isRegisterClass()) 1862 OpOS << " Operands[*(p + 1)]->setConstraint(\"r\");\n"; 1863 else 1864 OpOS << " Operands[*(p + 1)]->setConstraint(\"m\");\n"; 1865 OpOS << " NumMCOperands += " << OpInfo.MINumOperands << ";\n" 1866 << " break;\n"; 1867 break; 1868 } 1869 case MatchableInfo::ResOperand::TiedOperand: { 1870 // If this operand is tied to a previous one, just copy the MCInst 1871 // operand from the earlier one.We can only tie single MCOperand values. 1872 assert(OpInfo.MINumOperands == 1 && "Not a singular MCOperand"); 1873 unsigned TiedOp = OpInfo.TiedOperandNum; 1874 assert(i > TiedOp && "Tied operand precedes its target!"); 1875 Signature += "__Tie" + utostr(TiedOp); 1876 ConversionRow.push_back(CVT_Tied); 1877 ConversionRow.push_back(TiedOp); 1878 break; 1879 } 1880 case MatchableInfo::ResOperand::ImmOperand: { 1881 int64_t Val = OpInfo.ImmVal; 1882 std::string Ty = "imm_" + itostr(Val); 1883 Signature += "__" + Ty; 1884 1885 std::string Name = "CVT_" + Ty; 1886 bool IsNewConverter = false; 1887 unsigned ID = getConverterOperandID(Name, OperandConversionKinds, 1888 IsNewConverter); 1889 // Add the operand entry to the instruction kind conversion row. 1890 ConversionRow.push_back(ID); 1891 ConversionRow.push_back(0); 1892 1893 if (!IsNewConverter) 1894 break; 1895 1896 CvtOS << " case " << Name << ":\n" 1897 << " Inst.addOperand(MCOperand::CreateImm(" << Val << "));\n" 1898 << " break;\n"; 1899 1900 OpOS << " case " << Name << ":\n" 1901 << " Operands[*(p + 1)]->setMCOperandNum(NumMCOperands);\n" 1902 << " Operands[*(p + 1)]->setConstraint(\"\");\n" 1903 << " ++NumMCOperands;\n" 1904 << " break;\n"; 1905 break; 1906 } 1907 case MatchableInfo::ResOperand::RegOperand: { 1908 std::string Reg, Name; 1909 if (!OpInfo.Register) { 1910 Name = "reg0"; 1911 Reg = "0"; 1912 } else { 1913 Reg = getQualifiedName(OpInfo.Register); 1914 Name = "reg" + OpInfo.Register->getName(); 1915 } 1916 Signature += "__" + Name; 1917 Name = "CVT_" + Name; 1918 bool IsNewConverter = false; 1919 unsigned ID = getConverterOperandID(Name, OperandConversionKinds, 1920 IsNewConverter); 1921 // Add the operand entry to the instruction kind conversion row. 1922 ConversionRow.push_back(ID); 1923 ConversionRow.push_back(0); 1924 1925 if (!IsNewConverter) 1926 break; 1927 CvtOS << " case " << Name << ":\n" 1928 << " Inst.addOperand(MCOperand::CreateReg(" << Reg << "));\n" 1929 << " break;\n"; 1930 1931 OpOS << " case " << Name << ":\n" 1932 << " Operands[*(p + 1)]->setMCOperandNum(NumMCOperands);\n" 1933 << " Operands[*(p + 1)]->setConstraint(\"m\");\n" 1934 << " ++NumMCOperands;\n" 1935 << " break;\n"; 1936 } 1937 } 1938 } 1939 1940 // If there were no operands, add to the signature to that effect 1941 if (Signature == "Convert") 1942 Signature += "_NoOperands"; 1943 1944 II.ConversionFnKind = Signature; 1945 1946 // Save the signature. If we already have it, don't add a new row 1947 // to the table. 1948 if (!InstructionConversionKinds.insert(Signature)) 1949 continue; 1950 1951 // Add the row to the table. 1952 ConversionTable.push_back(ConversionRow); 1953 } 1954 1955 // Finish up the converter driver function. 1956 CvtOS << " }\n }\n}\n\n"; 1957 1958 // Finish up the operand number lookup function. 1959 OpOS << " }\n }\n}\n\n"; 1960 1961 OS << "namespace {\n"; 1962 1963 // Output the operand conversion kind enum. 1964 OS << "enum OperatorConversionKind {\n"; 1965 for (unsigned i = 0, e = OperandConversionKinds.size(); i != e; ++i) 1966 OS << " " << OperandConversionKinds[i] << ",\n"; 1967 OS << " CVT_NUM_CONVERTERS\n"; 1968 OS << "};\n\n"; 1969 1970 // Output the instruction conversion kind enum. 1971 OS << "enum InstructionConversionKind {\n"; 1972 for (SetVector<std::string>::const_iterator 1973 i = InstructionConversionKinds.begin(), 1974 e = InstructionConversionKinds.end(); i != e; ++i) 1975 OS << " " << *i << ",\n"; 1976 OS << " CVT_NUM_SIGNATURES\n"; 1977 OS << "};\n\n"; 1978 1979 1980 OS << "} // end anonymous namespace\n\n"; 1981 1982 // Output the conversion table. 1983 OS << "static const uint8_t ConversionTable[CVT_NUM_SIGNATURES][" 1984 << MaxRowLength << "] = {\n"; 1985 1986 for (unsigned Row = 0, ERow = ConversionTable.size(); Row != ERow; ++Row) { 1987 assert(ConversionTable[Row].size() % 2 == 0 && "bad conversion row!"); 1988 OS << " // " << InstructionConversionKinds[Row] << "\n"; 1989 OS << " { "; 1990 for (unsigned i = 0, e = ConversionTable[Row].size(); i != e; i += 2) 1991 OS << OperandConversionKinds[ConversionTable[Row][i]] << ", " 1992 << (unsigned)(ConversionTable[Row][i + 1]) << ", "; 1993 OS << "CVT_Done },\n"; 1994 } 1995 1996 OS << "};\n\n"; 1997 1998 // Spit out the conversion driver function. 1999 OS << CvtOS.str(); 2000 2001 // Spit out the operand number lookup function. 2002 OS << OpOS.str(); 2003 } 2004 2005 /// emitMatchClassEnumeration - Emit the enumeration for match class kinds. 2006 static void emitMatchClassEnumeration(CodeGenTarget &Target, 2007 std::vector<ClassInfo*> &Infos, 2008 raw_ostream &OS) { 2009 OS << "namespace {\n\n"; 2010 2011 OS << "/// MatchClassKind - The kinds of classes which participate in\n" 2012 << "/// instruction matching.\n"; 2013 OS << "enum MatchClassKind {\n"; 2014 OS << " InvalidMatchClass = 0,\n"; 2015 for (std::vector<ClassInfo*>::iterator it = Infos.begin(), 2016 ie = Infos.end(); it != ie; ++it) { 2017 ClassInfo &CI = **it; 2018 OS << " " << CI.Name << ", // "; 2019 if (CI.Kind == ClassInfo::Token) { 2020 OS << "'" << CI.ValueName << "'\n"; 2021 } else if (CI.isRegisterClass()) { 2022 if (!CI.ValueName.empty()) 2023 OS << "register class '" << CI.ValueName << "'\n"; 2024 else 2025 OS << "derived register class\n"; 2026 } else { 2027 OS << "user defined class '" << CI.ValueName << "'\n"; 2028 } 2029 } 2030 OS << " NumMatchClassKinds\n"; 2031 OS << "};\n\n"; 2032 2033 OS << "}\n\n"; 2034 } 2035 2036 /// emitValidateOperandClass - Emit the function to validate an operand class. 2037 static void emitValidateOperandClass(AsmMatcherInfo &Info, 2038 raw_ostream &OS) { 2039 OS << "static unsigned validateOperandClass(MCParsedAsmOperand *GOp, " 2040 << "MatchClassKind Kind) {\n"; 2041 OS << " " << Info.Target.getName() << "Operand &Operand = *(" 2042 << Info.Target.getName() << "Operand*)GOp;\n"; 2043 2044 // The InvalidMatchClass is not to match any operand. 2045 OS << " if (Kind == InvalidMatchClass)\n"; 2046 OS << " return MCTargetAsmParser::Match_InvalidOperand;\n\n"; 2047 2048 // Check for Token operands first. 2049 // FIXME: Use a more specific diagnostic type. 2050 OS << " if (Operand.isToken())\n"; 2051 OS << " return isSubclass(matchTokenString(Operand.getToken()), Kind) ?\n" 2052 << " MCTargetAsmParser::Match_Success :\n" 2053 << " MCTargetAsmParser::Match_InvalidOperand;\n\n"; 2054 2055 // Check the user classes. We don't care what order since we're only 2056 // actually matching against one of them. 2057 for (std::vector<ClassInfo*>::iterator it = Info.Classes.begin(), 2058 ie = Info.Classes.end(); it != ie; ++it) { 2059 ClassInfo &CI = **it; 2060 2061 if (!CI.isUserClass()) 2062 continue; 2063 2064 OS << " // '" << CI.ClassName << "' class\n"; 2065 OS << " if (Kind == " << CI.Name << ") {\n"; 2066 OS << " if (Operand." << CI.PredicateMethod << "())\n"; 2067 OS << " return MCTargetAsmParser::Match_Success;\n"; 2068 if (!CI.DiagnosticType.empty()) 2069 OS << " return " << Info.Target.getName() << "AsmParser::Match_" 2070 << CI.DiagnosticType << ";\n"; 2071 OS << " }\n\n"; 2072 } 2073 2074 // Check for register operands, including sub-classes. 2075 OS << " if (Operand.isReg()) {\n"; 2076 OS << " MatchClassKind OpKind;\n"; 2077 OS << " switch (Operand.getReg()) {\n"; 2078 OS << " default: OpKind = InvalidMatchClass; break;\n"; 2079 for (AsmMatcherInfo::RegisterClassesTy::iterator 2080 it = Info.RegisterClasses.begin(), ie = Info.RegisterClasses.end(); 2081 it != ie; ++it) 2082 OS << " case " << Info.Target.getName() << "::" 2083 << it->first->getName() << ": OpKind = " << it->second->Name 2084 << "; break;\n"; 2085 OS << " }\n"; 2086 OS << " return isSubclass(OpKind, Kind) ? " 2087 << "MCTargetAsmParser::Match_Success :\n " 2088 << " MCTargetAsmParser::Match_InvalidOperand;\n }\n\n"; 2089 2090 // Generic fallthrough match failure case for operands that don't have 2091 // specialized diagnostic types. 2092 OS << " return MCTargetAsmParser::Match_InvalidOperand;\n"; 2093 OS << "}\n\n"; 2094 } 2095 2096 /// emitIsSubclass - Emit the subclass predicate function. 2097 static void emitIsSubclass(CodeGenTarget &Target, 2098 std::vector<ClassInfo*> &Infos, 2099 raw_ostream &OS) { 2100 OS << "/// isSubclass - Compute whether \\p A is a subclass of \\p B.\n"; 2101 OS << "static bool isSubclass(MatchClassKind A, MatchClassKind B) {\n"; 2102 OS << " if (A == B)\n"; 2103 OS << " return true;\n\n"; 2104 2105 std::string OStr; 2106 raw_string_ostream SS(OStr); 2107 unsigned Count = 0; 2108 SS << " switch (A) {\n"; 2109 SS << " default:\n"; 2110 SS << " return false;\n"; 2111 for (std::vector<ClassInfo*>::iterator it = Infos.begin(), 2112 ie = Infos.end(); it != ie; ++it) { 2113 ClassInfo &A = **it; 2114 2115 std::vector<StringRef> SuperClasses; 2116 for (std::vector<ClassInfo*>::iterator it = Infos.begin(), 2117 ie = Infos.end(); it != ie; ++it) { 2118 ClassInfo &B = **it; 2119 2120 if (&A != &B && A.isSubsetOf(B)) 2121 SuperClasses.push_back(B.Name); 2122 } 2123 2124 if (SuperClasses.empty()) 2125 continue; 2126 ++Count; 2127 2128 SS << "\n case " << A.Name << ":\n"; 2129 2130 if (SuperClasses.size() == 1) { 2131 SS << " return B == " << SuperClasses.back().str() << ";\n"; 2132 continue; 2133 } 2134 2135 if (!SuperClasses.empty()) { 2136 SS << " switch (B) {\n"; 2137 SS << " default: return false;\n"; 2138 for (unsigned i = 0, e = SuperClasses.size(); i != e; ++i) 2139 SS << " case " << SuperClasses[i].str() << ": return true;\n"; 2140 SS << " }\n"; 2141 } else { 2142 // No case statement to emit 2143 SS << " return false;\n"; 2144 } 2145 } 2146 SS << " }\n"; 2147 2148 // If there were case statements emitted into the string stream, write them 2149 // to the output stream, otherwise write the default. 2150 if (Count) 2151 OS << SS.str(); 2152 else 2153 OS << " return false;\n"; 2154 2155 OS << "}\n\n"; 2156 } 2157 2158 /// emitMatchTokenString - Emit the function to match a token string to the 2159 /// appropriate match class value. 2160 static void emitMatchTokenString(CodeGenTarget &Target, 2161 std::vector<ClassInfo*> &Infos, 2162 raw_ostream &OS) { 2163 // Construct the match list. 2164 std::vector<StringMatcher::StringPair> Matches; 2165 for (std::vector<ClassInfo*>::iterator it = Infos.begin(), 2166 ie = Infos.end(); it != ie; ++it) { 2167 ClassInfo &CI = **it; 2168 2169 if (CI.Kind == ClassInfo::Token) 2170 Matches.push_back(StringMatcher::StringPair(CI.ValueName, 2171 "return " + CI.Name + ";")); 2172 } 2173 2174 OS << "static MatchClassKind matchTokenString(StringRef Name) {\n"; 2175 2176 StringMatcher("Name", Matches, OS).Emit(); 2177 2178 OS << " return InvalidMatchClass;\n"; 2179 OS << "}\n\n"; 2180 } 2181 2182 /// emitMatchRegisterName - Emit the function to match a string to the target 2183 /// specific register enum. 2184 static void emitMatchRegisterName(CodeGenTarget &Target, Record *AsmParser, 2185 raw_ostream &OS) { 2186 // Construct the match list. 2187 std::vector<StringMatcher::StringPair> Matches; 2188 const std::vector<CodeGenRegister*> &Regs = 2189 Target.getRegBank().getRegisters(); 2190 for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 2191 const CodeGenRegister *Reg = Regs[i]; 2192 if (Reg->TheDef->getValueAsString("AsmName").empty()) 2193 continue; 2194 2195 Matches.push_back(StringMatcher::StringPair( 2196 Reg->TheDef->getValueAsString("AsmName"), 2197 "return " + utostr(Reg->EnumValue) + ";")); 2198 } 2199 2200 OS << "static unsigned MatchRegisterName(StringRef Name) {\n"; 2201 2202 StringMatcher("Name", Matches, OS).Emit(); 2203 2204 OS << " return 0;\n"; 2205 OS << "}\n\n"; 2206 } 2207 2208 static const char *getMinimalTypeForRange(uint64_t Range) { 2209 assert(Range <= 0xFFFFFFFFULL && "Enum too large"); 2210 if (Range > 0xFFFF) 2211 return "uint32_t"; 2212 if (Range > 0xFF) 2213 return "uint16_t"; 2214 return "uint8_t"; 2215 } 2216 2217 static const char *getMinimalRequiredFeaturesType(const AsmMatcherInfo &Info) { 2218 uint64_t MaxIndex = Info.SubtargetFeatures.size(); 2219 if (MaxIndex > 0) 2220 MaxIndex--; 2221 return getMinimalTypeForRange(1ULL << MaxIndex); 2222 } 2223 2224 /// emitSubtargetFeatureFlagEnumeration - Emit the subtarget feature flag 2225 /// definitions. 2226 static void emitSubtargetFeatureFlagEnumeration(AsmMatcherInfo &Info, 2227 raw_ostream &OS) { 2228 OS << "// Flags for subtarget features that participate in " 2229 << "instruction matching.\n"; 2230 OS << "enum SubtargetFeatureFlag : " << getMinimalRequiredFeaturesType(Info) 2231 << " {\n"; 2232 for (std::map<Record*, SubtargetFeatureInfo*, LessRecordByID>::const_iterator 2233 it = Info.SubtargetFeatures.begin(), 2234 ie = Info.SubtargetFeatures.end(); it != ie; ++it) { 2235 SubtargetFeatureInfo &SFI = *it->second; 2236 OS << " " << SFI.getEnumName() << " = (1U << " << SFI.Index << "),\n"; 2237 } 2238 OS << " Feature_None = 0\n"; 2239 OS << "};\n\n"; 2240 } 2241 2242 /// emitOperandDiagnosticTypes - Emit the operand matching diagnostic types. 2243 static void emitOperandDiagnosticTypes(AsmMatcherInfo &Info, raw_ostream &OS) { 2244 // Get the set of diagnostic types from all of the operand classes. 2245 std::set<StringRef> Types; 2246 for (std::map<Record*, ClassInfo*>::const_iterator 2247 I = Info.AsmOperandClasses.begin(), 2248 E = Info.AsmOperandClasses.end(); I != E; ++I) { 2249 if (!I->second->DiagnosticType.empty()) 2250 Types.insert(I->second->DiagnosticType); 2251 } 2252 2253 if (Types.empty()) return; 2254 2255 // Now emit the enum entries. 2256 for (std::set<StringRef>::const_iterator I = Types.begin(), E = Types.end(); 2257 I != E; ++I) 2258 OS << " Match_" << *I << ",\n"; 2259 OS << " END_OPERAND_DIAGNOSTIC_TYPES\n"; 2260 } 2261 2262 /// emitGetSubtargetFeatureName - Emit the helper function to get the 2263 /// user-level name for a subtarget feature. 2264 static void emitGetSubtargetFeatureName(AsmMatcherInfo &Info, raw_ostream &OS) { 2265 OS << "// User-level names for subtarget features that participate in\n" 2266 << "// instruction matching.\n" 2267 << "static const char *getSubtargetFeatureName(unsigned Val) {\n"; 2268 if (!Info.SubtargetFeatures.empty()) { 2269 OS << " switch(Val) {\n"; 2270 typedef std::map<Record*, SubtargetFeatureInfo*, LessRecordByID> RecFeatMap; 2271 for (RecFeatMap::const_iterator it = Info.SubtargetFeatures.begin(), 2272 ie = Info.SubtargetFeatures.end(); it != ie; ++it) { 2273 SubtargetFeatureInfo &SFI = *it->second; 2274 // FIXME: Totally just a placeholder name to get the algorithm working. 2275 OS << " case " << SFI.getEnumName() << ": return \"" 2276 << SFI.TheDef->getValueAsString("PredicateName") << "\";\n"; 2277 } 2278 OS << " default: return \"(unknown)\";\n"; 2279 OS << " }\n"; 2280 } else { 2281 // Nothing to emit, so skip the switch 2282 OS << " return \"(unknown)\";\n"; 2283 } 2284 OS << "}\n\n"; 2285 } 2286 2287 /// emitComputeAvailableFeatures - Emit the function to compute the list of 2288 /// available features given a subtarget. 2289 static void emitComputeAvailableFeatures(AsmMatcherInfo &Info, 2290 raw_ostream &OS) { 2291 std::string ClassName = 2292 Info.AsmParser->getValueAsString("AsmParserClassName"); 2293 2294 OS << "unsigned " << Info.Target.getName() << ClassName << "::\n" 2295 << "ComputeAvailableFeatures(uint64_t FB) const {\n"; 2296 OS << " unsigned Features = 0;\n"; 2297 for (std::map<Record*, SubtargetFeatureInfo*, LessRecordByID>::const_iterator 2298 it = Info.SubtargetFeatures.begin(), 2299 ie = Info.SubtargetFeatures.end(); it != ie; ++it) { 2300 SubtargetFeatureInfo &SFI = *it->second; 2301 2302 OS << " if ("; 2303 std::string CondStorage = 2304 SFI.TheDef->getValueAsString("AssemblerCondString"); 2305 StringRef Conds = CondStorage; 2306 std::pair<StringRef,StringRef> Comma = Conds.split(','); 2307 bool First = true; 2308 do { 2309 if (!First) 2310 OS << " && "; 2311 2312 bool Neg = false; 2313 StringRef Cond = Comma.first; 2314 if (Cond[0] == '!') { 2315 Neg = true; 2316 Cond = Cond.substr(1); 2317 } 2318 2319 OS << "((FB & " << Info.Target.getName() << "::" << Cond << ")"; 2320 if (Neg) 2321 OS << " == 0"; 2322 else 2323 OS << " != 0"; 2324 OS << ")"; 2325 2326 if (Comma.second.empty()) 2327 break; 2328 2329 First = false; 2330 Comma = Comma.second.split(','); 2331 } while (true); 2332 2333 OS << ")\n"; 2334 OS << " Features |= " << SFI.getEnumName() << ";\n"; 2335 } 2336 OS << " return Features;\n"; 2337 OS << "}\n\n"; 2338 } 2339 2340 static std::string GetAliasRequiredFeatures(Record *R, 2341 const AsmMatcherInfo &Info) { 2342 std::vector<Record*> ReqFeatures = R->getValueAsListOfDefs("Predicates"); 2343 std::string Result; 2344 unsigned NumFeatures = 0; 2345 for (unsigned i = 0, e = ReqFeatures.size(); i != e; ++i) { 2346 SubtargetFeatureInfo *F = Info.getSubtargetFeature(ReqFeatures[i]); 2347 2348 if (!F) 2349 PrintFatalError(R->getLoc(), "Predicate '" + ReqFeatures[i]->getName() + 2350 "' is not marked as an AssemblerPredicate!"); 2351 2352 if (NumFeatures) 2353 Result += '|'; 2354 2355 Result += F->getEnumName(); 2356 ++NumFeatures; 2357 } 2358 2359 if (NumFeatures > 1) 2360 Result = '(' + Result + ')'; 2361 return Result; 2362 } 2363 2364 static void emitMnemonicAliasVariant(raw_ostream &OS,const AsmMatcherInfo &Info, 2365 std::vector<Record*> &Aliases, 2366 unsigned Indent = 0, 2367 StringRef AsmParserVariantName = StringRef()){ 2368 // Keep track of all the aliases from a mnemonic. Use an std::map so that the 2369 // iteration order of the map is stable. 2370 std::map<std::string, std::vector<Record*> > AliasesFromMnemonic; 2371 2372 for (unsigned i = 0, e = Aliases.size(); i != e; ++i) { 2373 Record *R = Aliases[i]; 2374 // FIXME: Allow AssemblerVariantName to be a comma separated list. 2375 std::string AsmVariantName = R->getValueAsString("AsmVariantName"); 2376 if (AsmVariantName != AsmParserVariantName) 2377 continue; 2378 AliasesFromMnemonic[R->getValueAsString("FromMnemonic")].push_back(R); 2379 } 2380 if (AliasesFromMnemonic.empty()) 2381 return; 2382 2383 // Process each alias a "from" mnemonic at a time, building the code executed 2384 // by the string remapper. 2385 std::vector<StringMatcher::StringPair> Cases; 2386 for (std::map<std::string, std::vector<Record*> >::iterator 2387 I = AliasesFromMnemonic.begin(), E = AliasesFromMnemonic.end(); 2388 I != E; ++I) { 2389 const std::vector<Record*> &ToVec = I->second; 2390 2391 // Loop through each alias and emit code that handles each case. If there 2392 // are two instructions without predicates, emit an error. If there is one, 2393 // emit it last. 2394 std::string MatchCode; 2395 int AliasWithNoPredicate = -1; 2396 2397 for (unsigned i = 0, e = ToVec.size(); i != e; ++i) { 2398 Record *R = ToVec[i]; 2399 std::string FeatureMask = GetAliasRequiredFeatures(R, Info); 2400 2401 // If this unconditionally matches, remember it for later and diagnose 2402 // duplicates. 2403 if (FeatureMask.empty()) { 2404 if (AliasWithNoPredicate != -1) { 2405 // We can't have two aliases from the same mnemonic with no predicate. 2406 PrintError(ToVec[AliasWithNoPredicate]->getLoc(), 2407 "two MnemonicAliases with the same 'from' mnemonic!"); 2408 PrintFatalError(R->getLoc(), "this is the other MnemonicAlias."); 2409 } 2410 2411 AliasWithNoPredicate = i; 2412 continue; 2413 } 2414 if (R->getValueAsString("ToMnemonic") == I->first) 2415 PrintFatalError(R->getLoc(), "MnemonicAlias to the same string"); 2416 2417 if (!MatchCode.empty()) 2418 MatchCode += "else "; 2419 MatchCode += "if ((Features & " + FeatureMask + ") == "+FeatureMask+")\n"; 2420 MatchCode += " Mnemonic = \"" +R->getValueAsString("ToMnemonic")+"\";\n"; 2421 } 2422 2423 if (AliasWithNoPredicate != -1) { 2424 Record *R = ToVec[AliasWithNoPredicate]; 2425 if (!MatchCode.empty()) 2426 MatchCode += "else\n "; 2427 MatchCode += "Mnemonic = \"" + R->getValueAsString("ToMnemonic")+"\";\n"; 2428 } 2429 2430 MatchCode += "return;"; 2431 2432 Cases.push_back(std::make_pair(I->first, MatchCode)); 2433 } 2434 StringMatcher("Mnemonic", Cases, OS).Emit(Indent); 2435 } 2436 2437 /// emitMnemonicAliases - If the target has any MnemonicAlias<> definitions, 2438 /// emit a function for them and return true, otherwise return false. 2439 static bool emitMnemonicAliases(raw_ostream &OS, const AsmMatcherInfo &Info, 2440 CodeGenTarget &Target) { 2441 // Ignore aliases when match-prefix is set. 2442 if (!MatchPrefix.empty()) 2443 return false; 2444 2445 std::vector<Record*> Aliases = 2446 Info.getRecords().getAllDerivedDefinitions("MnemonicAlias"); 2447 if (Aliases.empty()) return false; 2448 2449 OS << "static void applyMnemonicAliases(StringRef &Mnemonic, " 2450 "unsigned Features, unsigned VariantID) {\n"; 2451 OS << " switch (VariantID) {\n"; 2452 unsigned VariantCount = Target.getAsmParserVariantCount(); 2453 for (unsigned VC = 0; VC != VariantCount; ++VC) { 2454 Record *AsmVariant = Target.getAsmParserVariant(VC); 2455 int AsmParserVariantNo = AsmVariant->getValueAsInt("Variant"); 2456 std::string AsmParserVariantName = AsmVariant->getValueAsString("Name"); 2457 OS << " case " << AsmParserVariantNo << ":\n"; 2458 emitMnemonicAliasVariant(OS, Info, Aliases, /*Indent=*/2, 2459 AsmParserVariantName); 2460 OS << " break;\n"; 2461 } 2462 OS << " }\n"; 2463 2464 // Emit aliases that apply to all variants. 2465 emitMnemonicAliasVariant(OS, Info, Aliases); 2466 2467 OS << "}\n\n"; 2468 2469 return true; 2470 } 2471 2472 static void emitCustomOperandParsing(raw_ostream &OS, CodeGenTarget &Target, 2473 const AsmMatcherInfo &Info, StringRef ClassName, 2474 StringToOffsetTable &StringTable, 2475 unsigned MaxMnemonicIndex) { 2476 unsigned MaxMask = 0; 2477 for (std::vector<OperandMatchEntry>::const_iterator it = 2478 Info.OperandMatchInfo.begin(), ie = Info.OperandMatchInfo.end(); 2479 it != ie; ++it) { 2480 MaxMask |= it->OperandMask; 2481 } 2482 2483 // Emit the static custom operand parsing table; 2484 OS << "namespace {\n"; 2485 OS << " struct OperandMatchEntry {\n"; 2486 OS << " " << getMinimalRequiredFeaturesType(Info) 2487 << " RequiredFeatures;\n"; 2488 OS << " " << getMinimalTypeForRange(MaxMnemonicIndex) 2489 << " Mnemonic;\n"; 2490 OS << " " << getMinimalTypeForRange(Info.Classes.size()) 2491 << " Class;\n"; 2492 OS << " " << getMinimalTypeForRange(MaxMask) 2493 << " OperandMask;\n\n"; 2494 OS << " StringRef getMnemonic() const {\n"; 2495 OS << " return StringRef(MnemonicTable + Mnemonic + 1,\n"; 2496 OS << " MnemonicTable[Mnemonic]);\n"; 2497 OS << " }\n"; 2498 OS << " };\n\n"; 2499 2500 OS << " // Predicate for searching for an opcode.\n"; 2501 OS << " struct LessOpcodeOperand {\n"; 2502 OS << " bool operator()(const OperandMatchEntry &LHS, StringRef RHS) {\n"; 2503 OS << " return LHS.getMnemonic() < RHS;\n"; 2504 OS << " }\n"; 2505 OS << " bool operator()(StringRef LHS, const OperandMatchEntry &RHS) {\n"; 2506 OS << " return LHS < RHS.getMnemonic();\n"; 2507 OS << " }\n"; 2508 OS << " bool operator()(const OperandMatchEntry &LHS,"; 2509 OS << " const OperandMatchEntry &RHS) {\n"; 2510 OS << " return LHS.getMnemonic() < RHS.getMnemonic();\n"; 2511 OS << " }\n"; 2512 OS << " };\n"; 2513 2514 OS << "} // end anonymous namespace.\n\n"; 2515 2516 OS << "static const OperandMatchEntry OperandMatchTable[" 2517 << Info.OperandMatchInfo.size() << "] = {\n"; 2518 2519 OS << " /* Operand List Mask, Mnemonic, Operand Class, Features */\n"; 2520 for (std::vector<OperandMatchEntry>::const_iterator it = 2521 Info.OperandMatchInfo.begin(), ie = Info.OperandMatchInfo.end(); 2522 it != ie; ++it) { 2523 const OperandMatchEntry &OMI = *it; 2524 const MatchableInfo &II = *OMI.MI; 2525 2526 OS << " { "; 2527 2528 // Write the required features mask. 2529 if (!II.RequiredFeatures.empty()) { 2530 for (unsigned i = 0, e = II.RequiredFeatures.size(); i != e; ++i) { 2531 if (i) OS << "|"; 2532 OS << II.RequiredFeatures[i]->getEnumName(); 2533 } 2534 } else 2535 OS << "0"; 2536 2537 // Store a pascal-style length byte in the mnemonic. 2538 std::string LenMnemonic = char(II.Mnemonic.size()) + II.Mnemonic.str(); 2539 OS << ", " << StringTable.GetOrAddStringOffset(LenMnemonic, false) 2540 << " /* " << II.Mnemonic << " */, "; 2541 2542 OS << OMI.CI->Name; 2543 2544 OS << ", " << OMI.OperandMask; 2545 OS << " /* "; 2546 bool printComma = false; 2547 for (int i = 0, e = 31; i !=e; ++i) 2548 if (OMI.OperandMask & (1 << i)) { 2549 if (printComma) 2550 OS << ", "; 2551 OS << i; 2552 printComma = true; 2553 } 2554 OS << " */"; 2555 2556 OS << " },\n"; 2557 } 2558 OS << "};\n\n"; 2559 2560 // Emit the operand class switch to call the correct custom parser for 2561 // the found operand class. 2562 OS << Target.getName() << ClassName << "::OperandMatchResultTy " 2563 << Target.getName() << ClassName << "::\n" 2564 << "tryCustomParseOperand(SmallVectorImpl<MCParsedAsmOperand*>" 2565 << " &Operands,\n unsigned MCK) {\n\n" 2566 << " switch(MCK) {\n"; 2567 2568 for (std::vector<ClassInfo*>::const_iterator it = Info.Classes.begin(), 2569 ie = Info.Classes.end(); it != ie; ++it) { 2570 ClassInfo *CI = *it; 2571 if (CI->ParserMethod.empty()) 2572 continue; 2573 OS << " case " << CI->Name << ":\n" 2574 << " return " << CI->ParserMethod << "(Operands);\n"; 2575 } 2576 2577 OS << " default:\n"; 2578 OS << " return MatchOperand_NoMatch;\n"; 2579 OS << " }\n"; 2580 OS << " return MatchOperand_NoMatch;\n"; 2581 OS << "}\n\n"; 2582 2583 // Emit the static custom operand parser. This code is very similar with 2584 // the other matcher. Also use MatchResultTy here just in case we go for 2585 // a better error handling. 2586 OS << Target.getName() << ClassName << "::OperandMatchResultTy " 2587 << Target.getName() << ClassName << "::\n" 2588 << "MatchOperandParserImpl(SmallVectorImpl<MCParsedAsmOperand*>" 2589 << " &Operands,\n StringRef Mnemonic) {\n"; 2590 2591 // Emit code to get the available features. 2592 OS << " // Get the current feature set.\n"; 2593 OS << " unsigned AvailableFeatures = getAvailableFeatures();\n\n"; 2594 2595 OS << " // Get the next operand index.\n"; 2596 OS << " unsigned NextOpNum = Operands.size()-1;\n"; 2597 2598 // Emit code to search the table. 2599 OS << " // Search the table.\n"; 2600 OS << " std::pair<const OperandMatchEntry*, const OperandMatchEntry*>"; 2601 OS << " MnemonicRange =\n"; 2602 OS << " std::equal_range(OperandMatchTable, OperandMatchTable+" 2603 << Info.OperandMatchInfo.size() << ", Mnemonic,\n" 2604 << " LessOpcodeOperand());\n\n"; 2605 2606 OS << " if (MnemonicRange.first == MnemonicRange.second)\n"; 2607 OS << " return MatchOperand_NoMatch;\n\n"; 2608 2609 OS << " for (const OperandMatchEntry *it = MnemonicRange.first,\n" 2610 << " *ie = MnemonicRange.second; it != ie; ++it) {\n"; 2611 2612 OS << " // equal_range guarantees that instruction mnemonic matches.\n"; 2613 OS << " assert(Mnemonic == it->getMnemonic());\n\n"; 2614 2615 // Emit check that the required features are available. 2616 OS << " // check if the available features match\n"; 2617 OS << " if ((AvailableFeatures & it->RequiredFeatures) " 2618 << "!= it->RequiredFeatures) {\n"; 2619 OS << " continue;\n"; 2620 OS << " }\n\n"; 2621 2622 // Emit check to ensure the operand number matches. 2623 OS << " // check if the operand in question has a custom parser.\n"; 2624 OS << " if (!(it->OperandMask & (1 << NextOpNum)))\n"; 2625 OS << " continue;\n\n"; 2626 2627 // Emit call to the custom parser method 2628 OS << " // call custom parse method to handle the operand\n"; 2629 OS << " OperandMatchResultTy Result = "; 2630 OS << "tryCustomParseOperand(Operands, it->Class);\n"; 2631 OS << " if (Result != MatchOperand_NoMatch)\n"; 2632 OS << " return Result;\n"; 2633 OS << " }\n\n"; 2634 2635 OS << " // Okay, we had no match.\n"; 2636 OS << " return MatchOperand_NoMatch;\n"; 2637 OS << "}\n\n"; 2638 } 2639 2640 void AsmMatcherEmitter::run(raw_ostream &OS) { 2641 CodeGenTarget Target(Records); 2642 Record *AsmParser = Target.getAsmParser(); 2643 std::string ClassName = AsmParser->getValueAsString("AsmParserClassName"); 2644 2645 // Compute the information on the instructions to match. 2646 AsmMatcherInfo Info(AsmParser, Target, Records); 2647 Info.buildInfo(); 2648 2649 // Sort the instruction table using the partial order on classes. We use 2650 // stable_sort to ensure that ambiguous instructions are still 2651 // deterministically ordered. 2652 std::stable_sort(Info.Matchables.begin(), Info.Matchables.end(), 2653 less_ptr<MatchableInfo>()); 2654 2655 DEBUG_WITH_TYPE("instruction_info", { 2656 for (std::vector<MatchableInfo*>::iterator 2657 it = Info.Matchables.begin(), ie = Info.Matchables.end(); 2658 it != ie; ++it) 2659 (*it)->dump(); 2660 }); 2661 2662 // Check for ambiguous matchables. 2663 DEBUG_WITH_TYPE("ambiguous_instrs", { 2664 unsigned NumAmbiguous = 0; 2665 for (unsigned i = 0, e = Info.Matchables.size(); i != e; ++i) { 2666 for (unsigned j = i + 1; j != e; ++j) { 2667 MatchableInfo &A = *Info.Matchables[i]; 2668 MatchableInfo &B = *Info.Matchables[j]; 2669 2670 if (A.couldMatchAmbiguouslyWith(B)) { 2671 errs() << "warning: ambiguous matchables:\n"; 2672 A.dump(); 2673 errs() << "\nis incomparable with:\n"; 2674 B.dump(); 2675 errs() << "\n\n"; 2676 ++NumAmbiguous; 2677 } 2678 } 2679 } 2680 if (NumAmbiguous) 2681 errs() << "warning: " << NumAmbiguous 2682 << " ambiguous matchables!\n"; 2683 }); 2684 2685 // Compute the information on the custom operand parsing. 2686 Info.buildOperandMatchInfo(); 2687 2688 // Write the output. 2689 2690 // Information for the class declaration. 2691 OS << "\n#ifdef GET_ASSEMBLER_HEADER\n"; 2692 OS << "#undef GET_ASSEMBLER_HEADER\n"; 2693 OS << " // This should be included into the middle of the declaration of\n"; 2694 OS << " // your subclasses implementation of MCTargetAsmParser.\n"; 2695 OS << " unsigned ComputeAvailableFeatures(uint64_t FeatureBits) const;\n"; 2696 OS << " void convertToMCInst(unsigned Kind, MCInst &Inst, " 2697 << "unsigned Opcode,\n" 2698 << " const SmallVectorImpl<MCParsedAsmOperand*> " 2699 << "&Operands);\n"; 2700 OS << " void convertToMapAndConstraints(unsigned Kind,\n "; 2701 OS << " const SmallVectorImpl<MCParsedAsmOperand*> &Operands) override;\n"; 2702 OS << " bool mnemonicIsValid(StringRef Mnemonic, unsigned VariantID) override;\n"; 2703 OS << " unsigned MatchInstructionImpl(\n"; 2704 OS.indent(27); 2705 OS << "const SmallVectorImpl<MCParsedAsmOperand*> &Operands,\n" 2706 << " MCInst &Inst,\n" 2707 << " unsigned &ErrorInfo," 2708 << " bool matchingInlineAsm,\n" 2709 << " unsigned VariantID = 0);\n"; 2710 2711 if (Info.OperandMatchInfo.size()) { 2712 OS << "\n enum OperandMatchResultTy {\n"; 2713 OS << " MatchOperand_Success, // operand matched successfully\n"; 2714 OS << " MatchOperand_NoMatch, // operand did not match\n"; 2715 OS << " MatchOperand_ParseFail // operand matched but had errors\n"; 2716 OS << " };\n"; 2717 OS << " OperandMatchResultTy MatchOperandParserImpl(\n"; 2718 OS << " SmallVectorImpl<MCParsedAsmOperand*> &Operands,\n"; 2719 OS << " StringRef Mnemonic);\n"; 2720 2721 OS << " OperandMatchResultTy tryCustomParseOperand(\n"; 2722 OS << " SmallVectorImpl<MCParsedAsmOperand*> &Operands,\n"; 2723 OS << " unsigned MCK);\n\n"; 2724 } 2725 2726 OS << "#endif // GET_ASSEMBLER_HEADER_INFO\n\n"; 2727 2728 // Emit the operand match diagnostic enum names. 2729 OS << "\n#ifdef GET_OPERAND_DIAGNOSTIC_TYPES\n"; 2730 OS << "#undef GET_OPERAND_DIAGNOSTIC_TYPES\n\n"; 2731 emitOperandDiagnosticTypes(Info, OS); 2732 OS << "#endif // GET_OPERAND_DIAGNOSTIC_TYPES\n\n"; 2733 2734 2735 OS << "\n#ifdef GET_REGISTER_MATCHER\n"; 2736 OS << "#undef GET_REGISTER_MATCHER\n\n"; 2737 2738 // Emit the subtarget feature enumeration. 2739 emitSubtargetFeatureFlagEnumeration(Info, OS); 2740 2741 // Emit the function to match a register name to number. 2742 // This should be omitted for Mips target 2743 if (AsmParser->getValueAsBit("ShouldEmitMatchRegisterName")) 2744 emitMatchRegisterName(Target, AsmParser, OS); 2745 2746 OS << "#endif // GET_REGISTER_MATCHER\n\n"; 2747 2748 OS << "\n#ifdef GET_SUBTARGET_FEATURE_NAME\n"; 2749 OS << "#undef GET_SUBTARGET_FEATURE_NAME\n\n"; 2750 2751 // Generate the helper function to get the names for subtarget features. 2752 emitGetSubtargetFeatureName(Info, OS); 2753 2754 OS << "#endif // GET_SUBTARGET_FEATURE_NAME\n\n"; 2755 2756 OS << "\n#ifdef GET_MATCHER_IMPLEMENTATION\n"; 2757 OS << "#undef GET_MATCHER_IMPLEMENTATION\n\n"; 2758 2759 // Generate the function that remaps for mnemonic aliases. 2760 bool HasMnemonicAliases = emitMnemonicAliases(OS, Info, Target); 2761 2762 // Generate the convertToMCInst function to convert operands into an MCInst. 2763 // Also, generate the convertToMapAndConstraints function for MS-style inline 2764 // assembly. The latter doesn't actually generate a MCInst. 2765 emitConvertFuncs(Target, ClassName, Info.Matchables, OS); 2766 2767 // Emit the enumeration for classes which participate in matching. 2768 emitMatchClassEnumeration(Target, Info.Classes, OS); 2769 2770 // Emit the routine to match token strings to their match class. 2771 emitMatchTokenString(Target, Info.Classes, OS); 2772 2773 // Emit the subclass predicate routine. 2774 emitIsSubclass(Target, Info.Classes, OS); 2775 2776 // Emit the routine to validate an operand against a match class. 2777 emitValidateOperandClass(Info, OS); 2778 2779 // Emit the available features compute function. 2780 emitComputeAvailableFeatures(Info, OS); 2781 2782 2783 StringToOffsetTable StringTable; 2784 2785 size_t MaxNumOperands = 0; 2786 unsigned MaxMnemonicIndex = 0; 2787 bool HasDeprecation = false; 2788 for (std::vector<MatchableInfo*>::const_iterator it = 2789 Info.Matchables.begin(), ie = Info.Matchables.end(); 2790 it != ie; ++it) { 2791 MatchableInfo &II = **it; 2792 MaxNumOperands = std::max(MaxNumOperands, II.AsmOperands.size()); 2793 HasDeprecation |= II.HasDeprecation; 2794 2795 // Store a pascal-style length byte in the mnemonic. 2796 std::string LenMnemonic = char(II.Mnemonic.size()) + II.Mnemonic.str(); 2797 MaxMnemonicIndex = std::max(MaxMnemonicIndex, 2798 StringTable.GetOrAddStringOffset(LenMnemonic, false)); 2799 } 2800 2801 OS << "static const char *const MnemonicTable =\n"; 2802 StringTable.EmitString(OS); 2803 OS << ";\n\n"; 2804 2805 // Emit the static match table; unused classes get initalized to 0 which is 2806 // guaranteed to be InvalidMatchClass. 2807 // 2808 // FIXME: We can reduce the size of this table very easily. First, we change 2809 // it so that store the kinds in separate bit-fields for each index, which 2810 // only needs to be the max width used for classes at that index (we also need 2811 // to reject based on this during classification). If we then make sure to 2812 // order the match kinds appropriately (putting mnemonics last), then we 2813 // should only end up using a few bits for each class, especially the ones 2814 // following the mnemonic. 2815 OS << "namespace {\n"; 2816 OS << " struct MatchEntry {\n"; 2817 OS << " " << getMinimalTypeForRange(MaxMnemonicIndex) 2818 << " Mnemonic;\n"; 2819 OS << " uint16_t Opcode;\n"; 2820 OS << " " << getMinimalTypeForRange(Info.Matchables.size()) 2821 << " ConvertFn;\n"; 2822 OS << " " << getMinimalRequiredFeaturesType(Info) 2823 << " RequiredFeatures;\n"; 2824 OS << " " << getMinimalTypeForRange(Info.Classes.size()) 2825 << " Classes[" << MaxNumOperands << "];\n"; 2826 OS << " StringRef getMnemonic() const {\n"; 2827 OS << " return StringRef(MnemonicTable + Mnemonic + 1,\n"; 2828 OS << " MnemonicTable[Mnemonic]);\n"; 2829 OS << " }\n"; 2830 OS << " };\n\n"; 2831 2832 OS << " // Predicate for searching for an opcode.\n"; 2833 OS << " struct LessOpcode {\n"; 2834 OS << " bool operator()(const MatchEntry &LHS, StringRef RHS) {\n"; 2835 OS << " return LHS.getMnemonic() < RHS;\n"; 2836 OS << " }\n"; 2837 OS << " bool operator()(StringRef LHS, const MatchEntry &RHS) {\n"; 2838 OS << " return LHS < RHS.getMnemonic();\n"; 2839 OS << " }\n"; 2840 OS << " bool operator()(const MatchEntry &LHS, const MatchEntry &RHS) {\n"; 2841 OS << " return LHS.getMnemonic() < RHS.getMnemonic();\n"; 2842 OS << " }\n"; 2843 OS << " };\n"; 2844 2845 OS << "} // end anonymous namespace.\n\n"; 2846 2847 unsigned VariantCount = Target.getAsmParserVariantCount(); 2848 for (unsigned VC = 0; VC != VariantCount; ++VC) { 2849 Record *AsmVariant = Target.getAsmParserVariant(VC); 2850 int AsmVariantNo = AsmVariant->getValueAsInt("Variant"); 2851 2852 OS << "static const MatchEntry MatchTable" << VC << "[] = {\n"; 2853 2854 for (std::vector<MatchableInfo*>::const_iterator it = 2855 Info.Matchables.begin(), ie = Info.Matchables.end(); 2856 it != ie; ++it) { 2857 MatchableInfo &II = **it; 2858 if (II.AsmVariantID != AsmVariantNo) 2859 continue; 2860 2861 // Store a pascal-style length byte in the mnemonic. 2862 std::string LenMnemonic = char(II.Mnemonic.size()) + II.Mnemonic.str(); 2863 OS << " { " << StringTable.GetOrAddStringOffset(LenMnemonic, false) 2864 << " /* " << II.Mnemonic << " */, " 2865 << Target.getName() << "::" 2866 << II.getResultInst()->TheDef->getName() << ", " 2867 << II.ConversionFnKind << ", "; 2868 2869 // Write the required features mask. 2870 if (!II.RequiredFeatures.empty()) { 2871 for (unsigned i = 0, e = II.RequiredFeatures.size(); i != e; ++i) { 2872 if (i) OS << "|"; 2873 OS << II.RequiredFeatures[i]->getEnumName(); 2874 } 2875 } else 2876 OS << "0"; 2877 2878 OS << ", { "; 2879 for (unsigned i = 0, e = II.AsmOperands.size(); i != e; ++i) { 2880 MatchableInfo::AsmOperand &Op = II.AsmOperands[i]; 2881 2882 if (i) OS << ", "; 2883 OS << Op.Class->Name; 2884 } 2885 OS << " }, },\n"; 2886 } 2887 2888 OS << "};\n\n"; 2889 } 2890 2891 // A method to determine if a mnemonic is in the list. 2892 OS << "bool " << Target.getName() << ClassName << "::\n" 2893 << "mnemonicIsValid(StringRef Mnemonic, unsigned VariantID) {\n"; 2894 OS << " // Find the appropriate table for this asm variant.\n"; 2895 OS << " const MatchEntry *Start, *End;\n"; 2896 OS << " switch (VariantID) {\n"; 2897 OS << " default: // unreachable\n"; 2898 for (unsigned VC = 0; VC != VariantCount; ++VC) { 2899 Record *AsmVariant = Target.getAsmParserVariant(VC); 2900 int AsmVariantNo = AsmVariant->getValueAsInt("Variant"); 2901 OS << " case " << AsmVariantNo << ": Start = std::begin(MatchTable" << VC 2902 << "); End = std::end(MatchTable" << VC << "); break;\n"; 2903 } 2904 OS << " }\n"; 2905 OS << " // Search the table.\n"; 2906 OS << " std::pair<const MatchEntry*, const MatchEntry*> MnemonicRange =\n"; 2907 OS << " std::equal_range(Start, End, Mnemonic, LessOpcode());\n"; 2908 OS << " return MnemonicRange.first != MnemonicRange.second;\n"; 2909 OS << "}\n\n"; 2910 2911 // Finally, build the match function. 2912 OS << "unsigned " 2913 << Target.getName() << ClassName << "::\n" 2914 << "MatchInstructionImpl(const SmallVectorImpl<MCParsedAsmOperand*>" 2915 << " &Operands,\n"; 2916 OS << " MCInst &Inst,\n" 2917 << "unsigned &ErrorInfo, bool matchingInlineAsm, unsigned VariantID) {\n"; 2918 2919 OS << " // Eliminate obvious mismatches.\n"; 2920 OS << " if (Operands.size() > " << (MaxNumOperands+1) << ") {\n"; 2921 OS << " ErrorInfo = " << (MaxNumOperands+1) << ";\n"; 2922 OS << " return Match_InvalidOperand;\n"; 2923 OS << " }\n\n"; 2924 2925 // Emit code to get the available features. 2926 OS << " // Get the current feature set.\n"; 2927 OS << " unsigned AvailableFeatures = getAvailableFeatures();\n\n"; 2928 2929 OS << " // Get the instruction mnemonic, which is the first token.\n"; 2930 OS << " StringRef Mnemonic = ((" << Target.getName() 2931 << "Operand*)Operands[0])->getToken();\n\n"; 2932 2933 if (HasMnemonicAliases) { 2934 OS << " // Process all MnemonicAliases to remap the mnemonic.\n"; 2935 OS << " applyMnemonicAliases(Mnemonic, AvailableFeatures, VariantID);\n\n"; 2936 } 2937 2938 // Emit code to compute the class list for this operand vector. 2939 OS << " // Some state to try to produce better error messages.\n"; 2940 OS << " bool HadMatchOtherThanFeatures = false;\n"; 2941 OS << " bool HadMatchOtherThanPredicate = false;\n"; 2942 OS << " unsigned RetCode = Match_InvalidOperand;\n"; 2943 OS << " unsigned MissingFeatures = ~0U;\n"; 2944 OS << " // Set ErrorInfo to the operand that mismatches if it is\n"; 2945 OS << " // wrong for all instances of the instruction.\n"; 2946 OS << " ErrorInfo = ~0U;\n"; 2947 2948 // Emit code to search the table. 2949 OS << " // Find the appropriate table for this asm variant.\n"; 2950 OS << " const MatchEntry *Start, *End;\n"; 2951 OS << " switch (VariantID) {\n"; 2952 OS << " default: // unreachable\n"; 2953 for (unsigned VC = 0; VC != VariantCount; ++VC) { 2954 Record *AsmVariant = Target.getAsmParserVariant(VC); 2955 int AsmVariantNo = AsmVariant->getValueAsInt("Variant"); 2956 OS << " case " << AsmVariantNo << ": Start = std::begin(MatchTable" << VC 2957 << "); End = std::end(MatchTable" << VC << "); break;\n"; 2958 } 2959 OS << " }\n"; 2960 OS << " // Search the table.\n"; 2961 OS << " std::pair<const MatchEntry*, const MatchEntry*> MnemonicRange =\n"; 2962 OS << " std::equal_range(Start, End, Mnemonic, LessOpcode());\n\n"; 2963 2964 OS << " // Return a more specific error code if no mnemonics match.\n"; 2965 OS << " if (MnemonicRange.first == MnemonicRange.second)\n"; 2966 OS << " return Match_MnemonicFail;\n\n"; 2967 2968 OS << " for (const MatchEntry *it = MnemonicRange.first, " 2969 << "*ie = MnemonicRange.second;\n"; 2970 OS << " it != ie; ++it) {\n"; 2971 2972 OS << " // equal_range guarantees that instruction mnemonic matches.\n"; 2973 OS << " assert(Mnemonic == it->getMnemonic());\n"; 2974 2975 // Emit check that the subclasses match. 2976 OS << " bool OperandsValid = true;\n"; 2977 OS << " for (unsigned i = 0; i != " << MaxNumOperands << "; ++i) {\n"; 2978 OS << " if (i + 1 >= Operands.size()) {\n"; 2979 OS << " OperandsValid = (it->Classes[i] == " <<"InvalidMatchClass);\n"; 2980 OS << " if (!OperandsValid) ErrorInfo = i + 1;\n"; 2981 OS << " break;\n"; 2982 OS << " }\n"; 2983 OS << " unsigned Diag = validateOperandClass(Operands[i+1],\n"; 2984 OS.indent(43); 2985 OS << "(MatchClassKind)it->Classes[i]);\n"; 2986 OS << " if (Diag == Match_Success)\n"; 2987 OS << " continue;\n"; 2988 OS << " // If the generic handler indicates an invalid operand\n"; 2989 OS << " // failure, check for a special case.\n"; 2990 OS << " if (Diag == Match_InvalidOperand) {\n"; 2991 OS << " Diag = validateTargetOperandClass(Operands[i+1],\n"; 2992 OS.indent(43); 2993 OS << "(MatchClassKind)it->Classes[i]);\n"; 2994 OS << " if (Diag == Match_Success)\n"; 2995 OS << " continue;\n"; 2996 OS << " }\n"; 2997 OS << " // If this operand is broken for all of the instances of this\n"; 2998 OS << " // mnemonic, keep track of it so we can report loc info.\n"; 2999 OS << " // If we already had a match that only failed due to a\n"; 3000 OS << " // target predicate, that diagnostic is preferred.\n"; 3001 OS << " if (!HadMatchOtherThanPredicate &&\n"; 3002 OS << " (it == MnemonicRange.first || ErrorInfo <= i+1)) {\n"; 3003 OS << " ErrorInfo = i+1;\n"; 3004 OS << " // InvalidOperand is the default. Prefer specificity.\n"; 3005 OS << " if (Diag != Match_InvalidOperand)\n"; 3006 OS << " RetCode = Diag;\n"; 3007 OS << " }\n"; 3008 OS << " // Otherwise, just reject this instance of the mnemonic.\n"; 3009 OS << " OperandsValid = false;\n"; 3010 OS << " break;\n"; 3011 OS << " }\n\n"; 3012 3013 OS << " if (!OperandsValid) continue;\n"; 3014 3015 // Emit check that the required features are available. 3016 OS << " if ((AvailableFeatures & it->RequiredFeatures) " 3017 << "!= it->RequiredFeatures) {\n"; 3018 OS << " HadMatchOtherThanFeatures = true;\n"; 3019 OS << " unsigned NewMissingFeatures = it->RequiredFeatures & " 3020 "~AvailableFeatures;\n"; 3021 OS << " if (CountPopulation_32(NewMissingFeatures) <=\n" 3022 " CountPopulation_32(MissingFeatures))\n"; 3023 OS << " MissingFeatures = NewMissingFeatures;\n"; 3024 OS << " continue;\n"; 3025 OS << " }\n"; 3026 OS << "\n"; 3027 OS << " if (matchingInlineAsm) {\n"; 3028 OS << " Inst.setOpcode(it->Opcode);\n"; 3029 OS << " convertToMapAndConstraints(it->ConvertFn, Operands);\n"; 3030 OS << " return Match_Success;\n"; 3031 OS << " }\n\n"; 3032 OS << " // We have selected a definite instruction, convert the parsed\n" 3033 << " // operands into the appropriate MCInst.\n"; 3034 OS << " convertToMCInst(it->ConvertFn, Inst, it->Opcode, Operands);\n"; 3035 OS << "\n"; 3036 3037 // Verify the instruction with the target-specific match predicate function. 3038 OS << " // We have a potential match. Check the target predicate to\n" 3039 << " // handle any context sensitive constraints.\n" 3040 << " unsigned MatchResult;\n" 3041 << " if ((MatchResult = checkTargetMatchPredicate(Inst)) !=" 3042 << " Match_Success) {\n" 3043 << " Inst.clear();\n" 3044 << " RetCode = MatchResult;\n" 3045 << " HadMatchOtherThanPredicate = true;\n" 3046 << " continue;\n" 3047 << " }\n\n"; 3048 3049 // Call the post-processing function, if used. 3050 std::string InsnCleanupFn = 3051 AsmParser->getValueAsString("AsmParserInstCleanup"); 3052 if (!InsnCleanupFn.empty()) 3053 OS << " " << InsnCleanupFn << "(Inst);\n"; 3054 3055 if (HasDeprecation) { 3056 OS << " std::string Info;\n"; 3057 OS << " if (MII.get(Inst.getOpcode()).getDeprecatedInfo(Inst, STI, Info)) {\n"; 3058 OS << " SMLoc Loc = ((" << Target.getName() << "Operand*)Operands[0])->getStartLoc();\n"; 3059 OS << " Parser.Warning(Loc, Info, None);\n"; 3060 OS << " }\n"; 3061 } 3062 3063 OS << " return Match_Success;\n"; 3064 OS << " }\n\n"; 3065 3066 OS << " // Okay, we had no match. Try to return a useful error code.\n"; 3067 OS << " if (HadMatchOtherThanPredicate || !HadMatchOtherThanFeatures)\n"; 3068 OS << " return RetCode;\n\n"; 3069 OS << " // Missing feature matches return which features were missing\n"; 3070 OS << " ErrorInfo = MissingFeatures;\n"; 3071 OS << " return Match_MissingFeature;\n"; 3072 OS << "}\n\n"; 3073 3074 if (Info.OperandMatchInfo.size()) 3075 emitCustomOperandParsing(OS, Target, Info, ClassName, StringTable, 3076 MaxMnemonicIndex); 3077 3078 OS << "#endif // GET_MATCHER_IMPLEMENTATION\n\n"; 3079 } 3080 3081 namespace llvm { 3082 3083 void EmitAsmMatcher(RecordKeeper &RK, raw_ostream &OS) { 3084 emitSourceFileHeader("Assembly Matcher Source Fragment", OS); 3085 AsmMatcherEmitter(RK).run(OS); 3086 } 3087 3088 } // End llvm namespace 3089