1 //===- AsmMatcherEmitter.cpp - Generate an assembly matcher ---------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This tablegen backend emits a target specifier matcher for converting parsed 11 // assembly operands in the MCInst structures. It also emits a matcher for 12 // custom operand parsing. 13 // 14 // Converting assembly operands into MCInst structures 15 // --------------------------------------------------- 16 // 17 // The input to the target specific matcher is a list of literal tokens and 18 // operands. The target specific parser should generally eliminate any syntax 19 // which is not relevant for matching; for example, comma tokens should have 20 // already been consumed and eliminated by the parser. Most instructions will 21 // end up with a single literal token (the instruction name) and some number of 22 // operands. 23 // 24 // Some example inputs, for X86: 25 // 'addl' (immediate ...) (register ...) 26 // 'add' (immediate ...) (memory ...) 27 // 'call' '*' %epc 28 // 29 // The assembly matcher is responsible for converting this input into a precise 30 // machine instruction (i.e., an instruction with a well defined encoding). This 31 // mapping has several properties which complicate matching: 32 // 33 // - It may be ambiguous; many architectures can legally encode particular 34 // variants of an instruction in different ways (for example, using a smaller 35 // encoding for small immediates). Such ambiguities should never be 36 // arbitrarily resolved by the assembler, the assembler is always responsible 37 // for choosing the "best" available instruction. 38 // 39 // - It may depend on the subtarget or the assembler context. Instructions 40 // which are invalid for the current mode, but otherwise unambiguous (e.g., 41 // an SSE instruction in a file being assembled for i486) should be accepted 42 // and rejected by the assembler front end. However, if the proper encoding 43 // for an instruction is dependent on the assembler context then the matcher 44 // is responsible for selecting the correct machine instruction for the 45 // current mode. 46 // 47 // The core matching algorithm attempts to exploit the regularity in most 48 // instruction sets to quickly determine the set of possibly matching 49 // instructions, and the simplify the generated code. Additionally, this helps 50 // to ensure that the ambiguities are intentionally resolved by the user. 51 // 52 // The matching is divided into two distinct phases: 53 // 54 // 1. Classification: Each operand is mapped to the unique set which (a) 55 // contains it, and (b) is the largest such subset for which a single 56 // instruction could match all members. 57 // 58 // For register classes, we can generate these subgroups automatically. For 59 // arbitrary operands, we expect the user to define the classes and their 60 // relations to one another (for example, 8-bit signed immediates as a 61 // subset of 32-bit immediates). 62 // 63 // By partitioning the operands in this way, we guarantee that for any 64 // tuple of classes, any single instruction must match either all or none 65 // of the sets of operands which could classify to that tuple. 66 // 67 // In addition, the subset relation amongst classes induces a partial order 68 // on such tuples, which we use to resolve ambiguities. 69 // 70 // 2. The input can now be treated as a tuple of classes (static tokens are 71 // simple singleton sets). Each such tuple should generally map to a single 72 // instruction (we currently ignore cases where this isn't true, whee!!!), 73 // which we can emit a simple matcher for. 74 // 75 // Custom Operand Parsing 76 // ---------------------- 77 // 78 // Some targets need a custom way to parse operands, some specific instructions 79 // can contain arguments that can represent processor flags and other kinds of 80 // identifiers that need to be mapped to specific values in the final encoded 81 // instructions. The target specific custom operand parsing works in the 82 // following way: 83 // 84 // 1. A operand match table is built, each entry contains a mnemonic, an 85 // operand class, a mask for all operand positions for that same 86 // class/mnemonic and target features to be checked while trying to match. 87 // 88 // 2. The operand matcher will try every possible entry with the same 89 // mnemonic and will check if the target feature for this mnemonic also 90 // matches. After that, if the operand to be matched has its index 91 // present in the mask, a successful match occurs. Otherwise, fallback 92 // to the regular operand parsing. 93 // 94 // 3. For a match success, each operand class that has a 'ParserMethod' 95 // becomes part of a switch from where the custom method is called. 96 // 97 //===----------------------------------------------------------------------===// 98 99 #include "CodeGenTarget.h" 100 #include "llvm/ADT/PointerUnion.h" 101 #include "llvm/ADT/STLExtras.h" 102 #include "llvm/ADT/SmallPtrSet.h" 103 #include "llvm/ADT/SmallVector.h" 104 #include "llvm/ADT/StringExtras.h" 105 #include "llvm/Support/CommandLine.h" 106 #include "llvm/Support/Debug.h" 107 #include "llvm/Support/ErrorHandling.h" 108 #include "llvm/TableGen/Error.h" 109 #include "llvm/TableGen/Record.h" 110 #include "llvm/TableGen/StringMatcher.h" 111 #include "llvm/TableGen/StringToOffsetTable.h" 112 #include "llvm/TableGen/TableGenBackend.h" 113 #include <cassert> 114 #include <cctype> 115 #include <map> 116 #include <set> 117 #include <sstream> 118 using namespace llvm; 119 120 #define DEBUG_TYPE "asm-matcher-emitter" 121 122 static cl::opt<std::string> 123 MatchPrefix("match-prefix", cl::init(""), 124 cl::desc("Only match instructions with the given prefix")); 125 126 namespace { 127 class AsmMatcherInfo; 128 struct SubtargetFeatureInfo; 129 130 // Register sets are used as keys in some second-order sets TableGen creates 131 // when generating its data structures. This means that the order of two 132 // RegisterSets can be seen in the outputted AsmMatcher tables occasionally, and 133 // can even affect compiler output (at least seen in diagnostics produced when 134 // all matches fail). So we use a type that sorts them consistently. 135 typedef std::set<Record*, LessRecordByID> RegisterSet; 136 137 class AsmMatcherEmitter { 138 RecordKeeper &Records; 139 public: 140 AsmMatcherEmitter(RecordKeeper &R) : Records(R) {} 141 142 void run(raw_ostream &o); 143 }; 144 145 /// ClassInfo - Helper class for storing the information about a particular 146 /// class of operands which can be matched. 147 struct ClassInfo { 148 enum ClassInfoKind { 149 /// Invalid kind, for use as a sentinel value. 150 Invalid = 0, 151 152 /// The class for a particular token. 153 Token, 154 155 /// The (first) register class, subsequent register classes are 156 /// RegisterClass0+1, and so on. 157 RegisterClass0, 158 159 /// The (first) user defined class, subsequent user defined classes are 160 /// UserClass0+1, and so on. 161 UserClass0 = 1<<16 162 }; 163 164 /// Kind - The class kind, which is either a predefined kind, or (UserClass0 + 165 /// N) for the Nth user defined class. 166 unsigned Kind; 167 168 /// SuperClasses - The super classes of this class. Note that for simplicities 169 /// sake user operands only record their immediate super class, while register 170 /// operands include all superclasses. 171 std::vector<ClassInfo*> SuperClasses; 172 173 /// Name - The full class name, suitable for use in an enum. 174 std::string Name; 175 176 /// ClassName - The unadorned generic name for this class (e.g., Token). 177 std::string ClassName; 178 179 /// ValueName - The name of the value this class represents; for a token this 180 /// is the literal token string, for an operand it is the TableGen class (or 181 /// empty if this is a derived class). 182 std::string ValueName; 183 184 /// PredicateMethod - The name of the operand method to test whether the 185 /// operand matches this class; this is not valid for Token or register kinds. 186 std::string PredicateMethod; 187 188 /// RenderMethod - The name of the operand method to add this operand to an 189 /// MCInst; this is not valid for Token or register kinds. 190 std::string RenderMethod; 191 192 /// ParserMethod - The name of the operand method to do a target specific 193 /// parsing on the operand. 194 std::string ParserMethod; 195 196 /// For register classes, the records for all the registers in this class. 197 RegisterSet Registers; 198 199 /// For custom match classes, he diagnostic kind for when the predicate fails. 200 std::string DiagnosticType; 201 public: 202 /// isRegisterClass() - Check if this is a register class. 203 bool isRegisterClass() const { 204 return Kind >= RegisterClass0 && Kind < UserClass0; 205 } 206 207 /// isUserClass() - Check if this is a user defined class. 208 bool isUserClass() const { 209 return Kind >= UserClass0; 210 } 211 212 /// isRelatedTo - Check whether this class is "related" to \p RHS. Classes 213 /// are related if they are in the same class hierarchy. 214 bool isRelatedTo(const ClassInfo &RHS) const { 215 // Tokens are only related to tokens. 216 if (Kind == Token || RHS.Kind == Token) 217 return Kind == Token && RHS.Kind == Token; 218 219 // Registers classes are only related to registers classes, and only if 220 // their intersection is non-empty. 221 if (isRegisterClass() || RHS.isRegisterClass()) { 222 if (!isRegisterClass() || !RHS.isRegisterClass()) 223 return false; 224 225 RegisterSet Tmp; 226 std::insert_iterator<RegisterSet> II(Tmp, Tmp.begin()); 227 std::set_intersection(Registers.begin(), Registers.end(), 228 RHS.Registers.begin(), RHS.Registers.end(), 229 II, LessRecordByID()); 230 231 return !Tmp.empty(); 232 } 233 234 // Otherwise we have two users operands; they are related if they are in the 235 // same class hierarchy. 236 // 237 // FIXME: This is an oversimplification, they should only be related if they 238 // intersect, however we don't have that information. 239 assert(isUserClass() && RHS.isUserClass() && "Unexpected class!"); 240 const ClassInfo *Root = this; 241 while (!Root->SuperClasses.empty()) 242 Root = Root->SuperClasses.front(); 243 244 const ClassInfo *RHSRoot = &RHS; 245 while (!RHSRoot->SuperClasses.empty()) 246 RHSRoot = RHSRoot->SuperClasses.front(); 247 248 return Root == RHSRoot; 249 } 250 251 /// isSubsetOf - Test whether this class is a subset of \p RHS. 252 bool isSubsetOf(const ClassInfo &RHS) const { 253 // This is a subset of RHS if it is the same class... 254 if (this == &RHS) 255 return true; 256 257 // ... or if any of its super classes are a subset of RHS. 258 for (std::vector<ClassInfo*>::const_iterator it = SuperClasses.begin(), 259 ie = SuperClasses.end(); it != ie; ++it) 260 if ((*it)->isSubsetOf(RHS)) 261 return true; 262 263 return false; 264 } 265 266 /// operator< - Compare two classes. 267 bool operator<(const ClassInfo &RHS) const { 268 if (this == &RHS) 269 return false; 270 271 // Unrelated classes can be ordered by kind. 272 if (!isRelatedTo(RHS)) 273 return Kind < RHS.Kind; 274 275 switch (Kind) { 276 case Invalid: 277 llvm_unreachable("Invalid kind!"); 278 279 default: 280 // This class precedes the RHS if it is a proper subset of the RHS. 281 if (isSubsetOf(RHS)) 282 return true; 283 if (RHS.isSubsetOf(*this)) 284 return false; 285 286 // Otherwise, order by name to ensure we have a total ordering. 287 return ValueName < RHS.ValueName; 288 } 289 } 290 }; 291 292 /// MatchableInfo - Helper class for storing the necessary information for an 293 /// instruction or alias which is capable of being matched. 294 struct MatchableInfo { 295 struct AsmOperand { 296 /// Token - This is the token that the operand came from. 297 StringRef Token; 298 299 /// The unique class instance this operand should match. 300 ClassInfo *Class; 301 302 /// The operand name this is, if anything. 303 StringRef SrcOpName; 304 305 /// The suboperand index within SrcOpName, or -1 for the entire operand. 306 int SubOpIdx; 307 308 /// Register record if this token is singleton register. 309 Record *SingletonReg; 310 311 explicit AsmOperand(StringRef T) : Token(T), Class(nullptr), SubOpIdx(-1), 312 SingletonReg(nullptr) {} 313 }; 314 315 /// ResOperand - This represents a single operand in the result instruction 316 /// generated by the match. In cases (like addressing modes) where a single 317 /// assembler operand expands to multiple MCOperands, this represents the 318 /// single assembler operand, not the MCOperand. 319 struct ResOperand { 320 enum { 321 /// RenderAsmOperand - This represents an operand result that is 322 /// generated by calling the render method on the assembly operand. The 323 /// corresponding AsmOperand is specified by AsmOperandNum. 324 RenderAsmOperand, 325 326 /// TiedOperand - This represents a result operand that is a duplicate of 327 /// a previous result operand. 328 TiedOperand, 329 330 /// ImmOperand - This represents an immediate value that is dumped into 331 /// the operand. 332 ImmOperand, 333 334 /// RegOperand - This represents a fixed register that is dumped in. 335 RegOperand 336 } Kind; 337 338 union { 339 /// This is the operand # in the AsmOperands list that this should be 340 /// copied from. 341 unsigned AsmOperandNum; 342 343 /// TiedOperandNum - This is the (earlier) result operand that should be 344 /// copied from. 345 unsigned TiedOperandNum; 346 347 /// ImmVal - This is the immediate value added to the instruction. 348 int64_t ImmVal; 349 350 /// Register - This is the register record. 351 Record *Register; 352 }; 353 354 /// MINumOperands - The number of MCInst operands populated by this 355 /// operand. 356 unsigned MINumOperands; 357 358 static ResOperand getRenderedOp(unsigned AsmOpNum, unsigned NumOperands) { 359 ResOperand X; 360 X.Kind = RenderAsmOperand; 361 X.AsmOperandNum = AsmOpNum; 362 X.MINumOperands = NumOperands; 363 return X; 364 } 365 366 static ResOperand getTiedOp(unsigned TiedOperandNum) { 367 ResOperand X; 368 X.Kind = TiedOperand; 369 X.TiedOperandNum = TiedOperandNum; 370 X.MINumOperands = 1; 371 return X; 372 } 373 374 static ResOperand getImmOp(int64_t Val) { 375 ResOperand X; 376 X.Kind = ImmOperand; 377 X.ImmVal = Val; 378 X.MINumOperands = 1; 379 return X; 380 } 381 382 static ResOperand getRegOp(Record *Reg) { 383 ResOperand X; 384 X.Kind = RegOperand; 385 X.Register = Reg; 386 X.MINumOperands = 1; 387 return X; 388 } 389 }; 390 391 /// AsmVariantID - Target's assembly syntax variant no. 392 int AsmVariantID; 393 394 /// TheDef - This is the definition of the instruction or InstAlias that this 395 /// matchable came from. 396 Record *const TheDef; 397 398 /// DefRec - This is the definition that it came from. 399 PointerUnion<const CodeGenInstruction*, const CodeGenInstAlias*> DefRec; 400 401 const CodeGenInstruction *getResultInst() const { 402 if (DefRec.is<const CodeGenInstruction*>()) 403 return DefRec.get<const CodeGenInstruction*>(); 404 return DefRec.get<const CodeGenInstAlias*>()->ResultInst; 405 } 406 407 /// ResOperands - This is the operand list that should be built for the result 408 /// MCInst. 409 SmallVector<ResOperand, 8> ResOperands; 410 411 /// AsmString - The assembly string for this instruction (with variants 412 /// removed), e.g. "movsx $src, $dst". 413 std::string AsmString; 414 415 /// Mnemonic - This is the first token of the matched instruction, its 416 /// mnemonic. 417 StringRef Mnemonic; 418 419 /// AsmOperands - The textual operands that this instruction matches, 420 /// annotated with a class and where in the OperandList they were defined. 421 /// This directly corresponds to the tokenized AsmString after the mnemonic is 422 /// removed. 423 SmallVector<AsmOperand, 8> AsmOperands; 424 425 /// Predicates - The required subtarget features to match this instruction. 426 SmallVector<SubtargetFeatureInfo*, 4> RequiredFeatures; 427 428 /// ConversionFnKind - The enum value which is passed to the generated 429 /// convertToMCInst to convert parsed operands into an MCInst for this 430 /// function. 431 std::string ConversionFnKind; 432 433 /// If this instruction is deprecated in some form. 434 bool HasDeprecation; 435 436 MatchableInfo(const CodeGenInstruction &CGI) 437 : AsmVariantID(0), TheDef(CGI.TheDef), DefRec(&CGI), 438 AsmString(CGI.AsmString) { 439 } 440 441 MatchableInfo(const CodeGenInstAlias *Alias) 442 : AsmVariantID(0), TheDef(Alias->TheDef), DefRec(Alias), 443 AsmString(Alias->AsmString) { 444 } 445 446 // Two-operand aliases clone from the main matchable, but mark the second 447 // operand as a tied operand of the first for purposes of the assembler. 448 void formTwoOperandAlias(StringRef Constraint); 449 450 void initialize(const AsmMatcherInfo &Info, 451 SmallPtrSet<Record*, 16> &SingletonRegisters, 452 int AsmVariantNo, std::string &RegisterPrefix); 453 454 /// validate - Return true if this matchable is a valid thing to match against 455 /// and perform a bunch of validity checking. 456 bool validate(StringRef CommentDelimiter, bool Hack) const; 457 458 /// extractSingletonRegisterForAsmOperand - Extract singleton register, 459 /// if present, from specified token. 460 void 461 extractSingletonRegisterForAsmOperand(unsigned i, const AsmMatcherInfo &Info, 462 std::string &RegisterPrefix); 463 464 /// findAsmOperand - Find the AsmOperand with the specified name and 465 /// suboperand index. 466 int findAsmOperand(StringRef N, int SubOpIdx) const { 467 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) 468 if (N == AsmOperands[i].SrcOpName && 469 SubOpIdx == AsmOperands[i].SubOpIdx) 470 return i; 471 return -1; 472 } 473 474 /// findAsmOperandNamed - Find the first AsmOperand with the specified name. 475 /// This does not check the suboperand index. 476 int findAsmOperandNamed(StringRef N) const { 477 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) 478 if (N == AsmOperands[i].SrcOpName) 479 return i; 480 return -1; 481 } 482 483 void buildInstructionResultOperands(); 484 void buildAliasResultOperands(); 485 486 /// operator< - Compare two matchables. 487 bool operator<(const MatchableInfo &RHS) const { 488 // The primary comparator is the instruction mnemonic. 489 if (Mnemonic != RHS.Mnemonic) 490 return Mnemonic < RHS.Mnemonic; 491 492 if (AsmOperands.size() != RHS.AsmOperands.size()) 493 return AsmOperands.size() < RHS.AsmOperands.size(); 494 495 // Compare lexicographically by operand. The matcher validates that other 496 // orderings wouldn't be ambiguous using \see couldMatchAmbiguouslyWith(). 497 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) { 498 if (*AsmOperands[i].Class < *RHS.AsmOperands[i].Class) 499 return true; 500 if (*RHS.AsmOperands[i].Class < *AsmOperands[i].Class) 501 return false; 502 } 503 504 // Give matches that require more features higher precedence. This is useful 505 // because we cannot define AssemblerPredicates with the negation of 506 // processor features. For example, ARM v6 "nop" may be either a HINT or 507 // MOV. With v6, we want to match HINT. The assembler has no way to 508 // predicate MOV under "NoV6", but HINT will always match first because it 509 // requires V6 while MOV does not. 510 if (RequiredFeatures.size() != RHS.RequiredFeatures.size()) 511 return RequiredFeatures.size() > RHS.RequiredFeatures.size(); 512 513 return false; 514 } 515 516 /// couldMatchAmbiguouslyWith - Check whether this matchable could 517 /// ambiguously match the same set of operands as \p RHS (without being a 518 /// strictly superior match). 519 bool couldMatchAmbiguouslyWith(const MatchableInfo &RHS) { 520 // The primary comparator is the instruction mnemonic. 521 if (Mnemonic != RHS.Mnemonic) 522 return false; 523 524 // The number of operands is unambiguous. 525 if (AsmOperands.size() != RHS.AsmOperands.size()) 526 return false; 527 528 // Otherwise, make sure the ordering of the two instructions is unambiguous 529 // by checking that either (a) a token or operand kind discriminates them, 530 // or (b) the ordering among equivalent kinds is consistent. 531 532 // Tokens and operand kinds are unambiguous (assuming a correct target 533 // specific parser). 534 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) 535 if (AsmOperands[i].Class->Kind != RHS.AsmOperands[i].Class->Kind || 536 AsmOperands[i].Class->Kind == ClassInfo::Token) 537 if (*AsmOperands[i].Class < *RHS.AsmOperands[i].Class || 538 *RHS.AsmOperands[i].Class < *AsmOperands[i].Class) 539 return false; 540 541 // Otherwise, this operand could commute if all operands are equivalent, or 542 // there is a pair of operands that compare less than and a pair that 543 // compare greater than. 544 bool HasLT = false, HasGT = false; 545 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) { 546 if (*AsmOperands[i].Class < *RHS.AsmOperands[i].Class) 547 HasLT = true; 548 if (*RHS.AsmOperands[i].Class < *AsmOperands[i].Class) 549 HasGT = true; 550 } 551 552 return !(HasLT ^ HasGT); 553 } 554 555 void dump(); 556 557 private: 558 void tokenizeAsmString(const AsmMatcherInfo &Info); 559 }; 560 561 /// SubtargetFeatureInfo - Helper class for storing information on a subtarget 562 /// feature which participates in instruction matching. 563 struct SubtargetFeatureInfo { 564 /// \brief The predicate record for this feature. 565 Record *TheDef; 566 567 /// \brief An unique index assigned to represent this feature. 568 unsigned Index; 569 570 SubtargetFeatureInfo(Record *D, unsigned Idx) : TheDef(D), Index(Idx) {} 571 572 /// \brief The name of the enumerated constant identifying this feature. 573 std::string getEnumName() const { 574 return "Feature_" + TheDef->getName(); 575 } 576 }; 577 578 struct OperandMatchEntry { 579 unsigned OperandMask; 580 MatchableInfo* MI; 581 ClassInfo *CI; 582 583 static OperandMatchEntry create(MatchableInfo* mi, ClassInfo *ci, 584 unsigned opMask) { 585 OperandMatchEntry X; 586 X.OperandMask = opMask; 587 X.CI = ci; 588 X.MI = mi; 589 return X; 590 } 591 }; 592 593 594 class AsmMatcherInfo { 595 public: 596 /// Tracked Records 597 RecordKeeper &Records; 598 599 /// The tablegen AsmParser record. 600 Record *AsmParser; 601 602 /// Target - The target information. 603 CodeGenTarget &Target; 604 605 /// The classes which are needed for matching. 606 std::vector<ClassInfo*> Classes; 607 608 /// The information on the matchables to match. 609 std::vector<MatchableInfo*> Matchables; 610 611 /// Info for custom matching operands by user defined methods. 612 std::vector<OperandMatchEntry> OperandMatchInfo; 613 614 /// Map of Register records to their class information. 615 typedef std::map<Record*, ClassInfo*, LessRecordByID> RegisterClassesTy; 616 RegisterClassesTy RegisterClasses; 617 618 /// Map of Predicate records to their subtarget information. 619 std::map<Record*, SubtargetFeatureInfo*, LessRecordByID> SubtargetFeatures; 620 621 /// Map of AsmOperandClass records to their class information. 622 std::map<Record*, ClassInfo*> AsmOperandClasses; 623 624 private: 625 /// Map of token to class information which has already been constructed. 626 std::map<std::string, ClassInfo*> TokenClasses; 627 628 /// Map of RegisterClass records to their class information. 629 std::map<Record*, ClassInfo*> RegisterClassClasses; 630 631 private: 632 /// getTokenClass - Lookup or create the class for the given token. 633 ClassInfo *getTokenClass(StringRef Token); 634 635 /// getOperandClass - Lookup or create the class for the given operand. 636 ClassInfo *getOperandClass(const CGIOperandList::OperandInfo &OI, 637 int SubOpIdx); 638 ClassInfo *getOperandClass(Record *Rec, int SubOpIdx); 639 640 /// buildRegisterClasses - Build the ClassInfo* instances for register 641 /// classes. 642 void buildRegisterClasses(SmallPtrSet<Record*, 16> &SingletonRegisters); 643 644 /// buildOperandClasses - Build the ClassInfo* instances for user defined 645 /// operand classes. 646 void buildOperandClasses(); 647 648 void buildInstructionOperandReference(MatchableInfo *II, StringRef OpName, 649 unsigned AsmOpIdx); 650 void buildAliasOperandReference(MatchableInfo *II, StringRef OpName, 651 MatchableInfo::AsmOperand &Op); 652 653 public: 654 AsmMatcherInfo(Record *AsmParser, 655 CodeGenTarget &Target, 656 RecordKeeper &Records); 657 658 /// buildInfo - Construct the various tables used during matching. 659 void buildInfo(); 660 661 /// buildOperandMatchInfo - Build the necessary information to handle user 662 /// defined operand parsing methods. 663 void buildOperandMatchInfo(); 664 665 /// getSubtargetFeature - Lookup or create the subtarget feature info for the 666 /// given operand. 667 SubtargetFeatureInfo *getSubtargetFeature(Record *Def) const { 668 assert(Def->isSubClassOf("Predicate") && "Invalid predicate type!"); 669 std::map<Record*, SubtargetFeatureInfo*, LessRecordByID>::const_iterator I = 670 SubtargetFeatures.find(Def); 671 return I == SubtargetFeatures.end() ? nullptr : I->second; 672 } 673 674 RecordKeeper &getRecords() const { 675 return Records; 676 } 677 }; 678 679 } // End anonymous namespace 680 681 void MatchableInfo::dump() { 682 errs() << TheDef->getName() << " -- " << "flattened:\"" << AsmString <<"\"\n"; 683 684 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) { 685 AsmOperand &Op = AsmOperands[i]; 686 errs() << " op[" << i << "] = " << Op.Class->ClassName << " - "; 687 errs() << '\"' << Op.Token << "\"\n"; 688 } 689 } 690 691 static std::pair<StringRef, StringRef> 692 parseTwoOperandConstraint(StringRef S, ArrayRef<SMLoc> Loc) { 693 // Split via the '='. 694 std::pair<StringRef, StringRef> Ops = S.split('='); 695 if (Ops.second == "") 696 PrintFatalError(Loc, "missing '=' in two-operand alias constraint"); 697 // Trim whitespace and the leading '$' on the operand names. 698 size_t start = Ops.first.find_first_of('$'); 699 if (start == std::string::npos) 700 PrintFatalError(Loc, "expected '$' prefix on asm operand name"); 701 Ops.first = Ops.first.slice(start + 1, std::string::npos); 702 size_t end = Ops.first.find_last_of(" \t"); 703 Ops.first = Ops.first.slice(0, end); 704 // Now the second operand. 705 start = Ops.second.find_first_of('$'); 706 if (start == std::string::npos) 707 PrintFatalError(Loc, "expected '$' prefix on asm operand name"); 708 Ops.second = Ops.second.slice(start + 1, std::string::npos); 709 end = Ops.second.find_last_of(" \t"); 710 Ops.first = Ops.first.slice(0, end); 711 return Ops; 712 } 713 714 void MatchableInfo::formTwoOperandAlias(StringRef Constraint) { 715 // Figure out which operands are aliased and mark them as tied. 716 std::pair<StringRef, StringRef> Ops = 717 parseTwoOperandConstraint(Constraint, TheDef->getLoc()); 718 719 // Find the AsmOperands that refer to the operands we're aliasing. 720 int SrcAsmOperand = findAsmOperandNamed(Ops.first); 721 int DstAsmOperand = findAsmOperandNamed(Ops.second); 722 if (SrcAsmOperand == -1) 723 PrintFatalError(TheDef->getLoc(), 724 "unknown source two-operand alias operand '" + Ops.first + 725 "'."); 726 if (DstAsmOperand == -1) 727 PrintFatalError(TheDef->getLoc(), 728 "unknown destination two-operand alias operand '" + 729 Ops.second + "'."); 730 731 // Find the ResOperand that refers to the operand we're aliasing away 732 // and update it to refer to the combined operand instead. 733 for (unsigned i = 0, e = ResOperands.size(); i != e; ++i) { 734 ResOperand &Op = ResOperands[i]; 735 if (Op.Kind == ResOperand::RenderAsmOperand && 736 Op.AsmOperandNum == (unsigned)SrcAsmOperand) { 737 Op.AsmOperandNum = DstAsmOperand; 738 break; 739 } 740 } 741 // Remove the AsmOperand for the alias operand. 742 AsmOperands.erase(AsmOperands.begin() + SrcAsmOperand); 743 // Adjust the ResOperand references to any AsmOperands that followed 744 // the one we just deleted. 745 for (unsigned i = 0, e = ResOperands.size(); i != e; ++i) { 746 ResOperand &Op = ResOperands[i]; 747 switch(Op.Kind) { 748 default: 749 // Nothing to do for operands that don't reference AsmOperands. 750 break; 751 case ResOperand::RenderAsmOperand: 752 if (Op.AsmOperandNum > (unsigned)SrcAsmOperand) 753 --Op.AsmOperandNum; 754 break; 755 case ResOperand::TiedOperand: 756 if (Op.TiedOperandNum > (unsigned)SrcAsmOperand) 757 --Op.TiedOperandNum; 758 break; 759 } 760 } 761 } 762 763 void MatchableInfo::initialize(const AsmMatcherInfo &Info, 764 SmallPtrSet<Record*, 16> &SingletonRegisters, 765 int AsmVariantNo, std::string &RegisterPrefix) { 766 AsmVariantID = AsmVariantNo; 767 AsmString = 768 CodeGenInstruction::FlattenAsmStringVariants(AsmString, AsmVariantNo); 769 770 tokenizeAsmString(Info); 771 772 // Compute the require features. 773 std::vector<Record*> Predicates =TheDef->getValueAsListOfDefs("Predicates"); 774 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) 775 if (SubtargetFeatureInfo *Feature = 776 Info.getSubtargetFeature(Predicates[i])) 777 RequiredFeatures.push_back(Feature); 778 779 // Collect singleton registers, if used. 780 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) { 781 extractSingletonRegisterForAsmOperand(i, Info, RegisterPrefix); 782 if (Record *Reg = AsmOperands[i].SingletonReg) 783 SingletonRegisters.insert(Reg); 784 } 785 786 const RecordVal *DepMask = TheDef->getValue("DeprecatedFeatureMask"); 787 if (!DepMask) 788 DepMask = TheDef->getValue("ComplexDeprecationPredicate"); 789 790 HasDeprecation = 791 DepMask ? !DepMask->getValue()->getAsUnquotedString().empty() : false; 792 } 793 794 /// tokenizeAsmString - Tokenize a simplified assembly string. 795 void MatchableInfo::tokenizeAsmString(const AsmMatcherInfo &Info) { 796 StringRef String = AsmString; 797 unsigned Prev = 0; 798 bool InTok = true; 799 for (unsigned i = 0, e = String.size(); i != e; ++i) { 800 switch (String[i]) { 801 case '[': 802 case ']': 803 case '*': 804 case '!': 805 case ' ': 806 case '\t': 807 case ',': 808 if (InTok) { 809 AsmOperands.push_back(AsmOperand(String.slice(Prev, i))); 810 InTok = false; 811 } 812 if (!isspace(String[i]) && String[i] != ',') 813 AsmOperands.push_back(AsmOperand(String.substr(i, 1))); 814 Prev = i + 1; 815 break; 816 817 case '\\': 818 if (InTok) { 819 AsmOperands.push_back(AsmOperand(String.slice(Prev, i))); 820 InTok = false; 821 } 822 ++i; 823 assert(i != String.size() && "Invalid quoted character"); 824 AsmOperands.push_back(AsmOperand(String.substr(i, 1))); 825 Prev = i + 1; 826 break; 827 828 case '$': { 829 if (InTok) { 830 AsmOperands.push_back(AsmOperand(String.slice(Prev, i))); 831 InTok = false; 832 } 833 834 // If this isn't "${", treat like a normal token. 835 if (i + 1 == String.size() || String[i + 1] != '{') { 836 Prev = i; 837 break; 838 } 839 840 StringRef::iterator End = std::find(String.begin() + i, String.end(),'}'); 841 assert(End != String.end() && "Missing brace in operand reference!"); 842 size_t EndPos = End - String.begin(); 843 AsmOperands.push_back(AsmOperand(String.slice(i, EndPos+1))); 844 Prev = EndPos + 1; 845 i = EndPos; 846 break; 847 } 848 849 case '.': 850 if (!Info.AsmParser->getValueAsBit("MnemonicContainsDot")) { 851 if (InTok) 852 AsmOperands.push_back(AsmOperand(String.slice(Prev, i))); 853 Prev = i; 854 } 855 InTok = true; 856 break; 857 858 default: 859 InTok = true; 860 } 861 } 862 if (InTok && Prev != String.size()) 863 AsmOperands.push_back(AsmOperand(String.substr(Prev))); 864 865 // The first token of the instruction is the mnemonic, which must be a 866 // simple string, not a $foo variable or a singleton register. 867 if (AsmOperands.empty()) 868 PrintFatalError(TheDef->getLoc(), 869 "Instruction '" + TheDef->getName() + "' has no tokens"); 870 Mnemonic = AsmOperands[0].Token; 871 if (Mnemonic.empty()) 872 PrintFatalError(TheDef->getLoc(), 873 "Missing instruction mnemonic"); 874 // FIXME : Check and raise an error if it is a register. 875 if (Mnemonic[0] == '$') 876 PrintFatalError(TheDef->getLoc(), 877 "Invalid instruction mnemonic '" + Mnemonic + "'!"); 878 879 // Remove the first operand, it is tracked in the mnemonic field. 880 AsmOperands.erase(AsmOperands.begin()); 881 } 882 883 bool MatchableInfo::validate(StringRef CommentDelimiter, bool Hack) const { 884 // Reject matchables with no .s string. 885 if (AsmString.empty()) 886 PrintFatalError(TheDef->getLoc(), "instruction with empty asm string"); 887 888 // Reject any matchables with a newline in them, they should be marked 889 // isCodeGenOnly if they are pseudo instructions. 890 if (AsmString.find('\n') != std::string::npos) 891 PrintFatalError(TheDef->getLoc(), 892 "multiline instruction is not valid for the asmparser, " 893 "mark it isCodeGenOnly"); 894 895 // Remove comments from the asm string. We know that the asmstring only 896 // has one line. 897 if (!CommentDelimiter.empty() && 898 StringRef(AsmString).find(CommentDelimiter) != StringRef::npos) 899 PrintFatalError(TheDef->getLoc(), 900 "asmstring for instruction has comment character in it, " 901 "mark it isCodeGenOnly"); 902 903 // Reject matchables with operand modifiers, these aren't something we can 904 // handle, the target should be refactored to use operands instead of 905 // modifiers. 906 // 907 // Also, check for instructions which reference the operand multiple times; 908 // this implies a constraint we would not honor. 909 std::set<std::string> OperandNames; 910 for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) { 911 StringRef Tok = AsmOperands[i].Token; 912 if (Tok[0] == '$' && Tok.find(':') != StringRef::npos) 913 PrintFatalError(TheDef->getLoc(), 914 "matchable with operand modifier '" + Tok + 915 "' not supported by asm matcher. Mark isCodeGenOnly!"); 916 917 // Verify that any operand is only mentioned once. 918 // We reject aliases and ignore instructions for now. 919 if (Tok[0] == '$' && !OperandNames.insert(Tok).second) { 920 if (!Hack) 921 PrintFatalError(TheDef->getLoc(), 922 "ERROR: matchable with tied operand '" + Tok + 923 "' can never be matched!"); 924 // FIXME: Should reject these. The ARM backend hits this with $lane in a 925 // bunch of instructions. It is unclear what the right answer is. 926 DEBUG({ 927 errs() << "warning: '" << TheDef->getName() << "': " 928 << "ignoring instruction with tied operand '" 929 << Tok << "'\n"; 930 }); 931 return false; 932 } 933 } 934 935 return true; 936 } 937 938 /// extractSingletonRegisterForAsmOperand - Extract singleton register, 939 /// if present, from specified token. 940 void MatchableInfo:: 941 extractSingletonRegisterForAsmOperand(unsigned OperandNo, 942 const AsmMatcherInfo &Info, 943 std::string &RegisterPrefix) { 944 StringRef Tok = AsmOperands[OperandNo].Token; 945 if (RegisterPrefix.empty()) { 946 std::string LoweredTok = Tok.lower(); 947 if (const CodeGenRegister *Reg = Info.Target.getRegisterByName(LoweredTok)) 948 AsmOperands[OperandNo].SingletonReg = Reg->TheDef; 949 return; 950 } 951 952 if (!Tok.startswith(RegisterPrefix)) 953 return; 954 955 StringRef RegName = Tok.substr(RegisterPrefix.size()); 956 if (const CodeGenRegister *Reg = Info.Target.getRegisterByName(RegName)) 957 AsmOperands[OperandNo].SingletonReg = Reg->TheDef; 958 959 // If there is no register prefix (i.e. "%" in "%eax"), then this may 960 // be some random non-register token, just ignore it. 961 return; 962 } 963 964 static std::string getEnumNameForToken(StringRef Str) { 965 std::string Res; 966 967 for (StringRef::iterator it = Str.begin(), ie = Str.end(); it != ie; ++it) { 968 switch (*it) { 969 case '*': Res += "_STAR_"; break; 970 case '%': Res += "_PCT_"; break; 971 case ':': Res += "_COLON_"; break; 972 case '!': Res += "_EXCLAIM_"; break; 973 case '.': Res += "_DOT_"; break; 974 case '<': Res += "_LT_"; break; 975 case '>': Res += "_GT_"; break; 976 default: 977 if ((*it >= 'A' && *it <= 'Z') || 978 (*it >= 'a' && *it <= 'z') || 979 (*it >= '0' && *it <= '9')) 980 Res += *it; 981 else 982 Res += "_" + utostr((unsigned) *it) + "_"; 983 } 984 } 985 986 return Res; 987 } 988 989 ClassInfo *AsmMatcherInfo::getTokenClass(StringRef Token) { 990 ClassInfo *&Entry = TokenClasses[Token]; 991 992 if (!Entry) { 993 Entry = new ClassInfo(); 994 Entry->Kind = ClassInfo::Token; 995 Entry->ClassName = "Token"; 996 Entry->Name = "MCK_" + getEnumNameForToken(Token); 997 Entry->ValueName = Token; 998 Entry->PredicateMethod = "<invalid>"; 999 Entry->RenderMethod = "<invalid>"; 1000 Entry->ParserMethod = ""; 1001 Entry->DiagnosticType = ""; 1002 Classes.push_back(Entry); 1003 } 1004 1005 return Entry; 1006 } 1007 1008 ClassInfo * 1009 AsmMatcherInfo::getOperandClass(const CGIOperandList::OperandInfo &OI, 1010 int SubOpIdx) { 1011 Record *Rec = OI.Rec; 1012 if (SubOpIdx != -1) 1013 Rec = cast<DefInit>(OI.MIOperandInfo->getArg(SubOpIdx))->getDef(); 1014 return getOperandClass(Rec, SubOpIdx); 1015 } 1016 1017 ClassInfo * 1018 AsmMatcherInfo::getOperandClass(Record *Rec, int SubOpIdx) { 1019 if (Rec->isSubClassOf("RegisterOperand")) { 1020 // RegisterOperand may have an associated ParserMatchClass. If it does, 1021 // use it, else just fall back to the underlying register class. 1022 const RecordVal *R = Rec->getValue("ParserMatchClass"); 1023 if (!R || !R->getValue()) 1024 PrintFatalError("Record `" + Rec->getName() + 1025 "' does not have a ParserMatchClass!\n"); 1026 1027 if (DefInit *DI= dyn_cast<DefInit>(R->getValue())) { 1028 Record *MatchClass = DI->getDef(); 1029 if (ClassInfo *CI = AsmOperandClasses[MatchClass]) 1030 return CI; 1031 } 1032 1033 // No custom match class. Just use the register class. 1034 Record *ClassRec = Rec->getValueAsDef("RegClass"); 1035 if (!ClassRec) 1036 PrintFatalError(Rec->getLoc(), "RegisterOperand `" + Rec->getName() + 1037 "' has no associated register class!\n"); 1038 if (ClassInfo *CI = RegisterClassClasses[ClassRec]) 1039 return CI; 1040 PrintFatalError(Rec->getLoc(), "register class has no class info!"); 1041 } 1042 1043 1044 if (Rec->isSubClassOf("RegisterClass")) { 1045 if (ClassInfo *CI = RegisterClassClasses[Rec]) 1046 return CI; 1047 PrintFatalError(Rec->getLoc(), "register class has no class info!"); 1048 } 1049 1050 if (!Rec->isSubClassOf("Operand")) 1051 PrintFatalError(Rec->getLoc(), "Operand `" + Rec->getName() + 1052 "' does not derive from class Operand!\n"); 1053 Record *MatchClass = Rec->getValueAsDef("ParserMatchClass"); 1054 if (ClassInfo *CI = AsmOperandClasses[MatchClass]) 1055 return CI; 1056 1057 PrintFatalError(Rec->getLoc(), "operand has no match class!"); 1058 } 1059 1060 struct LessRegisterSet { 1061 bool operator() (const RegisterSet &LHS, const RegisterSet & RHS) const { 1062 // std::set<T> defines its own compariso "operator<", but it 1063 // performs a lexicographical comparison by T's innate comparison 1064 // for some reason. We don't want non-deterministic pointer 1065 // comparisons so use this instead. 1066 return std::lexicographical_compare(LHS.begin(), LHS.end(), 1067 RHS.begin(), RHS.end(), 1068 LessRecordByID()); 1069 } 1070 }; 1071 1072 void AsmMatcherInfo:: 1073 buildRegisterClasses(SmallPtrSet<Record*, 16> &SingletonRegisters) { 1074 const std::vector<CodeGenRegister*> &Registers = 1075 Target.getRegBank().getRegisters(); 1076 ArrayRef<CodeGenRegisterClass*> RegClassList = 1077 Target.getRegBank().getRegClasses(); 1078 1079 typedef std::set<RegisterSet, LessRegisterSet> RegisterSetSet; 1080 1081 // The register sets used for matching. 1082 RegisterSetSet RegisterSets; 1083 1084 // Gather the defined sets. 1085 for (ArrayRef<CodeGenRegisterClass*>::const_iterator it = 1086 RegClassList.begin(), ie = RegClassList.end(); it != ie; ++it) 1087 RegisterSets.insert(RegisterSet( 1088 (*it)->getOrder().begin(), (*it)->getOrder().end())); 1089 1090 // Add any required singleton sets. 1091 for (SmallPtrSet<Record*, 16>::iterator it = SingletonRegisters.begin(), 1092 ie = SingletonRegisters.end(); it != ie; ++it) { 1093 Record *Rec = *it; 1094 RegisterSets.insert(RegisterSet(&Rec, &Rec + 1)); 1095 } 1096 1097 // Introduce derived sets where necessary (when a register does not determine 1098 // a unique register set class), and build the mapping of registers to the set 1099 // they should classify to. 1100 std::map<Record*, RegisterSet> RegisterMap; 1101 for (std::vector<CodeGenRegister*>::const_iterator it = Registers.begin(), 1102 ie = Registers.end(); it != ie; ++it) { 1103 const CodeGenRegister &CGR = **it; 1104 // Compute the intersection of all sets containing this register. 1105 RegisterSet ContainingSet; 1106 1107 for (RegisterSetSet::iterator it = RegisterSets.begin(), 1108 ie = RegisterSets.end(); it != ie; ++it) { 1109 if (!it->count(CGR.TheDef)) 1110 continue; 1111 1112 if (ContainingSet.empty()) { 1113 ContainingSet = *it; 1114 continue; 1115 } 1116 1117 RegisterSet Tmp; 1118 std::swap(Tmp, ContainingSet); 1119 std::insert_iterator<RegisterSet> II(ContainingSet, 1120 ContainingSet.begin()); 1121 std::set_intersection(Tmp.begin(), Tmp.end(), it->begin(), it->end(), II, 1122 LessRecordByID()); 1123 } 1124 1125 if (!ContainingSet.empty()) { 1126 RegisterSets.insert(ContainingSet); 1127 RegisterMap.insert(std::make_pair(CGR.TheDef, ContainingSet)); 1128 } 1129 } 1130 1131 // Construct the register classes. 1132 std::map<RegisterSet, ClassInfo*, LessRegisterSet> RegisterSetClasses; 1133 unsigned Index = 0; 1134 for (RegisterSetSet::iterator it = RegisterSets.begin(), 1135 ie = RegisterSets.end(); it != ie; ++it, ++Index) { 1136 ClassInfo *CI = new ClassInfo(); 1137 CI->Kind = ClassInfo::RegisterClass0 + Index; 1138 CI->ClassName = "Reg" + utostr(Index); 1139 CI->Name = "MCK_Reg" + utostr(Index); 1140 CI->ValueName = ""; 1141 CI->PredicateMethod = ""; // unused 1142 CI->RenderMethod = "addRegOperands"; 1143 CI->Registers = *it; 1144 // FIXME: diagnostic type. 1145 CI->DiagnosticType = ""; 1146 Classes.push_back(CI); 1147 RegisterSetClasses.insert(std::make_pair(*it, CI)); 1148 } 1149 1150 // Find the superclasses; we could compute only the subgroup lattice edges, 1151 // but there isn't really a point. 1152 for (RegisterSetSet::iterator it = RegisterSets.begin(), 1153 ie = RegisterSets.end(); it != ie; ++it) { 1154 ClassInfo *CI = RegisterSetClasses[*it]; 1155 for (RegisterSetSet::iterator it2 = RegisterSets.begin(), 1156 ie2 = RegisterSets.end(); it2 != ie2; ++it2) 1157 if (*it != *it2 && 1158 std::includes(it2->begin(), it2->end(), it->begin(), it->end(), 1159 LessRecordByID())) 1160 CI->SuperClasses.push_back(RegisterSetClasses[*it2]); 1161 } 1162 1163 // Name the register classes which correspond to a user defined RegisterClass. 1164 for (ArrayRef<CodeGenRegisterClass*>::const_iterator 1165 it = RegClassList.begin(), ie = RegClassList.end(); it != ie; ++it) { 1166 const CodeGenRegisterClass &RC = **it; 1167 // Def will be NULL for non-user defined register classes. 1168 Record *Def = RC.getDef(); 1169 if (!Def) 1170 continue; 1171 ClassInfo *CI = RegisterSetClasses[RegisterSet(RC.getOrder().begin(), 1172 RC.getOrder().end())]; 1173 if (CI->ValueName.empty()) { 1174 CI->ClassName = RC.getName(); 1175 CI->Name = "MCK_" + RC.getName(); 1176 CI->ValueName = RC.getName(); 1177 } else 1178 CI->ValueName = CI->ValueName + "," + RC.getName(); 1179 1180 RegisterClassClasses.insert(std::make_pair(Def, CI)); 1181 } 1182 1183 // Populate the map for individual registers. 1184 for (std::map<Record*, RegisterSet>::iterator it = RegisterMap.begin(), 1185 ie = RegisterMap.end(); it != ie; ++it) 1186 RegisterClasses[it->first] = RegisterSetClasses[it->second]; 1187 1188 // Name the register classes which correspond to singleton registers. 1189 for (SmallPtrSet<Record*, 16>::iterator it = SingletonRegisters.begin(), 1190 ie = SingletonRegisters.end(); it != ie; ++it) { 1191 Record *Rec = *it; 1192 ClassInfo *CI = RegisterClasses[Rec]; 1193 assert(CI && "Missing singleton register class info!"); 1194 1195 if (CI->ValueName.empty()) { 1196 CI->ClassName = Rec->getName(); 1197 CI->Name = "MCK_" + Rec->getName(); 1198 CI->ValueName = Rec->getName(); 1199 } else 1200 CI->ValueName = CI->ValueName + "," + Rec->getName(); 1201 } 1202 } 1203 1204 void AsmMatcherInfo::buildOperandClasses() { 1205 std::vector<Record*> AsmOperands = 1206 Records.getAllDerivedDefinitions("AsmOperandClass"); 1207 1208 // Pre-populate AsmOperandClasses map. 1209 for (std::vector<Record*>::iterator it = AsmOperands.begin(), 1210 ie = AsmOperands.end(); it != ie; ++it) 1211 AsmOperandClasses[*it] = new ClassInfo(); 1212 1213 unsigned Index = 0; 1214 for (std::vector<Record*>::iterator it = AsmOperands.begin(), 1215 ie = AsmOperands.end(); it != ie; ++it, ++Index) { 1216 ClassInfo *CI = AsmOperandClasses[*it]; 1217 CI->Kind = ClassInfo::UserClass0 + Index; 1218 1219 ListInit *Supers = (*it)->getValueAsListInit("SuperClasses"); 1220 for (unsigned i = 0, e = Supers->getSize(); i != e; ++i) { 1221 DefInit *DI = dyn_cast<DefInit>(Supers->getElement(i)); 1222 if (!DI) { 1223 PrintError((*it)->getLoc(), "Invalid super class reference!"); 1224 continue; 1225 } 1226 1227 ClassInfo *SC = AsmOperandClasses[DI->getDef()]; 1228 if (!SC) 1229 PrintError((*it)->getLoc(), "Invalid super class reference!"); 1230 else 1231 CI->SuperClasses.push_back(SC); 1232 } 1233 CI->ClassName = (*it)->getValueAsString("Name"); 1234 CI->Name = "MCK_" + CI->ClassName; 1235 CI->ValueName = (*it)->getName(); 1236 1237 // Get or construct the predicate method name. 1238 Init *PMName = (*it)->getValueInit("PredicateMethod"); 1239 if (StringInit *SI = dyn_cast<StringInit>(PMName)) { 1240 CI->PredicateMethod = SI->getValue(); 1241 } else { 1242 assert(isa<UnsetInit>(PMName) && "Unexpected PredicateMethod field!"); 1243 CI->PredicateMethod = "is" + CI->ClassName; 1244 } 1245 1246 // Get or construct the render method name. 1247 Init *RMName = (*it)->getValueInit("RenderMethod"); 1248 if (StringInit *SI = dyn_cast<StringInit>(RMName)) { 1249 CI->RenderMethod = SI->getValue(); 1250 } else { 1251 assert(isa<UnsetInit>(RMName) && "Unexpected RenderMethod field!"); 1252 CI->RenderMethod = "add" + CI->ClassName + "Operands"; 1253 } 1254 1255 // Get the parse method name or leave it as empty. 1256 Init *PRMName = (*it)->getValueInit("ParserMethod"); 1257 if (StringInit *SI = dyn_cast<StringInit>(PRMName)) 1258 CI->ParserMethod = SI->getValue(); 1259 1260 // Get the diagnostic type or leave it as empty. 1261 // Get the parse method name or leave it as empty. 1262 Init *DiagnosticType = (*it)->getValueInit("DiagnosticType"); 1263 if (StringInit *SI = dyn_cast<StringInit>(DiagnosticType)) 1264 CI->DiagnosticType = SI->getValue(); 1265 1266 AsmOperandClasses[*it] = CI; 1267 Classes.push_back(CI); 1268 } 1269 } 1270 1271 AsmMatcherInfo::AsmMatcherInfo(Record *asmParser, 1272 CodeGenTarget &target, 1273 RecordKeeper &records) 1274 : Records(records), AsmParser(asmParser), Target(target) { 1275 } 1276 1277 /// buildOperandMatchInfo - Build the necessary information to handle user 1278 /// defined operand parsing methods. 1279 void AsmMatcherInfo::buildOperandMatchInfo() { 1280 1281 /// Map containing a mask with all operands indices that can be found for 1282 /// that class inside a instruction. 1283 typedef std::map<ClassInfo *, unsigned, less_ptr<ClassInfo>> OpClassMaskTy; 1284 OpClassMaskTy OpClassMask; 1285 1286 for (std::vector<MatchableInfo*>::const_iterator it = 1287 Matchables.begin(), ie = Matchables.end(); 1288 it != ie; ++it) { 1289 MatchableInfo &II = **it; 1290 OpClassMask.clear(); 1291 1292 // Keep track of all operands of this instructions which belong to the 1293 // same class. 1294 for (unsigned i = 0, e = II.AsmOperands.size(); i != e; ++i) { 1295 MatchableInfo::AsmOperand &Op = II.AsmOperands[i]; 1296 if (Op.Class->ParserMethod.empty()) 1297 continue; 1298 unsigned &OperandMask = OpClassMask[Op.Class]; 1299 OperandMask |= (1 << i); 1300 } 1301 1302 // Generate operand match info for each mnemonic/operand class pair. 1303 for (OpClassMaskTy::iterator iit = OpClassMask.begin(), 1304 iie = OpClassMask.end(); iit != iie; ++iit) { 1305 unsigned OpMask = iit->second; 1306 ClassInfo *CI = iit->first; 1307 OperandMatchInfo.push_back(OperandMatchEntry::create(&II, CI, OpMask)); 1308 } 1309 } 1310 } 1311 1312 void AsmMatcherInfo::buildInfo() { 1313 // Build information about all of the AssemblerPredicates. 1314 std::vector<Record*> AllPredicates = 1315 Records.getAllDerivedDefinitions("Predicate"); 1316 for (unsigned i = 0, e = AllPredicates.size(); i != e; ++i) { 1317 Record *Pred = AllPredicates[i]; 1318 // Ignore predicates that are not intended for the assembler. 1319 if (!Pred->getValueAsBit("AssemblerMatcherPredicate")) 1320 continue; 1321 1322 if (Pred->getName().empty()) 1323 PrintFatalError(Pred->getLoc(), "Predicate has no name!"); 1324 1325 unsigned FeatureNo = SubtargetFeatures.size(); 1326 SubtargetFeatures[Pred] = new SubtargetFeatureInfo(Pred, FeatureNo); 1327 assert(FeatureNo < 32 && "Too many subtarget features!"); 1328 } 1329 1330 // Parse the instructions; we need to do this first so that we can gather the 1331 // singleton register classes. 1332 SmallPtrSet<Record*, 16> SingletonRegisters; 1333 unsigned VariantCount = Target.getAsmParserVariantCount(); 1334 for (unsigned VC = 0; VC != VariantCount; ++VC) { 1335 Record *AsmVariant = Target.getAsmParserVariant(VC); 1336 std::string CommentDelimiter = 1337 AsmVariant->getValueAsString("CommentDelimiter"); 1338 std::string RegisterPrefix = AsmVariant->getValueAsString("RegisterPrefix"); 1339 int AsmVariantNo = AsmVariant->getValueAsInt("Variant"); 1340 1341 for (CodeGenTarget::inst_iterator I = Target.inst_begin(), 1342 E = Target.inst_end(); I != E; ++I) { 1343 const CodeGenInstruction &CGI = **I; 1344 1345 // If the tblgen -match-prefix option is specified (for tblgen hackers), 1346 // filter the set of instructions we consider. 1347 if (!StringRef(CGI.TheDef->getName()).startswith(MatchPrefix)) 1348 continue; 1349 1350 // Ignore "codegen only" instructions. 1351 if (CGI.TheDef->getValueAsBit("isCodeGenOnly")) 1352 continue; 1353 1354 std::unique_ptr<MatchableInfo> II(new MatchableInfo(CGI)); 1355 1356 II->initialize(*this, SingletonRegisters, AsmVariantNo, RegisterPrefix); 1357 1358 // Ignore instructions which shouldn't be matched and diagnose invalid 1359 // instruction definitions with an error. 1360 if (!II->validate(CommentDelimiter, true)) 1361 continue; 1362 1363 // Ignore "Int_*" and "*_Int" instructions, which are internal aliases. 1364 // 1365 // FIXME: This is a total hack. 1366 if (StringRef(II->TheDef->getName()).startswith("Int_") || 1367 StringRef(II->TheDef->getName()).endswith("_Int")) 1368 continue; 1369 1370 Matchables.push_back(II.release()); 1371 } 1372 1373 // Parse all of the InstAlias definitions and stick them in the list of 1374 // matchables. 1375 std::vector<Record*> AllInstAliases = 1376 Records.getAllDerivedDefinitions("InstAlias"); 1377 for (unsigned i = 0, e = AllInstAliases.size(); i != e; ++i) { 1378 CodeGenInstAlias *Alias = new CodeGenInstAlias(AllInstAliases[i], Target); 1379 1380 // If the tblgen -match-prefix option is specified (for tblgen hackers), 1381 // filter the set of instruction aliases we consider, based on the target 1382 // instruction. 1383 if (!StringRef(Alias->ResultInst->TheDef->getName()) 1384 .startswith( MatchPrefix)) 1385 continue; 1386 1387 std::unique_ptr<MatchableInfo> II(new MatchableInfo(Alias)); 1388 1389 II->initialize(*this, SingletonRegisters, AsmVariantNo, RegisterPrefix); 1390 1391 // Validate the alias definitions. 1392 II->validate(CommentDelimiter, false); 1393 1394 Matchables.push_back(II.release()); 1395 } 1396 } 1397 1398 // Build info for the register classes. 1399 buildRegisterClasses(SingletonRegisters); 1400 1401 // Build info for the user defined assembly operand classes. 1402 buildOperandClasses(); 1403 1404 // Build the information about matchables, now that we have fully formed 1405 // classes. 1406 std::vector<MatchableInfo*> NewMatchables; 1407 for (std::vector<MatchableInfo*>::iterator it = Matchables.begin(), 1408 ie = Matchables.end(); it != ie; ++it) { 1409 MatchableInfo *II = *it; 1410 1411 // Parse the tokens after the mnemonic. 1412 // Note: buildInstructionOperandReference may insert new AsmOperands, so 1413 // don't precompute the loop bound. 1414 for (unsigned i = 0; i != II->AsmOperands.size(); ++i) { 1415 MatchableInfo::AsmOperand &Op = II->AsmOperands[i]; 1416 StringRef Token = Op.Token; 1417 1418 // Check for singleton registers. 1419 if (Record *RegRecord = II->AsmOperands[i].SingletonReg) { 1420 Op.Class = RegisterClasses[RegRecord]; 1421 assert(Op.Class && Op.Class->Registers.size() == 1 && 1422 "Unexpected class for singleton register"); 1423 continue; 1424 } 1425 1426 // Check for simple tokens. 1427 if (Token[0] != '$') { 1428 Op.Class = getTokenClass(Token); 1429 continue; 1430 } 1431 1432 if (Token.size() > 1 && isdigit(Token[1])) { 1433 Op.Class = getTokenClass(Token); 1434 continue; 1435 } 1436 1437 // Otherwise this is an operand reference. 1438 StringRef OperandName; 1439 if (Token[1] == '{') 1440 OperandName = Token.substr(2, Token.size() - 3); 1441 else 1442 OperandName = Token.substr(1); 1443 1444 if (II->DefRec.is<const CodeGenInstruction*>()) 1445 buildInstructionOperandReference(II, OperandName, i); 1446 else 1447 buildAliasOperandReference(II, OperandName, Op); 1448 } 1449 1450 if (II->DefRec.is<const CodeGenInstruction*>()) { 1451 II->buildInstructionResultOperands(); 1452 // If the instruction has a two-operand alias, build up the 1453 // matchable here. We'll add them in bulk at the end to avoid 1454 // confusing this loop. 1455 std::string Constraint = 1456 II->TheDef->getValueAsString("TwoOperandAliasConstraint"); 1457 if (Constraint != "") { 1458 // Start by making a copy of the original matchable. 1459 std::unique_ptr<MatchableInfo> AliasII(new MatchableInfo(*II)); 1460 1461 // Adjust it to be a two-operand alias. 1462 AliasII->formTwoOperandAlias(Constraint); 1463 1464 // Add the alias to the matchables list. 1465 NewMatchables.push_back(AliasII.release()); 1466 } 1467 } else 1468 II->buildAliasResultOperands(); 1469 } 1470 if (!NewMatchables.empty()) 1471 Matchables.insert(Matchables.end(), NewMatchables.begin(), 1472 NewMatchables.end()); 1473 1474 // Process token alias definitions and set up the associated superclass 1475 // information. 1476 std::vector<Record*> AllTokenAliases = 1477 Records.getAllDerivedDefinitions("TokenAlias"); 1478 for (unsigned i = 0, e = AllTokenAliases.size(); i != e; ++i) { 1479 Record *Rec = AllTokenAliases[i]; 1480 ClassInfo *FromClass = getTokenClass(Rec->getValueAsString("FromToken")); 1481 ClassInfo *ToClass = getTokenClass(Rec->getValueAsString("ToToken")); 1482 if (FromClass == ToClass) 1483 PrintFatalError(Rec->getLoc(), 1484 "error: Destination value identical to source value."); 1485 FromClass->SuperClasses.push_back(ToClass); 1486 } 1487 1488 // Reorder classes so that classes precede super classes. 1489 std::sort(Classes.begin(), Classes.end(), less_ptr<ClassInfo>()); 1490 } 1491 1492 /// buildInstructionOperandReference - The specified operand is a reference to a 1493 /// named operand such as $src. Resolve the Class and OperandInfo pointers. 1494 void AsmMatcherInfo:: 1495 buildInstructionOperandReference(MatchableInfo *II, 1496 StringRef OperandName, 1497 unsigned AsmOpIdx) { 1498 const CodeGenInstruction &CGI = *II->DefRec.get<const CodeGenInstruction*>(); 1499 const CGIOperandList &Operands = CGI.Operands; 1500 MatchableInfo::AsmOperand *Op = &II->AsmOperands[AsmOpIdx]; 1501 1502 // Map this token to an operand. 1503 unsigned Idx; 1504 if (!Operands.hasOperandNamed(OperandName, Idx)) 1505 PrintFatalError(II->TheDef->getLoc(), 1506 "error: unable to find operand: '" + OperandName + "'"); 1507 1508 // If the instruction operand has multiple suboperands, but the parser 1509 // match class for the asm operand is still the default "ImmAsmOperand", 1510 // then handle each suboperand separately. 1511 if (Op->SubOpIdx == -1 && Operands[Idx].MINumOperands > 1) { 1512 Record *Rec = Operands[Idx].Rec; 1513 assert(Rec->isSubClassOf("Operand") && "Unexpected operand!"); 1514 Record *MatchClass = Rec->getValueAsDef("ParserMatchClass"); 1515 if (MatchClass && MatchClass->getValueAsString("Name") == "Imm") { 1516 // Insert remaining suboperands after AsmOpIdx in II->AsmOperands. 1517 StringRef Token = Op->Token; // save this in case Op gets moved 1518 for (unsigned SI = 1, SE = Operands[Idx].MINumOperands; SI != SE; ++SI) { 1519 MatchableInfo::AsmOperand NewAsmOp(Token); 1520 NewAsmOp.SubOpIdx = SI; 1521 II->AsmOperands.insert(II->AsmOperands.begin()+AsmOpIdx+SI, NewAsmOp); 1522 } 1523 // Replace Op with first suboperand. 1524 Op = &II->AsmOperands[AsmOpIdx]; // update the pointer in case it moved 1525 Op->SubOpIdx = 0; 1526 } 1527 } 1528 1529 // Set up the operand class. 1530 Op->Class = getOperandClass(Operands[Idx], Op->SubOpIdx); 1531 1532 // If the named operand is tied, canonicalize it to the untied operand. 1533 // For example, something like: 1534 // (outs GPR:$dst), (ins GPR:$src) 1535 // with an asmstring of 1536 // "inc $src" 1537 // we want to canonicalize to: 1538 // "inc $dst" 1539 // so that we know how to provide the $dst operand when filling in the result. 1540 int OITied = -1; 1541 if (Operands[Idx].MINumOperands == 1) 1542 OITied = Operands[Idx].getTiedRegister(); 1543 if (OITied != -1) { 1544 // The tied operand index is an MIOperand index, find the operand that 1545 // contains it. 1546 std::pair<unsigned, unsigned> Idx = Operands.getSubOperandNumber(OITied); 1547 OperandName = Operands[Idx.first].Name; 1548 Op->SubOpIdx = Idx.second; 1549 } 1550 1551 Op->SrcOpName = OperandName; 1552 } 1553 1554 /// buildAliasOperandReference - When parsing an operand reference out of the 1555 /// matching string (e.g. "movsx $src, $dst"), determine what the class of the 1556 /// operand reference is by looking it up in the result pattern definition. 1557 void AsmMatcherInfo::buildAliasOperandReference(MatchableInfo *II, 1558 StringRef OperandName, 1559 MatchableInfo::AsmOperand &Op) { 1560 const CodeGenInstAlias &CGA = *II->DefRec.get<const CodeGenInstAlias*>(); 1561 1562 // Set up the operand class. 1563 for (unsigned i = 0, e = CGA.ResultOperands.size(); i != e; ++i) 1564 if (CGA.ResultOperands[i].isRecord() && 1565 CGA.ResultOperands[i].getName() == OperandName) { 1566 // It's safe to go with the first one we find, because CodeGenInstAlias 1567 // validates that all operands with the same name have the same record. 1568 Op.SubOpIdx = CGA.ResultInstOperandIndex[i].second; 1569 // Use the match class from the Alias definition, not the 1570 // destination instruction, as we may have an immediate that's 1571 // being munged by the match class. 1572 Op.Class = getOperandClass(CGA.ResultOperands[i].getRecord(), 1573 Op.SubOpIdx); 1574 Op.SrcOpName = OperandName; 1575 return; 1576 } 1577 1578 PrintFatalError(II->TheDef->getLoc(), 1579 "error: unable to find operand: '" + OperandName + "'"); 1580 } 1581 1582 void MatchableInfo::buildInstructionResultOperands() { 1583 const CodeGenInstruction *ResultInst = getResultInst(); 1584 1585 // Loop over all operands of the result instruction, determining how to 1586 // populate them. 1587 for (unsigned i = 0, e = ResultInst->Operands.size(); i != e; ++i) { 1588 const CGIOperandList::OperandInfo &OpInfo = ResultInst->Operands[i]; 1589 1590 // If this is a tied operand, just copy from the previously handled operand. 1591 int TiedOp = -1; 1592 if (OpInfo.MINumOperands == 1) 1593 TiedOp = OpInfo.getTiedRegister(); 1594 if (TiedOp != -1) { 1595 ResOperands.push_back(ResOperand::getTiedOp(TiedOp)); 1596 continue; 1597 } 1598 1599 // Find out what operand from the asmparser this MCInst operand comes from. 1600 int SrcOperand = findAsmOperandNamed(OpInfo.Name); 1601 if (OpInfo.Name.empty() || SrcOperand == -1) { 1602 // This may happen for operands that are tied to a suboperand of a 1603 // complex operand. Simply use a dummy value here; nobody should 1604 // use this operand slot. 1605 // FIXME: The long term goal is for the MCOperand list to not contain 1606 // tied operands at all. 1607 ResOperands.push_back(ResOperand::getImmOp(0)); 1608 continue; 1609 } 1610 1611 // Check if the one AsmOperand populates the entire operand. 1612 unsigned NumOperands = OpInfo.MINumOperands; 1613 if (AsmOperands[SrcOperand].SubOpIdx == -1) { 1614 ResOperands.push_back(ResOperand::getRenderedOp(SrcOperand, NumOperands)); 1615 continue; 1616 } 1617 1618 // Add a separate ResOperand for each suboperand. 1619 for (unsigned AI = 0; AI < NumOperands; ++AI) { 1620 assert(AsmOperands[SrcOperand+AI].SubOpIdx == (int)AI && 1621 AsmOperands[SrcOperand+AI].SrcOpName == OpInfo.Name && 1622 "unexpected AsmOperands for suboperands"); 1623 ResOperands.push_back(ResOperand::getRenderedOp(SrcOperand + AI, 1)); 1624 } 1625 } 1626 } 1627 1628 void MatchableInfo::buildAliasResultOperands() { 1629 const CodeGenInstAlias &CGA = *DefRec.get<const CodeGenInstAlias*>(); 1630 const CodeGenInstruction *ResultInst = getResultInst(); 1631 1632 // Loop over all operands of the result instruction, determining how to 1633 // populate them. 1634 unsigned AliasOpNo = 0; 1635 unsigned LastOpNo = CGA.ResultInstOperandIndex.size(); 1636 for (unsigned i = 0, e = ResultInst->Operands.size(); i != e; ++i) { 1637 const CGIOperandList::OperandInfo *OpInfo = &ResultInst->Operands[i]; 1638 1639 // If this is a tied operand, just copy from the previously handled operand. 1640 int TiedOp = -1; 1641 if (OpInfo->MINumOperands == 1) 1642 TiedOp = OpInfo->getTiedRegister(); 1643 if (TiedOp != -1) { 1644 ResOperands.push_back(ResOperand::getTiedOp(TiedOp)); 1645 continue; 1646 } 1647 1648 // Handle all the suboperands for this operand. 1649 const std::string &OpName = OpInfo->Name; 1650 for ( ; AliasOpNo < LastOpNo && 1651 CGA.ResultInstOperandIndex[AliasOpNo].first == i; ++AliasOpNo) { 1652 int SubIdx = CGA.ResultInstOperandIndex[AliasOpNo].second; 1653 1654 // Find out what operand from the asmparser that this MCInst operand 1655 // comes from. 1656 switch (CGA.ResultOperands[AliasOpNo].Kind) { 1657 case CodeGenInstAlias::ResultOperand::K_Record: { 1658 StringRef Name = CGA.ResultOperands[AliasOpNo].getName(); 1659 int SrcOperand = findAsmOperand(Name, SubIdx); 1660 if (SrcOperand == -1) 1661 PrintFatalError(TheDef->getLoc(), "Instruction '" + 1662 TheDef->getName() + "' has operand '" + OpName + 1663 "' that doesn't appear in asm string!"); 1664 unsigned NumOperands = (SubIdx == -1 ? OpInfo->MINumOperands : 1); 1665 ResOperands.push_back(ResOperand::getRenderedOp(SrcOperand, 1666 NumOperands)); 1667 break; 1668 } 1669 case CodeGenInstAlias::ResultOperand::K_Imm: { 1670 int64_t ImmVal = CGA.ResultOperands[AliasOpNo].getImm(); 1671 ResOperands.push_back(ResOperand::getImmOp(ImmVal)); 1672 break; 1673 } 1674 case CodeGenInstAlias::ResultOperand::K_Reg: { 1675 Record *Reg = CGA.ResultOperands[AliasOpNo].getRegister(); 1676 ResOperands.push_back(ResOperand::getRegOp(Reg)); 1677 break; 1678 } 1679 } 1680 } 1681 } 1682 } 1683 1684 static unsigned getConverterOperandID(const std::string &Name, 1685 SetVector<std::string> &Table, 1686 bool &IsNew) { 1687 IsNew = Table.insert(Name); 1688 1689 unsigned ID = IsNew ? Table.size() - 1 : 1690 std::find(Table.begin(), Table.end(), Name) - Table.begin(); 1691 1692 assert(ID < Table.size()); 1693 1694 return ID; 1695 } 1696 1697 1698 static void emitConvertFuncs(CodeGenTarget &Target, StringRef ClassName, 1699 std::vector<MatchableInfo*> &Infos, 1700 raw_ostream &OS) { 1701 SetVector<std::string> OperandConversionKinds; 1702 SetVector<std::string> InstructionConversionKinds; 1703 std::vector<std::vector<uint8_t> > ConversionTable; 1704 size_t MaxRowLength = 2; // minimum is custom converter plus terminator. 1705 1706 // TargetOperandClass - This is the target's operand class, like X86Operand. 1707 std::string TargetOperandClass = Target.getName() + "Operand"; 1708 1709 // Write the convert function to a separate stream, so we can drop it after 1710 // the enum. We'll build up the conversion handlers for the individual 1711 // operand types opportunistically as we encounter them. 1712 std::string ConvertFnBody; 1713 raw_string_ostream CvtOS(ConvertFnBody); 1714 // Start the unified conversion function. 1715 CvtOS << "void " << Target.getName() << ClassName << "::\n" 1716 << "convertToMCInst(unsigned Kind, MCInst &Inst, " 1717 << "unsigned Opcode,\n" 1718 << " const SmallVectorImpl<MCParsedAsmOperand*" 1719 << "> &Operands) {\n" 1720 << " assert(Kind < CVT_NUM_SIGNATURES && \"Invalid signature!\");\n" 1721 << " const uint8_t *Converter = ConversionTable[Kind];\n" 1722 << " Inst.setOpcode(Opcode);\n" 1723 << " for (const uint8_t *p = Converter; *p; p+= 2) {\n" 1724 << " switch (*p) {\n" 1725 << " default: llvm_unreachable(\"invalid conversion entry!\");\n" 1726 << " case CVT_Reg:\n" 1727 << " static_cast<" << TargetOperandClass 1728 << "*>(Operands[*(p + 1)])->addRegOperands(Inst, 1);\n" 1729 << " break;\n" 1730 << " case CVT_Tied:\n" 1731 << " Inst.addOperand(Inst.getOperand(*(p + 1)));\n" 1732 << " break;\n"; 1733 1734 std::string OperandFnBody; 1735 raw_string_ostream OpOS(OperandFnBody); 1736 // Start the operand number lookup function. 1737 OpOS << "void " << Target.getName() << ClassName << "::\n" 1738 << "convertToMapAndConstraints(unsigned Kind,\n"; 1739 OpOS.indent(27); 1740 OpOS << "const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {\n" 1741 << " assert(Kind < CVT_NUM_SIGNATURES && \"Invalid signature!\");\n" 1742 << " unsigned NumMCOperands = 0;\n" 1743 << " const uint8_t *Converter = ConversionTable[Kind];\n" 1744 << " for (const uint8_t *p = Converter; *p; p+= 2) {\n" 1745 << " switch (*p) {\n" 1746 << " default: llvm_unreachable(\"invalid conversion entry!\");\n" 1747 << " case CVT_Reg:\n" 1748 << " Operands[*(p + 1)]->setMCOperandNum(NumMCOperands);\n" 1749 << " Operands[*(p + 1)]->setConstraint(\"r\");\n" 1750 << " ++NumMCOperands;\n" 1751 << " break;\n" 1752 << " case CVT_Tied:\n" 1753 << " ++NumMCOperands;\n" 1754 << " break;\n"; 1755 1756 // Pre-populate the operand conversion kinds with the standard always 1757 // available entries. 1758 OperandConversionKinds.insert("CVT_Done"); 1759 OperandConversionKinds.insert("CVT_Reg"); 1760 OperandConversionKinds.insert("CVT_Tied"); 1761 enum { CVT_Done, CVT_Reg, CVT_Tied }; 1762 1763 for (std::vector<MatchableInfo*>::const_iterator it = Infos.begin(), 1764 ie = Infos.end(); it != ie; ++it) { 1765 MatchableInfo &II = **it; 1766 1767 // Check if we have a custom match function. 1768 std::string AsmMatchConverter = 1769 II.getResultInst()->TheDef->getValueAsString("AsmMatchConverter"); 1770 if (!AsmMatchConverter.empty()) { 1771 std::string Signature = "ConvertCustom_" + AsmMatchConverter; 1772 II.ConversionFnKind = Signature; 1773 1774 // Check if we have already generated this signature. 1775 if (!InstructionConversionKinds.insert(Signature)) 1776 continue; 1777 1778 // Remember this converter for the kind enum. 1779 unsigned KindID = OperandConversionKinds.size(); 1780 OperandConversionKinds.insert("CVT_" + 1781 getEnumNameForToken(AsmMatchConverter)); 1782 1783 // Add the converter row for this instruction. 1784 ConversionTable.push_back(std::vector<uint8_t>()); 1785 ConversionTable.back().push_back(KindID); 1786 ConversionTable.back().push_back(CVT_Done); 1787 1788 // Add the handler to the conversion driver function. 1789 CvtOS << " case CVT_" 1790 << getEnumNameForToken(AsmMatchConverter) << ":\n" 1791 << " " << AsmMatchConverter << "(Inst, Operands);\n" 1792 << " break;\n"; 1793 1794 // FIXME: Handle the operand number lookup for custom match functions. 1795 continue; 1796 } 1797 1798 // Build the conversion function signature. 1799 std::string Signature = "Convert"; 1800 1801 std::vector<uint8_t> ConversionRow; 1802 1803 // Compute the convert enum and the case body. 1804 MaxRowLength = std::max(MaxRowLength, II.ResOperands.size()*2 + 1 ); 1805 1806 for (unsigned i = 0, e = II.ResOperands.size(); i != e; ++i) { 1807 const MatchableInfo::ResOperand &OpInfo = II.ResOperands[i]; 1808 1809 // Generate code to populate each result operand. 1810 switch (OpInfo.Kind) { 1811 case MatchableInfo::ResOperand::RenderAsmOperand: { 1812 // This comes from something we parsed. 1813 MatchableInfo::AsmOperand &Op = II.AsmOperands[OpInfo.AsmOperandNum]; 1814 1815 // Registers are always converted the same, don't duplicate the 1816 // conversion function based on them. 1817 Signature += "__"; 1818 std::string Class; 1819 Class = Op.Class->isRegisterClass() ? "Reg" : Op.Class->ClassName; 1820 Signature += Class; 1821 Signature += utostr(OpInfo.MINumOperands); 1822 Signature += "_" + itostr(OpInfo.AsmOperandNum); 1823 1824 // Add the conversion kind, if necessary, and get the associated ID 1825 // the index of its entry in the vector). 1826 std::string Name = "CVT_" + (Op.Class->isRegisterClass() ? "Reg" : 1827 Op.Class->RenderMethod); 1828 Name = getEnumNameForToken(Name); 1829 1830 bool IsNewConverter = false; 1831 unsigned ID = getConverterOperandID(Name, OperandConversionKinds, 1832 IsNewConverter); 1833 1834 // Add the operand entry to the instruction kind conversion row. 1835 ConversionRow.push_back(ID); 1836 ConversionRow.push_back(OpInfo.AsmOperandNum + 1); 1837 1838 if (!IsNewConverter) 1839 break; 1840 1841 // This is a new operand kind. Add a handler for it to the 1842 // converter driver. 1843 CvtOS << " case " << Name << ":\n" 1844 << " static_cast<" << TargetOperandClass 1845 << "*>(Operands[*(p + 1)])->" 1846 << Op.Class->RenderMethod << "(Inst, " << OpInfo.MINumOperands 1847 << ");\n" 1848 << " break;\n"; 1849 1850 // Add a handler for the operand number lookup. 1851 OpOS << " case " << Name << ":\n" 1852 << " Operands[*(p + 1)]->setMCOperandNum(NumMCOperands);\n"; 1853 1854 if (Op.Class->isRegisterClass()) 1855 OpOS << " Operands[*(p + 1)]->setConstraint(\"r\");\n"; 1856 else 1857 OpOS << " Operands[*(p + 1)]->setConstraint(\"m\");\n"; 1858 OpOS << " NumMCOperands += " << OpInfo.MINumOperands << ";\n" 1859 << " break;\n"; 1860 break; 1861 } 1862 case MatchableInfo::ResOperand::TiedOperand: { 1863 // If this operand is tied to a previous one, just copy the MCInst 1864 // operand from the earlier one.We can only tie single MCOperand values. 1865 assert(OpInfo.MINumOperands == 1 && "Not a singular MCOperand"); 1866 unsigned TiedOp = OpInfo.TiedOperandNum; 1867 assert(i > TiedOp && "Tied operand precedes its target!"); 1868 Signature += "__Tie" + utostr(TiedOp); 1869 ConversionRow.push_back(CVT_Tied); 1870 ConversionRow.push_back(TiedOp); 1871 break; 1872 } 1873 case MatchableInfo::ResOperand::ImmOperand: { 1874 int64_t Val = OpInfo.ImmVal; 1875 std::string Ty = "imm_" + itostr(Val); 1876 Signature += "__" + Ty; 1877 1878 std::string Name = "CVT_" + Ty; 1879 bool IsNewConverter = false; 1880 unsigned ID = getConverterOperandID(Name, OperandConversionKinds, 1881 IsNewConverter); 1882 // Add the operand entry to the instruction kind conversion row. 1883 ConversionRow.push_back(ID); 1884 ConversionRow.push_back(0); 1885 1886 if (!IsNewConverter) 1887 break; 1888 1889 CvtOS << " case " << Name << ":\n" 1890 << " Inst.addOperand(MCOperand::CreateImm(" << Val << "));\n" 1891 << " break;\n"; 1892 1893 OpOS << " case " << Name << ":\n" 1894 << " Operands[*(p + 1)]->setMCOperandNum(NumMCOperands);\n" 1895 << " Operands[*(p + 1)]->setConstraint(\"\");\n" 1896 << " ++NumMCOperands;\n" 1897 << " break;\n"; 1898 break; 1899 } 1900 case MatchableInfo::ResOperand::RegOperand: { 1901 std::string Reg, Name; 1902 if (!OpInfo.Register) { 1903 Name = "reg0"; 1904 Reg = "0"; 1905 } else { 1906 Reg = getQualifiedName(OpInfo.Register); 1907 Name = "reg" + OpInfo.Register->getName(); 1908 } 1909 Signature += "__" + Name; 1910 Name = "CVT_" + Name; 1911 bool IsNewConverter = false; 1912 unsigned ID = getConverterOperandID(Name, OperandConversionKinds, 1913 IsNewConverter); 1914 // Add the operand entry to the instruction kind conversion row. 1915 ConversionRow.push_back(ID); 1916 ConversionRow.push_back(0); 1917 1918 if (!IsNewConverter) 1919 break; 1920 CvtOS << " case " << Name << ":\n" 1921 << " Inst.addOperand(MCOperand::CreateReg(" << Reg << "));\n" 1922 << " break;\n"; 1923 1924 OpOS << " case " << Name << ":\n" 1925 << " Operands[*(p + 1)]->setMCOperandNum(NumMCOperands);\n" 1926 << " Operands[*(p + 1)]->setConstraint(\"m\");\n" 1927 << " ++NumMCOperands;\n" 1928 << " break;\n"; 1929 } 1930 } 1931 } 1932 1933 // If there were no operands, add to the signature to that effect 1934 if (Signature == "Convert") 1935 Signature += "_NoOperands"; 1936 1937 II.ConversionFnKind = Signature; 1938 1939 // Save the signature. If we already have it, don't add a new row 1940 // to the table. 1941 if (!InstructionConversionKinds.insert(Signature)) 1942 continue; 1943 1944 // Add the row to the table. 1945 ConversionTable.push_back(ConversionRow); 1946 } 1947 1948 // Finish up the converter driver function. 1949 CvtOS << " }\n }\n}\n\n"; 1950 1951 // Finish up the operand number lookup function. 1952 OpOS << " }\n }\n}\n\n"; 1953 1954 OS << "namespace {\n"; 1955 1956 // Output the operand conversion kind enum. 1957 OS << "enum OperatorConversionKind {\n"; 1958 for (unsigned i = 0, e = OperandConversionKinds.size(); i != e; ++i) 1959 OS << " " << OperandConversionKinds[i] << ",\n"; 1960 OS << " CVT_NUM_CONVERTERS\n"; 1961 OS << "};\n\n"; 1962 1963 // Output the instruction conversion kind enum. 1964 OS << "enum InstructionConversionKind {\n"; 1965 for (SetVector<std::string>::const_iterator 1966 i = InstructionConversionKinds.begin(), 1967 e = InstructionConversionKinds.end(); i != e; ++i) 1968 OS << " " << *i << ",\n"; 1969 OS << " CVT_NUM_SIGNATURES\n"; 1970 OS << "};\n\n"; 1971 1972 1973 OS << "} // end anonymous namespace\n\n"; 1974 1975 // Output the conversion table. 1976 OS << "static const uint8_t ConversionTable[CVT_NUM_SIGNATURES][" 1977 << MaxRowLength << "] = {\n"; 1978 1979 for (unsigned Row = 0, ERow = ConversionTable.size(); Row != ERow; ++Row) { 1980 assert(ConversionTable[Row].size() % 2 == 0 && "bad conversion row!"); 1981 OS << " // " << InstructionConversionKinds[Row] << "\n"; 1982 OS << " { "; 1983 for (unsigned i = 0, e = ConversionTable[Row].size(); i != e; i += 2) 1984 OS << OperandConversionKinds[ConversionTable[Row][i]] << ", " 1985 << (unsigned)(ConversionTable[Row][i + 1]) << ", "; 1986 OS << "CVT_Done },\n"; 1987 } 1988 1989 OS << "};\n\n"; 1990 1991 // Spit out the conversion driver function. 1992 OS << CvtOS.str(); 1993 1994 // Spit out the operand number lookup function. 1995 OS << OpOS.str(); 1996 } 1997 1998 /// emitMatchClassEnumeration - Emit the enumeration for match class kinds. 1999 static void emitMatchClassEnumeration(CodeGenTarget &Target, 2000 std::vector<ClassInfo*> &Infos, 2001 raw_ostream &OS) { 2002 OS << "namespace {\n\n"; 2003 2004 OS << "/// MatchClassKind - The kinds of classes which participate in\n" 2005 << "/// instruction matching.\n"; 2006 OS << "enum MatchClassKind {\n"; 2007 OS << " InvalidMatchClass = 0,\n"; 2008 for (std::vector<ClassInfo*>::iterator it = Infos.begin(), 2009 ie = Infos.end(); it != ie; ++it) { 2010 ClassInfo &CI = **it; 2011 OS << " " << CI.Name << ", // "; 2012 if (CI.Kind == ClassInfo::Token) { 2013 OS << "'" << CI.ValueName << "'\n"; 2014 } else if (CI.isRegisterClass()) { 2015 if (!CI.ValueName.empty()) 2016 OS << "register class '" << CI.ValueName << "'\n"; 2017 else 2018 OS << "derived register class\n"; 2019 } else { 2020 OS << "user defined class '" << CI.ValueName << "'\n"; 2021 } 2022 } 2023 OS << " NumMatchClassKinds\n"; 2024 OS << "};\n\n"; 2025 2026 OS << "}\n\n"; 2027 } 2028 2029 /// emitValidateOperandClass - Emit the function to validate an operand class. 2030 static void emitValidateOperandClass(AsmMatcherInfo &Info, 2031 raw_ostream &OS) { 2032 OS << "static unsigned validateOperandClass(MCParsedAsmOperand *GOp, " 2033 << "MatchClassKind Kind) {\n"; 2034 OS << " " << Info.Target.getName() << "Operand &Operand = *(" 2035 << Info.Target.getName() << "Operand*)GOp;\n"; 2036 2037 // The InvalidMatchClass is not to match any operand. 2038 OS << " if (Kind == InvalidMatchClass)\n"; 2039 OS << " return MCTargetAsmParser::Match_InvalidOperand;\n\n"; 2040 2041 // Check for Token operands first. 2042 // FIXME: Use a more specific diagnostic type. 2043 OS << " if (Operand.isToken())\n"; 2044 OS << " return isSubclass(matchTokenString(Operand.getToken()), Kind) ?\n" 2045 << " MCTargetAsmParser::Match_Success :\n" 2046 << " MCTargetAsmParser::Match_InvalidOperand;\n\n"; 2047 2048 // Check the user classes. We don't care what order since we're only 2049 // actually matching against one of them. 2050 for (std::vector<ClassInfo*>::iterator it = Info.Classes.begin(), 2051 ie = Info.Classes.end(); it != ie; ++it) { 2052 ClassInfo &CI = **it; 2053 2054 if (!CI.isUserClass()) 2055 continue; 2056 2057 OS << " // '" << CI.ClassName << "' class\n"; 2058 OS << " if (Kind == " << CI.Name << ") {\n"; 2059 OS << " if (Operand." << CI.PredicateMethod << "())\n"; 2060 OS << " return MCTargetAsmParser::Match_Success;\n"; 2061 if (!CI.DiagnosticType.empty()) 2062 OS << " return " << Info.Target.getName() << "AsmParser::Match_" 2063 << CI.DiagnosticType << ";\n"; 2064 OS << " }\n\n"; 2065 } 2066 2067 // Check for register operands, including sub-classes. 2068 OS << " if (Operand.isReg()) {\n"; 2069 OS << " MatchClassKind OpKind;\n"; 2070 OS << " switch (Operand.getReg()) {\n"; 2071 OS << " default: OpKind = InvalidMatchClass; break;\n"; 2072 for (AsmMatcherInfo::RegisterClassesTy::iterator 2073 it = Info.RegisterClasses.begin(), ie = Info.RegisterClasses.end(); 2074 it != ie; ++it) 2075 OS << " case " << Info.Target.getName() << "::" 2076 << it->first->getName() << ": OpKind = " << it->second->Name 2077 << "; break;\n"; 2078 OS << " }\n"; 2079 OS << " return isSubclass(OpKind, Kind) ? " 2080 << "MCTargetAsmParser::Match_Success :\n " 2081 << " MCTargetAsmParser::Match_InvalidOperand;\n }\n\n"; 2082 2083 // Generic fallthrough match failure case for operands that don't have 2084 // specialized diagnostic types. 2085 OS << " return MCTargetAsmParser::Match_InvalidOperand;\n"; 2086 OS << "}\n\n"; 2087 } 2088 2089 /// emitIsSubclass - Emit the subclass predicate function. 2090 static void emitIsSubclass(CodeGenTarget &Target, 2091 std::vector<ClassInfo*> &Infos, 2092 raw_ostream &OS) { 2093 OS << "/// isSubclass - Compute whether \\p A is a subclass of \\p B.\n"; 2094 OS << "static bool isSubclass(MatchClassKind A, MatchClassKind B) {\n"; 2095 OS << " if (A == B)\n"; 2096 OS << " return true;\n\n"; 2097 2098 std::string OStr; 2099 raw_string_ostream SS(OStr); 2100 unsigned Count = 0; 2101 SS << " switch (A) {\n"; 2102 SS << " default:\n"; 2103 SS << " return false;\n"; 2104 for (std::vector<ClassInfo*>::iterator it = Infos.begin(), 2105 ie = Infos.end(); it != ie; ++it) { 2106 ClassInfo &A = **it; 2107 2108 std::vector<StringRef> SuperClasses; 2109 for (std::vector<ClassInfo*>::iterator it = Infos.begin(), 2110 ie = Infos.end(); it != ie; ++it) { 2111 ClassInfo &B = **it; 2112 2113 if (&A != &B && A.isSubsetOf(B)) 2114 SuperClasses.push_back(B.Name); 2115 } 2116 2117 if (SuperClasses.empty()) 2118 continue; 2119 ++Count; 2120 2121 SS << "\n case " << A.Name << ":\n"; 2122 2123 if (SuperClasses.size() == 1) { 2124 SS << " return B == " << SuperClasses.back().str() << ";\n"; 2125 continue; 2126 } 2127 2128 if (!SuperClasses.empty()) { 2129 SS << " switch (B) {\n"; 2130 SS << " default: return false;\n"; 2131 for (unsigned i = 0, e = SuperClasses.size(); i != e; ++i) 2132 SS << " case " << SuperClasses[i].str() << ": return true;\n"; 2133 SS << " }\n"; 2134 } else { 2135 // No case statement to emit 2136 SS << " return false;\n"; 2137 } 2138 } 2139 SS << " }\n"; 2140 2141 // If there were case statements emitted into the string stream, write them 2142 // to the output stream, otherwise write the default. 2143 if (Count) 2144 OS << SS.str(); 2145 else 2146 OS << " return false;\n"; 2147 2148 OS << "}\n\n"; 2149 } 2150 2151 /// emitMatchTokenString - Emit the function to match a token string to the 2152 /// appropriate match class value. 2153 static void emitMatchTokenString(CodeGenTarget &Target, 2154 std::vector<ClassInfo*> &Infos, 2155 raw_ostream &OS) { 2156 // Construct the match list. 2157 std::vector<StringMatcher::StringPair> Matches; 2158 for (std::vector<ClassInfo*>::iterator it = Infos.begin(), 2159 ie = Infos.end(); it != ie; ++it) { 2160 ClassInfo &CI = **it; 2161 2162 if (CI.Kind == ClassInfo::Token) 2163 Matches.push_back(StringMatcher::StringPair(CI.ValueName, 2164 "return " + CI.Name + ";")); 2165 } 2166 2167 OS << "static MatchClassKind matchTokenString(StringRef Name) {\n"; 2168 2169 StringMatcher("Name", Matches, OS).Emit(); 2170 2171 OS << " return InvalidMatchClass;\n"; 2172 OS << "}\n\n"; 2173 } 2174 2175 /// emitMatchRegisterName - Emit the function to match a string to the target 2176 /// specific register enum. 2177 static void emitMatchRegisterName(CodeGenTarget &Target, Record *AsmParser, 2178 raw_ostream &OS) { 2179 // Construct the match list. 2180 std::vector<StringMatcher::StringPair> Matches; 2181 const std::vector<CodeGenRegister*> &Regs = 2182 Target.getRegBank().getRegisters(); 2183 for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 2184 const CodeGenRegister *Reg = Regs[i]; 2185 if (Reg->TheDef->getValueAsString("AsmName").empty()) 2186 continue; 2187 2188 Matches.push_back(StringMatcher::StringPair( 2189 Reg->TheDef->getValueAsString("AsmName"), 2190 "return " + utostr(Reg->EnumValue) + ";")); 2191 } 2192 2193 OS << "static unsigned MatchRegisterName(StringRef Name) {\n"; 2194 2195 StringMatcher("Name", Matches, OS).Emit(); 2196 2197 OS << " return 0;\n"; 2198 OS << "}\n\n"; 2199 } 2200 2201 /// emitSubtargetFeatureFlagEnumeration - Emit the subtarget feature flag 2202 /// definitions. 2203 static void emitSubtargetFeatureFlagEnumeration(AsmMatcherInfo &Info, 2204 raw_ostream &OS) { 2205 OS << "// Flags for subtarget features that participate in " 2206 << "instruction matching.\n"; 2207 OS << "enum SubtargetFeatureFlag {\n"; 2208 for (std::map<Record*, SubtargetFeatureInfo*, LessRecordByID>::const_iterator 2209 it = Info.SubtargetFeatures.begin(), 2210 ie = Info.SubtargetFeatures.end(); it != ie; ++it) { 2211 SubtargetFeatureInfo &SFI = *it->second; 2212 OS << " " << SFI.getEnumName() << " = (1 << " << SFI.Index << "),\n"; 2213 } 2214 OS << " Feature_None = 0\n"; 2215 OS << "};\n\n"; 2216 } 2217 2218 /// emitOperandDiagnosticTypes - Emit the operand matching diagnostic types. 2219 static void emitOperandDiagnosticTypes(AsmMatcherInfo &Info, raw_ostream &OS) { 2220 // Get the set of diagnostic types from all of the operand classes. 2221 std::set<StringRef> Types; 2222 for (std::map<Record*, ClassInfo*>::const_iterator 2223 I = Info.AsmOperandClasses.begin(), 2224 E = Info.AsmOperandClasses.end(); I != E; ++I) { 2225 if (!I->second->DiagnosticType.empty()) 2226 Types.insert(I->second->DiagnosticType); 2227 } 2228 2229 if (Types.empty()) return; 2230 2231 // Now emit the enum entries. 2232 for (std::set<StringRef>::const_iterator I = Types.begin(), E = Types.end(); 2233 I != E; ++I) 2234 OS << " Match_" << *I << ",\n"; 2235 OS << " END_OPERAND_DIAGNOSTIC_TYPES\n"; 2236 } 2237 2238 /// emitGetSubtargetFeatureName - Emit the helper function to get the 2239 /// user-level name for a subtarget feature. 2240 static void emitGetSubtargetFeatureName(AsmMatcherInfo &Info, raw_ostream &OS) { 2241 OS << "// User-level names for subtarget features that participate in\n" 2242 << "// instruction matching.\n" 2243 << "static const char *getSubtargetFeatureName(unsigned Val) {\n"; 2244 if (!Info.SubtargetFeatures.empty()) { 2245 OS << " switch(Val) {\n"; 2246 typedef std::map<Record*, SubtargetFeatureInfo*, LessRecordByID> RecFeatMap; 2247 for (RecFeatMap::const_iterator it = Info.SubtargetFeatures.begin(), 2248 ie = Info.SubtargetFeatures.end(); it != ie; ++it) { 2249 SubtargetFeatureInfo &SFI = *it->second; 2250 // FIXME: Totally just a placeholder name to get the algorithm working. 2251 OS << " case " << SFI.getEnumName() << ": return \"" 2252 << SFI.TheDef->getValueAsString("PredicateName") << "\";\n"; 2253 } 2254 OS << " default: return \"(unknown)\";\n"; 2255 OS << " }\n"; 2256 } else { 2257 // Nothing to emit, so skip the switch 2258 OS << " return \"(unknown)\";\n"; 2259 } 2260 OS << "}\n\n"; 2261 } 2262 2263 /// emitComputeAvailableFeatures - Emit the function to compute the list of 2264 /// available features given a subtarget. 2265 static void emitComputeAvailableFeatures(AsmMatcherInfo &Info, 2266 raw_ostream &OS) { 2267 std::string ClassName = 2268 Info.AsmParser->getValueAsString("AsmParserClassName"); 2269 2270 OS << "unsigned " << Info.Target.getName() << ClassName << "::\n" 2271 << "ComputeAvailableFeatures(uint64_t FB) const {\n"; 2272 OS << " unsigned Features = 0;\n"; 2273 for (std::map<Record*, SubtargetFeatureInfo*, LessRecordByID>::const_iterator 2274 it = Info.SubtargetFeatures.begin(), 2275 ie = Info.SubtargetFeatures.end(); it != ie; ++it) { 2276 SubtargetFeatureInfo &SFI = *it->second; 2277 2278 OS << " if ("; 2279 std::string CondStorage = 2280 SFI.TheDef->getValueAsString("AssemblerCondString"); 2281 StringRef Conds = CondStorage; 2282 std::pair<StringRef,StringRef> Comma = Conds.split(','); 2283 bool First = true; 2284 do { 2285 if (!First) 2286 OS << " && "; 2287 2288 bool Neg = false; 2289 StringRef Cond = Comma.first; 2290 if (Cond[0] == '!') { 2291 Neg = true; 2292 Cond = Cond.substr(1); 2293 } 2294 2295 OS << "((FB & " << Info.Target.getName() << "::" << Cond << ")"; 2296 if (Neg) 2297 OS << " == 0"; 2298 else 2299 OS << " != 0"; 2300 OS << ")"; 2301 2302 if (Comma.second.empty()) 2303 break; 2304 2305 First = false; 2306 Comma = Comma.second.split(','); 2307 } while (true); 2308 2309 OS << ")\n"; 2310 OS << " Features |= " << SFI.getEnumName() << ";\n"; 2311 } 2312 OS << " return Features;\n"; 2313 OS << "}\n\n"; 2314 } 2315 2316 static std::string GetAliasRequiredFeatures(Record *R, 2317 const AsmMatcherInfo &Info) { 2318 std::vector<Record*> ReqFeatures = R->getValueAsListOfDefs("Predicates"); 2319 std::string Result; 2320 unsigned NumFeatures = 0; 2321 for (unsigned i = 0, e = ReqFeatures.size(); i != e; ++i) { 2322 SubtargetFeatureInfo *F = Info.getSubtargetFeature(ReqFeatures[i]); 2323 2324 if (!F) 2325 PrintFatalError(R->getLoc(), "Predicate '" + ReqFeatures[i]->getName() + 2326 "' is not marked as an AssemblerPredicate!"); 2327 2328 if (NumFeatures) 2329 Result += '|'; 2330 2331 Result += F->getEnumName(); 2332 ++NumFeatures; 2333 } 2334 2335 if (NumFeatures > 1) 2336 Result = '(' + Result + ')'; 2337 return Result; 2338 } 2339 2340 static void emitMnemonicAliasVariant(raw_ostream &OS,const AsmMatcherInfo &Info, 2341 std::vector<Record*> &Aliases, 2342 unsigned Indent = 0, 2343 StringRef AsmParserVariantName = StringRef()){ 2344 // Keep track of all the aliases from a mnemonic. Use an std::map so that the 2345 // iteration order of the map is stable. 2346 std::map<std::string, std::vector<Record*> > AliasesFromMnemonic; 2347 2348 for (unsigned i = 0, e = Aliases.size(); i != e; ++i) { 2349 Record *R = Aliases[i]; 2350 // FIXME: Allow AssemblerVariantName to be a comma separated list. 2351 std::string AsmVariantName = R->getValueAsString("AsmVariantName"); 2352 if (AsmVariantName != AsmParserVariantName) 2353 continue; 2354 AliasesFromMnemonic[R->getValueAsString("FromMnemonic")].push_back(R); 2355 } 2356 if (AliasesFromMnemonic.empty()) 2357 return; 2358 2359 // Process each alias a "from" mnemonic at a time, building the code executed 2360 // by the string remapper. 2361 std::vector<StringMatcher::StringPair> Cases; 2362 for (std::map<std::string, std::vector<Record*> >::iterator 2363 I = AliasesFromMnemonic.begin(), E = AliasesFromMnemonic.end(); 2364 I != E; ++I) { 2365 const std::vector<Record*> &ToVec = I->second; 2366 2367 // Loop through each alias and emit code that handles each case. If there 2368 // are two instructions without predicates, emit an error. If there is one, 2369 // emit it last. 2370 std::string MatchCode; 2371 int AliasWithNoPredicate = -1; 2372 2373 for (unsigned i = 0, e = ToVec.size(); i != e; ++i) { 2374 Record *R = ToVec[i]; 2375 std::string FeatureMask = GetAliasRequiredFeatures(R, Info); 2376 2377 // If this unconditionally matches, remember it for later and diagnose 2378 // duplicates. 2379 if (FeatureMask.empty()) { 2380 if (AliasWithNoPredicate != -1) { 2381 // We can't have two aliases from the same mnemonic with no predicate. 2382 PrintError(ToVec[AliasWithNoPredicate]->getLoc(), 2383 "two MnemonicAliases with the same 'from' mnemonic!"); 2384 PrintFatalError(R->getLoc(), "this is the other MnemonicAlias."); 2385 } 2386 2387 AliasWithNoPredicate = i; 2388 continue; 2389 } 2390 if (R->getValueAsString("ToMnemonic") == I->first) 2391 PrintFatalError(R->getLoc(), "MnemonicAlias to the same string"); 2392 2393 if (!MatchCode.empty()) 2394 MatchCode += "else "; 2395 MatchCode += "if ((Features & " + FeatureMask + ") == "+FeatureMask+")\n"; 2396 MatchCode += " Mnemonic = \"" +R->getValueAsString("ToMnemonic")+"\";\n"; 2397 } 2398 2399 if (AliasWithNoPredicate != -1) { 2400 Record *R = ToVec[AliasWithNoPredicate]; 2401 if (!MatchCode.empty()) 2402 MatchCode += "else\n "; 2403 MatchCode += "Mnemonic = \"" + R->getValueAsString("ToMnemonic")+"\";\n"; 2404 } 2405 2406 MatchCode += "return;"; 2407 2408 Cases.push_back(std::make_pair(I->first, MatchCode)); 2409 } 2410 StringMatcher("Mnemonic", Cases, OS).Emit(Indent); 2411 } 2412 2413 /// emitMnemonicAliases - If the target has any MnemonicAlias<> definitions, 2414 /// emit a function for them and return true, otherwise return false. 2415 static bool emitMnemonicAliases(raw_ostream &OS, const AsmMatcherInfo &Info, 2416 CodeGenTarget &Target) { 2417 // Ignore aliases when match-prefix is set. 2418 if (!MatchPrefix.empty()) 2419 return false; 2420 2421 std::vector<Record*> Aliases = 2422 Info.getRecords().getAllDerivedDefinitions("MnemonicAlias"); 2423 if (Aliases.empty()) return false; 2424 2425 OS << "static void applyMnemonicAliases(StringRef &Mnemonic, " 2426 "unsigned Features, unsigned VariantID) {\n"; 2427 OS << " switch (VariantID) {\n"; 2428 unsigned VariantCount = Target.getAsmParserVariantCount(); 2429 for (unsigned VC = 0; VC != VariantCount; ++VC) { 2430 Record *AsmVariant = Target.getAsmParserVariant(VC); 2431 int AsmParserVariantNo = AsmVariant->getValueAsInt("Variant"); 2432 std::string AsmParserVariantName = AsmVariant->getValueAsString("Name"); 2433 OS << " case " << AsmParserVariantNo << ":\n"; 2434 emitMnemonicAliasVariant(OS, Info, Aliases, /*Indent=*/2, 2435 AsmParserVariantName); 2436 OS << " break;\n"; 2437 } 2438 OS << " }\n"; 2439 2440 // Emit aliases that apply to all variants. 2441 emitMnemonicAliasVariant(OS, Info, Aliases); 2442 2443 OS << "}\n\n"; 2444 2445 return true; 2446 } 2447 2448 static const char *getMinimalTypeForRange(uint64_t Range) { 2449 assert(Range < 0xFFFFFFFFULL && "Enum too large"); 2450 if (Range > 0xFFFF) 2451 return "uint32_t"; 2452 if (Range > 0xFF) 2453 return "uint16_t"; 2454 return "uint8_t"; 2455 } 2456 2457 static void emitCustomOperandParsing(raw_ostream &OS, CodeGenTarget &Target, 2458 const AsmMatcherInfo &Info, StringRef ClassName, 2459 StringToOffsetTable &StringTable, 2460 unsigned MaxMnemonicIndex) { 2461 unsigned MaxMask = 0; 2462 for (std::vector<OperandMatchEntry>::const_iterator it = 2463 Info.OperandMatchInfo.begin(), ie = Info.OperandMatchInfo.end(); 2464 it != ie; ++it) { 2465 MaxMask |= it->OperandMask; 2466 } 2467 2468 // Emit the static custom operand parsing table; 2469 OS << "namespace {\n"; 2470 OS << " struct OperandMatchEntry {\n"; 2471 OS << " " << getMinimalTypeForRange(1ULL << Info.SubtargetFeatures.size()) 2472 << " RequiredFeatures;\n"; 2473 OS << " " << getMinimalTypeForRange(MaxMnemonicIndex) 2474 << " Mnemonic;\n"; 2475 OS << " " << getMinimalTypeForRange(Info.Classes.size()) 2476 << " Class;\n"; 2477 OS << " " << getMinimalTypeForRange(MaxMask) 2478 << " OperandMask;\n\n"; 2479 OS << " StringRef getMnemonic() const {\n"; 2480 OS << " return StringRef(MnemonicTable + Mnemonic + 1,\n"; 2481 OS << " MnemonicTable[Mnemonic]);\n"; 2482 OS << " }\n"; 2483 OS << " };\n\n"; 2484 2485 OS << " // Predicate for searching for an opcode.\n"; 2486 OS << " struct LessOpcodeOperand {\n"; 2487 OS << " bool operator()(const OperandMatchEntry &LHS, StringRef RHS) {\n"; 2488 OS << " return LHS.getMnemonic() < RHS;\n"; 2489 OS << " }\n"; 2490 OS << " bool operator()(StringRef LHS, const OperandMatchEntry &RHS) {\n"; 2491 OS << " return LHS < RHS.getMnemonic();\n"; 2492 OS << " }\n"; 2493 OS << " bool operator()(const OperandMatchEntry &LHS,"; 2494 OS << " const OperandMatchEntry &RHS) {\n"; 2495 OS << " return LHS.getMnemonic() < RHS.getMnemonic();\n"; 2496 OS << " }\n"; 2497 OS << " };\n"; 2498 2499 OS << "} // end anonymous namespace.\n\n"; 2500 2501 OS << "static const OperandMatchEntry OperandMatchTable[" 2502 << Info.OperandMatchInfo.size() << "] = {\n"; 2503 2504 OS << " /* Operand List Mask, Mnemonic, Operand Class, Features */\n"; 2505 for (std::vector<OperandMatchEntry>::const_iterator it = 2506 Info.OperandMatchInfo.begin(), ie = Info.OperandMatchInfo.end(); 2507 it != ie; ++it) { 2508 const OperandMatchEntry &OMI = *it; 2509 const MatchableInfo &II = *OMI.MI; 2510 2511 OS << " { "; 2512 2513 // Write the required features mask. 2514 if (!II.RequiredFeatures.empty()) { 2515 for (unsigned i = 0, e = II.RequiredFeatures.size(); i != e; ++i) { 2516 if (i) OS << "|"; 2517 OS << II.RequiredFeatures[i]->getEnumName(); 2518 } 2519 } else 2520 OS << "0"; 2521 2522 // Store a pascal-style length byte in the mnemonic. 2523 std::string LenMnemonic = char(II.Mnemonic.size()) + II.Mnemonic.str(); 2524 OS << ", " << StringTable.GetOrAddStringOffset(LenMnemonic, false) 2525 << " /* " << II.Mnemonic << " */, "; 2526 2527 OS << OMI.CI->Name; 2528 2529 OS << ", " << OMI.OperandMask; 2530 OS << " /* "; 2531 bool printComma = false; 2532 for (int i = 0, e = 31; i !=e; ++i) 2533 if (OMI.OperandMask & (1 << i)) { 2534 if (printComma) 2535 OS << ", "; 2536 OS << i; 2537 printComma = true; 2538 } 2539 OS << " */"; 2540 2541 OS << " },\n"; 2542 } 2543 OS << "};\n\n"; 2544 2545 // Emit the operand class switch to call the correct custom parser for 2546 // the found operand class. 2547 OS << Target.getName() << ClassName << "::OperandMatchResultTy " 2548 << Target.getName() << ClassName << "::\n" 2549 << "tryCustomParseOperand(SmallVectorImpl<MCParsedAsmOperand*>" 2550 << " &Operands,\n unsigned MCK) {\n\n" 2551 << " switch(MCK) {\n"; 2552 2553 for (std::vector<ClassInfo*>::const_iterator it = Info.Classes.begin(), 2554 ie = Info.Classes.end(); it != ie; ++it) { 2555 ClassInfo *CI = *it; 2556 if (CI->ParserMethod.empty()) 2557 continue; 2558 OS << " case " << CI->Name << ":\n" 2559 << " return " << CI->ParserMethod << "(Operands);\n"; 2560 } 2561 2562 OS << " default:\n"; 2563 OS << " return MatchOperand_NoMatch;\n"; 2564 OS << " }\n"; 2565 OS << " return MatchOperand_NoMatch;\n"; 2566 OS << "}\n\n"; 2567 2568 // Emit the static custom operand parser. This code is very similar with 2569 // the other matcher. Also use MatchResultTy here just in case we go for 2570 // a better error handling. 2571 OS << Target.getName() << ClassName << "::OperandMatchResultTy " 2572 << Target.getName() << ClassName << "::\n" 2573 << "MatchOperandParserImpl(SmallVectorImpl<MCParsedAsmOperand*>" 2574 << " &Operands,\n StringRef Mnemonic) {\n"; 2575 2576 // Emit code to get the available features. 2577 OS << " // Get the current feature set.\n"; 2578 OS << " unsigned AvailableFeatures = getAvailableFeatures();\n\n"; 2579 2580 OS << " // Get the next operand index.\n"; 2581 OS << " unsigned NextOpNum = Operands.size()-1;\n"; 2582 2583 // Emit code to search the table. 2584 OS << " // Search the table.\n"; 2585 OS << " std::pair<const OperandMatchEntry*, const OperandMatchEntry*>"; 2586 OS << " MnemonicRange =\n"; 2587 OS << " std::equal_range(OperandMatchTable, OperandMatchTable+" 2588 << Info.OperandMatchInfo.size() << ", Mnemonic,\n" 2589 << " LessOpcodeOperand());\n\n"; 2590 2591 OS << " if (MnemonicRange.first == MnemonicRange.second)\n"; 2592 OS << " return MatchOperand_NoMatch;\n\n"; 2593 2594 OS << " for (const OperandMatchEntry *it = MnemonicRange.first,\n" 2595 << " *ie = MnemonicRange.second; it != ie; ++it) {\n"; 2596 2597 OS << " // equal_range guarantees that instruction mnemonic matches.\n"; 2598 OS << " assert(Mnemonic == it->getMnemonic());\n\n"; 2599 2600 // Emit check that the required features are available. 2601 OS << " // check if the available features match\n"; 2602 OS << " if ((AvailableFeatures & it->RequiredFeatures) " 2603 << "!= it->RequiredFeatures) {\n"; 2604 OS << " continue;\n"; 2605 OS << " }\n\n"; 2606 2607 // Emit check to ensure the operand number matches. 2608 OS << " // check if the operand in question has a custom parser.\n"; 2609 OS << " if (!(it->OperandMask & (1 << NextOpNum)))\n"; 2610 OS << " continue;\n\n"; 2611 2612 // Emit call to the custom parser method 2613 OS << " // call custom parse method to handle the operand\n"; 2614 OS << " OperandMatchResultTy Result = "; 2615 OS << "tryCustomParseOperand(Operands, it->Class);\n"; 2616 OS << " if (Result != MatchOperand_NoMatch)\n"; 2617 OS << " return Result;\n"; 2618 OS << " }\n\n"; 2619 2620 OS << " // Okay, we had no match.\n"; 2621 OS << " return MatchOperand_NoMatch;\n"; 2622 OS << "}\n\n"; 2623 } 2624 2625 void AsmMatcherEmitter::run(raw_ostream &OS) { 2626 CodeGenTarget Target(Records); 2627 Record *AsmParser = Target.getAsmParser(); 2628 std::string ClassName = AsmParser->getValueAsString("AsmParserClassName"); 2629 2630 // Compute the information on the instructions to match. 2631 AsmMatcherInfo Info(AsmParser, Target, Records); 2632 Info.buildInfo(); 2633 2634 // Sort the instruction table using the partial order on classes. We use 2635 // stable_sort to ensure that ambiguous instructions are still 2636 // deterministically ordered. 2637 std::stable_sort(Info.Matchables.begin(), Info.Matchables.end(), 2638 less_ptr<MatchableInfo>()); 2639 2640 DEBUG_WITH_TYPE("instruction_info", { 2641 for (std::vector<MatchableInfo*>::iterator 2642 it = Info.Matchables.begin(), ie = Info.Matchables.end(); 2643 it != ie; ++it) 2644 (*it)->dump(); 2645 }); 2646 2647 // Check for ambiguous matchables. 2648 DEBUG_WITH_TYPE("ambiguous_instrs", { 2649 unsigned NumAmbiguous = 0; 2650 for (unsigned i = 0, e = Info.Matchables.size(); i != e; ++i) { 2651 for (unsigned j = i + 1; j != e; ++j) { 2652 MatchableInfo &A = *Info.Matchables[i]; 2653 MatchableInfo &B = *Info.Matchables[j]; 2654 2655 if (A.couldMatchAmbiguouslyWith(B)) { 2656 errs() << "warning: ambiguous matchables:\n"; 2657 A.dump(); 2658 errs() << "\nis incomparable with:\n"; 2659 B.dump(); 2660 errs() << "\n\n"; 2661 ++NumAmbiguous; 2662 } 2663 } 2664 } 2665 if (NumAmbiguous) 2666 errs() << "warning: " << NumAmbiguous 2667 << " ambiguous matchables!\n"; 2668 }); 2669 2670 // Compute the information on the custom operand parsing. 2671 Info.buildOperandMatchInfo(); 2672 2673 // Write the output. 2674 2675 // Information for the class declaration. 2676 OS << "\n#ifdef GET_ASSEMBLER_HEADER\n"; 2677 OS << "#undef GET_ASSEMBLER_HEADER\n"; 2678 OS << " // This should be included into the middle of the declaration of\n"; 2679 OS << " // your subclasses implementation of MCTargetAsmParser.\n"; 2680 OS << " unsigned ComputeAvailableFeatures(uint64_t FeatureBits) const;\n"; 2681 OS << " void convertToMCInst(unsigned Kind, MCInst &Inst, " 2682 << "unsigned Opcode,\n" 2683 << " const SmallVectorImpl<MCParsedAsmOperand*> " 2684 << "&Operands);\n"; 2685 OS << " void convertToMapAndConstraints(unsigned Kind,\n "; 2686 OS << " const SmallVectorImpl<MCParsedAsmOperand*> &Operands) override;\n"; 2687 OS << " bool mnemonicIsValid(StringRef Mnemonic, unsigned VariantID) override;\n"; 2688 OS << " unsigned MatchInstructionImpl(\n"; 2689 OS.indent(27); 2690 OS << "const SmallVectorImpl<MCParsedAsmOperand*> &Operands,\n" 2691 << " MCInst &Inst,\n" 2692 << " unsigned &ErrorInfo," 2693 << " bool matchingInlineAsm,\n" 2694 << " unsigned VariantID = 0);\n"; 2695 2696 if (Info.OperandMatchInfo.size()) { 2697 OS << "\n enum OperandMatchResultTy {\n"; 2698 OS << " MatchOperand_Success, // operand matched successfully\n"; 2699 OS << " MatchOperand_NoMatch, // operand did not match\n"; 2700 OS << " MatchOperand_ParseFail // operand matched but had errors\n"; 2701 OS << " };\n"; 2702 OS << " OperandMatchResultTy MatchOperandParserImpl(\n"; 2703 OS << " SmallVectorImpl<MCParsedAsmOperand*> &Operands,\n"; 2704 OS << " StringRef Mnemonic);\n"; 2705 2706 OS << " OperandMatchResultTy tryCustomParseOperand(\n"; 2707 OS << " SmallVectorImpl<MCParsedAsmOperand*> &Operands,\n"; 2708 OS << " unsigned MCK);\n\n"; 2709 } 2710 2711 OS << "#endif // GET_ASSEMBLER_HEADER_INFO\n\n"; 2712 2713 // Emit the operand match diagnostic enum names. 2714 OS << "\n#ifdef GET_OPERAND_DIAGNOSTIC_TYPES\n"; 2715 OS << "#undef GET_OPERAND_DIAGNOSTIC_TYPES\n\n"; 2716 emitOperandDiagnosticTypes(Info, OS); 2717 OS << "#endif // GET_OPERAND_DIAGNOSTIC_TYPES\n\n"; 2718 2719 2720 OS << "\n#ifdef GET_REGISTER_MATCHER\n"; 2721 OS << "#undef GET_REGISTER_MATCHER\n\n"; 2722 2723 // Emit the subtarget feature enumeration. 2724 emitSubtargetFeatureFlagEnumeration(Info, OS); 2725 2726 // Emit the function to match a register name to number. 2727 // This should be omitted for Mips target 2728 if (AsmParser->getValueAsBit("ShouldEmitMatchRegisterName")) 2729 emitMatchRegisterName(Target, AsmParser, OS); 2730 2731 OS << "#endif // GET_REGISTER_MATCHER\n\n"; 2732 2733 OS << "\n#ifdef GET_SUBTARGET_FEATURE_NAME\n"; 2734 OS << "#undef GET_SUBTARGET_FEATURE_NAME\n\n"; 2735 2736 // Generate the helper function to get the names for subtarget features. 2737 emitGetSubtargetFeatureName(Info, OS); 2738 2739 OS << "#endif // GET_SUBTARGET_FEATURE_NAME\n\n"; 2740 2741 OS << "\n#ifdef GET_MATCHER_IMPLEMENTATION\n"; 2742 OS << "#undef GET_MATCHER_IMPLEMENTATION\n\n"; 2743 2744 // Generate the function that remaps for mnemonic aliases. 2745 bool HasMnemonicAliases = emitMnemonicAliases(OS, Info, Target); 2746 2747 // Generate the convertToMCInst function to convert operands into an MCInst. 2748 // Also, generate the convertToMapAndConstraints function for MS-style inline 2749 // assembly. The latter doesn't actually generate a MCInst. 2750 emitConvertFuncs(Target, ClassName, Info.Matchables, OS); 2751 2752 // Emit the enumeration for classes which participate in matching. 2753 emitMatchClassEnumeration(Target, Info.Classes, OS); 2754 2755 // Emit the routine to match token strings to their match class. 2756 emitMatchTokenString(Target, Info.Classes, OS); 2757 2758 // Emit the subclass predicate routine. 2759 emitIsSubclass(Target, Info.Classes, OS); 2760 2761 // Emit the routine to validate an operand against a match class. 2762 emitValidateOperandClass(Info, OS); 2763 2764 // Emit the available features compute function. 2765 emitComputeAvailableFeatures(Info, OS); 2766 2767 2768 StringToOffsetTable StringTable; 2769 2770 size_t MaxNumOperands = 0; 2771 unsigned MaxMnemonicIndex = 0; 2772 bool HasDeprecation = false; 2773 for (std::vector<MatchableInfo*>::const_iterator it = 2774 Info.Matchables.begin(), ie = Info.Matchables.end(); 2775 it != ie; ++it) { 2776 MatchableInfo &II = **it; 2777 MaxNumOperands = std::max(MaxNumOperands, II.AsmOperands.size()); 2778 HasDeprecation |= II.HasDeprecation; 2779 2780 // Store a pascal-style length byte in the mnemonic. 2781 std::string LenMnemonic = char(II.Mnemonic.size()) + II.Mnemonic.str(); 2782 MaxMnemonicIndex = std::max(MaxMnemonicIndex, 2783 StringTable.GetOrAddStringOffset(LenMnemonic, false)); 2784 } 2785 2786 OS << "static const char *const MnemonicTable =\n"; 2787 StringTable.EmitString(OS); 2788 OS << ";\n\n"; 2789 2790 // Emit the static match table; unused classes get initalized to 0 which is 2791 // guaranteed to be InvalidMatchClass. 2792 // 2793 // FIXME: We can reduce the size of this table very easily. First, we change 2794 // it so that store the kinds in separate bit-fields for each index, which 2795 // only needs to be the max width used for classes at that index (we also need 2796 // to reject based on this during classification). If we then make sure to 2797 // order the match kinds appropriately (putting mnemonics last), then we 2798 // should only end up using a few bits for each class, especially the ones 2799 // following the mnemonic. 2800 OS << "namespace {\n"; 2801 OS << " struct MatchEntry {\n"; 2802 OS << " " << getMinimalTypeForRange(MaxMnemonicIndex) 2803 << " Mnemonic;\n"; 2804 OS << " uint16_t Opcode;\n"; 2805 OS << " " << getMinimalTypeForRange(Info.Matchables.size()) 2806 << " ConvertFn;\n"; 2807 OS << " " << getMinimalTypeForRange(1ULL << Info.SubtargetFeatures.size()) 2808 << " RequiredFeatures;\n"; 2809 OS << " " << getMinimalTypeForRange(Info.Classes.size()) 2810 << " Classes[" << MaxNumOperands << "];\n"; 2811 OS << " StringRef getMnemonic() const {\n"; 2812 OS << " return StringRef(MnemonicTable + Mnemonic + 1,\n"; 2813 OS << " MnemonicTable[Mnemonic]);\n"; 2814 OS << " }\n"; 2815 OS << " };\n\n"; 2816 2817 OS << " // Predicate for searching for an opcode.\n"; 2818 OS << " struct LessOpcode {\n"; 2819 OS << " bool operator()(const MatchEntry &LHS, StringRef RHS) {\n"; 2820 OS << " return LHS.getMnemonic() < RHS;\n"; 2821 OS << " }\n"; 2822 OS << " bool operator()(StringRef LHS, const MatchEntry &RHS) {\n"; 2823 OS << " return LHS < RHS.getMnemonic();\n"; 2824 OS << " }\n"; 2825 OS << " bool operator()(const MatchEntry &LHS, const MatchEntry &RHS) {\n"; 2826 OS << " return LHS.getMnemonic() < RHS.getMnemonic();\n"; 2827 OS << " }\n"; 2828 OS << " };\n"; 2829 2830 OS << "} // end anonymous namespace.\n\n"; 2831 2832 unsigned VariantCount = Target.getAsmParserVariantCount(); 2833 for (unsigned VC = 0; VC != VariantCount; ++VC) { 2834 Record *AsmVariant = Target.getAsmParserVariant(VC); 2835 int AsmVariantNo = AsmVariant->getValueAsInt("Variant"); 2836 2837 OS << "static const MatchEntry MatchTable" << VC << "[] = {\n"; 2838 2839 for (std::vector<MatchableInfo*>::const_iterator it = 2840 Info.Matchables.begin(), ie = Info.Matchables.end(); 2841 it != ie; ++it) { 2842 MatchableInfo &II = **it; 2843 if (II.AsmVariantID != AsmVariantNo) 2844 continue; 2845 2846 // Store a pascal-style length byte in the mnemonic. 2847 std::string LenMnemonic = char(II.Mnemonic.size()) + II.Mnemonic.str(); 2848 OS << " { " << StringTable.GetOrAddStringOffset(LenMnemonic, false) 2849 << " /* " << II.Mnemonic << " */, " 2850 << Target.getName() << "::" 2851 << II.getResultInst()->TheDef->getName() << ", " 2852 << II.ConversionFnKind << ", "; 2853 2854 // Write the required features mask. 2855 if (!II.RequiredFeatures.empty()) { 2856 for (unsigned i = 0, e = II.RequiredFeatures.size(); i != e; ++i) { 2857 if (i) OS << "|"; 2858 OS << II.RequiredFeatures[i]->getEnumName(); 2859 } 2860 } else 2861 OS << "0"; 2862 2863 OS << ", { "; 2864 for (unsigned i = 0, e = II.AsmOperands.size(); i != e; ++i) { 2865 MatchableInfo::AsmOperand &Op = II.AsmOperands[i]; 2866 2867 if (i) OS << ", "; 2868 OS << Op.Class->Name; 2869 } 2870 OS << " }, },\n"; 2871 } 2872 2873 OS << "};\n\n"; 2874 } 2875 2876 // A method to determine if a mnemonic is in the list. 2877 OS << "bool " << Target.getName() << ClassName << "::\n" 2878 << "mnemonicIsValid(StringRef Mnemonic, unsigned VariantID) {\n"; 2879 OS << " // Find the appropriate table for this asm variant.\n"; 2880 OS << " const MatchEntry *Start, *End;\n"; 2881 OS << " switch (VariantID) {\n"; 2882 OS << " default: // unreachable\n"; 2883 for (unsigned VC = 0; VC != VariantCount; ++VC) { 2884 Record *AsmVariant = Target.getAsmParserVariant(VC); 2885 int AsmVariantNo = AsmVariant->getValueAsInt("Variant"); 2886 OS << " case " << AsmVariantNo << ": Start = std::begin(MatchTable" << VC 2887 << "); End = std::end(MatchTable" << VC << "); break;\n"; 2888 } 2889 OS << " }\n"; 2890 OS << " // Search the table.\n"; 2891 OS << " std::pair<const MatchEntry*, const MatchEntry*> MnemonicRange =\n"; 2892 OS << " std::equal_range(Start, End, Mnemonic, LessOpcode());\n"; 2893 OS << " return MnemonicRange.first != MnemonicRange.second;\n"; 2894 OS << "}\n\n"; 2895 2896 // Finally, build the match function. 2897 OS << "unsigned " 2898 << Target.getName() << ClassName << "::\n" 2899 << "MatchInstructionImpl(const SmallVectorImpl<MCParsedAsmOperand*>" 2900 << " &Operands,\n"; 2901 OS << " MCInst &Inst,\n" 2902 << "unsigned &ErrorInfo, bool matchingInlineAsm, unsigned VariantID) {\n"; 2903 2904 OS << " // Eliminate obvious mismatches.\n"; 2905 OS << " if (Operands.size() > " << (MaxNumOperands+1) << ") {\n"; 2906 OS << " ErrorInfo = " << (MaxNumOperands+1) << ";\n"; 2907 OS << " return Match_InvalidOperand;\n"; 2908 OS << " }\n\n"; 2909 2910 // Emit code to get the available features. 2911 OS << " // Get the current feature set.\n"; 2912 OS << " unsigned AvailableFeatures = getAvailableFeatures();\n\n"; 2913 2914 OS << " // Get the instruction mnemonic, which is the first token.\n"; 2915 OS << " StringRef Mnemonic = ((" << Target.getName() 2916 << "Operand*)Operands[0])->getToken();\n\n"; 2917 2918 if (HasMnemonicAliases) { 2919 OS << " // Process all MnemonicAliases to remap the mnemonic.\n"; 2920 OS << " applyMnemonicAliases(Mnemonic, AvailableFeatures, VariantID);\n\n"; 2921 } 2922 2923 // Emit code to compute the class list for this operand vector. 2924 OS << " // Some state to try to produce better error messages.\n"; 2925 OS << " bool HadMatchOtherThanFeatures = false;\n"; 2926 OS << " bool HadMatchOtherThanPredicate = false;\n"; 2927 OS << " unsigned RetCode = Match_InvalidOperand;\n"; 2928 OS << " unsigned MissingFeatures = ~0U;\n"; 2929 OS << " // Set ErrorInfo to the operand that mismatches if it is\n"; 2930 OS << " // wrong for all instances of the instruction.\n"; 2931 OS << " ErrorInfo = ~0U;\n"; 2932 2933 // Emit code to search the table. 2934 OS << " // Find the appropriate table for this asm variant.\n"; 2935 OS << " const MatchEntry *Start, *End;\n"; 2936 OS << " switch (VariantID) {\n"; 2937 OS << " default: // unreachable\n"; 2938 for (unsigned VC = 0; VC != VariantCount; ++VC) { 2939 Record *AsmVariant = Target.getAsmParserVariant(VC); 2940 int AsmVariantNo = AsmVariant->getValueAsInt("Variant"); 2941 OS << " case " << AsmVariantNo << ": Start = std::begin(MatchTable" << VC 2942 << "); End = std::end(MatchTable" << VC << "); break;\n"; 2943 } 2944 OS << " }\n"; 2945 OS << " // Search the table.\n"; 2946 OS << " std::pair<const MatchEntry*, const MatchEntry*> MnemonicRange =\n"; 2947 OS << " std::equal_range(Start, End, Mnemonic, LessOpcode());\n\n"; 2948 2949 OS << " // Return a more specific error code if no mnemonics match.\n"; 2950 OS << " if (MnemonicRange.first == MnemonicRange.second)\n"; 2951 OS << " return Match_MnemonicFail;\n\n"; 2952 2953 OS << " for (const MatchEntry *it = MnemonicRange.first, " 2954 << "*ie = MnemonicRange.second;\n"; 2955 OS << " it != ie; ++it) {\n"; 2956 2957 OS << " // equal_range guarantees that instruction mnemonic matches.\n"; 2958 OS << " assert(Mnemonic == it->getMnemonic());\n"; 2959 2960 // Emit check that the subclasses match. 2961 OS << " bool OperandsValid = true;\n"; 2962 OS << " for (unsigned i = 0; i != " << MaxNumOperands << "; ++i) {\n"; 2963 OS << " if (i + 1 >= Operands.size()) {\n"; 2964 OS << " OperandsValid = (it->Classes[i] == " <<"InvalidMatchClass);\n"; 2965 OS << " if (!OperandsValid) ErrorInfo = i + 1;\n"; 2966 OS << " break;\n"; 2967 OS << " }\n"; 2968 OS << " unsigned Diag = validateOperandClass(Operands[i+1],\n"; 2969 OS.indent(43); 2970 OS << "(MatchClassKind)it->Classes[i]);\n"; 2971 OS << " if (Diag == Match_Success)\n"; 2972 OS << " continue;\n"; 2973 OS << " // If the generic handler indicates an invalid operand\n"; 2974 OS << " // failure, check for a special case.\n"; 2975 OS << " if (Diag == Match_InvalidOperand) {\n"; 2976 OS << " Diag = validateTargetOperandClass(Operands[i+1],\n"; 2977 OS.indent(43); 2978 OS << "(MatchClassKind)it->Classes[i]);\n"; 2979 OS << " if (Diag == Match_Success)\n"; 2980 OS << " continue;\n"; 2981 OS << " }\n"; 2982 OS << " // If this operand is broken for all of the instances of this\n"; 2983 OS << " // mnemonic, keep track of it so we can report loc info.\n"; 2984 OS << " // If we already had a match that only failed due to a\n"; 2985 OS << " // target predicate, that diagnostic is preferred.\n"; 2986 OS << " if (!HadMatchOtherThanPredicate &&\n"; 2987 OS << " (it == MnemonicRange.first || ErrorInfo <= i+1)) {\n"; 2988 OS << " ErrorInfo = i+1;\n"; 2989 OS << " // InvalidOperand is the default. Prefer specificity.\n"; 2990 OS << " if (Diag != Match_InvalidOperand)\n"; 2991 OS << " RetCode = Diag;\n"; 2992 OS << " }\n"; 2993 OS << " // Otherwise, just reject this instance of the mnemonic.\n"; 2994 OS << " OperandsValid = false;\n"; 2995 OS << " break;\n"; 2996 OS << " }\n\n"; 2997 2998 OS << " if (!OperandsValid) continue;\n"; 2999 3000 // Emit check that the required features are available. 3001 OS << " if ((AvailableFeatures & it->RequiredFeatures) " 3002 << "!= it->RequiredFeatures) {\n"; 3003 OS << " HadMatchOtherThanFeatures = true;\n"; 3004 OS << " unsigned NewMissingFeatures = it->RequiredFeatures & " 3005 "~AvailableFeatures;\n"; 3006 OS << " if (CountPopulation_32(NewMissingFeatures) <=\n" 3007 " CountPopulation_32(MissingFeatures))\n"; 3008 OS << " MissingFeatures = NewMissingFeatures;\n"; 3009 OS << " continue;\n"; 3010 OS << " }\n"; 3011 OS << "\n"; 3012 OS << " if (matchingInlineAsm) {\n"; 3013 OS << " Inst.setOpcode(it->Opcode);\n"; 3014 OS << " convertToMapAndConstraints(it->ConvertFn, Operands);\n"; 3015 OS << " return Match_Success;\n"; 3016 OS << " }\n\n"; 3017 OS << " // We have selected a definite instruction, convert the parsed\n" 3018 << " // operands into the appropriate MCInst.\n"; 3019 OS << " convertToMCInst(it->ConvertFn, Inst, it->Opcode, Operands);\n"; 3020 OS << "\n"; 3021 3022 // Verify the instruction with the target-specific match predicate function. 3023 OS << " // We have a potential match. Check the target predicate to\n" 3024 << " // handle any context sensitive constraints.\n" 3025 << " unsigned MatchResult;\n" 3026 << " if ((MatchResult = checkTargetMatchPredicate(Inst)) !=" 3027 << " Match_Success) {\n" 3028 << " Inst.clear();\n" 3029 << " RetCode = MatchResult;\n" 3030 << " HadMatchOtherThanPredicate = true;\n" 3031 << " continue;\n" 3032 << " }\n\n"; 3033 3034 // Call the post-processing function, if used. 3035 std::string InsnCleanupFn = 3036 AsmParser->getValueAsString("AsmParserInstCleanup"); 3037 if (!InsnCleanupFn.empty()) 3038 OS << " " << InsnCleanupFn << "(Inst);\n"; 3039 3040 if (HasDeprecation) { 3041 OS << " std::string Info;\n"; 3042 OS << " if (MII.get(Inst.getOpcode()).getDeprecatedInfo(Inst, STI, Info)) {\n"; 3043 OS << " SMLoc Loc = ((" << Target.getName() << "Operand*)Operands[0])->getStartLoc();\n"; 3044 OS << " Parser.Warning(Loc, Info, None);\n"; 3045 OS << " }\n"; 3046 } 3047 3048 OS << " return Match_Success;\n"; 3049 OS << " }\n\n"; 3050 3051 OS << " // Okay, we had no match. Try to return a useful error code.\n"; 3052 OS << " if (HadMatchOtherThanPredicate || !HadMatchOtherThanFeatures)\n"; 3053 OS << " return RetCode;\n\n"; 3054 OS << " // Missing feature matches return which features were missing\n"; 3055 OS << " ErrorInfo = MissingFeatures;\n"; 3056 OS << " return Match_MissingFeature;\n"; 3057 OS << "}\n\n"; 3058 3059 if (Info.OperandMatchInfo.size()) 3060 emitCustomOperandParsing(OS, Target, Info, ClassName, StringTable, 3061 MaxMnemonicIndex); 3062 3063 OS << "#endif // GET_MATCHER_IMPLEMENTATION\n\n"; 3064 } 3065 3066 namespace llvm { 3067 3068 void EmitAsmMatcher(RecordKeeper &RK, raw_ostream &OS) { 3069 emitSourceFileHeader("Assembly Matcher Source Fragment", OS); 3070 AsmMatcherEmitter(RK).run(OS); 3071 } 3072 3073 } // End llvm namespace 3074