1; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck --check-prefixes=GCN,SI %s
2; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=fiji -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck --check-prefixes=GCN,VI,GFX89 %s
3; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=gfx900 -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck --check-prefixes=GCN,GFX89,GFX9 %s
4
5declare half @llvm.rint.f16(half %a)
6declare <2 x half> @llvm.rint.v2f16(<2 x half> %a)
7
8; GCN-LABEL: {{^}}rint_f16
9; GCN: buffer_load_ushort v[[A_F16:[0-9]+]]
10; SI:  v_cvt_f32_f16_e32 v[[A_F32:[0-9]+]], v[[A_F16]]
11; SI:  v_rndne_f32_e32 v[[R_F32:[0-9]+]], v[[A_F32]]
12; SI:  v_cvt_f16_f32_e32 v[[R_F16:[0-9]+]], v[[R_F32]]
13; GFX89: v_rndne_f16_e32 v[[R_F16:[0-9]+]], v[[A_F16]]
14; GCN: buffer_store_short v[[R_F16]]
15; GCN: s_endpgm
16define amdgpu_kernel void @rint_f16(
17    half addrspace(1)* %r,
18    half addrspace(1)* %a) {
19entry:
20  %a.val = load half, half addrspace(1)* %a
21  %r.val = call half @llvm.rint.f16(half %a.val)
22  store half %r.val, half addrspace(1)* %r
23  ret void
24}
25
26; GCN-LABEL: {{^}}rint_v2f16
27; GCN: buffer_load_dword v[[A_V2_F16:[0-9]+]]
28; SI-DAG:  v_cvt_f32_f16_e32 v[[A_F32_0:[0-9]+]], v[[A_V2_F16]]
29; SI-DAG:  v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
30; SI-DAG:  v_cvt_f32_f16_e32 v[[A_F32_1:[0-9]+]], v[[A_F16_1]]
31; SI-DAG:  v_rndne_f32_e32 v[[R_F32_0:[0-9]+]], v[[A_F32_0]]
32; SI-DAG:  v_cvt_f16_f32_e32 v[[R_F16_0:[0-9]+]], v[[R_F32_0]]
33; SI-DAG:  v_rndne_f32_e32 v[[R_F32_1:[0-9]+]], v[[A_F32_1]]
34; SI-DAG:  v_cvt_f16_f32_e32 v[[R_F16_1:[0-9]+]], v[[R_F32_1]]
35; SI-DAG: v_lshlrev_b32_e32 v[[R_F16_HI:[0-9]+]], 16, v[[R_F16_1]]
36; SI-NOT: v_and_b32
37; SI: v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_0]], v[[R_F16_HI]]
38
39; VI-DAG: v_rndne_f16_e32 v[[R_F16_0:[0-9]+]], v[[A_V2_F16]]
40; VI-DAG: v_rndne_f16_sdwa v[[R_F16_1:[0-9]+]], v[[A_V2_F16]] dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1
41; VI-NOT: v_and_b32
42; VI:     v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_0]], v[[R_F16_1]]
43
44; GFX9: v_rndne_f16_e32 v[[R_F16_0:[0-9]+]], v[[A_V2_F16]]
45; GFX9: v_rndne_f16_sdwa v[[R_F16_1:[0-9]+]], v[[A_V2_F16]] dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_1
46; GFX9: v_pack_b32_f16 v[[R_V2_F16:[0-9]+]], v[[R_F16_0]], v[[R_F16_1]]
47
48; GCN: buffer_store_dword v[[R_V2_F16]]
49; GCN: s_endpgm
50
51define amdgpu_kernel void @rint_v2f16(
52    <2 x half> addrspace(1)* %r,
53    <2 x half> addrspace(1)* %a) {
54entry:
55  %a.val = load <2 x half>, <2 x half> addrspace(1)* %a
56  %r.val = call <2 x half> @llvm.rint.v2f16(<2 x half> %a.val)
57  store <2 x half> %r.val, <2 x half> addrspace(1)* %r
58  ret void
59}
60