1; RUN: llc -march=amdgcn < %s | FileCheck -allow-deprecated-dag-overlap --check-prefixes=GCN,FUNC  %s
2; RUN: llc -march=amdgcn -mcpu=tonga < %s | FileCheck -allow-deprecated-dag-overlap --check-prefixes=GCN,FUNC %s
3; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -allow-deprecated-dag-overlap --check-prefixes=EG,FUNC %s
4; RUN: llc -march=r600 -mcpu=cayman < %s | FileCheck -allow-deprecated-dag-overlap --check-prefixes=CM,FUNC %s
5
6; FUNC-LABEL: {{^}}test:
7; EG: LOG_IEEE
8; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
9; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
10; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
11; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}}
12; GCN: v_log_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}
13; GCN: v_mul_f32_e32 v{{[0-9]+}}, 0x3e9a209a, v{{[0-9]+}}
14define void @test(float addrspace(1)* %out, float %in) {
15entry:
16   %res = call float @llvm.log10.f32(float %in)
17   store float %res, float addrspace(1)* %out
18   ret void
19}
20
21; FUNC-LABEL: {{^}}testv2:
22; EG: LOG_IEEE
23; EG: LOG_IEEE
24; FIXME: We should be able to merge these packets together on Cayman so we
25; have a maximum of 4 instructions.
26; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
27; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
28; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
29; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
30; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
31; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
32; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}}
33; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}}
34; GCN-DAG: v_log_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}
35; GCN-DAG: v_log_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}
36; GCN: v_mul_f32_e32 v{{[0-9]+}}, 0x3e9a209a, v{{[0-9]+}}
37; GCN: v_mul_f32_e32 v{{[0-9]+}}, 0x3e9a209a, v{{[0-9]+}}
38define void @testv2(<2 x float> addrspace(1)* %out, <2 x float> %in) {
39entry:
40  %res = call <2 x float> @llvm.log10.v2f32(<2 x float> %in)
41  store <2 x float> %res, <2 x float> addrspace(1)* %out
42  ret void
43}
44
45; FUNC-LABEL: {{^}}testv4:
46; EG: LOG_IEEE
47; EG: LOG_IEEE
48; EG: LOG_IEEE
49; EG: LOG_IEEE
50; FIXME: We should be able to merge these packets together on Cayman so we
51; have a maximum of 4 instructions.
52; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
53; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
54; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
55; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
56; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
57; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
58; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
59; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
60; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
61; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
62; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
63; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}} (MASKED)
64; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}}
65; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}}
66; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}}
67; CM-DAG: LOG_IEEE T{{[0-9]+\.[XYZW]}}
68; GCN-DAG: v_log_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}
69; GCN-DAG: v_log_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}
70; GCN-DAG: v_log_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}
71; GCN-DAG: v_log_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}
72; GCN: v_mul_f32_e32 v{{[0-9]+}}, 0x3e9a209a, v{{[0-9]+}}
73; GCN: v_mul_f32_e32 v{{[0-9]+}}, 0x3e9a209a, v{{[0-9]+}}
74; GCN: v_mul_f32_e32 v{{[0-9]+}}, 0x3e9a209a, v{{[0-9]+}}
75; GCN: v_mul_f32_e32 v{{[0-9]+}}, 0x3e9a209a, v{{[0-9]+}}
76define void @testv4(<4 x float> addrspace(1)* %out, <4 x float> %in) {
77entry:
78  %res = call <4 x float> @llvm.log10.v4f32(<4 x float> %in)
79  store <4 x float> %res, <4 x float> addrspace(1)* %out
80  ret void
81}
82
83declare float @llvm.log10.f32(float) readnone
84declare <2 x float> @llvm.log10.v2f32(<2 x float>) readnone
85declare <4 x float> @llvm.log10.v4f32(<4 x float>) readnone
86