1 //===-- X86FrameLowering.cpp - X86 Frame Information ----------------------===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file contains the X86 implementation of TargetFrameLowering class.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #include "X86FrameLowering.h"
15 #include "X86InstrBuilder.h"
16 #include "X86InstrInfo.h"
17 #include "X86MachineFunctionInfo.h"
18 #include "X86Subtarget.h"
19 #include "X86TargetMachine.h"
20 #include "llvm/ADT/SmallSet.h"
21 #include "llvm/Analysis/EHPersonalities.h"
22 #include "llvm/CodeGen/MachineFrameInfo.h"
23 #include "llvm/CodeGen/MachineFunction.h"
24 #include "llvm/CodeGen/MachineInstrBuilder.h"
25 #include "llvm/CodeGen/MachineModuleInfo.h"
26 #include "llvm/CodeGen/MachineRegisterInfo.h"
27 #include "llvm/CodeGen/WinEHFuncInfo.h"
28 #include "llvm/IR/DataLayout.h"
29 #include "llvm/IR/Function.h"
30 #include "llvm/MC/MCAsmInfo.h"
31 #include "llvm/MC/MCSymbol.h"
32 #include "llvm/Support/Debug.h"
33 #include "llvm/Target/TargetOptions.h"
34 #include <cstdlib>
35 
36 using namespace llvm;
37 
38 X86FrameLowering::X86FrameLowering(const X86Subtarget &STI,
39                                    unsigned StackAlignOverride)
40     : TargetFrameLowering(StackGrowsDown, StackAlignOverride,
41                           STI.is64Bit() ? -8 : -4),
42       STI(STI), TII(*STI.getInstrInfo()), TRI(STI.getRegisterInfo()) {
43   // Cache a bunch of frame-related predicates for this subtarget.
44   SlotSize = TRI->getSlotSize();
45   Is64Bit = STI.is64Bit();
46   IsLP64 = STI.isTarget64BitLP64();
47   // standard x86_64 and NaCl use 64-bit frame/stack pointers, x32 - 32-bit.
48   Uses64BitFramePtr = STI.isTarget64BitLP64() || STI.isTargetNaCl64();
49   StackPtr = TRI->getStackRegister();
50 }
51 
52 bool X86FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
53   return !MF.getFrameInfo().hasVarSizedObjects() &&
54          !MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences();
55 }
56 
57 /// canSimplifyCallFramePseudos - If there is a reserved call frame, the
58 /// call frame pseudos can be simplified.  Having a FP, as in the default
59 /// implementation, is not sufficient here since we can't always use it.
60 /// Use a more nuanced condition.
61 bool
62 X86FrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const {
63   return hasReservedCallFrame(MF) ||
64          (hasFP(MF) && !TRI->needsStackRealignment(MF)) ||
65          TRI->hasBasePointer(MF);
66 }
67 
68 // needsFrameIndexResolution - Do we need to perform FI resolution for
69 // this function. Normally, this is required only when the function
70 // has any stack objects. However, FI resolution actually has another job,
71 // not apparent from the title - it resolves callframesetup/destroy
72 // that were not simplified earlier.
73 // So, this is required for x86 functions that have push sequences even
74 // when there are no stack objects.
75 bool
76 X86FrameLowering::needsFrameIndexResolution(const MachineFunction &MF) const {
77   return MF.getFrameInfo().hasStackObjects() ||
78          MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences();
79 }
80 
81 /// hasFP - Return true if the specified function should have a dedicated frame
82 /// pointer register.  This is true if the function has variable sized allocas
83 /// or if frame pointer elimination is disabled.
84 bool X86FrameLowering::hasFP(const MachineFunction &MF) const {
85   const MachineFrameInfo &MFI = MF.getFrameInfo();
86   return (MF.getTarget().Options.DisableFramePointerElim(MF) ||
87           TRI->needsStackRealignment(MF) ||
88           MFI.hasVarSizedObjects() ||
89           MFI.isFrameAddressTaken() || MFI.hasOpaqueSPAdjustment() ||
90           MF.getInfo<X86MachineFunctionInfo>()->getForceFramePointer() ||
91           MF.callsUnwindInit() || MF.hasEHFunclets() || MF.callsEHReturn() ||
92           MFI.hasStackMap() || MFI.hasPatchPoint() ||
93           MFI.hasCopyImplyingStackAdjustment());
94 }
95 
96 static unsigned getSUBriOpcode(unsigned IsLP64, int64_t Imm) {
97   if (IsLP64) {
98     if (isInt<8>(Imm))
99       return X86::SUB64ri8;
100     return X86::SUB64ri32;
101   } else {
102     if (isInt<8>(Imm))
103       return X86::SUB32ri8;
104     return X86::SUB32ri;
105   }
106 }
107 
108 static unsigned getADDriOpcode(unsigned IsLP64, int64_t Imm) {
109   if (IsLP64) {
110     if (isInt<8>(Imm))
111       return X86::ADD64ri8;
112     return X86::ADD64ri32;
113   } else {
114     if (isInt<8>(Imm))
115       return X86::ADD32ri8;
116     return X86::ADD32ri;
117   }
118 }
119 
120 static unsigned getSUBrrOpcode(unsigned isLP64) {
121   return isLP64 ? X86::SUB64rr : X86::SUB32rr;
122 }
123 
124 static unsigned getADDrrOpcode(unsigned isLP64) {
125   return isLP64 ? X86::ADD64rr : X86::ADD32rr;
126 }
127 
128 static unsigned getANDriOpcode(bool IsLP64, int64_t Imm) {
129   if (IsLP64) {
130     if (isInt<8>(Imm))
131       return X86::AND64ri8;
132     return X86::AND64ri32;
133   }
134   if (isInt<8>(Imm))
135     return X86::AND32ri8;
136   return X86::AND32ri;
137 }
138 
139 static unsigned getLEArOpcode(unsigned IsLP64) {
140   return IsLP64 ? X86::LEA64r : X86::LEA32r;
141 }
142 
143 /// findDeadCallerSavedReg - Return a caller-saved register that isn't live
144 /// when it reaches the "return" instruction. We can then pop a stack object
145 /// to this register without worry about clobbering it.
146 static unsigned findDeadCallerSavedReg(MachineBasicBlock &MBB,
147                                        MachineBasicBlock::iterator &MBBI,
148                                        const X86RegisterInfo *TRI,
149                                        bool Is64Bit) {
150   const MachineFunction *MF = MBB.getParent();
151   const Function *F = MF->getFunction();
152   if (!F || MF->callsEHReturn())
153     return 0;
154 
155   const TargetRegisterClass &AvailableRegs = *TRI->getGPRsForTailCall(*MF);
156 
157   if (MBBI == MBB.end())
158     return 0;
159 
160   switch (MBBI->getOpcode()) {
161   default: return 0;
162   case TargetOpcode::PATCHABLE_RET:
163   case X86::RET:
164   case X86::RETL:
165   case X86::RETQ:
166   case X86::RETIL:
167   case X86::RETIQ:
168   case X86::TCRETURNdi:
169   case X86::TCRETURNri:
170   case X86::TCRETURNmi:
171   case X86::TCRETURNdi64:
172   case X86::TCRETURNri64:
173   case X86::TCRETURNmi64:
174   case X86::EH_RETURN:
175   case X86::EH_RETURN64: {
176     SmallSet<uint16_t, 8> Uses;
177     for (unsigned i = 0, e = MBBI->getNumOperands(); i != e; ++i) {
178       MachineOperand &MO = MBBI->getOperand(i);
179       if (!MO.isReg() || MO.isDef())
180         continue;
181       unsigned Reg = MO.getReg();
182       if (!Reg)
183         continue;
184       for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
185         Uses.insert(*AI);
186     }
187 
188     for (auto CS : AvailableRegs)
189       if (!Uses.count(CS) && CS != X86::RIP)
190         return CS;
191   }
192   }
193 
194   return 0;
195 }
196 
197 static bool isEAXLiveIn(MachineBasicBlock &MBB) {
198   for (MachineBasicBlock::RegisterMaskPair RegMask : MBB.liveins()) {
199     unsigned Reg = RegMask.PhysReg;
200 
201     if (Reg == X86::RAX || Reg == X86::EAX || Reg == X86::AX ||
202         Reg == X86::AH || Reg == X86::AL)
203       return true;
204   }
205 
206   return false;
207 }
208 
209 /// Check if the flags need to be preserved before the terminators.
210 /// This would be the case, if the eflags is live-in of the region
211 /// composed by the terminators or live-out of that region, without
212 /// being defined by a terminator.
213 static bool
214 flagsNeedToBePreservedBeforeTheTerminators(const MachineBasicBlock &MBB) {
215   for (const MachineInstr &MI : MBB.terminators()) {
216     bool BreakNext = false;
217     for (const MachineOperand &MO : MI.operands()) {
218       if (!MO.isReg())
219         continue;
220       unsigned Reg = MO.getReg();
221       if (Reg != X86::EFLAGS)
222         continue;
223 
224       // This terminator needs an eflags that is not defined
225       // by a previous another terminator:
226       // EFLAGS is live-in of the region composed by the terminators.
227       if (!MO.isDef())
228         return true;
229       // This terminator defines the eflags, i.e., we don't need to preserve it.
230       // However, we still need to check this specific terminator does not
231       // read a live-in value.
232       BreakNext = true;
233     }
234     // We found a definition of the eflags, no need to preserve them.
235     if (BreakNext)
236       return false;
237   }
238 
239   // None of the terminators use or define the eflags.
240   // Check if they are live-out, that would imply we need to preserve them.
241   for (const MachineBasicBlock *Succ : MBB.successors())
242     if (Succ->isLiveIn(X86::EFLAGS))
243       return true;
244 
245   return false;
246 }
247 
248 /// emitSPUpdate - Emit a series of instructions to increment / decrement the
249 /// stack pointer by a constant value.
250 void X86FrameLowering::emitSPUpdate(MachineBasicBlock &MBB,
251                                     MachineBasicBlock::iterator &MBBI,
252                                     int64_t NumBytes, bool InEpilogue) const {
253   bool isSub = NumBytes < 0;
254   uint64_t Offset = isSub ? -NumBytes : NumBytes;
255   MachineInstr::MIFlag Flag =
256       isSub ? MachineInstr::FrameSetup : MachineInstr::FrameDestroy;
257 
258   uint64_t Chunk = (1LL << 31) - 1;
259   DebugLoc DL = MBB.findDebugLoc(MBBI);
260 
261   if (Offset > Chunk) {
262     // Rather than emit a long series of instructions for large offsets,
263     // load the offset into a register and do one sub/add
264     unsigned Reg = 0;
265     unsigned Rax = (unsigned)(Is64Bit ? X86::RAX : X86::EAX);
266 
267     if (isSub && !isEAXLiveIn(MBB))
268       Reg = Rax;
269     else
270       Reg = findDeadCallerSavedReg(MBB, MBBI, TRI, Is64Bit);
271 
272     unsigned MovRIOpc = Is64Bit ? X86::MOV64ri : X86::MOV32ri;
273     unsigned AddSubRROpc =
274         isSub ? getSUBrrOpcode(Is64Bit) : getADDrrOpcode(Is64Bit);
275     if (Reg) {
276       BuildMI(MBB, MBBI, DL, TII.get(MovRIOpc), Reg)
277           .addImm(Offset)
278           .setMIFlag(Flag);
279       MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(AddSubRROpc), StackPtr)
280                              .addReg(StackPtr)
281                              .addReg(Reg);
282       MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
283       return;
284     } else if (Offset > 8 * Chunk) {
285       // If we would need more than 8 add or sub instructions (a >16GB stack
286       // frame), it's worth spilling RAX to materialize this immediate.
287       //   pushq %rax
288       //   movabsq +-$Offset+-SlotSize, %rax
289       //   addq %rsp, %rax
290       //   xchg %rax, (%rsp)
291       //   movq (%rsp), %rsp
292       assert(Is64Bit && "can't have 32-bit 16GB stack frame");
293       BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH64r))
294           .addReg(Rax, RegState::Kill)
295           .setMIFlag(Flag);
296       // Subtract is not commutative, so negate the offset and always use add.
297       // Subtract 8 less and add 8 more to account for the PUSH we just did.
298       if (isSub)
299         Offset = -(Offset - SlotSize);
300       else
301         Offset = Offset + SlotSize;
302       BuildMI(MBB, MBBI, DL, TII.get(MovRIOpc), Rax)
303           .addImm(Offset)
304           .setMIFlag(Flag);
305       MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(X86::ADD64rr), Rax)
306                              .addReg(Rax)
307                              .addReg(StackPtr);
308       MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
309       // Exchange the new SP in RAX with the top of the stack.
310       addRegOffset(
311           BuildMI(MBB, MBBI, DL, TII.get(X86::XCHG64rm), Rax).addReg(Rax),
312           StackPtr, false, 0);
313       // Load new SP from the top of the stack into RSP.
314       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rm), StackPtr),
315                    StackPtr, false, 0);
316       return;
317     }
318   }
319 
320   while (Offset) {
321     uint64_t ThisVal = std::min(Offset, Chunk);
322     if (ThisVal == SlotSize) {
323       // Use push / pop for slot sized adjustments as a size optimization. We
324       // need to find a dead register when using pop.
325       unsigned Reg = isSub
326         ? (unsigned)(Is64Bit ? X86::RAX : X86::EAX)
327         : findDeadCallerSavedReg(MBB, MBBI, TRI, Is64Bit);
328       if (Reg) {
329         unsigned Opc = isSub
330           ? (Is64Bit ? X86::PUSH64r : X86::PUSH32r)
331           : (Is64Bit ? X86::POP64r  : X86::POP32r);
332         BuildMI(MBB, MBBI, DL, TII.get(Opc))
333             .addReg(Reg, getDefRegState(!isSub) | getUndefRegState(isSub))
334             .setMIFlag(Flag);
335         Offset -= ThisVal;
336         continue;
337       }
338     }
339 
340     BuildStackAdjustment(MBB, MBBI, DL, isSub ? -ThisVal : ThisVal, InEpilogue)
341         .setMIFlag(Flag);
342 
343     Offset -= ThisVal;
344   }
345 }
346 
347 MachineInstrBuilder X86FrameLowering::BuildStackAdjustment(
348     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
349     const DebugLoc &DL, int64_t Offset, bool InEpilogue) const {
350   assert(Offset != 0 && "zero offset stack adjustment requested");
351 
352   // On Atom, using LEA to adjust SP is preferred, but using it in the epilogue
353   // is tricky.
354   bool UseLEA;
355   if (!InEpilogue) {
356     // Check if inserting the prologue at the beginning
357     // of MBB would require to use LEA operations.
358     // We need to use LEA operations if EFLAGS is live in, because
359     // it means an instruction will read it before it gets defined.
360     UseLEA = STI.useLeaForSP() || MBB.isLiveIn(X86::EFLAGS);
361   } else {
362     // If we can use LEA for SP but we shouldn't, check that none
363     // of the terminators uses the eflags. Otherwise we will insert
364     // a ADD that will redefine the eflags and break the condition.
365     // Alternatively, we could move the ADD, but this may not be possible
366     // and is an optimization anyway.
367     UseLEA = canUseLEAForSPInEpilogue(*MBB.getParent());
368     if (UseLEA && !STI.useLeaForSP())
369       UseLEA = flagsNeedToBePreservedBeforeTheTerminators(MBB);
370     // If that assert breaks, that means we do not do the right thing
371     // in canUseAsEpilogue.
372     assert((UseLEA || !flagsNeedToBePreservedBeforeTheTerminators(MBB)) &&
373            "We shouldn't have allowed this insertion point");
374   }
375 
376   MachineInstrBuilder MI;
377   if (UseLEA) {
378     MI = addRegOffset(BuildMI(MBB, MBBI, DL,
379                               TII.get(getLEArOpcode(Uses64BitFramePtr)),
380                               StackPtr),
381                       StackPtr, false, Offset);
382   } else {
383     bool IsSub = Offset < 0;
384     uint64_t AbsOffset = IsSub ? -Offset : Offset;
385     unsigned Opc = IsSub ? getSUBriOpcode(Uses64BitFramePtr, AbsOffset)
386                          : getADDriOpcode(Uses64BitFramePtr, AbsOffset);
387     MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
388              .addReg(StackPtr)
389              .addImm(AbsOffset);
390     MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
391   }
392   return MI;
393 }
394 
395 int X86FrameLowering::mergeSPUpdates(MachineBasicBlock &MBB,
396                                      MachineBasicBlock::iterator &MBBI,
397                                      bool doMergeWithPrevious) const {
398   if ((doMergeWithPrevious && MBBI == MBB.begin()) ||
399       (!doMergeWithPrevious && MBBI == MBB.end()))
400     return 0;
401 
402   MachineBasicBlock::iterator PI = doMergeWithPrevious ? std::prev(MBBI) : MBBI;
403   MachineBasicBlock::iterator NI = doMergeWithPrevious ? nullptr
404                                                        : std::next(MBBI);
405   PI = skipDebugInstructionsBackward(PI, MBB.begin());
406   if (NI != nullptr)
407     NI = skipDebugInstructionsForward(NI, MBB.end());
408 
409   unsigned Opc = PI->getOpcode();
410   int Offset = 0;
411 
412   if (!doMergeWithPrevious && NI != MBB.end() &&
413       NI->getOpcode() == TargetOpcode::CFI_INSTRUCTION) {
414     // Don't merge with the next instruction if it has CFI.
415     return Offset;
416   }
417 
418   if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
419        Opc == X86::ADD32ri || Opc == X86::ADD32ri8) &&
420       PI->getOperand(0).getReg() == StackPtr){
421     assert(PI->getOperand(1).getReg() == StackPtr);
422     Offset += PI->getOperand(2).getImm();
423     MBB.erase(PI);
424     if (!doMergeWithPrevious) MBBI = NI;
425   } else if ((Opc == X86::LEA32r || Opc == X86::LEA64_32r) &&
426              PI->getOperand(0).getReg() == StackPtr &&
427              PI->getOperand(1).getReg() == StackPtr &&
428              PI->getOperand(2).getImm() == 1 &&
429              PI->getOperand(3).getReg() == X86::NoRegister &&
430              PI->getOperand(5).getReg() == X86::NoRegister) {
431     // For LEAs we have: def = lea SP, FI, noreg, Offset, noreg.
432     Offset += PI->getOperand(4).getImm();
433     MBB.erase(PI);
434     if (!doMergeWithPrevious) MBBI = NI;
435   } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
436               Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
437              PI->getOperand(0).getReg() == StackPtr) {
438     assert(PI->getOperand(1).getReg() == StackPtr);
439     Offset -= PI->getOperand(2).getImm();
440     MBB.erase(PI);
441     if (!doMergeWithPrevious) MBBI = NI;
442   }
443 
444   return Offset;
445 }
446 
447 void X86FrameLowering::BuildCFI(MachineBasicBlock &MBB,
448                                 MachineBasicBlock::iterator MBBI,
449                                 const DebugLoc &DL,
450                                 const MCCFIInstruction &CFIInst) const {
451   MachineFunction &MF = *MBB.getParent();
452   unsigned CFIIndex = MF.addFrameInst(CFIInst);
453   BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
454       .addCFIIndex(CFIIndex);
455 }
456 
457 void X86FrameLowering::emitCalleeSavedFrameMoves(
458     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
459     const DebugLoc &DL) const {
460   MachineFunction &MF = *MBB.getParent();
461   MachineFrameInfo &MFI = MF.getFrameInfo();
462   MachineModuleInfo &MMI = MF.getMMI();
463   const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
464 
465   // Add callee saved registers to move list.
466   const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
467   if (CSI.empty()) return;
468 
469   // Calculate offsets.
470   for (std::vector<CalleeSavedInfo>::const_iterator
471          I = CSI.begin(), E = CSI.end(); I != E; ++I) {
472     int64_t Offset = MFI.getObjectOffset(I->getFrameIdx());
473     unsigned Reg = I->getReg();
474 
475     unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true);
476     BuildCFI(MBB, MBBI, DL,
477              MCCFIInstruction::createOffset(nullptr, DwarfReg, Offset));
478   }
479 }
480 
481 void X86FrameLowering::emitStackProbe(MachineFunction &MF,
482                                       MachineBasicBlock &MBB,
483                                       MachineBasicBlock::iterator MBBI,
484                                       const DebugLoc &DL, bool InProlog) const {
485   const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
486   if (STI.isTargetWindowsCoreCLR()) {
487     if (InProlog) {
488       emitStackProbeInlineStub(MF, MBB, MBBI, DL, true);
489     } else {
490       emitStackProbeInline(MF, MBB, MBBI, DL, false);
491     }
492   } else {
493     emitStackProbeCall(MF, MBB, MBBI, DL, InProlog);
494   }
495 }
496 
497 void X86FrameLowering::inlineStackProbe(MachineFunction &MF,
498                                         MachineBasicBlock &PrologMBB) const {
499   const StringRef ChkStkStubSymbol = "__chkstk_stub";
500   MachineInstr *ChkStkStub = nullptr;
501 
502   for (MachineInstr &MI : PrologMBB) {
503     if (MI.isCall() && MI.getOperand(0).isSymbol() &&
504         ChkStkStubSymbol == MI.getOperand(0).getSymbolName()) {
505       ChkStkStub = &MI;
506       break;
507     }
508   }
509 
510   if (ChkStkStub != nullptr) {
511     assert(!ChkStkStub->isBundled() &&
512            "Not expecting bundled instructions here");
513     MachineBasicBlock::iterator MBBI = std::next(ChkStkStub->getIterator());
514     assert(std::prev(MBBI) == ChkStkStub &&
515            "MBBI expected after __chkstk_stub.");
516     DebugLoc DL = PrologMBB.findDebugLoc(MBBI);
517     emitStackProbeInline(MF, PrologMBB, MBBI, DL, true);
518     ChkStkStub->eraseFromParent();
519   }
520 }
521 
522 void X86FrameLowering::emitStackProbeInline(MachineFunction &MF,
523                                             MachineBasicBlock &MBB,
524                                             MachineBasicBlock::iterator MBBI,
525                                             const DebugLoc &DL,
526                                             bool InProlog) const {
527   const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
528   assert(STI.is64Bit() && "different expansion needed for 32 bit");
529   assert(STI.isTargetWindowsCoreCLR() && "custom expansion expects CoreCLR");
530   const TargetInstrInfo &TII = *STI.getInstrInfo();
531   const BasicBlock *LLVM_BB = MBB.getBasicBlock();
532 
533   // RAX contains the number of bytes of desired stack adjustment.
534   // The handling here assumes this value has already been updated so as to
535   // maintain stack alignment.
536   //
537   // We need to exit with RSP modified by this amount and execute suitable
538   // page touches to notify the OS that we're growing the stack responsibly.
539   // All stack probing must be done without modifying RSP.
540   //
541   // MBB:
542   //    SizeReg = RAX;
543   //    ZeroReg = 0
544   //    CopyReg = RSP
545   //    Flags, TestReg = CopyReg - SizeReg
546   //    FinalReg = !Flags.Ovf ? TestReg : ZeroReg
547   //    LimitReg = gs magic thread env access
548   //    if FinalReg >= LimitReg goto ContinueMBB
549   // RoundBB:
550   //    RoundReg = page address of FinalReg
551   // LoopMBB:
552   //    LoopReg = PHI(LimitReg,ProbeReg)
553   //    ProbeReg = LoopReg - PageSize
554   //    [ProbeReg] = 0
555   //    if (ProbeReg > RoundReg) goto LoopMBB
556   // ContinueMBB:
557   //    RSP = RSP - RAX
558   //    [rest of original MBB]
559 
560   // Set up the new basic blocks
561   MachineBasicBlock *RoundMBB = MF.CreateMachineBasicBlock(LLVM_BB);
562   MachineBasicBlock *LoopMBB = MF.CreateMachineBasicBlock(LLVM_BB);
563   MachineBasicBlock *ContinueMBB = MF.CreateMachineBasicBlock(LLVM_BB);
564 
565   MachineFunction::iterator MBBIter = std::next(MBB.getIterator());
566   MF.insert(MBBIter, RoundMBB);
567   MF.insert(MBBIter, LoopMBB);
568   MF.insert(MBBIter, ContinueMBB);
569 
570   // Split MBB and move the tail portion down to ContinueMBB.
571   MachineBasicBlock::iterator BeforeMBBI = std::prev(MBBI);
572   ContinueMBB->splice(ContinueMBB->begin(), &MBB, MBBI, MBB.end());
573   ContinueMBB->transferSuccessorsAndUpdatePHIs(&MBB);
574 
575   // Some useful constants
576   const int64_t ThreadEnvironmentStackLimit = 0x10;
577   const int64_t PageSize = 0x1000;
578   const int64_t PageMask = ~(PageSize - 1);
579 
580   // Registers we need. For the normal case we use virtual
581   // registers. For the prolog expansion we use RAX, RCX and RDX.
582   MachineRegisterInfo &MRI = MF.getRegInfo();
583   const TargetRegisterClass *RegClass = &X86::GR64RegClass;
584   const unsigned SizeReg = InProlog ? (unsigned)X86::RAX
585                                     : MRI.createVirtualRegister(RegClass),
586                  ZeroReg = InProlog ? (unsigned)X86::RCX
587                                     : MRI.createVirtualRegister(RegClass),
588                  CopyReg = InProlog ? (unsigned)X86::RDX
589                                     : MRI.createVirtualRegister(RegClass),
590                  TestReg = InProlog ? (unsigned)X86::RDX
591                                     : MRI.createVirtualRegister(RegClass),
592                  FinalReg = InProlog ? (unsigned)X86::RDX
593                                      : MRI.createVirtualRegister(RegClass),
594                  RoundedReg = InProlog ? (unsigned)X86::RDX
595                                        : MRI.createVirtualRegister(RegClass),
596                  LimitReg = InProlog ? (unsigned)X86::RCX
597                                      : MRI.createVirtualRegister(RegClass),
598                  JoinReg = InProlog ? (unsigned)X86::RCX
599                                     : MRI.createVirtualRegister(RegClass),
600                  ProbeReg = InProlog ? (unsigned)X86::RCX
601                                      : MRI.createVirtualRegister(RegClass);
602 
603   // SP-relative offsets where we can save RCX and RDX.
604   int64_t RCXShadowSlot = 0;
605   int64_t RDXShadowSlot = 0;
606 
607   // If inlining in the prolog, save RCX and RDX.
608   // Future optimization: don't save or restore if not live in.
609   if (InProlog) {
610     // Compute the offsets. We need to account for things already
611     // pushed onto the stack at this point: return address, frame
612     // pointer (if used), and callee saves.
613     X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
614     const int64_t CalleeSaveSize = X86FI->getCalleeSavedFrameSize();
615     const bool HasFP = hasFP(MF);
616     RCXShadowSlot = 8 + CalleeSaveSize + (HasFP ? 8 : 0);
617     RDXShadowSlot = RCXShadowSlot + 8;
618     // Emit the saves.
619     addRegOffset(BuildMI(&MBB, DL, TII.get(X86::MOV64mr)), X86::RSP, false,
620                  RCXShadowSlot)
621         .addReg(X86::RCX);
622     addRegOffset(BuildMI(&MBB, DL, TII.get(X86::MOV64mr)), X86::RSP, false,
623                  RDXShadowSlot)
624         .addReg(X86::RDX);
625   } else {
626     // Not in the prolog. Copy RAX to a virtual reg.
627     BuildMI(&MBB, DL, TII.get(X86::MOV64rr), SizeReg).addReg(X86::RAX);
628   }
629 
630   // Add code to MBB to check for overflow and set the new target stack pointer
631   // to zero if so.
632   BuildMI(&MBB, DL, TII.get(X86::XOR64rr), ZeroReg)
633       .addReg(ZeroReg, RegState::Undef)
634       .addReg(ZeroReg, RegState::Undef);
635   BuildMI(&MBB, DL, TII.get(X86::MOV64rr), CopyReg).addReg(X86::RSP);
636   BuildMI(&MBB, DL, TII.get(X86::SUB64rr), TestReg)
637       .addReg(CopyReg)
638       .addReg(SizeReg);
639   BuildMI(&MBB, DL, TII.get(X86::CMOVB64rr), FinalReg)
640       .addReg(TestReg)
641       .addReg(ZeroReg);
642 
643   // FinalReg now holds final stack pointer value, or zero if
644   // allocation would overflow. Compare against the current stack
645   // limit from the thread environment block. Note this limit is the
646   // lowest touched page on the stack, not the point at which the OS
647   // will cause an overflow exception, so this is just an optimization
648   // to avoid unnecessarily touching pages that are below the current
649   // SP but already committed to the stack by the OS.
650   BuildMI(&MBB, DL, TII.get(X86::MOV64rm), LimitReg)
651       .addReg(0)
652       .addImm(1)
653       .addReg(0)
654       .addImm(ThreadEnvironmentStackLimit)
655       .addReg(X86::GS);
656   BuildMI(&MBB, DL, TII.get(X86::CMP64rr)).addReg(FinalReg).addReg(LimitReg);
657   // Jump if the desired stack pointer is at or above the stack limit.
658   BuildMI(&MBB, DL, TII.get(X86::JAE_1)).addMBB(ContinueMBB);
659 
660   // Add code to roundMBB to round the final stack pointer to a page boundary.
661   BuildMI(RoundMBB, DL, TII.get(X86::AND64ri32), RoundedReg)
662       .addReg(FinalReg)
663       .addImm(PageMask);
664   BuildMI(RoundMBB, DL, TII.get(X86::JMP_1)).addMBB(LoopMBB);
665 
666   // LimitReg now holds the current stack limit, RoundedReg page-rounded
667   // final RSP value. Add code to loopMBB to decrement LimitReg page-by-page
668   // and probe until we reach RoundedReg.
669   if (!InProlog) {
670     BuildMI(LoopMBB, DL, TII.get(X86::PHI), JoinReg)
671         .addReg(LimitReg)
672         .addMBB(RoundMBB)
673         .addReg(ProbeReg)
674         .addMBB(LoopMBB);
675   }
676 
677   addRegOffset(BuildMI(LoopMBB, DL, TII.get(X86::LEA64r), ProbeReg), JoinReg,
678                false, -PageSize);
679 
680   // Probe by storing a byte onto the stack.
681   BuildMI(LoopMBB, DL, TII.get(X86::MOV8mi))
682       .addReg(ProbeReg)
683       .addImm(1)
684       .addReg(0)
685       .addImm(0)
686       .addReg(0)
687       .addImm(0);
688   BuildMI(LoopMBB, DL, TII.get(X86::CMP64rr))
689       .addReg(RoundedReg)
690       .addReg(ProbeReg);
691   BuildMI(LoopMBB, DL, TII.get(X86::JNE_1)).addMBB(LoopMBB);
692 
693   MachineBasicBlock::iterator ContinueMBBI = ContinueMBB->getFirstNonPHI();
694 
695   // If in prolog, restore RDX and RCX.
696   if (InProlog) {
697     addRegOffset(BuildMI(*ContinueMBB, ContinueMBBI, DL, TII.get(X86::MOV64rm),
698                          X86::RCX),
699                  X86::RSP, false, RCXShadowSlot);
700     addRegOffset(BuildMI(*ContinueMBB, ContinueMBBI, DL, TII.get(X86::MOV64rm),
701                          X86::RDX),
702                  X86::RSP, false, RDXShadowSlot);
703   }
704 
705   // Now that the probing is done, add code to continueMBB to update
706   // the stack pointer for real.
707   BuildMI(*ContinueMBB, ContinueMBBI, DL, TII.get(X86::SUB64rr), X86::RSP)
708       .addReg(X86::RSP)
709       .addReg(SizeReg);
710 
711   // Add the control flow edges we need.
712   MBB.addSuccessor(ContinueMBB);
713   MBB.addSuccessor(RoundMBB);
714   RoundMBB->addSuccessor(LoopMBB);
715   LoopMBB->addSuccessor(ContinueMBB);
716   LoopMBB->addSuccessor(LoopMBB);
717 
718   // Mark all the instructions added to the prolog as frame setup.
719   if (InProlog) {
720     for (++BeforeMBBI; BeforeMBBI != MBB.end(); ++BeforeMBBI) {
721       BeforeMBBI->setFlag(MachineInstr::FrameSetup);
722     }
723     for (MachineInstr &MI : *RoundMBB) {
724       MI.setFlag(MachineInstr::FrameSetup);
725     }
726     for (MachineInstr &MI : *LoopMBB) {
727       MI.setFlag(MachineInstr::FrameSetup);
728     }
729     for (MachineBasicBlock::iterator CMBBI = ContinueMBB->begin();
730          CMBBI != ContinueMBBI; ++CMBBI) {
731       CMBBI->setFlag(MachineInstr::FrameSetup);
732     }
733   }
734 
735   // Possible TODO: physreg liveness for InProlog case.
736 }
737 
738 void X86FrameLowering::emitStackProbeCall(MachineFunction &MF,
739                                           MachineBasicBlock &MBB,
740                                           MachineBasicBlock::iterator MBBI,
741                                           const DebugLoc &DL,
742                                           bool InProlog) const {
743   bool IsLargeCodeModel = MF.getTarget().getCodeModel() == CodeModel::Large;
744 
745   unsigned CallOp;
746   if (Is64Bit)
747     CallOp = IsLargeCodeModel ? X86::CALL64r : X86::CALL64pcrel32;
748   else
749     CallOp = X86::CALLpcrel32;
750 
751   StringRef Symbol = STI.getTargetLowering()->getStackProbeSymbolName(MF);
752 
753   MachineInstrBuilder CI;
754   MachineBasicBlock::iterator ExpansionMBBI = std::prev(MBBI);
755 
756   // All current stack probes take AX and SP as input, clobber flags, and
757   // preserve all registers. x86_64 probes leave RSP unmodified.
758   if (Is64Bit && MF.getTarget().getCodeModel() == CodeModel::Large) {
759     // For the large code model, we have to call through a register. Use R11,
760     // as it is scratch in all supported calling conventions.
761     BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::R11)
762         .addExternalSymbol(MF.createExternalSymbolName(Symbol));
763     CI = BuildMI(MBB, MBBI, DL, TII.get(CallOp)).addReg(X86::R11);
764   } else {
765     CI = BuildMI(MBB, MBBI, DL, TII.get(CallOp))
766         .addExternalSymbol(MF.createExternalSymbolName(Symbol));
767   }
768 
769   unsigned AX = Is64Bit ? X86::RAX : X86::EAX;
770   unsigned SP = Is64Bit ? X86::RSP : X86::ESP;
771   CI.addReg(AX, RegState::Implicit)
772       .addReg(SP, RegState::Implicit)
773       .addReg(AX, RegState::Define | RegState::Implicit)
774       .addReg(SP, RegState::Define | RegState::Implicit)
775       .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
776 
777   if (STI.isTargetWin64() || !STI.isOSWindows()) {
778     // MSVC x32's _chkstk and cygwin/mingw's _alloca adjust %esp themselves.
779     // MSVC x64's __chkstk and cygwin/mingw's ___chkstk_ms do not adjust %rsp
780     // themselves. They also does not clobber %rax so we can reuse it when
781     // adjusting %rsp.
782     // All other platforms do not specify a particular ABI for the stack probe
783     // function, so we arbitrarily define it to not adjust %esp/%rsp itself.
784     BuildMI(MBB, MBBI, DL, TII.get(getSUBrrOpcode(Is64Bit)), SP)
785         .addReg(SP)
786         .addReg(AX);
787   }
788 
789   if (InProlog) {
790     // Apply the frame setup flag to all inserted instrs.
791     for (++ExpansionMBBI; ExpansionMBBI != MBBI; ++ExpansionMBBI)
792       ExpansionMBBI->setFlag(MachineInstr::FrameSetup);
793   }
794 }
795 
796 void X86FrameLowering::emitStackProbeInlineStub(
797     MachineFunction &MF, MachineBasicBlock &MBB,
798     MachineBasicBlock::iterator MBBI, const DebugLoc &DL, bool InProlog) const {
799 
800   assert(InProlog && "ChkStkStub called outside prolog!");
801 
802   BuildMI(MBB, MBBI, DL, TII.get(X86::CALLpcrel32))
803       .addExternalSymbol("__chkstk_stub");
804 }
805 
806 static unsigned calculateSetFPREG(uint64_t SPAdjust) {
807   // Win64 ABI has a less restrictive limitation of 240; 128 works equally well
808   // and might require smaller successive adjustments.
809   const uint64_t Win64MaxSEHOffset = 128;
810   uint64_t SEHFrameOffset = std::min(SPAdjust, Win64MaxSEHOffset);
811   // Win64 ABI requires 16-byte alignment for the UWOP_SET_FPREG opcode.
812   return SEHFrameOffset & -16;
813 }
814 
815 // If we're forcing a stack realignment we can't rely on just the frame
816 // info, we need to know the ABI stack alignment as well in case we
817 // have a call out.  Otherwise just make sure we have some alignment - we'll
818 // go with the minimum SlotSize.
819 uint64_t X86FrameLowering::calculateMaxStackAlign(const MachineFunction &MF) const {
820   const MachineFrameInfo &MFI = MF.getFrameInfo();
821   uint64_t MaxAlign = MFI.getMaxAlignment(); // Desired stack alignment.
822   unsigned StackAlign = getStackAlignment();
823   if (MF.getFunction()->hasFnAttribute("stackrealign")) {
824     if (MFI.hasCalls())
825       MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign;
826     else if (MaxAlign < SlotSize)
827       MaxAlign = SlotSize;
828   }
829   return MaxAlign;
830 }
831 
832 void X86FrameLowering::BuildStackAlignAND(MachineBasicBlock &MBB,
833                                           MachineBasicBlock::iterator MBBI,
834                                           const DebugLoc &DL, unsigned Reg,
835                                           uint64_t MaxAlign) const {
836   uint64_t Val = -MaxAlign;
837   unsigned AndOp = getANDriOpcode(Uses64BitFramePtr, Val);
838   MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(AndOp), Reg)
839                          .addReg(Reg)
840                          .addImm(Val)
841                          .setMIFlag(MachineInstr::FrameSetup);
842 
843   // The EFLAGS implicit def is dead.
844   MI->getOperand(3).setIsDead();
845 }
846 
847 /// emitPrologue - Push callee-saved registers onto the stack, which
848 /// automatically adjust the stack pointer. Adjust the stack pointer to allocate
849 /// space for local variables. Also emit labels used by the exception handler to
850 /// generate the exception handling frames.
851 
852 /*
853   Here's a gist of what gets emitted:
854 
855   ; Establish frame pointer, if needed
856   [if needs FP]
857       push  %rbp
858       .cfi_def_cfa_offset 16
859       .cfi_offset %rbp, -16
860       .seh_pushreg %rpb
861       mov  %rsp, %rbp
862       .cfi_def_cfa_register %rbp
863 
864   ; Spill general-purpose registers
865   [for all callee-saved GPRs]
866       pushq %<reg>
867       [if not needs FP]
868          .cfi_def_cfa_offset (offset from RETADDR)
869       .seh_pushreg %<reg>
870 
871   ; If the required stack alignment > default stack alignment
872   ; rsp needs to be re-aligned.  This creates a "re-alignment gap"
873   ; of unknown size in the stack frame.
874   [if stack needs re-alignment]
875       and  $MASK, %rsp
876 
877   ; Allocate space for locals
878   [if target is Windows and allocated space > 4096 bytes]
879       ; Windows needs special care for allocations larger
880       ; than one page.
881       mov $NNN, %rax
882       call ___chkstk_ms/___chkstk
883       sub  %rax, %rsp
884   [else]
885       sub  $NNN, %rsp
886 
887   [if needs FP]
888       .seh_stackalloc (size of XMM spill slots)
889       .seh_setframe %rbp, SEHFrameOffset ; = size of all spill slots
890   [else]
891       .seh_stackalloc NNN
892 
893   ; Spill XMMs
894   ; Note, that while only Windows 64 ABI specifies XMMs as callee-preserved,
895   ; they may get spilled on any platform, if the current function
896   ; calls @llvm.eh.unwind.init
897   [if needs FP]
898       [for all callee-saved XMM registers]
899           movaps  %<xmm reg>, -MMM(%rbp)
900       [for all callee-saved XMM registers]
901           .seh_savexmm %<xmm reg>, (-MMM + SEHFrameOffset)
902               ; i.e. the offset relative to (%rbp - SEHFrameOffset)
903   [else]
904       [for all callee-saved XMM registers]
905           movaps  %<xmm reg>, KKK(%rsp)
906       [for all callee-saved XMM registers]
907           .seh_savexmm %<xmm reg>, KKK
908 
909   .seh_endprologue
910 
911   [if needs base pointer]
912       mov  %rsp, %rbx
913       [if needs to restore base pointer]
914           mov %rsp, -MMM(%rbp)
915 
916   ; Emit CFI info
917   [if needs FP]
918       [for all callee-saved registers]
919           .cfi_offset %<reg>, (offset from %rbp)
920   [else]
921        .cfi_def_cfa_offset (offset from RETADDR)
922       [for all callee-saved registers]
923           .cfi_offset %<reg>, (offset from %rsp)
924 
925   Notes:
926   - .seh directives are emitted only for Windows 64 ABI
927   - .cfi directives are emitted for all other ABIs
928   - for 32-bit code, substitute %e?? registers for %r??
929 */
930 
931 void X86FrameLowering::emitPrologue(MachineFunction &MF,
932                                     MachineBasicBlock &MBB) const {
933   assert(&STI == &MF.getSubtarget<X86Subtarget>() &&
934          "MF used frame lowering for wrong subtarget");
935   MachineBasicBlock::iterator MBBI = MBB.begin();
936   MachineFrameInfo &MFI = MF.getFrameInfo();
937   const Function *Fn = MF.getFunction();
938   MachineModuleInfo &MMI = MF.getMMI();
939   X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
940   uint64_t MaxAlign = calculateMaxStackAlign(MF); // Desired stack alignment.
941   uint64_t StackSize = MFI.getStackSize();    // Number of bytes to allocate.
942   bool IsFunclet = MBB.isEHFuncletEntry();
943   EHPersonality Personality = EHPersonality::Unknown;
944   if (Fn->hasPersonalityFn())
945     Personality = classifyEHPersonality(Fn->getPersonalityFn());
946   bool FnHasClrFunclet =
947       MF.hasEHFunclets() && Personality == EHPersonality::CoreCLR;
948   bool IsClrFunclet = IsFunclet && FnHasClrFunclet;
949   bool HasFP = hasFP(MF);
950   bool IsWin64CC = STI.isCallingConvWin64(Fn->getCallingConv());
951   bool IsWin64Prologue = MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
952   bool NeedsWinCFI = IsWin64Prologue && Fn->needsUnwindTableEntry();
953   bool NeedsDwarfCFI =
954       !IsWin64Prologue && (MMI.hasDebugInfo() || Fn->needsUnwindTableEntry());
955   unsigned FramePtr = TRI->getFrameRegister(MF);
956   const unsigned MachineFramePtr =
957       STI.isTarget64BitILP32()
958           ? getX86SubSuperRegister(FramePtr, 64) : FramePtr;
959   unsigned BasePtr = TRI->getBaseRegister();
960   bool HasWinCFI = false;
961 
962   // Debug location must be unknown since the first debug location is used
963   // to determine the end of the prologue.
964   DebugLoc DL;
965 
966   // Add RETADDR move area to callee saved frame size.
967   int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
968   if (TailCallReturnAddrDelta && IsWin64Prologue)
969     report_fatal_error("Can't handle guaranteed tail call under win64 yet");
970 
971   if (TailCallReturnAddrDelta < 0)
972     X86FI->setCalleeSavedFrameSize(
973       X86FI->getCalleeSavedFrameSize() - TailCallReturnAddrDelta);
974 
975   bool UseRedZone = false;
976   bool UseStackProbe = !STI.getTargetLowering()->getStackProbeSymbolName(MF).empty();
977 
978   // The default stack probe size is 4096 if the function has no stackprobesize
979   // attribute.
980   unsigned StackProbeSize = 4096;
981   if (Fn->hasFnAttribute("stack-probe-size"))
982     Fn->getFnAttribute("stack-probe-size")
983         .getValueAsString()
984         .getAsInteger(0, StackProbeSize);
985 
986   // Re-align the stack on 64-bit if the x86-interrupt calling convention is
987   // used and an error code was pushed, since the x86-64 ABI requires a 16-byte
988   // stack alignment.
989   if (Fn->getCallingConv() == CallingConv::X86_INTR && Is64Bit &&
990       Fn->arg_size() == 2) {
991     StackSize += 8;
992     MFI.setStackSize(StackSize);
993     emitSPUpdate(MBB, MBBI, -8, /*InEpilogue=*/false);
994   }
995 
996   // If this is x86-64 and the Red Zone is not disabled, if we are a leaf
997   // function, and use up to 128 bytes of stack space, don't have a frame
998   // pointer, calls, or dynamic alloca then we do not need to adjust the
999   // stack pointer (we fit in the Red Zone). We also check that we don't
1000   // push and pop from the stack.
1001   if (Is64Bit && !Fn->hasFnAttribute(Attribute::NoRedZone) &&
1002       !TRI->needsStackRealignment(MF) &&
1003       !MFI.hasVarSizedObjects() &&             // No dynamic alloca.
1004       !MFI.adjustsStack() &&                   // No calls.
1005       !UseStackProbe &&                        // No stack probes.
1006       !IsWin64CC &&                            // Win64 has no Red Zone
1007       !MFI.hasCopyImplyingStackAdjustment() && // Don't push and pop.
1008       !MF.shouldSplitStack()) {                // Regular stack
1009     uint64_t MinSize = X86FI->getCalleeSavedFrameSize();
1010     if (HasFP) MinSize += SlotSize;
1011     X86FI->setUsesRedZone(MinSize > 0 || StackSize > 0);
1012     StackSize = std::max(MinSize, StackSize > 128 ? StackSize - 128 : 0);
1013     MFI.setStackSize(StackSize);
1014     UseRedZone = true;
1015   }
1016 
1017   // Insert stack pointer adjustment for later moving of return addr.  Only
1018   // applies to tail call optimized functions where the callee argument stack
1019   // size is bigger than the callers.
1020   if (TailCallReturnAddrDelta < 0) {
1021     BuildStackAdjustment(MBB, MBBI, DL, TailCallReturnAddrDelta,
1022                          /*InEpilogue=*/false)
1023         .setMIFlag(MachineInstr::FrameSetup);
1024   }
1025 
1026   // Mapping for machine moves:
1027   //
1028   //   DST: VirtualFP AND
1029   //        SRC: VirtualFP              => DW_CFA_def_cfa_offset
1030   //        ELSE                        => DW_CFA_def_cfa
1031   //
1032   //   SRC: VirtualFP AND
1033   //        DST: Register               => DW_CFA_def_cfa_register
1034   //
1035   //   ELSE
1036   //        OFFSET < 0                  => DW_CFA_offset_extended_sf
1037   //        REG < 64                    => DW_CFA_offset + Reg
1038   //        ELSE                        => DW_CFA_offset_extended
1039 
1040   uint64_t NumBytes = 0;
1041   int stackGrowth = -SlotSize;
1042 
1043   // Find the funclet establisher parameter
1044   unsigned Establisher = X86::NoRegister;
1045   if (IsClrFunclet)
1046     Establisher = Uses64BitFramePtr ? X86::RCX : X86::ECX;
1047   else if (IsFunclet)
1048     Establisher = Uses64BitFramePtr ? X86::RDX : X86::EDX;
1049 
1050   if (IsWin64Prologue && IsFunclet && !IsClrFunclet) {
1051     // Immediately spill establisher into the home slot.
1052     // The runtime cares about this.
1053     // MOV64mr %rdx, 16(%rsp)
1054     unsigned MOVmr = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr;
1055     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(MOVmr)), StackPtr, true, 16)
1056         .addReg(Establisher)
1057         .setMIFlag(MachineInstr::FrameSetup);
1058     MBB.addLiveIn(Establisher);
1059   }
1060 
1061   if (HasFP) {
1062     assert(MF.getRegInfo().isReserved(MachineFramePtr) && "FP reserved");
1063 
1064     // Calculate required stack adjustment.
1065     uint64_t FrameSize = StackSize - SlotSize;
1066     // If required, include space for extra hidden slot for stashing base pointer.
1067     if (X86FI->getRestoreBasePointer())
1068       FrameSize += SlotSize;
1069 
1070     NumBytes = FrameSize - X86FI->getCalleeSavedFrameSize();
1071 
1072     // Callee-saved registers are pushed on stack before the stack is realigned.
1073     if (TRI->needsStackRealignment(MF) && !IsWin64Prologue)
1074       NumBytes = alignTo(NumBytes, MaxAlign);
1075 
1076     // Get the offset of the stack slot for the EBP register, which is
1077     // guaranteed to be the last slot by processFunctionBeforeFrameFinalized.
1078     // Update the frame offset adjustment.
1079     if (!IsFunclet)
1080       MFI.setOffsetAdjustment(-NumBytes);
1081     else
1082       assert(MFI.getOffsetAdjustment() == -(int)NumBytes &&
1083              "should calculate same local variable offset for funclets");
1084 
1085     // Save EBP/RBP into the appropriate stack slot.
1086     BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::PUSH64r : X86::PUSH32r))
1087       .addReg(MachineFramePtr, RegState::Kill)
1088       .setMIFlag(MachineInstr::FrameSetup);
1089 
1090     if (NeedsDwarfCFI) {
1091       // Mark the place where EBP/RBP was saved.
1092       // Define the current CFA rule to use the provided offset.
1093       assert(StackSize);
1094       BuildCFI(MBB, MBBI, DL,
1095                MCCFIInstruction::createDefCfaOffset(nullptr, 2 * stackGrowth));
1096 
1097       // Change the rule for the FramePtr to be an "offset" rule.
1098       unsigned DwarfFramePtr = TRI->getDwarfRegNum(MachineFramePtr, true);
1099       BuildCFI(MBB, MBBI, DL, MCCFIInstruction::createOffset(
1100                                   nullptr, DwarfFramePtr, 2 * stackGrowth));
1101     }
1102 
1103     if (NeedsWinCFI) {
1104       HasWinCFI = true;
1105       BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg))
1106           .addImm(FramePtr)
1107           .setMIFlag(MachineInstr::FrameSetup);
1108     }
1109 
1110     if (!IsWin64Prologue && !IsFunclet) {
1111       // Update EBP with the new base value.
1112       BuildMI(MBB, MBBI, DL,
1113               TII.get(Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr),
1114               FramePtr)
1115           .addReg(StackPtr)
1116           .setMIFlag(MachineInstr::FrameSetup);
1117 
1118       if (NeedsDwarfCFI) {
1119         // Mark effective beginning of when frame pointer becomes valid.
1120         // Define the current CFA to use the EBP/RBP register.
1121         unsigned DwarfFramePtr = TRI->getDwarfRegNum(MachineFramePtr, true);
1122         BuildCFI(MBB, MBBI, DL, MCCFIInstruction::createDefCfaRegister(
1123                                     nullptr, DwarfFramePtr));
1124       }
1125     }
1126   } else {
1127     assert(!IsFunclet && "funclets without FPs not yet implemented");
1128     NumBytes = StackSize - X86FI->getCalleeSavedFrameSize();
1129   }
1130 
1131   // For EH funclets, only allocate enough space for outgoing calls. Save the
1132   // NumBytes value that we would've used for the parent frame.
1133   unsigned ParentFrameNumBytes = NumBytes;
1134   if (IsFunclet)
1135     NumBytes = getWinEHFuncletFrameSize(MF);
1136 
1137   // Skip the callee-saved push instructions.
1138   bool PushedRegs = false;
1139   int StackOffset = 2 * stackGrowth;
1140 
1141   while (MBBI != MBB.end() &&
1142          MBBI->getFlag(MachineInstr::FrameSetup) &&
1143          (MBBI->getOpcode() == X86::PUSH32r ||
1144           MBBI->getOpcode() == X86::PUSH64r)) {
1145     PushedRegs = true;
1146     unsigned Reg = MBBI->getOperand(0).getReg();
1147     ++MBBI;
1148 
1149     if (!HasFP && NeedsDwarfCFI) {
1150       // Mark callee-saved push instruction.
1151       // Define the current CFA rule to use the provided offset.
1152       assert(StackSize);
1153       BuildCFI(MBB, MBBI, DL,
1154                MCCFIInstruction::createDefCfaOffset(nullptr, StackOffset));
1155       StackOffset += stackGrowth;
1156     }
1157 
1158     if (NeedsWinCFI) {
1159       HasWinCFI = true;
1160       BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg)).addImm(Reg).setMIFlag(
1161           MachineInstr::FrameSetup);
1162     }
1163   }
1164 
1165   // Realign stack after we pushed callee-saved registers (so that we'll be
1166   // able to calculate their offsets from the frame pointer).
1167   // Don't do this for Win64, it needs to realign the stack after the prologue.
1168   if (!IsWin64Prologue && !IsFunclet && TRI->needsStackRealignment(MF)) {
1169     assert(HasFP && "There should be a frame pointer if stack is realigned.");
1170     BuildStackAlignAND(MBB, MBBI, DL, StackPtr, MaxAlign);
1171   }
1172 
1173   // If there is an SUB32ri of ESP immediately before this instruction, merge
1174   // the two. This can be the case when tail call elimination is enabled and
1175   // the callee has more arguments then the caller.
1176   NumBytes -= mergeSPUpdates(MBB, MBBI, true);
1177 
1178   // Adjust stack pointer: ESP -= numbytes.
1179 
1180   // Windows and cygwin/mingw require a prologue helper routine when allocating
1181   // more than 4K bytes on the stack.  Windows uses __chkstk and cygwin/mingw
1182   // uses __alloca.  __alloca and the 32-bit version of __chkstk will probe the
1183   // stack and adjust the stack pointer in one go.  The 64-bit version of
1184   // __chkstk is only responsible for probing the stack.  The 64-bit prologue is
1185   // responsible for adjusting the stack pointer.  Touching the stack at 4K
1186   // increments is necessary to ensure that the guard pages used by the OS
1187   // virtual memory manager are allocated in correct sequence.
1188   uint64_t AlignedNumBytes = NumBytes;
1189   if (IsWin64Prologue && !IsFunclet && TRI->needsStackRealignment(MF))
1190     AlignedNumBytes = alignTo(AlignedNumBytes, MaxAlign);
1191   if (AlignedNumBytes >= StackProbeSize && UseStackProbe) {
1192     assert(!UseRedZone && "The Red Zone is not accounted for in stack probes");
1193 
1194     // Check whether EAX is livein for this block.
1195     bool isEAXAlive = isEAXLiveIn(MBB);
1196 
1197     if (isEAXAlive) {
1198       // Sanity check that EAX is not livein for this function.
1199       // It should not be, so throw an assert.
1200       assert(!Is64Bit && "EAX is livein in x64 case!");
1201 
1202       // Save EAX
1203       BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH32r))
1204         .addReg(X86::EAX, RegState::Kill)
1205         .setMIFlag(MachineInstr::FrameSetup);
1206     }
1207 
1208     if (Is64Bit) {
1209       // Handle the 64-bit Windows ABI case where we need to call __chkstk.
1210       // Function prologue is responsible for adjusting the stack pointer.
1211       if (isUInt<32>(NumBytes)) {
1212         BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX)
1213             .addImm(NumBytes)
1214             .setMIFlag(MachineInstr::FrameSetup);
1215       } else if (isInt<32>(NumBytes)) {
1216         BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri32), X86::RAX)
1217             .addImm(NumBytes)
1218             .setMIFlag(MachineInstr::FrameSetup);
1219       } else {
1220         BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::RAX)
1221             .addImm(NumBytes)
1222             .setMIFlag(MachineInstr::FrameSetup);
1223       }
1224     } else {
1225       // Allocate NumBytes-4 bytes on stack in case of isEAXAlive.
1226       // We'll also use 4 already allocated bytes for EAX.
1227       BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX)
1228           .addImm(isEAXAlive ? NumBytes - 4 : NumBytes)
1229           .setMIFlag(MachineInstr::FrameSetup);
1230     }
1231 
1232     // Call __chkstk, __chkstk_ms, or __alloca.
1233     emitStackProbe(MF, MBB, MBBI, DL, true);
1234 
1235     if (isEAXAlive) {
1236       // Restore EAX
1237       MachineInstr *MI =
1238           addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV32rm), X86::EAX),
1239                        StackPtr, false, NumBytes - 4);
1240       MI->setFlag(MachineInstr::FrameSetup);
1241       MBB.insert(MBBI, MI);
1242     }
1243   } else if (NumBytes) {
1244     emitSPUpdate(MBB, MBBI, -(int64_t)NumBytes, /*InEpilogue=*/false);
1245   }
1246 
1247   if (NeedsWinCFI && NumBytes) {
1248     HasWinCFI = true;
1249     BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_StackAlloc))
1250         .addImm(NumBytes)
1251         .setMIFlag(MachineInstr::FrameSetup);
1252   }
1253 
1254   int SEHFrameOffset = 0;
1255   unsigned SPOrEstablisher;
1256   if (IsFunclet) {
1257     if (IsClrFunclet) {
1258       // The establisher parameter passed to a CLR funclet is actually a pointer
1259       // to the (mostly empty) frame of its nearest enclosing funclet; we have
1260       // to find the root function establisher frame by loading the PSPSym from
1261       // the intermediate frame.
1262       unsigned PSPSlotOffset = getPSPSlotOffsetFromSP(MF);
1263       MachinePointerInfo NoInfo;
1264       MBB.addLiveIn(Establisher);
1265       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rm), Establisher),
1266                    Establisher, false, PSPSlotOffset)
1267           .addMemOperand(MF.getMachineMemOperand(
1268               NoInfo, MachineMemOperand::MOLoad, SlotSize, SlotSize));
1269       ;
1270       // Save the root establisher back into the current funclet's (mostly
1271       // empty) frame, in case a sub-funclet or the GC needs it.
1272       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mr)), StackPtr,
1273                    false, PSPSlotOffset)
1274           .addReg(Establisher)
1275           .addMemOperand(
1276               MF.getMachineMemOperand(NoInfo, MachineMemOperand::MOStore |
1277                                                   MachineMemOperand::MOVolatile,
1278                                       SlotSize, SlotSize));
1279     }
1280     SPOrEstablisher = Establisher;
1281   } else {
1282     SPOrEstablisher = StackPtr;
1283   }
1284 
1285   if (IsWin64Prologue && HasFP) {
1286     // Set RBP to a small fixed offset from RSP. In the funclet case, we base
1287     // this calculation on the incoming establisher, which holds the value of
1288     // RSP from the parent frame at the end of the prologue.
1289     SEHFrameOffset = calculateSetFPREG(ParentFrameNumBytes);
1290     if (SEHFrameOffset)
1291       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::LEA64r), FramePtr),
1292                    SPOrEstablisher, false, SEHFrameOffset);
1293     else
1294       BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64rr), FramePtr)
1295           .addReg(SPOrEstablisher);
1296 
1297     // If this is not a funclet, emit the CFI describing our frame pointer.
1298     if (NeedsWinCFI && !IsFunclet) {
1299       HasWinCFI = true;
1300       BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SetFrame))
1301           .addImm(FramePtr)
1302           .addImm(SEHFrameOffset)
1303           .setMIFlag(MachineInstr::FrameSetup);
1304       if (isAsynchronousEHPersonality(Personality))
1305         MF.getWinEHFuncInfo()->SEHSetFrameOffset = SEHFrameOffset;
1306     }
1307   } else if (IsFunclet && STI.is32Bit()) {
1308     // Reset EBP / ESI to something good for funclets.
1309     MBBI = restoreWin32EHStackPointers(MBB, MBBI, DL);
1310     // If we're a catch funclet, we can be returned to via catchret. Save ESP
1311     // into the registration node so that the runtime will restore it for us.
1312     if (!MBB.isCleanupFuncletEntry()) {
1313       assert(Personality == EHPersonality::MSVC_CXX);
1314       unsigned FrameReg;
1315       int FI = MF.getWinEHFuncInfo()->EHRegNodeFrameIndex;
1316       int64_t EHRegOffset = getFrameIndexReference(MF, FI, FrameReg);
1317       // ESP is the first field, so no extra displacement is needed.
1318       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32mr)), FrameReg,
1319                    false, EHRegOffset)
1320           .addReg(X86::ESP);
1321     }
1322   }
1323 
1324   while (MBBI != MBB.end() && MBBI->getFlag(MachineInstr::FrameSetup)) {
1325     const MachineInstr &FrameInstr = *MBBI;
1326     ++MBBI;
1327 
1328     if (NeedsWinCFI) {
1329       int FI;
1330       if (unsigned Reg = TII.isStoreToStackSlot(FrameInstr, FI)) {
1331         if (X86::FR64RegClass.contains(Reg)) {
1332           unsigned IgnoredFrameReg;
1333           int Offset = getFrameIndexReference(MF, FI, IgnoredFrameReg);
1334           Offset += SEHFrameOffset;
1335 
1336           HasWinCFI = true;
1337           BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SaveXMM))
1338               .addImm(Reg)
1339               .addImm(Offset)
1340               .setMIFlag(MachineInstr::FrameSetup);
1341         }
1342       }
1343     }
1344   }
1345 
1346   if (NeedsWinCFI && HasWinCFI)
1347     BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_EndPrologue))
1348         .setMIFlag(MachineInstr::FrameSetup);
1349 
1350   if (FnHasClrFunclet && !IsFunclet) {
1351     // Save the so-called Initial-SP (i.e. the value of the stack pointer
1352     // immediately after the prolog)  into the PSPSlot so that funclets
1353     // and the GC can recover it.
1354     unsigned PSPSlotOffset = getPSPSlotOffsetFromSP(MF);
1355     auto PSPInfo = MachinePointerInfo::getFixedStack(
1356         MF, MF.getWinEHFuncInfo()->PSPSymFrameIdx);
1357     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mr)), StackPtr, false,
1358                  PSPSlotOffset)
1359         .addReg(StackPtr)
1360         .addMemOperand(MF.getMachineMemOperand(
1361             PSPInfo, MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
1362             SlotSize, SlotSize));
1363   }
1364 
1365   // Realign stack after we spilled callee-saved registers (so that we'll be
1366   // able to calculate their offsets from the frame pointer).
1367   // Win64 requires aligning the stack after the prologue.
1368   if (IsWin64Prologue && TRI->needsStackRealignment(MF)) {
1369     assert(HasFP && "There should be a frame pointer if stack is realigned.");
1370     BuildStackAlignAND(MBB, MBBI, DL, SPOrEstablisher, MaxAlign);
1371   }
1372 
1373   // We already dealt with stack realignment and funclets above.
1374   if (IsFunclet && STI.is32Bit())
1375     return;
1376 
1377   // If we need a base pointer, set it up here. It's whatever the value
1378   // of the stack pointer is at this point. Any variable size objects
1379   // will be allocated after this, so we can still use the base pointer
1380   // to reference locals.
1381   if (TRI->hasBasePointer(MF)) {
1382     // Update the base pointer with the current stack pointer.
1383     unsigned Opc = Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr;
1384     BuildMI(MBB, MBBI, DL, TII.get(Opc), BasePtr)
1385       .addReg(SPOrEstablisher)
1386       .setMIFlag(MachineInstr::FrameSetup);
1387     if (X86FI->getRestoreBasePointer()) {
1388       // Stash value of base pointer.  Saving RSP instead of EBP shortens
1389       // dependence chain. Used by SjLj EH.
1390       unsigned Opm = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr;
1391       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opm)),
1392                    FramePtr, true, X86FI->getRestoreBasePointerOffset())
1393         .addReg(SPOrEstablisher)
1394         .setMIFlag(MachineInstr::FrameSetup);
1395     }
1396 
1397     if (X86FI->getHasSEHFramePtrSave() && !IsFunclet) {
1398       // Stash the value of the frame pointer relative to the base pointer for
1399       // Win32 EH. This supports Win32 EH, which does the inverse of the above:
1400       // it recovers the frame pointer from the base pointer rather than the
1401       // other way around.
1402       unsigned Opm = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr;
1403       unsigned UsedReg;
1404       int Offset =
1405           getFrameIndexReference(MF, X86FI->getSEHFramePtrSaveIndex(), UsedReg);
1406       assert(UsedReg == BasePtr);
1407       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opm)), UsedReg, true, Offset)
1408           .addReg(FramePtr)
1409           .setMIFlag(MachineInstr::FrameSetup);
1410     }
1411   }
1412 
1413   if (((!HasFP && NumBytes) || PushedRegs) && NeedsDwarfCFI) {
1414     // Mark end of stack pointer adjustment.
1415     if (!HasFP && NumBytes) {
1416       // Define the current CFA rule to use the provided offset.
1417       assert(StackSize);
1418       BuildCFI(MBB, MBBI, DL, MCCFIInstruction::createDefCfaOffset(
1419                                   nullptr, -StackSize + stackGrowth));
1420     }
1421 
1422     // Emit DWARF info specifying the offsets of the callee-saved registers.
1423     if (PushedRegs)
1424       emitCalleeSavedFrameMoves(MBB, MBBI, DL);
1425   }
1426 
1427   // X86 Interrupt handling function cannot assume anything about the direction
1428   // flag (DF in EFLAGS register). Clear this flag by creating "cld" instruction
1429   // in each prologue of interrupt handler function.
1430   //
1431   // FIXME: Create "cld" instruction only in these cases:
1432   // 1. The interrupt handling function uses any of the "rep" instructions.
1433   // 2. Interrupt handling function calls another function.
1434   //
1435   if (Fn->getCallingConv() == CallingConv::X86_INTR)
1436     BuildMI(MBB, MBBI, DL, TII.get(X86::CLD))
1437         .setMIFlag(MachineInstr::FrameSetup);
1438 
1439   // At this point we know if the function has WinCFI or not.
1440   MF.setHasWinCFI(HasWinCFI);
1441 }
1442 
1443 bool X86FrameLowering::canUseLEAForSPInEpilogue(
1444     const MachineFunction &MF) const {
1445   // We can't use LEA instructions for adjusting the stack pointer if we don't
1446   // have a frame pointer in the Win64 ABI.  Only ADD instructions may be used
1447   // to deallocate the stack.
1448   // This means that we can use LEA for SP in two situations:
1449   // 1. We *aren't* using the Win64 ABI which means we are free to use LEA.
1450   // 2. We *have* a frame pointer which means we are permitted to use LEA.
1451   return !MF.getTarget().getMCAsmInfo()->usesWindowsCFI() || hasFP(MF);
1452 }
1453 
1454 static bool isFuncletReturnInstr(MachineInstr &MI) {
1455   switch (MI.getOpcode()) {
1456   case X86::CATCHRET:
1457   case X86::CLEANUPRET:
1458     return true;
1459   default:
1460     return false;
1461   }
1462   llvm_unreachable("impossible");
1463 }
1464 
1465 // CLR funclets use a special "Previous Stack Pointer Symbol" slot on the
1466 // stack. It holds a pointer to the bottom of the root function frame.  The
1467 // establisher frame pointer passed to a nested funclet may point to the
1468 // (mostly empty) frame of its parent funclet, but it will need to find
1469 // the frame of the root function to access locals.  To facilitate this,
1470 // every funclet copies the pointer to the bottom of the root function
1471 // frame into a PSPSym slot in its own (mostly empty) stack frame. Using the
1472 // same offset for the PSPSym in the root function frame that's used in the
1473 // funclets' frames allows each funclet to dynamically accept any ancestor
1474 // frame as its establisher argument (the runtime doesn't guarantee the
1475 // immediate parent for some reason lost to history), and also allows the GC,
1476 // which uses the PSPSym for some bookkeeping, to find it in any funclet's
1477 // frame with only a single offset reported for the entire method.
1478 unsigned
1479 X86FrameLowering::getPSPSlotOffsetFromSP(const MachineFunction &MF) const {
1480   const WinEHFuncInfo &Info = *MF.getWinEHFuncInfo();
1481   unsigned SPReg;
1482   int Offset = getFrameIndexReferencePreferSP(MF, Info.PSPSymFrameIdx, SPReg,
1483                                               /*IgnoreSPUpdates*/ true);
1484   assert(Offset >= 0 && SPReg == TRI->getStackRegister());
1485   return static_cast<unsigned>(Offset);
1486 }
1487 
1488 unsigned
1489 X86FrameLowering::getWinEHFuncletFrameSize(const MachineFunction &MF) const {
1490   // This is the size of the pushed CSRs.
1491   unsigned CSSize =
1492       MF.getInfo<X86MachineFunctionInfo>()->getCalleeSavedFrameSize();
1493   // This is the amount of stack a funclet needs to allocate.
1494   unsigned UsedSize;
1495   EHPersonality Personality =
1496       classifyEHPersonality(MF.getFunction()->getPersonalityFn());
1497   if (Personality == EHPersonality::CoreCLR) {
1498     // CLR funclets need to hold enough space to include the PSPSym, at the
1499     // same offset from the stack pointer (immediately after the prolog) as it
1500     // resides at in the main function.
1501     UsedSize = getPSPSlotOffsetFromSP(MF) + SlotSize;
1502   } else {
1503     // Other funclets just need enough stack for outgoing call arguments.
1504     UsedSize = MF.getFrameInfo().getMaxCallFrameSize();
1505   }
1506   // RBP is not included in the callee saved register block. After pushing RBP,
1507   // everything is 16 byte aligned. Everything we allocate before an outgoing
1508   // call must also be 16 byte aligned.
1509   unsigned FrameSizeMinusRBP = alignTo(CSSize + UsedSize, getStackAlignment());
1510   // Subtract out the size of the callee saved registers. This is how much stack
1511   // each funclet will allocate.
1512   return FrameSizeMinusRBP - CSSize;
1513 }
1514 
1515 static bool isTailCallOpcode(unsigned Opc) {
1516     return Opc == X86::TCRETURNri || Opc == X86::TCRETURNdi ||
1517         Opc == X86::TCRETURNmi ||
1518         Opc == X86::TCRETURNri64 || Opc == X86::TCRETURNdi64 ||
1519         Opc == X86::TCRETURNmi64;
1520 }
1521 
1522 void X86FrameLowering::emitEpilogue(MachineFunction &MF,
1523                                     MachineBasicBlock &MBB) const {
1524   const MachineFrameInfo &MFI = MF.getFrameInfo();
1525   X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1526   MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
1527   Optional<unsigned> RetOpcode;
1528   if (MBBI != MBB.end())
1529     RetOpcode = MBBI->getOpcode();
1530   DebugLoc DL;
1531   if (MBBI != MBB.end())
1532     DL = MBBI->getDebugLoc();
1533   // standard x86_64 and NaCl use 64-bit frame/stack pointers, x32 - 32-bit.
1534   const bool Is64BitILP32 = STI.isTarget64BitILP32();
1535   unsigned FramePtr = TRI->getFrameRegister(MF);
1536   unsigned MachineFramePtr =
1537       Is64BitILP32 ? getX86SubSuperRegister(FramePtr, 64) : FramePtr;
1538 
1539   bool IsWin64Prologue = MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
1540   bool NeedsWinCFI =
1541       IsWin64Prologue && MF.getFunction()->needsUnwindTableEntry();
1542   bool IsFunclet = MBBI == MBB.end() ? false : isFuncletReturnInstr(*MBBI);
1543   MachineBasicBlock *TargetMBB = nullptr;
1544 
1545   // Get the number of bytes to allocate from the FrameInfo.
1546   uint64_t StackSize = MFI.getStackSize();
1547   uint64_t MaxAlign = calculateMaxStackAlign(MF);
1548   unsigned CSSize = X86FI->getCalleeSavedFrameSize();
1549   uint64_t NumBytes = 0;
1550 
1551   if (RetOpcode && *RetOpcode == X86::CATCHRET) {
1552     // SEH shouldn't use catchret.
1553     assert(!isAsynchronousEHPersonality(
1554                classifyEHPersonality(MF.getFunction()->getPersonalityFn())) &&
1555            "SEH should not use CATCHRET");
1556 
1557     NumBytes = getWinEHFuncletFrameSize(MF);
1558     assert(hasFP(MF) && "EH funclets without FP not yet implemented");
1559     TargetMBB = MBBI->getOperand(0).getMBB();
1560 
1561     // Pop EBP.
1562     BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::POP64r : X86::POP32r),
1563             MachineFramePtr)
1564         .setMIFlag(MachineInstr::FrameDestroy);
1565   } else if (RetOpcode && *RetOpcode == X86::CLEANUPRET) {
1566     NumBytes = getWinEHFuncletFrameSize(MF);
1567     assert(hasFP(MF) && "EH funclets without FP not yet implemented");
1568     BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::POP64r : X86::POP32r),
1569             MachineFramePtr)
1570         .setMIFlag(MachineInstr::FrameDestroy);
1571   } else if (hasFP(MF)) {
1572     // Calculate required stack adjustment.
1573     uint64_t FrameSize = StackSize - SlotSize;
1574     NumBytes = FrameSize - CSSize;
1575 
1576     // Callee-saved registers were pushed on stack before the stack was
1577     // realigned.
1578     if (TRI->needsStackRealignment(MF) && !IsWin64Prologue)
1579       NumBytes = alignTo(FrameSize, MaxAlign);
1580 
1581     // Pop EBP.
1582     BuildMI(MBB, MBBI, DL,
1583             TII.get(Is64Bit ? X86::POP64r : X86::POP32r), MachineFramePtr)
1584         .setMIFlag(MachineInstr::FrameDestroy);
1585   } else {
1586     NumBytes = StackSize - CSSize;
1587   }
1588   uint64_t SEHStackAllocAmt = NumBytes;
1589 
1590   MachineBasicBlock::iterator FirstCSPop = MBBI;
1591   // Skip the callee-saved pop instructions.
1592   while (MBBI != MBB.begin()) {
1593     MachineBasicBlock::iterator PI = std::prev(MBBI);
1594     unsigned Opc = PI->getOpcode();
1595 
1596     if (Opc != X86::DBG_VALUE && !PI->isTerminator()) {
1597       if ((Opc != X86::POP32r || !PI->getFlag(MachineInstr::FrameDestroy)) &&
1598           (Opc != X86::POP64r || !PI->getFlag(MachineInstr::FrameDestroy)))
1599         break;
1600       FirstCSPop = PI;
1601     }
1602 
1603     --MBBI;
1604   }
1605   MBBI = FirstCSPop;
1606 
1607   if (TargetMBB) {
1608     // Fill EAX/RAX with the address of the target block.
1609     unsigned ReturnReg = STI.is64Bit() ? X86::RAX : X86::EAX;
1610     if (STI.is64Bit()) {
1611       // LEA64r TargetMBB(%rip), %rax
1612       BuildMI(MBB, FirstCSPop, DL, TII.get(X86::LEA64r), ReturnReg)
1613           .addReg(X86::RIP)
1614           .addImm(0)
1615           .addReg(0)
1616           .addMBB(TargetMBB)
1617           .addReg(0);
1618     } else {
1619       // MOV32ri $TargetMBB, %eax
1620       BuildMI(MBB, FirstCSPop, DL, TII.get(X86::MOV32ri), ReturnReg)
1621           .addMBB(TargetMBB);
1622     }
1623     // Record that we've taken the address of TargetMBB and no longer just
1624     // reference it in a terminator.
1625     TargetMBB->setHasAddressTaken();
1626   }
1627 
1628   if (MBBI != MBB.end())
1629     DL = MBBI->getDebugLoc();
1630 
1631   // If there is an ADD32ri or SUB32ri of ESP immediately before this
1632   // instruction, merge the two instructions.
1633   if (NumBytes || MFI.hasVarSizedObjects())
1634     NumBytes += mergeSPUpdates(MBB, MBBI, true);
1635 
1636   // If dynamic alloca is used, then reset esp to point to the last callee-saved
1637   // slot before popping them off! Same applies for the case, when stack was
1638   // realigned. Don't do this if this was a funclet epilogue, since the funclets
1639   // will not do realignment or dynamic stack allocation.
1640   if ((TRI->needsStackRealignment(MF) || MFI.hasVarSizedObjects()) &&
1641       !IsFunclet) {
1642     if (TRI->needsStackRealignment(MF))
1643       MBBI = FirstCSPop;
1644     unsigned SEHFrameOffset = calculateSetFPREG(SEHStackAllocAmt);
1645     uint64_t LEAAmount =
1646         IsWin64Prologue ? SEHStackAllocAmt - SEHFrameOffset : -CSSize;
1647 
1648     // There are only two legal forms of epilogue:
1649     // - add SEHAllocationSize, %rsp
1650     // - lea SEHAllocationSize(%FramePtr), %rsp
1651     //
1652     // 'mov %FramePtr, %rsp' will not be recognized as an epilogue sequence.
1653     // However, we may use this sequence if we have a frame pointer because the
1654     // effects of the prologue can safely be undone.
1655     if (LEAAmount != 0) {
1656       unsigned Opc = getLEArOpcode(Uses64BitFramePtr);
1657       addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr),
1658                    FramePtr, false, LEAAmount);
1659       --MBBI;
1660     } else {
1661       unsigned Opc = (Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr);
1662       BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
1663         .addReg(FramePtr);
1664       --MBBI;
1665     }
1666   } else if (NumBytes) {
1667     // Adjust stack pointer back: ESP += numbytes.
1668     emitSPUpdate(MBB, MBBI, NumBytes, /*InEpilogue=*/true);
1669     --MBBI;
1670   }
1671 
1672   // Windows unwinder will not invoke function's exception handler if IP is
1673   // either in prologue or in epilogue.  This behavior causes a problem when a
1674   // call immediately precedes an epilogue, because the return address points
1675   // into the epilogue.  To cope with that, we insert an epilogue marker here,
1676   // then replace it with a 'nop' if it ends up immediately after a CALL in the
1677   // final emitted code.
1678   if (NeedsWinCFI && MF.hasWinCFI())
1679     BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_Epilogue));
1680 
1681   if (!RetOpcode || !isTailCallOpcode(*RetOpcode)) {
1682     // Add the return addr area delta back since we are not tail calling.
1683     int Offset = -1 * X86FI->getTCReturnAddrDelta();
1684     assert(Offset >= 0 && "TCDelta should never be positive");
1685     if (Offset) {
1686       MBBI = MBB.getFirstTerminator();
1687 
1688       // Check for possible merge with preceding ADD instruction.
1689       Offset += mergeSPUpdates(MBB, MBBI, true);
1690       emitSPUpdate(MBB, MBBI, Offset, /*InEpilogue=*/true);
1691     }
1692   }
1693 }
1694 
1695 int X86FrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
1696                                              unsigned &FrameReg) const {
1697   const MachineFrameInfo &MFI = MF.getFrameInfo();
1698 
1699   bool IsFixed = MFI.isFixedObjectIndex(FI);
1700   // We can't calculate offset from frame pointer if the stack is realigned,
1701   // so enforce usage of stack/base pointer.  The base pointer is used when we
1702   // have dynamic allocas in addition to dynamic realignment.
1703   if (TRI->hasBasePointer(MF))
1704     FrameReg = IsFixed ? TRI->getFramePtr() : TRI->getBaseRegister();
1705   else if (TRI->needsStackRealignment(MF))
1706     FrameReg = IsFixed ? TRI->getFramePtr() : TRI->getStackRegister();
1707   else
1708     FrameReg = TRI->getFrameRegister(MF);
1709 
1710   // Offset will hold the offset from the stack pointer at function entry to the
1711   // object.
1712   // We need to factor in additional offsets applied during the prologue to the
1713   // frame, base, and stack pointer depending on which is used.
1714   int Offset = MFI.getObjectOffset(FI) - getOffsetOfLocalArea();
1715   const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1716   unsigned CSSize = X86FI->getCalleeSavedFrameSize();
1717   uint64_t StackSize = MFI.getStackSize();
1718   bool HasFP = hasFP(MF);
1719   bool IsWin64Prologue = MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
1720   int64_t FPDelta = 0;
1721 
1722   if (IsWin64Prologue) {
1723     assert(!MFI.hasCalls() || (StackSize % 16) == 8);
1724 
1725     // Calculate required stack adjustment.
1726     uint64_t FrameSize = StackSize - SlotSize;
1727     // If required, include space for extra hidden slot for stashing base pointer.
1728     if (X86FI->getRestoreBasePointer())
1729       FrameSize += SlotSize;
1730     uint64_t NumBytes = FrameSize - CSSize;
1731 
1732     uint64_t SEHFrameOffset = calculateSetFPREG(NumBytes);
1733     if (FI && FI == X86FI->getFAIndex())
1734       return -SEHFrameOffset;
1735 
1736     // FPDelta is the offset from the "traditional" FP location of the old base
1737     // pointer followed by return address and the location required by the
1738     // restricted Win64 prologue.
1739     // Add FPDelta to all offsets below that go through the frame pointer.
1740     FPDelta = FrameSize - SEHFrameOffset;
1741     assert((!MFI.hasCalls() || (FPDelta % 16) == 0) &&
1742            "FPDelta isn't aligned per the Win64 ABI!");
1743   }
1744 
1745 
1746   if (TRI->hasBasePointer(MF)) {
1747     assert(HasFP && "VLAs and dynamic stack realign, but no FP?!");
1748     if (FI < 0) {
1749       // Skip the saved EBP.
1750       return Offset + SlotSize + FPDelta;
1751     } else {
1752       assert((-(Offset + StackSize)) % MFI.getObjectAlignment(FI) == 0);
1753       return Offset + StackSize;
1754     }
1755   } else if (TRI->needsStackRealignment(MF)) {
1756     if (FI < 0) {
1757       // Skip the saved EBP.
1758       return Offset + SlotSize + FPDelta;
1759     } else {
1760       assert((-(Offset + StackSize)) % MFI.getObjectAlignment(FI) == 0);
1761       return Offset + StackSize;
1762     }
1763     // FIXME: Support tail calls
1764   } else {
1765     if (!HasFP)
1766       return Offset + StackSize;
1767 
1768     // Skip the saved EBP.
1769     Offset += SlotSize;
1770 
1771     // Skip the RETADDR move area
1772     int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
1773     if (TailCallReturnAddrDelta < 0)
1774       Offset -= TailCallReturnAddrDelta;
1775   }
1776 
1777   return Offset + FPDelta;
1778 }
1779 
1780 int X86FrameLowering::getFrameIndexReferenceSP(const MachineFunction &MF,
1781                                                int FI, unsigned &FrameReg,
1782                                                int Adjustment) const {
1783   const MachineFrameInfo &MFI = MF.getFrameInfo();
1784   FrameReg = TRI->getStackRegister();
1785   return MFI.getObjectOffset(FI) - getOffsetOfLocalArea() + Adjustment;
1786 }
1787 
1788 int
1789 X86FrameLowering::getFrameIndexReferencePreferSP(const MachineFunction &MF,
1790                                                  int FI, unsigned &FrameReg,
1791                                                  bool IgnoreSPUpdates) const {
1792 
1793   const MachineFrameInfo &MFI = MF.getFrameInfo();
1794   // Does not include any dynamic realign.
1795   const uint64_t StackSize = MFI.getStackSize();
1796   // LLVM arranges the stack as follows:
1797   //   ...
1798   //   ARG2
1799   //   ARG1
1800   //   RETADDR
1801   //   PUSH RBP   <-- RBP points here
1802   //   PUSH CSRs
1803   //   ~~~~~~~    <-- possible stack realignment (non-win64)
1804   //   ...
1805   //   STACK OBJECTS
1806   //   ...        <-- RSP after prologue points here
1807   //   ~~~~~~~    <-- possible stack realignment (win64)
1808   //
1809   // if (hasVarSizedObjects()):
1810   //   ...        <-- "base pointer" (ESI/RBX) points here
1811   //   DYNAMIC ALLOCAS
1812   //   ...        <-- RSP points here
1813   //
1814   // Case 1: In the simple case of no stack realignment and no dynamic
1815   // allocas, both "fixed" stack objects (arguments and CSRs) are addressable
1816   // with fixed offsets from RSP.
1817   //
1818   // Case 2: In the case of stack realignment with no dynamic allocas, fixed
1819   // stack objects are addressed with RBP and regular stack objects with RSP.
1820   //
1821   // Case 3: In the case of dynamic allocas and stack realignment, RSP is used
1822   // to address stack arguments for outgoing calls and nothing else. The "base
1823   // pointer" points to local variables, and RBP points to fixed objects.
1824   //
1825   // In cases 2 and 3, we can only answer for non-fixed stack objects, and the
1826   // answer we give is relative to the SP after the prologue, and not the
1827   // SP in the middle of the function.
1828 
1829   if (MFI.isFixedObjectIndex(FI) && TRI->needsStackRealignment(MF) &&
1830       !STI.isTargetWin64())
1831     return getFrameIndexReference(MF, FI, FrameReg);
1832 
1833   // If !hasReservedCallFrame the function might have SP adjustement in the
1834   // body.  So, even though the offset is statically known, it depends on where
1835   // we are in the function.
1836   const TargetFrameLowering *TFI = MF.getSubtarget().getFrameLowering();
1837   if (!IgnoreSPUpdates && !TFI->hasReservedCallFrame(MF))
1838     return getFrameIndexReference(MF, FI, FrameReg);
1839 
1840   // We don't handle tail calls, and shouldn't be seeing them either.
1841   assert(MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta() >= 0 &&
1842          "we don't handle this case!");
1843 
1844   // This is how the math works out:
1845   //
1846   //  %rsp grows (i.e. gets lower) left to right. Each box below is
1847   //  one word (eight bytes).  Obj0 is the stack slot we're trying to
1848   //  get to.
1849   //
1850   //    ----------------------------------
1851   //    | BP | Obj0 | Obj1 | ... | ObjN |
1852   //    ----------------------------------
1853   //    ^    ^      ^                   ^
1854   //    A    B      C                   E
1855   //
1856   // A is the incoming stack pointer.
1857   // (B - A) is the local area offset (-8 for x86-64) [1]
1858   // (C - A) is the Offset returned by MFI.getObjectOffset for Obj0 [2]
1859   //
1860   // |(E - B)| is the StackSize (absolute value, positive).  For a
1861   // stack that grown down, this works out to be (B - E). [3]
1862   //
1863   // E is also the value of %rsp after stack has been set up, and we
1864   // want (C - E) -- the value we can add to %rsp to get to Obj0.  Now
1865   // (C - E) == (C - A) - (B - A) + (B - E)
1866   //            { Using [1], [2] and [3] above }
1867   //         == getObjectOffset - LocalAreaOffset + StackSize
1868 
1869   return getFrameIndexReferenceSP(MF, FI, FrameReg, StackSize);
1870 }
1871 
1872 bool X86FrameLowering::assignCalleeSavedSpillSlots(
1873     MachineFunction &MF, const TargetRegisterInfo *TRI,
1874     std::vector<CalleeSavedInfo> &CSI) const {
1875   MachineFrameInfo &MFI = MF.getFrameInfo();
1876   X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1877 
1878   unsigned CalleeSavedFrameSize = 0;
1879   int SpillSlotOffset = getOffsetOfLocalArea() + X86FI->getTCReturnAddrDelta();
1880 
1881   if (hasFP(MF)) {
1882     // emitPrologue always spills frame register the first thing.
1883     SpillSlotOffset -= SlotSize;
1884     MFI.CreateFixedSpillStackObject(SlotSize, SpillSlotOffset);
1885 
1886     // Since emitPrologue and emitEpilogue will handle spilling and restoring of
1887     // the frame register, we can delete it from CSI list and not have to worry
1888     // about avoiding it later.
1889     unsigned FPReg = TRI->getFrameRegister(MF);
1890     for (unsigned i = 0; i < CSI.size(); ++i) {
1891       if (TRI->regsOverlap(CSI[i].getReg(),FPReg)) {
1892         CSI.erase(CSI.begin() + i);
1893         break;
1894       }
1895     }
1896   }
1897 
1898   // Assign slots for GPRs. It increases frame size.
1899   for (unsigned i = CSI.size(); i != 0; --i) {
1900     unsigned Reg = CSI[i - 1].getReg();
1901 
1902     if (!X86::GR64RegClass.contains(Reg) && !X86::GR32RegClass.contains(Reg))
1903       continue;
1904 
1905     SpillSlotOffset -= SlotSize;
1906     CalleeSavedFrameSize += SlotSize;
1907 
1908     int SlotIndex = MFI.CreateFixedSpillStackObject(SlotSize, SpillSlotOffset);
1909     CSI[i - 1].setFrameIdx(SlotIndex);
1910   }
1911 
1912   X86FI->setCalleeSavedFrameSize(CalleeSavedFrameSize);
1913 
1914   // Assign slots for XMMs.
1915   for (unsigned i = CSI.size(); i != 0; --i) {
1916     unsigned Reg = CSI[i - 1].getReg();
1917     if (X86::GR64RegClass.contains(Reg) || X86::GR32RegClass.contains(Reg))
1918       continue;
1919 
1920     const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1921     unsigned Size = TRI->getSpillSize(*RC);
1922     unsigned Align = TRI->getSpillAlignment(*RC);
1923     // ensure alignment
1924     SpillSlotOffset -= std::abs(SpillSlotOffset) % Align;
1925     // spill into slot
1926     SpillSlotOffset -= Size;
1927     int SlotIndex = MFI.CreateFixedSpillStackObject(Size, SpillSlotOffset);
1928     CSI[i - 1].setFrameIdx(SlotIndex);
1929     MFI.ensureMaxAlignment(Align);
1930   }
1931 
1932   return true;
1933 }
1934 
1935 bool X86FrameLowering::spillCalleeSavedRegisters(
1936     MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
1937     const std::vector<CalleeSavedInfo> &CSI,
1938     const TargetRegisterInfo *TRI) const {
1939   DebugLoc DL = MBB.findDebugLoc(MI);
1940 
1941   // Don't save CSRs in 32-bit EH funclets. The caller saves EBX, EBP, ESI, EDI
1942   // for us, and there are no XMM CSRs on Win32.
1943   if (MBB.isEHFuncletEntry() && STI.is32Bit() && STI.isOSWindows())
1944     return true;
1945 
1946   // Push GPRs. It increases frame size.
1947   const MachineFunction &MF = *MBB.getParent();
1948   unsigned Opc = STI.is64Bit() ? X86::PUSH64r : X86::PUSH32r;
1949   for (unsigned i = CSI.size(); i != 0; --i) {
1950     unsigned Reg = CSI[i - 1].getReg();
1951 
1952     if (!X86::GR64RegClass.contains(Reg) && !X86::GR32RegClass.contains(Reg))
1953       continue;
1954 
1955     const MachineRegisterInfo &MRI = MF.getRegInfo();
1956     bool isLiveIn = MRI.isLiveIn(Reg);
1957     if (!isLiveIn)
1958       MBB.addLiveIn(Reg);
1959 
1960     // Decide whether we can add a kill flag to the use.
1961     bool CanKill = !isLiveIn;
1962     // Check if any subregister is live-in
1963     if (CanKill) {
1964       for (MCRegAliasIterator AReg(Reg, TRI, false); AReg.isValid(); ++AReg) {
1965         if (MRI.isLiveIn(*AReg)) {
1966           CanKill = false;
1967           break;
1968         }
1969       }
1970     }
1971 
1972     // Do not set a kill flag on values that are also marked as live-in. This
1973     // happens with the @llvm-returnaddress intrinsic and with arguments
1974     // passed in callee saved registers.
1975     // Omitting the kill flags is conservatively correct even if the live-in
1976     // is not used after all.
1977     BuildMI(MBB, MI, DL, TII.get(Opc)).addReg(Reg, getKillRegState(CanKill))
1978       .setMIFlag(MachineInstr::FrameSetup);
1979   }
1980 
1981   // Make XMM regs spilled. X86 does not have ability of push/pop XMM.
1982   // It can be done by spilling XMMs to stack frame.
1983   for (unsigned i = CSI.size(); i != 0; --i) {
1984     unsigned Reg = CSI[i-1].getReg();
1985     if (X86::GR64RegClass.contains(Reg) || X86::GR32RegClass.contains(Reg))
1986       continue;
1987     // Add the callee-saved register as live-in. It's killed at the spill.
1988     MBB.addLiveIn(Reg);
1989     const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1990 
1991     TII.storeRegToStackSlot(MBB, MI, Reg, true, CSI[i - 1].getFrameIdx(), RC,
1992                             TRI);
1993     --MI;
1994     MI->setFlag(MachineInstr::FrameSetup);
1995     ++MI;
1996   }
1997 
1998   return true;
1999 }
2000 
2001 bool X86FrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
2002                                                MachineBasicBlock::iterator MI,
2003                                         const std::vector<CalleeSavedInfo> &CSI,
2004                                           const TargetRegisterInfo *TRI) const {
2005   if (CSI.empty())
2006     return false;
2007 
2008   if (MI != MBB.end() && isFuncletReturnInstr(*MI) && STI.isOSWindows()) {
2009     // Don't restore CSRs in 32-bit EH funclets. Matches
2010     // spillCalleeSavedRegisters.
2011     if (STI.is32Bit())
2012       return true;
2013     // Don't restore CSRs before an SEH catchret. SEH except blocks do not form
2014     // funclets. emitEpilogue transforms these to normal jumps.
2015     if (MI->getOpcode() == X86::CATCHRET) {
2016       const Function *Func = MBB.getParent()->getFunction();
2017       bool IsSEH = isAsynchronousEHPersonality(
2018           classifyEHPersonality(Func->getPersonalityFn()));
2019       if (IsSEH)
2020         return true;
2021     }
2022   }
2023 
2024   DebugLoc DL = MBB.findDebugLoc(MI);
2025 
2026   // Reload XMMs from stack frame.
2027   for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2028     unsigned Reg = CSI[i].getReg();
2029     if (X86::GR64RegClass.contains(Reg) ||
2030         X86::GR32RegClass.contains(Reg))
2031       continue;
2032 
2033     const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
2034     TII.loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RC, TRI);
2035   }
2036 
2037   // POP GPRs.
2038   unsigned Opc = STI.is64Bit() ? X86::POP64r : X86::POP32r;
2039   for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2040     unsigned Reg = CSI[i].getReg();
2041     if (!X86::GR64RegClass.contains(Reg) &&
2042         !X86::GR32RegClass.contains(Reg))
2043       continue;
2044 
2045     BuildMI(MBB, MI, DL, TII.get(Opc), Reg)
2046         .setMIFlag(MachineInstr::FrameDestroy);
2047   }
2048   return true;
2049 }
2050 
2051 void X86FrameLowering::determineCalleeSaves(MachineFunction &MF,
2052                                             BitVector &SavedRegs,
2053                                             RegScavenger *RS) const {
2054   TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS);
2055 
2056   MachineFrameInfo &MFI = MF.getFrameInfo();
2057 
2058   X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
2059   int64_t TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
2060 
2061   if (TailCallReturnAddrDelta < 0) {
2062     // create RETURNADDR area
2063     //   arg
2064     //   arg
2065     //   RETADDR
2066     //   { ...
2067     //     RETADDR area
2068     //     ...
2069     //   }
2070     //   [EBP]
2071     MFI.CreateFixedObject(-TailCallReturnAddrDelta,
2072                            TailCallReturnAddrDelta - SlotSize, true);
2073   }
2074 
2075   // Spill the BasePtr if it's used.
2076   if (TRI->hasBasePointer(MF)) {
2077     SavedRegs.set(TRI->getBaseRegister());
2078 
2079     // Allocate a spill slot for EBP if we have a base pointer and EH funclets.
2080     if (MF.hasEHFunclets()) {
2081       int FI = MFI.CreateSpillStackObject(SlotSize, SlotSize);
2082       X86FI->setHasSEHFramePtrSave(true);
2083       X86FI->setSEHFramePtrSaveIndex(FI);
2084     }
2085   }
2086 }
2087 
2088 static bool
2089 HasNestArgument(const MachineFunction *MF) {
2090   const Function *F = MF->getFunction();
2091   for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
2092        I != E; I++) {
2093     if (I->hasNestAttr())
2094       return true;
2095   }
2096   return false;
2097 }
2098 
2099 /// GetScratchRegister - Get a temp register for performing work in the
2100 /// segmented stack and the Erlang/HiPE stack prologue. Depending on platform
2101 /// and the properties of the function either one or two registers will be
2102 /// needed. Set primary to true for the first register, false for the second.
2103 static unsigned
2104 GetScratchRegister(bool Is64Bit, bool IsLP64, const MachineFunction &MF, bool Primary) {
2105   CallingConv::ID CallingConvention = MF.getFunction()->getCallingConv();
2106 
2107   // Erlang stuff.
2108   if (CallingConvention == CallingConv::HiPE) {
2109     if (Is64Bit)
2110       return Primary ? X86::R14 : X86::R13;
2111     else
2112       return Primary ? X86::EBX : X86::EDI;
2113   }
2114 
2115   if (Is64Bit) {
2116     if (IsLP64)
2117       return Primary ? X86::R11 : X86::R12;
2118     else
2119       return Primary ? X86::R11D : X86::R12D;
2120   }
2121 
2122   bool IsNested = HasNestArgument(&MF);
2123 
2124   if (CallingConvention == CallingConv::X86_FastCall ||
2125       CallingConvention == CallingConv::Fast) {
2126     if (IsNested)
2127       report_fatal_error("Segmented stacks does not support fastcall with "
2128                          "nested function.");
2129     return Primary ? X86::EAX : X86::ECX;
2130   }
2131   if (IsNested)
2132     return Primary ? X86::EDX : X86::EAX;
2133   return Primary ? X86::ECX : X86::EAX;
2134 }
2135 
2136 // The stack limit in the TCB is set to this many bytes above the actual stack
2137 // limit.
2138 static const uint64_t kSplitStackAvailable = 256;
2139 
2140 void X86FrameLowering::adjustForSegmentedStacks(
2141     MachineFunction &MF, MachineBasicBlock &PrologueMBB) const {
2142   MachineFrameInfo &MFI = MF.getFrameInfo();
2143   uint64_t StackSize;
2144   unsigned TlsReg, TlsOffset;
2145   DebugLoc DL;
2146 
2147   // To support shrink-wrapping we would need to insert the new blocks
2148   // at the right place and update the branches to PrologueMBB.
2149   assert(&(*MF.begin()) == &PrologueMBB && "Shrink-wrapping not supported yet");
2150 
2151   unsigned ScratchReg = GetScratchRegister(Is64Bit, IsLP64, MF, true);
2152   assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
2153          "Scratch register is live-in");
2154 
2155   if (MF.getFunction()->isVarArg())
2156     report_fatal_error("Segmented stacks do not support vararg functions.");
2157   if (!STI.isTargetLinux() && !STI.isTargetDarwin() && !STI.isTargetWin32() &&
2158       !STI.isTargetWin64() && !STI.isTargetFreeBSD() &&
2159       !STI.isTargetDragonFly())
2160     report_fatal_error("Segmented stacks not supported on this platform.");
2161 
2162   // Eventually StackSize will be calculated by a link-time pass; which will
2163   // also decide whether checking code needs to be injected into this particular
2164   // prologue.
2165   StackSize = MFI.getStackSize();
2166 
2167   // Do not generate a prologue for functions with a stack of size zero
2168   if (StackSize == 0)
2169     return;
2170 
2171   MachineBasicBlock *allocMBB = MF.CreateMachineBasicBlock();
2172   MachineBasicBlock *checkMBB = MF.CreateMachineBasicBlock();
2173   X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
2174   bool IsNested = false;
2175 
2176   // We need to know if the function has a nest argument only in 64 bit mode.
2177   if (Is64Bit)
2178     IsNested = HasNestArgument(&MF);
2179 
2180   // The MOV R10, RAX needs to be in a different block, since the RET we emit in
2181   // allocMBB needs to be last (terminating) instruction.
2182 
2183   for (const auto &LI : PrologueMBB.liveins()) {
2184     allocMBB->addLiveIn(LI);
2185     checkMBB->addLiveIn(LI);
2186   }
2187 
2188   if (IsNested)
2189     allocMBB->addLiveIn(IsLP64 ? X86::R10 : X86::R10D);
2190 
2191   MF.push_front(allocMBB);
2192   MF.push_front(checkMBB);
2193 
2194   // When the frame size is less than 256 we just compare the stack
2195   // boundary directly to the value of the stack pointer, per gcc.
2196   bool CompareStackPointer = StackSize < kSplitStackAvailable;
2197 
2198   // Read the limit off the current stacklet off the stack_guard location.
2199   if (Is64Bit) {
2200     if (STI.isTargetLinux()) {
2201       TlsReg = X86::FS;
2202       TlsOffset = IsLP64 ? 0x70 : 0x40;
2203     } else if (STI.isTargetDarwin()) {
2204       TlsReg = X86::GS;
2205       TlsOffset = 0x60 + 90*8; // See pthread_machdep.h. Steal TLS slot 90.
2206     } else if (STI.isTargetWin64()) {
2207       TlsReg = X86::GS;
2208       TlsOffset = 0x28; // pvArbitrary, reserved for application use
2209     } else if (STI.isTargetFreeBSD()) {
2210       TlsReg = X86::FS;
2211       TlsOffset = 0x18;
2212     } else if (STI.isTargetDragonFly()) {
2213       TlsReg = X86::FS;
2214       TlsOffset = 0x20; // use tls_tcb.tcb_segstack
2215     } else {
2216       report_fatal_error("Segmented stacks not supported on this platform.");
2217     }
2218 
2219     if (CompareStackPointer)
2220       ScratchReg = IsLP64 ? X86::RSP : X86::ESP;
2221     else
2222       BuildMI(checkMBB, DL, TII.get(IsLP64 ? X86::LEA64r : X86::LEA64_32r), ScratchReg).addReg(X86::RSP)
2223         .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
2224 
2225     BuildMI(checkMBB, DL, TII.get(IsLP64 ? X86::CMP64rm : X86::CMP32rm)).addReg(ScratchReg)
2226       .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg);
2227   } else {
2228     if (STI.isTargetLinux()) {
2229       TlsReg = X86::GS;
2230       TlsOffset = 0x30;
2231     } else if (STI.isTargetDarwin()) {
2232       TlsReg = X86::GS;
2233       TlsOffset = 0x48 + 90*4;
2234     } else if (STI.isTargetWin32()) {
2235       TlsReg = X86::FS;
2236       TlsOffset = 0x14; // pvArbitrary, reserved for application use
2237     } else if (STI.isTargetDragonFly()) {
2238       TlsReg = X86::FS;
2239       TlsOffset = 0x10; // use tls_tcb.tcb_segstack
2240     } else if (STI.isTargetFreeBSD()) {
2241       report_fatal_error("Segmented stacks not supported on FreeBSD i386.");
2242     } else {
2243       report_fatal_error("Segmented stacks not supported on this platform.");
2244     }
2245 
2246     if (CompareStackPointer)
2247       ScratchReg = X86::ESP;
2248     else
2249       BuildMI(checkMBB, DL, TII.get(X86::LEA32r), ScratchReg).addReg(X86::ESP)
2250         .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
2251 
2252     if (STI.isTargetLinux() || STI.isTargetWin32() || STI.isTargetWin64() ||
2253         STI.isTargetDragonFly()) {
2254       BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)).addReg(ScratchReg)
2255         .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg);
2256     } else if (STI.isTargetDarwin()) {
2257 
2258       // TlsOffset doesn't fit into a mod r/m byte so we need an extra register.
2259       unsigned ScratchReg2;
2260       bool SaveScratch2;
2261       if (CompareStackPointer) {
2262         // The primary scratch register is available for holding the TLS offset.
2263         ScratchReg2 = GetScratchRegister(Is64Bit, IsLP64, MF, true);
2264         SaveScratch2 = false;
2265       } else {
2266         // Need to use a second register to hold the TLS offset
2267         ScratchReg2 = GetScratchRegister(Is64Bit, IsLP64, MF, false);
2268 
2269         // Unfortunately, with fastcc the second scratch register may hold an
2270         // argument.
2271         SaveScratch2 = MF.getRegInfo().isLiveIn(ScratchReg2);
2272       }
2273 
2274       // If Scratch2 is live-in then it needs to be saved.
2275       assert((!MF.getRegInfo().isLiveIn(ScratchReg2) || SaveScratch2) &&
2276              "Scratch register is live-in and not saved");
2277 
2278       if (SaveScratch2)
2279         BuildMI(checkMBB, DL, TII.get(X86::PUSH32r))
2280           .addReg(ScratchReg2, RegState::Kill);
2281 
2282       BuildMI(checkMBB, DL, TII.get(X86::MOV32ri), ScratchReg2)
2283         .addImm(TlsOffset);
2284       BuildMI(checkMBB, DL, TII.get(X86::CMP32rm))
2285         .addReg(ScratchReg)
2286         .addReg(ScratchReg2).addImm(1).addReg(0)
2287         .addImm(0)
2288         .addReg(TlsReg);
2289 
2290       if (SaveScratch2)
2291         BuildMI(checkMBB, DL, TII.get(X86::POP32r), ScratchReg2);
2292     }
2293   }
2294 
2295   // This jump is taken if SP >= (Stacklet Limit + Stack Space required).
2296   // It jumps to normal execution of the function body.
2297   BuildMI(checkMBB, DL, TII.get(X86::JA_1)).addMBB(&PrologueMBB);
2298 
2299   // On 32 bit we first push the arguments size and then the frame size. On 64
2300   // bit, we pass the stack frame size in r10 and the argument size in r11.
2301   if (Is64Bit) {
2302     // Functions with nested arguments use R10, so it needs to be saved across
2303     // the call to _morestack
2304 
2305     const unsigned RegAX = IsLP64 ? X86::RAX : X86::EAX;
2306     const unsigned Reg10 = IsLP64 ? X86::R10 : X86::R10D;
2307     const unsigned Reg11 = IsLP64 ? X86::R11 : X86::R11D;
2308     const unsigned MOVrr = IsLP64 ? X86::MOV64rr : X86::MOV32rr;
2309     const unsigned MOVri = IsLP64 ? X86::MOV64ri : X86::MOV32ri;
2310 
2311     if (IsNested)
2312       BuildMI(allocMBB, DL, TII.get(MOVrr), RegAX).addReg(Reg10);
2313 
2314     BuildMI(allocMBB, DL, TII.get(MOVri), Reg10)
2315       .addImm(StackSize);
2316     BuildMI(allocMBB, DL, TII.get(MOVri), Reg11)
2317       .addImm(X86FI->getArgumentStackSize());
2318   } else {
2319     BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
2320       .addImm(X86FI->getArgumentStackSize());
2321     BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
2322       .addImm(StackSize);
2323   }
2324 
2325   // __morestack is in libgcc
2326   if (Is64Bit && MF.getTarget().getCodeModel() == CodeModel::Large) {
2327     // Under the large code model, we cannot assume that __morestack lives
2328     // within 2^31 bytes of the call site, so we cannot use pc-relative
2329     // addressing. We cannot perform the call via a temporary register,
2330     // as the rax register may be used to store the static chain, and all
2331     // other suitable registers may be either callee-save or used for
2332     // parameter passing. We cannot use the stack at this point either
2333     // because __morestack manipulates the stack directly.
2334     //
2335     // To avoid these issues, perform an indirect call via a read-only memory
2336     // location containing the address.
2337     //
2338     // This solution is not perfect, as it assumes that the .rodata section
2339     // is laid out within 2^31 bytes of each function body, but this seems
2340     // to be sufficient for JIT.
2341     BuildMI(allocMBB, DL, TII.get(X86::CALL64m))
2342         .addReg(X86::RIP)
2343         .addImm(0)
2344         .addReg(0)
2345         .addExternalSymbol("__morestack_addr")
2346         .addReg(0);
2347     MF.getMMI().setUsesMorestackAddr(true);
2348   } else {
2349     if (Is64Bit)
2350       BuildMI(allocMBB, DL, TII.get(X86::CALL64pcrel32))
2351         .addExternalSymbol("__morestack");
2352     else
2353       BuildMI(allocMBB, DL, TII.get(X86::CALLpcrel32))
2354         .addExternalSymbol("__morestack");
2355   }
2356 
2357   if (IsNested)
2358     BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET_RESTORE_R10));
2359   else
2360     BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET));
2361 
2362   allocMBB->addSuccessor(&PrologueMBB);
2363 
2364   checkMBB->addSuccessor(allocMBB);
2365   checkMBB->addSuccessor(&PrologueMBB);
2366 
2367 #ifdef EXPENSIVE_CHECKS
2368   MF.verify();
2369 #endif
2370 }
2371 
2372 /// Lookup an ERTS parameter in the !hipe.literals named metadata node.
2373 /// HiPE provides Erlang Runtime System-internal parameters, such as PCB offsets
2374 /// to fields it needs, through a named metadata node "hipe.literals" containing
2375 /// name-value pairs.
2376 static unsigned getHiPELiteral(
2377     NamedMDNode *HiPELiteralsMD, const StringRef LiteralName) {
2378   for (int i = 0, e = HiPELiteralsMD->getNumOperands(); i != e; ++i) {
2379     MDNode *Node = HiPELiteralsMD->getOperand(i);
2380     if (Node->getNumOperands() != 2) continue;
2381     MDString *NodeName = dyn_cast<MDString>(Node->getOperand(0));
2382     ValueAsMetadata *NodeVal = dyn_cast<ValueAsMetadata>(Node->getOperand(1));
2383     if (!NodeName || !NodeVal) continue;
2384     ConstantInt *ValConst = dyn_cast_or_null<ConstantInt>(NodeVal->getValue());
2385     if (ValConst && NodeName->getString() == LiteralName) {
2386       return ValConst->getZExtValue();
2387     }
2388   }
2389 
2390   report_fatal_error("HiPE literal " + LiteralName
2391                      + " required but not provided");
2392 }
2393 
2394 /// Erlang programs may need a special prologue to handle the stack size they
2395 /// might need at runtime. That is because Erlang/OTP does not implement a C
2396 /// stack but uses a custom implementation of hybrid stack/heap architecture.
2397 /// (for more information see Eric Stenman's Ph.D. thesis:
2398 /// http://publications.uu.se/uu/fulltext/nbn_se_uu_diva-2688.pdf)
2399 ///
2400 /// CheckStack:
2401 ///       temp0 = sp - MaxStack
2402 ///       if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
2403 /// OldStart:
2404 ///       ...
2405 /// IncStack:
2406 ///       call inc_stack   # doubles the stack space
2407 ///       temp0 = sp - MaxStack
2408 ///       if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
2409 void X86FrameLowering::adjustForHiPEPrologue(
2410     MachineFunction &MF, MachineBasicBlock &PrologueMBB) const {
2411   MachineFrameInfo &MFI = MF.getFrameInfo();
2412   DebugLoc DL;
2413 
2414   // To support shrink-wrapping we would need to insert the new blocks
2415   // at the right place and update the branches to PrologueMBB.
2416   assert(&(*MF.begin()) == &PrologueMBB && "Shrink-wrapping not supported yet");
2417 
2418   // HiPE-specific values
2419   NamedMDNode *HiPELiteralsMD = MF.getMMI().getModule()
2420     ->getNamedMetadata("hipe.literals");
2421   if (!HiPELiteralsMD)
2422     report_fatal_error(
2423         "Can't generate HiPE prologue without runtime parameters");
2424   const unsigned HipeLeafWords
2425     = getHiPELiteral(HiPELiteralsMD,
2426                      Is64Bit ? "AMD64_LEAF_WORDS" : "X86_LEAF_WORDS");
2427   const unsigned CCRegisteredArgs = Is64Bit ? 6 : 5;
2428   const unsigned Guaranteed = HipeLeafWords * SlotSize;
2429   unsigned CallerStkArity = MF.getFunction()->arg_size() > CCRegisteredArgs ?
2430                             MF.getFunction()->arg_size() - CCRegisteredArgs : 0;
2431   unsigned MaxStack = MFI.getStackSize() + CallerStkArity*SlotSize + SlotSize;
2432 
2433   assert(STI.isTargetLinux() &&
2434          "HiPE prologue is only supported on Linux operating systems.");
2435 
2436   // Compute the largest caller's frame that is needed to fit the callees'
2437   // frames. This 'MaxStack' is computed from:
2438   //
2439   // a) the fixed frame size, which is the space needed for all spilled temps,
2440   // b) outgoing on-stack parameter areas, and
2441   // c) the minimum stack space this function needs to make available for the
2442   //    functions it calls (a tunable ABI property).
2443   if (MFI.hasCalls()) {
2444     unsigned MoreStackForCalls = 0;
2445 
2446     for (auto &MBB : MF) {
2447       for (auto &MI : MBB) {
2448         if (!MI.isCall())
2449           continue;
2450 
2451         // Get callee operand.
2452         const MachineOperand &MO = MI.getOperand(0);
2453 
2454         // Only take account of global function calls (no closures etc.).
2455         if (!MO.isGlobal())
2456           continue;
2457 
2458         const Function *F = dyn_cast<Function>(MO.getGlobal());
2459         if (!F)
2460           continue;
2461 
2462         // Do not update 'MaxStack' for primitive and built-in functions
2463         // (encoded with names either starting with "erlang."/"bif_" or not
2464         // having a ".", such as a simple <Module>.<Function>.<Arity>, or an
2465         // "_", such as the BIF "suspend_0") as they are executed on another
2466         // stack.
2467         if (F->getName().find("erlang.") != StringRef::npos ||
2468             F->getName().find("bif_") != StringRef::npos ||
2469             F->getName().find_first_of("._") == StringRef::npos)
2470           continue;
2471 
2472         unsigned CalleeStkArity =
2473           F->arg_size() > CCRegisteredArgs ? F->arg_size()-CCRegisteredArgs : 0;
2474         if (HipeLeafWords - 1 > CalleeStkArity)
2475           MoreStackForCalls = std::max(MoreStackForCalls,
2476                                (HipeLeafWords - 1 - CalleeStkArity) * SlotSize);
2477       }
2478     }
2479     MaxStack += MoreStackForCalls;
2480   }
2481 
2482   // If the stack frame needed is larger than the guaranteed then runtime checks
2483   // and calls to "inc_stack_0" BIF should be inserted in the assembly prologue.
2484   if (MaxStack > Guaranteed) {
2485     MachineBasicBlock *stackCheckMBB = MF.CreateMachineBasicBlock();
2486     MachineBasicBlock *incStackMBB = MF.CreateMachineBasicBlock();
2487 
2488     for (const auto &LI : PrologueMBB.liveins()) {
2489       stackCheckMBB->addLiveIn(LI);
2490       incStackMBB->addLiveIn(LI);
2491     }
2492 
2493     MF.push_front(incStackMBB);
2494     MF.push_front(stackCheckMBB);
2495 
2496     unsigned ScratchReg, SPReg, PReg, SPLimitOffset;
2497     unsigned LEAop, CMPop, CALLop;
2498     SPLimitOffset = getHiPELiteral(HiPELiteralsMD, "P_NSP_LIMIT");
2499     if (Is64Bit) {
2500       SPReg = X86::RSP;
2501       PReg  = X86::RBP;
2502       LEAop = X86::LEA64r;
2503       CMPop = X86::CMP64rm;
2504       CALLop = X86::CALL64pcrel32;
2505     } else {
2506       SPReg = X86::ESP;
2507       PReg  = X86::EBP;
2508       LEAop = X86::LEA32r;
2509       CMPop = X86::CMP32rm;
2510       CALLop = X86::CALLpcrel32;
2511     }
2512 
2513     ScratchReg = GetScratchRegister(Is64Bit, IsLP64, MF, true);
2514     assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
2515            "HiPE prologue scratch register is live-in");
2516 
2517     // Create new MBB for StackCheck:
2518     addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(LEAop), ScratchReg),
2519                  SPReg, false, -MaxStack);
2520     // SPLimitOffset is in a fixed heap location (pointed by BP).
2521     addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(CMPop))
2522                  .addReg(ScratchReg), PReg, false, SPLimitOffset);
2523     BuildMI(stackCheckMBB, DL, TII.get(X86::JAE_1)).addMBB(&PrologueMBB);
2524 
2525     // Create new MBB for IncStack:
2526     BuildMI(incStackMBB, DL, TII.get(CALLop)).
2527       addExternalSymbol("inc_stack_0");
2528     addRegOffset(BuildMI(incStackMBB, DL, TII.get(LEAop), ScratchReg),
2529                  SPReg, false, -MaxStack);
2530     addRegOffset(BuildMI(incStackMBB, DL, TII.get(CMPop))
2531                  .addReg(ScratchReg), PReg, false, SPLimitOffset);
2532     BuildMI(incStackMBB, DL, TII.get(X86::JLE_1)).addMBB(incStackMBB);
2533 
2534     stackCheckMBB->addSuccessor(&PrologueMBB, {99, 100});
2535     stackCheckMBB->addSuccessor(incStackMBB, {1, 100});
2536     incStackMBB->addSuccessor(&PrologueMBB, {99, 100});
2537     incStackMBB->addSuccessor(incStackMBB, {1, 100});
2538   }
2539 #ifdef EXPENSIVE_CHECKS
2540   MF.verify();
2541 #endif
2542 }
2543 
2544 bool X86FrameLowering::adjustStackWithPops(MachineBasicBlock &MBB,
2545                                            MachineBasicBlock::iterator MBBI,
2546                                            const DebugLoc &DL,
2547                                            int Offset) const {
2548 
2549   if (Offset <= 0)
2550     return false;
2551 
2552   if (Offset % SlotSize)
2553     return false;
2554 
2555   int NumPops = Offset / SlotSize;
2556   // This is only worth it if we have at most 2 pops.
2557   if (NumPops != 1 && NumPops != 2)
2558     return false;
2559 
2560   // Handle only the trivial case where the adjustment directly follows
2561   // a call. This is the most common one, anyway.
2562   if (MBBI == MBB.begin())
2563     return false;
2564   MachineBasicBlock::iterator Prev = std::prev(MBBI);
2565   if (!Prev->isCall() || !Prev->getOperand(1).isRegMask())
2566     return false;
2567 
2568   unsigned Regs[2];
2569   unsigned FoundRegs = 0;
2570 
2571   auto RegMask = Prev->getOperand(1);
2572 
2573   auto &RegClass =
2574       Is64Bit ? X86::GR64_NOREX_NOSPRegClass : X86::GR32_NOREX_NOSPRegClass;
2575   // Try to find up to NumPops free registers.
2576   for (auto Candidate : RegClass) {
2577 
2578     // Poor man's liveness:
2579     // Since we're immediately after a call, any register that is clobbered
2580     // by the call and not defined by it can be considered dead.
2581     if (!RegMask.clobbersPhysReg(Candidate))
2582       continue;
2583 
2584     bool IsDef = false;
2585     for (const MachineOperand &MO : Prev->implicit_operands()) {
2586       if (MO.isReg() && MO.isDef() &&
2587           TRI->isSuperOrSubRegisterEq(MO.getReg(), Candidate)) {
2588         IsDef = true;
2589         break;
2590       }
2591     }
2592 
2593     if (IsDef)
2594       continue;
2595 
2596     Regs[FoundRegs++] = Candidate;
2597     if (FoundRegs == (unsigned)NumPops)
2598       break;
2599   }
2600 
2601   if (FoundRegs == 0)
2602     return false;
2603 
2604   // If we found only one free register, but need two, reuse the same one twice.
2605   while (FoundRegs < (unsigned)NumPops)
2606     Regs[FoundRegs++] = Regs[0];
2607 
2608   for (int i = 0; i < NumPops; ++i)
2609     BuildMI(MBB, MBBI, DL,
2610             TII.get(STI.is64Bit() ? X86::POP64r : X86::POP32r), Regs[i]);
2611 
2612   return true;
2613 }
2614 
2615 MachineBasicBlock::iterator X86FrameLowering::
2616 eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
2617                               MachineBasicBlock::iterator I) const {
2618   bool reserveCallFrame = hasReservedCallFrame(MF);
2619   unsigned Opcode = I->getOpcode();
2620   bool isDestroy = Opcode == TII.getCallFrameDestroyOpcode();
2621   DebugLoc DL = I->getDebugLoc();
2622   uint64_t Amount = !reserveCallFrame ? TII.getFrameSize(*I) : 0;
2623   uint64_t InternalAmt = (isDestroy || Amount) ? TII.getFrameAdjustment(*I) : 0;
2624   I = MBB.erase(I);
2625   auto InsertPos = skipDebugInstructionsForward(I, MBB.end());
2626 
2627   if (!reserveCallFrame) {
2628     // If the stack pointer can be changed after prologue, turn the
2629     // adjcallstackup instruction into a 'sub ESP, <amt>' and the
2630     // adjcallstackdown instruction into 'add ESP, <amt>'
2631 
2632     // We need to keep the stack aligned properly.  To do this, we round the
2633     // amount of space needed for the outgoing arguments up to the next
2634     // alignment boundary.
2635     unsigned StackAlign = getStackAlignment();
2636     Amount = alignTo(Amount, StackAlign);
2637 
2638     MachineModuleInfo &MMI = MF.getMMI();
2639     const Function *Fn = MF.getFunction();
2640     bool WindowsCFI = MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
2641     bool DwarfCFI = !WindowsCFI &&
2642                     (MMI.hasDebugInfo() || Fn->needsUnwindTableEntry());
2643 
2644     // If we have any exception handlers in this function, and we adjust
2645     // the SP before calls, we may need to indicate this to the unwinder
2646     // using GNU_ARGS_SIZE. Note that this may be necessary even when
2647     // Amount == 0, because the preceding function may have set a non-0
2648     // GNU_ARGS_SIZE.
2649     // TODO: We don't need to reset this between subsequent functions,
2650     // if it didn't change.
2651     bool HasDwarfEHHandlers = !WindowsCFI && !MF.getLandingPads().empty();
2652 
2653     if (HasDwarfEHHandlers && !isDestroy &&
2654         MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences())
2655       BuildCFI(MBB, InsertPos, DL,
2656                MCCFIInstruction::createGnuArgsSize(nullptr, Amount));
2657 
2658     if (Amount == 0)
2659       return I;
2660 
2661     // Factor out the amount that gets handled inside the sequence
2662     // (Pushes of argument for frame setup, callee pops for frame destroy)
2663     Amount -= InternalAmt;
2664 
2665     // TODO: This is needed only if we require precise CFA.
2666     // If this is a callee-pop calling convention, emit a CFA adjust for
2667     // the amount the callee popped.
2668     if (isDestroy && InternalAmt && DwarfCFI && !hasFP(MF))
2669       BuildCFI(MBB, InsertPos, DL,
2670                MCCFIInstruction::createAdjustCfaOffset(nullptr, -InternalAmt));
2671 
2672     // Add Amount to SP to destroy a frame, or subtract to setup.
2673     int64_t StackAdjustment = isDestroy ? Amount : -Amount;
2674     int64_t CfaAdjustment = -StackAdjustment;
2675 
2676     if (StackAdjustment) {
2677       // Merge with any previous or following adjustment instruction. Note: the
2678       // instructions merged with here do not have CFI, so their stack
2679       // adjustments do not feed into CfaAdjustment.
2680       StackAdjustment += mergeSPUpdates(MBB, InsertPos, true);
2681       StackAdjustment += mergeSPUpdates(MBB, InsertPos, false);
2682 
2683       if (StackAdjustment) {
2684         if (!(Fn->optForMinSize() &&
2685               adjustStackWithPops(MBB, InsertPos, DL, StackAdjustment)))
2686           BuildStackAdjustment(MBB, InsertPos, DL, StackAdjustment,
2687                                /*InEpilogue=*/false);
2688       }
2689     }
2690 
2691     if (DwarfCFI && !hasFP(MF)) {
2692       // If we don't have FP, but need to generate unwind information,
2693       // we need to set the correct CFA offset after the stack adjustment.
2694       // How much we adjust the CFA offset depends on whether we're emitting
2695       // CFI only for EH purposes or for debugging. EH only requires the CFA
2696       // offset to be correct at each call site, while for debugging we want
2697       // it to be more precise.
2698 
2699       // TODO: When not using precise CFA, we also need to adjust for the
2700       // InternalAmt here.
2701       if (CfaAdjustment) {
2702         BuildCFI(MBB, InsertPos, DL,
2703                  MCCFIInstruction::createAdjustCfaOffset(nullptr,
2704                                                          CfaAdjustment));
2705       }
2706     }
2707 
2708     return I;
2709   }
2710 
2711   if (isDestroy && InternalAmt) {
2712     // If we are performing frame pointer elimination and if the callee pops
2713     // something off the stack pointer, add it back.  We do this until we have
2714     // more advanced stack pointer tracking ability.
2715     // We are not tracking the stack pointer adjustment by the callee, so make
2716     // sure we restore the stack pointer immediately after the call, there may
2717     // be spill code inserted between the CALL and ADJCALLSTACKUP instructions.
2718     MachineBasicBlock::iterator CI = I;
2719     MachineBasicBlock::iterator B = MBB.begin();
2720     while (CI != B && !std::prev(CI)->isCall())
2721       --CI;
2722     BuildStackAdjustment(MBB, CI, DL, -InternalAmt, /*InEpilogue=*/false);
2723   }
2724 
2725   return I;
2726 }
2727 
2728 bool X86FrameLowering::canUseAsPrologue(const MachineBasicBlock &MBB) const {
2729   assert(MBB.getParent() && "Block is not attached to a function!");
2730   const MachineFunction &MF = *MBB.getParent();
2731   return !TRI->needsStackRealignment(MF) || !MBB.isLiveIn(X86::EFLAGS);
2732 }
2733 
2734 bool X86FrameLowering::canUseAsEpilogue(const MachineBasicBlock &MBB) const {
2735   assert(MBB.getParent() && "Block is not attached to a function!");
2736 
2737   // Win64 has strict requirements in terms of epilogue and we are
2738   // not taking a chance at messing with them.
2739   // I.e., unless this block is already an exit block, we can't use
2740   // it as an epilogue.
2741   if (STI.isTargetWin64() && !MBB.succ_empty() && !MBB.isReturnBlock())
2742     return false;
2743 
2744   if (canUseLEAForSPInEpilogue(*MBB.getParent()))
2745     return true;
2746 
2747   // If we cannot use LEA to adjust SP, we may need to use ADD, which
2748   // clobbers the EFLAGS. Check that we do not need to preserve it,
2749   // otherwise, conservatively assume this is not
2750   // safe to insert the epilogue here.
2751   return !flagsNeedToBePreservedBeforeTheTerminators(MBB);
2752 }
2753 
2754 bool X86FrameLowering::enableShrinkWrapping(const MachineFunction &MF) const {
2755   // If we may need to emit frameless compact unwind information, give
2756   // up as this is currently broken: PR25614.
2757   return (MF.getFunction()->hasFnAttribute(Attribute::NoUnwind) || hasFP(MF)) &&
2758          // The lowering of segmented stack and HiPE only support entry blocks
2759          // as prologue blocks: PR26107.
2760          // This limitation may be lifted if we fix:
2761          // - adjustForSegmentedStacks
2762          // - adjustForHiPEPrologue
2763          MF.getFunction()->getCallingConv() != CallingConv::HiPE &&
2764          !MF.shouldSplitStack();
2765 }
2766 
2767 MachineBasicBlock::iterator X86FrameLowering::restoreWin32EHStackPointers(
2768     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
2769     const DebugLoc &DL, bool RestoreSP) const {
2770   assert(STI.isTargetWindowsMSVC() && "funclets only supported in MSVC env");
2771   assert(STI.isTargetWin32() && "EBP/ESI restoration only required on win32");
2772   assert(STI.is32Bit() && !Uses64BitFramePtr &&
2773          "restoring EBP/ESI on non-32-bit target");
2774 
2775   MachineFunction &MF = *MBB.getParent();
2776   unsigned FramePtr = TRI->getFrameRegister(MF);
2777   unsigned BasePtr = TRI->getBaseRegister();
2778   WinEHFuncInfo &FuncInfo = *MF.getWinEHFuncInfo();
2779   X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
2780   MachineFrameInfo &MFI = MF.getFrameInfo();
2781 
2782   // FIXME: Don't set FrameSetup flag in catchret case.
2783 
2784   int FI = FuncInfo.EHRegNodeFrameIndex;
2785   int EHRegSize = MFI.getObjectSize(FI);
2786 
2787   if (RestoreSP) {
2788     // MOV32rm -EHRegSize(%ebp), %esp
2789     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32rm), X86::ESP),
2790                  X86::EBP, true, -EHRegSize)
2791         .setMIFlag(MachineInstr::FrameSetup);
2792   }
2793 
2794   unsigned UsedReg;
2795   int EHRegOffset = getFrameIndexReference(MF, FI, UsedReg);
2796   int EndOffset = -EHRegOffset - EHRegSize;
2797   FuncInfo.EHRegNodeEndOffset = EndOffset;
2798 
2799   if (UsedReg == FramePtr) {
2800     // ADD $offset, %ebp
2801     unsigned ADDri = getADDriOpcode(false, EndOffset);
2802     BuildMI(MBB, MBBI, DL, TII.get(ADDri), FramePtr)
2803         .addReg(FramePtr)
2804         .addImm(EndOffset)
2805         .setMIFlag(MachineInstr::FrameSetup)
2806         ->getOperand(3)
2807         .setIsDead();
2808     assert(EndOffset >= 0 &&
2809            "end of registration object above normal EBP position!");
2810   } else if (UsedReg == BasePtr) {
2811     // LEA offset(%ebp), %esi
2812     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::LEA32r), BasePtr),
2813                  FramePtr, false, EndOffset)
2814         .setMIFlag(MachineInstr::FrameSetup);
2815     // MOV32rm SavedEBPOffset(%esi), %ebp
2816     assert(X86FI->getHasSEHFramePtrSave());
2817     int Offset =
2818         getFrameIndexReference(MF, X86FI->getSEHFramePtrSaveIndex(), UsedReg);
2819     assert(UsedReg == BasePtr);
2820     addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32rm), FramePtr),
2821                  UsedReg, true, Offset)
2822         .setMIFlag(MachineInstr::FrameSetup);
2823   } else {
2824     llvm_unreachable("32-bit frames with WinEH must use FramePtr or BasePtr");
2825   }
2826   return MBBI;
2827 }
2828 
2829 namespace {
2830 // Struct used by orderFrameObjects to help sort the stack objects.
2831 struct X86FrameSortingObject {
2832   bool IsValid = false;         // true if we care about this Object.
2833   unsigned ObjectIndex = 0;     // Index of Object into MFI list.
2834   unsigned ObjectSize = 0;      // Size of Object in bytes.
2835   unsigned ObjectAlignment = 1; // Alignment of Object in bytes.
2836   unsigned ObjectNumUses = 0;   // Object static number of uses.
2837 };
2838 
2839 // The comparison function we use for std::sort to order our local
2840 // stack symbols. The current algorithm is to use an estimated
2841 // "density". This takes into consideration the size and number of
2842 // uses each object has in order to roughly minimize code size.
2843 // So, for example, an object of size 16B that is referenced 5 times
2844 // will get higher priority than 4 4B objects referenced 1 time each.
2845 // It's not perfect and we may be able to squeeze a few more bytes out of
2846 // it (for example : 0(esp) requires fewer bytes, symbols allocated at the
2847 // fringe end can have special consideration, given their size is less
2848 // important, etc.), but the algorithmic complexity grows too much to be
2849 // worth the extra gains we get. This gets us pretty close.
2850 // The final order leaves us with objects with highest priority going
2851 // at the end of our list.
2852 struct X86FrameSortingComparator {
2853   inline bool operator()(const X86FrameSortingObject &A,
2854                          const X86FrameSortingObject &B) {
2855     uint64_t DensityAScaled, DensityBScaled;
2856 
2857     // For consistency in our comparison, all invalid objects are placed
2858     // at the end. This also allows us to stop walking when we hit the
2859     // first invalid item after it's all sorted.
2860     if (!A.IsValid)
2861       return false;
2862     if (!B.IsValid)
2863       return true;
2864 
2865     // The density is calculated by doing :
2866     //     (double)DensityA = A.ObjectNumUses / A.ObjectSize
2867     //     (double)DensityB = B.ObjectNumUses / B.ObjectSize
2868     // Since this approach may cause inconsistencies in
2869     // the floating point <, >, == comparisons, depending on the floating
2870     // point model with which the compiler was built, we're going
2871     // to scale both sides by multiplying with
2872     // A.ObjectSize * B.ObjectSize. This ends up factoring away
2873     // the division and, with it, the need for any floating point
2874     // arithmetic.
2875     DensityAScaled = static_cast<uint64_t>(A.ObjectNumUses) *
2876       static_cast<uint64_t>(B.ObjectSize);
2877     DensityBScaled = static_cast<uint64_t>(B.ObjectNumUses) *
2878       static_cast<uint64_t>(A.ObjectSize);
2879 
2880     // If the two densities are equal, prioritize highest alignment
2881     // objects. This allows for similar alignment objects
2882     // to be packed together (given the same density).
2883     // There's room for improvement here, also, since we can pack
2884     // similar alignment (different density) objects next to each
2885     // other to save padding. This will also require further
2886     // complexity/iterations, and the overall gain isn't worth it,
2887     // in general. Something to keep in mind, though.
2888     if (DensityAScaled == DensityBScaled)
2889       return A.ObjectAlignment < B.ObjectAlignment;
2890 
2891     return DensityAScaled < DensityBScaled;
2892   }
2893 };
2894 } // namespace
2895 
2896 // Order the symbols in the local stack.
2897 // We want to place the local stack objects in some sort of sensible order.
2898 // The heuristic we use is to try and pack them according to static number
2899 // of uses and size of object in order to minimize code size.
2900 void X86FrameLowering::orderFrameObjects(
2901     const MachineFunction &MF, SmallVectorImpl<int> &ObjectsToAllocate) const {
2902   const MachineFrameInfo &MFI = MF.getFrameInfo();
2903 
2904   // Don't waste time if there's nothing to do.
2905   if (ObjectsToAllocate.empty())
2906     return;
2907 
2908   // Create an array of all MFI objects. We won't need all of these
2909   // objects, but we're going to create a full array of them to make
2910   // it easier to index into when we're counting "uses" down below.
2911   // We want to be able to easily/cheaply access an object by simply
2912   // indexing into it, instead of having to search for it every time.
2913   std::vector<X86FrameSortingObject> SortingObjects(MFI.getObjectIndexEnd());
2914 
2915   // Walk the objects we care about and mark them as such in our working
2916   // struct.
2917   for (auto &Obj : ObjectsToAllocate) {
2918     SortingObjects[Obj].IsValid = true;
2919     SortingObjects[Obj].ObjectIndex = Obj;
2920     SortingObjects[Obj].ObjectAlignment = MFI.getObjectAlignment(Obj);
2921     // Set the size.
2922     int ObjectSize = MFI.getObjectSize(Obj);
2923     if (ObjectSize == 0)
2924       // Variable size. Just use 4.
2925       SortingObjects[Obj].ObjectSize = 4;
2926     else
2927       SortingObjects[Obj].ObjectSize = ObjectSize;
2928   }
2929 
2930   // Count the number of uses for each object.
2931   for (auto &MBB : MF) {
2932     for (auto &MI : MBB) {
2933       if (MI.isDebugValue())
2934         continue;
2935       for (const MachineOperand &MO : MI.operands()) {
2936         // Check to see if it's a local stack symbol.
2937         if (!MO.isFI())
2938           continue;
2939         int Index = MO.getIndex();
2940         // Check to see if it falls within our range, and is tagged
2941         // to require ordering.
2942         if (Index >= 0 && Index < MFI.getObjectIndexEnd() &&
2943             SortingObjects[Index].IsValid)
2944           SortingObjects[Index].ObjectNumUses++;
2945       }
2946     }
2947   }
2948 
2949   // Sort the objects using X86FrameSortingAlgorithm (see its comment for
2950   // info).
2951   std::stable_sort(SortingObjects.begin(), SortingObjects.end(),
2952                    X86FrameSortingComparator());
2953 
2954   // Now modify the original list to represent the final order that
2955   // we want. The order will depend on whether we're going to access them
2956   // from the stack pointer or the frame pointer. For SP, the list should
2957   // end up with the END containing objects that we want with smaller offsets.
2958   // For FP, it should be flipped.
2959   int i = 0;
2960   for (auto &Obj : SortingObjects) {
2961     // All invalid items are sorted at the end, so it's safe to stop.
2962     if (!Obj.IsValid)
2963       break;
2964     ObjectsToAllocate[i++] = Obj.ObjectIndex;
2965   }
2966 
2967   // Flip it if we're accessing off of the FP.
2968   if (!TRI->needsStackRealignment(MF) && hasFP(MF))
2969     std::reverse(ObjectsToAllocate.begin(), ObjectsToAllocate.end());
2970 }
2971 
2972 
2973 unsigned X86FrameLowering::getWinEHParentFrameOffset(const MachineFunction &MF) const {
2974   // RDX, the parent frame pointer, is homed into 16(%rsp) in the prologue.
2975   unsigned Offset = 16;
2976   // RBP is immediately pushed.
2977   Offset += SlotSize;
2978   // All callee-saved registers are then pushed.
2979   Offset += MF.getInfo<X86MachineFunctionInfo>()->getCalleeSavedFrameSize();
2980   // Every funclet allocates enough stack space for the largest outgoing call.
2981   Offset += getWinEHFuncletFrameSize(MF);
2982   return Offset;
2983 }
2984 
2985 void X86FrameLowering::processFunctionBeforeFrameFinalized(
2986     MachineFunction &MF, RegScavenger *RS) const {
2987   // Mark the function as not having WinCFI. We will set it back to true in
2988   // emitPrologue if it gets called and emits CFI.
2989   MF.setHasWinCFI(false);
2990 
2991   // If this function isn't doing Win64-style C++ EH, we don't need to do
2992   // anything.
2993   const Function *Fn = MF.getFunction();
2994   if (!STI.is64Bit() || !MF.hasEHFunclets() ||
2995       classifyEHPersonality(Fn->getPersonalityFn()) != EHPersonality::MSVC_CXX)
2996     return;
2997 
2998   // Win64 C++ EH needs to allocate the UnwindHelp object at some fixed offset
2999   // relative to RSP after the prologue.  Find the offset of the last fixed
3000   // object, so that we can allocate a slot immediately following it. If there
3001   // were no fixed objects, use offset -SlotSize, which is immediately after the
3002   // return address. Fixed objects have negative frame indices.
3003   MachineFrameInfo &MFI = MF.getFrameInfo();
3004   WinEHFuncInfo &EHInfo = *MF.getWinEHFuncInfo();
3005   int64_t MinFixedObjOffset = -SlotSize;
3006   for (int I = MFI.getObjectIndexBegin(); I < 0; ++I)
3007     MinFixedObjOffset = std::min(MinFixedObjOffset, MFI.getObjectOffset(I));
3008 
3009   for (WinEHTryBlockMapEntry &TBME : EHInfo.TryBlockMap) {
3010     for (WinEHHandlerType &H : TBME.HandlerArray) {
3011       int FrameIndex = H.CatchObj.FrameIndex;
3012       if (FrameIndex != INT_MAX) {
3013         // Ensure alignment.
3014         unsigned Align = MFI.getObjectAlignment(FrameIndex);
3015         MinFixedObjOffset -= std::abs(MinFixedObjOffset) % Align;
3016         MinFixedObjOffset -= MFI.getObjectSize(FrameIndex);
3017         MFI.setObjectOffset(FrameIndex, MinFixedObjOffset);
3018       }
3019     }
3020   }
3021 
3022   // Ensure alignment.
3023   MinFixedObjOffset -= std::abs(MinFixedObjOffset) % 8;
3024   int64_t UnwindHelpOffset = MinFixedObjOffset - SlotSize;
3025   int UnwindHelpFI =
3026       MFI.CreateFixedObject(SlotSize, UnwindHelpOffset, /*Immutable=*/false);
3027   EHInfo.UnwindHelpFrameIdx = UnwindHelpFI;
3028 
3029   // Store -2 into UnwindHelp on function entry. We have to scan forwards past
3030   // other frame setup instructions.
3031   MachineBasicBlock &MBB = MF.front();
3032   auto MBBI = MBB.begin();
3033   while (MBBI != MBB.end() && MBBI->getFlag(MachineInstr::FrameSetup))
3034     ++MBBI;
3035 
3036   DebugLoc DL = MBB.findDebugLoc(MBBI);
3037   addFrameReference(BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64mi32)),
3038                     UnwindHelpFI)
3039       .addImm(-2);
3040 }
3041