1 //===-- X86FrameLowering.cpp - X86 Frame Information ----------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This file contains the X86 implementation of TargetFrameLowering class. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "X86FrameLowering.h" 15 #include "X86InstrBuilder.h" 16 #include "X86InstrInfo.h" 17 #include "X86MachineFunctionInfo.h" 18 #include "X86Subtarget.h" 19 #include "X86TargetMachine.h" 20 #include "llvm/ADT/SmallSet.h" 21 #include "llvm/CodeGen/MachineFrameInfo.h" 22 #include "llvm/CodeGen/MachineFunction.h" 23 #include "llvm/CodeGen/MachineInstrBuilder.h" 24 #include "llvm/CodeGen/MachineModuleInfo.h" 25 #include "llvm/CodeGen/MachineRegisterInfo.h" 26 #include "llvm/IR/DataLayout.h" 27 #include "llvm/IR/Function.h" 28 #include "llvm/MC/MCAsmInfo.h" 29 #include "llvm/MC/MCSymbol.h" 30 #include "llvm/Support/CommandLine.h" 31 #include "llvm/Target/TargetOptions.h" 32 33 using namespace llvm; 34 35 // FIXME: completely move here. 36 extern cl::opt<bool> ForceStackAlign; 37 38 bool X86FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const { 39 return !MF.getFrameInfo()->hasVarSizedObjects(); 40 } 41 42 /// hasFP - Return true if the specified function should have a dedicated frame 43 /// pointer register. This is true if the function has variable sized allocas 44 /// or if frame pointer elimination is disabled. 45 bool X86FrameLowering::hasFP(const MachineFunction &MF) const { 46 const MachineFrameInfo *MFI = MF.getFrameInfo(); 47 const MachineModuleInfo &MMI = MF.getMMI(); 48 const TargetRegisterInfo *RegInfo = TM.getRegisterInfo(); 49 50 return (MF.getTarget().Options.DisableFramePointerElim(MF) || 51 RegInfo->needsStackRealignment(MF) || 52 MFI->hasVarSizedObjects() || 53 MFI->isFrameAddressTaken() || 54 MF.getInfo<X86MachineFunctionInfo>()->getForceFramePointer() || 55 MMI.callsUnwindInit() || MMI.callsEHReturn()); 56 } 57 58 static unsigned getSUBriOpcode(unsigned is64Bit, int64_t Imm) { 59 if (is64Bit) { 60 if (isInt<8>(Imm)) 61 return X86::SUB64ri8; 62 return X86::SUB64ri32; 63 } else { 64 if (isInt<8>(Imm)) 65 return X86::SUB32ri8; 66 return X86::SUB32ri; 67 } 68 } 69 70 static unsigned getADDriOpcode(unsigned is64Bit, int64_t Imm) { 71 if (is64Bit) { 72 if (isInt<8>(Imm)) 73 return X86::ADD64ri8; 74 return X86::ADD64ri32; 75 } else { 76 if (isInt<8>(Imm)) 77 return X86::ADD32ri8; 78 return X86::ADD32ri; 79 } 80 } 81 82 static unsigned getLEArOpcode(unsigned is64Bit) { 83 return is64Bit ? X86::LEA64r : X86::LEA32r; 84 } 85 86 /// findDeadCallerSavedReg - Return a caller-saved register that isn't live 87 /// when it reaches the "return" instruction. We can then pop a stack object 88 /// to this register without worry about clobbering it. 89 static unsigned findDeadCallerSavedReg(MachineBasicBlock &MBB, 90 MachineBasicBlock::iterator &MBBI, 91 const TargetRegisterInfo &TRI, 92 bool Is64Bit) { 93 const MachineFunction *MF = MBB.getParent(); 94 const Function *F = MF->getFunction(); 95 if (!F || MF->getMMI().callsEHReturn()) 96 return 0; 97 98 static const uint16_t CallerSavedRegs32Bit[] = { 99 X86::EAX, X86::EDX, X86::ECX, 0 100 }; 101 102 static const uint16_t CallerSavedRegs64Bit[] = { 103 X86::RAX, X86::RDX, X86::RCX, X86::RSI, X86::RDI, 104 X86::R8, X86::R9, X86::R10, X86::R11, 0 105 }; 106 107 unsigned Opc = MBBI->getOpcode(); 108 switch (Opc) { 109 default: return 0; 110 case X86::RET: 111 case X86::RETI: 112 case X86::TCRETURNdi: 113 case X86::TCRETURNri: 114 case X86::TCRETURNmi: 115 case X86::TCRETURNdi64: 116 case X86::TCRETURNri64: 117 case X86::TCRETURNmi64: 118 case X86::EH_RETURN: 119 case X86::EH_RETURN64: { 120 SmallSet<uint16_t, 8> Uses; 121 for (unsigned i = 0, e = MBBI->getNumOperands(); i != e; ++i) { 122 MachineOperand &MO = MBBI->getOperand(i); 123 if (!MO.isReg() || MO.isDef()) 124 continue; 125 unsigned Reg = MO.getReg(); 126 if (!Reg) 127 continue; 128 for (MCRegAliasIterator AI(Reg, &TRI, true); AI.isValid(); ++AI) 129 Uses.insert(*AI); 130 } 131 132 const uint16_t *CS = Is64Bit ? CallerSavedRegs64Bit : CallerSavedRegs32Bit; 133 for (; *CS; ++CS) 134 if (!Uses.count(*CS)) 135 return *CS; 136 } 137 } 138 139 return 0; 140 } 141 142 143 /// emitSPUpdate - Emit a series of instructions to increment / decrement the 144 /// stack pointer by a constant value. 145 static 146 void emitSPUpdate(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI, 147 unsigned StackPtr, int64_t NumBytes, 148 bool Is64Bit, bool UseLEA, 149 const TargetInstrInfo &TII, const TargetRegisterInfo &TRI) { 150 bool isSub = NumBytes < 0; 151 uint64_t Offset = isSub ? -NumBytes : NumBytes; 152 unsigned Opc; 153 if (UseLEA) 154 Opc = getLEArOpcode(Is64Bit); 155 else 156 Opc = isSub 157 ? getSUBriOpcode(Is64Bit, Offset) 158 : getADDriOpcode(Is64Bit, Offset); 159 160 uint64_t Chunk = (1LL << 31) - 1; 161 DebugLoc DL = MBB.findDebugLoc(MBBI); 162 163 while (Offset) { 164 uint64_t ThisVal = (Offset > Chunk) ? Chunk : Offset; 165 if (ThisVal == (Is64Bit ? 8 : 4)) { 166 // Use push / pop instead. 167 unsigned Reg = isSub 168 ? (unsigned)(Is64Bit ? X86::RAX : X86::EAX) 169 : findDeadCallerSavedReg(MBB, MBBI, TRI, Is64Bit); 170 if (Reg) { 171 Opc = isSub 172 ? (Is64Bit ? X86::PUSH64r : X86::PUSH32r) 173 : (Is64Bit ? X86::POP64r : X86::POP32r); 174 MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc)) 175 .addReg(Reg, getDefRegState(!isSub) | getUndefRegState(isSub)); 176 if (isSub) 177 MI->setFlag(MachineInstr::FrameSetup); 178 Offset -= ThisVal; 179 continue; 180 } 181 } 182 183 MachineInstr *MI = NULL; 184 185 if (UseLEA) { 186 MI = addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr), 187 StackPtr, false, isSub ? -ThisVal : ThisVal); 188 } else { 189 MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr) 190 .addReg(StackPtr) 191 .addImm(ThisVal); 192 MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 193 } 194 195 if (isSub) 196 MI->setFlag(MachineInstr::FrameSetup); 197 198 Offset -= ThisVal; 199 } 200 } 201 202 /// mergeSPUpdatesUp - Merge two stack-manipulating instructions upper iterator. 203 static 204 void mergeSPUpdatesUp(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI, 205 unsigned StackPtr, uint64_t *NumBytes = NULL) { 206 if (MBBI == MBB.begin()) return; 207 208 MachineBasicBlock::iterator PI = prior(MBBI); 209 unsigned Opc = PI->getOpcode(); 210 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 || 211 Opc == X86::ADD32ri || Opc == X86::ADD32ri8 || 212 Opc == X86::LEA32r || Opc == X86::LEA64_32r) && 213 PI->getOperand(0).getReg() == StackPtr) { 214 if (NumBytes) 215 *NumBytes += PI->getOperand(2).getImm(); 216 MBB.erase(PI); 217 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 || 218 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) && 219 PI->getOperand(0).getReg() == StackPtr) { 220 if (NumBytes) 221 *NumBytes -= PI->getOperand(2).getImm(); 222 MBB.erase(PI); 223 } 224 } 225 226 /// mergeSPUpdatesDown - Merge two stack-manipulating instructions lower iterator. 227 static 228 void mergeSPUpdatesDown(MachineBasicBlock &MBB, 229 MachineBasicBlock::iterator &MBBI, 230 unsigned StackPtr, uint64_t *NumBytes = NULL) { 231 // FIXME: THIS ISN'T RUN!!! 232 return; 233 234 if (MBBI == MBB.end()) return; 235 236 MachineBasicBlock::iterator NI = llvm::next(MBBI); 237 if (NI == MBB.end()) return; 238 239 unsigned Opc = NI->getOpcode(); 240 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 || 241 Opc == X86::ADD32ri || Opc == X86::ADD32ri8) && 242 NI->getOperand(0).getReg() == StackPtr) { 243 if (NumBytes) 244 *NumBytes -= NI->getOperand(2).getImm(); 245 MBB.erase(NI); 246 MBBI = NI; 247 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 || 248 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) && 249 NI->getOperand(0).getReg() == StackPtr) { 250 if (NumBytes) 251 *NumBytes += NI->getOperand(2).getImm(); 252 MBB.erase(NI); 253 MBBI = NI; 254 } 255 } 256 257 /// mergeSPUpdates - Checks the instruction before/after the passed 258 /// instruction. If it is an ADD/SUB/LEA instruction it is deleted argument and the 259 /// stack adjustment is returned as a positive value for ADD/LEA and a negative for 260 /// SUB. 261 static int mergeSPUpdates(MachineBasicBlock &MBB, 262 MachineBasicBlock::iterator &MBBI, 263 unsigned StackPtr, 264 bool doMergeWithPrevious) { 265 if ((doMergeWithPrevious && MBBI == MBB.begin()) || 266 (!doMergeWithPrevious && MBBI == MBB.end())) 267 return 0; 268 269 MachineBasicBlock::iterator PI = doMergeWithPrevious ? prior(MBBI) : MBBI; 270 MachineBasicBlock::iterator NI = doMergeWithPrevious ? 0 : llvm::next(MBBI); 271 unsigned Opc = PI->getOpcode(); 272 int Offset = 0; 273 274 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 || 275 Opc == X86::ADD32ri || Opc == X86::ADD32ri8 || 276 Opc == X86::LEA32r || Opc == X86::LEA64_32r) && 277 PI->getOperand(0).getReg() == StackPtr){ 278 Offset += PI->getOperand(2).getImm(); 279 MBB.erase(PI); 280 if (!doMergeWithPrevious) MBBI = NI; 281 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 || 282 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) && 283 PI->getOperand(0).getReg() == StackPtr) { 284 Offset -= PI->getOperand(2).getImm(); 285 MBB.erase(PI); 286 if (!doMergeWithPrevious) MBBI = NI; 287 } 288 289 return Offset; 290 } 291 292 static bool isEAXLiveIn(MachineFunction &MF) { 293 for (MachineRegisterInfo::livein_iterator II = MF.getRegInfo().livein_begin(), 294 EE = MF.getRegInfo().livein_end(); II != EE; ++II) { 295 unsigned Reg = II->first; 296 297 if (Reg == X86::EAX || Reg == X86::AX || 298 Reg == X86::AH || Reg == X86::AL) 299 return true; 300 } 301 302 return false; 303 } 304 305 void X86FrameLowering::emitCalleeSavedFrameMoves(MachineFunction &MF, 306 MCSymbol *Label, 307 unsigned FramePtr) const { 308 MachineFrameInfo *MFI = MF.getFrameInfo(); 309 MachineModuleInfo &MMI = MF.getMMI(); 310 311 // Add callee saved registers to move list. 312 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo(); 313 if (CSI.empty()) return; 314 315 std::vector<MachineMove> &Moves = MMI.getFrameMoves(); 316 const X86RegisterInfo *RegInfo = TM.getRegisterInfo(); 317 bool HasFP = hasFP(MF); 318 319 // Calculate amount of bytes used for return address storing. 320 int stackGrowth = -RegInfo->getSlotSize(); 321 322 // FIXME: This is dirty hack. The code itself is pretty mess right now. 323 // It should be rewritten from scratch and generalized sometimes. 324 325 // Determine maximum offset (minimum due to stack growth). 326 int64_t MaxOffset = 0; 327 for (std::vector<CalleeSavedInfo>::const_iterator 328 I = CSI.begin(), E = CSI.end(); I != E; ++I) 329 MaxOffset = std::min(MaxOffset, 330 MFI->getObjectOffset(I->getFrameIdx())); 331 332 // Calculate offsets. 333 int64_t saveAreaOffset = (HasFP ? 3 : 2) * stackGrowth; 334 for (std::vector<CalleeSavedInfo>::const_iterator 335 I = CSI.begin(), E = CSI.end(); I != E; ++I) { 336 int64_t Offset = MFI->getObjectOffset(I->getFrameIdx()); 337 unsigned Reg = I->getReg(); 338 Offset = MaxOffset - Offset + saveAreaOffset; 339 340 // Don't output a new machine move if we're re-saving the frame 341 // pointer. This happens when the PrologEpilogInserter has inserted an extra 342 // "PUSH" of the frame pointer -- the "emitPrologue" method automatically 343 // generates one when frame pointers are used. If we generate a "machine 344 // move" for this extra "PUSH", the linker will lose track of the fact that 345 // the frame pointer should have the value of the first "PUSH" when it's 346 // trying to unwind. 347 // 348 // FIXME: This looks inelegant. It's possibly correct, but it's covering up 349 // another bug. I.e., one where we generate a prolog like this: 350 // 351 // pushl %ebp 352 // movl %esp, %ebp 353 // pushl %ebp 354 // pushl %esi 355 // ... 356 // 357 // The immediate re-push of EBP is unnecessary. At the least, it's an 358 // optimization bug. EBP can be used as a scratch register in certain 359 // cases, but probably not when we have a frame pointer. 360 if (HasFP && FramePtr == Reg) 361 continue; 362 363 MachineLocation CSDst(MachineLocation::VirtualFP, Offset); 364 MachineLocation CSSrc(Reg); 365 Moves.push_back(MachineMove(Label, CSDst, CSSrc)); 366 } 367 } 368 369 /// getCompactUnwindRegNum - Get the compact unwind number for a given 370 /// register. The number corresponds to the enum lists in 371 /// compact_unwind_encoding.h. 372 static int getCompactUnwindRegNum(const uint16_t *CURegs, unsigned Reg) { 373 for (int Idx = 1; *CURegs; ++CURegs, ++Idx) 374 if (*CURegs == Reg) 375 return Idx; 376 377 return -1; 378 } 379 380 // Number of registers that can be saved in a compact unwind encoding. 381 #define CU_NUM_SAVED_REGS 6 382 383 /// encodeCompactUnwindRegistersWithoutFrame - Create the permutation encoding 384 /// used with frameless stacks. It is passed the number of registers to be saved 385 /// and an array of the registers saved. 386 static uint32_t 387 encodeCompactUnwindRegistersWithoutFrame(unsigned SavedRegs[CU_NUM_SAVED_REGS], 388 unsigned RegCount, bool Is64Bit) { 389 // The saved registers are numbered from 1 to 6. In order to encode the order 390 // in which they were saved, we re-number them according to their place in the 391 // register order. The re-numbering is relative to the last re-numbered 392 // register. E.g., if we have registers {6, 2, 4, 5} saved in that order: 393 // 394 // Orig Re-Num 395 // ---- ------ 396 // 6 6 397 // 2 2 398 // 4 3 399 // 5 3 400 // 401 static const uint16_t CU32BitRegs[] = { 402 X86::EBX, X86::ECX, X86::EDX, X86::EDI, X86::ESI, X86::EBP, 0 403 }; 404 static const uint16_t CU64BitRegs[] = { 405 X86::RBX, X86::R12, X86::R13, X86::R14, X86::R15, X86::RBP, 0 406 }; 407 const uint16_t *CURegs = (Is64Bit ? CU64BitRegs : CU32BitRegs); 408 409 for (unsigned i = 0; i != CU_NUM_SAVED_REGS; ++i) { 410 int CUReg = getCompactUnwindRegNum(CURegs, SavedRegs[i]); 411 if (CUReg == -1) return ~0U; 412 SavedRegs[i] = CUReg; 413 } 414 415 // Reverse the list. 416 std::swap(SavedRegs[0], SavedRegs[5]); 417 std::swap(SavedRegs[1], SavedRegs[4]); 418 std::swap(SavedRegs[2], SavedRegs[3]); 419 420 uint32_t RenumRegs[CU_NUM_SAVED_REGS]; 421 for (unsigned i = CU_NUM_SAVED_REGS - RegCount; i < CU_NUM_SAVED_REGS; ++i) { 422 unsigned Countless = 0; 423 for (unsigned j = CU_NUM_SAVED_REGS - RegCount; j < i; ++j) 424 if (SavedRegs[j] < SavedRegs[i]) 425 ++Countless; 426 427 RenumRegs[i] = SavedRegs[i] - Countless - 1; 428 } 429 430 // Take the renumbered values and encode them into a 10-bit number. 431 uint32_t permutationEncoding = 0; 432 switch (RegCount) { 433 case 6: 434 permutationEncoding |= 120 * RenumRegs[0] + 24 * RenumRegs[1] 435 + 6 * RenumRegs[2] + 2 * RenumRegs[3] 436 + RenumRegs[4]; 437 break; 438 case 5: 439 permutationEncoding |= 120 * RenumRegs[1] + 24 * RenumRegs[2] 440 + 6 * RenumRegs[3] + 2 * RenumRegs[4] 441 + RenumRegs[5]; 442 break; 443 case 4: 444 permutationEncoding |= 60 * RenumRegs[2] + 12 * RenumRegs[3] 445 + 3 * RenumRegs[4] + RenumRegs[5]; 446 break; 447 case 3: 448 permutationEncoding |= 20 * RenumRegs[3] + 4 * RenumRegs[4] 449 + RenumRegs[5]; 450 break; 451 case 2: 452 permutationEncoding |= 5 * RenumRegs[4] + RenumRegs[5]; 453 break; 454 case 1: 455 permutationEncoding |= RenumRegs[5]; 456 break; 457 } 458 459 assert((permutationEncoding & 0x3FF) == permutationEncoding && 460 "Invalid compact register encoding!"); 461 return permutationEncoding; 462 } 463 464 /// encodeCompactUnwindRegistersWithFrame - Return the registers encoded for a 465 /// compact encoding with a frame pointer. 466 static uint32_t 467 encodeCompactUnwindRegistersWithFrame(unsigned SavedRegs[CU_NUM_SAVED_REGS], 468 bool Is64Bit) { 469 static const uint16_t CU32BitRegs[] = { 470 X86::EBX, X86::ECX, X86::EDX, X86::EDI, X86::ESI, X86::EBP, 0 471 }; 472 static const uint16_t CU64BitRegs[] = { 473 X86::RBX, X86::R12, X86::R13, X86::R14, X86::R15, X86::RBP, 0 474 }; 475 const uint16_t *CURegs = (Is64Bit ? CU64BitRegs : CU32BitRegs); 476 477 // Encode the registers in the order they were saved, 3-bits per register. The 478 // registers are numbered from 1 to CU_NUM_SAVED_REGS. 479 uint32_t RegEnc = 0; 480 for (int I = CU_NUM_SAVED_REGS - 1, Idx = 0; I != -1; --I) { 481 unsigned Reg = SavedRegs[I]; 482 if (Reg == 0) continue; 483 484 int CURegNum = getCompactUnwindRegNum(CURegs, Reg); 485 if (CURegNum == -1) return ~0U; 486 487 // Encode the 3-bit register number in order, skipping over 3-bits for each 488 // register. 489 RegEnc |= (CURegNum & 0x7) << (Idx++ * 3); 490 } 491 492 assert((RegEnc & 0x3FFFF) == RegEnc && "Invalid compact register encoding!"); 493 return RegEnc; 494 } 495 496 uint32_t X86FrameLowering::getCompactUnwindEncoding(MachineFunction &MF) const { 497 const X86RegisterInfo *RegInfo = TM.getRegisterInfo(); 498 unsigned FramePtr = RegInfo->getFrameRegister(MF); 499 unsigned StackPtr = RegInfo->getStackRegister(); 500 501 bool Is64Bit = STI.is64Bit(); 502 bool HasFP = hasFP(MF); 503 504 unsigned SavedRegs[CU_NUM_SAVED_REGS] = { 0, 0, 0, 0, 0, 0 }; 505 unsigned SavedRegIdx = 0; 506 507 unsigned OffsetSize = (Is64Bit ? 8 : 4); 508 509 unsigned PushInstr = (Is64Bit ? X86::PUSH64r : X86::PUSH32r); 510 unsigned PushInstrSize = 1; 511 unsigned MoveInstr = (Is64Bit ? X86::MOV64rr : X86::MOV32rr); 512 unsigned MoveInstrSize = (Is64Bit ? 3 : 2); 513 unsigned SubtractInstrIdx = (Is64Bit ? 3 : 2); 514 515 unsigned StackDivide = (Is64Bit ? 8 : 4); 516 517 unsigned InstrOffset = 0; 518 unsigned StackAdjust = 0; 519 unsigned StackSize = 0; 520 521 MachineBasicBlock &MBB = MF.front(); // Prologue is in entry BB. 522 bool ExpectEnd = false; 523 for (MachineBasicBlock::iterator 524 MBBI = MBB.begin(), MBBE = MBB.end(); MBBI != MBBE; ++MBBI) { 525 MachineInstr &MI = *MBBI; 526 unsigned Opc = MI.getOpcode(); 527 if (Opc == X86::PROLOG_LABEL) continue; 528 if (!MI.getFlag(MachineInstr::FrameSetup)) break; 529 530 // We don't exect any more prolog instructions. 531 if (ExpectEnd) return 0; 532 533 if (Opc == PushInstr) { 534 // If there are too many saved registers, we cannot use compact encoding. 535 if (SavedRegIdx >= CU_NUM_SAVED_REGS) return 0; 536 537 SavedRegs[SavedRegIdx++] = MI.getOperand(0).getReg(); 538 StackAdjust += OffsetSize; 539 InstrOffset += PushInstrSize; 540 } else if (Opc == MoveInstr) { 541 unsigned SrcReg = MI.getOperand(1).getReg(); 542 unsigned DstReg = MI.getOperand(0).getReg(); 543 544 if (DstReg != FramePtr || SrcReg != StackPtr) 545 return 0; 546 547 StackAdjust = 0; 548 memset(SavedRegs, 0, sizeof(SavedRegs)); 549 SavedRegIdx = 0; 550 InstrOffset += MoveInstrSize; 551 } else if (Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 || 552 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) { 553 if (StackSize) 554 // We already have a stack size. 555 return 0; 556 557 if (!MI.getOperand(0).isReg() || 558 MI.getOperand(0).getReg() != MI.getOperand(1).getReg() || 559 MI.getOperand(0).getReg() != StackPtr || !MI.getOperand(2).isImm()) 560 // We need this to be a stack adjustment pointer. Something like: 561 // 562 // %RSP<def> = SUB64ri8 %RSP, 48 563 return 0; 564 565 StackSize = MI.getOperand(2).getImm() / StackDivide; 566 SubtractInstrIdx += InstrOffset; 567 ExpectEnd = true; 568 } 569 } 570 571 // Encode that we are using EBP/RBP as the frame pointer. 572 uint32_t CompactUnwindEncoding = 0; 573 StackAdjust /= StackDivide; 574 if (HasFP) { 575 if ((StackAdjust & 0xFF) != StackAdjust) 576 // Offset was too big for compact encoding. 577 return 0; 578 579 // Get the encoding of the saved registers when we have a frame pointer. 580 uint32_t RegEnc = encodeCompactUnwindRegistersWithFrame(SavedRegs, Is64Bit); 581 if (RegEnc == ~0U) return 0; 582 583 CompactUnwindEncoding |= 0x01000000; 584 CompactUnwindEncoding |= (StackAdjust & 0xFF) << 16; 585 CompactUnwindEncoding |= RegEnc & 0x7FFF; 586 } else { 587 ++StackAdjust; 588 uint32_t TotalStackSize = StackAdjust + StackSize; 589 if ((TotalStackSize & 0xFF) == TotalStackSize) { 590 // Frameless stack with a small stack size. 591 CompactUnwindEncoding |= 0x02000000; 592 593 // Encode the stack size. 594 CompactUnwindEncoding |= (TotalStackSize & 0xFF) << 16; 595 } else { 596 if ((StackAdjust & 0x7) != StackAdjust) 597 // The extra stack adjustments are too big for us to handle. 598 return 0; 599 600 // Frameless stack with an offset too large for us to encode compactly. 601 CompactUnwindEncoding |= 0x03000000; 602 603 // Encode the offset to the nnnnnn value in the 'subl $nnnnnn, ESP' 604 // instruction. 605 CompactUnwindEncoding |= (SubtractInstrIdx & 0xFF) << 16; 606 607 // Encode any extra stack stack adjustments (done via push instructions). 608 CompactUnwindEncoding |= (StackAdjust & 0x7) << 13; 609 } 610 611 // Encode the number of registers saved. 612 CompactUnwindEncoding |= (SavedRegIdx & 0x7) << 10; 613 614 // Get the encoding of the saved registers when we don't have a frame 615 // pointer. 616 uint32_t RegEnc = 617 encodeCompactUnwindRegistersWithoutFrame(SavedRegs, SavedRegIdx, 618 Is64Bit); 619 if (RegEnc == ~0U) return 0; 620 621 // Encode the register encoding. 622 CompactUnwindEncoding |= RegEnc & 0x3FF; 623 } 624 625 return CompactUnwindEncoding; 626 } 627 628 /// usesTheStack - This function checks if any of the users of EFLAGS 629 /// copies the EFLAGS. We know that the code that lowers COPY of EFLAGS has 630 /// to use the stack, and if we don't adjust the stack we clobber the first 631 /// frame index. 632 /// See X86InstrInfo::copyPhysReg. 633 static bool usesTheStack(MachineFunction &MF) { 634 MachineRegisterInfo &MRI = MF.getRegInfo(); 635 636 for (MachineRegisterInfo::reg_iterator ri = MRI.reg_begin(X86::EFLAGS), 637 re = MRI.reg_end(); ri != re; ++ri) 638 if (ri->isCopy()) 639 return true; 640 641 return false; 642 } 643 644 /// emitPrologue - Push callee-saved registers onto the stack, which 645 /// automatically adjust the stack pointer. Adjust the stack pointer to allocate 646 /// space for local variables. Also emit labels used by the exception handler to 647 /// generate the exception handling frames. 648 void X86FrameLowering::emitPrologue(MachineFunction &MF) const { 649 MachineBasicBlock &MBB = MF.front(); // Prologue goes in entry BB. 650 MachineBasicBlock::iterator MBBI = MBB.begin(); 651 MachineFrameInfo *MFI = MF.getFrameInfo(); 652 const Function *Fn = MF.getFunction(); 653 const X86RegisterInfo *RegInfo = TM.getRegisterInfo(); 654 const X86InstrInfo &TII = *TM.getInstrInfo(); 655 MachineModuleInfo &MMI = MF.getMMI(); 656 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 657 bool needsFrameMoves = MMI.hasDebugInfo() || 658 Fn->needsUnwindTableEntry(); 659 uint64_t MaxAlign = MFI->getMaxAlignment(); // Desired stack alignment. 660 uint64_t StackSize = MFI->getStackSize(); // Number of bytes to allocate. 661 bool HasFP = hasFP(MF); 662 bool Is64Bit = STI.is64Bit(); 663 bool IsWin64 = STI.isTargetWin64(); 664 bool UseLEA = STI.useLeaForSP(); 665 unsigned StackAlign = getStackAlignment(); 666 unsigned SlotSize = RegInfo->getSlotSize(); 667 unsigned FramePtr = RegInfo->getFrameRegister(MF); 668 unsigned StackPtr = RegInfo->getStackRegister(); 669 unsigned BasePtr = RegInfo->getBaseRegister(); 670 DebugLoc DL; 671 672 // If we're forcing a stack realignment we can't rely on just the frame 673 // info, we need to know the ABI stack alignment as well in case we 674 // have a call out. Otherwise just make sure we have some alignment - we'll 675 // go with the minimum SlotSize. 676 if (ForceStackAlign) { 677 if (MFI->hasCalls()) 678 MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign; 679 else if (MaxAlign < SlotSize) 680 MaxAlign = SlotSize; 681 } 682 683 // Add RETADDR move area to callee saved frame size. 684 int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta(); 685 if (TailCallReturnAddrDelta < 0) 686 X86FI->setCalleeSavedFrameSize( 687 X86FI->getCalleeSavedFrameSize() - TailCallReturnAddrDelta); 688 689 // If this is x86-64 and the Red Zone is not disabled, if we are a leaf 690 // function, and use up to 128 bytes of stack space, don't have a frame 691 // pointer, calls, or dynamic alloca then we do not need to adjust the 692 // stack pointer (we fit in the Red Zone). We also check that we don't 693 // push and pop from the stack. 694 if (Is64Bit && !Fn->getAttributes().hasAttribute(AttributeSet::FunctionIndex, 695 Attribute::NoRedZone) && 696 !RegInfo->needsStackRealignment(MF) && 697 !MFI->hasVarSizedObjects() && // No dynamic alloca. 698 !MFI->adjustsStack() && // No calls. 699 !IsWin64 && // Win64 has no Red Zone 700 !usesTheStack(MF) && // Don't push and pop. 701 !MF.getTarget().Options.EnableSegmentedStacks) { // Regular stack 702 uint64_t MinSize = X86FI->getCalleeSavedFrameSize(); 703 if (HasFP) MinSize += SlotSize; 704 StackSize = std::max(MinSize, StackSize > 128 ? StackSize - 128 : 0); 705 MFI->setStackSize(StackSize); 706 } 707 708 // Insert stack pointer adjustment for later moving of return addr. Only 709 // applies to tail call optimized functions where the callee argument stack 710 // size is bigger than the callers. 711 if (TailCallReturnAddrDelta < 0) { 712 MachineInstr *MI = 713 BuildMI(MBB, MBBI, DL, 714 TII.get(getSUBriOpcode(Is64Bit, -TailCallReturnAddrDelta)), 715 StackPtr) 716 .addReg(StackPtr) 717 .addImm(-TailCallReturnAddrDelta) 718 .setMIFlag(MachineInstr::FrameSetup); 719 MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead. 720 } 721 722 // Mapping for machine moves: 723 // 724 // DST: VirtualFP AND 725 // SRC: VirtualFP => DW_CFA_def_cfa_offset 726 // ELSE => DW_CFA_def_cfa 727 // 728 // SRC: VirtualFP AND 729 // DST: Register => DW_CFA_def_cfa_register 730 // 731 // ELSE 732 // OFFSET < 0 => DW_CFA_offset_extended_sf 733 // REG < 64 => DW_CFA_offset + Reg 734 // ELSE => DW_CFA_offset_extended 735 736 std::vector<MachineMove> &Moves = MMI.getFrameMoves(); 737 uint64_t NumBytes = 0; 738 int stackGrowth = -SlotSize; 739 740 if (HasFP) { 741 // Calculate required stack adjustment. 742 uint64_t FrameSize = StackSize - SlotSize; 743 if (RegInfo->needsStackRealignment(MF)) { 744 // Callee-saved registers are pushed on stack before the stack 745 // is realigned. 746 FrameSize -= X86FI->getCalleeSavedFrameSize(); 747 NumBytes = (FrameSize + MaxAlign - 1) / MaxAlign * MaxAlign; 748 } else { 749 NumBytes = FrameSize - X86FI->getCalleeSavedFrameSize(); 750 } 751 752 // Get the offset of the stack slot for the EBP register, which is 753 // guaranteed to be the last slot by processFunctionBeforeFrameFinalized. 754 // Update the frame offset adjustment. 755 MFI->setOffsetAdjustment(-NumBytes); 756 757 // Save EBP/RBP into the appropriate stack slot. 758 BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::PUSH64r : X86::PUSH32r)) 759 .addReg(FramePtr, RegState::Kill) 760 .setMIFlag(MachineInstr::FrameSetup); 761 762 if (needsFrameMoves) { 763 // Mark the place where EBP/RBP was saved. 764 MCSymbol *FrameLabel = MMI.getContext().CreateTempSymbol(); 765 BuildMI(MBB, MBBI, DL, TII.get(X86::PROLOG_LABEL)) 766 .addSym(FrameLabel); 767 768 // Define the current CFA rule to use the provided offset. 769 if (StackSize) { 770 MachineLocation SPDst(MachineLocation::VirtualFP); 771 MachineLocation SPSrc(MachineLocation::VirtualFP, 2 * stackGrowth); 772 Moves.push_back(MachineMove(FrameLabel, SPDst, SPSrc)); 773 } else { 774 MachineLocation SPDst(StackPtr); 775 MachineLocation SPSrc(StackPtr, stackGrowth); 776 Moves.push_back(MachineMove(FrameLabel, SPDst, SPSrc)); 777 } 778 779 // Change the rule for the FramePtr to be an "offset" rule. 780 MachineLocation FPDst(MachineLocation::VirtualFP, 2 * stackGrowth); 781 MachineLocation FPSrc(FramePtr); 782 Moves.push_back(MachineMove(FrameLabel, FPDst, FPSrc)); 783 } 784 785 // Update EBP with the new base value. 786 BuildMI(MBB, MBBI, DL, 787 TII.get(Is64Bit ? X86::MOV64rr : X86::MOV32rr), FramePtr) 788 .addReg(StackPtr) 789 .setMIFlag(MachineInstr::FrameSetup); 790 791 if (needsFrameMoves) { 792 // Mark effective beginning of when frame pointer becomes valid. 793 MCSymbol *FrameLabel = MMI.getContext().CreateTempSymbol(); 794 BuildMI(MBB, MBBI, DL, TII.get(X86::PROLOG_LABEL)) 795 .addSym(FrameLabel); 796 797 // Define the current CFA to use the EBP/RBP register. 798 MachineLocation FPDst(FramePtr); 799 MachineLocation FPSrc(MachineLocation::VirtualFP); 800 Moves.push_back(MachineMove(FrameLabel, FPDst, FPSrc)); 801 } 802 803 // Mark the FramePtr as live-in in every block except the entry. 804 for (MachineFunction::iterator I = llvm::next(MF.begin()), E = MF.end(); 805 I != E; ++I) 806 I->addLiveIn(FramePtr); 807 } else { 808 NumBytes = StackSize - X86FI->getCalleeSavedFrameSize(); 809 } 810 811 // Skip the callee-saved push instructions. 812 bool PushedRegs = false; 813 int StackOffset = 2 * stackGrowth; 814 815 while (MBBI != MBB.end() && 816 (MBBI->getOpcode() == X86::PUSH32r || 817 MBBI->getOpcode() == X86::PUSH64r)) { 818 PushedRegs = true; 819 MBBI->setFlag(MachineInstr::FrameSetup); 820 ++MBBI; 821 822 if (!HasFP && needsFrameMoves) { 823 // Mark callee-saved push instruction. 824 MCSymbol *Label = MMI.getContext().CreateTempSymbol(); 825 BuildMI(MBB, MBBI, DL, TII.get(X86::PROLOG_LABEL)).addSym(Label); 826 827 // Define the current CFA rule to use the provided offset. 828 unsigned Ptr = StackSize ? MachineLocation::VirtualFP : StackPtr; 829 MachineLocation SPDst(Ptr); 830 MachineLocation SPSrc(Ptr, StackOffset); 831 Moves.push_back(MachineMove(Label, SPDst, SPSrc)); 832 StackOffset += stackGrowth; 833 } 834 } 835 836 // Realign stack after we pushed callee-saved registers (so that we'll be 837 // able to calculate their offsets from the frame pointer). 838 839 // NOTE: We push the registers before realigning the stack, so 840 // vector callee-saved (xmm) registers may be saved w/o proper 841 // alignment in this way. However, currently these regs are saved in 842 // stack slots (see X86FrameLowering::spillCalleeSavedRegisters()), so 843 // this shouldn't be a problem. 844 if (RegInfo->needsStackRealignment(MF)) { 845 assert(HasFP && "There should be a frame pointer if stack is realigned."); 846 MachineInstr *MI = 847 BuildMI(MBB, MBBI, DL, 848 TII.get(Is64Bit ? X86::AND64ri32 : X86::AND32ri), StackPtr) 849 .addReg(StackPtr) 850 .addImm(-MaxAlign) 851 .setMIFlag(MachineInstr::FrameSetup); 852 853 // The EFLAGS implicit def is dead. 854 MI->getOperand(3).setIsDead(); 855 } 856 857 // If there is an SUB32ri of ESP immediately before this instruction, merge 858 // the two. This can be the case when tail call elimination is enabled and 859 // the callee has more arguments then the caller. 860 NumBytes -= mergeSPUpdates(MBB, MBBI, StackPtr, true); 861 862 // If there is an ADD32ri or SUB32ri of ESP immediately after this 863 // instruction, merge the two instructions. 864 mergeSPUpdatesDown(MBB, MBBI, StackPtr, &NumBytes); 865 866 // Adjust stack pointer: ESP -= numbytes. 867 868 // Windows and cygwin/mingw require a prologue helper routine when allocating 869 // more than 4K bytes on the stack. Windows uses __chkstk and cygwin/mingw 870 // uses __alloca. __alloca and the 32-bit version of __chkstk will probe the 871 // stack and adjust the stack pointer in one go. The 64-bit version of 872 // __chkstk is only responsible for probing the stack. The 64-bit prologue is 873 // responsible for adjusting the stack pointer. Touching the stack at 4K 874 // increments is necessary to ensure that the guard pages used by the OS 875 // virtual memory manager are allocated in correct sequence. 876 if (NumBytes >= 4096 && STI.isTargetCOFF() && !STI.isTargetEnvMacho()) { 877 const char *StackProbeSymbol; 878 bool isSPUpdateNeeded = false; 879 880 if (Is64Bit) { 881 if (STI.isTargetCygMing()) 882 StackProbeSymbol = "___chkstk"; 883 else { 884 StackProbeSymbol = "__chkstk"; 885 isSPUpdateNeeded = true; 886 } 887 } else if (STI.isTargetCygMing()) 888 StackProbeSymbol = "_alloca"; 889 else 890 StackProbeSymbol = "_chkstk"; 891 892 // Check whether EAX is livein for this function. 893 bool isEAXAlive = isEAXLiveIn(MF); 894 895 if (isEAXAlive) { 896 // Sanity check that EAX is not livein for this function. 897 // It should not be, so throw an assert. 898 assert(!Is64Bit && "EAX is livein in x64 case!"); 899 900 // Save EAX 901 BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH32r)) 902 .addReg(X86::EAX, RegState::Kill) 903 .setMIFlag(MachineInstr::FrameSetup); 904 } 905 906 if (Is64Bit) { 907 // Handle the 64-bit Windows ABI case where we need to call __chkstk. 908 // Function prologue is responsible for adjusting the stack pointer. 909 BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::RAX) 910 .addImm(NumBytes) 911 .setMIFlag(MachineInstr::FrameSetup); 912 } else { 913 // Allocate NumBytes-4 bytes on stack in case of isEAXAlive. 914 // We'll also use 4 already allocated bytes for EAX. 915 BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX) 916 .addImm(isEAXAlive ? NumBytes - 4 : NumBytes) 917 .setMIFlag(MachineInstr::FrameSetup); 918 } 919 920 BuildMI(MBB, MBBI, DL, 921 TII.get(Is64Bit ? X86::W64ALLOCA : X86::CALLpcrel32)) 922 .addExternalSymbol(StackProbeSymbol) 923 .addReg(StackPtr, RegState::Define | RegState::Implicit) 924 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit) 925 .setMIFlag(MachineInstr::FrameSetup); 926 927 // MSVC x64's __chkstk needs to adjust %rsp. 928 // FIXME: %rax preserves the offset and should be available. 929 if (isSPUpdateNeeded) 930 emitSPUpdate(MBB, MBBI, StackPtr, -(int64_t)NumBytes, Is64Bit, 931 UseLEA, TII, *RegInfo); 932 933 if (isEAXAlive) { 934 // Restore EAX 935 MachineInstr *MI = addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV32rm), 936 X86::EAX), 937 StackPtr, false, NumBytes - 4); 938 MI->setFlag(MachineInstr::FrameSetup); 939 MBB.insert(MBBI, MI); 940 } 941 } else if (NumBytes) 942 emitSPUpdate(MBB, MBBI, StackPtr, -(int64_t)NumBytes, Is64Bit, 943 UseLEA, TII, *RegInfo); 944 945 // If we need a base pointer, set it up here. It's whatever the value 946 // of the stack pointer is at this point. Any variable size objects 947 // will be allocated after this, so we can still use the base pointer 948 // to reference locals. 949 if (RegInfo->hasBasePointer(MF)) { 950 // Update the frame pointer with the current stack pointer. 951 unsigned Opc = Is64Bit ? X86::MOV64rr : X86::MOV32rr; 952 BuildMI(MBB, MBBI, DL, TII.get(Opc), BasePtr) 953 .addReg(StackPtr) 954 .setMIFlag(MachineInstr::FrameSetup); 955 } 956 957 if (( (!HasFP && NumBytes) || PushedRegs) && needsFrameMoves) { 958 // Mark end of stack pointer adjustment. 959 MCSymbol *Label = MMI.getContext().CreateTempSymbol(); 960 BuildMI(MBB, MBBI, DL, TII.get(X86::PROLOG_LABEL)) 961 .addSym(Label); 962 963 if (!HasFP && NumBytes) { 964 // Define the current CFA rule to use the provided offset. 965 if (StackSize) { 966 MachineLocation SPDst(MachineLocation::VirtualFP); 967 MachineLocation SPSrc(MachineLocation::VirtualFP, 968 -StackSize + stackGrowth); 969 Moves.push_back(MachineMove(Label, SPDst, SPSrc)); 970 } else { 971 MachineLocation SPDst(StackPtr); 972 MachineLocation SPSrc(StackPtr, stackGrowth); 973 Moves.push_back(MachineMove(Label, SPDst, SPSrc)); 974 } 975 } 976 977 // Emit DWARF info specifying the offsets of the callee-saved registers. 978 if (PushedRegs) 979 emitCalleeSavedFrameMoves(MF, Label, HasFP ? FramePtr : StackPtr); 980 } 981 982 // Darwin 10.7 and greater has support for compact unwind encoding. 983 if (STI.getTargetTriple().isMacOSX() && 984 !STI.getTargetTriple().isMacOSXVersionLT(10, 7)) 985 MMI.setCompactUnwindEncoding(getCompactUnwindEncoding(MF)); 986 } 987 988 void X86FrameLowering::emitEpilogue(MachineFunction &MF, 989 MachineBasicBlock &MBB) const { 990 const MachineFrameInfo *MFI = MF.getFrameInfo(); 991 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 992 const X86RegisterInfo *RegInfo = TM.getRegisterInfo(); 993 const X86InstrInfo &TII = *TM.getInstrInfo(); 994 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); 995 assert(MBBI != MBB.end() && "Returning block has no instructions"); 996 unsigned RetOpcode = MBBI->getOpcode(); 997 DebugLoc DL = MBBI->getDebugLoc(); 998 bool Is64Bit = STI.is64Bit(); 999 bool UseLEA = STI.useLeaForSP(); 1000 unsigned StackAlign = getStackAlignment(); 1001 unsigned SlotSize = RegInfo->getSlotSize(); 1002 unsigned FramePtr = RegInfo->getFrameRegister(MF); 1003 unsigned StackPtr = RegInfo->getStackRegister(); 1004 1005 switch (RetOpcode) { 1006 default: 1007 llvm_unreachable("Can only insert epilog into returning blocks"); 1008 case X86::RET: 1009 case X86::RETI: 1010 case X86::TCRETURNdi: 1011 case X86::TCRETURNri: 1012 case X86::TCRETURNmi: 1013 case X86::TCRETURNdi64: 1014 case X86::TCRETURNri64: 1015 case X86::TCRETURNmi64: 1016 case X86::EH_RETURN: 1017 case X86::EH_RETURN64: 1018 break; // These are ok 1019 } 1020 1021 // Get the number of bytes to allocate from the FrameInfo. 1022 uint64_t StackSize = MFI->getStackSize(); 1023 uint64_t MaxAlign = MFI->getMaxAlignment(); 1024 unsigned CSSize = X86FI->getCalleeSavedFrameSize(); 1025 uint64_t NumBytes = 0; 1026 1027 // If we're forcing a stack realignment we can't rely on just the frame 1028 // info, we need to know the ABI stack alignment as well in case we 1029 // have a call out. Otherwise just make sure we have some alignment - we'll 1030 // go with the minimum. 1031 if (ForceStackAlign) { 1032 if (MFI->hasCalls()) 1033 MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign; 1034 else 1035 MaxAlign = MaxAlign ? MaxAlign : 4; 1036 } 1037 1038 if (hasFP(MF)) { 1039 // Calculate required stack adjustment. 1040 uint64_t FrameSize = StackSize - SlotSize; 1041 if (RegInfo->needsStackRealignment(MF)) { 1042 // Callee-saved registers were pushed on stack before the stack 1043 // was realigned. 1044 FrameSize -= CSSize; 1045 NumBytes = (FrameSize + MaxAlign - 1) / MaxAlign * MaxAlign; 1046 } else { 1047 NumBytes = FrameSize - CSSize; 1048 } 1049 1050 // Pop EBP. 1051 BuildMI(MBB, MBBI, DL, 1052 TII.get(Is64Bit ? X86::POP64r : X86::POP32r), FramePtr); 1053 } else { 1054 NumBytes = StackSize - CSSize; 1055 } 1056 1057 // Skip the callee-saved pop instructions. 1058 while (MBBI != MBB.begin()) { 1059 MachineBasicBlock::iterator PI = prior(MBBI); 1060 unsigned Opc = PI->getOpcode(); 1061 1062 if (Opc != X86::POP32r && Opc != X86::POP64r && Opc != X86::DBG_VALUE && 1063 !PI->isTerminator()) 1064 break; 1065 1066 --MBBI; 1067 } 1068 MachineBasicBlock::iterator FirstCSPop = MBBI; 1069 1070 DL = MBBI->getDebugLoc(); 1071 1072 // If there is an ADD32ri or SUB32ri of ESP immediately before this 1073 // instruction, merge the two instructions. 1074 if (NumBytes || MFI->hasVarSizedObjects()) 1075 mergeSPUpdatesUp(MBB, MBBI, StackPtr, &NumBytes); 1076 1077 // If dynamic alloca is used, then reset esp to point to the last callee-saved 1078 // slot before popping them off! Same applies for the case, when stack was 1079 // realigned. 1080 if (RegInfo->needsStackRealignment(MF) || MFI->hasVarSizedObjects()) { 1081 if (RegInfo->needsStackRealignment(MF)) 1082 MBBI = FirstCSPop; 1083 if (CSSize != 0) { 1084 unsigned Opc = getLEArOpcode(Is64Bit); 1085 addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr), 1086 FramePtr, false, -CSSize); 1087 } else { 1088 unsigned Opc = (Is64Bit ? X86::MOV64rr : X86::MOV32rr); 1089 BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr) 1090 .addReg(FramePtr); 1091 } 1092 } else if (NumBytes) { 1093 // Adjust stack pointer back: ESP += numbytes. 1094 emitSPUpdate(MBB, MBBI, StackPtr, NumBytes, Is64Bit, UseLEA, TII, *RegInfo); 1095 } 1096 1097 // We're returning from function via eh_return. 1098 if (RetOpcode == X86::EH_RETURN || RetOpcode == X86::EH_RETURN64) { 1099 MBBI = MBB.getLastNonDebugInstr(); 1100 MachineOperand &DestAddr = MBBI->getOperand(0); 1101 assert(DestAddr.isReg() && "Offset should be in register!"); 1102 BuildMI(MBB, MBBI, DL, 1103 TII.get(Is64Bit ? X86::MOV64rr : X86::MOV32rr), 1104 StackPtr).addReg(DestAddr.getReg()); 1105 } else if (RetOpcode == X86::TCRETURNri || RetOpcode == X86::TCRETURNdi || 1106 RetOpcode == X86::TCRETURNmi || 1107 RetOpcode == X86::TCRETURNri64 || RetOpcode == X86::TCRETURNdi64 || 1108 RetOpcode == X86::TCRETURNmi64) { 1109 bool isMem = RetOpcode == X86::TCRETURNmi || RetOpcode == X86::TCRETURNmi64; 1110 // Tail call return: adjust the stack pointer and jump to callee. 1111 MBBI = MBB.getLastNonDebugInstr(); 1112 MachineOperand &JumpTarget = MBBI->getOperand(0); 1113 MachineOperand &StackAdjust = MBBI->getOperand(isMem ? 5 : 1); 1114 assert(StackAdjust.isImm() && "Expecting immediate value."); 1115 1116 // Adjust stack pointer. 1117 int StackAdj = StackAdjust.getImm(); 1118 int MaxTCDelta = X86FI->getTCReturnAddrDelta(); 1119 int Offset = 0; 1120 assert(MaxTCDelta <= 0 && "MaxTCDelta should never be positive"); 1121 1122 // Incoporate the retaddr area. 1123 Offset = StackAdj-MaxTCDelta; 1124 assert(Offset >= 0 && "Offset should never be negative"); 1125 1126 if (Offset) { 1127 // Check for possible merge with preceding ADD instruction. 1128 Offset += mergeSPUpdates(MBB, MBBI, StackPtr, true); 1129 emitSPUpdate(MBB, MBBI, StackPtr, Offset, Is64Bit, UseLEA, TII, *RegInfo); 1130 } 1131 1132 // Jump to label or value in register. 1133 if (RetOpcode == X86::TCRETURNdi || RetOpcode == X86::TCRETURNdi64) { 1134 MachineInstrBuilder MIB = 1135 BuildMI(MBB, MBBI, DL, TII.get((RetOpcode == X86::TCRETURNdi) 1136 ? X86::TAILJMPd : X86::TAILJMPd64)); 1137 if (JumpTarget.isGlobal()) 1138 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(), 1139 JumpTarget.getTargetFlags()); 1140 else { 1141 assert(JumpTarget.isSymbol()); 1142 MIB.addExternalSymbol(JumpTarget.getSymbolName(), 1143 JumpTarget.getTargetFlags()); 1144 } 1145 } else if (RetOpcode == X86::TCRETURNmi || RetOpcode == X86::TCRETURNmi64) { 1146 MachineInstrBuilder MIB = 1147 BuildMI(MBB, MBBI, DL, TII.get((RetOpcode == X86::TCRETURNmi) 1148 ? X86::TAILJMPm : X86::TAILJMPm64)); 1149 for (unsigned i = 0; i != 5; ++i) 1150 MIB.addOperand(MBBI->getOperand(i)); 1151 } else if (RetOpcode == X86::TCRETURNri64) { 1152 BuildMI(MBB, MBBI, DL, TII.get(X86::TAILJMPr64)). 1153 addReg(JumpTarget.getReg(), RegState::Kill); 1154 } else { 1155 BuildMI(MBB, MBBI, DL, TII.get(X86::TAILJMPr)). 1156 addReg(JumpTarget.getReg(), RegState::Kill); 1157 } 1158 1159 MachineInstr *NewMI = prior(MBBI); 1160 NewMI->copyImplicitOps(MF, MBBI); 1161 1162 // Delete the pseudo instruction TCRETURN. 1163 MBB.erase(MBBI); 1164 } else if ((RetOpcode == X86::RET || RetOpcode == X86::RETI) && 1165 (X86FI->getTCReturnAddrDelta() < 0)) { 1166 // Add the return addr area delta back since we are not tail calling. 1167 int delta = -1*X86FI->getTCReturnAddrDelta(); 1168 MBBI = MBB.getLastNonDebugInstr(); 1169 1170 // Check for possible merge with preceding ADD instruction. 1171 delta += mergeSPUpdates(MBB, MBBI, StackPtr, true); 1172 emitSPUpdate(MBB, MBBI, StackPtr, delta, Is64Bit, UseLEA, TII, *RegInfo); 1173 } 1174 } 1175 1176 int X86FrameLowering::getFrameIndexOffset(const MachineFunction &MF, int FI) const { 1177 const X86RegisterInfo *RegInfo = 1178 static_cast<const X86RegisterInfo*>(MF.getTarget().getRegisterInfo()); 1179 const MachineFrameInfo *MFI = MF.getFrameInfo(); 1180 int Offset = MFI->getObjectOffset(FI) - getOffsetOfLocalArea(); 1181 uint64_t StackSize = MFI->getStackSize(); 1182 1183 if (RegInfo->hasBasePointer(MF)) { 1184 assert (hasFP(MF) && "VLAs and dynamic stack realign, but no FP?!"); 1185 if (FI < 0) { 1186 // Skip the saved EBP. 1187 return Offset + RegInfo->getSlotSize(); 1188 } else { 1189 assert((-(Offset + StackSize)) % MFI->getObjectAlignment(FI) == 0); 1190 return Offset + StackSize; 1191 } 1192 } else if (RegInfo->needsStackRealignment(MF)) { 1193 if (FI < 0) { 1194 // Skip the saved EBP. 1195 return Offset + RegInfo->getSlotSize(); 1196 } else { 1197 assert((-(Offset + StackSize)) % MFI->getObjectAlignment(FI) == 0); 1198 return Offset + StackSize; 1199 } 1200 // FIXME: Support tail calls 1201 } else { 1202 if (!hasFP(MF)) 1203 return Offset + StackSize; 1204 1205 // Skip the saved EBP. 1206 Offset += RegInfo->getSlotSize(); 1207 1208 // Skip the RETADDR move area 1209 const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 1210 int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta(); 1211 if (TailCallReturnAddrDelta < 0) 1212 Offset -= TailCallReturnAddrDelta; 1213 } 1214 1215 return Offset; 1216 } 1217 1218 int X86FrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI, 1219 unsigned &FrameReg) const { 1220 const X86RegisterInfo *RegInfo = 1221 static_cast<const X86RegisterInfo*>(MF.getTarget().getRegisterInfo()); 1222 // We can't calculate offset from frame pointer if the stack is realigned, 1223 // so enforce usage of stack/base pointer. The base pointer is used when we 1224 // have dynamic allocas in addition to dynamic realignment. 1225 if (RegInfo->hasBasePointer(MF)) 1226 FrameReg = RegInfo->getBaseRegister(); 1227 else if (RegInfo->needsStackRealignment(MF)) 1228 FrameReg = RegInfo->getStackRegister(); 1229 else 1230 FrameReg = RegInfo->getFrameRegister(MF); 1231 return getFrameIndexOffset(MF, FI); 1232 } 1233 1234 bool X86FrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB, 1235 MachineBasicBlock::iterator MI, 1236 const std::vector<CalleeSavedInfo> &CSI, 1237 const TargetRegisterInfo *TRI) const { 1238 if (CSI.empty()) 1239 return false; 1240 1241 DebugLoc DL = MBB.findDebugLoc(MI); 1242 1243 MachineFunction &MF = *MBB.getParent(); 1244 1245 unsigned SlotSize = STI.is64Bit() ? 8 : 4; 1246 unsigned FPReg = TRI->getFrameRegister(MF); 1247 unsigned CalleeFrameSize = 0; 1248 1249 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); 1250 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 1251 1252 // Push GPRs. It increases frame size. 1253 unsigned Opc = STI.is64Bit() ? X86::PUSH64r : X86::PUSH32r; 1254 for (unsigned i = CSI.size(); i != 0; --i) { 1255 unsigned Reg = CSI[i-1].getReg(); 1256 if (!X86::GR64RegClass.contains(Reg) && 1257 !X86::GR32RegClass.contains(Reg)) 1258 continue; 1259 // Add the callee-saved register as live-in. It's killed at the spill. 1260 MBB.addLiveIn(Reg); 1261 if (Reg == FPReg) 1262 // X86RegisterInfo::emitPrologue will handle spilling of frame register. 1263 continue; 1264 CalleeFrameSize += SlotSize; 1265 BuildMI(MBB, MI, DL, TII.get(Opc)).addReg(Reg, RegState::Kill) 1266 .setMIFlag(MachineInstr::FrameSetup); 1267 } 1268 1269 X86FI->setCalleeSavedFrameSize(CalleeFrameSize); 1270 1271 // Make XMM regs spilled. X86 does not have ability of push/pop XMM. 1272 // It can be done by spilling XMMs to stack frame. 1273 // Note that only Win64 ABI might spill XMMs. 1274 for (unsigned i = CSI.size(); i != 0; --i) { 1275 unsigned Reg = CSI[i-1].getReg(); 1276 if (X86::GR64RegClass.contains(Reg) || 1277 X86::GR32RegClass.contains(Reg)) 1278 continue; 1279 // Add the callee-saved register as live-in. It's killed at the spill. 1280 MBB.addLiveIn(Reg); 1281 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg); 1282 TII.storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(), 1283 RC, TRI); 1284 } 1285 1286 return true; 1287 } 1288 1289 bool X86FrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB, 1290 MachineBasicBlock::iterator MI, 1291 const std::vector<CalleeSavedInfo> &CSI, 1292 const TargetRegisterInfo *TRI) const { 1293 if (CSI.empty()) 1294 return false; 1295 1296 DebugLoc DL = MBB.findDebugLoc(MI); 1297 1298 MachineFunction &MF = *MBB.getParent(); 1299 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); 1300 1301 // Reload XMMs from stack frame. 1302 for (unsigned i = 0, e = CSI.size(); i != e; ++i) { 1303 unsigned Reg = CSI[i].getReg(); 1304 if (X86::GR64RegClass.contains(Reg) || 1305 X86::GR32RegClass.contains(Reg)) 1306 continue; 1307 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg); 1308 TII.loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), 1309 RC, TRI); 1310 } 1311 1312 // POP GPRs. 1313 unsigned FPReg = TRI->getFrameRegister(MF); 1314 unsigned Opc = STI.is64Bit() ? X86::POP64r : X86::POP32r; 1315 for (unsigned i = 0, e = CSI.size(); i != e; ++i) { 1316 unsigned Reg = CSI[i].getReg(); 1317 if (!X86::GR64RegClass.contains(Reg) && 1318 !X86::GR32RegClass.contains(Reg)) 1319 continue; 1320 if (Reg == FPReg) 1321 // X86RegisterInfo::emitEpilogue will handle restoring of frame register. 1322 continue; 1323 BuildMI(MBB, MI, DL, TII.get(Opc), Reg); 1324 } 1325 return true; 1326 } 1327 1328 void 1329 X86FrameLowering::processFunctionBeforeCalleeSavedScan(MachineFunction &MF, 1330 RegScavenger *RS) const { 1331 MachineFrameInfo *MFI = MF.getFrameInfo(); 1332 const X86RegisterInfo *RegInfo = TM.getRegisterInfo(); 1333 unsigned SlotSize = RegInfo->getSlotSize(); 1334 1335 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 1336 int32_t TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta(); 1337 1338 if (TailCallReturnAddrDelta < 0) { 1339 // create RETURNADDR area 1340 // arg 1341 // arg 1342 // RETADDR 1343 // { ... 1344 // RETADDR area 1345 // ... 1346 // } 1347 // [EBP] 1348 MFI->CreateFixedObject(-TailCallReturnAddrDelta, 1349 (-1U*SlotSize)+TailCallReturnAddrDelta, true); 1350 } 1351 1352 if (hasFP(MF)) { 1353 assert((TailCallReturnAddrDelta <= 0) && 1354 "The Delta should always be zero or negative"); 1355 const TargetFrameLowering &TFI = *MF.getTarget().getFrameLowering(); 1356 1357 // Create a frame entry for the EBP register that must be saved. 1358 int FrameIdx = MFI->CreateFixedObject(SlotSize, 1359 -(int)SlotSize + 1360 TFI.getOffsetOfLocalArea() + 1361 TailCallReturnAddrDelta, 1362 true); 1363 assert(FrameIdx == MFI->getObjectIndexBegin() && 1364 "Slot for EBP register must be last in order to be found!"); 1365 (void)FrameIdx; 1366 } 1367 1368 // Spill the BasePtr if it's used. 1369 if (RegInfo->hasBasePointer(MF)) 1370 MF.getRegInfo().setPhysRegUsed(RegInfo->getBaseRegister()); 1371 } 1372 1373 static bool 1374 HasNestArgument(const MachineFunction *MF) { 1375 const Function *F = MF->getFunction(); 1376 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end(); 1377 I != E; I++) { 1378 if (I->hasNestAttr()) 1379 return true; 1380 } 1381 return false; 1382 } 1383 1384 1385 /// GetScratchRegister - Get a register for performing work in the segmented 1386 /// stack prologue. Depending on platform and the properties of the function 1387 /// either one or two registers will be needed. Set primary to true for 1388 /// the first register, false for the second. 1389 static unsigned 1390 GetScratchRegister(bool Is64Bit, const MachineFunction &MF, bool Primary) { 1391 if (Is64Bit) 1392 return Primary ? X86::R11 : X86::R12; 1393 1394 CallingConv::ID CallingConvention = MF.getFunction()->getCallingConv(); 1395 bool IsNested = HasNestArgument(&MF); 1396 1397 if (CallingConvention == CallingConv::X86_FastCall || 1398 CallingConvention == CallingConv::Fast) { 1399 if (IsNested) 1400 report_fatal_error("Segmented stacks does not support fastcall with " 1401 "nested function."); 1402 return Primary ? X86::EAX : X86::ECX; 1403 } 1404 if (IsNested) 1405 return Primary ? X86::EDX : X86::EAX; 1406 return Primary ? X86::ECX : X86::EAX; 1407 } 1408 1409 // The stack limit in the TCB is set to this many bytes above the actual stack 1410 // limit. 1411 static const uint64_t kSplitStackAvailable = 256; 1412 1413 void 1414 X86FrameLowering::adjustForSegmentedStacks(MachineFunction &MF) const { 1415 MachineBasicBlock &prologueMBB = MF.front(); 1416 MachineFrameInfo *MFI = MF.getFrameInfo(); 1417 const X86InstrInfo &TII = *TM.getInstrInfo(); 1418 uint64_t StackSize; 1419 bool Is64Bit = STI.is64Bit(); 1420 unsigned TlsReg, TlsOffset; 1421 DebugLoc DL; 1422 const X86Subtarget *ST = &MF.getTarget().getSubtarget<X86Subtarget>(); 1423 1424 unsigned ScratchReg = GetScratchRegister(Is64Bit, MF, true); 1425 assert(!MF.getRegInfo().isLiveIn(ScratchReg) && 1426 "Scratch register is live-in"); 1427 1428 if (MF.getFunction()->isVarArg()) 1429 report_fatal_error("Segmented stacks do not support vararg functions."); 1430 if (!ST->isTargetLinux() && !ST->isTargetDarwin() && 1431 !ST->isTargetWin32() && !ST->isTargetFreeBSD()) 1432 report_fatal_error("Segmented stacks not supported on this platform."); 1433 1434 MachineBasicBlock *allocMBB = MF.CreateMachineBasicBlock(); 1435 MachineBasicBlock *checkMBB = MF.CreateMachineBasicBlock(); 1436 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); 1437 bool IsNested = false; 1438 1439 // We need to know if the function has a nest argument only in 64 bit mode. 1440 if (Is64Bit) 1441 IsNested = HasNestArgument(&MF); 1442 1443 // The MOV R10, RAX needs to be in a different block, since the RET we emit in 1444 // allocMBB needs to be last (terminating) instruction. 1445 1446 for (MachineBasicBlock::livein_iterator i = prologueMBB.livein_begin(), 1447 e = prologueMBB.livein_end(); i != e; i++) { 1448 allocMBB->addLiveIn(*i); 1449 checkMBB->addLiveIn(*i); 1450 } 1451 1452 if (IsNested) 1453 allocMBB->addLiveIn(X86::R10); 1454 1455 MF.push_front(allocMBB); 1456 MF.push_front(checkMBB); 1457 1458 // Eventually StackSize will be calculated by a link-time pass; which will 1459 // also decide whether checking code needs to be injected into this particular 1460 // prologue. 1461 StackSize = MFI->getStackSize(); 1462 1463 // When the frame size is less than 256 we just compare the stack 1464 // boundary directly to the value of the stack pointer, per gcc. 1465 bool CompareStackPointer = StackSize < kSplitStackAvailable; 1466 1467 // Read the limit off the current stacklet off the stack_guard location. 1468 if (Is64Bit) { 1469 if (ST->isTargetLinux()) { 1470 TlsReg = X86::FS; 1471 TlsOffset = 0x70; 1472 } else if (ST->isTargetDarwin()) { 1473 TlsReg = X86::GS; 1474 TlsOffset = 0x60 + 90*8; // See pthread_machdep.h. Steal TLS slot 90. 1475 } else if (ST->isTargetFreeBSD()) { 1476 TlsReg = X86::FS; 1477 TlsOffset = 0x18; 1478 } else { 1479 report_fatal_error("Segmented stacks not supported on this platform."); 1480 } 1481 1482 if (CompareStackPointer) 1483 ScratchReg = X86::RSP; 1484 else 1485 BuildMI(checkMBB, DL, TII.get(X86::LEA64r), ScratchReg).addReg(X86::RSP) 1486 .addImm(1).addReg(0).addImm(-StackSize).addReg(0); 1487 1488 BuildMI(checkMBB, DL, TII.get(X86::CMP64rm)).addReg(ScratchReg) 1489 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg); 1490 } else { 1491 if (ST->isTargetLinux()) { 1492 TlsReg = X86::GS; 1493 TlsOffset = 0x30; 1494 } else if (ST->isTargetDarwin()) { 1495 TlsReg = X86::GS; 1496 TlsOffset = 0x48 + 90*4; 1497 } else if (ST->isTargetWin32()) { 1498 TlsReg = X86::FS; 1499 TlsOffset = 0x14; // pvArbitrary, reserved for application use 1500 } else if (ST->isTargetFreeBSD()) { 1501 report_fatal_error("Segmented stacks not supported on FreeBSD i386."); 1502 } else { 1503 report_fatal_error("Segmented stacks not supported on this platform."); 1504 } 1505 1506 if (CompareStackPointer) 1507 ScratchReg = X86::ESP; 1508 else 1509 BuildMI(checkMBB, DL, TII.get(X86::LEA32r), ScratchReg).addReg(X86::ESP) 1510 .addImm(1).addReg(0).addImm(-StackSize).addReg(0); 1511 1512 if (ST->isTargetLinux() || ST->isTargetWin32()) { 1513 BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)).addReg(ScratchReg) 1514 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg); 1515 } else if (ST->isTargetDarwin()) { 1516 1517 // TlsOffset doesn't fit into a mod r/m byte so we need an extra register 1518 unsigned ScratchReg2; 1519 bool SaveScratch2; 1520 if (CompareStackPointer) { 1521 // The primary scratch register is available for holding the TLS offset 1522 ScratchReg2 = GetScratchRegister(Is64Bit, MF, true); 1523 SaveScratch2 = false; 1524 } else { 1525 // Need to use a second register to hold the TLS offset 1526 ScratchReg2 = GetScratchRegister(Is64Bit, MF, false); 1527 1528 // Unfortunately, with fastcc the second scratch register may hold an arg 1529 SaveScratch2 = MF.getRegInfo().isLiveIn(ScratchReg2); 1530 } 1531 1532 // If Scratch2 is live-in then it needs to be saved 1533 assert((!MF.getRegInfo().isLiveIn(ScratchReg2) || SaveScratch2) && 1534 "Scratch register is live-in and not saved"); 1535 1536 if (SaveScratch2) 1537 BuildMI(checkMBB, DL, TII.get(X86::PUSH32r)) 1538 .addReg(ScratchReg2, RegState::Kill); 1539 1540 BuildMI(checkMBB, DL, TII.get(X86::MOV32ri), ScratchReg2) 1541 .addImm(TlsOffset); 1542 BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)) 1543 .addReg(ScratchReg) 1544 .addReg(ScratchReg2).addImm(1).addReg(0) 1545 .addImm(0) 1546 .addReg(TlsReg); 1547 1548 if (SaveScratch2) 1549 BuildMI(checkMBB, DL, TII.get(X86::POP32r), ScratchReg2); 1550 } 1551 } 1552 1553 // This jump is taken if SP >= (Stacklet Limit + Stack Space required). 1554 // It jumps to normal execution of the function body. 1555 BuildMI(checkMBB, DL, TII.get(X86::JA_4)).addMBB(&prologueMBB); 1556 1557 // On 32 bit we first push the arguments size and then the frame size. On 64 1558 // bit, we pass the stack frame size in r10 and the argument size in r11. 1559 if (Is64Bit) { 1560 // Functions with nested arguments use R10, so it needs to be saved across 1561 // the call to _morestack 1562 1563 if (IsNested) 1564 BuildMI(allocMBB, DL, TII.get(X86::MOV64rr), X86::RAX).addReg(X86::R10); 1565 1566 BuildMI(allocMBB, DL, TII.get(X86::MOV64ri), X86::R10) 1567 .addImm(StackSize); 1568 BuildMI(allocMBB, DL, TII.get(X86::MOV64ri), X86::R11) 1569 .addImm(X86FI->getArgumentStackSize()); 1570 MF.getRegInfo().setPhysRegUsed(X86::R10); 1571 MF.getRegInfo().setPhysRegUsed(X86::R11); 1572 } else { 1573 BuildMI(allocMBB, DL, TII.get(X86::PUSHi32)) 1574 .addImm(X86FI->getArgumentStackSize()); 1575 BuildMI(allocMBB, DL, TII.get(X86::PUSHi32)) 1576 .addImm(StackSize); 1577 } 1578 1579 // __morestack is in libgcc 1580 if (Is64Bit) 1581 BuildMI(allocMBB, DL, TII.get(X86::CALL64pcrel32)) 1582 .addExternalSymbol("__morestack"); 1583 else 1584 BuildMI(allocMBB, DL, TII.get(X86::CALLpcrel32)) 1585 .addExternalSymbol("__morestack"); 1586 1587 if (IsNested) 1588 BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET_RESTORE_R10)); 1589 else 1590 BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET)); 1591 1592 allocMBB->addSuccessor(&prologueMBB); 1593 1594 checkMBB->addSuccessor(allocMBB); 1595 checkMBB->addSuccessor(&prologueMBB); 1596 1597 #ifdef XDEBUG 1598 MF.verify(); 1599 #endif 1600 } 1601