1 //===-- RISCVMCTargetDesc.cpp - RISCV Target Descriptions -----------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 /// 9 /// This file provides RISCV-specific target descriptions. 10 /// 11 //===----------------------------------------------------------------------===// 12 13 #include "RISCVMCTargetDesc.h" 14 #include "RISCVBaseInfo.h" 15 #include "RISCVELFStreamer.h" 16 #include "RISCVInstPrinter.h" 17 #include "RISCVMCAsmInfo.h" 18 #include "RISCVMCObjectFileInfo.h" 19 #include "RISCVTargetStreamer.h" 20 #include "TargetInfo/RISCVTargetInfo.h" 21 #include "llvm/ADT/STLExtras.h" 22 #include "llvm/MC/MCAsmBackend.h" 23 #include "llvm/MC/MCAsmInfo.h" 24 #include "llvm/MC/MCCodeEmitter.h" 25 #include "llvm/MC/MCInstrAnalysis.h" 26 #include "llvm/MC/MCInstrInfo.h" 27 #include "llvm/MC/MCObjectFileInfo.h" 28 #include "llvm/MC/MCObjectWriter.h" 29 #include "llvm/MC/MCRegisterInfo.h" 30 #include "llvm/MC/MCStreamer.h" 31 #include "llvm/MC/MCSubtargetInfo.h" 32 #include "llvm/MC/TargetRegistry.h" 33 #include "llvm/Support/ErrorHandling.h" 34 35 #define GET_INSTRINFO_MC_DESC 36 #include "RISCVGenInstrInfo.inc" 37 38 #define GET_REGINFO_MC_DESC 39 #include "RISCVGenRegisterInfo.inc" 40 41 #define GET_SUBTARGETINFO_MC_DESC 42 #include "RISCVGenSubtargetInfo.inc" 43 44 using namespace llvm; 45 46 static MCInstrInfo *createRISCVMCInstrInfo() { 47 MCInstrInfo *X = new MCInstrInfo(); 48 InitRISCVMCInstrInfo(X); 49 return X; 50 } 51 52 static MCRegisterInfo *createRISCVMCRegisterInfo(const Triple &TT) { 53 MCRegisterInfo *X = new MCRegisterInfo(); 54 InitRISCVMCRegisterInfo(X, RISCV::X1); 55 return X; 56 } 57 58 static MCAsmInfo *createRISCVMCAsmInfo(const MCRegisterInfo &MRI, 59 const Triple &TT, 60 const MCTargetOptions &Options) { 61 MCAsmInfo *MAI = new RISCVMCAsmInfo(TT); 62 63 MCRegister SP = MRI.getDwarfRegNum(RISCV::X2, true); 64 MCCFIInstruction Inst = MCCFIInstruction::cfiDefCfa(nullptr, SP, 0); 65 MAI->addInitialFrameState(Inst); 66 67 return MAI; 68 } 69 70 static MCObjectFileInfo * 71 createRISCVMCObjectFileInfo(MCContext &Ctx, bool PIC, 72 bool LargeCodeModel = false) { 73 MCObjectFileInfo *MOFI = new RISCVMCObjectFileInfo(); 74 MOFI->initMCObjectFileInfo(Ctx, PIC, LargeCodeModel); 75 return MOFI; 76 } 77 78 static MCSubtargetInfo *createRISCVMCSubtargetInfo(const Triple &TT, 79 StringRef CPU, StringRef FS) { 80 if (CPU.empty() || CPU == "generic") 81 CPU = TT.isArch64Bit() ? "generic-rv64" : "generic-rv32"; 82 return createRISCVMCSubtargetInfoImpl(TT, CPU, /*TuneCPU*/ CPU, FS); 83 } 84 85 static MCInstPrinter *createRISCVMCInstPrinter(const Triple &T, 86 unsigned SyntaxVariant, 87 const MCAsmInfo &MAI, 88 const MCInstrInfo &MII, 89 const MCRegisterInfo &MRI) { 90 return new RISCVInstPrinter(MAI, MII, MRI); 91 } 92 93 static MCTargetStreamer * 94 createRISCVObjectTargetStreamer(MCStreamer &S, const MCSubtargetInfo &STI) { 95 const Triple &TT = STI.getTargetTriple(); 96 if (TT.isOSBinFormatELF()) 97 return new RISCVTargetELFStreamer(S, STI); 98 return nullptr; 99 } 100 101 static MCTargetStreamer *createRISCVAsmTargetStreamer(MCStreamer &S, 102 formatted_raw_ostream &OS, 103 MCInstPrinter *InstPrint, 104 bool isVerboseAsm) { 105 return new RISCVTargetAsmStreamer(S, OS); 106 } 107 108 static MCTargetStreamer *createRISCVNullTargetStreamer(MCStreamer &S) { 109 return new RISCVTargetStreamer(S); 110 } 111 112 namespace { 113 114 class RISCVMCInstrAnalysis : public MCInstrAnalysis { 115 public: 116 explicit RISCVMCInstrAnalysis(const MCInstrInfo *Info) 117 : MCInstrAnalysis(Info) {} 118 119 bool evaluateBranch(const MCInst &Inst, uint64_t Addr, uint64_t Size, 120 uint64_t &Target) const override { 121 if (isConditionalBranch(Inst)) { 122 int64_t Imm; 123 if (Size == 2) 124 Imm = Inst.getOperand(1).getImm(); 125 else 126 Imm = Inst.getOperand(2).getImm(); 127 Target = Addr + Imm; 128 return true; 129 } 130 131 if (Inst.getOpcode() == RISCV::C_JAL || Inst.getOpcode() == RISCV::C_J) { 132 Target = Addr + Inst.getOperand(0).getImm(); 133 return true; 134 } 135 136 if (Inst.getOpcode() == RISCV::JAL) { 137 Target = Addr + Inst.getOperand(1).getImm(); 138 return true; 139 } 140 141 return false; 142 } 143 }; 144 145 } // end anonymous namespace 146 147 static MCInstrAnalysis *createRISCVInstrAnalysis(const MCInstrInfo *Info) { 148 return new RISCVMCInstrAnalysis(Info); 149 } 150 151 namespace { 152 MCStreamer *createRISCVELFStreamer(const Triple &T, MCContext &Context, 153 std::unique_ptr<MCAsmBackend> &&MAB, 154 std::unique_ptr<MCObjectWriter> &&MOW, 155 std::unique_ptr<MCCodeEmitter> &&MCE, 156 bool RelaxAll) { 157 return createRISCVELFStreamer(Context, std::move(MAB), std::move(MOW), 158 std::move(MCE), RelaxAll); 159 } 160 } // end anonymous namespace 161 162 extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeRISCVTargetMC() { 163 for (Target *T : {&getTheRISCV32Target(), &getTheRISCV64Target()}) { 164 TargetRegistry::RegisterMCAsmInfo(*T, createRISCVMCAsmInfo); 165 TargetRegistry::RegisterMCObjectFileInfo(*T, createRISCVMCObjectFileInfo); 166 TargetRegistry::RegisterMCInstrInfo(*T, createRISCVMCInstrInfo); 167 TargetRegistry::RegisterMCRegInfo(*T, createRISCVMCRegisterInfo); 168 TargetRegistry::RegisterMCAsmBackend(*T, createRISCVAsmBackend); 169 TargetRegistry::RegisterMCCodeEmitter(*T, createRISCVMCCodeEmitter); 170 TargetRegistry::RegisterMCInstPrinter(*T, createRISCVMCInstPrinter); 171 TargetRegistry::RegisterMCSubtargetInfo(*T, createRISCVMCSubtargetInfo); 172 TargetRegistry::RegisterELFStreamer(*T, createRISCVELFStreamer); 173 TargetRegistry::RegisterObjectTargetStreamer( 174 *T, createRISCVObjectTargetStreamer); 175 TargetRegistry::RegisterMCInstrAnalysis(*T, createRISCVInstrAnalysis); 176 177 // Register the asm target streamer. 178 TargetRegistry::RegisterAsmTargetStreamer(*T, createRISCVAsmTargetStreamer); 179 // Register the null target streamer. 180 TargetRegistry::RegisterNullTargetStreamer(*T, 181 createRISCVNullTargetStreamer); 182 } 183 } 184