1 //===-- PPCRegisterInfo.cpp - PowerPC Register Information ----------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This file contains the PowerPC implementation of the TargetRegisterInfo 10 // class. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "PPCRegisterInfo.h" 15 #include "PPCFrameLowering.h" 16 #include "PPCInstrBuilder.h" 17 #include "PPCMachineFunctionInfo.h" 18 #include "PPCSubtarget.h" 19 #include "PPCTargetMachine.h" 20 #include "llvm/ADT/BitVector.h" 21 #include "llvm/ADT/STLExtras.h" 22 #include "llvm/ADT/Statistic.h" 23 #include "llvm/CodeGen/MachineFrameInfo.h" 24 #include "llvm/CodeGen/MachineFunction.h" 25 #include "llvm/CodeGen/MachineInstrBuilder.h" 26 #include "llvm/CodeGen/MachineModuleInfo.h" 27 #include "llvm/CodeGen/MachineRegisterInfo.h" 28 #include "llvm/CodeGen/RegisterScavenging.h" 29 #include "llvm/CodeGen/TargetFrameLowering.h" 30 #include "llvm/CodeGen/TargetInstrInfo.h" 31 #include "llvm/IR/CallingConv.h" 32 #include "llvm/IR/Constants.h" 33 #include "llvm/IR/Function.h" 34 #include "llvm/IR/Type.h" 35 #include "llvm/Support/CommandLine.h" 36 #include "llvm/Support/Debug.h" 37 #include "llvm/Support/ErrorHandling.h" 38 #include "llvm/Support/MathExtras.h" 39 #include "llvm/Support/raw_ostream.h" 40 #include "llvm/Target/TargetMachine.h" 41 #include "llvm/Target/TargetOptions.h" 42 #include <cstdlib> 43 44 using namespace llvm; 45 46 #define DEBUG_TYPE "reginfo" 47 48 #define GET_REGINFO_TARGET_DESC 49 #include "PPCGenRegisterInfo.inc" 50 51 STATISTIC(InflateGPRC, "Number of gprc inputs for getLargestLegalClass"); 52 STATISTIC(InflateGP8RC, "Number of g8rc inputs for getLargestLegalClass"); 53 54 static cl::opt<bool> 55 EnableBasePointer("ppc-use-base-pointer", cl::Hidden, cl::init(true), 56 cl::desc("Enable use of a base pointer for complex stack frames")); 57 58 static cl::opt<bool> 59 AlwaysBasePointer("ppc-always-use-base-pointer", cl::Hidden, cl::init(false), 60 cl::desc("Force the use of a base pointer in every function")); 61 62 static cl::opt<bool> 63 EnableGPRToVecSpills("ppc-enable-gpr-to-vsr-spills", cl::Hidden, cl::init(false), 64 cl::desc("Enable spills from gpr to vsr rather than stack")); 65 66 static cl::opt<bool> 67 StackPtrConst("ppc-stack-ptr-caller-preserved", 68 cl::desc("Consider R1 caller preserved so stack saves of " 69 "caller preserved registers can be LICM candidates"), 70 cl::init(true), cl::Hidden); 71 72 static cl::opt<unsigned> 73 MaxCRBitSpillDist("ppc-max-crbit-spill-dist", 74 cl::desc("Maximum search distance for definition of CR bit " 75 "spill on ppc"), 76 cl::Hidden, cl::init(100)); 77 78 static unsigned offsetMinAlignForOpcode(unsigned OpC); 79 80 PPCRegisterInfo::PPCRegisterInfo(const PPCTargetMachine &TM) 81 : PPCGenRegisterInfo(TM.isPPC64() ? PPC::LR8 : PPC::LR, 82 TM.isPPC64() ? 0 : 1, 83 TM.isPPC64() ? 0 : 1), 84 TM(TM) { 85 ImmToIdxMap[PPC::LD] = PPC::LDX; ImmToIdxMap[PPC::STD] = PPC::STDX; 86 ImmToIdxMap[PPC::LBZ] = PPC::LBZX; ImmToIdxMap[PPC::STB] = PPC::STBX; 87 ImmToIdxMap[PPC::LHZ] = PPC::LHZX; ImmToIdxMap[PPC::LHA] = PPC::LHAX; 88 ImmToIdxMap[PPC::LWZ] = PPC::LWZX; ImmToIdxMap[PPC::LWA] = PPC::LWAX; 89 ImmToIdxMap[PPC::LFS] = PPC::LFSX; ImmToIdxMap[PPC::LFD] = PPC::LFDX; 90 ImmToIdxMap[PPC::STH] = PPC::STHX; ImmToIdxMap[PPC::STW] = PPC::STWX; 91 ImmToIdxMap[PPC::STFS] = PPC::STFSX; ImmToIdxMap[PPC::STFD] = PPC::STFDX; 92 ImmToIdxMap[PPC::ADDI] = PPC::ADD4; 93 ImmToIdxMap[PPC::LWA_32] = PPC::LWAX_32; 94 95 // 64-bit 96 ImmToIdxMap[PPC::LHA8] = PPC::LHAX8; ImmToIdxMap[PPC::LBZ8] = PPC::LBZX8; 97 ImmToIdxMap[PPC::LHZ8] = PPC::LHZX8; ImmToIdxMap[PPC::LWZ8] = PPC::LWZX8; 98 ImmToIdxMap[PPC::STB8] = PPC::STBX8; ImmToIdxMap[PPC::STH8] = PPC::STHX8; 99 ImmToIdxMap[PPC::STW8] = PPC::STWX8; ImmToIdxMap[PPC::STDU] = PPC::STDUX; 100 ImmToIdxMap[PPC::ADDI8] = PPC::ADD8; 101 102 // VSX 103 ImmToIdxMap[PPC::DFLOADf32] = PPC::LXSSPX; 104 ImmToIdxMap[PPC::DFLOADf64] = PPC::LXSDX; 105 ImmToIdxMap[PPC::SPILLTOVSR_LD] = PPC::SPILLTOVSR_LDX; 106 ImmToIdxMap[PPC::SPILLTOVSR_ST] = PPC::SPILLTOVSR_STX; 107 ImmToIdxMap[PPC::DFSTOREf32] = PPC::STXSSPX; 108 ImmToIdxMap[PPC::DFSTOREf64] = PPC::STXSDX; 109 ImmToIdxMap[PPC::LXV] = PPC::LXVX; 110 ImmToIdxMap[PPC::LXSD] = PPC::LXSDX; 111 ImmToIdxMap[PPC::LXSSP] = PPC::LXSSPX; 112 ImmToIdxMap[PPC::STXV] = PPC::STXVX; 113 ImmToIdxMap[PPC::STXSD] = PPC::STXSDX; 114 ImmToIdxMap[PPC::STXSSP] = PPC::STXSSPX; 115 116 // SPE 117 ImmToIdxMap[PPC::EVLDD] = PPC::EVLDDX; 118 ImmToIdxMap[PPC::EVSTDD] = PPC::EVSTDDX; 119 ImmToIdxMap[PPC::SPESTW] = PPC::SPESTWX; 120 ImmToIdxMap[PPC::SPELWZ] = PPC::SPELWZX; 121 } 122 123 /// getPointerRegClass - Return the register class to use to hold pointers. 124 /// This is used for addressing modes. 125 const TargetRegisterClass * 126 PPCRegisterInfo::getPointerRegClass(const MachineFunction &MF, unsigned Kind) 127 const { 128 // Note that PPCInstrInfo::FoldImmediate also directly uses this Kind value 129 // when it checks for ZERO folding. 130 if (Kind == 1) { 131 if (TM.isPPC64()) 132 return &PPC::G8RC_NOX0RegClass; 133 return &PPC::GPRC_NOR0RegClass; 134 } 135 136 if (TM.isPPC64()) 137 return &PPC::G8RCRegClass; 138 return &PPC::GPRCRegClass; 139 } 140 141 const MCPhysReg* 142 PPCRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const { 143 const PPCSubtarget &Subtarget = MF->getSubtarget<PPCSubtarget>(); 144 if (MF->getFunction().getCallingConv() == CallingConv::AnyReg) { 145 if (!TM.isPPC64() && Subtarget.isAIXABI()) 146 report_fatal_error("AnyReg unimplemented on 32-bit AIX."); 147 if (Subtarget.hasVSX()) 148 return CSR_64_AllRegs_VSX_SaveList; 149 if (Subtarget.hasAltivec()) 150 return CSR_64_AllRegs_Altivec_SaveList; 151 return CSR_64_AllRegs_SaveList; 152 } 153 154 // On PPC64, we might need to save r2 (but only if it is not reserved). 155 // We do not need to treat R2 as callee-saved when using PC-Relative calls 156 // because any direct uses of R2 will cause it to be reserved. If the function 157 // is a leaf or the only uses of R2 are implicit uses for calls, the calls 158 // will use the @notoc relocation which will cause this function to set the 159 // st_other bit to 1, thereby communicating to its caller that it arbitrarily 160 // clobbers the TOC. 161 bool SaveR2 = MF->getRegInfo().isAllocatable(PPC::X2) && 162 !Subtarget.isUsingPCRelativeCalls(); 163 164 // Cold calling convention CSRs. 165 if (MF->getFunction().getCallingConv() == CallingConv::Cold) { 166 if (Subtarget.isAIXABI()) 167 report_fatal_error("Cold calling unimplemented on AIX."); 168 if (TM.isPPC64()) { 169 if (Subtarget.hasAltivec()) 170 return SaveR2 ? CSR_SVR64_ColdCC_R2_Altivec_SaveList 171 : CSR_SVR64_ColdCC_Altivec_SaveList; 172 return SaveR2 ? CSR_SVR64_ColdCC_R2_SaveList 173 : CSR_SVR64_ColdCC_SaveList; 174 } 175 // 32-bit targets. 176 if (Subtarget.hasAltivec()) 177 return CSR_SVR32_ColdCC_Altivec_SaveList; 178 else if (Subtarget.hasSPE()) 179 return CSR_SVR32_ColdCC_SPE_SaveList; 180 return CSR_SVR32_ColdCC_SaveList; 181 } 182 // Standard calling convention CSRs. 183 if (TM.isPPC64()) { 184 if (Subtarget.hasAltivec()) 185 return SaveR2 ? CSR_PPC64_R2_Altivec_SaveList 186 : CSR_PPC64_Altivec_SaveList; 187 return SaveR2 ? CSR_PPC64_R2_SaveList : CSR_PPC64_SaveList; 188 } 189 // 32-bit targets. 190 if (Subtarget.isAIXABI()) 191 return CSR_AIX32_SaveList; 192 if (Subtarget.hasAltivec()) 193 return CSR_SVR432_Altivec_SaveList; 194 else if (Subtarget.hasSPE()) 195 return CSR_SVR432_SPE_SaveList; 196 return CSR_SVR432_SaveList; 197 } 198 199 const uint32_t * 200 PPCRegisterInfo::getCallPreservedMask(const MachineFunction &MF, 201 CallingConv::ID CC) const { 202 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 203 if (CC == CallingConv::AnyReg) { 204 if (Subtarget.hasVSX()) 205 return CSR_64_AllRegs_VSX_RegMask; 206 if (Subtarget.hasAltivec()) 207 return CSR_64_AllRegs_Altivec_RegMask; 208 return CSR_64_AllRegs_RegMask; 209 } 210 211 if (Subtarget.isAIXABI()) { 212 assert(!Subtarget.hasAltivec() && "Altivec is not implemented on AIX yet."); 213 return TM.isPPC64() ? CSR_PPC64_RegMask : CSR_AIX32_RegMask; 214 } 215 216 if (CC == CallingConv::Cold) { 217 return TM.isPPC64() ? (Subtarget.hasAltivec() ? CSR_SVR64_ColdCC_Altivec_RegMask 218 : CSR_SVR64_ColdCC_RegMask) 219 : (Subtarget.hasAltivec() ? CSR_SVR32_ColdCC_Altivec_RegMask 220 : (Subtarget.hasSPE() 221 ? CSR_SVR32_ColdCC_SPE_RegMask 222 : CSR_SVR32_ColdCC_RegMask)); 223 } 224 225 return TM.isPPC64() ? (Subtarget.hasAltivec() ? CSR_PPC64_Altivec_RegMask 226 : CSR_PPC64_RegMask) 227 : (Subtarget.hasAltivec() 228 ? CSR_SVR432_Altivec_RegMask 229 : (Subtarget.hasSPE() ? CSR_SVR432_SPE_RegMask 230 : CSR_SVR432_RegMask)); 231 } 232 233 const uint32_t* 234 PPCRegisterInfo::getNoPreservedMask() const { 235 return CSR_NoRegs_RegMask; 236 } 237 238 void PPCRegisterInfo::adjustStackMapLiveOutMask(uint32_t *Mask) const { 239 for (unsigned PseudoReg : {PPC::ZERO, PPC::ZERO8, PPC::RM}) 240 Mask[PseudoReg / 32] &= ~(1u << (PseudoReg % 32)); 241 } 242 243 BitVector PPCRegisterInfo::getReservedRegs(const MachineFunction &MF) const { 244 BitVector Reserved(getNumRegs()); 245 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 246 const PPCFrameLowering *TFI = getFrameLowering(MF); 247 248 // The ZERO register is not really a register, but the representation of r0 249 // when used in instructions that treat r0 as the constant 0. 250 markSuperRegs(Reserved, PPC::ZERO); 251 252 // The FP register is also not really a register, but is the representation 253 // of the frame pointer register used by ISD::FRAMEADDR. 254 markSuperRegs(Reserved, PPC::FP); 255 256 // The BP register is also not really a register, but is the representation 257 // of the base pointer register used by setjmp. 258 markSuperRegs(Reserved, PPC::BP); 259 260 // The counter registers must be reserved so that counter-based loops can 261 // be correctly formed (and the mtctr instructions are not DCE'd). 262 markSuperRegs(Reserved, PPC::CTR); 263 markSuperRegs(Reserved, PPC::CTR8); 264 265 markSuperRegs(Reserved, PPC::R1); 266 markSuperRegs(Reserved, PPC::LR); 267 markSuperRegs(Reserved, PPC::LR8); 268 markSuperRegs(Reserved, PPC::RM); 269 270 markSuperRegs(Reserved, PPC::VRSAVE); 271 272 // The SVR4 ABI reserves r2 and r13 273 if (Subtarget.isSVR4ABI()) { 274 // We only reserve r2 if we need to use the TOC pointer. If we have no 275 // explicit uses of the TOC pointer (meaning we're a leaf function with 276 // no constant-pool loads, etc.) and we have no potential uses inside an 277 // inline asm block, then we can treat r2 has an ordinary callee-saved 278 // register. 279 const PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 280 if (!TM.isPPC64() || FuncInfo->usesTOCBasePtr() || MF.hasInlineAsm()) 281 markSuperRegs(Reserved, PPC::R2); // System-reserved register 282 markSuperRegs(Reserved, PPC::R13); // Small Data Area pointer register 283 } 284 285 // Always reserve r2 on AIX for now. 286 // TODO: Make r2 allocatable on AIX/XCOFF for some leaf functions. 287 if (Subtarget.isAIXABI()) 288 markSuperRegs(Reserved, PPC::R2); // System-reserved register 289 290 // On PPC64, r13 is the thread pointer. Never allocate this register. 291 if (TM.isPPC64()) 292 markSuperRegs(Reserved, PPC::R13); 293 294 if (TFI->needsFP(MF)) 295 markSuperRegs(Reserved, PPC::R31); 296 297 bool IsPositionIndependent = TM.isPositionIndependent(); 298 if (hasBasePointer(MF)) { 299 if (Subtarget.is32BitELFABI() && IsPositionIndependent) 300 markSuperRegs(Reserved, PPC::R29); 301 else 302 markSuperRegs(Reserved, PPC::R30); 303 } 304 305 if (Subtarget.is32BitELFABI() && IsPositionIndependent) 306 markSuperRegs(Reserved, PPC::R30); 307 308 // Reserve Altivec registers when Altivec is unavailable. 309 if (!Subtarget.hasAltivec()) 310 for (TargetRegisterClass::iterator I = PPC::VRRCRegClass.begin(), 311 IE = PPC::VRRCRegClass.end(); I != IE; ++I) 312 markSuperRegs(Reserved, *I); 313 314 assert(checkAllSuperRegsMarked(Reserved)); 315 return Reserved; 316 } 317 318 bool PPCRegisterInfo::requiresFrameIndexScavenging(const MachineFunction &MF) const { 319 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 320 const PPCInstrInfo *InstrInfo = Subtarget.getInstrInfo(); 321 const MachineFrameInfo &MFI = MF.getFrameInfo(); 322 const std::vector<CalleeSavedInfo> &Info = MFI.getCalleeSavedInfo(); 323 324 // If the callee saved info is invalid we have to default to true for safety. 325 if (!MFI.isCalleeSavedInfoValid()) 326 return true; 327 328 // We will require the use of X-Forms because the frame is larger than what 329 // can be represented in signed 16 bits that fit in the immediate of a D-Form. 330 // If we need an X-Form then we need a register to store the address offset. 331 unsigned FrameSize = MFI.getStackSize(); 332 // Signed 16 bits means that the FrameSize cannot be more than 15 bits. 333 if (FrameSize & ~0x7FFF) 334 return true; 335 336 // The callee saved info is valid so it can be traversed. 337 // Checking for registers that need saving that do not have load or store 338 // forms where the address offset is an immediate. 339 for (unsigned i = 0; i < Info.size(); i++) { 340 int FrIdx = Info[i].getFrameIdx(); 341 unsigned Reg = Info[i].getReg(); 342 343 unsigned Opcode = InstrInfo->getStoreOpcodeForSpill(Reg); 344 if (!MFI.isFixedObjectIndex(FrIdx)) { 345 // This is not a fixed object. If it requires alignment then we may still 346 // need to use the XForm. 347 if (offsetMinAlignForOpcode(Opcode) > 1) 348 return true; 349 } 350 351 // This is eiher: 352 // 1) A fixed frame index object which we know are aligned so 353 // as long as we have a valid DForm/DSForm/DQForm (non XForm) we don't 354 // need to consider the alignment here. 355 // 2) A not fixed object but in that case we now know that the min required 356 // alignment is no more than 1 based on the previous check. 357 if (InstrInfo->isXFormMemOp(Opcode)) 358 return true; 359 } 360 return false; 361 } 362 363 bool PPCRegisterInfo::isCallerPreservedPhysReg(MCRegister PhysReg, 364 const MachineFunction &MF) const { 365 assert(Register::isPhysicalRegister(PhysReg)); 366 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 367 const MachineFrameInfo &MFI = MF.getFrameInfo(); 368 if (!TM.isPPC64()) 369 return false; 370 371 if (!Subtarget.isSVR4ABI()) 372 return false; 373 if (PhysReg == PPC::X2) 374 // X2 is guaranteed to be preserved within a function if it is reserved. 375 // The reason it's reserved is that it's the TOC pointer (and the function 376 // uses the TOC). In functions where it isn't reserved (i.e. leaf functions 377 // with no TOC access), we can't claim that it is preserved. 378 return (getReservedRegs(MF).test(PPC::X2)); 379 if (StackPtrConst && (PhysReg == PPC::X1) && !MFI.hasVarSizedObjects() 380 && !MFI.hasOpaqueSPAdjustment()) 381 // The value of the stack pointer does not change within a function after 382 // the prologue and before the epilogue if there are no dynamic allocations 383 // and no inline asm which clobbers X1. 384 return true; 385 return false; 386 } 387 388 unsigned PPCRegisterInfo::getRegPressureLimit(const TargetRegisterClass *RC, 389 MachineFunction &MF) const { 390 const PPCFrameLowering *TFI = getFrameLowering(MF); 391 const unsigned DefaultSafety = 1; 392 393 switch (RC->getID()) { 394 default: 395 return 0; 396 case PPC::G8RC_NOX0RegClassID: 397 case PPC::GPRC_NOR0RegClassID: 398 case PPC::SPERCRegClassID: 399 case PPC::G8RCRegClassID: 400 case PPC::GPRCRegClassID: { 401 unsigned FP = TFI->hasFP(MF) ? 1 : 0; 402 return 32 - FP - DefaultSafety; 403 } 404 case PPC::F8RCRegClassID: 405 case PPC::F4RCRegClassID: 406 case PPC::QFRCRegClassID: 407 case PPC::QSRCRegClassID: 408 case PPC::QBRCRegClassID: 409 case PPC::VRRCRegClassID: 410 case PPC::VFRCRegClassID: 411 case PPC::VSLRCRegClassID: 412 return 32 - DefaultSafety; 413 case PPC::VSRCRegClassID: 414 case PPC::VSFRCRegClassID: 415 case PPC::VSSRCRegClassID: 416 return 64 - DefaultSafety; 417 case PPC::CRRCRegClassID: 418 return 8 - DefaultSafety; 419 } 420 } 421 422 const TargetRegisterClass * 423 PPCRegisterInfo::getLargestLegalSuperClass(const TargetRegisterClass *RC, 424 const MachineFunction &MF) const { 425 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 426 if (Subtarget.hasVSX()) { 427 // With VSX, we can inflate various sub-register classes to the full VSX 428 // register set. 429 430 // For Power9 we allow the user to enable GPR to vector spills. 431 // FIXME: Currently limited to spilling GP8RC. A follow on patch will add 432 // support to spill GPRC. 433 if (TM.isELFv2ABI()) { 434 if (Subtarget.hasP9Vector() && EnableGPRToVecSpills && 435 RC == &PPC::G8RCRegClass) { 436 InflateGP8RC++; 437 return &PPC::SPILLTOVSRRCRegClass; 438 } 439 if (RC == &PPC::GPRCRegClass && EnableGPRToVecSpills) 440 InflateGPRC++; 441 } 442 if (RC == &PPC::F8RCRegClass) 443 return &PPC::VSFRCRegClass; 444 else if (RC == &PPC::VRRCRegClass) 445 return &PPC::VSRCRegClass; 446 else if (RC == &PPC::F4RCRegClass && Subtarget.hasP8Vector()) 447 return &PPC::VSSRCRegClass; 448 } 449 450 return TargetRegisterInfo::getLargestLegalSuperClass(RC, MF); 451 } 452 453 //===----------------------------------------------------------------------===// 454 // Stack Frame Processing methods 455 //===----------------------------------------------------------------------===// 456 457 /// lowerDynamicAlloc - Generate the code for allocating an object in the 458 /// current frame. The sequence of code will be in the general form 459 /// 460 /// addi R0, SP, \#frameSize ; get the address of the previous frame 461 /// stwxu R0, SP, Rnegsize ; add and update the SP with the negated size 462 /// addi Rnew, SP, \#maxCalFrameSize ; get the top of the allocation 463 /// 464 void PPCRegisterInfo::lowerDynamicAlloc(MachineBasicBlock::iterator II) const { 465 // Get the instruction. 466 MachineInstr &MI = *II; 467 // Get the instruction's basic block. 468 MachineBasicBlock &MBB = *MI.getParent(); 469 // Get the basic block's function. 470 MachineFunction &MF = *MBB.getParent(); 471 // Get the frame info. 472 MachineFrameInfo &MFI = MF.getFrameInfo(); 473 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 474 // Get the instruction info. 475 const TargetInstrInfo &TII = *Subtarget.getInstrInfo(); 476 // Determine whether 64-bit pointers are used. 477 bool LP64 = TM.isPPC64(); 478 DebugLoc dl = MI.getDebugLoc(); 479 480 // Get the maximum call stack size. 481 unsigned maxCallFrameSize = MFI.getMaxCallFrameSize(); 482 // Get the total frame size. 483 unsigned FrameSize = MFI.getStackSize(); 484 485 // Get stack alignments. 486 const PPCFrameLowering *TFI = getFrameLowering(MF); 487 Align TargetAlign = TFI->getStackAlign(); 488 Align MaxAlign = MFI.getMaxAlign(); 489 assert(isAligned(MaxAlign, maxCallFrameSize) && 490 "Maximum call-frame size not sufficiently aligned"); 491 492 // Determine the previous frame's address. If FrameSize can't be 493 // represented as 16 bits or we need special alignment, then we load the 494 // previous frame's address from 0(SP). Why not do an addis of the hi? 495 // Because R0 is our only safe tmp register and addi/addis treat R0 as zero. 496 // Constructing the constant and adding would take 3 instructions. 497 // Fortunately, a frame greater than 32K is rare. 498 const TargetRegisterClass *G8RC = &PPC::G8RCRegClass; 499 const TargetRegisterClass *GPRC = &PPC::GPRCRegClass; 500 Register Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); 501 502 if (MaxAlign < TargetAlign && isInt<16>(FrameSize)) { 503 if (LP64) 504 BuildMI(MBB, II, dl, TII.get(PPC::ADDI8), Reg) 505 .addReg(PPC::X31) 506 .addImm(FrameSize); 507 else 508 BuildMI(MBB, II, dl, TII.get(PPC::ADDI), Reg) 509 .addReg(PPC::R31) 510 .addImm(FrameSize); 511 } else if (LP64) { 512 BuildMI(MBB, II, dl, TII.get(PPC::LD), Reg) 513 .addImm(0) 514 .addReg(PPC::X1); 515 } else { 516 BuildMI(MBB, II, dl, TII.get(PPC::LWZ), Reg) 517 .addImm(0) 518 .addReg(PPC::R1); 519 } 520 521 bool KillNegSizeReg = MI.getOperand(1).isKill(); 522 Register NegSizeReg = MI.getOperand(1).getReg(); 523 524 // Grow the stack and update the stack pointer link, then determine the 525 // address of new allocated space. 526 if (LP64) { 527 if (MaxAlign > TargetAlign) { 528 unsigned UnalNegSizeReg = NegSizeReg; 529 NegSizeReg = MF.getRegInfo().createVirtualRegister(G8RC); 530 531 // Unfortunately, there is no andi, only andi., and we can't insert that 532 // here because we might clobber cr0 while it is live. 533 BuildMI(MBB, II, dl, TII.get(PPC::LI8), NegSizeReg) 534 .addImm(~(MaxAlign.value() - 1)); 535 536 unsigned NegSizeReg1 = NegSizeReg; 537 NegSizeReg = MF.getRegInfo().createVirtualRegister(G8RC); 538 BuildMI(MBB, II, dl, TII.get(PPC::AND8), NegSizeReg) 539 .addReg(UnalNegSizeReg, getKillRegState(KillNegSizeReg)) 540 .addReg(NegSizeReg1, RegState::Kill); 541 KillNegSizeReg = true; 542 } 543 544 BuildMI(MBB, II, dl, TII.get(PPC::STDUX), PPC::X1) 545 .addReg(Reg, RegState::Kill) 546 .addReg(PPC::X1) 547 .addReg(NegSizeReg, getKillRegState(KillNegSizeReg)); 548 BuildMI(MBB, II, dl, TII.get(PPC::ADDI8), MI.getOperand(0).getReg()) 549 .addReg(PPC::X1) 550 .addImm(maxCallFrameSize); 551 } else { 552 if (MaxAlign > TargetAlign) { 553 unsigned UnalNegSizeReg = NegSizeReg; 554 NegSizeReg = MF.getRegInfo().createVirtualRegister(GPRC); 555 556 // Unfortunately, there is no andi, only andi., and we can't insert that 557 // here because we might clobber cr0 while it is live. 558 BuildMI(MBB, II, dl, TII.get(PPC::LI), NegSizeReg) 559 .addImm(~(MaxAlign.value() - 1)); 560 561 unsigned NegSizeReg1 = NegSizeReg; 562 NegSizeReg = MF.getRegInfo().createVirtualRegister(GPRC); 563 BuildMI(MBB, II, dl, TII.get(PPC::AND), NegSizeReg) 564 .addReg(UnalNegSizeReg, getKillRegState(KillNegSizeReg)) 565 .addReg(NegSizeReg1, RegState::Kill); 566 KillNegSizeReg = true; 567 } 568 569 BuildMI(MBB, II, dl, TII.get(PPC::STWUX), PPC::R1) 570 .addReg(Reg, RegState::Kill) 571 .addReg(PPC::R1) 572 .addReg(NegSizeReg, getKillRegState(KillNegSizeReg)); 573 BuildMI(MBB, II, dl, TII.get(PPC::ADDI), MI.getOperand(0).getReg()) 574 .addReg(PPC::R1) 575 .addImm(maxCallFrameSize); 576 } 577 578 // Discard the DYNALLOC instruction. 579 MBB.erase(II); 580 } 581 582 void PPCRegisterInfo::lowerDynamicAreaOffset( 583 MachineBasicBlock::iterator II) const { 584 // Get the instruction. 585 MachineInstr &MI = *II; 586 // Get the instruction's basic block. 587 MachineBasicBlock &MBB = *MI.getParent(); 588 // Get the basic block's function. 589 MachineFunction &MF = *MBB.getParent(); 590 // Get the frame info. 591 MachineFrameInfo &MFI = MF.getFrameInfo(); 592 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 593 // Get the instruction info. 594 const TargetInstrInfo &TII = *Subtarget.getInstrInfo(); 595 596 unsigned maxCallFrameSize = MFI.getMaxCallFrameSize(); 597 bool is64Bit = TM.isPPC64(); 598 DebugLoc dl = MI.getDebugLoc(); 599 BuildMI(MBB, II, dl, TII.get(is64Bit ? PPC::LI8 : PPC::LI), 600 MI.getOperand(0).getReg()) 601 .addImm(maxCallFrameSize); 602 MBB.erase(II); 603 } 604 605 /// lowerCRSpilling - Generate the code for spilling a CR register. Instead of 606 /// reserving a whole register (R0), we scrounge for one here. This generates 607 /// code like this: 608 /// 609 /// mfcr rA ; Move the conditional register into GPR rA. 610 /// rlwinm rA, rA, SB, 0, 31 ; Shift the bits left so they are in CR0's slot. 611 /// stw rA, FI ; Store rA to the frame. 612 /// 613 void PPCRegisterInfo::lowerCRSpilling(MachineBasicBlock::iterator II, 614 unsigned FrameIndex) const { 615 // Get the instruction. 616 MachineInstr &MI = *II; // ; SPILL_CR <SrcReg>, <offset> 617 // Get the instruction's basic block. 618 MachineBasicBlock &MBB = *MI.getParent(); 619 MachineFunction &MF = *MBB.getParent(); 620 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 621 const TargetInstrInfo &TII = *Subtarget.getInstrInfo(); 622 DebugLoc dl = MI.getDebugLoc(); 623 624 bool LP64 = TM.isPPC64(); 625 const TargetRegisterClass *G8RC = &PPC::G8RCRegClass; 626 const TargetRegisterClass *GPRC = &PPC::GPRCRegClass; 627 628 Register Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); 629 Register SrcReg = MI.getOperand(0).getReg(); 630 631 // We need to store the CR in the low 4-bits of the saved value. First, issue 632 // an MFOCRF to save all of the CRBits and, if needed, kill the SrcReg. 633 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::MFOCRF8 : PPC::MFOCRF), Reg) 634 .addReg(SrcReg, getKillRegState(MI.getOperand(0).isKill())); 635 636 // If the saved register wasn't CR0, shift the bits left so that they are in 637 // CR0's slot. 638 if (SrcReg != PPC::CR0) { 639 Register Reg1 = Reg; 640 Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); 641 642 // rlwinm rA, rA, ShiftBits, 0, 31. 643 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::RLWINM8 : PPC::RLWINM), Reg) 644 .addReg(Reg1, RegState::Kill) 645 .addImm(getEncodingValue(SrcReg) * 4) 646 .addImm(0) 647 .addImm(31); 648 } 649 650 addFrameReference(BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::STW8 : PPC::STW)) 651 .addReg(Reg, RegState::Kill), 652 FrameIndex); 653 654 // Discard the pseudo instruction. 655 MBB.erase(II); 656 } 657 658 void PPCRegisterInfo::lowerCRRestore(MachineBasicBlock::iterator II, 659 unsigned FrameIndex) const { 660 // Get the instruction. 661 MachineInstr &MI = *II; // ; <DestReg> = RESTORE_CR <offset> 662 // Get the instruction's basic block. 663 MachineBasicBlock &MBB = *MI.getParent(); 664 MachineFunction &MF = *MBB.getParent(); 665 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 666 const TargetInstrInfo &TII = *Subtarget.getInstrInfo(); 667 DebugLoc dl = MI.getDebugLoc(); 668 669 bool LP64 = TM.isPPC64(); 670 const TargetRegisterClass *G8RC = &PPC::G8RCRegClass; 671 const TargetRegisterClass *GPRC = &PPC::GPRCRegClass; 672 673 Register Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); 674 Register DestReg = MI.getOperand(0).getReg(); 675 assert(MI.definesRegister(DestReg) && 676 "RESTORE_CR does not define its destination"); 677 678 addFrameReference(BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::LWZ8 : PPC::LWZ), 679 Reg), FrameIndex); 680 681 // If the reloaded register isn't CR0, shift the bits right so that they are 682 // in the right CR's slot. 683 if (DestReg != PPC::CR0) { 684 Register Reg1 = Reg; 685 Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); 686 687 unsigned ShiftBits = getEncodingValue(DestReg)*4; 688 // rlwinm r11, r11, 32-ShiftBits, 0, 31. 689 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::RLWINM8 : PPC::RLWINM), Reg) 690 .addReg(Reg1, RegState::Kill).addImm(32-ShiftBits).addImm(0) 691 .addImm(31); 692 } 693 694 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::MTOCRF8 : PPC::MTOCRF), DestReg) 695 .addReg(Reg, RegState::Kill); 696 697 // Discard the pseudo instruction. 698 MBB.erase(II); 699 } 700 701 void PPCRegisterInfo::lowerCRBitSpilling(MachineBasicBlock::iterator II, 702 unsigned FrameIndex) const { 703 // Get the instruction. 704 MachineInstr &MI = *II; // ; SPILL_CRBIT <SrcReg>, <offset> 705 // Get the instruction's basic block. 706 MachineBasicBlock &MBB = *MI.getParent(); 707 MachineFunction &MF = *MBB.getParent(); 708 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 709 const TargetInstrInfo &TII = *Subtarget.getInstrInfo(); 710 const TargetRegisterInfo* TRI = Subtarget.getRegisterInfo(); 711 DebugLoc dl = MI.getDebugLoc(); 712 713 bool LP64 = TM.isPPC64(); 714 const TargetRegisterClass *G8RC = &PPC::G8RCRegClass; 715 const TargetRegisterClass *GPRC = &PPC::GPRCRegClass; 716 717 Register Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); 718 Register SrcReg = MI.getOperand(0).getReg(); 719 720 // Search up the BB to find the definition of the CR bit. 721 MachineBasicBlock::reverse_iterator Ins = MI; 722 MachineBasicBlock::reverse_iterator Rend = MBB.rend(); 723 ++Ins; 724 unsigned CRBitSpillDistance = 0; 725 bool SeenUse = false; 726 for (; Ins != Rend; ++Ins) { 727 // Definition found. 728 if (Ins->modifiesRegister(SrcReg, TRI)) 729 break; 730 // Use found. 731 if (Ins->readsRegister(SrcReg, TRI)) 732 SeenUse = true; 733 // Unable to find CR bit definition within maximum search distance. 734 if (CRBitSpillDistance == MaxCRBitSpillDist) { 735 Ins = MI; 736 break; 737 } 738 // Skip debug instructions when counting CR bit spill distance. 739 if (!Ins->isDebugInstr()) 740 CRBitSpillDistance++; 741 } 742 743 // Unable to find the definition of the CR bit in the MBB. 744 if (Ins == MBB.rend()) 745 Ins = MI; 746 747 bool SpillsKnownBit = false; 748 // There is no need to extract the CR bit if its value is already known. 749 switch (Ins->getOpcode()) { 750 case PPC::CRUNSET: 751 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::LI8 : PPC::LI), Reg) 752 .addImm(0); 753 SpillsKnownBit = true; 754 break; 755 case PPC::CRSET: 756 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::LIS8 : PPC::LIS), Reg) 757 .addImm(-32768); 758 SpillsKnownBit = true; 759 break; 760 default: 761 // On Power9, we can use SETB to extract the LT bit. This only works for 762 // the LT bit since SETB produces -1/1/0 for LT/GT/<neither>. So the value 763 // of the bit we care about (32-bit sign bit) will be set to the value of 764 // the LT bit (regardless of the other bits in the CR field). 765 if (Subtarget.isISA3_0()) { 766 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR1LT || 767 SrcReg == PPC::CR2LT || SrcReg == PPC::CR3LT || 768 SrcReg == PPC::CR4LT || SrcReg == PPC::CR5LT || 769 SrcReg == PPC::CR6LT || SrcReg == PPC::CR7LT) { 770 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::SETB8 : PPC::SETB), Reg) 771 .addReg(getCRFromCRBit(SrcReg), RegState::Undef); 772 break; 773 } 774 } 775 776 // We need to move the CR field that contains the CR bit we are spilling. 777 // The super register may not be explicitly defined (i.e. it can be defined 778 // by a CR-logical that only defines the subreg) so we state that the CR 779 // field is undef. Also, in order to preserve the kill flag on the CR bit, 780 // we add it as an implicit use. 781 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::MFOCRF8 : PPC::MFOCRF), Reg) 782 .addReg(getCRFromCRBit(SrcReg), RegState::Undef) 783 .addReg(SrcReg, 784 RegState::Implicit | getKillRegState(MI.getOperand(0).isKill())); 785 786 // If the saved register wasn't CR0LT, shift the bits left so that the bit 787 // to store is the first one. Mask all but that bit. 788 Register Reg1 = Reg; 789 Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); 790 791 // rlwinm rA, rA, ShiftBits, 0, 0. 792 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::RLWINM8 : PPC::RLWINM), Reg) 793 .addReg(Reg1, RegState::Kill) 794 .addImm(getEncodingValue(SrcReg)) 795 .addImm(0).addImm(0); 796 } 797 addFrameReference(BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::STW8 : PPC::STW)) 798 .addReg(Reg, RegState::Kill), 799 FrameIndex); 800 801 bool KillsCRBit = MI.killsRegister(SrcReg, TRI); 802 // Discard the pseudo instruction. 803 MBB.erase(II); 804 if (SpillsKnownBit && KillsCRBit && !SeenUse) { 805 Ins->setDesc(TII.get(PPC::UNENCODED_NOP)); 806 Ins->RemoveOperand(0); 807 } 808 } 809 810 void PPCRegisterInfo::lowerCRBitRestore(MachineBasicBlock::iterator II, 811 unsigned FrameIndex) const { 812 // Get the instruction. 813 MachineInstr &MI = *II; // ; <DestReg> = RESTORE_CRBIT <offset> 814 // Get the instruction's basic block. 815 MachineBasicBlock &MBB = *MI.getParent(); 816 MachineFunction &MF = *MBB.getParent(); 817 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 818 const TargetInstrInfo &TII = *Subtarget.getInstrInfo(); 819 DebugLoc dl = MI.getDebugLoc(); 820 821 bool LP64 = TM.isPPC64(); 822 const TargetRegisterClass *G8RC = &PPC::G8RCRegClass; 823 const TargetRegisterClass *GPRC = &PPC::GPRCRegClass; 824 825 Register Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); 826 Register DestReg = MI.getOperand(0).getReg(); 827 assert(MI.definesRegister(DestReg) && 828 "RESTORE_CRBIT does not define its destination"); 829 830 addFrameReference(BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::LWZ8 : PPC::LWZ), 831 Reg), FrameIndex); 832 833 BuildMI(MBB, II, dl, TII.get(TargetOpcode::IMPLICIT_DEF), DestReg); 834 835 Register RegO = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); 836 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::MFOCRF8 : PPC::MFOCRF), RegO) 837 .addReg(getCRFromCRBit(DestReg)); 838 839 unsigned ShiftBits = getEncodingValue(DestReg); 840 // rlwimi r11, r10, 32-ShiftBits, ..., ... 841 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::RLWIMI8 : PPC::RLWIMI), RegO) 842 .addReg(RegO, RegState::Kill) 843 .addReg(Reg, RegState::Kill) 844 .addImm(ShiftBits ? 32 - ShiftBits : 0) 845 .addImm(ShiftBits) 846 .addImm(ShiftBits); 847 848 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::MTOCRF8 : PPC::MTOCRF), 849 getCRFromCRBit(DestReg)) 850 .addReg(RegO, RegState::Kill) 851 // Make sure we have a use dependency all the way through this 852 // sequence of instructions. We can't have the other bits in the CR 853 // modified in between the mfocrf and the mtocrf. 854 .addReg(getCRFromCRBit(DestReg), RegState::Implicit); 855 856 // Discard the pseudo instruction. 857 MBB.erase(II); 858 } 859 860 void PPCRegisterInfo::lowerVRSAVESpilling(MachineBasicBlock::iterator II, 861 unsigned FrameIndex) const { 862 // Get the instruction. 863 MachineInstr &MI = *II; // ; SPILL_VRSAVE <SrcReg>, <offset> 864 // Get the instruction's basic block. 865 MachineBasicBlock &MBB = *MI.getParent(); 866 MachineFunction &MF = *MBB.getParent(); 867 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 868 const TargetInstrInfo &TII = *Subtarget.getInstrInfo(); 869 DebugLoc dl = MI.getDebugLoc(); 870 871 const TargetRegisterClass *GPRC = &PPC::GPRCRegClass; 872 Register Reg = MF.getRegInfo().createVirtualRegister(GPRC); 873 Register SrcReg = MI.getOperand(0).getReg(); 874 875 BuildMI(MBB, II, dl, TII.get(PPC::MFVRSAVEv), Reg) 876 .addReg(SrcReg, getKillRegState(MI.getOperand(0).isKill())); 877 878 addFrameReference( 879 BuildMI(MBB, II, dl, TII.get(PPC::STW)).addReg(Reg, RegState::Kill), 880 FrameIndex); 881 882 // Discard the pseudo instruction. 883 MBB.erase(II); 884 } 885 886 void PPCRegisterInfo::lowerVRSAVERestore(MachineBasicBlock::iterator II, 887 unsigned FrameIndex) const { 888 // Get the instruction. 889 MachineInstr &MI = *II; // ; <DestReg> = RESTORE_VRSAVE <offset> 890 // Get the instruction's basic block. 891 MachineBasicBlock &MBB = *MI.getParent(); 892 MachineFunction &MF = *MBB.getParent(); 893 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 894 const TargetInstrInfo &TII = *Subtarget.getInstrInfo(); 895 DebugLoc dl = MI.getDebugLoc(); 896 897 const TargetRegisterClass *GPRC = &PPC::GPRCRegClass; 898 Register Reg = MF.getRegInfo().createVirtualRegister(GPRC); 899 Register DestReg = MI.getOperand(0).getReg(); 900 assert(MI.definesRegister(DestReg) && 901 "RESTORE_VRSAVE does not define its destination"); 902 903 addFrameReference(BuildMI(MBB, II, dl, TII.get(PPC::LWZ), 904 Reg), FrameIndex); 905 906 BuildMI(MBB, II, dl, TII.get(PPC::MTVRSAVEv), DestReg) 907 .addReg(Reg, RegState::Kill); 908 909 // Discard the pseudo instruction. 910 MBB.erase(II); 911 } 912 913 bool PPCRegisterInfo::hasReservedSpillSlot(const MachineFunction &MF, 914 Register Reg, int &FrameIdx) const { 915 // For the nonvolatile condition registers (CR2, CR3, CR4) return true to 916 // prevent allocating an additional frame slot. 917 // For 64-bit ELF and AIX, the CR save area is in the linkage area at SP+8, 918 // for 32-bit AIX the CR save area is in the linkage area at SP+4. 919 // We have created a FrameIndex to that spill slot to keep the CalleSaveInfos 920 // valid. 921 // For 32-bit ELF, we have previously created the stack slot if needed, so 922 // return its FrameIdx. 923 if (PPC::CR2 <= Reg && Reg <= PPC::CR4) { 924 FrameIdx = MF.getInfo<PPCFunctionInfo>()->getCRSpillFrameIndex(); 925 return true; 926 } 927 return false; 928 } 929 930 // If the offset must be a multiple of some value, return what that value is. 931 static unsigned offsetMinAlignForOpcode(unsigned OpC) { 932 switch (OpC) { 933 default: 934 return 1; 935 case PPC::LWA: 936 case PPC::LWA_32: 937 case PPC::LD: 938 case PPC::LDU: 939 case PPC::STD: 940 case PPC::STDU: 941 case PPC::DFLOADf32: 942 case PPC::DFLOADf64: 943 case PPC::DFSTOREf32: 944 case PPC::DFSTOREf64: 945 case PPC::LXSD: 946 case PPC::LXSSP: 947 case PPC::STXSD: 948 case PPC::STXSSP: 949 return 4; 950 case PPC::EVLDD: 951 case PPC::EVSTDD: 952 return 8; 953 case PPC::LXV: 954 case PPC::STXV: 955 return 16; 956 } 957 } 958 959 // If the offset must be a multiple of some value, return what that value is. 960 static unsigned offsetMinAlign(const MachineInstr &MI) { 961 unsigned OpC = MI.getOpcode(); 962 return offsetMinAlignForOpcode(OpC); 963 } 964 965 // Return the OffsetOperandNo given the FIOperandNum (and the instruction). 966 static unsigned getOffsetONFromFION(const MachineInstr &MI, 967 unsigned FIOperandNum) { 968 // Take into account whether it's an add or mem instruction 969 unsigned OffsetOperandNo = (FIOperandNum == 2) ? 1 : 2; 970 if (MI.isInlineAsm()) 971 OffsetOperandNo = FIOperandNum - 1; 972 else if (MI.getOpcode() == TargetOpcode::STACKMAP || 973 MI.getOpcode() == TargetOpcode::PATCHPOINT) 974 OffsetOperandNo = FIOperandNum + 1; 975 976 return OffsetOperandNo; 977 } 978 979 void 980 PPCRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II, 981 int SPAdj, unsigned FIOperandNum, 982 RegScavenger *RS) const { 983 assert(SPAdj == 0 && "Unexpected"); 984 985 // Get the instruction. 986 MachineInstr &MI = *II; 987 // Get the instruction's basic block. 988 MachineBasicBlock &MBB = *MI.getParent(); 989 // Get the basic block's function. 990 MachineFunction &MF = *MBB.getParent(); 991 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 992 // Get the instruction info. 993 const TargetInstrInfo &TII = *Subtarget.getInstrInfo(); 994 // Get the frame info. 995 MachineFrameInfo &MFI = MF.getFrameInfo(); 996 DebugLoc dl = MI.getDebugLoc(); 997 998 unsigned OffsetOperandNo = getOffsetONFromFION(MI, FIOperandNum); 999 1000 // Get the frame index. 1001 int FrameIndex = MI.getOperand(FIOperandNum).getIndex(); 1002 1003 // Get the frame pointer save index. Users of this index are primarily 1004 // DYNALLOC instructions. 1005 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>(); 1006 int FPSI = FI->getFramePointerSaveIndex(); 1007 // Get the instruction opcode. 1008 unsigned OpC = MI.getOpcode(); 1009 1010 if ((OpC == PPC::DYNAREAOFFSET || OpC == PPC::DYNAREAOFFSET8)) { 1011 lowerDynamicAreaOffset(II); 1012 return; 1013 } 1014 1015 // Special case for dynamic alloca. 1016 if (FPSI && FrameIndex == FPSI && 1017 (OpC == PPC::DYNALLOC || OpC == PPC::DYNALLOC8)) { 1018 lowerDynamicAlloc(II); 1019 return; 1020 } 1021 1022 // Special case for pseudo-ops SPILL_CR and RESTORE_CR, etc. 1023 if (OpC == PPC::SPILL_CR) { 1024 lowerCRSpilling(II, FrameIndex); 1025 return; 1026 } else if (OpC == PPC::RESTORE_CR) { 1027 lowerCRRestore(II, FrameIndex); 1028 return; 1029 } else if (OpC == PPC::SPILL_CRBIT) { 1030 lowerCRBitSpilling(II, FrameIndex); 1031 return; 1032 } else if (OpC == PPC::RESTORE_CRBIT) { 1033 lowerCRBitRestore(II, FrameIndex); 1034 return; 1035 } else if (OpC == PPC::SPILL_VRSAVE) { 1036 lowerVRSAVESpilling(II, FrameIndex); 1037 return; 1038 } else if (OpC == PPC::RESTORE_VRSAVE) { 1039 lowerVRSAVERestore(II, FrameIndex); 1040 return; 1041 } 1042 1043 // Replace the FrameIndex with base register with GPR1 (SP) or GPR31 (FP). 1044 MI.getOperand(FIOperandNum).ChangeToRegister( 1045 FrameIndex < 0 ? getBaseRegister(MF) : getFrameRegister(MF), false); 1046 1047 // If the instruction is not present in ImmToIdxMap, then it has no immediate 1048 // form (and must be r+r). 1049 bool noImmForm = !MI.isInlineAsm() && OpC != TargetOpcode::STACKMAP && 1050 OpC != TargetOpcode::PATCHPOINT && !ImmToIdxMap.count(OpC); 1051 1052 // Now add the frame object offset to the offset from r1. 1053 int Offset = MFI.getObjectOffset(FrameIndex); 1054 Offset += MI.getOperand(OffsetOperandNo).getImm(); 1055 1056 // If we're not using a Frame Pointer that has been set to the value of the 1057 // SP before having the stack size subtracted from it, then add the stack size 1058 // to Offset to get the correct offset. 1059 // Naked functions have stack size 0, although getStackSize may not reflect 1060 // that because we didn't call all the pieces that compute it for naked 1061 // functions. 1062 if (!MF.getFunction().hasFnAttribute(Attribute::Naked)) { 1063 if (!(hasBasePointer(MF) && FrameIndex < 0)) 1064 Offset += MFI.getStackSize(); 1065 } 1066 1067 // If we can, encode the offset directly into the instruction. If this is a 1068 // normal PPC "ri" instruction, any 16-bit value can be safely encoded. If 1069 // this is a PPC64 "ix" instruction, only a 16-bit value with the low two bits 1070 // clear can be encoded. This is extremely uncommon, because normally you 1071 // only "std" to a stack slot that is at least 4-byte aligned, but it can 1072 // happen in invalid code. 1073 assert(OpC != PPC::DBG_VALUE && 1074 "This should be handled in a target-independent way"); 1075 bool OffsetFitsMnemonic = (OpC == PPC::EVSTDD || OpC == PPC::EVLDD) ? 1076 isUInt<8>(Offset) : 1077 isInt<16>(Offset); 1078 if (!noImmForm && ((OffsetFitsMnemonic && 1079 ((Offset % offsetMinAlign(MI)) == 0)) || 1080 OpC == TargetOpcode::STACKMAP || 1081 OpC == TargetOpcode::PATCHPOINT)) { 1082 MI.getOperand(OffsetOperandNo).ChangeToImmediate(Offset); 1083 return; 1084 } 1085 1086 // The offset doesn't fit into a single register, scavenge one to build the 1087 // offset in. 1088 1089 bool is64Bit = TM.isPPC64(); 1090 const TargetRegisterClass *G8RC = &PPC::G8RCRegClass; 1091 const TargetRegisterClass *GPRC = &PPC::GPRCRegClass; 1092 const TargetRegisterClass *RC = is64Bit ? G8RC : GPRC; 1093 Register SRegHi = MF.getRegInfo().createVirtualRegister(RC), 1094 SReg = MF.getRegInfo().createVirtualRegister(RC); 1095 1096 // Insert a set of rA with the full offset value before the ld, st, or add 1097 if (isInt<16>(Offset)) 1098 BuildMI(MBB, II, dl, TII.get(is64Bit ? PPC::LI8 : PPC::LI), SReg) 1099 .addImm(Offset); 1100 else { 1101 BuildMI(MBB, II, dl, TII.get(is64Bit ? PPC::LIS8 : PPC::LIS), SRegHi) 1102 .addImm(Offset >> 16); 1103 BuildMI(MBB, II, dl, TII.get(is64Bit ? PPC::ORI8 : PPC::ORI), SReg) 1104 .addReg(SRegHi, RegState::Kill) 1105 .addImm(Offset); 1106 } 1107 1108 // Convert into indexed form of the instruction: 1109 // 1110 // sth 0:rA, 1:imm 2:(rB) ==> sthx 0:rA, 2:rB, 1:r0 1111 // addi 0:rA 1:rB, 2, imm ==> add 0:rA, 1:rB, 2:r0 1112 unsigned OperandBase; 1113 1114 if (noImmForm) 1115 OperandBase = 1; 1116 else if (OpC != TargetOpcode::INLINEASM && 1117 OpC != TargetOpcode::INLINEASM_BR) { 1118 assert(ImmToIdxMap.count(OpC) && 1119 "No indexed form of load or store available!"); 1120 unsigned NewOpcode = ImmToIdxMap.find(OpC)->second; 1121 MI.setDesc(TII.get(NewOpcode)); 1122 OperandBase = 1; 1123 } else { 1124 OperandBase = OffsetOperandNo; 1125 } 1126 1127 Register StackReg = MI.getOperand(FIOperandNum).getReg(); 1128 MI.getOperand(OperandBase).ChangeToRegister(StackReg, false); 1129 MI.getOperand(OperandBase + 1).ChangeToRegister(SReg, false, false, true); 1130 } 1131 1132 Register PPCRegisterInfo::getFrameRegister(const MachineFunction &MF) const { 1133 const PPCFrameLowering *TFI = getFrameLowering(MF); 1134 1135 if (!TM.isPPC64()) 1136 return TFI->hasFP(MF) ? PPC::R31 : PPC::R1; 1137 else 1138 return TFI->hasFP(MF) ? PPC::X31 : PPC::X1; 1139 } 1140 1141 Register PPCRegisterInfo::getBaseRegister(const MachineFunction &MF) const { 1142 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 1143 if (!hasBasePointer(MF)) 1144 return getFrameRegister(MF); 1145 1146 if (TM.isPPC64()) 1147 return PPC::X30; 1148 1149 if (Subtarget.isSVR4ABI() && TM.isPositionIndependent()) 1150 return PPC::R29; 1151 1152 return PPC::R30; 1153 } 1154 1155 bool PPCRegisterInfo::hasBasePointer(const MachineFunction &MF) const { 1156 if (!EnableBasePointer) 1157 return false; 1158 if (AlwaysBasePointer) 1159 return true; 1160 1161 // If we need to realign the stack, then the stack pointer can no longer 1162 // serve as an offset into the caller's stack space. As a result, we need a 1163 // base pointer. 1164 return needsStackRealignment(MF); 1165 } 1166 1167 /// Returns true if the instruction's frame index 1168 /// reference would be better served by a base register other than FP 1169 /// or SP. Used by LocalStackFrameAllocation to determine which frame index 1170 /// references it should create new base registers for. 1171 bool PPCRegisterInfo:: 1172 needsFrameBaseReg(MachineInstr *MI, int64_t Offset) const { 1173 assert(Offset < 0 && "Local offset must be negative"); 1174 1175 // It's the load/store FI references that cause issues, as it can be difficult 1176 // to materialize the offset if it won't fit in the literal field. Estimate 1177 // based on the size of the local frame and some conservative assumptions 1178 // about the rest of the stack frame (note, this is pre-regalloc, so 1179 // we don't know everything for certain yet) whether this offset is likely 1180 // to be out of range of the immediate. Return true if so. 1181 1182 // We only generate virtual base registers for loads and stores that have 1183 // an r+i form. Return false for everything else. 1184 unsigned OpC = MI->getOpcode(); 1185 if (!ImmToIdxMap.count(OpC)) 1186 return false; 1187 1188 // Don't generate a new virtual base register just to add zero to it. 1189 if ((OpC == PPC::ADDI || OpC == PPC::ADDI8) && 1190 MI->getOperand(2).getImm() == 0) 1191 return false; 1192 1193 MachineBasicBlock &MBB = *MI->getParent(); 1194 MachineFunction &MF = *MBB.getParent(); 1195 const PPCFrameLowering *TFI = getFrameLowering(MF); 1196 unsigned StackEst = TFI->determineFrameLayout(MF, true); 1197 1198 // If we likely don't need a stack frame, then we probably don't need a 1199 // virtual base register either. 1200 if (!StackEst) 1201 return false; 1202 1203 // Estimate an offset from the stack pointer. 1204 // The incoming offset is relating to the SP at the start of the function, 1205 // but when we access the local it'll be relative to the SP after local 1206 // allocation, so adjust our SP-relative offset by that allocation size. 1207 Offset += StackEst; 1208 1209 // The frame pointer will point to the end of the stack, so estimate the 1210 // offset as the difference between the object offset and the FP location. 1211 return !isFrameOffsetLegal(MI, getBaseRegister(MF), Offset); 1212 } 1213 1214 /// Insert defining instruction(s) for BaseReg to 1215 /// be a pointer to FrameIdx at the beginning of the basic block. 1216 void PPCRegisterInfo::materializeFrameBaseRegister(MachineBasicBlock *MBB, 1217 Register BaseReg, 1218 int FrameIdx, 1219 int64_t Offset) const { 1220 unsigned ADDriOpc = TM.isPPC64() ? PPC::ADDI8 : PPC::ADDI; 1221 1222 MachineBasicBlock::iterator Ins = MBB->begin(); 1223 DebugLoc DL; // Defaults to "unknown" 1224 if (Ins != MBB->end()) 1225 DL = Ins->getDebugLoc(); 1226 1227 const MachineFunction &MF = *MBB->getParent(); 1228 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 1229 const TargetInstrInfo &TII = *Subtarget.getInstrInfo(); 1230 const MCInstrDesc &MCID = TII.get(ADDriOpc); 1231 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 1232 MRI.constrainRegClass(BaseReg, TII.getRegClass(MCID, 0, this, MF)); 1233 1234 BuildMI(*MBB, Ins, DL, MCID, BaseReg) 1235 .addFrameIndex(FrameIdx).addImm(Offset); 1236 } 1237 1238 void PPCRegisterInfo::resolveFrameIndex(MachineInstr &MI, Register BaseReg, 1239 int64_t Offset) const { 1240 unsigned FIOperandNum = 0; 1241 while (!MI.getOperand(FIOperandNum).isFI()) { 1242 ++FIOperandNum; 1243 assert(FIOperandNum < MI.getNumOperands() && 1244 "Instr doesn't have FrameIndex operand!"); 1245 } 1246 1247 MI.getOperand(FIOperandNum).ChangeToRegister(BaseReg, false); 1248 unsigned OffsetOperandNo = getOffsetONFromFION(MI, FIOperandNum); 1249 Offset += MI.getOperand(OffsetOperandNo).getImm(); 1250 MI.getOperand(OffsetOperandNo).ChangeToImmediate(Offset); 1251 1252 MachineBasicBlock &MBB = *MI.getParent(); 1253 MachineFunction &MF = *MBB.getParent(); 1254 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 1255 const TargetInstrInfo &TII = *Subtarget.getInstrInfo(); 1256 const MCInstrDesc &MCID = MI.getDesc(); 1257 MachineRegisterInfo &MRI = MF.getRegInfo(); 1258 MRI.constrainRegClass(BaseReg, 1259 TII.getRegClass(MCID, FIOperandNum, this, MF)); 1260 } 1261 1262 bool PPCRegisterInfo::isFrameOffsetLegal(const MachineInstr *MI, 1263 Register BaseReg, 1264 int64_t Offset) const { 1265 unsigned FIOperandNum = 0; 1266 while (!MI->getOperand(FIOperandNum).isFI()) { 1267 ++FIOperandNum; 1268 assert(FIOperandNum < MI->getNumOperands() && 1269 "Instr doesn't have FrameIndex operand!"); 1270 } 1271 1272 unsigned OffsetOperandNo = getOffsetONFromFION(*MI, FIOperandNum); 1273 Offset += MI->getOperand(OffsetOperandNo).getImm(); 1274 1275 return MI->getOpcode() == PPC::DBG_VALUE || // DBG_VALUE is always Reg+Imm 1276 MI->getOpcode() == TargetOpcode::STACKMAP || 1277 MI->getOpcode() == TargetOpcode::PATCHPOINT || 1278 (isInt<16>(Offset) && (Offset % offsetMinAlign(*MI)) == 0); 1279 } 1280