1 //===-- TargetLowering.cpp - Implement the TargetLowering class -----------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements the TargetLowering class. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "llvm/CodeGen/TargetLowering.h" 14 #include "llvm/ADT/STLExtras.h" 15 #include "llvm/CodeGen/CallingConvLower.h" 16 #include "llvm/CodeGen/MachineFrameInfo.h" 17 #include "llvm/CodeGen/MachineFunction.h" 18 #include "llvm/CodeGen/MachineJumpTableInfo.h" 19 #include "llvm/CodeGen/MachineRegisterInfo.h" 20 #include "llvm/CodeGen/SelectionDAG.h" 21 #include "llvm/CodeGen/TargetRegisterInfo.h" 22 #include "llvm/CodeGen/TargetSubtargetInfo.h" 23 #include "llvm/IR/DataLayout.h" 24 #include "llvm/IR/DerivedTypes.h" 25 #include "llvm/IR/GlobalVariable.h" 26 #include "llvm/IR/LLVMContext.h" 27 #include "llvm/MC/MCAsmInfo.h" 28 #include "llvm/MC/MCExpr.h" 29 #include "llvm/Support/ErrorHandling.h" 30 #include "llvm/Support/KnownBits.h" 31 #include "llvm/Support/MathExtras.h" 32 #include "llvm/Target/TargetLoweringObjectFile.h" 33 #include "llvm/Target/TargetMachine.h" 34 #include <cctype> 35 using namespace llvm; 36 37 /// NOTE: The TargetMachine owns TLOF. 38 TargetLowering::TargetLowering(const TargetMachine &tm) 39 : TargetLoweringBase(tm) {} 40 41 const char *TargetLowering::getTargetNodeName(unsigned Opcode) const { 42 return nullptr; 43 } 44 45 bool TargetLowering::isPositionIndependent() const { 46 return getTargetMachine().isPositionIndependent(); 47 } 48 49 /// Check whether a given call node is in tail position within its function. If 50 /// so, it sets Chain to the input chain of the tail call. 51 bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node, 52 SDValue &Chain) const { 53 const Function &F = DAG.getMachineFunction().getFunction(); 54 55 // First, check if tail calls have been disabled in this function. 56 if (F.getFnAttribute("disable-tail-calls").getValueAsString() == "true") 57 return false; 58 59 // Conservatively require the attributes of the call to match those of 60 // the return. Ignore NoAlias and NonNull because they don't affect the 61 // call sequence. 62 AttributeList CallerAttrs = F.getAttributes(); 63 if (AttrBuilder(CallerAttrs, AttributeList::ReturnIndex) 64 .removeAttribute(Attribute::NoAlias) 65 .removeAttribute(Attribute::NonNull) 66 .hasAttributes()) 67 return false; 68 69 // It's not safe to eliminate the sign / zero extension of the return value. 70 if (CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::ZExt) || 71 CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::SExt)) 72 return false; 73 74 // Check if the only use is a function return node. 75 return isUsedByReturnOnly(Node, Chain); 76 } 77 78 bool TargetLowering::parametersInCSRMatch(const MachineRegisterInfo &MRI, 79 const uint32_t *CallerPreservedMask, 80 const SmallVectorImpl<CCValAssign> &ArgLocs, 81 const SmallVectorImpl<SDValue> &OutVals) const { 82 for (unsigned I = 0, E = ArgLocs.size(); I != E; ++I) { 83 const CCValAssign &ArgLoc = ArgLocs[I]; 84 if (!ArgLoc.isRegLoc()) 85 continue; 86 MCRegister Reg = ArgLoc.getLocReg(); 87 // Only look at callee saved registers. 88 if (MachineOperand::clobbersPhysReg(CallerPreservedMask, Reg)) 89 continue; 90 // Check that we pass the value used for the caller. 91 // (We look for a CopyFromReg reading a virtual register that is used 92 // for the function live-in value of register Reg) 93 SDValue Value = OutVals[I]; 94 if (Value->getOpcode() != ISD::CopyFromReg) 95 return false; 96 Register ArgReg = cast<RegisterSDNode>(Value->getOperand(1))->getReg(); 97 if (MRI.getLiveInPhysReg(ArgReg) != Reg) 98 return false; 99 } 100 return true; 101 } 102 103 /// Set CallLoweringInfo attribute flags based on a call instruction 104 /// and called function attributes. 105 void TargetLoweringBase::ArgListEntry::setAttributes(const CallBase *Call, 106 unsigned ArgIdx) { 107 IsSExt = Call->paramHasAttr(ArgIdx, Attribute::SExt); 108 IsZExt = Call->paramHasAttr(ArgIdx, Attribute::ZExt); 109 IsInReg = Call->paramHasAttr(ArgIdx, Attribute::InReg); 110 IsSRet = Call->paramHasAttr(ArgIdx, Attribute::StructRet); 111 IsNest = Call->paramHasAttr(ArgIdx, Attribute::Nest); 112 IsByVal = Call->paramHasAttr(ArgIdx, Attribute::ByVal); 113 IsPreallocated = Call->paramHasAttr(ArgIdx, Attribute::Preallocated); 114 IsInAlloca = Call->paramHasAttr(ArgIdx, Attribute::InAlloca); 115 IsReturned = Call->paramHasAttr(ArgIdx, Attribute::Returned); 116 IsSwiftSelf = Call->paramHasAttr(ArgIdx, Attribute::SwiftSelf); 117 IsSwiftError = Call->paramHasAttr(ArgIdx, Attribute::SwiftError); 118 Alignment = Call->getParamAlign(ArgIdx); 119 ByValType = nullptr; 120 if (IsByVal) 121 ByValType = Call->getParamByValType(ArgIdx); 122 PreallocatedType = nullptr; 123 if (IsPreallocated) 124 PreallocatedType = Call->getParamPreallocatedType(ArgIdx); 125 } 126 127 /// Generate a libcall taking the given operands as arguments and returning a 128 /// result of type RetVT. 129 std::pair<SDValue, SDValue> 130 TargetLowering::makeLibCall(SelectionDAG &DAG, RTLIB::Libcall LC, EVT RetVT, 131 ArrayRef<SDValue> Ops, 132 MakeLibCallOptions CallOptions, 133 const SDLoc &dl, 134 SDValue InChain) const { 135 if (!InChain) 136 InChain = DAG.getEntryNode(); 137 138 TargetLowering::ArgListTy Args; 139 Args.reserve(Ops.size()); 140 141 TargetLowering::ArgListEntry Entry; 142 for (unsigned i = 0; i < Ops.size(); ++i) { 143 SDValue NewOp = Ops[i]; 144 Entry.Node = NewOp; 145 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext()); 146 Entry.IsSExt = shouldSignExtendTypeInLibCall(NewOp.getValueType(), 147 CallOptions.IsSExt); 148 Entry.IsZExt = !Entry.IsSExt; 149 150 if (CallOptions.IsSoften && 151 !shouldExtendTypeInLibCall(CallOptions.OpsVTBeforeSoften[i])) { 152 Entry.IsSExt = Entry.IsZExt = false; 153 } 154 Args.push_back(Entry); 155 } 156 157 if (LC == RTLIB::UNKNOWN_LIBCALL) 158 report_fatal_error("Unsupported library call operation!"); 159 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), 160 getPointerTy(DAG.getDataLayout())); 161 162 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext()); 163 TargetLowering::CallLoweringInfo CLI(DAG); 164 bool signExtend = shouldSignExtendTypeInLibCall(RetVT, CallOptions.IsSExt); 165 bool zeroExtend = !signExtend; 166 167 if (CallOptions.IsSoften && 168 !shouldExtendTypeInLibCall(CallOptions.RetVTBeforeSoften)) { 169 signExtend = zeroExtend = false; 170 } 171 172 CLI.setDebugLoc(dl) 173 .setChain(InChain) 174 .setLibCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args)) 175 .setNoReturn(CallOptions.DoesNotReturn) 176 .setDiscardResult(!CallOptions.IsReturnValueUsed) 177 .setIsPostTypeLegalization(CallOptions.IsPostTypeLegalization) 178 .setSExtResult(signExtend) 179 .setZExtResult(zeroExtend); 180 return LowerCallTo(CLI); 181 } 182 183 bool TargetLowering::findOptimalMemOpLowering( 184 std::vector<EVT> &MemOps, unsigned Limit, const MemOp &Op, unsigned DstAS, 185 unsigned SrcAS, const AttributeList &FuncAttributes) const { 186 if (Op.isMemcpyWithFixedDstAlign() && Op.getSrcAlign() < Op.getDstAlign()) 187 return false; 188 189 EVT VT = getOptimalMemOpType(Op, FuncAttributes); 190 191 if (VT == MVT::Other) { 192 // Use the largest integer type whose alignment constraints are satisfied. 193 // We only need to check DstAlign here as SrcAlign is always greater or 194 // equal to DstAlign (or zero). 195 VT = MVT::i64; 196 if (Op.isFixedDstAlign()) 197 while ( 198 Op.getDstAlign() < (VT.getSizeInBits() / 8) && 199 !allowsMisalignedMemoryAccesses(VT, DstAS, Op.getDstAlign().value())) 200 VT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy - 1); 201 assert(VT.isInteger()); 202 203 // Find the largest legal integer type. 204 MVT LVT = MVT::i64; 205 while (!isTypeLegal(LVT)) 206 LVT = (MVT::SimpleValueType)(LVT.SimpleTy - 1); 207 assert(LVT.isInteger()); 208 209 // If the type we've chosen is larger than the largest legal integer type 210 // then use that instead. 211 if (VT.bitsGT(LVT)) 212 VT = LVT; 213 } 214 215 unsigned NumMemOps = 0; 216 uint64_t Size = Op.size(); 217 while (Size) { 218 unsigned VTSize = VT.getSizeInBits() / 8; 219 while (VTSize > Size) { 220 // For now, only use non-vector load / store's for the left-over pieces. 221 EVT NewVT = VT; 222 unsigned NewVTSize; 223 224 bool Found = false; 225 if (VT.isVector() || VT.isFloatingPoint()) { 226 NewVT = (VT.getSizeInBits() > 64) ? MVT::i64 : MVT::i32; 227 if (isOperationLegalOrCustom(ISD::STORE, NewVT) && 228 isSafeMemOpType(NewVT.getSimpleVT())) 229 Found = true; 230 else if (NewVT == MVT::i64 && 231 isOperationLegalOrCustom(ISD::STORE, MVT::f64) && 232 isSafeMemOpType(MVT::f64)) { 233 // i64 is usually not legal on 32-bit targets, but f64 may be. 234 NewVT = MVT::f64; 235 Found = true; 236 } 237 } 238 239 if (!Found) { 240 do { 241 NewVT = (MVT::SimpleValueType)(NewVT.getSimpleVT().SimpleTy - 1); 242 if (NewVT == MVT::i8) 243 break; 244 } while (!isSafeMemOpType(NewVT.getSimpleVT())); 245 } 246 NewVTSize = NewVT.getSizeInBits() / 8; 247 248 // If the new VT cannot cover all of the remaining bits, then consider 249 // issuing a (or a pair of) unaligned and overlapping load / store. 250 bool Fast; 251 if (NumMemOps && Op.allowOverlap() && NewVTSize < Size && 252 allowsMisalignedMemoryAccesses( 253 VT, DstAS, Op.isFixedDstAlign() ? Op.getDstAlign().value() : 1, 254 MachineMemOperand::MONone, &Fast) && 255 Fast) 256 VTSize = Size; 257 else { 258 VT = NewVT; 259 VTSize = NewVTSize; 260 } 261 } 262 263 if (++NumMemOps > Limit) 264 return false; 265 266 MemOps.push_back(VT); 267 Size -= VTSize; 268 } 269 270 return true; 271 } 272 273 /// Soften the operands of a comparison. This code is shared among BR_CC, 274 /// SELECT_CC, and SETCC handlers. 275 void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT, 276 SDValue &NewLHS, SDValue &NewRHS, 277 ISD::CondCode &CCCode, 278 const SDLoc &dl, const SDValue OldLHS, 279 const SDValue OldRHS) const { 280 SDValue Chain; 281 return softenSetCCOperands(DAG, VT, NewLHS, NewRHS, CCCode, dl, OldLHS, 282 OldRHS, Chain); 283 } 284 285 void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT, 286 SDValue &NewLHS, SDValue &NewRHS, 287 ISD::CondCode &CCCode, 288 const SDLoc &dl, const SDValue OldLHS, 289 const SDValue OldRHS, 290 SDValue &Chain, 291 bool IsSignaling) const { 292 // FIXME: Currently we cannot really respect all IEEE predicates due to libgcc 293 // not supporting it. We can update this code when libgcc provides such 294 // functions. 295 296 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128 || VT == MVT::ppcf128) 297 && "Unsupported setcc type!"); 298 299 // Expand into one or more soft-fp libcall(s). 300 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL; 301 bool ShouldInvertCC = false; 302 switch (CCCode) { 303 case ISD::SETEQ: 304 case ISD::SETOEQ: 305 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 : 306 (VT == MVT::f64) ? RTLIB::OEQ_F64 : 307 (VT == MVT::f128) ? RTLIB::OEQ_F128 : RTLIB::OEQ_PPCF128; 308 break; 309 case ISD::SETNE: 310 case ISD::SETUNE: 311 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 : 312 (VT == MVT::f64) ? RTLIB::UNE_F64 : 313 (VT == MVT::f128) ? RTLIB::UNE_F128 : RTLIB::UNE_PPCF128; 314 break; 315 case ISD::SETGE: 316 case ISD::SETOGE: 317 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 : 318 (VT == MVT::f64) ? RTLIB::OGE_F64 : 319 (VT == MVT::f128) ? RTLIB::OGE_F128 : RTLIB::OGE_PPCF128; 320 break; 321 case ISD::SETLT: 322 case ISD::SETOLT: 323 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 : 324 (VT == MVT::f64) ? RTLIB::OLT_F64 : 325 (VT == MVT::f128) ? RTLIB::OLT_F128 : RTLIB::OLT_PPCF128; 326 break; 327 case ISD::SETLE: 328 case ISD::SETOLE: 329 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 : 330 (VT == MVT::f64) ? RTLIB::OLE_F64 : 331 (VT == MVT::f128) ? RTLIB::OLE_F128 : RTLIB::OLE_PPCF128; 332 break; 333 case ISD::SETGT: 334 case ISD::SETOGT: 335 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 : 336 (VT == MVT::f64) ? RTLIB::OGT_F64 : 337 (VT == MVT::f128) ? RTLIB::OGT_F128 : RTLIB::OGT_PPCF128; 338 break; 339 case ISD::SETO: 340 ShouldInvertCC = true; 341 LLVM_FALLTHROUGH; 342 case ISD::SETUO: 343 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 : 344 (VT == MVT::f64) ? RTLIB::UO_F64 : 345 (VT == MVT::f128) ? RTLIB::UO_F128 : RTLIB::UO_PPCF128; 346 break; 347 case ISD::SETONE: 348 // SETONE = O && UNE 349 ShouldInvertCC = true; 350 LLVM_FALLTHROUGH; 351 case ISD::SETUEQ: 352 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 : 353 (VT == MVT::f64) ? RTLIB::UO_F64 : 354 (VT == MVT::f128) ? RTLIB::UO_F128 : RTLIB::UO_PPCF128; 355 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 : 356 (VT == MVT::f64) ? RTLIB::OEQ_F64 : 357 (VT == MVT::f128) ? RTLIB::OEQ_F128 : RTLIB::OEQ_PPCF128; 358 break; 359 default: 360 // Invert CC for unordered comparisons 361 ShouldInvertCC = true; 362 switch (CCCode) { 363 case ISD::SETULT: 364 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 : 365 (VT == MVT::f64) ? RTLIB::OGE_F64 : 366 (VT == MVT::f128) ? RTLIB::OGE_F128 : RTLIB::OGE_PPCF128; 367 break; 368 case ISD::SETULE: 369 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 : 370 (VT == MVT::f64) ? RTLIB::OGT_F64 : 371 (VT == MVT::f128) ? RTLIB::OGT_F128 : RTLIB::OGT_PPCF128; 372 break; 373 case ISD::SETUGT: 374 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 : 375 (VT == MVT::f64) ? RTLIB::OLE_F64 : 376 (VT == MVT::f128) ? RTLIB::OLE_F128 : RTLIB::OLE_PPCF128; 377 break; 378 case ISD::SETUGE: 379 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 : 380 (VT == MVT::f64) ? RTLIB::OLT_F64 : 381 (VT == MVT::f128) ? RTLIB::OLT_F128 : RTLIB::OLT_PPCF128; 382 break; 383 default: llvm_unreachable("Do not know how to soften this setcc!"); 384 } 385 } 386 387 // Use the target specific return value for comparions lib calls. 388 EVT RetVT = getCmpLibcallReturnType(); 389 SDValue Ops[2] = {NewLHS, NewRHS}; 390 TargetLowering::MakeLibCallOptions CallOptions; 391 EVT OpsVT[2] = { OldLHS.getValueType(), 392 OldRHS.getValueType() }; 393 CallOptions.setTypeListBeforeSoften(OpsVT, RetVT, true); 394 auto Call = makeLibCall(DAG, LC1, RetVT, Ops, CallOptions, dl, Chain); 395 NewLHS = Call.first; 396 NewRHS = DAG.getConstant(0, dl, RetVT); 397 398 CCCode = getCmpLibcallCC(LC1); 399 if (ShouldInvertCC) { 400 assert(RetVT.isInteger()); 401 CCCode = getSetCCInverse(CCCode, RetVT); 402 } 403 404 if (LC2 == RTLIB::UNKNOWN_LIBCALL) { 405 // Update Chain. 406 Chain = Call.second; 407 } else { 408 EVT SetCCVT = 409 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), RetVT); 410 SDValue Tmp = DAG.getSetCC(dl, SetCCVT, NewLHS, NewRHS, CCCode); 411 auto Call2 = makeLibCall(DAG, LC2, RetVT, Ops, CallOptions, dl, Chain); 412 CCCode = getCmpLibcallCC(LC2); 413 if (ShouldInvertCC) 414 CCCode = getSetCCInverse(CCCode, RetVT); 415 NewLHS = DAG.getSetCC(dl, SetCCVT, Call2.first, NewRHS, CCCode); 416 if (Chain) 417 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Call.second, 418 Call2.second); 419 NewLHS = DAG.getNode(ShouldInvertCC ? ISD::AND : ISD::OR, dl, 420 Tmp.getValueType(), Tmp, NewLHS); 421 NewRHS = SDValue(); 422 } 423 } 424 425 /// Return the entry encoding for a jump table in the current function. The 426 /// returned value is a member of the MachineJumpTableInfo::JTEntryKind enum. 427 unsigned TargetLowering::getJumpTableEncoding() const { 428 // In non-pic modes, just use the address of a block. 429 if (!isPositionIndependent()) 430 return MachineJumpTableInfo::EK_BlockAddress; 431 432 // In PIC mode, if the target supports a GPRel32 directive, use it. 433 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr) 434 return MachineJumpTableInfo::EK_GPRel32BlockAddress; 435 436 // Otherwise, use a label difference. 437 return MachineJumpTableInfo::EK_LabelDifference32; 438 } 439 440 SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table, 441 SelectionDAG &DAG) const { 442 // If our PIC model is GP relative, use the global offset table as the base. 443 unsigned JTEncoding = getJumpTableEncoding(); 444 445 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) || 446 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress)) 447 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(DAG.getDataLayout())); 448 449 return Table; 450 } 451 452 /// This returns the relocation base for the given PIC jumptable, the same as 453 /// getPICJumpTableRelocBase, but as an MCExpr. 454 const MCExpr * 455 TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF, 456 unsigned JTI,MCContext &Ctx) const{ 457 // The normal PIC reloc base is the label at the start of the jump table. 458 return MCSymbolRefExpr::create(MF->getJTISymbol(JTI, Ctx), Ctx); 459 } 460 461 bool 462 TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const { 463 const TargetMachine &TM = getTargetMachine(); 464 const GlobalValue *GV = GA->getGlobal(); 465 466 // If the address is not even local to this DSO we will have to load it from 467 // a got and then add the offset. 468 if (!TM.shouldAssumeDSOLocal(*GV->getParent(), GV)) 469 return false; 470 471 // If the code is position independent we will have to add a base register. 472 if (isPositionIndependent()) 473 return false; 474 475 // Otherwise we can do it. 476 return true; 477 } 478 479 //===----------------------------------------------------------------------===// 480 // Optimization Methods 481 //===----------------------------------------------------------------------===// 482 483 /// If the specified instruction has a constant integer operand and there are 484 /// bits set in that constant that are not demanded, then clear those bits and 485 /// return true. 486 bool TargetLowering::ShrinkDemandedConstant(SDValue Op, 487 const APInt &DemandedBits, 488 const APInt &DemandedElts, 489 TargetLoweringOpt &TLO) const { 490 SDLoc DL(Op); 491 unsigned Opcode = Op.getOpcode(); 492 493 // Do target-specific constant optimization. 494 if (targetShrinkDemandedConstant(Op, DemandedBits, DemandedElts, TLO)) 495 return TLO.New.getNode(); 496 497 // FIXME: ISD::SELECT, ISD::SELECT_CC 498 switch (Opcode) { 499 default: 500 break; 501 case ISD::XOR: 502 case ISD::AND: 503 case ISD::OR: { 504 auto *Op1C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); 505 if (!Op1C) 506 return false; 507 508 // If this is a 'not' op, don't touch it because that's a canonical form. 509 const APInt &C = Op1C->getAPIntValue(); 510 if (Opcode == ISD::XOR && DemandedBits.isSubsetOf(C)) 511 return false; 512 513 if (!C.isSubsetOf(DemandedBits)) { 514 EVT VT = Op.getValueType(); 515 SDValue NewC = TLO.DAG.getConstant(DemandedBits & C, DL, VT); 516 SDValue NewOp = TLO.DAG.getNode(Opcode, DL, VT, Op.getOperand(0), NewC); 517 return TLO.CombineTo(Op, NewOp); 518 } 519 520 break; 521 } 522 } 523 524 return false; 525 } 526 527 bool TargetLowering::ShrinkDemandedConstant(SDValue Op, 528 const APInt &DemandedBits, 529 TargetLoweringOpt &TLO) const { 530 EVT VT = Op.getValueType(); 531 APInt DemandedElts = VT.isVector() 532 ? APInt::getAllOnesValue(VT.getVectorNumElements()) 533 : APInt(1, 1); 534 return ShrinkDemandedConstant(Op, DemandedBits, DemandedElts, TLO); 535 } 536 537 /// Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the casts are free. 538 /// This uses isZExtFree and ZERO_EXTEND for the widening cast, but it could be 539 /// generalized for targets with other types of implicit widening casts. 540 bool TargetLowering::ShrinkDemandedOp(SDValue Op, unsigned BitWidth, 541 const APInt &Demanded, 542 TargetLoweringOpt &TLO) const { 543 assert(Op.getNumOperands() == 2 && 544 "ShrinkDemandedOp only supports binary operators!"); 545 assert(Op.getNode()->getNumValues() == 1 && 546 "ShrinkDemandedOp only supports nodes with one result!"); 547 548 SelectionDAG &DAG = TLO.DAG; 549 SDLoc dl(Op); 550 551 // Early return, as this function cannot handle vector types. 552 if (Op.getValueType().isVector()) 553 return false; 554 555 // Don't do this if the node has another user, which may require the 556 // full value. 557 if (!Op.getNode()->hasOneUse()) 558 return false; 559 560 // Search for the smallest integer type with free casts to and from 561 // Op's type. For expedience, just check power-of-2 integer types. 562 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 563 unsigned DemandedSize = Demanded.getActiveBits(); 564 unsigned SmallVTBits = DemandedSize; 565 if (!isPowerOf2_32(SmallVTBits)) 566 SmallVTBits = NextPowerOf2(SmallVTBits); 567 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) { 568 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits); 569 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) && 570 TLI.isZExtFree(SmallVT, Op.getValueType())) { 571 // We found a type with free casts. 572 SDValue X = DAG.getNode( 573 Op.getOpcode(), dl, SmallVT, 574 DAG.getNode(ISD::TRUNCATE, dl, SmallVT, Op.getOperand(0)), 575 DAG.getNode(ISD::TRUNCATE, dl, SmallVT, Op.getOperand(1))); 576 assert(DemandedSize <= SmallVTBits && "Narrowed below demanded bits?"); 577 SDValue Z = DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(), X); 578 return TLO.CombineTo(Op, Z); 579 } 580 } 581 return false; 582 } 583 584 bool TargetLowering::SimplifyDemandedBits(SDValue Op, const APInt &DemandedBits, 585 DAGCombinerInfo &DCI) const { 586 SelectionDAG &DAG = DCI.DAG; 587 TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(), 588 !DCI.isBeforeLegalizeOps()); 589 KnownBits Known; 590 591 bool Simplified = SimplifyDemandedBits(Op, DemandedBits, Known, TLO); 592 if (Simplified) { 593 DCI.AddToWorklist(Op.getNode()); 594 DCI.CommitTargetLoweringOpt(TLO); 595 } 596 return Simplified; 597 } 598 599 bool TargetLowering::SimplifyDemandedBits(SDValue Op, const APInt &DemandedBits, 600 KnownBits &Known, 601 TargetLoweringOpt &TLO, 602 unsigned Depth, 603 bool AssumeSingleUse) const { 604 EVT VT = Op.getValueType(); 605 606 // TODO: We can probably do more work on calculating the known bits and 607 // simplifying the operations for scalable vectors, but for now we just 608 // bail out. 609 if (VT.isScalableVector()) { 610 // Pretend we don't know anything for now. 611 Known = KnownBits(DemandedBits.getBitWidth()); 612 return false; 613 } 614 615 APInt DemandedElts = VT.isVector() 616 ? APInt::getAllOnesValue(VT.getVectorNumElements()) 617 : APInt(1, 1); 618 return SimplifyDemandedBits(Op, DemandedBits, DemandedElts, Known, TLO, Depth, 619 AssumeSingleUse); 620 } 621 622 // TODO: Can we merge SelectionDAG::GetDemandedBits into this? 623 // TODO: Under what circumstances can we create nodes? Constant folding? 624 SDValue TargetLowering::SimplifyMultipleUseDemandedBits( 625 SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, 626 SelectionDAG &DAG, unsigned Depth) const { 627 // Limit search depth. 628 if (Depth >= SelectionDAG::MaxRecursionDepth) 629 return SDValue(); 630 631 // Ignore UNDEFs. 632 if (Op.isUndef()) 633 return SDValue(); 634 635 // Not demanding any bits/elts from Op. 636 if (DemandedBits == 0 || DemandedElts == 0) 637 return DAG.getUNDEF(Op.getValueType()); 638 639 unsigned NumElts = DemandedElts.getBitWidth(); 640 unsigned BitWidth = DemandedBits.getBitWidth(); 641 KnownBits LHSKnown, RHSKnown; 642 switch (Op.getOpcode()) { 643 case ISD::BITCAST: { 644 SDValue Src = peekThroughBitcasts(Op.getOperand(0)); 645 EVT SrcVT = Src.getValueType(); 646 EVT DstVT = Op.getValueType(); 647 if (SrcVT == DstVT) 648 return Src; 649 650 unsigned NumSrcEltBits = SrcVT.getScalarSizeInBits(); 651 unsigned NumDstEltBits = DstVT.getScalarSizeInBits(); 652 if (NumSrcEltBits == NumDstEltBits) 653 if (SDValue V = SimplifyMultipleUseDemandedBits( 654 Src, DemandedBits, DemandedElts, DAG, Depth + 1)) 655 return DAG.getBitcast(DstVT, V); 656 657 // TODO - bigendian once we have test coverage. 658 if (SrcVT.isVector() && (NumDstEltBits % NumSrcEltBits) == 0 && 659 DAG.getDataLayout().isLittleEndian()) { 660 unsigned Scale = NumDstEltBits / NumSrcEltBits; 661 unsigned NumSrcElts = SrcVT.getVectorNumElements(); 662 APInt DemandedSrcBits = APInt::getNullValue(NumSrcEltBits); 663 APInt DemandedSrcElts = APInt::getNullValue(NumSrcElts); 664 for (unsigned i = 0; i != Scale; ++i) { 665 unsigned Offset = i * NumSrcEltBits; 666 APInt Sub = DemandedBits.extractBits(NumSrcEltBits, Offset); 667 if (!Sub.isNullValue()) { 668 DemandedSrcBits |= Sub; 669 for (unsigned j = 0; j != NumElts; ++j) 670 if (DemandedElts[j]) 671 DemandedSrcElts.setBit((j * Scale) + i); 672 } 673 } 674 675 if (SDValue V = SimplifyMultipleUseDemandedBits( 676 Src, DemandedSrcBits, DemandedSrcElts, DAG, Depth + 1)) 677 return DAG.getBitcast(DstVT, V); 678 } 679 680 // TODO - bigendian once we have test coverage. 681 if ((NumSrcEltBits % NumDstEltBits) == 0 && 682 DAG.getDataLayout().isLittleEndian()) { 683 unsigned Scale = NumSrcEltBits / NumDstEltBits; 684 unsigned NumSrcElts = SrcVT.isVector() ? SrcVT.getVectorNumElements() : 1; 685 APInt DemandedSrcBits = APInt::getNullValue(NumSrcEltBits); 686 APInt DemandedSrcElts = APInt::getNullValue(NumSrcElts); 687 for (unsigned i = 0; i != NumElts; ++i) 688 if (DemandedElts[i]) { 689 unsigned Offset = (i % Scale) * NumDstEltBits; 690 DemandedSrcBits.insertBits(DemandedBits, Offset); 691 DemandedSrcElts.setBit(i / Scale); 692 } 693 694 if (SDValue V = SimplifyMultipleUseDemandedBits( 695 Src, DemandedSrcBits, DemandedSrcElts, DAG, Depth + 1)) 696 return DAG.getBitcast(DstVT, V); 697 } 698 699 break; 700 } 701 case ISD::AND: { 702 LHSKnown = DAG.computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 703 RHSKnown = DAG.computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 704 705 // If all of the demanded bits are known 1 on one side, return the other. 706 // These bits cannot contribute to the result of the 'and' in this 707 // context. 708 if (DemandedBits.isSubsetOf(LHSKnown.Zero | RHSKnown.One)) 709 return Op.getOperand(0); 710 if (DemandedBits.isSubsetOf(RHSKnown.Zero | LHSKnown.One)) 711 return Op.getOperand(1); 712 break; 713 } 714 case ISD::OR: { 715 LHSKnown = DAG.computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 716 RHSKnown = DAG.computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 717 718 // If all of the demanded bits are known zero on one side, return the 719 // other. These bits cannot contribute to the result of the 'or' in this 720 // context. 721 if (DemandedBits.isSubsetOf(LHSKnown.One | RHSKnown.Zero)) 722 return Op.getOperand(0); 723 if (DemandedBits.isSubsetOf(RHSKnown.One | LHSKnown.Zero)) 724 return Op.getOperand(1); 725 break; 726 } 727 case ISD::XOR: { 728 LHSKnown = DAG.computeKnownBits(Op.getOperand(0), DemandedElts, Depth + 1); 729 RHSKnown = DAG.computeKnownBits(Op.getOperand(1), DemandedElts, Depth + 1); 730 731 // If all of the demanded bits are known zero on one side, return the 732 // other. 733 if (DemandedBits.isSubsetOf(RHSKnown.Zero)) 734 return Op.getOperand(0); 735 if (DemandedBits.isSubsetOf(LHSKnown.Zero)) 736 return Op.getOperand(1); 737 break; 738 } 739 case ISD::SHL: { 740 // If we are only demanding sign bits then we can use the shift source 741 // directly. 742 if (const APInt *MaxSA = 743 DAG.getValidMaximumShiftAmountConstant(Op, DemandedElts)) { 744 SDValue Op0 = Op.getOperand(0); 745 unsigned ShAmt = MaxSA->getZExtValue(); 746 unsigned NumSignBits = 747 DAG.ComputeNumSignBits(Op0, DemandedElts, Depth + 1); 748 unsigned UpperDemandedBits = BitWidth - DemandedBits.countTrailingZeros(); 749 if (NumSignBits > ShAmt && (NumSignBits - ShAmt) >= (UpperDemandedBits)) 750 return Op0; 751 } 752 break; 753 } 754 case ISD::SETCC: { 755 SDValue Op0 = Op.getOperand(0); 756 SDValue Op1 = Op.getOperand(1); 757 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); 758 // If (1) we only need the sign-bit, (2) the setcc operands are the same 759 // width as the setcc result, and (3) the result of a setcc conforms to 0 or 760 // -1, we may be able to bypass the setcc. 761 if (DemandedBits.isSignMask() && 762 Op0.getScalarValueSizeInBits() == BitWidth && 763 getBooleanContents(Op0.getValueType()) == 764 BooleanContent::ZeroOrNegativeOneBooleanContent) { 765 // If we're testing X < 0, then this compare isn't needed - just use X! 766 // FIXME: We're limiting to integer types here, but this should also work 767 // if we don't care about FP signed-zero. The use of SETLT with FP means 768 // that we don't care about NaNs. 769 if (CC == ISD::SETLT && Op1.getValueType().isInteger() && 770 (isNullConstant(Op1) || ISD::isBuildVectorAllZeros(Op1.getNode()))) 771 return Op0; 772 } 773 break; 774 } 775 case ISD::SIGN_EXTEND_INREG: { 776 // If none of the extended bits are demanded, eliminate the sextinreg. 777 SDValue Op0 = Op.getOperand(0); 778 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 779 unsigned ExBits = ExVT.getScalarSizeInBits(); 780 if (DemandedBits.getActiveBits() <= ExBits) 781 return Op0; 782 // If the input is already sign extended, just drop the extension. 783 unsigned NumSignBits = DAG.ComputeNumSignBits(Op0, DemandedElts, Depth + 1); 784 if (NumSignBits >= (BitWidth - ExBits + 1)) 785 return Op0; 786 break; 787 } 788 case ISD::ANY_EXTEND_VECTOR_INREG: 789 case ISD::SIGN_EXTEND_VECTOR_INREG: 790 case ISD::ZERO_EXTEND_VECTOR_INREG: { 791 // If we only want the lowest element and none of extended bits, then we can 792 // return the bitcasted source vector. 793 SDValue Src = Op.getOperand(0); 794 EVT SrcVT = Src.getValueType(); 795 EVT DstVT = Op.getValueType(); 796 if (DemandedElts == 1 && DstVT.getSizeInBits() == SrcVT.getSizeInBits() && 797 DAG.getDataLayout().isLittleEndian() && 798 DemandedBits.getActiveBits() <= SrcVT.getScalarSizeInBits()) { 799 return DAG.getBitcast(DstVT, Src); 800 } 801 break; 802 } 803 case ISD::INSERT_VECTOR_ELT: { 804 // If we don't demand the inserted element, return the base vector. 805 SDValue Vec = Op.getOperand(0); 806 auto *CIdx = dyn_cast<ConstantSDNode>(Op.getOperand(2)); 807 EVT VecVT = Vec.getValueType(); 808 if (CIdx && CIdx->getAPIntValue().ult(VecVT.getVectorNumElements()) && 809 !DemandedElts[CIdx->getZExtValue()]) 810 return Vec; 811 break; 812 } 813 case ISD::INSERT_SUBVECTOR: { 814 // If we don't demand the inserted subvector, return the base vector. 815 SDValue Vec = Op.getOperand(0); 816 SDValue Sub = Op.getOperand(1); 817 uint64_t Idx = Op.getConstantOperandVal(2); 818 unsigned NumSubElts = Sub.getValueType().getVectorNumElements(); 819 if (DemandedElts.extractBits(NumSubElts, Idx) == 0) 820 return Vec; 821 break; 822 } 823 case ISD::VECTOR_SHUFFLE: { 824 ArrayRef<int> ShuffleMask = cast<ShuffleVectorSDNode>(Op)->getMask(); 825 826 // If all the demanded elts are from one operand and are inline, 827 // then we can use the operand directly. 828 bool AllUndef = true, IdentityLHS = true, IdentityRHS = true; 829 for (unsigned i = 0; i != NumElts; ++i) { 830 int M = ShuffleMask[i]; 831 if (M < 0 || !DemandedElts[i]) 832 continue; 833 AllUndef = false; 834 IdentityLHS &= (M == (int)i); 835 IdentityRHS &= ((M - NumElts) == i); 836 } 837 838 if (AllUndef) 839 return DAG.getUNDEF(Op.getValueType()); 840 if (IdentityLHS) 841 return Op.getOperand(0); 842 if (IdentityRHS) 843 return Op.getOperand(1); 844 break; 845 } 846 default: 847 if (Op.getOpcode() >= ISD::BUILTIN_OP_END) 848 if (SDValue V = SimplifyMultipleUseDemandedBitsForTargetNode( 849 Op, DemandedBits, DemandedElts, DAG, Depth)) 850 return V; 851 break; 852 } 853 return SDValue(); 854 } 855 856 SDValue TargetLowering::SimplifyMultipleUseDemandedBits( 857 SDValue Op, const APInt &DemandedBits, SelectionDAG &DAG, 858 unsigned Depth) const { 859 EVT VT = Op.getValueType(); 860 APInt DemandedElts = VT.isVector() 861 ? APInt::getAllOnesValue(VT.getVectorNumElements()) 862 : APInt(1, 1); 863 return SimplifyMultipleUseDemandedBits(Op, DemandedBits, DemandedElts, DAG, 864 Depth); 865 } 866 867 SDValue TargetLowering::SimplifyMultipleUseDemandedVectorElts( 868 SDValue Op, const APInt &DemandedElts, SelectionDAG &DAG, 869 unsigned Depth) const { 870 APInt DemandedBits = APInt::getAllOnesValue(Op.getScalarValueSizeInBits()); 871 return SimplifyMultipleUseDemandedBits(Op, DemandedBits, DemandedElts, DAG, 872 Depth); 873 } 874 875 /// Look at Op. At this point, we know that only the OriginalDemandedBits of the 876 /// result of Op are ever used downstream. If we can use this information to 877 /// simplify Op, create a new simplified DAG node and return true, returning the 878 /// original and new nodes in Old and New. Otherwise, analyze the expression and 879 /// return a mask of Known bits for the expression (used to simplify the 880 /// caller). The Known bits may only be accurate for those bits in the 881 /// OriginalDemandedBits and OriginalDemandedElts. 882 bool TargetLowering::SimplifyDemandedBits( 883 SDValue Op, const APInt &OriginalDemandedBits, 884 const APInt &OriginalDemandedElts, KnownBits &Known, TargetLoweringOpt &TLO, 885 unsigned Depth, bool AssumeSingleUse) const { 886 unsigned BitWidth = OriginalDemandedBits.getBitWidth(); 887 assert(Op.getScalarValueSizeInBits() == BitWidth && 888 "Mask size mismatches value type size!"); 889 890 // Don't know anything. 891 Known = KnownBits(BitWidth); 892 893 // TODO: We can probably do more work on calculating the known bits and 894 // simplifying the operations for scalable vectors, but for now we just 895 // bail out. 896 if (Op.getValueType().isScalableVector()) 897 return false; 898 899 unsigned NumElts = OriginalDemandedElts.getBitWidth(); 900 assert((!Op.getValueType().isVector() || 901 NumElts == Op.getValueType().getVectorNumElements()) && 902 "Unexpected vector size"); 903 904 APInt DemandedBits = OriginalDemandedBits; 905 APInt DemandedElts = OriginalDemandedElts; 906 SDLoc dl(Op); 907 auto &DL = TLO.DAG.getDataLayout(); 908 909 // Undef operand. 910 if (Op.isUndef()) 911 return false; 912 913 if (Op.getOpcode() == ISD::Constant) { 914 // We know all of the bits for a constant! 915 Known.One = cast<ConstantSDNode>(Op)->getAPIntValue(); 916 Known.Zero = ~Known.One; 917 return false; 918 } 919 920 if (Op.getOpcode() == ISD::ConstantFP) { 921 // We know all of the bits for a floating point constant! 922 Known.One = cast<ConstantFPSDNode>(Op)->getValueAPF().bitcastToAPInt(); 923 Known.Zero = ~Known.One; 924 return false; 925 } 926 927 // Other users may use these bits. 928 EVT VT = Op.getValueType(); 929 if (!Op.getNode()->hasOneUse() && !AssumeSingleUse) { 930 if (Depth != 0) { 931 // If not at the root, Just compute the Known bits to 932 // simplify things downstream. 933 Known = TLO.DAG.computeKnownBits(Op, DemandedElts, Depth); 934 return false; 935 } 936 // If this is the root being simplified, allow it to have multiple uses, 937 // just set the DemandedBits/Elts to all bits. 938 DemandedBits = APInt::getAllOnesValue(BitWidth); 939 DemandedElts = APInt::getAllOnesValue(NumElts); 940 } else if (OriginalDemandedBits == 0 || OriginalDemandedElts == 0) { 941 // Not demanding any bits/elts from Op. 942 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(VT)); 943 } else if (Depth >= SelectionDAG::MaxRecursionDepth) { 944 // Limit search depth. 945 return false; 946 } 947 948 KnownBits Known2; 949 switch (Op.getOpcode()) { 950 case ISD::TargetConstant: 951 llvm_unreachable("Can't simplify this node"); 952 case ISD::SCALAR_TO_VECTOR: { 953 if (!DemandedElts[0]) 954 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(VT)); 955 956 KnownBits SrcKnown; 957 SDValue Src = Op.getOperand(0); 958 unsigned SrcBitWidth = Src.getScalarValueSizeInBits(); 959 APInt SrcDemandedBits = DemandedBits.zextOrSelf(SrcBitWidth); 960 if (SimplifyDemandedBits(Src, SrcDemandedBits, SrcKnown, TLO, Depth + 1)) 961 return true; 962 963 // Upper elements are undef, so only get the knownbits if we just demand 964 // the bottom element. 965 if (DemandedElts == 1) 966 Known = SrcKnown.anyextOrTrunc(BitWidth); 967 break; 968 } 969 case ISD::BUILD_VECTOR: 970 // Collect the known bits that are shared by every demanded element. 971 // TODO: Call SimplifyDemandedBits for non-constant demanded elements. 972 Known = TLO.DAG.computeKnownBits(Op, DemandedElts, Depth); 973 return false; // Don't fall through, will infinitely loop. 974 case ISD::LOAD: { 975 LoadSDNode *LD = cast<LoadSDNode>(Op); 976 if (getTargetConstantFromLoad(LD)) { 977 Known = TLO.DAG.computeKnownBits(Op, DemandedElts, Depth); 978 return false; // Don't fall through, will infinitely loop. 979 } else if (ISD::isZEXTLoad(Op.getNode()) && Op.getResNo() == 0) { 980 // If this is a ZEXTLoad and we are looking at the loaded value. 981 EVT MemVT = LD->getMemoryVT(); 982 unsigned MemBits = MemVT.getScalarSizeInBits(); 983 Known.Zero.setBitsFrom(MemBits); 984 return false; // Don't fall through, will infinitely loop. 985 } 986 break; 987 } 988 case ISD::INSERT_VECTOR_ELT: { 989 SDValue Vec = Op.getOperand(0); 990 SDValue Scl = Op.getOperand(1); 991 auto *CIdx = dyn_cast<ConstantSDNode>(Op.getOperand(2)); 992 EVT VecVT = Vec.getValueType(); 993 994 // If index isn't constant, assume we need all vector elements AND the 995 // inserted element. 996 APInt DemandedVecElts(DemandedElts); 997 if (CIdx && CIdx->getAPIntValue().ult(VecVT.getVectorNumElements())) { 998 unsigned Idx = CIdx->getZExtValue(); 999 DemandedVecElts.clearBit(Idx); 1000 1001 // Inserted element is not required. 1002 if (!DemandedElts[Idx]) 1003 return TLO.CombineTo(Op, Vec); 1004 } 1005 1006 KnownBits KnownScl; 1007 unsigned NumSclBits = Scl.getScalarValueSizeInBits(); 1008 APInt DemandedSclBits = DemandedBits.zextOrTrunc(NumSclBits); 1009 if (SimplifyDemandedBits(Scl, DemandedSclBits, KnownScl, TLO, Depth + 1)) 1010 return true; 1011 1012 Known = KnownScl.anyextOrTrunc(BitWidth); 1013 1014 KnownBits KnownVec; 1015 if (SimplifyDemandedBits(Vec, DemandedBits, DemandedVecElts, KnownVec, TLO, 1016 Depth + 1)) 1017 return true; 1018 1019 if (!!DemandedVecElts) { 1020 Known.One &= KnownVec.One; 1021 Known.Zero &= KnownVec.Zero; 1022 } 1023 1024 return false; 1025 } 1026 case ISD::INSERT_SUBVECTOR: { 1027 // Demand any elements from the subvector and the remainder from the src its 1028 // inserted into. 1029 SDValue Src = Op.getOperand(0); 1030 SDValue Sub = Op.getOperand(1); 1031 uint64_t Idx = Op.getConstantOperandVal(2); 1032 unsigned NumSubElts = Sub.getValueType().getVectorNumElements(); 1033 APInt DemandedSubElts = DemandedElts.extractBits(NumSubElts, Idx); 1034 APInt DemandedSrcElts = DemandedElts; 1035 DemandedSrcElts.insertBits(APInt::getNullValue(NumSubElts), Idx); 1036 1037 KnownBits KnownSub, KnownSrc; 1038 if (SimplifyDemandedBits(Sub, DemandedBits, DemandedSubElts, KnownSub, TLO, 1039 Depth + 1)) 1040 return true; 1041 if (SimplifyDemandedBits(Src, DemandedBits, DemandedSrcElts, KnownSrc, TLO, 1042 Depth + 1)) 1043 return true; 1044 1045 Known.Zero.setAllBits(); 1046 Known.One.setAllBits(); 1047 if (!!DemandedSubElts) { 1048 Known.One &= KnownSub.One; 1049 Known.Zero &= KnownSub.Zero; 1050 } 1051 if (!!DemandedSrcElts) { 1052 Known.One &= KnownSrc.One; 1053 Known.Zero &= KnownSrc.Zero; 1054 } 1055 1056 // Attempt to avoid multi-use src if we don't need anything from it. 1057 if (!DemandedBits.isAllOnesValue() || !DemandedSubElts.isAllOnesValue() || 1058 !DemandedSrcElts.isAllOnesValue()) { 1059 SDValue NewSub = SimplifyMultipleUseDemandedBits( 1060 Sub, DemandedBits, DemandedSubElts, TLO.DAG, Depth + 1); 1061 SDValue NewSrc = SimplifyMultipleUseDemandedBits( 1062 Src, DemandedBits, DemandedSrcElts, TLO.DAG, Depth + 1); 1063 if (NewSub || NewSrc) { 1064 NewSub = NewSub ? NewSub : Sub; 1065 NewSrc = NewSrc ? NewSrc : Src; 1066 SDValue NewOp = TLO.DAG.getNode(Op.getOpcode(), dl, VT, NewSrc, NewSub, 1067 Op.getOperand(2)); 1068 return TLO.CombineTo(Op, NewOp); 1069 } 1070 } 1071 break; 1072 } 1073 case ISD::EXTRACT_SUBVECTOR: { 1074 // Offset the demanded elts by the subvector index. 1075 SDValue Src = Op.getOperand(0); 1076 if (Src.getValueType().isScalableVector()) 1077 break; 1078 uint64_t Idx = Op.getConstantOperandVal(1); 1079 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 1080 APInt DemandedSrcElts = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx); 1081 1082 if (SimplifyDemandedBits(Src, DemandedBits, DemandedSrcElts, Known, TLO, 1083 Depth + 1)) 1084 return true; 1085 1086 // Attempt to avoid multi-use src if we don't need anything from it. 1087 if (!DemandedBits.isAllOnesValue() || !DemandedSrcElts.isAllOnesValue()) { 1088 SDValue DemandedSrc = SimplifyMultipleUseDemandedBits( 1089 Src, DemandedBits, DemandedSrcElts, TLO.DAG, Depth + 1); 1090 if (DemandedSrc) { 1091 SDValue NewOp = TLO.DAG.getNode(Op.getOpcode(), dl, VT, DemandedSrc, 1092 Op.getOperand(1)); 1093 return TLO.CombineTo(Op, NewOp); 1094 } 1095 } 1096 break; 1097 } 1098 case ISD::CONCAT_VECTORS: { 1099 Known.Zero.setAllBits(); 1100 Known.One.setAllBits(); 1101 EVT SubVT = Op.getOperand(0).getValueType(); 1102 unsigned NumSubVecs = Op.getNumOperands(); 1103 unsigned NumSubElts = SubVT.getVectorNumElements(); 1104 for (unsigned i = 0; i != NumSubVecs; ++i) { 1105 APInt DemandedSubElts = 1106 DemandedElts.extractBits(NumSubElts, i * NumSubElts); 1107 if (SimplifyDemandedBits(Op.getOperand(i), DemandedBits, DemandedSubElts, 1108 Known2, TLO, Depth + 1)) 1109 return true; 1110 // Known bits are shared by every demanded subvector element. 1111 if (!!DemandedSubElts) { 1112 Known.One &= Known2.One; 1113 Known.Zero &= Known2.Zero; 1114 } 1115 } 1116 break; 1117 } 1118 case ISD::VECTOR_SHUFFLE: { 1119 ArrayRef<int> ShuffleMask = cast<ShuffleVectorSDNode>(Op)->getMask(); 1120 1121 // Collect demanded elements from shuffle operands.. 1122 APInt DemandedLHS(NumElts, 0); 1123 APInt DemandedRHS(NumElts, 0); 1124 for (unsigned i = 0; i != NumElts; ++i) { 1125 if (!DemandedElts[i]) 1126 continue; 1127 int M = ShuffleMask[i]; 1128 if (M < 0) { 1129 // For UNDEF elements, we don't know anything about the common state of 1130 // the shuffle result. 1131 DemandedLHS.clearAllBits(); 1132 DemandedRHS.clearAllBits(); 1133 break; 1134 } 1135 assert(0 <= M && M < (int)(2 * NumElts) && "Shuffle index out of range"); 1136 if (M < (int)NumElts) 1137 DemandedLHS.setBit(M); 1138 else 1139 DemandedRHS.setBit(M - NumElts); 1140 } 1141 1142 if (!!DemandedLHS || !!DemandedRHS) { 1143 SDValue Op0 = Op.getOperand(0); 1144 SDValue Op1 = Op.getOperand(1); 1145 1146 Known.Zero.setAllBits(); 1147 Known.One.setAllBits(); 1148 if (!!DemandedLHS) { 1149 if (SimplifyDemandedBits(Op0, DemandedBits, DemandedLHS, Known2, TLO, 1150 Depth + 1)) 1151 return true; 1152 Known.One &= Known2.One; 1153 Known.Zero &= Known2.Zero; 1154 } 1155 if (!!DemandedRHS) { 1156 if (SimplifyDemandedBits(Op1, DemandedBits, DemandedRHS, Known2, TLO, 1157 Depth + 1)) 1158 return true; 1159 Known.One &= Known2.One; 1160 Known.Zero &= Known2.Zero; 1161 } 1162 1163 // Attempt to avoid multi-use ops if we don't need anything from them. 1164 SDValue DemandedOp0 = SimplifyMultipleUseDemandedBits( 1165 Op0, DemandedBits, DemandedLHS, TLO.DAG, Depth + 1); 1166 SDValue DemandedOp1 = SimplifyMultipleUseDemandedBits( 1167 Op1, DemandedBits, DemandedRHS, TLO.DAG, Depth + 1); 1168 if (DemandedOp0 || DemandedOp1) { 1169 Op0 = DemandedOp0 ? DemandedOp0 : Op0; 1170 Op1 = DemandedOp1 ? DemandedOp1 : Op1; 1171 SDValue NewOp = TLO.DAG.getVectorShuffle(VT, dl, Op0, Op1, ShuffleMask); 1172 return TLO.CombineTo(Op, NewOp); 1173 } 1174 } 1175 break; 1176 } 1177 case ISD::AND: { 1178 SDValue Op0 = Op.getOperand(0); 1179 SDValue Op1 = Op.getOperand(1); 1180 1181 // If the RHS is a constant, check to see if the LHS would be zero without 1182 // using the bits from the RHS. Below, we use knowledge about the RHS to 1183 // simplify the LHS, here we're using information from the LHS to simplify 1184 // the RHS. 1185 if (ConstantSDNode *RHSC = isConstOrConstSplat(Op1)) { 1186 // Do not increment Depth here; that can cause an infinite loop. 1187 KnownBits LHSKnown = TLO.DAG.computeKnownBits(Op0, DemandedElts, Depth); 1188 // If the LHS already has zeros where RHSC does, this 'and' is dead. 1189 if ((LHSKnown.Zero & DemandedBits) == 1190 (~RHSC->getAPIntValue() & DemandedBits)) 1191 return TLO.CombineTo(Op, Op0); 1192 1193 // If any of the set bits in the RHS are known zero on the LHS, shrink 1194 // the constant. 1195 if (ShrinkDemandedConstant(Op, ~LHSKnown.Zero & DemandedBits, 1196 DemandedElts, TLO)) 1197 return true; 1198 1199 // Bitwise-not (xor X, -1) is a special case: we don't usually shrink its 1200 // constant, but if this 'and' is only clearing bits that were just set by 1201 // the xor, then this 'and' can be eliminated by shrinking the mask of 1202 // the xor. For example, for a 32-bit X: 1203 // and (xor (srl X, 31), -1), 1 --> xor (srl X, 31), 1 1204 if (isBitwiseNot(Op0) && Op0.hasOneUse() && 1205 LHSKnown.One == ~RHSC->getAPIntValue()) { 1206 SDValue Xor = TLO.DAG.getNode(ISD::XOR, dl, VT, Op0.getOperand(0), Op1); 1207 return TLO.CombineTo(Op, Xor); 1208 } 1209 } 1210 1211 if (SimplifyDemandedBits(Op1, DemandedBits, DemandedElts, Known, TLO, 1212 Depth + 1)) 1213 return true; 1214 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1215 if (SimplifyDemandedBits(Op0, ~Known.Zero & DemandedBits, DemandedElts, 1216 Known2, TLO, Depth + 1)) 1217 return true; 1218 assert(!Known2.hasConflict() && "Bits known to be one AND zero?"); 1219 1220 // Attempt to avoid multi-use ops if we don't need anything from them. 1221 if (!DemandedBits.isAllOnesValue() || !DemandedElts.isAllOnesValue()) { 1222 SDValue DemandedOp0 = SimplifyMultipleUseDemandedBits( 1223 Op0, DemandedBits, DemandedElts, TLO.DAG, Depth + 1); 1224 SDValue DemandedOp1 = SimplifyMultipleUseDemandedBits( 1225 Op1, DemandedBits, DemandedElts, TLO.DAG, Depth + 1); 1226 if (DemandedOp0 || DemandedOp1) { 1227 Op0 = DemandedOp0 ? DemandedOp0 : Op0; 1228 Op1 = DemandedOp1 ? DemandedOp1 : Op1; 1229 SDValue NewOp = TLO.DAG.getNode(Op.getOpcode(), dl, VT, Op0, Op1); 1230 return TLO.CombineTo(Op, NewOp); 1231 } 1232 } 1233 1234 // If all of the demanded bits are known one on one side, return the other. 1235 // These bits cannot contribute to the result of the 'and'. 1236 if (DemandedBits.isSubsetOf(Known2.Zero | Known.One)) 1237 return TLO.CombineTo(Op, Op0); 1238 if (DemandedBits.isSubsetOf(Known.Zero | Known2.One)) 1239 return TLO.CombineTo(Op, Op1); 1240 // If all of the demanded bits in the inputs are known zeros, return zero. 1241 if (DemandedBits.isSubsetOf(Known.Zero | Known2.Zero)) 1242 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, dl, VT)); 1243 // If the RHS is a constant, see if we can simplify it. 1244 if (ShrinkDemandedConstant(Op, ~Known2.Zero & DemandedBits, DemandedElts, 1245 TLO)) 1246 return true; 1247 // If the operation can be done in a smaller type, do so. 1248 if (ShrinkDemandedOp(Op, BitWidth, DemandedBits, TLO)) 1249 return true; 1250 1251 Known &= Known2; 1252 break; 1253 } 1254 case ISD::OR: { 1255 SDValue Op0 = Op.getOperand(0); 1256 SDValue Op1 = Op.getOperand(1); 1257 1258 if (SimplifyDemandedBits(Op1, DemandedBits, DemandedElts, Known, TLO, 1259 Depth + 1)) 1260 return true; 1261 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1262 if (SimplifyDemandedBits(Op0, ~Known.One & DemandedBits, DemandedElts, 1263 Known2, TLO, Depth + 1)) 1264 return true; 1265 assert(!Known2.hasConflict() && "Bits known to be one AND zero?"); 1266 1267 // Attempt to avoid multi-use ops if we don't need anything from them. 1268 if (!DemandedBits.isAllOnesValue() || !DemandedElts.isAllOnesValue()) { 1269 SDValue DemandedOp0 = SimplifyMultipleUseDemandedBits( 1270 Op0, DemandedBits, DemandedElts, TLO.DAG, Depth + 1); 1271 SDValue DemandedOp1 = SimplifyMultipleUseDemandedBits( 1272 Op1, DemandedBits, DemandedElts, TLO.DAG, Depth + 1); 1273 if (DemandedOp0 || DemandedOp1) { 1274 Op0 = DemandedOp0 ? DemandedOp0 : Op0; 1275 Op1 = DemandedOp1 ? DemandedOp1 : Op1; 1276 SDValue NewOp = TLO.DAG.getNode(Op.getOpcode(), dl, VT, Op0, Op1); 1277 return TLO.CombineTo(Op, NewOp); 1278 } 1279 } 1280 1281 // If all of the demanded bits are known zero on one side, return the other. 1282 // These bits cannot contribute to the result of the 'or'. 1283 if (DemandedBits.isSubsetOf(Known2.One | Known.Zero)) 1284 return TLO.CombineTo(Op, Op0); 1285 if (DemandedBits.isSubsetOf(Known.One | Known2.Zero)) 1286 return TLO.CombineTo(Op, Op1); 1287 // If the RHS is a constant, see if we can simplify it. 1288 if (ShrinkDemandedConstant(Op, DemandedBits, DemandedElts, TLO)) 1289 return true; 1290 // If the operation can be done in a smaller type, do so. 1291 if (ShrinkDemandedOp(Op, BitWidth, DemandedBits, TLO)) 1292 return true; 1293 1294 Known |= Known2; 1295 break; 1296 } 1297 case ISD::XOR: { 1298 SDValue Op0 = Op.getOperand(0); 1299 SDValue Op1 = Op.getOperand(1); 1300 1301 if (SimplifyDemandedBits(Op1, DemandedBits, DemandedElts, Known, TLO, 1302 Depth + 1)) 1303 return true; 1304 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1305 if (SimplifyDemandedBits(Op0, DemandedBits, DemandedElts, Known2, TLO, 1306 Depth + 1)) 1307 return true; 1308 assert(!Known2.hasConflict() && "Bits known to be one AND zero?"); 1309 1310 // Attempt to avoid multi-use ops if we don't need anything from them. 1311 if (!DemandedBits.isAllOnesValue() || !DemandedElts.isAllOnesValue()) { 1312 SDValue DemandedOp0 = SimplifyMultipleUseDemandedBits( 1313 Op0, DemandedBits, DemandedElts, TLO.DAG, Depth + 1); 1314 SDValue DemandedOp1 = SimplifyMultipleUseDemandedBits( 1315 Op1, DemandedBits, DemandedElts, TLO.DAG, Depth + 1); 1316 if (DemandedOp0 || DemandedOp1) { 1317 Op0 = DemandedOp0 ? DemandedOp0 : Op0; 1318 Op1 = DemandedOp1 ? DemandedOp1 : Op1; 1319 SDValue NewOp = TLO.DAG.getNode(Op.getOpcode(), dl, VT, Op0, Op1); 1320 return TLO.CombineTo(Op, NewOp); 1321 } 1322 } 1323 1324 // If all of the demanded bits are known zero on one side, return the other. 1325 // These bits cannot contribute to the result of the 'xor'. 1326 if (DemandedBits.isSubsetOf(Known.Zero)) 1327 return TLO.CombineTo(Op, Op0); 1328 if (DemandedBits.isSubsetOf(Known2.Zero)) 1329 return TLO.CombineTo(Op, Op1); 1330 // If the operation can be done in a smaller type, do so. 1331 if (ShrinkDemandedOp(Op, BitWidth, DemandedBits, TLO)) 1332 return true; 1333 1334 // If all of the unknown bits are known to be zero on one side or the other 1335 // turn this into an *inclusive* or. 1336 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0 1337 if (DemandedBits.isSubsetOf(Known.Zero | Known2.Zero)) 1338 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, VT, Op0, Op1)); 1339 1340 ConstantSDNode* C = isConstOrConstSplat(Op1, DemandedElts); 1341 if (C) { 1342 // If one side is a constant, and all of the set bits in the constant are 1343 // also known set on the other side, turn this into an AND, as we know 1344 // the bits will be cleared. 1345 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2 1346 // NB: it is okay if more bits are known than are requested 1347 if (C->getAPIntValue() == Known2.One) { 1348 SDValue ANDC = 1349 TLO.DAG.getConstant(~C->getAPIntValue() & DemandedBits, dl, VT); 1350 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT, Op0, ANDC)); 1351 } 1352 1353 // If the RHS is a constant, see if we can change it. Don't alter a -1 1354 // constant because that's a 'not' op, and that is better for combining 1355 // and codegen. 1356 if (!C->isAllOnesValue() && 1357 DemandedBits.isSubsetOf(C->getAPIntValue())) { 1358 // We're flipping all demanded bits. Flip the undemanded bits too. 1359 SDValue New = TLO.DAG.getNOT(dl, Op0, VT); 1360 return TLO.CombineTo(Op, New); 1361 } 1362 } 1363 1364 // If we can't turn this into a 'not', try to shrink the constant. 1365 if (!C || !C->isAllOnesValue()) 1366 if (ShrinkDemandedConstant(Op, DemandedBits, DemandedElts, TLO)) 1367 return true; 1368 1369 Known ^= Known2; 1370 break; 1371 } 1372 case ISD::SELECT: 1373 if (SimplifyDemandedBits(Op.getOperand(2), DemandedBits, Known, TLO, 1374 Depth + 1)) 1375 return true; 1376 if (SimplifyDemandedBits(Op.getOperand(1), DemandedBits, Known2, TLO, 1377 Depth + 1)) 1378 return true; 1379 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1380 assert(!Known2.hasConflict() && "Bits known to be one AND zero?"); 1381 1382 // If the operands are constants, see if we can simplify them. 1383 if (ShrinkDemandedConstant(Op, DemandedBits, DemandedElts, TLO)) 1384 return true; 1385 1386 // Only known if known in both the LHS and RHS. 1387 Known.One &= Known2.One; 1388 Known.Zero &= Known2.Zero; 1389 break; 1390 case ISD::SELECT_CC: 1391 if (SimplifyDemandedBits(Op.getOperand(3), DemandedBits, Known, TLO, 1392 Depth + 1)) 1393 return true; 1394 if (SimplifyDemandedBits(Op.getOperand(2), DemandedBits, Known2, TLO, 1395 Depth + 1)) 1396 return true; 1397 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1398 assert(!Known2.hasConflict() && "Bits known to be one AND zero?"); 1399 1400 // If the operands are constants, see if we can simplify them. 1401 if (ShrinkDemandedConstant(Op, DemandedBits, DemandedElts, TLO)) 1402 return true; 1403 1404 // Only known if known in both the LHS and RHS. 1405 Known.One &= Known2.One; 1406 Known.Zero &= Known2.Zero; 1407 break; 1408 case ISD::SETCC: { 1409 SDValue Op0 = Op.getOperand(0); 1410 SDValue Op1 = Op.getOperand(1); 1411 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); 1412 // If (1) we only need the sign-bit, (2) the setcc operands are the same 1413 // width as the setcc result, and (3) the result of a setcc conforms to 0 or 1414 // -1, we may be able to bypass the setcc. 1415 if (DemandedBits.isSignMask() && 1416 Op0.getScalarValueSizeInBits() == BitWidth && 1417 getBooleanContents(Op0.getValueType()) == 1418 BooleanContent::ZeroOrNegativeOneBooleanContent) { 1419 // If we're testing X < 0, then this compare isn't needed - just use X! 1420 // FIXME: We're limiting to integer types here, but this should also work 1421 // if we don't care about FP signed-zero. The use of SETLT with FP means 1422 // that we don't care about NaNs. 1423 if (CC == ISD::SETLT && Op1.getValueType().isInteger() && 1424 (isNullConstant(Op1) || ISD::isBuildVectorAllZeros(Op1.getNode()))) 1425 return TLO.CombineTo(Op, Op0); 1426 1427 // TODO: Should we check for other forms of sign-bit comparisons? 1428 // Examples: X <= -1, X >= 0 1429 } 1430 if (getBooleanContents(Op0.getValueType()) == 1431 TargetLowering::ZeroOrOneBooleanContent && 1432 BitWidth > 1) 1433 Known.Zero.setBitsFrom(1); 1434 break; 1435 } 1436 case ISD::SHL: { 1437 SDValue Op0 = Op.getOperand(0); 1438 SDValue Op1 = Op.getOperand(1); 1439 EVT ShiftVT = Op1.getValueType(); 1440 1441 if (const APInt *SA = 1442 TLO.DAG.getValidShiftAmountConstant(Op, DemandedElts)) { 1443 unsigned ShAmt = SA->getZExtValue(); 1444 if (ShAmt == 0) 1445 return TLO.CombineTo(Op, Op0); 1446 1447 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a 1448 // single shift. We can do this if the bottom bits (which are shifted 1449 // out) are never demanded. 1450 // TODO - support non-uniform vector amounts. 1451 if (Op0.getOpcode() == ISD::SRL) { 1452 if (!DemandedBits.intersects(APInt::getLowBitsSet(BitWidth, ShAmt))) { 1453 if (const APInt *SA2 = 1454 TLO.DAG.getValidShiftAmountConstant(Op0, DemandedElts)) { 1455 unsigned C1 = SA2->getZExtValue(); 1456 unsigned Opc = ISD::SHL; 1457 int Diff = ShAmt - C1; 1458 if (Diff < 0) { 1459 Diff = -Diff; 1460 Opc = ISD::SRL; 1461 } 1462 SDValue NewSA = TLO.DAG.getConstant(Diff, dl, ShiftVT); 1463 return TLO.CombineTo( 1464 Op, TLO.DAG.getNode(Opc, dl, VT, Op0.getOperand(0), NewSA)); 1465 } 1466 } 1467 } 1468 1469 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits 1470 // are not demanded. This will likely allow the anyext to be folded away. 1471 // TODO - support non-uniform vector amounts. 1472 if (Op0.getOpcode() == ISD::ANY_EXTEND) { 1473 SDValue InnerOp = Op0.getOperand(0); 1474 EVT InnerVT = InnerOp.getValueType(); 1475 unsigned InnerBits = InnerVT.getScalarSizeInBits(); 1476 if (ShAmt < InnerBits && DemandedBits.getActiveBits() <= InnerBits && 1477 isTypeDesirableForOp(ISD::SHL, InnerVT)) { 1478 EVT ShTy = getShiftAmountTy(InnerVT, DL); 1479 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits())) 1480 ShTy = InnerVT; 1481 SDValue NarrowShl = 1482 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp, 1483 TLO.DAG.getConstant(ShAmt, dl, ShTy)); 1484 return TLO.CombineTo( 1485 Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT, NarrowShl)); 1486 } 1487 1488 // Repeat the SHL optimization above in cases where an extension 1489 // intervenes: (shl (anyext (shr x, c1)), c2) to 1490 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits 1491 // aren't demanded (as above) and that the shifted upper c1 bits of 1492 // x aren't demanded. 1493 // TODO - support non-uniform vector amounts. 1494 if (Op0.hasOneUse() && InnerOp.getOpcode() == ISD::SRL && 1495 InnerOp.hasOneUse()) { 1496 if (const APInt *SA2 = 1497 TLO.DAG.getValidShiftAmountConstant(InnerOp, DemandedElts)) { 1498 unsigned InnerShAmt = SA2->getZExtValue(); 1499 if (InnerShAmt < ShAmt && InnerShAmt < InnerBits && 1500 DemandedBits.getActiveBits() <= 1501 (InnerBits - InnerShAmt + ShAmt) && 1502 DemandedBits.countTrailingZeros() >= ShAmt) { 1503 SDValue NewSA = 1504 TLO.DAG.getConstant(ShAmt - InnerShAmt, dl, ShiftVT); 1505 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT, 1506 InnerOp.getOperand(0)); 1507 return TLO.CombineTo( 1508 Op, TLO.DAG.getNode(ISD::SHL, dl, VT, NewExt, NewSA)); 1509 } 1510 } 1511 } 1512 } 1513 1514 APInt InDemandedMask = DemandedBits.lshr(ShAmt); 1515 if (SimplifyDemandedBits(Op0, InDemandedMask, DemandedElts, Known, TLO, 1516 Depth + 1)) 1517 return true; 1518 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1519 Known.Zero <<= ShAmt; 1520 Known.One <<= ShAmt; 1521 // low bits known zero. 1522 Known.Zero.setLowBits(ShAmt); 1523 1524 // Try shrinking the operation as long as the shift amount will still be 1525 // in range. 1526 if ((ShAmt < DemandedBits.getActiveBits()) && 1527 ShrinkDemandedOp(Op, BitWidth, DemandedBits, TLO)) 1528 return true; 1529 } 1530 1531 // If we are only demanding sign bits then we can use the shift source 1532 // directly. 1533 if (const APInt *MaxSA = 1534 TLO.DAG.getValidMaximumShiftAmountConstant(Op, DemandedElts)) { 1535 unsigned ShAmt = MaxSA->getZExtValue(); 1536 unsigned NumSignBits = 1537 TLO.DAG.ComputeNumSignBits(Op0, DemandedElts, Depth + 1); 1538 unsigned UpperDemandedBits = BitWidth - DemandedBits.countTrailingZeros(); 1539 if (NumSignBits > ShAmt && (NumSignBits - ShAmt) >= (UpperDemandedBits)) 1540 return TLO.CombineTo(Op, Op0); 1541 } 1542 break; 1543 } 1544 case ISD::SRL: { 1545 SDValue Op0 = Op.getOperand(0); 1546 SDValue Op1 = Op.getOperand(1); 1547 EVT ShiftVT = Op1.getValueType(); 1548 1549 if (const APInt *SA = 1550 TLO.DAG.getValidShiftAmountConstant(Op, DemandedElts)) { 1551 unsigned ShAmt = SA->getZExtValue(); 1552 if (ShAmt == 0) 1553 return TLO.CombineTo(Op, Op0); 1554 1555 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a 1556 // single shift. We can do this if the top bits (which are shifted out) 1557 // are never demanded. 1558 // TODO - support non-uniform vector amounts. 1559 if (Op0.getOpcode() == ISD::SHL) { 1560 if (!DemandedBits.intersects(APInt::getHighBitsSet(BitWidth, ShAmt))) { 1561 if (const APInt *SA2 = 1562 TLO.DAG.getValidShiftAmountConstant(Op0, DemandedElts)) { 1563 unsigned C1 = SA2->getZExtValue(); 1564 unsigned Opc = ISD::SRL; 1565 int Diff = ShAmt - C1; 1566 if (Diff < 0) { 1567 Diff = -Diff; 1568 Opc = ISD::SHL; 1569 } 1570 SDValue NewSA = TLO.DAG.getConstant(Diff, dl, ShiftVT); 1571 return TLO.CombineTo( 1572 Op, TLO.DAG.getNode(Opc, dl, VT, Op0.getOperand(0), NewSA)); 1573 } 1574 } 1575 } 1576 1577 APInt InDemandedMask = (DemandedBits << ShAmt); 1578 1579 // If the shift is exact, then it does demand the low bits (and knows that 1580 // they are zero). 1581 if (Op->getFlags().hasExact()) 1582 InDemandedMask.setLowBits(ShAmt); 1583 1584 // Compute the new bits that are at the top now. 1585 if (SimplifyDemandedBits(Op0, InDemandedMask, DemandedElts, Known, TLO, 1586 Depth + 1)) 1587 return true; 1588 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1589 Known.Zero.lshrInPlace(ShAmt); 1590 Known.One.lshrInPlace(ShAmt); 1591 // High bits known zero. 1592 Known.Zero.setHighBits(ShAmt); 1593 } 1594 break; 1595 } 1596 case ISD::SRA: { 1597 SDValue Op0 = Op.getOperand(0); 1598 SDValue Op1 = Op.getOperand(1); 1599 EVT ShiftVT = Op1.getValueType(); 1600 1601 // If we only want bits that already match the signbit then we don't need 1602 // to shift. 1603 unsigned NumHiDemandedBits = BitWidth - DemandedBits.countTrailingZeros(); 1604 if (TLO.DAG.ComputeNumSignBits(Op0, DemandedElts, Depth + 1) >= 1605 NumHiDemandedBits) 1606 return TLO.CombineTo(Op, Op0); 1607 1608 // If this is an arithmetic shift right and only the low-bit is set, we can 1609 // always convert this into a logical shr, even if the shift amount is 1610 // variable. The low bit of the shift cannot be an input sign bit unless 1611 // the shift amount is >= the size of the datatype, which is undefined. 1612 if (DemandedBits.isOneValue()) 1613 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT, Op0, Op1)); 1614 1615 if (const APInt *SA = 1616 TLO.DAG.getValidShiftAmountConstant(Op, DemandedElts)) { 1617 unsigned ShAmt = SA->getZExtValue(); 1618 if (ShAmt == 0) 1619 return TLO.CombineTo(Op, Op0); 1620 1621 APInt InDemandedMask = (DemandedBits << ShAmt); 1622 1623 // If the shift is exact, then it does demand the low bits (and knows that 1624 // they are zero). 1625 if (Op->getFlags().hasExact()) 1626 InDemandedMask.setLowBits(ShAmt); 1627 1628 // If any of the demanded bits are produced by the sign extension, we also 1629 // demand the input sign bit. 1630 if (DemandedBits.countLeadingZeros() < ShAmt) 1631 InDemandedMask.setSignBit(); 1632 1633 if (SimplifyDemandedBits(Op0, InDemandedMask, DemandedElts, Known, TLO, 1634 Depth + 1)) 1635 return true; 1636 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1637 Known.Zero.lshrInPlace(ShAmt); 1638 Known.One.lshrInPlace(ShAmt); 1639 1640 // If the input sign bit is known to be zero, or if none of the top bits 1641 // are demanded, turn this into an unsigned shift right. 1642 if (Known.Zero[BitWidth - ShAmt - 1] || 1643 DemandedBits.countLeadingZeros() >= ShAmt) { 1644 SDNodeFlags Flags; 1645 Flags.setExact(Op->getFlags().hasExact()); 1646 return TLO.CombineTo( 1647 Op, TLO.DAG.getNode(ISD::SRL, dl, VT, Op0, Op1, Flags)); 1648 } 1649 1650 int Log2 = DemandedBits.exactLogBase2(); 1651 if (Log2 >= 0) { 1652 // The bit must come from the sign. 1653 SDValue NewSA = TLO.DAG.getConstant(BitWidth - 1 - Log2, dl, ShiftVT); 1654 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT, Op0, NewSA)); 1655 } 1656 1657 if (Known.One[BitWidth - ShAmt - 1]) 1658 // New bits are known one. 1659 Known.One.setHighBits(ShAmt); 1660 1661 // Attempt to avoid multi-use ops if we don't need anything from them. 1662 if (!InDemandedMask.isAllOnesValue() || !DemandedElts.isAllOnesValue()) { 1663 SDValue DemandedOp0 = SimplifyMultipleUseDemandedBits( 1664 Op0, InDemandedMask, DemandedElts, TLO.DAG, Depth + 1); 1665 if (DemandedOp0) { 1666 SDValue NewOp = TLO.DAG.getNode(ISD::SRA, dl, VT, DemandedOp0, Op1); 1667 return TLO.CombineTo(Op, NewOp); 1668 } 1669 } 1670 } 1671 break; 1672 } 1673 case ISD::FSHL: 1674 case ISD::FSHR: { 1675 SDValue Op0 = Op.getOperand(0); 1676 SDValue Op1 = Op.getOperand(1); 1677 SDValue Op2 = Op.getOperand(2); 1678 bool IsFSHL = (Op.getOpcode() == ISD::FSHL); 1679 1680 if (ConstantSDNode *SA = isConstOrConstSplat(Op2, DemandedElts)) { 1681 unsigned Amt = SA->getAPIntValue().urem(BitWidth); 1682 1683 // For fshl, 0-shift returns the 1st arg. 1684 // For fshr, 0-shift returns the 2nd arg. 1685 if (Amt == 0) { 1686 if (SimplifyDemandedBits(IsFSHL ? Op0 : Op1, DemandedBits, DemandedElts, 1687 Known, TLO, Depth + 1)) 1688 return true; 1689 break; 1690 } 1691 1692 // fshl: (Op0 << Amt) | (Op1 >> (BW - Amt)) 1693 // fshr: (Op0 << (BW - Amt)) | (Op1 >> Amt) 1694 APInt Demanded0 = DemandedBits.lshr(IsFSHL ? Amt : (BitWidth - Amt)); 1695 APInt Demanded1 = DemandedBits << (IsFSHL ? (BitWidth - Amt) : Amt); 1696 if (SimplifyDemandedBits(Op0, Demanded0, DemandedElts, Known2, TLO, 1697 Depth + 1)) 1698 return true; 1699 if (SimplifyDemandedBits(Op1, Demanded1, DemandedElts, Known, TLO, 1700 Depth + 1)) 1701 return true; 1702 1703 Known2.One <<= (IsFSHL ? Amt : (BitWidth - Amt)); 1704 Known2.Zero <<= (IsFSHL ? Amt : (BitWidth - Amt)); 1705 Known.One.lshrInPlace(IsFSHL ? (BitWidth - Amt) : Amt); 1706 Known.Zero.lshrInPlace(IsFSHL ? (BitWidth - Amt) : Amt); 1707 Known.One |= Known2.One; 1708 Known.Zero |= Known2.Zero; 1709 } 1710 1711 // For pow-2 bitwidths we only demand the bottom modulo amt bits. 1712 if (isPowerOf2_32(BitWidth)) { 1713 APInt DemandedAmtBits(Op2.getScalarValueSizeInBits(), BitWidth - 1); 1714 if (SimplifyDemandedBits(Op2, DemandedAmtBits, DemandedElts, 1715 Known2, TLO, Depth + 1)) 1716 return true; 1717 } 1718 break; 1719 } 1720 case ISD::ROTL: 1721 case ISD::ROTR: { 1722 SDValue Op0 = Op.getOperand(0); 1723 SDValue Op1 = Op.getOperand(1); 1724 1725 // If we're rotating an 0/-1 value, then it stays an 0/-1 value. 1726 if (BitWidth == TLO.DAG.ComputeNumSignBits(Op0, DemandedElts, Depth + 1)) 1727 return TLO.CombineTo(Op, Op0); 1728 1729 // For pow-2 bitwidths we only demand the bottom modulo amt bits. 1730 if (isPowerOf2_32(BitWidth)) { 1731 APInt DemandedAmtBits(Op1.getScalarValueSizeInBits(), BitWidth - 1); 1732 if (SimplifyDemandedBits(Op1, DemandedAmtBits, DemandedElts, Known2, TLO, 1733 Depth + 1)) 1734 return true; 1735 } 1736 break; 1737 } 1738 case ISD::BITREVERSE: { 1739 SDValue Src = Op.getOperand(0); 1740 APInt DemandedSrcBits = DemandedBits.reverseBits(); 1741 if (SimplifyDemandedBits(Src, DemandedSrcBits, DemandedElts, Known2, TLO, 1742 Depth + 1)) 1743 return true; 1744 Known.One = Known2.One.reverseBits(); 1745 Known.Zero = Known2.Zero.reverseBits(); 1746 break; 1747 } 1748 case ISD::BSWAP: { 1749 SDValue Src = Op.getOperand(0); 1750 APInt DemandedSrcBits = DemandedBits.byteSwap(); 1751 if (SimplifyDemandedBits(Src, DemandedSrcBits, DemandedElts, Known2, TLO, 1752 Depth + 1)) 1753 return true; 1754 Known.One = Known2.One.byteSwap(); 1755 Known.Zero = Known2.Zero.byteSwap(); 1756 break; 1757 } 1758 case ISD::CTPOP: { 1759 // If only 1 bit is demanded, replace with PARITY as long as we're before 1760 // op legalization. 1761 // FIXME: Limit to scalars for now. 1762 if (DemandedBits.isOneValue() && !TLO.LegalOps && !VT.isVector()) 1763 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::PARITY, dl, VT, 1764 Op.getOperand(0))); 1765 1766 Known = TLO.DAG.computeKnownBits(Op, DemandedElts, Depth); 1767 break; 1768 } 1769 case ISD::SIGN_EXTEND_INREG: { 1770 SDValue Op0 = Op.getOperand(0); 1771 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 1772 unsigned ExVTBits = ExVT.getScalarSizeInBits(); 1773 1774 // If we only care about the highest bit, don't bother shifting right. 1775 if (DemandedBits.isSignMask()) { 1776 unsigned NumSignBits = 1777 TLO.DAG.ComputeNumSignBits(Op0, DemandedElts, Depth + 1); 1778 bool AlreadySignExtended = NumSignBits >= BitWidth - ExVTBits + 1; 1779 // However if the input is already sign extended we expect the sign 1780 // extension to be dropped altogether later and do not simplify. 1781 if (!AlreadySignExtended) { 1782 // Compute the correct shift amount type, which must be getShiftAmountTy 1783 // for scalar types after legalization. 1784 EVT ShiftAmtTy = VT; 1785 if (TLO.LegalTypes() && !ShiftAmtTy.isVector()) 1786 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy, DL); 1787 1788 SDValue ShiftAmt = 1789 TLO.DAG.getConstant(BitWidth - ExVTBits, dl, ShiftAmtTy); 1790 return TLO.CombineTo(Op, 1791 TLO.DAG.getNode(ISD::SHL, dl, VT, Op0, ShiftAmt)); 1792 } 1793 } 1794 1795 // If none of the extended bits are demanded, eliminate the sextinreg. 1796 if (DemandedBits.getActiveBits() <= ExVTBits) 1797 return TLO.CombineTo(Op, Op0); 1798 1799 APInt InputDemandedBits = DemandedBits.getLoBits(ExVTBits); 1800 1801 // Since the sign extended bits are demanded, we know that the sign 1802 // bit is demanded. 1803 InputDemandedBits.setBit(ExVTBits - 1); 1804 1805 if (SimplifyDemandedBits(Op0, InputDemandedBits, Known, TLO, Depth + 1)) 1806 return true; 1807 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1808 1809 // If the sign bit of the input is known set or clear, then we know the 1810 // top bits of the result. 1811 1812 // If the input sign bit is known zero, convert this into a zero extension. 1813 if (Known.Zero[ExVTBits - 1]) 1814 return TLO.CombineTo(Op, TLO.DAG.getZeroExtendInReg(Op0, dl, ExVT)); 1815 1816 APInt Mask = APInt::getLowBitsSet(BitWidth, ExVTBits); 1817 if (Known.One[ExVTBits - 1]) { // Input sign bit known set 1818 Known.One.setBitsFrom(ExVTBits); 1819 Known.Zero &= Mask; 1820 } else { // Input sign bit unknown 1821 Known.Zero &= Mask; 1822 Known.One &= Mask; 1823 } 1824 break; 1825 } 1826 case ISD::BUILD_PAIR: { 1827 EVT HalfVT = Op.getOperand(0).getValueType(); 1828 unsigned HalfBitWidth = HalfVT.getScalarSizeInBits(); 1829 1830 APInt MaskLo = DemandedBits.getLoBits(HalfBitWidth).trunc(HalfBitWidth); 1831 APInt MaskHi = DemandedBits.getHiBits(HalfBitWidth).trunc(HalfBitWidth); 1832 1833 KnownBits KnownLo, KnownHi; 1834 1835 if (SimplifyDemandedBits(Op.getOperand(0), MaskLo, KnownLo, TLO, Depth + 1)) 1836 return true; 1837 1838 if (SimplifyDemandedBits(Op.getOperand(1), MaskHi, KnownHi, TLO, Depth + 1)) 1839 return true; 1840 1841 Known.Zero = KnownLo.Zero.zext(BitWidth) | 1842 KnownHi.Zero.zext(BitWidth).shl(HalfBitWidth); 1843 1844 Known.One = KnownLo.One.zext(BitWidth) | 1845 KnownHi.One.zext(BitWidth).shl(HalfBitWidth); 1846 break; 1847 } 1848 case ISD::ZERO_EXTEND: 1849 case ISD::ZERO_EXTEND_VECTOR_INREG: { 1850 SDValue Src = Op.getOperand(0); 1851 EVT SrcVT = Src.getValueType(); 1852 unsigned InBits = SrcVT.getScalarSizeInBits(); 1853 unsigned InElts = SrcVT.isVector() ? SrcVT.getVectorNumElements() : 1; 1854 bool IsVecInReg = Op.getOpcode() == ISD::ZERO_EXTEND_VECTOR_INREG; 1855 1856 // If none of the top bits are demanded, convert this into an any_extend. 1857 if (DemandedBits.getActiveBits() <= InBits) { 1858 // If we only need the non-extended bits of the bottom element 1859 // then we can just bitcast to the result. 1860 if (IsVecInReg && DemandedElts == 1 && 1861 VT.getSizeInBits() == SrcVT.getSizeInBits() && 1862 TLO.DAG.getDataLayout().isLittleEndian()) 1863 return TLO.CombineTo(Op, TLO.DAG.getBitcast(VT, Src)); 1864 1865 unsigned Opc = 1866 IsVecInReg ? ISD::ANY_EXTEND_VECTOR_INREG : ISD::ANY_EXTEND; 1867 if (!TLO.LegalOperations() || isOperationLegal(Opc, VT)) 1868 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT, Src)); 1869 } 1870 1871 APInt InDemandedBits = DemandedBits.trunc(InBits); 1872 APInt InDemandedElts = DemandedElts.zextOrSelf(InElts); 1873 if (SimplifyDemandedBits(Src, InDemandedBits, InDemandedElts, Known, TLO, 1874 Depth + 1)) 1875 return true; 1876 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1877 assert(Known.getBitWidth() == InBits && "Src width has changed?"); 1878 Known = Known.zext(BitWidth); 1879 1880 // Attempt to avoid multi-use ops if we don't need anything from them. 1881 if (SDValue NewSrc = SimplifyMultipleUseDemandedBits( 1882 Src, InDemandedBits, InDemandedElts, TLO.DAG, Depth + 1)) 1883 return TLO.CombineTo(Op, TLO.DAG.getNode(Op.getOpcode(), dl, VT, NewSrc)); 1884 break; 1885 } 1886 case ISD::SIGN_EXTEND: 1887 case ISD::SIGN_EXTEND_VECTOR_INREG: { 1888 SDValue Src = Op.getOperand(0); 1889 EVT SrcVT = Src.getValueType(); 1890 unsigned InBits = SrcVT.getScalarSizeInBits(); 1891 unsigned InElts = SrcVT.isVector() ? SrcVT.getVectorNumElements() : 1; 1892 bool IsVecInReg = Op.getOpcode() == ISD::SIGN_EXTEND_VECTOR_INREG; 1893 1894 // If none of the top bits are demanded, convert this into an any_extend. 1895 if (DemandedBits.getActiveBits() <= InBits) { 1896 // If we only need the non-extended bits of the bottom element 1897 // then we can just bitcast to the result. 1898 if (IsVecInReg && DemandedElts == 1 && 1899 VT.getSizeInBits() == SrcVT.getSizeInBits() && 1900 TLO.DAG.getDataLayout().isLittleEndian()) 1901 return TLO.CombineTo(Op, TLO.DAG.getBitcast(VT, Src)); 1902 1903 unsigned Opc = 1904 IsVecInReg ? ISD::ANY_EXTEND_VECTOR_INREG : ISD::ANY_EXTEND; 1905 if (!TLO.LegalOperations() || isOperationLegal(Opc, VT)) 1906 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT, Src)); 1907 } 1908 1909 APInt InDemandedBits = DemandedBits.trunc(InBits); 1910 APInt InDemandedElts = DemandedElts.zextOrSelf(InElts); 1911 1912 // Since some of the sign extended bits are demanded, we know that the sign 1913 // bit is demanded. 1914 InDemandedBits.setBit(InBits - 1); 1915 1916 if (SimplifyDemandedBits(Src, InDemandedBits, InDemandedElts, Known, TLO, 1917 Depth + 1)) 1918 return true; 1919 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1920 assert(Known.getBitWidth() == InBits && "Src width has changed?"); 1921 1922 // If the sign bit is known one, the top bits match. 1923 Known = Known.sext(BitWidth); 1924 1925 // If the sign bit is known zero, convert this to a zero extend. 1926 if (Known.isNonNegative()) { 1927 unsigned Opc = 1928 IsVecInReg ? ISD::ZERO_EXTEND_VECTOR_INREG : ISD::ZERO_EXTEND; 1929 if (!TLO.LegalOperations() || isOperationLegal(Opc, VT)) 1930 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT, Src)); 1931 } 1932 1933 // Attempt to avoid multi-use ops if we don't need anything from them. 1934 if (SDValue NewSrc = SimplifyMultipleUseDemandedBits( 1935 Src, InDemandedBits, InDemandedElts, TLO.DAG, Depth + 1)) 1936 return TLO.CombineTo(Op, TLO.DAG.getNode(Op.getOpcode(), dl, VT, NewSrc)); 1937 break; 1938 } 1939 case ISD::ANY_EXTEND: 1940 case ISD::ANY_EXTEND_VECTOR_INREG: { 1941 SDValue Src = Op.getOperand(0); 1942 EVT SrcVT = Src.getValueType(); 1943 unsigned InBits = SrcVT.getScalarSizeInBits(); 1944 unsigned InElts = SrcVT.isVector() ? SrcVT.getVectorNumElements() : 1; 1945 bool IsVecInReg = Op.getOpcode() == ISD::ANY_EXTEND_VECTOR_INREG; 1946 1947 // If we only need the bottom element then we can just bitcast. 1948 // TODO: Handle ANY_EXTEND? 1949 if (IsVecInReg && DemandedElts == 1 && 1950 VT.getSizeInBits() == SrcVT.getSizeInBits() && 1951 TLO.DAG.getDataLayout().isLittleEndian()) 1952 return TLO.CombineTo(Op, TLO.DAG.getBitcast(VT, Src)); 1953 1954 APInt InDemandedBits = DemandedBits.trunc(InBits); 1955 APInt InDemandedElts = DemandedElts.zextOrSelf(InElts); 1956 if (SimplifyDemandedBits(Src, InDemandedBits, InDemandedElts, Known, TLO, 1957 Depth + 1)) 1958 return true; 1959 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 1960 assert(Known.getBitWidth() == InBits && "Src width has changed?"); 1961 Known = Known.anyext(BitWidth); 1962 1963 // Attempt to avoid multi-use ops if we don't need anything from them. 1964 if (SDValue NewSrc = SimplifyMultipleUseDemandedBits( 1965 Src, InDemandedBits, InDemandedElts, TLO.DAG, Depth + 1)) 1966 return TLO.CombineTo(Op, TLO.DAG.getNode(Op.getOpcode(), dl, VT, NewSrc)); 1967 break; 1968 } 1969 case ISD::TRUNCATE: { 1970 SDValue Src = Op.getOperand(0); 1971 1972 // Simplify the input, using demanded bit information, and compute the known 1973 // zero/one bits live out. 1974 unsigned OperandBitWidth = Src.getScalarValueSizeInBits(); 1975 APInt TruncMask = DemandedBits.zext(OperandBitWidth); 1976 if (SimplifyDemandedBits(Src, TruncMask, Known, TLO, Depth + 1)) 1977 return true; 1978 Known = Known.trunc(BitWidth); 1979 1980 // Attempt to avoid multi-use ops if we don't need anything from them. 1981 if (SDValue NewSrc = SimplifyMultipleUseDemandedBits( 1982 Src, TruncMask, DemandedElts, TLO.DAG, Depth + 1)) 1983 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::TRUNCATE, dl, VT, NewSrc)); 1984 1985 // If the input is only used by this truncate, see if we can shrink it based 1986 // on the known demanded bits. 1987 if (Src.getNode()->hasOneUse()) { 1988 switch (Src.getOpcode()) { 1989 default: 1990 break; 1991 case ISD::SRL: 1992 // Shrink SRL by a constant if none of the high bits shifted in are 1993 // demanded. 1994 if (TLO.LegalTypes() && !isTypeDesirableForOp(ISD::SRL, VT)) 1995 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is 1996 // undesirable. 1997 break; 1998 1999 SDValue ShAmt = Src.getOperand(1); 2000 auto *ShAmtC = dyn_cast<ConstantSDNode>(ShAmt); 2001 if (!ShAmtC || ShAmtC->getAPIntValue().uge(BitWidth)) 2002 break; 2003 uint64_t ShVal = ShAmtC->getZExtValue(); 2004 2005 APInt HighBits = 2006 APInt::getHighBitsSet(OperandBitWidth, OperandBitWidth - BitWidth); 2007 HighBits.lshrInPlace(ShVal); 2008 HighBits = HighBits.trunc(BitWidth); 2009 2010 if (!(HighBits & DemandedBits)) { 2011 // None of the shifted in bits are needed. Add a truncate of the 2012 // shift input, then shift it. 2013 if (TLO.LegalTypes()) 2014 ShAmt = TLO.DAG.getConstant(ShVal, dl, getShiftAmountTy(VT, DL)); 2015 SDValue NewTrunc = 2016 TLO.DAG.getNode(ISD::TRUNCATE, dl, VT, Src.getOperand(0)); 2017 return TLO.CombineTo( 2018 Op, TLO.DAG.getNode(ISD::SRL, dl, VT, NewTrunc, ShAmt)); 2019 } 2020 break; 2021 } 2022 } 2023 2024 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 2025 break; 2026 } 2027 case ISD::AssertZext: { 2028 // AssertZext demands all of the high bits, plus any of the low bits 2029 // demanded by its users. 2030 EVT ZVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 2031 APInt InMask = APInt::getLowBitsSet(BitWidth, ZVT.getSizeInBits()); 2032 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | DemandedBits, Known, 2033 TLO, Depth + 1)) 2034 return true; 2035 assert(!Known.hasConflict() && "Bits known to be one AND zero?"); 2036 2037 Known.Zero |= ~InMask; 2038 break; 2039 } 2040 case ISD::EXTRACT_VECTOR_ELT: { 2041 SDValue Src = Op.getOperand(0); 2042 SDValue Idx = Op.getOperand(1); 2043 ElementCount SrcEltCnt = Src.getValueType().getVectorElementCount(); 2044 unsigned EltBitWidth = Src.getScalarValueSizeInBits(); 2045 2046 if (SrcEltCnt.isScalable()) 2047 return false; 2048 2049 // Demand the bits from every vector element without a constant index. 2050 unsigned NumSrcElts = SrcEltCnt.getFixedValue(); 2051 APInt DemandedSrcElts = APInt::getAllOnesValue(NumSrcElts); 2052 if (auto *CIdx = dyn_cast<ConstantSDNode>(Idx)) 2053 if (CIdx->getAPIntValue().ult(NumSrcElts)) 2054 DemandedSrcElts = APInt::getOneBitSet(NumSrcElts, CIdx->getZExtValue()); 2055 2056 // If BitWidth > EltBitWidth the value is anyext:ed. So we do not know 2057 // anything about the extended bits. 2058 APInt DemandedSrcBits = DemandedBits; 2059 if (BitWidth > EltBitWidth) 2060 DemandedSrcBits = DemandedSrcBits.trunc(EltBitWidth); 2061 2062 if (SimplifyDemandedBits(Src, DemandedSrcBits, DemandedSrcElts, Known2, TLO, 2063 Depth + 1)) 2064 return true; 2065 2066 // Attempt to avoid multi-use ops if we don't need anything from them. 2067 if (!DemandedSrcBits.isAllOnesValue() || 2068 !DemandedSrcElts.isAllOnesValue()) { 2069 if (SDValue DemandedSrc = SimplifyMultipleUseDemandedBits( 2070 Src, DemandedSrcBits, DemandedSrcElts, TLO.DAG, Depth + 1)) { 2071 SDValue NewOp = 2072 TLO.DAG.getNode(Op.getOpcode(), dl, VT, DemandedSrc, Idx); 2073 return TLO.CombineTo(Op, NewOp); 2074 } 2075 } 2076 2077 Known = Known2; 2078 if (BitWidth > EltBitWidth) 2079 Known = Known.anyext(BitWidth); 2080 break; 2081 } 2082 case ISD::BITCAST: { 2083 SDValue Src = Op.getOperand(0); 2084 EVT SrcVT = Src.getValueType(); 2085 unsigned NumSrcEltBits = SrcVT.getScalarSizeInBits(); 2086 2087 // If this is an FP->Int bitcast and if the sign bit is the only 2088 // thing demanded, turn this into a FGETSIGN. 2089 if (!TLO.LegalOperations() && !VT.isVector() && !SrcVT.isVector() && 2090 DemandedBits == APInt::getSignMask(Op.getValueSizeInBits()) && 2091 SrcVT.isFloatingPoint()) { 2092 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, VT); 2093 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32); 2094 if ((OpVTLegal || i32Legal) && VT.isSimple() && SrcVT != MVT::f16 && 2095 SrcVT != MVT::f128) { 2096 // Cannot eliminate/lower SHL for f128 yet. 2097 EVT Ty = OpVTLegal ? VT : MVT::i32; 2098 // Make a FGETSIGN + SHL to move the sign bit into the appropriate 2099 // place. We expect the SHL to be eliminated by other optimizations. 2100 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Src); 2101 unsigned OpVTSizeInBits = Op.getValueSizeInBits(); 2102 if (!OpVTLegal && OpVTSizeInBits > 32) 2103 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Sign); 2104 unsigned ShVal = Op.getValueSizeInBits() - 1; 2105 SDValue ShAmt = TLO.DAG.getConstant(ShVal, dl, VT); 2106 return TLO.CombineTo(Op, 2107 TLO.DAG.getNode(ISD::SHL, dl, VT, Sign, ShAmt)); 2108 } 2109 } 2110 2111 // Bitcast from a vector using SimplifyDemanded Bits/VectorElts. 2112 // Demand the elt/bit if any of the original elts/bits are demanded. 2113 // TODO - bigendian once we have test coverage. 2114 if (SrcVT.isVector() && (BitWidth % NumSrcEltBits) == 0 && 2115 TLO.DAG.getDataLayout().isLittleEndian()) { 2116 unsigned Scale = BitWidth / NumSrcEltBits; 2117 unsigned NumSrcElts = SrcVT.getVectorNumElements(); 2118 APInt DemandedSrcBits = APInt::getNullValue(NumSrcEltBits); 2119 APInt DemandedSrcElts = APInt::getNullValue(NumSrcElts); 2120 for (unsigned i = 0; i != Scale; ++i) { 2121 unsigned Offset = i * NumSrcEltBits; 2122 APInt Sub = DemandedBits.extractBits(NumSrcEltBits, Offset); 2123 if (!Sub.isNullValue()) { 2124 DemandedSrcBits |= Sub; 2125 for (unsigned j = 0; j != NumElts; ++j) 2126 if (DemandedElts[j]) 2127 DemandedSrcElts.setBit((j * Scale) + i); 2128 } 2129 } 2130 2131 APInt KnownSrcUndef, KnownSrcZero; 2132 if (SimplifyDemandedVectorElts(Src, DemandedSrcElts, KnownSrcUndef, 2133 KnownSrcZero, TLO, Depth + 1)) 2134 return true; 2135 2136 KnownBits KnownSrcBits; 2137 if (SimplifyDemandedBits(Src, DemandedSrcBits, DemandedSrcElts, 2138 KnownSrcBits, TLO, Depth + 1)) 2139 return true; 2140 } else if ((NumSrcEltBits % BitWidth) == 0 && 2141 TLO.DAG.getDataLayout().isLittleEndian()) { 2142 unsigned Scale = NumSrcEltBits / BitWidth; 2143 unsigned NumSrcElts = SrcVT.isVector() ? SrcVT.getVectorNumElements() : 1; 2144 APInt DemandedSrcBits = APInt::getNullValue(NumSrcEltBits); 2145 APInt DemandedSrcElts = APInt::getNullValue(NumSrcElts); 2146 for (unsigned i = 0; i != NumElts; ++i) 2147 if (DemandedElts[i]) { 2148 unsigned Offset = (i % Scale) * BitWidth; 2149 DemandedSrcBits.insertBits(DemandedBits, Offset); 2150 DemandedSrcElts.setBit(i / Scale); 2151 } 2152 2153 if (SrcVT.isVector()) { 2154 APInt KnownSrcUndef, KnownSrcZero; 2155 if (SimplifyDemandedVectorElts(Src, DemandedSrcElts, KnownSrcUndef, 2156 KnownSrcZero, TLO, Depth + 1)) 2157 return true; 2158 } 2159 2160 KnownBits KnownSrcBits; 2161 if (SimplifyDemandedBits(Src, DemandedSrcBits, DemandedSrcElts, 2162 KnownSrcBits, TLO, Depth + 1)) 2163 return true; 2164 } 2165 2166 // If this is a bitcast, let computeKnownBits handle it. Only do this on a 2167 // recursive call where Known may be useful to the caller. 2168 if (Depth > 0) { 2169 Known = TLO.DAG.computeKnownBits(Op, DemandedElts, Depth); 2170 return false; 2171 } 2172 break; 2173 } 2174 case ISD::ADD: 2175 case ISD::MUL: 2176 case ISD::SUB: { 2177 // Add, Sub, and Mul don't demand any bits in positions beyond that 2178 // of the highest bit demanded of them. 2179 SDValue Op0 = Op.getOperand(0), Op1 = Op.getOperand(1); 2180 SDNodeFlags Flags = Op.getNode()->getFlags(); 2181 unsigned DemandedBitsLZ = DemandedBits.countLeadingZeros(); 2182 APInt LoMask = APInt::getLowBitsSet(BitWidth, BitWidth - DemandedBitsLZ); 2183 if (SimplifyDemandedBits(Op0, LoMask, DemandedElts, Known2, TLO, 2184 Depth + 1) || 2185 SimplifyDemandedBits(Op1, LoMask, DemandedElts, Known2, TLO, 2186 Depth + 1) || 2187 // See if the operation should be performed at a smaller bit width. 2188 ShrinkDemandedOp(Op, BitWidth, DemandedBits, TLO)) { 2189 if (Flags.hasNoSignedWrap() || Flags.hasNoUnsignedWrap()) { 2190 // Disable the nsw and nuw flags. We can no longer guarantee that we 2191 // won't wrap after simplification. 2192 Flags.setNoSignedWrap(false); 2193 Flags.setNoUnsignedWrap(false); 2194 SDValue NewOp = 2195 TLO.DAG.getNode(Op.getOpcode(), dl, VT, Op0, Op1, Flags); 2196 return TLO.CombineTo(Op, NewOp); 2197 } 2198 return true; 2199 } 2200 2201 // Attempt to avoid multi-use ops if we don't need anything from them. 2202 if (!LoMask.isAllOnesValue() || !DemandedElts.isAllOnesValue()) { 2203 SDValue DemandedOp0 = SimplifyMultipleUseDemandedBits( 2204 Op0, LoMask, DemandedElts, TLO.DAG, Depth + 1); 2205 SDValue DemandedOp1 = SimplifyMultipleUseDemandedBits( 2206 Op1, LoMask, DemandedElts, TLO.DAG, Depth + 1); 2207 if (DemandedOp0 || DemandedOp1) { 2208 Flags.setNoSignedWrap(false); 2209 Flags.setNoUnsignedWrap(false); 2210 Op0 = DemandedOp0 ? DemandedOp0 : Op0; 2211 Op1 = DemandedOp1 ? DemandedOp1 : Op1; 2212 SDValue NewOp = 2213 TLO.DAG.getNode(Op.getOpcode(), dl, VT, Op0, Op1, Flags); 2214 return TLO.CombineTo(Op, NewOp); 2215 } 2216 } 2217 2218 // If we have a constant operand, we may be able to turn it into -1 if we 2219 // do not demand the high bits. This can make the constant smaller to 2220 // encode, allow more general folding, or match specialized instruction 2221 // patterns (eg, 'blsr' on x86). Don't bother changing 1 to -1 because that 2222 // is probably not useful (and could be detrimental). 2223 ConstantSDNode *C = isConstOrConstSplat(Op1); 2224 APInt HighMask = APInt::getHighBitsSet(BitWidth, DemandedBitsLZ); 2225 if (C && !C->isAllOnesValue() && !C->isOne() && 2226 (C->getAPIntValue() | HighMask).isAllOnesValue()) { 2227 SDValue Neg1 = TLO.DAG.getAllOnesConstant(dl, VT); 2228 // Disable the nsw and nuw flags. We can no longer guarantee that we 2229 // won't wrap after simplification. 2230 Flags.setNoSignedWrap(false); 2231 Flags.setNoUnsignedWrap(false); 2232 SDValue NewOp = TLO.DAG.getNode(Op.getOpcode(), dl, VT, Op0, Neg1, Flags); 2233 return TLO.CombineTo(Op, NewOp); 2234 } 2235 2236 LLVM_FALLTHROUGH; 2237 } 2238 default: 2239 if (Op.getOpcode() >= ISD::BUILTIN_OP_END) { 2240 if (SimplifyDemandedBitsForTargetNode(Op, DemandedBits, DemandedElts, 2241 Known, TLO, Depth)) 2242 return true; 2243 break; 2244 } 2245 2246 // Just use computeKnownBits to compute output bits. 2247 Known = TLO.DAG.computeKnownBits(Op, DemandedElts, Depth); 2248 break; 2249 } 2250 2251 // If we know the value of all of the demanded bits, return this as a 2252 // constant. 2253 if (DemandedBits.isSubsetOf(Known.Zero | Known.One)) { 2254 // Avoid folding to a constant if any OpaqueConstant is involved. 2255 const SDNode *N = Op.getNode(); 2256 for (SDNodeIterator I = SDNodeIterator::begin(N), 2257 E = SDNodeIterator::end(N); 2258 I != E; ++I) { 2259 SDNode *Op = *I; 2260 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) 2261 if (C->isOpaque()) 2262 return false; 2263 } 2264 if (VT.isInteger()) 2265 return TLO.CombineTo(Op, TLO.DAG.getConstant(Known.One, dl, VT)); 2266 if (VT.isFloatingPoint()) 2267 return TLO.CombineTo( 2268 Op, 2269 TLO.DAG.getConstantFP( 2270 APFloat(TLO.DAG.EVTToAPFloatSemantics(VT), Known.One), dl, VT)); 2271 } 2272 2273 return false; 2274 } 2275 2276 bool TargetLowering::SimplifyDemandedVectorElts(SDValue Op, 2277 const APInt &DemandedElts, 2278 APInt &KnownUndef, 2279 APInt &KnownZero, 2280 DAGCombinerInfo &DCI) const { 2281 SelectionDAG &DAG = DCI.DAG; 2282 TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(), 2283 !DCI.isBeforeLegalizeOps()); 2284 2285 bool Simplified = 2286 SimplifyDemandedVectorElts(Op, DemandedElts, KnownUndef, KnownZero, TLO); 2287 if (Simplified) { 2288 DCI.AddToWorklist(Op.getNode()); 2289 DCI.CommitTargetLoweringOpt(TLO); 2290 } 2291 2292 return Simplified; 2293 } 2294 2295 /// Given a vector binary operation and known undefined elements for each input 2296 /// operand, compute whether each element of the output is undefined. 2297 static APInt getKnownUndefForVectorBinop(SDValue BO, SelectionDAG &DAG, 2298 const APInt &UndefOp0, 2299 const APInt &UndefOp1) { 2300 EVT VT = BO.getValueType(); 2301 assert(DAG.getTargetLoweringInfo().isBinOp(BO.getOpcode()) && VT.isVector() && 2302 "Vector binop only"); 2303 2304 EVT EltVT = VT.getVectorElementType(); 2305 unsigned NumElts = VT.getVectorNumElements(); 2306 assert(UndefOp0.getBitWidth() == NumElts && 2307 UndefOp1.getBitWidth() == NumElts && "Bad type for undef analysis"); 2308 2309 auto getUndefOrConstantElt = [&](SDValue V, unsigned Index, 2310 const APInt &UndefVals) { 2311 if (UndefVals[Index]) 2312 return DAG.getUNDEF(EltVT); 2313 2314 if (auto *BV = dyn_cast<BuildVectorSDNode>(V)) { 2315 // Try hard to make sure that the getNode() call is not creating temporary 2316 // nodes. Ignore opaque integers because they do not constant fold. 2317 SDValue Elt = BV->getOperand(Index); 2318 auto *C = dyn_cast<ConstantSDNode>(Elt); 2319 if (isa<ConstantFPSDNode>(Elt) || Elt.isUndef() || (C && !C->isOpaque())) 2320 return Elt; 2321 } 2322 2323 return SDValue(); 2324 }; 2325 2326 APInt KnownUndef = APInt::getNullValue(NumElts); 2327 for (unsigned i = 0; i != NumElts; ++i) { 2328 // If both inputs for this element are either constant or undef and match 2329 // the element type, compute the constant/undef result for this element of 2330 // the vector. 2331 // TODO: Ideally we would use FoldConstantArithmetic() here, but that does 2332 // not handle FP constants. The code within getNode() should be refactored 2333 // to avoid the danger of creating a bogus temporary node here. 2334 SDValue C0 = getUndefOrConstantElt(BO.getOperand(0), i, UndefOp0); 2335 SDValue C1 = getUndefOrConstantElt(BO.getOperand(1), i, UndefOp1); 2336 if (C0 && C1 && C0.getValueType() == EltVT && C1.getValueType() == EltVT) 2337 if (DAG.getNode(BO.getOpcode(), SDLoc(BO), EltVT, C0, C1).isUndef()) 2338 KnownUndef.setBit(i); 2339 } 2340 return KnownUndef; 2341 } 2342 2343 bool TargetLowering::SimplifyDemandedVectorElts( 2344 SDValue Op, const APInt &OriginalDemandedElts, APInt &KnownUndef, 2345 APInt &KnownZero, TargetLoweringOpt &TLO, unsigned Depth, 2346 bool AssumeSingleUse) const { 2347 EVT VT = Op.getValueType(); 2348 unsigned Opcode = Op.getOpcode(); 2349 APInt DemandedElts = OriginalDemandedElts; 2350 unsigned NumElts = DemandedElts.getBitWidth(); 2351 assert(VT.isVector() && "Expected vector op"); 2352 2353 KnownUndef = KnownZero = APInt::getNullValue(NumElts); 2354 2355 // TODO: For now we assume we know nothing about scalable vectors. 2356 if (VT.isScalableVector()) 2357 return false; 2358 2359 assert(VT.getVectorNumElements() == NumElts && 2360 "Mask size mismatches value type element count!"); 2361 2362 // Undef operand. 2363 if (Op.isUndef()) { 2364 KnownUndef.setAllBits(); 2365 return false; 2366 } 2367 2368 // If Op has other users, assume that all elements are needed. 2369 if (!Op.getNode()->hasOneUse() && !AssumeSingleUse) 2370 DemandedElts.setAllBits(); 2371 2372 // Not demanding any elements from Op. 2373 if (DemandedElts == 0) { 2374 KnownUndef.setAllBits(); 2375 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(VT)); 2376 } 2377 2378 // Limit search depth. 2379 if (Depth >= SelectionDAG::MaxRecursionDepth) 2380 return false; 2381 2382 SDLoc DL(Op); 2383 unsigned EltSizeInBits = VT.getScalarSizeInBits(); 2384 2385 // Helper for demanding the specified elements and all the bits of both binary 2386 // operands. 2387 auto SimplifyDemandedVectorEltsBinOp = [&](SDValue Op0, SDValue Op1) { 2388 SDValue NewOp0 = SimplifyMultipleUseDemandedVectorElts(Op0, DemandedElts, 2389 TLO.DAG, Depth + 1); 2390 SDValue NewOp1 = SimplifyMultipleUseDemandedVectorElts(Op1, DemandedElts, 2391 TLO.DAG, Depth + 1); 2392 if (NewOp0 || NewOp1) { 2393 SDValue NewOp = TLO.DAG.getNode( 2394 Opcode, SDLoc(Op), VT, NewOp0 ? NewOp0 : Op0, NewOp1 ? NewOp1 : Op1); 2395 return TLO.CombineTo(Op, NewOp); 2396 } 2397 return false; 2398 }; 2399 2400 switch (Opcode) { 2401 case ISD::SCALAR_TO_VECTOR: { 2402 if (!DemandedElts[0]) { 2403 KnownUndef.setAllBits(); 2404 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(VT)); 2405 } 2406 KnownUndef.setHighBits(NumElts - 1); 2407 break; 2408 } 2409 case ISD::BITCAST: { 2410 SDValue Src = Op.getOperand(0); 2411 EVT SrcVT = Src.getValueType(); 2412 2413 // We only handle vectors here. 2414 // TODO - investigate calling SimplifyDemandedBits/ComputeKnownBits? 2415 if (!SrcVT.isVector()) 2416 break; 2417 2418 // Fast handling of 'identity' bitcasts. 2419 unsigned NumSrcElts = SrcVT.getVectorNumElements(); 2420 if (NumSrcElts == NumElts) 2421 return SimplifyDemandedVectorElts(Src, DemandedElts, KnownUndef, 2422 KnownZero, TLO, Depth + 1); 2423 2424 APInt SrcZero, SrcUndef; 2425 APInt SrcDemandedElts = APInt::getNullValue(NumSrcElts); 2426 2427 // Bitcast from 'large element' src vector to 'small element' vector, we 2428 // must demand a source element if any DemandedElt maps to it. 2429 if ((NumElts % NumSrcElts) == 0) { 2430 unsigned Scale = NumElts / NumSrcElts; 2431 for (unsigned i = 0; i != NumElts; ++i) 2432 if (DemandedElts[i]) 2433 SrcDemandedElts.setBit(i / Scale); 2434 2435 if (SimplifyDemandedVectorElts(Src, SrcDemandedElts, SrcUndef, SrcZero, 2436 TLO, Depth + 1)) 2437 return true; 2438 2439 // Try calling SimplifyDemandedBits, converting demanded elts to the bits 2440 // of the large element. 2441 // TODO - bigendian once we have test coverage. 2442 if (TLO.DAG.getDataLayout().isLittleEndian()) { 2443 unsigned SrcEltSizeInBits = SrcVT.getScalarSizeInBits(); 2444 APInt SrcDemandedBits = APInt::getNullValue(SrcEltSizeInBits); 2445 for (unsigned i = 0; i != NumElts; ++i) 2446 if (DemandedElts[i]) { 2447 unsigned Ofs = (i % Scale) * EltSizeInBits; 2448 SrcDemandedBits.setBits(Ofs, Ofs + EltSizeInBits); 2449 } 2450 2451 KnownBits Known; 2452 if (SimplifyDemandedBits(Src, SrcDemandedBits, SrcDemandedElts, Known, 2453 TLO, Depth + 1)) 2454 return true; 2455 } 2456 2457 // If the src element is zero/undef then all the output elements will be - 2458 // only demanded elements are guaranteed to be correct. 2459 for (unsigned i = 0; i != NumSrcElts; ++i) { 2460 if (SrcDemandedElts[i]) { 2461 if (SrcZero[i]) 2462 KnownZero.setBits(i * Scale, (i + 1) * Scale); 2463 if (SrcUndef[i]) 2464 KnownUndef.setBits(i * Scale, (i + 1) * Scale); 2465 } 2466 } 2467 } 2468 2469 // Bitcast from 'small element' src vector to 'large element' vector, we 2470 // demand all smaller source elements covered by the larger demanded element 2471 // of this vector. 2472 if ((NumSrcElts % NumElts) == 0) { 2473 unsigned Scale = NumSrcElts / NumElts; 2474 for (unsigned i = 0; i != NumElts; ++i) 2475 if (DemandedElts[i]) 2476 SrcDemandedElts.setBits(i * Scale, (i + 1) * Scale); 2477 2478 if (SimplifyDemandedVectorElts(Src, SrcDemandedElts, SrcUndef, SrcZero, 2479 TLO, Depth + 1)) 2480 return true; 2481 2482 // If all the src elements covering an output element are zero/undef, then 2483 // the output element will be as well, assuming it was demanded. 2484 for (unsigned i = 0; i != NumElts; ++i) { 2485 if (DemandedElts[i]) { 2486 if (SrcZero.extractBits(Scale, i * Scale).isAllOnesValue()) 2487 KnownZero.setBit(i); 2488 if (SrcUndef.extractBits(Scale, i * Scale).isAllOnesValue()) 2489 KnownUndef.setBit(i); 2490 } 2491 } 2492 } 2493 break; 2494 } 2495 case ISD::BUILD_VECTOR: { 2496 // Check all elements and simplify any unused elements with UNDEF. 2497 if (!DemandedElts.isAllOnesValue()) { 2498 // Don't simplify BROADCASTS. 2499 if (llvm::any_of(Op->op_values(), 2500 [&](SDValue Elt) { return Op.getOperand(0) != Elt; })) { 2501 SmallVector<SDValue, 32> Ops(Op->op_begin(), Op->op_end()); 2502 bool Updated = false; 2503 for (unsigned i = 0; i != NumElts; ++i) { 2504 if (!DemandedElts[i] && !Ops[i].isUndef()) { 2505 Ops[i] = TLO.DAG.getUNDEF(Ops[0].getValueType()); 2506 KnownUndef.setBit(i); 2507 Updated = true; 2508 } 2509 } 2510 if (Updated) 2511 return TLO.CombineTo(Op, TLO.DAG.getBuildVector(VT, DL, Ops)); 2512 } 2513 } 2514 for (unsigned i = 0; i != NumElts; ++i) { 2515 SDValue SrcOp = Op.getOperand(i); 2516 if (SrcOp.isUndef()) { 2517 KnownUndef.setBit(i); 2518 } else if (EltSizeInBits == SrcOp.getScalarValueSizeInBits() && 2519 (isNullConstant(SrcOp) || isNullFPConstant(SrcOp))) { 2520 KnownZero.setBit(i); 2521 } 2522 } 2523 break; 2524 } 2525 case ISD::CONCAT_VECTORS: { 2526 EVT SubVT = Op.getOperand(0).getValueType(); 2527 unsigned NumSubVecs = Op.getNumOperands(); 2528 unsigned NumSubElts = SubVT.getVectorNumElements(); 2529 for (unsigned i = 0; i != NumSubVecs; ++i) { 2530 SDValue SubOp = Op.getOperand(i); 2531 APInt SubElts = DemandedElts.extractBits(NumSubElts, i * NumSubElts); 2532 APInt SubUndef, SubZero; 2533 if (SimplifyDemandedVectorElts(SubOp, SubElts, SubUndef, SubZero, TLO, 2534 Depth + 1)) 2535 return true; 2536 KnownUndef.insertBits(SubUndef, i * NumSubElts); 2537 KnownZero.insertBits(SubZero, i * NumSubElts); 2538 } 2539 break; 2540 } 2541 case ISD::INSERT_SUBVECTOR: { 2542 // Demand any elements from the subvector and the remainder from the src its 2543 // inserted into. 2544 SDValue Src = Op.getOperand(0); 2545 SDValue Sub = Op.getOperand(1); 2546 uint64_t Idx = Op.getConstantOperandVal(2); 2547 unsigned NumSubElts = Sub.getValueType().getVectorNumElements(); 2548 APInt DemandedSubElts = DemandedElts.extractBits(NumSubElts, Idx); 2549 APInt DemandedSrcElts = DemandedElts; 2550 DemandedSrcElts.insertBits(APInt::getNullValue(NumSubElts), Idx); 2551 2552 APInt SubUndef, SubZero; 2553 if (SimplifyDemandedVectorElts(Sub, DemandedSubElts, SubUndef, SubZero, TLO, 2554 Depth + 1)) 2555 return true; 2556 2557 // If none of the src operand elements are demanded, replace it with undef. 2558 if (!DemandedSrcElts && !Src.isUndef()) 2559 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::INSERT_SUBVECTOR, DL, VT, 2560 TLO.DAG.getUNDEF(VT), Sub, 2561 Op.getOperand(2))); 2562 2563 if (SimplifyDemandedVectorElts(Src, DemandedSrcElts, KnownUndef, KnownZero, 2564 TLO, Depth + 1)) 2565 return true; 2566 KnownUndef.insertBits(SubUndef, Idx); 2567 KnownZero.insertBits(SubZero, Idx); 2568 2569 // Attempt to avoid multi-use ops if we don't need anything from them. 2570 if (!DemandedSrcElts.isAllOnesValue() || 2571 !DemandedSubElts.isAllOnesValue()) { 2572 SDValue NewSrc = SimplifyMultipleUseDemandedVectorElts( 2573 Src, DemandedSrcElts, TLO.DAG, Depth + 1); 2574 SDValue NewSub = SimplifyMultipleUseDemandedVectorElts( 2575 Sub, DemandedSubElts, TLO.DAG, Depth + 1); 2576 if (NewSrc || NewSub) { 2577 NewSrc = NewSrc ? NewSrc : Src; 2578 NewSub = NewSub ? NewSub : Sub; 2579 SDValue NewOp = TLO.DAG.getNode(Op.getOpcode(), SDLoc(Op), VT, NewSrc, 2580 NewSub, Op.getOperand(2)); 2581 return TLO.CombineTo(Op, NewOp); 2582 } 2583 } 2584 break; 2585 } 2586 case ISD::EXTRACT_SUBVECTOR: { 2587 // Offset the demanded elts by the subvector index. 2588 SDValue Src = Op.getOperand(0); 2589 if (Src.getValueType().isScalableVector()) 2590 break; 2591 uint64_t Idx = Op.getConstantOperandVal(1); 2592 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 2593 APInt DemandedSrcElts = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx); 2594 2595 APInt SrcUndef, SrcZero; 2596 if (SimplifyDemandedVectorElts(Src, DemandedSrcElts, SrcUndef, SrcZero, TLO, 2597 Depth + 1)) 2598 return true; 2599 KnownUndef = SrcUndef.extractBits(NumElts, Idx); 2600 KnownZero = SrcZero.extractBits(NumElts, Idx); 2601 2602 // Attempt to avoid multi-use ops if we don't need anything from them. 2603 if (!DemandedElts.isAllOnesValue()) { 2604 SDValue NewSrc = SimplifyMultipleUseDemandedVectorElts( 2605 Src, DemandedSrcElts, TLO.DAG, Depth + 1); 2606 if (NewSrc) { 2607 SDValue NewOp = TLO.DAG.getNode(Op.getOpcode(), SDLoc(Op), VT, NewSrc, 2608 Op.getOperand(1)); 2609 return TLO.CombineTo(Op, NewOp); 2610 } 2611 } 2612 break; 2613 } 2614 case ISD::INSERT_VECTOR_ELT: { 2615 SDValue Vec = Op.getOperand(0); 2616 SDValue Scl = Op.getOperand(1); 2617 auto *CIdx = dyn_cast<ConstantSDNode>(Op.getOperand(2)); 2618 2619 // For a legal, constant insertion index, if we don't need this insertion 2620 // then strip it, else remove it from the demanded elts. 2621 if (CIdx && CIdx->getAPIntValue().ult(NumElts)) { 2622 unsigned Idx = CIdx->getZExtValue(); 2623 if (!DemandedElts[Idx]) 2624 return TLO.CombineTo(Op, Vec); 2625 2626 APInt DemandedVecElts(DemandedElts); 2627 DemandedVecElts.clearBit(Idx); 2628 if (SimplifyDemandedVectorElts(Vec, DemandedVecElts, KnownUndef, 2629 KnownZero, TLO, Depth + 1)) 2630 return true; 2631 2632 KnownUndef.setBitVal(Idx, Scl.isUndef()); 2633 2634 KnownZero.setBitVal(Idx, isNullConstant(Scl) || isNullFPConstant(Scl)); 2635 break; 2636 } 2637 2638 APInt VecUndef, VecZero; 2639 if (SimplifyDemandedVectorElts(Vec, DemandedElts, VecUndef, VecZero, TLO, 2640 Depth + 1)) 2641 return true; 2642 // Without knowing the insertion index we can't set KnownUndef/KnownZero. 2643 break; 2644 } 2645 case ISD::VSELECT: { 2646 // Try to transform the select condition based on the current demanded 2647 // elements. 2648 // TODO: If a condition element is undef, we can choose from one arm of the 2649 // select (and if one arm is undef, then we can propagate that to the 2650 // result). 2651 // TODO - add support for constant vselect masks (see IR version of this). 2652 APInt UnusedUndef, UnusedZero; 2653 if (SimplifyDemandedVectorElts(Op.getOperand(0), DemandedElts, UnusedUndef, 2654 UnusedZero, TLO, Depth + 1)) 2655 return true; 2656 2657 // See if we can simplify either vselect operand. 2658 APInt DemandedLHS(DemandedElts); 2659 APInt DemandedRHS(DemandedElts); 2660 APInt UndefLHS, ZeroLHS; 2661 APInt UndefRHS, ZeroRHS; 2662 if (SimplifyDemandedVectorElts(Op.getOperand(1), DemandedLHS, UndefLHS, 2663 ZeroLHS, TLO, Depth + 1)) 2664 return true; 2665 if (SimplifyDemandedVectorElts(Op.getOperand(2), DemandedRHS, UndefRHS, 2666 ZeroRHS, TLO, Depth + 1)) 2667 return true; 2668 2669 KnownUndef = UndefLHS & UndefRHS; 2670 KnownZero = ZeroLHS & ZeroRHS; 2671 break; 2672 } 2673 case ISD::VECTOR_SHUFFLE: { 2674 ArrayRef<int> ShuffleMask = cast<ShuffleVectorSDNode>(Op)->getMask(); 2675 2676 // Collect demanded elements from shuffle operands.. 2677 APInt DemandedLHS(NumElts, 0); 2678 APInt DemandedRHS(NumElts, 0); 2679 for (unsigned i = 0; i != NumElts; ++i) { 2680 int M = ShuffleMask[i]; 2681 if (M < 0 || !DemandedElts[i]) 2682 continue; 2683 assert(0 <= M && M < (int)(2 * NumElts) && "Shuffle index out of range"); 2684 if (M < (int)NumElts) 2685 DemandedLHS.setBit(M); 2686 else 2687 DemandedRHS.setBit(M - NumElts); 2688 } 2689 2690 // See if we can simplify either shuffle operand. 2691 APInt UndefLHS, ZeroLHS; 2692 APInt UndefRHS, ZeroRHS; 2693 if (SimplifyDemandedVectorElts(Op.getOperand(0), DemandedLHS, UndefLHS, 2694 ZeroLHS, TLO, Depth + 1)) 2695 return true; 2696 if (SimplifyDemandedVectorElts(Op.getOperand(1), DemandedRHS, UndefRHS, 2697 ZeroRHS, TLO, Depth + 1)) 2698 return true; 2699 2700 // Simplify mask using undef elements from LHS/RHS. 2701 bool Updated = false; 2702 bool IdentityLHS = true, IdentityRHS = true; 2703 SmallVector<int, 32> NewMask(ShuffleMask.begin(), ShuffleMask.end()); 2704 for (unsigned i = 0; i != NumElts; ++i) { 2705 int &M = NewMask[i]; 2706 if (M < 0) 2707 continue; 2708 if (!DemandedElts[i] || (M < (int)NumElts && UndefLHS[M]) || 2709 (M >= (int)NumElts && UndefRHS[M - NumElts])) { 2710 Updated = true; 2711 M = -1; 2712 } 2713 IdentityLHS &= (M < 0) || (M == (int)i); 2714 IdentityRHS &= (M < 0) || ((M - NumElts) == i); 2715 } 2716 2717 // Update legal shuffle masks based on demanded elements if it won't reduce 2718 // to Identity which can cause premature removal of the shuffle mask. 2719 if (Updated && !IdentityLHS && !IdentityRHS && !TLO.LegalOps) { 2720 SDValue LegalShuffle = 2721 buildLegalVectorShuffle(VT, DL, Op.getOperand(0), Op.getOperand(1), 2722 NewMask, TLO.DAG); 2723 if (LegalShuffle) 2724 return TLO.CombineTo(Op, LegalShuffle); 2725 } 2726 2727 // Propagate undef/zero elements from LHS/RHS. 2728 for (unsigned i = 0; i != NumElts; ++i) { 2729 int M = ShuffleMask[i]; 2730 if (M < 0) { 2731 KnownUndef.setBit(i); 2732 } else if (M < (int)NumElts) { 2733 if (UndefLHS[M]) 2734 KnownUndef.setBit(i); 2735 if (ZeroLHS[M]) 2736 KnownZero.setBit(i); 2737 } else { 2738 if (UndefRHS[M - NumElts]) 2739 KnownUndef.setBit(i); 2740 if (ZeroRHS[M - NumElts]) 2741 KnownZero.setBit(i); 2742 } 2743 } 2744 break; 2745 } 2746 case ISD::ANY_EXTEND_VECTOR_INREG: 2747 case ISD::SIGN_EXTEND_VECTOR_INREG: 2748 case ISD::ZERO_EXTEND_VECTOR_INREG: { 2749 APInt SrcUndef, SrcZero; 2750 SDValue Src = Op.getOperand(0); 2751 unsigned NumSrcElts = Src.getValueType().getVectorNumElements(); 2752 APInt DemandedSrcElts = DemandedElts.zextOrSelf(NumSrcElts); 2753 if (SimplifyDemandedVectorElts(Src, DemandedSrcElts, SrcUndef, SrcZero, TLO, 2754 Depth + 1)) 2755 return true; 2756 KnownZero = SrcZero.zextOrTrunc(NumElts); 2757 KnownUndef = SrcUndef.zextOrTrunc(NumElts); 2758 2759 if (Op.getOpcode() == ISD::ANY_EXTEND_VECTOR_INREG && 2760 Op.getValueSizeInBits() == Src.getValueSizeInBits() && 2761 DemandedSrcElts == 1 && TLO.DAG.getDataLayout().isLittleEndian()) { 2762 // aext - if we just need the bottom element then we can bitcast. 2763 return TLO.CombineTo(Op, TLO.DAG.getBitcast(VT, Src)); 2764 } 2765 2766 if (Op.getOpcode() == ISD::ZERO_EXTEND_VECTOR_INREG) { 2767 // zext(undef) upper bits are guaranteed to be zero. 2768 if (DemandedElts.isSubsetOf(KnownUndef)) 2769 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, SDLoc(Op), VT)); 2770 KnownUndef.clearAllBits(); 2771 } 2772 break; 2773 } 2774 2775 // TODO: There are more binop opcodes that could be handled here - MIN, 2776 // MAX, saturated math, etc. 2777 case ISD::OR: 2778 case ISD::XOR: 2779 case ISD::ADD: 2780 case ISD::SUB: 2781 case ISD::FADD: 2782 case ISD::FSUB: 2783 case ISD::FMUL: 2784 case ISD::FDIV: 2785 case ISD::FREM: { 2786 SDValue Op0 = Op.getOperand(0); 2787 SDValue Op1 = Op.getOperand(1); 2788 2789 APInt UndefRHS, ZeroRHS; 2790 if (SimplifyDemandedVectorElts(Op1, DemandedElts, UndefRHS, ZeroRHS, TLO, 2791 Depth + 1)) 2792 return true; 2793 APInt UndefLHS, ZeroLHS; 2794 if (SimplifyDemandedVectorElts(Op0, DemandedElts, UndefLHS, ZeroLHS, TLO, 2795 Depth + 1)) 2796 return true; 2797 2798 KnownZero = ZeroLHS & ZeroRHS; 2799 KnownUndef = getKnownUndefForVectorBinop(Op, TLO.DAG, UndefLHS, UndefRHS); 2800 2801 // Attempt to avoid multi-use ops if we don't need anything from them. 2802 // TODO - use KnownUndef to relax the demandedelts? 2803 if (!DemandedElts.isAllOnesValue()) 2804 if (SimplifyDemandedVectorEltsBinOp(Op0, Op1)) 2805 return true; 2806 break; 2807 } 2808 case ISD::SHL: 2809 case ISD::SRL: 2810 case ISD::SRA: 2811 case ISD::ROTL: 2812 case ISD::ROTR: { 2813 SDValue Op0 = Op.getOperand(0); 2814 SDValue Op1 = Op.getOperand(1); 2815 2816 APInt UndefRHS, ZeroRHS; 2817 if (SimplifyDemandedVectorElts(Op1, DemandedElts, UndefRHS, ZeroRHS, TLO, 2818 Depth + 1)) 2819 return true; 2820 APInt UndefLHS, ZeroLHS; 2821 if (SimplifyDemandedVectorElts(Op0, DemandedElts, UndefLHS, ZeroLHS, TLO, 2822 Depth + 1)) 2823 return true; 2824 2825 KnownZero = ZeroLHS; 2826 KnownUndef = UndefLHS & UndefRHS; // TODO: use getKnownUndefForVectorBinop? 2827 2828 // Attempt to avoid multi-use ops if we don't need anything from them. 2829 // TODO - use KnownUndef to relax the demandedelts? 2830 if (!DemandedElts.isAllOnesValue()) 2831 if (SimplifyDemandedVectorEltsBinOp(Op0, Op1)) 2832 return true; 2833 break; 2834 } 2835 case ISD::MUL: 2836 case ISD::AND: { 2837 SDValue Op0 = Op.getOperand(0); 2838 SDValue Op1 = Op.getOperand(1); 2839 2840 APInt SrcUndef, SrcZero; 2841 if (SimplifyDemandedVectorElts(Op1, DemandedElts, SrcUndef, SrcZero, TLO, 2842 Depth + 1)) 2843 return true; 2844 if (SimplifyDemandedVectorElts(Op0, DemandedElts, KnownUndef, KnownZero, 2845 TLO, Depth + 1)) 2846 return true; 2847 2848 // If either side has a zero element, then the result element is zero, even 2849 // if the other is an UNDEF. 2850 // TODO: Extend getKnownUndefForVectorBinop to also deal with known zeros 2851 // and then handle 'and' nodes with the rest of the binop opcodes. 2852 KnownZero |= SrcZero; 2853 KnownUndef &= SrcUndef; 2854 KnownUndef &= ~KnownZero; 2855 2856 // Attempt to avoid multi-use ops if we don't need anything from them. 2857 // TODO - use KnownUndef to relax the demandedelts? 2858 if (!DemandedElts.isAllOnesValue()) 2859 if (SimplifyDemandedVectorEltsBinOp(Op0, Op1)) 2860 return true; 2861 break; 2862 } 2863 case ISD::TRUNCATE: 2864 case ISD::SIGN_EXTEND: 2865 case ISD::ZERO_EXTEND: 2866 if (SimplifyDemandedVectorElts(Op.getOperand(0), DemandedElts, KnownUndef, 2867 KnownZero, TLO, Depth + 1)) 2868 return true; 2869 2870 if (Op.getOpcode() == ISD::ZERO_EXTEND) { 2871 // zext(undef) upper bits are guaranteed to be zero. 2872 if (DemandedElts.isSubsetOf(KnownUndef)) 2873 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, SDLoc(Op), VT)); 2874 KnownUndef.clearAllBits(); 2875 } 2876 break; 2877 default: { 2878 if (Op.getOpcode() >= ISD::BUILTIN_OP_END) { 2879 if (SimplifyDemandedVectorEltsForTargetNode(Op, DemandedElts, KnownUndef, 2880 KnownZero, TLO, Depth)) 2881 return true; 2882 } else { 2883 KnownBits Known; 2884 APInt DemandedBits = APInt::getAllOnesValue(EltSizeInBits); 2885 if (SimplifyDemandedBits(Op, DemandedBits, OriginalDemandedElts, Known, 2886 TLO, Depth, AssumeSingleUse)) 2887 return true; 2888 } 2889 break; 2890 } 2891 } 2892 assert((KnownUndef & KnownZero) == 0 && "Elements flagged as undef AND zero"); 2893 2894 // Constant fold all undef cases. 2895 // TODO: Handle zero cases as well. 2896 if (DemandedElts.isSubsetOf(KnownUndef)) 2897 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(VT)); 2898 2899 return false; 2900 } 2901 2902 /// Determine which of the bits specified in Mask are known to be either zero or 2903 /// one and return them in the Known. 2904 void TargetLowering::computeKnownBitsForTargetNode(const SDValue Op, 2905 KnownBits &Known, 2906 const APInt &DemandedElts, 2907 const SelectionDAG &DAG, 2908 unsigned Depth) const { 2909 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END || 2910 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN || 2911 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN || 2912 Op.getOpcode() == ISD::INTRINSIC_VOID) && 2913 "Should use MaskedValueIsZero if you don't know whether Op" 2914 " is a target node!"); 2915 Known.resetAll(); 2916 } 2917 2918 void TargetLowering::computeKnownBitsForTargetInstr( 2919 GISelKnownBits &Analysis, Register R, KnownBits &Known, 2920 const APInt &DemandedElts, const MachineRegisterInfo &MRI, 2921 unsigned Depth) const { 2922 Known.resetAll(); 2923 } 2924 2925 void TargetLowering::computeKnownBitsForFrameIndex( 2926 const int FrameIdx, KnownBits &Known, const MachineFunction &MF) const { 2927 // The low bits are known zero if the pointer is aligned. 2928 Known.Zero.setLowBits(Log2(MF.getFrameInfo().getObjectAlign(FrameIdx))); 2929 } 2930 2931 Align TargetLowering::computeKnownAlignForTargetInstr( 2932 GISelKnownBits &Analysis, Register R, const MachineRegisterInfo &MRI, 2933 unsigned Depth) const { 2934 return Align(1); 2935 } 2936 2937 /// This method can be implemented by targets that want to expose additional 2938 /// information about sign bits to the DAG Combiner. 2939 unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op, 2940 const APInt &, 2941 const SelectionDAG &, 2942 unsigned Depth) const { 2943 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END || 2944 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN || 2945 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN || 2946 Op.getOpcode() == ISD::INTRINSIC_VOID) && 2947 "Should use ComputeNumSignBits if you don't know whether Op" 2948 " is a target node!"); 2949 return 1; 2950 } 2951 2952 unsigned TargetLowering::computeNumSignBitsForTargetInstr( 2953 GISelKnownBits &Analysis, Register R, const APInt &DemandedElts, 2954 const MachineRegisterInfo &MRI, unsigned Depth) const { 2955 return 1; 2956 } 2957 2958 bool TargetLowering::SimplifyDemandedVectorEltsForTargetNode( 2959 SDValue Op, const APInt &DemandedElts, APInt &KnownUndef, APInt &KnownZero, 2960 TargetLoweringOpt &TLO, unsigned Depth) const { 2961 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END || 2962 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN || 2963 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN || 2964 Op.getOpcode() == ISD::INTRINSIC_VOID) && 2965 "Should use SimplifyDemandedVectorElts if you don't know whether Op" 2966 " is a target node!"); 2967 return false; 2968 } 2969 2970 bool TargetLowering::SimplifyDemandedBitsForTargetNode( 2971 SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, 2972 KnownBits &Known, TargetLoweringOpt &TLO, unsigned Depth) const { 2973 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END || 2974 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN || 2975 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN || 2976 Op.getOpcode() == ISD::INTRINSIC_VOID) && 2977 "Should use SimplifyDemandedBits if you don't know whether Op" 2978 " is a target node!"); 2979 computeKnownBitsForTargetNode(Op, Known, DemandedElts, TLO.DAG, Depth); 2980 return false; 2981 } 2982 2983 SDValue TargetLowering::SimplifyMultipleUseDemandedBitsForTargetNode( 2984 SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, 2985 SelectionDAG &DAG, unsigned Depth) const { 2986 assert( 2987 (Op.getOpcode() >= ISD::BUILTIN_OP_END || 2988 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN || 2989 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN || 2990 Op.getOpcode() == ISD::INTRINSIC_VOID) && 2991 "Should use SimplifyMultipleUseDemandedBits if you don't know whether Op" 2992 " is a target node!"); 2993 return SDValue(); 2994 } 2995 2996 SDValue 2997 TargetLowering::buildLegalVectorShuffle(EVT VT, const SDLoc &DL, SDValue N0, 2998 SDValue N1, MutableArrayRef<int> Mask, 2999 SelectionDAG &DAG) const { 3000 bool LegalMask = isShuffleMaskLegal(Mask, VT); 3001 if (!LegalMask) { 3002 std::swap(N0, N1); 3003 ShuffleVectorSDNode::commuteMask(Mask); 3004 LegalMask = isShuffleMaskLegal(Mask, VT); 3005 } 3006 3007 if (!LegalMask) 3008 return SDValue(); 3009 3010 return DAG.getVectorShuffle(VT, DL, N0, N1, Mask); 3011 } 3012 3013 const Constant *TargetLowering::getTargetConstantFromLoad(LoadSDNode*) const { 3014 return nullptr; 3015 } 3016 3017 bool TargetLowering::isKnownNeverNaNForTargetNode(SDValue Op, 3018 const SelectionDAG &DAG, 3019 bool SNaN, 3020 unsigned Depth) const { 3021 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END || 3022 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN || 3023 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN || 3024 Op.getOpcode() == ISD::INTRINSIC_VOID) && 3025 "Should use isKnownNeverNaN if you don't know whether Op" 3026 " is a target node!"); 3027 return false; 3028 } 3029 3030 // FIXME: Ideally, this would use ISD::isConstantSplatVector(), but that must 3031 // work with truncating build vectors and vectors with elements of less than 3032 // 8 bits. 3033 bool TargetLowering::isConstTrueVal(const SDNode *N) const { 3034 if (!N) 3035 return false; 3036 3037 APInt CVal; 3038 if (auto *CN = dyn_cast<ConstantSDNode>(N)) { 3039 CVal = CN->getAPIntValue(); 3040 } else if (auto *BV = dyn_cast<BuildVectorSDNode>(N)) { 3041 auto *CN = BV->getConstantSplatNode(); 3042 if (!CN) 3043 return false; 3044 3045 // If this is a truncating build vector, truncate the splat value. 3046 // Otherwise, we may fail to match the expected values below. 3047 unsigned BVEltWidth = BV->getValueType(0).getScalarSizeInBits(); 3048 CVal = CN->getAPIntValue(); 3049 if (BVEltWidth < CVal.getBitWidth()) 3050 CVal = CVal.trunc(BVEltWidth); 3051 } else { 3052 return false; 3053 } 3054 3055 switch (getBooleanContents(N->getValueType(0))) { 3056 case UndefinedBooleanContent: 3057 return CVal[0]; 3058 case ZeroOrOneBooleanContent: 3059 return CVal.isOneValue(); 3060 case ZeroOrNegativeOneBooleanContent: 3061 return CVal.isAllOnesValue(); 3062 } 3063 3064 llvm_unreachable("Invalid boolean contents"); 3065 } 3066 3067 bool TargetLowering::isConstFalseVal(const SDNode *N) const { 3068 if (!N) 3069 return false; 3070 3071 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N); 3072 if (!CN) { 3073 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N); 3074 if (!BV) 3075 return false; 3076 3077 // Only interested in constant splats, we don't care about undef 3078 // elements in identifying boolean constants and getConstantSplatNode 3079 // returns NULL if all ops are undef; 3080 CN = BV->getConstantSplatNode(); 3081 if (!CN) 3082 return false; 3083 } 3084 3085 if (getBooleanContents(N->getValueType(0)) == UndefinedBooleanContent) 3086 return !CN->getAPIntValue()[0]; 3087 3088 return CN->isNullValue(); 3089 } 3090 3091 bool TargetLowering::isExtendedTrueVal(const ConstantSDNode *N, EVT VT, 3092 bool SExt) const { 3093 if (VT == MVT::i1) 3094 return N->isOne(); 3095 3096 TargetLowering::BooleanContent Cnt = getBooleanContents(VT); 3097 switch (Cnt) { 3098 case TargetLowering::ZeroOrOneBooleanContent: 3099 // An extended value of 1 is always true, unless its original type is i1, 3100 // in which case it will be sign extended to -1. 3101 return (N->isOne() && !SExt) || (SExt && (N->getValueType(0) != MVT::i1)); 3102 case TargetLowering::UndefinedBooleanContent: 3103 case TargetLowering::ZeroOrNegativeOneBooleanContent: 3104 return N->isAllOnesValue() && SExt; 3105 } 3106 llvm_unreachable("Unexpected enumeration."); 3107 } 3108 3109 /// This helper function of SimplifySetCC tries to optimize the comparison when 3110 /// either operand of the SetCC node is a bitwise-and instruction. 3111 SDValue TargetLowering::foldSetCCWithAnd(EVT VT, SDValue N0, SDValue N1, 3112 ISD::CondCode Cond, const SDLoc &DL, 3113 DAGCombinerInfo &DCI) const { 3114 // Match these patterns in any of their permutations: 3115 // (X & Y) == Y 3116 // (X & Y) != Y 3117 if (N1.getOpcode() == ISD::AND && N0.getOpcode() != ISD::AND) 3118 std::swap(N0, N1); 3119 3120 EVT OpVT = N0.getValueType(); 3121 if (N0.getOpcode() != ISD::AND || !OpVT.isInteger() || 3122 (Cond != ISD::SETEQ && Cond != ISD::SETNE)) 3123 return SDValue(); 3124 3125 SDValue X, Y; 3126 if (N0.getOperand(0) == N1) { 3127 X = N0.getOperand(1); 3128 Y = N0.getOperand(0); 3129 } else if (N0.getOperand(1) == N1) { 3130 X = N0.getOperand(0); 3131 Y = N0.getOperand(1); 3132 } else { 3133 return SDValue(); 3134 } 3135 3136 SelectionDAG &DAG = DCI.DAG; 3137 SDValue Zero = DAG.getConstant(0, DL, OpVT); 3138 if (DAG.isKnownToBeAPowerOfTwo(Y)) { 3139 // Simplify X & Y == Y to X & Y != 0 if Y has exactly one bit set. 3140 // Note that where Y is variable and is known to have at most one bit set 3141 // (for example, if it is Z & 1) we cannot do this; the expressions are not 3142 // equivalent when Y == 0. 3143 assert(OpVT.isInteger()); 3144 Cond = ISD::getSetCCInverse(Cond, OpVT); 3145 if (DCI.isBeforeLegalizeOps() || 3146 isCondCodeLegal(Cond, N0.getSimpleValueType())) 3147 return DAG.getSetCC(DL, VT, N0, Zero, Cond); 3148 } else if (N0.hasOneUse() && hasAndNotCompare(Y)) { 3149 // If the target supports an 'and-not' or 'and-complement' logic operation, 3150 // try to use that to make a comparison operation more efficient. 3151 // But don't do this transform if the mask is a single bit because there are 3152 // more efficient ways to deal with that case (for example, 'bt' on x86 or 3153 // 'rlwinm' on PPC). 3154 3155 // Bail out if the compare operand that we want to turn into a zero is 3156 // already a zero (otherwise, infinite loop). 3157 auto *YConst = dyn_cast<ConstantSDNode>(Y); 3158 if (YConst && YConst->isNullValue()) 3159 return SDValue(); 3160 3161 // Transform this into: ~X & Y == 0. 3162 SDValue NotX = DAG.getNOT(SDLoc(X), X, OpVT); 3163 SDValue NewAnd = DAG.getNode(ISD::AND, SDLoc(N0), OpVT, NotX, Y); 3164 return DAG.getSetCC(DL, VT, NewAnd, Zero, Cond); 3165 } 3166 3167 return SDValue(); 3168 } 3169 3170 /// There are multiple IR patterns that could be checking whether certain 3171 /// truncation of a signed number would be lossy or not. The pattern which is 3172 /// best at IR level, may not lower optimally. Thus, we want to unfold it. 3173 /// We are looking for the following pattern: (KeptBits is a constant) 3174 /// (add %x, (1 << (KeptBits-1))) srccond (1 << KeptBits) 3175 /// KeptBits won't be bitwidth(x), that will be constant-folded to true/false. 3176 /// KeptBits also can't be 1, that would have been folded to %x dstcond 0 3177 /// We will unfold it into the natural trunc+sext pattern: 3178 /// ((%x << C) a>> C) dstcond %x 3179 /// Where C = bitwidth(x) - KeptBits and C u< bitwidth(x) 3180 SDValue TargetLowering::optimizeSetCCOfSignedTruncationCheck( 3181 EVT SCCVT, SDValue N0, SDValue N1, ISD::CondCode Cond, DAGCombinerInfo &DCI, 3182 const SDLoc &DL) const { 3183 // We must be comparing with a constant. 3184 ConstantSDNode *C1; 3185 if (!(C1 = dyn_cast<ConstantSDNode>(N1))) 3186 return SDValue(); 3187 3188 // N0 should be: add %x, (1 << (KeptBits-1)) 3189 if (N0->getOpcode() != ISD::ADD) 3190 return SDValue(); 3191 3192 // And we must be 'add'ing a constant. 3193 ConstantSDNode *C01; 3194 if (!(C01 = dyn_cast<ConstantSDNode>(N0->getOperand(1)))) 3195 return SDValue(); 3196 3197 SDValue X = N0->getOperand(0); 3198 EVT XVT = X.getValueType(); 3199 3200 // Validate constants ... 3201 3202 APInt I1 = C1->getAPIntValue(); 3203 3204 ISD::CondCode NewCond; 3205 if (Cond == ISD::CondCode::SETULT) { 3206 NewCond = ISD::CondCode::SETEQ; 3207 } else if (Cond == ISD::CondCode::SETULE) { 3208 NewCond = ISD::CondCode::SETEQ; 3209 // But need to 'canonicalize' the constant. 3210 I1 += 1; 3211 } else if (Cond == ISD::CondCode::SETUGT) { 3212 NewCond = ISD::CondCode::SETNE; 3213 // But need to 'canonicalize' the constant. 3214 I1 += 1; 3215 } else if (Cond == ISD::CondCode::SETUGE) { 3216 NewCond = ISD::CondCode::SETNE; 3217 } else 3218 return SDValue(); 3219 3220 APInt I01 = C01->getAPIntValue(); 3221 3222 auto checkConstants = [&I1, &I01]() -> bool { 3223 // Both of them must be power-of-two, and the constant from setcc is bigger. 3224 return I1.ugt(I01) && I1.isPowerOf2() && I01.isPowerOf2(); 3225 }; 3226 3227 if (checkConstants()) { 3228 // Great, e.g. got icmp ult i16 (add i16 %x, 128), 256 3229 } else { 3230 // What if we invert constants? (and the target predicate) 3231 I1.negate(); 3232 I01.negate(); 3233 assert(XVT.isInteger()); 3234 NewCond = getSetCCInverse(NewCond, XVT); 3235 if (!checkConstants()) 3236 return SDValue(); 3237 // Great, e.g. got icmp uge i16 (add i16 %x, -128), -256 3238 } 3239 3240 // They are power-of-two, so which bit is set? 3241 const unsigned KeptBits = I1.logBase2(); 3242 const unsigned KeptBitsMinusOne = I01.logBase2(); 3243 3244 // Magic! 3245 if (KeptBits != (KeptBitsMinusOne + 1)) 3246 return SDValue(); 3247 assert(KeptBits > 0 && KeptBits < XVT.getSizeInBits() && "unreachable"); 3248 3249 // We don't want to do this in every single case. 3250 SelectionDAG &DAG = DCI.DAG; 3251 if (!DAG.getTargetLoweringInfo().shouldTransformSignedTruncationCheck( 3252 XVT, KeptBits)) 3253 return SDValue(); 3254 3255 const unsigned MaskedBits = XVT.getSizeInBits() - KeptBits; 3256 assert(MaskedBits > 0 && MaskedBits < XVT.getSizeInBits() && "unreachable"); 3257 3258 // Unfold into: ((%x << C) a>> C) cond %x 3259 // Where 'cond' will be either 'eq' or 'ne'. 3260 SDValue ShiftAmt = DAG.getConstant(MaskedBits, DL, XVT); 3261 SDValue T0 = DAG.getNode(ISD::SHL, DL, XVT, X, ShiftAmt); 3262 SDValue T1 = DAG.getNode(ISD::SRA, DL, XVT, T0, ShiftAmt); 3263 SDValue T2 = DAG.getSetCC(DL, SCCVT, T1, X, NewCond); 3264 3265 return T2; 3266 } 3267 3268 // (X & (C l>>/<< Y)) ==/!= 0 --> ((X <</l>> Y) & C) ==/!= 0 3269 SDValue TargetLowering::optimizeSetCCByHoistingAndByConstFromLogicalShift( 3270 EVT SCCVT, SDValue N0, SDValue N1C, ISD::CondCode Cond, 3271 DAGCombinerInfo &DCI, const SDLoc &DL) const { 3272 assert(isConstOrConstSplat(N1C) && 3273 isConstOrConstSplat(N1C)->getAPIntValue().isNullValue() && 3274 "Should be a comparison with 0."); 3275 assert((Cond == ISD::SETEQ || Cond == ISD::SETNE) && 3276 "Valid only for [in]equality comparisons."); 3277 3278 unsigned NewShiftOpcode; 3279 SDValue X, C, Y; 3280 3281 SelectionDAG &DAG = DCI.DAG; 3282 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3283 3284 // Look for '(C l>>/<< Y)'. 3285 auto Match = [&NewShiftOpcode, &X, &C, &Y, &TLI, &DAG](SDValue V) { 3286 // The shift should be one-use. 3287 if (!V.hasOneUse()) 3288 return false; 3289 unsigned OldShiftOpcode = V.getOpcode(); 3290 switch (OldShiftOpcode) { 3291 case ISD::SHL: 3292 NewShiftOpcode = ISD::SRL; 3293 break; 3294 case ISD::SRL: 3295 NewShiftOpcode = ISD::SHL; 3296 break; 3297 default: 3298 return false; // must be a logical shift. 3299 } 3300 // We should be shifting a constant. 3301 // FIXME: best to use isConstantOrConstantVector(). 3302 C = V.getOperand(0); 3303 ConstantSDNode *CC = 3304 isConstOrConstSplat(C, /*AllowUndefs=*/true, /*AllowTruncation=*/true); 3305 if (!CC) 3306 return false; 3307 Y = V.getOperand(1); 3308 3309 ConstantSDNode *XC = 3310 isConstOrConstSplat(X, /*AllowUndefs=*/true, /*AllowTruncation=*/true); 3311 return TLI.shouldProduceAndByConstByHoistingConstFromShiftsLHSOfAnd( 3312 X, XC, CC, Y, OldShiftOpcode, NewShiftOpcode, DAG); 3313 }; 3314 3315 // LHS of comparison should be an one-use 'and'. 3316 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse()) 3317 return SDValue(); 3318 3319 X = N0.getOperand(0); 3320 SDValue Mask = N0.getOperand(1); 3321 3322 // 'and' is commutative! 3323 if (!Match(Mask)) { 3324 std::swap(X, Mask); 3325 if (!Match(Mask)) 3326 return SDValue(); 3327 } 3328 3329 EVT VT = X.getValueType(); 3330 3331 // Produce: 3332 // ((X 'OppositeShiftOpcode' Y) & C) Cond 0 3333 SDValue T0 = DAG.getNode(NewShiftOpcode, DL, VT, X, Y); 3334 SDValue T1 = DAG.getNode(ISD::AND, DL, VT, T0, C); 3335 SDValue T2 = DAG.getSetCC(DL, SCCVT, T1, N1C, Cond); 3336 return T2; 3337 } 3338 3339 /// Try to fold an equality comparison with a {add/sub/xor} binary operation as 3340 /// the 1st operand (N0). Callers are expected to swap the N0/N1 parameters to 3341 /// handle the commuted versions of these patterns. 3342 SDValue TargetLowering::foldSetCCWithBinOp(EVT VT, SDValue N0, SDValue N1, 3343 ISD::CondCode Cond, const SDLoc &DL, 3344 DAGCombinerInfo &DCI) const { 3345 unsigned BOpcode = N0.getOpcode(); 3346 assert((BOpcode == ISD::ADD || BOpcode == ISD::SUB || BOpcode == ISD::XOR) && 3347 "Unexpected binop"); 3348 assert((Cond == ISD::SETEQ || Cond == ISD::SETNE) && "Unexpected condcode"); 3349 3350 // (X + Y) == X --> Y == 0 3351 // (X - Y) == X --> Y == 0 3352 // (X ^ Y) == X --> Y == 0 3353 SelectionDAG &DAG = DCI.DAG; 3354 EVT OpVT = N0.getValueType(); 3355 SDValue X = N0.getOperand(0); 3356 SDValue Y = N0.getOperand(1); 3357 if (X == N1) 3358 return DAG.getSetCC(DL, VT, Y, DAG.getConstant(0, DL, OpVT), Cond); 3359 3360 if (Y != N1) 3361 return SDValue(); 3362 3363 // (X + Y) == Y --> X == 0 3364 // (X ^ Y) == Y --> X == 0 3365 if (BOpcode == ISD::ADD || BOpcode == ISD::XOR) 3366 return DAG.getSetCC(DL, VT, X, DAG.getConstant(0, DL, OpVT), Cond); 3367 3368 // The shift would not be valid if the operands are boolean (i1). 3369 if (!N0.hasOneUse() || OpVT.getScalarSizeInBits() == 1) 3370 return SDValue(); 3371 3372 // (X - Y) == Y --> X == Y << 1 3373 EVT ShiftVT = getShiftAmountTy(OpVT, DAG.getDataLayout(), 3374 !DCI.isBeforeLegalize()); 3375 SDValue One = DAG.getConstant(1, DL, ShiftVT); 3376 SDValue YShl1 = DAG.getNode(ISD::SHL, DL, N1.getValueType(), Y, One); 3377 if (!DCI.isCalledByLegalizer()) 3378 DCI.AddToWorklist(YShl1.getNode()); 3379 return DAG.getSetCC(DL, VT, X, YShl1, Cond); 3380 } 3381 3382 static SDValue simplifySetCCWithCTPOP(const TargetLowering &TLI, EVT VT, 3383 SDValue N0, const APInt &C1, 3384 ISD::CondCode Cond, const SDLoc &dl, 3385 SelectionDAG &DAG) { 3386 assert(!VT.isVector() && "Vectors are not supported yet!"); 3387 3388 // Look through truncs that don't change the value of a ctpop. 3389 SDValue CTPOP = N0; 3390 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() && 3391 N0.getValueSizeInBits() > Log2_32(N0.getOperand(0).getValueSizeInBits())) 3392 CTPOP = N0.getOperand(0); 3393 3394 if (CTPOP.getOpcode() != ISD::CTPOP || !CTPOP.hasOneUse()) 3395 return SDValue(); 3396 3397 EVT CTVT = CTPOP.getValueType(); 3398 SDValue CTOp = CTPOP.getOperand(0); 3399 3400 // (ctpop x) u< 2 -> (x & x-1) == 0 3401 // (ctpop x) u> 1 -> (x & x-1) != 0 3402 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)) { 3403 SDValue NegOne = DAG.getAllOnesConstant(dl, CTVT); 3404 SDValue Add = DAG.getNode(ISD::ADD, dl, CTVT, CTOp, NegOne); 3405 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Add); 3406 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE; 3407 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, dl, CTVT), CC); 3408 } 3409 3410 // If ctpop is not supported, expand a power-of-2 comparison based on it. 3411 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) && C1 == 1 && 3412 !TLI.isOperationLegalOrCustom(ISD::CTPOP, CTVT)) { 3413 // (ctpop x) == 1 --> (x != 0) && ((x & x-1) == 0) 3414 // (ctpop x) != 1 --> (x == 0) || ((x & x-1) != 0) 3415 SDValue Zero = DAG.getConstant(0, dl, CTVT); 3416 SDValue NegOne = DAG.getAllOnesConstant(dl, CTVT); 3417 assert(CTVT.isInteger()); 3418 ISD::CondCode InvCond = ISD::getSetCCInverse(Cond, CTVT); 3419 SDValue Add = DAG.getNode(ISD::ADD, dl, CTVT, CTOp, NegOne); 3420 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Add); 3421 SDValue LHS = DAG.getSetCC(dl, VT, CTOp, Zero, InvCond); 3422 SDValue RHS = DAG.getSetCC(dl, VT, And, Zero, Cond); 3423 unsigned LogicOpcode = Cond == ISD::SETEQ ? ISD::AND : ISD::OR; 3424 return DAG.getNode(LogicOpcode, dl, VT, LHS, RHS); 3425 } 3426 3427 return SDValue(); 3428 } 3429 3430 /// Try to simplify a setcc built with the specified operands and cc. If it is 3431 /// unable to simplify it, return a null SDValue. 3432 SDValue TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1, 3433 ISD::CondCode Cond, bool foldBooleans, 3434 DAGCombinerInfo &DCI, 3435 const SDLoc &dl) const { 3436 SelectionDAG &DAG = DCI.DAG; 3437 const DataLayout &Layout = DAG.getDataLayout(); 3438 EVT OpVT = N0.getValueType(); 3439 3440 // Constant fold or commute setcc. 3441 if (SDValue Fold = DAG.FoldSetCC(VT, N0, N1, Cond, dl)) 3442 return Fold; 3443 3444 // Ensure that the constant occurs on the RHS and fold constant comparisons. 3445 // TODO: Handle non-splat vector constants. All undef causes trouble. 3446 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond); 3447 if (isConstOrConstSplat(N0) && 3448 (DCI.isBeforeLegalizeOps() || 3449 isCondCodeLegal(SwappedCC, N0.getSimpleValueType()))) 3450 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC); 3451 3452 // If we have a subtract with the same 2 non-constant operands as this setcc 3453 // -- but in reverse order -- then try to commute the operands of this setcc 3454 // to match. A matching pair of setcc (cmp) and sub may be combined into 1 3455 // instruction on some targets. 3456 if (!isConstOrConstSplat(N0) && !isConstOrConstSplat(N1) && 3457 (DCI.isBeforeLegalizeOps() || 3458 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())) && 3459 DAG.getNodeIfExists(ISD::SUB, DAG.getVTList(OpVT), { N1, N0 } ) && 3460 !DAG.getNodeIfExists(ISD::SUB, DAG.getVTList(OpVT), { N0, N1 } )) 3461 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC); 3462 3463 if (auto *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) { 3464 const APInt &C1 = N1C->getAPIntValue(); 3465 3466 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an 3467 // equality comparison, then we're just comparing whether X itself is 3468 // zero. 3469 if (N0.getOpcode() == ISD::SRL && (C1.isNullValue() || C1.isOneValue()) && 3470 N0.getOperand(0).getOpcode() == ISD::CTLZ && 3471 N0.getOperand(1).getOpcode() == ISD::Constant) { 3472 const APInt &ShAmt = N0.getConstantOperandAPInt(1); 3473 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) && 3474 ShAmt == Log2_32(N0.getValueSizeInBits())) { 3475 if ((C1 == 0) == (Cond == ISD::SETEQ)) { 3476 // (srl (ctlz x), 5) == 0 -> X != 0 3477 // (srl (ctlz x), 5) != 1 -> X != 0 3478 Cond = ISD::SETNE; 3479 } else { 3480 // (srl (ctlz x), 5) != 0 -> X == 0 3481 // (srl (ctlz x), 5) == 1 -> X == 0 3482 Cond = ISD::SETEQ; 3483 } 3484 SDValue Zero = DAG.getConstant(0, dl, N0.getValueType()); 3485 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0), 3486 Zero, Cond); 3487 } 3488 } 3489 3490 // Optimize some CTPOP cases. 3491 if (SDValue V = simplifySetCCWithCTPOP(*this, VT, N0, C1, Cond, dl, DAG)) 3492 return V; 3493 3494 // (zext x) == C --> x == (trunc C) 3495 // (sext x) == C --> x == (trunc C) 3496 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) && 3497 DCI.isBeforeLegalize() && N0->hasOneUse()) { 3498 unsigned MinBits = N0.getValueSizeInBits(); 3499 SDValue PreExt; 3500 bool Signed = false; 3501 if (N0->getOpcode() == ISD::ZERO_EXTEND) { 3502 // ZExt 3503 MinBits = N0->getOperand(0).getValueSizeInBits(); 3504 PreExt = N0->getOperand(0); 3505 } else if (N0->getOpcode() == ISD::AND) { 3506 // DAGCombine turns costly ZExts into ANDs 3507 if (auto *C = dyn_cast<ConstantSDNode>(N0->getOperand(1))) 3508 if ((C->getAPIntValue()+1).isPowerOf2()) { 3509 MinBits = C->getAPIntValue().countTrailingOnes(); 3510 PreExt = N0->getOperand(0); 3511 } 3512 } else if (N0->getOpcode() == ISD::SIGN_EXTEND) { 3513 // SExt 3514 MinBits = N0->getOperand(0).getValueSizeInBits(); 3515 PreExt = N0->getOperand(0); 3516 Signed = true; 3517 } else if (auto *LN0 = dyn_cast<LoadSDNode>(N0)) { 3518 // ZEXTLOAD / SEXTLOAD 3519 if (LN0->getExtensionType() == ISD::ZEXTLOAD) { 3520 MinBits = LN0->getMemoryVT().getSizeInBits(); 3521 PreExt = N0; 3522 } else if (LN0->getExtensionType() == ISD::SEXTLOAD) { 3523 Signed = true; 3524 MinBits = LN0->getMemoryVT().getSizeInBits(); 3525 PreExt = N0; 3526 } 3527 } 3528 3529 // Figure out how many bits we need to preserve this constant. 3530 unsigned ReqdBits = Signed ? 3531 C1.getBitWidth() - C1.getNumSignBits() + 1 : 3532 C1.getActiveBits(); 3533 3534 // Make sure we're not losing bits from the constant. 3535 if (MinBits > 0 && 3536 MinBits < C1.getBitWidth() && 3537 MinBits >= ReqdBits) { 3538 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits); 3539 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) { 3540 // Will get folded away. 3541 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreExt); 3542 if (MinBits == 1 && C1 == 1) 3543 // Invert the condition. 3544 return DAG.getSetCC(dl, VT, Trunc, DAG.getConstant(0, dl, MVT::i1), 3545 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ); 3546 SDValue C = DAG.getConstant(C1.trunc(MinBits), dl, MinVT); 3547 return DAG.getSetCC(dl, VT, Trunc, C, Cond); 3548 } 3549 3550 // If truncating the setcc operands is not desirable, we can still 3551 // simplify the expression in some cases: 3552 // setcc ([sz]ext (setcc x, y, cc)), 0, setne) -> setcc (x, y, cc) 3553 // setcc ([sz]ext (setcc x, y, cc)), 0, seteq) -> setcc (x, y, inv(cc)) 3554 // setcc (zext (setcc x, y, cc)), 1, setne) -> setcc (x, y, inv(cc)) 3555 // setcc (zext (setcc x, y, cc)), 1, seteq) -> setcc (x, y, cc) 3556 // setcc (sext (setcc x, y, cc)), -1, setne) -> setcc (x, y, inv(cc)) 3557 // setcc (sext (setcc x, y, cc)), -1, seteq) -> setcc (x, y, cc) 3558 SDValue TopSetCC = N0->getOperand(0); 3559 unsigned N0Opc = N0->getOpcode(); 3560 bool SExt = (N0Opc == ISD::SIGN_EXTEND); 3561 if (TopSetCC.getValueType() == MVT::i1 && VT == MVT::i1 && 3562 TopSetCC.getOpcode() == ISD::SETCC && 3563 (N0Opc == ISD::ZERO_EXTEND || N0Opc == ISD::SIGN_EXTEND) && 3564 (isConstFalseVal(N1C) || 3565 isExtendedTrueVal(N1C, N0->getValueType(0), SExt))) { 3566 3567 bool Inverse = (N1C->isNullValue() && Cond == ISD::SETEQ) || 3568 (!N1C->isNullValue() && Cond == ISD::SETNE); 3569 3570 if (!Inverse) 3571 return TopSetCC; 3572 3573 ISD::CondCode InvCond = ISD::getSetCCInverse( 3574 cast<CondCodeSDNode>(TopSetCC.getOperand(2))->get(), 3575 TopSetCC.getOperand(0).getValueType()); 3576 return DAG.getSetCC(dl, VT, TopSetCC.getOperand(0), 3577 TopSetCC.getOperand(1), 3578 InvCond); 3579 } 3580 } 3581 } 3582 3583 // If the LHS is '(and load, const)', the RHS is 0, the test is for 3584 // equality or unsigned, and all 1 bits of the const are in the same 3585 // partial word, see if we can shorten the load. 3586 if (DCI.isBeforeLegalize() && 3587 !ISD::isSignedIntSetCC(Cond) && 3588 N0.getOpcode() == ISD::AND && C1 == 0 && 3589 N0.getNode()->hasOneUse() && 3590 isa<LoadSDNode>(N0.getOperand(0)) && 3591 N0.getOperand(0).getNode()->hasOneUse() && 3592 isa<ConstantSDNode>(N0.getOperand(1))) { 3593 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0)); 3594 APInt bestMask; 3595 unsigned bestWidth = 0, bestOffset = 0; 3596 if (Lod->isSimple() && Lod->isUnindexed()) { 3597 unsigned origWidth = N0.getValueSizeInBits(); 3598 unsigned maskWidth = origWidth; 3599 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to 3600 // 8 bits, but have to be careful... 3601 if (Lod->getExtensionType() != ISD::NON_EXTLOAD) 3602 origWidth = Lod->getMemoryVT().getSizeInBits(); 3603 const APInt &Mask = N0.getConstantOperandAPInt(1); 3604 for (unsigned width = origWidth / 2; width>=8; width /= 2) { 3605 APInt newMask = APInt::getLowBitsSet(maskWidth, width); 3606 for (unsigned offset=0; offset<origWidth/width; offset++) { 3607 if (Mask.isSubsetOf(newMask)) { 3608 if (Layout.isLittleEndian()) 3609 bestOffset = (uint64_t)offset * (width/8); 3610 else 3611 bestOffset = (origWidth/width - offset - 1) * (width/8); 3612 bestMask = Mask.lshr(offset * (width/8) * 8); 3613 bestWidth = width; 3614 break; 3615 } 3616 newMask <<= width; 3617 } 3618 } 3619 } 3620 if (bestWidth) { 3621 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth); 3622 if (newVT.isRound() && 3623 shouldReduceLoadWidth(Lod, ISD::NON_EXTLOAD, newVT)) { 3624 SDValue Ptr = Lod->getBasePtr(); 3625 if (bestOffset != 0) 3626 Ptr = 3627 DAG.getMemBasePlusOffset(Ptr, TypeSize::Fixed(bestOffset), dl); 3628 SDValue NewLoad = 3629 DAG.getLoad(newVT, dl, Lod->getChain(), Ptr, 3630 Lod->getPointerInfo().getWithOffset(bestOffset), 3631 Lod->getOriginalAlign()); 3632 return DAG.getSetCC(dl, VT, 3633 DAG.getNode(ISD::AND, dl, newVT, NewLoad, 3634 DAG.getConstant(bestMask.trunc(bestWidth), 3635 dl, newVT)), 3636 DAG.getConstant(0LL, dl, newVT), Cond); 3637 } 3638 } 3639 } 3640 3641 // If the LHS is a ZERO_EXTEND, perform the comparison on the input. 3642 if (N0.getOpcode() == ISD::ZERO_EXTEND) { 3643 unsigned InSize = N0.getOperand(0).getValueSizeInBits(); 3644 3645 // If the comparison constant has bits in the upper part, the 3646 // zero-extended value could never match. 3647 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(), 3648 C1.getBitWidth() - InSize))) { 3649 switch (Cond) { 3650 case ISD::SETUGT: 3651 case ISD::SETUGE: 3652 case ISD::SETEQ: 3653 return DAG.getConstant(0, dl, VT); 3654 case ISD::SETULT: 3655 case ISD::SETULE: 3656 case ISD::SETNE: 3657 return DAG.getConstant(1, dl, VT); 3658 case ISD::SETGT: 3659 case ISD::SETGE: 3660 // True if the sign bit of C1 is set. 3661 return DAG.getConstant(C1.isNegative(), dl, VT); 3662 case ISD::SETLT: 3663 case ISD::SETLE: 3664 // True if the sign bit of C1 isn't set. 3665 return DAG.getConstant(C1.isNonNegative(), dl, VT); 3666 default: 3667 break; 3668 } 3669 } 3670 3671 // Otherwise, we can perform the comparison with the low bits. 3672 switch (Cond) { 3673 case ISD::SETEQ: 3674 case ISD::SETNE: 3675 case ISD::SETUGT: 3676 case ISD::SETUGE: 3677 case ISD::SETULT: 3678 case ISD::SETULE: { 3679 EVT newVT = N0.getOperand(0).getValueType(); 3680 if (DCI.isBeforeLegalizeOps() || 3681 (isOperationLegal(ISD::SETCC, newVT) && 3682 isCondCodeLegal(Cond, newVT.getSimpleVT()))) { 3683 EVT NewSetCCVT = getSetCCResultType(Layout, *DAG.getContext(), newVT); 3684 SDValue NewConst = DAG.getConstant(C1.trunc(InSize), dl, newVT); 3685 3686 SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0), 3687 NewConst, Cond); 3688 return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT, N0.getValueType()); 3689 } 3690 break; 3691 } 3692 default: 3693 break; // todo, be more careful with signed comparisons 3694 } 3695 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG && 3696 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) { 3697 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT(); 3698 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits(); 3699 EVT ExtDstTy = N0.getValueType(); 3700 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits(); 3701 3702 // If the constant doesn't fit into the number of bits for the source of 3703 // the sign extension, it is impossible for both sides to be equal. 3704 if (C1.getMinSignedBits() > ExtSrcTyBits) 3705 return DAG.getConstant(Cond == ISD::SETNE, dl, VT); 3706 3707 SDValue ZextOp; 3708 EVT Op0Ty = N0.getOperand(0).getValueType(); 3709 if (Op0Ty == ExtSrcTy) { 3710 ZextOp = N0.getOperand(0); 3711 } else { 3712 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits); 3713 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0), 3714 DAG.getConstant(Imm, dl, Op0Ty)); 3715 } 3716 if (!DCI.isCalledByLegalizer()) 3717 DCI.AddToWorklist(ZextOp.getNode()); 3718 // Otherwise, make this a use of a zext. 3719 return DAG.getSetCC(dl, VT, ZextOp, 3720 DAG.getConstant(C1 & APInt::getLowBitsSet( 3721 ExtDstTyBits, 3722 ExtSrcTyBits), 3723 dl, ExtDstTy), 3724 Cond); 3725 } else if ((N1C->isNullValue() || N1C->isOne()) && 3726 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) { 3727 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC 3728 if (N0.getOpcode() == ISD::SETCC && 3729 isTypeLegal(VT) && VT.bitsLE(N0.getValueType()) && 3730 (N0.getValueType() == MVT::i1 || 3731 getBooleanContents(N0.getOperand(0).getValueType()) == 3732 ZeroOrOneBooleanContent)) { 3733 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (!N1C->isOne()); 3734 if (TrueWhenTrue) 3735 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0); 3736 // Invert the condition. 3737 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get(); 3738 CC = ISD::getSetCCInverse(CC, N0.getOperand(0).getValueType()); 3739 if (DCI.isBeforeLegalizeOps() || 3740 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType())) 3741 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC); 3742 } 3743 3744 if ((N0.getOpcode() == ISD::XOR || 3745 (N0.getOpcode() == ISD::AND && 3746 N0.getOperand(0).getOpcode() == ISD::XOR && 3747 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) && 3748 isa<ConstantSDNode>(N0.getOperand(1)) && 3749 cast<ConstantSDNode>(N0.getOperand(1))->isOne()) { 3750 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We 3751 // can only do this if the top bits are known zero. 3752 unsigned BitWidth = N0.getValueSizeInBits(); 3753 if (DAG.MaskedValueIsZero(N0, 3754 APInt::getHighBitsSet(BitWidth, 3755 BitWidth-1))) { 3756 // Okay, get the un-inverted input value. 3757 SDValue Val; 3758 if (N0.getOpcode() == ISD::XOR) { 3759 Val = N0.getOperand(0); 3760 } else { 3761 assert(N0.getOpcode() == ISD::AND && 3762 N0.getOperand(0).getOpcode() == ISD::XOR); 3763 // ((X^1)&1)^1 -> X & 1 3764 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(), 3765 N0.getOperand(0).getOperand(0), 3766 N0.getOperand(1)); 3767 } 3768 3769 return DAG.getSetCC(dl, VT, Val, N1, 3770 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ); 3771 } 3772 } else if (N1C->isOne()) { 3773 SDValue Op0 = N0; 3774 if (Op0.getOpcode() == ISD::TRUNCATE) 3775 Op0 = Op0.getOperand(0); 3776 3777 if ((Op0.getOpcode() == ISD::XOR) && 3778 Op0.getOperand(0).getOpcode() == ISD::SETCC && 3779 Op0.getOperand(1).getOpcode() == ISD::SETCC) { 3780 SDValue XorLHS = Op0.getOperand(0); 3781 SDValue XorRHS = Op0.getOperand(1); 3782 // Ensure that the input setccs return an i1 type or 0/1 value. 3783 if (Op0.getValueType() == MVT::i1 || 3784 (getBooleanContents(XorLHS.getOperand(0).getValueType()) == 3785 ZeroOrOneBooleanContent && 3786 getBooleanContents(XorRHS.getOperand(0).getValueType()) == 3787 ZeroOrOneBooleanContent)) { 3788 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc) 3789 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ; 3790 return DAG.getSetCC(dl, VT, XorLHS, XorRHS, Cond); 3791 } 3792 } 3793 if (Op0.getOpcode() == ISD::AND && 3794 isa<ConstantSDNode>(Op0.getOperand(1)) && 3795 cast<ConstantSDNode>(Op0.getOperand(1))->isOne()) { 3796 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0. 3797 if (Op0.getValueType().bitsGT(VT)) 3798 Op0 = DAG.getNode(ISD::AND, dl, VT, 3799 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)), 3800 DAG.getConstant(1, dl, VT)); 3801 else if (Op0.getValueType().bitsLT(VT)) 3802 Op0 = DAG.getNode(ISD::AND, dl, VT, 3803 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)), 3804 DAG.getConstant(1, dl, VT)); 3805 3806 return DAG.getSetCC(dl, VT, Op0, 3807 DAG.getConstant(0, dl, Op0.getValueType()), 3808 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ); 3809 } 3810 if (Op0.getOpcode() == ISD::AssertZext && 3811 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1) 3812 return DAG.getSetCC(dl, VT, Op0, 3813 DAG.getConstant(0, dl, Op0.getValueType()), 3814 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ); 3815 } 3816 } 3817 3818 // Given: 3819 // icmp eq/ne (urem %x, %y), 0 3820 // Iff %x has 0 or 1 bits set, and %y has at least 2 bits set, omit 'urem': 3821 // icmp eq/ne %x, 0 3822 if (N0.getOpcode() == ISD::UREM && N1C->isNullValue() && 3823 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) { 3824 KnownBits XKnown = DAG.computeKnownBits(N0.getOperand(0)); 3825 KnownBits YKnown = DAG.computeKnownBits(N0.getOperand(1)); 3826 if (XKnown.countMaxPopulation() == 1 && YKnown.countMinPopulation() >= 2) 3827 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1, Cond); 3828 } 3829 3830 if (SDValue V = 3831 optimizeSetCCOfSignedTruncationCheck(VT, N0, N1, Cond, DCI, dl)) 3832 return V; 3833 } 3834 3835 // These simplifications apply to splat vectors as well. 3836 // TODO: Handle more splat vector cases. 3837 if (auto *N1C = isConstOrConstSplat(N1)) { 3838 const APInt &C1 = N1C->getAPIntValue(); 3839 3840 APInt MinVal, MaxVal; 3841 unsigned OperandBitSize = N1C->getValueType(0).getScalarSizeInBits(); 3842 if (ISD::isSignedIntSetCC(Cond)) { 3843 MinVal = APInt::getSignedMinValue(OperandBitSize); 3844 MaxVal = APInt::getSignedMaxValue(OperandBitSize); 3845 } else { 3846 MinVal = APInt::getMinValue(OperandBitSize); 3847 MaxVal = APInt::getMaxValue(OperandBitSize); 3848 } 3849 3850 // Canonicalize GE/LE comparisons to use GT/LT comparisons. 3851 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) { 3852 // X >= MIN --> true 3853 if (C1 == MinVal) 3854 return DAG.getBoolConstant(true, dl, VT, OpVT); 3855 3856 if (!VT.isVector()) { // TODO: Support this for vectors. 3857 // X >= C0 --> X > (C0 - 1) 3858 APInt C = C1 - 1; 3859 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT; 3860 if ((DCI.isBeforeLegalizeOps() || 3861 isCondCodeLegal(NewCC, VT.getSimpleVT())) && 3862 (!N1C->isOpaque() || (C.getBitWidth() <= 64 && 3863 isLegalICmpImmediate(C.getSExtValue())))) { 3864 return DAG.getSetCC(dl, VT, N0, 3865 DAG.getConstant(C, dl, N1.getValueType()), 3866 NewCC); 3867 } 3868 } 3869 } 3870 3871 if (Cond == ISD::SETLE || Cond == ISD::SETULE) { 3872 // X <= MAX --> true 3873 if (C1 == MaxVal) 3874 return DAG.getBoolConstant(true, dl, VT, OpVT); 3875 3876 // X <= C0 --> X < (C0 + 1) 3877 if (!VT.isVector()) { // TODO: Support this for vectors. 3878 APInt C = C1 + 1; 3879 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT; 3880 if ((DCI.isBeforeLegalizeOps() || 3881 isCondCodeLegal(NewCC, VT.getSimpleVT())) && 3882 (!N1C->isOpaque() || (C.getBitWidth() <= 64 && 3883 isLegalICmpImmediate(C.getSExtValue())))) { 3884 return DAG.getSetCC(dl, VT, N0, 3885 DAG.getConstant(C, dl, N1.getValueType()), 3886 NewCC); 3887 } 3888 } 3889 } 3890 3891 if (Cond == ISD::SETLT || Cond == ISD::SETULT) { 3892 if (C1 == MinVal) 3893 return DAG.getBoolConstant(false, dl, VT, OpVT); // X < MIN --> false 3894 3895 // TODO: Support this for vectors after legalize ops. 3896 if (!VT.isVector() || DCI.isBeforeLegalizeOps()) { 3897 // Canonicalize setlt X, Max --> setne X, Max 3898 if (C1 == MaxVal) 3899 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE); 3900 3901 // If we have setult X, 1, turn it into seteq X, 0 3902 if (C1 == MinVal+1) 3903 return DAG.getSetCC(dl, VT, N0, 3904 DAG.getConstant(MinVal, dl, N0.getValueType()), 3905 ISD::SETEQ); 3906 } 3907 } 3908 3909 if (Cond == ISD::SETGT || Cond == ISD::SETUGT) { 3910 if (C1 == MaxVal) 3911 return DAG.getBoolConstant(false, dl, VT, OpVT); // X > MAX --> false 3912 3913 // TODO: Support this for vectors after legalize ops. 3914 if (!VT.isVector() || DCI.isBeforeLegalizeOps()) { 3915 // Canonicalize setgt X, Min --> setne X, Min 3916 if (C1 == MinVal) 3917 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE); 3918 3919 // If we have setugt X, Max-1, turn it into seteq X, Max 3920 if (C1 == MaxVal-1) 3921 return DAG.getSetCC(dl, VT, N0, 3922 DAG.getConstant(MaxVal, dl, N0.getValueType()), 3923 ISD::SETEQ); 3924 } 3925 } 3926 3927 if (Cond == ISD::SETEQ || Cond == ISD::SETNE) { 3928 // (X & (C l>>/<< Y)) ==/!= 0 --> ((X <</l>> Y) & C) ==/!= 0 3929 if (C1.isNullValue()) 3930 if (SDValue CC = optimizeSetCCByHoistingAndByConstFromLogicalShift( 3931 VT, N0, N1, Cond, DCI, dl)) 3932 return CC; 3933 } 3934 3935 // If we have "setcc X, C0", check to see if we can shrink the immediate 3936 // by changing cc. 3937 // TODO: Support this for vectors after legalize ops. 3938 if (!VT.isVector() || DCI.isBeforeLegalizeOps()) { 3939 // SETUGT X, SINTMAX -> SETLT X, 0 3940 // SETUGE X, SINTMIN -> SETLT X, 0 3941 if ((Cond == ISD::SETUGT && C1.isMaxSignedValue()) || 3942 (Cond == ISD::SETUGE && C1.isMinSignedValue())) 3943 return DAG.getSetCC(dl, VT, N0, 3944 DAG.getConstant(0, dl, N1.getValueType()), 3945 ISD::SETLT); 3946 3947 // SETULT X, SINTMIN -> SETGT X, -1 3948 // SETULE X, SINTMAX -> SETGT X, -1 3949 if ((Cond == ISD::SETULT && C1.isMinSignedValue()) || 3950 (Cond == ISD::SETULE && C1.isMaxSignedValue())) 3951 return DAG.getSetCC(dl, VT, N0, 3952 DAG.getAllOnesConstant(dl, N1.getValueType()), 3953 ISD::SETGT); 3954 } 3955 } 3956 3957 // Back to non-vector simplifications. 3958 // TODO: Can we do these for vector splats? 3959 if (auto *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) { 3960 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3961 const APInt &C1 = N1C->getAPIntValue(); 3962 EVT ShValTy = N0.getValueType(); 3963 3964 // Fold bit comparisons when we can. 3965 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) && 3966 (VT == ShValTy || (isTypeLegal(VT) && VT.bitsLE(ShValTy))) && 3967 N0.getOpcode() == ISD::AND) { 3968 if (auto *AndRHS = dyn_cast<ConstantSDNode>(N0.getOperand(1))) { 3969 EVT ShiftTy = 3970 getShiftAmountTy(ShValTy, Layout, !DCI.isBeforeLegalize()); 3971 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3 3972 // Perform the xform if the AND RHS is a single bit. 3973 unsigned ShCt = AndRHS->getAPIntValue().logBase2(); 3974 if (AndRHS->getAPIntValue().isPowerOf2() && 3975 !TLI.shouldAvoidTransformToShift(ShValTy, ShCt)) { 3976 return DAG.getNode(ISD::TRUNCATE, dl, VT, 3977 DAG.getNode(ISD::SRL, dl, ShValTy, N0, 3978 DAG.getConstant(ShCt, dl, ShiftTy))); 3979 } 3980 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) { 3981 // (X & 8) == 8 --> (X & 8) >> 3 3982 // Perform the xform if C1 is a single bit. 3983 unsigned ShCt = C1.logBase2(); 3984 if (C1.isPowerOf2() && 3985 !TLI.shouldAvoidTransformToShift(ShValTy, ShCt)) { 3986 return DAG.getNode(ISD::TRUNCATE, dl, VT, 3987 DAG.getNode(ISD::SRL, dl, ShValTy, N0, 3988 DAG.getConstant(ShCt, dl, ShiftTy))); 3989 } 3990 } 3991 } 3992 } 3993 3994 if (C1.getMinSignedBits() <= 64 && 3995 !isLegalICmpImmediate(C1.getSExtValue())) { 3996 EVT ShiftTy = getShiftAmountTy(ShValTy, Layout, !DCI.isBeforeLegalize()); 3997 // (X & -256) == 256 -> (X >> 8) == 1 3998 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) && 3999 N0.getOpcode() == ISD::AND && N0.hasOneUse()) { 4000 if (auto *AndRHS = dyn_cast<ConstantSDNode>(N0.getOperand(1))) { 4001 const APInt &AndRHSC = AndRHS->getAPIntValue(); 4002 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) { 4003 unsigned ShiftBits = AndRHSC.countTrailingZeros(); 4004 if (!TLI.shouldAvoidTransformToShift(ShValTy, ShiftBits)) { 4005 SDValue Shift = 4006 DAG.getNode(ISD::SRL, dl, ShValTy, N0.getOperand(0), 4007 DAG.getConstant(ShiftBits, dl, ShiftTy)); 4008 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), dl, ShValTy); 4009 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond); 4010 } 4011 } 4012 } 4013 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE || 4014 Cond == ISD::SETULE || Cond == ISD::SETUGT) { 4015 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT); 4016 // X < 0x100000000 -> (X >> 32) < 1 4017 // X >= 0x100000000 -> (X >> 32) >= 1 4018 // X <= 0x0ffffffff -> (X >> 32) < 1 4019 // X > 0x0ffffffff -> (X >> 32) >= 1 4020 unsigned ShiftBits; 4021 APInt NewC = C1; 4022 ISD::CondCode NewCond = Cond; 4023 if (AdjOne) { 4024 ShiftBits = C1.countTrailingOnes(); 4025 NewC = NewC + 1; 4026 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE; 4027 } else { 4028 ShiftBits = C1.countTrailingZeros(); 4029 } 4030 NewC.lshrInPlace(ShiftBits); 4031 if (ShiftBits && NewC.getMinSignedBits() <= 64 && 4032 isLegalICmpImmediate(NewC.getSExtValue()) && 4033 !TLI.shouldAvoidTransformToShift(ShValTy, ShiftBits)) { 4034 SDValue Shift = DAG.getNode(ISD::SRL, dl, ShValTy, N0, 4035 DAG.getConstant(ShiftBits, dl, ShiftTy)); 4036 SDValue CmpRHS = DAG.getConstant(NewC, dl, ShValTy); 4037 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond); 4038 } 4039 } 4040 } 4041 } 4042 4043 if (!isa<ConstantFPSDNode>(N0) && isa<ConstantFPSDNode>(N1)) { 4044 auto *CFP = cast<ConstantFPSDNode>(N1); 4045 assert(!CFP->getValueAPF().isNaN() && "Unexpected NaN value"); 4046 4047 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the 4048 // constant if knowing that the operand is non-nan is enough. We prefer to 4049 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to 4050 // materialize 0.0. 4051 if (Cond == ISD::SETO || Cond == ISD::SETUO) 4052 return DAG.getSetCC(dl, VT, N0, N0, Cond); 4053 4054 // setcc (fneg x), C -> setcc swap(pred) x, -C 4055 if (N0.getOpcode() == ISD::FNEG) { 4056 ISD::CondCode SwapCond = ISD::getSetCCSwappedOperands(Cond); 4057 if (DCI.isBeforeLegalizeOps() || 4058 isCondCodeLegal(SwapCond, N0.getSimpleValueType())) { 4059 SDValue NegN1 = DAG.getNode(ISD::FNEG, dl, N0.getValueType(), N1); 4060 return DAG.getSetCC(dl, VT, N0.getOperand(0), NegN1, SwapCond); 4061 } 4062 } 4063 4064 // If the condition is not legal, see if we can find an equivalent one 4065 // which is legal. 4066 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) { 4067 // If the comparison was an awkward floating-point == or != and one of 4068 // the comparison operands is infinity or negative infinity, convert the 4069 // condition to a less-awkward <= or >=. 4070 if (CFP->getValueAPF().isInfinity()) { 4071 bool IsNegInf = CFP->getValueAPF().isNegative(); 4072 ISD::CondCode NewCond = ISD::SETCC_INVALID; 4073 switch (Cond) { 4074 case ISD::SETOEQ: NewCond = IsNegInf ? ISD::SETOLE : ISD::SETOGE; break; 4075 case ISD::SETUEQ: NewCond = IsNegInf ? ISD::SETULE : ISD::SETUGE; break; 4076 case ISD::SETUNE: NewCond = IsNegInf ? ISD::SETUGT : ISD::SETULT; break; 4077 case ISD::SETONE: NewCond = IsNegInf ? ISD::SETOGT : ISD::SETOLT; break; 4078 default: break; 4079 } 4080 if (NewCond != ISD::SETCC_INVALID && 4081 isCondCodeLegal(NewCond, N0.getSimpleValueType())) 4082 return DAG.getSetCC(dl, VT, N0, N1, NewCond); 4083 } 4084 } 4085 } 4086 4087 if (N0 == N1) { 4088 // The sext(setcc()) => setcc() optimization relies on the appropriate 4089 // constant being emitted. 4090 assert(!N0.getValueType().isInteger() && 4091 "Integer types should be handled by FoldSetCC"); 4092 4093 bool EqTrue = ISD::isTrueWhenEqual(Cond); 4094 unsigned UOF = ISD::getUnorderedFlavor(Cond); 4095 if (UOF == 2) // FP operators that are undefined on NaNs. 4096 return DAG.getBoolConstant(EqTrue, dl, VT, OpVT); 4097 if (UOF == unsigned(EqTrue)) 4098 return DAG.getBoolConstant(EqTrue, dl, VT, OpVT); 4099 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO 4100 // if it is not already. 4101 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO; 4102 if (NewCond != Cond && 4103 (DCI.isBeforeLegalizeOps() || 4104 isCondCodeLegal(NewCond, N0.getSimpleValueType()))) 4105 return DAG.getSetCC(dl, VT, N0, N1, NewCond); 4106 } 4107 4108 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) && 4109 N0.getValueType().isInteger()) { 4110 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB || 4111 N0.getOpcode() == ISD::XOR) { 4112 // Simplify (X+Y) == (X+Z) --> Y == Z 4113 if (N0.getOpcode() == N1.getOpcode()) { 4114 if (N0.getOperand(0) == N1.getOperand(0)) 4115 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond); 4116 if (N0.getOperand(1) == N1.getOperand(1)) 4117 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond); 4118 if (isCommutativeBinOp(N0.getOpcode())) { 4119 // If X op Y == Y op X, try other combinations. 4120 if (N0.getOperand(0) == N1.getOperand(1)) 4121 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0), 4122 Cond); 4123 if (N0.getOperand(1) == N1.getOperand(0)) 4124 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1), 4125 Cond); 4126 } 4127 } 4128 4129 // If RHS is a legal immediate value for a compare instruction, we need 4130 // to be careful about increasing register pressure needlessly. 4131 bool LegalRHSImm = false; 4132 4133 if (auto *RHSC = dyn_cast<ConstantSDNode>(N1)) { 4134 if (auto *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) { 4135 // Turn (X+C1) == C2 --> X == C2-C1 4136 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) { 4137 return DAG.getSetCC(dl, VT, N0.getOperand(0), 4138 DAG.getConstant(RHSC->getAPIntValue()- 4139 LHSR->getAPIntValue(), 4140 dl, N0.getValueType()), Cond); 4141 } 4142 4143 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0. 4144 if (N0.getOpcode() == ISD::XOR) 4145 // If we know that all of the inverted bits are zero, don't bother 4146 // performing the inversion. 4147 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue())) 4148 return 4149 DAG.getSetCC(dl, VT, N0.getOperand(0), 4150 DAG.getConstant(LHSR->getAPIntValue() ^ 4151 RHSC->getAPIntValue(), 4152 dl, N0.getValueType()), 4153 Cond); 4154 } 4155 4156 // Turn (C1-X) == C2 --> X == C1-C2 4157 if (auto *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) { 4158 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) { 4159 return 4160 DAG.getSetCC(dl, VT, N0.getOperand(1), 4161 DAG.getConstant(SUBC->getAPIntValue() - 4162 RHSC->getAPIntValue(), 4163 dl, N0.getValueType()), 4164 Cond); 4165 } 4166 } 4167 4168 // Could RHSC fold directly into a compare? 4169 if (RHSC->getValueType(0).getSizeInBits() <= 64) 4170 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue()); 4171 } 4172 4173 // (X+Y) == X --> Y == 0 and similar folds. 4174 // Don't do this if X is an immediate that can fold into a cmp 4175 // instruction and X+Y has other uses. It could be an induction variable 4176 // chain, and the transform would increase register pressure. 4177 if (!LegalRHSImm || N0.hasOneUse()) 4178 if (SDValue V = foldSetCCWithBinOp(VT, N0, N1, Cond, dl, DCI)) 4179 return V; 4180 } 4181 4182 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB || 4183 N1.getOpcode() == ISD::XOR) 4184 if (SDValue V = foldSetCCWithBinOp(VT, N1, N0, Cond, dl, DCI)) 4185 return V; 4186 4187 if (SDValue V = foldSetCCWithAnd(VT, N0, N1, Cond, dl, DCI)) 4188 return V; 4189 } 4190 4191 // Fold remainder of division by a constant. 4192 if ((N0.getOpcode() == ISD::UREM || N0.getOpcode() == ISD::SREM) && 4193 N0.hasOneUse() && (Cond == ISD::SETEQ || Cond == ISD::SETNE)) { 4194 AttributeList Attr = DAG.getMachineFunction().getFunction().getAttributes(); 4195 4196 // When division is cheap or optimizing for minimum size, 4197 // fall through to DIVREM creation by skipping this fold. 4198 if (!isIntDivCheap(VT, Attr) && !Attr.hasFnAttribute(Attribute::MinSize)) { 4199 if (N0.getOpcode() == ISD::UREM) { 4200 if (SDValue Folded = buildUREMEqFold(VT, N0, N1, Cond, DCI, dl)) 4201 return Folded; 4202 } else if (N0.getOpcode() == ISD::SREM) { 4203 if (SDValue Folded = buildSREMEqFold(VT, N0, N1, Cond, DCI, dl)) 4204 return Folded; 4205 } 4206 } 4207 } 4208 4209 // Fold away ALL boolean setcc's. 4210 if (N0.getValueType().getScalarType() == MVT::i1 && foldBooleans) { 4211 SDValue Temp; 4212 switch (Cond) { 4213 default: llvm_unreachable("Unknown integer setcc!"); 4214 case ISD::SETEQ: // X == Y -> ~(X^Y) 4215 Temp = DAG.getNode(ISD::XOR, dl, OpVT, N0, N1); 4216 N0 = DAG.getNOT(dl, Temp, OpVT); 4217 if (!DCI.isCalledByLegalizer()) 4218 DCI.AddToWorklist(Temp.getNode()); 4219 break; 4220 case ISD::SETNE: // X != Y --> (X^Y) 4221 N0 = DAG.getNode(ISD::XOR, dl, OpVT, N0, N1); 4222 break; 4223 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y 4224 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y 4225 Temp = DAG.getNOT(dl, N0, OpVT); 4226 N0 = DAG.getNode(ISD::AND, dl, OpVT, N1, Temp); 4227 if (!DCI.isCalledByLegalizer()) 4228 DCI.AddToWorklist(Temp.getNode()); 4229 break; 4230 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X 4231 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X 4232 Temp = DAG.getNOT(dl, N1, OpVT); 4233 N0 = DAG.getNode(ISD::AND, dl, OpVT, N0, Temp); 4234 if (!DCI.isCalledByLegalizer()) 4235 DCI.AddToWorklist(Temp.getNode()); 4236 break; 4237 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y 4238 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y 4239 Temp = DAG.getNOT(dl, N0, OpVT); 4240 N0 = DAG.getNode(ISD::OR, dl, OpVT, N1, Temp); 4241 if (!DCI.isCalledByLegalizer()) 4242 DCI.AddToWorklist(Temp.getNode()); 4243 break; 4244 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X 4245 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X 4246 Temp = DAG.getNOT(dl, N1, OpVT); 4247 N0 = DAG.getNode(ISD::OR, dl, OpVT, N0, Temp); 4248 break; 4249 } 4250 if (VT.getScalarType() != MVT::i1) { 4251 if (!DCI.isCalledByLegalizer()) 4252 DCI.AddToWorklist(N0.getNode()); 4253 // FIXME: If running after legalize, we probably can't do this. 4254 ISD::NodeType ExtendCode = getExtendForContent(getBooleanContents(OpVT)); 4255 N0 = DAG.getNode(ExtendCode, dl, VT, N0); 4256 } 4257 return N0; 4258 } 4259 4260 // Could not fold it. 4261 return SDValue(); 4262 } 4263 4264 /// Returns true (and the GlobalValue and the offset) if the node is a 4265 /// GlobalAddress + offset. 4266 bool TargetLowering::isGAPlusOffset(SDNode *WN, const GlobalValue *&GA, 4267 int64_t &Offset) const { 4268 4269 SDNode *N = unwrapAddress(SDValue(WN, 0)).getNode(); 4270 4271 if (auto *GASD = dyn_cast<GlobalAddressSDNode>(N)) { 4272 GA = GASD->getGlobal(); 4273 Offset += GASD->getOffset(); 4274 return true; 4275 } 4276 4277 if (N->getOpcode() == ISD::ADD) { 4278 SDValue N1 = N->getOperand(0); 4279 SDValue N2 = N->getOperand(1); 4280 if (isGAPlusOffset(N1.getNode(), GA, Offset)) { 4281 if (auto *V = dyn_cast<ConstantSDNode>(N2)) { 4282 Offset += V->getSExtValue(); 4283 return true; 4284 } 4285 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) { 4286 if (auto *V = dyn_cast<ConstantSDNode>(N1)) { 4287 Offset += V->getSExtValue(); 4288 return true; 4289 } 4290 } 4291 } 4292 4293 return false; 4294 } 4295 4296 SDValue TargetLowering::PerformDAGCombine(SDNode *N, 4297 DAGCombinerInfo &DCI) const { 4298 // Default implementation: no optimization. 4299 return SDValue(); 4300 } 4301 4302 //===----------------------------------------------------------------------===// 4303 // Inline Assembler Implementation Methods 4304 //===----------------------------------------------------------------------===// 4305 4306 TargetLowering::ConstraintType 4307 TargetLowering::getConstraintType(StringRef Constraint) const { 4308 unsigned S = Constraint.size(); 4309 4310 if (S == 1) { 4311 switch (Constraint[0]) { 4312 default: break; 4313 case 'r': 4314 return C_RegisterClass; 4315 case 'm': // memory 4316 case 'o': // offsetable 4317 case 'V': // not offsetable 4318 return C_Memory; 4319 case 'n': // Simple Integer 4320 case 'E': // Floating Point Constant 4321 case 'F': // Floating Point Constant 4322 return C_Immediate; 4323 case 'i': // Simple Integer or Relocatable Constant 4324 case 's': // Relocatable Constant 4325 case 'p': // Address. 4326 case 'X': // Allow ANY value. 4327 case 'I': // Target registers. 4328 case 'J': 4329 case 'K': 4330 case 'L': 4331 case 'M': 4332 case 'N': 4333 case 'O': 4334 case 'P': 4335 case '<': 4336 case '>': 4337 return C_Other; 4338 } 4339 } 4340 4341 if (S > 1 && Constraint[0] == '{' && Constraint[S - 1] == '}') { 4342 if (S == 8 && Constraint.substr(1, 6) == "memory") // "{memory}" 4343 return C_Memory; 4344 return C_Register; 4345 } 4346 return C_Unknown; 4347 } 4348 4349 /// Try to replace an X constraint, which matches anything, with another that 4350 /// has more specific requirements based on the type of the corresponding 4351 /// operand. 4352 const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const { 4353 if (ConstraintVT.isInteger()) 4354 return "r"; 4355 if (ConstraintVT.isFloatingPoint()) 4356 return "f"; // works for many targets 4357 return nullptr; 4358 } 4359 4360 SDValue TargetLowering::LowerAsmOutputForConstraint( 4361 SDValue &Chain, SDValue &Flag, const SDLoc &DL, 4362 const AsmOperandInfo &OpInfo, SelectionDAG &DAG) const { 4363 return SDValue(); 4364 } 4365 4366 /// Lower the specified operand into the Ops vector. 4367 /// If it is invalid, don't add anything to Ops. 4368 void TargetLowering::LowerAsmOperandForConstraint(SDValue Op, 4369 std::string &Constraint, 4370 std::vector<SDValue> &Ops, 4371 SelectionDAG &DAG) const { 4372 4373 if (Constraint.length() > 1) return; 4374 4375 char ConstraintLetter = Constraint[0]; 4376 switch (ConstraintLetter) { 4377 default: break; 4378 case 'X': // Allows any operand; labels (basic block) use this. 4379 if (Op.getOpcode() == ISD::BasicBlock || 4380 Op.getOpcode() == ISD::TargetBlockAddress) { 4381 Ops.push_back(Op); 4382 return; 4383 } 4384 LLVM_FALLTHROUGH; 4385 case 'i': // Simple Integer or Relocatable Constant 4386 case 'n': // Simple Integer 4387 case 's': { // Relocatable Constant 4388 4389 GlobalAddressSDNode *GA; 4390 ConstantSDNode *C; 4391 BlockAddressSDNode *BA; 4392 uint64_t Offset = 0; 4393 4394 // Match (GA) or (C) or (GA+C) or (GA-C) or ((GA+C)+C) or (((GA+C)+C)+C), 4395 // etc., since getelementpointer is variadic. We can't use 4396 // SelectionDAG::FoldSymbolOffset because it expects the GA to be accessible 4397 // while in this case the GA may be furthest from the root node which is 4398 // likely an ISD::ADD. 4399 while (1) { 4400 if ((GA = dyn_cast<GlobalAddressSDNode>(Op)) && ConstraintLetter != 'n') { 4401 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(), SDLoc(Op), 4402 GA->getValueType(0), 4403 Offset + GA->getOffset())); 4404 return; 4405 } else if ((C = dyn_cast<ConstantSDNode>(Op)) && 4406 ConstraintLetter != 's') { 4407 // gcc prints these as sign extended. Sign extend value to 64 bits 4408 // now; without this it would get ZExt'd later in 4409 // ScheduleDAGSDNodes::EmitNode, which is very generic. 4410 bool IsBool = C->getConstantIntValue()->getBitWidth() == 1; 4411 BooleanContent BCont = getBooleanContents(MVT::i64); 4412 ISD::NodeType ExtOpc = IsBool ? getExtendForContent(BCont) 4413 : ISD::SIGN_EXTEND; 4414 int64_t ExtVal = ExtOpc == ISD::ZERO_EXTEND ? C->getZExtValue() 4415 : C->getSExtValue(); 4416 Ops.push_back(DAG.getTargetConstant(Offset + ExtVal, 4417 SDLoc(C), MVT::i64)); 4418 return; 4419 } else if ((BA = dyn_cast<BlockAddressSDNode>(Op)) && 4420 ConstraintLetter != 'n') { 4421 Ops.push_back(DAG.getTargetBlockAddress( 4422 BA->getBlockAddress(), BA->getValueType(0), 4423 Offset + BA->getOffset(), BA->getTargetFlags())); 4424 return; 4425 } else { 4426 const unsigned OpCode = Op.getOpcode(); 4427 if (OpCode == ISD::ADD || OpCode == ISD::SUB) { 4428 if ((C = dyn_cast<ConstantSDNode>(Op.getOperand(0)))) 4429 Op = Op.getOperand(1); 4430 // Subtraction is not commutative. 4431 else if (OpCode == ISD::ADD && 4432 (C = dyn_cast<ConstantSDNode>(Op.getOperand(1)))) 4433 Op = Op.getOperand(0); 4434 else 4435 return; 4436 Offset += (OpCode == ISD::ADD ? 1 : -1) * C->getSExtValue(); 4437 continue; 4438 } 4439 } 4440 return; 4441 } 4442 break; 4443 } 4444 } 4445 } 4446 4447 std::pair<unsigned, const TargetRegisterClass *> 4448 TargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *RI, 4449 StringRef Constraint, 4450 MVT VT) const { 4451 if (Constraint.empty() || Constraint[0] != '{') 4452 return std::make_pair(0u, static_cast<TargetRegisterClass *>(nullptr)); 4453 assert(*(Constraint.end() - 1) == '}' && "Not a brace enclosed constraint?"); 4454 4455 // Remove the braces from around the name. 4456 StringRef RegName(Constraint.data() + 1, Constraint.size() - 2); 4457 4458 std::pair<unsigned, const TargetRegisterClass *> R = 4459 std::make_pair(0u, static_cast<const TargetRegisterClass *>(nullptr)); 4460 4461 // Figure out which register class contains this reg. 4462 for (const TargetRegisterClass *RC : RI->regclasses()) { 4463 // If none of the value types for this register class are valid, we 4464 // can't use it. For example, 64-bit reg classes on 32-bit targets. 4465 if (!isLegalRC(*RI, *RC)) 4466 continue; 4467 4468 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end(); 4469 I != E; ++I) { 4470 if (RegName.equals_lower(RI->getRegAsmName(*I))) { 4471 std::pair<unsigned, const TargetRegisterClass *> S = 4472 std::make_pair(*I, RC); 4473 4474 // If this register class has the requested value type, return it, 4475 // otherwise keep searching and return the first class found 4476 // if no other is found which explicitly has the requested type. 4477 if (RI->isTypeLegalForClass(*RC, VT)) 4478 return S; 4479 if (!R.second) 4480 R = S; 4481 } 4482 } 4483 } 4484 4485 return R; 4486 } 4487 4488 //===----------------------------------------------------------------------===// 4489 // Constraint Selection. 4490 4491 /// Return true of this is an input operand that is a matching constraint like 4492 /// "4". 4493 bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const { 4494 assert(!ConstraintCode.empty() && "No known constraint!"); 4495 return isdigit(static_cast<unsigned char>(ConstraintCode[0])); 4496 } 4497 4498 /// If this is an input matching constraint, this method returns the output 4499 /// operand it matches. 4500 unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const { 4501 assert(!ConstraintCode.empty() && "No known constraint!"); 4502 return atoi(ConstraintCode.c_str()); 4503 } 4504 4505 /// Split up the constraint string from the inline assembly value into the 4506 /// specific constraints and their prefixes, and also tie in the associated 4507 /// operand values. 4508 /// If this returns an empty vector, and if the constraint string itself 4509 /// isn't empty, there was an error parsing. 4510 TargetLowering::AsmOperandInfoVector 4511 TargetLowering::ParseConstraints(const DataLayout &DL, 4512 const TargetRegisterInfo *TRI, 4513 const CallBase &Call) const { 4514 /// Information about all of the constraints. 4515 AsmOperandInfoVector ConstraintOperands; 4516 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 4517 unsigned maCount = 0; // Largest number of multiple alternative constraints. 4518 4519 // Do a prepass over the constraints, canonicalizing them, and building up the 4520 // ConstraintOperands list. 4521 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 4522 unsigned ResNo = 0; // ResNo - The result number of the next output. 4523 4524 for (InlineAsm::ConstraintInfo &CI : IA->ParseConstraints()) { 4525 ConstraintOperands.emplace_back(std::move(CI)); 4526 AsmOperandInfo &OpInfo = ConstraintOperands.back(); 4527 4528 // Update multiple alternative constraint count. 4529 if (OpInfo.multipleAlternatives.size() > maCount) 4530 maCount = OpInfo.multipleAlternatives.size(); 4531 4532 OpInfo.ConstraintVT = MVT::Other; 4533 4534 // Compute the value type for each operand. 4535 switch (OpInfo.Type) { 4536 case InlineAsm::isOutput: 4537 // Indirect outputs just consume an argument. 4538 if (OpInfo.isIndirect) { 4539 OpInfo.CallOperandVal = Call.getArgOperand(ArgNo++); 4540 break; 4541 } 4542 4543 // The return value of the call is this value. As such, there is no 4544 // corresponding argument. 4545 assert(!Call.getType()->isVoidTy() && "Bad inline asm!"); 4546 if (StructType *STy = dyn_cast<StructType>(Call.getType())) { 4547 OpInfo.ConstraintVT = 4548 getSimpleValueType(DL, STy->getElementType(ResNo)); 4549 } else { 4550 assert(ResNo == 0 && "Asm only has one result!"); 4551 OpInfo.ConstraintVT = getSimpleValueType(DL, Call.getType()); 4552 } 4553 ++ResNo; 4554 break; 4555 case InlineAsm::isInput: 4556 OpInfo.CallOperandVal = Call.getArgOperand(ArgNo++); 4557 break; 4558 case InlineAsm::isClobber: 4559 // Nothing to do. 4560 break; 4561 } 4562 4563 if (OpInfo.CallOperandVal) { 4564 llvm::Type *OpTy = OpInfo.CallOperandVal->getType(); 4565 if (OpInfo.isIndirect) { 4566 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 4567 if (!PtrTy) 4568 report_fatal_error("Indirect operand for inline asm not a pointer!"); 4569 OpTy = PtrTy->getElementType(); 4570 } 4571 4572 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 4573 if (StructType *STy = dyn_cast<StructType>(OpTy)) 4574 if (STy->getNumElements() == 1) 4575 OpTy = STy->getElementType(0); 4576 4577 // If OpTy is not a single value, it may be a struct/union that we 4578 // can tile with integers. 4579 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 4580 unsigned BitSize = DL.getTypeSizeInBits(OpTy); 4581 switch (BitSize) { 4582 default: break; 4583 case 1: 4584 case 8: 4585 case 16: 4586 case 32: 4587 case 64: 4588 case 128: 4589 OpInfo.ConstraintVT = 4590 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true); 4591 break; 4592 } 4593 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) { 4594 unsigned PtrSize = DL.getPointerSizeInBits(PT->getAddressSpace()); 4595 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize); 4596 } else { 4597 OpInfo.ConstraintVT = MVT::getVT(OpTy, true); 4598 } 4599 } 4600 } 4601 4602 // If we have multiple alternative constraints, select the best alternative. 4603 if (!ConstraintOperands.empty()) { 4604 if (maCount) { 4605 unsigned bestMAIndex = 0; 4606 int bestWeight = -1; 4607 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match. 4608 int weight = -1; 4609 unsigned maIndex; 4610 // Compute the sums of the weights for each alternative, keeping track 4611 // of the best (highest weight) one so far. 4612 for (maIndex = 0; maIndex < maCount; ++maIndex) { 4613 int weightSum = 0; 4614 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size(); 4615 cIndex != eIndex; ++cIndex) { 4616 AsmOperandInfo &OpInfo = ConstraintOperands[cIndex]; 4617 if (OpInfo.Type == InlineAsm::isClobber) 4618 continue; 4619 4620 // If this is an output operand with a matching input operand, 4621 // look up the matching input. If their types mismatch, e.g. one 4622 // is an integer, the other is floating point, or their sizes are 4623 // different, flag it as an maCantMatch. 4624 if (OpInfo.hasMatchingInput()) { 4625 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 4626 if (OpInfo.ConstraintVT != Input.ConstraintVT) { 4627 if ((OpInfo.ConstraintVT.isInteger() != 4628 Input.ConstraintVT.isInteger()) || 4629 (OpInfo.ConstraintVT.getSizeInBits() != 4630 Input.ConstraintVT.getSizeInBits())) { 4631 weightSum = -1; // Can't match. 4632 break; 4633 } 4634 } 4635 } 4636 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex); 4637 if (weight == -1) { 4638 weightSum = -1; 4639 break; 4640 } 4641 weightSum += weight; 4642 } 4643 // Update best. 4644 if (weightSum > bestWeight) { 4645 bestWeight = weightSum; 4646 bestMAIndex = maIndex; 4647 } 4648 } 4649 4650 // Now select chosen alternative in each constraint. 4651 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size(); 4652 cIndex != eIndex; ++cIndex) { 4653 AsmOperandInfo &cInfo = ConstraintOperands[cIndex]; 4654 if (cInfo.Type == InlineAsm::isClobber) 4655 continue; 4656 cInfo.selectAlternative(bestMAIndex); 4657 } 4658 } 4659 } 4660 4661 // Check and hook up tied operands, choose constraint code to use. 4662 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size(); 4663 cIndex != eIndex; ++cIndex) { 4664 AsmOperandInfo &OpInfo = ConstraintOperands[cIndex]; 4665 4666 // If this is an output operand with a matching input operand, look up the 4667 // matching input. If their types mismatch, e.g. one is an integer, the 4668 // other is floating point, or their sizes are different, flag it as an 4669 // error. 4670 if (OpInfo.hasMatchingInput()) { 4671 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 4672 4673 if (OpInfo.ConstraintVT != Input.ConstraintVT) { 4674 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 4675 getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 4676 OpInfo.ConstraintVT); 4677 std::pair<unsigned, const TargetRegisterClass *> InputRC = 4678 getRegForInlineAsmConstraint(TRI, Input.ConstraintCode, 4679 Input.ConstraintVT); 4680 if ((OpInfo.ConstraintVT.isInteger() != 4681 Input.ConstraintVT.isInteger()) || 4682 (MatchRC.second != InputRC.second)) { 4683 report_fatal_error("Unsupported asm: input constraint" 4684 " with a matching output constraint of" 4685 " incompatible type!"); 4686 } 4687 } 4688 } 4689 } 4690 4691 return ConstraintOperands; 4692 } 4693 4694 /// Return an integer indicating how general CT is. 4695 static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) { 4696 switch (CT) { 4697 case TargetLowering::C_Immediate: 4698 case TargetLowering::C_Other: 4699 case TargetLowering::C_Unknown: 4700 return 0; 4701 case TargetLowering::C_Register: 4702 return 1; 4703 case TargetLowering::C_RegisterClass: 4704 return 2; 4705 case TargetLowering::C_Memory: 4706 return 3; 4707 } 4708 llvm_unreachable("Invalid constraint type"); 4709 } 4710 4711 /// Examine constraint type and operand type and determine a weight value. 4712 /// This object must already have been set up with the operand type 4713 /// and the current alternative constraint selected. 4714 TargetLowering::ConstraintWeight 4715 TargetLowering::getMultipleConstraintMatchWeight( 4716 AsmOperandInfo &info, int maIndex) const { 4717 InlineAsm::ConstraintCodeVector *rCodes; 4718 if (maIndex >= (int)info.multipleAlternatives.size()) 4719 rCodes = &info.Codes; 4720 else 4721 rCodes = &info.multipleAlternatives[maIndex].Codes; 4722 ConstraintWeight BestWeight = CW_Invalid; 4723 4724 // Loop over the options, keeping track of the most general one. 4725 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) { 4726 ConstraintWeight weight = 4727 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str()); 4728 if (weight > BestWeight) 4729 BestWeight = weight; 4730 } 4731 4732 return BestWeight; 4733 } 4734 4735 /// Examine constraint type and operand type and determine a weight value. 4736 /// This object must already have been set up with the operand type 4737 /// and the current alternative constraint selected. 4738 TargetLowering::ConstraintWeight 4739 TargetLowering::getSingleConstraintMatchWeight( 4740 AsmOperandInfo &info, const char *constraint) const { 4741 ConstraintWeight weight = CW_Invalid; 4742 Value *CallOperandVal = info.CallOperandVal; 4743 // If we don't have a value, we can't do a match, 4744 // but allow it at the lowest weight. 4745 if (!CallOperandVal) 4746 return CW_Default; 4747 // Look at the constraint type. 4748 switch (*constraint) { 4749 case 'i': // immediate integer. 4750 case 'n': // immediate integer with a known value. 4751 if (isa<ConstantInt>(CallOperandVal)) 4752 weight = CW_Constant; 4753 break; 4754 case 's': // non-explicit intregal immediate. 4755 if (isa<GlobalValue>(CallOperandVal)) 4756 weight = CW_Constant; 4757 break; 4758 case 'E': // immediate float if host format. 4759 case 'F': // immediate float. 4760 if (isa<ConstantFP>(CallOperandVal)) 4761 weight = CW_Constant; 4762 break; 4763 case '<': // memory operand with autodecrement. 4764 case '>': // memory operand with autoincrement. 4765 case 'm': // memory operand. 4766 case 'o': // offsettable memory operand 4767 case 'V': // non-offsettable memory operand 4768 weight = CW_Memory; 4769 break; 4770 case 'r': // general register. 4771 case 'g': // general register, memory operand or immediate integer. 4772 // note: Clang converts "g" to "imr". 4773 if (CallOperandVal->getType()->isIntegerTy()) 4774 weight = CW_Register; 4775 break; 4776 case 'X': // any operand. 4777 default: 4778 weight = CW_Default; 4779 break; 4780 } 4781 return weight; 4782 } 4783 4784 /// If there are multiple different constraints that we could pick for this 4785 /// operand (e.g. "imr") try to pick the 'best' one. 4786 /// This is somewhat tricky: constraints fall into four classes: 4787 /// Other -> immediates and magic values 4788 /// Register -> one specific register 4789 /// RegisterClass -> a group of regs 4790 /// Memory -> memory 4791 /// Ideally, we would pick the most specific constraint possible: if we have 4792 /// something that fits into a register, we would pick it. The problem here 4793 /// is that if we have something that could either be in a register or in 4794 /// memory that use of the register could cause selection of *other* 4795 /// operands to fail: they might only succeed if we pick memory. Because of 4796 /// this the heuristic we use is: 4797 /// 4798 /// 1) If there is an 'other' constraint, and if the operand is valid for 4799 /// that constraint, use it. This makes us take advantage of 'i' 4800 /// constraints when available. 4801 /// 2) Otherwise, pick the most general constraint present. This prefers 4802 /// 'm' over 'r', for example. 4803 /// 4804 static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo, 4805 const TargetLowering &TLI, 4806 SDValue Op, SelectionDAG *DAG) { 4807 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options"); 4808 unsigned BestIdx = 0; 4809 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown; 4810 int BestGenerality = -1; 4811 4812 // Loop over the options, keeping track of the most general one. 4813 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) { 4814 TargetLowering::ConstraintType CType = 4815 TLI.getConstraintType(OpInfo.Codes[i]); 4816 4817 // Indirect 'other' or 'immediate' constraints are not allowed. 4818 if (OpInfo.isIndirect && !(CType == TargetLowering::C_Memory || 4819 CType == TargetLowering::C_Register || 4820 CType == TargetLowering::C_RegisterClass)) 4821 continue; 4822 4823 // If this is an 'other' or 'immediate' constraint, see if the operand is 4824 // valid for it. For example, on X86 we might have an 'rI' constraint. If 4825 // the operand is an integer in the range [0..31] we want to use I (saving a 4826 // load of a register), otherwise we must use 'r'. 4827 if ((CType == TargetLowering::C_Other || 4828 CType == TargetLowering::C_Immediate) && Op.getNode()) { 4829 assert(OpInfo.Codes[i].size() == 1 && 4830 "Unhandled multi-letter 'other' constraint"); 4831 std::vector<SDValue> ResultOps; 4832 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i], 4833 ResultOps, *DAG); 4834 if (!ResultOps.empty()) { 4835 BestType = CType; 4836 BestIdx = i; 4837 break; 4838 } 4839 } 4840 4841 // Things with matching constraints can only be registers, per gcc 4842 // documentation. This mainly affects "g" constraints. 4843 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput()) 4844 continue; 4845 4846 // This constraint letter is more general than the previous one, use it. 4847 int Generality = getConstraintGenerality(CType); 4848 if (Generality > BestGenerality) { 4849 BestType = CType; 4850 BestIdx = i; 4851 BestGenerality = Generality; 4852 } 4853 } 4854 4855 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx]; 4856 OpInfo.ConstraintType = BestType; 4857 } 4858 4859 /// Determines the constraint code and constraint type to use for the specific 4860 /// AsmOperandInfo, setting OpInfo.ConstraintCode and OpInfo.ConstraintType. 4861 void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo, 4862 SDValue Op, 4863 SelectionDAG *DAG) const { 4864 assert(!OpInfo.Codes.empty() && "Must have at least one constraint"); 4865 4866 // Single-letter constraints ('r') are very common. 4867 if (OpInfo.Codes.size() == 1) { 4868 OpInfo.ConstraintCode = OpInfo.Codes[0]; 4869 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode); 4870 } else { 4871 ChooseConstraint(OpInfo, *this, Op, DAG); 4872 } 4873 4874 // 'X' matches anything. 4875 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) { 4876 // Labels and constants are handled elsewhere ('X' is the only thing 4877 // that matches labels). For Functions, the type here is the type of 4878 // the result, which is not what we want to look at; leave them alone. 4879 Value *v = OpInfo.CallOperandVal; 4880 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) { 4881 OpInfo.CallOperandVal = v; 4882 return; 4883 } 4884 4885 if (Op.getNode() && Op.getOpcode() == ISD::TargetBlockAddress) 4886 return; 4887 4888 // Otherwise, try to resolve it to something we know about by looking at 4889 // the actual operand type. 4890 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) { 4891 OpInfo.ConstraintCode = Repl; 4892 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode); 4893 } 4894 } 4895 } 4896 4897 /// Given an exact SDIV by a constant, create a multiplication 4898 /// with the multiplicative inverse of the constant. 4899 static SDValue BuildExactSDIV(const TargetLowering &TLI, SDNode *N, 4900 const SDLoc &dl, SelectionDAG &DAG, 4901 SmallVectorImpl<SDNode *> &Created) { 4902 SDValue Op0 = N->getOperand(0); 4903 SDValue Op1 = N->getOperand(1); 4904 EVT VT = N->getValueType(0); 4905 EVT SVT = VT.getScalarType(); 4906 EVT ShVT = TLI.getShiftAmountTy(VT, DAG.getDataLayout()); 4907 EVT ShSVT = ShVT.getScalarType(); 4908 4909 bool UseSRA = false; 4910 SmallVector<SDValue, 16> Shifts, Factors; 4911 4912 auto BuildSDIVPattern = [&](ConstantSDNode *C) { 4913 if (C->isNullValue()) 4914 return false; 4915 APInt Divisor = C->getAPIntValue(); 4916 unsigned Shift = Divisor.countTrailingZeros(); 4917 if (Shift) { 4918 Divisor.ashrInPlace(Shift); 4919 UseSRA = true; 4920 } 4921 // Calculate the multiplicative inverse, using Newton's method. 4922 APInt t; 4923 APInt Factor = Divisor; 4924 while ((t = Divisor * Factor) != 1) 4925 Factor *= APInt(Divisor.getBitWidth(), 2) - t; 4926 Shifts.push_back(DAG.getConstant(Shift, dl, ShSVT)); 4927 Factors.push_back(DAG.getConstant(Factor, dl, SVT)); 4928 return true; 4929 }; 4930 4931 // Collect all magic values from the build vector. 4932 if (!ISD::matchUnaryPredicate(Op1, BuildSDIVPattern)) 4933 return SDValue(); 4934 4935 SDValue Shift, Factor; 4936 if (VT.isVector()) { 4937 Shift = DAG.getBuildVector(ShVT, dl, Shifts); 4938 Factor = DAG.getBuildVector(VT, dl, Factors); 4939 } else { 4940 Shift = Shifts[0]; 4941 Factor = Factors[0]; 4942 } 4943 4944 SDValue Res = Op0; 4945 4946 // Shift the value upfront if it is even, so the LSB is one. 4947 if (UseSRA) { 4948 // TODO: For UDIV use SRL instead of SRA. 4949 SDNodeFlags Flags; 4950 Flags.setExact(true); 4951 Res = DAG.getNode(ISD::SRA, dl, VT, Res, Shift, Flags); 4952 Created.push_back(Res.getNode()); 4953 } 4954 4955 return DAG.getNode(ISD::MUL, dl, VT, Res, Factor); 4956 } 4957 4958 SDValue TargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor, 4959 SelectionDAG &DAG, 4960 SmallVectorImpl<SDNode *> &Created) const { 4961 AttributeList Attr = DAG.getMachineFunction().getFunction().getAttributes(); 4962 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4963 if (TLI.isIntDivCheap(N->getValueType(0), Attr)) 4964 return SDValue(N, 0); // Lower SDIV as SDIV 4965 return SDValue(); 4966 } 4967 4968 /// Given an ISD::SDIV node expressing a divide by constant, 4969 /// return a DAG expression to select that will generate the same value by 4970 /// multiplying by a magic number. 4971 /// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide". 4972 SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG, 4973 bool IsAfterLegalization, 4974 SmallVectorImpl<SDNode *> &Created) const { 4975 SDLoc dl(N); 4976 EVT VT = N->getValueType(0); 4977 EVT SVT = VT.getScalarType(); 4978 EVT ShVT = getShiftAmountTy(VT, DAG.getDataLayout()); 4979 EVT ShSVT = ShVT.getScalarType(); 4980 unsigned EltBits = VT.getScalarSizeInBits(); 4981 4982 // Check to see if we can do this. 4983 // FIXME: We should be more aggressive here. 4984 if (!isTypeLegal(VT)) 4985 return SDValue(); 4986 4987 // If the sdiv has an 'exact' bit we can use a simpler lowering. 4988 if (N->getFlags().hasExact()) 4989 return BuildExactSDIV(*this, N, dl, DAG, Created); 4990 4991 SmallVector<SDValue, 16> MagicFactors, Factors, Shifts, ShiftMasks; 4992 4993 auto BuildSDIVPattern = [&](ConstantSDNode *C) { 4994 if (C->isNullValue()) 4995 return false; 4996 4997 const APInt &Divisor = C->getAPIntValue(); 4998 APInt::ms magics = Divisor.magic(); 4999 int NumeratorFactor = 0; 5000 int ShiftMask = -1; 5001 5002 if (Divisor.isOneValue() || Divisor.isAllOnesValue()) { 5003 // If d is +1/-1, we just multiply the numerator by +1/-1. 5004 NumeratorFactor = Divisor.getSExtValue(); 5005 magics.m = 0; 5006 magics.s = 0; 5007 ShiftMask = 0; 5008 } else if (Divisor.isStrictlyPositive() && magics.m.isNegative()) { 5009 // If d > 0 and m < 0, add the numerator. 5010 NumeratorFactor = 1; 5011 } else if (Divisor.isNegative() && magics.m.isStrictlyPositive()) { 5012 // If d < 0 and m > 0, subtract the numerator. 5013 NumeratorFactor = -1; 5014 } 5015 5016 MagicFactors.push_back(DAG.getConstant(magics.m, dl, SVT)); 5017 Factors.push_back(DAG.getConstant(NumeratorFactor, dl, SVT)); 5018 Shifts.push_back(DAG.getConstant(magics.s, dl, ShSVT)); 5019 ShiftMasks.push_back(DAG.getConstant(ShiftMask, dl, SVT)); 5020 return true; 5021 }; 5022 5023 SDValue N0 = N->getOperand(0); 5024 SDValue N1 = N->getOperand(1); 5025 5026 // Collect the shifts / magic values from each element. 5027 if (!ISD::matchUnaryPredicate(N1, BuildSDIVPattern)) 5028 return SDValue(); 5029 5030 SDValue MagicFactor, Factor, Shift, ShiftMask; 5031 if (VT.isVector()) { 5032 MagicFactor = DAG.getBuildVector(VT, dl, MagicFactors); 5033 Factor = DAG.getBuildVector(VT, dl, Factors); 5034 Shift = DAG.getBuildVector(ShVT, dl, Shifts); 5035 ShiftMask = DAG.getBuildVector(VT, dl, ShiftMasks); 5036 } else { 5037 MagicFactor = MagicFactors[0]; 5038 Factor = Factors[0]; 5039 Shift = Shifts[0]; 5040 ShiftMask = ShiftMasks[0]; 5041 } 5042 5043 // Multiply the numerator (operand 0) by the magic value. 5044 // FIXME: We should support doing a MUL in a wider type. 5045 SDValue Q; 5046 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) 5047 : isOperationLegalOrCustom(ISD::MULHS, VT)) 5048 Q = DAG.getNode(ISD::MULHS, dl, VT, N0, MagicFactor); 5049 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) 5050 : isOperationLegalOrCustom(ISD::SMUL_LOHI, VT)) { 5051 SDValue LoHi = 5052 DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT), N0, MagicFactor); 5053 Q = SDValue(LoHi.getNode(), 1); 5054 } else 5055 return SDValue(); // No mulhs or equivalent. 5056 Created.push_back(Q.getNode()); 5057 5058 // (Optionally) Add/subtract the numerator using Factor. 5059 Factor = DAG.getNode(ISD::MUL, dl, VT, N0, Factor); 5060 Created.push_back(Factor.getNode()); 5061 Q = DAG.getNode(ISD::ADD, dl, VT, Q, Factor); 5062 Created.push_back(Q.getNode()); 5063 5064 // Shift right algebraic by shift value. 5065 Q = DAG.getNode(ISD::SRA, dl, VT, Q, Shift); 5066 Created.push_back(Q.getNode()); 5067 5068 // Extract the sign bit, mask it and add it to the quotient. 5069 SDValue SignShift = DAG.getConstant(EltBits - 1, dl, ShVT); 5070 SDValue T = DAG.getNode(ISD::SRL, dl, VT, Q, SignShift); 5071 Created.push_back(T.getNode()); 5072 T = DAG.getNode(ISD::AND, dl, VT, T, ShiftMask); 5073 Created.push_back(T.getNode()); 5074 return DAG.getNode(ISD::ADD, dl, VT, Q, T); 5075 } 5076 5077 /// Given an ISD::UDIV node expressing a divide by constant, 5078 /// return a DAG expression to select that will generate the same value by 5079 /// multiplying by a magic number. 5080 /// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide". 5081 SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG, 5082 bool IsAfterLegalization, 5083 SmallVectorImpl<SDNode *> &Created) const { 5084 SDLoc dl(N); 5085 EVT VT = N->getValueType(0); 5086 EVT SVT = VT.getScalarType(); 5087 EVT ShVT = getShiftAmountTy(VT, DAG.getDataLayout()); 5088 EVT ShSVT = ShVT.getScalarType(); 5089 unsigned EltBits = VT.getScalarSizeInBits(); 5090 5091 // Check to see if we can do this. 5092 // FIXME: We should be more aggressive here. 5093 if (!isTypeLegal(VT)) 5094 return SDValue(); 5095 5096 bool UseNPQ = false; 5097 SmallVector<SDValue, 16> PreShifts, PostShifts, MagicFactors, NPQFactors; 5098 5099 auto BuildUDIVPattern = [&](ConstantSDNode *C) { 5100 if (C->isNullValue()) 5101 return false; 5102 // FIXME: We should use a narrower constant when the upper 5103 // bits are known to be zero. 5104 APInt Divisor = C->getAPIntValue(); 5105 APInt::mu magics = Divisor.magicu(); 5106 unsigned PreShift = 0, PostShift = 0; 5107 5108 // If the divisor is even, we can avoid using the expensive fixup by 5109 // shifting the divided value upfront. 5110 if (magics.a != 0 && !Divisor[0]) { 5111 PreShift = Divisor.countTrailingZeros(); 5112 // Get magic number for the shifted divisor. 5113 magics = Divisor.lshr(PreShift).magicu(PreShift); 5114 assert(magics.a == 0 && "Should use cheap fixup now"); 5115 } 5116 5117 APInt Magic = magics.m; 5118 5119 unsigned SelNPQ; 5120 if (magics.a == 0 || Divisor.isOneValue()) { 5121 assert(magics.s < Divisor.getBitWidth() && 5122 "We shouldn't generate an undefined shift!"); 5123 PostShift = magics.s; 5124 SelNPQ = false; 5125 } else { 5126 PostShift = magics.s - 1; 5127 SelNPQ = true; 5128 } 5129 5130 PreShifts.push_back(DAG.getConstant(PreShift, dl, ShSVT)); 5131 MagicFactors.push_back(DAG.getConstant(Magic, dl, SVT)); 5132 NPQFactors.push_back( 5133 DAG.getConstant(SelNPQ ? APInt::getOneBitSet(EltBits, EltBits - 1) 5134 : APInt::getNullValue(EltBits), 5135 dl, SVT)); 5136 PostShifts.push_back(DAG.getConstant(PostShift, dl, ShSVT)); 5137 UseNPQ |= SelNPQ; 5138 return true; 5139 }; 5140 5141 SDValue N0 = N->getOperand(0); 5142 SDValue N1 = N->getOperand(1); 5143 5144 // Collect the shifts/magic values from each element. 5145 if (!ISD::matchUnaryPredicate(N1, BuildUDIVPattern)) 5146 return SDValue(); 5147 5148 SDValue PreShift, PostShift, MagicFactor, NPQFactor; 5149 if (VT.isVector()) { 5150 PreShift = DAG.getBuildVector(ShVT, dl, PreShifts); 5151 MagicFactor = DAG.getBuildVector(VT, dl, MagicFactors); 5152 NPQFactor = DAG.getBuildVector(VT, dl, NPQFactors); 5153 PostShift = DAG.getBuildVector(ShVT, dl, PostShifts); 5154 } else { 5155 PreShift = PreShifts[0]; 5156 MagicFactor = MagicFactors[0]; 5157 PostShift = PostShifts[0]; 5158 } 5159 5160 SDValue Q = N0; 5161 Q = DAG.getNode(ISD::SRL, dl, VT, Q, PreShift); 5162 Created.push_back(Q.getNode()); 5163 5164 // FIXME: We should support doing a MUL in a wider type. 5165 auto GetMULHU = [&](SDValue X, SDValue Y) { 5166 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) 5167 : isOperationLegalOrCustom(ISD::MULHU, VT)) 5168 return DAG.getNode(ISD::MULHU, dl, VT, X, Y); 5169 if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) 5170 : isOperationLegalOrCustom(ISD::UMUL_LOHI, VT)) { 5171 SDValue LoHi = 5172 DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), X, Y); 5173 return SDValue(LoHi.getNode(), 1); 5174 } 5175 return SDValue(); // No mulhu or equivalent 5176 }; 5177 5178 // Multiply the numerator (operand 0) by the magic value. 5179 Q = GetMULHU(Q, MagicFactor); 5180 if (!Q) 5181 return SDValue(); 5182 5183 Created.push_back(Q.getNode()); 5184 5185 if (UseNPQ) { 5186 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N0, Q); 5187 Created.push_back(NPQ.getNode()); 5188 5189 // For vectors we might have a mix of non-NPQ/NPQ paths, so use 5190 // MULHU to act as a SRL-by-1 for NPQ, else multiply by zero. 5191 if (VT.isVector()) 5192 NPQ = GetMULHU(NPQ, NPQFactor); 5193 else 5194 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ, DAG.getConstant(1, dl, ShVT)); 5195 5196 Created.push_back(NPQ.getNode()); 5197 5198 Q = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q); 5199 Created.push_back(Q.getNode()); 5200 } 5201 5202 Q = DAG.getNode(ISD::SRL, dl, VT, Q, PostShift); 5203 Created.push_back(Q.getNode()); 5204 5205 SDValue One = DAG.getConstant(1, dl, VT); 5206 SDValue IsOne = DAG.getSetCC(dl, VT, N1, One, ISD::SETEQ); 5207 return DAG.getSelect(dl, VT, IsOne, N0, Q); 5208 } 5209 5210 /// If all values in Values that *don't* match the predicate are same 'splat' 5211 /// value, then replace all values with that splat value. 5212 /// Else, if AlternativeReplacement was provided, then replace all values that 5213 /// do match predicate with AlternativeReplacement value. 5214 static void 5215 turnVectorIntoSplatVector(MutableArrayRef<SDValue> Values, 5216 std::function<bool(SDValue)> Predicate, 5217 SDValue AlternativeReplacement = SDValue()) { 5218 SDValue Replacement; 5219 // Is there a value for which the Predicate does *NOT* match? What is it? 5220 auto SplatValue = llvm::find_if_not(Values, Predicate); 5221 if (SplatValue != Values.end()) { 5222 // Does Values consist only of SplatValue's and values matching Predicate? 5223 if (llvm::all_of(Values, [Predicate, SplatValue](SDValue Value) { 5224 return Value == *SplatValue || Predicate(Value); 5225 })) // Then we shall replace values matching predicate with SplatValue. 5226 Replacement = *SplatValue; 5227 } 5228 if (!Replacement) { 5229 // Oops, we did not find the "baseline" splat value. 5230 if (!AlternativeReplacement) 5231 return; // Nothing to do. 5232 // Let's replace with provided value then. 5233 Replacement = AlternativeReplacement; 5234 } 5235 std::replace_if(Values.begin(), Values.end(), Predicate, Replacement); 5236 } 5237 5238 /// Given an ISD::UREM used only by an ISD::SETEQ or ISD::SETNE 5239 /// where the divisor is constant and the comparison target is zero, 5240 /// return a DAG expression that will generate the same comparison result 5241 /// using only multiplications, additions and shifts/rotations. 5242 /// Ref: "Hacker's Delight" 10-17. 5243 SDValue TargetLowering::buildUREMEqFold(EVT SETCCVT, SDValue REMNode, 5244 SDValue CompTargetNode, 5245 ISD::CondCode Cond, 5246 DAGCombinerInfo &DCI, 5247 const SDLoc &DL) const { 5248 SmallVector<SDNode *, 5> Built; 5249 if (SDValue Folded = prepareUREMEqFold(SETCCVT, REMNode, CompTargetNode, Cond, 5250 DCI, DL, Built)) { 5251 for (SDNode *N : Built) 5252 DCI.AddToWorklist(N); 5253 return Folded; 5254 } 5255 5256 return SDValue(); 5257 } 5258 5259 SDValue 5260 TargetLowering::prepareUREMEqFold(EVT SETCCVT, SDValue REMNode, 5261 SDValue CompTargetNode, ISD::CondCode Cond, 5262 DAGCombinerInfo &DCI, const SDLoc &DL, 5263 SmallVectorImpl<SDNode *> &Created) const { 5264 // fold (seteq/ne (urem N, D), 0) -> (setule/ugt (rotr (mul N, P), K), Q) 5265 // - D must be constant, with D = D0 * 2^K where D0 is odd 5266 // - P is the multiplicative inverse of D0 modulo 2^W 5267 // - Q = floor(((2^W) - 1) / D) 5268 // where W is the width of the common type of N and D. 5269 assert((Cond == ISD::SETEQ || Cond == ISD::SETNE) && 5270 "Only applicable for (in)equality comparisons."); 5271 5272 SelectionDAG &DAG = DCI.DAG; 5273 5274 EVT VT = REMNode.getValueType(); 5275 EVT SVT = VT.getScalarType(); 5276 EVT ShVT = getShiftAmountTy(VT, DAG.getDataLayout()); 5277 EVT ShSVT = ShVT.getScalarType(); 5278 5279 // If MUL is unavailable, we cannot proceed in any case. 5280 if (!isOperationLegalOrCustom(ISD::MUL, VT)) 5281 return SDValue(); 5282 5283 bool ComparingWithAllZeros = true; 5284 bool AllComparisonsWithNonZerosAreTautological = true; 5285 bool HadTautologicalLanes = false; 5286 bool AllLanesAreTautological = true; 5287 bool HadEvenDivisor = false; 5288 bool AllDivisorsArePowerOfTwo = true; 5289 bool HadTautologicalInvertedLanes = false; 5290 SmallVector<SDValue, 16> PAmts, KAmts, QAmts, IAmts; 5291 5292 auto BuildUREMPattern = [&](ConstantSDNode *CDiv, ConstantSDNode *CCmp) { 5293 // Division by 0 is UB. Leave it to be constant-folded elsewhere. 5294 if (CDiv->isNullValue()) 5295 return false; 5296 5297 const APInt &D = CDiv->getAPIntValue(); 5298 const APInt &Cmp = CCmp->getAPIntValue(); 5299 5300 ComparingWithAllZeros &= Cmp.isNullValue(); 5301 5302 // x u% C1` is *always* less than C1. So given `x u% C1 == C2`, 5303 // if C2 is not less than C1, the comparison is always false. 5304 // But we will only be able to produce the comparison that will give the 5305 // opposive tautological answer. So this lane would need to be fixed up. 5306 bool TautologicalInvertedLane = D.ule(Cmp); 5307 HadTautologicalInvertedLanes |= TautologicalInvertedLane; 5308 5309 // If all lanes are tautological (either all divisors are ones, or divisor 5310 // is not greater than the constant we are comparing with), 5311 // we will prefer to avoid the fold. 5312 bool TautologicalLane = D.isOneValue() || TautologicalInvertedLane; 5313 HadTautologicalLanes |= TautologicalLane; 5314 AllLanesAreTautological &= TautologicalLane; 5315 5316 // If we are comparing with non-zero, we need'll need to subtract said 5317 // comparison value from the LHS. But there is no point in doing that if 5318 // every lane where we are comparing with non-zero is tautological.. 5319 if (!Cmp.isNullValue()) 5320 AllComparisonsWithNonZerosAreTautological &= TautologicalLane; 5321 5322 // Decompose D into D0 * 2^K 5323 unsigned K = D.countTrailingZeros(); 5324 assert((!D.isOneValue() || (K == 0)) && "For divisor '1' we won't rotate."); 5325 APInt D0 = D.lshr(K); 5326 5327 // D is even if it has trailing zeros. 5328 HadEvenDivisor |= (K != 0); 5329 // D is a power-of-two if D0 is one. 5330 // If all divisors are power-of-two, we will prefer to avoid the fold. 5331 AllDivisorsArePowerOfTwo &= D0.isOneValue(); 5332 5333 // P = inv(D0, 2^W) 5334 // 2^W requires W + 1 bits, so we have to extend and then truncate. 5335 unsigned W = D.getBitWidth(); 5336 APInt P = D0.zext(W + 1) 5337 .multiplicativeInverse(APInt::getSignedMinValue(W + 1)) 5338 .trunc(W); 5339 assert(!P.isNullValue() && "No multiplicative inverse!"); // unreachable 5340 assert((D0 * P).isOneValue() && "Multiplicative inverse sanity check."); 5341 5342 // Q = floor((2^W - 1) u/ D) 5343 // R = ((2^W - 1) u% D) 5344 APInt Q, R; 5345 APInt::udivrem(APInt::getAllOnesValue(W), D, Q, R); 5346 5347 // If we are comparing with zero, then that comparison constant is okay, 5348 // else it may need to be one less than that. 5349 if (Cmp.ugt(R)) 5350 Q -= 1; 5351 5352 assert(APInt::getAllOnesValue(ShSVT.getSizeInBits()).ugt(K) && 5353 "We are expecting that K is always less than all-ones for ShSVT"); 5354 5355 // If the lane is tautological the result can be constant-folded. 5356 if (TautologicalLane) { 5357 // Set P and K amount to a bogus values so we can try to splat them. 5358 P = 0; 5359 K = -1; 5360 // And ensure that comparison constant is tautological, 5361 // it will always compare true/false. 5362 Q = -1; 5363 } 5364 5365 PAmts.push_back(DAG.getConstant(P, DL, SVT)); 5366 KAmts.push_back( 5367 DAG.getConstant(APInt(ShSVT.getSizeInBits(), K), DL, ShSVT)); 5368 QAmts.push_back(DAG.getConstant(Q, DL, SVT)); 5369 return true; 5370 }; 5371 5372 SDValue N = REMNode.getOperand(0); 5373 SDValue D = REMNode.getOperand(1); 5374 5375 // Collect the values from each element. 5376 if (!ISD::matchBinaryPredicate(D, CompTargetNode, BuildUREMPattern)) 5377 return SDValue(); 5378 5379 // If all lanes are tautological, the result can be constant-folded. 5380 if (AllLanesAreTautological) 5381 return SDValue(); 5382 5383 // If this is a urem by a powers-of-two, avoid the fold since it can be 5384 // best implemented as a bit test. 5385 if (AllDivisorsArePowerOfTwo) 5386 return SDValue(); 5387 5388 SDValue PVal, KVal, QVal; 5389 if (VT.isVector()) { 5390 if (HadTautologicalLanes) { 5391 // Try to turn PAmts into a splat, since we don't care about the values 5392 // that are currently '0'. If we can't, just keep '0'`s. 5393 turnVectorIntoSplatVector(PAmts, isNullConstant); 5394 // Try to turn KAmts into a splat, since we don't care about the values 5395 // that are currently '-1'. If we can't, change them to '0'`s. 5396 turnVectorIntoSplatVector(KAmts, isAllOnesConstant, 5397 DAG.getConstant(0, DL, ShSVT)); 5398 } 5399 5400 PVal = DAG.getBuildVector(VT, DL, PAmts); 5401 KVal = DAG.getBuildVector(ShVT, DL, KAmts); 5402 QVal = DAG.getBuildVector(VT, DL, QAmts); 5403 } else { 5404 PVal = PAmts[0]; 5405 KVal = KAmts[0]; 5406 QVal = QAmts[0]; 5407 } 5408 5409 if (!ComparingWithAllZeros && !AllComparisonsWithNonZerosAreTautological) { 5410 if (!isOperationLegalOrCustom(ISD::SUB, VT)) 5411 return SDValue(); // FIXME: Could/should use `ISD::ADD`? 5412 assert(CompTargetNode.getValueType() == N.getValueType() && 5413 "Expecting that the types on LHS and RHS of comparisons match."); 5414 N = DAG.getNode(ISD::SUB, DL, VT, N, CompTargetNode); 5415 } 5416 5417 // (mul N, P) 5418 SDValue Op0 = DAG.getNode(ISD::MUL, DL, VT, N, PVal); 5419 Created.push_back(Op0.getNode()); 5420 5421 // Rotate right only if any divisor was even. We avoid rotates for all-odd 5422 // divisors as a performance improvement, since rotating by 0 is a no-op. 5423 if (HadEvenDivisor) { 5424 // We need ROTR to do this. 5425 if (!isOperationLegalOrCustom(ISD::ROTR, VT)) 5426 return SDValue(); 5427 SDNodeFlags Flags; 5428 Flags.setExact(true); 5429 // UREM: (rotr (mul N, P), K) 5430 Op0 = DAG.getNode(ISD::ROTR, DL, VT, Op0, KVal, Flags); 5431 Created.push_back(Op0.getNode()); 5432 } 5433 5434 // UREM: (setule/setugt (rotr (mul N, P), K), Q) 5435 SDValue NewCC = 5436 DAG.getSetCC(DL, SETCCVT, Op0, QVal, 5437 ((Cond == ISD::SETEQ) ? ISD::SETULE : ISD::SETUGT)); 5438 if (!HadTautologicalInvertedLanes) 5439 return NewCC; 5440 5441 // If any lanes previously compared always-false, the NewCC will give 5442 // always-true result for them, so we need to fixup those lanes. 5443 // Or the other way around for inequality predicate. 5444 assert(VT.isVector() && "Can/should only get here for vectors."); 5445 Created.push_back(NewCC.getNode()); 5446 5447 // x u% C1` is *always* less than C1. So given `x u% C1 == C2`, 5448 // if C2 is not less than C1, the comparison is always false. 5449 // But we have produced the comparison that will give the 5450 // opposive tautological answer. So these lanes would need to be fixed up. 5451 SDValue TautologicalInvertedChannels = 5452 DAG.getSetCC(DL, SETCCVT, D, CompTargetNode, ISD::SETULE); 5453 Created.push_back(TautologicalInvertedChannels.getNode()); 5454 5455 if (isOperationLegalOrCustom(ISD::VSELECT, SETCCVT)) { 5456 // If we have a vector select, let's replace the comparison results in the 5457 // affected lanes with the correct tautological result. 5458 SDValue Replacement = DAG.getBoolConstant(Cond == ISD::SETEQ ? false : true, 5459 DL, SETCCVT, SETCCVT); 5460 return DAG.getNode(ISD::VSELECT, DL, SETCCVT, TautologicalInvertedChannels, 5461 Replacement, NewCC); 5462 } 5463 5464 // Else, we can just invert the comparison result in the appropriate lanes. 5465 if (isOperationLegalOrCustom(ISD::XOR, SETCCVT)) 5466 return DAG.getNode(ISD::XOR, DL, SETCCVT, NewCC, 5467 TautologicalInvertedChannels); 5468 5469 return SDValue(); // Don't know how to lower. 5470 } 5471 5472 /// Given an ISD::SREM used only by an ISD::SETEQ or ISD::SETNE 5473 /// where the divisor is constant and the comparison target is zero, 5474 /// return a DAG expression that will generate the same comparison result 5475 /// using only multiplications, additions and shifts/rotations. 5476 /// Ref: "Hacker's Delight" 10-17. 5477 SDValue TargetLowering::buildSREMEqFold(EVT SETCCVT, SDValue REMNode, 5478 SDValue CompTargetNode, 5479 ISD::CondCode Cond, 5480 DAGCombinerInfo &DCI, 5481 const SDLoc &DL) const { 5482 SmallVector<SDNode *, 7> Built; 5483 if (SDValue Folded = prepareSREMEqFold(SETCCVT, REMNode, CompTargetNode, Cond, 5484 DCI, DL, Built)) { 5485 assert(Built.size() <= 7 && "Max size prediction failed."); 5486 for (SDNode *N : Built) 5487 DCI.AddToWorklist(N); 5488 return Folded; 5489 } 5490 5491 return SDValue(); 5492 } 5493 5494 SDValue 5495 TargetLowering::prepareSREMEqFold(EVT SETCCVT, SDValue REMNode, 5496 SDValue CompTargetNode, ISD::CondCode Cond, 5497 DAGCombinerInfo &DCI, const SDLoc &DL, 5498 SmallVectorImpl<SDNode *> &Created) const { 5499 // Fold: 5500 // (seteq/ne (srem N, D), 0) 5501 // To: 5502 // (setule/ugt (rotr (add (mul N, P), A), K), Q) 5503 // 5504 // - D must be constant, with D = D0 * 2^K where D0 is odd 5505 // - P is the multiplicative inverse of D0 modulo 2^W 5506 // - A = bitwiseand(floor((2^(W - 1) - 1) / D0), (-(2^k))) 5507 // - Q = floor((2 * A) / (2^K)) 5508 // where W is the width of the common type of N and D. 5509 assert((Cond == ISD::SETEQ || Cond == ISD::SETNE) && 5510 "Only applicable for (in)equality comparisons."); 5511 5512 SelectionDAG &DAG = DCI.DAG; 5513 5514 EVT VT = REMNode.getValueType(); 5515 EVT SVT = VT.getScalarType(); 5516 EVT ShVT = getShiftAmountTy(VT, DAG.getDataLayout()); 5517 EVT ShSVT = ShVT.getScalarType(); 5518 5519 // If MUL is unavailable, we cannot proceed in any case. 5520 if (!isOperationLegalOrCustom(ISD::MUL, VT)) 5521 return SDValue(); 5522 5523 // TODO: Could support comparing with non-zero too. 5524 ConstantSDNode *CompTarget = isConstOrConstSplat(CompTargetNode); 5525 if (!CompTarget || !CompTarget->isNullValue()) 5526 return SDValue(); 5527 5528 bool HadIntMinDivisor = false; 5529 bool HadOneDivisor = false; 5530 bool AllDivisorsAreOnes = true; 5531 bool HadEvenDivisor = false; 5532 bool NeedToApplyOffset = false; 5533 bool AllDivisorsArePowerOfTwo = true; 5534 SmallVector<SDValue, 16> PAmts, AAmts, KAmts, QAmts; 5535 5536 auto BuildSREMPattern = [&](ConstantSDNode *C) { 5537 // Division by 0 is UB. Leave it to be constant-folded elsewhere. 5538 if (C->isNullValue()) 5539 return false; 5540 5541 // FIXME: we don't fold `rem %X, -C` to `rem %X, C` in DAGCombine. 5542 5543 // WARNING: this fold is only valid for positive divisors! 5544 APInt D = C->getAPIntValue(); 5545 if (D.isNegative()) 5546 D.negate(); // `rem %X, -C` is equivalent to `rem %X, C` 5547 5548 HadIntMinDivisor |= D.isMinSignedValue(); 5549 5550 // If all divisors are ones, we will prefer to avoid the fold. 5551 HadOneDivisor |= D.isOneValue(); 5552 AllDivisorsAreOnes &= D.isOneValue(); 5553 5554 // Decompose D into D0 * 2^K 5555 unsigned K = D.countTrailingZeros(); 5556 assert((!D.isOneValue() || (K == 0)) && "For divisor '1' we won't rotate."); 5557 APInt D0 = D.lshr(K); 5558 5559 if (!D.isMinSignedValue()) { 5560 // D is even if it has trailing zeros; unless it's INT_MIN, in which case 5561 // we don't care about this lane in this fold, we'll special-handle it. 5562 HadEvenDivisor |= (K != 0); 5563 } 5564 5565 // D is a power-of-two if D0 is one. This includes INT_MIN. 5566 // If all divisors are power-of-two, we will prefer to avoid the fold. 5567 AllDivisorsArePowerOfTwo &= D0.isOneValue(); 5568 5569 // P = inv(D0, 2^W) 5570 // 2^W requires W + 1 bits, so we have to extend and then truncate. 5571 unsigned W = D.getBitWidth(); 5572 APInt P = D0.zext(W + 1) 5573 .multiplicativeInverse(APInt::getSignedMinValue(W + 1)) 5574 .trunc(W); 5575 assert(!P.isNullValue() && "No multiplicative inverse!"); // unreachable 5576 assert((D0 * P).isOneValue() && "Multiplicative inverse sanity check."); 5577 5578 // A = floor((2^(W - 1) - 1) / D0) & -2^K 5579 APInt A = APInt::getSignedMaxValue(W).udiv(D0); 5580 A.clearLowBits(K); 5581 5582 if (!D.isMinSignedValue()) { 5583 // If divisor INT_MIN, then we don't care about this lane in this fold, 5584 // we'll special-handle it. 5585 NeedToApplyOffset |= A != 0; 5586 } 5587 5588 // Q = floor((2 * A) / (2^K)) 5589 APInt Q = (2 * A).udiv(APInt::getOneBitSet(W, K)); 5590 5591 assert(APInt::getAllOnesValue(SVT.getSizeInBits()).ugt(A) && 5592 "We are expecting that A is always less than all-ones for SVT"); 5593 assert(APInt::getAllOnesValue(ShSVT.getSizeInBits()).ugt(K) && 5594 "We are expecting that K is always less than all-ones for ShSVT"); 5595 5596 // If the divisor is 1 the result can be constant-folded. Likewise, we 5597 // don't care about INT_MIN lanes, those can be set to undef if appropriate. 5598 if (D.isOneValue()) { 5599 // Set P, A and K to a bogus values so we can try to splat them. 5600 P = 0; 5601 A = -1; 5602 K = -1; 5603 5604 // x ?% 1 == 0 <--> true <--> x u<= -1 5605 Q = -1; 5606 } 5607 5608 PAmts.push_back(DAG.getConstant(P, DL, SVT)); 5609 AAmts.push_back(DAG.getConstant(A, DL, SVT)); 5610 KAmts.push_back( 5611 DAG.getConstant(APInt(ShSVT.getSizeInBits(), K), DL, ShSVT)); 5612 QAmts.push_back(DAG.getConstant(Q, DL, SVT)); 5613 return true; 5614 }; 5615 5616 SDValue N = REMNode.getOperand(0); 5617 SDValue D = REMNode.getOperand(1); 5618 5619 // Collect the values from each element. 5620 if (!ISD::matchUnaryPredicate(D, BuildSREMPattern)) 5621 return SDValue(); 5622 5623 // If this is a srem by a one, avoid the fold since it can be constant-folded. 5624 if (AllDivisorsAreOnes) 5625 return SDValue(); 5626 5627 // If this is a srem by a powers-of-two (including INT_MIN), avoid the fold 5628 // since it can be best implemented as a bit test. 5629 if (AllDivisorsArePowerOfTwo) 5630 return SDValue(); 5631 5632 SDValue PVal, AVal, KVal, QVal; 5633 if (VT.isVector()) { 5634 if (HadOneDivisor) { 5635 // Try to turn PAmts into a splat, since we don't care about the values 5636 // that are currently '0'. If we can't, just keep '0'`s. 5637 turnVectorIntoSplatVector(PAmts, isNullConstant); 5638 // Try to turn AAmts into a splat, since we don't care about the 5639 // values that are currently '-1'. If we can't, change them to '0'`s. 5640 turnVectorIntoSplatVector(AAmts, isAllOnesConstant, 5641 DAG.getConstant(0, DL, SVT)); 5642 // Try to turn KAmts into a splat, since we don't care about the values 5643 // that are currently '-1'. If we can't, change them to '0'`s. 5644 turnVectorIntoSplatVector(KAmts, isAllOnesConstant, 5645 DAG.getConstant(0, DL, ShSVT)); 5646 } 5647 5648 PVal = DAG.getBuildVector(VT, DL, PAmts); 5649 AVal = DAG.getBuildVector(VT, DL, AAmts); 5650 KVal = DAG.getBuildVector(ShVT, DL, KAmts); 5651 QVal = DAG.getBuildVector(VT, DL, QAmts); 5652 } else { 5653 PVal = PAmts[0]; 5654 AVal = AAmts[0]; 5655 KVal = KAmts[0]; 5656 QVal = QAmts[0]; 5657 } 5658 5659 // (mul N, P) 5660 SDValue Op0 = DAG.getNode(ISD::MUL, DL, VT, N, PVal); 5661 Created.push_back(Op0.getNode()); 5662 5663 if (NeedToApplyOffset) { 5664 // We need ADD to do this. 5665 if (!isOperationLegalOrCustom(ISD::ADD, VT)) 5666 return SDValue(); 5667 5668 // (add (mul N, P), A) 5669 Op0 = DAG.getNode(ISD::ADD, DL, VT, Op0, AVal); 5670 Created.push_back(Op0.getNode()); 5671 } 5672 5673 // Rotate right only if any divisor was even. We avoid rotates for all-odd 5674 // divisors as a performance improvement, since rotating by 0 is a no-op. 5675 if (HadEvenDivisor) { 5676 // We need ROTR to do this. 5677 if (!isOperationLegalOrCustom(ISD::ROTR, VT)) 5678 return SDValue(); 5679 SDNodeFlags Flags; 5680 Flags.setExact(true); 5681 // SREM: (rotr (add (mul N, P), A), K) 5682 Op0 = DAG.getNode(ISD::ROTR, DL, VT, Op0, KVal, Flags); 5683 Created.push_back(Op0.getNode()); 5684 } 5685 5686 // SREM: (setule/setugt (rotr (add (mul N, P), A), K), Q) 5687 SDValue Fold = 5688 DAG.getSetCC(DL, SETCCVT, Op0, QVal, 5689 ((Cond == ISD::SETEQ) ? ISD::SETULE : ISD::SETUGT)); 5690 5691 // If we didn't have lanes with INT_MIN divisor, then we're done. 5692 if (!HadIntMinDivisor) 5693 return Fold; 5694 5695 // That fold is only valid for positive divisors. Which effectively means, 5696 // it is invalid for INT_MIN divisors. So if we have such a lane, 5697 // we must fix-up results for said lanes. 5698 assert(VT.isVector() && "Can/should only get here for vectors."); 5699 5700 if (!isOperationLegalOrCustom(ISD::SETEQ, VT) || 5701 !isOperationLegalOrCustom(ISD::AND, VT) || 5702 !isOperationLegalOrCustom(Cond, VT) || 5703 !isOperationLegalOrCustom(ISD::VSELECT, VT)) 5704 return SDValue(); 5705 5706 Created.push_back(Fold.getNode()); 5707 5708 SDValue IntMin = DAG.getConstant( 5709 APInt::getSignedMinValue(SVT.getScalarSizeInBits()), DL, VT); 5710 SDValue IntMax = DAG.getConstant( 5711 APInt::getSignedMaxValue(SVT.getScalarSizeInBits()), DL, VT); 5712 SDValue Zero = 5713 DAG.getConstant(APInt::getNullValue(SVT.getScalarSizeInBits()), DL, VT); 5714 5715 // Which lanes had INT_MIN divisors? Divisor is constant, so const-folded. 5716 SDValue DivisorIsIntMin = DAG.getSetCC(DL, SETCCVT, D, IntMin, ISD::SETEQ); 5717 Created.push_back(DivisorIsIntMin.getNode()); 5718 5719 // (N s% INT_MIN) ==/!= 0 <--> (N & INT_MAX) ==/!= 0 5720 SDValue Masked = DAG.getNode(ISD::AND, DL, VT, N, IntMax); 5721 Created.push_back(Masked.getNode()); 5722 SDValue MaskedIsZero = DAG.getSetCC(DL, SETCCVT, Masked, Zero, Cond); 5723 Created.push_back(MaskedIsZero.getNode()); 5724 5725 // To produce final result we need to blend 2 vectors: 'SetCC' and 5726 // 'MaskedIsZero'. If the divisor for channel was *NOT* INT_MIN, we pick 5727 // from 'Fold', else pick from 'MaskedIsZero'. Since 'DivisorIsIntMin' is 5728 // constant-folded, select can get lowered to a shuffle with constant mask. 5729 SDValue Blended = 5730 DAG.getNode(ISD::VSELECT, DL, VT, DivisorIsIntMin, MaskedIsZero, Fold); 5731 5732 return Blended; 5733 } 5734 5735 bool TargetLowering:: 5736 verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const { 5737 if (!isa<ConstantSDNode>(Op.getOperand(0))) { 5738 DAG.getContext()->emitError("argument to '__builtin_return_address' must " 5739 "be a constant integer"); 5740 return true; 5741 } 5742 5743 return false; 5744 } 5745 5746 SDValue TargetLowering::getNegatedExpression(SDValue Op, SelectionDAG &DAG, 5747 bool LegalOps, bool OptForSize, 5748 NegatibleCost &Cost, 5749 unsigned Depth) const { 5750 // fneg is removable even if it has multiple uses. 5751 if (Op.getOpcode() == ISD::FNEG) { 5752 Cost = NegatibleCost::Cheaper; 5753 return Op.getOperand(0); 5754 } 5755 5756 // Don't recurse exponentially. 5757 if (Depth > SelectionDAG::MaxRecursionDepth) 5758 return SDValue(); 5759 5760 // Pre-increment recursion depth for use in recursive calls. 5761 ++Depth; 5762 const SDNodeFlags Flags = Op->getFlags(); 5763 const TargetOptions &Options = DAG.getTarget().Options; 5764 EVT VT = Op.getValueType(); 5765 unsigned Opcode = Op.getOpcode(); 5766 5767 // Don't allow anything with multiple uses unless we know it is free. 5768 if (!Op.hasOneUse() && Opcode != ISD::ConstantFP) { 5769 bool IsFreeExtend = Opcode == ISD::FP_EXTEND && 5770 isFPExtFree(VT, Op.getOperand(0).getValueType()); 5771 if (!IsFreeExtend) 5772 return SDValue(); 5773 } 5774 5775 auto RemoveDeadNode = [&](SDValue N) { 5776 if (N && N.getNode()->use_empty()) 5777 DAG.RemoveDeadNode(N.getNode()); 5778 }; 5779 5780 SDLoc DL(Op); 5781 5782 switch (Opcode) { 5783 case ISD::ConstantFP: { 5784 // Don't invert constant FP values after legalization unless the target says 5785 // the negated constant is legal. 5786 bool IsOpLegal = 5787 isOperationLegal(ISD::ConstantFP, VT) || 5788 isFPImmLegal(neg(cast<ConstantFPSDNode>(Op)->getValueAPF()), VT, 5789 OptForSize); 5790 5791 if (LegalOps && !IsOpLegal) 5792 break; 5793 5794 APFloat V = cast<ConstantFPSDNode>(Op)->getValueAPF(); 5795 V.changeSign(); 5796 SDValue CFP = DAG.getConstantFP(V, DL, VT); 5797 5798 // If we already have the use of the negated floating constant, it is free 5799 // to negate it even it has multiple uses. 5800 if (!Op.hasOneUse() && CFP.use_empty()) 5801 break; 5802 Cost = NegatibleCost::Neutral; 5803 return CFP; 5804 } 5805 case ISD::BUILD_VECTOR: { 5806 // Only permit BUILD_VECTOR of constants. 5807 if (llvm::any_of(Op->op_values(), [&](SDValue N) { 5808 return !N.isUndef() && !isa<ConstantFPSDNode>(N); 5809 })) 5810 break; 5811 5812 bool IsOpLegal = 5813 (isOperationLegal(ISD::ConstantFP, VT) && 5814 isOperationLegal(ISD::BUILD_VECTOR, VT)) || 5815 llvm::all_of(Op->op_values(), [&](SDValue N) { 5816 return N.isUndef() || 5817 isFPImmLegal(neg(cast<ConstantFPSDNode>(N)->getValueAPF()), VT, 5818 OptForSize); 5819 }); 5820 5821 if (LegalOps && !IsOpLegal) 5822 break; 5823 5824 SmallVector<SDValue, 4> Ops; 5825 for (SDValue C : Op->op_values()) { 5826 if (C.isUndef()) { 5827 Ops.push_back(C); 5828 continue; 5829 } 5830 APFloat V = cast<ConstantFPSDNode>(C)->getValueAPF(); 5831 V.changeSign(); 5832 Ops.push_back(DAG.getConstantFP(V, DL, C.getValueType())); 5833 } 5834 Cost = NegatibleCost::Neutral; 5835 return DAG.getBuildVector(VT, DL, Ops); 5836 } 5837 case ISD::FADD: { 5838 if (!Options.NoSignedZerosFPMath && !Flags.hasNoSignedZeros()) 5839 break; 5840 5841 // After operation legalization, it might not be legal to create new FSUBs. 5842 if (LegalOps && !isOperationLegalOrCustom(ISD::FSUB, VT)) 5843 break; 5844 SDValue X = Op.getOperand(0), Y = Op.getOperand(1); 5845 5846 // fold (fneg (fadd X, Y)) -> (fsub (fneg X), Y) 5847 NegatibleCost CostX = NegatibleCost::Expensive; 5848 SDValue NegX = 5849 getNegatedExpression(X, DAG, LegalOps, OptForSize, CostX, Depth); 5850 // fold (fneg (fadd X, Y)) -> (fsub (fneg Y), X) 5851 NegatibleCost CostY = NegatibleCost::Expensive; 5852 SDValue NegY = 5853 getNegatedExpression(Y, DAG, LegalOps, OptForSize, CostY, Depth); 5854 5855 // Negate the X if its cost is less or equal than Y. 5856 if (NegX && (CostX <= CostY)) { 5857 Cost = CostX; 5858 SDValue N = DAG.getNode(ISD::FSUB, DL, VT, NegX, Y, Flags); 5859 if (NegY != N) 5860 RemoveDeadNode(NegY); 5861 return N; 5862 } 5863 5864 // Negate the Y if it is not expensive. 5865 if (NegY) { 5866 Cost = CostY; 5867 SDValue N = DAG.getNode(ISD::FSUB, DL, VT, NegY, X, Flags); 5868 if (NegX != N) 5869 RemoveDeadNode(NegX); 5870 return N; 5871 } 5872 break; 5873 } 5874 case ISD::FSUB: { 5875 // We can't turn -(A-B) into B-A when we honor signed zeros. 5876 if (!Options.NoSignedZerosFPMath && !Flags.hasNoSignedZeros()) 5877 break; 5878 5879 SDValue X = Op.getOperand(0), Y = Op.getOperand(1); 5880 // fold (fneg (fsub 0, Y)) -> Y 5881 if (ConstantFPSDNode *C = isConstOrConstSplatFP(X, /*AllowUndefs*/ true)) 5882 if (C->isZero()) { 5883 Cost = NegatibleCost::Cheaper; 5884 return Y; 5885 } 5886 5887 // fold (fneg (fsub X, Y)) -> (fsub Y, X) 5888 Cost = NegatibleCost::Neutral; 5889 return DAG.getNode(ISD::FSUB, DL, VT, Y, X, Flags); 5890 } 5891 case ISD::FMUL: 5892 case ISD::FDIV: { 5893 SDValue X = Op.getOperand(0), Y = Op.getOperand(1); 5894 5895 // fold (fneg (fmul X, Y)) -> (fmul (fneg X), Y) 5896 NegatibleCost CostX = NegatibleCost::Expensive; 5897 SDValue NegX = 5898 getNegatedExpression(X, DAG, LegalOps, OptForSize, CostX, Depth); 5899 // fold (fneg (fmul X, Y)) -> (fmul X, (fneg Y)) 5900 NegatibleCost CostY = NegatibleCost::Expensive; 5901 SDValue NegY = 5902 getNegatedExpression(Y, DAG, LegalOps, OptForSize, CostY, Depth); 5903 5904 // Negate the X if its cost is less or equal than Y. 5905 if (NegX && (CostX <= CostY)) { 5906 Cost = CostX; 5907 SDValue N = DAG.getNode(Opcode, DL, VT, NegX, Y, Flags); 5908 if (NegY != N) 5909 RemoveDeadNode(NegY); 5910 return N; 5911 } 5912 5913 // Ignore X * 2.0 because that is expected to be canonicalized to X + X. 5914 if (auto *C = isConstOrConstSplatFP(Op.getOperand(1))) 5915 if (C->isExactlyValue(2.0) && Op.getOpcode() == ISD::FMUL) 5916 break; 5917 5918 // Negate the Y if it is not expensive. 5919 if (NegY) { 5920 Cost = CostY; 5921 SDValue N = DAG.getNode(Opcode, DL, VT, X, NegY, Flags); 5922 if (NegX != N) 5923 RemoveDeadNode(NegX); 5924 return N; 5925 } 5926 break; 5927 } 5928 case ISD::FMA: 5929 case ISD::FMAD: { 5930 if (!Options.NoSignedZerosFPMath && !Flags.hasNoSignedZeros()) 5931 break; 5932 5933 SDValue X = Op.getOperand(0), Y = Op.getOperand(1), Z = Op.getOperand(2); 5934 NegatibleCost CostZ = NegatibleCost::Expensive; 5935 SDValue NegZ = 5936 getNegatedExpression(Z, DAG, LegalOps, OptForSize, CostZ, Depth); 5937 // Give up if fail to negate the Z. 5938 if (!NegZ) 5939 break; 5940 5941 // fold (fneg (fma X, Y, Z)) -> (fma (fneg X), Y, (fneg Z)) 5942 NegatibleCost CostX = NegatibleCost::Expensive; 5943 SDValue NegX = 5944 getNegatedExpression(X, DAG, LegalOps, OptForSize, CostX, Depth); 5945 // fold (fneg (fma X, Y, Z)) -> (fma X, (fneg Y), (fneg Z)) 5946 NegatibleCost CostY = NegatibleCost::Expensive; 5947 SDValue NegY = 5948 getNegatedExpression(Y, DAG, LegalOps, OptForSize, CostY, Depth); 5949 5950 // Negate the X if its cost is less or equal than Y. 5951 if (NegX && (CostX <= CostY)) { 5952 Cost = std::min(CostX, CostZ); 5953 SDValue N = DAG.getNode(Opcode, DL, VT, NegX, Y, NegZ, Flags); 5954 if (NegY != N) 5955 RemoveDeadNode(NegY); 5956 return N; 5957 } 5958 5959 // Negate the Y if it is not expensive. 5960 if (NegY) { 5961 Cost = std::min(CostY, CostZ); 5962 SDValue N = DAG.getNode(Opcode, DL, VT, X, NegY, NegZ, Flags); 5963 if (NegX != N) 5964 RemoveDeadNode(NegX); 5965 return N; 5966 } 5967 break; 5968 } 5969 5970 case ISD::FP_EXTEND: 5971 case ISD::FSIN: 5972 if (SDValue NegV = getNegatedExpression(Op.getOperand(0), DAG, LegalOps, 5973 OptForSize, Cost, Depth)) 5974 return DAG.getNode(Opcode, DL, VT, NegV); 5975 break; 5976 case ISD::FP_ROUND: 5977 if (SDValue NegV = getNegatedExpression(Op.getOperand(0), DAG, LegalOps, 5978 OptForSize, Cost, Depth)) 5979 return DAG.getNode(ISD::FP_ROUND, DL, VT, NegV, Op.getOperand(1)); 5980 break; 5981 } 5982 5983 return SDValue(); 5984 } 5985 5986 //===----------------------------------------------------------------------===// 5987 // Legalization Utilities 5988 //===----------------------------------------------------------------------===// 5989 5990 bool TargetLowering::expandMUL_LOHI(unsigned Opcode, EVT VT, const SDLoc &dl, 5991 SDValue LHS, SDValue RHS, 5992 SmallVectorImpl<SDValue> &Result, 5993 EVT HiLoVT, SelectionDAG &DAG, 5994 MulExpansionKind Kind, SDValue LL, 5995 SDValue LH, SDValue RL, SDValue RH) const { 5996 assert(Opcode == ISD::MUL || Opcode == ISD::UMUL_LOHI || 5997 Opcode == ISD::SMUL_LOHI); 5998 5999 bool HasMULHS = (Kind == MulExpansionKind::Always) || 6000 isOperationLegalOrCustom(ISD::MULHS, HiLoVT); 6001 bool HasMULHU = (Kind == MulExpansionKind::Always) || 6002 isOperationLegalOrCustom(ISD::MULHU, HiLoVT); 6003 bool HasSMUL_LOHI = (Kind == MulExpansionKind::Always) || 6004 isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT); 6005 bool HasUMUL_LOHI = (Kind == MulExpansionKind::Always) || 6006 isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT); 6007 6008 if (!HasMULHU && !HasMULHS && !HasUMUL_LOHI && !HasSMUL_LOHI) 6009 return false; 6010 6011 unsigned OuterBitSize = VT.getScalarSizeInBits(); 6012 unsigned InnerBitSize = HiLoVT.getScalarSizeInBits(); 6013 unsigned LHSSB = DAG.ComputeNumSignBits(LHS); 6014 unsigned RHSSB = DAG.ComputeNumSignBits(RHS); 6015 6016 // LL, LH, RL, and RH must be either all NULL or all set to a value. 6017 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) || 6018 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode())); 6019 6020 SDVTList VTs = DAG.getVTList(HiLoVT, HiLoVT); 6021 auto MakeMUL_LOHI = [&](SDValue L, SDValue R, SDValue &Lo, SDValue &Hi, 6022 bool Signed) -> bool { 6023 if ((Signed && HasSMUL_LOHI) || (!Signed && HasUMUL_LOHI)) { 6024 Lo = DAG.getNode(Signed ? ISD::SMUL_LOHI : ISD::UMUL_LOHI, dl, VTs, L, R); 6025 Hi = SDValue(Lo.getNode(), 1); 6026 return true; 6027 } 6028 if ((Signed && HasMULHS) || (!Signed && HasMULHU)) { 6029 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, L, R); 6030 Hi = DAG.getNode(Signed ? ISD::MULHS : ISD::MULHU, dl, HiLoVT, L, R); 6031 return true; 6032 } 6033 return false; 6034 }; 6035 6036 SDValue Lo, Hi; 6037 6038 if (!LL.getNode() && !RL.getNode() && 6039 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) { 6040 LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LHS); 6041 RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RHS); 6042 } 6043 6044 if (!LL.getNode()) 6045 return false; 6046 6047 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize); 6048 if (DAG.MaskedValueIsZero(LHS, HighMask) && 6049 DAG.MaskedValueIsZero(RHS, HighMask)) { 6050 // The inputs are both zero-extended. 6051 if (MakeMUL_LOHI(LL, RL, Lo, Hi, false)) { 6052 Result.push_back(Lo); 6053 Result.push_back(Hi); 6054 if (Opcode != ISD::MUL) { 6055 SDValue Zero = DAG.getConstant(0, dl, HiLoVT); 6056 Result.push_back(Zero); 6057 Result.push_back(Zero); 6058 } 6059 return true; 6060 } 6061 } 6062 6063 if (!VT.isVector() && Opcode == ISD::MUL && LHSSB > InnerBitSize && 6064 RHSSB > InnerBitSize) { 6065 // The input values are both sign-extended. 6066 // TODO non-MUL case? 6067 if (MakeMUL_LOHI(LL, RL, Lo, Hi, true)) { 6068 Result.push_back(Lo); 6069 Result.push_back(Hi); 6070 return true; 6071 } 6072 } 6073 6074 unsigned ShiftAmount = OuterBitSize - InnerBitSize; 6075 EVT ShiftAmountTy = getShiftAmountTy(VT, DAG.getDataLayout()); 6076 if (APInt::getMaxValue(ShiftAmountTy.getSizeInBits()).ult(ShiftAmount)) { 6077 // FIXME getShiftAmountTy does not always return a sensible result when VT 6078 // is an illegal type, and so the type may be too small to fit the shift 6079 // amount. Override it with i32. The shift will have to be legalized. 6080 ShiftAmountTy = MVT::i32; 6081 } 6082 SDValue Shift = DAG.getConstant(ShiftAmount, dl, ShiftAmountTy); 6083 6084 if (!LH.getNode() && !RH.getNode() && 6085 isOperationLegalOrCustom(ISD::SRL, VT) && 6086 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) { 6087 LH = DAG.getNode(ISD::SRL, dl, VT, LHS, Shift); 6088 LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH); 6089 RH = DAG.getNode(ISD::SRL, dl, VT, RHS, Shift); 6090 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH); 6091 } 6092 6093 if (!LH.getNode()) 6094 return false; 6095 6096 if (!MakeMUL_LOHI(LL, RL, Lo, Hi, false)) 6097 return false; 6098 6099 Result.push_back(Lo); 6100 6101 if (Opcode == ISD::MUL) { 6102 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH); 6103 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL); 6104 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH); 6105 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH); 6106 Result.push_back(Hi); 6107 return true; 6108 } 6109 6110 // Compute the full width result. 6111 auto Merge = [&](SDValue Lo, SDValue Hi) -> SDValue { 6112 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Lo); 6113 Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Hi); 6114 Hi = DAG.getNode(ISD::SHL, dl, VT, Hi, Shift); 6115 return DAG.getNode(ISD::OR, dl, VT, Lo, Hi); 6116 }; 6117 6118 SDValue Next = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Hi); 6119 if (!MakeMUL_LOHI(LL, RH, Lo, Hi, false)) 6120 return false; 6121 6122 // This is effectively the add part of a multiply-add of half-sized operands, 6123 // so it cannot overflow. 6124 Next = DAG.getNode(ISD::ADD, dl, VT, Next, Merge(Lo, Hi)); 6125 6126 if (!MakeMUL_LOHI(LH, RL, Lo, Hi, false)) 6127 return false; 6128 6129 SDValue Zero = DAG.getConstant(0, dl, HiLoVT); 6130 EVT BoolType = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT); 6131 6132 bool UseGlue = (isOperationLegalOrCustom(ISD::ADDC, VT) && 6133 isOperationLegalOrCustom(ISD::ADDE, VT)); 6134 if (UseGlue) 6135 Next = DAG.getNode(ISD::ADDC, dl, DAG.getVTList(VT, MVT::Glue), Next, 6136 Merge(Lo, Hi)); 6137 else 6138 Next = DAG.getNode(ISD::ADDCARRY, dl, DAG.getVTList(VT, BoolType), Next, 6139 Merge(Lo, Hi), DAG.getConstant(0, dl, BoolType)); 6140 6141 SDValue Carry = Next.getValue(1); 6142 Result.push_back(DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, Next)); 6143 Next = DAG.getNode(ISD::SRL, dl, VT, Next, Shift); 6144 6145 if (!MakeMUL_LOHI(LH, RH, Lo, Hi, Opcode == ISD::SMUL_LOHI)) 6146 return false; 6147 6148 if (UseGlue) 6149 Hi = DAG.getNode(ISD::ADDE, dl, DAG.getVTList(HiLoVT, MVT::Glue), Hi, Zero, 6150 Carry); 6151 else 6152 Hi = DAG.getNode(ISD::ADDCARRY, dl, DAG.getVTList(HiLoVT, BoolType), Hi, 6153 Zero, Carry); 6154 6155 Next = DAG.getNode(ISD::ADD, dl, VT, Next, Merge(Lo, Hi)); 6156 6157 if (Opcode == ISD::SMUL_LOHI) { 6158 SDValue NextSub = DAG.getNode(ISD::SUB, dl, VT, Next, 6159 DAG.getNode(ISD::ZERO_EXTEND, dl, VT, RL)); 6160 Next = DAG.getSelectCC(dl, LH, Zero, NextSub, Next, ISD::SETLT); 6161 6162 NextSub = DAG.getNode(ISD::SUB, dl, VT, Next, 6163 DAG.getNode(ISD::ZERO_EXTEND, dl, VT, LL)); 6164 Next = DAG.getSelectCC(dl, RH, Zero, NextSub, Next, ISD::SETLT); 6165 } 6166 6167 Result.push_back(DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, Next)); 6168 Next = DAG.getNode(ISD::SRL, dl, VT, Next, Shift); 6169 Result.push_back(DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, Next)); 6170 return true; 6171 } 6172 6173 bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT, 6174 SelectionDAG &DAG, MulExpansionKind Kind, 6175 SDValue LL, SDValue LH, SDValue RL, 6176 SDValue RH) const { 6177 SmallVector<SDValue, 2> Result; 6178 bool Ok = expandMUL_LOHI(N->getOpcode(), N->getValueType(0), SDLoc(N), 6179 N->getOperand(0), N->getOperand(1), Result, HiLoVT, 6180 DAG, Kind, LL, LH, RL, RH); 6181 if (Ok) { 6182 assert(Result.size() == 2); 6183 Lo = Result[0]; 6184 Hi = Result[1]; 6185 } 6186 return Ok; 6187 } 6188 6189 // Check that (every element of) Z is undef or not an exact multiple of BW. 6190 static bool isNonZeroModBitWidthOrUndef(SDValue Z, unsigned BW) { 6191 return ISD::matchUnaryPredicate( 6192 Z, 6193 [=](ConstantSDNode *C) { return !C || C->getAPIntValue().urem(BW) != 0; }, 6194 true); 6195 } 6196 6197 bool TargetLowering::expandFunnelShift(SDNode *Node, SDValue &Result, 6198 SelectionDAG &DAG) const { 6199 EVT VT = Node->getValueType(0); 6200 6201 if (VT.isVector() && (!isOperationLegalOrCustom(ISD::SHL, VT) || 6202 !isOperationLegalOrCustom(ISD::SRL, VT) || 6203 !isOperationLegalOrCustom(ISD::SUB, VT) || 6204 !isOperationLegalOrCustomOrPromote(ISD::OR, VT))) 6205 return false; 6206 6207 SDValue X = Node->getOperand(0); 6208 SDValue Y = Node->getOperand(1); 6209 SDValue Z = Node->getOperand(2); 6210 6211 unsigned BW = VT.getScalarSizeInBits(); 6212 bool IsFSHL = Node->getOpcode() == ISD::FSHL; 6213 SDLoc DL(SDValue(Node, 0)); 6214 6215 EVT ShVT = Z.getValueType(); 6216 6217 // If a funnel shift in the other direction is more supported, use it. 6218 unsigned RevOpcode = IsFSHL ? ISD::FSHR : ISD::FSHL; 6219 if (!isOperationLegalOrCustom(Node->getOpcode(), VT) && 6220 isOperationLegalOrCustom(RevOpcode, VT) && isPowerOf2_32(BW)) { 6221 if (isNonZeroModBitWidthOrUndef(Z, BW)) { 6222 // fshl X, Y, Z -> fshr X, Y, -Z 6223 // fshr X, Y, Z -> fshl X, Y, -Z 6224 SDValue Zero = DAG.getConstant(0, DL, ShVT); 6225 Z = DAG.getNode(ISD::SUB, DL, VT, Zero, Z); 6226 } else { 6227 // fshl X, Y, Z -> fshr (srl X, 1), (fshr X, Y, 1), ~Z 6228 // fshr X, Y, Z -> fshl (fshl X, Y, 1), (shl Y, 1), ~Z 6229 SDValue One = DAG.getConstant(1, DL, ShVT); 6230 if (IsFSHL) { 6231 Y = DAG.getNode(RevOpcode, DL, VT, X, Y, One); 6232 X = DAG.getNode(ISD::SRL, DL, VT, X, One); 6233 } else { 6234 X = DAG.getNode(RevOpcode, DL, VT, X, Y, One); 6235 Y = DAG.getNode(ISD::SHL, DL, VT, Y, One); 6236 } 6237 Z = DAG.getNOT(DL, Z, ShVT); 6238 } 6239 Result = DAG.getNode(RevOpcode, DL, VT, X, Y, Z); 6240 return true; 6241 } 6242 6243 SDValue ShX, ShY; 6244 SDValue ShAmt, InvShAmt; 6245 if (isNonZeroModBitWidthOrUndef(Z, BW)) { 6246 // fshl: X << C | Y >> (BW - C) 6247 // fshr: X << (BW - C) | Y >> C 6248 // where C = Z % BW is not zero 6249 SDValue BitWidthC = DAG.getConstant(BW, DL, ShVT); 6250 ShAmt = DAG.getNode(ISD::UREM, DL, ShVT, Z, BitWidthC); 6251 InvShAmt = DAG.getNode(ISD::SUB, DL, ShVT, BitWidthC, ShAmt); 6252 ShX = DAG.getNode(ISD::SHL, DL, VT, X, IsFSHL ? ShAmt : InvShAmt); 6253 ShY = DAG.getNode(ISD::SRL, DL, VT, Y, IsFSHL ? InvShAmt : ShAmt); 6254 } else { 6255 // fshl: X << (Z % BW) | Y >> 1 >> (BW - 1 - (Z % BW)) 6256 // fshr: X << 1 << (BW - 1 - (Z % BW)) | Y >> (Z % BW) 6257 SDValue Mask = DAG.getConstant(BW - 1, DL, ShVT); 6258 if (isPowerOf2_32(BW)) { 6259 // Z % BW -> Z & (BW - 1) 6260 ShAmt = DAG.getNode(ISD::AND, DL, ShVT, Z, Mask); 6261 // (BW - 1) - (Z % BW) -> ~Z & (BW - 1) 6262 InvShAmt = DAG.getNode(ISD::AND, DL, ShVT, DAG.getNOT(DL, Z, ShVT), Mask); 6263 } else { 6264 SDValue BitWidthC = DAG.getConstant(BW, DL, ShVT); 6265 ShAmt = DAG.getNode(ISD::UREM, DL, ShVT, Z, BitWidthC); 6266 InvShAmt = DAG.getNode(ISD::SUB, DL, ShVT, Mask, ShAmt); 6267 } 6268 6269 SDValue One = DAG.getConstant(1, DL, ShVT); 6270 if (IsFSHL) { 6271 ShX = DAG.getNode(ISD::SHL, DL, VT, X, ShAmt); 6272 SDValue ShY1 = DAG.getNode(ISD::SRL, DL, VT, Y, One); 6273 ShY = DAG.getNode(ISD::SRL, DL, VT, ShY1, InvShAmt); 6274 } else { 6275 SDValue ShX1 = DAG.getNode(ISD::SHL, DL, VT, X, One); 6276 ShX = DAG.getNode(ISD::SHL, DL, VT, ShX1, InvShAmt); 6277 ShY = DAG.getNode(ISD::SRL, DL, VT, Y, ShAmt); 6278 } 6279 } 6280 Result = DAG.getNode(ISD::OR, DL, VT, ShX, ShY); 6281 return true; 6282 } 6283 6284 // TODO: Merge with expandFunnelShift. 6285 bool TargetLowering::expandROT(SDNode *Node, SDValue &Result, 6286 SelectionDAG &DAG) const { 6287 EVT VT = Node->getValueType(0); 6288 unsigned EltSizeInBits = VT.getScalarSizeInBits(); 6289 bool IsLeft = Node->getOpcode() == ISD::ROTL; 6290 SDValue Op0 = Node->getOperand(0); 6291 SDValue Op1 = Node->getOperand(1); 6292 SDLoc DL(SDValue(Node, 0)); 6293 6294 EVT ShVT = Op1.getValueType(); 6295 SDValue Zero = DAG.getConstant(0, DL, ShVT); 6296 6297 // If a rotate in the other direction is supported, use it. 6298 unsigned RevRot = IsLeft ? ISD::ROTR : ISD::ROTL; 6299 if (isOperationLegalOrCustom(RevRot, VT) && isPowerOf2_32(EltSizeInBits)) { 6300 SDValue Sub = DAG.getNode(ISD::SUB, DL, ShVT, Zero, Op1); 6301 Result = DAG.getNode(RevRot, DL, VT, Op0, Sub); 6302 return true; 6303 } 6304 6305 if (VT.isVector() && (!isOperationLegalOrCustom(ISD::SHL, VT) || 6306 !isOperationLegalOrCustom(ISD::SRL, VT) || 6307 !isOperationLegalOrCustom(ISD::SUB, VT) || 6308 !isOperationLegalOrCustomOrPromote(ISD::OR, VT) || 6309 !isOperationLegalOrCustomOrPromote(ISD::AND, VT))) 6310 return false; 6311 6312 unsigned ShOpc = IsLeft ? ISD::SHL : ISD::SRL; 6313 unsigned HsOpc = IsLeft ? ISD::SRL : ISD::SHL; 6314 SDValue BitWidthMinusOneC = DAG.getConstant(EltSizeInBits - 1, DL, ShVT); 6315 SDValue ShVal; 6316 SDValue HsVal; 6317 if (isPowerOf2_32(EltSizeInBits)) { 6318 // (rotl x, c) -> x << (c & (w - 1)) | x >> (-c & (w - 1)) 6319 // (rotr x, c) -> x >> (c & (w - 1)) | x << (-c & (w - 1)) 6320 SDValue NegOp1 = DAG.getNode(ISD::SUB, DL, ShVT, Zero, Op1); 6321 SDValue ShAmt = DAG.getNode(ISD::AND, DL, ShVT, Op1, BitWidthMinusOneC); 6322 ShVal = DAG.getNode(ShOpc, DL, VT, Op0, ShAmt); 6323 SDValue HsAmt = DAG.getNode(ISD::AND, DL, ShVT, NegOp1, BitWidthMinusOneC); 6324 HsVal = DAG.getNode(HsOpc, DL, VT, Op0, HsAmt); 6325 } else { 6326 // (rotl x, c) -> x << (c % w) | x >> 1 >> (w - 1 - (c % w)) 6327 // (rotr x, c) -> x >> (c % w) | x << 1 << (w - 1 - (c % w)) 6328 SDValue BitWidthC = DAG.getConstant(EltSizeInBits, DL, ShVT); 6329 SDValue ShAmt = DAG.getNode(ISD::UREM, DL, ShVT, Op1, BitWidthC); 6330 ShVal = DAG.getNode(ShOpc, DL, VT, Op0, ShAmt); 6331 SDValue HsAmt = DAG.getNode(ISD::SUB, DL, ShVT, BitWidthMinusOneC, ShAmt); 6332 SDValue One = DAG.getConstant(1, DL, ShVT); 6333 HsVal = 6334 DAG.getNode(HsOpc, DL, VT, DAG.getNode(HsOpc, DL, VT, Op0, One), HsAmt); 6335 } 6336 Result = DAG.getNode(ISD::OR, DL, VT, ShVal, HsVal); 6337 return true; 6338 } 6339 6340 bool TargetLowering::expandFP_TO_SINT(SDNode *Node, SDValue &Result, 6341 SelectionDAG &DAG) const { 6342 unsigned OpNo = Node->isStrictFPOpcode() ? 1 : 0; 6343 SDValue Src = Node->getOperand(OpNo); 6344 EVT SrcVT = Src.getValueType(); 6345 EVT DstVT = Node->getValueType(0); 6346 SDLoc dl(SDValue(Node, 0)); 6347 6348 // FIXME: Only f32 to i64 conversions are supported. 6349 if (SrcVT != MVT::f32 || DstVT != MVT::i64) 6350 return false; 6351 6352 if (Node->isStrictFPOpcode()) 6353 // When a NaN is converted to an integer a trap is allowed. We can't 6354 // use this expansion here because it would eliminate that trap. Other 6355 // traps are also allowed and cannot be eliminated. See 6356 // IEEE 754-2008 sec 5.8. 6357 return false; 6358 6359 // Expand f32 -> i64 conversion 6360 // This algorithm comes from compiler-rt's implementation of fixsfdi: 6361 // https://github.com/llvm/llvm-project/blob/master/compiler-rt/lib/builtins/fixsfdi.c 6362 unsigned SrcEltBits = SrcVT.getScalarSizeInBits(); 6363 EVT IntVT = SrcVT.changeTypeToInteger(); 6364 EVT IntShVT = getShiftAmountTy(IntVT, DAG.getDataLayout()); 6365 6366 SDValue ExponentMask = DAG.getConstant(0x7F800000, dl, IntVT); 6367 SDValue ExponentLoBit = DAG.getConstant(23, dl, IntVT); 6368 SDValue Bias = DAG.getConstant(127, dl, IntVT); 6369 SDValue SignMask = DAG.getConstant(APInt::getSignMask(SrcEltBits), dl, IntVT); 6370 SDValue SignLowBit = DAG.getConstant(SrcEltBits - 1, dl, IntVT); 6371 SDValue MantissaMask = DAG.getConstant(0x007FFFFF, dl, IntVT); 6372 6373 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, IntVT, Src); 6374 6375 SDValue ExponentBits = DAG.getNode( 6376 ISD::SRL, dl, IntVT, DAG.getNode(ISD::AND, dl, IntVT, Bits, ExponentMask), 6377 DAG.getZExtOrTrunc(ExponentLoBit, dl, IntShVT)); 6378 SDValue Exponent = DAG.getNode(ISD::SUB, dl, IntVT, ExponentBits, Bias); 6379 6380 SDValue Sign = DAG.getNode(ISD::SRA, dl, IntVT, 6381 DAG.getNode(ISD::AND, dl, IntVT, Bits, SignMask), 6382 DAG.getZExtOrTrunc(SignLowBit, dl, IntShVT)); 6383 Sign = DAG.getSExtOrTrunc(Sign, dl, DstVT); 6384 6385 SDValue R = DAG.getNode(ISD::OR, dl, IntVT, 6386 DAG.getNode(ISD::AND, dl, IntVT, Bits, MantissaMask), 6387 DAG.getConstant(0x00800000, dl, IntVT)); 6388 6389 R = DAG.getZExtOrTrunc(R, dl, DstVT); 6390 6391 R = DAG.getSelectCC( 6392 dl, Exponent, ExponentLoBit, 6393 DAG.getNode(ISD::SHL, dl, DstVT, R, 6394 DAG.getZExtOrTrunc( 6395 DAG.getNode(ISD::SUB, dl, IntVT, Exponent, ExponentLoBit), 6396 dl, IntShVT)), 6397 DAG.getNode(ISD::SRL, dl, DstVT, R, 6398 DAG.getZExtOrTrunc( 6399 DAG.getNode(ISD::SUB, dl, IntVT, ExponentLoBit, Exponent), 6400 dl, IntShVT)), 6401 ISD::SETGT); 6402 6403 SDValue Ret = DAG.getNode(ISD::SUB, dl, DstVT, 6404 DAG.getNode(ISD::XOR, dl, DstVT, R, Sign), Sign); 6405 6406 Result = DAG.getSelectCC(dl, Exponent, DAG.getConstant(0, dl, IntVT), 6407 DAG.getConstant(0, dl, DstVT), Ret, ISD::SETLT); 6408 return true; 6409 } 6410 6411 bool TargetLowering::expandFP_TO_UINT(SDNode *Node, SDValue &Result, 6412 SDValue &Chain, 6413 SelectionDAG &DAG) const { 6414 SDLoc dl(SDValue(Node, 0)); 6415 unsigned OpNo = Node->isStrictFPOpcode() ? 1 : 0; 6416 SDValue Src = Node->getOperand(OpNo); 6417 6418 EVT SrcVT = Src.getValueType(); 6419 EVT DstVT = Node->getValueType(0); 6420 EVT SetCCVT = 6421 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), SrcVT); 6422 EVT DstSetCCVT = 6423 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), DstVT); 6424 6425 // Only expand vector types if we have the appropriate vector bit operations. 6426 unsigned SIntOpcode = Node->isStrictFPOpcode() ? ISD::STRICT_FP_TO_SINT : 6427 ISD::FP_TO_SINT; 6428 if (DstVT.isVector() && (!isOperationLegalOrCustom(SIntOpcode, DstVT) || 6429 !isOperationLegalOrCustomOrPromote(ISD::XOR, SrcVT))) 6430 return false; 6431 6432 // If the maximum float value is smaller then the signed integer range, 6433 // the destination signmask can't be represented by the float, so we can 6434 // just use FP_TO_SINT directly. 6435 const fltSemantics &APFSem = DAG.EVTToAPFloatSemantics(SrcVT); 6436 APFloat APF(APFSem, APInt::getNullValue(SrcVT.getScalarSizeInBits())); 6437 APInt SignMask = APInt::getSignMask(DstVT.getScalarSizeInBits()); 6438 if (APFloat::opOverflow & 6439 APF.convertFromAPInt(SignMask, false, APFloat::rmNearestTiesToEven)) { 6440 if (Node->isStrictFPOpcode()) { 6441 Result = DAG.getNode(ISD::STRICT_FP_TO_SINT, dl, { DstVT, MVT::Other }, 6442 { Node->getOperand(0), Src }); 6443 Chain = Result.getValue(1); 6444 } else 6445 Result = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, Src); 6446 return true; 6447 } 6448 6449 SDValue Cst = DAG.getConstantFP(APF, dl, SrcVT); 6450 SDValue Sel; 6451 6452 if (Node->isStrictFPOpcode()) { 6453 Sel = DAG.getSetCC(dl, SetCCVT, Src, Cst, ISD::SETLT, 6454 Node->getOperand(0), /*IsSignaling*/ true); 6455 Chain = Sel.getValue(1); 6456 } else { 6457 Sel = DAG.getSetCC(dl, SetCCVT, Src, Cst, ISD::SETLT); 6458 } 6459 6460 bool Strict = Node->isStrictFPOpcode() || 6461 shouldUseStrictFP_TO_INT(SrcVT, DstVT, /*IsSigned*/ false); 6462 6463 if (Strict) { 6464 // Expand based on maximum range of FP_TO_SINT, if the value exceeds the 6465 // signmask then offset (the result of which should be fully representable). 6466 // Sel = Src < 0x8000000000000000 6467 // FltOfs = select Sel, 0, 0x8000000000000000 6468 // IntOfs = select Sel, 0, 0x8000000000000000 6469 // Result = fp_to_sint(Src - FltOfs) ^ IntOfs 6470 6471 // TODO: Should any fast-math-flags be set for the FSUB? 6472 SDValue FltOfs = DAG.getSelect(dl, SrcVT, Sel, 6473 DAG.getConstantFP(0.0, dl, SrcVT), Cst); 6474 Sel = DAG.getBoolExtOrTrunc(Sel, dl, DstSetCCVT, DstVT); 6475 SDValue IntOfs = DAG.getSelect(dl, DstVT, Sel, 6476 DAG.getConstant(0, dl, DstVT), 6477 DAG.getConstant(SignMask, dl, DstVT)); 6478 SDValue SInt; 6479 if (Node->isStrictFPOpcode()) { 6480 SDValue Val = DAG.getNode(ISD::STRICT_FSUB, dl, { SrcVT, MVT::Other }, 6481 { Chain, Src, FltOfs }); 6482 SInt = DAG.getNode(ISD::STRICT_FP_TO_SINT, dl, { DstVT, MVT::Other }, 6483 { Val.getValue(1), Val }); 6484 Chain = SInt.getValue(1); 6485 } else { 6486 SDValue Val = DAG.getNode(ISD::FSUB, dl, SrcVT, Src, FltOfs); 6487 SInt = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, Val); 6488 } 6489 Result = DAG.getNode(ISD::XOR, dl, DstVT, SInt, IntOfs); 6490 } else { 6491 // Expand based on maximum range of FP_TO_SINT: 6492 // True = fp_to_sint(Src) 6493 // False = 0x8000000000000000 + fp_to_sint(Src - 0x8000000000000000) 6494 // Result = select (Src < 0x8000000000000000), True, False 6495 6496 SDValue True = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, Src); 6497 // TODO: Should any fast-math-flags be set for the FSUB? 6498 SDValue False = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, 6499 DAG.getNode(ISD::FSUB, dl, SrcVT, Src, Cst)); 6500 False = DAG.getNode(ISD::XOR, dl, DstVT, False, 6501 DAG.getConstant(SignMask, dl, DstVT)); 6502 Sel = DAG.getBoolExtOrTrunc(Sel, dl, DstSetCCVT, DstVT); 6503 Result = DAG.getSelect(dl, DstVT, Sel, True, False); 6504 } 6505 return true; 6506 } 6507 6508 bool TargetLowering::expandUINT_TO_FP(SDNode *Node, SDValue &Result, 6509 SDValue &Chain, 6510 SelectionDAG &DAG) const { 6511 unsigned OpNo = Node->isStrictFPOpcode() ? 1 : 0; 6512 SDValue Src = Node->getOperand(OpNo); 6513 EVT SrcVT = Src.getValueType(); 6514 EVT DstVT = Node->getValueType(0); 6515 6516 if (SrcVT.getScalarType() != MVT::i64 || DstVT.getScalarType() != MVT::f64) 6517 return false; 6518 6519 // Only expand vector types if we have the appropriate vector bit operations. 6520 if (SrcVT.isVector() && (!isOperationLegalOrCustom(ISD::SRL, SrcVT) || 6521 !isOperationLegalOrCustom(ISD::FADD, DstVT) || 6522 !isOperationLegalOrCustom(ISD::FSUB, DstVT) || 6523 !isOperationLegalOrCustomOrPromote(ISD::OR, SrcVT) || 6524 !isOperationLegalOrCustomOrPromote(ISD::AND, SrcVT))) 6525 return false; 6526 6527 SDLoc dl(SDValue(Node, 0)); 6528 EVT ShiftVT = getShiftAmountTy(SrcVT, DAG.getDataLayout()); 6529 6530 // Implementation of unsigned i64 to f64 following the algorithm in 6531 // __floatundidf in compiler_rt. This implementation has the advantage 6532 // of performing rounding correctly, both in the default rounding mode 6533 // and in all alternate rounding modes. 6534 SDValue TwoP52 = DAG.getConstant(UINT64_C(0x4330000000000000), dl, SrcVT); 6535 SDValue TwoP84PlusTwoP52 = DAG.getConstantFP( 6536 BitsToDouble(UINT64_C(0x4530000000100000)), dl, DstVT); 6537 SDValue TwoP84 = DAG.getConstant(UINT64_C(0x4530000000000000), dl, SrcVT); 6538 SDValue LoMask = DAG.getConstant(UINT64_C(0x00000000FFFFFFFF), dl, SrcVT); 6539 SDValue HiShift = DAG.getConstant(32, dl, ShiftVT); 6540 6541 SDValue Lo = DAG.getNode(ISD::AND, dl, SrcVT, Src, LoMask); 6542 SDValue Hi = DAG.getNode(ISD::SRL, dl, SrcVT, Src, HiShift); 6543 SDValue LoOr = DAG.getNode(ISD::OR, dl, SrcVT, Lo, TwoP52); 6544 SDValue HiOr = DAG.getNode(ISD::OR, dl, SrcVT, Hi, TwoP84); 6545 SDValue LoFlt = DAG.getBitcast(DstVT, LoOr); 6546 SDValue HiFlt = DAG.getBitcast(DstVT, HiOr); 6547 if (Node->isStrictFPOpcode()) { 6548 SDValue HiSub = 6549 DAG.getNode(ISD::STRICT_FSUB, dl, {DstVT, MVT::Other}, 6550 {Node->getOperand(0), HiFlt, TwoP84PlusTwoP52}); 6551 Result = DAG.getNode(ISD::STRICT_FADD, dl, {DstVT, MVT::Other}, 6552 {HiSub.getValue(1), LoFlt, HiSub}); 6553 Chain = Result.getValue(1); 6554 } else { 6555 SDValue HiSub = 6556 DAG.getNode(ISD::FSUB, dl, DstVT, HiFlt, TwoP84PlusTwoP52); 6557 Result = DAG.getNode(ISD::FADD, dl, DstVT, LoFlt, HiSub); 6558 } 6559 return true; 6560 } 6561 6562 SDValue TargetLowering::expandFMINNUM_FMAXNUM(SDNode *Node, 6563 SelectionDAG &DAG) const { 6564 SDLoc dl(Node); 6565 unsigned NewOp = Node->getOpcode() == ISD::FMINNUM ? 6566 ISD::FMINNUM_IEEE : ISD::FMAXNUM_IEEE; 6567 EVT VT = Node->getValueType(0); 6568 if (isOperationLegalOrCustom(NewOp, VT)) { 6569 SDValue Quiet0 = Node->getOperand(0); 6570 SDValue Quiet1 = Node->getOperand(1); 6571 6572 if (!Node->getFlags().hasNoNaNs()) { 6573 // Insert canonicalizes if it's possible we need to quiet to get correct 6574 // sNaN behavior. 6575 if (!DAG.isKnownNeverSNaN(Quiet0)) { 6576 Quiet0 = DAG.getNode(ISD::FCANONICALIZE, dl, VT, Quiet0, 6577 Node->getFlags()); 6578 } 6579 if (!DAG.isKnownNeverSNaN(Quiet1)) { 6580 Quiet1 = DAG.getNode(ISD::FCANONICALIZE, dl, VT, Quiet1, 6581 Node->getFlags()); 6582 } 6583 } 6584 6585 return DAG.getNode(NewOp, dl, VT, Quiet0, Quiet1, Node->getFlags()); 6586 } 6587 6588 // If the target has FMINIMUM/FMAXIMUM but not FMINNUM/FMAXNUM use that 6589 // instead if there are no NaNs. 6590 if (Node->getFlags().hasNoNaNs()) { 6591 unsigned IEEE2018Op = 6592 Node->getOpcode() == ISD::FMINNUM ? ISD::FMINIMUM : ISD::FMAXIMUM; 6593 if (isOperationLegalOrCustom(IEEE2018Op, VT)) { 6594 return DAG.getNode(IEEE2018Op, dl, VT, Node->getOperand(0), 6595 Node->getOperand(1), Node->getFlags()); 6596 } 6597 } 6598 6599 // If none of the above worked, but there are no NaNs, then expand to 6600 // a compare/select sequence. This is required for correctness since 6601 // InstCombine might have canonicalized a fcmp+select sequence to a 6602 // FMINNUM/FMAXNUM node. If we were to fall through to the default 6603 // expansion to libcall, we might introduce a link-time dependency 6604 // on libm into a file that originally did not have one. 6605 if (Node->getFlags().hasNoNaNs()) { 6606 ISD::CondCode Pred = 6607 Node->getOpcode() == ISD::FMINNUM ? ISD::SETLT : ISD::SETGT; 6608 SDValue Op1 = Node->getOperand(0); 6609 SDValue Op2 = Node->getOperand(1); 6610 SDValue SelCC = DAG.getSelectCC(dl, Op1, Op2, Op1, Op2, Pred); 6611 // Copy FMF flags, but always set the no-signed-zeros flag 6612 // as this is implied by the FMINNUM/FMAXNUM semantics. 6613 SDNodeFlags Flags = Node->getFlags(); 6614 Flags.setNoSignedZeros(true); 6615 SelCC->setFlags(Flags); 6616 return SelCC; 6617 } 6618 6619 return SDValue(); 6620 } 6621 6622 bool TargetLowering::expandCTPOP(SDNode *Node, SDValue &Result, 6623 SelectionDAG &DAG) const { 6624 SDLoc dl(Node); 6625 EVT VT = Node->getValueType(0); 6626 EVT ShVT = getShiftAmountTy(VT, DAG.getDataLayout()); 6627 SDValue Op = Node->getOperand(0); 6628 unsigned Len = VT.getScalarSizeInBits(); 6629 assert(VT.isInteger() && "CTPOP not implemented for this type."); 6630 6631 // TODO: Add support for irregular type lengths. 6632 if (!(Len <= 128 && Len % 8 == 0)) 6633 return false; 6634 6635 // Only expand vector types if we have the appropriate vector bit operations. 6636 if (VT.isVector() && (!isOperationLegalOrCustom(ISD::ADD, VT) || 6637 !isOperationLegalOrCustom(ISD::SUB, VT) || 6638 !isOperationLegalOrCustom(ISD::SRL, VT) || 6639 (Len != 8 && !isOperationLegalOrCustom(ISD::MUL, VT)) || 6640 !isOperationLegalOrCustomOrPromote(ISD::AND, VT))) 6641 return false; 6642 6643 // This is the "best" algorithm from 6644 // http://graphics.stanford.edu/~seander/bithacks.html#CountBitsSetParallel 6645 SDValue Mask55 = 6646 DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x55)), dl, VT); 6647 SDValue Mask33 = 6648 DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x33)), dl, VT); 6649 SDValue Mask0F = 6650 DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x0F)), dl, VT); 6651 SDValue Mask01 = 6652 DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x01)), dl, VT); 6653 6654 // v = v - ((v >> 1) & 0x55555555...) 6655 Op = DAG.getNode(ISD::SUB, dl, VT, Op, 6656 DAG.getNode(ISD::AND, dl, VT, 6657 DAG.getNode(ISD::SRL, dl, VT, Op, 6658 DAG.getConstant(1, dl, ShVT)), 6659 Mask55)); 6660 // v = (v & 0x33333333...) + ((v >> 2) & 0x33333333...) 6661 Op = DAG.getNode(ISD::ADD, dl, VT, DAG.getNode(ISD::AND, dl, VT, Op, Mask33), 6662 DAG.getNode(ISD::AND, dl, VT, 6663 DAG.getNode(ISD::SRL, dl, VT, Op, 6664 DAG.getConstant(2, dl, ShVT)), 6665 Mask33)); 6666 // v = (v + (v >> 4)) & 0x0F0F0F0F... 6667 Op = DAG.getNode(ISD::AND, dl, VT, 6668 DAG.getNode(ISD::ADD, dl, VT, Op, 6669 DAG.getNode(ISD::SRL, dl, VT, Op, 6670 DAG.getConstant(4, dl, ShVT))), 6671 Mask0F); 6672 // v = (v * 0x01010101...) >> (Len - 8) 6673 if (Len > 8) 6674 Op = 6675 DAG.getNode(ISD::SRL, dl, VT, DAG.getNode(ISD::MUL, dl, VT, Op, Mask01), 6676 DAG.getConstant(Len - 8, dl, ShVT)); 6677 6678 Result = Op; 6679 return true; 6680 } 6681 6682 bool TargetLowering::expandCTLZ(SDNode *Node, SDValue &Result, 6683 SelectionDAG &DAG) const { 6684 SDLoc dl(Node); 6685 EVT VT = Node->getValueType(0); 6686 EVT ShVT = getShiftAmountTy(VT, DAG.getDataLayout()); 6687 SDValue Op = Node->getOperand(0); 6688 unsigned NumBitsPerElt = VT.getScalarSizeInBits(); 6689 6690 // If the non-ZERO_UNDEF version is supported we can use that instead. 6691 if (Node->getOpcode() == ISD::CTLZ_ZERO_UNDEF && 6692 isOperationLegalOrCustom(ISD::CTLZ, VT)) { 6693 Result = DAG.getNode(ISD::CTLZ, dl, VT, Op); 6694 return true; 6695 } 6696 6697 // If the ZERO_UNDEF version is supported use that and handle the zero case. 6698 if (isOperationLegalOrCustom(ISD::CTLZ_ZERO_UNDEF, VT)) { 6699 EVT SetCCVT = 6700 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT); 6701 SDValue CTLZ = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, dl, VT, Op); 6702 SDValue Zero = DAG.getConstant(0, dl, VT); 6703 SDValue SrcIsZero = DAG.getSetCC(dl, SetCCVT, Op, Zero, ISD::SETEQ); 6704 Result = DAG.getNode(ISD::SELECT, dl, VT, SrcIsZero, 6705 DAG.getConstant(NumBitsPerElt, dl, VT), CTLZ); 6706 return true; 6707 } 6708 6709 // Only expand vector types if we have the appropriate vector bit operations. 6710 if (VT.isVector() && (!isPowerOf2_32(NumBitsPerElt) || 6711 !isOperationLegalOrCustom(ISD::CTPOP, VT) || 6712 !isOperationLegalOrCustom(ISD::SRL, VT) || 6713 !isOperationLegalOrCustomOrPromote(ISD::OR, VT))) 6714 return false; 6715 6716 // for now, we do this: 6717 // x = x | (x >> 1); 6718 // x = x | (x >> 2); 6719 // ... 6720 // x = x | (x >>16); 6721 // x = x | (x >>32); // for 64-bit input 6722 // return popcount(~x); 6723 // 6724 // Ref: "Hacker's Delight" by Henry Warren 6725 for (unsigned i = 0; (1U << i) <= (NumBitsPerElt / 2); ++i) { 6726 SDValue Tmp = DAG.getConstant(1ULL << i, dl, ShVT); 6727 Op = DAG.getNode(ISD::OR, dl, VT, Op, 6728 DAG.getNode(ISD::SRL, dl, VT, Op, Tmp)); 6729 } 6730 Op = DAG.getNOT(dl, Op, VT); 6731 Result = DAG.getNode(ISD::CTPOP, dl, VT, Op); 6732 return true; 6733 } 6734 6735 bool TargetLowering::expandCTTZ(SDNode *Node, SDValue &Result, 6736 SelectionDAG &DAG) const { 6737 SDLoc dl(Node); 6738 EVT VT = Node->getValueType(0); 6739 SDValue Op = Node->getOperand(0); 6740 unsigned NumBitsPerElt = VT.getScalarSizeInBits(); 6741 6742 // If the non-ZERO_UNDEF version is supported we can use that instead. 6743 if (Node->getOpcode() == ISD::CTTZ_ZERO_UNDEF && 6744 isOperationLegalOrCustom(ISD::CTTZ, VT)) { 6745 Result = DAG.getNode(ISD::CTTZ, dl, VT, Op); 6746 return true; 6747 } 6748 6749 // If the ZERO_UNDEF version is supported use that and handle the zero case. 6750 if (isOperationLegalOrCustom(ISD::CTTZ_ZERO_UNDEF, VT)) { 6751 EVT SetCCVT = 6752 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT); 6753 SDValue CTTZ = DAG.getNode(ISD::CTTZ_ZERO_UNDEF, dl, VT, Op); 6754 SDValue Zero = DAG.getConstant(0, dl, VT); 6755 SDValue SrcIsZero = DAG.getSetCC(dl, SetCCVT, Op, Zero, ISD::SETEQ); 6756 Result = DAG.getNode(ISD::SELECT, dl, VT, SrcIsZero, 6757 DAG.getConstant(NumBitsPerElt, dl, VT), CTTZ); 6758 return true; 6759 } 6760 6761 // Only expand vector types if we have the appropriate vector bit operations. 6762 if (VT.isVector() && (!isPowerOf2_32(NumBitsPerElt) || 6763 (!isOperationLegalOrCustom(ISD::CTPOP, VT) && 6764 !isOperationLegalOrCustom(ISD::CTLZ, VT)) || 6765 !isOperationLegalOrCustom(ISD::SUB, VT) || 6766 !isOperationLegalOrCustomOrPromote(ISD::AND, VT) || 6767 !isOperationLegalOrCustomOrPromote(ISD::XOR, VT))) 6768 return false; 6769 6770 // for now, we use: { return popcount(~x & (x - 1)); } 6771 // unless the target has ctlz but not ctpop, in which case we use: 6772 // { return 32 - nlz(~x & (x-1)); } 6773 // Ref: "Hacker's Delight" by Henry Warren 6774 SDValue Tmp = DAG.getNode( 6775 ISD::AND, dl, VT, DAG.getNOT(dl, Op, VT), 6776 DAG.getNode(ISD::SUB, dl, VT, Op, DAG.getConstant(1, dl, VT))); 6777 6778 // If ISD::CTLZ is legal and CTPOP isn't, then do that instead. 6779 if (isOperationLegal(ISD::CTLZ, VT) && !isOperationLegal(ISD::CTPOP, VT)) { 6780 Result = 6781 DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(NumBitsPerElt, dl, VT), 6782 DAG.getNode(ISD::CTLZ, dl, VT, Tmp)); 6783 return true; 6784 } 6785 6786 Result = DAG.getNode(ISD::CTPOP, dl, VT, Tmp); 6787 return true; 6788 } 6789 6790 bool TargetLowering::expandABS(SDNode *N, SDValue &Result, 6791 SelectionDAG &DAG) const { 6792 SDLoc dl(N); 6793 EVT VT = N->getValueType(0); 6794 EVT ShVT = getShiftAmountTy(VT, DAG.getDataLayout()); 6795 SDValue Op = N->getOperand(0); 6796 6797 // Only expand vector types if we have the appropriate vector operations. 6798 if (VT.isVector() && (!isOperationLegalOrCustom(ISD::SRA, VT) || 6799 !isOperationLegalOrCustom(ISD::ADD, VT) || 6800 !isOperationLegalOrCustomOrPromote(ISD::XOR, VT))) 6801 return false; 6802 6803 SDValue Shift = 6804 DAG.getNode(ISD::SRA, dl, VT, Op, 6805 DAG.getConstant(VT.getScalarSizeInBits() - 1, dl, ShVT)); 6806 SDValue Add = DAG.getNode(ISD::ADD, dl, VT, Op, Shift); 6807 Result = DAG.getNode(ISD::XOR, dl, VT, Add, Shift); 6808 return true; 6809 } 6810 6811 std::pair<SDValue, SDValue> 6812 TargetLowering::scalarizeVectorLoad(LoadSDNode *LD, 6813 SelectionDAG &DAG) const { 6814 SDLoc SL(LD); 6815 SDValue Chain = LD->getChain(); 6816 SDValue BasePTR = LD->getBasePtr(); 6817 EVT SrcVT = LD->getMemoryVT(); 6818 EVT DstVT = LD->getValueType(0); 6819 ISD::LoadExtType ExtType = LD->getExtensionType(); 6820 6821 if (SrcVT.isScalableVector()) 6822 report_fatal_error("Cannot scalarize scalable vector loads"); 6823 6824 unsigned NumElem = SrcVT.getVectorNumElements(); 6825 6826 EVT SrcEltVT = SrcVT.getScalarType(); 6827 EVT DstEltVT = DstVT.getScalarType(); 6828 6829 // A vector must always be stored in memory as-is, i.e. without any padding 6830 // between the elements, since various code depend on it, e.g. in the 6831 // handling of a bitcast of a vector type to int, which may be done with a 6832 // vector store followed by an integer load. A vector that does not have 6833 // elements that are byte-sized must therefore be stored as an integer 6834 // built out of the extracted vector elements. 6835 if (!SrcEltVT.isByteSized()) { 6836 unsigned NumLoadBits = SrcVT.getStoreSizeInBits(); 6837 EVT LoadVT = EVT::getIntegerVT(*DAG.getContext(), NumLoadBits); 6838 6839 unsigned NumSrcBits = SrcVT.getSizeInBits(); 6840 EVT SrcIntVT = EVT::getIntegerVT(*DAG.getContext(), NumSrcBits); 6841 6842 unsigned SrcEltBits = SrcEltVT.getSizeInBits(); 6843 SDValue SrcEltBitMask = DAG.getConstant( 6844 APInt::getLowBitsSet(NumLoadBits, SrcEltBits), SL, LoadVT); 6845 6846 // Load the whole vector and avoid masking off the top bits as it makes 6847 // the codegen worse. 6848 SDValue Load = 6849 DAG.getExtLoad(ISD::EXTLOAD, SL, LoadVT, Chain, BasePTR, 6850 LD->getPointerInfo(), SrcIntVT, LD->getOriginalAlign(), 6851 LD->getMemOperand()->getFlags(), LD->getAAInfo()); 6852 6853 SmallVector<SDValue, 8> Vals; 6854 for (unsigned Idx = 0; Idx < NumElem; ++Idx) { 6855 unsigned ShiftIntoIdx = 6856 (DAG.getDataLayout().isBigEndian() ? (NumElem - 1) - Idx : Idx); 6857 SDValue ShiftAmount = 6858 DAG.getShiftAmountConstant(ShiftIntoIdx * SrcEltVT.getSizeInBits(), 6859 LoadVT, SL, /*LegalTypes=*/false); 6860 SDValue ShiftedElt = DAG.getNode(ISD::SRL, SL, LoadVT, Load, ShiftAmount); 6861 SDValue Elt = 6862 DAG.getNode(ISD::AND, SL, LoadVT, ShiftedElt, SrcEltBitMask); 6863 SDValue Scalar = DAG.getNode(ISD::TRUNCATE, SL, SrcEltVT, Elt); 6864 6865 if (ExtType != ISD::NON_EXTLOAD) { 6866 unsigned ExtendOp = ISD::getExtForLoadExtType(false, ExtType); 6867 Scalar = DAG.getNode(ExtendOp, SL, DstEltVT, Scalar); 6868 } 6869 6870 Vals.push_back(Scalar); 6871 } 6872 6873 SDValue Value = DAG.getBuildVector(DstVT, SL, Vals); 6874 return std::make_pair(Value, Load.getValue(1)); 6875 } 6876 6877 unsigned Stride = SrcEltVT.getSizeInBits() / 8; 6878 assert(SrcEltVT.isByteSized()); 6879 6880 SmallVector<SDValue, 8> Vals; 6881 SmallVector<SDValue, 8> LoadChains; 6882 6883 for (unsigned Idx = 0; Idx < NumElem; ++Idx) { 6884 SDValue ScalarLoad = 6885 DAG.getExtLoad(ExtType, SL, DstEltVT, Chain, BasePTR, 6886 LD->getPointerInfo().getWithOffset(Idx * Stride), 6887 SrcEltVT, LD->getOriginalAlign(), 6888 LD->getMemOperand()->getFlags(), LD->getAAInfo()); 6889 6890 BasePTR = DAG.getObjectPtrOffset(SL, BasePTR, TypeSize::Fixed(Stride)); 6891 6892 Vals.push_back(ScalarLoad.getValue(0)); 6893 LoadChains.push_back(ScalarLoad.getValue(1)); 6894 } 6895 6896 SDValue NewChain = DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoadChains); 6897 SDValue Value = DAG.getBuildVector(DstVT, SL, Vals); 6898 6899 return std::make_pair(Value, NewChain); 6900 } 6901 6902 SDValue TargetLowering::scalarizeVectorStore(StoreSDNode *ST, 6903 SelectionDAG &DAG) const { 6904 SDLoc SL(ST); 6905 6906 SDValue Chain = ST->getChain(); 6907 SDValue BasePtr = ST->getBasePtr(); 6908 SDValue Value = ST->getValue(); 6909 EVT StVT = ST->getMemoryVT(); 6910 6911 if (StVT.isScalableVector()) 6912 report_fatal_error("Cannot scalarize scalable vector stores"); 6913 6914 // The type of the data we want to save 6915 EVT RegVT = Value.getValueType(); 6916 EVT RegSclVT = RegVT.getScalarType(); 6917 6918 // The type of data as saved in memory. 6919 EVT MemSclVT = StVT.getScalarType(); 6920 6921 unsigned NumElem = StVT.getVectorNumElements(); 6922 6923 // A vector must always be stored in memory as-is, i.e. without any padding 6924 // between the elements, since various code depend on it, e.g. in the 6925 // handling of a bitcast of a vector type to int, which may be done with a 6926 // vector store followed by an integer load. A vector that does not have 6927 // elements that are byte-sized must therefore be stored as an integer 6928 // built out of the extracted vector elements. 6929 if (!MemSclVT.isByteSized()) { 6930 unsigned NumBits = StVT.getSizeInBits(); 6931 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), NumBits); 6932 6933 SDValue CurrVal = DAG.getConstant(0, SL, IntVT); 6934 6935 for (unsigned Idx = 0; Idx < NumElem; ++Idx) { 6936 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, RegSclVT, Value, 6937 DAG.getVectorIdxConstant(Idx, SL)); 6938 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, SL, MemSclVT, Elt); 6939 SDValue ExtElt = DAG.getNode(ISD::ZERO_EXTEND, SL, IntVT, Trunc); 6940 unsigned ShiftIntoIdx = 6941 (DAG.getDataLayout().isBigEndian() ? (NumElem - 1) - Idx : Idx); 6942 SDValue ShiftAmount = 6943 DAG.getConstant(ShiftIntoIdx * MemSclVT.getSizeInBits(), SL, IntVT); 6944 SDValue ShiftedElt = 6945 DAG.getNode(ISD::SHL, SL, IntVT, ExtElt, ShiftAmount); 6946 CurrVal = DAG.getNode(ISD::OR, SL, IntVT, CurrVal, ShiftedElt); 6947 } 6948 6949 return DAG.getStore(Chain, SL, CurrVal, BasePtr, ST->getPointerInfo(), 6950 ST->getOriginalAlign(), ST->getMemOperand()->getFlags(), 6951 ST->getAAInfo()); 6952 } 6953 6954 // Store Stride in bytes 6955 unsigned Stride = MemSclVT.getSizeInBits() / 8; 6956 assert(Stride && "Zero stride!"); 6957 // Extract each of the elements from the original vector and save them into 6958 // memory individually. 6959 SmallVector<SDValue, 8> Stores; 6960 for (unsigned Idx = 0; Idx < NumElem; ++Idx) { 6961 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, RegSclVT, Value, 6962 DAG.getVectorIdxConstant(Idx, SL)); 6963 6964 SDValue Ptr = 6965 DAG.getObjectPtrOffset(SL, BasePtr, TypeSize::Fixed(Idx * Stride)); 6966 6967 // This scalar TruncStore may be illegal, but we legalize it later. 6968 SDValue Store = DAG.getTruncStore( 6969 Chain, SL, Elt, Ptr, ST->getPointerInfo().getWithOffset(Idx * Stride), 6970 MemSclVT, ST->getOriginalAlign(), ST->getMemOperand()->getFlags(), 6971 ST->getAAInfo()); 6972 6973 Stores.push_back(Store); 6974 } 6975 6976 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Stores); 6977 } 6978 6979 std::pair<SDValue, SDValue> 6980 TargetLowering::expandUnalignedLoad(LoadSDNode *LD, SelectionDAG &DAG) const { 6981 assert(LD->getAddressingMode() == ISD::UNINDEXED && 6982 "unaligned indexed loads not implemented!"); 6983 SDValue Chain = LD->getChain(); 6984 SDValue Ptr = LD->getBasePtr(); 6985 EVT VT = LD->getValueType(0); 6986 EVT LoadedVT = LD->getMemoryVT(); 6987 SDLoc dl(LD); 6988 auto &MF = DAG.getMachineFunction(); 6989 6990 if (VT.isFloatingPoint() || VT.isVector()) { 6991 EVT intVT = EVT::getIntegerVT(*DAG.getContext(), LoadedVT.getSizeInBits()); 6992 if (isTypeLegal(intVT) && isTypeLegal(LoadedVT)) { 6993 if (!isOperationLegalOrCustom(ISD::LOAD, intVT) && 6994 LoadedVT.isVector()) { 6995 // Scalarize the load and let the individual components be handled. 6996 return scalarizeVectorLoad(LD, DAG); 6997 } 6998 6999 // Expand to a (misaligned) integer load of the same size, 7000 // then bitconvert to floating point or vector. 7001 SDValue newLoad = DAG.getLoad(intVT, dl, Chain, Ptr, 7002 LD->getMemOperand()); 7003 SDValue Result = DAG.getNode(ISD::BITCAST, dl, LoadedVT, newLoad); 7004 if (LoadedVT != VT) 7005 Result = DAG.getNode(VT.isFloatingPoint() ? ISD::FP_EXTEND : 7006 ISD::ANY_EXTEND, dl, VT, Result); 7007 7008 return std::make_pair(Result, newLoad.getValue(1)); 7009 } 7010 7011 // Copy the value to a (aligned) stack slot using (unaligned) integer 7012 // loads and stores, then do a (aligned) load from the stack slot. 7013 MVT RegVT = getRegisterType(*DAG.getContext(), intVT); 7014 unsigned LoadedBytes = LoadedVT.getStoreSize(); 7015 unsigned RegBytes = RegVT.getSizeInBits() / 8; 7016 unsigned NumRegs = (LoadedBytes + RegBytes - 1) / RegBytes; 7017 7018 // Make sure the stack slot is also aligned for the register type. 7019 SDValue StackBase = DAG.CreateStackTemporary(LoadedVT, RegVT); 7020 auto FrameIndex = cast<FrameIndexSDNode>(StackBase.getNode())->getIndex(); 7021 SmallVector<SDValue, 8> Stores; 7022 SDValue StackPtr = StackBase; 7023 unsigned Offset = 0; 7024 7025 EVT PtrVT = Ptr.getValueType(); 7026 EVT StackPtrVT = StackPtr.getValueType(); 7027 7028 SDValue PtrIncrement = DAG.getConstant(RegBytes, dl, PtrVT); 7029 SDValue StackPtrIncrement = DAG.getConstant(RegBytes, dl, StackPtrVT); 7030 7031 // Do all but one copies using the full register width. 7032 for (unsigned i = 1; i < NumRegs; i++) { 7033 // Load one integer register's worth from the original location. 7034 SDValue Load = DAG.getLoad( 7035 RegVT, dl, Chain, Ptr, LD->getPointerInfo().getWithOffset(Offset), 7036 LD->getOriginalAlign(), LD->getMemOperand()->getFlags(), 7037 LD->getAAInfo()); 7038 // Follow the load with a store to the stack slot. Remember the store. 7039 Stores.push_back(DAG.getStore( 7040 Load.getValue(1), dl, Load, StackPtr, 7041 MachinePointerInfo::getFixedStack(MF, FrameIndex, Offset))); 7042 // Increment the pointers. 7043 Offset += RegBytes; 7044 7045 Ptr = DAG.getObjectPtrOffset(dl, Ptr, PtrIncrement); 7046 StackPtr = DAG.getObjectPtrOffset(dl, StackPtr, StackPtrIncrement); 7047 } 7048 7049 // The last copy may be partial. Do an extending load. 7050 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), 7051 8 * (LoadedBytes - Offset)); 7052 SDValue Load = 7053 DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Chain, Ptr, 7054 LD->getPointerInfo().getWithOffset(Offset), MemVT, 7055 LD->getOriginalAlign(), LD->getMemOperand()->getFlags(), 7056 LD->getAAInfo()); 7057 // Follow the load with a store to the stack slot. Remember the store. 7058 // On big-endian machines this requires a truncating store to ensure 7059 // that the bits end up in the right place. 7060 Stores.push_back(DAG.getTruncStore( 7061 Load.getValue(1), dl, Load, StackPtr, 7062 MachinePointerInfo::getFixedStack(MF, FrameIndex, Offset), MemVT)); 7063 7064 // The order of the stores doesn't matter - say it with a TokenFactor. 7065 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores); 7066 7067 // Finally, perform the original load only redirected to the stack slot. 7068 Load = DAG.getExtLoad(LD->getExtensionType(), dl, VT, TF, StackBase, 7069 MachinePointerInfo::getFixedStack(MF, FrameIndex, 0), 7070 LoadedVT); 7071 7072 // Callers expect a MERGE_VALUES node. 7073 return std::make_pair(Load, TF); 7074 } 7075 7076 assert(LoadedVT.isInteger() && !LoadedVT.isVector() && 7077 "Unaligned load of unsupported type."); 7078 7079 // Compute the new VT that is half the size of the old one. This is an 7080 // integer MVT. 7081 unsigned NumBits = LoadedVT.getSizeInBits(); 7082 EVT NewLoadedVT; 7083 NewLoadedVT = EVT::getIntegerVT(*DAG.getContext(), NumBits/2); 7084 NumBits >>= 1; 7085 7086 Align Alignment = LD->getOriginalAlign(); 7087 unsigned IncrementSize = NumBits / 8; 7088 ISD::LoadExtType HiExtType = LD->getExtensionType(); 7089 7090 // If the original load is NON_EXTLOAD, the hi part load must be ZEXTLOAD. 7091 if (HiExtType == ISD::NON_EXTLOAD) 7092 HiExtType = ISD::ZEXTLOAD; 7093 7094 // Load the value in two parts 7095 SDValue Lo, Hi; 7096 if (DAG.getDataLayout().isLittleEndian()) { 7097 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr, LD->getPointerInfo(), 7098 NewLoadedVT, Alignment, LD->getMemOperand()->getFlags(), 7099 LD->getAAInfo()); 7100 7101 Ptr = DAG.getObjectPtrOffset(dl, Ptr, TypeSize::Fixed(IncrementSize)); 7102 Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr, 7103 LD->getPointerInfo().getWithOffset(IncrementSize), 7104 NewLoadedVT, Alignment, LD->getMemOperand()->getFlags(), 7105 LD->getAAInfo()); 7106 } else { 7107 Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr, LD->getPointerInfo(), 7108 NewLoadedVT, Alignment, LD->getMemOperand()->getFlags(), 7109 LD->getAAInfo()); 7110 7111 Ptr = DAG.getObjectPtrOffset(dl, Ptr, TypeSize::Fixed(IncrementSize)); 7112 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr, 7113 LD->getPointerInfo().getWithOffset(IncrementSize), 7114 NewLoadedVT, Alignment, LD->getMemOperand()->getFlags(), 7115 LD->getAAInfo()); 7116 } 7117 7118 // aggregate the two parts 7119 SDValue ShiftAmount = 7120 DAG.getConstant(NumBits, dl, getShiftAmountTy(Hi.getValueType(), 7121 DAG.getDataLayout())); 7122 SDValue Result = DAG.getNode(ISD::SHL, dl, VT, Hi, ShiftAmount); 7123 Result = DAG.getNode(ISD::OR, dl, VT, Result, Lo); 7124 7125 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1), 7126 Hi.getValue(1)); 7127 7128 return std::make_pair(Result, TF); 7129 } 7130 7131 SDValue TargetLowering::expandUnalignedStore(StoreSDNode *ST, 7132 SelectionDAG &DAG) const { 7133 assert(ST->getAddressingMode() == ISD::UNINDEXED && 7134 "unaligned indexed stores not implemented!"); 7135 SDValue Chain = ST->getChain(); 7136 SDValue Ptr = ST->getBasePtr(); 7137 SDValue Val = ST->getValue(); 7138 EVT VT = Val.getValueType(); 7139 Align Alignment = ST->getOriginalAlign(); 7140 auto &MF = DAG.getMachineFunction(); 7141 EVT StoreMemVT = ST->getMemoryVT(); 7142 7143 SDLoc dl(ST); 7144 if (StoreMemVT.isFloatingPoint() || StoreMemVT.isVector()) { 7145 EVT intVT = EVT::getIntegerVT(*DAG.getContext(), VT.getSizeInBits()); 7146 if (isTypeLegal(intVT)) { 7147 if (!isOperationLegalOrCustom(ISD::STORE, intVT) && 7148 StoreMemVT.isVector()) { 7149 // Scalarize the store and let the individual components be handled. 7150 SDValue Result = scalarizeVectorStore(ST, DAG); 7151 return Result; 7152 } 7153 // Expand to a bitconvert of the value to the integer type of the 7154 // same size, then a (misaligned) int store. 7155 // FIXME: Does not handle truncating floating point stores! 7156 SDValue Result = DAG.getNode(ISD::BITCAST, dl, intVT, Val); 7157 Result = DAG.getStore(Chain, dl, Result, Ptr, ST->getPointerInfo(), 7158 Alignment, ST->getMemOperand()->getFlags()); 7159 return Result; 7160 } 7161 // Do a (aligned) store to a stack slot, then copy from the stack slot 7162 // to the final destination using (unaligned) integer loads and stores. 7163 MVT RegVT = getRegisterType( 7164 *DAG.getContext(), 7165 EVT::getIntegerVT(*DAG.getContext(), StoreMemVT.getSizeInBits())); 7166 EVT PtrVT = Ptr.getValueType(); 7167 unsigned StoredBytes = StoreMemVT.getStoreSize(); 7168 unsigned RegBytes = RegVT.getSizeInBits() / 8; 7169 unsigned NumRegs = (StoredBytes + RegBytes - 1) / RegBytes; 7170 7171 // Make sure the stack slot is also aligned for the register type. 7172 SDValue StackPtr = DAG.CreateStackTemporary(StoreMemVT, RegVT); 7173 auto FrameIndex = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex(); 7174 7175 // Perform the original store, only redirected to the stack slot. 7176 SDValue Store = DAG.getTruncStore( 7177 Chain, dl, Val, StackPtr, 7178 MachinePointerInfo::getFixedStack(MF, FrameIndex, 0), StoreMemVT); 7179 7180 EVT StackPtrVT = StackPtr.getValueType(); 7181 7182 SDValue PtrIncrement = DAG.getConstant(RegBytes, dl, PtrVT); 7183 SDValue StackPtrIncrement = DAG.getConstant(RegBytes, dl, StackPtrVT); 7184 SmallVector<SDValue, 8> Stores; 7185 unsigned Offset = 0; 7186 7187 // Do all but one copies using the full register width. 7188 for (unsigned i = 1; i < NumRegs; i++) { 7189 // Load one integer register's worth from the stack slot. 7190 SDValue Load = DAG.getLoad( 7191 RegVT, dl, Store, StackPtr, 7192 MachinePointerInfo::getFixedStack(MF, FrameIndex, Offset)); 7193 // Store it to the final location. Remember the store. 7194 Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, Ptr, 7195 ST->getPointerInfo().getWithOffset(Offset), 7196 ST->getOriginalAlign(), 7197 ST->getMemOperand()->getFlags())); 7198 // Increment the pointers. 7199 Offset += RegBytes; 7200 StackPtr = DAG.getObjectPtrOffset(dl, StackPtr, StackPtrIncrement); 7201 Ptr = DAG.getObjectPtrOffset(dl, Ptr, PtrIncrement); 7202 } 7203 7204 // The last store may be partial. Do a truncating store. On big-endian 7205 // machines this requires an extending load from the stack slot to ensure 7206 // that the bits are in the right place. 7207 EVT LoadMemVT = 7208 EVT::getIntegerVT(*DAG.getContext(), 8 * (StoredBytes - Offset)); 7209 7210 // Load from the stack slot. 7211 SDValue Load = DAG.getExtLoad( 7212 ISD::EXTLOAD, dl, RegVT, Store, StackPtr, 7213 MachinePointerInfo::getFixedStack(MF, FrameIndex, Offset), LoadMemVT); 7214 7215 Stores.push_back( 7216 DAG.getTruncStore(Load.getValue(1), dl, Load, Ptr, 7217 ST->getPointerInfo().getWithOffset(Offset), LoadMemVT, 7218 ST->getOriginalAlign(), 7219 ST->getMemOperand()->getFlags(), ST->getAAInfo())); 7220 // The order of the stores doesn't matter - say it with a TokenFactor. 7221 SDValue Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores); 7222 return Result; 7223 } 7224 7225 assert(StoreMemVT.isInteger() && !StoreMemVT.isVector() && 7226 "Unaligned store of unknown type."); 7227 // Get the half-size VT 7228 EVT NewStoredVT = StoreMemVT.getHalfSizedIntegerVT(*DAG.getContext()); 7229 unsigned NumBits = NewStoredVT.getFixedSizeInBits(); 7230 unsigned IncrementSize = NumBits / 8; 7231 7232 // Divide the stored value in two parts. 7233 SDValue ShiftAmount = DAG.getConstant( 7234 NumBits, dl, getShiftAmountTy(Val.getValueType(), DAG.getDataLayout())); 7235 SDValue Lo = Val; 7236 SDValue Hi = DAG.getNode(ISD::SRL, dl, VT, Val, ShiftAmount); 7237 7238 // Store the two parts 7239 SDValue Store1, Store2; 7240 Store1 = DAG.getTruncStore(Chain, dl, 7241 DAG.getDataLayout().isLittleEndian() ? Lo : Hi, 7242 Ptr, ST->getPointerInfo(), NewStoredVT, Alignment, 7243 ST->getMemOperand()->getFlags()); 7244 7245 Ptr = DAG.getObjectPtrOffset(dl, Ptr, TypeSize::Fixed(IncrementSize)); 7246 Store2 = DAG.getTruncStore( 7247 Chain, dl, DAG.getDataLayout().isLittleEndian() ? Hi : Lo, Ptr, 7248 ST->getPointerInfo().getWithOffset(IncrementSize), NewStoredVT, Alignment, 7249 ST->getMemOperand()->getFlags(), ST->getAAInfo()); 7250 7251 SDValue Result = 7252 DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Store1, Store2); 7253 return Result; 7254 } 7255 7256 SDValue 7257 TargetLowering::IncrementMemoryAddress(SDValue Addr, SDValue Mask, 7258 const SDLoc &DL, EVT DataVT, 7259 SelectionDAG &DAG, 7260 bool IsCompressedMemory) const { 7261 SDValue Increment; 7262 EVT AddrVT = Addr.getValueType(); 7263 EVT MaskVT = Mask.getValueType(); 7264 assert(DataVT.getVectorElementCount() == MaskVT.getVectorElementCount() && 7265 "Incompatible types of Data and Mask"); 7266 if (IsCompressedMemory) { 7267 if (DataVT.isScalableVector()) 7268 report_fatal_error( 7269 "Cannot currently handle compressed memory with scalable vectors"); 7270 // Incrementing the pointer according to number of '1's in the mask. 7271 EVT MaskIntVT = EVT::getIntegerVT(*DAG.getContext(), MaskVT.getSizeInBits()); 7272 SDValue MaskInIntReg = DAG.getBitcast(MaskIntVT, Mask); 7273 if (MaskIntVT.getSizeInBits() < 32) { 7274 MaskInIntReg = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, MaskInIntReg); 7275 MaskIntVT = MVT::i32; 7276 } 7277 7278 // Count '1's with POPCNT. 7279 Increment = DAG.getNode(ISD::CTPOP, DL, MaskIntVT, MaskInIntReg); 7280 Increment = DAG.getZExtOrTrunc(Increment, DL, AddrVT); 7281 // Scale is an element size in bytes. 7282 SDValue Scale = DAG.getConstant(DataVT.getScalarSizeInBits() / 8, DL, 7283 AddrVT); 7284 Increment = DAG.getNode(ISD::MUL, DL, AddrVT, Increment, Scale); 7285 } else if (DataVT.isScalableVector()) { 7286 Increment = DAG.getVScale(DL, AddrVT, 7287 APInt(AddrVT.getFixedSizeInBits(), 7288 DataVT.getStoreSize().getKnownMinSize())); 7289 } else 7290 Increment = DAG.getConstant(DataVT.getStoreSize(), DL, AddrVT); 7291 7292 return DAG.getNode(ISD::ADD, DL, AddrVT, Addr, Increment); 7293 } 7294 7295 static SDValue clampDynamicVectorIndex(SelectionDAG &DAG, 7296 SDValue Idx, 7297 EVT VecVT, 7298 const SDLoc &dl) { 7299 if (!VecVT.isScalableVector() && isa<ConstantSDNode>(Idx)) 7300 return Idx; 7301 7302 EVT IdxVT = Idx.getValueType(); 7303 unsigned NElts = VecVT.getVectorMinNumElements(); 7304 if (VecVT.isScalableVector()) { 7305 SDValue VS = DAG.getVScale(dl, IdxVT, 7306 APInt(IdxVT.getFixedSizeInBits(), 7307 NElts)); 7308 SDValue Sub = DAG.getNode(ISD::SUB, dl, IdxVT, VS, 7309 DAG.getConstant(1, dl, IdxVT)); 7310 7311 return DAG.getNode(ISD::UMIN, dl, IdxVT, Idx, Sub); 7312 } else { 7313 if (isPowerOf2_32(NElts)) { 7314 APInt Imm = APInt::getLowBitsSet(IdxVT.getSizeInBits(), 7315 Log2_32(NElts)); 7316 return DAG.getNode(ISD::AND, dl, IdxVT, Idx, 7317 DAG.getConstant(Imm, dl, IdxVT)); 7318 } 7319 } 7320 7321 return DAG.getNode(ISD::UMIN, dl, IdxVT, Idx, 7322 DAG.getConstant(NElts - 1, dl, IdxVT)); 7323 } 7324 7325 SDValue TargetLowering::getVectorElementPointer(SelectionDAG &DAG, 7326 SDValue VecPtr, EVT VecVT, 7327 SDValue Index) const { 7328 SDLoc dl(Index); 7329 // Make sure the index type is big enough to compute in. 7330 Index = DAG.getZExtOrTrunc(Index, dl, VecPtr.getValueType()); 7331 7332 EVT EltVT = VecVT.getVectorElementType(); 7333 7334 // Calculate the element offset and add it to the pointer. 7335 unsigned EltSize = EltVT.getFixedSizeInBits() / 8; // FIXME: should be ABI size. 7336 assert(EltSize * 8 == EltVT.getFixedSizeInBits() && 7337 "Converting bits to bytes lost precision"); 7338 7339 Index = clampDynamicVectorIndex(DAG, Index, VecVT, dl); 7340 7341 EVT IdxVT = Index.getValueType(); 7342 7343 Index = DAG.getNode(ISD::MUL, dl, IdxVT, Index, 7344 DAG.getConstant(EltSize, dl, IdxVT)); 7345 return DAG.getMemBasePlusOffset(VecPtr, Index, dl); 7346 } 7347 7348 //===----------------------------------------------------------------------===// 7349 // Implementation of Emulated TLS Model 7350 //===----------------------------------------------------------------------===// 7351 7352 SDValue TargetLowering::LowerToTLSEmulatedModel(const GlobalAddressSDNode *GA, 7353 SelectionDAG &DAG) const { 7354 // Access to address of TLS varialbe xyz is lowered to a function call: 7355 // __emutls_get_address( address of global variable named "__emutls_v.xyz" ) 7356 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 7357 PointerType *VoidPtrType = Type::getInt8PtrTy(*DAG.getContext()); 7358 SDLoc dl(GA); 7359 7360 ArgListTy Args; 7361 ArgListEntry Entry; 7362 std::string NameString = ("__emutls_v." + GA->getGlobal()->getName()).str(); 7363 Module *VariableModule = const_cast<Module*>(GA->getGlobal()->getParent()); 7364 StringRef EmuTlsVarName(NameString); 7365 GlobalVariable *EmuTlsVar = VariableModule->getNamedGlobal(EmuTlsVarName); 7366 assert(EmuTlsVar && "Cannot find EmuTlsVar "); 7367 Entry.Node = DAG.getGlobalAddress(EmuTlsVar, dl, PtrVT); 7368 Entry.Ty = VoidPtrType; 7369 Args.push_back(Entry); 7370 7371 SDValue EmuTlsGetAddr = DAG.getExternalSymbol("__emutls_get_address", PtrVT); 7372 7373 TargetLowering::CallLoweringInfo CLI(DAG); 7374 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode()); 7375 CLI.setLibCallee(CallingConv::C, VoidPtrType, EmuTlsGetAddr, std::move(Args)); 7376 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI); 7377 7378 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls. 7379 // At last for X86 targets, maybe good for other targets too? 7380 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 7381 MFI.setAdjustsStack(true); // Is this only for X86 target? 7382 MFI.setHasCalls(true); 7383 7384 assert((GA->getOffset() == 0) && 7385 "Emulated TLS must have zero offset in GlobalAddressSDNode"); 7386 return CallResult.first; 7387 } 7388 7389 SDValue TargetLowering::lowerCmpEqZeroToCtlzSrl(SDValue Op, 7390 SelectionDAG &DAG) const { 7391 assert((Op->getOpcode() == ISD::SETCC) && "Input has to be a SETCC node."); 7392 if (!isCtlzFast()) 7393 return SDValue(); 7394 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); 7395 SDLoc dl(Op); 7396 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { 7397 if (C->isNullValue() && CC == ISD::SETEQ) { 7398 EVT VT = Op.getOperand(0).getValueType(); 7399 SDValue Zext = Op.getOperand(0); 7400 if (VT.bitsLT(MVT::i32)) { 7401 VT = MVT::i32; 7402 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0)); 7403 } 7404 unsigned Log2b = Log2_32(VT.getSizeInBits()); 7405 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext); 7406 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz, 7407 DAG.getConstant(Log2b, dl, MVT::i32)); 7408 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc); 7409 } 7410 } 7411 return SDValue(); 7412 } 7413 7414 SDValue TargetLowering::expandAddSubSat(SDNode *Node, SelectionDAG &DAG) const { 7415 unsigned Opcode = Node->getOpcode(); 7416 SDValue LHS = Node->getOperand(0); 7417 SDValue RHS = Node->getOperand(1); 7418 EVT VT = LHS.getValueType(); 7419 SDLoc dl(Node); 7420 7421 assert(VT == RHS.getValueType() && "Expected operands to be the same type"); 7422 assert(VT.isInteger() && "Expected operands to be integers"); 7423 7424 // usub.sat(a, b) -> umax(a, b) - b 7425 if (Opcode == ISD::USUBSAT && isOperationLegalOrCustom(ISD::UMAX, VT)) { 7426 SDValue Max = DAG.getNode(ISD::UMAX, dl, VT, LHS, RHS); 7427 return DAG.getNode(ISD::SUB, dl, VT, Max, RHS); 7428 } 7429 7430 // uadd.sat(a, b) -> umin(a, ~b) + b 7431 if (Opcode == ISD::UADDSAT && isOperationLegalOrCustom(ISD::UMIN, VT)) { 7432 SDValue InvRHS = DAG.getNOT(dl, RHS, VT); 7433 SDValue Min = DAG.getNode(ISD::UMIN, dl, VT, LHS, InvRHS); 7434 return DAG.getNode(ISD::ADD, dl, VT, Min, RHS); 7435 } 7436 7437 unsigned OverflowOp; 7438 switch (Opcode) { 7439 case ISD::SADDSAT: 7440 OverflowOp = ISD::SADDO; 7441 break; 7442 case ISD::UADDSAT: 7443 OverflowOp = ISD::UADDO; 7444 break; 7445 case ISD::SSUBSAT: 7446 OverflowOp = ISD::SSUBO; 7447 break; 7448 case ISD::USUBSAT: 7449 OverflowOp = ISD::USUBO; 7450 break; 7451 default: 7452 llvm_unreachable("Expected method to receive signed or unsigned saturation " 7453 "addition or subtraction node."); 7454 } 7455 7456 // FIXME: Should really try to split the vector in case it's legal on a 7457 // subvector. 7458 if (VT.isVector() && !isOperationLegalOrCustom(ISD::VSELECT, VT)) 7459 return DAG.UnrollVectorOp(Node); 7460 7461 unsigned BitWidth = LHS.getScalarValueSizeInBits(); 7462 EVT BoolVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT); 7463 SDValue Result = DAG.getNode(OverflowOp, dl, DAG.getVTList(VT, BoolVT), 7464 LHS, RHS); 7465 SDValue SumDiff = Result.getValue(0); 7466 SDValue Overflow = Result.getValue(1); 7467 SDValue Zero = DAG.getConstant(0, dl, VT); 7468 SDValue AllOnes = DAG.getAllOnesConstant(dl, VT); 7469 7470 if (Opcode == ISD::UADDSAT) { 7471 if (getBooleanContents(VT) == ZeroOrNegativeOneBooleanContent) { 7472 // (LHS + RHS) | OverflowMask 7473 SDValue OverflowMask = DAG.getSExtOrTrunc(Overflow, dl, VT); 7474 return DAG.getNode(ISD::OR, dl, VT, SumDiff, OverflowMask); 7475 } 7476 // Overflow ? 0xffff.... : (LHS + RHS) 7477 return DAG.getSelect(dl, VT, Overflow, AllOnes, SumDiff); 7478 } else if (Opcode == ISD::USUBSAT) { 7479 if (getBooleanContents(VT) == ZeroOrNegativeOneBooleanContent) { 7480 // (LHS - RHS) & ~OverflowMask 7481 SDValue OverflowMask = DAG.getSExtOrTrunc(Overflow, dl, VT); 7482 SDValue Not = DAG.getNOT(dl, OverflowMask, VT); 7483 return DAG.getNode(ISD::AND, dl, VT, SumDiff, Not); 7484 } 7485 // Overflow ? 0 : (LHS - RHS) 7486 return DAG.getSelect(dl, VT, Overflow, Zero, SumDiff); 7487 } else { 7488 // SatMax -> Overflow && SumDiff < 0 7489 // SatMin -> Overflow && SumDiff >= 0 7490 APInt MinVal = APInt::getSignedMinValue(BitWidth); 7491 APInt MaxVal = APInt::getSignedMaxValue(BitWidth); 7492 SDValue SatMin = DAG.getConstant(MinVal, dl, VT); 7493 SDValue SatMax = DAG.getConstant(MaxVal, dl, VT); 7494 SDValue SumNeg = DAG.getSetCC(dl, BoolVT, SumDiff, Zero, ISD::SETLT); 7495 Result = DAG.getSelect(dl, VT, SumNeg, SatMax, SatMin); 7496 return DAG.getSelect(dl, VT, Overflow, Result, SumDiff); 7497 } 7498 } 7499 7500 SDValue TargetLowering::expandShlSat(SDNode *Node, SelectionDAG &DAG) const { 7501 unsigned Opcode = Node->getOpcode(); 7502 bool IsSigned = Opcode == ISD::SSHLSAT; 7503 SDValue LHS = Node->getOperand(0); 7504 SDValue RHS = Node->getOperand(1); 7505 EVT VT = LHS.getValueType(); 7506 SDLoc dl(Node); 7507 7508 assert((Node->getOpcode() == ISD::SSHLSAT || 7509 Node->getOpcode() == ISD::USHLSAT) && 7510 "Expected a SHLSAT opcode"); 7511 assert(VT == RHS.getValueType() && "Expected operands to be the same type"); 7512 assert(VT.isInteger() && "Expected operands to be integers"); 7513 7514 // If LHS != (LHS << RHS) >> RHS, we have overflow and must saturate. 7515 7516 unsigned BW = VT.getScalarSizeInBits(); 7517 SDValue Result = DAG.getNode(ISD::SHL, dl, VT, LHS, RHS); 7518 SDValue Orig = 7519 DAG.getNode(IsSigned ? ISD::SRA : ISD::SRL, dl, VT, Result, RHS); 7520 7521 SDValue SatVal; 7522 if (IsSigned) { 7523 SDValue SatMin = DAG.getConstant(APInt::getSignedMinValue(BW), dl, VT); 7524 SDValue SatMax = DAG.getConstant(APInt::getSignedMaxValue(BW), dl, VT); 7525 SatVal = DAG.getSelectCC(dl, LHS, DAG.getConstant(0, dl, VT), 7526 SatMin, SatMax, ISD::SETLT); 7527 } else { 7528 SatVal = DAG.getConstant(APInt::getMaxValue(BW), dl, VT); 7529 } 7530 Result = DAG.getSelectCC(dl, LHS, Orig, SatVal, Result, ISD::SETNE); 7531 7532 return Result; 7533 } 7534 7535 SDValue 7536 TargetLowering::expandFixedPointMul(SDNode *Node, SelectionDAG &DAG) const { 7537 assert((Node->getOpcode() == ISD::SMULFIX || 7538 Node->getOpcode() == ISD::UMULFIX || 7539 Node->getOpcode() == ISD::SMULFIXSAT || 7540 Node->getOpcode() == ISD::UMULFIXSAT) && 7541 "Expected a fixed point multiplication opcode"); 7542 7543 SDLoc dl(Node); 7544 SDValue LHS = Node->getOperand(0); 7545 SDValue RHS = Node->getOperand(1); 7546 EVT VT = LHS.getValueType(); 7547 unsigned Scale = Node->getConstantOperandVal(2); 7548 bool Saturating = (Node->getOpcode() == ISD::SMULFIXSAT || 7549 Node->getOpcode() == ISD::UMULFIXSAT); 7550 bool Signed = (Node->getOpcode() == ISD::SMULFIX || 7551 Node->getOpcode() == ISD::SMULFIXSAT); 7552 EVT BoolVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT); 7553 unsigned VTSize = VT.getScalarSizeInBits(); 7554 7555 if (!Scale) { 7556 // [us]mul.fix(a, b, 0) -> mul(a, b) 7557 if (!Saturating) { 7558 if (isOperationLegalOrCustom(ISD::MUL, VT)) 7559 return DAG.getNode(ISD::MUL, dl, VT, LHS, RHS); 7560 } else if (Signed && isOperationLegalOrCustom(ISD::SMULO, VT)) { 7561 SDValue Result = 7562 DAG.getNode(ISD::SMULO, dl, DAG.getVTList(VT, BoolVT), LHS, RHS); 7563 SDValue Product = Result.getValue(0); 7564 SDValue Overflow = Result.getValue(1); 7565 SDValue Zero = DAG.getConstant(0, dl, VT); 7566 7567 APInt MinVal = APInt::getSignedMinValue(VTSize); 7568 APInt MaxVal = APInt::getSignedMaxValue(VTSize); 7569 SDValue SatMin = DAG.getConstant(MinVal, dl, VT); 7570 SDValue SatMax = DAG.getConstant(MaxVal, dl, VT); 7571 SDValue ProdNeg = DAG.getSetCC(dl, BoolVT, Product, Zero, ISD::SETLT); 7572 Result = DAG.getSelect(dl, VT, ProdNeg, SatMax, SatMin); 7573 return DAG.getSelect(dl, VT, Overflow, Result, Product); 7574 } else if (!Signed && isOperationLegalOrCustom(ISD::UMULO, VT)) { 7575 SDValue Result = 7576 DAG.getNode(ISD::UMULO, dl, DAG.getVTList(VT, BoolVT), LHS, RHS); 7577 SDValue Product = Result.getValue(0); 7578 SDValue Overflow = Result.getValue(1); 7579 7580 APInt MaxVal = APInt::getMaxValue(VTSize); 7581 SDValue SatMax = DAG.getConstant(MaxVal, dl, VT); 7582 return DAG.getSelect(dl, VT, Overflow, SatMax, Product); 7583 } 7584 } 7585 7586 assert(((Signed && Scale < VTSize) || (!Signed && Scale <= VTSize)) && 7587 "Expected scale to be less than the number of bits if signed or at " 7588 "most the number of bits if unsigned."); 7589 assert(LHS.getValueType() == RHS.getValueType() && 7590 "Expected both operands to be the same type"); 7591 7592 // Get the upper and lower bits of the result. 7593 SDValue Lo, Hi; 7594 unsigned LoHiOp = Signed ? ISD::SMUL_LOHI : ISD::UMUL_LOHI; 7595 unsigned HiOp = Signed ? ISD::MULHS : ISD::MULHU; 7596 if (isOperationLegalOrCustom(LoHiOp, VT)) { 7597 SDValue Result = DAG.getNode(LoHiOp, dl, DAG.getVTList(VT, VT), LHS, RHS); 7598 Lo = Result.getValue(0); 7599 Hi = Result.getValue(1); 7600 } else if (isOperationLegalOrCustom(HiOp, VT)) { 7601 Lo = DAG.getNode(ISD::MUL, dl, VT, LHS, RHS); 7602 Hi = DAG.getNode(HiOp, dl, VT, LHS, RHS); 7603 } else if (VT.isVector()) { 7604 return SDValue(); 7605 } else { 7606 report_fatal_error("Unable to expand fixed point multiplication."); 7607 } 7608 7609 if (Scale == VTSize) 7610 // Result is just the top half since we'd be shifting by the width of the 7611 // operand. Overflow impossible so this works for both UMULFIX and 7612 // UMULFIXSAT. 7613 return Hi; 7614 7615 // The result will need to be shifted right by the scale since both operands 7616 // are scaled. The result is given to us in 2 halves, so we only want part of 7617 // both in the result. 7618 EVT ShiftTy = getShiftAmountTy(VT, DAG.getDataLayout()); 7619 SDValue Result = DAG.getNode(ISD::FSHR, dl, VT, Hi, Lo, 7620 DAG.getConstant(Scale, dl, ShiftTy)); 7621 if (!Saturating) 7622 return Result; 7623 7624 if (!Signed) { 7625 // Unsigned overflow happened if the upper (VTSize - Scale) bits (of the 7626 // widened multiplication) aren't all zeroes. 7627 7628 // Saturate to max if ((Hi >> Scale) != 0), 7629 // which is the same as if (Hi > ((1 << Scale) - 1)) 7630 APInt MaxVal = APInt::getMaxValue(VTSize); 7631 SDValue LowMask = DAG.getConstant(APInt::getLowBitsSet(VTSize, Scale), 7632 dl, VT); 7633 Result = DAG.getSelectCC(dl, Hi, LowMask, 7634 DAG.getConstant(MaxVal, dl, VT), Result, 7635 ISD::SETUGT); 7636 7637 return Result; 7638 } 7639 7640 // Signed overflow happened if the upper (VTSize - Scale + 1) bits (of the 7641 // widened multiplication) aren't all ones or all zeroes. 7642 7643 SDValue SatMin = DAG.getConstant(APInt::getSignedMinValue(VTSize), dl, VT); 7644 SDValue SatMax = DAG.getConstant(APInt::getSignedMaxValue(VTSize), dl, VT); 7645 7646 if (Scale == 0) { 7647 SDValue Sign = DAG.getNode(ISD::SRA, dl, VT, Lo, 7648 DAG.getConstant(VTSize - 1, dl, ShiftTy)); 7649 SDValue Overflow = DAG.getSetCC(dl, BoolVT, Hi, Sign, ISD::SETNE); 7650 // Saturated to SatMin if wide product is negative, and SatMax if wide 7651 // product is positive ... 7652 SDValue Zero = DAG.getConstant(0, dl, VT); 7653 SDValue ResultIfOverflow = DAG.getSelectCC(dl, Hi, Zero, SatMin, SatMax, 7654 ISD::SETLT); 7655 // ... but only if we overflowed. 7656 return DAG.getSelect(dl, VT, Overflow, ResultIfOverflow, Result); 7657 } 7658 7659 // We handled Scale==0 above so all the bits to examine is in Hi. 7660 7661 // Saturate to max if ((Hi >> (Scale - 1)) > 0), 7662 // which is the same as if (Hi > (1 << (Scale - 1)) - 1) 7663 SDValue LowMask = DAG.getConstant(APInt::getLowBitsSet(VTSize, Scale - 1), 7664 dl, VT); 7665 Result = DAG.getSelectCC(dl, Hi, LowMask, SatMax, Result, ISD::SETGT); 7666 // Saturate to min if (Hi >> (Scale - 1)) < -1), 7667 // which is the same as if (HI < (-1 << (Scale - 1)) 7668 SDValue HighMask = 7669 DAG.getConstant(APInt::getHighBitsSet(VTSize, VTSize - Scale + 1), 7670 dl, VT); 7671 Result = DAG.getSelectCC(dl, Hi, HighMask, SatMin, Result, ISD::SETLT); 7672 return Result; 7673 } 7674 7675 SDValue 7676 TargetLowering::expandFixedPointDiv(unsigned Opcode, const SDLoc &dl, 7677 SDValue LHS, SDValue RHS, 7678 unsigned Scale, SelectionDAG &DAG) const { 7679 assert((Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT || 7680 Opcode == ISD::UDIVFIX || Opcode == ISD::UDIVFIXSAT) && 7681 "Expected a fixed point division opcode"); 7682 7683 EVT VT = LHS.getValueType(); 7684 bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT; 7685 bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT; 7686 EVT BoolVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT); 7687 7688 // If there is enough room in the type to upscale the LHS or downscale the 7689 // RHS before the division, we can perform it in this type without having to 7690 // resize. For signed operations, the LHS headroom is the number of 7691 // redundant sign bits, and for unsigned ones it is the number of zeroes. 7692 // The headroom for the RHS is the number of trailing zeroes. 7693 unsigned LHSLead = Signed ? DAG.ComputeNumSignBits(LHS) - 1 7694 : DAG.computeKnownBits(LHS).countMinLeadingZeros(); 7695 unsigned RHSTrail = DAG.computeKnownBits(RHS).countMinTrailingZeros(); 7696 7697 // For signed saturating operations, we need to be able to detect true integer 7698 // division overflow; that is, when you have MIN / -EPS. However, this 7699 // is undefined behavior and if we emit divisions that could take such 7700 // values it may cause undesired behavior (arithmetic exceptions on x86, for 7701 // example). 7702 // Avoid this by requiring an extra bit so that we never get this case. 7703 // FIXME: This is a bit unfortunate as it means that for an 8-bit 7-scale 7704 // signed saturating division, we need to emit a whopping 32-bit division. 7705 if (LHSLead + RHSTrail < Scale + (unsigned)(Saturating && Signed)) 7706 return SDValue(); 7707 7708 unsigned LHSShift = std::min(LHSLead, Scale); 7709 unsigned RHSShift = Scale - LHSShift; 7710 7711 // At this point, we know that if we shift the LHS up by LHSShift and the 7712 // RHS down by RHSShift, we can emit a regular division with a final scaling 7713 // factor of Scale. 7714 7715 EVT ShiftTy = getShiftAmountTy(VT, DAG.getDataLayout()); 7716 if (LHSShift) 7717 LHS = DAG.getNode(ISD::SHL, dl, VT, LHS, 7718 DAG.getConstant(LHSShift, dl, ShiftTy)); 7719 if (RHSShift) 7720 RHS = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, dl, VT, RHS, 7721 DAG.getConstant(RHSShift, dl, ShiftTy)); 7722 7723 SDValue Quot; 7724 if (Signed) { 7725 // For signed operations, if the resulting quotient is negative and the 7726 // remainder is nonzero, subtract 1 from the quotient to round towards 7727 // negative infinity. 7728 SDValue Rem; 7729 // FIXME: Ideally we would always produce an SDIVREM here, but if the 7730 // type isn't legal, SDIVREM cannot be expanded. There is no reason why 7731 // we couldn't just form a libcall, but the type legalizer doesn't do it. 7732 if (isTypeLegal(VT) && 7733 isOperationLegalOrCustom(ISD::SDIVREM, VT)) { 7734 Quot = DAG.getNode(ISD::SDIVREM, dl, 7735 DAG.getVTList(VT, VT), 7736 LHS, RHS); 7737 Rem = Quot.getValue(1); 7738 Quot = Quot.getValue(0); 7739 } else { 7740 Quot = DAG.getNode(ISD::SDIV, dl, VT, 7741 LHS, RHS); 7742 Rem = DAG.getNode(ISD::SREM, dl, VT, 7743 LHS, RHS); 7744 } 7745 SDValue Zero = DAG.getConstant(0, dl, VT); 7746 SDValue RemNonZero = DAG.getSetCC(dl, BoolVT, Rem, Zero, ISD::SETNE); 7747 SDValue LHSNeg = DAG.getSetCC(dl, BoolVT, LHS, Zero, ISD::SETLT); 7748 SDValue RHSNeg = DAG.getSetCC(dl, BoolVT, RHS, Zero, ISD::SETLT); 7749 SDValue QuotNeg = DAG.getNode(ISD::XOR, dl, BoolVT, LHSNeg, RHSNeg); 7750 SDValue Sub1 = DAG.getNode(ISD::SUB, dl, VT, Quot, 7751 DAG.getConstant(1, dl, VT)); 7752 Quot = DAG.getSelect(dl, VT, 7753 DAG.getNode(ISD::AND, dl, BoolVT, RemNonZero, QuotNeg), 7754 Sub1, Quot); 7755 } else 7756 Quot = DAG.getNode(ISD::UDIV, dl, VT, 7757 LHS, RHS); 7758 7759 return Quot; 7760 } 7761 7762 void TargetLowering::expandUADDSUBO( 7763 SDNode *Node, SDValue &Result, SDValue &Overflow, SelectionDAG &DAG) const { 7764 SDLoc dl(Node); 7765 SDValue LHS = Node->getOperand(0); 7766 SDValue RHS = Node->getOperand(1); 7767 bool IsAdd = Node->getOpcode() == ISD::UADDO; 7768 7769 // If ADD/SUBCARRY is legal, use that instead. 7770 unsigned OpcCarry = IsAdd ? ISD::ADDCARRY : ISD::SUBCARRY; 7771 if (isOperationLegalOrCustom(OpcCarry, Node->getValueType(0))) { 7772 SDValue CarryIn = DAG.getConstant(0, dl, Node->getValueType(1)); 7773 SDValue NodeCarry = DAG.getNode(OpcCarry, dl, Node->getVTList(), 7774 { LHS, RHS, CarryIn }); 7775 Result = SDValue(NodeCarry.getNode(), 0); 7776 Overflow = SDValue(NodeCarry.getNode(), 1); 7777 return; 7778 } 7779 7780 Result = DAG.getNode(IsAdd ? ISD::ADD : ISD::SUB, dl, 7781 LHS.getValueType(), LHS, RHS); 7782 7783 EVT ResultType = Node->getValueType(1); 7784 EVT SetCCType = getSetCCResultType( 7785 DAG.getDataLayout(), *DAG.getContext(), Node->getValueType(0)); 7786 ISD::CondCode CC = IsAdd ? ISD::SETULT : ISD::SETUGT; 7787 SDValue SetCC = DAG.getSetCC(dl, SetCCType, Result, LHS, CC); 7788 Overflow = DAG.getBoolExtOrTrunc(SetCC, dl, ResultType, ResultType); 7789 } 7790 7791 void TargetLowering::expandSADDSUBO( 7792 SDNode *Node, SDValue &Result, SDValue &Overflow, SelectionDAG &DAG) const { 7793 SDLoc dl(Node); 7794 SDValue LHS = Node->getOperand(0); 7795 SDValue RHS = Node->getOperand(1); 7796 bool IsAdd = Node->getOpcode() == ISD::SADDO; 7797 7798 Result = DAG.getNode(IsAdd ? ISD::ADD : ISD::SUB, dl, 7799 LHS.getValueType(), LHS, RHS); 7800 7801 EVT ResultType = Node->getValueType(1); 7802 EVT OType = getSetCCResultType( 7803 DAG.getDataLayout(), *DAG.getContext(), Node->getValueType(0)); 7804 7805 // If SADDSAT/SSUBSAT is legal, compare results to detect overflow. 7806 unsigned OpcSat = IsAdd ? ISD::SADDSAT : ISD::SSUBSAT; 7807 if (isOperationLegalOrCustom(OpcSat, LHS.getValueType())) { 7808 SDValue Sat = DAG.getNode(OpcSat, dl, LHS.getValueType(), LHS, RHS); 7809 SDValue SetCC = DAG.getSetCC(dl, OType, Result, Sat, ISD::SETNE); 7810 Overflow = DAG.getBoolExtOrTrunc(SetCC, dl, ResultType, ResultType); 7811 return; 7812 } 7813 7814 SDValue Zero = DAG.getConstant(0, dl, LHS.getValueType()); 7815 7816 // For an addition, the result should be less than one of the operands (LHS) 7817 // if and only if the other operand (RHS) is negative, otherwise there will 7818 // be overflow. 7819 // For a subtraction, the result should be less than one of the operands 7820 // (LHS) if and only if the other operand (RHS) is (non-zero) positive, 7821 // otherwise there will be overflow. 7822 SDValue ResultLowerThanLHS = DAG.getSetCC(dl, OType, Result, LHS, ISD::SETLT); 7823 SDValue ConditionRHS = 7824 DAG.getSetCC(dl, OType, RHS, Zero, IsAdd ? ISD::SETLT : ISD::SETGT); 7825 7826 Overflow = DAG.getBoolExtOrTrunc( 7827 DAG.getNode(ISD::XOR, dl, OType, ConditionRHS, ResultLowerThanLHS), dl, 7828 ResultType, ResultType); 7829 } 7830 7831 bool TargetLowering::expandMULO(SDNode *Node, SDValue &Result, 7832 SDValue &Overflow, SelectionDAG &DAG) const { 7833 SDLoc dl(Node); 7834 EVT VT = Node->getValueType(0); 7835 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT); 7836 SDValue LHS = Node->getOperand(0); 7837 SDValue RHS = Node->getOperand(1); 7838 bool isSigned = Node->getOpcode() == ISD::SMULO; 7839 7840 // For power-of-two multiplications we can use a simpler shift expansion. 7841 if (ConstantSDNode *RHSC = isConstOrConstSplat(RHS)) { 7842 const APInt &C = RHSC->getAPIntValue(); 7843 // mulo(X, 1 << S) -> { X << S, (X << S) >> S != X } 7844 if (C.isPowerOf2()) { 7845 // smulo(x, signed_min) is same as umulo(x, signed_min). 7846 bool UseArithShift = isSigned && !C.isMinSignedValue(); 7847 EVT ShiftAmtTy = getShiftAmountTy(VT, DAG.getDataLayout()); 7848 SDValue ShiftAmt = DAG.getConstant(C.logBase2(), dl, ShiftAmtTy); 7849 Result = DAG.getNode(ISD::SHL, dl, VT, LHS, ShiftAmt); 7850 Overflow = DAG.getSetCC(dl, SetCCVT, 7851 DAG.getNode(UseArithShift ? ISD::SRA : ISD::SRL, 7852 dl, VT, Result, ShiftAmt), 7853 LHS, ISD::SETNE); 7854 return true; 7855 } 7856 } 7857 7858 EVT WideVT = EVT::getIntegerVT(*DAG.getContext(), VT.getScalarSizeInBits() * 2); 7859 if (VT.isVector()) 7860 WideVT = EVT::getVectorVT(*DAG.getContext(), WideVT, 7861 VT.getVectorNumElements()); 7862 7863 SDValue BottomHalf; 7864 SDValue TopHalf; 7865 static const unsigned Ops[2][3] = 7866 { { ISD::MULHU, ISD::UMUL_LOHI, ISD::ZERO_EXTEND }, 7867 { ISD::MULHS, ISD::SMUL_LOHI, ISD::SIGN_EXTEND }}; 7868 if (isOperationLegalOrCustom(Ops[isSigned][0], VT)) { 7869 BottomHalf = DAG.getNode(ISD::MUL, dl, VT, LHS, RHS); 7870 TopHalf = DAG.getNode(Ops[isSigned][0], dl, VT, LHS, RHS); 7871 } else if (isOperationLegalOrCustom(Ops[isSigned][1], VT)) { 7872 BottomHalf = DAG.getNode(Ops[isSigned][1], dl, DAG.getVTList(VT, VT), LHS, 7873 RHS); 7874 TopHalf = BottomHalf.getValue(1); 7875 } else if (isTypeLegal(WideVT)) { 7876 LHS = DAG.getNode(Ops[isSigned][2], dl, WideVT, LHS); 7877 RHS = DAG.getNode(Ops[isSigned][2], dl, WideVT, RHS); 7878 SDValue Mul = DAG.getNode(ISD::MUL, dl, WideVT, LHS, RHS); 7879 BottomHalf = DAG.getNode(ISD::TRUNCATE, dl, VT, Mul); 7880 SDValue ShiftAmt = DAG.getConstant(VT.getScalarSizeInBits(), dl, 7881 getShiftAmountTy(WideVT, DAG.getDataLayout())); 7882 TopHalf = DAG.getNode(ISD::TRUNCATE, dl, VT, 7883 DAG.getNode(ISD::SRL, dl, WideVT, Mul, ShiftAmt)); 7884 } else { 7885 if (VT.isVector()) 7886 return false; 7887 7888 // We can fall back to a libcall with an illegal type for the MUL if we 7889 // have a libcall big enough. 7890 // Also, we can fall back to a division in some cases, but that's a big 7891 // performance hit in the general case. 7892 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL; 7893 if (WideVT == MVT::i16) 7894 LC = RTLIB::MUL_I16; 7895 else if (WideVT == MVT::i32) 7896 LC = RTLIB::MUL_I32; 7897 else if (WideVT == MVT::i64) 7898 LC = RTLIB::MUL_I64; 7899 else if (WideVT == MVT::i128) 7900 LC = RTLIB::MUL_I128; 7901 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Cannot expand this operation!"); 7902 7903 SDValue HiLHS; 7904 SDValue HiRHS; 7905 if (isSigned) { 7906 // The high part is obtained by SRA'ing all but one of the bits of low 7907 // part. 7908 unsigned LoSize = VT.getFixedSizeInBits(); 7909 HiLHS = 7910 DAG.getNode(ISD::SRA, dl, VT, LHS, 7911 DAG.getConstant(LoSize - 1, dl, 7912 getPointerTy(DAG.getDataLayout()))); 7913 HiRHS = 7914 DAG.getNode(ISD::SRA, dl, VT, RHS, 7915 DAG.getConstant(LoSize - 1, dl, 7916 getPointerTy(DAG.getDataLayout()))); 7917 } else { 7918 HiLHS = DAG.getConstant(0, dl, VT); 7919 HiRHS = DAG.getConstant(0, dl, VT); 7920 } 7921 7922 // Here we're passing the 2 arguments explicitly as 4 arguments that are 7923 // pre-lowered to the correct types. This all depends upon WideVT not 7924 // being a legal type for the architecture and thus has to be split to 7925 // two arguments. 7926 SDValue Ret; 7927 TargetLowering::MakeLibCallOptions CallOptions; 7928 CallOptions.setSExt(isSigned); 7929 CallOptions.setIsPostTypeLegalization(true); 7930 if (shouldSplitFunctionArgumentsAsLittleEndian(DAG.getDataLayout())) { 7931 // Halves of WideVT are packed into registers in different order 7932 // depending on platform endianness. This is usually handled by 7933 // the C calling convention, but we can't defer to it in 7934 // the legalizer. 7935 SDValue Args[] = { LHS, HiLHS, RHS, HiRHS }; 7936 Ret = makeLibCall(DAG, LC, WideVT, Args, CallOptions, dl).first; 7937 } else { 7938 SDValue Args[] = { HiLHS, LHS, HiRHS, RHS }; 7939 Ret = makeLibCall(DAG, LC, WideVT, Args, CallOptions, dl).first; 7940 } 7941 assert(Ret.getOpcode() == ISD::MERGE_VALUES && 7942 "Ret value is a collection of constituent nodes holding result."); 7943 if (DAG.getDataLayout().isLittleEndian()) { 7944 // Same as above. 7945 BottomHalf = Ret.getOperand(0); 7946 TopHalf = Ret.getOperand(1); 7947 } else { 7948 BottomHalf = Ret.getOperand(1); 7949 TopHalf = Ret.getOperand(0); 7950 } 7951 } 7952 7953 Result = BottomHalf; 7954 if (isSigned) { 7955 SDValue ShiftAmt = DAG.getConstant( 7956 VT.getScalarSizeInBits() - 1, dl, 7957 getShiftAmountTy(BottomHalf.getValueType(), DAG.getDataLayout())); 7958 SDValue Sign = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, ShiftAmt); 7959 Overflow = DAG.getSetCC(dl, SetCCVT, TopHalf, Sign, ISD::SETNE); 7960 } else { 7961 Overflow = DAG.getSetCC(dl, SetCCVT, TopHalf, 7962 DAG.getConstant(0, dl, VT), ISD::SETNE); 7963 } 7964 7965 // Truncate the result if SetCC returns a larger type than needed. 7966 EVT RType = Node->getValueType(1); 7967 if (RType.bitsLT(Overflow.getValueType())) 7968 Overflow = DAG.getNode(ISD::TRUNCATE, dl, RType, Overflow); 7969 7970 assert(RType.getSizeInBits() == Overflow.getValueSizeInBits() && 7971 "Unexpected result type for S/UMULO legalization"); 7972 return true; 7973 } 7974 7975 SDValue TargetLowering::expandVecReduce(SDNode *Node, SelectionDAG &DAG) const { 7976 SDLoc dl(Node); 7977 unsigned BaseOpcode = 0; 7978 switch (Node->getOpcode()) { 7979 default: llvm_unreachable("Expected VECREDUCE opcode"); 7980 case ISD::VECREDUCE_FADD: BaseOpcode = ISD::FADD; break; 7981 case ISD::VECREDUCE_FMUL: BaseOpcode = ISD::FMUL; break; 7982 case ISD::VECREDUCE_ADD: BaseOpcode = ISD::ADD; break; 7983 case ISD::VECREDUCE_MUL: BaseOpcode = ISD::MUL; break; 7984 case ISD::VECREDUCE_AND: BaseOpcode = ISD::AND; break; 7985 case ISD::VECREDUCE_OR: BaseOpcode = ISD::OR; break; 7986 case ISD::VECREDUCE_XOR: BaseOpcode = ISD::XOR; break; 7987 case ISD::VECREDUCE_SMAX: BaseOpcode = ISD::SMAX; break; 7988 case ISD::VECREDUCE_SMIN: BaseOpcode = ISD::SMIN; break; 7989 case ISD::VECREDUCE_UMAX: BaseOpcode = ISD::UMAX; break; 7990 case ISD::VECREDUCE_UMIN: BaseOpcode = ISD::UMIN; break; 7991 case ISD::VECREDUCE_FMAX: BaseOpcode = ISD::FMAXNUM; break; 7992 case ISD::VECREDUCE_FMIN: BaseOpcode = ISD::FMINNUM; break; 7993 } 7994 7995 SDValue Op = Node->getOperand(0); 7996 EVT VT = Op.getValueType(); 7997 7998 // Try to use a shuffle reduction for power of two vectors. 7999 if (VT.isPow2VectorType()) { 8000 while (VT.getVectorNumElements() > 1) { 8001 EVT HalfVT = VT.getHalfNumVectorElementsVT(*DAG.getContext()); 8002 if (!isOperationLegalOrCustom(BaseOpcode, HalfVT)) 8003 break; 8004 8005 SDValue Lo, Hi; 8006 std::tie(Lo, Hi) = DAG.SplitVector(Op, dl); 8007 Op = DAG.getNode(BaseOpcode, dl, HalfVT, Lo, Hi); 8008 VT = HalfVT; 8009 } 8010 } 8011 8012 EVT EltVT = VT.getVectorElementType(); 8013 unsigned NumElts = VT.getVectorNumElements(); 8014 8015 SmallVector<SDValue, 8> Ops; 8016 DAG.ExtractVectorElements(Op, Ops, 0, NumElts); 8017 8018 SDValue Res = Ops[0]; 8019 for (unsigned i = 1; i < NumElts; i++) 8020 Res = DAG.getNode(BaseOpcode, dl, EltVT, Res, Ops[i], Node->getFlags()); 8021 8022 // Result type may be wider than element type. 8023 if (EltVT != Node->getValueType(0)) 8024 Res = DAG.getNode(ISD::ANY_EXTEND, dl, Node->getValueType(0), Res); 8025 return Res; 8026 } 8027 8028 bool TargetLowering::expandREM(SDNode *Node, SDValue &Result, 8029 SelectionDAG &DAG) const { 8030 EVT VT = Node->getValueType(0); 8031 SDLoc dl(Node); 8032 bool isSigned = Node->getOpcode() == ISD::SREM; 8033 unsigned DivOpc = isSigned ? ISD::SDIV : ISD::UDIV; 8034 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM; 8035 SDValue Dividend = Node->getOperand(0); 8036 SDValue Divisor = Node->getOperand(1); 8037 if (isOperationLegalOrCustom(DivRemOpc, VT)) { 8038 SDVTList VTs = DAG.getVTList(VT, VT); 8039 Result = DAG.getNode(DivRemOpc, dl, VTs, Dividend, Divisor).getValue(1); 8040 return true; 8041 } else if (isOperationLegalOrCustom(DivOpc, VT)) { 8042 // X % Y -> X-X/Y*Y 8043 SDValue Divide = DAG.getNode(DivOpc, dl, VT, Dividend, Divisor); 8044 SDValue Mul = DAG.getNode(ISD::MUL, dl, VT, Divide, Divisor); 8045 Result = DAG.getNode(ISD::SUB, dl, VT, Dividend, Mul); 8046 return true; 8047 } 8048 return false; 8049 } 8050