1 //===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This implements the TargetLowering class.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #include "llvm/CodeGen/TargetLowering.h"
15 #include "llvm/ADT/BitVector.h"
16 #include "llvm/ADT/STLExtras.h"
17 #include "llvm/CodeGen/CallingConvLower.h"
18 #include "llvm/CodeGen/MachineFrameInfo.h"
19 #include "llvm/CodeGen/MachineFunction.h"
20 #include "llvm/CodeGen/MachineJumpTableInfo.h"
21 #include "llvm/CodeGen/MachineRegisterInfo.h"
22 #include "llvm/CodeGen/SelectionDAG.h"
23 #include "llvm/CodeGen/TargetRegisterInfo.h"
24 #include "llvm/CodeGen/TargetSubtargetInfo.h"
25 #include "llvm/IR/DataLayout.h"
26 #include "llvm/IR/DerivedTypes.h"
27 #include "llvm/IR/GlobalVariable.h"
28 #include "llvm/IR/LLVMContext.h"
29 #include "llvm/MC/MCAsmInfo.h"
30 #include "llvm/MC/MCExpr.h"
31 #include "llvm/Support/ErrorHandling.h"
32 #include "llvm/Support/KnownBits.h"
33 #include "llvm/Support/MathExtras.h"
34 #include "llvm/Target/TargetLoweringObjectFile.h"
35 #include "llvm/Target/TargetMachine.h"
36 #include <cctype>
37 using namespace llvm;
38 
39 /// NOTE: The TargetMachine owns TLOF.
40 TargetLowering::TargetLowering(const TargetMachine &tm)
41   : TargetLoweringBase(tm) {}
42 
43 const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
44   return nullptr;
45 }
46 
47 bool TargetLowering::isPositionIndependent() const {
48   return getTargetMachine().isPositionIndependent();
49 }
50 
51 /// Check whether a given call node is in tail position within its function. If
52 /// so, it sets Chain to the input chain of the tail call.
53 bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
54                                           SDValue &Chain) const {
55   const Function &F = DAG.getMachineFunction().getFunction();
56 
57   // Conservatively require the attributes of the call to match those of
58   // the return. Ignore NoAlias and NonNull because they don't affect the
59   // call sequence.
60   AttributeList CallerAttrs = F.getAttributes();
61   if (AttrBuilder(CallerAttrs, AttributeList::ReturnIndex)
62           .removeAttribute(Attribute::NoAlias)
63           .removeAttribute(Attribute::NonNull)
64           .hasAttributes())
65     return false;
66 
67   // It's not safe to eliminate the sign / zero extension of the return value.
68   if (CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::ZExt) ||
69       CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::SExt))
70     return false;
71 
72   // Check if the only use is a function return node.
73   return isUsedByReturnOnly(Node, Chain);
74 }
75 
76 bool TargetLowering::parametersInCSRMatch(const MachineRegisterInfo &MRI,
77     const uint32_t *CallerPreservedMask,
78     const SmallVectorImpl<CCValAssign> &ArgLocs,
79     const SmallVectorImpl<SDValue> &OutVals) const {
80   for (unsigned I = 0, E = ArgLocs.size(); I != E; ++I) {
81     const CCValAssign &ArgLoc = ArgLocs[I];
82     if (!ArgLoc.isRegLoc())
83       continue;
84     unsigned Reg = ArgLoc.getLocReg();
85     // Only look at callee saved registers.
86     if (MachineOperand::clobbersPhysReg(CallerPreservedMask, Reg))
87       continue;
88     // Check that we pass the value used for the caller.
89     // (We look for a CopyFromReg reading a virtual register that is used
90     //  for the function live-in value of register Reg)
91     SDValue Value = OutVals[I];
92     if (Value->getOpcode() != ISD::CopyFromReg)
93       return false;
94     unsigned ArgReg = cast<RegisterSDNode>(Value->getOperand(1))->getReg();
95     if (MRI.getLiveInPhysReg(ArgReg) != Reg)
96       return false;
97   }
98   return true;
99 }
100 
101 /// Set CallLoweringInfo attribute flags based on a call instruction
102 /// and called function attributes.
103 void TargetLoweringBase::ArgListEntry::setAttributes(ImmutableCallSite *CS,
104                                                      unsigned ArgIdx) {
105   IsSExt = CS->paramHasAttr(ArgIdx, Attribute::SExt);
106   IsZExt = CS->paramHasAttr(ArgIdx, Attribute::ZExt);
107   IsInReg = CS->paramHasAttr(ArgIdx, Attribute::InReg);
108   IsSRet = CS->paramHasAttr(ArgIdx, Attribute::StructRet);
109   IsNest = CS->paramHasAttr(ArgIdx, Attribute::Nest);
110   IsByVal = CS->paramHasAttr(ArgIdx, Attribute::ByVal);
111   IsInAlloca = CS->paramHasAttr(ArgIdx, Attribute::InAlloca);
112   IsReturned = CS->paramHasAttr(ArgIdx, Attribute::Returned);
113   IsSwiftSelf = CS->paramHasAttr(ArgIdx, Attribute::SwiftSelf);
114   IsSwiftError = CS->paramHasAttr(ArgIdx, Attribute::SwiftError);
115   Alignment  = CS->getParamAlignment(ArgIdx);
116 }
117 
118 /// Generate a libcall taking the given operands as arguments and returning a
119 /// result of type RetVT.
120 std::pair<SDValue, SDValue>
121 TargetLowering::makeLibCall(SelectionDAG &DAG, RTLIB::Libcall LC, EVT RetVT,
122                             ArrayRef<SDValue> Ops, bool isSigned,
123                             const SDLoc &dl, bool doesNotReturn,
124                             bool isReturnValueUsed) const {
125   TargetLowering::ArgListTy Args;
126   Args.reserve(Ops.size());
127 
128   TargetLowering::ArgListEntry Entry;
129   for (SDValue Op : Ops) {
130     Entry.Node = Op;
131     Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
132     Entry.IsSExt = shouldSignExtendTypeInLibCall(Op.getValueType(), isSigned);
133     Entry.IsZExt = !shouldSignExtendTypeInLibCall(Op.getValueType(), isSigned);
134     Args.push_back(Entry);
135   }
136 
137   if (LC == RTLIB::UNKNOWN_LIBCALL)
138     report_fatal_error("Unsupported library call operation!");
139   SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
140                                          getPointerTy(DAG.getDataLayout()));
141 
142   Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
143   TargetLowering::CallLoweringInfo CLI(DAG);
144   bool signExtend = shouldSignExtendTypeInLibCall(RetVT, isSigned);
145   CLI.setDebugLoc(dl)
146       .setChain(DAG.getEntryNode())
147       .setLibCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args))
148       .setNoReturn(doesNotReturn)
149       .setDiscardResult(!isReturnValueUsed)
150       .setSExtResult(signExtend)
151       .setZExtResult(!signExtend);
152   return LowerCallTo(CLI);
153 }
154 
155 /// Soften the operands of a comparison. This code is shared among BR_CC,
156 /// SELECT_CC, and SETCC handlers.
157 void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
158                                          SDValue &NewLHS, SDValue &NewRHS,
159                                          ISD::CondCode &CCCode,
160                                          const SDLoc &dl) const {
161   assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128 || VT == MVT::ppcf128)
162          && "Unsupported setcc type!");
163 
164   // Expand into one or more soft-fp libcall(s).
165   RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
166   bool ShouldInvertCC = false;
167   switch (CCCode) {
168   case ISD::SETEQ:
169   case ISD::SETOEQ:
170     LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
171           (VT == MVT::f64) ? RTLIB::OEQ_F64 :
172           (VT == MVT::f128) ? RTLIB::OEQ_F128 : RTLIB::OEQ_PPCF128;
173     break;
174   case ISD::SETNE:
175   case ISD::SETUNE:
176     LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
177           (VT == MVT::f64) ? RTLIB::UNE_F64 :
178           (VT == MVT::f128) ? RTLIB::UNE_F128 : RTLIB::UNE_PPCF128;
179     break;
180   case ISD::SETGE:
181   case ISD::SETOGE:
182     LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
183           (VT == MVT::f64) ? RTLIB::OGE_F64 :
184           (VT == MVT::f128) ? RTLIB::OGE_F128 : RTLIB::OGE_PPCF128;
185     break;
186   case ISD::SETLT:
187   case ISD::SETOLT:
188     LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
189           (VT == MVT::f64) ? RTLIB::OLT_F64 :
190           (VT == MVT::f128) ? RTLIB::OLT_F128 : RTLIB::OLT_PPCF128;
191     break;
192   case ISD::SETLE:
193   case ISD::SETOLE:
194     LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
195           (VT == MVT::f64) ? RTLIB::OLE_F64 :
196           (VT == MVT::f128) ? RTLIB::OLE_F128 : RTLIB::OLE_PPCF128;
197     break;
198   case ISD::SETGT:
199   case ISD::SETOGT:
200     LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
201           (VT == MVT::f64) ? RTLIB::OGT_F64 :
202           (VT == MVT::f128) ? RTLIB::OGT_F128 : RTLIB::OGT_PPCF128;
203     break;
204   case ISD::SETUO:
205     LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
206           (VT == MVT::f64) ? RTLIB::UO_F64 :
207           (VT == MVT::f128) ? RTLIB::UO_F128 : RTLIB::UO_PPCF128;
208     break;
209   case ISD::SETO:
210     LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
211           (VT == MVT::f64) ? RTLIB::O_F64 :
212           (VT == MVT::f128) ? RTLIB::O_F128 : RTLIB::O_PPCF128;
213     break;
214   case ISD::SETONE:
215     // SETONE = SETOLT | SETOGT
216     LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
217           (VT == MVT::f64) ? RTLIB::OLT_F64 :
218           (VT == MVT::f128) ? RTLIB::OLT_F128 : RTLIB::OLT_PPCF128;
219     LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
220           (VT == MVT::f64) ? RTLIB::OGT_F64 :
221           (VT == MVT::f128) ? RTLIB::OGT_F128 : RTLIB::OGT_PPCF128;
222     break;
223   case ISD::SETUEQ:
224     LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
225           (VT == MVT::f64) ? RTLIB::UO_F64 :
226           (VT == MVT::f128) ? RTLIB::UO_F128 : RTLIB::UO_PPCF128;
227     LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
228           (VT == MVT::f64) ? RTLIB::OEQ_F64 :
229           (VT == MVT::f128) ? RTLIB::OEQ_F128 : RTLIB::OEQ_PPCF128;
230     break;
231   default:
232     // Invert CC for unordered comparisons
233     ShouldInvertCC = true;
234     switch (CCCode) {
235     case ISD::SETULT:
236       LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
237             (VT == MVT::f64) ? RTLIB::OGE_F64 :
238             (VT == MVT::f128) ? RTLIB::OGE_F128 : RTLIB::OGE_PPCF128;
239       break;
240     case ISD::SETULE:
241       LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
242             (VT == MVT::f64) ? RTLIB::OGT_F64 :
243             (VT == MVT::f128) ? RTLIB::OGT_F128 : RTLIB::OGT_PPCF128;
244       break;
245     case ISD::SETUGT:
246       LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
247             (VT == MVT::f64) ? RTLIB::OLE_F64 :
248             (VT == MVT::f128) ? RTLIB::OLE_F128 : RTLIB::OLE_PPCF128;
249       break;
250     case ISD::SETUGE:
251       LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
252             (VT == MVT::f64) ? RTLIB::OLT_F64 :
253             (VT == MVT::f128) ? RTLIB::OLT_F128 : RTLIB::OLT_PPCF128;
254       break;
255     default: llvm_unreachable("Do not know how to soften this setcc!");
256     }
257   }
258 
259   // Use the target specific return value for comparions lib calls.
260   EVT RetVT = getCmpLibcallReturnType();
261   SDValue Ops[2] = {NewLHS, NewRHS};
262   NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, false /*sign irrelevant*/,
263                        dl).first;
264   NewRHS = DAG.getConstant(0, dl, RetVT);
265 
266   CCCode = getCmpLibcallCC(LC1);
267   if (ShouldInvertCC)
268     CCCode = getSetCCInverse(CCCode, /*isInteger=*/true);
269 
270   if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
271     SDValue Tmp = DAG.getNode(
272         ISD::SETCC, dl,
273         getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), RetVT),
274         NewLHS, NewRHS, DAG.getCondCode(CCCode));
275     NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, false/*sign irrelevant*/,
276                          dl).first;
277     NewLHS = DAG.getNode(
278         ISD::SETCC, dl,
279         getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), RetVT),
280         NewLHS, NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
281     NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
282     NewRHS = SDValue();
283   }
284 }
285 
286 /// Return the entry encoding for a jump table in the current function. The
287 /// returned value is a member of the MachineJumpTableInfo::JTEntryKind enum.
288 unsigned TargetLowering::getJumpTableEncoding() const {
289   // In non-pic modes, just use the address of a block.
290   if (!isPositionIndependent())
291     return MachineJumpTableInfo::EK_BlockAddress;
292 
293   // In PIC mode, if the target supports a GPRel32 directive, use it.
294   if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr)
295     return MachineJumpTableInfo::EK_GPRel32BlockAddress;
296 
297   // Otherwise, use a label difference.
298   return MachineJumpTableInfo::EK_LabelDifference32;
299 }
300 
301 SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
302                                                  SelectionDAG &DAG) const {
303   // If our PIC model is GP relative, use the global offset table as the base.
304   unsigned JTEncoding = getJumpTableEncoding();
305 
306   if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
307       (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
308     return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(DAG.getDataLayout()));
309 
310   return Table;
311 }
312 
313 /// This returns the relocation base for the given PIC jumptable, the same as
314 /// getPICJumpTableRelocBase, but as an MCExpr.
315 const MCExpr *
316 TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
317                                              unsigned JTI,MCContext &Ctx) const{
318   // The normal PIC reloc base is the label at the start of the jump table.
319   return MCSymbolRefExpr::create(MF->getJTISymbol(JTI, Ctx), Ctx);
320 }
321 
322 bool
323 TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
324   const TargetMachine &TM = getTargetMachine();
325   const GlobalValue *GV = GA->getGlobal();
326 
327   // If the address is not even local to this DSO we will have to load it from
328   // a got and then add the offset.
329   if (!TM.shouldAssumeDSOLocal(*GV->getParent(), GV))
330     return false;
331 
332   // If the code is position independent we will have to add a base register.
333   if (isPositionIndependent())
334     return false;
335 
336   // Otherwise we can do it.
337   return true;
338 }
339 
340 //===----------------------------------------------------------------------===//
341 //  Optimization Methods
342 //===----------------------------------------------------------------------===//
343 
344 /// If the specified instruction has a constant integer operand and there are
345 /// bits set in that constant that are not demanded, then clear those bits and
346 /// return true.
347 bool TargetLowering::ShrinkDemandedConstant(SDValue Op, const APInt &Demanded,
348                                             TargetLoweringOpt &TLO) const {
349   SelectionDAG &DAG = TLO.DAG;
350   SDLoc DL(Op);
351   unsigned Opcode = Op.getOpcode();
352 
353   // Do target-specific constant optimization.
354   if (targetShrinkDemandedConstant(Op, Demanded, TLO))
355     return TLO.New.getNode();
356 
357   // FIXME: ISD::SELECT, ISD::SELECT_CC
358   switch (Opcode) {
359   default:
360     break;
361   case ISD::XOR:
362   case ISD::AND:
363   case ISD::OR: {
364     auto *Op1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
365     if (!Op1C)
366       return false;
367 
368     // If this is a 'not' op, don't touch it because that's a canonical form.
369     const APInt &C = Op1C->getAPIntValue();
370     if (Opcode == ISD::XOR && Demanded.isSubsetOf(C))
371       return false;
372 
373     if (!C.isSubsetOf(Demanded)) {
374       EVT VT = Op.getValueType();
375       SDValue NewC = DAG.getConstant(Demanded & C, DL, VT);
376       SDValue NewOp = DAG.getNode(Opcode, DL, VT, Op.getOperand(0), NewC);
377       return TLO.CombineTo(Op, NewOp);
378     }
379 
380     break;
381   }
382   }
383 
384   return false;
385 }
386 
387 /// Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the casts are free.
388 /// This uses isZExtFree and ZERO_EXTEND for the widening cast, but it could be
389 /// generalized for targets with other types of implicit widening casts.
390 bool TargetLowering::ShrinkDemandedOp(SDValue Op, unsigned BitWidth,
391                                       const APInt &Demanded,
392                                       TargetLoweringOpt &TLO) const {
393   assert(Op.getNumOperands() == 2 &&
394          "ShrinkDemandedOp only supports binary operators!");
395   assert(Op.getNode()->getNumValues() == 1 &&
396          "ShrinkDemandedOp only supports nodes with one result!");
397 
398   SelectionDAG &DAG = TLO.DAG;
399   SDLoc dl(Op);
400 
401   // Early return, as this function cannot handle vector types.
402   if (Op.getValueType().isVector())
403     return false;
404 
405   // Don't do this if the node has another user, which may require the
406   // full value.
407   if (!Op.getNode()->hasOneUse())
408     return false;
409 
410   // Search for the smallest integer type with free casts to and from
411   // Op's type. For expedience, just check power-of-2 integer types.
412   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
413   unsigned DemandedSize = Demanded.getActiveBits();
414   unsigned SmallVTBits = DemandedSize;
415   if (!isPowerOf2_32(SmallVTBits))
416     SmallVTBits = NextPowerOf2(SmallVTBits);
417   for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
418     EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
419     if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
420         TLI.isZExtFree(SmallVT, Op.getValueType())) {
421       // We found a type with free casts.
422       SDValue X = DAG.getNode(
423           Op.getOpcode(), dl, SmallVT,
424           DAG.getNode(ISD::TRUNCATE, dl, SmallVT, Op.getOperand(0)),
425           DAG.getNode(ISD::TRUNCATE, dl, SmallVT, Op.getOperand(1)));
426       assert(DemandedSize <= SmallVTBits && "Narrowed below demanded bits?");
427       SDValue Z = DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(), X);
428       return TLO.CombineTo(Op, Z);
429     }
430   }
431   return false;
432 }
433 
434 bool
435 TargetLowering::SimplifyDemandedBits(SDNode *User, unsigned OpIdx,
436                                      const APInt &DemandedBits,
437                                      DAGCombinerInfo &DCI,
438                                      TargetLoweringOpt &TLO) const {
439   SDValue Op = User->getOperand(OpIdx);
440   KnownBits Known;
441 
442   if (!SimplifyDemandedBits(Op, DemandedBits, Known, TLO, 0, true))
443     return false;
444 
445 
446   // Old will not always be the same as Op.  For example:
447   //
448   // Demanded = 0xffffff
449   // Op = i64 truncate (i32 and x, 0xffffff)
450   // In this case simplify demand bits will want to replace the 'and' node
451   // with the value 'x', which will give us:
452   // Old = i32 and x, 0xffffff
453   // New = x
454   if (TLO.Old.hasOneUse()) {
455     // For the one use case, we just commit the change.
456     DCI.CommitTargetLoweringOpt(TLO);
457     return true;
458   }
459 
460   // If Old has more than one use then it must be Op, because the
461   // AssumeSingleUse flag is not propogated to recursive calls of
462   // SimplifyDemanded bits, so the only node with multiple use that
463   // it will attempt to combine will be Op.
464   assert(TLO.Old == Op);
465 
466   SmallVector <SDValue, 4> NewOps;
467   for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
468     if (i == OpIdx) {
469       NewOps.push_back(TLO.New);
470       continue;
471     }
472     NewOps.push_back(User->getOperand(i));
473   }
474   User = TLO.DAG.UpdateNodeOperands(User, NewOps);
475   // Op has less users now, so we may be able to perform additional combines
476   // with it.
477   DCI.AddToWorklist(Op.getNode());
478   // User's operands have been updated, so we may be able to do new combines
479   // with it.
480   DCI.AddToWorklist(User);
481   return true;
482 }
483 
484 bool TargetLowering::SimplifyDemandedBits(SDValue Op, const APInt &DemandedBits,
485                                           DAGCombinerInfo &DCI) const {
486   SelectionDAG &DAG = DCI.DAG;
487   TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
488                         !DCI.isBeforeLegalizeOps());
489   KnownBits Known;
490 
491   bool Simplified = SimplifyDemandedBits(Op, DemandedBits, Known, TLO);
492   if (Simplified) {
493     DCI.AddToWorklist(Op.getNode());
494     DCI.CommitTargetLoweringOpt(TLO);
495   }
496   return Simplified;
497 }
498 
499 /// Look at Op. At this point, we know that only the OriginalDemandedBits of the
500 /// result of Op are ever used downstream. If we can use this information to
501 /// simplify Op, create a new simplified DAG node and return true, returning the
502 /// original and new nodes in Old and New. Otherwise, analyze the expression and
503 /// return a mask of Known bits for the expression (used to simplify the
504 /// caller).  The Known bits may only be accurate for those bits in the
505 /// DemandedMask.
506 bool TargetLowering::SimplifyDemandedBits(SDValue Op,
507                                           const APInt &OriginalDemandedBits,
508                                           KnownBits &Known,
509                                           TargetLoweringOpt &TLO,
510                                           unsigned Depth,
511                                           bool AssumeSingleUse) const {
512   unsigned BitWidth = OriginalDemandedBits.getBitWidth();
513   assert(Op.getScalarValueSizeInBits() == BitWidth &&
514          "Mask size mismatches value type size!");
515   APInt DemandedBits = OriginalDemandedBits;
516   SDLoc dl(Op);
517   auto &DL = TLO.DAG.getDataLayout();
518 
519   // Don't know anything.
520   Known = KnownBits(BitWidth);
521 
522   if (Op.getOpcode() == ISD::Constant) {
523     // We know all of the bits for a constant!
524     Known.One = cast<ConstantSDNode>(Op)->getAPIntValue();
525     Known.Zero = ~Known.One;
526     return false;
527   }
528 
529   // Other users may use these bits.
530   EVT VT = Op.getValueType();
531   if (!Op.getNode()->hasOneUse() && !AssumeSingleUse) {
532     if (Depth != 0) {
533       // If not at the root, Just compute the Known bits to
534       // simplify things downstream.
535       TLO.DAG.computeKnownBits(Op, Known, Depth);
536       return false;
537     }
538     // If this is the root being simplified, allow it to have multiple uses,
539     // just set the DemandedBits to all bits.
540     DemandedBits = APInt::getAllOnesValue(BitWidth);
541   } else if (OriginalDemandedBits == 0) {
542     // Not demanding any bits from Op.
543     if (!Op.isUndef())
544       return TLO.CombineTo(Op, TLO.DAG.getUNDEF(VT));
545     return false;
546   } else if (Depth == 6) {        // Limit search depth.
547     return false;
548   }
549 
550   KnownBits Known2, KnownOut;
551   switch (Op.getOpcode()) {
552   case ISD::BUILD_VECTOR:
553     // Collect the known bits that are shared by every constant vector element.
554     Known.Zero.setAllBits(); Known.One.setAllBits();
555     for (SDValue SrcOp : Op->ops()) {
556       if (!isa<ConstantSDNode>(SrcOp)) {
557         // We can only handle all constant values - bail out with no known bits.
558         Known = KnownBits(BitWidth);
559         return false;
560       }
561       Known2.One = cast<ConstantSDNode>(SrcOp)->getAPIntValue();
562       Known2.Zero = ~Known2.One;
563 
564       // BUILD_VECTOR can implicitly truncate sources, we must handle this.
565       if (Known2.One.getBitWidth() != BitWidth) {
566         assert(Known2.getBitWidth() > BitWidth &&
567                "Expected BUILD_VECTOR implicit truncation");
568         Known2 = Known2.trunc(BitWidth);
569       }
570 
571       // Known bits are the values that are shared by every element.
572       // TODO: support per-element known bits.
573       Known.One &= Known2.One;
574       Known.Zero &= Known2.Zero;
575     }
576     return false;   // Don't fall through, will infinitely loop.
577   case ISD::CONCAT_VECTORS:
578     Known.Zero.setAllBits();
579     Known.One.setAllBits();
580     for (SDValue SrcOp : Op->ops()) {
581       if (SimplifyDemandedBits(SrcOp, DemandedBits, Known2, TLO, Depth + 1))
582         return true;
583       // Known bits are the values that are shared by every subvector.
584       Known.One &= Known2.One;
585       Known.Zero &= Known2.Zero;
586     }
587     break;
588   case ISD::AND: {
589     SDValue Op0 = Op.getOperand(0);
590     SDValue Op1 = Op.getOperand(1);
591 
592     // If the RHS is a constant, check to see if the LHS would be zero without
593     // using the bits from the RHS.  Below, we use knowledge about the RHS to
594     // simplify the LHS, here we're using information from the LHS to simplify
595     // the RHS.
596     if (ConstantSDNode *RHSC = isConstOrConstSplat(Op1)) {
597       KnownBits LHSKnown;
598       // Do not increment Depth here; that can cause an infinite loop.
599       TLO.DAG.computeKnownBits(Op0, LHSKnown, Depth);
600       // If the LHS already has zeros where RHSC does, this 'and' is dead.
601       if ((LHSKnown.Zero & DemandedBits) ==
602           (~RHSC->getAPIntValue() & DemandedBits))
603         return TLO.CombineTo(Op, Op0);
604 
605       // If any of the set bits in the RHS are known zero on the LHS, shrink
606       // the constant.
607       if (ShrinkDemandedConstant(Op, ~LHSKnown.Zero & DemandedBits, TLO))
608         return true;
609 
610       // Bitwise-not (xor X, -1) is a special case: we don't usually shrink its
611       // constant, but if this 'and' is only clearing bits that were just set by
612       // the xor, then this 'and' can be eliminated by shrinking the mask of
613       // the xor. For example, for a 32-bit X:
614       // and (xor (srl X, 31), -1), 1 --> xor (srl X, 31), 1
615       if (isBitwiseNot(Op0) && Op0.hasOneUse() &&
616           LHSKnown.One == ~RHSC->getAPIntValue()) {
617         SDValue Xor = TLO.DAG.getNode(ISD::XOR, dl, VT, Op0.getOperand(0), Op1);
618         return TLO.CombineTo(Op, Xor);
619       }
620     }
621 
622     if (SimplifyDemandedBits(Op1, DemandedBits, Known, TLO, Depth + 1))
623       return true;
624     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
625     if (SimplifyDemandedBits(Op0, ~Known.Zero & DemandedBits, Known2, TLO,
626                              Depth + 1))
627       return true;
628     assert(!Known2.hasConflict() && "Bits known to be one AND zero?");
629 
630     // If all of the demanded bits are known one on one side, return the other.
631     // These bits cannot contribute to the result of the 'and'.
632     if (DemandedBits.isSubsetOf(Known2.Zero | Known.One))
633       return TLO.CombineTo(Op, Op0);
634     if (DemandedBits.isSubsetOf(Known.Zero | Known2.One))
635       return TLO.CombineTo(Op, Op1);
636     // If all of the demanded bits in the inputs are known zeros, return zero.
637     if (DemandedBits.isSubsetOf(Known.Zero | Known2.Zero))
638       return TLO.CombineTo(Op, TLO.DAG.getConstant(0, dl, VT));
639     // If the RHS is a constant, see if we can simplify it.
640     if (ShrinkDemandedConstant(Op, ~Known2.Zero & DemandedBits, TLO))
641       return true;
642     // If the operation can be done in a smaller type, do so.
643     if (ShrinkDemandedOp(Op, BitWidth, DemandedBits, TLO))
644       return true;
645 
646     // Output known-1 bits are only known if set in both the LHS & RHS.
647     Known.One &= Known2.One;
648     // Output known-0 are known to be clear if zero in either the LHS | RHS.
649     Known.Zero |= Known2.Zero;
650     break;
651   }
652   case ISD::OR: {
653     SDValue Op0 = Op.getOperand(0);
654     SDValue Op1 = Op.getOperand(1);
655 
656     if (SimplifyDemandedBits(Op1, DemandedBits, Known, TLO, Depth + 1))
657       return true;
658     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
659     if (SimplifyDemandedBits(Op0, ~Known.One & DemandedBits, Known2, TLO, Depth + 1))
660       return true;
661     assert(!Known2.hasConflict() && "Bits known to be one AND zero?");
662 
663     // If all of the demanded bits are known zero on one side, return the other.
664     // These bits cannot contribute to the result of the 'or'.
665     if (DemandedBits.isSubsetOf(Known2.One | Known.Zero))
666       return TLO.CombineTo(Op, Op0);
667     if (DemandedBits.isSubsetOf(Known.One | Known2.Zero))
668       return TLO.CombineTo(Op, Op1);
669     // If the RHS is a constant, see if we can simplify it.
670     if (ShrinkDemandedConstant(Op, DemandedBits, TLO))
671       return true;
672     // If the operation can be done in a smaller type, do so.
673     if (ShrinkDemandedOp(Op, BitWidth, DemandedBits, TLO))
674       return true;
675 
676     // Output known-0 bits are only known if clear in both the LHS & RHS.
677     Known.Zero &= Known2.Zero;
678     // Output known-1 are known to be set if set in either the LHS | RHS.
679     Known.One |= Known2.One;
680     break;
681   }
682   case ISD::XOR: {
683     SDValue Op0 = Op.getOperand(0);
684     SDValue Op1 = Op.getOperand(1);
685 
686     if (SimplifyDemandedBits(Op1, DemandedBits, Known, TLO, Depth + 1))
687       return true;
688     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
689     if (SimplifyDemandedBits(Op0, DemandedBits, Known2, TLO, Depth + 1))
690       return true;
691     assert(!Known2.hasConflict() && "Bits known to be one AND zero?");
692 
693     // If all of the demanded bits are known zero on one side, return the other.
694     // These bits cannot contribute to the result of the 'xor'.
695     if (DemandedBits.isSubsetOf(Known.Zero))
696       return TLO.CombineTo(Op, Op0);
697     if (DemandedBits.isSubsetOf(Known2.Zero))
698       return TLO.CombineTo(Op, Op1);
699     // If the operation can be done in a smaller type, do so.
700     if (ShrinkDemandedOp(Op, BitWidth, DemandedBits, TLO))
701       return true;
702 
703     // If all of the unknown bits are known to be zero on one side or the other
704     // (but not both) turn this into an *inclusive* or.
705     //    e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
706     if (DemandedBits.isSubsetOf(Known.Zero | Known2.Zero))
707       return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, VT, Op0, Op1));
708 
709     // Output known-0 bits are known if clear or set in both the LHS & RHS.
710     KnownOut.Zero = (Known.Zero & Known2.Zero) | (Known.One & Known2.One);
711     // Output known-1 are known to be set if set in only one of the LHS, RHS.
712     KnownOut.One = (Known.Zero & Known2.One) | (Known.One & Known2.Zero);
713 
714     if (ConstantSDNode *C = isConstOrConstSplat(Op1)) {
715       // If one side is a constant, and all of the known set bits on the other
716       // side are also set in the constant, turn this into an AND, as we know
717       // the bits will be cleared.
718       //    e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
719       // NB: it is okay if more bits are known than are requested
720       if (C->getAPIntValue() == Known2.One) {
721         SDValue ANDC =
722             TLO.DAG.getConstant(~C->getAPIntValue() & DemandedBits, dl, VT);
723         return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT, Op0, ANDC));
724       }
725 
726       // If the RHS is a constant, see if we can change it. Don't alter a -1
727       // constant because that's a 'not' op, and that is better for combining
728       // and codegen.
729       if (!C->isAllOnesValue()) {
730         if (DemandedBits.isSubsetOf(C->getAPIntValue())) {
731           // We're flipping all demanded bits. Flip the undemanded bits too.
732           SDValue New = TLO.DAG.getNOT(dl, Op0, VT);
733           return TLO.CombineTo(Op, New);
734         }
735         // If we can't turn this into a 'not', try to shrink the constant.
736         if (ShrinkDemandedConstant(Op, DemandedBits, TLO))
737           return true;
738       }
739     }
740 
741     Known = std::move(KnownOut);
742     break;
743   }
744   case ISD::SELECT:
745     if (SimplifyDemandedBits(Op.getOperand(2), DemandedBits, Known, TLO,
746                              Depth + 1))
747       return true;
748     if (SimplifyDemandedBits(Op.getOperand(1), DemandedBits, Known2, TLO,
749                              Depth + 1))
750       return true;
751     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
752     assert(!Known2.hasConflict() && "Bits known to be one AND zero?");
753 
754     // If the operands are constants, see if we can simplify them.
755     if (ShrinkDemandedConstant(Op, DemandedBits, TLO))
756       return true;
757 
758     // Only known if known in both the LHS and RHS.
759     Known.One &= Known2.One;
760     Known.Zero &= Known2.Zero;
761     break;
762   case ISD::SELECT_CC:
763     if (SimplifyDemandedBits(Op.getOperand(3), DemandedBits, Known, TLO,
764                              Depth + 1))
765       return true;
766     if (SimplifyDemandedBits(Op.getOperand(2), DemandedBits, Known2, TLO,
767                              Depth + 1))
768       return true;
769     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
770     assert(!Known2.hasConflict() && "Bits known to be one AND zero?");
771 
772     // If the operands are constants, see if we can simplify them.
773     if (ShrinkDemandedConstant(Op, DemandedBits, TLO))
774       return true;
775 
776     // Only known if known in both the LHS and RHS.
777     Known.One &= Known2.One;
778     Known.Zero &= Known2.Zero;
779     break;
780   case ISD::SETCC: {
781     SDValue Op0 = Op.getOperand(0);
782     SDValue Op1 = Op.getOperand(1);
783     ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
784     // If (1) we only need the sign-bit, (2) the setcc operands are the same
785     // width as the setcc result, and (3) the result of a setcc conforms to 0 or
786     // -1, we may be able to bypass the setcc.
787     if (DemandedBits.isSignMask() &&
788         Op0.getScalarValueSizeInBits() == BitWidth &&
789         getBooleanContents(VT) ==
790             BooleanContent::ZeroOrNegativeOneBooleanContent) {
791       // If we're testing X < 0, then this compare isn't needed - just use X!
792       // FIXME: We're limiting to integer types here, but this should also work
793       // if we don't care about FP signed-zero. The use of SETLT with FP means
794       // that we don't care about NaNs.
795       if (CC == ISD::SETLT && Op1.getValueType().isInteger() &&
796           (isNullConstant(Op1) || ISD::isBuildVectorAllZeros(Op1.getNode())))
797         return TLO.CombineTo(Op, Op0);
798 
799       // TODO: Should we check for other forms of sign-bit comparisons?
800       // Examples: X <= -1, X >= 0
801     }
802     if (getBooleanContents(Op0.getValueType()) ==
803             TargetLowering::ZeroOrOneBooleanContent &&
804         BitWidth > 1)
805       Known.Zero.setBitsFrom(1);
806     break;
807   }
808   case ISD::SHL: {
809     SDValue Op0 = Op.getOperand(0);
810     SDValue Op1 = Op.getOperand(1);
811 
812     if (ConstantSDNode *SA = isConstOrConstSplat(Op1)) {
813       // If the shift count is an invalid immediate, don't do anything.
814       if (SA->getAPIntValue().uge(BitWidth))
815         break;
816 
817       unsigned ShAmt = SA->getZExtValue();
818 
819       // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
820       // single shift.  We can do this if the bottom bits (which are shifted
821       // out) are never demanded.
822       if (Op0.getOpcode() == ISD::SRL) {
823         if (ShAmt &&
824             (DemandedBits & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
825           if (ConstantSDNode *SA2 = isConstOrConstSplat(Op0.getOperand(1))) {
826             if (SA2->getAPIntValue().ult(BitWidth)) {
827               unsigned C1 = SA2->getZExtValue();
828               unsigned Opc = ISD::SHL;
829               int Diff = ShAmt - C1;
830               if (Diff < 0) {
831                 Diff = -Diff;
832                 Opc = ISD::SRL;
833               }
834 
835               SDValue NewSA = TLO.DAG.getConstant(Diff, dl, Op1.getValueType());
836               return TLO.CombineTo(
837                   Op, TLO.DAG.getNode(Opc, dl, VT, Op0.getOperand(0), NewSA));
838             }
839           }
840         }
841       }
842 
843       if (SimplifyDemandedBits(Op0, DemandedBits.lshr(ShAmt), Known, TLO,
844                                Depth + 1))
845         return true;
846 
847       // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
848       // are not demanded. This will likely allow the anyext to be folded away.
849       if (Op0.getOpcode() == ISD::ANY_EXTEND) {
850         SDValue InnerOp = Op0.getOperand(0);
851         EVT InnerVT = InnerOp.getValueType();
852         unsigned InnerBits = InnerVT.getScalarSizeInBits();
853         if (ShAmt < InnerBits && DemandedBits.getActiveBits() <= InnerBits &&
854             isTypeDesirableForOp(ISD::SHL, InnerVT)) {
855           EVT ShTy = getShiftAmountTy(InnerVT, DL);
856           if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
857             ShTy = InnerVT;
858           SDValue NarrowShl =
859               TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
860                               TLO.DAG.getConstant(ShAmt, dl, ShTy));
861           return TLO.CombineTo(
862               Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT, NarrowShl));
863         }
864         // Repeat the SHL optimization above in cases where an extension
865         // intervenes: (shl (anyext (shr x, c1)), c2) to
866         // (shl (anyext x), c2-c1).  This requires that the bottom c1 bits
867         // aren't demanded (as above) and that the shifted upper c1 bits of
868         // x aren't demanded.
869         if (Op0.hasOneUse() && InnerOp.getOpcode() == ISD::SRL &&
870             InnerOp.hasOneUse()) {
871           if (ConstantSDNode *SA2 =
872                   isConstOrConstSplat(InnerOp.getOperand(1))) {
873             unsigned InnerShAmt = SA2->getLimitedValue(InnerBits);
874             if (InnerShAmt < ShAmt && InnerShAmt < InnerBits &&
875                 DemandedBits.getActiveBits() <=
876                     (InnerBits - InnerShAmt + ShAmt) &&
877                 DemandedBits.countTrailingZeros() >= ShAmt) {
878               SDValue NewSA = TLO.DAG.getConstant(ShAmt - InnerShAmt, dl,
879                                                   Op1.getValueType());
880               SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
881                                                InnerOp.getOperand(0));
882               return TLO.CombineTo(
883                   Op, TLO.DAG.getNode(ISD::SHL, dl, VT, NewExt, NewSA));
884             }
885           }
886         }
887       }
888 
889       Known.Zero <<= ShAmt;
890       Known.One <<= ShAmt;
891       // low bits known zero.
892       Known.Zero.setLowBits(ShAmt);
893     }
894     break;
895   }
896   case ISD::SRL: {
897     SDValue Op0 = Op.getOperand(0);
898     SDValue Op1 = Op.getOperand(1);
899 
900     if (ConstantSDNode *SA = isConstOrConstSplat(Op1)) {
901       // If the shift count is an invalid immediate, don't do anything.
902       if (SA->getAPIntValue().uge(BitWidth))
903         break;
904 
905       unsigned ShAmt = SA->getZExtValue();
906       APInt InDemandedMask = (DemandedBits << ShAmt);
907 
908       // If the shift is exact, then it does demand the low bits (and knows that
909       // they are zero).
910       if (Op->getFlags().hasExact())
911         InDemandedMask.setLowBits(ShAmt);
912 
913       // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
914       // single shift.  We can do this if the top bits (which are shifted out)
915       // are never demanded.
916       if (Op0.getOpcode() == ISD::SHL) {
917         if (ConstantSDNode *SA2 = isConstOrConstSplat(Op0.getOperand(1))) {
918           if (ShAmt &&
919               (DemandedBits & APInt::getHighBitsSet(BitWidth, ShAmt)) == 0) {
920             if (SA2->getAPIntValue().ult(BitWidth)) {
921               unsigned C1 = SA2->getZExtValue();
922               unsigned Opc = ISD::SRL;
923               int Diff = ShAmt - C1;
924               if (Diff < 0) {
925                 Diff = -Diff;
926                 Opc = ISD::SHL;
927               }
928 
929               SDValue NewSA = TLO.DAG.getConstant(Diff, dl, Op1.getValueType());
930               return TLO.CombineTo(
931                   Op, TLO.DAG.getNode(Opc, dl, VT, Op0.getOperand(0), NewSA));
932             }
933           }
934         }
935       }
936 
937       // Compute the new bits that are at the top now.
938       if (SimplifyDemandedBits(Op0, InDemandedMask, Known, TLO, Depth + 1))
939         return true;
940       assert(!Known.hasConflict() && "Bits known to be one AND zero?");
941       Known.Zero.lshrInPlace(ShAmt);
942       Known.One.lshrInPlace(ShAmt);
943 
944       Known.Zero.setHighBits(ShAmt); // High bits known zero.
945     }
946     break;
947   }
948   case ISD::SRA: {
949     SDValue Op0 = Op.getOperand(0);
950     SDValue Op1 = Op.getOperand(1);
951 
952     // If this is an arithmetic shift right and only the low-bit is set, we can
953     // always convert this into a logical shr, even if the shift amount is
954     // variable.  The low bit of the shift cannot be an input sign bit unless
955     // the shift amount is >= the size of the datatype, which is undefined.
956     if (DemandedBits.isOneValue())
957       return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT, Op0, Op1));
958 
959     if (ConstantSDNode *SA = isConstOrConstSplat(Op1)) {
960       // If the shift count is an invalid immediate, don't do anything.
961       if (SA->getAPIntValue().uge(BitWidth))
962         break;
963 
964       unsigned ShAmt = SA->getZExtValue();
965       APInt InDemandedMask = (DemandedBits << ShAmt);
966 
967       // If the shift is exact, then it does demand the low bits (and knows that
968       // they are zero).
969       if (Op->getFlags().hasExact())
970         InDemandedMask.setLowBits(ShAmt);
971 
972       // If any of the demanded bits are produced by the sign extension, we also
973       // demand the input sign bit.
974       if (DemandedBits.countLeadingZeros() < ShAmt)
975         InDemandedMask.setSignBit();
976 
977       if (SimplifyDemandedBits(Op0, InDemandedMask, Known, TLO, Depth + 1))
978         return true;
979       assert(!Known.hasConflict() && "Bits known to be one AND zero?");
980       Known.Zero.lshrInPlace(ShAmt);
981       Known.One.lshrInPlace(ShAmt);
982 
983       // If the input sign bit is known to be zero, or if none of the top bits
984       // are demanded, turn this into an unsigned shift right.
985       if (Known.Zero[BitWidth - ShAmt - 1] ||
986           DemandedBits.countLeadingZeros() >= ShAmt) {
987         SDNodeFlags Flags;
988         Flags.setExact(Op->getFlags().hasExact());
989         return TLO.CombineTo(
990             Op, TLO.DAG.getNode(ISD::SRL, dl, VT, Op0, Op1, Flags));
991       }
992 
993       int Log2 = DemandedBits.exactLogBase2();
994       if (Log2 >= 0) {
995         // The bit must come from the sign.
996         SDValue NewSA =
997             TLO.DAG.getConstant(BitWidth - 1 - Log2, dl, Op1.getValueType());
998         return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT, Op0, NewSA));
999       }
1000 
1001       if (Known.One[BitWidth - ShAmt - 1])
1002         // New bits are known one.
1003         Known.One.setHighBits(ShAmt);
1004     }
1005     break;
1006   }
1007   case ISD::SIGN_EXTEND_INREG: {
1008     SDValue Op0 = Op.getOperand(0);
1009     EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1010     unsigned ExVTBits = ExVT.getScalarSizeInBits();
1011 
1012     // If we only care about the highest bit, don't bother shifting right.
1013     if (DemandedBits.isSignMask()) {
1014       bool AlreadySignExtended =
1015           TLO.DAG.ComputeNumSignBits(Op0) >= BitWidth - ExVTBits + 1;
1016       // However if the input is already sign extended we expect the sign
1017       // extension to be dropped altogether later and do not simplify.
1018       if (!AlreadySignExtended) {
1019         // Compute the correct shift amount type, which must be getShiftAmountTy
1020         // for scalar types after legalization.
1021         EVT ShiftAmtTy = VT;
1022         if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
1023           ShiftAmtTy = getShiftAmountTy(ShiftAmtTy, DL);
1024 
1025         SDValue ShiftAmt =
1026             TLO.DAG.getConstant(BitWidth - ExVTBits, dl, ShiftAmtTy);
1027         return TLO.CombineTo(Op,
1028                              TLO.DAG.getNode(ISD::SHL, dl, VT, Op0, ShiftAmt));
1029       }
1030     }
1031 
1032     // If none of the extended bits are demanded, eliminate the sextinreg.
1033     if (DemandedBits.getActiveBits() <= ExVTBits)
1034       return TLO.CombineTo(Op, Op0);
1035 
1036     APInt InputDemandedBits = DemandedBits.getLoBits(ExVTBits);
1037 
1038     // Since the sign extended bits are demanded, we know that the sign
1039     // bit is demanded.
1040     InputDemandedBits.setBit(ExVTBits - 1);
1041 
1042     if (SimplifyDemandedBits(Op0, InputDemandedBits, Known, TLO, Depth + 1))
1043       return true;
1044     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
1045 
1046     // If the sign bit of the input is known set or clear, then we know the
1047     // top bits of the result.
1048 
1049     // If the input sign bit is known zero, convert this into a zero extension.
1050     if (Known.Zero[ExVTBits - 1])
1051       return TLO.CombineTo(
1052           Op, TLO.DAG.getZeroExtendInReg(Op0, dl, ExVT.getScalarType()));
1053 
1054     APInt Mask = APInt::getLowBitsSet(BitWidth, ExVTBits);
1055     if (Known.One[ExVTBits - 1]) { // Input sign bit known set
1056       Known.One.setBitsFrom(ExVTBits);
1057       Known.Zero &= Mask;
1058     } else { // Input sign bit unknown
1059       Known.Zero &= Mask;
1060       Known.One &= Mask;
1061     }
1062     break;
1063   }
1064   case ISD::BUILD_PAIR: {
1065     EVT HalfVT = Op.getOperand(0).getValueType();
1066     unsigned HalfBitWidth = HalfVT.getScalarSizeInBits();
1067 
1068     APInt MaskLo = DemandedBits.getLoBits(HalfBitWidth).trunc(HalfBitWidth);
1069     APInt MaskHi = DemandedBits.getHiBits(HalfBitWidth).trunc(HalfBitWidth);
1070 
1071     KnownBits KnownLo, KnownHi;
1072 
1073     if (SimplifyDemandedBits(Op.getOperand(0), MaskLo, KnownLo, TLO, Depth + 1))
1074       return true;
1075 
1076     if (SimplifyDemandedBits(Op.getOperand(1), MaskHi, KnownHi, TLO, Depth + 1))
1077       return true;
1078 
1079     Known.Zero = KnownLo.Zero.zext(BitWidth) |
1080                 KnownHi.Zero.zext(BitWidth).shl(HalfBitWidth);
1081 
1082     Known.One = KnownLo.One.zext(BitWidth) |
1083                KnownHi.One.zext(BitWidth).shl(HalfBitWidth);
1084     break;
1085   }
1086   case ISD::ZERO_EXTEND: {
1087     SDValue Src = Op.getOperand(0);
1088     unsigned InBits = Src.getScalarValueSizeInBits();
1089 
1090     // If none of the top bits are demanded, convert this into an any_extend.
1091     if (DemandedBits.getActiveBits() <= InBits)
1092       return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT, Src));
1093 
1094     APInt InDemandedBits = DemandedBits.trunc(InBits);
1095     if (SimplifyDemandedBits(Src, InDemandedBits, Known, TLO, Depth+1))
1096       return true;
1097     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
1098     Known = Known.zext(BitWidth);
1099     Known.Zero.setBitsFrom(InBits);
1100     break;
1101   }
1102   case ISD::SIGN_EXTEND: {
1103     SDValue Src = Op.getOperand(0);
1104     unsigned InBits = Src.getScalarValueSizeInBits();
1105 
1106     // If none of the top bits are demanded, convert this into an any_extend.
1107     if (DemandedBits.getActiveBits() <= InBits)
1108       return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT, Src));
1109 
1110     // Since some of the sign extended bits are demanded, we know that the sign
1111     // bit is demanded.
1112     APInt InDemandedBits = DemandedBits.trunc(InBits);
1113     InDemandedBits.setBit(InBits - 1);
1114 
1115     if (SimplifyDemandedBits(Src, InDemandedBits, Known, TLO, Depth + 1))
1116       return true;
1117     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
1118     // If the sign bit is known one, the top bits match.
1119     Known = Known.sext(BitWidth);
1120 
1121     // If the sign bit is known zero, convert this to a zero extend.
1122     if (Known.isNonNegative())
1123       return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Src));
1124     break;
1125   }
1126   case ISD::SIGN_EXTEND_VECTOR_INREG: {
1127     // TODO - merge this with SIGN_EXTEND above?
1128     SDValue Src = Op.getOperand(0);
1129     unsigned InBits = Src.getScalarValueSizeInBits();
1130 
1131     APInt InDemandedBits = DemandedBits.trunc(InBits);
1132 
1133     // If some of the sign extended bits are demanded, we know that the sign
1134     // bit is demanded.
1135     if (InBits < DemandedBits.getActiveBits())
1136       InDemandedBits.setBit(InBits - 1);
1137 
1138     if (SimplifyDemandedBits(Src, InDemandedBits, Known, TLO, Depth + 1))
1139       return true;
1140     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
1141     // If the sign bit is known one, the top bits match.
1142     Known = Known.sext(BitWidth);
1143     break;
1144   }
1145   case ISD::ANY_EXTEND: {
1146     SDValue Src = Op.getOperand(0);
1147     unsigned InBits = Src.getScalarValueSizeInBits();
1148     APInt InDemandedBits = DemandedBits.trunc(InBits);
1149     if (SimplifyDemandedBits(Src, InDemandedBits, Known, TLO, Depth+1))
1150       return true;
1151     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
1152     Known = Known.zext(BitWidth);
1153     break;
1154   }
1155   case ISD::TRUNCATE: {
1156     SDValue Src = Op.getOperand(0);
1157 
1158     // Simplify the input, using demanded bit information, and compute the known
1159     // zero/one bits live out.
1160     unsigned OperandBitWidth = Src.getScalarValueSizeInBits();
1161     APInt TruncMask = DemandedBits.zext(OperandBitWidth);
1162     if (SimplifyDemandedBits(Src, TruncMask, Known, TLO, Depth + 1))
1163       return true;
1164     Known = Known.trunc(BitWidth);
1165 
1166     // If the input is only used by this truncate, see if we can shrink it based
1167     // on the known demanded bits.
1168     if (Src.getNode()->hasOneUse()) {
1169       switch (Src.getOpcode()) {
1170       default:
1171         break;
1172       case ISD::SRL:
1173         // Shrink SRL by a constant if none of the high bits shifted in are
1174         // demanded.
1175         if (TLO.LegalTypes() && !isTypeDesirableForOp(ISD::SRL, VT))
1176           // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1177           // undesirable.
1178           break;
1179         ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(Src.getOperand(1));
1180         if (!ShAmt)
1181           break;
1182         SDValue Shift = Src.getOperand(1);
1183         if (TLO.LegalTypes()) {
1184           uint64_t ShVal = ShAmt->getZExtValue();
1185           Shift = TLO.DAG.getConstant(ShVal, dl, getShiftAmountTy(VT, DL));
1186         }
1187 
1188         if (ShAmt->getZExtValue() < BitWidth) {
1189           APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1190                                                  OperandBitWidth - BitWidth);
1191           HighBits.lshrInPlace(ShAmt->getZExtValue());
1192           HighBits = HighBits.trunc(BitWidth);
1193 
1194           if (!(HighBits & DemandedBits)) {
1195             // None of the shifted in bits are needed.  Add a truncate of the
1196             // shift input, then shift it.
1197             SDValue NewTrunc =
1198                 TLO.DAG.getNode(ISD::TRUNCATE, dl, VT, Src.getOperand(0));
1199             return TLO.CombineTo(
1200                 Op, TLO.DAG.getNode(ISD::SRL, dl, VT, NewTrunc, Shift));
1201           }
1202         }
1203         break;
1204       }
1205     }
1206 
1207     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
1208     break;
1209   }
1210   case ISD::AssertZext: {
1211     // AssertZext demands all of the high bits, plus any of the low bits
1212     // demanded by its users.
1213     EVT ZVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1214     APInt InMask = APInt::getLowBitsSet(BitWidth, ZVT.getSizeInBits());
1215     if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | DemandedBits,
1216                              Known, TLO, Depth+1))
1217       return true;
1218     assert(!Known.hasConflict() && "Bits known to be one AND zero?");
1219 
1220     Known.Zero |= ~InMask;
1221     break;
1222   }
1223   case ISD::BITCAST: {
1224     SDValue Src = Op.getOperand(0);
1225     EVT SrcVT = Src.getValueType();
1226     unsigned NumSrcEltBits = SrcVT.getScalarSizeInBits();
1227 
1228     // If this is an FP->Int bitcast and if the sign bit is the only
1229     // thing demanded, turn this into a FGETSIGN.
1230     if (!TLO.LegalOperations() && !VT.isVector() && !SrcVT.isVector() &&
1231         DemandedBits == APInt::getSignMask(Op.getValueSizeInBits()) &&
1232         SrcVT.isFloatingPoint()) {
1233       bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, VT);
1234       bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1235       if ((OpVTLegal || i32Legal) && VT.isSimple() && SrcVT != MVT::f16 &&
1236           SrcVT != MVT::f128) {
1237         // Cannot eliminate/lower SHL for f128 yet.
1238         EVT Ty = OpVTLegal ? VT : MVT::i32;
1239         // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1240         // place.  We expect the SHL to be eliminated by other optimizations.
1241         SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Src);
1242         unsigned OpVTSizeInBits = Op.getValueSizeInBits();
1243         if (!OpVTLegal && OpVTSizeInBits > 32)
1244           Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Sign);
1245         unsigned ShVal = Op.getValueSizeInBits() - 1;
1246         SDValue ShAmt = TLO.DAG.getConstant(ShVal, dl, VT);
1247         return TLO.CombineTo(Op,
1248                              TLO.DAG.getNode(ISD::SHL, dl, VT, Sign, ShAmt));
1249       }
1250     }
1251     // If bitcast from a vector and the mask covers entire elements, see if we
1252     // can use SimplifyDemandedVectorElts.
1253     // TODO - bigendian once we have test coverage.
1254     // TODO - bool vectors once SimplifyDemandedVectorElts has SETCC support.
1255     if (SrcVT.isVector() && NumSrcEltBits > 1 &&
1256         (BitWidth % NumSrcEltBits) == 0 &&
1257         TLO.DAG.getDataLayout().isLittleEndian()) {
1258       unsigned Scale = BitWidth / NumSrcEltBits;
1259       auto GetDemandedSubMask = [&](APInt &DemandedSubElts) -> bool {
1260         DemandedSubElts = APInt::getNullValue(Scale);
1261         for (unsigned i = 0; i != Scale; ++i) {
1262           unsigned Offset = i * NumSrcEltBits;
1263           APInt Sub = DemandedBits.extractBits(NumSrcEltBits, Offset);
1264           if (Sub.isAllOnesValue())
1265             DemandedSubElts.setBit(i);
1266           else if (!Sub.isNullValue())
1267             return false;
1268         }
1269         return true;
1270       };
1271 
1272       APInt DemandedSubElts;
1273       if (GetDemandedSubMask(DemandedSubElts)) {
1274         unsigned NumSrcElts = SrcVT.getVectorNumElements();
1275         APInt DemandedElts = APInt::getSplat(NumSrcElts, DemandedSubElts);
1276 
1277         APInt KnownUndef, KnownZero;
1278         if (SimplifyDemandedVectorElts(Src, DemandedElts, KnownUndef, KnownZero,
1279                                        TLO, Depth + 1))
1280           return true;
1281       }
1282     }
1283     // If this is a bitcast, let computeKnownBits handle it.  Only do this on a
1284     // recursive call where Known may be useful to the caller.
1285     if (Depth > 0) {
1286       TLO.DAG.computeKnownBits(Op, Known, Depth);
1287       return false;
1288     }
1289     break;
1290   }
1291   case ISD::ADD:
1292   case ISD::MUL:
1293   case ISD::SUB: {
1294     // Add, Sub, and Mul don't demand any bits in positions beyond that
1295     // of the highest bit demanded of them.
1296     SDValue Op0 = Op.getOperand(0), Op1 = Op.getOperand(1);
1297     unsigned DemandedBitsLZ = DemandedBits.countLeadingZeros();
1298     APInt LoMask = APInt::getLowBitsSet(BitWidth, BitWidth - DemandedBitsLZ);
1299     if (SimplifyDemandedBits(Op0, LoMask, Known2, TLO, Depth + 1) ||
1300         SimplifyDemandedBits(Op1, LoMask, Known2, TLO, Depth + 1) ||
1301         // See if the operation should be performed at a smaller bit width.
1302         ShrinkDemandedOp(Op, BitWidth, DemandedBits, TLO)) {
1303       SDNodeFlags Flags = Op.getNode()->getFlags();
1304       if (Flags.hasNoSignedWrap() || Flags.hasNoUnsignedWrap()) {
1305         // Disable the nsw and nuw flags. We can no longer guarantee that we
1306         // won't wrap after simplification.
1307         Flags.setNoSignedWrap(false);
1308         Flags.setNoUnsignedWrap(false);
1309         SDValue NewOp = TLO.DAG.getNode(Op.getOpcode(), dl, VT, Op0, Op1,
1310                                         Flags);
1311         return TLO.CombineTo(Op, NewOp);
1312       }
1313       return true;
1314     }
1315 
1316     // If we have a constant operand, we may be able to turn it into -1 if we
1317     // do not demand the high bits. This can make the constant smaller to
1318     // encode, allow more general folding, or match specialized instruction
1319     // patterns (eg, 'blsr' on x86). Don't bother changing 1 to -1 because that
1320     // is probably not useful (and could be detrimental).
1321     ConstantSDNode *C = isConstOrConstSplat(Op1);
1322     APInt HighMask = APInt::getHighBitsSet(BitWidth, DemandedBitsLZ);
1323     if (C && !C->isAllOnesValue() && !C->isOne() &&
1324         (C->getAPIntValue() | HighMask).isAllOnesValue()) {
1325       SDValue Neg1 = TLO.DAG.getAllOnesConstant(dl, VT);
1326       // We can't guarantee that the new math op doesn't wrap, so explicitly
1327       // clear those flags to prevent folding with a potential existing node
1328       // that has those flags set.
1329       SDNodeFlags Flags;
1330       Flags.setNoSignedWrap(false);
1331       Flags.setNoUnsignedWrap(false);
1332       SDValue NewOp = TLO.DAG.getNode(Op.getOpcode(), dl, VT, Op0, Neg1, Flags);
1333       return TLO.CombineTo(Op, NewOp);
1334     }
1335 
1336     LLVM_FALLTHROUGH;
1337   }
1338   default:
1339     if (Op.getOpcode() >= ISD::BUILTIN_OP_END) {
1340       if (SimplifyDemandedBitsForTargetNode(Op, DemandedBits, Known, TLO,
1341                                             Depth))
1342         return true;
1343       break;
1344     }
1345 
1346     // Just use computeKnownBits to compute output bits.
1347     TLO.DAG.computeKnownBits(Op, Known, Depth);
1348     break;
1349   }
1350 
1351   // If we know the value of all of the demanded bits, return this as a
1352   // constant.
1353   if (DemandedBits.isSubsetOf(Known.Zero | Known.One)) {
1354     // Avoid folding to a constant if any OpaqueConstant is involved.
1355     const SDNode *N = Op.getNode();
1356     for (SDNodeIterator I = SDNodeIterator::begin(N),
1357                         E = SDNodeIterator::end(N);
1358          I != E; ++I) {
1359       SDNode *Op = *I;
1360       if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
1361         if (C->isOpaque())
1362           return false;
1363     }
1364     // TODO: Handle float bits as well.
1365     if (VT.isInteger())
1366       return TLO.CombineTo(Op, TLO.DAG.getConstant(Known.One, dl, VT));
1367   }
1368 
1369   return false;
1370 }
1371 
1372 bool TargetLowering::SimplifyDemandedVectorElts(SDValue Op,
1373                                                 const APInt &DemandedElts,
1374                                                 APInt &KnownUndef,
1375                                                 APInt &KnownZero,
1376                                                 DAGCombinerInfo &DCI) const {
1377   SelectionDAG &DAG = DCI.DAG;
1378   TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
1379                         !DCI.isBeforeLegalizeOps());
1380 
1381   bool Simplified =
1382       SimplifyDemandedVectorElts(Op, DemandedElts, KnownUndef, KnownZero, TLO);
1383   if (Simplified) {
1384     DCI.AddToWorklist(Op.getNode());
1385     DCI.CommitTargetLoweringOpt(TLO);
1386   }
1387   return Simplified;
1388 }
1389 
1390 bool TargetLowering::SimplifyDemandedVectorElts(
1391     SDValue Op, const APInt &DemandedEltMask, APInt &KnownUndef,
1392     APInt &KnownZero, TargetLoweringOpt &TLO, unsigned Depth,
1393     bool AssumeSingleUse) const {
1394   EVT VT = Op.getValueType();
1395   APInt DemandedElts = DemandedEltMask;
1396   unsigned NumElts = DemandedElts.getBitWidth();
1397   assert(VT.isVector() && "Expected vector op");
1398   assert(VT.getVectorNumElements() == NumElts &&
1399          "Mask size mismatches value type element count!");
1400 
1401   KnownUndef = KnownZero = APInt::getNullValue(NumElts);
1402 
1403   // Undef operand.
1404   if (Op.isUndef()) {
1405     KnownUndef.setAllBits();
1406     return false;
1407   }
1408 
1409   // If Op has other users, assume that all elements are needed.
1410   if (!Op.getNode()->hasOneUse() && !AssumeSingleUse)
1411     DemandedElts.setAllBits();
1412 
1413   // Not demanding any elements from Op.
1414   if (DemandedElts == 0) {
1415     KnownUndef.setAllBits();
1416     return TLO.CombineTo(Op, TLO.DAG.getUNDEF(VT));
1417   }
1418 
1419   // Limit search depth.
1420   if (Depth >= 6)
1421     return false;
1422 
1423   SDLoc DL(Op);
1424   unsigned EltSizeInBits = VT.getScalarSizeInBits();
1425 
1426   switch (Op.getOpcode()) {
1427   case ISD::SCALAR_TO_VECTOR: {
1428     if (!DemandedElts[0]) {
1429       KnownUndef.setAllBits();
1430       return TLO.CombineTo(Op, TLO.DAG.getUNDEF(VT));
1431     }
1432     KnownUndef.setHighBits(NumElts - 1);
1433     break;
1434   }
1435   case ISD::BITCAST: {
1436     SDValue Src = Op.getOperand(0);
1437     EVT SrcVT = Src.getValueType();
1438 
1439     // We only handle vectors here.
1440     // TODO - investigate calling SimplifyDemandedBits/ComputeKnownBits?
1441     if (!SrcVT.isVector())
1442       break;
1443 
1444     // Fast handling of 'identity' bitcasts.
1445     unsigned NumSrcElts = SrcVT.getVectorNumElements();
1446     if (NumSrcElts == NumElts)
1447       return SimplifyDemandedVectorElts(Src, DemandedElts, KnownUndef,
1448                                         KnownZero, TLO, Depth + 1);
1449 
1450     APInt SrcZero, SrcUndef;
1451     APInt SrcDemandedElts = APInt::getNullValue(NumSrcElts);
1452 
1453     // Bitcast from 'large element' src vector to 'small element' vector, we
1454     // must demand a source element if any DemandedElt maps to it.
1455     if ((NumElts % NumSrcElts) == 0) {
1456       unsigned Scale = NumElts / NumSrcElts;
1457       for (unsigned i = 0; i != NumElts; ++i)
1458         if (DemandedElts[i])
1459           SrcDemandedElts.setBit(i / Scale);
1460 
1461       if (SimplifyDemandedVectorElts(Src, SrcDemandedElts, SrcUndef, SrcZero,
1462                                      TLO, Depth + 1))
1463         return true;
1464 
1465       // Try calling SimplifyDemandedBits, converting demanded elts to the bits
1466       // of the large element.
1467       // TODO - bigendian once we have test coverage.
1468       if (TLO.DAG.getDataLayout().isLittleEndian()) {
1469         unsigned SrcEltSizeInBits = SrcVT.getScalarSizeInBits();
1470         APInt SrcDemandedBits = APInt::getNullValue(SrcEltSizeInBits);
1471         for (unsigned i = 0; i != NumElts; ++i)
1472           if (DemandedElts[i]) {
1473             unsigned Ofs = (i % Scale) * EltSizeInBits;
1474             SrcDemandedBits.setBits(Ofs, Ofs + EltSizeInBits);
1475           }
1476 
1477         KnownBits Known;
1478         if (SimplifyDemandedBits(Src, SrcDemandedBits, Known, TLO, Depth + 1))
1479           return true;
1480       }
1481 
1482       // If the src element is zero/undef then all the output elements will be -
1483       // only demanded elements are guaranteed to be correct.
1484       for (unsigned i = 0; i != NumSrcElts; ++i) {
1485         if (SrcDemandedElts[i]) {
1486           if (SrcZero[i])
1487             KnownZero.setBits(i * Scale, (i + 1) * Scale);
1488           if (SrcUndef[i])
1489             KnownUndef.setBits(i * Scale, (i + 1) * Scale);
1490         }
1491       }
1492     }
1493 
1494     // Bitcast from 'small element' src vector to 'large element' vector, we
1495     // demand all smaller source elements covered by the larger demanded element
1496     // of this vector.
1497     if ((NumSrcElts % NumElts) == 0) {
1498       unsigned Scale = NumSrcElts / NumElts;
1499       for (unsigned i = 0; i != NumElts; ++i)
1500         if (DemandedElts[i])
1501           SrcDemandedElts.setBits(i * Scale, (i + 1) * Scale);
1502 
1503       if (SimplifyDemandedVectorElts(Src, SrcDemandedElts, SrcUndef, SrcZero,
1504                                      TLO, Depth + 1))
1505         return true;
1506 
1507       // If all the src elements covering an output element are zero/undef, then
1508       // the output element will be as well, assuming it was demanded.
1509       for (unsigned i = 0; i != NumElts; ++i) {
1510         if (DemandedElts[i]) {
1511           if (SrcZero.extractBits(Scale, i * Scale).isAllOnesValue())
1512             KnownZero.setBit(i);
1513           if (SrcUndef.extractBits(Scale, i * Scale).isAllOnesValue())
1514             KnownUndef.setBit(i);
1515         }
1516       }
1517     }
1518     break;
1519   }
1520   case ISD::BUILD_VECTOR: {
1521     // Check all elements and simplify any unused elements with UNDEF.
1522     if (!DemandedElts.isAllOnesValue()) {
1523       // Don't simplify BROADCASTS.
1524       if (llvm::any_of(Op->op_values(),
1525                        [&](SDValue Elt) { return Op.getOperand(0) != Elt; })) {
1526         SmallVector<SDValue, 32> Ops(Op->op_begin(), Op->op_end());
1527         bool Updated = false;
1528         for (unsigned i = 0; i != NumElts; ++i) {
1529           if (!DemandedElts[i] && !Ops[i].isUndef()) {
1530             Ops[i] = TLO.DAG.getUNDEF(Ops[0].getValueType());
1531             KnownUndef.setBit(i);
1532             Updated = true;
1533           }
1534         }
1535         if (Updated)
1536           return TLO.CombineTo(Op, TLO.DAG.getBuildVector(VT, DL, Ops));
1537       }
1538     }
1539     for (unsigned i = 0; i != NumElts; ++i) {
1540       SDValue SrcOp = Op.getOperand(i);
1541       if (SrcOp.isUndef()) {
1542         KnownUndef.setBit(i);
1543       } else if (EltSizeInBits == SrcOp.getScalarValueSizeInBits() &&
1544                  (isNullConstant(SrcOp) || isNullFPConstant(SrcOp))) {
1545         KnownZero.setBit(i);
1546       }
1547     }
1548     break;
1549   }
1550   case ISD::CONCAT_VECTORS: {
1551     EVT SubVT = Op.getOperand(0).getValueType();
1552     unsigned NumSubVecs = Op.getNumOperands();
1553     unsigned NumSubElts = SubVT.getVectorNumElements();
1554     for (unsigned i = 0; i != NumSubVecs; ++i) {
1555       SDValue SubOp = Op.getOperand(i);
1556       APInt SubElts = DemandedElts.extractBits(NumSubElts, i * NumSubElts);
1557       APInt SubUndef, SubZero;
1558       if (SimplifyDemandedVectorElts(SubOp, SubElts, SubUndef, SubZero, TLO,
1559                                      Depth + 1))
1560         return true;
1561       KnownUndef.insertBits(SubUndef, i * NumSubElts);
1562       KnownZero.insertBits(SubZero, i * NumSubElts);
1563     }
1564     break;
1565   }
1566   case ISD::INSERT_SUBVECTOR: {
1567     if (!isa<ConstantSDNode>(Op.getOperand(2)))
1568       break;
1569     SDValue Base = Op.getOperand(0);
1570     SDValue Sub = Op.getOperand(1);
1571     EVT SubVT = Sub.getValueType();
1572     unsigned NumSubElts = SubVT.getVectorNumElements();
1573     const APInt& Idx = cast<ConstantSDNode>(Op.getOperand(2))->getAPIntValue();
1574     if (Idx.ugt(NumElts - NumSubElts))
1575       break;
1576     unsigned SubIdx = Idx.getZExtValue();
1577     APInt SubElts = DemandedElts.extractBits(NumSubElts, SubIdx);
1578     APInt SubUndef, SubZero;
1579     if (SimplifyDemandedVectorElts(Sub, SubElts, SubUndef, SubZero, TLO,
1580                                    Depth + 1))
1581       return true;
1582     APInt BaseElts = DemandedElts;
1583     BaseElts.insertBits(APInt::getNullValue(NumSubElts), SubIdx);
1584     if (SimplifyDemandedVectorElts(Base, BaseElts, KnownUndef, KnownZero, TLO,
1585                                    Depth + 1))
1586       return true;
1587     KnownUndef.insertBits(SubUndef, SubIdx);
1588     KnownZero.insertBits(SubZero, SubIdx);
1589     break;
1590   }
1591   case ISD::EXTRACT_SUBVECTOR: {
1592     SDValue Src = Op.getOperand(0);
1593     ConstantSDNode *SubIdx = dyn_cast<ConstantSDNode>(Op.getOperand(1));
1594     unsigned NumSrcElts = Src.getValueType().getVectorNumElements();
1595     if (SubIdx && SubIdx->getAPIntValue().ule(NumSrcElts - NumElts)) {
1596       // Offset the demanded elts by the subvector index.
1597       uint64_t Idx = SubIdx->getZExtValue();
1598       APInt SrcElts = DemandedElts.zextOrSelf(NumSrcElts).shl(Idx);
1599       APInt SrcUndef, SrcZero;
1600       if (SimplifyDemandedVectorElts(Src, SrcElts, SrcUndef, SrcZero, TLO,
1601                                      Depth + 1))
1602         return true;
1603       KnownUndef = SrcUndef.extractBits(NumElts, Idx);
1604       KnownZero = SrcZero.extractBits(NumElts, Idx);
1605     }
1606     break;
1607   }
1608   case ISD::INSERT_VECTOR_ELT: {
1609     SDValue Vec = Op.getOperand(0);
1610     SDValue Scl = Op.getOperand(1);
1611     auto *CIdx = dyn_cast<ConstantSDNode>(Op.getOperand(2));
1612 
1613     // For a legal, constant insertion index, if we don't need this insertion
1614     // then strip it, else remove it from the demanded elts.
1615     if (CIdx && CIdx->getAPIntValue().ult(NumElts)) {
1616       unsigned Idx = CIdx->getZExtValue();
1617       if (!DemandedElts[Idx])
1618         return TLO.CombineTo(Op, Vec);
1619       DemandedElts.clearBit(Idx);
1620 
1621       if (SimplifyDemandedVectorElts(Vec, DemandedElts, KnownUndef,
1622                                      KnownZero, TLO, Depth + 1))
1623         return true;
1624 
1625       KnownUndef.clearBit(Idx);
1626       if (Scl.isUndef())
1627         KnownUndef.setBit(Idx);
1628 
1629       KnownZero.clearBit(Idx);
1630       if (isNullConstant(Scl) || isNullFPConstant(Scl))
1631         KnownZero.setBit(Idx);
1632       break;
1633     }
1634 
1635     APInt VecUndef, VecZero;
1636     if (SimplifyDemandedVectorElts(Vec, DemandedElts, VecUndef, VecZero, TLO,
1637                                    Depth + 1))
1638       return true;
1639     // Without knowing the insertion index we can't set KnownUndef/KnownZero.
1640     break;
1641   }
1642   case ISD::VSELECT: {
1643     // Try to transform the select condition based on the current demanded
1644     // elements.
1645     // TODO: If a condition element is undef, we can choose from one arm of the
1646     //       select (and if one arm is undef, then we can propagate that to the
1647     //       result).
1648     // TODO - add support for constant vselect masks (see IR version of this).
1649     APInt UnusedUndef, UnusedZero;
1650     if (SimplifyDemandedVectorElts(Op.getOperand(0), DemandedElts, UnusedUndef,
1651                                    UnusedZero, TLO, Depth + 1))
1652       return true;
1653 
1654     // See if we can simplify either vselect operand.
1655     APInt DemandedLHS(DemandedElts);
1656     APInt DemandedRHS(DemandedElts);
1657     APInt UndefLHS, ZeroLHS;
1658     APInt UndefRHS, ZeroRHS;
1659     if (SimplifyDemandedVectorElts(Op.getOperand(1), DemandedLHS, UndefLHS,
1660                                    ZeroLHS, TLO, Depth + 1))
1661       return true;
1662     if (SimplifyDemandedVectorElts(Op.getOperand(2), DemandedRHS, UndefRHS,
1663                                    ZeroRHS, TLO, Depth + 1))
1664       return true;
1665 
1666     KnownUndef = UndefLHS & UndefRHS;
1667     KnownZero = ZeroLHS & ZeroRHS;
1668     break;
1669   }
1670   case ISD::VECTOR_SHUFFLE: {
1671     ArrayRef<int> ShuffleMask = cast<ShuffleVectorSDNode>(Op)->getMask();
1672 
1673     // Collect demanded elements from shuffle operands..
1674     APInt DemandedLHS(NumElts, 0);
1675     APInt DemandedRHS(NumElts, 0);
1676     for (unsigned i = 0; i != NumElts; ++i) {
1677       int M = ShuffleMask[i];
1678       if (M < 0 || !DemandedElts[i])
1679         continue;
1680       assert(0 <= M && M < (int)(2 * NumElts) && "Shuffle index out of range");
1681       if (M < (int)NumElts)
1682         DemandedLHS.setBit(M);
1683       else
1684         DemandedRHS.setBit(M - NumElts);
1685     }
1686 
1687     // See if we can simplify either shuffle operand.
1688     APInt UndefLHS, ZeroLHS;
1689     APInt UndefRHS, ZeroRHS;
1690     if (SimplifyDemandedVectorElts(Op.getOperand(0), DemandedLHS, UndefLHS,
1691                                    ZeroLHS, TLO, Depth + 1))
1692       return true;
1693     if (SimplifyDemandedVectorElts(Op.getOperand(1), DemandedRHS, UndefRHS,
1694                                    ZeroRHS, TLO, Depth + 1))
1695       return true;
1696 
1697     // Simplify mask using undef elements from LHS/RHS.
1698     bool Updated = false;
1699     bool IdentityLHS = true, IdentityRHS = true;
1700     SmallVector<int, 32> NewMask(ShuffleMask.begin(), ShuffleMask.end());
1701     for (unsigned i = 0; i != NumElts; ++i) {
1702       int &M = NewMask[i];
1703       if (M < 0)
1704         continue;
1705       if (!DemandedElts[i] || (M < (int)NumElts && UndefLHS[M]) ||
1706           (M >= (int)NumElts && UndefRHS[M - NumElts])) {
1707         Updated = true;
1708         M = -1;
1709       }
1710       IdentityLHS &= (M < 0) || (M == (int)i);
1711       IdentityRHS &= (M < 0) || ((M - NumElts) == i);
1712     }
1713 
1714     // Update legal shuffle masks based on demanded elements if it won't reduce
1715     // to Identity which can cause premature removal of the shuffle mask.
1716     if (Updated && !IdentityLHS && !IdentityRHS && !TLO.LegalOps &&
1717         isShuffleMaskLegal(NewMask, VT))
1718       return TLO.CombineTo(Op,
1719                            TLO.DAG.getVectorShuffle(VT, DL, Op.getOperand(0),
1720                                                     Op.getOperand(1), NewMask));
1721 
1722     // Propagate undef/zero elements from LHS/RHS.
1723     for (unsigned i = 0; i != NumElts; ++i) {
1724       int M = ShuffleMask[i];
1725       if (M < 0) {
1726         KnownUndef.setBit(i);
1727       } else if (M < (int)NumElts) {
1728         if (UndefLHS[M])
1729           KnownUndef.setBit(i);
1730         if (ZeroLHS[M])
1731           KnownZero.setBit(i);
1732       } else {
1733         if (UndefRHS[M - NumElts])
1734           KnownUndef.setBit(i);
1735         if (ZeroRHS[M - NumElts])
1736           KnownZero.setBit(i);
1737       }
1738     }
1739     break;
1740   }
1741   case ISD::ADD:
1742   case ISD::SUB:
1743   case ISD::FADD:
1744   case ISD::FSUB:
1745   case ISD::FMUL:
1746   case ISD::FDIV:
1747   case ISD::FREM: {
1748     APInt SrcUndef, SrcZero;
1749     if (SimplifyDemandedVectorElts(Op.getOperand(1), DemandedElts, SrcUndef,
1750                                    SrcZero, TLO, Depth + 1))
1751       return true;
1752     if (SimplifyDemandedVectorElts(Op.getOperand(0), DemandedElts, KnownUndef,
1753                                    KnownZero, TLO, Depth + 1))
1754       return true;
1755     KnownZero &= SrcZero;
1756     KnownUndef &= SrcUndef;
1757     break;
1758   }
1759   case ISD::TRUNCATE:
1760     if (SimplifyDemandedVectorElts(Op.getOperand(0), DemandedElts, KnownUndef,
1761                                    KnownZero, TLO, Depth + 1))
1762       return true;
1763     break;
1764   default: {
1765     if (Op.getOpcode() >= ISD::BUILTIN_OP_END)
1766       if (SimplifyDemandedVectorEltsForTargetNode(Op, DemandedElts, KnownUndef,
1767                                                   KnownZero, TLO, Depth))
1768         return true;
1769     break;
1770   }
1771   }
1772 
1773   assert((KnownUndef & KnownZero) == 0 && "Elements flagged as undef AND zero");
1774   return false;
1775 }
1776 
1777 /// Determine which of the bits specified in Mask are known to be either zero or
1778 /// one and return them in the Known.
1779 void TargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
1780                                                    KnownBits &Known,
1781                                                    const APInt &DemandedElts,
1782                                                    const SelectionDAG &DAG,
1783                                                    unsigned Depth) const {
1784   assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1785           Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1786           Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1787           Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1788          "Should use MaskedValueIsZero if you don't know whether Op"
1789          " is a target node!");
1790   Known.resetAll();
1791 }
1792 
1793 void TargetLowering::computeKnownBitsForFrameIndex(const SDValue Op,
1794                                                    KnownBits &Known,
1795                                                    const APInt &DemandedElts,
1796                                                    const SelectionDAG &DAG,
1797                                                    unsigned Depth) const {
1798   assert(isa<FrameIndexSDNode>(Op) && "expected FrameIndex");
1799 
1800   if (unsigned Align = DAG.InferPtrAlignment(Op)) {
1801     // The low bits are known zero if the pointer is aligned.
1802     Known.Zero.setLowBits(Log2_32(Align));
1803   }
1804 }
1805 
1806 /// This method can be implemented by targets that want to expose additional
1807 /// information about sign bits to the DAG Combiner.
1808 unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
1809                                                          const APInt &,
1810                                                          const SelectionDAG &,
1811                                                          unsigned Depth) const {
1812   assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1813           Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1814           Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1815           Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1816          "Should use ComputeNumSignBits if you don't know whether Op"
1817          " is a target node!");
1818   return 1;
1819 }
1820 
1821 bool TargetLowering::SimplifyDemandedVectorEltsForTargetNode(
1822     SDValue Op, const APInt &DemandedElts, APInt &KnownUndef, APInt &KnownZero,
1823     TargetLoweringOpt &TLO, unsigned Depth) const {
1824   assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1825           Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1826           Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1827           Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1828          "Should use SimplifyDemandedVectorElts if you don't know whether Op"
1829          " is a target node!");
1830   return false;
1831 }
1832 
1833 bool TargetLowering::SimplifyDemandedBitsForTargetNode(
1834     SDValue Op, const APInt &DemandedBits, KnownBits &Known,
1835     TargetLoweringOpt &TLO, unsigned Depth) const {
1836   assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1837           Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1838           Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1839           Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1840          "Should use SimplifyDemandedBits if you don't know whether Op"
1841          " is a target node!");
1842   EVT VT = Op.getValueType();
1843   APInt DemandedElts = VT.isVector()
1844                            ? APInt::getAllOnesValue(VT.getVectorNumElements())
1845                            : APInt(1, 1);
1846   computeKnownBitsForTargetNode(Op, Known, DemandedElts, TLO.DAG, Depth);
1847   return false;
1848 }
1849 
1850 bool TargetLowering::isKnownNeverNaNForTargetNode(SDValue Op,
1851                                                   const SelectionDAG &DAG,
1852                                                   bool SNaN,
1853                                                   unsigned Depth) const {
1854   assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1855           Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1856           Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1857           Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1858          "Should use isKnownNeverNaN if you don't know whether Op"
1859          " is a target node!");
1860   return false;
1861 }
1862 
1863 // FIXME: Ideally, this would use ISD::isConstantSplatVector(), but that must
1864 // work with truncating build vectors and vectors with elements of less than
1865 // 8 bits.
1866 bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1867   if (!N)
1868     return false;
1869 
1870   APInt CVal;
1871   if (auto *CN = dyn_cast<ConstantSDNode>(N)) {
1872     CVal = CN->getAPIntValue();
1873   } else if (auto *BV = dyn_cast<BuildVectorSDNode>(N)) {
1874     auto *CN = BV->getConstantSplatNode();
1875     if (!CN)
1876       return false;
1877 
1878     // If this is a truncating build vector, truncate the splat value.
1879     // Otherwise, we may fail to match the expected values below.
1880     unsigned BVEltWidth = BV->getValueType(0).getScalarSizeInBits();
1881     CVal = CN->getAPIntValue();
1882     if (BVEltWidth < CVal.getBitWidth())
1883       CVal = CVal.trunc(BVEltWidth);
1884   } else {
1885     return false;
1886   }
1887 
1888   switch (getBooleanContents(N->getValueType(0))) {
1889   case UndefinedBooleanContent:
1890     return CVal[0];
1891   case ZeroOrOneBooleanContent:
1892     return CVal.isOneValue();
1893   case ZeroOrNegativeOneBooleanContent:
1894     return CVal.isAllOnesValue();
1895   }
1896 
1897   llvm_unreachable("Invalid boolean contents");
1898 }
1899 
1900 bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1901   if (!N)
1902     return false;
1903 
1904   const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
1905   if (!CN) {
1906     const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1907     if (!BV)
1908       return false;
1909 
1910     // Only interested in constant splats, we don't care about undef
1911     // elements in identifying boolean constants and getConstantSplatNode
1912     // returns NULL if all ops are undef;
1913     CN = BV->getConstantSplatNode();
1914     if (!CN)
1915       return false;
1916   }
1917 
1918   if (getBooleanContents(N->getValueType(0)) == UndefinedBooleanContent)
1919     return !CN->getAPIntValue()[0];
1920 
1921   return CN->isNullValue();
1922 }
1923 
1924 bool TargetLowering::isExtendedTrueVal(const ConstantSDNode *N, EVT VT,
1925                                        bool SExt) const {
1926   if (VT == MVT::i1)
1927     return N->isOne();
1928 
1929   TargetLowering::BooleanContent Cnt = getBooleanContents(VT);
1930   switch (Cnt) {
1931   case TargetLowering::ZeroOrOneBooleanContent:
1932     // An extended value of 1 is always true, unless its original type is i1,
1933     // in which case it will be sign extended to -1.
1934     return (N->isOne() && !SExt) || (SExt && (N->getValueType(0) != MVT::i1));
1935   case TargetLowering::UndefinedBooleanContent:
1936   case TargetLowering::ZeroOrNegativeOneBooleanContent:
1937     return N->isAllOnesValue() && SExt;
1938   }
1939   llvm_unreachable("Unexpected enumeration.");
1940 }
1941 
1942 /// This helper function of SimplifySetCC tries to optimize the comparison when
1943 /// either operand of the SetCC node is a bitwise-and instruction.
1944 SDValue TargetLowering::simplifySetCCWithAnd(EVT VT, SDValue N0, SDValue N1,
1945                                              ISD::CondCode Cond,
1946                                              DAGCombinerInfo &DCI,
1947                                              const SDLoc &DL) const {
1948   // Match these patterns in any of their permutations:
1949   // (X & Y) == Y
1950   // (X & Y) != Y
1951   if (N1.getOpcode() == ISD::AND && N0.getOpcode() != ISD::AND)
1952     std::swap(N0, N1);
1953 
1954   EVT OpVT = N0.getValueType();
1955   if (N0.getOpcode() != ISD::AND || !OpVT.isInteger() ||
1956       (Cond != ISD::SETEQ && Cond != ISD::SETNE))
1957     return SDValue();
1958 
1959   SDValue X, Y;
1960   if (N0.getOperand(0) == N1) {
1961     X = N0.getOperand(1);
1962     Y = N0.getOperand(0);
1963   } else if (N0.getOperand(1) == N1) {
1964     X = N0.getOperand(0);
1965     Y = N0.getOperand(1);
1966   } else {
1967     return SDValue();
1968   }
1969 
1970   SelectionDAG &DAG = DCI.DAG;
1971   SDValue Zero = DAG.getConstant(0, DL, OpVT);
1972   if (DAG.isKnownToBeAPowerOfTwo(Y)) {
1973     // Simplify X & Y == Y to X & Y != 0 if Y has exactly one bit set.
1974     // Note that where Y is variable and is known to have at most one bit set
1975     // (for example, if it is Z & 1) we cannot do this; the expressions are not
1976     // equivalent when Y == 0.
1977     Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1978     if (DCI.isBeforeLegalizeOps() ||
1979         isCondCodeLegal(Cond, N0.getSimpleValueType()))
1980       return DAG.getSetCC(DL, VT, N0, Zero, Cond);
1981   } else if (N0.hasOneUse() && hasAndNotCompare(Y)) {
1982     // If the target supports an 'and-not' or 'and-complement' logic operation,
1983     // try to use that to make a comparison operation more efficient.
1984     // But don't do this transform if the mask is a single bit because there are
1985     // more efficient ways to deal with that case (for example, 'bt' on x86 or
1986     // 'rlwinm' on PPC).
1987 
1988     // Bail out if the compare operand that we want to turn into a zero is
1989     // already a zero (otherwise, infinite loop).
1990     auto *YConst = dyn_cast<ConstantSDNode>(Y);
1991     if (YConst && YConst->isNullValue())
1992       return SDValue();
1993 
1994     // Transform this into: ~X & Y == 0.
1995     SDValue NotX = DAG.getNOT(SDLoc(X), X, OpVT);
1996     SDValue NewAnd = DAG.getNode(ISD::AND, SDLoc(N0), OpVT, NotX, Y);
1997     return DAG.getSetCC(DL, VT, NewAnd, Zero, Cond);
1998   }
1999 
2000   return SDValue();
2001 }
2002 
2003 /// There are multiple IR patterns that could be checking whether certain
2004 /// truncation of a signed number would be lossy or not. The pattern which is
2005 /// best at IR level, may not lower optimally. Thus, we want to unfold it.
2006 /// We are looking for the following pattern: (KeptBits is a constant)
2007 ///   (add %x, (1 << (KeptBits-1))) srccond (1 << KeptBits)
2008 /// KeptBits won't be bitwidth(x), that will be constant-folded to true/false.
2009 /// KeptBits also can't be 1, that would have been folded to  %x dstcond 0
2010 /// We will unfold it into the natural trunc+sext pattern:
2011 ///   ((%x << C) a>> C) dstcond %x
2012 /// Where  C = bitwidth(x) - KeptBits  and  C u< bitwidth(x)
2013 SDValue TargetLowering::optimizeSetCCOfSignedTruncationCheck(
2014     EVT SCCVT, SDValue N0, SDValue N1, ISD::CondCode Cond, DAGCombinerInfo &DCI,
2015     const SDLoc &DL) const {
2016   // We must be comparing with a constant.
2017   ConstantSDNode *C1;
2018   if (!(C1 = dyn_cast<ConstantSDNode>(N1)))
2019     return SDValue();
2020 
2021   // N0 should be:  add %x, (1 << (KeptBits-1))
2022   if (N0->getOpcode() != ISD::ADD)
2023     return SDValue();
2024 
2025   // And we must be 'add'ing a constant.
2026   ConstantSDNode *C01;
2027   if (!(C01 = dyn_cast<ConstantSDNode>(N0->getOperand(1))))
2028     return SDValue();
2029 
2030   SDValue X = N0->getOperand(0);
2031   EVT XVT = X.getValueType();
2032 
2033   // Validate constants ...
2034 
2035   APInt I1 = C1->getAPIntValue();
2036 
2037   ISD::CondCode NewCond;
2038   if (Cond == ISD::CondCode::SETULT) {
2039     NewCond = ISD::CondCode::SETEQ;
2040   } else if (Cond == ISD::CondCode::SETULE) {
2041     NewCond = ISD::CondCode::SETEQ;
2042     // But need to 'canonicalize' the constant.
2043     I1 += 1;
2044   } else if (Cond == ISD::CondCode::SETUGT) {
2045     NewCond = ISD::CondCode::SETNE;
2046     // But need to 'canonicalize' the constant.
2047     I1 += 1;
2048   } else if (Cond == ISD::CondCode::SETUGE) {
2049     NewCond = ISD::CondCode::SETNE;
2050   } else
2051     return SDValue();
2052 
2053   APInt I01 = C01->getAPIntValue();
2054 
2055   auto checkConstants = [&I1, &I01]() -> bool {
2056     // Both of them must be power-of-two, and the constant from setcc is bigger.
2057     return I1.ugt(I01) && I1.isPowerOf2() && I01.isPowerOf2();
2058   };
2059 
2060   if (checkConstants()) {
2061     // Great, e.g. got  icmp ult i16 (add i16 %x, 128), 256
2062   } else {
2063     // What if we invert constants? (and the target predicate)
2064     I1.negate();
2065     I01.negate();
2066     NewCond = getSetCCInverse(NewCond, /*isInteger=*/true);
2067     if (!checkConstants())
2068       return SDValue();
2069     // Great, e.g. got  icmp uge i16 (add i16 %x, -128), -256
2070   }
2071 
2072   // They are power-of-two, so which bit is set?
2073   const unsigned KeptBits = I1.logBase2();
2074   const unsigned KeptBitsMinusOne = I01.logBase2();
2075 
2076   // Magic!
2077   if (KeptBits != (KeptBitsMinusOne + 1))
2078     return SDValue();
2079   assert(KeptBits > 0 && KeptBits < XVT.getSizeInBits() && "unreachable");
2080 
2081   // We don't want to do this in every single case.
2082   SelectionDAG &DAG = DCI.DAG;
2083   if (!DAG.getTargetLoweringInfo().shouldTransformSignedTruncationCheck(
2084           XVT, KeptBits))
2085     return SDValue();
2086 
2087   const unsigned MaskedBits = XVT.getSizeInBits() - KeptBits;
2088   assert(MaskedBits > 0 && MaskedBits < XVT.getSizeInBits() && "unreachable");
2089 
2090   // Unfold into:  ((%x << C) a>> C) cond %x
2091   // Where 'cond' will be either 'eq' or 'ne'.
2092   SDValue ShiftAmt = DAG.getConstant(MaskedBits, DL, XVT);
2093   SDValue T0 = DAG.getNode(ISD::SHL, DL, XVT, X, ShiftAmt);
2094   SDValue T1 = DAG.getNode(ISD::SRA, DL, XVT, T0, ShiftAmt);
2095   SDValue T2 = DAG.getSetCC(DL, SCCVT, T1, X, NewCond);
2096 
2097   return T2;
2098 }
2099 
2100 /// Try to simplify a setcc built with the specified operands and cc. If it is
2101 /// unable to simplify it, return a null SDValue.
2102 SDValue TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
2103                                       ISD::CondCode Cond, bool foldBooleans,
2104                                       DAGCombinerInfo &DCI,
2105                                       const SDLoc &dl) const {
2106   SelectionDAG &DAG = DCI.DAG;
2107   EVT OpVT = N0.getValueType();
2108 
2109   // These setcc operations always fold.
2110   switch (Cond) {
2111   default: break;
2112   case ISD::SETFALSE:
2113   case ISD::SETFALSE2: return DAG.getBoolConstant(false, dl, VT, OpVT);
2114   case ISD::SETTRUE:
2115   case ISD::SETTRUE2:  return DAG.getBoolConstant(true, dl, VT, OpVT);
2116   }
2117 
2118   // Ensure that the constant occurs on the RHS and fold constant comparisons.
2119   // TODO: Handle non-splat vector constants. All undef causes trouble.
2120   ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
2121   if (isConstOrConstSplat(N0) &&
2122       (DCI.isBeforeLegalizeOps() ||
2123        isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
2124     return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
2125 
2126   if (auto *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
2127     const APInt &C1 = N1C->getAPIntValue();
2128 
2129     // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
2130     // equality comparison, then we're just comparing whether X itself is
2131     // zero.
2132     if (N0.getOpcode() == ISD::SRL && (C1.isNullValue() || C1.isOneValue()) &&
2133         N0.getOperand(0).getOpcode() == ISD::CTLZ &&
2134         N0.getOperand(1).getOpcode() == ISD::Constant) {
2135       const APInt &ShAmt
2136         = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
2137       if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2138           ShAmt == Log2_32(N0.getValueSizeInBits())) {
2139         if ((C1 == 0) == (Cond == ISD::SETEQ)) {
2140           // (srl (ctlz x), 5) == 0  -> X != 0
2141           // (srl (ctlz x), 5) != 1  -> X != 0
2142           Cond = ISD::SETNE;
2143         } else {
2144           // (srl (ctlz x), 5) != 0  -> X == 0
2145           // (srl (ctlz x), 5) == 1  -> X == 0
2146           Cond = ISD::SETEQ;
2147         }
2148         SDValue Zero = DAG.getConstant(0, dl, N0.getValueType());
2149         return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
2150                             Zero, Cond);
2151       }
2152     }
2153 
2154     SDValue CTPOP = N0;
2155     // Look through truncs that don't change the value of a ctpop.
2156     if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
2157       CTPOP = N0.getOperand(0);
2158 
2159     if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
2160         (N0 == CTPOP ||
2161          N0.getValueSizeInBits() > Log2_32_Ceil(CTPOP.getValueSizeInBits()))) {
2162       EVT CTVT = CTPOP.getValueType();
2163       SDValue CTOp = CTPOP.getOperand(0);
2164 
2165       // (ctpop x) u< 2 -> (x & x-1) == 0
2166       // (ctpop x) u> 1 -> (x & x-1) != 0
2167       if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
2168         SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
2169                                   DAG.getConstant(1, dl, CTVT));
2170         SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
2171         ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
2172         return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, dl, CTVT), CC);
2173       }
2174 
2175       // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
2176     }
2177 
2178     // (zext x) == C --> x == (trunc C)
2179     // (sext x) == C --> x == (trunc C)
2180     if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2181         DCI.isBeforeLegalize() && N0->hasOneUse()) {
2182       unsigned MinBits = N0.getValueSizeInBits();
2183       SDValue PreExt;
2184       bool Signed = false;
2185       if (N0->getOpcode() == ISD::ZERO_EXTEND) {
2186         // ZExt
2187         MinBits = N0->getOperand(0).getValueSizeInBits();
2188         PreExt = N0->getOperand(0);
2189       } else if (N0->getOpcode() == ISD::AND) {
2190         // DAGCombine turns costly ZExts into ANDs
2191         if (auto *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
2192           if ((C->getAPIntValue()+1).isPowerOf2()) {
2193             MinBits = C->getAPIntValue().countTrailingOnes();
2194             PreExt = N0->getOperand(0);
2195           }
2196       } else if (N0->getOpcode() == ISD::SIGN_EXTEND) {
2197         // SExt
2198         MinBits = N0->getOperand(0).getValueSizeInBits();
2199         PreExt = N0->getOperand(0);
2200         Signed = true;
2201       } else if (auto *LN0 = dyn_cast<LoadSDNode>(N0)) {
2202         // ZEXTLOAD / SEXTLOAD
2203         if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
2204           MinBits = LN0->getMemoryVT().getSizeInBits();
2205           PreExt = N0;
2206         } else if (LN0->getExtensionType() == ISD::SEXTLOAD) {
2207           Signed = true;
2208           MinBits = LN0->getMemoryVT().getSizeInBits();
2209           PreExt = N0;
2210         }
2211       }
2212 
2213       // Figure out how many bits we need to preserve this constant.
2214       unsigned ReqdBits = Signed ?
2215         C1.getBitWidth() - C1.getNumSignBits() + 1 :
2216         C1.getActiveBits();
2217 
2218       // Make sure we're not losing bits from the constant.
2219       if (MinBits > 0 &&
2220           MinBits < C1.getBitWidth() &&
2221           MinBits >= ReqdBits) {
2222         EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
2223         if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
2224           // Will get folded away.
2225           SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreExt);
2226           if (MinBits == 1 && C1 == 1)
2227             // Invert the condition.
2228             return DAG.getSetCC(dl, VT, Trunc, DAG.getConstant(0, dl, MVT::i1),
2229                                 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2230           SDValue C = DAG.getConstant(C1.trunc(MinBits), dl, MinVT);
2231           return DAG.getSetCC(dl, VT, Trunc, C, Cond);
2232         }
2233 
2234         // If truncating the setcc operands is not desirable, we can still
2235         // simplify the expression in some cases:
2236         // setcc ([sz]ext (setcc x, y, cc)), 0, setne) -> setcc (x, y, cc)
2237         // setcc ([sz]ext (setcc x, y, cc)), 0, seteq) -> setcc (x, y, inv(cc))
2238         // setcc (zext (setcc x, y, cc)), 1, setne) -> setcc (x, y, inv(cc))
2239         // setcc (zext (setcc x, y, cc)), 1, seteq) -> setcc (x, y, cc)
2240         // setcc (sext (setcc x, y, cc)), -1, setne) -> setcc (x, y, inv(cc))
2241         // setcc (sext (setcc x, y, cc)), -1, seteq) -> setcc (x, y, cc)
2242         SDValue TopSetCC = N0->getOperand(0);
2243         unsigned N0Opc = N0->getOpcode();
2244         bool SExt = (N0Opc == ISD::SIGN_EXTEND);
2245         if (TopSetCC.getValueType() == MVT::i1 && VT == MVT::i1 &&
2246             TopSetCC.getOpcode() == ISD::SETCC &&
2247             (N0Opc == ISD::ZERO_EXTEND || N0Opc == ISD::SIGN_EXTEND) &&
2248             (isConstFalseVal(N1C) ||
2249              isExtendedTrueVal(N1C, N0->getValueType(0), SExt))) {
2250 
2251           bool Inverse = (N1C->isNullValue() && Cond == ISD::SETEQ) ||
2252                          (!N1C->isNullValue() && Cond == ISD::SETNE);
2253 
2254           if (!Inverse)
2255             return TopSetCC;
2256 
2257           ISD::CondCode InvCond = ISD::getSetCCInverse(
2258               cast<CondCodeSDNode>(TopSetCC.getOperand(2))->get(),
2259               TopSetCC.getOperand(0).getValueType().isInteger());
2260           return DAG.getSetCC(dl, VT, TopSetCC.getOperand(0),
2261                                       TopSetCC.getOperand(1),
2262                                       InvCond);
2263         }
2264       }
2265     }
2266 
2267     // If the LHS is '(and load, const)', the RHS is 0, the test is for
2268     // equality or unsigned, and all 1 bits of the const are in the same
2269     // partial word, see if we can shorten the load.
2270     if (DCI.isBeforeLegalize() &&
2271         !ISD::isSignedIntSetCC(Cond) &&
2272         N0.getOpcode() == ISD::AND && C1 == 0 &&
2273         N0.getNode()->hasOneUse() &&
2274         isa<LoadSDNode>(N0.getOperand(0)) &&
2275         N0.getOperand(0).getNode()->hasOneUse() &&
2276         isa<ConstantSDNode>(N0.getOperand(1))) {
2277       LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
2278       APInt bestMask;
2279       unsigned bestWidth = 0, bestOffset = 0;
2280       if (!Lod->isVolatile() && Lod->isUnindexed()) {
2281         unsigned origWidth = N0.getValueSizeInBits();
2282         unsigned maskWidth = origWidth;
2283         // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
2284         // 8 bits, but have to be careful...
2285         if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
2286           origWidth = Lod->getMemoryVT().getSizeInBits();
2287         const APInt &Mask =
2288           cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
2289         for (unsigned width = origWidth / 2; width>=8; width /= 2) {
2290           APInt newMask = APInt::getLowBitsSet(maskWidth, width);
2291           for (unsigned offset=0; offset<origWidth/width; offset++) {
2292             if (Mask.isSubsetOf(newMask)) {
2293               if (DAG.getDataLayout().isLittleEndian())
2294                 bestOffset = (uint64_t)offset * (width/8);
2295               else
2296                 bestOffset = (origWidth/width - offset - 1) * (width/8);
2297               bestMask = Mask.lshr(offset * (width/8) * 8);
2298               bestWidth = width;
2299               break;
2300             }
2301             newMask <<= width;
2302           }
2303         }
2304       }
2305       if (bestWidth) {
2306         EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
2307         if (newVT.isRound() &&
2308             shouldReduceLoadWidth(Lod, ISD::NON_EXTLOAD, newVT)) {
2309           EVT PtrType = Lod->getOperand(1).getValueType();
2310           SDValue Ptr = Lod->getBasePtr();
2311           if (bestOffset != 0)
2312             Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
2313                               DAG.getConstant(bestOffset, dl, PtrType));
2314           unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
2315           SDValue NewLoad = DAG.getLoad(
2316               newVT, dl, Lod->getChain(), Ptr,
2317               Lod->getPointerInfo().getWithOffset(bestOffset), NewAlign);
2318           return DAG.getSetCC(dl, VT,
2319                               DAG.getNode(ISD::AND, dl, newVT, NewLoad,
2320                                       DAG.getConstant(bestMask.trunc(bestWidth),
2321                                                       dl, newVT)),
2322                               DAG.getConstant(0LL, dl, newVT), Cond);
2323         }
2324       }
2325     }
2326 
2327     // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
2328     if (N0.getOpcode() == ISD::ZERO_EXTEND) {
2329       unsigned InSize = N0.getOperand(0).getValueSizeInBits();
2330 
2331       // If the comparison constant has bits in the upper part, the
2332       // zero-extended value could never match.
2333       if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
2334                                               C1.getBitWidth() - InSize))) {
2335         switch (Cond) {
2336         case ISD::SETUGT:
2337         case ISD::SETUGE:
2338         case ISD::SETEQ:
2339           return DAG.getConstant(0, dl, VT);
2340         case ISD::SETULT:
2341         case ISD::SETULE:
2342         case ISD::SETNE:
2343           return DAG.getConstant(1, dl, VT);
2344         case ISD::SETGT:
2345         case ISD::SETGE:
2346           // True if the sign bit of C1 is set.
2347           return DAG.getConstant(C1.isNegative(), dl, VT);
2348         case ISD::SETLT:
2349         case ISD::SETLE:
2350           // True if the sign bit of C1 isn't set.
2351           return DAG.getConstant(C1.isNonNegative(), dl, VT);
2352         default:
2353           break;
2354         }
2355       }
2356 
2357       // Otherwise, we can perform the comparison with the low bits.
2358       switch (Cond) {
2359       case ISD::SETEQ:
2360       case ISD::SETNE:
2361       case ISD::SETUGT:
2362       case ISD::SETUGE:
2363       case ISD::SETULT:
2364       case ISD::SETULE: {
2365         EVT newVT = N0.getOperand(0).getValueType();
2366         if (DCI.isBeforeLegalizeOps() ||
2367             (isOperationLegal(ISD::SETCC, newVT) &&
2368              isCondCodeLegal(Cond, newVT.getSimpleVT()))) {
2369           EVT NewSetCCVT =
2370               getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), newVT);
2371           SDValue NewConst = DAG.getConstant(C1.trunc(InSize), dl, newVT);
2372 
2373           SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0),
2374                                           NewConst, Cond);
2375           return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT, N0.getValueType());
2376         }
2377         break;
2378       }
2379       default:
2380         break;   // todo, be more careful with signed comparisons
2381       }
2382     } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2383                (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
2384       EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
2385       unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
2386       EVT ExtDstTy = N0.getValueType();
2387       unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
2388 
2389       // If the constant doesn't fit into the number of bits for the source of
2390       // the sign extension, it is impossible for both sides to be equal.
2391       if (C1.getMinSignedBits() > ExtSrcTyBits)
2392         return DAG.getConstant(Cond == ISD::SETNE, dl, VT);
2393 
2394       SDValue ZextOp;
2395       EVT Op0Ty = N0.getOperand(0).getValueType();
2396       if (Op0Ty == ExtSrcTy) {
2397         ZextOp = N0.getOperand(0);
2398       } else {
2399         APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
2400         ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
2401                               DAG.getConstant(Imm, dl, Op0Ty));
2402       }
2403       if (!DCI.isCalledByLegalizer())
2404         DCI.AddToWorklist(ZextOp.getNode());
2405       // Otherwise, make this a use of a zext.
2406       return DAG.getSetCC(dl, VT, ZextOp,
2407                           DAG.getConstant(C1 & APInt::getLowBitsSet(
2408                                                               ExtDstTyBits,
2409                                                               ExtSrcTyBits),
2410                                           dl, ExtDstTy),
2411                           Cond);
2412     } else if ((N1C->isNullValue() || N1C->isOne()) &&
2413                 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
2414       // SETCC (SETCC), [0|1], [EQ|NE]  -> SETCC
2415       if (N0.getOpcode() == ISD::SETCC &&
2416           isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
2417         bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (!N1C->isOne());
2418         if (TrueWhenTrue)
2419           return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
2420         // Invert the condition.
2421         ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
2422         CC = ISD::getSetCCInverse(CC,
2423                                   N0.getOperand(0).getValueType().isInteger());
2424         if (DCI.isBeforeLegalizeOps() ||
2425             isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
2426           return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
2427       }
2428 
2429       if ((N0.getOpcode() == ISD::XOR ||
2430            (N0.getOpcode() == ISD::AND &&
2431             N0.getOperand(0).getOpcode() == ISD::XOR &&
2432             N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
2433           isa<ConstantSDNode>(N0.getOperand(1)) &&
2434           cast<ConstantSDNode>(N0.getOperand(1))->isOne()) {
2435         // If this is (X^1) == 0/1, swap the RHS and eliminate the xor.  We
2436         // can only do this if the top bits are known zero.
2437         unsigned BitWidth = N0.getValueSizeInBits();
2438         if (DAG.MaskedValueIsZero(N0,
2439                                   APInt::getHighBitsSet(BitWidth,
2440                                                         BitWidth-1))) {
2441           // Okay, get the un-inverted input value.
2442           SDValue Val;
2443           if (N0.getOpcode() == ISD::XOR) {
2444             Val = N0.getOperand(0);
2445           } else {
2446             assert(N0.getOpcode() == ISD::AND &&
2447                     N0.getOperand(0).getOpcode() == ISD::XOR);
2448             // ((X^1)&1)^1 -> X & 1
2449             Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
2450                               N0.getOperand(0).getOperand(0),
2451                               N0.getOperand(1));
2452           }
2453 
2454           return DAG.getSetCC(dl, VT, Val, N1,
2455                               Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2456         }
2457       } else if (N1C->isOne() &&
2458                  (VT == MVT::i1 ||
2459                   getBooleanContents(N0->getValueType(0)) ==
2460                       ZeroOrOneBooleanContent)) {
2461         SDValue Op0 = N0;
2462         if (Op0.getOpcode() == ISD::TRUNCATE)
2463           Op0 = Op0.getOperand(0);
2464 
2465         if ((Op0.getOpcode() == ISD::XOR) &&
2466             Op0.getOperand(0).getOpcode() == ISD::SETCC &&
2467             Op0.getOperand(1).getOpcode() == ISD::SETCC) {
2468           // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
2469           Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
2470           return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
2471                               Cond);
2472         }
2473         if (Op0.getOpcode() == ISD::AND &&
2474             isa<ConstantSDNode>(Op0.getOperand(1)) &&
2475             cast<ConstantSDNode>(Op0.getOperand(1))->isOne()) {
2476           // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
2477           if (Op0.getValueType().bitsGT(VT))
2478             Op0 = DAG.getNode(ISD::AND, dl, VT,
2479                           DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
2480                           DAG.getConstant(1, dl, VT));
2481           else if (Op0.getValueType().bitsLT(VT))
2482             Op0 = DAG.getNode(ISD::AND, dl, VT,
2483                         DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
2484                         DAG.getConstant(1, dl, VT));
2485 
2486           return DAG.getSetCC(dl, VT, Op0,
2487                               DAG.getConstant(0, dl, Op0.getValueType()),
2488                               Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2489         }
2490         if (Op0.getOpcode() == ISD::AssertZext &&
2491             cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
2492           return DAG.getSetCC(dl, VT, Op0,
2493                               DAG.getConstant(0, dl, Op0.getValueType()),
2494                               Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2495       }
2496     }
2497 
2498     if (SDValue V =
2499             optimizeSetCCOfSignedTruncationCheck(VT, N0, N1, Cond, DCI, dl))
2500       return V;
2501   }
2502 
2503   // These simplifications apply to splat vectors as well.
2504   // TODO: Handle more splat vector cases.
2505   if (auto *N1C = isConstOrConstSplat(N1)) {
2506     const APInt &C1 = N1C->getAPIntValue();
2507 
2508     APInt MinVal, MaxVal;
2509     unsigned OperandBitSize = N1C->getValueType(0).getScalarSizeInBits();
2510     if (ISD::isSignedIntSetCC(Cond)) {
2511       MinVal = APInt::getSignedMinValue(OperandBitSize);
2512       MaxVal = APInt::getSignedMaxValue(OperandBitSize);
2513     } else {
2514       MinVal = APInt::getMinValue(OperandBitSize);
2515       MaxVal = APInt::getMaxValue(OperandBitSize);
2516     }
2517 
2518     // Canonicalize GE/LE comparisons to use GT/LT comparisons.
2519     if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
2520       // X >= MIN --> true
2521       if (C1 == MinVal)
2522         return DAG.getBoolConstant(true, dl, VT, OpVT);
2523 
2524       if (!VT.isVector()) { // TODO: Support this for vectors.
2525         // X >= C0 --> X > (C0 - 1)
2526         APInt C = C1 - 1;
2527         ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
2528         if ((DCI.isBeforeLegalizeOps() ||
2529              isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
2530             (!N1C->isOpaque() || (C.getBitWidth() <= 64 &&
2531                                   isLegalICmpImmediate(C.getSExtValue())))) {
2532           return DAG.getSetCC(dl, VT, N0,
2533                               DAG.getConstant(C, dl, N1.getValueType()),
2534                               NewCC);
2535         }
2536       }
2537     }
2538 
2539     if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
2540       // X <= MAX --> true
2541       if (C1 == MaxVal)
2542         return DAG.getBoolConstant(true, dl, VT, OpVT);
2543 
2544       // X <= C0 --> X < (C0 + 1)
2545       if (!VT.isVector()) { // TODO: Support this for vectors.
2546         APInt C = C1 + 1;
2547         ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
2548         if ((DCI.isBeforeLegalizeOps() ||
2549              isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
2550             (!N1C->isOpaque() || (C.getBitWidth() <= 64 &&
2551                                   isLegalICmpImmediate(C.getSExtValue())))) {
2552           return DAG.getSetCC(dl, VT, N0,
2553                               DAG.getConstant(C, dl, N1.getValueType()),
2554                               NewCC);
2555         }
2556       }
2557     }
2558 
2559     if (Cond == ISD::SETLT || Cond == ISD::SETULT) {
2560       if (C1 == MinVal)
2561         return DAG.getBoolConstant(false, dl, VT, OpVT); // X < MIN --> false
2562 
2563       // TODO: Support this for vectors after legalize ops.
2564       if (!VT.isVector() || DCI.isBeforeLegalizeOps()) {
2565         // Canonicalize setlt X, Max --> setne X, Max
2566         if (C1 == MaxVal)
2567           return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
2568 
2569         // If we have setult X, 1, turn it into seteq X, 0
2570         if (C1 == MinVal+1)
2571           return DAG.getSetCC(dl, VT, N0,
2572                               DAG.getConstant(MinVal, dl, N0.getValueType()),
2573                               ISD::SETEQ);
2574       }
2575     }
2576 
2577     if (Cond == ISD::SETGT || Cond == ISD::SETUGT) {
2578       if (C1 == MaxVal)
2579         return DAG.getBoolConstant(false, dl, VT, OpVT); // X > MAX --> false
2580 
2581       // TODO: Support this for vectors after legalize ops.
2582       if (!VT.isVector() || DCI.isBeforeLegalizeOps()) {
2583         // Canonicalize setgt X, Min --> setne X, Min
2584         if (C1 == MinVal)
2585           return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
2586 
2587         // If we have setugt X, Max-1, turn it into seteq X, Max
2588         if (C1 == MaxVal-1)
2589           return DAG.getSetCC(dl, VT, N0,
2590                               DAG.getConstant(MaxVal, dl, N0.getValueType()),
2591                               ISD::SETEQ);
2592       }
2593     }
2594 
2595     // If we have "setcc X, C0", check to see if we can shrink the immediate
2596     // by changing cc.
2597     // TODO: Support this for vectors after legalize ops.
2598     if (!VT.isVector() || DCI.isBeforeLegalizeOps()) {
2599       // SETUGT X, SINTMAX  -> SETLT X, 0
2600       if (Cond == ISD::SETUGT &&
2601           C1 == APInt::getSignedMaxValue(OperandBitSize))
2602         return DAG.getSetCC(dl, VT, N0,
2603                             DAG.getConstant(0, dl, N1.getValueType()),
2604                             ISD::SETLT);
2605 
2606       // SETULT X, SINTMIN  -> SETGT X, -1
2607       if (Cond == ISD::SETULT &&
2608           C1 == APInt::getSignedMinValue(OperandBitSize)) {
2609         SDValue ConstMinusOne =
2610             DAG.getConstant(APInt::getAllOnesValue(OperandBitSize), dl,
2611                             N1.getValueType());
2612         return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
2613       }
2614     }
2615   }
2616 
2617   // Back to non-vector simplifications.
2618   // TODO: Can we do these for vector splats?
2619   if (auto *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
2620     const APInt &C1 = N1C->getAPIntValue();
2621 
2622     // Fold bit comparisons when we can.
2623     if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2624         (VT == N0.getValueType() ||
2625          (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
2626         N0.getOpcode() == ISD::AND) {
2627       auto &DL = DAG.getDataLayout();
2628       if (auto *AndRHS = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2629         EVT ShiftTy = getShiftAmountTy(N0.getValueType(), DL,
2630                                        !DCI.isBeforeLegalize());
2631         if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0  -->  (X & 8) >> 3
2632           // Perform the xform if the AND RHS is a single bit.
2633           if (AndRHS->getAPIntValue().isPowerOf2()) {
2634             return DAG.getNode(ISD::TRUNCATE, dl, VT,
2635                               DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
2636                    DAG.getConstant(AndRHS->getAPIntValue().logBase2(), dl,
2637                                    ShiftTy)));
2638           }
2639         } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
2640           // (X & 8) == 8  -->  (X & 8) >> 3
2641           // Perform the xform if C1 is a single bit.
2642           if (C1.isPowerOf2()) {
2643             return DAG.getNode(ISD::TRUNCATE, dl, VT,
2644                                DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
2645                                       DAG.getConstant(C1.logBase2(), dl,
2646                                                       ShiftTy)));
2647           }
2648         }
2649       }
2650     }
2651 
2652     if (C1.getMinSignedBits() <= 64 &&
2653         !isLegalICmpImmediate(C1.getSExtValue())) {
2654       // (X & -256) == 256 -> (X >> 8) == 1
2655       if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2656           N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
2657         if (auto *AndRHS = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2658           const APInt &AndRHSC = AndRHS->getAPIntValue();
2659           if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
2660             unsigned ShiftBits = AndRHSC.countTrailingZeros();
2661             auto &DL = DAG.getDataLayout();
2662             EVT ShiftTy = getShiftAmountTy(N0.getValueType(), DL,
2663                                            !DCI.isBeforeLegalize());
2664             EVT CmpTy = N0.getValueType();
2665             SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
2666                                         DAG.getConstant(ShiftBits, dl,
2667                                                         ShiftTy));
2668             SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), dl, CmpTy);
2669             return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
2670           }
2671         }
2672       } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
2673                  Cond == ISD::SETULE || Cond == ISD::SETUGT) {
2674         bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
2675         // X <  0x100000000 -> (X >> 32) <  1
2676         // X >= 0x100000000 -> (X >> 32) >= 1
2677         // X <= 0x0ffffffff -> (X >> 32) <  1
2678         // X >  0x0ffffffff -> (X >> 32) >= 1
2679         unsigned ShiftBits;
2680         APInt NewC = C1;
2681         ISD::CondCode NewCond = Cond;
2682         if (AdjOne) {
2683           ShiftBits = C1.countTrailingOnes();
2684           NewC = NewC + 1;
2685           NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
2686         } else {
2687           ShiftBits = C1.countTrailingZeros();
2688         }
2689         NewC.lshrInPlace(ShiftBits);
2690         if (ShiftBits && NewC.getMinSignedBits() <= 64 &&
2691           isLegalICmpImmediate(NewC.getSExtValue())) {
2692           auto &DL = DAG.getDataLayout();
2693           EVT ShiftTy = getShiftAmountTy(N0.getValueType(), DL,
2694                                          !DCI.isBeforeLegalize());
2695           EVT CmpTy = N0.getValueType();
2696           SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
2697                                       DAG.getConstant(ShiftBits, dl, ShiftTy));
2698           SDValue CmpRHS = DAG.getConstant(NewC, dl, CmpTy);
2699           return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
2700         }
2701       }
2702     }
2703   }
2704 
2705   if (isa<ConstantFPSDNode>(N0.getNode())) {
2706     // Constant fold or commute setcc.
2707     SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
2708     if (O.getNode()) return O;
2709   } else if (auto *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
2710     // If the RHS of an FP comparison is a constant, simplify it away in
2711     // some cases.
2712     if (CFP->getValueAPF().isNaN()) {
2713       // If an operand is known to be a nan, we can fold it.
2714       switch (ISD::getUnorderedFlavor(Cond)) {
2715       default: llvm_unreachable("Unknown flavor!");
2716       case 0:  // Known false.
2717         return DAG.getBoolConstant(false, dl, VT, OpVT);
2718       case 1:  // Known true.
2719         return DAG.getBoolConstant(true, dl, VT, OpVT);
2720       case 2:  // Undefined.
2721         return DAG.getUNDEF(VT);
2722       }
2723     }
2724 
2725     // Otherwise, we know the RHS is not a NaN.  Simplify the node to drop the
2726     // constant if knowing that the operand is non-nan is enough.  We prefer to
2727     // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
2728     // materialize 0.0.
2729     if (Cond == ISD::SETO || Cond == ISD::SETUO)
2730       return DAG.getSetCC(dl, VT, N0, N0, Cond);
2731 
2732     // setcc (fneg x), C -> setcc swap(pred) x, -C
2733     if (N0.getOpcode() == ISD::FNEG) {
2734       ISD::CondCode SwapCond = ISD::getSetCCSwappedOperands(Cond);
2735       if (DCI.isBeforeLegalizeOps() ||
2736           isCondCodeLegal(SwapCond, N0.getSimpleValueType())) {
2737         SDValue NegN1 = DAG.getNode(ISD::FNEG, dl, N0.getValueType(), N1);
2738         return DAG.getSetCC(dl, VT, N0.getOperand(0), NegN1, SwapCond);
2739       }
2740     }
2741 
2742     // If the condition is not legal, see if we can find an equivalent one
2743     // which is legal.
2744     if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
2745       // If the comparison was an awkward floating-point == or != and one of
2746       // the comparison operands is infinity or negative infinity, convert the
2747       // condition to a less-awkward <= or >=.
2748       if (CFP->getValueAPF().isInfinity()) {
2749         if (CFP->getValueAPF().isNegative()) {
2750           if (Cond == ISD::SETOEQ &&
2751               isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
2752             return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2753           if (Cond == ISD::SETUEQ &&
2754               isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
2755             return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2756           if (Cond == ISD::SETUNE &&
2757               isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
2758             return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2759           if (Cond == ISD::SETONE &&
2760               isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
2761             return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2762         } else {
2763           if (Cond == ISD::SETOEQ &&
2764               isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
2765             return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2766           if (Cond == ISD::SETUEQ &&
2767               isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
2768             return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2769           if (Cond == ISD::SETUNE &&
2770               isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
2771             return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2772           if (Cond == ISD::SETONE &&
2773               isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
2774             return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2775         }
2776       }
2777     }
2778   }
2779 
2780   if (N0 == N1) {
2781     // The sext(setcc()) => setcc() optimization relies on the appropriate
2782     // constant being emitted.
2783 
2784     bool EqTrue = ISD::isTrueWhenEqual(Cond);
2785 
2786     // We can always fold X == X for integer setcc's.
2787     if (N0.getValueType().isInteger())
2788       return DAG.getBoolConstant(EqTrue, dl, VT, OpVT);
2789 
2790     unsigned UOF = ISD::getUnorderedFlavor(Cond);
2791     if (UOF == 2)   // FP operators that are undefined on NaNs.
2792       return DAG.getBoolConstant(EqTrue, dl, VT, OpVT);
2793     if (UOF == unsigned(EqTrue))
2794       return DAG.getBoolConstant(EqTrue, dl, VT, OpVT);
2795     // Otherwise, we can't fold it.  However, we can simplify it to SETUO/SETO
2796     // if it is not already.
2797     ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2798     if (NewCond != Cond &&
2799         (DCI.isBeforeLegalizeOps() ||
2800          isCondCodeLegal(NewCond, N0.getSimpleValueType())))
2801       return DAG.getSetCC(dl, VT, N0, N1, NewCond);
2802   }
2803 
2804   if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2805       N0.getValueType().isInteger()) {
2806     if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2807         N0.getOpcode() == ISD::XOR) {
2808       // Simplify (X+Y) == (X+Z) -->  Y == Z
2809       if (N0.getOpcode() == N1.getOpcode()) {
2810         if (N0.getOperand(0) == N1.getOperand(0))
2811           return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
2812         if (N0.getOperand(1) == N1.getOperand(1))
2813           return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
2814         if (isCommutativeBinOp(N0.getOpcode())) {
2815           // If X op Y == Y op X, try other combinations.
2816           if (N0.getOperand(0) == N1.getOperand(1))
2817             return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2818                                 Cond);
2819           if (N0.getOperand(1) == N1.getOperand(0))
2820             return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2821                                 Cond);
2822         }
2823       }
2824 
2825       // If RHS is a legal immediate value for a compare instruction, we need
2826       // to be careful about increasing register pressure needlessly.
2827       bool LegalRHSImm = false;
2828 
2829       if (auto *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2830         if (auto *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2831           // Turn (X+C1) == C2 --> X == C2-C1
2832           if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
2833             return DAG.getSetCC(dl, VT, N0.getOperand(0),
2834                                 DAG.getConstant(RHSC->getAPIntValue()-
2835                                                 LHSR->getAPIntValue(),
2836                                 dl, N0.getValueType()), Cond);
2837           }
2838 
2839           // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2840           if (N0.getOpcode() == ISD::XOR)
2841             // If we know that all of the inverted bits are zero, don't bother
2842             // performing the inversion.
2843             if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2844               return
2845                 DAG.getSetCC(dl, VT, N0.getOperand(0),
2846                              DAG.getConstant(LHSR->getAPIntValue() ^
2847                                                RHSC->getAPIntValue(),
2848                                              dl, N0.getValueType()),
2849                              Cond);
2850         }
2851 
2852         // Turn (C1-X) == C2 --> X == C1-C2
2853         if (auto *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
2854           if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
2855             return
2856               DAG.getSetCC(dl, VT, N0.getOperand(1),
2857                            DAG.getConstant(SUBC->getAPIntValue() -
2858                                              RHSC->getAPIntValue(),
2859                                            dl, N0.getValueType()),
2860                            Cond);
2861           }
2862         }
2863 
2864         // Could RHSC fold directly into a compare?
2865         if (RHSC->getValueType(0).getSizeInBits() <= 64)
2866           LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
2867       }
2868 
2869       // Simplify (X+Z) == X -->  Z == 0
2870       // Don't do this if X is an immediate that can fold into a cmp
2871       // instruction and X+Z has other uses. It could be an induction variable
2872       // chain, and the transform would increase register pressure.
2873       if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
2874         if (N0.getOperand(0) == N1)
2875           return DAG.getSetCC(dl, VT, N0.getOperand(1),
2876                               DAG.getConstant(0, dl, N0.getValueType()), Cond);
2877         if (N0.getOperand(1) == N1) {
2878           if (isCommutativeBinOp(N0.getOpcode()))
2879             return DAG.getSetCC(dl, VT, N0.getOperand(0),
2880                                 DAG.getConstant(0, dl, N0.getValueType()),
2881                                 Cond);
2882           if (N0.getNode()->hasOneUse()) {
2883             assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2884             auto &DL = DAG.getDataLayout();
2885             // (Z-X) == X  --> Z == X<<1
2886             SDValue SH = DAG.getNode(
2887                 ISD::SHL, dl, N1.getValueType(), N1,
2888                 DAG.getConstant(1, dl,
2889                                 getShiftAmountTy(N1.getValueType(), DL,
2890                                                  !DCI.isBeforeLegalize())));
2891             if (!DCI.isCalledByLegalizer())
2892               DCI.AddToWorklist(SH.getNode());
2893             return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
2894           }
2895         }
2896       }
2897     }
2898 
2899     if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2900         N1.getOpcode() == ISD::XOR) {
2901       // Simplify  X == (X+Z) -->  Z == 0
2902       if (N1.getOperand(0) == N0)
2903         return DAG.getSetCC(dl, VT, N1.getOperand(1),
2904                         DAG.getConstant(0, dl, N1.getValueType()), Cond);
2905       if (N1.getOperand(1) == N0) {
2906         if (isCommutativeBinOp(N1.getOpcode()))
2907           return DAG.getSetCC(dl, VT, N1.getOperand(0),
2908                           DAG.getConstant(0, dl, N1.getValueType()), Cond);
2909         if (N1.getNode()->hasOneUse()) {
2910           assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2911           auto &DL = DAG.getDataLayout();
2912           // X == (Z-X)  --> X<<1 == Z
2913           SDValue SH = DAG.getNode(
2914               ISD::SHL, dl, N1.getValueType(), N0,
2915               DAG.getConstant(1, dl, getShiftAmountTy(N0.getValueType(), DL,
2916                                                       !DCI.isBeforeLegalize())));
2917           if (!DCI.isCalledByLegalizer())
2918             DCI.AddToWorklist(SH.getNode());
2919           return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
2920         }
2921       }
2922     }
2923 
2924     if (SDValue V = simplifySetCCWithAnd(VT, N0, N1, Cond, DCI, dl))
2925       return V;
2926   }
2927 
2928   // Fold away ALL boolean setcc's.
2929   SDValue Temp;
2930   if (N0.getValueType().getScalarType() == MVT::i1 && foldBooleans) {
2931     EVT OpVT = N0.getValueType();
2932     switch (Cond) {
2933     default: llvm_unreachable("Unknown integer setcc!");
2934     case ISD::SETEQ:  // X == Y  -> ~(X^Y)
2935       Temp = DAG.getNode(ISD::XOR, dl, OpVT, N0, N1);
2936       N0 = DAG.getNOT(dl, Temp, OpVT);
2937       if (!DCI.isCalledByLegalizer())
2938         DCI.AddToWorklist(Temp.getNode());
2939       break;
2940     case ISD::SETNE:  // X != Y   -->  (X^Y)
2941       N0 = DAG.getNode(ISD::XOR, dl, OpVT, N0, N1);
2942       break;
2943     case ISD::SETGT:  // X >s Y   -->  X == 0 & Y == 1  -->  ~X & Y
2944     case ISD::SETULT: // X <u Y   -->  X == 0 & Y == 1  -->  ~X & Y
2945       Temp = DAG.getNOT(dl, N0, OpVT);
2946       N0 = DAG.getNode(ISD::AND, dl, OpVT, N1, Temp);
2947       if (!DCI.isCalledByLegalizer())
2948         DCI.AddToWorklist(Temp.getNode());
2949       break;
2950     case ISD::SETLT:  // X <s Y   --> X == 1 & Y == 0  -->  ~Y & X
2951     case ISD::SETUGT: // X >u Y   --> X == 1 & Y == 0  -->  ~Y & X
2952       Temp = DAG.getNOT(dl, N1, OpVT);
2953       N0 = DAG.getNode(ISD::AND, dl, OpVT, N0, Temp);
2954       if (!DCI.isCalledByLegalizer())
2955         DCI.AddToWorklist(Temp.getNode());
2956       break;
2957     case ISD::SETULE: // X <=u Y  --> X == 0 | Y == 1  -->  ~X | Y
2958     case ISD::SETGE:  // X >=s Y  --> X == 0 | Y == 1  -->  ~X | Y
2959       Temp = DAG.getNOT(dl, N0, OpVT);
2960       N0 = DAG.getNode(ISD::OR, dl, OpVT, N1, Temp);
2961       if (!DCI.isCalledByLegalizer())
2962         DCI.AddToWorklist(Temp.getNode());
2963       break;
2964     case ISD::SETUGE: // X >=u Y  --> X == 1 | Y == 0  -->  ~Y | X
2965     case ISD::SETLE:  // X <=s Y  --> X == 1 | Y == 0  -->  ~Y | X
2966       Temp = DAG.getNOT(dl, N1, OpVT);
2967       N0 = DAG.getNode(ISD::OR, dl, OpVT, N0, Temp);
2968       break;
2969     }
2970     if (VT.getScalarType() != MVT::i1) {
2971       if (!DCI.isCalledByLegalizer())
2972         DCI.AddToWorklist(N0.getNode());
2973       // FIXME: If running after legalize, we probably can't do this.
2974       ISD::NodeType ExtendCode = getExtendForContent(getBooleanContents(OpVT));
2975       N0 = DAG.getNode(ExtendCode, dl, VT, N0);
2976     }
2977     return N0;
2978   }
2979 
2980   // Could not fold it.
2981   return SDValue();
2982 }
2983 
2984 /// Returns true (and the GlobalValue and the offset) if the node is a
2985 /// GlobalAddress + offset.
2986 bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
2987                                     int64_t &Offset) const {
2988   if (auto *GASD = dyn_cast<GlobalAddressSDNode>(N)) {
2989     GA = GASD->getGlobal();
2990     Offset += GASD->getOffset();
2991     return true;
2992   }
2993 
2994   if (N->getOpcode() == ISD::ADD) {
2995     SDValue N1 = N->getOperand(0);
2996     SDValue N2 = N->getOperand(1);
2997     if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
2998       if (auto *V = dyn_cast<ConstantSDNode>(N2)) {
2999         Offset += V->getSExtValue();
3000         return true;
3001       }
3002     } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
3003       if (auto *V = dyn_cast<ConstantSDNode>(N1)) {
3004         Offset += V->getSExtValue();
3005         return true;
3006       }
3007     }
3008   }
3009 
3010   return false;
3011 }
3012 
3013 SDValue TargetLowering::PerformDAGCombine(SDNode *N,
3014                                           DAGCombinerInfo &DCI) const {
3015   // Default implementation: no optimization.
3016   return SDValue();
3017 }
3018 
3019 //===----------------------------------------------------------------------===//
3020 //  Inline Assembler Implementation Methods
3021 //===----------------------------------------------------------------------===//
3022 
3023 TargetLowering::ConstraintType
3024 TargetLowering::getConstraintType(StringRef Constraint) const {
3025   unsigned S = Constraint.size();
3026 
3027   if (S == 1) {
3028     switch (Constraint[0]) {
3029     default: break;
3030     case 'r': return C_RegisterClass;
3031     case 'm':    // memory
3032     case 'o':    // offsetable
3033     case 'V':    // not offsetable
3034       return C_Memory;
3035     case 'i':    // Simple Integer or Relocatable Constant
3036     case 'n':    // Simple Integer
3037     case 'E':    // Floating Point Constant
3038     case 'F':    // Floating Point Constant
3039     case 's':    // Relocatable Constant
3040     case 'p':    // Address.
3041     case 'X':    // Allow ANY value.
3042     case 'I':    // Target registers.
3043     case 'J':
3044     case 'K':
3045     case 'L':
3046     case 'M':
3047     case 'N':
3048     case 'O':
3049     case 'P':
3050     case '<':
3051     case '>':
3052       return C_Other;
3053     }
3054   }
3055 
3056   if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
3057     if (S == 8 && Constraint.substr(1, 6) == "memory") // "{memory}"
3058       return C_Memory;
3059     return C_Register;
3060   }
3061   return C_Unknown;
3062 }
3063 
3064 /// Try to replace an X constraint, which matches anything, with another that
3065 /// has more specific requirements based on the type of the corresponding
3066 /// operand.
3067 const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
3068   if (ConstraintVT.isInteger())
3069     return "r";
3070   if (ConstraintVT.isFloatingPoint())
3071     return "f";      // works for many targets
3072   return nullptr;
3073 }
3074 
3075 /// Lower the specified operand into the Ops vector.
3076 /// If it is invalid, don't add anything to Ops.
3077 void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3078                                                   std::string &Constraint,
3079                                                   std::vector<SDValue> &Ops,
3080                                                   SelectionDAG &DAG) const {
3081 
3082   if (Constraint.length() > 1) return;
3083 
3084   char ConstraintLetter = Constraint[0];
3085   switch (ConstraintLetter) {
3086   default: break;
3087   case 'X':     // Allows any operand; labels (basic block) use this.
3088     if (Op.getOpcode() == ISD::BasicBlock) {
3089       Ops.push_back(Op);
3090       return;
3091     }
3092     LLVM_FALLTHROUGH;
3093   case 'i':    // Simple Integer or Relocatable Constant
3094   case 'n':    // Simple Integer
3095   case 's': {  // Relocatable Constant
3096     // These operands are interested in values of the form (GV+C), where C may
3097     // be folded in as an offset of GV, or it may be explicitly added.  Also, it
3098     // is possible and fine if either GV or C are missing.
3099     ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3100     GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
3101 
3102     // If we have "(add GV, C)", pull out GV/C
3103     if (Op.getOpcode() == ISD::ADD) {
3104       C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
3105       GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
3106       if (!C || !GA) {
3107         C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
3108         GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
3109       }
3110       if (!C || !GA) {
3111         C = nullptr;
3112         GA = nullptr;
3113       }
3114     }
3115 
3116     // If we find a valid operand, map to the TargetXXX version so that the
3117     // value itself doesn't get selected.
3118     if (GA) {   // Either &GV   or   &GV+C
3119       if (ConstraintLetter != 'n') {
3120         int64_t Offs = GA->getOffset();
3121         if (C) Offs += C->getZExtValue();
3122         Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
3123                                                  C ? SDLoc(C) : SDLoc(),
3124                                                  Op.getValueType(), Offs));
3125       }
3126       return;
3127     }
3128     if (C) {   // just C, no GV.
3129       // Simple constants are not allowed for 's'.
3130       if (ConstraintLetter != 's') {
3131         // gcc prints these as sign extended.  Sign extend value to 64 bits
3132         // now; without this it would get ZExt'd later in
3133         // ScheduleDAGSDNodes::EmitNode, which is very generic.
3134         Ops.push_back(DAG.getTargetConstant(C->getSExtValue(),
3135                                             SDLoc(C), MVT::i64));
3136       }
3137       return;
3138     }
3139     break;
3140   }
3141   }
3142 }
3143 
3144 std::pair<unsigned, const TargetRegisterClass *>
3145 TargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *RI,
3146                                              StringRef Constraint,
3147                                              MVT VT) const {
3148   if (Constraint.empty() || Constraint[0] != '{')
3149     return std::make_pair(0u, static_cast<TargetRegisterClass*>(nullptr));
3150   assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
3151 
3152   // Remove the braces from around the name.
3153   StringRef RegName(Constraint.data()+1, Constraint.size()-2);
3154 
3155   std::pair<unsigned, const TargetRegisterClass*> R =
3156     std::make_pair(0u, static_cast<const TargetRegisterClass*>(nullptr));
3157 
3158   // Figure out which register class contains this reg.
3159   for (const TargetRegisterClass *RC : RI->regclasses()) {
3160     // If none of the value types for this register class are valid, we
3161     // can't use it.  For example, 64-bit reg classes on 32-bit targets.
3162     if (!isLegalRC(*RI, *RC))
3163       continue;
3164 
3165     for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
3166          I != E; ++I) {
3167       if (RegName.equals_lower(RI->getRegAsmName(*I))) {
3168         std::pair<unsigned, const TargetRegisterClass*> S =
3169           std::make_pair(*I, RC);
3170 
3171         // If this register class has the requested value type, return it,
3172         // otherwise keep searching and return the first class found
3173         // if no other is found which explicitly has the requested type.
3174         if (RI->isTypeLegalForClass(*RC, VT))
3175           return S;
3176         if (!R.second)
3177           R = S;
3178       }
3179     }
3180   }
3181 
3182   return R;
3183 }
3184 
3185 //===----------------------------------------------------------------------===//
3186 // Constraint Selection.
3187 
3188 /// Return true of this is an input operand that is a matching constraint like
3189 /// "4".
3190 bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
3191   assert(!ConstraintCode.empty() && "No known constraint!");
3192   return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
3193 }
3194 
3195 /// If this is an input matching constraint, this method returns the output
3196 /// operand it matches.
3197 unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
3198   assert(!ConstraintCode.empty() && "No known constraint!");
3199   return atoi(ConstraintCode.c_str());
3200 }
3201 
3202 /// Split up the constraint string from the inline assembly value into the
3203 /// specific constraints and their prefixes, and also tie in the associated
3204 /// operand values.
3205 /// If this returns an empty vector, and if the constraint string itself
3206 /// isn't empty, there was an error parsing.
3207 TargetLowering::AsmOperandInfoVector
3208 TargetLowering::ParseConstraints(const DataLayout &DL,
3209                                  const TargetRegisterInfo *TRI,
3210                                  ImmutableCallSite CS) const {
3211   /// Information about all of the constraints.
3212   AsmOperandInfoVector ConstraintOperands;
3213   const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
3214   unsigned maCount = 0; // Largest number of multiple alternative constraints.
3215 
3216   // Do a prepass over the constraints, canonicalizing them, and building up the
3217   // ConstraintOperands list.
3218   unsigned ArgNo = 0;   // ArgNo - The argument of the CallInst.
3219   unsigned ResNo = 0;   // ResNo - The result number of the next output.
3220 
3221   for (InlineAsm::ConstraintInfo &CI : IA->ParseConstraints()) {
3222     ConstraintOperands.emplace_back(std::move(CI));
3223     AsmOperandInfo &OpInfo = ConstraintOperands.back();
3224 
3225     // Update multiple alternative constraint count.
3226     if (OpInfo.multipleAlternatives.size() > maCount)
3227       maCount = OpInfo.multipleAlternatives.size();
3228 
3229     OpInfo.ConstraintVT = MVT::Other;
3230 
3231     // Compute the value type for each operand.
3232     switch (OpInfo.Type) {
3233     case InlineAsm::isOutput:
3234       // Indirect outputs just consume an argument.
3235       if (OpInfo.isIndirect) {
3236         OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
3237         break;
3238       }
3239 
3240       // The return value of the call is this value.  As such, there is no
3241       // corresponding argument.
3242       assert(!CS.getType()->isVoidTy() &&
3243              "Bad inline asm!");
3244       if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
3245         OpInfo.ConstraintVT =
3246             getSimpleValueType(DL, STy->getElementType(ResNo));
3247       } else {
3248         assert(ResNo == 0 && "Asm only has one result!");
3249         OpInfo.ConstraintVT = getSimpleValueType(DL, CS.getType());
3250       }
3251       ++ResNo;
3252       break;
3253     case InlineAsm::isInput:
3254       OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
3255       break;
3256     case InlineAsm::isClobber:
3257       // Nothing to do.
3258       break;
3259     }
3260 
3261     if (OpInfo.CallOperandVal) {
3262       llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
3263       if (OpInfo.isIndirect) {
3264         llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
3265         if (!PtrTy)
3266           report_fatal_error("Indirect operand for inline asm not a pointer!");
3267         OpTy = PtrTy->getElementType();
3268       }
3269 
3270       // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
3271       if (StructType *STy = dyn_cast<StructType>(OpTy))
3272         if (STy->getNumElements() == 1)
3273           OpTy = STy->getElementType(0);
3274 
3275       // If OpTy is not a single value, it may be a struct/union that we
3276       // can tile with integers.
3277       if (!OpTy->isSingleValueType() && OpTy->isSized()) {
3278         unsigned BitSize = DL.getTypeSizeInBits(OpTy);
3279         switch (BitSize) {
3280         default: break;
3281         case 1:
3282         case 8:
3283         case 16:
3284         case 32:
3285         case 64:
3286         case 128:
3287           OpInfo.ConstraintVT =
3288             MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
3289           break;
3290         }
3291       } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
3292         unsigned PtrSize = DL.getPointerSizeInBits(PT->getAddressSpace());
3293         OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
3294       } else {
3295         OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
3296       }
3297     }
3298   }
3299 
3300   // If we have multiple alternative constraints, select the best alternative.
3301   if (!ConstraintOperands.empty()) {
3302     if (maCount) {
3303       unsigned bestMAIndex = 0;
3304       int bestWeight = -1;
3305       // weight:  -1 = invalid match, and 0 = so-so match to 5 = good match.
3306       int weight = -1;
3307       unsigned maIndex;
3308       // Compute the sums of the weights for each alternative, keeping track
3309       // of the best (highest weight) one so far.
3310       for (maIndex = 0; maIndex < maCount; ++maIndex) {
3311         int weightSum = 0;
3312         for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
3313             cIndex != eIndex; ++cIndex) {
3314           AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
3315           if (OpInfo.Type == InlineAsm::isClobber)
3316             continue;
3317 
3318           // If this is an output operand with a matching input operand,
3319           // look up the matching input. If their types mismatch, e.g. one
3320           // is an integer, the other is floating point, or their sizes are
3321           // different, flag it as an maCantMatch.
3322           if (OpInfo.hasMatchingInput()) {
3323             AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
3324             if (OpInfo.ConstraintVT != Input.ConstraintVT) {
3325               if ((OpInfo.ConstraintVT.isInteger() !=
3326                    Input.ConstraintVT.isInteger()) ||
3327                   (OpInfo.ConstraintVT.getSizeInBits() !=
3328                    Input.ConstraintVT.getSizeInBits())) {
3329                 weightSum = -1;  // Can't match.
3330                 break;
3331               }
3332             }
3333           }
3334           weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
3335           if (weight == -1) {
3336             weightSum = -1;
3337             break;
3338           }
3339           weightSum += weight;
3340         }
3341         // Update best.
3342         if (weightSum > bestWeight) {
3343           bestWeight = weightSum;
3344           bestMAIndex = maIndex;
3345         }
3346       }
3347 
3348       // Now select chosen alternative in each constraint.
3349       for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
3350           cIndex != eIndex; ++cIndex) {
3351         AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
3352         if (cInfo.Type == InlineAsm::isClobber)
3353           continue;
3354         cInfo.selectAlternative(bestMAIndex);
3355       }
3356     }
3357   }
3358 
3359   // Check and hook up tied operands, choose constraint code to use.
3360   for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
3361       cIndex != eIndex; ++cIndex) {
3362     AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
3363 
3364     // If this is an output operand with a matching input operand, look up the
3365     // matching input. If their types mismatch, e.g. one is an integer, the
3366     // other is floating point, or their sizes are different, flag it as an
3367     // error.
3368     if (OpInfo.hasMatchingInput()) {
3369       AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
3370 
3371       if (OpInfo.ConstraintVT != Input.ConstraintVT) {
3372         std::pair<unsigned, const TargetRegisterClass *> MatchRC =
3373             getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
3374                                          OpInfo.ConstraintVT);
3375         std::pair<unsigned, const TargetRegisterClass *> InputRC =
3376             getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
3377                                          Input.ConstraintVT);
3378         if ((OpInfo.ConstraintVT.isInteger() !=
3379              Input.ConstraintVT.isInteger()) ||
3380             (MatchRC.second != InputRC.second)) {
3381           report_fatal_error("Unsupported asm: input constraint"
3382                              " with a matching output constraint of"
3383                              " incompatible type!");
3384         }
3385       }
3386     }
3387   }
3388 
3389   return ConstraintOperands;
3390 }
3391 
3392 /// Return an integer indicating how general CT is.
3393 static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
3394   switch (CT) {
3395   case TargetLowering::C_Other:
3396   case TargetLowering::C_Unknown:
3397     return 0;
3398   case TargetLowering::C_Register:
3399     return 1;
3400   case TargetLowering::C_RegisterClass:
3401     return 2;
3402   case TargetLowering::C_Memory:
3403     return 3;
3404   }
3405   llvm_unreachable("Invalid constraint type");
3406 }
3407 
3408 /// Examine constraint type and operand type and determine a weight value.
3409 /// This object must already have been set up with the operand type
3410 /// and the current alternative constraint selected.
3411 TargetLowering::ConstraintWeight
3412   TargetLowering::getMultipleConstraintMatchWeight(
3413     AsmOperandInfo &info, int maIndex) const {
3414   InlineAsm::ConstraintCodeVector *rCodes;
3415   if (maIndex >= (int)info.multipleAlternatives.size())
3416     rCodes = &info.Codes;
3417   else
3418     rCodes = &info.multipleAlternatives[maIndex].Codes;
3419   ConstraintWeight BestWeight = CW_Invalid;
3420 
3421   // Loop over the options, keeping track of the most general one.
3422   for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
3423     ConstraintWeight weight =
3424       getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
3425     if (weight > BestWeight)
3426       BestWeight = weight;
3427   }
3428 
3429   return BestWeight;
3430 }
3431 
3432 /// Examine constraint type and operand type and determine a weight value.
3433 /// This object must already have been set up with the operand type
3434 /// and the current alternative constraint selected.
3435 TargetLowering::ConstraintWeight
3436   TargetLowering::getSingleConstraintMatchWeight(
3437     AsmOperandInfo &info, const char *constraint) const {
3438   ConstraintWeight weight = CW_Invalid;
3439   Value *CallOperandVal = info.CallOperandVal;
3440     // If we don't have a value, we can't do a match,
3441     // but allow it at the lowest weight.
3442   if (!CallOperandVal)
3443     return CW_Default;
3444   // Look at the constraint type.
3445   switch (*constraint) {
3446     case 'i': // immediate integer.
3447     case 'n': // immediate integer with a known value.
3448       if (isa<ConstantInt>(CallOperandVal))
3449         weight = CW_Constant;
3450       break;
3451     case 's': // non-explicit intregal immediate.
3452       if (isa<GlobalValue>(CallOperandVal))
3453         weight = CW_Constant;
3454       break;
3455     case 'E': // immediate float if host format.
3456     case 'F': // immediate float.
3457       if (isa<ConstantFP>(CallOperandVal))
3458         weight = CW_Constant;
3459       break;
3460     case '<': // memory operand with autodecrement.
3461     case '>': // memory operand with autoincrement.
3462     case 'm': // memory operand.
3463     case 'o': // offsettable memory operand
3464     case 'V': // non-offsettable memory operand
3465       weight = CW_Memory;
3466       break;
3467     case 'r': // general register.
3468     case 'g': // general register, memory operand or immediate integer.
3469               // note: Clang converts "g" to "imr".
3470       if (CallOperandVal->getType()->isIntegerTy())
3471         weight = CW_Register;
3472       break;
3473     case 'X': // any operand.
3474     default:
3475       weight = CW_Default;
3476       break;
3477   }
3478   return weight;
3479 }
3480 
3481 /// If there are multiple different constraints that we could pick for this
3482 /// operand (e.g. "imr") try to pick the 'best' one.
3483 /// This is somewhat tricky: constraints fall into four classes:
3484 ///    Other         -> immediates and magic values
3485 ///    Register      -> one specific register
3486 ///    RegisterClass -> a group of regs
3487 ///    Memory        -> memory
3488 /// Ideally, we would pick the most specific constraint possible: if we have
3489 /// something that fits into a register, we would pick it.  The problem here
3490 /// is that if we have something that could either be in a register or in
3491 /// memory that use of the register could cause selection of *other*
3492 /// operands to fail: they might only succeed if we pick memory.  Because of
3493 /// this the heuristic we use is:
3494 ///
3495 ///  1) If there is an 'other' constraint, and if the operand is valid for
3496 ///     that constraint, use it.  This makes us take advantage of 'i'
3497 ///     constraints when available.
3498 ///  2) Otherwise, pick the most general constraint present.  This prefers
3499 ///     'm' over 'r', for example.
3500 ///
3501 static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
3502                              const TargetLowering &TLI,
3503                              SDValue Op, SelectionDAG *DAG) {
3504   assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
3505   unsigned BestIdx = 0;
3506   TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
3507   int BestGenerality = -1;
3508 
3509   // Loop over the options, keeping track of the most general one.
3510   for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
3511     TargetLowering::ConstraintType CType =
3512       TLI.getConstraintType(OpInfo.Codes[i]);
3513 
3514     // If this is an 'other' constraint, see if the operand is valid for it.
3515     // For example, on X86 we might have an 'rI' constraint.  If the operand
3516     // is an integer in the range [0..31] we want to use I (saving a load
3517     // of a register), otherwise we must use 'r'.
3518     if (CType == TargetLowering::C_Other && Op.getNode()) {
3519       assert(OpInfo.Codes[i].size() == 1 &&
3520              "Unhandled multi-letter 'other' constraint");
3521       std::vector<SDValue> ResultOps;
3522       TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
3523                                        ResultOps, *DAG);
3524       if (!ResultOps.empty()) {
3525         BestType = CType;
3526         BestIdx = i;
3527         break;
3528       }
3529     }
3530 
3531     // Things with matching constraints can only be registers, per gcc
3532     // documentation.  This mainly affects "g" constraints.
3533     if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
3534       continue;
3535 
3536     // This constraint letter is more general than the previous one, use it.
3537     int Generality = getConstraintGenerality(CType);
3538     if (Generality > BestGenerality) {
3539       BestType = CType;
3540       BestIdx = i;
3541       BestGenerality = Generality;
3542     }
3543   }
3544 
3545   OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
3546   OpInfo.ConstraintType = BestType;
3547 }
3548 
3549 /// Determines the constraint code and constraint type to use for the specific
3550 /// AsmOperandInfo, setting OpInfo.ConstraintCode and OpInfo.ConstraintType.
3551 void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
3552                                             SDValue Op,
3553                                             SelectionDAG *DAG) const {
3554   assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
3555 
3556   // Single-letter constraints ('r') are very common.
3557   if (OpInfo.Codes.size() == 1) {
3558     OpInfo.ConstraintCode = OpInfo.Codes[0];
3559     OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
3560   } else {
3561     ChooseConstraint(OpInfo, *this, Op, DAG);
3562   }
3563 
3564   // 'X' matches anything.
3565   if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
3566     // Labels and constants are handled elsewhere ('X' is the only thing
3567     // that matches labels).  For Functions, the type here is the type of
3568     // the result, which is not what we want to look at; leave them alone.
3569     Value *v = OpInfo.CallOperandVal;
3570     if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
3571       OpInfo.CallOperandVal = v;
3572       return;
3573     }
3574 
3575     // Otherwise, try to resolve it to something we know about by looking at
3576     // the actual operand type.
3577     if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
3578       OpInfo.ConstraintCode = Repl;
3579       OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
3580     }
3581   }
3582 }
3583 
3584 /// Given an exact SDIV by a constant, create a multiplication
3585 /// with the multiplicative inverse of the constant.
3586 static SDValue BuildExactSDIV(const TargetLowering &TLI, SDNode *N,
3587                               const SDLoc &dl, SelectionDAG &DAG,
3588                               SmallVectorImpl<SDNode *> &Created) {
3589   SDValue Op0 = N->getOperand(0);
3590   SDValue Op1 = N->getOperand(1);
3591   EVT VT = N->getValueType(0);
3592   EVT SVT = VT.getScalarType();
3593   EVT ShVT = TLI.getShiftAmountTy(VT, DAG.getDataLayout());
3594   EVT ShSVT = ShVT.getScalarType();
3595 
3596   bool UseSRA = false;
3597   SmallVector<SDValue, 16> Shifts, Factors;
3598 
3599   auto BuildSDIVPattern = [&](ConstantSDNode *C) {
3600     if (C->isNullValue())
3601       return false;
3602     APInt Divisor = C->getAPIntValue();
3603     unsigned Shift = Divisor.countTrailingZeros();
3604     if (Shift) {
3605       Divisor.ashrInPlace(Shift);
3606       UseSRA = true;
3607     }
3608     // Calculate the multiplicative inverse, using Newton's method.
3609     APInt t;
3610     APInt Factor = Divisor;
3611     while ((t = Divisor * Factor) != 1)
3612       Factor *= APInt(Divisor.getBitWidth(), 2) - t;
3613     Shifts.push_back(DAG.getConstant(Shift, dl, ShSVT));
3614     Factors.push_back(DAG.getConstant(Factor, dl, SVT));
3615     return true;
3616   };
3617 
3618   // Collect all magic values from the build vector.
3619   if (!ISD::matchUnaryPredicate(Op1, BuildSDIVPattern))
3620     return SDValue();
3621 
3622   SDValue Shift, Factor;
3623   if (VT.isVector()) {
3624     Shift = DAG.getBuildVector(ShVT, dl, Shifts);
3625     Factor = DAG.getBuildVector(VT, dl, Factors);
3626   } else {
3627     Shift = Shifts[0];
3628     Factor = Factors[0];
3629   }
3630 
3631   SDValue Res = Op0;
3632 
3633   // Shift the value upfront if it is even, so the LSB is one.
3634   if (UseSRA) {
3635     // TODO: For UDIV use SRL instead of SRA.
3636     SDNodeFlags Flags;
3637     Flags.setExact(true);
3638     Res = DAG.getNode(ISD::SRA, dl, VT, Res, Shift, Flags);
3639     Created.push_back(Res.getNode());
3640   }
3641 
3642   return DAG.getNode(ISD::MUL, dl, VT, Res, Factor);
3643 }
3644 
3645 SDValue TargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
3646                                      SelectionDAG &DAG,
3647                                      SmallVectorImpl<SDNode *> &Created) const {
3648   AttributeList Attr = DAG.getMachineFunction().getFunction().getAttributes();
3649   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3650   if (TLI.isIntDivCheap(N->getValueType(0), Attr))
3651     return SDValue(N,0); // Lower SDIV as SDIV
3652   return SDValue();
3653 }
3654 
3655 /// Given an ISD::SDIV node expressing a divide by constant,
3656 /// return a DAG expression to select that will generate the same value by
3657 /// multiplying by a magic number.
3658 /// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
3659 SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
3660                                   bool IsAfterLegalization,
3661                                   SmallVectorImpl<SDNode *> &Created) const {
3662   SDLoc dl(N);
3663   EVT VT = N->getValueType(0);
3664   EVT SVT = VT.getScalarType();
3665   EVT ShVT = getShiftAmountTy(VT, DAG.getDataLayout());
3666   EVT ShSVT = ShVT.getScalarType();
3667   unsigned EltBits = VT.getScalarSizeInBits();
3668 
3669   // Check to see if we can do this.
3670   // FIXME: We should be more aggressive here.
3671   if (!isTypeLegal(VT))
3672     return SDValue();
3673 
3674   // If the sdiv has an 'exact' bit we can use a simpler lowering.
3675   if (N->getFlags().hasExact())
3676     return BuildExactSDIV(*this, N, dl, DAG, Created);
3677 
3678   SmallVector<SDValue, 16> MagicFactors, Factors, Shifts, ShiftMasks;
3679 
3680   auto BuildSDIVPattern = [&](ConstantSDNode *C) {
3681     if (C->isNullValue())
3682       return false;
3683 
3684     const APInt &Divisor = C->getAPIntValue();
3685     APInt::ms magics = Divisor.magic();
3686     int NumeratorFactor = 0;
3687     int ShiftMask = -1;
3688 
3689     if (Divisor.isOneValue() || Divisor.isAllOnesValue()) {
3690       // If d is +1/-1, we just multiply the numerator by +1/-1.
3691       NumeratorFactor = Divisor.getSExtValue();
3692       magics.m = 0;
3693       magics.s = 0;
3694       ShiftMask = 0;
3695     } else if (Divisor.isStrictlyPositive() && magics.m.isNegative()) {
3696       // If d > 0 and m < 0, add the numerator.
3697       NumeratorFactor = 1;
3698     } else if (Divisor.isNegative() && magics.m.isStrictlyPositive()) {
3699       // If d < 0 and m > 0, subtract the numerator.
3700       NumeratorFactor = -1;
3701     }
3702 
3703     MagicFactors.push_back(DAG.getConstant(magics.m, dl, SVT));
3704     Factors.push_back(DAG.getConstant(NumeratorFactor, dl, SVT));
3705     Shifts.push_back(DAG.getConstant(magics.s, dl, ShSVT));
3706     ShiftMasks.push_back(DAG.getConstant(ShiftMask, dl, SVT));
3707     return true;
3708   };
3709 
3710   SDValue N0 = N->getOperand(0);
3711   SDValue N1 = N->getOperand(1);
3712 
3713   // Collect the shifts / magic values from each element.
3714   if (!ISD::matchUnaryPredicate(N1, BuildSDIVPattern))
3715     return SDValue();
3716 
3717   SDValue MagicFactor, Factor, Shift, ShiftMask;
3718   if (VT.isVector()) {
3719     MagicFactor = DAG.getBuildVector(VT, dl, MagicFactors);
3720     Factor = DAG.getBuildVector(VT, dl, Factors);
3721     Shift = DAG.getBuildVector(ShVT, dl, Shifts);
3722     ShiftMask = DAG.getBuildVector(VT, dl, ShiftMasks);
3723   } else {
3724     MagicFactor = MagicFactors[0];
3725     Factor = Factors[0];
3726     Shift = Shifts[0];
3727     ShiftMask = ShiftMasks[0];
3728   }
3729 
3730   // Multiply the numerator (operand 0) by the magic value.
3731   // FIXME: We should support doing a MUL in a wider type.
3732   SDValue Q;
3733   if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT)
3734                           : isOperationLegalOrCustom(ISD::MULHS, VT))
3735     Q = DAG.getNode(ISD::MULHS, dl, VT, N0, MagicFactor);
3736   else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT)
3737                                : isOperationLegalOrCustom(ISD::SMUL_LOHI, VT)) {
3738     SDValue LoHi =
3739         DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT), N0, MagicFactor);
3740     Q = SDValue(LoHi.getNode(), 1);
3741   } else
3742     return SDValue(); // No mulhs or equivalent.
3743   Created.push_back(Q.getNode());
3744 
3745   // (Optionally) Add/subtract the numerator using Factor.
3746   Factor = DAG.getNode(ISD::MUL, dl, VT, N0, Factor);
3747   Created.push_back(Factor.getNode());
3748   Q = DAG.getNode(ISD::ADD, dl, VT, Q, Factor);
3749   Created.push_back(Q.getNode());
3750 
3751   // Shift right algebraic by shift value.
3752   Q = DAG.getNode(ISD::SRA, dl, VT, Q, Shift);
3753   Created.push_back(Q.getNode());
3754 
3755   // Extract the sign bit, mask it and add it to the quotient.
3756   SDValue SignShift = DAG.getConstant(EltBits - 1, dl, ShVT);
3757   SDValue T = DAG.getNode(ISD::SRL, dl, VT, Q, SignShift);
3758   Created.push_back(T.getNode());
3759   T = DAG.getNode(ISD::AND, dl, VT, T, ShiftMask);
3760   Created.push_back(T.getNode());
3761   return DAG.getNode(ISD::ADD, dl, VT, Q, T);
3762 }
3763 
3764 /// Given an ISD::UDIV node expressing a divide by constant,
3765 /// return a DAG expression to select that will generate the same value by
3766 /// multiplying by a magic number.
3767 /// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
3768 SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
3769                                   bool IsAfterLegalization,
3770                                   SmallVectorImpl<SDNode *> &Created) const {
3771   SDLoc dl(N);
3772   EVT VT = N->getValueType(0);
3773   EVT SVT = VT.getScalarType();
3774   EVT ShVT = getShiftAmountTy(VT, DAG.getDataLayout());
3775   EVT ShSVT = ShVT.getScalarType();
3776   unsigned EltBits = VT.getScalarSizeInBits();
3777 
3778   // Check to see if we can do this.
3779   // FIXME: We should be more aggressive here.
3780   if (!isTypeLegal(VT))
3781     return SDValue();
3782 
3783   bool UseNPQ = false;
3784   SmallVector<SDValue, 16> PreShifts, PostShifts, MagicFactors, NPQFactors;
3785 
3786   auto BuildUDIVPattern = [&](ConstantSDNode *C) {
3787     if (C->isNullValue())
3788       return false;
3789     // FIXME: We should use a narrower constant when the upper
3790     // bits are known to be zero.
3791     APInt Divisor = C->getAPIntValue();
3792     APInt::mu magics = Divisor.magicu();
3793     unsigned PreShift = 0, PostShift = 0;
3794 
3795     // If the divisor is even, we can avoid using the expensive fixup by
3796     // shifting the divided value upfront.
3797     if (magics.a != 0 && !Divisor[0]) {
3798       PreShift = Divisor.countTrailingZeros();
3799       // Get magic number for the shifted divisor.
3800       magics = Divisor.lshr(PreShift).magicu(PreShift);
3801       assert(magics.a == 0 && "Should use cheap fixup now");
3802     }
3803 
3804     APInt Magic = magics.m;
3805 
3806     unsigned SelNPQ;
3807     if (magics.a == 0 || Divisor.isOneValue()) {
3808       assert(magics.s < Divisor.getBitWidth() &&
3809              "We shouldn't generate an undefined shift!");
3810       PostShift = magics.s;
3811       SelNPQ = false;
3812     } else {
3813       PostShift = magics.s - 1;
3814       SelNPQ = true;
3815     }
3816 
3817     PreShifts.push_back(DAG.getConstant(PreShift, dl, ShSVT));
3818     MagicFactors.push_back(DAG.getConstant(Magic, dl, SVT));
3819     NPQFactors.push_back(
3820         DAG.getConstant(SelNPQ ? APInt::getOneBitSet(EltBits, EltBits - 1)
3821                                : APInt::getNullValue(EltBits),
3822                         dl, SVT));
3823     PostShifts.push_back(DAG.getConstant(PostShift, dl, ShSVT));
3824     UseNPQ |= SelNPQ;
3825     return true;
3826   };
3827 
3828   SDValue N0 = N->getOperand(0);
3829   SDValue N1 = N->getOperand(1);
3830 
3831   // Collect the shifts/magic values from each element.
3832   if (!ISD::matchUnaryPredicate(N1, BuildUDIVPattern))
3833     return SDValue();
3834 
3835   SDValue PreShift, PostShift, MagicFactor, NPQFactor;
3836   if (VT.isVector()) {
3837     PreShift = DAG.getBuildVector(ShVT, dl, PreShifts);
3838     MagicFactor = DAG.getBuildVector(VT, dl, MagicFactors);
3839     NPQFactor = DAG.getBuildVector(VT, dl, NPQFactors);
3840     PostShift = DAG.getBuildVector(ShVT, dl, PostShifts);
3841   } else {
3842     PreShift = PreShifts[0];
3843     MagicFactor = MagicFactors[0];
3844     PostShift = PostShifts[0];
3845   }
3846 
3847   SDValue Q = N0;
3848   Q = DAG.getNode(ISD::SRL, dl, VT, Q, PreShift);
3849   Created.push_back(Q.getNode());
3850 
3851   // FIXME: We should support doing a MUL in a wider type.
3852   auto GetMULHU = [&](SDValue X, SDValue Y) {
3853     if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT)
3854                             : isOperationLegalOrCustom(ISD::MULHU, VT))
3855       return DAG.getNode(ISD::MULHU, dl, VT, X, Y);
3856     if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT)
3857                             : isOperationLegalOrCustom(ISD::UMUL_LOHI, VT)) {
3858       SDValue LoHi =
3859           DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), X, Y);
3860       return SDValue(LoHi.getNode(), 1);
3861     }
3862     return SDValue(); // No mulhu or equivalent
3863   };
3864 
3865   // Multiply the numerator (operand 0) by the magic value.
3866   Q = GetMULHU(Q, MagicFactor);
3867   if (!Q)
3868     return SDValue();
3869 
3870   Created.push_back(Q.getNode());
3871 
3872   if (UseNPQ) {
3873     SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N0, Q);
3874     Created.push_back(NPQ.getNode());
3875 
3876     // For vectors we might have a mix of non-NPQ/NPQ paths, so use
3877     // MULHU to act as a SRL-by-1 for NPQ, else multiply by zero.
3878     if (VT.isVector())
3879       NPQ = GetMULHU(NPQ, NPQFactor);
3880     else
3881       NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ, DAG.getConstant(1, dl, ShVT));
3882 
3883     Created.push_back(NPQ.getNode());
3884 
3885     Q = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
3886     Created.push_back(Q.getNode());
3887   }
3888 
3889   Q = DAG.getNode(ISD::SRL, dl, VT, Q, PostShift);
3890   Created.push_back(Q.getNode());
3891 
3892   SDValue One = DAG.getConstant(1, dl, VT);
3893   SDValue IsOne = DAG.getSetCC(dl, VT, N1, One, ISD::SETEQ);
3894   return DAG.getSelect(dl, VT, IsOne, N0, Q);
3895 }
3896 
3897 bool TargetLowering::
3898 verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
3899   if (!isa<ConstantSDNode>(Op.getOperand(0))) {
3900     DAG.getContext()->emitError("argument to '__builtin_return_address' must "
3901                                 "be a constant integer");
3902     return true;
3903   }
3904 
3905   return false;
3906 }
3907 
3908 //===----------------------------------------------------------------------===//
3909 // Legalization Utilities
3910 //===----------------------------------------------------------------------===//
3911 
3912 bool TargetLowering::expandMUL_LOHI(unsigned Opcode, EVT VT, SDLoc dl,
3913                                     SDValue LHS, SDValue RHS,
3914                                     SmallVectorImpl<SDValue> &Result,
3915                                     EVT HiLoVT, SelectionDAG &DAG,
3916                                     MulExpansionKind Kind, SDValue LL,
3917                                     SDValue LH, SDValue RL, SDValue RH) const {
3918   assert(Opcode == ISD::MUL || Opcode == ISD::UMUL_LOHI ||
3919          Opcode == ISD::SMUL_LOHI);
3920 
3921   bool HasMULHS = (Kind == MulExpansionKind::Always) ||
3922                   isOperationLegalOrCustom(ISD::MULHS, HiLoVT);
3923   bool HasMULHU = (Kind == MulExpansionKind::Always) ||
3924                   isOperationLegalOrCustom(ISD::MULHU, HiLoVT);
3925   bool HasSMUL_LOHI = (Kind == MulExpansionKind::Always) ||
3926                       isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT);
3927   bool HasUMUL_LOHI = (Kind == MulExpansionKind::Always) ||
3928                       isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT);
3929 
3930   if (!HasMULHU && !HasMULHS && !HasUMUL_LOHI && !HasSMUL_LOHI)
3931     return false;
3932 
3933   unsigned OuterBitSize = VT.getScalarSizeInBits();
3934   unsigned InnerBitSize = HiLoVT.getScalarSizeInBits();
3935   unsigned LHSSB = DAG.ComputeNumSignBits(LHS);
3936   unsigned RHSSB = DAG.ComputeNumSignBits(RHS);
3937 
3938   // LL, LH, RL, and RH must be either all NULL or all set to a value.
3939   assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) ||
3940          (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode()));
3941 
3942   SDVTList VTs = DAG.getVTList(HiLoVT, HiLoVT);
3943   auto MakeMUL_LOHI = [&](SDValue L, SDValue R, SDValue &Lo, SDValue &Hi,
3944                           bool Signed) -> bool {
3945     if ((Signed && HasSMUL_LOHI) || (!Signed && HasUMUL_LOHI)) {
3946       Lo = DAG.getNode(Signed ? ISD::SMUL_LOHI : ISD::UMUL_LOHI, dl, VTs, L, R);
3947       Hi = SDValue(Lo.getNode(), 1);
3948       return true;
3949     }
3950     if ((Signed && HasMULHS) || (!Signed && HasMULHU)) {
3951       Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, L, R);
3952       Hi = DAG.getNode(Signed ? ISD::MULHS : ISD::MULHU, dl, HiLoVT, L, R);
3953       return true;
3954     }
3955     return false;
3956   };
3957 
3958   SDValue Lo, Hi;
3959 
3960   if (!LL.getNode() && !RL.getNode() &&
3961       isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
3962     LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LHS);
3963     RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RHS);
3964   }
3965 
3966   if (!LL.getNode())
3967     return false;
3968 
3969   APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
3970   if (DAG.MaskedValueIsZero(LHS, HighMask) &&
3971       DAG.MaskedValueIsZero(RHS, HighMask)) {
3972     // The inputs are both zero-extended.
3973     if (MakeMUL_LOHI(LL, RL, Lo, Hi, false)) {
3974       Result.push_back(Lo);
3975       Result.push_back(Hi);
3976       if (Opcode != ISD::MUL) {
3977         SDValue Zero = DAG.getConstant(0, dl, HiLoVT);
3978         Result.push_back(Zero);
3979         Result.push_back(Zero);
3980       }
3981       return true;
3982     }
3983   }
3984 
3985   if (!VT.isVector() && Opcode == ISD::MUL && LHSSB > InnerBitSize &&
3986       RHSSB > InnerBitSize) {
3987     // The input values are both sign-extended.
3988     // TODO non-MUL case?
3989     if (MakeMUL_LOHI(LL, RL, Lo, Hi, true)) {
3990       Result.push_back(Lo);
3991       Result.push_back(Hi);
3992       return true;
3993     }
3994   }
3995 
3996   unsigned ShiftAmount = OuterBitSize - InnerBitSize;
3997   EVT ShiftAmountTy = getShiftAmountTy(VT, DAG.getDataLayout());
3998   if (APInt::getMaxValue(ShiftAmountTy.getSizeInBits()).ult(ShiftAmount)) {
3999     // FIXME getShiftAmountTy does not always return a sensible result when VT
4000     // is an illegal type, and so the type may be too small to fit the shift
4001     // amount. Override it with i32. The shift will have to be legalized.
4002     ShiftAmountTy = MVT::i32;
4003   }
4004   SDValue Shift = DAG.getConstant(ShiftAmount, dl, ShiftAmountTy);
4005 
4006   if (!LH.getNode() && !RH.getNode() &&
4007       isOperationLegalOrCustom(ISD::SRL, VT) &&
4008       isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
4009     LH = DAG.getNode(ISD::SRL, dl, VT, LHS, Shift);
4010     LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH);
4011     RH = DAG.getNode(ISD::SRL, dl, VT, RHS, Shift);
4012     RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH);
4013   }
4014 
4015   if (!LH.getNode())
4016     return false;
4017 
4018   if (!MakeMUL_LOHI(LL, RL, Lo, Hi, false))
4019     return false;
4020 
4021   Result.push_back(Lo);
4022 
4023   if (Opcode == ISD::MUL) {
4024     RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
4025     LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
4026     Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
4027     Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
4028     Result.push_back(Hi);
4029     return true;
4030   }
4031 
4032   // Compute the full width result.
4033   auto Merge = [&](SDValue Lo, SDValue Hi) -> SDValue {
4034     Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Lo);
4035     Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Hi);
4036     Hi = DAG.getNode(ISD::SHL, dl, VT, Hi, Shift);
4037     return DAG.getNode(ISD::OR, dl, VT, Lo, Hi);
4038   };
4039 
4040   SDValue Next = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Hi);
4041   if (!MakeMUL_LOHI(LL, RH, Lo, Hi, false))
4042     return false;
4043 
4044   // This is effectively the add part of a multiply-add of half-sized operands,
4045   // so it cannot overflow.
4046   Next = DAG.getNode(ISD::ADD, dl, VT, Next, Merge(Lo, Hi));
4047 
4048   if (!MakeMUL_LOHI(LH, RL, Lo, Hi, false))
4049     return false;
4050 
4051   Next = DAG.getNode(ISD::ADDC, dl, DAG.getVTList(VT, MVT::Glue), Next,
4052                      Merge(Lo, Hi));
4053 
4054   SDValue Carry = Next.getValue(1);
4055   Result.push_back(DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, Next));
4056   Next = DAG.getNode(ISD::SRL, dl, VT, Next, Shift);
4057 
4058   if (!MakeMUL_LOHI(LH, RH, Lo, Hi, Opcode == ISD::SMUL_LOHI))
4059     return false;
4060 
4061   SDValue Zero = DAG.getConstant(0, dl, HiLoVT);
4062   Hi = DAG.getNode(ISD::ADDE, dl, DAG.getVTList(HiLoVT, MVT::Glue), Hi, Zero,
4063                    Carry);
4064   Next = DAG.getNode(ISD::ADD, dl, VT, Next, Merge(Lo, Hi));
4065 
4066   if (Opcode == ISD::SMUL_LOHI) {
4067     SDValue NextSub = DAG.getNode(ISD::SUB, dl, VT, Next,
4068                                   DAG.getNode(ISD::ZERO_EXTEND, dl, VT, RL));
4069     Next = DAG.getSelectCC(dl, LH, Zero, NextSub, Next, ISD::SETLT);
4070 
4071     NextSub = DAG.getNode(ISD::SUB, dl, VT, Next,
4072                           DAG.getNode(ISD::ZERO_EXTEND, dl, VT, LL));
4073     Next = DAG.getSelectCC(dl, RH, Zero, NextSub, Next, ISD::SETLT);
4074   }
4075 
4076   Result.push_back(DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, Next));
4077   Next = DAG.getNode(ISD::SRL, dl, VT, Next, Shift);
4078   Result.push_back(DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, Next));
4079   return true;
4080 }
4081 
4082 bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
4083                                SelectionDAG &DAG, MulExpansionKind Kind,
4084                                SDValue LL, SDValue LH, SDValue RL,
4085                                SDValue RH) const {
4086   SmallVector<SDValue, 2> Result;
4087   bool Ok = expandMUL_LOHI(N->getOpcode(), N->getValueType(0), N,
4088                            N->getOperand(0), N->getOperand(1), Result, HiLoVT,
4089                            DAG, Kind, LL, LH, RL, RH);
4090   if (Ok) {
4091     assert(Result.size() == 2);
4092     Lo = Result[0];
4093     Hi = Result[1];
4094   }
4095   return Ok;
4096 }
4097 
4098 bool TargetLowering::expandFP_TO_SINT(SDNode *Node, SDValue &Result,
4099                                SelectionDAG &DAG) const {
4100   SDValue Src = Node->getOperand(0);
4101   EVT SrcVT = Src.getValueType();
4102   EVT DstVT = Node->getValueType(0);
4103   SDLoc dl(SDValue(Node, 0));
4104 
4105   // FIXME: Only f32 to i64 conversions are supported.
4106   if (SrcVT != MVT::f32 || DstVT != MVT::i64)
4107     return false;
4108 
4109   // Expand f32 -> i64 conversion
4110   // This algorithm comes from compiler-rt's implementation of fixsfdi:
4111   // https://github.com/llvm-mirror/compiler-rt/blob/master/lib/builtins/fixsfdi.c
4112   unsigned SrcEltBits = SrcVT.getScalarSizeInBits();
4113   EVT IntVT = SrcVT.changeTypeToInteger();
4114   EVT IntShVT = getShiftAmountTy(IntVT, DAG.getDataLayout());
4115 
4116   SDValue ExponentMask = DAG.getConstant(0x7F800000, dl, IntVT);
4117   SDValue ExponentLoBit = DAG.getConstant(23, dl, IntVT);
4118   SDValue Bias = DAG.getConstant(127, dl, IntVT);
4119   SDValue SignMask = DAG.getConstant(APInt::getSignMask(SrcEltBits), dl, IntVT);
4120   SDValue SignLowBit = DAG.getConstant(SrcEltBits - 1, dl, IntVT);
4121   SDValue MantissaMask = DAG.getConstant(0x007FFFFF, dl, IntVT);
4122 
4123   SDValue Bits = DAG.getNode(ISD::BITCAST, dl, IntVT, Src);
4124 
4125   SDValue ExponentBits = DAG.getNode(
4126       ISD::SRL, dl, IntVT, DAG.getNode(ISD::AND, dl, IntVT, Bits, ExponentMask),
4127       DAG.getZExtOrTrunc(ExponentLoBit, dl, IntShVT));
4128   SDValue Exponent = DAG.getNode(ISD::SUB, dl, IntVT, ExponentBits, Bias);
4129 
4130   SDValue Sign = DAG.getNode(ISD::SRA, dl, IntVT,
4131                              DAG.getNode(ISD::AND, dl, IntVT, Bits, SignMask),
4132                              DAG.getZExtOrTrunc(SignLowBit, dl, IntShVT));
4133   Sign = DAG.getSExtOrTrunc(Sign, dl, DstVT);
4134 
4135   SDValue R = DAG.getNode(ISD::OR, dl, IntVT,
4136                           DAG.getNode(ISD::AND, dl, IntVT, Bits, MantissaMask),
4137                           DAG.getConstant(0x00800000, dl, IntVT));
4138 
4139   R = DAG.getZExtOrTrunc(R, dl, DstVT);
4140 
4141   R = DAG.getSelectCC(
4142       dl, Exponent, ExponentLoBit,
4143       DAG.getNode(ISD::SHL, dl, DstVT, R,
4144                   DAG.getZExtOrTrunc(
4145                       DAG.getNode(ISD::SUB, dl, IntVT, Exponent, ExponentLoBit),
4146                       dl, IntShVT)),
4147       DAG.getNode(ISD::SRL, dl, DstVT, R,
4148                   DAG.getZExtOrTrunc(
4149                       DAG.getNode(ISD::SUB, dl, IntVT, ExponentLoBit, Exponent),
4150                       dl, IntShVT)),
4151       ISD::SETGT);
4152 
4153   SDValue Ret = DAG.getNode(ISD::SUB, dl, DstVT,
4154                             DAG.getNode(ISD::XOR, dl, DstVT, R, Sign), Sign);
4155 
4156   Result = DAG.getSelectCC(dl, Exponent, DAG.getConstant(0, dl, IntVT),
4157                            DAG.getConstant(0, dl, DstVT), Ret, ISD::SETLT);
4158   return true;
4159 }
4160 
4161 bool TargetLowering::expandFP_TO_UINT(SDNode *Node, SDValue &Result,
4162                                       SelectionDAG &DAG) const {
4163   SDLoc dl(SDValue(Node, 0));
4164   SDValue Src = Node->getOperand(0);
4165 
4166   EVT SrcVT = Src.getValueType();
4167   EVT DstVT = Node->getValueType(0);
4168   EVT SetCCVT =
4169       getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), SrcVT);
4170 
4171   // Only expand vector types if we have the appropriate vector bit operations.
4172   if (DstVT.isVector() && (!isOperationLegalOrCustom(ISD::FP_TO_SINT, DstVT) ||
4173                            !isOperationLegalOrCustomOrPromote(ISD::XOR, SrcVT)))
4174     return false;
4175 
4176   // If the maximum float value is smaller then the signed integer range,
4177   // the destination signmask can't be represented by the float, so we can
4178   // just use FP_TO_SINT directly.
4179   const fltSemantics &APFSem = DAG.EVTToAPFloatSemantics(SrcVT);
4180   APFloat APF(APFSem, APInt::getNullValue(SrcVT.getScalarSizeInBits()));
4181   APInt SignMask = APInt::getSignMask(DstVT.getScalarSizeInBits());
4182   if (APFloat::opOverflow &
4183       APF.convertFromAPInt(SignMask, false, APFloat::rmNearestTiesToEven)) {
4184     Result = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, Src);
4185     return true;
4186   }
4187 
4188   // Expand based on maximum range of FP_TO_SINT:
4189   // True = fp_to_sint(Src)
4190   // False = 0x8000000000000000 + fp_to_sint(Src - 0x8000000000000000)
4191   // Result = select (Src < 0x8000000000000000), True, False
4192   SDValue Cst = DAG.getConstantFP(APF, dl, SrcVT);
4193   SDValue Sel = DAG.getSetCC(dl, SetCCVT, Src, Cst, ISD::SETLT);
4194 
4195   SDValue True = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, Src);
4196   // TODO: Should any fast-math-flags be set for the FSUB?
4197   SDValue False = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT,
4198                               DAG.getNode(ISD::FSUB, dl, SrcVT, Src, Cst));
4199   False = DAG.getNode(ISD::XOR, dl, DstVT, False,
4200                       DAG.getConstant(SignMask, dl, DstVT));
4201   Result = DAG.getSelect(dl, DstVT, Sel, True, False);
4202   return true;
4203 }
4204 
4205 bool TargetLowering::expandUINT_TO_FP(SDNode *Node, SDValue &Result,
4206                                       SelectionDAG &DAG) const {
4207   SDValue Src = Node->getOperand(0);
4208   EVT SrcVT = Src.getValueType();
4209   EVT DstVT = Node->getValueType(0);
4210 
4211   if (SrcVT.getScalarType() != MVT::i64)
4212     return false;
4213 
4214   SDLoc dl(SDValue(Node, 0));
4215   EVT ShiftVT = getShiftAmountTy(SrcVT, DAG.getDataLayout());
4216 
4217   if (DstVT.getScalarType() == MVT::f32) {
4218     // Only expand vector types if we have the appropriate vector bit
4219     // operations.
4220     if (SrcVT.isVector() &&
4221         (!isOperationLegalOrCustom(ISD::SRL, SrcVT) ||
4222          !isOperationLegalOrCustom(ISD::FADD, DstVT) ||
4223          !isOperationLegalOrCustom(ISD::SINT_TO_FP, SrcVT) ||
4224          !isOperationLegalOrCustomOrPromote(ISD::OR, SrcVT) ||
4225          !isOperationLegalOrCustomOrPromote(ISD::AND, SrcVT)))
4226       return false;
4227 
4228     // For unsigned conversions, convert them to signed conversions using the
4229     // algorithm from the x86_64 __floatundidf in compiler_rt.
4230     SDValue Fast = DAG.getNode(ISD::SINT_TO_FP, dl, DstVT, Src);
4231 
4232     SDValue ShiftConst = DAG.getConstant(1, dl, ShiftVT);
4233     SDValue Shr = DAG.getNode(ISD::SRL, dl, SrcVT, Src, ShiftConst);
4234     SDValue AndConst = DAG.getConstant(1, dl, SrcVT);
4235     SDValue And = DAG.getNode(ISD::AND, dl, SrcVT, Src, AndConst);
4236     SDValue Or = DAG.getNode(ISD::OR, dl, SrcVT, And, Shr);
4237 
4238     SDValue SignCvt = DAG.getNode(ISD::SINT_TO_FP, dl, DstVT, Or);
4239     SDValue Slow = DAG.getNode(ISD::FADD, dl, DstVT, SignCvt, SignCvt);
4240 
4241     // TODO: This really should be implemented using a branch rather than a
4242     // select.  We happen to get lucky and machinesink does the right
4243     // thing most of the time.  This would be a good candidate for a
4244     // pseudo-op, or, even better, for whole-function isel.
4245     EVT SetCCVT =
4246         getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), SrcVT);
4247 
4248     SDValue SignBitTest = DAG.getSetCC(
4249         dl, SetCCVT, Src, DAG.getConstant(0, dl, SrcVT), ISD::SETLT);
4250     Result = DAG.getSelect(dl, DstVT, SignBitTest, Slow, Fast);
4251     return true;
4252   }
4253 
4254   if (DstVT.getScalarType() == MVT::f64) {
4255     // Only expand vector types if we have the appropriate vector bit
4256     // operations.
4257     if (SrcVT.isVector() &&
4258         (!isOperationLegalOrCustom(ISD::SRL, SrcVT) ||
4259          !isOperationLegalOrCustom(ISD::FADD, DstVT) ||
4260          !isOperationLegalOrCustom(ISD::FSUB, DstVT) ||
4261          !isOperationLegalOrCustomOrPromote(ISD::OR, SrcVT) ||
4262          !isOperationLegalOrCustomOrPromote(ISD::AND, SrcVT)))
4263       return false;
4264 
4265     // Implementation of unsigned i64 to f64 following the algorithm in
4266     // __floatundidf in compiler_rt. This implementation has the advantage
4267     // of performing rounding correctly, both in the default rounding mode
4268     // and in all alternate rounding modes.
4269     SDValue TwoP52 = DAG.getConstant(UINT64_C(0x4330000000000000), dl, SrcVT);
4270     SDValue TwoP84PlusTwoP52 = DAG.getConstantFP(
4271         BitsToDouble(UINT64_C(0x4530000000100000)), dl, DstVT);
4272     SDValue TwoP84 = DAG.getConstant(UINT64_C(0x4530000000000000), dl, SrcVT);
4273     SDValue LoMask = DAG.getConstant(UINT64_C(0x00000000FFFFFFFF), dl, SrcVT);
4274     SDValue HiShift = DAG.getConstant(32, dl, ShiftVT);
4275 
4276     SDValue Lo = DAG.getNode(ISD::AND, dl, SrcVT, Src, LoMask);
4277     SDValue Hi = DAG.getNode(ISD::SRL, dl, SrcVT, Src, HiShift);
4278     SDValue LoOr = DAG.getNode(ISD::OR, dl, SrcVT, Lo, TwoP52);
4279     SDValue HiOr = DAG.getNode(ISD::OR, dl, SrcVT, Hi, TwoP84);
4280     SDValue LoFlt = DAG.getBitcast(DstVT, LoOr);
4281     SDValue HiFlt = DAG.getBitcast(DstVT, HiOr);
4282     SDValue HiSub = DAG.getNode(ISD::FSUB, dl, DstVT, HiFlt, TwoP84PlusTwoP52);
4283     Result = DAG.getNode(ISD::FADD, dl, DstVT, LoFlt, HiSub);
4284     return true;
4285   }
4286 
4287   return false;
4288 }
4289 
4290 SDValue TargetLowering::expandFMINNUM_FMAXNUM(SDNode *Node,
4291                                               SelectionDAG &DAG) const {
4292   SDLoc dl(Node);
4293   unsigned NewOp = Node->getOpcode() == ISD::FMINNUM ?
4294     ISD::FMINNUM_IEEE : ISD::FMAXNUM_IEEE;
4295   EVT VT = Node->getValueType(0);
4296   if (isOperationLegalOrCustom(NewOp, VT)) {
4297     SDValue Quiet0 = Node->getOperand(0);
4298     SDValue Quiet1 = Node->getOperand(1);
4299 
4300     if (!Node->getFlags().hasNoNaNs()) {
4301       // Insert canonicalizes if it's possible we need to quiet to get correct
4302       // sNaN behavior.
4303       if (!DAG.isKnownNeverSNaN(Quiet0)) {
4304         Quiet0 = DAG.getNode(ISD::FCANONICALIZE, dl, VT, Quiet0,
4305                              Node->getFlags());
4306       }
4307       if (!DAG.isKnownNeverSNaN(Quiet1)) {
4308         Quiet1 = DAG.getNode(ISD::FCANONICALIZE, dl, VT, Quiet1,
4309                              Node->getFlags());
4310       }
4311     }
4312 
4313     return DAG.getNode(NewOp, dl, VT, Quiet0, Quiet1, Node->getFlags());
4314   }
4315 
4316   return SDValue();
4317 }
4318 
4319 bool TargetLowering::expandCTPOP(SDNode *Node, SDValue &Result,
4320                                  SelectionDAG &DAG) const {
4321   SDLoc dl(Node);
4322   EVT VT = Node->getValueType(0);
4323   EVT ShVT = getShiftAmountTy(VT, DAG.getDataLayout());
4324   SDValue Op = Node->getOperand(0);
4325   unsigned Len = VT.getScalarSizeInBits();
4326   assert(VT.isInteger() && "CTPOP not implemented for this type.");
4327 
4328   // TODO: Add support for irregular type lengths.
4329   if (!(Len <= 128 && Len % 8 == 0))
4330     return false;
4331 
4332   // Only expand vector types if we have the appropriate vector bit operations.
4333   if (VT.isVector() && (!isOperationLegalOrCustom(ISD::ADD, VT) ||
4334                         !isOperationLegalOrCustom(ISD::SUB, VT) ||
4335                         !isOperationLegalOrCustom(ISD::SRL, VT) ||
4336                         (Len != 8 && !isOperationLegalOrCustom(ISD::MUL, VT)) ||
4337                         !isOperationLegalOrCustomOrPromote(ISD::AND, VT)))
4338     return false;
4339 
4340   // This is the "best" algorithm from
4341   // http://graphics.stanford.edu/~seander/bithacks.html#CountBitsSetParallel
4342   SDValue Mask55 =
4343       DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x55)), dl, VT);
4344   SDValue Mask33 =
4345       DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x33)), dl, VT);
4346   SDValue Mask0F =
4347       DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x0F)), dl, VT);
4348   SDValue Mask01 =
4349       DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x01)), dl, VT);
4350 
4351   // v = v - ((v >> 1) & 0x55555555...)
4352   Op = DAG.getNode(ISD::SUB, dl, VT, Op,
4353                    DAG.getNode(ISD::AND, dl, VT,
4354                                DAG.getNode(ISD::SRL, dl, VT, Op,
4355                                            DAG.getConstant(1, dl, ShVT)),
4356                                Mask55));
4357   // v = (v & 0x33333333...) + ((v >> 2) & 0x33333333...)
4358   Op = DAG.getNode(ISD::ADD, dl, VT, DAG.getNode(ISD::AND, dl, VT, Op, Mask33),
4359                    DAG.getNode(ISD::AND, dl, VT,
4360                                DAG.getNode(ISD::SRL, dl, VT, Op,
4361                                            DAG.getConstant(2, dl, ShVT)),
4362                                Mask33));
4363   // v = (v + (v >> 4)) & 0x0F0F0F0F...
4364   Op = DAG.getNode(ISD::AND, dl, VT,
4365                    DAG.getNode(ISD::ADD, dl, VT, Op,
4366                                DAG.getNode(ISD::SRL, dl, VT, Op,
4367                                            DAG.getConstant(4, dl, ShVT))),
4368                    Mask0F);
4369   // v = (v * 0x01010101...) >> (Len - 8)
4370   if (Len > 8)
4371     Op =
4372         DAG.getNode(ISD::SRL, dl, VT, DAG.getNode(ISD::MUL, dl, VT, Op, Mask01),
4373                     DAG.getConstant(Len - 8, dl, ShVT));
4374 
4375   Result = Op;
4376   return true;
4377 }
4378 
4379 bool TargetLowering::expandCTLZ(SDNode *Node, SDValue &Result,
4380                                 SelectionDAG &DAG) const {
4381   SDLoc dl(Node);
4382   EVT VT = Node->getValueType(0);
4383   EVT ShVT = getShiftAmountTy(VT, DAG.getDataLayout());
4384   SDValue Op = Node->getOperand(0);
4385   unsigned NumBitsPerElt = VT.getScalarSizeInBits();
4386 
4387   // If the non-ZERO_UNDEF version is supported we can use that instead.
4388   if (Node->getOpcode() == ISD::CTLZ_ZERO_UNDEF &&
4389       isOperationLegalOrCustom(ISD::CTLZ, VT)) {
4390     Result = DAG.getNode(ISD::CTLZ, dl, VT, Op);
4391     return true;
4392   }
4393 
4394   // If the ZERO_UNDEF version is supported use that and handle the zero case.
4395   if (isOperationLegalOrCustom(ISD::CTLZ_ZERO_UNDEF, VT)) {
4396     EVT SetCCVT =
4397         getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
4398     SDValue CTLZ = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, dl, VT, Op);
4399     SDValue Zero = DAG.getConstant(0, dl, VT);
4400     SDValue SrcIsZero = DAG.getSetCC(dl, SetCCVT, Op, Zero, ISD::SETEQ);
4401     Result = DAG.getNode(ISD::SELECT, dl, VT, SrcIsZero,
4402                          DAG.getConstant(NumBitsPerElt, dl, VT), CTLZ);
4403     return true;
4404   }
4405 
4406   // Only expand vector types if we have the appropriate vector bit operations.
4407   if (VT.isVector() && (!isPowerOf2_32(NumBitsPerElt) ||
4408                         !isOperationLegalOrCustom(ISD::CTPOP, VT) ||
4409                         !isOperationLegalOrCustom(ISD::SRL, VT) ||
4410                         !isOperationLegalOrCustomOrPromote(ISD::OR, VT)))
4411     return false;
4412 
4413   // for now, we do this:
4414   // x = x | (x >> 1);
4415   // x = x | (x >> 2);
4416   // ...
4417   // x = x | (x >>16);
4418   // x = x | (x >>32); // for 64-bit input
4419   // return popcount(~x);
4420   //
4421   // Ref: "Hacker's Delight" by Henry Warren
4422   for (unsigned i = 0; (1U << i) <= (NumBitsPerElt / 2); ++i) {
4423     SDValue Tmp = DAG.getConstant(1ULL << i, dl, ShVT);
4424     Op = DAG.getNode(ISD::OR, dl, VT, Op,
4425                      DAG.getNode(ISD::SRL, dl, VT, Op, Tmp));
4426   }
4427   Op = DAG.getNOT(dl, Op, VT);
4428   Result = DAG.getNode(ISD::CTPOP, dl, VT, Op);
4429   return true;
4430 }
4431 
4432 bool TargetLowering::expandCTTZ(SDNode *Node, SDValue &Result,
4433                                 SelectionDAG &DAG) const {
4434   SDLoc dl(Node);
4435   EVT VT = Node->getValueType(0);
4436   SDValue Op = Node->getOperand(0);
4437   unsigned NumBitsPerElt = VT.getScalarSizeInBits();
4438 
4439   // If the non-ZERO_UNDEF version is supported we can use that instead.
4440   if (Node->getOpcode() == ISD::CTTZ_ZERO_UNDEF &&
4441       isOperationLegalOrCustom(ISD::CTTZ, VT)) {
4442     Result = DAG.getNode(ISD::CTTZ, dl, VT, Op);
4443     return true;
4444   }
4445 
4446   // If the ZERO_UNDEF version is supported use that and handle the zero case.
4447   if (isOperationLegalOrCustom(ISD::CTTZ_ZERO_UNDEF, VT)) {
4448     EVT SetCCVT =
4449         getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
4450     SDValue CTTZ = DAG.getNode(ISD::CTTZ_ZERO_UNDEF, dl, VT, Op);
4451     SDValue Zero = DAG.getConstant(0, dl, VT);
4452     SDValue SrcIsZero = DAG.getSetCC(dl, SetCCVT, Op, Zero, ISD::SETEQ);
4453     Result = DAG.getNode(ISD::SELECT, dl, VT, SrcIsZero,
4454                          DAG.getConstant(NumBitsPerElt, dl, VT), CTTZ);
4455     return true;
4456   }
4457 
4458   // Only expand vector types if we have the appropriate vector bit operations.
4459   if (VT.isVector() && (!isPowerOf2_32(NumBitsPerElt) ||
4460                         (!isOperationLegalOrCustom(ISD::CTPOP, VT) &&
4461                          !isOperationLegalOrCustom(ISD::CTLZ, VT)) ||
4462                         !isOperationLegalOrCustom(ISD::SUB, VT) ||
4463                         !isOperationLegalOrCustomOrPromote(ISD::AND, VT) ||
4464                         !isOperationLegalOrCustomOrPromote(ISD::XOR, VT)))
4465     return false;
4466 
4467   // for now, we use: { return popcount(~x & (x - 1)); }
4468   // unless the target has ctlz but not ctpop, in which case we use:
4469   // { return 32 - nlz(~x & (x-1)); }
4470   // Ref: "Hacker's Delight" by Henry Warren
4471   SDValue Tmp = DAG.getNode(
4472       ISD::AND, dl, VT, DAG.getNOT(dl, Op, VT),
4473       DAG.getNode(ISD::SUB, dl, VT, Op, DAG.getConstant(1, dl, VT)));
4474 
4475   // If ISD::CTLZ is legal and CTPOP isn't, then do that instead.
4476   if (isOperationLegal(ISD::CTLZ, VT) && !isOperationLegal(ISD::CTPOP, VT)) {
4477     Result =
4478         DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(NumBitsPerElt, dl, VT),
4479                     DAG.getNode(ISD::CTLZ, dl, VT, Tmp));
4480     return true;
4481   }
4482 
4483   Result = DAG.getNode(ISD::CTPOP, dl, VT, Tmp);
4484   return true;
4485 }
4486 
4487 SDValue TargetLowering::scalarizeVectorLoad(LoadSDNode *LD,
4488                                             SelectionDAG &DAG) const {
4489   SDLoc SL(LD);
4490   SDValue Chain = LD->getChain();
4491   SDValue BasePTR = LD->getBasePtr();
4492   EVT SrcVT = LD->getMemoryVT();
4493   ISD::LoadExtType ExtType = LD->getExtensionType();
4494 
4495   unsigned NumElem = SrcVT.getVectorNumElements();
4496 
4497   EVT SrcEltVT = SrcVT.getScalarType();
4498   EVT DstEltVT = LD->getValueType(0).getScalarType();
4499 
4500   unsigned Stride = SrcEltVT.getSizeInBits() / 8;
4501   assert(SrcEltVT.isByteSized());
4502 
4503   SmallVector<SDValue, 8> Vals;
4504   SmallVector<SDValue, 8> LoadChains;
4505 
4506   for (unsigned Idx = 0; Idx < NumElem; ++Idx) {
4507     SDValue ScalarLoad =
4508         DAG.getExtLoad(ExtType, SL, DstEltVT, Chain, BasePTR,
4509                        LD->getPointerInfo().getWithOffset(Idx * Stride),
4510                        SrcEltVT, MinAlign(LD->getAlignment(), Idx * Stride),
4511                        LD->getMemOperand()->getFlags(), LD->getAAInfo());
4512 
4513     BasePTR = DAG.getObjectPtrOffset(SL, BasePTR, Stride);
4514 
4515     Vals.push_back(ScalarLoad.getValue(0));
4516     LoadChains.push_back(ScalarLoad.getValue(1));
4517   }
4518 
4519   SDValue NewChain = DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoadChains);
4520   SDValue Value = DAG.getBuildVector(LD->getValueType(0), SL, Vals);
4521 
4522   return DAG.getMergeValues({ Value, NewChain }, SL);
4523 }
4524 
4525 SDValue TargetLowering::scalarizeVectorStore(StoreSDNode *ST,
4526                                              SelectionDAG &DAG) const {
4527   SDLoc SL(ST);
4528 
4529   SDValue Chain = ST->getChain();
4530   SDValue BasePtr = ST->getBasePtr();
4531   SDValue Value = ST->getValue();
4532   EVT StVT = ST->getMemoryVT();
4533 
4534   // The type of the data we want to save
4535   EVT RegVT = Value.getValueType();
4536   EVT RegSclVT = RegVT.getScalarType();
4537 
4538   // The type of data as saved in memory.
4539   EVT MemSclVT = StVT.getScalarType();
4540 
4541   EVT IdxVT = getVectorIdxTy(DAG.getDataLayout());
4542   unsigned NumElem = StVT.getVectorNumElements();
4543 
4544   // A vector must always be stored in memory as-is, i.e. without any padding
4545   // between the elements, since various code depend on it, e.g. in the
4546   // handling of a bitcast of a vector type to int, which may be done with a
4547   // vector store followed by an integer load. A vector that does not have
4548   // elements that are byte-sized must therefore be stored as an integer
4549   // built out of the extracted vector elements.
4550   if (!MemSclVT.isByteSized()) {
4551     unsigned NumBits = StVT.getSizeInBits();
4552     EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), NumBits);
4553 
4554     SDValue CurrVal = DAG.getConstant(0, SL, IntVT);
4555 
4556     for (unsigned Idx = 0; Idx < NumElem; ++Idx) {
4557       SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, RegSclVT, Value,
4558                                 DAG.getConstant(Idx, SL, IdxVT));
4559       SDValue Trunc = DAG.getNode(ISD::TRUNCATE, SL, MemSclVT, Elt);
4560       SDValue ExtElt = DAG.getNode(ISD::ZERO_EXTEND, SL, IntVT, Trunc);
4561       unsigned ShiftIntoIdx =
4562           (DAG.getDataLayout().isBigEndian() ? (NumElem - 1) - Idx : Idx);
4563       SDValue ShiftAmount =
4564           DAG.getConstant(ShiftIntoIdx * MemSclVT.getSizeInBits(), SL, IntVT);
4565       SDValue ShiftedElt =
4566           DAG.getNode(ISD::SHL, SL, IntVT, ExtElt, ShiftAmount);
4567       CurrVal = DAG.getNode(ISD::OR, SL, IntVT, CurrVal, ShiftedElt);
4568     }
4569 
4570     return DAG.getStore(Chain, SL, CurrVal, BasePtr, ST->getPointerInfo(),
4571                         ST->getAlignment(), ST->getMemOperand()->getFlags(),
4572                         ST->getAAInfo());
4573   }
4574 
4575   // Store Stride in bytes
4576   unsigned Stride = MemSclVT.getSizeInBits() / 8;
4577   assert (Stride && "Zero stride!");
4578   // Extract each of the elements from the original vector and save them into
4579   // memory individually.
4580   SmallVector<SDValue, 8> Stores;
4581   for (unsigned Idx = 0; Idx < NumElem; ++Idx) {
4582     SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, RegSclVT, Value,
4583                               DAG.getConstant(Idx, SL, IdxVT));
4584 
4585     SDValue Ptr = DAG.getObjectPtrOffset(SL, BasePtr, Idx * Stride);
4586 
4587     // This scalar TruncStore may be illegal, but we legalize it later.
4588     SDValue Store = DAG.getTruncStore(
4589         Chain, SL, Elt, Ptr, ST->getPointerInfo().getWithOffset(Idx * Stride),
4590         MemSclVT, MinAlign(ST->getAlignment(), Idx * Stride),
4591         ST->getMemOperand()->getFlags(), ST->getAAInfo());
4592 
4593     Stores.push_back(Store);
4594   }
4595 
4596   return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Stores);
4597 }
4598 
4599 std::pair<SDValue, SDValue>
4600 TargetLowering::expandUnalignedLoad(LoadSDNode *LD, SelectionDAG &DAG) const {
4601   assert(LD->getAddressingMode() == ISD::UNINDEXED &&
4602          "unaligned indexed loads not implemented!");
4603   SDValue Chain = LD->getChain();
4604   SDValue Ptr = LD->getBasePtr();
4605   EVT VT = LD->getValueType(0);
4606   EVT LoadedVT = LD->getMemoryVT();
4607   SDLoc dl(LD);
4608   auto &MF = DAG.getMachineFunction();
4609 
4610   if (VT.isFloatingPoint() || VT.isVector()) {
4611     EVT intVT = EVT::getIntegerVT(*DAG.getContext(), LoadedVT.getSizeInBits());
4612     if (isTypeLegal(intVT) && isTypeLegal(LoadedVT)) {
4613       if (!isOperationLegalOrCustom(ISD::LOAD, intVT) &&
4614           LoadedVT.isVector()) {
4615         // Scalarize the load and let the individual components be handled.
4616         SDValue Scalarized = scalarizeVectorLoad(LD, DAG);
4617         if (Scalarized->getOpcode() == ISD::MERGE_VALUES)
4618           return std::make_pair(Scalarized.getOperand(0), Scalarized.getOperand(1));
4619         return std::make_pair(Scalarized.getValue(0), Scalarized.getValue(1));
4620       }
4621 
4622       // Expand to a (misaligned) integer load of the same size,
4623       // then bitconvert to floating point or vector.
4624       SDValue newLoad = DAG.getLoad(intVT, dl, Chain, Ptr,
4625                                     LD->getMemOperand());
4626       SDValue Result = DAG.getNode(ISD::BITCAST, dl, LoadedVT, newLoad);
4627       if (LoadedVT != VT)
4628         Result = DAG.getNode(VT.isFloatingPoint() ? ISD::FP_EXTEND :
4629                              ISD::ANY_EXTEND, dl, VT, Result);
4630 
4631       return std::make_pair(Result, newLoad.getValue(1));
4632     }
4633 
4634     // Copy the value to a (aligned) stack slot using (unaligned) integer
4635     // loads and stores, then do a (aligned) load from the stack slot.
4636     MVT RegVT = getRegisterType(*DAG.getContext(), intVT);
4637     unsigned LoadedBytes = LoadedVT.getStoreSize();
4638     unsigned RegBytes = RegVT.getSizeInBits() / 8;
4639     unsigned NumRegs = (LoadedBytes + RegBytes - 1) / RegBytes;
4640 
4641     // Make sure the stack slot is also aligned for the register type.
4642     SDValue StackBase = DAG.CreateStackTemporary(LoadedVT, RegVT);
4643     auto FrameIndex = cast<FrameIndexSDNode>(StackBase.getNode())->getIndex();
4644     SmallVector<SDValue, 8> Stores;
4645     SDValue StackPtr = StackBase;
4646     unsigned Offset = 0;
4647 
4648     EVT PtrVT = Ptr.getValueType();
4649     EVT StackPtrVT = StackPtr.getValueType();
4650 
4651     SDValue PtrIncrement = DAG.getConstant(RegBytes, dl, PtrVT);
4652     SDValue StackPtrIncrement = DAG.getConstant(RegBytes, dl, StackPtrVT);
4653 
4654     // Do all but one copies using the full register width.
4655     for (unsigned i = 1; i < NumRegs; i++) {
4656       // Load one integer register's worth from the original location.
4657       SDValue Load = DAG.getLoad(
4658           RegVT, dl, Chain, Ptr, LD->getPointerInfo().getWithOffset(Offset),
4659           MinAlign(LD->getAlignment(), Offset), LD->getMemOperand()->getFlags(),
4660           LD->getAAInfo());
4661       // Follow the load with a store to the stack slot.  Remember the store.
4662       Stores.push_back(DAG.getStore(
4663           Load.getValue(1), dl, Load, StackPtr,
4664           MachinePointerInfo::getFixedStack(MF, FrameIndex, Offset)));
4665       // Increment the pointers.
4666       Offset += RegBytes;
4667 
4668       Ptr = DAG.getObjectPtrOffset(dl, Ptr, PtrIncrement);
4669       StackPtr = DAG.getObjectPtrOffset(dl, StackPtr, StackPtrIncrement);
4670     }
4671 
4672     // The last copy may be partial.  Do an extending load.
4673     EVT MemVT = EVT::getIntegerVT(*DAG.getContext(),
4674                                   8 * (LoadedBytes - Offset));
4675     SDValue Load =
4676         DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Chain, Ptr,
4677                        LD->getPointerInfo().getWithOffset(Offset), MemVT,
4678                        MinAlign(LD->getAlignment(), Offset),
4679                        LD->getMemOperand()->getFlags(), LD->getAAInfo());
4680     // Follow the load with a store to the stack slot.  Remember the store.
4681     // On big-endian machines this requires a truncating store to ensure
4682     // that the bits end up in the right place.
4683     Stores.push_back(DAG.getTruncStore(
4684         Load.getValue(1), dl, Load, StackPtr,
4685         MachinePointerInfo::getFixedStack(MF, FrameIndex, Offset), MemVT));
4686 
4687     // The order of the stores doesn't matter - say it with a TokenFactor.
4688     SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
4689 
4690     // Finally, perform the original load only redirected to the stack slot.
4691     Load = DAG.getExtLoad(LD->getExtensionType(), dl, VT, TF, StackBase,
4692                           MachinePointerInfo::getFixedStack(MF, FrameIndex, 0),
4693                           LoadedVT);
4694 
4695     // Callers expect a MERGE_VALUES node.
4696     return std::make_pair(Load, TF);
4697   }
4698 
4699   assert(LoadedVT.isInteger() && !LoadedVT.isVector() &&
4700          "Unaligned load of unsupported type.");
4701 
4702   // Compute the new VT that is half the size of the old one.  This is an
4703   // integer MVT.
4704   unsigned NumBits = LoadedVT.getSizeInBits();
4705   EVT NewLoadedVT;
4706   NewLoadedVT = EVT::getIntegerVT(*DAG.getContext(), NumBits/2);
4707   NumBits >>= 1;
4708 
4709   unsigned Alignment = LD->getAlignment();
4710   unsigned IncrementSize = NumBits / 8;
4711   ISD::LoadExtType HiExtType = LD->getExtensionType();
4712 
4713   // If the original load is NON_EXTLOAD, the hi part load must be ZEXTLOAD.
4714   if (HiExtType == ISD::NON_EXTLOAD)
4715     HiExtType = ISD::ZEXTLOAD;
4716 
4717   // Load the value in two parts
4718   SDValue Lo, Hi;
4719   if (DAG.getDataLayout().isLittleEndian()) {
4720     Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr, LD->getPointerInfo(),
4721                         NewLoadedVT, Alignment, LD->getMemOperand()->getFlags(),
4722                         LD->getAAInfo());
4723 
4724     Ptr = DAG.getObjectPtrOffset(dl, Ptr, IncrementSize);
4725     Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr,
4726                         LD->getPointerInfo().getWithOffset(IncrementSize),
4727                         NewLoadedVT, MinAlign(Alignment, IncrementSize),
4728                         LD->getMemOperand()->getFlags(), LD->getAAInfo());
4729   } else {
4730     Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr, LD->getPointerInfo(),
4731                         NewLoadedVT, Alignment, LD->getMemOperand()->getFlags(),
4732                         LD->getAAInfo());
4733 
4734     Ptr = DAG.getObjectPtrOffset(dl, Ptr, IncrementSize);
4735     Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr,
4736                         LD->getPointerInfo().getWithOffset(IncrementSize),
4737                         NewLoadedVT, MinAlign(Alignment, IncrementSize),
4738                         LD->getMemOperand()->getFlags(), LD->getAAInfo());
4739   }
4740 
4741   // aggregate the two parts
4742   SDValue ShiftAmount =
4743       DAG.getConstant(NumBits, dl, getShiftAmountTy(Hi.getValueType(),
4744                                                     DAG.getDataLayout()));
4745   SDValue Result = DAG.getNode(ISD::SHL, dl, VT, Hi, ShiftAmount);
4746   Result = DAG.getNode(ISD::OR, dl, VT, Result, Lo);
4747 
4748   SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
4749                              Hi.getValue(1));
4750 
4751   return std::make_pair(Result, TF);
4752 }
4753 
4754 SDValue TargetLowering::expandUnalignedStore(StoreSDNode *ST,
4755                                              SelectionDAG &DAG) const {
4756   assert(ST->getAddressingMode() == ISD::UNINDEXED &&
4757          "unaligned indexed stores not implemented!");
4758   SDValue Chain = ST->getChain();
4759   SDValue Ptr = ST->getBasePtr();
4760   SDValue Val = ST->getValue();
4761   EVT VT = Val.getValueType();
4762   int Alignment = ST->getAlignment();
4763   auto &MF = DAG.getMachineFunction();
4764   EVT MemVT = ST->getMemoryVT();
4765 
4766   SDLoc dl(ST);
4767   if (MemVT.isFloatingPoint() || MemVT.isVector()) {
4768     EVT intVT = EVT::getIntegerVT(*DAG.getContext(), VT.getSizeInBits());
4769     if (isTypeLegal(intVT)) {
4770       if (!isOperationLegalOrCustom(ISD::STORE, intVT) &&
4771           MemVT.isVector()) {
4772         // Scalarize the store and let the individual components be handled.
4773         SDValue Result = scalarizeVectorStore(ST, DAG);
4774 
4775         return Result;
4776       }
4777       // Expand to a bitconvert of the value to the integer type of the
4778       // same size, then a (misaligned) int store.
4779       // FIXME: Does not handle truncating floating point stores!
4780       SDValue Result = DAG.getNode(ISD::BITCAST, dl, intVT, Val);
4781       Result = DAG.getStore(Chain, dl, Result, Ptr, ST->getPointerInfo(),
4782                             Alignment, ST->getMemOperand()->getFlags());
4783       return Result;
4784     }
4785     // Do a (aligned) store to a stack slot, then copy from the stack slot
4786     // to the final destination using (unaligned) integer loads and stores.
4787     EVT StoredVT = ST->getMemoryVT();
4788     MVT RegVT =
4789       getRegisterType(*DAG.getContext(),
4790                       EVT::getIntegerVT(*DAG.getContext(),
4791                                         StoredVT.getSizeInBits()));
4792     EVT PtrVT = Ptr.getValueType();
4793     unsigned StoredBytes = StoredVT.getStoreSize();
4794     unsigned RegBytes = RegVT.getSizeInBits() / 8;
4795     unsigned NumRegs = (StoredBytes + RegBytes - 1) / RegBytes;
4796 
4797     // Make sure the stack slot is also aligned for the register type.
4798     SDValue StackPtr = DAG.CreateStackTemporary(StoredVT, RegVT);
4799     auto FrameIndex = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
4800 
4801     // Perform the original store, only redirected to the stack slot.
4802     SDValue Store = DAG.getTruncStore(
4803         Chain, dl, Val, StackPtr,
4804         MachinePointerInfo::getFixedStack(MF, FrameIndex, 0), StoredVT);
4805 
4806     EVT StackPtrVT = StackPtr.getValueType();
4807 
4808     SDValue PtrIncrement = DAG.getConstant(RegBytes, dl, PtrVT);
4809     SDValue StackPtrIncrement = DAG.getConstant(RegBytes, dl, StackPtrVT);
4810     SmallVector<SDValue, 8> Stores;
4811     unsigned Offset = 0;
4812 
4813     // Do all but one copies using the full register width.
4814     for (unsigned i = 1; i < NumRegs; i++) {
4815       // Load one integer register's worth from the stack slot.
4816       SDValue Load = DAG.getLoad(
4817           RegVT, dl, Store, StackPtr,
4818           MachinePointerInfo::getFixedStack(MF, FrameIndex, Offset));
4819       // Store it to the final location.  Remember the store.
4820       Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, Ptr,
4821                                     ST->getPointerInfo().getWithOffset(Offset),
4822                                     MinAlign(ST->getAlignment(), Offset),
4823                                     ST->getMemOperand()->getFlags()));
4824       // Increment the pointers.
4825       Offset += RegBytes;
4826       StackPtr = DAG.getObjectPtrOffset(dl, StackPtr, StackPtrIncrement);
4827       Ptr = DAG.getObjectPtrOffset(dl, Ptr, PtrIncrement);
4828     }
4829 
4830     // The last store may be partial.  Do a truncating store.  On big-endian
4831     // machines this requires an extending load from the stack slot to ensure
4832     // that the bits are in the right place.
4833     EVT MemVT = EVT::getIntegerVT(*DAG.getContext(),
4834                                   8 * (StoredBytes - Offset));
4835 
4836     // Load from the stack slot.
4837     SDValue Load = DAG.getExtLoad(
4838         ISD::EXTLOAD, dl, RegVT, Store, StackPtr,
4839         MachinePointerInfo::getFixedStack(MF, FrameIndex, Offset), MemVT);
4840 
4841     Stores.push_back(
4842         DAG.getTruncStore(Load.getValue(1), dl, Load, Ptr,
4843                           ST->getPointerInfo().getWithOffset(Offset), MemVT,
4844                           MinAlign(ST->getAlignment(), Offset),
4845                           ST->getMemOperand()->getFlags(), ST->getAAInfo()));
4846     // The order of the stores doesn't matter - say it with a TokenFactor.
4847     SDValue Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
4848     return Result;
4849   }
4850 
4851   assert(ST->getMemoryVT().isInteger() &&
4852          !ST->getMemoryVT().isVector() &&
4853          "Unaligned store of unknown type.");
4854   // Get the half-size VT
4855   EVT NewStoredVT = ST->getMemoryVT().getHalfSizedIntegerVT(*DAG.getContext());
4856   int NumBits = NewStoredVT.getSizeInBits();
4857   int IncrementSize = NumBits / 8;
4858 
4859   // Divide the stored value in two parts.
4860   SDValue ShiftAmount =
4861       DAG.getConstant(NumBits, dl, getShiftAmountTy(Val.getValueType(),
4862                                                     DAG.getDataLayout()));
4863   SDValue Lo = Val;
4864   SDValue Hi = DAG.getNode(ISD::SRL, dl, VT, Val, ShiftAmount);
4865 
4866   // Store the two parts
4867   SDValue Store1, Store2;
4868   Store1 = DAG.getTruncStore(Chain, dl,
4869                              DAG.getDataLayout().isLittleEndian() ? Lo : Hi,
4870                              Ptr, ST->getPointerInfo(), NewStoredVT, Alignment,
4871                              ST->getMemOperand()->getFlags());
4872 
4873   Ptr = DAG.getObjectPtrOffset(dl, Ptr, IncrementSize);
4874   Alignment = MinAlign(Alignment, IncrementSize);
4875   Store2 = DAG.getTruncStore(
4876       Chain, dl, DAG.getDataLayout().isLittleEndian() ? Hi : Lo, Ptr,
4877       ST->getPointerInfo().getWithOffset(IncrementSize), NewStoredVT, Alignment,
4878       ST->getMemOperand()->getFlags(), ST->getAAInfo());
4879 
4880   SDValue Result =
4881     DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Store1, Store2);
4882   return Result;
4883 }
4884 
4885 SDValue
4886 TargetLowering::IncrementMemoryAddress(SDValue Addr, SDValue Mask,
4887                                        const SDLoc &DL, EVT DataVT,
4888                                        SelectionDAG &DAG,
4889                                        bool IsCompressedMemory) const {
4890   SDValue Increment;
4891   EVT AddrVT = Addr.getValueType();
4892   EVT MaskVT = Mask.getValueType();
4893   assert(DataVT.getVectorNumElements() == MaskVT.getVectorNumElements() &&
4894          "Incompatible types of Data and Mask");
4895   if (IsCompressedMemory) {
4896     // Incrementing the pointer according to number of '1's in the mask.
4897     EVT MaskIntVT = EVT::getIntegerVT(*DAG.getContext(), MaskVT.getSizeInBits());
4898     SDValue MaskInIntReg = DAG.getBitcast(MaskIntVT, Mask);
4899     if (MaskIntVT.getSizeInBits() < 32) {
4900       MaskInIntReg = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, MaskInIntReg);
4901       MaskIntVT = MVT::i32;
4902     }
4903 
4904     // Count '1's with POPCNT.
4905     Increment = DAG.getNode(ISD::CTPOP, DL, MaskIntVT, MaskInIntReg);
4906     Increment = DAG.getZExtOrTrunc(Increment, DL, AddrVT);
4907     // Scale is an element size in bytes.
4908     SDValue Scale = DAG.getConstant(DataVT.getScalarSizeInBits() / 8, DL,
4909                                     AddrVT);
4910     Increment = DAG.getNode(ISD::MUL, DL, AddrVT, Increment, Scale);
4911   } else
4912     Increment = DAG.getConstant(DataVT.getStoreSize(), DL, AddrVT);
4913 
4914   return DAG.getNode(ISD::ADD, DL, AddrVT, Addr, Increment);
4915 }
4916 
4917 static SDValue clampDynamicVectorIndex(SelectionDAG &DAG,
4918                                        SDValue Idx,
4919                                        EVT VecVT,
4920                                        const SDLoc &dl) {
4921   if (isa<ConstantSDNode>(Idx))
4922     return Idx;
4923 
4924   EVT IdxVT = Idx.getValueType();
4925   unsigned NElts = VecVT.getVectorNumElements();
4926   if (isPowerOf2_32(NElts)) {
4927     APInt Imm = APInt::getLowBitsSet(IdxVT.getSizeInBits(),
4928                                      Log2_32(NElts));
4929     return DAG.getNode(ISD::AND, dl, IdxVT, Idx,
4930                        DAG.getConstant(Imm, dl, IdxVT));
4931   }
4932 
4933   return DAG.getNode(ISD::UMIN, dl, IdxVT, Idx,
4934                      DAG.getConstant(NElts - 1, dl, IdxVT));
4935 }
4936 
4937 SDValue TargetLowering::getVectorElementPointer(SelectionDAG &DAG,
4938                                                 SDValue VecPtr, EVT VecVT,
4939                                                 SDValue Index) const {
4940   SDLoc dl(Index);
4941   // Make sure the index type is big enough to compute in.
4942   Index = DAG.getZExtOrTrunc(Index, dl, VecPtr.getValueType());
4943 
4944   EVT EltVT = VecVT.getVectorElementType();
4945 
4946   // Calculate the element offset and add it to the pointer.
4947   unsigned EltSize = EltVT.getSizeInBits() / 8; // FIXME: should be ABI size.
4948   assert(EltSize * 8 == EltVT.getSizeInBits() &&
4949          "Converting bits to bytes lost precision");
4950 
4951   Index = clampDynamicVectorIndex(DAG, Index, VecVT, dl);
4952 
4953   EVT IdxVT = Index.getValueType();
4954 
4955   Index = DAG.getNode(ISD::MUL, dl, IdxVT, Index,
4956                       DAG.getConstant(EltSize, dl, IdxVT));
4957   return DAG.getNode(ISD::ADD, dl, IdxVT, VecPtr, Index);
4958 }
4959 
4960 //===----------------------------------------------------------------------===//
4961 // Implementation of Emulated TLS Model
4962 //===----------------------------------------------------------------------===//
4963 
4964 SDValue TargetLowering::LowerToTLSEmulatedModel(const GlobalAddressSDNode *GA,
4965                                                 SelectionDAG &DAG) const {
4966   // Access to address of TLS varialbe xyz is lowered to a function call:
4967   //   __emutls_get_address( address of global variable named "__emutls_v.xyz" )
4968   EVT PtrVT = getPointerTy(DAG.getDataLayout());
4969   PointerType *VoidPtrType = Type::getInt8PtrTy(*DAG.getContext());
4970   SDLoc dl(GA);
4971 
4972   ArgListTy Args;
4973   ArgListEntry Entry;
4974   std::string NameString = ("__emutls_v." + GA->getGlobal()->getName()).str();
4975   Module *VariableModule = const_cast<Module*>(GA->getGlobal()->getParent());
4976   StringRef EmuTlsVarName(NameString);
4977   GlobalVariable *EmuTlsVar = VariableModule->getNamedGlobal(EmuTlsVarName);
4978   assert(EmuTlsVar && "Cannot find EmuTlsVar ");
4979   Entry.Node = DAG.getGlobalAddress(EmuTlsVar, dl, PtrVT);
4980   Entry.Ty = VoidPtrType;
4981   Args.push_back(Entry);
4982 
4983   SDValue EmuTlsGetAddr = DAG.getExternalSymbol("__emutls_get_address", PtrVT);
4984 
4985   TargetLowering::CallLoweringInfo CLI(DAG);
4986   CLI.setDebugLoc(dl).setChain(DAG.getEntryNode());
4987   CLI.setLibCallee(CallingConv::C, VoidPtrType, EmuTlsGetAddr, std::move(Args));
4988   std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
4989 
4990   // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
4991   // At last for X86 targets, maybe good for other targets too?
4992   MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
4993   MFI.setAdjustsStack(true);  // Is this only for X86 target?
4994   MFI.setHasCalls(true);
4995 
4996   assert((GA->getOffset() == 0) &&
4997          "Emulated TLS must have zero offset in GlobalAddressSDNode");
4998   return CallResult.first;
4999 }
5000 
5001 SDValue TargetLowering::lowerCmpEqZeroToCtlzSrl(SDValue Op,
5002                                                 SelectionDAG &DAG) const {
5003   assert((Op->getOpcode() == ISD::SETCC) && "Input has to be a SETCC node.");
5004   if (!isCtlzFast())
5005     return SDValue();
5006   ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5007   SDLoc dl(Op);
5008   if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
5009     if (C->isNullValue() && CC == ISD::SETEQ) {
5010       EVT VT = Op.getOperand(0).getValueType();
5011       SDValue Zext = Op.getOperand(0);
5012       if (VT.bitsLT(MVT::i32)) {
5013         VT = MVT::i32;
5014         Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
5015       }
5016       unsigned Log2b = Log2_32(VT.getSizeInBits());
5017       SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
5018       SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
5019                                 DAG.getConstant(Log2b, dl, MVT::i32));
5020       return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
5021     }
5022   }
5023   return SDValue();
5024 }
5025 
5026 SDValue TargetLowering::getExpandedSaturationAdditionSubtraction(
5027     SDNode *Node, SelectionDAG &DAG) const {
5028   unsigned Opcode = Node->getOpcode();
5029   unsigned OverflowOp;
5030   switch (Opcode) {
5031   case ISD::SADDSAT:
5032     OverflowOp = ISD::SADDO;
5033     break;
5034   case ISD::UADDSAT:
5035     OverflowOp = ISD::UADDO;
5036     break;
5037   case ISD::SSUBSAT:
5038     OverflowOp = ISD::SSUBO;
5039     break;
5040   case ISD::USUBSAT:
5041     OverflowOp = ISD::USUBO;
5042     break;
5043   default:
5044     llvm_unreachable("Expected method to receive signed or unsigned saturation "
5045                      "addition or subtraction node.");
5046   }
5047   assert(Node->getNumOperands() == 2 && "Expected node to have 2 operands.");
5048 
5049   SDLoc dl(Node);
5050   SDValue LHS = Node->getOperand(0);
5051   SDValue RHS = Node->getOperand(1);
5052   assert(LHS.getValueType().isScalarInteger() &&
5053          "Expected operands to be integers. Vector of int arguments should "
5054          "already be unrolled.");
5055   assert(RHS.getValueType().isScalarInteger() &&
5056          "Expected operands to be integers. Vector of int arguments should "
5057          "already be unrolled.");
5058   assert(LHS.getValueType() == RHS.getValueType() &&
5059          "Expected both operands to be the same type");
5060 
5061   unsigned BitWidth = LHS.getValueSizeInBits();
5062   EVT ResultType = LHS.getValueType();
5063   EVT BoolVT =
5064       getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), ResultType);
5065   SDValue Result =
5066       DAG.getNode(OverflowOp, dl, DAG.getVTList(ResultType, BoolVT), LHS, RHS);
5067   SDValue SumDiff = Result.getValue(0);
5068   SDValue Overflow = Result.getValue(1);
5069   SDValue Zero = DAG.getConstant(0, dl, ResultType);
5070 
5071   if (Opcode == ISD::UADDSAT) {
5072     // Just need to check overflow for SatMax.
5073     APInt MaxVal = APInt::getMaxValue(BitWidth);
5074     SDValue SatMax = DAG.getConstant(MaxVal, dl, ResultType);
5075     return DAG.getSelect(dl, ResultType, Overflow, SatMax, SumDiff);
5076   } else if (Opcode == ISD::USUBSAT) {
5077     // Just need to check overflow for SatMin.
5078     APInt MinVal = APInt::getMinValue(BitWidth);
5079     SDValue SatMin = DAG.getConstant(MinVal, dl, ResultType);
5080     return DAG.getSelect(dl, ResultType, Overflow, SatMin, SumDiff);
5081   } else {
5082     // SatMax -> Overflow && SumDiff < 0
5083     // SatMin -> Overflow && SumDiff >= 0
5084     APInt MinVal = APInt::getSignedMinValue(BitWidth);
5085     APInt MaxVal = APInt::getSignedMaxValue(BitWidth);
5086     SDValue SatMin = DAG.getConstant(MinVal, dl, ResultType);
5087     SDValue SatMax = DAG.getConstant(MaxVal, dl, ResultType);
5088     SDValue SumNeg = DAG.getSetCC(dl, BoolVT, SumDiff, Zero, ISD::SETLT);
5089     Result = DAG.getSelect(dl, ResultType, SumNeg, SatMax, SatMin);
5090     return DAG.getSelect(dl, ResultType, Overflow, Result, SumDiff);
5091   }
5092 }
5093