1 //===- SelectionDAGISel.cpp - Implement the SelectionDAGISel class --------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements the SelectionDAGISel class. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "llvm/CodeGen/SelectionDAGISel.h" 14 #include "ScheduleDAGSDNodes.h" 15 #include "SelectionDAGBuilder.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/DenseMap.h" 18 #include "llvm/ADT/None.h" 19 #include "llvm/ADT/PostOrderIterator.h" 20 #include "llvm/ADT/STLExtras.h" 21 #include "llvm/ADT/SmallPtrSet.h" 22 #include "llvm/ADT/SmallSet.h" 23 #include "llvm/ADT/SmallVector.h" 24 #include "llvm/ADT/Statistic.h" 25 #include "llvm/ADT/StringRef.h" 26 #include "llvm/Analysis/AliasAnalysis.h" 27 #include "llvm/Analysis/BranchProbabilityInfo.h" 28 #include "llvm/Analysis/CFG.h" 29 #include "llvm/Analysis/EHPersonalities.h" 30 #include "llvm/Analysis/LazyBlockFrequencyInfo.h" 31 #include "llvm/Analysis/LegacyDivergenceAnalysis.h" 32 #include "llvm/Analysis/OptimizationRemarkEmitter.h" 33 #include "llvm/Analysis/ProfileSummaryInfo.h" 34 #include "llvm/Analysis/TargetLibraryInfo.h" 35 #include "llvm/Analysis/TargetTransformInfo.h" 36 #include "llvm/CodeGen/FastISel.h" 37 #include "llvm/CodeGen/FunctionLoweringInfo.h" 38 #include "llvm/CodeGen/GCMetadata.h" 39 #include "llvm/CodeGen/ISDOpcodes.h" 40 #include "llvm/CodeGen/MachineBasicBlock.h" 41 #include "llvm/CodeGen/MachineFrameInfo.h" 42 #include "llvm/CodeGen/MachineFunction.h" 43 #include "llvm/CodeGen/MachineFunctionPass.h" 44 #include "llvm/CodeGen/MachineInstr.h" 45 #include "llvm/CodeGen/MachineInstrBuilder.h" 46 #include "llvm/CodeGen/MachineMemOperand.h" 47 #include "llvm/CodeGen/MachineModuleInfo.h" 48 #include "llvm/CodeGen/MachineOperand.h" 49 #include "llvm/CodeGen/MachinePassRegistry.h" 50 #include "llvm/CodeGen/MachineRegisterInfo.h" 51 #include "llvm/CodeGen/SchedulerRegistry.h" 52 #include "llvm/CodeGen/SelectionDAG.h" 53 #include "llvm/CodeGen/SelectionDAGNodes.h" 54 #include "llvm/CodeGen/StackProtector.h" 55 #include "llvm/CodeGen/SwiftErrorValueTracking.h" 56 #include "llvm/CodeGen/TargetInstrInfo.h" 57 #include "llvm/CodeGen/TargetLowering.h" 58 #include "llvm/CodeGen/TargetRegisterInfo.h" 59 #include "llvm/CodeGen/TargetSubtargetInfo.h" 60 #include "llvm/CodeGen/ValueTypes.h" 61 #include "llvm/IR/BasicBlock.h" 62 #include "llvm/IR/Constants.h" 63 #include "llvm/IR/DataLayout.h" 64 #include "llvm/IR/DebugInfoMetadata.h" 65 #include "llvm/IR/DebugLoc.h" 66 #include "llvm/IR/DiagnosticInfo.h" 67 #include "llvm/IR/Dominators.h" 68 #include "llvm/IR/Function.h" 69 #include "llvm/IR/InlineAsm.h" 70 #include "llvm/IR/InstIterator.h" 71 #include "llvm/IR/InstrTypes.h" 72 #include "llvm/IR/Instruction.h" 73 #include "llvm/IR/Instructions.h" 74 #include "llvm/IR/IntrinsicInst.h" 75 #include "llvm/IR/Intrinsics.h" 76 #include "llvm/IR/IntrinsicsWebAssembly.h" 77 #include "llvm/IR/Metadata.h" 78 #include "llvm/IR/Statepoint.h" 79 #include "llvm/IR/Type.h" 80 #include "llvm/IR/User.h" 81 #include "llvm/IR/Value.h" 82 #include "llvm/InitializePasses.h" 83 #include "llvm/MC/MCInstrDesc.h" 84 #include "llvm/MC/MCRegisterInfo.h" 85 #include "llvm/Pass.h" 86 #include "llvm/Support/BranchProbability.h" 87 #include "llvm/Support/Casting.h" 88 #include "llvm/Support/CodeGen.h" 89 #include "llvm/Support/CommandLine.h" 90 #include "llvm/Support/Compiler.h" 91 #include "llvm/Support/Debug.h" 92 #include "llvm/Support/ErrorHandling.h" 93 #include "llvm/Support/KnownBits.h" 94 #include "llvm/Support/MachineValueType.h" 95 #include "llvm/Support/Timer.h" 96 #include "llvm/Support/raw_ostream.h" 97 #include "llvm/Target/TargetIntrinsicInfo.h" 98 #include "llvm/Target/TargetMachine.h" 99 #include "llvm/Target/TargetOptions.h" 100 #include "llvm/Transforms/Utils/BasicBlockUtils.h" 101 #include <algorithm> 102 #include <cassert> 103 #include <cstdint> 104 #include <iterator> 105 #include <limits> 106 #include <memory> 107 #include <string> 108 #include <utility> 109 #include <vector> 110 111 using namespace llvm; 112 113 #define DEBUG_TYPE "isel" 114 115 STATISTIC(NumFastIselFailures, "Number of instructions fast isel failed on"); 116 STATISTIC(NumFastIselSuccess, "Number of instructions fast isel selected"); 117 STATISTIC(NumFastIselBlocks, "Number of blocks selected entirely by fast isel"); 118 STATISTIC(NumDAGBlocks, "Number of blocks selected using DAG"); 119 STATISTIC(NumDAGIselRetries,"Number of times dag isel has to try another path"); 120 STATISTIC(NumEntryBlocks, "Number of entry blocks encountered"); 121 STATISTIC(NumFastIselFailLowerArguments, 122 "Number of entry blocks where fast isel failed to lower arguments"); 123 124 static cl::opt<int> EnableFastISelAbort( 125 "fast-isel-abort", cl::Hidden, 126 cl::desc("Enable abort calls when \"fast\" instruction selection " 127 "fails to lower an instruction: 0 disable the abort, 1 will " 128 "abort but for args, calls and terminators, 2 will also " 129 "abort for argument lowering, and 3 will never fallback " 130 "to SelectionDAG.")); 131 132 static cl::opt<bool> EnableFastISelFallbackReport( 133 "fast-isel-report-on-fallback", cl::Hidden, 134 cl::desc("Emit a diagnostic when \"fast\" instruction selection " 135 "falls back to SelectionDAG.")); 136 137 static cl::opt<bool> 138 UseMBPI("use-mbpi", 139 cl::desc("use Machine Branch Probability Info"), 140 cl::init(true), cl::Hidden); 141 142 #ifndef NDEBUG 143 static cl::opt<std::string> 144 FilterDAGBasicBlockName("filter-view-dags", cl::Hidden, 145 cl::desc("Only display the basic block whose name " 146 "matches this for all view-*-dags options")); 147 static cl::opt<bool> 148 ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden, 149 cl::desc("Pop up a window to show dags before the first " 150 "dag combine pass")); 151 static cl::opt<bool> 152 ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden, 153 cl::desc("Pop up a window to show dags before legalize types")); 154 static cl::opt<bool> 155 ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden, 156 cl::desc("Pop up a window to show dags before the post " 157 "legalize types dag combine pass")); 158 static cl::opt<bool> 159 ViewLegalizeDAGs("view-legalize-dags", cl::Hidden, 160 cl::desc("Pop up a window to show dags before legalize")); 161 static cl::opt<bool> 162 ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden, 163 cl::desc("Pop up a window to show dags before the second " 164 "dag combine pass")); 165 static cl::opt<bool> 166 ViewISelDAGs("view-isel-dags", cl::Hidden, 167 cl::desc("Pop up a window to show isel dags as they are selected")); 168 static cl::opt<bool> 169 ViewSchedDAGs("view-sched-dags", cl::Hidden, 170 cl::desc("Pop up a window to show sched dags as they are processed")); 171 static cl::opt<bool> 172 ViewSUnitDAGs("view-sunit-dags", cl::Hidden, 173 cl::desc("Pop up a window to show SUnit dags after they are processed")); 174 #else 175 static const bool ViewDAGCombine1 = false, ViewLegalizeTypesDAGs = false, 176 ViewDAGCombineLT = false, ViewLegalizeDAGs = false, 177 ViewDAGCombine2 = false, ViewISelDAGs = false, 178 ViewSchedDAGs = false, ViewSUnitDAGs = false; 179 #endif 180 181 //===---------------------------------------------------------------------===// 182 /// 183 /// RegisterScheduler class - Track the registration of instruction schedulers. 184 /// 185 //===---------------------------------------------------------------------===// 186 MachinePassRegistry<RegisterScheduler::FunctionPassCtor> 187 RegisterScheduler::Registry; 188 189 //===---------------------------------------------------------------------===// 190 /// 191 /// ISHeuristic command line option for instruction schedulers. 192 /// 193 //===---------------------------------------------------------------------===// 194 static cl::opt<RegisterScheduler::FunctionPassCtor, false, 195 RegisterPassParser<RegisterScheduler>> 196 ISHeuristic("pre-RA-sched", 197 cl::init(&createDefaultScheduler), cl::Hidden, 198 cl::desc("Instruction schedulers available (before register" 199 " allocation):")); 200 201 static RegisterScheduler 202 defaultListDAGScheduler("default", "Best scheduler for the target", 203 createDefaultScheduler); 204 205 namespace llvm { 206 207 //===--------------------------------------------------------------------===// 208 /// This class is used by SelectionDAGISel to temporarily override 209 /// the optimization level on a per-function basis. 210 class OptLevelChanger { 211 SelectionDAGISel &IS; 212 CodeGenOpt::Level SavedOptLevel; 213 bool SavedFastISel; 214 215 public: 216 OptLevelChanger(SelectionDAGISel &ISel, 217 CodeGenOpt::Level NewOptLevel) : IS(ISel) { 218 SavedOptLevel = IS.OptLevel; 219 SavedFastISel = IS.TM.Options.EnableFastISel; 220 if (NewOptLevel == SavedOptLevel) 221 return; 222 IS.OptLevel = NewOptLevel; 223 IS.TM.setOptLevel(NewOptLevel); 224 LLVM_DEBUG(dbgs() << "\nChanging optimization level for Function " 225 << IS.MF->getFunction().getName() << "\n"); 226 LLVM_DEBUG(dbgs() << "\tBefore: -O" << SavedOptLevel << " ; After: -O" 227 << NewOptLevel << "\n"); 228 if (NewOptLevel == CodeGenOpt::None) { 229 IS.TM.setFastISel(IS.TM.getO0WantsFastISel()); 230 LLVM_DEBUG( 231 dbgs() << "\tFastISel is " 232 << (IS.TM.Options.EnableFastISel ? "enabled" : "disabled") 233 << "\n"); 234 } 235 } 236 237 ~OptLevelChanger() { 238 if (IS.OptLevel == SavedOptLevel) 239 return; 240 LLVM_DEBUG(dbgs() << "\nRestoring optimization level for Function " 241 << IS.MF->getFunction().getName() << "\n"); 242 LLVM_DEBUG(dbgs() << "\tBefore: -O" << IS.OptLevel << " ; After: -O" 243 << SavedOptLevel << "\n"); 244 IS.OptLevel = SavedOptLevel; 245 IS.TM.setOptLevel(SavedOptLevel); 246 IS.TM.setFastISel(SavedFastISel); 247 } 248 }; 249 250 //===--------------------------------------------------------------------===// 251 /// createDefaultScheduler - This creates an instruction scheduler appropriate 252 /// for the target. 253 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS, 254 CodeGenOpt::Level OptLevel) { 255 const TargetLowering *TLI = IS->TLI; 256 const TargetSubtargetInfo &ST = IS->MF->getSubtarget(); 257 258 // Try first to see if the Target has its own way of selecting a scheduler 259 if (auto *SchedulerCtor = ST.getDAGScheduler(OptLevel)) { 260 return SchedulerCtor(IS, OptLevel); 261 } 262 263 if (OptLevel == CodeGenOpt::None || 264 (ST.enableMachineScheduler() && ST.enableMachineSchedDefaultSched()) || 265 TLI->getSchedulingPreference() == Sched::Source) 266 return createSourceListDAGScheduler(IS, OptLevel); 267 if (TLI->getSchedulingPreference() == Sched::RegPressure) 268 return createBURRListDAGScheduler(IS, OptLevel); 269 if (TLI->getSchedulingPreference() == Sched::Hybrid) 270 return createHybridListDAGScheduler(IS, OptLevel); 271 if (TLI->getSchedulingPreference() == Sched::VLIW) 272 return createVLIWDAGScheduler(IS, OptLevel); 273 assert(TLI->getSchedulingPreference() == Sched::ILP && 274 "Unknown sched type!"); 275 return createILPListDAGScheduler(IS, OptLevel); 276 } 277 278 } // end namespace llvm 279 280 // EmitInstrWithCustomInserter - This method should be implemented by targets 281 // that mark instructions with the 'usesCustomInserter' flag. These 282 // instructions are special in various ways, which require special support to 283 // insert. The specified MachineInstr is created but not inserted into any 284 // basic blocks, and this method is called to expand it into a sequence of 285 // instructions, potentially also creating new basic blocks and control flow. 286 // When new basic blocks are inserted and the edges from MBB to its successors 287 // are modified, the method should insert pairs of <OldSucc, NewSucc> into the 288 // DenseMap. 289 MachineBasicBlock * 290 TargetLowering::EmitInstrWithCustomInserter(MachineInstr &MI, 291 MachineBasicBlock *MBB) const { 292 #ifndef NDEBUG 293 dbgs() << "If a target marks an instruction with " 294 "'usesCustomInserter', it must implement " 295 "TargetLowering::EmitInstrWithCustomInserter!"; 296 #endif 297 llvm_unreachable(nullptr); 298 } 299 300 void TargetLowering::AdjustInstrPostInstrSelection(MachineInstr &MI, 301 SDNode *Node) const { 302 assert(!MI.hasPostISelHook() && 303 "If a target marks an instruction with 'hasPostISelHook', " 304 "it must implement TargetLowering::AdjustInstrPostInstrSelection!"); 305 } 306 307 //===----------------------------------------------------------------------===// 308 // SelectionDAGISel code 309 //===----------------------------------------------------------------------===// 310 311 SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) 312 : MachineFunctionPass(ID), TM(tm), FuncInfo(new FunctionLoweringInfo()), 313 SwiftError(new SwiftErrorValueTracking()), 314 CurDAG(new SelectionDAG(tm, OL)), 315 SDB(std::make_unique<SelectionDAGBuilder>(*CurDAG, *FuncInfo, *SwiftError, 316 OL)), 317 AA(), GFI(), OptLevel(OL), DAGSize(0) { 318 initializeGCModuleInfoPass(*PassRegistry::getPassRegistry()); 319 initializeBranchProbabilityInfoWrapperPassPass( 320 *PassRegistry::getPassRegistry()); 321 initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry()); 322 initializeTargetLibraryInfoWrapperPassPass(*PassRegistry::getPassRegistry()); 323 } 324 325 SelectionDAGISel::~SelectionDAGISel() { 326 delete CurDAG; 327 delete SwiftError; 328 } 329 330 void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const { 331 if (OptLevel != CodeGenOpt::None) 332 AU.addRequired<AAResultsWrapperPass>(); 333 AU.addRequired<GCModuleInfo>(); 334 AU.addRequired<StackProtector>(); 335 AU.addPreserved<GCModuleInfo>(); 336 AU.addRequired<TargetLibraryInfoWrapperPass>(); 337 AU.addRequired<TargetTransformInfoWrapperPass>(); 338 if (UseMBPI && OptLevel != CodeGenOpt::None) 339 AU.addRequired<BranchProbabilityInfoWrapperPass>(); 340 AU.addRequired<ProfileSummaryInfoWrapperPass>(); 341 if (OptLevel != CodeGenOpt::None) 342 LazyBlockFrequencyInfoPass::getLazyBFIAnalysisUsage(AU); 343 MachineFunctionPass::getAnalysisUsage(AU); 344 } 345 346 /// SplitCriticalSideEffectEdges - Look for critical edges with a PHI value that 347 /// may trap on it. In this case we have to split the edge so that the path 348 /// through the predecessor block that doesn't go to the phi block doesn't 349 /// execute the possibly trapping instruction. If available, we pass domtree 350 /// and loop info to be updated when we split critical edges. This is because 351 /// SelectionDAGISel preserves these analyses. 352 /// This is required for correctness, so it must be done at -O0. 353 /// 354 static void SplitCriticalSideEffectEdges(Function &Fn, DominatorTree *DT, 355 LoopInfo *LI) { 356 // Loop for blocks with phi nodes. 357 for (BasicBlock &BB : Fn) { 358 PHINode *PN = dyn_cast<PHINode>(BB.begin()); 359 if (!PN) continue; 360 361 ReprocessBlock: 362 // For each block with a PHI node, check to see if any of the input values 363 // are potentially trapping constant expressions. Constant expressions are 364 // the only potentially trapping value that can occur as the argument to a 365 // PHI. 366 for (BasicBlock::iterator I = BB.begin(); (PN = dyn_cast<PHINode>(I)); ++I) 367 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) { 368 ConstantExpr *CE = dyn_cast<ConstantExpr>(PN->getIncomingValue(i)); 369 if (!CE || !CE->canTrap()) continue; 370 371 // The only case we have to worry about is when the edge is critical. 372 // Since this block has a PHI Node, we assume it has multiple input 373 // edges: check to see if the pred has multiple successors. 374 BasicBlock *Pred = PN->getIncomingBlock(i); 375 if (Pred->getTerminator()->getNumSuccessors() == 1) 376 continue; 377 378 // Okay, we have to split this edge. 379 SplitCriticalEdge( 380 Pred->getTerminator(), GetSuccessorNumber(Pred, &BB), 381 CriticalEdgeSplittingOptions(DT, LI).setMergeIdenticalEdges()); 382 goto ReprocessBlock; 383 } 384 } 385 } 386 387 static void computeUsesMSVCFloatingPoint(const Triple &TT, const Function &F, 388 MachineModuleInfo &MMI) { 389 // Only needed for MSVC 390 if (!TT.isWindowsMSVCEnvironment()) 391 return; 392 393 // If it's already set, nothing to do. 394 if (MMI.usesMSVCFloatingPoint()) 395 return; 396 397 for (const Instruction &I : instructions(F)) { 398 if (I.getType()->isFPOrFPVectorTy()) { 399 MMI.setUsesMSVCFloatingPoint(true); 400 return; 401 } 402 for (const auto &Op : I.operands()) { 403 if (Op->getType()->isFPOrFPVectorTy()) { 404 MMI.setUsesMSVCFloatingPoint(true); 405 return; 406 } 407 } 408 } 409 } 410 411 bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) { 412 // If we already selected that function, we do not need to run SDISel. 413 if (mf.getProperties().hasProperty( 414 MachineFunctionProperties::Property::Selected)) 415 return false; 416 // Do some sanity-checking on the command-line options. 417 assert((!EnableFastISelAbort || TM.Options.EnableFastISel) && 418 "-fast-isel-abort > 0 requires -fast-isel"); 419 420 const Function &Fn = mf.getFunction(); 421 MF = &mf; 422 423 // Reset the target options before resetting the optimization 424 // level below. 425 // FIXME: This is a horrible hack and should be processed via 426 // codegen looking at the optimization level explicitly when 427 // it wants to look at it. 428 TM.resetTargetOptions(Fn); 429 // Reset OptLevel to None for optnone functions. 430 CodeGenOpt::Level NewOptLevel = OptLevel; 431 if (OptLevel != CodeGenOpt::None && skipFunction(Fn)) 432 NewOptLevel = CodeGenOpt::None; 433 OptLevelChanger OLC(*this, NewOptLevel); 434 435 TII = MF->getSubtarget().getInstrInfo(); 436 TLI = MF->getSubtarget().getTargetLowering(); 437 RegInfo = &MF->getRegInfo(); 438 LibInfo = &getAnalysis<TargetLibraryInfoWrapperPass>().getTLI(Fn); 439 GFI = Fn.hasGC() ? &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn) : nullptr; 440 ORE = std::make_unique<OptimizationRemarkEmitter>(&Fn); 441 auto *DTWP = getAnalysisIfAvailable<DominatorTreeWrapperPass>(); 442 DominatorTree *DT = DTWP ? &DTWP->getDomTree() : nullptr; 443 auto *LIWP = getAnalysisIfAvailable<LoopInfoWrapperPass>(); 444 LoopInfo *LI = LIWP ? &LIWP->getLoopInfo() : nullptr; 445 auto *PSI = &getAnalysis<ProfileSummaryInfoWrapperPass>().getPSI(); 446 BlockFrequencyInfo *BFI = nullptr; 447 if (PSI && PSI->hasProfileSummary() && OptLevel != CodeGenOpt::None) 448 BFI = &getAnalysis<LazyBlockFrequencyInfoPass>().getBFI(); 449 450 LLVM_DEBUG(dbgs() << "\n\n\n=== " << Fn.getName() << "\n"); 451 452 SplitCriticalSideEffectEdges(const_cast<Function &>(Fn), DT, LI); 453 454 CurDAG->init(*MF, *ORE, this, LibInfo, 455 getAnalysisIfAvailable<LegacyDivergenceAnalysis>(), PSI, BFI); 456 FuncInfo->set(Fn, *MF, CurDAG); 457 SwiftError->setFunction(*MF); 458 459 // Now get the optional analyzes if we want to. 460 // This is based on the possibly changed OptLevel (after optnone is taken 461 // into account). That's unfortunate but OK because it just means we won't 462 // ask for passes that have been required anyway. 463 464 if (UseMBPI && OptLevel != CodeGenOpt::None) 465 FuncInfo->BPI = &getAnalysis<BranchProbabilityInfoWrapperPass>().getBPI(); 466 else 467 FuncInfo->BPI = nullptr; 468 469 if (OptLevel != CodeGenOpt::None) 470 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults(); 471 else 472 AA = nullptr; 473 474 SDB->init(GFI, AA, LibInfo); 475 476 MF->setHasInlineAsm(false); 477 478 FuncInfo->SplitCSR = false; 479 480 // We split CSR if the target supports it for the given function 481 // and the function has only return exits. 482 if (OptLevel != CodeGenOpt::None && TLI->supportSplitCSR(MF)) { 483 FuncInfo->SplitCSR = true; 484 485 // Collect all the return blocks. 486 for (const BasicBlock &BB : Fn) { 487 if (!succ_empty(&BB)) 488 continue; 489 490 const Instruction *Term = BB.getTerminator(); 491 if (isa<UnreachableInst>(Term) || isa<ReturnInst>(Term)) 492 continue; 493 494 // Bail out if the exit block is not Return nor Unreachable. 495 FuncInfo->SplitCSR = false; 496 break; 497 } 498 } 499 500 MachineBasicBlock *EntryMBB = &MF->front(); 501 if (FuncInfo->SplitCSR) 502 // This performs initialization so lowering for SplitCSR will be correct. 503 TLI->initializeSplitCSR(EntryMBB); 504 505 SelectAllBasicBlocks(Fn); 506 if (FastISelFailed && EnableFastISelFallbackReport) { 507 DiagnosticInfoISelFallback DiagFallback(Fn); 508 Fn.getContext().diagnose(DiagFallback); 509 } 510 511 // Replace forward-declared registers with the registers containing 512 // the desired value. 513 // Note: it is important that this happens **before** the call to 514 // EmitLiveInCopies, since implementations can skip copies of unused 515 // registers. If we don't apply the reg fixups before, some registers may 516 // appear as unused and will be skipped, resulting in bad MI. 517 MachineRegisterInfo &MRI = MF->getRegInfo(); 518 for (DenseMap<Register, Register>::iterator I = FuncInfo->RegFixups.begin(), 519 E = FuncInfo->RegFixups.end(); 520 I != E; ++I) { 521 Register From = I->first; 522 Register To = I->second; 523 // If To is also scheduled to be replaced, find what its ultimate 524 // replacement is. 525 while (true) { 526 DenseMap<Register, Register>::iterator J = FuncInfo->RegFixups.find(To); 527 if (J == E) 528 break; 529 To = J->second; 530 } 531 // Make sure the new register has a sufficiently constrained register class. 532 if (Register::isVirtualRegister(From) && Register::isVirtualRegister(To)) 533 MRI.constrainRegClass(To, MRI.getRegClass(From)); 534 // Replace it. 535 536 // Replacing one register with another won't touch the kill flags. 537 // We need to conservatively clear the kill flags as a kill on the old 538 // register might dominate existing uses of the new register. 539 if (!MRI.use_empty(To)) 540 MRI.clearKillFlags(From); 541 MRI.replaceRegWith(From, To); 542 } 543 544 // If the first basic block in the function has live ins that need to be 545 // copied into vregs, emit the copies into the top of the block before 546 // emitting the code for the block. 547 const TargetRegisterInfo &TRI = *MF->getSubtarget().getRegisterInfo(); 548 RegInfo->EmitLiveInCopies(EntryMBB, TRI, *TII); 549 550 // Insert copies in the entry block and the return blocks. 551 if (FuncInfo->SplitCSR) { 552 SmallVector<MachineBasicBlock*, 4> Returns; 553 // Collect all the return blocks. 554 for (MachineBasicBlock &MBB : mf) { 555 if (!MBB.succ_empty()) 556 continue; 557 558 MachineBasicBlock::iterator Term = MBB.getFirstTerminator(); 559 if (Term != MBB.end() && Term->isReturn()) { 560 Returns.push_back(&MBB); 561 continue; 562 } 563 } 564 TLI->insertCopiesSplitCSR(EntryMBB, Returns); 565 } 566 567 DenseMap<unsigned, unsigned> LiveInMap; 568 if (!FuncInfo->ArgDbgValues.empty()) 569 for (std::pair<unsigned, unsigned> LI : RegInfo->liveins()) 570 if (LI.second) 571 LiveInMap.insert(LI); 572 573 // Insert DBG_VALUE instructions for function arguments to the entry block. 574 for (unsigned i = 0, e = FuncInfo->ArgDbgValues.size(); i != e; ++i) { 575 MachineInstr *MI = FuncInfo->ArgDbgValues[e-i-1]; 576 bool hasFI = MI->getOperand(0).isFI(); 577 Register Reg = 578 hasFI ? TRI.getFrameRegister(*MF) : MI->getOperand(0).getReg(); 579 if (Register::isPhysicalRegister(Reg)) 580 EntryMBB->insert(EntryMBB->begin(), MI); 581 else { 582 MachineInstr *Def = RegInfo->getVRegDef(Reg); 583 if (Def) { 584 MachineBasicBlock::iterator InsertPos = Def; 585 // FIXME: VR def may not be in entry block. 586 Def->getParent()->insert(std::next(InsertPos), MI); 587 } else 588 LLVM_DEBUG(dbgs() << "Dropping debug info for dead vreg" 589 << Register::virtReg2Index(Reg) << "\n"); 590 } 591 592 // If Reg is live-in then update debug info to track its copy in a vreg. 593 DenseMap<unsigned, unsigned>::iterator LDI = LiveInMap.find(Reg); 594 if (LDI != LiveInMap.end()) { 595 assert(!hasFI && "There's no handling of frame pointer updating here yet " 596 "- add if needed"); 597 MachineInstr *Def = RegInfo->getVRegDef(LDI->second); 598 MachineBasicBlock::iterator InsertPos = Def; 599 const MDNode *Variable = MI->getDebugVariable(); 600 const MDNode *Expr = MI->getDebugExpression(); 601 DebugLoc DL = MI->getDebugLoc(); 602 bool IsIndirect = MI->isIndirectDebugValue(); 603 if (IsIndirect) 604 assert(MI->getOperand(1).getImm() == 0 && 605 "DBG_VALUE with nonzero offset"); 606 assert(cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(DL) && 607 "Expected inlined-at fields to agree"); 608 // Def is never a terminator here, so it is ok to increment InsertPos. 609 BuildMI(*EntryMBB, ++InsertPos, DL, TII->get(TargetOpcode::DBG_VALUE), 610 IsIndirect, LDI->second, Variable, Expr); 611 612 // If this vreg is directly copied into an exported register then 613 // that COPY instructions also need DBG_VALUE, if it is the only 614 // user of LDI->second. 615 MachineInstr *CopyUseMI = nullptr; 616 for (MachineRegisterInfo::use_instr_iterator 617 UI = RegInfo->use_instr_begin(LDI->second), 618 E = RegInfo->use_instr_end(); UI != E; ) { 619 MachineInstr *UseMI = &*(UI++); 620 if (UseMI->isDebugValue()) continue; 621 if (UseMI->isCopy() && !CopyUseMI && UseMI->getParent() == EntryMBB) { 622 CopyUseMI = UseMI; continue; 623 } 624 // Otherwise this is another use or second copy use. 625 CopyUseMI = nullptr; break; 626 } 627 if (CopyUseMI && 628 TRI.getRegSizeInBits(LDI->second, MRI) == 629 TRI.getRegSizeInBits(CopyUseMI->getOperand(0).getReg(), MRI)) { 630 // Use MI's debug location, which describes where Variable was 631 // declared, rather than whatever is attached to CopyUseMI. 632 MachineInstr *NewMI = 633 BuildMI(*MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 634 CopyUseMI->getOperand(0).getReg(), Variable, Expr); 635 MachineBasicBlock::iterator Pos = CopyUseMI; 636 EntryMBB->insertAfter(Pos, NewMI); 637 } 638 } 639 } 640 641 // Determine if there are any calls in this machine function. 642 MachineFrameInfo &MFI = MF->getFrameInfo(); 643 for (const auto &MBB : *MF) { 644 if (MFI.hasCalls() && MF->hasInlineAsm()) 645 break; 646 647 for (const auto &MI : MBB) { 648 const MCInstrDesc &MCID = TII->get(MI.getOpcode()); 649 if ((MCID.isCall() && !MCID.isReturn()) || 650 MI.isStackAligningInlineAsm()) { 651 MFI.setHasCalls(true); 652 } 653 if (MI.isInlineAsm()) { 654 MF->setHasInlineAsm(true); 655 } 656 } 657 } 658 659 // Determine if there is a call to setjmp in the machine function. 660 MF->setExposesReturnsTwice(Fn.callsFunctionThatReturnsTwice()); 661 662 // Determine if floating point is used for msvc 663 computeUsesMSVCFloatingPoint(TM.getTargetTriple(), Fn, MF->getMMI()); 664 665 // Release function-specific state. SDB and CurDAG are already cleared 666 // at this point. 667 FuncInfo->clear(); 668 669 LLVM_DEBUG(dbgs() << "*** MachineFunction at end of ISel ***\n"); 670 LLVM_DEBUG(MF->print(dbgs())); 671 672 return true; 673 } 674 675 static void reportFastISelFailure(MachineFunction &MF, 676 OptimizationRemarkEmitter &ORE, 677 OptimizationRemarkMissed &R, 678 bool ShouldAbort) { 679 // Print the function name explicitly if we don't have a debug location (which 680 // makes the diagnostic less useful) or if we're going to emit a raw error. 681 if (!R.getLocation().isValid() || ShouldAbort) 682 R << (" (in function: " + MF.getName() + ")").str(); 683 684 if (ShouldAbort) 685 report_fatal_error(R.getMsg()); 686 687 ORE.emit(R); 688 } 689 690 void SelectionDAGISel::SelectBasicBlock(BasicBlock::const_iterator Begin, 691 BasicBlock::const_iterator End, 692 bool &HadTailCall) { 693 // Allow creating illegal types during DAG building for the basic block. 694 CurDAG->NewNodesMustHaveLegalTypes = false; 695 696 // Lower the instructions. If a call is emitted as a tail call, cease emitting 697 // nodes for this block. 698 for (BasicBlock::const_iterator I = Begin; I != End && !SDB->HasTailCall; ++I) { 699 if (!ElidedArgCopyInstrs.count(&*I)) 700 SDB->visit(*I); 701 } 702 703 // Make sure the root of the DAG is up-to-date. 704 CurDAG->setRoot(SDB->getControlRoot()); 705 HadTailCall = SDB->HasTailCall; 706 SDB->resolveOrClearDbgInfo(); 707 SDB->clear(); 708 709 // Final step, emit the lowered DAG as machine code. 710 CodeGenAndEmitDAG(); 711 } 712 713 void SelectionDAGISel::ComputeLiveOutVRegInfo() { 714 SmallPtrSet<SDNode *, 16> Added; 715 SmallVector<SDNode*, 128> Worklist; 716 717 Worklist.push_back(CurDAG->getRoot().getNode()); 718 Added.insert(CurDAG->getRoot().getNode()); 719 720 KnownBits Known; 721 722 do { 723 SDNode *N = Worklist.pop_back_val(); 724 725 // Otherwise, add all chain operands to the worklist. 726 for (const SDValue &Op : N->op_values()) 727 if (Op.getValueType() == MVT::Other && Added.insert(Op.getNode()).second) 728 Worklist.push_back(Op.getNode()); 729 730 // If this is a CopyToReg with a vreg dest, process it. 731 if (N->getOpcode() != ISD::CopyToReg) 732 continue; 733 734 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg(); 735 if (!Register::isVirtualRegister(DestReg)) 736 continue; 737 738 // Ignore non-integer values. 739 SDValue Src = N->getOperand(2); 740 EVT SrcVT = Src.getValueType(); 741 if (!SrcVT.isInteger()) 742 continue; 743 744 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src); 745 Known = CurDAG->computeKnownBits(Src); 746 FuncInfo->AddLiveOutRegInfo(DestReg, NumSignBits, Known); 747 } while (!Worklist.empty()); 748 } 749 750 void SelectionDAGISel::CodeGenAndEmitDAG() { 751 StringRef GroupName = "sdag"; 752 StringRef GroupDescription = "Instruction Selection and Scheduling"; 753 std::string BlockName; 754 bool MatchFilterBB = false; (void)MatchFilterBB; 755 #ifndef NDEBUG 756 TargetTransformInfo &TTI = 757 getAnalysis<TargetTransformInfoWrapperPass>().getTTI(*FuncInfo->Fn); 758 #endif 759 760 // Pre-type legalization allow creation of any node types. 761 CurDAG->NewNodesMustHaveLegalTypes = false; 762 763 #ifndef NDEBUG 764 MatchFilterBB = (FilterDAGBasicBlockName.empty() || 765 FilterDAGBasicBlockName == 766 FuncInfo->MBB->getBasicBlock()->getName()); 767 #endif 768 #ifdef NDEBUG 769 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewDAGCombineLT || 770 ViewLegalizeDAGs || ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || 771 ViewSUnitDAGs) 772 #endif 773 { 774 BlockName = 775 (MF->getName() + ":" + FuncInfo->MBB->getBasicBlock()->getName()).str(); 776 } 777 LLVM_DEBUG(dbgs() << "Initial selection DAG: " 778 << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 779 << "'\n"; 780 CurDAG->dump()); 781 782 #ifndef NDEBUG 783 if (TTI.hasBranchDivergence()) 784 CurDAG->VerifyDAGDiverence(); 785 #endif 786 787 if (ViewDAGCombine1 && MatchFilterBB) 788 CurDAG->viewGraph("dag-combine1 input for " + BlockName); 789 790 // Run the DAG combiner in pre-legalize mode. 791 { 792 NamedRegionTimer T("combine1", "DAG Combining 1", GroupName, 793 GroupDescription, TimePassesIsEnabled); 794 CurDAG->Combine(BeforeLegalizeTypes, AA, OptLevel); 795 } 796 797 LLVM_DEBUG(dbgs() << "Optimized lowered selection DAG: " 798 << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 799 << "'\n"; 800 CurDAG->dump()); 801 802 #ifndef NDEBUG 803 if (TTI.hasBranchDivergence()) 804 CurDAG->VerifyDAGDiverence(); 805 #endif 806 807 // Second step, hack on the DAG until it only uses operations and types that 808 // the target supports. 809 if (ViewLegalizeTypesDAGs && MatchFilterBB) 810 CurDAG->viewGraph("legalize-types input for " + BlockName); 811 812 bool Changed; 813 { 814 NamedRegionTimer T("legalize_types", "Type Legalization", GroupName, 815 GroupDescription, TimePassesIsEnabled); 816 Changed = CurDAG->LegalizeTypes(); 817 } 818 819 LLVM_DEBUG(dbgs() << "Type-legalized selection DAG: " 820 << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 821 << "'\n"; 822 CurDAG->dump()); 823 824 #ifndef NDEBUG 825 if (TTI.hasBranchDivergence()) 826 CurDAG->VerifyDAGDiverence(); 827 #endif 828 829 // Only allow creation of legal node types. 830 CurDAG->NewNodesMustHaveLegalTypes = true; 831 832 if (Changed) { 833 if (ViewDAGCombineLT && MatchFilterBB) 834 CurDAG->viewGraph("dag-combine-lt input for " + BlockName); 835 836 // Run the DAG combiner in post-type-legalize mode. 837 { 838 NamedRegionTimer T("combine_lt", "DAG Combining after legalize types", 839 GroupName, GroupDescription, TimePassesIsEnabled); 840 CurDAG->Combine(AfterLegalizeTypes, AA, OptLevel); 841 } 842 843 LLVM_DEBUG(dbgs() << "Optimized type-legalized selection DAG: " 844 << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 845 << "'\n"; 846 CurDAG->dump()); 847 848 #ifndef NDEBUG 849 if (TTI.hasBranchDivergence()) 850 CurDAG->VerifyDAGDiverence(); 851 #endif 852 } 853 854 { 855 NamedRegionTimer T("legalize_vec", "Vector Legalization", GroupName, 856 GroupDescription, TimePassesIsEnabled); 857 Changed = CurDAG->LegalizeVectors(); 858 } 859 860 if (Changed) { 861 LLVM_DEBUG(dbgs() << "Vector-legalized selection DAG: " 862 << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 863 << "'\n"; 864 CurDAG->dump()); 865 866 #ifndef NDEBUG 867 if (TTI.hasBranchDivergence()) 868 CurDAG->VerifyDAGDiverence(); 869 #endif 870 871 { 872 NamedRegionTimer T("legalize_types2", "Type Legalization 2", GroupName, 873 GroupDescription, TimePassesIsEnabled); 874 CurDAG->LegalizeTypes(); 875 } 876 877 LLVM_DEBUG(dbgs() << "Vector/type-legalized selection DAG: " 878 << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 879 << "'\n"; 880 CurDAG->dump()); 881 882 #ifndef NDEBUG 883 if (TTI.hasBranchDivergence()) 884 CurDAG->VerifyDAGDiverence(); 885 #endif 886 887 if (ViewDAGCombineLT && MatchFilterBB) 888 CurDAG->viewGraph("dag-combine-lv input for " + BlockName); 889 890 // Run the DAG combiner in post-type-legalize mode. 891 { 892 NamedRegionTimer T("combine_lv", "DAG Combining after legalize vectors", 893 GroupName, GroupDescription, TimePassesIsEnabled); 894 CurDAG->Combine(AfterLegalizeVectorOps, AA, OptLevel); 895 } 896 897 LLVM_DEBUG(dbgs() << "Optimized vector-legalized selection DAG: " 898 << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 899 << "'\n"; 900 CurDAG->dump()); 901 902 #ifndef NDEBUG 903 if (TTI.hasBranchDivergence()) 904 CurDAG->VerifyDAGDiverence(); 905 #endif 906 } 907 908 if (ViewLegalizeDAGs && MatchFilterBB) 909 CurDAG->viewGraph("legalize input for " + BlockName); 910 911 { 912 NamedRegionTimer T("legalize", "DAG Legalization", GroupName, 913 GroupDescription, TimePassesIsEnabled); 914 CurDAG->Legalize(); 915 } 916 917 LLVM_DEBUG(dbgs() << "Legalized selection DAG: " 918 << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 919 << "'\n"; 920 CurDAG->dump()); 921 922 #ifndef NDEBUG 923 if (TTI.hasBranchDivergence()) 924 CurDAG->VerifyDAGDiverence(); 925 #endif 926 927 if (ViewDAGCombine2 && MatchFilterBB) 928 CurDAG->viewGraph("dag-combine2 input for " + BlockName); 929 930 // Run the DAG combiner in post-legalize mode. 931 { 932 NamedRegionTimer T("combine2", "DAG Combining 2", GroupName, 933 GroupDescription, TimePassesIsEnabled); 934 CurDAG->Combine(AfterLegalizeDAG, AA, OptLevel); 935 } 936 937 LLVM_DEBUG(dbgs() << "Optimized legalized selection DAG: " 938 << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 939 << "'\n"; 940 CurDAG->dump()); 941 942 #ifndef NDEBUG 943 if (TTI.hasBranchDivergence()) 944 CurDAG->VerifyDAGDiverence(); 945 #endif 946 947 if (OptLevel != CodeGenOpt::None) 948 ComputeLiveOutVRegInfo(); 949 950 if (ViewISelDAGs && MatchFilterBB) 951 CurDAG->viewGraph("isel input for " + BlockName); 952 953 // Third, instruction select all of the operations to machine code, adding the 954 // code to the MachineBasicBlock. 955 { 956 NamedRegionTimer T("isel", "Instruction Selection", GroupName, 957 GroupDescription, TimePassesIsEnabled); 958 DoInstructionSelection(); 959 } 960 961 LLVM_DEBUG(dbgs() << "Selected selection DAG: " 962 << printMBBReference(*FuncInfo->MBB) << " '" << BlockName 963 << "'\n"; 964 CurDAG->dump()); 965 966 if (ViewSchedDAGs && MatchFilterBB) 967 CurDAG->viewGraph("scheduler input for " + BlockName); 968 969 // Schedule machine code. 970 ScheduleDAGSDNodes *Scheduler = CreateScheduler(); 971 { 972 NamedRegionTimer T("sched", "Instruction Scheduling", GroupName, 973 GroupDescription, TimePassesIsEnabled); 974 Scheduler->Run(CurDAG, FuncInfo->MBB); 975 } 976 977 if (ViewSUnitDAGs && MatchFilterBB) 978 Scheduler->viewGraph(); 979 980 // Emit machine code to BB. This can change 'BB' to the last block being 981 // inserted into. 982 MachineBasicBlock *FirstMBB = FuncInfo->MBB, *LastMBB; 983 { 984 NamedRegionTimer T("emit", "Instruction Creation", GroupName, 985 GroupDescription, TimePassesIsEnabled); 986 987 // FuncInfo->InsertPt is passed by reference and set to the end of the 988 // scheduled instructions. 989 LastMBB = FuncInfo->MBB = Scheduler->EmitSchedule(FuncInfo->InsertPt); 990 } 991 992 // If the block was split, make sure we update any references that are used to 993 // update PHI nodes later on. 994 if (FirstMBB != LastMBB) 995 SDB->UpdateSplitBlock(FirstMBB, LastMBB); 996 997 // Free the scheduler state. 998 { 999 NamedRegionTimer T("cleanup", "Instruction Scheduling Cleanup", GroupName, 1000 GroupDescription, TimePassesIsEnabled); 1001 delete Scheduler; 1002 } 1003 1004 // Free the SelectionDAG state, now that we're finished with it. 1005 CurDAG->clear(); 1006 } 1007 1008 namespace { 1009 1010 /// ISelUpdater - helper class to handle updates of the instruction selection 1011 /// graph. 1012 class ISelUpdater : public SelectionDAG::DAGUpdateListener { 1013 SelectionDAG::allnodes_iterator &ISelPosition; 1014 1015 public: 1016 ISelUpdater(SelectionDAG &DAG, SelectionDAG::allnodes_iterator &isp) 1017 : SelectionDAG::DAGUpdateListener(DAG), ISelPosition(isp) {} 1018 1019 /// NodeDeleted - Handle nodes deleted from the graph. If the node being 1020 /// deleted is the current ISelPosition node, update ISelPosition. 1021 /// 1022 void NodeDeleted(SDNode *N, SDNode *E) override { 1023 if (ISelPosition == SelectionDAG::allnodes_iterator(N)) 1024 ++ISelPosition; 1025 } 1026 }; 1027 1028 } // end anonymous namespace 1029 1030 // This function is used to enforce the topological node id property 1031 // property leveraged during Instruction selection. Before selection all 1032 // nodes are given a non-negative id such that all nodes have a larger id than 1033 // their operands. As this holds transitively we can prune checks that a node N 1034 // is a predecessor of M another by not recursively checking through M's 1035 // operands if N's ID is larger than M's ID. This is significantly improves 1036 // performance of for various legality checks (e.g. IsLegalToFold / 1037 // UpdateChains). 1038 1039 // However, when we fuse multiple nodes into a single node 1040 // during selection we may induce a predecessor relationship between inputs and 1041 // outputs of distinct nodes being merged violating the topological property. 1042 // Should a fused node have a successor which has yet to be selected, our 1043 // legality checks would be incorrect. To avoid this we mark all unselected 1044 // sucessor nodes, i.e. id != -1 as invalid for pruning by bit-negating (x => 1045 // (-(x+1))) the ids and modify our pruning check to ignore negative Ids of M. 1046 // We use bit-negation to more clearly enforce that node id -1 can only be 1047 // achieved by selected nodes). As the conversion is reversable the original Id, 1048 // topological pruning can still be leveraged when looking for unselected nodes. 1049 // This method is call internally in all ISel replacement calls. 1050 void SelectionDAGISel::EnforceNodeIdInvariant(SDNode *Node) { 1051 SmallVector<SDNode *, 4> Nodes; 1052 Nodes.push_back(Node); 1053 1054 while (!Nodes.empty()) { 1055 SDNode *N = Nodes.pop_back_val(); 1056 for (auto *U : N->uses()) { 1057 auto UId = U->getNodeId(); 1058 if (UId > 0) { 1059 InvalidateNodeId(U); 1060 Nodes.push_back(U); 1061 } 1062 } 1063 } 1064 } 1065 1066 // InvalidateNodeId - As discusses in EnforceNodeIdInvariant, mark a 1067 // NodeId with the equivalent node id which is invalid for topological 1068 // pruning. 1069 void SelectionDAGISel::InvalidateNodeId(SDNode *N) { 1070 int InvalidId = -(N->getNodeId() + 1); 1071 N->setNodeId(InvalidId); 1072 } 1073 1074 // getUninvalidatedNodeId - get original uninvalidated node id. 1075 int SelectionDAGISel::getUninvalidatedNodeId(SDNode *N) { 1076 int Id = N->getNodeId(); 1077 if (Id < -1) 1078 return -(Id + 1); 1079 return Id; 1080 } 1081 1082 void SelectionDAGISel::DoInstructionSelection() { 1083 LLVM_DEBUG(dbgs() << "===== Instruction selection begins: " 1084 << printMBBReference(*FuncInfo->MBB) << " '" 1085 << FuncInfo->MBB->getName() << "'\n"); 1086 1087 PreprocessISelDAG(); 1088 1089 // Select target instructions for the DAG. 1090 { 1091 // Number all nodes with a topological order and set DAGSize. 1092 DAGSize = CurDAG->AssignTopologicalOrder(); 1093 1094 // Create a dummy node (which is not added to allnodes), that adds 1095 // a reference to the root node, preventing it from being deleted, 1096 // and tracking any changes of the root. 1097 HandleSDNode Dummy(CurDAG->getRoot()); 1098 SelectionDAG::allnodes_iterator ISelPosition (CurDAG->getRoot().getNode()); 1099 ++ISelPosition; 1100 1101 // Make sure that ISelPosition gets properly updated when nodes are deleted 1102 // in calls made from this function. 1103 ISelUpdater ISU(*CurDAG, ISelPosition); 1104 1105 // The AllNodes list is now topological-sorted. Visit the 1106 // nodes by starting at the end of the list (the root of the 1107 // graph) and preceding back toward the beginning (the entry 1108 // node). 1109 while (ISelPosition != CurDAG->allnodes_begin()) { 1110 SDNode *Node = &*--ISelPosition; 1111 // Skip dead nodes. DAGCombiner is expected to eliminate all dead nodes, 1112 // but there are currently some corner cases that it misses. Also, this 1113 // makes it theoretically possible to disable the DAGCombiner. 1114 if (Node->use_empty()) 1115 continue; 1116 1117 #ifndef NDEBUG 1118 SmallVector<SDNode *, 4> Nodes; 1119 Nodes.push_back(Node); 1120 1121 while (!Nodes.empty()) { 1122 auto N = Nodes.pop_back_val(); 1123 if (N->getOpcode() == ISD::TokenFactor || N->getNodeId() < 0) 1124 continue; 1125 for (const SDValue &Op : N->op_values()) { 1126 if (Op->getOpcode() == ISD::TokenFactor) 1127 Nodes.push_back(Op.getNode()); 1128 else { 1129 // We rely on topological ordering of node ids for checking for 1130 // cycles when fusing nodes during selection. All unselected nodes 1131 // successors of an already selected node should have a negative id. 1132 // This assertion will catch such cases. If this assertion triggers 1133 // it is likely you using DAG-level Value/Node replacement functions 1134 // (versus equivalent ISEL replacement) in backend-specific 1135 // selections. See comment in EnforceNodeIdInvariant for more 1136 // details. 1137 assert(Op->getNodeId() != -1 && 1138 "Node has already selected predecessor node"); 1139 } 1140 } 1141 } 1142 #endif 1143 1144 // When we are using non-default rounding modes or FP exception behavior 1145 // FP operations are represented by StrictFP pseudo-operations. For 1146 // targets that do not (yet) understand strict FP operations directly, 1147 // we convert them to normal FP opcodes instead at this point. This 1148 // will allow them to be handled by existing target-specific instruction 1149 // selectors. 1150 if (!TLI->isStrictFPEnabled() && Node->isStrictFPOpcode()) { 1151 // For some opcodes, we need to call TLI->getOperationAction using 1152 // the first operand type instead of the result type. Note that this 1153 // must match what SelectionDAGLegalize::LegalizeOp is doing. 1154 EVT ActionVT; 1155 switch (Node->getOpcode()) { 1156 case ISD::STRICT_SINT_TO_FP: 1157 case ISD::STRICT_UINT_TO_FP: 1158 case ISD::STRICT_LRINT: 1159 case ISD::STRICT_LLRINT: 1160 case ISD::STRICT_LROUND: 1161 case ISD::STRICT_LLROUND: 1162 case ISD::STRICT_FSETCC: 1163 case ISD::STRICT_FSETCCS: 1164 ActionVT = Node->getOperand(1).getValueType(); 1165 break; 1166 default: 1167 ActionVT = Node->getValueType(0); 1168 break; 1169 } 1170 if (TLI->getOperationAction(Node->getOpcode(), ActionVT) 1171 == TargetLowering::Expand) 1172 Node = CurDAG->mutateStrictFPToFP(Node); 1173 } 1174 1175 LLVM_DEBUG(dbgs() << "\nISEL: Starting selection on root node: "; 1176 Node->dump(CurDAG)); 1177 1178 Select(Node); 1179 } 1180 1181 CurDAG->setRoot(Dummy.getValue()); 1182 } 1183 1184 LLVM_DEBUG(dbgs() << "\n===== Instruction selection ends:\n"); 1185 1186 PostprocessISelDAG(); 1187 } 1188 1189 static bool hasExceptionPointerOrCodeUser(const CatchPadInst *CPI) { 1190 for (const User *U : CPI->users()) { 1191 if (const IntrinsicInst *EHPtrCall = dyn_cast<IntrinsicInst>(U)) { 1192 Intrinsic::ID IID = EHPtrCall->getIntrinsicID(); 1193 if (IID == Intrinsic::eh_exceptionpointer || 1194 IID == Intrinsic::eh_exceptioncode) 1195 return true; 1196 } 1197 } 1198 return false; 1199 } 1200 1201 // wasm.landingpad.index intrinsic is for associating a landing pad index number 1202 // with a catchpad instruction. Retrieve the landing pad index in the intrinsic 1203 // and store the mapping in the function. 1204 static void mapWasmLandingPadIndex(MachineBasicBlock *MBB, 1205 const CatchPadInst *CPI) { 1206 MachineFunction *MF = MBB->getParent(); 1207 // In case of single catch (...), we don't emit LSDA, so we don't need 1208 // this information. 1209 bool IsSingleCatchAllClause = 1210 CPI->getNumArgOperands() == 1 && 1211 cast<Constant>(CPI->getArgOperand(0))->isNullValue(); 1212 if (!IsSingleCatchAllClause) { 1213 // Create a mapping from landing pad label to landing pad index. 1214 bool IntrFound = false; 1215 for (const User *U : CPI->users()) { 1216 if (const auto *Call = dyn_cast<IntrinsicInst>(U)) { 1217 Intrinsic::ID IID = Call->getIntrinsicID(); 1218 if (IID == Intrinsic::wasm_landingpad_index) { 1219 Value *IndexArg = Call->getArgOperand(1); 1220 int Index = cast<ConstantInt>(IndexArg)->getZExtValue(); 1221 MF->setWasmLandingPadIndex(MBB, Index); 1222 IntrFound = true; 1223 break; 1224 } 1225 } 1226 } 1227 assert(IntrFound && "wasm.landingpad.index intrinsic not found!"); 1228 (void)IntrFound; 1229 } 1230 } 1231 1232 /// PrepareEHLandingPad - Emit an EH_LABEL, set up live-in registers, and 1233 /// do other setup for EH landing-pad blocks. 1234 bool SelectionDAGISel::PrepareEHLandingPad() { 1235 MachineBasicBlock *MBB = FuncInfo->MBB; 1236 const Constant *PersonalityFn = FuncInfo->Fn->getPersonalityFn(); 1237 const BasicBlock *LLVMBB = MBB->getBasicBlock(); 1238 const TargetRegisterClass *PtrRC = 1239 TLI->getRegClassFor(TLI->getPointerTy(CurDAG->getDataLayout())); 1240 1241 auto Pers = classifyEHPersonality(PersonalityFn); 1242 1243 // Catchpads have one live-in register, which typically holds the exception 1244 // pointer or code. 1245 if (isFuncletEHPersonality(Pers)) { 1246 if (const auto *CPI = dyn_cast<CatchPadInst>(LLVMBB->getFirstNonPHI())) { 1247 if (hasExceptionPointerOrCodeUser(CPI)) { 1248 // Get or create the virtual register to hold the pointer or code. Mark 1249 // the live in physreg and copy into the vreg. 1250 MCPhysReg EHPhysReg = TLI->getExceptionPointerRegister(PersonalityFn); 1251 assert(EHPhysReg && "target lacks exception pointer register"); 1252 MBB->addLiveIn(EHPhysReg); 1253 unsigned VReg = FuncInfo->getCatchPadExceptionPointerVReg(CPI, PtrRC); 1254 BuildMI(*MBB, FuncInfo->InsertPt, SDB->getCurDebugLoc(), 1255 TII->get(TargetOpcode::COPY), VReg) 1256 .addReg(EHPhysReg, RegState::Kill); 1257 } 1258 } 1259 return true; 1260 } 1261 1262 // Add a label to mark the beginning of the landing pad. Deletion of the 1263 // landing pad can thus be detected via the MachineModuleInfo. 1264 MCSymbol *Label = MF->addLandingPad(MBB); 1265 1266 const MCInstrDesc &II = TII->get(TargetOpcode::EH_LABEL); 1267 BuildMI(*MBB, FuncInfo->InsertPt, SDB->getCurDebugLoc(), II) 1268 .addSym(Label); 1269 1270 // If the unwinder does not preserve all registers, ensure that the 1271 // function marks the clobbered registers as used. 1272 const TargetRegisterInfo &TRI = *MF->getSubtarget().getRegisterInfo(); 1273 if (auto *RegMask = TRI.getCustomEHPadPreservedMask(*MF)) 1274 MF->getRegInfo().addPhysRegsUsedFromRegMask(RegMask); 1275 1276 if (Pers == EHPersonality::Wasm_CXX) { 1277 if (const auto *CPI = dyn_cast<CatchPadInst>(LLVMBB->getFirstNonPHI())) 1278 mapWasmLandingPadIndex(MBB, CPI); 1279 } else { 1280 // Assign the call site to the landing pad's begin label. 1281 MF->setCallSiteLandingPad(Label, SDB->LPadToCallSiteMap[MBB]); 1282 // Mark exception register as live in. 1283 if (unsigned Reg = TLI->getExceptionPointerRegister(PersonalityFn)) 1284 FuncInfo->ExceptionPointerVirtReg = MBB->addLiveIn(Reg, PtrRC); 1285 // Mark exception selector register as live in. 1286 if (unsigned Reg = TLI->getExceptionSelectorRegister(PersonalityFn)) 1287 FuncInfo->ExceptionSelectorVirtReg = MBB->addLiveIn(Reg, PtrRC); 1288 } 1289 1290 return true; 1291 } 1292 1293 /// isFoldedOrDeadInstruction - Return true if the specified instruction is 1294 /// side-effect free and is either dead or folded into a generated instruction. 1295 /// Return false if it needs to be emitted. 1296 static bool isFoldedOrDeadInstruction(const Instruction *I, 1297 const FunctionLoweringInfo &FuncInfo) { 1298 return !I->mayWriteToMemory() && // Side-effecting instructions aren't folded. 1299 !I->isTerminator() && // Terminators aren't folded. 1300 !isa<DbgInfoIntrinsic>(I) && // Debug instructions aren't folded. 1301 !I->isEHPad() && // EH pad instructions aren't folded. 1302 !FuncInfo.isExportedInst(I); // Exported instrs must be computed. 1303 } 1304 1305 /// Collect llvm.dbg.declare information. This is done after argument lowering 1306 /// in case the declarations refer to arguments. 1307 static void processDbgDeclares(FunctionLoweringInfo &FuncInfo) { 1308 MachineFunction *MF = FuncInfo.MF; 1309 const DataLayout &DL = MF->getDataLayout(); 1310 for (const BasicBlock &BB : *FuncInfo.Fn) { 1311 for (const Instruction &I : BB) { 1312 const DbgDeclareInst *DI = dyn_cast<DbgDeclareInst>(&I); 1313 if (!DI) 1314 continue; 1315 1316 assert(DI->getVariable() && "Missing variable"); 1317 assert(DI->getDebugLoc() && "Missing location"); 1318 const Value *Address = DI->getAddress(); 1319 if (!Address) { 1320 LLVM_DEBUG(dbgs() << "processDbgDeclares skipping " << *DI 1321 << " (bad address)\n"); 1322 continue; 1323 } 1324 1325 // Look through casts and constant offset GEPs. These mostly come from 1326 // inalloca. 1327 APInt Offset(DL.getTypeSizeInBits(Address->getType()), 0); 1328 Address = Address->stripAndAccumulateInBoundsConstantOffsets(DL, Offset); 1329 1330 // Check if the variable is a static alloca or a byval or inalloca 1331 // argument passed in memory. If it is not, then we will ignore this 1332 // intrinsic and handle this during isel like dbg.value. 1333 int FI = std::numeric_limits<int>::max(); 1334 if (const auto *AI = dyn_cast<AllocaInst>(Address)) { 1335 auto SI = FuncInfo.StaticAllocaMap.find(AI); 1336 if (SI != FuncInfo.StaticAllocaMap.end()) 1337 FI = SI->second; 1338 } else if (const auto *Arg = dyn_cast<Argument>(Address)) 1339 FI = FuncInfo.getArgumentFrameIndex(Arg); 1340 1341 if (FI == std::numeric_limits<int>::max()) 1342 continue; 1343 1344 DIExpression *Expr = DI->getExpression(); 1345 if (Offset.getBoolValue()) 1346 Expr = DIExpression::prepend(Expr, DIExpression::ApplyOffset, 1347 Offset.getZExtValue()); 1348 LLVM_DEBUG(dbgs() << "processDbgDeclares: setVariableDbgInfo FI=" << FI 1349 << ", " << *DI << "\n"); 1350 MF->setVariableDbgInfo(DI->getVariable(), Expr, FI, DI->getDebugLoc()); 1351 } 1352 } 1353 } 1354 1355 void SelectionDAGISel::SelectAllBasicBlocks(const Function &Fn) { 1356 FastISelFailed = false; 1357 // Initialize the Fast-ISel state, if needed. 1358 FastISel *FastIS = nullptr; 1359 if (TM.Options.EnableFastISel) { 1360 LLVM_DEBUG(dbgs() << "Enabling fast-isel\n"); 1361 FastIS = TLI->createFastISel(*FuncInfo, LibInfo); 1362 } 1363 1364 ReversePostOrderTraversal<const Function*> RPOT(&Fn); 1365 1366 // Lower arguments up front. An RPO iteration always visits the entry block 1367 // first. 1368 assert(*RPOT.begin() == &Fn.getEntryBlock()); 1369 ++NumEntryBlocks; 1370 1371 // Set up FuncInfo for ISel. Entry blocks never have PHIs. 1372 FuncInfo->MBB = FuncInfo->MBBMap[&Fn.getEntryBlock()]; 1373 FuncInfo->InsertPt = FuncInfo->MBB->begin(); 1374 1375 CurDAG->setFunctionLoweringInfo(FuncInfo.get()); 1376 1377 if (!FastIS) { 1378 LowerArguments(Fn); 1379 } else { 1380 // See if fast isel can lower the arguments. 1381 FastIS->startNewBlock(); 1382 if (!FastIS->lowerArguments()) { 1383 FastISelFailed = true; 1384 // Fast isel failed to lower these arguments 1385 ++NumFastIselFailLowerArguments; 1386 1387 OptimizationRemarkMissed R("sdagisel", "FastISelFailure", 1388 Fn.getSubprogram(), 1389 &Fn.getEntryBlock()); 1390 R << "FastISel didn't lower all arguments: " 1391 << ore::NV("Prototype", Fn.getType()); 1392 reportFastISelFailure(*MF, *ORE, R, EnableFastISelAbort > 1); 1393 1394 // Use SelectionDAG argument lowering 1395 LowerArguments(Fn); 1396 CurDAG->setRoot(SDB->getControlRoot()); 1397 SDB->clear(); 1398 CodeGenAndEmitDAG(); 1399 } 1400 1401 // If we inserted any instructions at the beginning, make a note of 1402 // where they are, so we can be sure to emit subsequent instructions 1403 // after them. 1404 if (FuncInfo->InsertPt != FuncInfo->MBB->begin()) 1405 FastIS->setLastLocalValue(&*std::prev(FuncInfo->InsertPt)); 1406 else 1407 FastIS->setLastLocalValue(nullptr); 1408 } 1409 1410 bool Inserted = SwiftError->createEntriesInEntryBlock(SDB->getCurDebugLoc()); 1411 1412 if (FastIS && Inserted) 1413 FastIS->setLastLocalValue(&*std::prev(FuncInfo->InsertPt)); 1414 1415 processDbgDeclares(*FuncInfo); 1416 1417 // Iterate over all basic blocks in the function. 1418 StackProtector &SP = getAnalysis<StackProtector>(); 1419 for (const BasicBlock *LLVMBB : RPOT) { 1420 if (OptLevel != CodeGenOpt::None) { 1421 bool AllPredsVisited = true; 1422 for (const BasicBlock *Pred : predecessors(LLVMBB)) { 1423 if (!FuncInfo->VisitedBBs.count(Pred)) { 1424 AllPredsVisited = false; 1425 break; 1426 } 1427 } 1428 1429 if (AllPredsVisited) { 1430 for (const PHINode &PN : LLVMBB->phis()) 1431 FuncInfo->ComputePHILiveOutRegInfo(&PN); 1432 } else { 1433 for (const PHINode &PN : LLVMBB->phis()) 1434 FuncInfo->InvalidatePHILiveOutRegInfo(&PN); 1435 } 1436 1437 FuncInfo->VisitedBBs.insert(LLVMBB); 1438 } 1439 1440 BasicBlock::const_iterator const Begin = 1441 LLVMBB->getFirstNonPHI()->getIterator(); 1442 BasicBlock::const_iterator const End = LLVMBB->end(); 1443 BasicBlock::const_iterator BI = End; 1444 1445 FuncInfo->MBB = FuncInfo->MBBMap[LLVMBB]; 1446 if (!FuncInfo->MBB) 1447 continue; // Some blocks like catchpads have no code or MBB. 1448 1449 // Insert new instructions after any phi or argument setup code. 1450 FuncInfo->InsertPt = FuncInfo->MBB->end(); 1451 1452 // Setup an EH landing-pad block. 1453 FuncInfo->ExceptionPointerVirtReg = 0; 1454 FuncInfo->ExceptionSelectorVirtReg = 0; 1455 if (LLVMBB->isEHPad()) 1456 if (!PrepareEHLandingPad()) 1457 continue; 1458 1459 // Before doing SelectionDAG ISel, see if FastISel has been requested. 1460 if (FastIS) { 1461 if (LLVMBB != &Fn.getEntryBlock()) 1462 FastIS->startNewBlock(); 1463 1464 unsigned NumFastIselRemaining = std::distance(Begin, End); 1465 1466 // Pre-assign swifterror vregs. 1467 SwiftError->preassignVRegs(FuncInfo->MBB, Begin, End); 1468 1469 // Do FastISel on as many instructions as possible. 1470 for (; BI != Begin; --BI) { 1471 const Instruction *Inst = &*std::prev(BI); 1472 1473 // If we no longer require this instruction, skip it. 1474 if (isFoldedOrDeadInstruction(Inst, *FuncInfo) || 1475 ElidedArgCopyInstrs.count(Inst)) { 1476 --NumFastIselRemaining; 1477 continue; 1478 } 1479 1480 // Bottom-up: reset the insert pos at the top, after any local-value 1481 // instructions. 1482 FastIS->recomputeInsertPt(); 1483 1484 // Try to select the instruction with FastISel. 1485 if (FastIS->selectInstruction(Inst)) { 1486 --NumFastIselRemaining; 1487 ++NumFastIselSuccess; 1488 // If fast isel succeeded, skip over all the folded instructions, and 1489 // then see if there is a load right before the selected instructions. 1490 // Try to fold the load if so. 1491 const Instruction *BeforeInst = Inst; 1492 while (BeforeInst != &*Begin) { 1493 BeforeInst = &*std::prev(BasicBlock::const_iterator(BeforeInst)); 1494 if (!isFoldedOrDeadInstruction(BeforeInst, *FuncInfo)) 1495 break; 1496 } 1497 if (BeforeInst != Inst && isa<LoadInst>(BeforeInst) && 1498 BeforeInst->hasOneUse() && 1499 FastIS->tryToFoldLoad(cast<LoadInst>(BeforeInst), Inst)) { 1500 // If we succeeded, don't re-select the load. 1501 BI = std::next(BasicBlock::const_iterator(BeforeInst)); 1502 --NumFastIselRemaining; 1503 ++NumFastIselSuccess; 1504 } 1505 continue; 1506 } 1507 1508 FastISelFailed = true; 1509 1510 // Then handle certain instructions as single-LLVM-Instruction blocks. 1511 // We cannot separate out GCrelocates to their own blocks since we need 1512 // to keep track of gc-relocates for a particular gc-statepoint. This is 1513 // done by SelectionDAGBuilder::LowerAsSTATEPOINT, called before 1514 // visitGCRelocate. 1515 if (isa<CallInst>(Inst) && !isa<GCStatepointInst>(Inst) && 1516 !isa<GCRelocateInst>(Inst) && !isa<GCResultInst>(Inst)) { 1517 OptimizationRemarkMissed R("sdagisel", "FastISelFailure", 1518 Inst->getDebugLoc(), LLVMBB); 1519 1520 R << "FastISel missed call"; 1521 1522 if (R.isEnabled() || EnableFastISelAbort) { 1523 std::string InstStrStorage; 1524 raw_string_ostream InstStr(InstStrStorage); 1525 InstStr << *Inst; 1526 1527 R << ": " << InstStr.str(); 1528 } 1529 1530 reportFastISelFailure(*MF, *ORE, R, EnableFastISelAbort > 2); 1531 1532 if (!Inst->getType()->isVoidTy() && !Inst->getType()->isTokenTy() && 1533 !Inst->use_empty()) { 1534 Register &R = FuncInfo->ValueMap[Inst]; 1535 if (!R) 1536 R = FuncInfo->CreateRegs(Inst); 1537 } 1538 1539 bool HadTailCall = false; 1540 MachineBasicBlock::iterator SavedInsertPt = FuncInfo->InsertPt; 1541 SelectBasicBlock(Inst->getIterator(), BI, HadTailCall); 1542 1543 // If the call was emitted as a tail call, we're done with the block. 1544 // We also need to delete any previously emitted instructions. 1545 if (HadTailCall) { 1546 FastIS->removeDeadCode(SavedInsertPt, FuncInfo->MBB->end()); 1547 --BI; 1548 break; 1549 } 1550 1551 // Recompute NumFastIselRemaining as Selection DAG instruction 1552 // selection may have handled the call, input args, etc. 1553 unsigned RemainingNow = std::distance(Begin, BI); 1554 NumFastIselFailures += NumFastIselRemaining - RemainingNow; 1555 NumFastIselRemaining = RemainingNow; 1556 continue; 1557 } 1558 1559 OptimizationRemarkMissed R("sdagisel", "FastISelFailure", 1560 Inst->getDebugLoc(), LLVMBB); 1561 1562 bool ShouldAbort = EnableFastISelAbort; 1563 if (Inst->isTerminator()) { 1564 // Use a different message for terminator misses. 1565 R << "FastISel missed terminator"; 1566 // Don't abort for terminator unless the level is really high 1567 ShouldAbort = (EnableFastISelAbort > 2); 1568 } else { 1569 R << "FastISel missed"; 1570 } 1571 1572 if (R.isEnabled() || EnableFastISelAbort) { 1573 std::string InstStrStorage; 1574 raw_string_ostream InstStr(InstStrStorage); 1575 InstStr << *Inst; 1576 R << ": " << InstStr.str(); 1577 } 1578 1579 reportFastISelFailure(*MF, *ORE, R, ShouldAbort); 1580 1581 NumFastIselFailures += NumFastIselRemaining; 1582 break; 1583 } 1584 1585 FastIS->recomputeInsertPt(); 1586 } 1587 1588 if (SP.shouldEmitSDCheck(*LLVMBB)) { 1589 bool FunctionBasedInstrumentation = 1590 TLI->getSSPStackGuardCheck(*Fn.getParent()); 1591 SDB->SPDescriptor.initialize(LLVMBB, FuncInfo->MBBMap[LLVMBB], 1592 FunctionBasedInstrumentation); 1593 } 1594 1595 if (Begin != BI) 1596 ++NumDAGBlocks; 1597 else 1598 ++NumFastIselBlocks; 1599 1600 if (Begin != BI) { 1601 // Run SelectionDAG instruction selection on the remainder of the block 1602 // not handled by FastISel. If FastISel is not run, this is the entire 1603 // block. 1604 bool HadTailCall; 1605 SelectBasicBlock(Begin, BI, HadTailCall); 1606 1607 // But if FastISel was run, we already selected some of the block. 1608 // If we emitted a tail-call, we need to delete any previously emitted 1609 // instruction that follows it. 1610 if (FastIS && HadTailCall && FuncInfo->InsertPt != FuncInfo->MBB->end()) 1611 FastIS->removeDeadCode(FuncInfo->InsertPt, FuncInfo->MBB->end()); 1612 } 1613 1614 if (FastIS) 1615 FastIS->finishBasicBlock(); 1616 FinishBasicBlock(); 1617 FuncInfo->PHINodesToUpdate.clear(); 1618 ElidedArgCopyInstrs.clear(); 1619 } 1620 1621 SP.copyToMachineFrameInfo(MF->getFrameInfo()); 1622 1623 SwiftError->propagateVRegs(); 1624 1625 delete FastIS; 1626 SDB->clearDanglingDebugInfo(); 1627 SDB->SPDescriptor.resetPerFunctionState(); 1628 } 1629 1630 /// Given that the input MI is before a partial terminator sequence TSeq, return 1631 /// true if M + TSeq also a partial terminator sequence. 1632 /// 1633 /// A Terminator sequence is a sequence of MachineInstrs which at this point in 1634 /// lowering copy vregs into physical registers, which are then passed into 1635 /// terminator instructors so we can satisfy ABI constraints. A partial 1636 /// terminator sequence is an improper subset of a terminator sequence (i.e. it 1637 /// may be the whole terminator sequence). 1638 static bool MIIsInTerminatorSequence(const MachineInstr &MI) { 1639 // If we do not have a copy or an implicit def, we return true if and only if 1640 // MI is a debug value. 1641 if (!MI.isCopy() && !MI.isImplicitDef()) 1642 // Sometimes DBG_VALUE MI sneak in between the copies from the vregs to the 1643 // physical registers if there is debug info associated with the terminator 1644 // of our mbb. We want to include said debug info in our terminator 1645 // sequence, so we return true in that case. 1646 return MI.isDebugValue(); 1647 1648 // We have left the terminator sequence if we are not doing one of the 1649 // following: 1650 // 1651 // 1. Copying a vreg into a physical register. 1652 // 2. Copying a vreg into a vreg. 1653 // 3. Defining a register via an implicit def. 1654 1655 // OPI should always be a register definition... 1656 MachineInstr::const_mop_iterator OPI = MI.operands_begin(); 1657 if (!OPI->isReg() || !OPI->isDef()) 1658 return false; 1659 1660 // Defining any register via an implicit def is always ok. 1661 if (MI.isImplicitDef()) 1662 return true; 1663 1664 // Grab the copy source... 1665 MachineInstr::const_mop_iterator OPI2 = OPI; 1666 ++OPI2; 1667 assert(OPI2 != MI.operands_end() 1668 && "Should have a copy implying we should have 2 arguments."); 1669 1670 // Make sure that the copy dest is not a vreg when the copy source is a 1671 // physical register. 1672 if (!OPI2->isReg() || (!Register::isPhysicalRegister(OPI->getReg()) && 1673 Register::isPhysicalRegister(OPI2->getReg()))) 1674 return false; 1675 1676 return true; 1677 } 1678 1679 /// Find the split point at which to splice the end of BB into its success stack 1680 /// protector check machine basic block. 1681 /// 1682 /// On many platforms, due to ABI constraints, terminators, even before register 1683 /// allocation, use physical registers. This creates an issue for us since 1684 /// physical registers at this point can not travel across basic 1685 /// blocks. Luckily, selectiondag always moves physical registers into vregs 1686 /// when they enter functions and moves them through a sequence of copies back 1687 /// into the physical registers right before the terminator creating a 1688 /// ``Terminator Sequence''. This function is searching for the beginning of the 1689 /// terminator sequence so that we can ensure that we splice off not just the 1690 /// terminator, but additionally the copies that move the vregs into the 1691 /// physical registers. 1692 static MachineBasicBlock::iterator 1693 FindSplitPointForStackProtector(MachineBasicBlock *BB) { 1694 MachineBasicBlock::iterator SplitPoint = BB->getFirstTerminator(); 1695 // 1696 if (SplitPoint == BB->begin()) 1697 return SplitPoint; 1698 1699 MachineBasicBlock::iterator Start = BB->begin(); 1700 MachineBasicBlock::iterator Previous = SplitPoint; 1701 --Previous; 1702 1703 while (MIIsInTerminatorSequence(*Previous)) { 1704 SplitPoint = Previous; 1705 if (Previous == Start) 1706 break; 1707 --Previous; 1708 } 1709 1710 return SplitPoint; 1711 } 1712 1713 void 1714 SelectionDAGISel::FinishBasicBlock() { 1715 LLVM_DEBUG(dbgs() << "Total amount of phi nodes to update: " 1716 << FuncInfo->PHINodesToUpdate.size() << "\n"; 1717 for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; 1718 ++i) dbgs() 1719 << "Node " << i << " : (" << FuncInfo->PHINodesToUpdate[i].first 1720 << ", " << FuncInfo->PHINodesToUpdate[i].second << ")\n"); 1721 1722 // Next, now that we know what the last MBB the LLVM BB expanded is, update 1723 // PHI nodes in successors. 1724 for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; ++i) { 1725 MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[i].first); 1726 assert(PHI->isPHI() && 1727 "This is not a machine PHI node that we are updating!"); 1728 if (!FuncInfo->MBB->isSuccessor(PHI->getParent())) 1729 continue; 1730 PHI.addReg(FuncInfo->PHINodesToUpdate[i].second).addMBB(FuncInfo->MBB); 1731 } 1732 1733 // Handle stack protector. 1734 if (SDB->SPDescriptor.shouldEmitFunctionBasedCheckStackProtector()) { 1735 // The target provides a guard check function. There is no need to 1736 // generate error handling code or to split current basic block. 1737 MachineBasicBlock *ParentMBB = SDB->SPDescriptor.getParentMBB(); 1738 1739 // Add load and check to the basicblock. 1740 FuncInfo->MBB = ParentMBB; 1741 FuncInfo->InsertPt = 1742 FindSplitPointForStackProtector(ParentMBB); 1743 SDB->visitSPDescriptorParent(SDB->SPDescriptor, ParentMBB); 1744 CurDAG->setRoot(SDB->getRoot()); 1745 SDB->clear(); 1746 CodeGenAndEmitDAG(); 1747 1748 // Clear the Per-BB State. 1749 SDB->SPDescriptor.resetPerBBState(); 1750 } else if (SDB->SPDescriptor.shouldEmitStackProtector()) { 1751 MachineBasicBlock *ParentMBB = SDB->SPDescriptor.getParentMBB(); 1752 MachineBasicBlock *SuccessMBB = SDB->SPDescriptor.getSuccessMBB(); 1753 1754 // Find the split point to split the parent mbb. At the same time copy all 1755 // physical registers used in the tail of parent mbb into virtual registers 1756 // before the split point and back into physical registers after the split 1757 // point. This prevents us needing to deal with Live-ins and many other 1758 // register allocation issues caused by us splitting the parent mbb. The 1759 // register allocator will clean up said virtual copies later on. 1760 MachineBasicBlock::iterator SplitPoint = 1761 FindSplitPointForStackProtector(ParentMBB); 1762 1763 // Splice the terminator of ParentMBB into SuccessMBB. 1764 SuccessMBB->splice(SuccessMBB->end(), ParentMBB, 1765 SplitPoint, 1766 ParentMBB->end()); 1767 1768 // Add compare/jump on neq/jump to the parent BB. 1769 FuncInfo->MBB = ParentMBB; 1770 FuncInfo->InsertPt = ParentMBB->end(); 1771 SDB->visitSPDescriptorParent(SDB->SPDescriptor, ParentMBB); 1772 CurDAG->setRoot(SDB->getRoot()); 1773 SDB->clear(); 1774 CodeGenAndEmitDAG(); 1775 1776 // CodeGen Failure MBB if we have not codegened it yet. 1777 MachineBasicBlock *FailureMBB = SDB->SPDescriptor.getFailureMBB(); 1778 if (FailureMBB->empty()) { 1779 FuncInfo->MBB = FailureMBB; 1780 FuncInfo->InsertPt = FailureMBB->end(); 1781 SDB->visitSPDescriptorFailure(SDB->SPDescriptor); 1782 CurDAG->setRoot(SDB->getRoot()); 1783 SDB->clear(); 1784 CodeGenAndEmitDAG(); 1785 } 1786 1787 // Clear the Per-BB State. 1788 SDB->SPDescriptor.resetPerBBState(); 1789 } 1790 1791 // Lower each BitTestBlock. 1792 for (auto &BTB : SDB->SL->BitTestCases) { 1793 // Lower header first, if it wasn't already lowered 1794 if (!BTB.Emitted) { 1795 // Set the current basic block to the mbb we wish to insert the code into 1796 FuncInfo->MBB = BTB.Parent; 1797 FuncInfo->InsertPt = FuncInfo->MBB->end(); 1798 // Emit the code 1799 SDB->visitBitTestHeader(BTB, FuncInfo->MBB); 1800 CurDAG->setRoot(SDB->getRoot()); 1801 SDB->clear(); 1802 CodeGenAndEmitDAG(); 1803 } 1804 1805 BranchProbability UnhandledProb = BTB.Prob; 1806 for (unsigned j = 0, ej = BTB.Cases.size(); j != ej; ++j) { 1807 UnhandledProb -= BTB.Cases[j].ExtraProb; 1808 // Set the current basic block to the mbb we wish to insert the code into 1809 FuncInfo->MBB = BTB.Cases[j].ThisBB; 1810 FuncInfo->InsertPt = FuncInfo->MBB->end(); 1811 // Emit the code 1812 1813 // If all cases cover a contiguous range, it is not necessary to jump to 1814 // the default block after the last bit test fails. This is because the 1815 // range check during bit test header creation has guaranteed that every 1816 // case here doesn't go outside the range. In this case, there is no need 1817 // to perform the last bit test, as it will always be true. Instead, make 1818 // the second-to-last bit-test fall through to the target of the last bit 1819 // test, and delete the last bit test. 1820 1821 MachineBasicBlock *NextMBB; 1822 if (BTB.ContiguousRange && j + 2 == ej) { 1823 // Second-to-last bit-test with contiguous range: fall through to the 1824 // target of the final bit test. 1825 NextMBB = BTB.Cases[j + 1].TargetBB; 1826 } else if (j + 1 == ej) { 1827 // For the last bit test, fall through to Default. 1828 NextMBB = BTB.Default; 1829 } else { 1830 // Otherwise, fall through to the next bit test. 1831 NextMBB = BTB.Cases[j + 1].ThisBB; 1832 } 1833 1834 SDB->visitBitTestCase(BTB, NextMBB, UnhandledProb, BTB.Reg, BTB.Cases[j], 1835 FuncInfo->MBB); 1836 1837 CurDAG->setRoot(SDB->getRoot()); 1838 SDB->clear(); 1839 CodeGenAndEmitDAG(); 1840 1841 if (BTB.ContiguousRange && j + 2 == ej) { 1842 // Since we're not going to use the final bit test, remove it. 1843 BTB.Cases.pop_back(); 1844 break; 1845 } 1846 } 1847 1848 // Update PHI Nodes 1849 for (unsigned pi = 0, pe = FuncInfo->PHINodesToUpdate.size(); 1850 pi != pe; ++pi) { 1851 MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[pi].first); 1852 MachineBasicBlock *PHIBB = PHI->getParent(); 1853 assert(PHI->isPHI() && 1854 "This is not a machine PHI node that we are updating!"); 1855 // This is "default" BB. We have two jumps to it. From "header" BB and 1856 // from last "case" BB, unless the latter was skipped. 1857 if (PHIBB == BTB.Default) { 1858 PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second).addMBB(BTB.Parent); 1859 if (!BTB.ContiguousRange) { 1860 PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second) 1861 .addMBB(BTB.Cases.back().ThisBB); 1862 } 1863 } 1864 // One of "cases" BB. 1865 for (unsigned j = 0, ej = BTB.Cases.size(); 1866 j != ej; ++j) { 1867 MachineBasicBlock* cBB = BTB.Cases[j].ThisBB; 1868 if (cBB->isSuccessor(PHIBB)) 1869 PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second).addMBB(cBB); 1870 } 1871 } 1872 } 1873 SDB->SL->BitTestCases.clear(); 1874 1875 // If the JumpTable record is filled in, then we need to emit a jump table. 1876 // Updating the PHI nodes is tricky in this case, since we need to determine 1877 // whether the PHI is a successor of the range check MBB or the jump table MBB 1878 for (unsigned i = 0, e = SDB->SL->JTCases.size(); i != e; ++i) { 1879 // Lower header first, if it wasn't already lowered 1880 if (!SDB->SL->JTCases[i].first.Emitted) { 1881 // Set the current basic block to the mbb we wish to insert the code into 1882 FuncInfo->MBB = SDB->SL->JTCases[i].first.HeaderBB; 1883 FuncInfo->InsertPt = FuncInfo->MBB->end(); 1884 // Emit the code 1885 SDB->visitJumpTableHeader(SDB->SL->JTCases[i].second, 1886 SDB->SL->JTCases[i].first, FuncInfo->MBB); 1887 CurDAG->setRoot(SDB->getRoot()); 1888 SDB->clear(); 1889 CodeGenAndEmitDAG(); 1890 } 1891 1892 // Set the current basic block to the mbb we wish to insert the code into 1893 FuncInfo->MBB = SDB->SL->JTCases[i].second.MBB; 1894 FuncInfo->InsertPt = FuncInfo->MBB->end(); 1895 // Emit the code 1896 SDB->visitJumpTable(SDB->SL->JTCases[i].second); 1897 CurDAG->setRoot(SDB->getRoot()); 1898 SDB->clear(); 1899 CodeGenAndEmitDAG(); 1900 1901 // Update PHI Nodes 1902 for (unsigned pi = 0, pe = FuncInfo->PHINodesToUpdate.size(); 1903 pi != pe; ++pi) { 1904 MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[pi].first); 1905 MachineBasicBlock *PHIBB = PHI->getParent(); 1906 assert(PHI->isPHI() && 1907 "This is not a machine PHI node that we are updating!"); 1908 // "default" BB. We can go there only from header BB. 1909 if (PHIBB == SDB->SL->JTCases[i].second.Default) 1910 PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second) 1911 .addMBB(SDB->SL->JTCases[i].first.HeaderBB); 1912 // JT BB. Just iterate over successors here 1913 if (FuncInfo->MBB->isSuccessor(PHIBB)) 1914 PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second).addMBB(FuncInfo->MBB); 1915 } 1916 } 1917 SDB->SL->JTCases.clear(); 1918 1919 // If we generated any switch lowering information, build and codegen any 1920 // additional DAGs necessary. 1921 for (unsigned i = 0, e = SDB->SL->SwitchCases.size(); i != e; ++i) { 1922 // Set the current basic block to the mbb we wish to insert the code into 1923 FuncInfo->MBB = SDB->SL->SwitchCases[i].ThisBB; 1924 FuncInfo->InsertPt = FuncInfo->MBB->end(); 1925 1926 // Determine the unique successors. 1927 SmallVector<MachineBasicBlock *, 2> Succs; 1928 Succs.push_back(SDB->SL->SwitchCases[i].TrueBB); 1929 if (SDB->SL->SwitchCases[i].TrueBB != SDB->SL->SwitchCases[i].FalseBB) 1930 Succs.push_back(SDB->SL->SwitchCases[i].FalseBB); 1931 1932 // Emit the code. Note that this could result in FuncInfo->MBB being split. 1933 SDB->visitSwitchCase(SDB->SL->SwitchCases[i], FuncInfo->MBB); 1934 CurDAG->setRoot(SDB->getRoot()); 1935 SDB->clear(); 1936 CodeGenAndEmitDAG(); 1937 1938 // Remember the last block, now that any splitting is done, for use in 1939 // populating PHI nodes in successors. 1940 MachineBasicBlock *ThisBB = FuncInfo->MBB; 1941 1942 // Handle any PHI nodes in successors of this chunk, as if we were coming 1943 // from the original BB before switch expansion. Note that PHI nodes can 1944 // occur multiple times in PHINodesToUpdate. We have to be very careful to 1945 // handle them the right number of times. 1946 for (unsigned i = 0, e = Succs.size(); i != e; ++i) { 1947 FuncInfo->MBB = Succs[i]; 1948 FuncInfo->InsertPt = FuncInfo->MBB->end(); 1949 // FuncInfo->MBB may have been removed from the CFG if a branch was 1950 // constant folded. 1951 if (ThisBB->isSuccessor(FuncInfo->MBB)) { 1952 for (MachineBasicBlock::iterator 1953 MBBI = FuncInfo->MBB->begin(), MBBE = FuncInfo->MBB->end(); 1954 MBBI != MBBE && MBBI->isPHI(); ++MBBI) { 1955 MachineInstrBuilder PHI(*MF, MBBI); 1956 // This value for this PHI node is recorded in PHINodesToUpdate. 1957 for (unsigned pn = 0; ; ++pn) { 1958 assert(pn != FuncInfo->PHINodesToUpdate.size() && 1959 "Didn't find PHI entry!"); 1960 if (FuncInfo->PHINodesToUpdate[pn].first == PHI) { 1961 PHI.addReg(FuncInfo->PHINodesToUpdate[pn].second).addMBB(ThisBB); 1962 break; 1963 } 1964 } 1965 } 1966 } 1967 } 1968 } 1969 SDB->SL->SwitchCases.clear(); 1970 } 1971 1972 /// Create the scheduler. If a specific scheduler was specified 1973 /// via the SchedulerRegistry, use it, otherwise select the 1974 /// one preferred by the target. 1975 /// 1976 ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() { 1977 return ISHeuristic(this, OptLevel); 1978 } 1979 1980 //===----------------------------------------------------------------------===// 1981 // Helper functions used by the generated instruction selector. 1982 //===----------------------------------------------------------------------===// 1983 // Calls to these methods are generated by tblgen. 1984 1985 /// CheckAndMask - The isel is trying to match something like (and X, 255). If 1986 /// the dag combiner simplified the 255, we still want to match. RHS is the 1987 /// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value 1988 /// specified in the .td file (e.g. 255). 1989 bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS, 1990 int64_t DesiredMaskS) const { 1991 const APInt &ActualMask = RHS->getAPIntValue(); 1992 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); 1993 1994 // If the actual mask exactly matches, success! 1995 if (ActualMask == DesiredMask) 1996 return true; 1997 1998 // If the actual AND mask is allowing unallowed bits, this doesn't match. 1999 if (!ActualMask.isSubsetOf(DesiredMask)) 2000 return false; 2001 2002 // Otherwise, the DAG Combiner may have proven that the value coming in is 2003 // either already zero or is not demanded. Check for known zero input bits. 2004 APInt NeededMask = DesiredMask & ~ActualMask; 2005 if (CurDAG->MaskedValueIsZero(LHS, NeededMask)) 2006 return true; 2007 2008 // TODO: check to see if missing bits are just not demanded. 2009 2010 // Otherwise, this pattern doesn't match. 2011 return false; 2012 } 2013 2014 /// CheckOrMask - The isel is trying to match something like (or X, 255). If 2015 /// the dag combiner simplified the 255, we still want to match. RHS is the 2016 /// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value 2017 /// specified in the .td file (e.g. 255). 2018 bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS, 2019 int64_t DesiredMaskS) const { 2020 const APInt &ActualMask = RHS->getAPIntValue(); 2021 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); 2022 2023 // If the actual mask exactly matches, success! 2024 if (ActualMask == DesiredMask) 2025 return true; 2026 2027 // If the actual AND mask is allowing unallowed bits, this doesn't match. 2028 if (!ActualMask.isSubsetOf(DesiredMask)) 2029 return false; 2030 2031 // Otherwise, the DAG Combiner may have proven that the value coming in is 2032 // either already zero or is not demanded. Check for known zero input bits. 2033 APInt NeededMask = DesiredMask & ~ActualMask; 2034 KnownBits Known = CurDAG->computeKnownBits(LHS); 2035 2036 // If all the missing bits in the or are already known to be set, match! 2037 if (NeededMask.isSubsetOf(Known.One)) 2038 return true; 2039 2040 // TODO: check to see if missing bits are just not demanded. 2041 2042 // Otherwise, this pattern doesn't match. 2043 return false; 2044 } 2045 2046 /// SelectInlineAsmMemoryOperands - Calls to this are automatically generated 2047 /// by tblgen. Others should not call it. 2048 void SelectionDAGISel::SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops, 2049 const SDLoc &DL) { 2050 std::vector<SDValue> InOps; 2051 std::swap(InOps, Ops); 2052 2053 Ops.push_back(InOps[InlineAsm::Op_InputChain]); // 0 2054 Ops.push_back(InOps[InlineAsm::Op_AsmString]); // 1 2055 Ops.push_back(InOps[InlineAsm::Op_MDNode]); // 2, !srcloc 2056 Ops.push_back(InOps[InlineAsm::Op_ExtraInfo]); // 3 (SideEffect, AlignStack) 2057 2058 unsigned i = InlineAsm::Op_FirstOperand, e = InOps.size(); 2059 if (InOps[e-1].getValueType() == MVT::Glue) 2060 --e; // Don't process a glue operand if it is here. 2061 2062 while (i != e) { 2063 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue(); 2064 if (!InlineAsm::isMemKind(Flags)) { 2065 // Just skip over this operand, copying the operands verbatim. 2066 Ops.insert(Ops.end(), InOps.begin()+i, 2067 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1); 2068 i += InlineAsm::getNumOperandRegisters(Flags) + 1; 2069 } else { 2070 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 && 2071 "Memory operand with multiple values?"); 2072 2073 unsigned TiedToOperand; 2074 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedToOperand)) { 2075 // We need the constraint ID from the operand this is tied to. 2076 unsigned CurOp = InlineAsm::Op_FirstOperand; 2077 Flags = cast<ConstantSDNode>(InOps[CurOp])->getZExtValue(); 2078 for (; TiedToOperand; --TiedToOperand) { 2079 CurOp += InlineAsm::getNumOperandRegisters(Flags)+1; 2080 Flags = cast<ConstantSDNode>(InOps[CurOp])->getZExtValue(); 2081 } 2082 } 2083 2084 // Otherwise, this is a memory operand. Ask the target to select it. 2085 std::vector<SDValue> SelOps; 2086 unsigned ConstraintID = InlineAsm::getMemoryConstraintID(Flags); 2087 if (SelectInlineAsmMemoryOperand(InOps[i+1], ConstraintID, SelOps)) 2088 report_fatal_error("Could not match memory address. Inline asm" 2089 " failure!"); 2090 2091 // Add this to the output node. 2092 unsigned NewFlags = 2093 InlineAsm::getFlagWord(InlineAsm::Kind_Mem, SelOps.size()); 2094 NewFlags = InlineAsm::getFlagWordForMem(NewFlags, ConstraintID); 2095 Ops.push_back(CurDAG->getTargetConstant(NewFlags, DL, MVT::i32)); 2096 llvm::append_range(Ops, SelOps); 2097 i += 2; 2098 } 2099 } 2100 2101 // Add the glue input back if present. 2102 if (e != InOps.size()) 2103 Ops.push_back(InOps.back()); 2104 } 2105 2106 /// findGlueUse - Return use of MVT::Glue value produced by the specified 2107 /// SDNode. 2108 /// 2109 static SDNode *findGlueUse(SDNode *N) { 2110 unsigned FlagResNo = N->getNumValues()-1; 2111 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) { 2112 SDUse &Use = I.getUse(); 2113 if (Use.getResNo() == FlagResNo) 2114 return Use.getUser(); 2115 } 2116 return nullptr; 2117 } 2118 2119 /// findNonImmUse - Return true if "Def" is a predecessor of "Root" via a path 2120 /// beyond "ImmedUse". We may ignore chains as they are checked separately. 2121 static bool findNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse, 2122 bool IgnoreChains) { 2123 SmallPtrSet<const SDNode *, 16> Visited; 2124 SmallVector<const SDNode *, 16> WorkList; 2125 // Only check if we have non-immediate uses of Def. 2126 if (ImmedUse->isOnlyUserOf(Def)) 2127 return false; 2128 2129 // We don't care about paths to Def that go through ImmedUse so mark it 2130 // visited and mark non-def operands as used. 2131 Visited.insert(ImmedUse); 2132 for (const SDValue &Op : ImmedUse->op_values()) { 2133 SDNode *N = Op.getNode(); 2134 // Ignore chain deps (they are validated by 2135 // HandleMergeInputChains) and immediate uses 2136 if ((Op.getValueType() == MVT::Other && IgnoreChains) || N == Def) 2137 continue; 2138 if (!Visited.insert(N).second) 2139 continue; 2140 WorkList.push_back(N); 2141 } 2142 2143 // Initialize worklist to operands of Root. 2144 if (Root != ImmedUse) { 2145 for (const SDValue &Op : Root->op_values()) { 2146 SDNode *N = Op.getNode(); 2147 // Ignore chains (they are validated by HandleMergeInputChains) 2148 if ((Op.getValueType() == MVT::Other && IgnoreChains) || N == Def) 2149 continue; 2150 if (!Visited.insert(N).second) 2151 continue; 2152 WorkList.push_back(N); 2153 } 2154 } 2155 2156 return SDNode::hasPredecessorHelper(Def, Visited, WorkList, 0, true); 2157 } 2158 2159 /// IsProfitableToFold - Returns true if it's profitable to fold the specific 2160 /// operand node N of U during instruction selection that starts at Root. 2161 bool SelectionDAGISel::IsProfitableToFold(SDValue N, SDNode *U, 2162 SDNode *Root) const { 2163 if (OptLevel == CodeGenOpt::None) return false; 2164 return N.hasOneUse(); 2165 } 2166 2167 /// IsLegalToFold - Returns true if the specific operand node N of 2168 /// U can be folded during instruction selection that starts at Root. 2169 bool SelectionDAGISel::IsLegalToFold(SDValue N, SDNode *U, SDNode *Root, 2170 CodeGenOpt::Level OptLevel, 2171 bool IgnoreChains) { 2172 if (OptLevel == CodeGenOpt::None) return false; 2173 2174 // If Root use can somehow reach N through a path that that doesn't contain 2175 // U then folding N would create a cycle. e.g. In the following 2176 // diagram, Root can reach N through X. If N is folded into Root, then 2177 // X is both a predecessor and a successor of U. 2178 // 2179 // [N*] // 2180 // ^ ^ // 2181 // / \ // 2182 // [U*] [X]? // 2183 // ^ ^ // 2184 // \ / // 2185 // \ / // 2186 // [Root*] // 2187 // 2188 // * indicates nodes to be folded together. 2189 // 2190 // If Root produces glue, then it gets (even more) interesting. Since it 2191 // will be "glued" together with its glue use in the scheduler, we need to 2192 // check if it might reach N. 2193 // 2194 // [N*] // 2195 // ^ ^ // 2196 // / \ // 2197 // [U*] [X]? // 2198 // ^ ^ // 2199 // \ \ // 2200 // \ | // 2201 // [Root*] | // 2202 // ^ | // 2203 // f | // 2204 // | / // 2205 // [Y] / // 2206 // ^ / // 2207 // f / // 2208 // | / // 2209 // [GU] // 2210 // 2211 // If GU (glue use) indirectly reaches N (the load), and Root folds N 2212 // (call it Fold), then X is a predecessor of GU and a successor of 2213 // Fold. But since Fold and GU are glued together, this will create 2214 // a cycle in the scheduling graph. 2215 2216 // If the node has glue, walk down the graph to the "lowest" node in the 2217 // glueged set. 2218 EVT VT = Root->getValueType(Root->getNumValues()-1); 2219 while (VT == MVT::Glue) { 2220 SDNode *GU = findGlueUse(Root); 2221 if (!GU) 2222 break; 2223 Root = GU; 2224 VT = Root->getValueType(Root->getNumValues()-1); 2225 2226 // If our query node has a glue result with a use, we've walked up it. If 2227 // the user (which has already been selected) has a chain or indirectly uses 2228 // the chain, HandleMergeInputChains will not consider it. Because of 2229 // this, we cannot ignore chains in this predicate. 2230 IgnoreChains = false; 2231 } 2232 2233 return !findNonImmUse(Root, N.getNode(), U, IgnoreChains); 2234 } 2235 2236 void SelectionDAGISel::Select_INLINEASM(SDNode *N) { 2237 SDLoc DL(N); 2238 2239 std::vector<SDValue> Ops(N->op_begin(), N->op_end()); 2240 SelectInlineAsmMemoryOperands(Ops, DL); 2241 2242 const EVT VTs[] = {MVT::Other, MVT::Glue}; 2243 SDValue New = CurDAG->getNode(N->getOpcode(), DL, VTs, Ops); 2244 New->setNodeId(-1); 2245 ReplaceUses(N, New.getNode()); 2246 CurDAG->RemoveDeadNode(N); 2247 } 2248 2249 void SelectionDAGISel::Select_READ_REGISTER(SDNode *Op) { 2250 SDLoc dl(Op); 2251 MDNodeSDNode *MD = cast<MDNodeSDNode>(Op->getOperand(1)); 2252 const MDString *RegStr = cast<MDString>(MD->getMD()->getOperand(0)); 2253 2254 EVT VT = Op->getValueType(0); 2255 LLT Ty = VT.isSimple() ? getLLTForMVT(VT.getSimpleVT()) : LLT(); 2256 Register Reg = 2257 TLI->getRegisterByName(RegStr->getString().data(), Ty, 2258 CurDAG->getMachineFunction()); 2259 SDValue New = CurDAG->getCopyFromReg( 2260 Op->getOperand(0), dl, Reg, Op->getValueType(0)); 2261 New->setNodeId(-1); 2262 ReplaceUses(Op, New.getNode()); 2263 CurDAG->RemoveDeadNode(Op); 2264 } 2265 2266 void SelectionDAGISel::Select_WRITE_REGISTER(SDNode *Op) { 2267 SDLoc dl(Op); 2268 MDNodeSDNode *MD = cast<MDNodeSDNode>(Op->getOperand(1)); 2269 const MDString *RegStr = cast<MDString>(MD->getMD()->getOperand(0)); 2270 2271 EVT VT = Op->getOperand(2).getValueType(); 2272 LLT Ty = VT.isSimple() ? getLLTForMVT(VT.getSimpleVT()) : LLT(); 2273 2274 Register Reg = TLI->getRegisterByName(RegStr->getString().data(), Ty, 2275 CurDAG->getMachineFunction()); 2276 SDValue New = CurDAG->getCopyToReg( 2277 Op->getOperand(0), dl, Reg, Op->getOperand(2)); 2278 New->setNodeId(-1); 2279 ReplaceUses(Op, New.getNode()); 2280 CurDAG->RemoveDeadNode(Op); 2281 } 2282 2283 void SelectionDAGISel::Select_UNDEF(SDNode *N) { 2284 CurDAG->SelectNodeTo(N, TargetOpcode::IMPLICIT_DEF, N->getValueType(0)); 2285 } 2286 2287 void SelectionDAGISel::Select_FREEZE(SDNode *N) { 2288 // TODO: We don't have FREEZE pseudo-instruction in MachineInstr-level now. 2289 // If FREEZE instruction is added later, the code below must be changed as 2290 // well. 2291 CurDAG->SelectNodeTo(N, TargetOpcode::COPY, N->getValueType(0), 2292 N->getOperand(0)); 2293 } 2294 2295 /// GetVBR - decode a vbr encoding whose top bit is set. 2296 LLVM_ATTRIBUTE_ALWAYS_INLINE static uint64_t 2297 GetVBR(uint64_t Val, const unsigned char *MatcherTable, unsigned &Idx) { 2298 assert(Val >= 128 && "Not a VBR"); 2299 Val &= 127; // Remove first vbr bit. 2300 2301 unsigned Shift = 7; 2302 uint64_t NextBits; 2303 do { 2304 NextBits = MatcherTable[Idx++]; 2305 Val |= (NextBits&127) << Shift; 2306 Shift += 7; 2307 } while (NextBits & 128); 2308 2309 return Val; 2310 } 2311 2312 /// When a match is complete, this method updates uses of interior chain results 2313 /// to use the new results. 2314 void SelectionDAGISel::UpdateChains( 2315 SDNode *NodeToMatch, SDValue InputChain, 2316 SmallVectorImpl<SDNode *> &ChainNodesMatched, bool isMorphNodeTo) { 2317 SmallVector<SDNode*, 4> NowDeadNodes; 2318 2319 // Now that all the normal results are replaced, we replace the chain and 2320 // glue results if present. 2321 if (!ChainNodesMatched.empty()) { 2322 assert(InputChain.getNode() && 2323 "Matched input chains but didn't produce a chain"); 2324 // Loop over all of the nodes we matched that produced a chain result. 2325 // Replace all the chain results with the final chain we ended up with. 2326 for (unsigned i = 0, e = ChainNodesMatched.size(); i != e; ++i) { 2327 SDNode *ChainNode = ChainNodesMatched[i]; 2328 // If ChainNode is null, it's because we replaced it on a previous 2329 // iteration and we cleared it out of the map. Just skip it. 2330 if (!ChainNode) 2331 continue; 2332 2333 assert(ChainNode->getOpcode() != ISD::DELETED_NODE && 2334 "Deleted node left in chain"); 2335 2336 // Don't replace the results of the root node if we're doing a 2337 // MorphNodeTo. 2338 if (ChainNode == NodeToMatch && isMorphNodeTo) 2339 continue; 2340 2341 SDValue ChainVal = SDValue(ChainNode, ChainNode->getNumValues()-1); 2342 if (ChainVal.getValueType() == MVT::Glue) 2343 ChainVal = ChainVal.getValue(ChainVal->getNumValues()-2); 2344 assert(ChainVal.getValueType() == MVT::Other && "Not a chain?"); 2345 SelectionDAG::DAGNodeDeletedListener NDL( 2346 *CurDAG, [&](SDNode *N, SDNode *E) { 2347 std::replace(ChainNodesMatched.begin(), ChainNodesMatched.end(), N, 2348 static_cast<SDNode *>(nullptr)); 2349 }); 2350 if (ChainNode->getOpcode() != ISD::TokenFactor) 2351 ReplaceUses(ChainVal, InputChain); 2352 2353 // If the node became dead and we haven't already seen it, delete it. 2354 if (ChainNode != NodeToMatch && ChainNode->use_empty() && 2355 !llvm::is_contained(NowDeadNodes, ChainNode)) 2356 NowDeadNodes.push_back(ChainNode); 2357 } 2358 } 2359 2360 if (!NowDeadNodes.empty()) 2361 CurDAG->RemoveDeadNodes(NowDeadNodes); 2362 2363 LLVM_DEBUG(dbgs() << "ISEL: Match complete!\n"); 2364 } 2365 2366 /// HandleMergeInputChains - This implements the OPC_EmitMergeInputChains 2367 /// operation for when the pattern matched at least one node with a chains. The 2368 /// input vector contains a list of all of the chained nodes that we match. We 2369 /// must determine if this is a valid thing to cover (i.e. matching it won't 2370 /// induce cycles in the DAG) and if so, creating a TokenFactor node. that will 2371 /// be used as the input node chain for the generated nodes. 2372 static SDValue 2373 HandleMergeInputChains(SmallVectorImpl<SDNode*> &ChainNodesMatched, 2374 SelectionDAG *CurDAG) { 2375 2376 SmallPtrSet<const SDNode *, 16> Visited; 2377 SmallVector<const SDNode *, 8> Worklist; 2378 SmallVector<SDValue, 3> InputChains; 2379 unsigned int Max = 8192; 2380 2381 // Quick exit on trivial merge. 2382 if (ChainNodesMatched.size() == 1) 2383 return ChainNodesMatched[0]->getOperand(0); 2384 2385 // Add chains that aren't already added (internal). Peek through 2386 // token factors. 2387 std::function<void(const SDValue)> AddChains = [&](const SDValue V) { 2388 if (V.getValueType() != MVT::Other) 2389 return; 2390 if (V->getOpcode() == ISD::EntryToken) 2391 return; 2392 if (!Visited.insert(V.getNode()).second) 2393 return; 2394 if (V->getOpcode() == ISD::TokenFactor) { 2395 for (const SDValue &Op : V->op_values()) 2396 AddChains(Op); 2397 } else 2398 InputChains.push_back(V); 2399 }; 2400 2401 for (auto *N : ChainNodesMatched) { 2402 Worklist.push_back(N); 2403 Visited.insert(N); 2404 } 2405 2406 while (!Worklist.empty()) 2407 AddChains(Worklist.pop_back_val()->getOperand(0)); 2408 2409 // Skip the search if there are no chain dependencies. 2410 if (InputChains.size() == 0) 2411 return CurDAG->getEntryNode(); 2412 2413 // If one of these chains is a successor of input, we must have a 2414 // node that is both the predecessor and successor of the 2415 // to-be-merged nodes. Fail. 2416 Visited.clear(); 2417 for (SDValue V : InputChains) 2418 Worklist.push_back(V.getNode()); 2419 2420 for (auto *N : ChainNodesMatched) 2421 if (SDNode::hasPredecessorHelper(N, Visited, Worklist, Max, true)) 2422 return SDValue(); 2423 2424 // Return merged chain. 2425 if (InputChains.size() == 1) 2426 return InputChains[0]; 2427 return CurDAG->getNode(ISD::TokenFactor, SDLoc(ChainNodesMatched[0]), 2428 MVT::Other, InputChains); 2429 } 2430 2431 /// MorphNode - Handle morphing a node in place for the selector. 2432 SDNode *SelectionDAGISel:: 2433 MorphNode(SDNode *Node, unsigned TargetOpc, SDVTList VTList, 2434 ArrayRef<SDValue> Ops, unsigned EmitNodeInfo) { 2435 // It is possible we're using MorphNodeTo to replace a node with no 2436 // normal results with one that has a normal result (or we could be 2437 // adding a chain) and the input could have glue and chains as well. 2438 // In this case we need to shift the operands down. 2439 // FIXME: This is a horrible hack and broken in obscure cases, no worse 2440 // than the old isel though. 2441 int OldGlueResultNo = -1, OldChainResultNo = -1; 2442 2443 unsigned NTMNumResults = Node->getNumValues(); 2444 if (Node->getValueType(NTMNumResults-1) == MVT::Glue) { 2445 OldGlueResultNo = NTMNumResults-1; 2446 if (NTMNumResults != 1 && 2447 Node->getValueType(NTMNumResults-2) == MVT::Other) 2448 OldChainResultNo = NTMNumResults-2; 2449 } else if (Node->getValueType(NTMNumResults-1) == MVT::Other) 2450 OldChainResultNo = NTMNumResults-1; 2451 2452 // Call the underlying SelectionDAG routine to do the transmogrification. Note 2453 // that this deletes operands of the old node that become dead. 2454 SDNode *Res = CurDAG->MorphNodeTo(Node, ~TargetOpc, VTList, Ops); 2455 2456 // MorphNodeTo can operate in two ways: if an existing node with the 2457 // specified operands exists, it can just return it. Otherwise, it 2458 // updates the node in place to have the requested operands. 2459 if (Res == Node) { 2460 // If we updated the node in place, reset the node ID. To the isel, 2461 // this should be just like a newly allocated machine node. 2462 Res->setNodeId(-1); 2463 } 2464 2465 unsigned ResNumResults = Res->getNumValues(); 2466 // Move the glue if needed. 2467 if ((EmitNodeInfo & OPFL_GlueOutput) && OldGlueResultNo != -1 && 2468 (unsigned)OldGlueResultNo != ResNumResults-1) 2469 ReplaceUses(SDValue(Node, OldGlueResultNo), 2470 SDValue(Res, ResNumResults - 1)); 2471 2472 if ((EmitNodeInfo & OPFL_GlueOutput) != 0) 2473 --ResNumResults; 2474 2475 // Move the chain reference if needed. 2476 if ((EmitNodeInfo & OPFL_Chain) && OldChainResultNo != -1 && 2477 (unsigned)OldChainResultNo != ResNumResults-1) 2478 ReplaceUses(SDValue(Node, OldChainResultNo), 2479 SDValue(Res, ResNumResults - 1)); 2480 2481 // Otherwise, no replacement happened because the node already exists. Replace 2482 // Uses of the old node with the new one. 2483 if (Res != Node) { 2484 ReplaceNode(Node, Res); 2485 } else { 2486 EnforceNodeIdInvariant(Res); 2487 } 2488 2489 return Res; 2490 } 2491 2492 /// CheckSame - Implements OP_CheckSame. 2493 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2494 CheckSame(const unsigned char *MatcherTable, unsigned &MatcherIndex, SDValue N, 2495 const SmallVectorImpl<std::pair<SDValue, SDNode *>> &RecordedNodes) { 2496 // Accept if it is exactly the same as a previously recorded node. 2497 unsigned RecNo = MatcherTable[MatcherIndex++]; 2498 assert(RecNo < RecordedNodes.size() && "Invalid CheckSame"); 2499 return N == RecordedNodes[RecNo].first; 2500 } 2501 2502 /// CheckChildSame - Implements OP_CheckChildXSame. 2503 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool CheckChildSame( 2504 const unsigned char *MatcherTable, unsigned &MatcherIndex, SDValue N, 2505 const SmallVectorImpl<std::pair<SDValue, SDNode *>> &RecordedNodes, 2506 unsigned ChildNo) { 2507 if (ChildNo >= N.getNumOperands()) 2508 return false; // Match fails if out of range child #. 2509 return ::CheckSame(MatcherTable, MatcherIndex, N.getOperand(ChildNo), 2510 RecordedNodes); 2511 } 2512 2513 /// CheckPatternPredicate - Implements OP_CheckPatternPredicate. 2514 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2515 CheckPatternPredicate(const unsigned char *MatcherTable, unsigned &MatcherIndex, 2516 const SelectionDAGISel &SDISel) { 2517 return SDISel.CheckPatternPredicate(MatcherTable[MatcherIndex++]); 2518 } 2519 2520 /// CheckNodePredicate - Implements OP_CheckNodePredicate. 2521 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2522 CheckNodePredicate(const unsigned char *MatcherTable, unsigned &MatcherIndex, 2523 const SelectionDAGISel &SDISel, SDNode *N) { 2524 return SDISel.CheckNodePredicate(N, MatcherTable[MatcherIndex++]); 2525 } 2526 2527 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2528 CheckOpcode(const unsigned char *MatcherTable, unsigned &MatcherIndex, 2529 SDNode *N) { 2530 uint16_t Opc = MatcherTable[MatcherIndex++]; 2531 Opc |= (unsigned short)MatcherTable[MatcherIndex++] << 8; 2532 return N->getOpcode() == Opc; 2533 } 2534 2535 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2536 CheckType(const unsigned char *MatcherTable, unsigned &MatcherIndex, SDValue N, 2537 const TargetLowering *TLI, const DataLayout &DL) { 2538 MVT::SimpleValueType VT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 2539 if (N.getValueType() == VT) return true; 2540 2541 // Handle the case when VT is iPTR. 2542 return VT == MVT::iPTR && N.getValueType() == TLI->getPointerTy(DL); 2543 } 2544 2545 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2546 CheckChildType(const unsigned char *MatcherTable, unsigned &MatcherIndex, 2547 SDValue N, const TargetLowering *TLI, const DataLayout &DL, 2548 unsigned ChildNo) { 2549 if (ChildNo >= N.getNumOperands()) 2550 return false; // Match fails if out of range child #. 2551 return ::CheckType(MatcherTable, MatcherIndex, N.getOperand(ChildNo), TLI, 2552 DL); 2553 } 2554 2555 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2556 CheckCondCode(const unsigned char *MatcherTable, unsigned &MatcherIndex, 2557 SDValue N) { 2558 return cast<CondCodeSDNode>(N)->get() == 2559 (ISD::CondCode)MatcherTable[MatcherIndex++]; 2560 } 2561 2562 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2563 CheckChild2CondCode(const unsigned char *MatcherTable, unsigned &MatcherIndex, 2564 SDValue N) { 2565 if (2 >= N.getNumOperands()) 2566 return false; 2567 return ::CheckCondCode(MatcherTable, MatcherIndex, N.getOperand(2)); 2568 } 2569 2570 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2571 CheckValueType(const unsigned char *MatcherTable, unsigned &MatcherIndex, 2572 SDValue N, const TargetLowering *TLI, const DataLayout &DL) { 2573 MVT::SimpleValueType VT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 2574 if (cast<VTSDNode>(N)->getVT() == VT) 2575 return true; 2576 2577 // Handle the case when VT is iPTR. 2578 return VT == MVT::iPTR && cast<VTSDNode>(N)->getVT() == TLI->getPointerTy(DL); 2579 } 2580 2581 // Bit 0 stores the sign of the immediate. The upper bits contain the magnitude 2582 // shifted left by 1. 2583 static uint64_t decodeSignRotatedValue(uint64_t V) { 2584 if ((V & 1) == 0) 2585 return V >> 1; 2586 if (V != 1) 2587 return -(V >> 1); 2588 // There is no such thing as -0 with integers. "-0" really means MININT. 2589 return 1ULL << 63; 2590 } 2591 2592 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2593 CheckInteger(const unsigned char *MatcherTable, unsigned &MatcherIndex, 2594 SDValue N) { 2595 int64_t Val = MatcherTable[MatcherIndex++]; 2596 if (Val & 128) 2597 Val = GetVBR(Val, MatcherTable, MatcherIndex); 2598 2599 Val = decodeSignRotatedValue(Val); 2600 2601 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N); 2602 return C && C->getSExtValue() == Val; 2603 } 2604 2605 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2606 CheckChildInteger(const unsigned char *MatcherTable, unsigned &MatcherIndex, 2607 SDValue N, unsigned ChildNo) { 2608 if (ChildNo >= N.getNumOperands()) 2609 return false; // Match fails if out of range child #. 2610 return ::CheckInteger(MatcherTable, MatcherIndex, N.getOperand(ChildNo)); 2611 } 2612 2613 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2614 CheckAndImm(const unsigned char *MatcherTable, unsigned &MatcherIndex, 2615 SDValue N, const SelectionDAGISel &SDISel) { 2616 int64_t Val = MatcherTable[MatcherIndex++]; 2617 if (Val & 128) 2618 Val = GetVBR(Val, MatcherTable, MatcherIndex); 2619 2620 if (N->getOpcode() != ISD::AND) return false; 2621 2622 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); 2623 return C && SDISel.CheckAndMask(N.getOperand(0), C, Val); 2624 } 2625 2626 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool 2627 CheckOrImm(const unsigned char *MatcherTable, unsigned &MatcherIndex, SDValue N, 2628 const SelectionDAGISel &SDISel) { 2629 int64_t Val = MatcherTable[MatcherIndex++]; 2630 if (Val & 128) 2631 Val = GetVBR(Val, MatcherTable, MatcherIndex); 2632 2633 if (N->getOpcode() != ISD::OR) return false; 2634 2635 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); 2636 return C && SDISel.CheckOrMask(N.getOperand(0), C, Val); 2637 } 2638 2639 /// IsPredicateKnownToFail - If we know how and can do so without pushing a 2640 /// scope, evaluate the current node. If the current predicate is known to 2641 /// fail, set Result=true and return anything. If the current predicate is 2642 /// known to pass, set Result=false and return the MatcherIndex to continue 2643 /// with. If the current predicate is unknown, set Result=false and return the 2644 /// MatcherIndex to continue with. 2645 static unsigned IsPredicateKnownToFail(const unsigned char *Table, 2646 unsigned Index, SDValue N, 2647 bool &Result, 2648 const SelectionDAGISel &SDISel, 2649 SmallVectorImpl<std::pair<SDValue, SDNode*>> &RecordedNodes) { 2650 switch (Table[Index++]) { 2651 default: 2652 Result = false; 2653 return Index-1; // Could not evaluate this predicate. 2654 case SelectionDAGISel::OPC_CheckSame: 2655 Result = !::CheckSame(Table, Index, N, RecordedNodes); 2656 return Index; 2657 case SelectionDAGISel::OPC_CheckChild0Same: 2658 case SelectionDAGISel::OPC_CheckChild1Same: 2659 case SelectionDAGISel::OPC_CheckChild2Same: 2660 case SelectionDAGISel::OPC_CheckChild3Same: 2661 Result = !::CheckChildSame(Table, Index, N, RecordedNodes, 2662 Table[Index-1] - SelectionDAGISel::OPC_CheckChild0Same); 2663 return Index; 2664 case SelectionDAGISel::OPC_CheckPatternPredicate: 2665 Result = !::CheckPatternPredicate(Table, Index, SDISel); 2666 return Index; 2667 case SelectionDAGISel::OPC_CheckPredicate: 2668 Result = !::CheckNodePredicate(Table, Index, SDISel, N.getNode()); 2669 return Index; 2670 case SelectionDAGISel::OPC_CheckOpcode: 2671 Result = !::CheckOpcode(Table, Index, N.getNode()); 2672 return Index; 2673 case SelectionDAGISel::OPC_CheckType: 2674 Result = !::CheckType(Table, Index, N, SDISel.TLI, 2675 SDISel.CurDAG->getDataLayout()); 2676 return Index; 2677 case SelectionDAGISel::OPC_CheckTypeRes: { 2678 unsigned Res = Table[Index++]; 2679 Result = !::CheckType(Table, Index, N.getValue(Res), SDISel.TLI, 2680 SDISel.CurDAG->getDataLayout()); 2681 return Index; 2682 } 2683 case SelectionDAGISel::OPC_CheckChild0Type: 2684 case SelectionDAGISel::OPC_CheckChild1Type: 2685 case SelectionDAGISel::OPC_CheckChild2Type: 2686 case SelectionDAGISel::OPC_CheckChild3Type: 2687 case SelectionDAGISel::OPC_CheckChild4Type: 2688 case SelectionDAGISel::OPC_CheckChild5Type: 2689 case SelectionDAGISel::OPC_CheckChild6Type: 2690 case SelectionDAGISel::OPC_CheckChild7Type: 2691 Result = !::CheckChildType( 2692 Table, Index, N, SDISel.TLI, SDISel.CurDAG->getDataLayout(), 2693 Table[Index - 1] - SelectionDAGISel::OPC_CheckChild0Type); 2694 return Index; 2695 case SelectionDAGISel::OPC_CheckCondCode: 2696 Result = !::CheckCondCode(Table, Index, N); 2697 return Index; 2698 case SelectionDAGISel::OPC_CheckChild2CondCode: 2699 Result = !::CheckChild2CondCode(Table, Index, N); 2700 return Index; 2701 case SelectionDAGISel::OPC_CheckValueType: 2702 Result = !::CheckValueType(Table, Index, N, SDISel.TLI, 2703 SDISel.CurDAG->getDataLayout()); 2704 return Index; 2705 case SelectionDAGISel::OPC_CheckInteger: 2706 Result = !::CheckInteger(Table, Index, N); 2707 return Index; 2708 case SelectionDAGISel::OPC_CheckChild0Integer: 2709 case SelectionDAGISel::OPC_CheckChild1Integer: 2710 case SelectionDAGISel::OPC_CheckChild2Integer: 2711 case SelectionDAGISel::OPC_CheckChild3Integer: 2712 case SelectionDAGISel::OPC_CheckChild4Integer: 2713 Result = !::CheckChildInteger(Table, Index, N, 2714 Table[Index-1] - SelectionDAGISel::OPC_CheckChild0Integer); 2715 return Index; 2716 case SelectionDAGISel::OPC_CheckAndImm: 2717 Result = !::CheckAndImm(Table, Index, N, SDISel); 2718 return Index; 2719 case SelectionDAGISel::OPC_CheckOrImm: 2720 Result = !::CheckOrImm(Table, Index, N, SDISel); 2721 return Index; 2722 } 2723 } 2724 2725 namespace { 2726 2727 struct MatchScope { 2728 /// FailIndex - If this match fails, this is the index to continue with. 2729 unsigned FailIndex; 2730 2731 /// NodeStack - The node stack when the scope was formed. 2732 SmallVector<SDValue, 4> NodeStack; 2733 2734 /// NumRecordedNodes - The number of recorded nodes when the scope was formed. 2735 unsigned NumRecordedNodes; 2736 2737 /// NumMatchedMemRefs - The number of matched memref entries. 2738 unsigned NumMatchedMemRefs; 2739 2740 /// InputChain/InputGlue - The current chain/glue 2741 SDValue InputChain, InputGlue; 2742 2743 /// HasChainNodesMatched - True if the ChainNodesMatched list is non-empty. 2744 bool HasChainNodesMatched; 2745 }; 2746 2747 /// \A DAG update listener to keep the matching state 2748 /// (i.e. RecordedNodes and MatchScope) uptodate if the target is allowed to 2749 /// change the DAG while matching. X86 addressing mode matcher is an example 2750 /// for this. 2751 class MatchStateUpdater : public SelectionDAG::DAGUpdateListener 2752 { 2753 SDNode **NodeToMatch; 2754 SmallVectorImpl<std::pair<SDValue, SDNode *>> &RecordedNodes; 2755 SmallVectorImpl<MatchScope> &MatchScopes; 2756 2757 public: 2758 MatchStateUpdater(SelectionDAG &DAG, SDNode **NodeToMatch, 2759 SmallVectorImpl<std::pair<SDValue, SDNode *>> &RN, 2760 SmallVectorImpl<MatchScope> &MS) 2761 : SelectionDAG::DAGUpdateListener(DAG), NodeToMatch(NodeToMatch), 2762 RecordedNodes(RN), MatchScopes(MS) {} 2763 2764 void NodeDeleted(SDNode *N, SDNode *E) override { 2765 // Some early-returns here to avoid the search if we deleted the node or 2766 // if the update comes from MorphNodeTo (MorphNodeTo is the last thing we 2767 // do, so it's unnecessary to update matching state at that point). 2768 // Neither of these can occur currently because we only install this 2769 // update listener during matching a complex patterns. 2770 if (!E || E->isMachineOpcode()) 2771 return; 2772 // Check if NodeToMatch was updated. 2773 if (N == *NodeToMatch) 2774 *NodeToMatch = E; 2775 // Performing linear search here does not matter because we almost never 2776 // run this code. You'd have to have a CSE during complex pattern 2777 // matching. 2778 for (auto &I : RecordedNodes) 2779 if (I.first.getNode() == N) 2780 I.first.setNode(E); 2781 2782 for (auto &I : MatchScopes) 2783 for (auto &J : I.NodeStack) 2784 if (J.getNode() == N) 2785 J.setNode(E); 2786 } 2787 }; 2788 2789 } // end anonymous namespace 2790 2791 void SelectionDAGISel::SelectCodeCommon(SDNode *NodeToMatch, 2792 const unsigned char *MatcherTable, 2793 unsigned TableSize) { 2794 // FIXME: Should these even be selected? Handle these cases in the caller? 2795 switch (NodeToMatch->getOpcode()) { 2796 default: 2797 break; 2798 case ISD::EntryToken: // These nodes remain the same. 2799 case ISD::BasicBlock: 2800 case ISD::Register: 2801 case ISD::RegisterMask: 2802 case ISD::HANDLENODE: 2803 case ISD::MDNODE_SDNODE: 2804 case ISD::TargetConstant: 2805 case ISD::TargetConstantFP: 2806 case ISD::TargetConstantPool: 2807 case ISD::TargetFrameIndex: 2808 case ISD::TargetExternalSymbol: 2809 case ISD::MCSymbol: 2810 case ISD::TargetBlockAddress: 2811 case ISD::TargetJumpTable: 2812 case ISD::TargetGlobalTLSAddress: 2813 case ISD::TargetGlobalAddress: 2814 case ISD::TokenFactor: 2815 case ISD::CopyFromReg: 2816 case ISD::CopyToReg: 2817 case ISD::EH_LABEL: 2818 case ISD::ANNOTATION_LABEL: 2819 case ISD::LIFETIME_START: 2820 case ISD::LIFETIME_END: 2821 case ISD::PSEUDO_PROBE: 2822 NodeToMatch->setNodeId(-1); // Mark selected. 2823 return; 2824 case ISD::AssertSext: 2825 case ISD::AssertZext: 2826 case ISD::AssertAlign: 2827 ReplaceUses(SDValue(NodeToMatch, 0), NodeToMatch->getOperand(0)); 2828 CurDAG->RemoveDeadNode(NodeToMatch); 2829 return; 2830 case ISD::INLINEASM: 2831 case ISD::INLINEASM_BR: 2832 Select_INLINEASM(NodeToMatch); 2833 return; 2834 case ISD::READ_REGISTER: 2835 Select_READ_REGISTER(NodeToMatch); 2836 return; 2837 case ISD::WRITE_REGISTER: 2838 Select_WRITE_REGISTER(NodeToMatch); 2839 return; 2840 case ISD::UNDEF: 2841 Select_UNDEF(NodeToMatch); 2842 return; 2843 case ISD::FREEZE: 2844 Select_FREEZE(NodeToMatch); 2845 return; 2846 } 2847 2848 assert(!NodeToMatch->isMachineOpcode() && "Node already selected!"); 2849 2850 // Set up the node stack with NodeToMatch as the only node on the stack. 2851 SmallVector<SDValue, 8> NodeStack; 2852 SDValue N = SDValue(NodeToMatch, 0); 2853 NodeStack.push_back(N); 2854 2855 // MatchScopes - Scopes used when matching, if a match failure happens, this 2856 // indicates where to continue checking. 2857 SmallVector<MatchScope, 8> MatchScopes; 2858 2859 // RecordedNodes - This is the set of nodes that have been recorded by the 2860 // state machine. The second value is the parent of the node, or null if the 2861 // root is recorded. 2862 SmallVector<std::pair<SDValue, SDNode*>, 8> RecordedNodes; 2863 2864 // MatchedMemRefs - This is the set of MemRef's we've seen in the input 2865 // pattern. 2866 SmallVector<MachineMemOperand*, 2> MatchedMemRefs; 2867 2868 // These are the current input chain and glue for use when generating nodes. 2869 // Various Emit operations change these. For example, emitting a copytoreg 2870 // uses and updates these. 2871 SDValue InputChain, InputGlue; 2872 2873 // ChainNodesMatched - If a pattern matches nodes that have input/output 2874 // chains, the OPC_EmitMergeInputChains operation is emitted which indicates 2875 // which ones they are. The result is captured into this list so that we can 2876 // update the chain results when the pattern is complete. 2877 SmallVector<SDNode*, 3> ChainNodesMatched; 2878 2879 LLVM_DEBUG(dbgs() << "ISEL: Starting pattern match\n"); 2880 2881 // Determine where to start the interpreter. Normally we start at opcode #0, 2882 // but if the state machine starts with an OPC_SwitchOpcode, then we 2883 // accelerate the first lookup (which is guaranteed to be hot) with the 2884 // OpcodeOffset table. 2885 unsigned MatcherIndex = 0; 2886 2887 if (!OpcodeOffset.empty()) { 2888 // Already computed the OpcodeOffset table, just index into it. 2889 if (N.getOpcode() < OpcodeOffset.size()) 2890 MatcherIndex = OpcodeOffset[N.getOpcode()]; 2891 LLVM_DEBUG(dbgs() << " Initial Opcode index to " << MatcherIndex << "\n"); 2892 2893 } else if (MatcherTable[0] == OPC_SwitchOpcode) { 2894 // Otherwise, the table isn't computed, but the state machine does start 2895 // with an OPC_SwitchOpcode instruction. Populate the table now, since this 2896 // is the first time we're selecting an instruction. 2897 unsigned Idx = 1; 2898 while (true) { 2899 // Get the size of this case. 2900 unsigned CaseSize = MatcherTable[Idx++]; 2901 if (CaseSize & 128) 2902 CaseSize = GetVBR(CaseSize, MatcherTable, Idx); 2903 if (CaseSize == 0) break; 2904 2905 // Get the opcode, add the index to the table. 2906 uint16_t Opc = MatcherTable[Idx++]; 2907 Opc |= (unsigned short)MatcherTable[Idx++] << 8; 2908 if (Opc >= OpcodeOffset.size()) 2909 OpcodeOffset.resize((Opc+1)*2); 2910 OpcodeOffset[Opc] = Idx; 2911 Idx += CaseSize; 2912 } 2913 2914 // Okay, do the lookup for the first opcode. 2915 if (N.getOpcode() < OpcodeOffset.size()) 2916 MatcherIndex = OpcodeOffset[N.getOpcode()]; 2917 } 2918 2919 while (true) { 2920 assert(MatcherIndex < TableSize && "Invalid index"); 2921 #ifndef NDEBUG 2922 unsigned CurrentOpcodeIndex = MatcherIndex; 2923 #endif 2924 BuiltinOpcodes Opcode = (BuiltinOpcodes)MatcherTable[MatcherIndex++]; 2925 switch (Opcode) { 2926 case OPC_Scope: { 2927 // Okay, the semantics of this operation are that we should push a scope 2928 // then evaluate the first child. However, pushing a scope only to have 2929 // the first check fail (which then pops it) is inefficient. If we can 2930 // determine immediately that the first check (or first several) will 2931 // immediately fail, don't even bother pushing a scope for them. 2932 unsigned FailIndex; 2933 2934 while (true) { 2935 unsigned NumToSkip = MatcherTable[MatcherIndex++]; 2936 if (NumToSkip & 128) 2937 NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex); 2938 // Found the end of the scope with no match. 2939 if (NumToSkip == 0) { 2940 FailIndex = 0; 2941 break; 2942 } 2943 2944 FailIndex = MatcherIndex+NumToSkip; 2945 2946 unsigned MatcherIndexOfPredicate = MatcherIndex; 2947 (void)MatcherIndexOfPredicate; // silence warning. 2948 2949 // If we can't evaluate this predicate without pushing a scope (e.g. if 2950 // it is a 'MoveParent') or if the predicate succeeds on this node, we 2951 // push the scope and evaluate the full predicate chain. 2952 bool Result; 2953 MatcherIndex = IsPredicateKnownToFail(MatcherTable, MatcherIndex, N, 2954 Result, *this, RecordedNodes); 2955 if (!Result) 2956 break; 2957 2958 LLVM_DEBUG( 2959 dbgs() << " Skipped scope entry (due to false predicate) at " 2960 << "index " << MatcherIndexOfPredicate << ", continuing at " 2961 << FailIndex << "\n"); 2962 ++NumDAGIselRetries; 2963 2964 // Otherwise, we know that this case of the Scope is guaranteed to fail, 2965 // move to the next case. 2966 MatcherIndex = FailIndex; 2967 } 2968 2969 // If the whole scope failed to match, bail. 2970 if (FailIndex == 0) break; 2971 2972 // Push a MatchScope which indicates where to go if the first child fails 2973 // to match. 2974 MatchScope NewEntry; 2975 NewEntry.FailIndex = FailIndex; 2976 NewEntry.NodeStack.append(NodeStack.begin(), NodeStack.end()); 2977 NewEntry.NumRecordedNodes = RecordedNodes.size(); 2978 NewEntry.NumMatchedMemRefs = MatchedMemRefs.size(); 2979 NewEntry.InputChain = InputChain; 2980 NewEntry.InputGlue = InputGlue; 2981 NewEntry.HasChainNodesMatched = !ChainNodesMatched.empty(); 2982 MatchScopes.push_back(NewEntry); 2983 continue; 2984 } 2985 case OPC_RecordNode: { 2986 // Remember this node, it may end up being an operand in the pattern. 2987 SDNode *Parent = nullptr; 2988 if (NodeStack.size() > 1) 2989 Parent = NodeStack[NodeStack.size()-2].getNode(); 2990 RecordedNodes.push_back(std::make_pair(N, Parent)); 2991 continue; 2992 } 2993 2994 case OPC_RecordChild0: case OPC_RecordChild1: 2995 case OPC_RecordChild2: case OPC_RecordChild3: 2996 case OPC_RecordChild4: case OPC_RecordChild5: 2997 case OPC_RecordChild6: case OPC_RecordChild7: { 2998 unsigned ChildNo = Opcode-OPC_RecordChild0; 2999 if (ChildNo >= N.getNumOperands()) 3000 break; // Match fails if out of range child #. 3001 3002 RecordedNodes.push_back(std::make_pair(N->getOperand(ChildNo), 3003 N.getNode())); 3004 continue; 3005 } 3006 case OPC_RecordMemRef: 3007 if (auto *MN = dyn_cast<MemSDNode>(N)) 3008 MatchedMemRefs.push_back(MN->getMemOperand()); 3009 else { 3010 LLVM_DEBUG(dbgs() << "Expected MemSDNode "; N->dump(CurDAG); 3011 dbgs() << '\n'); 3012 } 3013 3014 continue; 3015 3016 case OPC_CaptureGlueInput: 3017 // If the current node has an input glue, capture it in InputGlue. 3018 if (N->getNumOperands() != 0 && 3019 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Glue) 3020 InputGlue = N->getOperand(N->getNumOperands()-1); 3021 continue; 3022 3023 case OPC_MoveChild: { 3024 unsigned ChildNo = MatcherTable[MatcherIndex++]; 3025 if (ChildNo >= N.getNumOperands()) 3026 break; // Match fails if out of range child #. 3027 N = N.getOperand(ChildNo); 3028 NodeStack.push_back(N); 3029 continue; 3030 } 3031 3032 case OPC_MoveChild0: case OPC_MoveChild1: 3033 case OPC_MoveChild2: case OPC_MoveChild3: 3034 case OPC_MoveChild4: case OPC_MoveChild5: 3035 case OPC_MoveChild6: case OPC_MoveChild7: { 3036 unsigned ChildNo = Opcode-OPC_MoveChild0; 3037 if (ChildNo >= N.getNumOperands()) 3038 break; // Match fails if out of range child #. 3039 N = N.getOperand(ChildNo); 3040 NodeStack.push_back(N); 3041 continue; 3042 } 3043 3044 case OPC_MoveParent: 3045 // Pop the current node off the NodeStack. 3046 NodeStack.pop_back(); 3047 assert(!NodeStack.empty() && "Node stack imbalance!"); 3048 N = NodeStack.back(); 3049 continue; 3050 3051 case OPC_CheckSame: 3052 if (!::CheckSame(MatcherTable, MatcherIndex, N, RecordedNodes)) break; 3053 continue; 3054 3055 case OPC_CheckChild0Same: case OPC_CheckChild1Same: 3056 case OPC_CheckChild2Same: case OPC_CheckChild3Same: 3057 if (!::CheckChildSame(MatcherTable, MatcherIndex, N, RecordedNodes, 3058 Opcode-OPC_CheckChild0Same)) 3059 break; 3060 continue; 3061 3062 case OPC_CheckPatternPredicate: 3063 if (!::CheckPatternPredicate(MatcherTable, MatcherIndex, *this)) break; 3064 continue; 3065 case OPC_CheckPredicate: 3066 if (!::CheckNodePredicate(MatcherTable, MatcherIndex, *this, 3067 N.getNode())) 3068 break; 3069 continue; 3070 case OPC_CheckPredicateWithOperands: { 3071 unsigned OpNum = MatcherTable[MatcherIndex++]; 3072 SmallVector<SDValue, 8> Operands; 3073 3074 for (unsigned i = 0; i < OpNum; ++i) 3075 Operands.push_back(RecordedNodes[MatcherTable[MatcherIndex++]].first); 3076 3077 unsigned PredNo = MatcherTable[MatcherIndex++]; 3078 if (!CheckNodePredicateWithOperands(N.getNode(), PredNo, Operands)) 3079 break; 3080 continue; 3081 } 3082 case OPC_CheckComplexPat: { 3083 unsigned CPNum = MatcherTable[MatcherIndex++]; 3084 unsigned RecNo = MatcherTable[MatcherIndex++]; 3085 assert(RecNo < RecordedNodes.size() && "Invalid CheckComplexPat"); 3086 3087 // If target can modify DAG during matching, keep the matching state 3088 // consistent. 3089 std::unique_ptr<MatchStateUpdater> MSU; 3090 if (ComplexPatternFuncMutatesDAG()) 3091 MSU.reset(new MatchStateUpdater(*CurDAG, &NodeToMatch, RecordedNodes, 3092 MatchScopes)); 3093 3094 if (!CheckComplexPattern(NodeToMatch, RecordedNodes[RecNo].second, 3095 RecordedNodes[RecNo].first, CPNum, 3096 RecordedNodes)) 3097 break; 3098 continue; 3099 } 3100 case OPC_CheckOpcode: 3101 if (!::CheckOpcode(MatcherTable, MatcherIndex, N.getNode())) break; 3102 continue; 3103 3104 case OPC_CheckType: 3105 if (!::CheckType(MatcherTable, MatcherIndex, N, TLI, 3106 CurDAG->getDataLayout())) 3107 break; 3108 continue; 3109 3110 case OPC_CheckTypeRes: { 3111 unsigned Res = MatcherTable[MatcherIndex++]; 3112 if (!::CheckType(MatcherTable, MatcherIndex, N.getValue(Res), TLI, 3113 CurDAG->getDataLayout())) 3114 break; 3115 continue; 3116 } 3117 3118 case OPC_SwitchOpcode: { 3119 unsigned CurNodeOpcode = N.getOpcode(); 3120 unsigned SwitchStart = MatcherIndex-1; (void)SwitchStart; 3121 unsigned CaseSize; 3122 while (true) { 3123 // Get the size of this case. 3124 CaseSize = MatcherTable[MatcherIndex++]; 3125 if (CaseSize & 128) 3126 CaseSize = GetVBR(CaseSize, MatcherTable, MatcherIndex); 3127 if (CaseSize == 0) break; 3128 3129 uint16_t Opc = MatcherTable[MatcherIndex++]; 3130 Opc |= (unsigned short)MatcherTable[MatcherIndex++] << 8; 3131 3132 // If the opcode matches, then we will execute this case. 3133 if (CurNodeOpcode == Opc) 3134 break; 3135 3136 // Otherwise, skip over this case. 3137 MatcherIndex += CaseSize; 3138 } 3139 3140 // If no cases matched, bail out. 3141 if (CaseSize == 0) break; 3142 3143 // Otherwise, execute the case we found. 3144 LLVM_DEBUG(dbgs() << " OpcodeSwitch from " << SwitchStart << " to " 3145 << MatcherIndex << "\n"); 3146 continue; 3147 } 3148 3149 case OPC_SwitchType: { 3150 MVT CurNodeVT = N.getSimpleValueType(); 3151 unsigned SwitchStart = MatcherIndex-1; (void)SwitchStart; 3152 unsigned CaseSize; 3153 while (true) { 3154 // Get the size of this case. 3155 CaseSize = MatcherTable[MatcherIndex++]; 3156 if (CaseSize & 128) 3157 CaseSize = GetVBR(CaseSize, MatcherTable, MatcherIndex); 3158 if (CaseSize == 0) break; 3159 3160 MVT CaseVT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 3161 if (CaseVT == MVT::iPTR) 3162 CaseVT = TLI->getPointerTy(CurDAG->getDataLayout()); 3163 3164 // If the VT matches, then we will execute this case. 3165 if (CurNodeVT == CaseVT) 3166 break; 3167 3168 // Otherwise, skip over this case. 3169 MatcherIndex += CaseSize; 3170 } 3171 3172 // If no cases matched, bail out. 3173 if (CaseSize == 0) break; 3174 3175 // Otherwise, execute the case we found. 3176 LLVM_DEBUG(dbgs() << " TypeSwitch[" << EVT(CurNodeVT).getEVTString() 3177 << "] from " << SwitchStart << " to " << MatcherIndex 3178 << '\n'); 3179 continue; 3180 } 3181 case OPC_CheckChild0Type: case OPC_CheckChild1Type: 3182 case OPC_CheckChild2Type: case OPC_CheckChild3Type: 3183 case OPC_CheckChild4Type: case OPC_CheckChild5Type: 3184 case OPC_CheckChild6Type: case OPC_CheckChild7Type: 3185 if (!::CheckChildType(MatcherTable, MatcherIndex, N, TLI, 3186 CurDAG->getDataLayout(), 3187 Opcode - OPC_CheckChild0Type)) 3188 break; 3189 continue; 3190 case OPC_CheckCondCode: 3191 if (!::CheckCondCode(MatcherTable, MatcherIndex, N)) break; 3192 continue; 3193 case OPC_CheckChild2CondCode: 3194 if (!::CheckChild2CondCode(MatcherTable, MatcherIndex, N)) break; 3195 continue; 3196 case OPC_CheckValueType: 3197 if (!::CheckValueType(MatcherTable, MatcherIndex, N, TLI, 3198 CurDAG->getDataLayout())) 3199 break; 3200 continue; 3201 case OPC_CheckInteger: 3202 if (!::CheckInteger(MatcherTable, MatcherIndex, N)) break; 3203 continue; 3204 case OPC_CheckChild0Integer: case OPC_CheckChild1Integer: 3205 case OPC_CheckChild2Integer: case OPC_CheckChild3Integer: 3206 case OPC_CheckChild4Integer: 3207 if (!::CheckChildInteger(MatcherTable, MatcherIndex, N, 3208 Opcode-OPC_CheckChild0Integer)) break; 3209 continue; 3210 case OPC_CheckAndImm: 3211 if (!::CheckAndImm(MatcherTable, MatcherIndex, N, *this)) break; 3212 continue; 3213 case OPC_CheckOrImm: 3214 if (!::CheckOrImm(MatcherTable, MatcherIndex, N, *this)) break; 3215 continue; 3216 case OPC_CheckImmAllOnesV: 3217 if (!ISD::isConstantSplatVectorAllOnes(N.getNode())) 3218 break; 3219 continue; 3220 case OPC_CheckImmAllZerosV: 3221 if (!ISD::isConstantSplatVectorAllZeros(N.getNode())) 3222 break; 3223 continue; 3224 3225 case OPC_CheckFoldableChainNode: { 3226 assert(NodeStack.size() != 1 && "No parent node"); 3227 // Verify that all intermediate nodes between the root and this one have 3228 // a single use (ignoring chains, which are handled in UpdateChains). 3229 bool HasMultipleUses = false; 3230 for (unsigned i = 1, e = NodeStack.size()-1; i != e; ++i) { 3231 unsigned NNonChainUses = 0; 3232 SDNode *NS = NodeStack[i].getNode(); 3233 for (auto UI = NS->use_begin(), UE = NS->use_end(); UI != UE; ++UI) 3234 if (UI.getUse().getValueType() != MVT::Other) 3235 if (++NNonChainUses > 1) { 3236 HasMultipleUses = true; 3237 break; 3238 } 3239 if (HasMultipleUses) break; 3240 } 3241 if (HasMultipleUses) break; 3242 3243 // Check to see that the target thinks this is profitable to fold and that 3244 // we can fold it without inducing cycles in the graph. 3245 if (!IsProfitableToFold(N, NodeStack[NodeStack.size()-2].getNode(), 3246 NodeToMatch) || 3247 !IsLegalToFold(N, NodeStack[NodeStack.size()-2].getNode(), 3248 NodeToMatch, OptLevel, 3249 true/*We validate our own chains*/)) 3250 break; 3251 3252 continue; 3253 } 3254 case OPC_EmitInteger: { 3255 MVT::SimpleValueType VT = 3256 (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 3257 int64_t Val = MatcherTable[MatcherIndex++]; 3258 if (Val & 128) 3259 Val = GetVBR(Val, MatcherTable, MatcherIndex); 3260 RecordedNodes.push_back(std::pair<SDValue, SDNode*>( 3261 CurDAG->getTargetConstant(Val, SDLoc(NodeToMatch), 3262 VT), nullptr)); 3263 continue; 3264 } 3265 case OPC_EmitRegister: { 3266 MVT::SimpleValueType VT = 3267 (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 3268 unsigned RegNo = MatcherTable[MatcherIndex++]; 3269 RecordedNodes.push_back(std::pair<SDValue, SDNode*>( 3270 CurDAG->getRegister(RegNo, VT), nullptr)); 3271 continue; 3272 } 3273 case OPC_EmitRegister2: { 3274 // For targets w/ more than 256 register names, the register enum 3275 // values are stored in two bytes in the matcher table (just like 3276 // opcodes). 3277 MVT::SimpleValueType VT = 3278 (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 3279 unsigned RegNo = MatcherTable[MatcherIndex++]; 3280 RegNo |= MatcherTable[MatcherIndex++] << 8; 3281 RecordedNodes.push_back(std::pair<SDValue, SDNode*>( 3282 CurDAG->getRegister(RegNo, VT), nullptr)); 3283 continue; 3284 } 3285 3286 case OPC_EmitConvertToTarget: { 3287 // Convert from IMM/FPIMM to target version. 3288 unsigned RecNo = MatcherTable[MatcherIndex++]; 3289 assert(RecNo < RecordedNodes.size() && "Invalid EmitConvertToTarget"); 3290 SDValue Imm = RecordedNodes[RecNo].first; 3291 3292 if (Imm->getOpcode() == ISD::Constant) { 3293 const ConstantInt *Val=cast<ConstantSDNode>(Imm)->getConstantIntValue(); 3294 Imm = CurDAG->getTargetConstant(*Val, SDLoc(NodeToMatch), 3295 Imm.getValueType()); 3296 } else if (Imm->getOpcode() == ISD::ConstantFP) { 3297 const ConstantFP *Val=cast<ConstantFPSDNode>(Imm)->getConstantFPValue(); 3298 Imm = CurDAG->getTargetConstantFP(*Val, SDLoc(NodeToMatch), 3299 Imm.getValueType()); 3300 } 3301 3302 RecordedNodes.push_back(std::make_pair(Imm, RecordedNodes[RecNo].second)); 3303 continue; 3304 } 3305 3306 case OPC_EmitMergeInputChains1_0: // OPC_EmitMergeInputChains, 1, 0 3307 case OPC_EmitMergeInputChains1_1: // OPC_EmitMergeInputChains, 1, 1 3308 case OPC_EmitMergeInputChains1_2: { // OPC_EmitMergeInputChains, 1, 2 3309 // These are space-optimized forms of OPC_EmitMergeInputChains. 3310 assert(!InputChain.getNode() && 3311 "EmitMergeInputChains should be the first chain producing node"); 3312 assert(ChainNodesMatched.empty() && 3313 "Should only have one EmitMergeInputChains per match"); 3314 3315 // Read all of the chained nodes. 3316 unsigned RecNo = Opcode - OPC_EmitMergeInputChains1_0; 3317 assert(RecNo < RecordedNodes.size() && "Invalid EmitMergeInputChains"); 3318 ChainNodesMatched.push_back(RecordedNodes[RecNo].first.getNode()); 3319 3320 // FIXME: What if other value results of the node have uses not matched 3321 // by this pattern? 3322 if (ChainNodesMatched.back() != NodeToMatch && 3323 !RecordedNodes[RecNo].first.hasOneUse()) { 3324 ChainNodesMatched.clear(); 3325 break; 3326 } 3327 3328 // Merge the input chains if they are not intra-pattern references. 3329 InputChain = HandleMergeInputChains(ChainNodesMatched, CurDAG); 3330 3331 if (!InputChain.getNode()) 3332 break; // Failed to merge. 3333 continue; 3334 } 3335 3336 case OPC_EmitMergeInputChains: { 3337 assert(!InputChain.getNode() && 3338 "EmitMergeInputChains should be the first chain producing node"); 3339 // This node gets a list of nodes we matched in the input that have 3340 // chains. We want to token factor all of the input chains to these nodes 3341 // together. However, if any of the input chains is actually one of the 3342 // nodes matched in this pattern, then we have an intra-match reference. 3343 // Ignore these because the newly token factored chain should not refer to 3344 // the old nodes. 3345 unsigned NumChains = MatcherTable[MatcherIndex++]; 3346 assert(NumChains != 0 && "Can't TF zero chains"); 3347 3348 assert(ChainNodesMatched.empty() && 3349 "Should only have one EmitMergeInputChains per match"); 3350 3351 // Read all of the chained nodes. 3352 for (unsigned i = 0; i != NumChains; ++i) { 3353 unsigned RecNo = MatcherTable[MatcherIndex++]; 3354 assert(RecNo < RecordedNodes.size() && "Invalid EmitMergeInputChains"); 3355 ChainNodesMatched.push_back(RecordedNodes[RecNo].first.getNode()); 3356 3357 // FIXME: What if other value results of the node have uses not matched 3358 // by this pattern? 3359 if (ChainNodesMatched.back() != NodeToMatch && 3360 !RecordedNodes[RecNo].first.hasOneUse()) { 3361 ChainNodesMatched.clear(); 3362 break; 3363 } 3364 } 3365 3366 // If the inner loop broke out, the match fails. 3367 if (ChainNodesMatched.empty()) 3368 break; 3369 3370 // Merge the input chains if they are not intra-pattern references. 3371 InputChain = HandleMergeInputChains(ChainNodesMatched, CurDAG); 3372 3373 if (!InputChain.getNode()) 3374 break; // Failed to merge. 3375 3376 continue; 3377 } 3378 3379 case OPC_EmitCopyToReg: 3380 case OPC_EmitCopyToReg2: { 3381 unsigned RecNo = MatcherTable[MatcherIndex++]; 3382 assert(RecNo < RecordedNodes.size() && "Invalid EmitCopyToReg"); 3383 unsigned DestPhysReg = MatcherTable[MatcherIndex++]; 3384 if (Opcode == OPC_EmitCopyToReg2) 3385 DestPhysReg |= MatcherTable[MatcherIndex++] << 8; 3386 3387 if (!InputChain.getNode()) 3388 InputChain = CurDAG->getEntryNode(); 3389 3390 InputChain = CurDAG->getCopyToReg(InputChain, SDLoc(NodeToMatch), 3391 DestPhysReg, RecordedNodes[RecNo].first, 3392 InputGlue); 3393 3394 InputGlue = InputChain.getValue(1); 3395 continue; 3396 } 3397 3398 case OPC_EmitNodeXForm: { 3399 unsigned XFormNo = MatcherTable[MatcherIndex++]; 3400 unsigned RecNo = MatcherTable[MatcherIndex++]; 3401 assert(RecNo < RecordedNodes.size() && "Invalid EmitNodeXForm"); 3402 SDValue Res = RunSDNodeXForm(RecordedNodes[RecNo].first, XFormNo); 3403 RecordedNodes.push_back(std::pair<SDValue,SDNode*>(Res, nullptr)); 3404 continue; 3405 } 3406 case OPC_Coverage: { 3407 // This is emitted right before MorphNode/EmitNode. 3408 // So it should be safe to assume that this node has been selected 3409 unsigned index = MatcherTable[MatcherIndex++]; 3410 index |= (MatcherTable[MatcherIndex++] << 8); 3411 dbgs() << "COVERED: " << getPatternForIndex(index) << "\n"; 3412 dbgs() << "INCLUDED: " << getIncludePathForIndex(index) << "\n"; 3413 continue; 3414 } 3415 3416 case OPC_EmitNode: case OPC_MorphNodeTo: 3417 case OPC_EmitNode0: case OPC_EmitNode1: case OPC_EmitNode2: 3418 case OPC_MorphNodeTo0: case OPC_MorphNodeTo1: case OPC_MorphNodeTo2: { 3419 uint16_t TargetOpc = MatcherTable[MatcherIndex++]; 3420 TargetOpc |= (unsigned short)MatcherTable[MatcherIndex++] << 8; 3421 unsigned EmitNodeInfo = MatcherTable[MatcherIndex++]; 3422 // Get the result VT list. 3423 unsigned NumVTs; 3424 // If this is one of the compressed forms, get the number of VTs based 3425 // on the Opcode. Otherwise read the next byte from the table. 3426 if (Opcode >= OPC_MorphNodeTo0 && Opcode <= OPC_MorphNodeTo2) 3427 NumVTs = Opcode - OPC_MorphNodeTo0; 3428 else if (Opcode >= OPC_EmitNode0 && Opcode <= OPC_EmitNode2) 3429 NumVTs = Opcode - OPC_EmitNode0; 3430 else 3431 NumVTs = MatcherTable[MatcherIndex++]; 3432 SmallVector<EVT, 4> VTs; 3433 for (unsigned i = 0; i != NumVTs; ++i) { 3434 MVT::SimpleValueType VT = 3435 (MVT::SimpleValueType)MatcherTable[MatcherIndex++]; 3436 if (VT == MVT::iPTR) 3437 VT = TLI->getPointerTy(CurDAG->getDataLayout()).SimpleTy; 3438 VTs.push_back(VT); 3439 } 3440 3441 if (EmitNodeInfo & OPFL_Chain) 3442 VTs.push_back(MVT::Other); 3443 if (EmitNodeInfo & OPFL_GlueOutput) 3444 VTs.push_back(MVT::Glue); 3445 3446 // This is hot code, so optimize the two most common cases of 1 and 2 3447 // results. 3448 SDVTList VTList; 3449 if (VTs.size() == 1) 3450 VTList = CurDAG->getVTList(VTs[0]); 3451 else if (VTs.size() == 2) 3452 VTList = CurDAG->getVTList(VTs[0], VTs[1]); 3453 else 3454 VTList = CurDAG->getVTList(VTs); 3455 3456 // Get the operand list. 3457 unsigned NumOps = MatcherTable[MatcherIndex++]; 3458 SmallVector<SDValue, 8> Ops; 3459 for (unsigned i = 0; i != NumOps; ++i) { 3460 unsigned RecNo = MatcherTable[MatcherIndex++]; 3461 if (RecNo & 128) 3462 RecNo = GetVBR(RecNo, MatcherTable, MatcherIndex); 3463 3464 assert(RecNo < RecordedNodes.size() && "Invalid EmitNode"); 3465 Ops.push_back(RecordedNodes[RecNo].first); 3466 } 3467 3468 // If there are variadic operands to add, handle them now. 3469 if (EmitNodeInfo & OPFL_VariadicInfo) { 3470 // Determine the start index to copy from. 3471 unsigned FirstOpToCopy = getNumFixedFromVariadicInfo(EmitNodeInfo); 3472 FirstOpToCopy += (EmitNodeInfo & OPFL_Chain) ? 1 : 0; 3473 assert(NodeToMatch->getNumOperands() >= FirstOpToCopy && 3474 "Invalid variadic node"); 3475 // Copy all of the variadic operands, not including a potential glue 3476 // input. 3477 for (unsigned i = FirstOpToCopy, e = NodeToMatch->getNumOperands(); 3478 i != e; ++i) { 3479 SDValue V = NodeToMatch->getOperand(i); 3480 if (V.getValueType() == MVT::Glue) break; 3481 Ops.push_back(V); 3482 } 3483 } 3484 3485 // If this has chain/glue inputs, add them. 3486 if (EmitNodeInfo & OPFL_Chain) 3487 Ops.push_back(InputChain); 3488 if ((EmitNodeInfo & OPFL_GlueInput) && InputGlue.getNode() != nullptr) 3489 Ops.push_back(InputGlue); 3490 3491 // Check whether any matched node could raise an FP exception. Since all 3492 // such nodes must have a chain, it suffices to check ChainNodesMatched. 3493 // We need to perform this check before potentially modifying one of the 3494 // nodes via MorphNode. 3495 bool MayRaiseFPException = false; 3496 for (auto *N : ChainNodesMatched) 3497 if (mayRaiseFPException(N) && !N->getFlags().hasNoFPExcept()) { 3498 MayRaiseFPException = true; 3499 break; 3500 } 3501 3502 // Create the node. 3503 MachineSDNode *Res = nullptr; 3504 bool IsMorphNodeTo = Opcode == OPC_MorphNodeTo || 3505 (Opcode >= OPC_MorphNodeTo0 && Opcode <= OPC_MorphNodeTo2); 3506 if (!IsMorphNodeTo) { 3507 // If this is a normal EmitNode command, just create the new node and 3508 // add the results to the RecordedNodes list. 3509 Res = CurDAG->getMachineNode(TargetOpc, SDLoc(NodeToMatch), 3510 VTList, Ops); 3511 3512 // Add all the non-glue/non-chain results to the RecordedNodes list. 3513 for (unsigned i = 0, e = VTs.size(); i != e; ++i) { 3514 if (VTs[i] == MVT::Other || VTs[i] == MVT::Glue) break; 3515 RecordedNodes.push_back(std::pair<SDValue,SDNode*>(SDValue(Res, i), 3516 nullptr)); 3517 } 3518 } else { 3519 assert(NodeToMatch->getOpcode() != ISD::DELETED_NODE && 3520 "NodeToMatch was removed partway through selection"); 3521 SelectionDAG::DAGNodeDeletedListener NDL(*CurDAG, [&](SDNode *N, 3522 SDNode *E) { 3523 CurDAG->salvageDebugInfo(*N); 3524 auto &Chain = ChainNodesMatched; 3525 assert((!E || !is_contained(Chain, N)) && 3526 "Chain node replaced during MorphNode"); 3527 llvm::erase_value(Chain, N); 3528 }); 3529 Res = cast<MachineSDNode>(MorphNode(NodeToMatch, TargetOpc, VTList, 3530 Ops, EmitNodeInfo)); 3531 } 3532 3533 // Set the NoFPExcept flag when no original matched node could 3534 // raise an FP exception, but the new node potentially might. 3535 if (!MayRaiseFPException && mayRaiseFPException(Res)) { 3536 SDNodeFlags Flags = Res->getFlags(); 3537 Flags.setNoFPExcept(true); 3538 Res->setFlags(Flags); 3539 } 3540 3541 // If the node had chain/glue results, update our notion of the current 3542 // chain and glue. 3543 if (EmitNodeInfo & OPFL_GlueOutput) { 3544 InputGlue = SDValue(Res, VTs.size()-1); 3545 if (EmitNodeInfo & OPFL_Chain) 3546 InputChain = SDValue(Res, VTs.size()-2); 3547 } else if (EmitNodeInfo & OPFL_Chain) 3548 InputChain = SDValue(Res, VTs.size()-1); 3549 3550 // If the OPFL_MemRefs glue is set on this node, slap all of the 3551 // accumulated memrefs onto it. 3552 // 3553 // FIXME: This is vastly incorrect for patterns with multiple outputs 3554 // instructions that access memory and for ComplexPatterns that match 3555 // loads. 3556 if (EmitNodeInfo & OPFL_MemRefs) { 3557 // Only attach load or store memory operands if the generated 3558 // instruction may load or store. 3559 const MCInstrDesc &MCID = TII->get(TargetOpc); 3560 bool mayLoad = MCID.mayLoad(); 3561 bool mayStore = MCID.mayStore(); 3562 3563 // We expect to have relatively few of these so just filter them into a 3564 // temporary buffer so that we can easily add them to the instruction. 3565 SmallVector<MachineMemOperand *, 4> FilteredMemRefs; 3566 for (MachineMemOperand *MMO : MatchedMemRefs) { 3567 if (MMO->isLoad()) { 3568 if (mayLoad) 3569 FilteredMemRefs.push_back(MMO); 3570 } else if (MMO->isStore()) { 3571 if (mayStore) 3572 FilteredMemRefs.push_back(MMO); 3573 } else { 3574 FilteredMemRefs.push_back(MMO); 3575 } 3576 } 3577 3578 CurDAG->setNodeMemRefs(Res, FilteredMemRefs); 3579 } 3580 3581 LLVM_DEBUG(if (!MatchedMemRefs.empty() && Res->memoperands_empty()) dbgs() 3582 << " Dropping mem operands\n"; 3583 dbgs() << " " << (IsMorphNodeTo ? "Morphed" : "Created") 3584 << " node: "; 3585 Res->dump(CurDAG);); 3586 3587 // If this was a MorphNodeTo then we're completely done! 3588 if (IsMorphNodeTo) { 3589 // Update chain uses. 3590 UpdateChains(Res, InputChain, ChainNodesMatched, true); 3591 return; 3592 } 3593 continue; 3594 } 3595 3596 case OPC_CompleteMatch: { 3597 // The match has been completed, and any new nodes (if any) have been 3598 // created. Patch up references to the matched dag to use the newly 3599 // created nodes. 3600 unsigned NumResults = MatcherTable[MatcherIndex++]; 3601 3602 for (unsigned i = 0; i != NumResults; ++i) { 3603 unsigned ResSlot = MatcherTable[MatcherIndex++]; 3604 if (ResSlot & 128) 3605 ResSlot = GetVBR(ResSlot, MatcherTable, MatcherIndex); 3606 3607 assert(ResSlot < RecordedNodes.size() && "Invalid CompleteMatch"); 3608 SDValue Res = RecordedNodes[ResSlot].first; 3609 3610 assert(i < NodeToMatch->getNumValues() && 3611 NodeToMatch->getValueType(i) != MVT::Other && 3612 NodeToMatch->getValueType(i) != MVT::Glue && 3613 "Invalid number of results to complete!"); 3614 assert((NodeToMatch->getValueType(i) == Res.getValueType() || 3615 NodeToMatch->getValueType(i) == MVT::iPTR || 3616 Res.getValueType() == MVT::iPTR || 3617 NodeToMatch->getValueType(i).getSizeInBits() == 3618 Res.getValueSizeInBits()) && 3619 "invalid replacement"); 3620 ReplaceUses(SDValue(NodeToMatch, i), Res); 3621 } 3622 3623 // Update chain uses. 3624 UpdateChains(NodeToMatch, InputChain, ChainNodesMatched, false); 3625 3626 // If the root node defines glue, we need to update it to the glue result. 3627 // TODO: This never happens in our tests and I think it can be removed / 3628 // replaced with an assert, but if we do it this the way the change is 3629 // NFC. 3630 if (NodeToMatch->getValueType(NodeToMatch->getNumValues() - 1) == 3631 MVT::Glue && 3632 InputGlue.getNode()) 3633 ReplaceUses(SDValue(NodeToMatch, NodeToMatch->getNumValues() - 1), 3634 InputGlue); 3635 3636 assert(NodeToMatch->use_empty() && 3637 "Didn't replace all uses of the node?"); 3638 CurDAG->RemoveDeadNode(NodeToMatch); 3639 3640 return; 3641 } 3642 } 3643 3644 // If the code reached this point, then the match failed. See if there is 3645 // another child to try in the current 'Scope', otherwise pop it until we 3646 // find a case to check. 3647 LLVM_DEBUG(dbgs() << " Match failed at index " << CurrentOpcodeIndex 3648 << "\n"); 3649 ++NumDAGIselRetries; 3650 while (true) { 3651 if (MatchScopes.empty()) { 3652 CannotYetSelect(NodeToMatch); 3653 return; 3654 } 3655 3656 // Restore the interpreter state back to the point where the scope was 3657 // formed. 3658 MatchScope &LastScope = MatchScopes.back(); 3659 RecordedNodes.resize(LastScope.NumRecordedNodes); 3660 NodeStack.clear(); 3661 NodeStack.append(LastScope.NodeStack.begin(), LastScope.NodeStack.end()); 3662 N = NodeStack.back(); 3663 3664 if (LastScope.NumMatchedMemRefs != MatchedMemRefs.size()) 3665 MatchedMemRefs.resize(LastScope.NumMatchedMemRefs); 3666 MatcherIndex = LastScope.FailIndex; 3667 3668 LLVM_DEBUG(dbgs() << " Continuing at " << MatcherIndex << "\n"); 3669 3670 InputChain = LastScope.InputChain; 3671 InputGlue = LastScope.InputGlue; 3672 if (!LastScope.HasChainNodesMatched) 3673 ChainNodesMatched.clear(); 3674 3675 // Check to see what the offset is at the new MatcherIndex. If it is zero 3676 // we have reached the end of this scope, otherwise we have another child 3677 // in the current scope to try. 3678 unsigned NumToSkip = MatcherTable[MatcherIndex++]; 3679 if (NumToSkip & 128) 3680 NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex); 3681 3682 // If we have another child in this scope to match, update FailIndex and 3683 // try it. 3684 if (NumToSkip != 0) { 3685 LastScope.FailIndex = MatcherIndex+NumToSkip; 3686 break; 3687 } 3688 3689 // End of this scope, pop it and try the next child in the containing 3690 // scope. 3691 MatchScopes.pop_back(); 3692 } 3693 } 3694 } 3695 3696 /// Return whether the node may raise an FP exception. 3697 bool SelectionDAGISel::mayRaiseFPException(SDNode *N) const { 3698 // For machine opcodes, consult the MCID flag. 3699 if (N->isMachineOpcode()) { 3700 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode()); 3701 return MCID.mayRaiseFPException(); 3702 } 3703 3704 // For ISD opcodes, only StrictFP opcodes may raise an FP 3705 // exception. 3706 if (N->isTargetOpcode()) 3707 return N->isTargetStrictFPOpcode(); 3708 return N->isStrictFPOpcode(); 3709 } 3710 3711 bool SelectionDAGISel::isOrEquivalentToAdd(const SDNode *N) const { 3712 assert(N->getOpcode() == ISD::OR && "Unexpected opcode"); 3713 auto *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); 3714 if (!C) 3715 return false; 3716 3717 // Detect when "or" is used to add an offset to a stack object. 3718 if (auto *FN = dyn_cast<FrameIndexSDNode>(N->getOperand(0))) { 3719 MachineFrameInfo &MFI = MF->getFrameInfo(); 3720 Align A = MFI.getObjectAlign(FN->getIndex()); 3721 int32_t Off = C->getSExtValue(); 3722 // If the alleged offset fits in the zero bits guaranteed by 3723 // the alignment, then this or is really an add. 3724 return (Off >= 0) && (((A.value() - 1) & Off) == unsigned(Off)); 3725 } 3726 return false; 3727 } 3728 3729 void SelectionDAGISel::CannotYetSelect(SDNode *N) { 3730 std::string msg; 3731 raw_string_ostream Msg(msg); 3732 Msg << "Cannot select: "; 3733 3734 if (N->getOpcode() != ISD::INTRINSIC_W_CHAIN && 3735 N->getOpcode() != ISD::INTRINSIC_WO_CHAIN && 3736 N->getOpcode() != ISD::INTRINSIC_VOID) { 3737 N->printrFull(Msg, CurDAG); 3738 Msg << "\nIn function: " << MF->getName(); 3739 } else { 3740 bool HasInputChain = N->getOperand(0).getValueType() == MVT::Other; 3741 unsigned iid = 3742 cast<ConstantSDNode>(N->getOperand(HasInputChain))->getZExtValue(); 3743 if (iid < Intrinsic::num_intrinsics) 3744 Msg << "intrinsic %" << Intrinsic::getName((Intrinsic::ID)iid, None); 3745 else if (const TargetIntrinsicInfo *TII = TM.getIntrinsicInfo()) 3746 Msg << "target intrinsic %" << TII->getName(iid); 3747 else 3748 Msg << "unknown intrinsic #" << iid; 3749 } 3750 report_fatal_error(Msg.str()); 3751 } 3752 3753 char SelectionDAGISel::ID = 0; 3754