1 //===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This implements the SelectionDAGISel class.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #define DEBUG_TYPE "isel"
15 #include "ScheduleDAGSDNodes.h"
16 #include "SelectionDAGBuilder.h"
17 #include "llvm/CodeGen/FunctionLoweringInfo.h"
18 #include "llvm/CodeGen/SelectionDAGISel.h"
19 #include "llvm/Analysis/AliasAnalysis.h"
20 #include "llvm/Analysis/DebugInfo.h"
21 #include "llvm/Constants.h"
22 #include "llvm/Function.h"
23 #include "llvm/InlineAsm.h"
24 #include "llvm/Instructions.h"
25 #include "llvm/Intrinsics.h"
26 #include "llvm/IntrinsicInst.h"
27 #include "llvm/LLVMContext.h"
28 #include "llvm/Module.h"
29 #include "llvm/CodeGen/FastISel.h"
30 #include "llvm/CodeGen/GCStrategy.h"
31 #include "llvm/CodeGen/GCMetadata.h"
32 #include "llvm/CodeGen/MachineFrameInfo.h"
33 #include "llvm/CodeGen/MachineFunction.h"
34 #include "llvm/CodeGen/MachineInstrBuilder.h"
35 #include "llvm/CodeGen/MachineModuleInfo.h"
36 #include "llvm/CodeGen/MachineRegisterInfo.h"
37 #include "llvm/CodeGen/ScheduleHazardRecognizer.h"
38 #include "llvm/CodeGen/SchedulerRegistry.h"
39 #include "llvm/CodeGen/SelectionDAG.h"
40 #include "llvm/Target/TargetRegisterInfo.h"
41 #include "llvm/Target/TargetIntrinsicInfo.h"
42 #include "llvm/Target/TargetInstrInfo.h"
43 #include "llvm/Target/TargetLowering.h"
44 #include "llvm/Target/TargetMachine.h"
45 #include "llvm/Target/TargetOptions.h"
46 #include "llvm/Transforms/Utils/BasicBlockUtils.h"
47 #include "llvm/Support/Compiler.h"
48 #include "llvm/Support/Debug.h"
49 #include "llvm/Support/ErrorHandling.h"
50 #include "llvm/Support/Timer.h"
51 #include "llvm/Support/raw_ostream.h"
52 #include "llvm/ADT/PostOrderIterator.h"
53 #include "llvm/ADT/Statistic.h"
54 #include <algorithm>
55 using namespace llvm;
56 
57 STATISTIC(NumFastIselFailures, "Number of instructions fast isel failed on");
58 STATISTIC(NumFastIselBlocks, "Number of blocks selected entirely by fast isel");
59 STATISTIC(NumDAGBlocks, "Number of blocks selected using DAG");
60 STATISTIC(NumDAGIselRetries,"Number of times dag isel has to try another path");
61 
62 #ifndef NDEBUG
63 STATISTIC(NumBBWithOutOfOrderLineInfo,
64           "Number of blocks with out of order line number info");
65 STATISTIC(NumMBBWithOutOfOrderLineInfo,
66           "Number of machine blocks with out of order line number info");
67 #endif
68 
69 static cl::opt<bool>
70 EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
71           cl::desc("Enable verbose messages in the \"fast\" "
72                    "instruction selector"));
73 static cl::opt<bool>
74 EnableFastISelAbort("fast-isel-abort", cl::Hidden,
75           cl::desc("Enable abort calls when \"fast\" instruction fails"));
76 
77 #ifndef NDEBUG
78 static cl::opt<bool>
79 ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
80           cl::desc("Pop up a window to show dags before the first "
81                    "dag combine pass"));
82 static cl::opt<bool>
83 ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
84           cl::desc("Pop up a window to show dags before legalize types"));
85 static cl::opt<bool>
86 ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
87           cl::desc("Pop up a window to show dags before legalize"));
88 static cl::opt<bool>
89 ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
90           cl::desc("Pop up a window to show dags before the second "
91                    "dag combine pass"));
92 static cl::opt<bool>
93 ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
94           cl::desc("Pop up a window to show dags before the post legalize types"
95                    " dag combine pass"));
96 static cl::opt<bool>
97 ViewISelDAGs("view-isel-dags", cl::Hidden,
98           cl::desc("Pop up a window to show isel dags as they are selected"));
99 static cl::opt<bool>
100 ViewSchedDAGs("view-sched-dags", cl::Hidden,
101           cl::desc("Pop up a window to show sched dags as they are processed"));
102 static cl::opt<bool>
103 ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
104       cl::desc("Pop up a window to show SUnit dags after they are processed"));
105 #else
106 static const bool ViewDAGCombine1 = false,
107                   ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
108                   ViewDAGCombine2 = false,
109                   ViewDAGCombineLT = false,
110                   ViewISelDAGs = false, ViewSchedDAGs = false,
111                   ViewSUnitDAGs = false;
112 #endif
113 
114 //===---------------------------------------------------------------------===//
115 ///
116 /// RegisterScheduler class - Track the registration of instruction schedulers.
117 ///
118 //===---------------------------------------------------------------------===//
119 MachinePassRegistry RegisterScheduler::Registry;
120 
121 //===---------------------------------------------------------------------===//
122 ///
123 /// ISHeuristic command line option for instruction schedulers.
124 ///
125 //===---------------------------------------------------------------------===//
126 static cl::opt<RegisterScheduler::FunctionPassCtor, false,
127                RegisterPassParser<RegisterScheduler> >
128 ISHeuristic("pre-RA-sched",
129             cl::init(&createDefaultScheduler),
130             cl::desc("Instruction schedulers available (before register"
131                      " allocation):"));
132 
133 static RegisterScheduler
134 defaultListDAGScheduler("default", "Best scheduler for the target",
135                         createDefaultScheduler);
136 
137 namespace llvm {
138   //===--------------------------------------------------------------------===//
139   /// createDefaultScheduler - This creates an instruction scheduler appropriate
140   /// for the target.
141   ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
142                                              CodeGenOpt::Level OptLevel) {
143     const TargetLowering &TLI = IS->getTargetLowering();
144 
145     if (OptLevel == CodeGenOpt::None)
146       return createSourceListDAGScheduler(IS, OptLevel);
147     if (TLI.getSchedulingPreference() == Sched::Latency)
148       return createTDListDAGScheduler(IS, OptLevel);
149     if (TLI.getSchedulingPreference() == Sched::RegPressure)
150       return createBURRListDAGScheduler(IS, OptLevel);
151     if (TLI.getSchedulingPreference() == Sched::Hybrid)
152       return createHybridListDAGScheduler(IS, OptLevel);
153     assert(TLI.getSchedulingPreference() == Sched::ILP &&
154            "Unknown sched type!");
155     return createILPListDAGScheduler(IS, OptLevel);
156   }
157 }
158 
159 // EmitInstrWithCustomInserter - This method should be implemented by targets
160 // that mark instructions with the 'usesCustomInserter' flag.  These
161 // instructions are special in various ways, which require special support to
162 // insert.  The specified MachineInstr is created but not inserted into any
163 // basic blocks, and this method is called to expand it into a sequence of
164 // instructions, potentially also creating new basic blocks and control flow.
165 // When new basic blocks are inserted and the edges from MBB to its successors
166 // are modified, the method should insert pairs of <OldSucc, NewSucc> into the
167 // DenseMap.
168 MachineBasicBlock *
169 TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
170                                             MachineBasicBlock *MBB) const {
171 #ifndef NDEBUG
172   dbgs() << "If a target marks an instruction with "
173           "'usesCustomInserter', it must implement "
174           "TargetLowering::EmitInstrWithCustomInserter!";
175 #endif
176   llvm_unreachable(0);
177   return 0;
178 }
179 
180 //===----------------------------------------------------------------------===//
181 // SelectionDAGISel code
182 //===----------------------------------------------------------------------===//
183 
184 SelectionDAGISel::SelectionDAGISel(const TargetMachine &tm,
185                                    CodeGenOpt::Level OL) :
186   MachineFunctionPass(ID), TM(tm), TLI(*tm.getTargetLowering()),
187   FuncInfo(new FunctionLoweringInfo(TLI)),
188   CurDAG(new SelectionDAG(tm)),
189   SDB(new SelectionDAGBuilder(*CurDAG, *FuncInfo, OL)),
190   GFI(),
191   OptLevel(OL),
192   DAGSize(0) {
193     initializeGCModuleInfoPass(*PassRegistry::getPassRegistry());
194     initializeAliasAnalysisAnalysisGroup(*PassRegistry::getPassRegistry());
195   }
196 
197 SelectionDAGISel::~SelectionDAGISel() {
198   delete SDB;
199   delete CurDAG;
200   delete FuncInfo;
201 }
202 
203 void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
204   AU.addRequired<AliasAnalysis>();
205   AU.addPreserved<AliasAnalysis>();
206   AU.addRequired<GCModuleInfo>();
207   AU.addPreserved<GCModuleInfo>();
208   MachineFunctionPass::getAnalysisUsage(AU);
209 }
210 
211 /// FunctionCallsSetJmp - Return true if the function has a call to setjmp or
212 /// other function that gcc recognizes as "returning twice". This is used to
213 /// limit code-gen optimizations on the machine function.
214 ///
215 /// FIXME: Remove after <rdar://problem/8031714> is fixed.
216 static bool FunctionCallsSetJmp(const Function *F) {
217   const Module *M = F->getParent();
218   static const char *ReturnsTwiceFns[] = {
219     "_setjmp",
220     "setjmp",
221     "sigsetjmp",
222     "setjmp_syscall",
223     "savectx",
224     "qsetjmp",
225     "vfork",
226     "getcontext"
227   };
228 #define NUM_RETURNS_TWICE_FNS sizeof(ReturnsTwiceFns) / sizeof(const char *)
229 
230   for (unsigned I = 0; I < NUM_RETURNS_TWICE_FNS; ++I)
231     if (const Function *Callee = M->getFunction(ReturnsTwiceFns[I])) {
232       if (!Callee->use_empty())
233         for (Value::const_use_iterator
234                I = Callee->use_begin(), E = Callee->use_end();
235              I != E; ++I)
236           if (const CallInst *CI = dyn_cast<CallInst>(*I))
237             if (CI->getParent()->getParent() == F)
238               return true;
239     }
240 
241   return false;
242 #undef NUM_RETURNS_TWICE_FNS
243 }
244 
245 /// SplitCriticalSideEffectEdges - Look for critical edges with a PHI value that
246 /// may trap on it.  In this case we have to split the edge so that the path
247 /// through the predecessor block that doesn't go to the phi block doesn't
248 /// execute the possibly trapping instruction.
249 ///
250 /// This is required for correctness, so it must be done at -O0.
251 ///
252 static void SplitCriticalSideEffectEdges(Function &Fn, Pass *SDISel) {
253   // Loop for blocks with phi nodes.
254   for (Function::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
255     PHINode *PN = dyn_cast<PHINode>(BB->begin());
256     if (PN == 0) continue;
257 
258   ReprocessBlock:
259     // For each block with a PHI node, check to see if any of the input values
260     // are potentially trapping constant expressions.  Constant expressions are
261     // the only potentially trapping value that can occur as the argument to a
262     // PHI.
263     for (BasicBlock::iterator I = BB->begin(); (PN = dyn_cast<PHINode>(I)); ++I)
264       for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
265         ConstantExpr *CE = dyn_cast<ConstantExpr>(PN->getIncomingValue(i));
266         if (CE == 0 || !CE->canTrap()) continue;
267 
268         // The only case we have to worry about is when the edge is critical.
269         // Since this block has a PHI Node, we assume it has multiple input
270         // edges: check to see if the pred has multiple successors.
271         BasicBlock *Pred = PN->getIncomingBlock(i);
272         if (Pred->getTerminator()->getNumSuccessors() == 1)
273           continue;
274 
275         // Okay, we have to split this edge.
276         SplitCriticalEdge(Pred->getTerminator(),
277                           GetSuccessorNumber(Pred, BB), SDISel, true);
278         goto ReprocessBlock;
279       }
280   }
281 }
282 
283 bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
284   // Do some sanity-checking on the command-line options.
285   assert((!EnableFastISelVerbose || EnableFastISel) &&
286          "-fast-isel-verbose requires -fast-isel");
287   assert((!EnableFastISelAbort || EnableFastISel) &&
288          "-fast-isel-abort requires -fast-isel");
289 
290   const Function &Fn = *mf.getFunction();
291   const TargetInstrInfo &TII = *TM.getInstrInfo();
292   const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
293 
294   MF = &mf;
295   RegInfo = &MF->getRegInfo();
296   AA = &getAnalysis<AliasAnalysis>();
297   GFI = Fn.hasGC() ? &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn) : 0;
298 
299   DEBUG(dbgs() << "\n\n\n=== " << Fn.getName() << "\n");
300 
301   SplitCriticalSideEffectEdges(const_cast<Function&>(Fn), this);
302 
303   CurDAG->init(*MF);
304   FuncInfo->set(Fn, *MF);
305   SDB->init(GFI, *AA);
306 
307   SelectAllBasicBlocks(Fn);
308 
309   // If the first basic block in the function has live ins that need to be
310   // copied into vregs, emit the copies into the top of the block before
311   // emitting the code for the block.
312   MachineBasicBlock *EntryMBB = MF->begin();
313   RegInfo->EmitLiveInCopies(EntryMBB, TRI, TII);
314 
315   DenseMap<unsigned, unsigned> LiveInMap;
316   if (!FuncInfo->ArgDbgValues.empty())
317     for (MachineRegisterInfo::livein_iterator LI = RegInfo->livein_begin(),
318            E = RegInfo->livein_end(); LI != E; ++LI)
319       if (LI->second)
320         LiveInMap.insert(std::make_pair(LI->first, LI->second));
321 
322   // Insert DBG_VALUE instructions for function arguments to the entry block.
323   for (unsigned i = 0, e = FuncInfo->ArgDbgValues.size(); i != e; ++i) {
324     MachineInstr *MI = FuncInfo->ArgDbgValues[e-i-1];
325     unsigned Reg = MI->getOperand(0).getReg();
326     if (TargetRegisterInfo::isPhysicalRegister(Reg))
327       EntryMBB->insert(EntryMBB->begin(), MI);
328     else {
329       MachineInstr *Def = RegInfo->getVRegDef(Reg);
330       MachineBasicBlock::iterator InsertPos = Def;
331       // FIXME: VR def may not be in entry block.
332       Def->getParent()->insert(llvm::next(InsertPos), MI);
333     }
334 
335     // If Reg is live-in then update debug info to track its copy in a vreg.
336     DenseMap<unsigned, unsigned>::iterator LDI = LiveInMap.find(Reg);
337     if (LDI != LiveInMap.end()) {
338       MachineInstr *Def = RegInfo->getVRegDef(LDI->second);
339       MachineBasicBlock::iterator InsertPos = Def;
340       const MDNode *Variable =
341         MI->getOperand(MI->getNumOperands()-1).getMetadata();
342       unsigned Offset = MI->getOperand(1).getImm();
343       // Def is never a terminator here, so it is ok to increment InsertPos.
344       BuildMI(*EntryMBB, ++InsertPos, MI->getDebugLoc(),
345               TII.get(TargetOpcode::DBG_VALUE))
346         .addReg(LDI->second, RegState::Debug)
347         .addImm(Offset).addMetadata(Variable);
348 
349       // If this vreg is directly copied into an exported register then
350       // that COPY instructions also need DBG_VALUE, if it is the only
351       // user of LDI->second.
352       MachineInstr *CopyUseMI = NULL;
353       for (MachineRegisterInfo::use_iterator
354              UI = RegInfo->use_begin(LDI->second);
355            MachineInstr *UseMI = UI.skipInstruction();) {
356         if (UseMI->isDebugValue()) continue;
357         if (UseMI->isCopy() && !CopyUseMI && UseMI->getParent() == EntryMBB) {
358           CopyUseMI = UseMI; continue;
359         }
360         // Otherwise this is another use or second copy use.
361         CopyUseMI = NULL; break;
362       }
363       if (CopyUseMI) {
364         MachineInstr *NewMI =
365           BuildMI(*MF, CopyUseMI->getDebugLoc(),
366                   TII.get(TargetOpcode::DBG_VALUE))
367           .addReg(CopyUseMI->getOperand(0).getReg(), RegState::Debug)
368           .addImm(Offset).addMetadata(Variable);
369         EntryMBB->insertAfter(CopyUseMI, NewMI);
370       }
371     }
372   }
373 
374   // Determine if there are any calls in this machine function.
375   MachineFrameInfo *MFI = MF->getFrameInfo();
376   if (!MFI->hasCalls()) {
377     for (MachineFunction::const_iterator
378            I = MF->begin(), E = MF->end(); I != E; ++I) {
379       const MachineBasicBlock *MBB = I;
380       for (MachineBasicBlock::const_iterator
381              II = MBB->begin(), IE = MBB->end(); II != IE; ++II) {
382         const TargetInstrDesc &TID = TM.getInstrInfo()->get(II->getOpcode());
383 
384         if ((TID.isCall() && !TID.isReturn()) ||
385             II->isStackAligningInlineAsm()) {
386           MFI->setHasCalls(true);
387           goto done;
388         }
389       }
390     }
391   done:;
392   }
393 
394   // Determine if there is a call to setjmp in the machine function.
395   MF->setCallsSetJmp(FunctionCallsSetJmp(&Fn));
396 
397   // Replace forward-declared registers with the registers containing
398   // the desired value.
399   MachineRegisterInfo &MRI = MF->getRegInfo();
400   for (DenseMap<unsigned, unsigned>::iterator
401        I = FuncInfo->RegFixups.begin(), E = FuncInfo->RegFixups.end();
402        I != E; ++I) {
403     unsigned From = I->first;
404     unsigned To = I->second;
405     // If To is also scheduled to be replaced, find what its ultimate
406     // replacement is.
407     for (;;) {
408       DenseMap<unsigned, unsigned>::iterator J =
409         FuncInfo->RegFixups.find(To);
410       if (J == E) break;
411       To = J->second;
412     }
413     // Replace it.
414     MRI.replaceRegWith(From, To);
415   }
416 
417   // Release function-specific state. SDB and CurDAG are already cleared
418   // at this point.
419   FuncInfo->clear();
420 
421   return true;
422 }
423 
424 void
425 SelectionDAGISel::SelectBasicBlock(BasicBlock::const_iterator Begin,
426                                    BasicBlock::const_iterator End,
427                                    bool &HadTailCall) {
428   // Lower all of the non-terminator instructions. If a call is emitted
429   // as a tail call, cease emitting nodes for this block. Terminators
430   // are handled below.
431   for (BasicBlock::const_iterator I = Begin; I != End && !SDB->HasTailCall; ++I)
432     SDB->visit(*I);
433 
434   // Make sure the root of the DAG is up-to-date.
435   CurDAG->setRoot(SDB->getControlRoot());
436   HadTailCall = SDB->HasTailCall;
437   SDB->clear();
438 
439   // Final step, emit the lowered DAG as machine code.
440   CodeGenAndEmitDAG();
441   return;
442 }
443 
444 void SelectionDAGISel::ComputeLiveOutVRegInfo() {
445   SmallPtrSet<SDNode*, 128> VisitedNodes;
446   SmallVector<SDNode*, 128> Worklist;
447 
448   Worklist.push_back(CurDAG->getRoot().getNode());
449 
450   APInt Mask;
451   APInt KnownZero;
452   APInt KnownOne;
453 
454   do {
455     SDNode *N = Worklist.pop_back_val();
456 
457     // If we've already seen this node, ignore it.
458     if (!VisitedNodes.insert(N))
459       continue;
460 
461     // Otherwise, add all chain operands to the worklist.
462     for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
463       if (N->getOperand(i).getValueType() == MVT::Other)
464         Worklist.push_back(N->getOperand(i).getNode());
465 
466     // If this is a CopyToReg with a vreg dest, process it.
467     if (N->getOpcode() != ISD::CopyToReg)
468       continue;
469 
470     unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
471     if (!TargetRegisterInfo::isVirtualRegister(DestReg))
472       continue;
473 
474     // Ignore non-scalar or non-integer values.
475     SDValue Src = N->getOperand(2);
476     EVT SrcVT = Src.getValueType();
477     if (!SrcVT.isInteger() || SrcVT.isVector())
478       continue;
479 
480     unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
481     Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
482     CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
483     FuncInfo->AddLiveOutRegInfo(DestReg, NumSignBits, KnownZero, KnownOne);
484   } while (!Worklist.empty());
485 }
486 
487 void SelectionDAGISel::CodeGenAndEmitDAG() {
488   std::string GroupName;
489   if (TimePassesIsEnabled)
490     GroupName = "Instruction Selection and Scheduling";
491   std::string BlockName;
492   int BlockNumber = -1;
493 #ifdef NDEBUG
494   if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
495       ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
496       ViewSUnitDAGs)
497 #endif
498   {
499     BlockNumber = FuncInfo->MBB->getNumber();
500     BlockName = MF->getFunction()->getNameStr() + ":" +
501                 FuncInfo->MBB->getBasicBlock()->getNameStr();
502   }
503   DEBUG(dbgs() << "Initial selection DAG: BB#" << BlockNumber
504         << " '" << BlockName << "'\n"; CurDAG->dump());
505 
506   if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
507 
508   // Run the DAG combiner in pre-legalize mode.
509   {
510     NamedRegionTimer T("DAG Combining 1", GroupName, TimePassesIsEnabled);
511     CurDAG->Combine(Unrestricted, *AA, OptLevel);
512   }
513 
514   DEBUG(dbgs() << "Optimized lowered selection DAG: BB#" << BlockNumber
515         << " '" << BlockName << "'\n"; CurDAG->dump());
516 
517   // Second step, hack on the DAG until it only uses operations and types that
518   // the target supports.
519   if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
520                                                BlockName);
521 
522   bool Changed;
523   {
524     NamedRegionTimer T("Type Legalization", GroupName, TimePassesIsEnabled);
525     Changed = CurDAG->LegalizeTypes();
526   }
527 
528   DEBUG(dbgs() << "Type-legalized selection DAG: BB#" << BlockNumber
529         << " '" << BlockName << "'\n"; CurDAG->dump());
530 
531   if (Changed) {
532     if (ViewDAGCombineLT)
533       CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
534 
535     // Run the DAG combiner in post-type-legalize mode.
536     {
537       NamedRegionTimer T("DAG Combining after legalize types", GroupName,
538                          TimePassesIsEnabled);
539       CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
540     }
541 
542     DEBUG(dbgs() << "Optimized type-legalized selection DAG: BB#" << BlockNumber
543           << " '" << BlockName << "'\n"; CurDAG->dump());
544   }
545 
546   {
547     NamedRegionTimer T("Vector Legalization", GroupName, TimePassesIsEnabled);
548     Changed = CurDAG->LegalizeVectors();
549   }
550 
551   if (Changed) {
552     {
553       NamedRegionTimer T("Type Legalization 2", GroupName, TimePassesIsEnabled);
554       CurDAG->LegalizeTypes();
555     }
556 
557     if (ViewDAGCombineLT)
558       CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
559 
560     // Run the DAG combiner in post-type-legalize mode.
561     {
562       NamedRegionTimer T("DAG Combining after legalize vectors", GroupName,
563                          TimePassesIsEnabled);
564       CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
565     }
566 
567     DEBUG(dbgs() << "Optimized vector-legalized selection DAG: BB#"
568           << BlockNumber << " '" << BlockName << "'\n"; CurDAG->dump());
569   }
570 
571   if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
572 
573   {
574     NamedRegionTimer T("DAG Legalization", GroupName, TimePassesIsEnabled);
575     CurDAG->Legalize(OptLevel);
576   }
577 
578   DEBUG(dbgs() << "Legalized selection DAG: BB#" << BlockNumber
579         << " '" << BlockName << "'\n"; CurDAG->dump());
580 
581   if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
582 
583   // Run the DAG combiner in post-legalize mode.
584   {
585     NamedRegionTimer T("DAG Combining 2", GroupName, TimePassesIsEnabled);
586     CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
587   }
588 
589   DEBUG(dbgs() << "Optimized legalized selection DAG: BB#" << BlockNumber
590         << " '" << BlockName << "'\n"; CurDAG->dump());
591 
592   if (OptLevel != CodeGenOpt::None)
593     ComputeLiveOutVRegInfo();
594 
595   if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
596 
597   // Third, instruction select all of the operations to machine code, adding the
598   // code to the MachineBasicBlock.
599   {
600     NamedRegionTimer T("Instruction Selection", GroupName, TimePassesIsEnabled);
601     DoInstructionSelection();
602   }
603 
604   DEBUG(dbgs() << "Selected selection DAG: BB#" << BlockNumber
605         << " '" << BlockName << "'\n"; CurDAG->dump());
606 
607   if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
608 
609   // Schedule machine code.
610   ScheduleDAGSDNodes *Scheduler = CreateScheduler();
611   {
612     NamedRegionTimer T("Instruction Scheduling", GroupName,
613                        TimePassesIsEnabled);
614     Scheduler->Run(CurDAG, FuncInfo->MBB, FuncInfo->InsertPt);
615   }
616 
617   if (ViewSUnitDAGs) Scheduler->viewGraph();
618 
619   // Emit machine code to BB.  This can change 'BB' to the last block being
620   // inserted into.
621   MachineBasicBlock *FirstMBB = FuncInfo->MBB, *LastMBB;
622   {
623     NamedRegionTimer T("Instruction Creation", GroupName, TimePassesIsEnabled);
624 
625     LastMBB = FuncInfo->MBB = Scheduler->EmitSchedule();
626     FuncInfo->InsertPt = Scheduler->InsertPos;
627   }
628 
629   // If the block was split, make sure we update any references that are used to
630   // update PHI nodes later on.
631   if (FirstMBB != LastMBB)
632     SDB->UpdateSplitBlock(FirstMBB, LastMBB);
633 
634   // Free the scheduler state.
635   {
636     NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName,
637                        TimePassesIsEnabled);
638     delete Scheduler;
639   }
640 
641   // Free the SelectionDAG state, now that we're finished with it.
642   CurDAG->clear();
643 }
644 
645 void SelectionDAGISel::DoInstructionSelection() {
646   DEBUG(errs() << "===== Instruction selection begins: BB#"
647         << FuncInfo->MBB->getNumber()
648         << " '" << FuncInfo->MBB->getName() << "'\n");
649 
650   PreprocessISelDAG();
651 
652   // Select target instructions for the DAG.
653   {
654     // Number all nodes with a topological order and set DAGSize.
655     DAGSize = CurDAG->AssignTopologicalOrder();
656 
657     // Create a dummy node (which is not added to allnodes), that adds
658     // a reference to the root node, preventing it from being deleted,
659     // and tracking any changes of the root.
660     HandleSDNode Dummy(CurDAG->getRoot());
661     ISelPosition = SelectionDAG::allnodes_iterator(CurDAG->getRoot().getNode());
662     ++ISelPosition;
663 
664     // The AllNodes list is now topological-sorted. Visit the
665     // nodes by starting at the end of the list (the root of the
666     // graph) and preceding back toward the beginning (the entry
667     // node).
668     while (ISelPosition != CurDAG->allnodes_begin()) {
669       SDNode *Node = --ISelPosition;
670       // Skip dead nodes. DAGCombiner is expected to eliminate all dead nodes,
671       // but there are currently some corner cases that it misses. Also, this
672       // makes it theoretically possible to disable the DAGCombiner.
673       if (Node->use_empty())
674         continue;
675 
676       SDNode *ResNode = Select(Node);
677 
678       // FIXME: This is pretty gross.  'Select' should be changed to not return
679       // anything at all and this code should be nuked with a tactical strike.
680 
681       // If node should not be replaced, continue with the next one.
682       if (ResNode == Node || Node->getOpcode() == ISD::DELETED_NODE)
683         continue;
684       // Replace node.
685       if (ResNode)
686         ReplaceUses(Node, ResNode);
687 
688       // If after the replacement this node is not used any more,
689       // remove this dead node.
690       if (Node->use_empty()) { // Don't delete EntryToken, etc.
691         ISelUpdater ISU(ISelPosition);
692         CurDAG->RemoveDeadNode(Node, &ISU);
693       }
694     }
695 
696     CurDAG->setRoot(Dummy.getValue());
697   }
698 
699   DEBUG(errs() << "===== Instruction selection ends:\n");
700 
701   PostprocessISelDAG();
702 }
703 
704 /// PrepareEHLandingPad - Emit an EH_LABEL, set up live-in registers, and
705 /// do other setup for EH landing-pad blocks.
706 void SelectionDAGISel::PrepareEHLandingPad() {
707   // Add a label to mark the beginning of the landing pad.  Deletion of the
708   // landing pad can thus be detected via the MachineModuleInfo.
709   MCSymbol *Label = MF->getMMI().addLandingPad(FuncInfo->MBB);
710 
711   const TargetInstrDesc &II = TM.getInstrInfo()->get(TargetOpcode::EH_LABEL);
712   BuildMI(*FuncInfo->MBB, FuncInfo->InsertPt, SDB->getCurDebugLoc(), II)
713     .addSym(Label);
714 
715   // Mark exception register as live in.
716   unsigned Reg = TLI.getExceptionAddressRegister();
717   if (Reg) FuncInfo->MBB->addLiveIn(Reg);
718 
719   // Mark exception selector register as live in.
720   Reg = TLI.getExceptionSelectorRegister();
721   if (Reg) FuncInfo->MBB->addLiveIn(Reg);
722 
723   // FIXME: Hack around an exception handling flaw (PR1508): the personality
724   // function and list of typeids logically belong to the invoke (or, if you
725   // like, the basic block containing the invoke), and need to be associated
726   // with it in the dwarf exception handling tables.  Currently however the
727   // information is provided by an intrinsic (eh.selector) that can be moved
728   // to unexpected places by the optimizers: if the unwind edge is critical,
729   // then breaking it can result in the intrinsics being in the successor of
730   // the landing pad, not the landing pad itself.  This results
731   // in exceptions not being caught because no typeids are associated with
732   // the invoke.  This may not be the only way things can go wrong, but it
733   // is the only way we try to work around for the moment.
734   const BasicBlock *LLVMBB = FuncInfo->MBB->getBasicBlock();
735   const BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
736 
737   if (Br && Br->isUnconditional()) { // Critical edge?
738     BasicBlock::const_iterator I, E;
739     for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
740       if (isa<EHSelectorInst>(I))
741         break;
742 
743     if (I == E)
744       // No catch info found - try to extract some from the successor.
745       CopyCatchInfo(Br->getSuccessor(0), LLVMBB, &MF->getMMI(), *FuncInfo);
746   }
747 }
748 
749 
750 
751 
752 bool SelectionDAGISel::TryToFoldFastISelLoad(const LoadInst *LI,
753                                              FastISel *FastIS) {
754   // Don't try to fold volatile loads.  Target has to deal with alignment
755   // constraints.
756   if (LI->isVolatile()) return false;
757 
758   // Figure out which vreg this is going into.
759   unsigned LoadReg = FastIS->getRegForValue(LI);
760   assert(LoadReg && "Load isn't already assigned a vreg? ");
761 
762   // Check to see what the uses of this vreg are.  If it has no uses, or more
763   // than one use (at the machine instr level) then we can't fold it.
764   MachineRegisterInfo::reg_iterator RI = RegInfo->reg_begin(LoadReg);
765   if (RI == RegInfo->reg_end())
766     return false;
767 
768   // See if there is exactly one use of the vreg.  If there are multiple uses,
769   // then the instruction got lowered to multiple machine instructions or the
770   // use of the loaded value ended up being multiple operands of the result, in
771   // either case, we can't fold this.
772   MachineRegisterInfo::reg_iterator PostRI = RI; ++PostRI;
773   if (PostRI != RegInfo->reg_end())
774     return false;
775 
776   assert(RI.getOperand().isUse() &&
777          "The only use of the vreg must be a use, we haven't emitted the def!");
778 
779   MachineInstr *User = &*RI;
780 
781   // Set the insertion point properly.  Folding the load can cause generation of
782   // other random instructions (like sign extends) for addressing modes, make
783   // sure they get inserted in a logical place before the new instruction.
784   FuncInfo->InsertPt = User;
785   FuncInfo->MBB = User->getParent();
786 
787   // Ask the target to try folding the load.
788   return FastIS->TryToFoldLoad(User, RI.getOperandNo(), LI);
789 }
790 
791 #ifndef NDEBUG
792 /// CheckLineNumbers - Check if basic block instructions follow source order
793 /// or not.
794 static void CheckLineNumbers(const BasicBlock *BB) {
795   unsigned Line = 0;
796   unsigned Col = 0;
797   for (BasicBlock::const_iterator BI = BB->begin(),
798          BE = BB->end(); BI != BE; ++BI) {
799     const DebugLoc DL = BI->getDebugLoc();
800     if (DL.isUnknown()) continue;
801     unsigned L = DL.getLine();
802     unsigned C = DL.getCol();
803     if (L < Line || (L == Line && C < Col)) {
804       ++NumBBWithOutOfOrderLineInfo;
805       return;
806     }
807     Line = L;
808     Col = C;
809   }
810 }
811 
812 /// CheckLineNumbers - Check if machine basic block instructions follow source
813 /// order or not.
814 static void CheckLineNumbers(const MachineBasicBlock *MBB) {
815   unsigned Line = 0;
816   unsigned Col = 0;
817   for (MachineBasicBlock::const_iterator MBI = MBB->begin(),
818          MBE = MBB->end(); MBI != MBE; ++MBI) {
819     const DebugLoc DL = MBI->getDebugLoc();
820     if (DL.isUnknown()) continue;
821     unsigned L = DL.getLine();
822     unsigned C = DL.getCol();
823     if (L < Line || (L == Line && C < Col)) {
824       ++NumMBBWithOutOfOrderLineInfo;
825       return;
826     }
827     Line = L;
828     Col = C;
829   }
830 }
831 #endif
832 
833 void SelectionDAGISel::SelectAllBasicBlocks(const Function &Fn) {
834   // Initialize the Fast-ISel state, if needed.
835   FastISel *FastIS = 0;
836   if (EnableFastISel)
837     FastIS = TLI.createFastISel(*FuncInfo);
838 
839   // Iterate over all basic blocks in the function.
840   ReversePostOrderTraversal<const Function*> RPOT(&Fn);
841   for (ReversePostOrderTraversal<const Function*>::rpo_iterator
842        I = RPOT.begin(), E = RPOT.end(); I != E; ++I) {
843     const BasicBlock *LLVMBB = *I;
844 #ifndef NDEBUG
845     CheckLineNumbers(LLVMBB);
846 #endif
847 
848     if (OptLevel != CodeGenOpt::None) {
849       bool AllPredsVisited = true;
850       for (const_pred_iterator PI = pred_begin(LLVMBB), PE = pred_end(LLVMBB);
851            PI != PE; ++PI) {
852         if (!FuncInfo->VisitedBBs.count(*PI)) {
853           AllPredsVisited = false;
854           break;
855         }
856       }
857 
858       if (AllPredsVisited) {
859         for (BasicBlock::const_iterator I = LLVMBB->begin(), E = LLVMBB->end();
860              I != E && isa<PHINode>(I); ++I) {
861           FuncInfo->ComputePHILiveOutRegInfo(cast<PHINode>(I));
862         }
863       } else {
864         for (BasicBlock::const_iterator I = LLVMBB->begin(), E = LLVMBB->end();
865              I != E && isa<PHINode>(I); ++I) {
866           FuncInfo->InvalidatePHILiveOutRegInfo(cast<PHINode>(I));
867         }
868       }
869 
870       FuncInfo->VisitedBBs.insert(LLVMBB);
871     }
872 
873     FuncInfo->MBB = FuncInfo->MBBMap[LLVMBB];
874     FuncInfo->InsertPt = FuncInfo->MBB->getFirstNonPHI();
875 
876     BasicBlock::const_iterator const Begin = LLVMBB->getFirstNonPHI();
877     BasicBlock::const_iterator const End = LLVMBB->end();
878     BasicBlock::const_iterator BI = End;
879 
880     FuncInfo->InsertPt = FuncInfo->MBB->getFirstNonPHI();
881 
882     // Setup an EH landing-pad block.
883     if (FuncInfo->MBB->isLandingPad())
884       PrepareEHLandingPad();
885 
886     // Lower any arguments needed in this block if this is the entry block.
887     if (LLVMBB == &Fn.getEntryBlock())
888       LowerArguments(LLVMBB);
889 
890     // Before doing SelectionDAG ISel, see if FastISel has been requested.
891     if (FastIS) {
892       FastIS->startNewBlock();
893 
894       // Emit code for any incoming arguments. This must happen before
895       // beginning FastISel on the entry block.
896       if (LLVMBB == &Fn.getEntryBlock()) {
897         CurDAG->setRoot(SDB->getControlRoot());
898         SDB->clear();
899         CodeGenAndEmitDAG();
900 
901         // If we inserted any instructions at the beginning, make a note of
902         // where they are, so we can be sure to emit subsequent instructions
903         // after them.
904         if (FuncInfo->InsertPt != FuncInfo->MBB->begin())
905           FastIS->setLastLocalValue(llvm::prior(FuncInfo->InsertPt));
906         else
907           FastIS->setLastLocalValue(0);
908       }
909 
910       // Do FastISel on as many instructions as possible.
911       for (; BI != Begin; --BI) {
912         const Instruction *Inst = llvm::prior(BI);
913 
914         // If we no longer require this instruction, skip it.
915         if (!Inst->mayWriteToMemory() &&
916             !isa<TerminatorInst>(Inst) &&
917             !isa<DbgInfoIntrinsic>(Inst) &&
918             !FuncInfo->isExportedInst(Inst))
919           continue;
920 
921         // Bottom-up: reset the insert pos at the top, after any local-value
922         // instructions.
923         FastIS->recomputeInsertPt();
924 
925         // Try to select the instruction with FastISel.
926         if (FastIS->SelectInstruction(Inst)) {
927           // If fast isel succeeded, check to see if there is a single-use
928           // non-volatile load right before the selected instruction, and see if
929           // the load is used by the instruction.  If so, try to fold it.
930           const Instruction *BeforeInst = 0;
931           if (Inst != Begin)
932             BeforeInst = llvm::prior(llvm::prior(BI));
933           if (BeforeInst && isa<LoadInst>(BeforeInst) &&
934               BeforeInst->hasOneUse() && *BeforeInst->use_begin() == Inst &&
935               TryToFoldFastISelLoad(cast<LoadInst>(BeforeInst), FastIS))
936             --BI; // If we succeeded, don't re-select the load.
937           continue;
938         }
939 
940         // Then handle certain instructions as single-LLVM-Instruction blocks.
941         if (isa<CallInst>(Inst)) {
942           ++NumFastIselFailures;
943           if (EnableFastISelVerbose || EnableFastISelAbort) {
944             dbgs() << "FastISel missed call: ";
945             Inst->dump();
946           }
947 
948           if (!Inst->getType()->isVoidTy() && !Inst->use_empty()) {
949             unsigned &R = FuncInfo->ValueMap[Inst];
950             if (!R)
951               R = FuncInfo->CreateRegs(Inst->getType());
952           }
953 
954           bool HadTailCall = false;
955           SelectBasicBlock(Inst, BI, HadTailCall);
956 
957           // If the call was emitted as a tail call, we're done with the block.
958           if (HadTailCall) {
959             --BI;
960             break;
961           }
962 
963           continue;
964         }
965 
966         // Otherwise, give up on FastISel for the rest of the block.
967         // For now, be a little lenient about non-branch terminators.
968         if (!isa<TerminatorInst>(Inst) || isa<BranchInst>(Inst)) {
969           ++NumFastIselFailures;
970           if (EnableFastISelVerbose || EnableFastISelAbort) {
971             dbgs() << "FastISel miss: ";
972             Inst->dump();
973           }
974           if (EnableFastISelAbort)
975             // The "fast" selector couldn't handle something and bailed.
976             // For the purpose of debugging, just abort.
977             llvm_unreachable("FastISel didn't select the entire block");
978         }
979         break;
980       }
981 
982       FastIS->recomputeInsertPt();
983     }
984 
985     if (Begin != BI)
986       ++NumDAGBlocks;
987     else
988       ++NumFastIselBlocks;
989 
990     // Run SelectionDAG instruction selection on the remainder of the block
991     // not handled by FastISel. If FastISel is not run, this is the entire
992     // block.
993     bool HadTailCall;
994     SelectBasicBlock(Begin, BI, HadTailCall);
995 
996     FinishBasicBlock();
997     FuncInfo->PHINodesToUpdate.clear();
998   }
999 
1000   delete FastIS;
1001 #ifndef NDEBUG
1002   for (MachineFunction::const_iterator MBI = MF->begin(), MBE = MF->end();
1003        MBI != MBE; ++MBI)
1004     CheckLineNumbers(MBI);
1005 #endif
1006 }
1007 
1008 void
1009 SelectionDAGISel::FinishBasicBlock() {
1010 
1011   DEBUG(dbgs() << "Total amount of phi nodes to update: "
1012                << FuncInfo->PHINodesToUpdate.size() << "\n";
1013         for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; ++i)
1014           dbgs() << "Node " << i << " : ("
1015                  << FuncInfo->PHINodesToUpdate[i].first
1016                  << ", " << FuncInfo->PHINodesToUpdate[i].second << ")\n");
1017 
1018   // Next, now that we know what the last MBB the LLVM BB expanded is, update
1019   // PHI nodes in successors.
1020   if (SDB->SwitchCases.empty() &&
1021       SDB->JTCases.empty() &&
1022       SDB->BitTestCases.empty()) {
1023     for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; ++i) {
1024       MachineInstr *PHI = FuncInfo->PHINodesToUpdate[i].first;
1025       assert(PHI->isPHI() &&
1026              "This is not a machine PHI node that we are updating!");
1027       if (!FuncInfo->MBB->isSuccessor(PHI->getParent()))
1028         continue;
1029       PHI->addOperand(
1030         MachineOperand::CreateReg(FuncInfo->PHINodesToUpdate[i].second, false));
1031       PHI->addOperand(MachineOperand::CreateMBB(FuncInfo->MBB));
1032     }
1033     return;
1034   }
1035 
1036   for (unsigned i = 0, e = SDB->BitTestCases.size(); i != e; ++i) {
1037     // Lower header first, if it wasn't already lowered
1038     if (!SDB->BitTestCases[i].Emitted) {
1039       // Set the current basic block to the mbb we wish to insert the code into
1040       FuncInfo->MBB = SDB->BitTestCases[i].Parent;
1041       FuncInfo->InsertPt = FuncInfo->MBB->end();
1042       // Emit the code
1043       SDB->visitBitTestHeader(SDB->BitTestCases[i], FuncInfo->MBB);
1044       CurDAG->setRoot(SDB->getRoot());
1045       SDB->clear();
1046       CodeGenAndEmitDAG();
1047     }
1048 
1049     for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size(); j != ej; ++j) {
1050       // Set the current basic block to the mbb we wish to insert the code into
1051       FuncInfo->MBB = SDB->BitTestCases[i].Cases[j].ThisBB;
1052       FuncInfo->InsertPt = FuncInfo->MBB->end();
1053       // Emit the code
1054       if (j+1 != ej)
1055         SDB->visitBitTestCase(SDB->BitTestCases[i],
1056                               SDB->BitTestCases[i].Cases[j+1].ThisBB,
1057                               SDB->BitTestCases[i].Reg,
1058                               SDB->BitTestCases[i].Cases[j],
1059                               FuncInfo->MBB);
1060       else
1061         SDB->visitBitTestCase(SDB->BitTestCases[i],
1062                               SDB->BitTestCases[i].Default,
1063                               SDB->BitTestCases[i].Reg,
1064                               SDB->BitTestCases[i].Cases[j],
1065                               FuncInfo->MBB);
1066 
1067 
1068       CurDAG->setRoot(SDB->getRoot());
1069       SDB->clear();
1070       CodeGenAndEmitDAG();
1071     }
1072 
1073     // Update PHI Nodes
1074     for (unsigned pi = 0, pe = FuncInfo->PHINodesToUpdate.size();
1075          pi != pe; ++pi) {
1076       MachineInstr *PHI = FuncInfo->PHINodesToUpdate[pi].first;
1077       MachineBasicBlock *PHIBB = PHI->getParent();
1078       assert(PHI->isPHI() &&
1079              "This is not a machine PHI node that we are updating!");
1080       // This is "default" BB. We have two jumps to it. From "header" BB and
1081       // from last "case" BB.
1082       if (PHIBB == SDB->BitTestCases[i].Default) {
1083         PHI->addOperand(MachineOperand::
1084                         CreateReg(FuncInfo->PHINodesToUpdate[pi].second,
1085                                   false));
1086         PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Parent));
1087         PHI->addOperand(MachineOperand::
1088                         CreateReg(FuncInfo->PHINodesToUpdate[pi].second,
1089                                   false));
1090         PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Cases.
1091                                                   back().ThisBB));
1092       }
1093       // One of "cases" BB.
1094       for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size();
1095            j != ej; ++j) {
1096         MachineBasicBlock* cBB = SDB->BitTestCases[i].Cases[j].ThisBB;
1097         if (cBB->isSuccessor(PHIBB)) {
1098           PHI->addOperand(MachineOperand::
1099                           CreateReg(FuncInfo->PHINodesToUpdate[pi].second,
1100                                     false));
1101           PHI->addOperand(MachineOperand::CreateMBB(cBB));
1102         }
1103       }
1104     }
1105   }
1106   SDB->BitTestCases.clear();
1107 
1108   // If the JumpTable record is filled in, then we need to emit a jump table.
1109   // Updating the PHI nodes is tricky in this case, since we need to determine
1110   // whether the PHI is a successor of the range check MBB or the jump table MBB
1111   for (unsigned i = 0, e = SDB->JTCases.size(); i != e; ++i) {
1112     // Lower header first, if it wasn't already lowered
1113     if (!SDB->JTCases[i].first.Emitted) {
1114       // Set the current basic block to the mbb we wish to insert the code into
1115       FuncInfo->MBB = SDB->JTCases[i].first.HeaderBB;
1116       FuncInfo->InsertPt = FuncInfo->MBB->end();
1117       // Emit the code
1118       SDB->visitJumpTableHeader(SDB->JTCases[i].second, SDB->JTCases[i].first,
1119                                 FuncInfo->MBB);
1120       CurDAG->setRoot(SDB->getRoot());
1121       SDB->clear();
1122       CodeGenAndEmitDAG();
1123     }
1124 
1125     // Set the current basic block to the mbb we wish to insert the code into
1126     FuncInfo->MBB = SDB->JTCases[i].second.MBB;
1127     FuncInfo->InsertPt = FuncInfo->MBB->end();
1128     // Emit the code
1129     SDB->visitJumpTable(SDB->JTCases[i].second);
1130     CurDAG->setRoot(SDB->getRoot());
1131     SDB->clear();
1132     CodeGenAndEmitDAG();
1133 
1134     // Update PHI Nodes
1135     for (unsigned pi = 0, pe = FuncInfo->PHINodesToUpdate.size();
1136          pi != pe; ++pi) {
1137       MachineInstr *PHI = FuncInfo->PHINodesToUpdate[pi].first;
1138       MachineBasicBlock *PHIBB = PHI->getParent();
1139       assert(PHI->isPHI() &&
1140              "This is not a machine PHI node that we are updating!");
1141       // "default" BB. We can go there only from header BB.
1142       if (PHIBB == SDB->JTCases[i].second.Default) {
1143         PHI->addOperand
1144           (MachineOperand::CreateReg(FuncInfo->PHINodesToUpdate[pi].second,
1145                                      false));
1146         PHI->addOperand
1147           (MachineOperand::CreateMBB(SDB->JTCases[i].first.HeaderBB));
1148       }
1149       // JT BB. Just iterate over successors here
1150       if (FuncInfo->MBB->isSuccessor(PHIBB)) {
1151         PHI->addOperand
1152           (MachineOperand::CreateReg(FuncInfo->PHINodesToUpdate[pi].second,
1153                                      false));
1154         PHI->addOperand(MachineOperand::CreateMBB(FuncInfo->MBB));
1155       }
1156     }
1157   }
1158   SDB->JTCases.clear();
1159 
1160   // If the switch block involved a branch to one of the actual successors, we
1161   // need to update PHI nodes in that block.
1162   for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; ++i) {
1163     MachineInstr *PHI = FuncInfo->PHINodesToUpdate[i].first;
1164     assert(PHI->isPHI() &&
1165            "This is not a machine PHI node that we are updating!");
1166     if (FuncInfo->MBB->isSuccessor(PHI->getParent())) {
1167       PHI->addOperand(
1168         MachineOperand::CreateReg(FuncInfo->PHINodesToUpdate[i].second, false));
1169       PHI->addOperand(MachineOperand::CreateMBB(FuncInfo->MBB));
1170     }
1171   }
1172 
1173   // If we generated any switch lowering information, build and codegen any
1174   // additional DAGs necessary.
1175   for (unsigned i = 0, e = SDB->SwitchCases.size(); i != e; ++i) {
1176     // Set the current basic block to the mbb we wish to insert the code into
1177     FuncInfo->MBB = SDB->SwitchCases[i].ThisBB;
1178     FuncInfo->InsertPt = FuncInfo->MBB->end();
1179 
1180     // Determine the unique successors.
1181     SmallVector<MachineBasicBlock *, 2> Succs;
1182     Succs.push_back(SDB->SwitchCases[i].TrueBB);
1183     if (SDB->SwitchCases[i].TrueBB != SDB->SwitchCases[i].FalseBB)
1184       Succs.push_back(SDB->SwitchCases[i].FalseBB);
1185 
1186     // Emit the code. Note that this could result in FuncInfo->MBB being split.
1187     SDB->visitSwitchCase(SDB->SwitchCases[i], FuncInfo->MBB);
1188     CurDAG->setRoot(SDB->getRoot());
1189     SDB->clear();
1190     CodeGenAndEmitDAG();
1191 
1192     // Remember the last block, now that any splitting is done, for use in
1193     // populating PHI nodes in successors.
1194     MachineBasicBlock *ThisBB = FuncInfo->MBB;
1195 
1196     // Handle any PHI nodes in successors of this chunk, as if we were coming
1197     // from the original BB before switch expansion.  Note that PHI nodes can
1198     // occur multiple times in PHINodesToUpdate.  We have to be very careful to
1199     // handle them the right number of times.
1200     for (unsigned i = 0, e = Succs.size(); i != e; ++i) {
1201       FuncInfo->MBB = Succs[i];
1202       FuncInfo->InsertPt = FuncInfo->MBB->end();
1203       // FuncInfo->MBB may have been removed from the CFG if a branch was
1204       // constant folded.
1205       if (ThisBB->isSuccessor(FuncInfo->MBB)) {
1206         for (MachineBasicBlock::iterator Phi = FuncInfo->MBB->begin();
1207              Phi != FuncInfo->MBB->end() && Phi->isPHI();
1208              ++Phi) {
1209           // This value for this PHI node is recorded in PHINodesToUpdate.
1210           for (unsigned pn = 0; ; ++pn) {
1211             assert(pn != FuncInfo->PHINodesToUpdate.size() &&
1212                    "Didn't find PHI entry!");
1213             if (FuncInfo->PHINodesToUpdate[pn].first == Phi) {
1214               Phi->addOperand(MachineOperand::
1215                               CreateReg(FuncInfo->PHINodesToUpdate[pn].second,
1216                                         false));
1217               Phi->addOperand(MachineOperand::CreateMBB(ThisBB));
1218               break;
1219             }
1220           }
1221         }
1222       }
1223     }
1224   }
1225   SDB->SwitchCases.clear();
1226 }
1227 
1228 
1229 /// Create the scheduler. If a specific scheduler was specified
1230 /// via the SchedulerRegistry, use it, otherwise select the
1231 /// one preferred by the target.
1232 ///
1233 ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
1234   RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
1235 
1236   if (!Ctor) {
1237     Ctor = ISHeuristic;
1238     RegisterScheduler::setDefault(Ctor);
1239   }
1240 
1241   return Ctor(this, OptLevel);
1242 }
1243 
1244 //===----------------------------------------------------------------------===//
1245 // Helper functions used by the generated instruction selector.
1246 //===----------------------------------------------------------------------===//
1247 // Calls to these methods are generated by tblgen.
1248 
1249 /// CheckAndMask - The isel is trying to match something like (and X, 255).  If
1250 /// the dag combiner simplified the 255, we still want to match.  RHS is the
1251 /// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1252 /// specified in the .td file (e.g. 255).
1253 bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
1254                                     int64_t DesiredMaskS) const {
1255   const APInt &ActualMask = RHS->getAPIntValue();
1256   const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
1257 
1258   // If the actual mask exactly matches, success!
1259   if (ActualMask == DesiredMask)
1260     return true;
1261 
1262   // If the actual AND mask is allowing unallowed bits, this doesn't match.
1263   if (ActualMask.intersects(~DesiredMask))
1264     return false;
1265 
1266   // Otherwise, the DAG Combiner may have proven that the value coming in is
1267   // either already zero or is not demanded.  Check for known zero input bits.
1268   APInt NeededMask = DesiredMask & ~ActualMask;
1269   if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
1270     return true;
1271 
1272   // TODO: check to see if missing bits are just not demanded.
1273 
1274   // Otherwise, this pattern doesn't match.
1275   return false;
1276 }
1277 
1278 /// CheckOrMask - The isel is trying to match something like (or X, 255).  If
1279 /// the dag combiner simplified the 255, we still want to match.  RHS is the
1280 /// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1281 /// specified in the .td file (e.g. 255).
1282 bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
1283                                    int64_t DesiredMaskS) const {
1284   const APInt &ActualMask = RHS->getAPIntValue();
1285   const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
1286 
1287   // If the actual mask exactly matches, success!
1288   if (ActualMask == DesiredMask)
1289     return true;
1290 
1291   // If the actual AND mask is allowing unallowed bits, this doesn't match.
1292   if (ActualMask.intersects(~DesiredMask))
1293     return false;
1294 
1295   // Otherwise, the DAG Combiner may have proven that the value coming in is
1296   // either already zero or is not demanded.  Check for known zero input bits.
1297   APInt NeededMask = DesiredMask & ~ActualMask;
1298 
1299   APInt KnownZero, KnownOne;
1300   CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
1301 
1302   // If all the missing bits in the or are already known to be set, match!
1303   if ((NeededMask & KnownOne) == NeededMask)
1304     return true;
1305 
1306   // TODO: check to see if missing bits are just not demanded.
1307 
1308   // Otherwise, this pattern doesn't match.
1309   return false;
1310 }
1311 
1312 
1313 /// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1314 /// by tblgen.  Others should not call it.
1315 void SelectionDAGISel::
1316 SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
1317   std::vector<SDValue> InOps;
1318   std::swap(InOps, Ops);
1319 
1320   Ops.push_back(InOps[InlineAsm::Op_InputChain]); // 0
1321   Ops.push_back(InOps[InlineAsm::Op_AsmString]);  // 1
1322   Ops.push_back(InOps[InlineAsm::Op_MDNode]);     // 2, !srcloc
1323   Ops.push_back(InOps[InlineAsm::Op_ExtraInfo]);  // 3 (SideEffect, AlignStack)
1324 
1325   unsigned i = InlineAsm::Op_FirstOperand, e = InOps.size();
1326   if (InOps[e-1].getValueType() == MVT::Glue)
1327     --e;  // Don't process a glue operand if it is here.
1328 
1329   while (i != e) {
1330     unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
1331     if (!InlineAsm::isMemKind(Flags)) {
1332       // Just skip over this operand, copying the operands verbatim.
1333       Ops.insert(Ops.end(), InOps.begin()+i,
1334                  InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1335       i += InlineAsm::getNumOperandRegisters(Flags) + 1;
1336     } else {
1337       assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1338              "Memory operand with multiple values?");
1339       // Otherwise, this is a memory operand.  Ask the target to select it.
1340       std::vector<SDValue> SelOps;
1341       if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps))
1342         report_fatal_error("Could not match memory address.  Inline asm"
1343                            " failure!");
1344 
1345       // Add this to the output node.
1346       unsigned NewFlags =
1347         InlineAsm::getFlagWord(InlineAsm::Kind_Mem, SelOps.size());
1348       Ops.push_back(CurDAG->getTargetConstant(NewFlags, MVT::i32));
1349       Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1350       i += 2;
1351     }
1352   }
1353 
1354   // Add the glue input back if present.
1355   if (e != InOps.size())
1356     Ops.push_back(InOps.back());
1357 }
1358 
1359 /// findGlueUse - Return use of MVT::Glue value produced by the specified
1360 /// SDNode.
1361 ///
1362 static SDNode *findGlueUse(SDNode *N) {
1363   unsigned FlagResNo = N->getNumValues()-1;
1364   for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1365     SDUse &Use = I.getUse();
1366     if (Use.getResNo() == FlagResNo)
1367       return Use.getUser();
1368   }
1369   return NULL;
1370 }
1371 
1372 /// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1373 /// This function recursively traverses up the operand chain, ignoring
1374 /// certain nodes.
1375 static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1376                           SDNode *Root, SmallPtrSet<SDNode*, 16> &Visited,
1377                           bool IgnoreChains) {
1378   // The NodeID's are given uniques ID's where a node ID is guaranteed to be
1379   // greater than all of its (recursive) operands.  If we scan to a point where
1380   // 'use' is smaller than the node we're scanning for, then we know we will
1381   // never find it.
1382   //
1383   // The Use may be -1 (unassigned) if it is a newly allocated node.  This can
1384   // happen because we scan down to newly selected nodes in the case of glue
1385   // uses.
1386   if ((Use->getNodeId() < Def->getNodeId() && Use->getNodeId() != -1))
1387     return false;
1388 
1389   // Don't revisit nodes if we already scanned it and didn't fail, we know we
1390   // won't fail if we scan it again.
1391   if (!Visited.insert(Use))
1392     return false;
1393 
1394   for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1395     // Ignore chain uses, they are validated by HandleMergeInputChains.
1396     if (Use->getOperand(i).getValueType() == MVT::Other && IgnoreChains)
1397       continue;
1398 
1399     SDNode *N = Use->getOperand(i).getNode();
1400     if (N == Def) {
1401       if (Use == ImmedUse || Use == Root)
1402         continue;  // We are not looking for immediate use.
1403       assert(N != Root);
1404       return true;
1405     }
1406 
1407     // Traverse up the operand chain.
1408     if (findNonImmUse(N, Def, ImmedUse, Root, Visited, IgnoreChains))
1409       return true;
1410   }
1411   return false;
1412 }
1413 
1414 /// IsProfitableToFold - Returns true if it's profitable to fold the specific
1415 /// operand node N of U during instruction selection that starts at Root.
1416 bool SelectionDAGISel::IsProfitableToFold(SDValue N, SDNode *U,
1417                                           SDNode *Root) const {
1418   if (OptLevel == CodeGenOpt::None) return false;
1419   return N.hasOneUse();
1420 }
1421 
1422 /// IsLegalToFold - Returns true if the specific operand node N of
1423 /// U can be folded during instruction selection that starts at Root.
1424 bool SelectionDAGISel::IsLegalToFold(SDValue N, SDNode *U, SDNode *Root,
1425                                      CodeGenOpt::Level OptLevel,
1426                                      bool IgnoreChains) {
1427   if (OptLevel == CodeGenOpt::None) return false;
1428 
1429   // If Root use can somehow reach N through a path that that doesn't contain
1430   // U then folding N would create a cycle. e.g. In the following
1431   // diagram, Root can reach N through X. If N is folded into into Root, then
1432   // X is both a predecessor and a successor of U.
1433   //
1434   //          [N*]           //
1435   //         ^   ^           //
1436   //        /     \          //
1437   //      [U*]    [X]?       //
1438   //        ^     ^          //
1439   //         \   /           //
1440   //          \ /            //
1441   //         [Root*]         //
1442   //
1443   // * indicates nodes to be folded together.
1444   //
1445   // If Root produces glue, then it gets (even more) interesting. Since it
1446   // will be "glued" together with its glue use in the scheduler, we need to
1447   // check if it might reach N.
1448   //
1449   //          [N*]           //
1450   //         ^   ^           //
1451   //        /     \          //
1452   //      [U*]    [X]?       //
1453   //        ^       ^        //
1454   //         \       \       //
1455   //          \      |       //
1456   //         [Root*] |       //
1457   //          ^      |       //
1458   //          f      |       //
1459   //          |      /       //
1460   //         [Y]    /        //
1461   //           ^   /         //
1462   //           f  /          //
1463   //           | /           //
1464   //          [GU]           //
1465   //
1466   // If GU (glue use) indirectly reaches N (the load), and Root folds N
1467   // (call it Fold), then X is a predecessor of GU and a successor of
1468   // Fold. But since Fold and GU are glued together, this will create
1469   // a cycle in the scheduling graph.
1470 
1471   // If the node has glue, walk down the graph to the "lowest" node in the
1472   // glueged set.
1473   EVT VT = Root->getValueType(Root->getNumValues()-1);
1474   while (VT == MVT::Glue) {
1475     SDNode *GU = findGlueUse(Root);
1476     if (GU == NULL)
1477       break;
1478     Root = GU;
1479     VT = Root->getValueType(Root->getNumValues()-1);
1480 
1481     // If our query node has a glue result with a use, we've walked up it.  If
1482     // the user (which has already been selected) has a chain or indirectly uses
1483     // the chain, our WalkChainUsers predicate will not consider it.  Because of
1484     // this, we cannot ignore chains in this predicate.
1485     IgnoreChains = false;
1486   }
1487 
1488 
1489   SmallPtrSet<SDNode*, 16> Visited;
1490   return !findNonImmUse(Root, N.getNode(), U, Root, Visited, IgnoreChains);
1491 }
1492 
1493 SDNode *SelectionDAGISel::Select_INLINEASM(SDNode *N) {
1494   std::vector<SDValue> Ops(N->op_begin(), N->op_end());
1495   SelectInlineAsmMemoryOperands(Ops);
1496 
1497   std::vector<EVT> VTs;
1498   VTs.push_back(MVT::Other);
1499   VTs.push_back(MVT::Glue);
1500   SDValue New = CurDAG->getNode(ISD::INLINEASM, N->getDebugLoc(),
1501                                 VTs, &Ops[0], Ops.size());
1502   New->setNodeId(-1);
1503   return New.getNode();
1504 }
1505 
1506 SDNode *SelectionDAGISel::Select_UNDEF(SDNode *N) {
1507   return CurDAG->SelectNodeTo(N, TargetOpcode::IMPLICIT_DEF,N->getValueType(0));
1508 }
1509 
1510 /// GetVBR - decode a vbr encoding whose top bit is set.
1511 LLVM_ATTRIBUTE_ALWAYS_INLINE static uint64_t
1512 GetVBR(uint64_t Val, const unsigned char *MatcherTable, unsigned &Idx) {
1513   assert(Val >= 128 && "Not a VBR");
1514   Val &= 127;  // Remove first vbr bit.
1515 
1516   unsigned Shift = 7;
1517   uint64_t NextBits;
1518   do {
1519     NextBits = MatcherTable[Idx++];
1520     Val |= (NextBits&127) << Shift;
1521     Shift += 7;
1522   } while (NextBits & 128);
1523 
1524   return Val;
1525 }
1526 
1527 
1528 /// UpdateChainsAndGlue - When a match is complete, this method updates uses of
1529 /// interior glue and chain results to use the new glue and chain results.
1530 void SelectionDAGISel::
1531 UpdateChainsAndGlue(SDNode *NodeToMatch, SDValue InputChain,
1532                     const SmallVectorImpl<SDNode*> &ChainNodesMatched,
1533                     SDValue InputGlue,
1534                     const SmallVectorImpl<SDNode*> &GlueResultNodesMatched,
1535                     bool isMorphNodeTo) {
1536   SmallVector<SDNode*, 4> NowDeadNodes;
1537 
1538   ISelUpdater ISU(ISelPosition);
1539 
1540   // Now that all the normal results are replaced, we replace the chain and
1541   // glue results if present.
1542   if (!ChainNodesMatched.empty()) {
1543     assert(InputChain.getNode() != 0 &&
1544            "Matched input chains but didn't produce a chain");
1545     // Loop over all of the nodes we matched that produced a chain result.
1546     // Replace all the chain results with the final chain we ended up with.
1547     for (unsigned i = 0, e = ChainNodesMatched.size(); i != e; ++i) {
1548       SDNode *ChainNode = ChainNodesMatched[i];
1549 
1550       // If this node was already deleted, don't look at it.
1551       if (ChainNode->getOpcode() == ISD::DELETED_NODE)
1552         continue;
1553 
1554       // Don't replace the results of the root node if we're doing a
1555       // MorphNodeTo.
1556       if (ChainNode == NodeToMatch && isMorphNodeTo)
1557         continue;
1558 
1559       SDValue ChainVal = SDValue(ChainNode, ChainNode->getNumValues()-1);
1560       if (ChainVal.getValueType() == MVT::Glue)
1561         ChainVal = ChainVal.getValue(ChainVal->getNumValues()-2);
1562       assert(ChainVal.getValueType() == MVT::Other && "Not a chain?");
1563       CurDAG->ReplaceAllUsesOfValueWith(ChainVal, InputChain, &ISU);
1564 
1565       // If the node became dead and we haven't already seen it, delete it.
1566       if (ChainNode->use_empty() &&
1567           !std::count(NowDeadNodes.begin(), NowDeadNodes.end(), ChainNode))
1568         NowDeadNodes.push_back(ChainNode);
1569     }
1570   }
1571 
1572   // If the result produces glue, update any glue results in the matched
1573   // pattern with the glue result.
1574   if (InputGlue.getNode() != 0) {
1575     // Handle any interior nodes explicitly marked.
1576     for (unsigned i = 0, e = GlueResultNodesMatched.size(); i != e; ++i) {
1577       SDNode *FRN = GlueResultNodesMatched[i];
1578 
1579       // If this node was already deleted, don't look at it.
1580       if (FRN->getOpcode() == ISD::DELETED_NODE)
1581         continue;
1582 
1583       assert(FRN->getValueType(FRN->getNumValues()-1) == MVT::Glue &&
1584              "Doesn't have a glue result");
1585       CurDAG->ReplaceAllUsesOfValueWith(SDValue(FRN, FRN->getNumValues()-1),
1586                                         InputGlue, &ISU);
1587 
1588       // If the node became dead and we haven't already seen it, delete it.
1589       if (FRN->use_empty() &&
1590           !std::count(NowDeadNodes.begin(), NowDeadNodes.end(), FRN))
1591         NowDeadNodes.push_back(FRN);
1592     }
1593   }
1594 
1595   if (!NowDeadNodes.empty())
1596     CurDAG->RemoveDeadNodes(NowDeadNodes, &ISU);
1597 
1598   DEBUG(errs() << "ISEL: Match complete!\n");
1599 }
1600 
1601 enum ChainResult {
1602   CR_Simple,
1603   CR_InducesCycle,
1604   CR_LeadsToInteriorNode
1605 };
1606 
1607 /// WalkChainUsers - Walk down the users of the specified chained node that is
1608 /// part of the pattern we're matching, looking at all of the users we find.
1609 /// This determines whether something is an interior node, whether we have a
1610 /// non-pattern node in between two pattern nodes (which prevent folding because
1611 /// it would induce a cycle) and whether we have a TokenFactor node sandwiched
1612 /// between pattern nodes (in which case the TF becomes part of the pattern).
1613 ///
1614 /// The walk we do here is guaranteed to be small because we quickly get down to
1615 /// already selected nodes "below" us.
1616 static ChainResult
1617 WalkChainUsers(SDNode *ChainedNode,
1618                SmallVectorImpl<SDNode*> &ChainedNodesInPattern,
1619                SmallVectorImpl<SDNode*> &InteriorChainedNodes) {
1620   ChainResult Result = CR_Simple;
1621 
1622   for (SDNode::use_iterator UI = ChainedNode->use_begin(),
1623          E = ChainedNode->use_end(); UI != E; ++UI) {
1624     // Make sure the use is of the chain, not some other value we produce.
1625     if (UI.getUse().getValueType() != MVT::Other) continue;
1626 
1627     SDNode *User = *UI;
1628 
1629     // If we see an already-selected machine node, then we've gone beyond the
1630     // pattern that we're selecting down into the already selected chunk of the
1631     // DAG.
1632     if (User->isMachineOpcode() ||
1633         User->getOpcode() == ISD::HANDLENODE)  // Root of the graph.
1634       continue;
1635 
1636     if (User->getOpcode() == ISD::CopyToReg ||
1637         User->getOpcode() == ISD::CopyFromReg ||
1638         User->getOpcode() == ISD::INLINEASM ||
1639         User->getOpcode() == ISD::EH_LABEL) {
1640       // If their node ID got reset to -1 then they've already been selected.
1641       // Treat them like a MachineOpcode.
1642       if (User->getNodeId() == -1)
1643         continue;
1644     }
1645 
1646     // If we have a TokenFactor, we handle it specially.
1647     if (User->getOpcode() != ISD::TokenFactor) {
1648       // If the node isn't a token factor and isn't part of our pattern, then it
1649       // must be a random chained node in between two nodes we're selecting.
1650       // This happens when we have something like:
1651       //   x = load ptr
1652       //   call
1653       //   y = x+4
1654       //   store y -> ptr
1655       // Because we structurally match the load/store as a read/modify/write,
1656       // but the call is chained between them.  We cannot fold in this case
1657       // because it would induce a cycle in the graph.
1658       if (!std::count(ChainedNodesInPattern.begin(),
1659                       ChainedNodesInPattern.end(), User))
1660         return CR_InducesCycle;
1661 
1662       // Otherwise we found a node that is part of our pattern.  For example in:
1663       //   x = load ptr
1664       //   y = x+4
1665       //   store y -> ptr
1666       // This would happen when we're scanning down from the load and see the
1667       // store as a user.  Record that there is a use of ChainedNode that is
1668       // part of the pattern and keep scanning uses.
1669       Result = CR_LeadsToInteriorNode;
1670       InteriorChainedNodes.push_back(User);
1671       continue;
1672     }
1673 
1674     // If we found a TokenFactor, there are two cases to consider: first if the
1675     // TokenFactor is just hanging "below" the pattern we're matching (i.e. no
1676     // uses of the TF are in our pattern) we just want to ignore it.  Second,
1677     // the TokenFactor can be sandwiched in between two chained nodes, like so:
1678     //     [Load chain]
1679     //         ^
1680     //         |
1681     //       [Load]
1682     //       ^    ^
1683     //       |    \                    DAG's like cheese
1684     //      /       \                       do you?
1685     //     /         |
1686     // [TokenFactor] [Op]
1687     //     ^          ^
1688     //     |          |
1689     //      \        /
1690     //       \      /
1691     //       [Store]
1692     //
1693     // In this case, the TokenFactor becomes part of our match and we rewrite it
1694     // as a new TokenFactor.
1695     //
1696     // To distinguish these two cases, do a recursive walk down the uses.
1697     switch (WalkChainUsers(User, ChainedNodesInPattern, InteriorChainedNodes)) {
1698     case CR_Simple:
1699       // If the uses of the TokenFactor are just already-selected nodes, ignore
1700       // it, it is "below" our pattern.
1701       continue;
1702     case CR_InducesCycle:
1703       // If the uses of the TokenFactor lead to nodes that are not part of our
1704       // pattern that are not selected, folding would turn this into a cycle,
1705       // bail out now.
1706       return CR_InducesCycle;
1707     case CR_LeadsToInteriorNode:
1708       break;  // Otherwise, keep processing.
1709     }
1710 
1711     // Okay, we know we're in the interesting interior case.  The TokenFactor
1712     // is now going to be considered part of the pattern so that we rewrite its
1713     // uses (it may have uses that are not part of the pattern) with the
1714     // ultimate chain result of the generated code.  We will also add its chain
1715     // inputs as inputs to the ultimate TokenFactor we create.
1716     Result = CR_LeadsToInteriorNode;
1717     ChainedNodesInPattern.push_back(User);
1718     InteriorChainedNodes.push_back(User);
1719     continue;
1720   }
1721 
1722   return Result;
1723 }
1724 
1725 /// HandleMergeInputChains - This implements the OPC_EmitMergeInputChains
1726 /// operation for when the pattern matched at least one node with a chains.  The
1727 /// input vector contains a list of all of the chained nodes that we match.  We
1728 /// must determine if this is a valid thing to cover (i.e. matching it won't
1729 /// induce cycles in the DAG) and if so, creating a TokenFactor node. that will
1730 /// be used as the input node chain for the generated nodes.
1731 static SDValue
1732 HandleMergeInputChains(SmallVectorImpl<SDNode*> &ChainNodesMatched,
1733                        SelectionDAG *CurDAG) {
1734   // Walk all of the chained nodes we've matched, recursively scanning down the
1735   // users of the chain result. This adds any TokenFactor nodes that are caught
1736   // in between chained nodes to the chained and interior nodes list.
1737   SmallVector<SDNode*, 3> InteriorChainedNodes;
1738   for (unsigned i = 0, e = ChainNodesMatched.size(); i != e; ++i) {
1739     if (WalkChainUsers(ChainNodesMatched[i], ChainNodesMatched,
1740                        InteriorChainedNodes) == CR_InducesCycle)
1741       return SDValue(); // Would induce a cycle.
1742   }
1743 
1744   // Okay, we have walked all the matched nodes and collected TokenFactor nodes
1745   // that we are interested in.  Form our input TokenFactor node.
1746   SmallVector<SDValue, 3> InputChains;
1747   for (unsigned i = 0, e = ChainNodesMatched.size(); i != e; ++i) {
1748     // Add the input chain of this node to the InputChains list (which will be
1749     // the operands of the generated TokenFactor) if it's not an interior node.
1750     SDNode *N = ChainNodesMatched[i];
1751     if (N->getOpcode() != ISD::TokenFactor) {
1752       if (std::count(InteriorChainedNodes.begin(),InteriorChainedNodes.end(),N))
1753         continue;
1754 
1755       // Otherwise, add the input chain.
1756       SDValue InChain = ChainNodesMatched[i]->getOperand(0);
1757       assert(InChain.getValueType() == MVT::Other && "Not a chain");
1758       InputChains.push_back(InChain);
1759       continue;
1760     }
1761 
1762     // If we have a token factor, we want to add all inputs of the token factor
1763     // that are not part of the pattern we're matching.
1764     for (unsigned op = 0, e = N->getNumOperands(); op != e; ++op) {
1765       if (!std::count(ChainNodesMatched.begin(), ChainNodesMatched.end(),
1766                       N->getOperand(op).getNode()))
1767         InputChains.push_back(N->getOperand(op));
1768     }
1769   }
1770 
1771   SDValue Res;
1772   if (InputChains.size() == 1)
1773     return InputChains[0];
1774   return CurDAG->getNode(ISD::TokenFactor, ChainNodesMatched[0]->getDebugLoc(),
1775                          MVT::Other, &InputChains[0], InputChains.size());
1776 }
1777 
1778 /// MorphNode - Handle morphing a node in place for the selector.
1779 SDNode *SelectionDAGISel::
1780 MorphNode(SDNode *Node, unsigned TargetOpc, SDVTList VTList,
1781           const SDValue *Ops, unsigned NumOps, unsigned EmitNodeInfo) {
1782   // It is possible we're using MorphNodeTo to replace a node with no
1783   // normal results with one that has a normal result (or we could be
1784   // adding a chain) and the input could have glue and chains as well.
1785   // In this case we need to shift the operands down.
1786   // FIXME: This is a horrible hack and broken in obscure cases, no worse
1787   // than the old isel though.
1788   int OldGlueResultNo = -1, OldChainResultNo = -1;
1789 
1790   unsigned NTMNumResults = Node->getNumValues();
1791   if (Node->getValueType(NTMNumResults-1) == MVT::Glue) {
1792     OldGlueResultNo = NTMNumResults-1;
1793     if (NTMNumResults != 1 &&
1794         Node->getValueType(NTMNumResults-2) == MVT::Other)
1795       OldChainResultNo = NTMNumResults-2;
1796   } else if (Node->getValueType(NTMNumResults-1) == MVT::Other)
1797     OldChainResultNo = NTMNumResults-1;
1798 
1799   // Call the underlying SelectionDAG routine to do the transmogrification. Note
1800   // that this deletes operands of the old node that become dead.
1801   SDNode *Res = CurDAG->MorphNodeTo(Node, ~TargetOpc, VTList, Ops, NumOps);
1802 
1803   // MorphNodeTo can operate in two ways: if an existing node with the
1804   // specified operands exists, it can just return it.  Otherwise, it
1805   // updates the node in place to have the requested operands.
1806   if (Res == Node) {
1807     // If we updated the node in place, reset the node ID.  To the isel,
1808     // this should be just like a newly allocated machine node.
1809     Res->setNodeId(-1);
1810   }
1811 
1812   unsigned ResNumResults = Res->getNumValues();
1813   // Move the glue if needed.
1814   if ((EmitNodeInfo & OPFL_GlueOutput) && OldGlueResultNo != -1 &&
1815       (unsigned)OldGlueResultNo != ResNumResults-1)
1816     CurDAG->ReplaceAllUsesOfValueWith(SDValue(Node, OldGlueResultNo),
1817                                       SDValue(Res, ResNumResults-1));
1818 
1819   if ((EmitNodeInfo & OPFL_GlueOutput) != 0)
1820     --ResNumResults;
1821 
1822   // Move the chain reference if needed.
1823   if ((EmitNodeInfo & OPFL_Chain) && OldChainResultNo != -1 &&
1824       (unsigned)OldChainResultNo != ResNumResults-1)
1825     CurDAG->ReplaceAllUsesOfValueWith(SDValue(Node, OldChainResultNo),
1826                                       SDValue(Res, ResNumResults-1));
1827 
1828   // Otherwise, no replacement happened because the node already exists. Replace
1829   // Uses of the old node with the new one.
1830   if (Res != Node)
1831     CurDAG->ReplaceAllUsesWith(Node, Res);
1832 
1833   return Res;
1834 }
1835 
1836 /// CheckPatternPredicate - Implements OP_CheckPatternPredicate.
1837 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
1838 CheckSame(const unsigned char *MatcherTable, unsigned &MatcherIndex,
1839           SDValue N,
1840           const SmallVectorImpl<std::pair<SDValue, SDNode*> > &RecordedNodes) {
1841   // Accept if it is exactly the same as a previously recorded node.
1842   unsigned RecNo = MatcherTable[MatcherIndex++];
1843   assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
1844   return N == RecordedNodes[RecNo].first;
1845 }
1846 
1847 /// CheckPatternPredicate - Implements OP_CheckPatternPredicate.
1848 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
1849 CheckPatternPredicate(const unsigned char *MatcherTable, unsigned &MatcherIndex,
1850                       SelectionDAGISel &SDISel) {
1851   return SDISel.CheckPatternPredicate(MatcherTable[MatcherIndex++]);
1852 }
1853 
1854 /// CheckNodePredicate - Implements OP_CheckNodePredicate.
1855 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
1856 CheckNodePredicate(const unsigned char *MatcherTable, unsigned &MatcherIndex,
1857                    SelectionDAGISel &SDISel, SDNode *N) {
1858   return SDISel.CheckNodePredicate(N, MatcherTable[MatcherIndex++]);
1859 }
1860 
1861 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
1862 CheckOpcode(const unsigned char *MatcherTable, unsigned &MatcherIndex,
1863             SDNode *N) {
1864   uint16_t Opc = MatcherTable[MatcherIndex++];
1865   Opc |= (unsigned short)MatcherTable[MatcherIndex++] << 8;
1866   return N->getOpcode() == Opc;
1867 }
1868 
1869 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
1870 CheckType(const unsigned char *MatcherTable, unsigned &MatcherIndex,
1871           SDValue N, const TargetLowering &TLI) {
1872   MVT::SimpleValueType VT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
1873   if (N.getValueType() == VT) return true;
1874 
1875   // Handle the case when VT is iPTR.
1876   return VT == MVT::iPTR && N.getValueType() == TLI.getPointerTy();
1877 }
1878 
1879 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
1880 CheckChildType(const unsigned char *MatcherTable, unsigned &MatcherIndex,
1881                SDValue N, const TargetLowering &TLI,
1882                unsigned ChildNo) {
1883   if (ChildNo >= N.getNumOperands())
1884     return false;  // Match fails if out of range child #.
1885   return ::CheckType(MatcherTable, MatcherIndex, N.getOperand(ChildNo), TLI);
1886 }
1887 
1888 
1889 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
1890 CheckCondCode(const unsigned char *MatcherTable, unsigned &MatcherIndex,
1891               SDValue N) {
1892   return cast<CondCodeSDNode>(N)->get() ==
1893       (ISD::CondCode)MatcherTable[MatcherIndex++];
1894 }
1895 
1896 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
1897 CheckValueType(const unsigned char *MatcherTable, unsigned &MatcherIndex,
1898                SDValue N, const TargetLowering &TLI) {
1899   MVT::SimpleValueType VT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
1900   if (cast<VTSDNode>(N)->getVT() == VT)
1901     return true;
1902 
1903   // Handle the case when VT is iPTR.
1904   return VT == MVT::iPTR && cast<VTSDNode>(N)->getVT() == TLI.getPointerTy();
1905 }
1906 
1907 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
1908 CheckInteger(const unsigned char *MatcherTable, unsigned &MatcherIndex,
1909              SDValue N) {
1910   int64_t Val = MatcherTable[MatcherIndex++];
1911   if (Val & 128)
1912     Val = GetVBR(Val, MatcherTable, MatcherIndex);
1913 
1914   ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
1915   return C != 0 && C->getSExtValue() == Val;
1916 }
1917 
1918 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
1919 CheckAndImm(const unsigned char *MatcherTable, unsigned &MatcherIndex,
1920             SDValue N, SelectionDAGISel &SDISel) {
1921   int64_t Val = MatcherTable[MatcherIndex++];
1922   if (Val & 128)
1923     Val = GetVBR(Val, MatcherTable, MatcherIndex);
1924 
1925   if (N->getOpcode() != ISD::AND) return false;
1926 
1927   ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1928   return C != 0 && SDISel.CheckAndMask(N.getOperand(0), C, Val);
1929 }
1930 
1931 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
1932 CheckOrImm(const unsigned char *MatcherTable, unsigned &MatcherIndex,
1933            SDValue N, SelectionDAGISel &SDISel) {
1934   int64_t Val = MatcherTable[MatcherIndex++];
1935   if (Val & 128)
1936     Val = GetVBR(Val, MatcherTable, MatcherIndex);
1937 
1938   if (N->getOpcode() != ISD::OR) return false;
1939 
1940   ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1941   return C != 0 && SDISel.CheckOrMask(N.getOperand(0), C, Val);
1942 }
1943 
1944 /// IsPredicateKnownToFail - If we know how and can do so without pushing a
1945 /// scope, evaluate the current node.  If the current predicate is known to
1946 /// fail, set Result=true and return anything.  If the current predicate is
1947 /// known to pass, set Result=false and return the MatcherIndex to continue
1948 /// with.  If the current predicate is unknown, set Result=false and return the
1949 /// MatcherIndex to continue with.
1950 static unsigned IsPredicateKnownToFail(const unsigned char *Table,
1951                                        unsigned Index, SDValue N,
1952                                        bool &Result, SelectionDAGISel &SDISel,
1953                  SmallVectorImpl<std::pair<SDValue, SDNode*> > &RecordedNodes) {
1954   switch (Table[Index++]) {
1955   default:
1956     Result = false;
1957     return Index-1;  // Could not evaluate this predicate.
1958   case SelectionDAGISel::OPC_CheckSame:
1959     Result = !::CheckSame(Table, Index, N, RecordedNodes);
1960     return Index;
1961   case SelectionDAGISel::OPC_CheckPatternPredicate:
1962     Result = !::CheckPatternPredicate(Table, Index, SDISel);
1963     return Index;
1964   case SelectionDAGISel::OPC_CheckPredicate:
1965     Result = !::CheckNodePredicate(Table, Index, SDISel, N.getNode());
1966     return Index;
1967   case SelectionDAGISel::OPC_CheckOpcode:
1968     Result = !::CheckOpcode(Table, Index, N.getNode());
1969     return Index;
1970   case SelectionDAGISel::OPC_CheckType:
1971     Result = !::CheckType(Table, Index, N, SDISel.TLI);
1972     return Index;
1973   case SelectionDAGISel::OPC_CheckChild0Type:
1974   case SelectionDAGISel::OPC_CheckChild1Type:
1975   case SelectionDAGISel::OPC_CheckChild2Type:
1976   case SelectionDAGISel::OPC_CheckChild3Type:
1977   case SelectionDAGISel::OPC_CheckChild4Type:
1978   case SelectionDAGISel::OPC_CheckChild5Type:
1979   case SelectionDAGISel::OPC_CheckChild6Type:
1980   case SelectionDAGISel::OPC_CheckChild7Type:
1981     Result = !::CheckChildType(Table, Index, N, SDISel.TLI,
1982                         Table[Index-1] - SelectionDAGISel::OPC_CheckChild0Type);
1983     return Index;
1984   case SelectionDAGISel::OPC_CheckCondCode:
1985     Result = !::CheckCondCode(Table, Index, N);
1986     return Index;
1987   case SelectionDAGISel::OPC_CheckValueType:
1988     Result = !::CheckValueType(Table, Index, N, SDISel.TLI);
1989     return Index;
1990   case SelectionDAGISel::OPC_CheckInteger:
1991     Result = !::CheckInteger(Table, Index, N);
1992     return Index;
1993   case SelectionDAGISel::OPC_CheckAndImm:
1994     Result = !::CheckAndImm(Table, Index, N, SDISel);
1995     return Index;
1996   case SelectionDAGISel::OPC_CheckOrImm:
1997     Result = !::CheckOrImm(Table, Index, N, SDISel);
1998     return Index;
1999   }
2000 }
2001 
2002 namespace {
2003 
2004 struct MatchScope {
2005   /// FailIndex - If this match fails, this is the index to continue with.
2006   unsigned FailIndex;
2007 
2008   /// NodeStack - The node stack when the scope was formed.
2009   SmallVector<SDValue, 4> NodeStack;
2010 
2011   /// NumRecordedNodes - The number of recorded nodes when the scope was formed.
2012   unsigned NumRecordedNodes;
2013 
2014   /// NumMatchedMemRefs - The number of matched memref entries.
2015   unsigned NumMatchedMemRefs;
2016 
2017   /// InputChain/InputGlue - The current chain/glue
2018   SDValue InputChain, InputGlue;
2019 
2020   /// HasChainNodesMatched - True if the ChainNodesMatched list is non-empty.
2021   bool HasChainNodesMatched, HasGlueResultNodesMatched;
2022 };
2023 
2024 }
2025 
2026 SDNode *SelectionDAGISel::
2027 SelectCodeCommon(SDNode *NodeToMatch, const unsigned char *MatcherTable,
2028                  unsigned TableSize) {
2029   // FIXME: Should these even be selected?  Handle these cases in the caller?
2030   switch (NodeToMatch->getOpcode()) {
2031   default:
2032     break;
2033   case ISD::EntryToken:       // These nodes remain the same.
2034   case ISD::BasicBlock:
2035   case ISD::Register:
2036   //case ISD::VALUETYPE:
2037   //case ISD::CONDCODE:
2038   case ISD::HANDLENODE:
2039   case ISD::MDNODE_SDNODE:
2040   case ISD::TargetConstant:
2041   case ISD::TargetConstantFP:
2042   case ISD::TargetConstantPool:
2043   case ISD::TargetFrameIndex:
2044   case ISD::TargetExternalSymbol:
2045   case ISD::TargetBlockAddress:
2046   case ISD::TargetJumpTable:
2047   case ISD::TargetGlobalTLSAddress:
2048   case ISD::TargetGlobalAddress:
2049   case ISD::TokenFactor:
2050   case ISD::CopyFromReg:
2051   case ISD::CopyToReg:
2052   case ISD::EH_LABEL:
2053     NodeToMatch->setNodeId(-1); // Mark selected.
2054     return 0;
2055   case ISD::AssertSext:
2056   case ISD::AssertZext:
2057     CurDAG->ReplaceAllUsesOfValueWith(SDValue(NodeToMatch, 0),
2058                                       NodeToMatch->getOperand(0));
2059     return 0;
2060   case ISD::INLINEASM: return Select_INLINEASM(NodeToMatch);
2061   case ISD::UNDEF:     return Select_UNDEF(NodeToMatch);
2062   }
2063 
2064   assert(!NodeToMatch->isMachineOpcode() && "Node already selected!");
2065 
2066   // Set up the node stack with NodeToMatch as the only node on the stack.
2067   SmallVector<SDValue, 8> NodeStack;
2068   SDValue N = SDValue(NodeToMatch, 0);
2069   NodeStack.push_back(N);
2070 
2071   // MatchScopes - Scopes used when matching, if a match failure happens, this
2072   // indicates where to continue checking.
2073   SmallVector<MatchScope, 8> MatchScopes;
2074 
2075   // RecordedNodes - This is the set of nodes that have been recorded by the
2076   // state machine.  The second value is the parent of the node, or null if the
2077   // root is recorded.
2078   SmallVector<std::pair<SDValue, SDNode*>, 8> RecordedNodes;
2079 
2080   // MatchedMemRefs - This is the set of MemRef's we've seen in the input
2081   // pattern.
2082   SmallVector<MachineMemOperand*, 2> MatchedMemRefs;
2083 
2084   // These are the current input chain and glue for use when generating nodes.
2085   // Various Emit operations change these.  For example, emitting a copytoreg
2086   // uses and updates these.
2087   SDValue InputChain, InputGlue;
2088 
2089   // ChainNodesMatched - If a pattern matches nodes that have input/output
2090   // chains, the OPC_EmitMergeInputChains operation is emitted which indicates
2091   // which ones they are.  The result is captured into this list so that we can
2092   // update the chain results when the pattern is complete.
2093   SmallVector<SDNode*, 3> ChainNodesMatched;
2094   SmallVector<SDNode*, 3> GlueResultNodesMatched;
2095 
2096   DEBUG(errs() << "ISEL: Starting pattern match on root node: ";
2097         NodeToMatch->dump(CurDAG);
2098         errs() << '\n');
2099 
2100   // Determine where to start the interpreter.  Normally we start at opcode #0,
2101   // but if the state machine starts with an OPC_SwitchOpcode, then we
2102   // accelerate the first lookup (which is guaranteed to be hot) with the
2103   // OpcodeOffset table.
2104   unsigned MatcherIndex = 0;
2105 
2106   if (!OpcodeOffset.empty()) {
2107     // Already computed the OpcodeOffset table, just index into it.
2108     if (N.getOpcode() < OpcodeOffset.size())
2109       MatcherIndex = OpcodeOffset[N.getOpcode()];
2110     DEBUG(errs() << "  Initial Opcode index to " << MatcherIndex << "\n");
2111 
2112   } else if (MatcherTable[0] == OPC_SwitchOpcode) {
2113     // Otherwise, the table isn't computed, but the state machine does start
2114     // with an OPC_SwitchOpcode instruction.  Populate the table now, since this
2115     // is the first time we're selecting an instruction.
2116     unsigned Idx = 1;
2117     while (1) {
2118       // Get the size of this case.
2119       unsigned CaseSize = MatcherTable[Idx++];
2120       if (CaseSize & 128)
2121         CaseSize = GetVBR(CaseSize, MatcherTable, Idx);
2122       if (CaseSize == 0) break;
2123 
2124       // Get the opcode, add the index to the table.
2125       uint16_t Opc = MatcherTable[Idx++];
2126       Opc |= (unsigned short)MatcherTable[Idx++] << 8;
2127       if (Opc >= OpcodeOffset.size())
2128         OpcodeOffset.resize((Opc+1)*2);
2129       OpcodeOffset[Opc] = Idx;
2130       Idx += CaseSize;
2131     }
2132 
2133     // Okay, do the lookup for the first opcode.
2134     if (N.getOpcode() < OpcodeOffset.size())
2135       MatcherIndex = OpcodeOffset[N.getOpcode()];
2136   }
2137 
2138   while (1) {
2139     assert(MatcherIndex < TableSize && "Invalid index");
2140 #ifndef NDEBUG
2141     unsigned CurrentOpcodeIndex = MatcherIndex;
2142 #endif
2143     BuiltinOpcodes Opcode = (BuiltinOpcodes)MatcherTable[MatcherIndex++];
2144     switch (Opcode) {
2145     case OPC_Scope: {
2146       // Okay, the semantics of this operation are that we should push a scope
2147       // then evaluate the first child.  However, pushing a scope only to have
2148       // the first check fail (which then pops it) is inefficient.  If we can
2149       // determine immediately that the first check (or first several) will
2150       // immediately fail, don't even bother pushing a scope for them.
2151       unsigned FailIndex;
2152 
2153       while (1) {
2154         unsigned NumToSkip = MatcherTable[MatcherIndex++];
2155         if (NumToSkip & 128)
2156           NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex);
2157         // Found the end of the scope with no match.
2158         if (NumToSkip == 0) {
2159           FailIndex = 0;
2160           break;
2161         }
2162 
2163         FailIndex = MatcherIndex+NumToSkip;
2164 
2165         unsigned MatcherIndexOfPredicate = MatcherIndex;
2166         (void)MatcherIndexOfPredicate; // silence warning.
2167 
2168         // If we can't evaluate this predicate without pushing a scope (e.g. if
2169         // it is a 'MoveParent') or if the predicate succeeds on this node, we
2170         // push the scope and evaluate the full predicate chain.
2171         bool Result;
2172         MatcherIndex = IsPredicateKnownToFail(MatcherTable, MatcherIndex, N,
2173                                               Result, *this, RecordedNodes);
2174         if (!Result)
2175           break;
2176 
2177         DEBUG(errs() << "  Skipped scope entry (due to false predicate) at "
2178                      << "index " << MatcherIndexOfPredicate
2179                      << ", continuing at " << FailIndex << "\n");
2180         ++NumDAGIselRetries;
2181 
2182         // Otherwise, we know that this case of the Scope is guaranteed to fail,
2183         // move to the next case.
2184         MatcherIndex = FailIndex;
2185       }
2186 
2187       // If the whole scope failed to match, bail.
2188       if (FailIndex == 0) break;
2189 
2190       // Push a MatchScope which indicates where to go if the first child fails
2191       // to match.
2192       MatchScope NewEntry;
2193       NewEntry.FailIndex = FailIndex;
2194       NewEntry.NodeStack.append(NodeStack.begin(), NodeStack.end());
2195       NewEntry.NumRecordedNodes = RecordedNodes.size();
2196       NewEntry.NumMatchedMemRefs = MatchedMemRefs.size();
2197       NewEntry.InputChain = InputChain;
2198       NewEntry.InputGlue = InputGlue;
2199       NewEntry.HasChainNodesMatched = !ChainNodesMatched.empty();
2200       NewEntry.HasGlueResultNodesMatched = !GlueResultNodesMatched.empty();
2201       MatchScopes.push_back(NewEntry);
2202       continue;
2203     }
2204     case OPC_RecordNode: {
2205       // Remember this node, it may end up being an operand in the pattern.
2206       SDNode *Parent = 0;
2207       if (NodeStack.size() > 1)
2208         Parent = NodeStack[NodeStack.size()-2].getNode();
2209       RecordedNodes.push_back(std::make_pair(N, Parent));
2210       continue;
2211     }
2212 
2213     case OPC_RecordChild0: case OPC_RecordChild1:
2214     case OPC_RecordChild2: case OPC_RecordChild3:
2215     case OPC_RecordChild4: case OPC_RecordChild5:
2216     case OPC_RecordChild6: case OPC_RecordChild7: {
2217       unsigned ChildNo = Opcode-OPC_RecordChild0;
2218       if (ChildNo >= N.getNumOperands())
2219         break;  // Match fails if out of range child #.
2220 
2221       RecordedNodes.push_back(std::make_pair(N->getOperand(ChildNo),
2222                                              N.getNode()));
2223       continue;
2224     }
2225     case OPC_RecordMemRef:
2226       MatchedMemRefs.push_back(cast<MemSDNode>(N)->getMemOperand());
2227       continue;
2228 
2229     case OPC_CaptureGlueInput:
2230       // If the current node has an input glue, capture it in InputGlue.
2231       if (N->getNumOperands() != 0 &&
2232           N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Glue)
2233         InputGlue = N->getOperand(N->getNumOperands()-1);
2234       continue;
2235 
2236     case OPC_MoveChild: {
2237       unsigned ChildNo = MatcherTable[MatcherIndex++];
2238       if (ChildNo >= N.getNumOperands())
2239         break;  // Match fails if out of range child #.
2240       N = N.getOperand(ChildNo);
2241       NodeStack.push_back(N);
2242       continue;
2243     }
2244 
2245     case OPC_MoveParent:
2246       // Pop the current node off the NodeStack.
2247       NodeStack.pop_back();
2248       assert(!NodeStack.empty() && "Node stack imbalance!");
2249       N = NodeStack.back();
2250       continue;
2251 
2252     case OPC_CheckSame:
2253       if (!::CheckSame(MatcherTable, MatcherIndex, N, RecordedNodes)) break;
2254       continue;
2255     case OPC_CheckPatternPredicate:
2256       if (!::CheckPatternPredicate(MatcherTable, MatcherIndex, *this)) break;
2257       continue;
2258     case OPC_CheckPredicate:
2259       if (!::CheckNodePredicate(MatcherTable, MatcherIndex, *this,
2260                                 N.getNode()))
2261         break;
2262       continue;
2263     case OPC_CheckComplexPat: {
2264       unsigned CPNum = MatcherTable[MatcherIndex++];
2265       unsigned RecNo = MatcherTable[MatcherIndex++];
2266       assert(RecNo < RecordedNodes.size() && "Invalid CheckComplexPat");
2267       if (!CheckComplexPattern(NodeToMatch, RecordedNodes[RecNo].second,
2268                                RecordedNodes[RecNo].first, CPNum,
2269                                RecordedNodes))
2270         break;
2271       continue;
2272     }
2273     case OPC_CheckOpcode:
2274       if (!::CheckOpcode(MatcherTable, MatcherIndex, N.getNode())) break;
2275       continue;
2276 
2277     case OPC_CheckType:
2278       if (!::CheckType(MatcherTable, MatcherIndex, N, TLI)) break;
2279       continue;
2280 
2281     case OPC_SwitchOpcode: {
2282       unsigned CurNodeOpcode = N.getOpcode();
2283       unsigned SwitchStart = MatcherIndex-1; (void)SwitchStart;
2284       unsigned CaseSize;
2285       while (1) {
2286         // Get the size of this case.
2287         CaseSize = MatcherTable[MatcherIndex++];
2288         if (CaseSize & 128)
2289           CaseSize = GetVBR(CaseSize, MatcherTable, MatcherIndex);
2290         if (CaseSize == 0) break;
2291 
2292         uint16_t Opc = MatcherTable[MatcherIndex++];
2293         Opc |= (unsigned short)MatcherTable[MatcherIndex++] << 8;
2294 
2295         // If the opcode matches, then we will execute this case.
2296         if (CurNodeOpcode == Opc)
2297           break;
2298 
2299         // Otherwise, skip over this case.
2300         MatcherIndex += CaseSize;
2301       }
2302 
2303       // If no cases matched, bail out.
2304       if (CaseSize == 0) break;
2305 
2306       // Otherwise, execute the case we found.
2307       DEBUG(errs() << "  OpcodeSwitch from " << SwitchStart
2308                    << " to " << MatcherIndex << "\n");
2309       continue;
2310     }
2311 
2312     case OPC_SwitchType: {
2313       MVT CurNodeVT = N.getValueType().getSimpleVT();
2314       unsigned SwitchStart = MatcherIndex-1; (void)SwitchStart;
2315       unsigned CaseSize;
2316       while (1) {
2317         // Get the size of this case.
2318         CaseSize = MatcherTable[MatcherIndex++];
2319         if (CaseSize & 128)
2320           CaseSize = GetVBR(CaseSize, MatcherTable, MatcherIndex);
2321         if (CaseSize == 0) break;
2322 
2323         MVT CaseVT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
2324         if (CaseVT == MVT::iPTR)
2325           CaseVT = TLI.getPointerTy();
2326 
2327         // If the VT matches, then we will execute this case.
2328         if (CurNodeVT == CaseVT)
2329           break;
2330 
2331         // Otherwise, skip over this case.
2332         MatcherIndex += CaseSize;
2333       }
2334 
2335       // If no cases matched, bail out.
2336       if (CaseSize == 0) break;
2337 
2338       // Otherwise, execute the case we found.
2339       DEBUG(errs() << "  TypeSwitch[" << EVT(CurNodeVT).getEVTString()
2340                    << "] from " << SwitchStart << " to " << MatcherIndex<<'\n');
2341       continue;
2342     }
2343     case OPC_CheckChild0Type: case OPC_CheckChild1Type:
2344     case OPC_CheckChild2Type: case OPC_CheckChild3Type:
2345     case OPC_CheckChild4Type: case OPC_CheckChild5Type:
2346     case OPC_CheckChild6Type: case OPC_CheckChild7Type:
2347       if (!::CheckChildType(MatcherTable, MatcherIndex, N, TLI,
2348                             Opcode-OPC_CheckChild0Type))
2349         break;
2350       continue;
2351     case OPC_CheckCondCode:
2352       if (!::CheckCondCode(MatcherTable, MatcherIndex, N)) break;
2353       continue;
2354     case OPC_CheckValueType:
2355       if (!::CheckValueType(MatcherTable, MatcherIndex, N, TLI)) break;
2356       continue;
2357     case OPC_CheckInteger:
2358       if (!::CheckInteger(MatcherTable, MatcherIndex, N)) break;
2359       continue;
2360     case OPC_CheckAndImm:
2361       if (!::CheckAndImm(MatcherTable, MatcherIndex, N, *this)) break;
2362       continue;
2363     case OPC_CheckOrImm:
2364       if (!::CheckOrImm(MatcherTable, MatcherIndex, N, *this)) break;
2365       continue;
2366 
2367     case OPC_CheckFoldableChainNode: {
2368       assert(NodeStack.size() != 1 && "No parent node");
2369       // Verify that all intermediate nodes between the root and this one have
2370       // a single use.
2371       bool HasMultipleUses = false;
2372       for (unsigned i = 1, e = NodeStack.size()-1; i != e; ++i)
2373         if (!NodeStack[i].hasOneUse()) {
2374           HasMultipleUses = true;
2375           break;
2376         }
2377       if (HasMultipleUses) break;
2378 
2379       // Check to see that the target thinks this is profitable to fold and that
2380       // we can fold it without inducing cycles in the graph.
2381       if (!IsProfitableToFold(N, NodeStack[NodeStack.size()-2].getNode(),
2382                               NodeToMatch) ||
2383           !IsLegalToFold(N, NodeStack[NodeStack.size()-2].getNode(),
2384                          NodeToMatch, OptLevel,
2385                          true/*We validate our own chains*/))
2386         break;
2387 
2388       continue;
2389     }
2390     case OPC_EmitInteger: {
2391       MVT::SimpleValueType VT =
2392         (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
2393       int64_t Val = MatcherTable[MatcherIndex++];
2394       if (Val & 128)
2395         Val = GetVBR(Val, MatcherTable, MatcherIndex);
2396       RecordedNodes.push_back(std::pair<SDValue, SDNode*>(
2397                               CurDAG->getTargetConstant(Val, VT), (SDNode*)0));
2398       continue;
2399     }
2400     case OPC_EmitRegister: {
2401       MVT::SimpleValueType VT =
2402         (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
2403       unsigned RegNo = MatcherTable[MatcherIndex++];
2404       RecordedNodes.push_back(std::pair<SDValue, SDNode*>(
2405                               CurDAG->getRegister(RegNo, VT), (SDNode*)0));
2406       continue;
2407     }
2408     case OPC_EmitRegister2: {
2409       // For targets w/ more than 256 register names, the register enum
2410       // values are stored in two bytes in the matcher table (just like
2411       // opcodes).
2412       MVT::SimpleValueType VT =
2413         (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
2414       unsigned RegNo = MatcherTable[MatcherIndex++];
2415       RegNo |= MatcherTable[MatcherIndex++] << 8;
2416       RecordedNodes.push_back(std::pair<SDValue, SDNode*>(
2417                               CurDAG->getRegister(RegNo, VT), (SDNode*)0));
2418       continue;
2419     }
2420 
2421     case OPC_EmitConvertToTarget:  {
2422       // Convert from IMM/FPIMM to target version.
2423       unsigned RecNo = MatcherTable[MatcherIndex++];
2424       assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
2425       SDValue Imm = RecordedNodes[RecNo].first;
2426 
2427       if (Imm->getOpcode() == ISD::Constant) {
2428         int64_t Val = cast<ConstantSDNode>(Imm)->getZExtValue();
2429         Imm = CurDAG->getTargetConstant(Val, Imm.getValueType());
2430       } else if (Imm->getOpcode() == ISD::ConstantFP) {
2431         const ConstantFP *Val=cast<ConstantFPSDNode>(Imm)->getConstantFPValue();
2432         Imm = CurDAG->getTargetConstantFP(*Val, Imm.getValueType());
2433       }
2434 
2435       RecordedNodes.push_back(std::make_pair(Imm, RecordedNodes[RecNo].second));
2436       continue;
2437     }
2438 
2439     case OPC_EmitMergeInputChains1_0:    // OPC_EmitMergeInputChains, 1, 0
2440     case OPC_EmitMergeInputChains1_1: {  // OPC_EmitMergeInputChains, 1, 1
2441       // These are space-optimized forms of OPC_EmitMergeInputChains.
2442       assert(InputChain.getNode() == 0 &&
2443              "EmitMergeInputChains should be the first chain producing node");
2444       assert(ChainNodesMatched.empty() &&
2445              "Should only have one EmitMergeInputChains per match");
2446 
2447       // Read all of the chained nodes.
2448       unsigned RecNo = Opcode == OPC_EmitMergeInputChains1_1;
2449       assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
2450       ChainNodesMatched.push_back(RecordedNodes[RecNo].first.getNode());
2451 
2452       // FIXME: What if other value results of the node have uses not matched
2453       // by this pattern?
2454       if (ChainNodesMatched.back() != NodeToMatch &&
2455           !RecordedNodes[RecNo].first.hasOneUse()) {
2456         ChainNodesMatched.clear();
2457         break;
2458       }
2459 
2460       // Merge the input chains if they are not intra-pattern references.
2461       InputChain = HandleMergeInputChains(ChainNodesMatched, CurDAG);
2462 
2463       if (InputChain.getNode() == 0)
2464         break;  // Failed to merge.
2465       continue;
2466     }
2467 
2468     case OPC_EmitMergeInputChains: {
2469       assert(InputChain.getNode() == 0 &&
2470              "EmitMergeInputChains should be the first chain producing node");
2471       // This node gets a list of nodes we matched in the input that have
2472       // chains.  We want to token factor all of the input chains to these nodes
2473       // together.  However, if any of the input chains is actually one of the
2474       // nodes matched in this pattern, then we have an intra-match reference.
2475       // Ignore these because the newly token factored chain should not refer to
2476       // the old nodes.
2477       unsigned NumChains = MatcherTable[MatcherIndex++];
2478       assert(NumChains != 0 && "Can't TF zero chains");
2479 
2480       assert(ChainNodesMatched.empty() &&
2481              "Should only have one EmitMergeInputChains per match");
2482 
2483       // Read all of the chained nodes.
2484       for (unsigned i = 0; i != NumChains; ++i) {
2485         unsigned RecNo = MatcherTable[MatcherIndex++];
2486         assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
2487         ChainNodesMatched.push_back(RecordedNodes[RecNo].first.getNode());
2488 
2489         // FIXME: What if other value results of the node have uses not matched
2490         // by this pattern?
2491         if (ChainNodesMatched.back() != NodeToMatch &&
2492             !RecordedNodes[RecNo].first.hasOneUse()) {
2493           ChainNodesMatched.clear();
2494           break;
2495         }
2496       }
2497 
2498       // If the inner loop broke out, the match fails.
2499       if (ChainNodesMatched.empty())
2500         break;
2501 
2502       // Merge the input chains if they are not intra-pattern references.
2503       InputChain = HandleMergeInputChains(ChainNodesMatched, CurDAG);
2504 
2505       if (InputChain.getNode() == 0)
2506         break;  // Failed to merge.
2507 
2508       continue;
2509     }
2510 
2511     case OPC_EmitCopyToReg: {
2512       unsigned RecNo = MatcherTable[MatcherIndex++];
2513       assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
2514       unsigned DestPhysReg = MatcherTable[MatcherIndex++];
2515 
2516       if (InputChain.getNode() == 0)
2517         InputChain = CurDAG->getEntryNode();
2518 
2519       InputChain = CurDAG->getCopyToReg(InputChain, NodeToMatch->getDebugLoc(),
2520                                         DestPhysReg, RecordedNodes[RecNo].first,
2521                                         InputGlue);
2522 
2523       InputGlue = InputChain.getValue(1);
2524       continue;
2525     }
2526 
2527     case OPC_EmitNodeXForm: {
2528       unsigned XFormNo = MatcherTable[MatcherIndex++];
2529       unsigned RecNo = MatcherTable[MatcherIndex++];
2530       assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
2531       SDValue Res = RunSDNodeXForm(RecordedNodes[RecNo].first, XFormNo);
2532       RecordedNodes.push_back(std::pair<SDValue,SDNode*>(Res, (SDNode*) 0));
2533       continue;
2534     }
2535 
2536     case OPC_EmitNode:
2537     case OPC_MorphNodeTo: {
2538       uint16_t TargetOpc = MatcherTable[MatcherIndex++];
2539       TargetOpc |= (unsigned short)MatcherTable[MatcherIndex++] << 8;
2540       unsigned EmitNodeInfo = MatcherTable[MatcherIndex++];
2541       // Get the result VT list.
2542       unsigned NumVTs = MatcherTable[MatcherIndex++];
2543       SmallVector<EVT, 4> VTs;
2544       for (unsigned i = 0; i != NumVTs; ++i) {
2545         MVT::SimpleValueType VT =
2546           (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
2547         if (VT == MVT::iPTR) VT = TLI.getPointerTy().SimpleTy;
2548         VTs.push_back(VT);
2549       }
2550 
2551       if (EmitNodeInfo & OPFL_Chain)
2552         VTs.push_back(MVT::Other);
2553       if (EmitNodeInfo & OPFL_GlueOutput)
2554         VTs.push_back(MVT::Glue);
2555 
2556       // This is hot code, so optimize the two most common cases of 1 and 2
2557       // results.
2558       SDVTList VTList;
2559       if (VTs.size() == 1)
2560         VTList = CurDAG->getVTList(VTs[0]);
2561       else if (VTs.size() == 2)
2562         VTList = CurDAG->getVTList(VTs[0], VTs[1]);
2563       else
2564         VTList = CurDAG->getVTList(VTs.data(), VTs.size());
2565 
2566       // Get the operand list.
2567       unsigned NumOps = MatcherTable[MatcherIndex++];
2568       SmallVector<SDValue, 8> Ops;
2569       for (unsigned i = 0; i != NumOps; ++i) {
2570         unsigned RecNo = MatcherTable[MatcherIndex++];
2571         if (RecNo & 128)
2572           RecNo = GetVBR(RecNo, MatcherTable, MatcherIndex);
2573 
2574         assert(RecNo < RecordedNodes.size() && "Invalid EmitNode");
2575         Ops.push_back(RecordedNodes[RecNo].first);
2576       }
2577 
2578       // If there are variadic operands to add, handle them now.
2579       if (EmitNodeInfo & OPFL_VariadicInfo) {
2580         // Determine the start index to copy from.
2581         unsigned FirstOpToCopy = getNumFixedFromVariadicInfo(EmitNodeInfo);
2582         FirstOpToCopy += (EmitNodeInfo & OPFL_Chain) ? 1 : 0;
2583         assert(NodeToMatch->getNumOperands() >= FirstOpToCopy &&
2584                "Invalid variadic node");
2585         // Copy all of the variadic operands, not including a potential glue
2586         // input.
2587         for (unsigned i = FirstOpToCopy, e = NodeToMatch->getNumOperands();
2588              i != e; ++i) {
2589           SDValue V = NodeToMatch->getOperand(i);
2590           if (V.getValueType() == MVT::Glue) break;
2591           Ops.push_back(V);
2592         }
2593       }
2594 
2595       // If this has chain/glue inputs, add them.
2596       if (EmitNodeInfo & OPFL_Chain)
2597         Ops.push_back(InputChain);
2598       if ((EmitNodeInfo & OPFL_GlueInput) && InputGlue.getNode() != 0)
2599         Ops.push_back(InputGlue);
2600 
2601       // Create the node.
2602       SDNode *Res = 0;
2603       if (Opcode != OPC_MorphNodeTo) {
2604         // If this is a normal EmitNode command, just create the new node and
2605         // add the results to the RecordedNodes list.
2606         Res = CurDAG->getMachineNode(TargetOpc, NodeToMatch->getDebugLoc(),
2607                                      VTList, Ops.data(), Ops.size());
2608 
2609         // Add all the non-glue/non-chain results to the RecordedNodes list.
2610         for (unsigned i = 0, e = VTs.size(); i != e; ++i) {
2611           if (VTs[i] == MVT::Other || VTs[i] == MVT::Glue) break;
2612           RecordedNodes.push_back(std::pair<SDValue,SDNode*>(SDValue(Res, i),
2613                                                              (SDNode*) 0));
2614         }
2615 
2616       } else {
2617         Res = MorphNode(NodeToMatch, TargetOpc, VTList, Ops.data(), Ops.size(),
2618                         EmitNodeInfo);
2619       }
2620 
2621       // If the node had chain/glue results, update our notion of the current
2622       // chain and glue.
2623       if (EmitNodeInfo & OPFL_GlueOutput) {
2624         InputGlue = SDValue(Res, VTs.size()-1);
2625         if (EmitNodeInfo & OPFL_Chain)
2626           InputChain = SDValue(Res, VTs.size()-2);
2627       } else if (EmitNodeInfo & OPFL_Chain)
2628         InputChain = SDValue(Res, VTs.size()-1);
2629 
2630       // If the OPFL_MemRefs glue is set on this node, slap all of the
2631       // accumulated memrefs onto it.
2632       //
2633       // FIXME: This is vastly incorrect for patterns with multiple outputs
2634       // instructions that access memory and for ComplexPatterns that match
2635       // loads.
2636       if (EmitNodeInfo & OPFL_MemRefs) {
2637         MachineSDNode::mmo_iterator MemRefs =
2638           MF->allocateMemRefsArray(MatchedMemRefs.size());
2639         std::copy(MatchedMemRefs.begin(), MatchedMemRefs.end(), MemRefs);
2640         cast<MachineSDNode>(Res)
2641           ->setMemRefs(MemRefs, MemRefs + MatchedMemRefs.size());
2642       }
2643 
2644       DEBUG(errs() << "  "
2645                    << (Opcode == OPC_MorphNodeTo ? "Morphed" : "Created")
2646                    << " node: "; Res->dump(CurDAG); errs() << "\n");
2647 
2648       // If this was a MorphNodeTo then we're completely done!
2649       if (Opcode == OPC_MorphNodeTo) {
2650         // Update chain and glue uses.
2651         UpdateChainsAndGlue(NodeToMatch, InputChain, ChainNodesMatched,
2652                             InputGlue, GlueResultNodesMatched, true);
2653         return Res;
2654       }
2655 
2656       continue;
2657     }
2658 
2659     case OPC_MarkGlueResults: {
2660       unsigned NumNodes = MatcherTable[MatcherIndex++];
2661 
2662       // Read and remember all the glue-result nodes.
2663       for (unsigned i = 0; i != NumNodes; ++i) {
2664         unsigned RecNo = MatcherTable[MatcherIndex++];
2665         if (RecNo & 128)
2666           RecNo = GetVBR(RecNo, MatcherTable, MatcherIndex);
2667 
2668         assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
2669         GlueResultNodesMatched.push_back(RecordedNodes[RecNo].first.getNode());
2670       }
2671       continue;
2672     }
2673 
2674     case OPC_CompleteMatch: {
2675       // The match has been completed, and any new nodes (if any) have been
2676       // created.  Patch up references to the matched dag to use the newly
2677       // created nodes.
2678       unsigned NumResults = MatcherTable[MatcherIndex++];
2679 
2680       for (unsigned i = 0; i != NumResults; ++i) {
2681         unsigned ResSlot = MatcherTable[MatcherIndex++];
2682         if (ResSlot & 128)
2683           ResSlot = GetVBR(ResSlot, MatcherTable, MatcherIndex);
2684 
2685         assert(ResSlot < RecordedNodes.size() && "Invalid CheckSame");
2686         SDValue Res = RecordedNodes[ResSlot].first;
2687 
2688         assert(i < NodeToMatch->getNumValues() &&
2689                NodeToMatch->getValueType(i) != MVT::Other &&
2690                NodeToMatch->getValueType(i) != MVT::Glue &&
2691                "Invalid number of results to complete!");
2692         assert((NodeToMatch->getValueType(i) == Res.getValueType() ||
2693                 NodeToMatch->getValueType(i) == MVT::iPTR ||
2694                 Res.getValueType() == MVT::iPTR ||
2695                 NodeToMatch->getValueType(i).getSizeInBits() ==
2696                     Res.getValueType().getSizeInBits()) &&
2697                "invalid replacement");
2698         CurDAG->ReplaceAllUsesOfValueWith(SDValue(NodeToMatch, i), Res);
2699       }
2700 
2701       // If the root node defines glue, add it to the glue nodes to update list.
2702       if (NodeToMatch->getValueType(NodeToMatch->getNumValues()-1) == MVT::Glue)
2703         GlueResultNodesMatched.push_back(NodeToMatch);
2704 
2705       // Update chain and glue uses.
2706       UpdateChainsAndGlue(NodeToMatch, InputChain, ChainNodesMatched,
2707                           InputGlue, GlueResultNodesMatched, false);
2708 
2709       assert(NodeToMatch->use_empty() &&
2710              "Didn't replace all uses of the node?");
2711 
2712       // FIXME: We just return here, which interacts correctly with SelectRoot
2713       // above.  We should fix this to not return an SDNode* anymore.
2714       return 0;
2715     }
2716     }
2717 
2718     // If the code reached this point, then the match failed.  See if there is
2719     // another child to try in the current 'Scope', otherwise pop it until we
2720     // find a case to check.
2721     DEBUG(errs() << "  Match failed at index " << CurrentOpcodeIndex << "\n");
2722     ++NumDAGIselRetries;
2723     while (1) {
2724       if (MatchScopes.empty()) {
2725         CannotYetSelect(NodeToMatch);
2726         return 0;
2727       }
2728 
2729       // Restore the interpreter state back to the point where the scope was
2730       // formed.
2731       MatchScope &LastScope = MatchScopes.back();
2732       RecordedNodes.resize(LastScope.NumRecordedNodes);
2733       NodeStack.clear();
2734       NodeStack.append(LastScope.NodeStack.begin(), LastScope.NodeStack.end());
2735       N = NodeStack.back();
2736 
2737       if (LastScope.NumMatchedMemRefs != MatchedMemRefs.size())
2738         MatchedMemRefs.resize(LastScope.NumMatchedMemRefs);
2739       MatcherIndex = LastScope.FailIndex;
2740 
2741       DEBUG(errs() << "  Continuing at " << MatcherIndex << "\n");
2742 
2743       InputChain = LastScope.InputChain;
2744       InputGlue = LastScope.InputGlue;
2745       if (!LastScope.HasChainNodesMatched)
2746         ChainNodesMatched.clear();
2747       if (!LastScope.HasGlueResultNodesMatched)
2748         GlueResultNodesMatched.clear();
2749 
2750       // Check to see what the offset is at the new MatcherIndex.  If it is zero
2751       // we have reached the end of this scope, otherwise we have another child
2752       // in the current scope to try.
2753       unsigned NumToSkip = MatcherTable[MatcherIndex++];
2754       if (NumToSkip & 128)
2755         NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex);
2756 
2757       // If we have another child in this scope to match, update FailIndex and
2758       // try it.
2759       if (NumToSkip != 0) {
2760         LastScope.FailIndex = MatcherIndex+NumToSkip;
2761         break;
2762       }
2763 
2764       // End of this scope, pop it and try the next child in the containing
2765       // scope.
2766       MatchScopes.pop_back();
2767     }
2768   }
2769 }
2770 
2771 
2772 
2773 void SelectionDAGISel::CannotYetSelect(SDNode *N) {
2774   std::string msg;
2775   raw_string_ostream Msg(msg);
2776   Msg << "Cannot select: ";
2777 
2778   if (N->getOpcode() != ISD::INTRINSIC_W_CHAIN &&
2779       N->getOpcode() != ISD::INTRINSIC_WO_CHAIN &&
2780       N->getOpcode() != ISD::INTRINSIC_VOID) {
2781     N->printrFull(Msg, CurDAG);
2782   } else {
2783     bool HasInputChain = N->getOperand(0).getValueType() == MVT::Other;
2784     unsigned iid =
2785       cast<ConstantSDNode>(N->getOperand(HasInputChain))->getZExtValue();
2786     if (iid < Intrinsic::num_intrinsics)
2787       Msg << "intrinsic %" << Intrinsic::getName((Intrinsic::ID)iid);
2788     else if (const TargetIntrinsicInfo *TII = TM.getIntrinsicInfo())
2789       Msg << "target intrinsic %" << TII->getName(iid);
2790     else
2791       Msg << "unknown intrinsic #" << iid;
2792   }
2793   report_fatal_error(Msg.str());
2794 }
2795 
2796 char SelectionDAGISel::ID = 0;
2797