1 //===- SelectionDAGDumper.cpp - Implement SelectionDAG::dump() ------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements the SelectionDAG::dump method and friends. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "llvm/ADT/APFloat.h" 14 #include "llvm/ADT/APInt.h" 15 #include "llvm/ADT/None.h" 16 #include "llvm/ADT/SmallPtrSet.h" 17 #include "llvm/ADT/StringExtras.h" 18 #include "llvm/CodeGen/ISDOpcodes.h" 19 #include "llvm/CodeGen/MachineBasicBlock.h" 20 #include "llvm/CodeGen/MachineConstantPool.h" 21 #include "llvm/CodeGen/MachineMemOperand.h" 22 #include "llvm/CodeGen/SelectionDAG.h" 23 #include "llvm/CodeGen/SelectionDAGNodes.h" 24 #include "llvm/CodeGen/TargetInstrInfo.h" 25 #include "llvm/CodeGen/TargetLowering.h" 26 #include "llvm/CodeGen/TargetRegisterInfo.h" 27 #include "llvm/CodeGen/TargetSubtargetInfo.h" 28 #include "llvm/CodeGen/ValueTypes.h" 29 #include "llvm/Config/llvm-config.h" 30 #include "llvm/IR/BasicBlock.h" 31 #include "llvm/IR/Constants.h" 32 #include "llvm/IR/DebugInfoMetadata.h" 33 #include "llvm/IR/DebugLoc.h" 34 #include "llvm/IR/Function.h" 35 #include "llvm/IR/Intrinsics.h" 36 #include "llvm/IR/ModuleSlotTracker.h" 37 #include "llvm/IR/Value.h" 38 #include "llvm/Support/Casting.h" 39 #include "llvm/Support/CommandLine.h" 40 #include "llvm/Support/Compiler.h" 41 #include "llvm/Support/Debug.h" 42 #include "llvm/Support/ErrorHandling.h" 43 #include "llvm/Support/MachineValueType.h" 44 #include "llvm/Support/Printable.h" 45 #include "llvm/Support/raw_ostream.h" 46 #include "llvm/Target/TargetIntrinsicInfo.h" 47 #include "llvm/Target/TargetMachine.h" 48 #include "SDNodeDbgValue.h" 49 #include <cstdint> 50 #include <iterator> 51 52 using namespace llvm; 53 54 static cl::opt<bool> 55 VerboseDAGDumping("dag-dump-verbose", cl::Hidden, 56 cl::desc("Display more information when dumping selection " 57 "DAG nodes.")); 58 59 std::string SDNode::getOperationName(const SelectionDAG *G) const { 60 switch (getOpcode()) { 61 default: 62 if (getOpcode() < ISD::BUILTIN_OP_END) 63 return "<<Unknown DAG Node>>"; 64 if (isMachineOpcode()) { 65 if (G) 66 if (const TargetInstrInfo *TII = G->getSubtarget().getInstrInfo()) 67 if (getMachineOpcode() < TII->getNumOpcodes()) 68 return std::string(TII->getName(getMachineOpcode())); 69 return "<<Unknown Machine Node #" + utostr(getOpcode()) + ">>"; 70 } 71 if (G) { 72 const TargetLowering &TLI = G->getTargetLoweringInfo(); 73 const char *Name = TLI.getTargetNodeName(getOpcode()); 74 if (Name) return Name; 75 return "<<Unknown Target Node #" + utostr(getOpcode()) + ">>"; 76 } 77 return "<<Unknown Node #" + utostr(getOpcode()) + ">>"; 78 79 #ifndef NDEBUG 80 case ISD::DELETED_NODE: return "<<Deleted Node!>>"; 81 #endif 82 case ISD::PREFETCH: return "Prefetch"; 83 case ISD::ATOMIC_FENCE: return "AtomicFence"; 84 case ISD::ATOMIC_CMP_SWAP: return "AtomicCmpSwap"; 85 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: return "AtomicCmpSwapWithSuccess"; 86 case ISD::ATOMIC_SWAP: return "AtomicSwap"; 87 case ISD::ATOMIC_LOAD_ADD: return "AtomicLoadAdd"; 88 case ISD::ATOMIC_LOAD_SUB: return "AtomicLoadSub"; 89 case ISD::ATOMIC_LOAD_AND: return "AtomicLoadAnd"; 90 case ISD::ATOMIC_LOAD_CLR: return "AtomicLoadClr"; 91 case ISD::ATOMIC_LOAD_OR: return "AtomicLoadOr"; 92 case ISD::ATOMIC_LOAD_XOR: return "AtomicLoadXor"; 93 case ISD::ATOMIC_LOAD_NAND: return "AtomicLoadNand"; 94 case ISD::ATOMIC_LOAD_MIN: return "AtomicLoadMin"; 95 case ISD::ATOMIC_LOAD_MAX: return "AtomicLoadMax"; 96 case ISD::ATOMIC_LOAD_UMIN: return "AtomicLoadUMin"; 97 case ISD::ATOMIC_LOAD_UMAX: return "AtomicLoadUMax"; 98 case ISD::ATOMIC_LOAD_FADD: return "AtomicLoadFAdd"; 99 case ISD::ATOMIC_LOAD: return "AtomicLoad"; 100 case ISD::ATOMIC_STORE: return "AtomicStore"; 101 case ISD::PCMARKER: return "PCMarker"; 102 case ISD::READCYCLECOUNTER: return "ReadCycleCounter"; 103 case ISD::SRCVALUE: return "SrcValue"; 104 case ISD::MDNODE_SDNODE: return "MDNode"; 105 case ISD::EntryToken: return "EntryToken"; 106 case ISD::TokenFactor: return "TokenFactor"; 107 case ISD::AssertSext: return "AssertSext"; 108 case ISD::AssertZext: return "AssertZext"; 109 case ISD::AssertAlign: return "AssertAlign"; 110 111 case ISD::BasicBlock: return "BasicBlock"; 112 case ISD::VALUETYPE: return "ValueType"; 113 case ISD::Register: return "Register"; 114 case ISD::RegisterMask: return "RegisterMask"; 115 case ISD::Constant: 116 if (cast<ConstantSDNode>(this)->isOpaque()) 117 return "OpaqueConstant"; 118 return "Constant"; 119 case ISD::ConstantFP: return "ConstantFP"; 120 case ISD::GlobalAddress: return "GlobalAddress"; 121 case ISD::GlobalTLSAddress: return "GlobalTLSAddress"; 122 case ISD::FrameIndex: return "FrameIndex"; 123 case ISD::JumpTable: return "JumpTable"; 124 case ISD::GLOBAL_OFFSET_TABLE: return "GLOBAL_OFFSET_TABLE"; 125 case ISD::RETURNADDR: return "RETURNADDR"; 126 case ISD::ADDROFRETURNADDR: return "ADDROFRETURNADDR"; 127 case ISD::FRAMEADDR: return "FRAMEADDR"; 128 case ISD::SPONENTRY: return "SPONENTRY"; 129 case ISD::LOCAL_RECOVER: return "LOCAL_RECOVER"; 130 case ISD::READ_REGISTER: return "READ_REGISTER"; 131 case ISD::WRITE_REGISTER: return "WRITE_REGISTER"; 132 case ISD::FRAME_TO_ARGS_OFFSET: return "FRAME_TO_ARGS_OFFSET"; 133 case ISD::EH_DWARF_CFA: return "EH_DWARF_CFA"; 134 case ISD::EH_RETURN: return "EH_RETURN"; 135 case ISD::EH_SJLJ_SETJMP: return "EH_SJLJ_SETJMP"; 136 case ISD::EH_SJLJ_LONGJMP: return "EH_SJLJ_LONGJMP"; 137 case ISD::EH_SJLJ_SETUP_DISPATCH: return "EH_SJLJ_SETUP_DISPATCH"; 138 case ISD::ConstantPool: return "ConstantPool"; 139 case ISD::TargetIndex: return "TargetIndex"; 140 case ISD::ExternalSymbol: return "ExternalSymbol"; 141 case ISD::BlockAddress: return "BlockAddress"; 142 case ISD::INTRINSIC_WO_CHAIN: 143 case ISD::INTRINSIC_VOID: 144 case ISD::INTRINSIC_W_CHAIN: { 145 unsigned OpNo = getOpcode() == ISD::INTRINSIC_WO_CHAIN ? 0 : 1; 146 unsigned IID = cast<ConstantSDNode>(getOperand(OpNo))->getZExtValue(); 147 if (IID < Intrinsic::num_intrinsics) 148 return Intrinsic::getBaseName((Intrinsic::ID)IID).str(); 149 if (!G) 150 return "Unknown intrinsic"; 151 if (const TargetIntrinsicInfo *TII = G->getTarget().getIntrinsicInfo()) 152 return TII->getName(IID); 153 llvm_unreachable("Invalid intrinsic ID"); 154 } 155 156 case ISD::BUILD_VECTOR: return "BUILD_VECTOR"; 157 case ISD::TargetConstant: 158 if (cast<ConstantSDNode>(this)->isOpaque()) 159 return "OpaqueTargetConstant"; 160 return "TargetConstant"; 161 case ISD::TargetConstantFP: return "TargetConstantFP"; 162 case ISD::TargetGlobalAddress: return "TargetGlobalAddress"; 163 case ISD::TargetGlobalTLSAddress: return "TargetGlobalTLSAddress"; 164 case ISD::TargetFrameIndex: return "TargetFrameIndex"; 165 case ISD::TargetJumpTable: return "TargetJumpTable"; 166 case ISD::TargetConstantPool: return "TargetConstantPool"; 167 case ISD::TargetExternalSymbol: return "TargetExternalSymbol"; 168 case ISD::MCSymbol: return "MCSymbol"; 169 case ISD::TargetBlockAddress: return "TargetBlockAddress"; 170 171 case ISD::CopyToReg: return "CopyToReg"; 172 case ISD::CopyFromReg: return "CopyFromReg"; 173 case ISD::UNDEF: return "undef"; 174 case ISD::VSCALE: return "vscale"; 175 case ISD::MERGE_VALUES: return "merge_values"; 176 case ISD::INLINEASM: return "inlineasm"; 177 case ISD::INLINEASM_BR: return "inlineasm_br"; 178 case ISD::EH_LABEL: return "eh_label"; 179 case ISD::ANNOTATION_LABEL: return "annotation_label"; 180 case ISD::HANDLENODE: return "handlenode"; 181 182 // Unary operators 183 case ISD::FABS: return "fabs"; 184 case ISD::FMINNUM: return "fminnum"; 185 case ISD::STRICT_FMINNUM: return "strict_fminnum"; 186 case ISD::FMAXNUM: return "fmaxnum"; 187 case ISD::STRICT_FMAXNUM: return "strict_fmaxnum"; 188 case ISD::FMINNUM_IEEE: return "fminnum_ieee"; 189 case ISD::FMAXNUM_IEEE: return "fmaxnum_ieee"; 190 case ISD::FMINIMUM: return "fminimum"; 191 case ISD::STRICT_FMINIMUM: return "strict_fminimum"; 192 case ISD::FMAXIMUM: return "fmaximum"; 193 case ISD::STRICT_FMAXIMUM: return "strict_fmaximum"; 194 case ISD::FNEG: return "fneg"; 195 case ISD::FSQRT: return "fsqrt"; 196 case ISD::STRICT_FSQRT: return "strict_fsqrt"; 197 case ISD::FCBRT: return "fcbrt"; 198 case ISD::FSIN: return "fsin"; 199 case ISD::STRICT_FSIN: return "strict_fsin"; 200 case ISD::FCOS: return "fcos"; 201 case ISD::STRICT_FCOS: return "strict_fcos"; 202 case ISD::FSINCOS: return "fsincos"; 203 case ISD::FTRUNC: return "ftrunc"; 204 case ISD::STRICT_FTRUNC: return "strict_ftrunc"; 205 case ISD::FFLOOR: return "ffloor"; 206 case ISD::STRICT_FFLOOR: return "strict_ffloor"; 207 case ISD::FCEIL: return "fceil"; 208 case ISD::STRICT_FCEIL: return "strict_fceil"; 209 case ISD::FRINT: return "frint"; 210 case ISD::STRICT_FRINT: return "strict_frint"; 211 case ISD::FNEARBYINT: return "fnearbyint"; 212 case ISD::STRICT_FNEARBYINT: return "strict_fnearbyint"; 213 case ISD::FROUND: return "fround"; 214 case ISD::STRICT_FROUND: return "strict_fround"; 215 case ISD::FROUNDEVEN: return "froundeven"; 216 case ISD::STRICT_FROUNDEVEN: return "strict_froundeven"; 217 case ISD::FEXP: return "fexp"; 218 case ISD::STRICT_FEXP: return "strict_fexp"; 219 case ISD::FEXP2: return "fexp2"; 220 case ISD::STRICT_FEXP2: return "strict_fexp2"; 221 case ISD::FLOG: return "flog"; 222 case ISD::STRICT_FLOG: return "strict_flog"; 223 case ISD::FLOG2: return "flog2"; 224 case ISD::STRICT_FLOG2: return "strict_flog2"; 225 case ISD::FLOG10: return "flog10"; 226 case ISD::STRICT_FLOG10: return "strict_flog10"; 227 228 // Binary operators 229 case ISD::ADD: return "add"; 230 case ISD::SUB: return "sub"; 231 case ISD::MUL: return "mul"; 232 case ISD::MULHU: return "mulhu"; 233 case ISD::MULHS: return "mulhs"; 234 case ISD::AVGFLOORU: return "avgflooru"; 235 case ISD::AVGFLOORS: return "avgfloors"; 236 case ISD::AVGCEILU: return "avgceilu"; 237 case ISD::AVGCEILS: return "avgceils"; 238 case ISD::ABDS: return "abds"; 239 case ISD::ABDU: return "abdu"; 240 case ISD::SDIV: return "sdiv"; 241 case ISD::UDIV: return "udiv"; 242 case ISD::SREM: return "srem"; 243 case ISD::UREM: return "urem"; 244 case ISD::SMUL_LOHI: return "smul_lohi"; 245 case ISD::UMUL_LOHI: return "umul_lohi"; 246 case ISD::SDIVREM: return "sdivrem"; 247 case ISD::UDIVREM: return "udivrem"; 248 case ISD::AND: return "and"; 249 case ISD::OR: return "or"; 250 case ISD::XOR: return "xor"; 251 case ISD::SHL: return "shl"; 252 case ISD::SRA: return "sra"; 253 case ISD::SRL: return "srl"; 254 case ISD::ROTL: return "rotl"; 255 case ISD::ROTR: return "rotr"; 256 case ISD::FSHL: return "fshl"; 257 case ISD::FSHR: return "fshr"; 258 case ISD::FADD: return "fadd"; 259 case ISD::STRICT_FADD: return "strict_fadd"; 260 case ISD::FSUB: return "fsub"; 261 case ISD::STRICT_FSUB: return "strict_fsub"; 262 case ISD::FMUL: return "fmul"; 263 case ISD::STRICT_FMUL: return "strict_fmul"; 264 case ISD::FDIV: return "fdiv"; 265 case ISD::STRICT_FDIV: return "strict_fdiv"; 266 case ISD::FMA: return "fma"; 267 case ISD::STRICT_FMA: return "strict_fma"; 268 case ISD::FMAD: return "fmad"; 269 case ISD::FREM: return "frem"; 270 case ISD::STRICT_FREM: return "strict_frem"; 271 case ISD::FCOPYSIGN: return "fcopysign"; 272 case ISD::FGETSIGN: return "fgetsign"; 273 case ISD::FCANONICALIZE: return "fcanonicalize"; 274 case ISD::FPOW: return "fpow"; 275 case ISD::STRICT_FPOW: return "strict_fpow"; 276 case ISD::SMIN: return "smin"; 277 case ISD::SMAX: return "smax"; 278 case ISD::UMIN: return "umin"; 279 case ISD::UMAX: return "umax"; 280 281 case ISD::FPOWI: return "fpowi"; 282 case ISD::STRICT_FPOWI: return "strict_fpowi"; 283 case ISD::SETCC: return "setcc"; 284 case ISD::SETCCCARRY: return "setcccarry"; 285 case ISD::STRICT_FSETCC: return "strict_fsetcc"; 286 case ISD::STRICT_FSETCCS: return "strict_fsetccs"; 287 case ISD::SELECT: return "select"; 288 case ISD::VSELECT: return "vselect"; 289 case ISD::SELECT_CC: return "select_cc"; 290 case ISD::INSERT_VECTOR_ELT: return "insert_vector_elt"; 291 case ISD::EXTRACT_VECTOR_ELT: return "extract_vector_elt"; 292 case ISD::CONCAT_VECTORS: return "concat_vectors"; 293 case ISD::INSERT_SUBVECTOR: return "insert_subvector"; 294 case ISD::EXTRACT_SUBVECTOR: return "extract_subvector"; 295 case ISD::SCALAR_TO_VECTOR: return "scalar_to_vector"; 296 case ISD::VECTOR_SHUFFLE: return "vector_shuffle"; 297 case ISD::VECTOR_SPLICE: return "vector_splice"; 298 case ISD::SPLAT_VECTOR: return "splat_vector"; 299 case ISD::SPLAT_VECTOR_PARTS: return "splat_vector_parts"; 300 case ISD::VECTOR_REVERSE: return "vector_reverse"; 301 case ISD::STEP_VECTOR: return "step_vector"; 302 case ISD::CARRY_FALSE: return "carry_false"; 303 case ISD::ADDC: return "addc"; 304 case ISD::ADDE: return "adde"; 305 case ISD::ADDCARRY: return "addcarry"; 306 case ISD::SADDO_CARRY: return "saddo_carry"; 307 case ISD::SADDO: return "saddo"; 308 case ISD::UADDO: return "uaddo"; 309 case ISD::SSUBO: return "ssubo"; 310 case ISD::USUBO: return "usubo"; 311 case ISD::SMULO: return "smulo"; 312 case ISD::UMULO: return "umulo"; 313 case ISD::SUBC: return "subc"; 314 case ISD::SUBE: return "sube"; 315 case ISD::SUBCARRY: return "subcarry"; 316 case ISD::SSUBO_CARRY: return "ssubo_carry"; 317 case ISD::SHL_PARTS: return "shl_parts"; 318 case ISD::SRA_PARTS: return "sra_parts"; 319 case ISD::SRL_PARTS: return "srl_parts"; 320 321 case ISD::SADDSAT: return "saddsat"; 322 case ISD::UADDSAT: return "uaddsat"; 323 case ISD::SSUBSAT: return "ssubsat"; 324 case ISD::USUBSAT: return "usubsat"; 325 case ISD::SSHLSAT: return "sshlsat"; 326 case ISD::USHLSAT: return "ushlsat"; 327 328 case ISD::SMULFIX: return "smulfix"; 329 case ISD::SMULFIXSAT: return "smulfixsat"; 330 case ISD::UMULFIX: return "umulfix"; 331 case ISD::UMULFIXSAT: return "umulfixsat"; 332 333 case ISD::SDIVFIX: return "sdivfix"; 334 case ISD::SDIVFIXSAT: return "sdivfixsat"; 335 case ISD::UDIVFIX: return "udivfix"; 336 case ISD::UDIVFIXSAT: return "udivfixsat"; 337 338 // Conversion operators. 339 case ISD::SIGN_EXTEND: return "sign_extend"; 340 case ISD::ZERO_EXTEND: return "zero_extend"; 341 case ISD::ANY_EXTEND: return "any_extend"; 342 case ISD::SIGN_EXTEND_INREG: return "sign_extend_inreg"; 343 case ISD::ANY_EXTEND_VECTOR_INREG: return "any_extend_vector_inreg"; 344 case ISD::SIGN_EXTEND_VECTOR_INREG: return "sign_extend_vector_inreg"; 345 case ISD::ZERO_EXTEND_VECTOR_INREG: return "zero_extend_vector_inreg"; 346 case ISD::TRUNCATE: return "truncate"; 347 case ISD::FP_ROUND: return "fp_round"; 348 case ISD::STRICT_FP_ROUND: return "strict_fp_round"; 349 case ISD::FP_EXTEND: return "fp_extend"; 350 case ISD::STRICT_FP_EXTEND: return "strict_fp_extend"; 351 352 case ISD::SINT_TO_FP: return "sint_to_fp"; 353 case ISD::STRICT_SINT_TO_FP: return "strict_sint_to_fp"; 354 case ISD::UINT_TO_FP: return "uint_to_fp"; 355 case ISD::STRICT_UINT_TO_FP: return "strict_uint_to_fp"; 356 case ISD::FP_TO_SINT: return "fp_to_sint"; 357 case ISD::STRICT_FP_TO_SINT: return "strict_fp_to_sint"; 358 case ISD::FP_TO_UINT: return "fp_to_uint"; 359 case ISD::STRICT_FP_TO_UINT: return "strict_fp_to_uint"; 360 case ISD::FP_TO_SINT_SAT: return "fp_to_sint_sat"; 361 case ISD::FP_TO_UINT_SAT: return "fp_to_uint_sat"; 362 case ISD::BITCAST: return "bitcast"; 363 case ISD::ADDRSPACECAST: return "addrspacecast"; 364 case ISD::FP16_TO_FP: return "fp16_to_fp"; 365 case ISD::STRICT_FP16_TO_FP: return "strict_fp16_to_fp"; 366 case ISD::FP_TO_FP16: return "fp_to_fp16"; 367 case ISD::STRICT_FP_TO_FP16: return "strict_fp_to_fp16"; 368 case ISD::LROUND: return "lround"; 369 case ISD::STRICT_LROUND: return "strict_lround"; 370 case ISD::LLROUND: return "llround"; 371 case ISD::STRICT_LLROUND: return "strict_llround"; 372 case ISD::LRINT: return "lrint"; 373 case ISD::STRICT_LRINT: return "strict_lrint"; 374 case ISD::LLRINT: return "llrint"; 375 case ISD::STRICT_LLRINT: return "strict_llrint"; 376 377 // Control flow instructions 378 case ISD::BR: return "br"; 379 case ISD::BRIND: return "brind"; 380 case ISD::BR_JT: return "br_jt"; 381 case ISD::BRCOND: return "brcond"; 382 case ISD::BR_CC: return "br_cc"; 383 case ISD::CALLSEQ_START: return "callseq_start"; 384 case ISD::CALLSEQ_END: return "callseq_end"; 385 386 // EH instructions 387 case ISD::CATCHRET: return "catchret"; 388 case ISD::CLEANUPRET: return "cleanupret"; 389 390 // Other operators 391 case ISD::LOAD: return "load"; 392 case ISD::STORE: return "store"; 393 case ISD::MLOAD: return "masked_load"; 394 case ISD::MSTORE: return "masked_store"; 395 case ISD::MGATHER: return "masked_gather"; 396 case ISD::MSCATTER: return "masked_scatter"; 397 case ISD::VAARG: return "vaarg"; 398 case ISD::VACOPY: return "vacopy"; 399 case ISD::VAEND: return "vaend"; 400 case ISD::VASTART: return "vastart"; 401 case ISD::DYNAMIC_STACKALLOC: return "dynamic_stackalloc"; 402 case ISD::EXTRACT_ELEMENT: return "extract_element"; 403 case ISD::BUILD_PAIR: return "build_pair"; 404 case ISD::STACKSAVE: return "stacksave"; 405 case ISD::STACKRESTORE: return "stackrestore"; 406 case ISD::TRAP: return "trap"; 407 case ISD::DEBUGTRAP: return "debugtrap"; 408 case ISD::UBSANTRAP: return "ubsantrap"; 409 case ISD::LIFETIME_START: return "lifetime.start"; 410 case ISD::LIFETIME_END: return "lifetime.end"; 411 case ISD::PSEUDO_PROBE: 412 return "pseudoprobe"; 413 case ISD::GC_TRANSITION_START: return "gc_transition.start"; 414 case ISD::GC_TRANSITION_END: return "gc_transition.end"; 415 case ISD::GET_DYNAMIC_AREA_OFFSET: return "get.dynamic.area.offset"; 416 case ISD::FREEZE: return "freeze"; 417 case ISD::PREALLOCATED_SETUP: 418 return "call_setup"; 419 case ISD::PREALLOCATED_ARG: 420 return "call_alloc"; 421 422 // Floating point environment manipulation 423 case ISD::FLT_ROUNDS_: return "flt_rounds"; 424 case ISD::SET_ROUNDING: return "set_rounding"; 425 426 // Bit manipulation 427 case ISD::ABS: return "abs"; 428 case ISD::BITREVERSE: return "bitreverse"; 429 case ISD::BSWAP: return "bswap"; 430 case ISD::CTPOP: return "ctpop"; 431 case ISD::CTTZ: return "cttz"; 432 case ISD::CTTZ_ZERO_UNDEF: return "cttz_zero_undef"; 433 case ISD::CTLZ: return "ctlz"; 434 case ISD::CTLZ_ZERO_UNDEF: return "ctlz_zero_undef"; 435 case ISD::PARITY: return "parity"; 436 437 // Trampolines 438 case ISD::INIT_TRAMPOLINE: return "init_trampoline"; 439 case ISD::ADJUST_TRAMPOLINE: return "adjust_trampoline"; 440 441 case ISD::CONDCODE: 442 switch (cast<CondCodeSDNode>(this)->get()) { 443 default: llvm_unreachable("Unknown setcc condition!"); 444 case ISD::SETOEQ: return "setoeq"; 445 case ISD::SETOGT: return "setogt"; 446 case ISD::SETOGE: return "setoge"; 447 case ISD::SETOLT: return "setolt"; 448 case ISD::SETOLE: return "setole"; 449 case ISD::SETONE: return "setone"; 450 451 case ISD::SETO: return "seto"; 452 case ISD::SETUO: return "setuo"; 453 case ISD::SETUEQ: return "setueq"; 454 case ISD::SETUGT: return "setugt"; 455 case ISD::SETUGE: return "setuge"; 456 case ISD::SETULT: return "setult"; 457 case ISD::SETULE: return "setule"; 458 case ISD::SETUNE: return "setune"; 459 460 case ISD::SETEQ: return "seteq"; 461 case ISD::SETGT: return "setgt"; 462 case ISD::SETGE: return "setge"; 463 case ISD::SETLT: return "setlt"; 464 case ISD::SETLE: return "setle"; 465 case ISD::SETNE: return "setne"; 466 467 case ISD::SETTRUE: return "settrue"; 468 case ISD::SETTRUE2: return "settrue2"; 469 case ISD::SETFALSE: return "setfalse"; 470 case ISD::SETFALSE2: return "setfalse2"; 471 } 472 case ISD::VECREDUCE_FADD: return "vecreduce_fadd"; 473 case ISD::VECREDUCE_SEQ_FADD: return "vecreduce_seq_fadd"; 474 case ISD::VECREDUCE_FMUL: return "vecreduce_fmul"; 475 case ISD::VECREDUCE_SEQ_FMUL: return "vecreduce_seq_fmul"; 476 case ISD::VECREDUCE_ADD: return "vecreduce_add"; 477 case ISD::VECREDUCE_MUL: return "vecreduce_mul"; 478 case ISD::VECREDUCE_AND: return "vecreduce_and"; 479 case ISD::VECREDUCE_OR: return "vecreduce_or"; 480 case ISD::VECREDUCE_XOR: return "vecreduce_xor"; 481 case ISD::VECREDUCE_SMAX: return "vecreduce_smax"; 482 case ISD::VECREDUCE_SMIN: return "vecreduce_smin"; 483 case ISD::VECREDUCE_UMAX: return "vecreduce_umax"; 484 case ISD::VECREDUCE_UMIN: return "vecreduce_umin"; 485 case ISD::VECREDUCE_FMAX: return "vecreduce_fmax"; 486 case ISD::VECREDUCE_FMIN: return "vecreduce_fmin"; 487 488 // Vector Predication 489 #define BEGIN_REGISTER_VP_SDNODE(SDID, LEGALARG, NAME, ...) \ 490 case ISD::SDID: \ 491 return #NAME; 492 #include "llvm/IR/VPIntrinsics.def" 493 } 494 } 495 496 const char *SDNode::getIndexedModeName(ISD::MemIndexedMode AM) { 497 switch (AM) { 498 default: return ""; 499 case ISD::PRE_INC: return "<pre-inc>"; 500 case ISD::PRE_DEC: return "<pre-dec>"; 501 case ISD::POST_INC: return "<post-inc>"; 502 case ISD::POST_DEC: return "<post-dec>"; 503 } 504 } 505 506 static Printable PrintNodeId(const SDNode &Node) { 507 return Printable([&Node](raw_ostream &OS) { 508 #ifndef NDEBUG 509 OS << 't' << Node.PersistentId; 510 #else 511 OS << (const void*)&Node; 512 #endif 513 }); 514 } 515 516 // Print the MMO with more information from the SelectionDAG. 517 static void printMemOperand(raw_ostream &OS, const MachineMemOperand &MMO, 518 const MachineFunction *MF, const Module *M, 519 const MachineFrameInfo *MFI, 520 const TargetInstrInfo *TII, LLVMContext &Ctx) { 521 ModuleSlotTracker MST(M); 522 if (MF) 523 MST.incorporateFunction(MF->getFunction()); 524 SmallVector<StringRef, 0> SSNs; 525 MMO.print(OS, MST, SSNs, Ctx, MFI, TII); 526 } 527 528 static void printMemOperand(raw_ostream &OS, const MachineMemOperand &MMO, 529 const SelectionDAG *G) { 530 if (G) { 531 const MachineFunction *MF = &G->getMachineFunction(); 532 return printMemOperand(OS, MMO, MF, MF->getFunction().getParent(), 533 &MF->getFrameInfo(), 534 G->getSubtarget().getInstrInfo(), *G->getContext()); 535 } 536 537 LLVMContext Ctx; 538 return printMemOperand(OS, MMO, /*MF=*/nullptr, /*M=*/nullptr, 539 /*MFI=*/nullptr, /*TII=*/nullptr, Ctx); 540 } 541 542 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 543 LLVM_DUMP_METHOD void SDNode::dump() const { dump(nullptr); } 544 545 LLVM_DUMP_METHOD void SDNode::dump(const SelectionDAG *G) const { 546 print(dbgs(), G); 547 dbgs() << '\n'; 548 } 549 #endif 550 551 void SDNode::print_types(raw_ostream &OS, const SelectionDAG *G) const { 552 for (unsigned i = 0, e = getNumValues(); i != e; ++i) { 553 if (i) OS << ","; 554 if (getValueType(i) == MVT::Other) 555 OS << "ch"; 556 else 557 OS << getValueType(i).getEVTString(); 558 } 559 } 560 561 void SDNode::print_details(raw_ostream &OS, const SelectionDAG *G) const { 562 if (getFlags().hasNoUnsignedWrap()) 563 OS << " nuw"; 564 565 if (getFlags().hasNoSignedWrap()) 566 OS << " nsw"; 567 568 if (getFlags().hasExact()) 569 OS << " exact"; 570 571 if (getFlags().hasNoNaNs()) 572 OS << " nnan"; 573 574 if (getFlags().hasNoInfs()) 575 OS << " ninf"; 576 577 if (getFlags().hasNoSignedZeros()) 578 OS << " nsz"; 579 580 if (getFlags().hasAllowReciprocal()) 581 OS << " arcp"; 582 583 if (getFlags().hasAllowContract()) 584 OS << " contract"; 585 586 if (getFlags().hasApproximateFuncs()) 587 OS << " afn"; 588 589 if (getFlags().hasAllowReassociation()) 590 OS << " reassoc"; 591 592 if (getFlags().hasNoFPExcept()) 593 OS << " nofpexcept"; 594 595 if (const MachineSDNode *MN = dyn_cast<MachineSDNode>(this)) { 596 if (!MN->memoperands_empty()) { 597 OS << "<"; 598 OS << "Mem:"; 599 for (MachineSDNode::mmo_iterator i = MN->memoperands_begin(), 600 e = MN->memoperands_end(); i != e; ++i) { 601 printMemOperand(OS, **i, G); 602 if (std::next(i) != e) 603 OS << " "; 604 } 605 OS << ">"; 606 } 607 } else if (const ShuffleVectorSDNode *SVN = 608 dyn_cast<ShuffleVectorSDNode>(this)) { 609 OS << "<"; 610 for (unsigned i = 0, e = ValueList[0].getVectorNumElements(); i != e; ++i) { 611 int Idx = SVN->getMaskElt(i); 612 if (i) OS << ","; 613 if (Idx < 0) 614 OS << "u"; 615 else 616 OS << Idx; 617 } 618 OS << ">"; 619 } else if (const ConstantSDNode *CSDN = dyn_cast<ConstantSDNode>(this)) { 620 OS << '<' << CSDN->getAPIntValue() << '>'; 621 } else if (const ConstantFPSDNode *CSDN = dyn_cast<ConstantFPSDNode>(this)) { 622 if (&CSDN->getValueAPF().getSemantics() == &APFloat::IEEEsingle()) 623 OS << '<' << CSDN->getValueAPF().convertToFloat() << '>'; 624 else if (&CSDN->getValueAPF().getSemantics() == &APFloat::IEEEdouble()) 625 OS << '<' << CSDN->getValueAPF().convertToDouble() << '>'; 626 else { 627 OS << "<APFloat("; 628 CSDN->getValueAPF().bitcastToAPInt().print(OS, false); 629 OS << ")>"; 630 } 631 } else if (const GlobalAddressSDNode *GADN = 632 dyn_cast<GlobalAddressSDNode>(this)) { 633 int64_t offset = GADN->getOffset(); 634 OS << '<'; 635 GADN->getGlobal()->printAsOperand(OS); 636 OS << '>'; 637 if (offset > 0) 638 OS << " + " << offset; 639 else 640 OS << " " << offset; 641 if (unsigned int TF = GADN->getTargetFlags()) 642 OS << " [TF=" << TF << ']'; 643 } else if (const FrameIndexSDNode *FIDN = dyn_cast<FrameIndexSDNode>(this)) { 644 OS << "<" << FIDN->getIndex() << ">"; 645 } else if (const JumpTableSDNode *JTDN = dyn_cast<JumpTableSDNode>(this)) { 646 OS << "<" << JTDN->getIndex() << ">"; 647 if (unsigned int TF = JTDN->getTargetFlags()) 648 OS << " [TF=" << TF << ']'; 649 } else if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(this)){ 650 int offset = CP->getOffset(); 651 if (CP->isMachineConstantPoolEntry()) 652 OS << "<" << *CP->getMachineCPVal() << ">"; 653 else 654 OS << "<" << *CP->getConstVal() << ">"; 655 if (offset > 0) 656 OS << " + " << offset; 657 else 658 OS << " " << offset; 659 if (unsigned int TF = CP->getTargetFlags()) 660 OS << " [TF=" << TF << ']'; 661 } else if (const TargetIndexSDNode *TI = dyn_cast<TargetIndexSDNode>(this)) { 662 OS << "<" << TI->getIndex() << '+' << TI->getOffset() << ">"; 663 if (unsigned TF = TI->getTargetFlags()) 664 OS << " [TF=" << TF << ']'; 665 } else if (const BasicBlockSDNode *BBDN = dyn_cast<BasicBlockSDNode>(this)) { 666 OS << "<"; 667 const Value *LBB = (const Value*)BBDN->getBasicBlock()->getBasicBlock(); 668 if (LBB) 669 OS << LBB->getName() << " "; 670 OS << (const void*)BBDN->getBasicBlock() << ">"; 671 } else if (const RegisterSDNode *R = dyn_cast<RegisterSDNode>(this)) { 672 OS << ' ' << printReg(R->getReg(), 673 G ? G->getSubtarget().getRegisterInfo() : nullptr); 674 } else if (const ExternalSymbolSDNode *ES = 675 dyn_cast<ExternalSymbolSDNode>(this)) { 676 OS << "'" << ES->getSymbol() << "'"; 677 if (unsigned int TF = ES->getTargetFlags()) 678 OS << " [TF=" << TF << ']'; 679 } else if (const SrcValueSDNode *M = dyn_cast<SrcValueSDNode>(this)) { 680 if (M->getValue()) 681 OS << "<" << M->getValue() << ">"; 682 else 683 OS << "<null>"; 684 } else if (const MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(this)) { 685 if (MD->getMD()) 686 OS << "<" << MD->getMD() << ">"; 687 else 688 OS << "<null>"; 689 } else if (const VTSDNode *N = dyn_cast<VTSDNode>(this)) { 690 OS << ":" << N->getVT().getEVTString(); 691 } 692 else if (const LoadSDNode *LD = dyn_cast<LoadSDNode>(this)) { 693 OS << "<"; 694 695 printMemOperand(OS, *LD->getMemOperand(), G); 696 697 bool doExt = true; 698 switch (LD->getExtensionType()) { 699 default: doExt = false; break; 700 case ISD::EXTLOAD: OS << ", anyext"; break; 701 case ISD::SEXTLOAD: OS << ", sext"; break; 702 case ISD::ZEXTLOAD: OS << ", zext"; break; 703 } 704 if (doExt) 705 OS << " from " << LD->getMemoryVT().getEVTString(); 706 707 const char *AM = getIndexedModeName(LD->getAddressingMode()); 708 if (*AM) 709 OS << ", " << AM; 710 711 OS << ">"; 712 } else if (const StoreSDNode *ST = dyn_cast<StoreSDNode>(this)) { 713 OS << "<"; 714 printMemOperand(OS, *ST->getMemOperand(), G); 715 716 if (ST->isTruncatingStore()) 717 OS << ", trunc to " << ST->getMemoryVT().getEVTString(); 718 719 const char *AM = getIndexedModeName(ST->getAddressingMode()); 720 if (*AM) 721 OS << ", " << AM; 722 723 OS << ">"; 724 } else if (const MaskedLoadSDNode *MLd = dyn_cast<MaskedLoadSDNode>(this)) { 725 OS << "<"; 726 727 printMemOperand(OS, *MLd->getMemOperand(), G); 728 729 bool doExt = true; 730 switch (MLd->getExtensionType()) { 731 default: doExt = false; break; 732 case ISD::EXTLOAD: OS << ", anyext"; break; 733 case ISD::SEXTLOAD: OS << ", sext"; break; 734 case ISD::ZEXTLOAD: OS << ", zext"; break; 735 } 736 if (doExt) 737 OS << " from " << MLd->getMemoryVT().getEVTString(); 738 739 const char *AM = getIndexedModeName(MLd->getAddressingMode()); 740 if (*AM) 741 OS << ", " << AM; 742 743 if (MLd->isExpandingLoad()) 744 OS << ", expanding"; 745 746 OS << ">"; 747 } else if (const MaskedStoreSDNode *MSt = dyn_cast<MaskedStoreSDNode>(this)) { 748 OS << "<"; 749 printMemOperand(OS, *MSt->getMemOperand(), G); 750 751 if (MSt->isTruncatingStore()) 752 OS << ", trunc to " << MSt->getMemoryVT().getEVTString(); 753 754 const char *AM = getIndexedModeName(MSt->getAddressingMode()); 755 if (*AM) 756 OS << ", " << AM; 757 758 if (MSt->isCompressingStore()) 759 OS << ", compressing"; 760 761 OS << ">"; 762 } else if (const auto *MGather = dyn_cast<MaskedGatherSDNode>(this)) { 763 OS << "<"; 764 printMemOperand(OS, *MGather->getMemOperand(), G); 765 766 bool doExt = true; 767 switch (MGather->getExtensionType()) { 768 default: doExt = false; break; 769 case ISD::EXTLOAD: OS << ", anyext"; break; 770 case ISD::SEXTLOAD: OS << ", sext"; break; 771 case ISD::ZEXTLOAD: OS << ", zext"; break; 772 } 773 if (doExt) 774 OS << " from " << MGather->getMemoryVT().getEVTString(); 775 776 auto Signed = MGather->isIndexSigned() ? "signed" : "unsigned"; 777 auto Scaled = MGather->isIndexScaled() ? "scaled" : "unscaled"; 778 OS << ", " << Signed << " " << Scaled << " offset"; 779 780 OS << ">"; 781 } else if (const auto *MScatter = dyn_cast<MaskedScatterSDNode>(this)) { 782 OS << "<"; 783 printMemOperand(OS, *MScatter->getMemOperand(), G); 784 785 if (MScatter->isTruncatingStore()) 786 OS << ", trunc to " << MScatter->getMemoryVT().getEVTString(); 787 788 auto Signed = MScatter->isIndexSigned() ? "signed" : "unsigned"; 789 auto Scaled = MScatter->isIndexScaled() ? "scaled" : "unscaled"; 790 OS << ", " << Signed << " " << Scaled << " offset"; 791 792 OS << ">"; 793 } else if (const MemSDNode *M = dyn_cast<MemSDNode>(this)) { 794 OS << "<"; 795 printMemOperand(OS, *M->getMemOperand(), G); 796 OS << ">"; 797 } else if (const BlockAddressSDNode *BA = 798 dyn_cast<BlockAddressSDNode>(this)) { 799 int64_t offset = BA->getOffset(); 800 OS << "<"; 801 BA->getBlockAddress()->getFunction()->printAsOperand(OS, false); 802 OS << ", "; 803 BA->getBlockAddress()->getBasicBlock()->printAsOperand(OS, false); 804 OS << ">"; 805 if (offset > 0) 806 OS << " + " << offset; 807 else 808 OS << " " << offset; 809 if (unsigned int TF = BA->getTargetFlags()) 810 OS << " [TF=" << TF << ']'; 811 } else if (const AddrSpaceCastSDNode *ASC = 812 dyn_cast<AddrSpaceCastSDNode>(this)) { 813 OS << '[' 814 << ASC->getSrcAddressSpace() 815 << " -> " 816 << ASC->getDestAddressSpace() 817 << ']'; 818 } else if (const LifetimeSDNode *LN = dyn_cast<LifetimeSDNode>(this)) { 819 if (LN->hasOffset()) 820 OS << "<" << LN->getOffset() << " to " << LN->getOffset() + LN->getSize() << ">"; 821 } 822 823 if (VerboseDAGDumping) { 824 if (unsigned Order = getIROrder()) 825 OS << " [ORD=" << Order << ']'; 826 827 if (getNodeId() != -1) 828 OS << " [ID=" << getNodeId() << ']'; 829 if (!(isa<ConstantSDNode>(this) || (isa<ConstantFPSDNode>(this)))) 830 OS << " # D:" << isDivergent(); 831 832 if (G && !G->GetDbgValues(this).empty()) { 833 OS << " [NoOfDbgValues=" << G->GetDbgValues(this).size() << ']'; 834 for (SDDbgValue *Dbg : G->GetDbgValues(this)) 835 if (!Dbg->isInvalidated()) 836 Dbg->print(OS); 837 } else if (getHasDebugValue()) 838 OS << " [NoOfDbgValues>0]"; 839 } 840 } 841 842 LLVM_DUMP_METHOD void SDDbgValue::print(raw_ostream &OS) const { 843 OS << " DbgVal(Order=" << getOrder() << ')'; 844 if (isInvalidated()) 845 OS << "(Invalidated)"; 846 if (isEmitted()) 847 OS << "(Emitted)"; 848 OS << "("; 849 bool Comma = false; 850 for (const SDDbgOperand &Op : getLocationOps()) { 851 if (Comma) 852 OS << ", "; 853 switch (Op.getKind()) { 854 case SDDbgOperand::SDNODE: 855 if (Op.getSDNode()) 856 OS << "SDNODE=" << PrintNodeId(*Op.getSDNode()) << ':' << Op.getResNo(); 857 else 858 OS << "SDNODE"; 859 break; 860 case SDDbgOperand::CONST: 861 OS << "CONST"; 862 break; 863 case SDDbgOperand::FRAMEIX: 864 OS << "FRAMEIX=" << Op.getFrameIx(); 865 break; 866 case SDDbgOperand::VREG: 867 OS << "VREG=" << Op.getVReg(); 868 break; 869 } 870 Comma = true; 871 } 872 OS << ")"; 873 if (isIndirect()) OS << "(Indirect)"; 874 if (isVariadic()) 875 OS << "(Variadic)"; 876 OS << ":\"" << Var->getName() << '"'; 877 #ifndef NDEBUG 878 if (Expr->getNumElements()) 879 Expr->dump(); 880 #endif 881 } 882 883 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 884 LLVM_DUMP_METHOD void SDDbgValue::dump() const { 885 if (isInvalidated()) 886 return; 887 print(dbgs()); 888 dbgs() << "\n"; 889 } 890 #endif 891 892 /// Return true if this node is so simple that we should just print it inline 893 /// if it appears as an operand. 894 static bool shouldPrintInline(const SDNode &Node, const SelectionDAG *G) { 895 // Avoid lots of cluttering when inline printing nodes with associated 896 // DbgValues in verbose mode. 897 if (VerboseDAGDumping && G && !G->GetDbgValues(&Node).empty()) 898 return false; 899 if (Node.getOpcode() == ISD::EntryToken) 900 return false; 901 return Node.getNumOperands() == 0; 902 } 903 904 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 905 static void DumpNodes(const SDNode *N, unsigned indent, const SelectionDAG *G) { 906 for (const SDValue &Op : N->op_values()) { 907 if (shouldPrintInline(*Op.getNode(), G)) 908 continue; 909 if (Op.getNode()->hasOneUse()) 910 DumpNodes(Op.getNode(), indent+2, G); 911 } 912 913 dbgs().indent(indent); 914 N->dump(G); 915 } 916 917 LLVM_DUMP_METHOD void SelectionDAG::dump() const { 918 dbgs() << "SelectionDAG has " << AllNodes.size() << " nodes:\n"; 919 920 for (const SDNode &N : allnodes()) { 921 if (!N.hasOneUse() && &N != getRoot().getNode() && 922 (!shouldPrintInline(N, this) || N.use_empty())) 923 DumpNodes(&N, 2, this); 924 } 925 926 if (getRoot().getNode()) DumpNodes(getRoot().getNode(), 2, this); 927 dbgs() << "\n"; 928 929 if (VerboseDAGDumping) { 930 if (DbgBegin() != DbgEnd()) 931 dbgs() << "SDDbgValues:\n"; 932 for (auto *Dbg : make_range(DbgBegin(), DbgEnd())) 933 Dbg->dump(); 934 if (ByvalParmDbgBegin() != ByvalParmDbgEnd()) 935 dbgs() << "Byval SDDbgValues:\n"; 936 for (auto *Dbg : make_range(ByvalParmDbgBegin(), ByvalParmDbgEnd())) 937 Dbg->dump(); 938 } 939 dbgs() << "\n"; 940 } 941 #endif 942 943 void SDNode::printr(raw_ostream &OS, const SelectionDAG *G) const { 944 OS << PrintNodeId(*this) << ": "; 945 print_types(OS, G); 946 OS << " = " << getOperationName(G); 947 print_details(OS, G); 948 } 949 950 static bool printOperand(raw_ostream &OS, const SelectionDAG *G, 951 const SDValue Value) { 952 if (!Value.getNode()) { 953 OS << "<null>"; 954 return false; 955 } 956 957 if (shouldPrintInline(*Value.getNode(), G)) { 958 OS << Value->getOperationName(G) << ':'; 959 Value->print_types(OS, G); 960 Value->print_details(OS, G); 961 return true; 962 } 963 964 OS << PrintNodeId(*Value.getNode()); 965 if (unsigned RN = Value.getResNo()) 966 OS << ':' << RN; 967 return false; 968 } 969 970 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 971 using VisitedSDNodeSet = SmallPtrSet<const SDNode *, 32>; 972 973 static void DumpNodesr(raw_ostream &OS, const SDNode *N, unsigned indent, 974 const SelectionDAG *G, VisitedSDNodeSet &once) { 975 if (!once.insert(N).second) // If we've been here before, return now. 976 return; 977 978 // Dump the current SDNode, but don't end the line yet. 979 OS.indent(indent); 980 N->printr(OS, G); 981 982 // Having printed this SDNode, walk the children: 983 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { 984 if (i) OS << ","; 985 OS << " "; 986 987 const SDValue Op = N->getOperand(i); 988 bool printedInline = printOperand(OS, G, Op); 989 if (printedInline) 990 once.insert(Op.getNode()); 991 } 992 993 OS << "\n"; 994 995 // Dump children that have grandchildren on their own line(s). 996 for (const SDValue &Op : N->op_values()) 997 DumpNodesr(OS, Op.getNode(), indent+2, G, once); 998 } 999 1000 LLVM_DUMP_METHOD void SDNode::dumpr() const { 1001 VisitedSDNodeSet once; 1002 DumpNodesr(dbgs(), this, 0, nullptr, once); 1003 } 1004 1005 LLVM_DUMP_METHOD void SDNode::dumpr(const SelectionDAG *G) const { 1006 VisitedSDNodeSet once; 1007 DumpNodesr(dbgs(), this, 0, G, once); 1008 } 1009 #endif 1010 1011 static void printrWithDepthHelper(raw_ostream &OS, const SDNode *N, 1012 const SelectionDAG *G, unsigned depth, 1013 unsigned indent) { 1014 if (depth == 0) 1015 return; 1016 1017 OS.indent(indent); 1018 1019 N->print(OS, G); 1020 1021 for (const SDValue &Op : N->op_values()) { 1022 // Don't follow chain operands. 1023 if (Op.getValueType() == MVT::Other) 1024 continue; 1025 OS << '\n'; 1026 printrWithDepthHelper(OS, Op.getNode(), G, depth - 1, indent + 2); 1027 } 1028 } 1029 1030 void SDNode::printrWithDepth(raw_ostream &OS, const SelectionDAG *G, 1031 unsigned depth) const { 1032 printrWithDepthHelper(OS, this, G, depth, 0); 1033 } 1034 1035 void SDNode::printrFull(raw_ostream &OS, const SelectionDAG *G) const { 1036 // Don't print impossibly deep things. 1037 printrWithDepth(OS, G, 10); 1038 } 1039 1040 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 1041 LLVM_DUMP_METHOD 1042 void SDNode::dumprWithDepth(const SelectionDAG *G, unsigned depth) const { 1043 printrWithDepth(dbgs(), G, depth); 1044 } 1045 1046 LLVM_DUMP_METHOD void SDNode::dumprFull(const SelectionDAG *G) const { 1047 // Don't print impossibly deep things. 1048 dumprWithDepth(G, 10); 1049 } 1050 #endif 1051 1052 void SDNode::print(raw_ostream &OS, const SelectionDAG *G) const { 1053 printr(OS, G); 1054 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { 1055 if (i) OS << ", "; else OS << " "; 1056 printOperand(OS, G, getOperand(i)); 1057 } 1058 if (DebugLoc DL = getDebugLoc()) { 1059 OS << ", "; 1060 DL.print(OS); 1061 } 1062 } 1063