1 //===- SelectionDAGDumper.cpp - Implement SelectionDAG::dump() ------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements the SelectionDAG::dump method and friends. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "llvm/ADT/APFloat.h" 14 #include "llvm/ADT/APInt.h" 15 #include "llvm/ADT/None.h" 16 #include "llvm/ADT/SmallPtrSet.h" 17 #include "llvm/ADT/StringExtras.h" 18 #include "llvm/CodeGen/ISDOpcodes.h" 19 #include "llvm/CodeGen/MachineBasicBlock.h" 20 #include "llvm/CodeGen/MachineConstantPool.h" 21 #include "llvm/CodeGen/MachineMemOperand.h" 22 #include "llvm/CodeGen/SelectionDAG.h" 23 #include "llvm/CodeGen/SelectionDAGNodes.h" 24 #include "llvm/CodeGen/TargetInstrInfo.h" 25 #include "llvm/CodeGen/TargetLowering.h" 26 #include "llvm/CodeGen/TargetRegisterInfo.h" 27 #include "llvm/CodeGen/TargetSubtargetInfo.h" 28 #include "llvm/CodeGen/ValueTypes.h" 29 #include "llvm/Config/llvm-config.h" 30 #include "llvm/IR/BasicBlock.h" 31 #include "llvm/IR/Constants.h" 32 #include "llvm/IR/DebugInfoMetadata.h" 33 #include "llvm/IR/DebugLoc.h" 34 #include "llvm/IR/Function.h" 35 #include "llvm/IR/Intrinsics.h" 36 #include "llvm/IR/ModuleSlotTracker.h" 37 #include "llvm/IR/Value.h" 38 #include "llvm/Support/Casting.h" 39 #include "llvm/Support/CommandLine.h" 40 #include "llvm/Support/Compiler.h" 41 #include "llvm/Support/Debug.h" 42 #include "llvm/Support/ErrorHandling.h" 43 #include "llvm/Support/MachineValueType.h" 44 #include "llvm/Support/Printable.h" 45 #include "llvm/Support/raw_ostream.h" 46 #include "llvm/Target/TargetIntrinsicInfo.h" 47 #include "llvm/Target/TargetMachine.h" 48 #include "SDNodeDbgValue.h" 49 #include <cstdint> 50 #include <iterator> 51 52 using namespace llvm; 53 54 static cl::opt<bool> 55 VerboseDAGDumping("dag-dump-verbose", cl::Hidden, 56 cl::desc("Display more information when dumping selection " 57 "DAG nodes.")); 58 59 std::string SDNode::getOperationName(const SelectionDAG *G) const { 60 switch (getOpcode()) { 61 default: 62 if (getOpcode() < ISD::BUILTIN_OP_END) 63 return "<<Unknown DAG Node>>"; 64 if (isMachineOpcode()) { 65 if (G) 66 if (const TargetInstrInfo *TII = G->getSubtarget().getInstrInfo()) 67 if (getMachineOpcode() < TII->getNumOpcodes()) 68 return std::string(TII->getName(getMachineOpcode())); 69 return "<<Unknown Machine Node #" + utostr(getOpcode()) + ">>"; 70 } 71 if (G) { 72 const TargetLowering &TLI = G->getTargetLoweringInfo(); 73 const char *Name = TLI.getTargetNodeName(getOpcode()); 74 if (Name) return Name; 75 return "<<Unknown Target Node #" + utostr(getOpcode()) + ">>"; 76 } 77 return "<<Unknown Node #" + utostr(getOpcode()) + ">>"; 78 79 #ifndef NDEBUG 80 case ISD::DELETED_NODE: return "<<Deleted Node!>>"; 81 #endif 82 case ISD::PREFETCH: return "Prefetch"; 83 case ISD::ATOMIC_FENCE: return "AtomicFence"; 84 case ISD::ATOMIC_CMP_SWAP: return "AtomicCmpSwap"; 85 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: return "AtomicCmpSwapWithSuccess"; 86 case ISD::ATOMIC_SWAP: return "AtomicSwap"; 87 case ISD::ATOMIC_LOAD_ADD: return "AtomicLoadAdd"; 88 case ISD::ATOMIC_LOAD_SUB: return "AtomicLoadSub"; 89 case ISD::ATOMIC_LOAD_AND: return "AtomicLoadAnd"; 90 case ISD::ATOMIC_LOAD_CLR: return "AtomicLoadClr"; 91 case ISD::ATOMIC_LOAD_OR: return "AtomicLoadOr"; 92 case ISD::ATOMIC_LOAD_XOR: return "AtomicLoadXor"; 93 case ISD::ATOMIC_LOAD_NAND: return "AtomicLoadNand"; 94 case ISD::ATOMIC_LOAD_MIN: return "AtomicLoadMin"; 95 case ISD::ATOMIC_LOAD_MAX: return "AtomicLoadMax"; 96 case ISD::ATOMIC_LOAD_UMIN: return "AtomicLoadUMin"; 97 case ISD::ATOMIC_LOAD_UMAX: return "AtomicLoadUMax"; 98 case ISD::ATOMIC_LOAD_FADD: return "AtomicLoadFAdd"; 99 case ISD::ATOMIC_LOAD: return "AtomicLoad"; 100 case ISD::ATOMIC_STORE: return "AtomicStore"; 101 case ISD::PCMARKER: return "PCMarker"; 102 case ISD::READCYCLECOUNTER: return "ReadCycleCounter"; 103 case ISD::SRCVALUE: return "SrcValue"; 104 case ISD::MDNODE_SDNODE: return "MDNode"; 105 case ISD::EntryToken: return "EntryToken"; 106 case ISD::TokenFactor: return "TokenFactor"; 107 case ISD::AssertSext: return "AssertSext"; 108 case ISD::AssertZext: return "AssertZext"; 109 case ISD::AssertAlign: return "AssertAlign"; 110 111 case ISD::BasicBlock: return "BasicBlock"; 112 case ISD::VALUETYPE: return "ValueType"; 113 case ISD::Register: return "Register"; 114 case ISD::RegisterMask: return "RegisterMask"; 115 case ISD::Constant: 116 if (cast<ConstantSDNode>(this)->isOpaque()) 117 return "OpaqueConstant"; 118 return "Constant"; 119 case ISD::ConstantFP: return "ConstantFP"; 120 case ISD::GlobalAddress: return "GlobalAddress"; 121 case ISD::GlobalTLSAddress: return "GlobalTLSAddress"; 122 case ISD::FrameIndex: return "FrameIndex"; 123 case ISD::JumpTable: return "JumpTable"; 124 case ISD::GLOBAL_OFFSET_TABLE: return "GLOBAL_OFFSET_TABLE"; 125 case ISD::RETURNADDR: return "RETURNADDR"; 126 case ISD::ADDROFRETURNADDR: return "ADDROFRETURNADDR"; 127 case ISD::FRAMEADDR: return "FRAMEADDR"; 128 case ISD::SPONENTRY: return "SPONENTRY"; 129 case ISD::LOCAL_RECOVER: return "LOCAL_RECOVER"; 130 case ISD::READ_REGISTER: return "READ_REGISTER"; 131 case ISD::WRITE_REGISTER: return "WRITE_REGISTER"; 132 case ISD::FRAME_TO_ARGS_OFFSET: return "FRAME_TO_ARGS_OFFSET"; 133 case ISD::EH_DWARF_CFA: return "EH_DWARF_CFA"; 134 case ISD::EH_RETURN: return "EH_RETURN"; 135 case ISD::EH_SJLJ_SETJMP: return "EH_SJLJ_SETJMP"; 136 case ISD::EH_SJLJ_LONGJMP: return "EH_SJLJ_LONGJMP"; 137 case ISD::EH_SJLJ_SETUP_DISPATCH: return "EH_SJLJ_SETUP_DISPATCH"; 138 case ISD::ConstantPool: return "ConstantPool"; 139 case ISD::TargetIndex: return "TargetIndex"; 140 case ISD::ExternalSymbol: return "ExternalSymbol"; 141 case ISD::BlockAddress: return "BlockAddress"; 142 case ISD::INTRINSIC_WO_CHAIN: 143 case ISD::INTRINSIC_VOID: 144 case ISD::INTRINSIC_W_CHAIN: { 145 unsigned OpNo = getOpcode() == ISD::INTRINSIC_WO_CHAIN ? 0 : 1; 146 unsigned IID = cast<ConstantSDNode>(getOperand(OpNo))->getZExtValue(); 147 if (IID < Intrinsic::num_intrinsics) 148 return Intrinsic::getBaseName((Intrinsic::ID)IID).str(); 149 if (!G) 150 return "Unknown intrinsic"; 151 if (const TargetIntrinsicInfo *TII = G->getTarget().getIntrinsicInfo()) 152 return TII->getName(IID); 153 llvm_unreachable("Invalid intrinsic ID"); 154 } 155 156 case ISD::BUILD_VECTOR: return "BUILD_VECTOR"; 157 case ISD::TargetConstant: 158 if (cast<ConstantSDNode>(this)->isOpaque()) 159 return "OpaqueTargetConstant"; 160 return "TargetConstant"; 161 case ISD::TargetConstantFP: return "TargetConstantFP"; 162 case ISD::TargetGlobalAddress: return "TargetGlobalAddress"; 163 case ISD::TargetGlobalTLSAddress: return "TargetGlobalTLSAddress"; 164 case ISD::TargetFrameIndex: return "TargetFrameIndex"; 165 case ISD::TargetJumpTable: return "TargetJumpTable"; 166 case ISD::TargetConstantPool: return "TargetConstantPool"; 167 case ISD::TargetExternalSymbol: return "TargetExternalSymbol"; 168 case ISD::MCSymbol: return "MCSymbol"; 169 case ISD::TargetBlockAddress: return "TargetBlockAddress"; 170 171 case ISD::CopyToReg: return "CopyToReg"; 172 case ISD::CopyFromReg: return "CopyFromReg"; 173 case ISD::UNDEF: return "undef"; 174 case ISD::VSCALE: return "vscale"; 175 case ISD::MERGE_VALUES: return "merge_values"; 176 case ISD::INLINEASM: return "inlineasm"; 177 case ISD::INLINEASM_BR: return "inlineasm_br"; 178 case ISD::EH_LABEL: return "eh_label"; 179 case ISD::ANNOTATION_LABEL: return "annotation_label"; 180 case ISD::HANDLENODE: return "handlenode"; 181 182 // Unary operators 183 case ISD::FABS: return "fabs"; 184 case ISD::FMINNUM: return "fminnum"; 185 case ISD::STRICT_FMINNUM: return "strict_fminnum"; 186 case ISD::FMAXNUM: return "fmaxnum"; 187 case ISD::STRICT_FMAXNUM: return "strict_fmaxnum"; 188 case ISD::FMINNUM_IEEE: return "fminnum_ieee"; 189 case ISD::FMAXNUM_IEEE: return "fmaxnum_ieee"; 190 case ISD::FMINIMUM: return "fminimum"; 191 case ISD::STRICT_FMINIMUM: return "strict_fminimum"; 192 case ISD::FMAXIMUM: return "fmaximum"; 193 case ISD::STRICT_FMAXIMUM: return "strict_fmaximum"; 194 case ISD::FNEG: return "fneg"; 195 case ISD::FSQRT: return "fsqrt"; 196 case ISD::STRICT_FSQRT: return "strict_fsqrt"; 197 case ISD::FCBRT: return "fcbrt"; 198 case ISD::FSIN: return "fsin"; 199 case ISD::STRICT_FSIN: return "strict_fsin"; 200 case ISD::FCOS: return "fcos"; 201 case ISD::STRICT_FCOS: return "strict_fcos"; 202 case ISD::FSINCOS: return "fsincos"; 203 case ISD::FTRUNC: return "ftrunc"; 204 case ISD::STRICT_FTRUNC: return "strict_ftrunc"; 205 case ISD::FFLOOR: return "ffloor"; 206 case ISD::STRICT_FFLOOR: return "strict_ffloor"; 207 case ISD::FCEIL: return "fceil"; 208 case ISD::STRICT_FCEIL: return "strict_fceil"; 209 case ISD::FRINT: return "frint"; 210 case ISD::STRICT_FRINT: return "strict_frint"; 211 case ISD::FNEARBYINT: return "fnearbyint"; 212 case ISD::STRICT_FNEARBYINT: return "strict_fnearbyint"; 213 case ISD::FROUND: return "fround"; 214 case ISD::STRICT_FROUND: return "strict_fround"; 215 case ISD::FROUNDEVEN: return "froundeven"; 216 case ISD::STRICT_FROUNDEVEN: return "strict_froundeven"; 217 case ISD::FEXP: return "fexp"; 218 case ISD::STRICT_FEXP: return "strict_fexp"; 219 case ISD::FEXP2: return "fexp2"; 220 case ISD::STRICT_FEXP2: return "strict_fexp2"; 221 case ISD::FLOG: return "flog"; 222 case ISD::STRICT_FLOG: return "strict_flog"; 223 case ISD::FLOG2: return "flog2"; 224 case ISD::STRICT_FLOG2: return "strict_flog2"; 225 case ISD::FLOG10: return "flog10"; 226 case ISD::STRICT_FLOG10: return "strict_flog10"; 227 228 // Binary operators 229 case ISD::ADD: return "add"; 230 case ISD::SUB: return "sub"; 231 case ISD::MUL: return "mul"; 232 case ISD::MULHU: return "mulhu"; 233 case ISD::MULHS: return "mulhs"; 234 case ISD::ABDS: return "abds"; 235 case ISD::ABDU: return "abdu"; 236 case ISD::SDIV: return "sdiv"; 237 case ISD::UDIV: return "udiv"; 238 case ISD::SREM: return "srem"; 239 case ISD::UREM: return "urem"; 240 case ISD::SMUL_LOHI: return "smul_lohi"; 241 case ISD::UMUL_LOHI: return "umul_lohi"; 242 case ISD::SDIVREM: return "sdivrem"; 243 case ISD::UDIVREM: return "udivrem"; 244 case ISD::AND: return "and"; 245 case ISD::OR: return "or"; 246 case ISD::XOR: return "xor"; 247 case ISD::SHL: return "shl"; 248 case ISD::SRA: return "sra"; 249 case ISD::SRL: return "srl"; 250 case ISD::ROTL: return "rotl"; 251 case ISD::ROTR: return "rotr"; 252 case ISD::FSHL: return "fshl"; 253 case ISD::FSHR: return "fshr"; 254 case ISD::FADD: return "fadd"; 255 case ISD::STRICT_FADD: return "strict_fadd"; 256 case ISD::FSUB: return "fsub"; 257 case ISD::STRICT_FSUB: return "strict_fsub"; 258 case ISD::FMUL: return "fmul"; 259 case ISD::STRICT_FMUL: return "strict_fmul"; 260 case ISD::FDIV: return "fdiv"; 261 case ISD::STRICT_FDIV: return "strict_fdiv"; 262 case ISD::FMA: return "fma"; 263 case ISD::STRICT_FMA: return "strict_fma"; 264 case ISD::FMAD: return "fmad"; 265 case ISD::FREM: return "frem"; 266 case ISD::STRICT_FREM: return "strict_frem"; 267 case ISD::FCOPYSIGN: return "fcopysign"; 268 case ISD::FGETSIGN: return "fgetsign"; 269 case ISD::FCANONICALIZE: return "fcanonicalize"; 270 case ISD::ISNAN: return "isnan"; 271 case ISD::FPOW: return "fpow"; 272 case ISD::STRICT_FPOW: return "strict_fpow"; 273 case ISD::SMIN: return "smin"; 274 case ISD::SMAX: return "smax"; 275 case ISD::UMIN: return "umin"; 276 case ISD::UMAX: return "umax"; 277 278 case ISD::FPOWI: return "fpowi"; 279 case ISD::STRICT_FPOWI: return "strict_fpowi"; 280 case ISD::SETCC: return "setcc"; 281 case ISD::SETCCCARRY: return "setcccarry"; 282 case ISD::STRICT_FSETCC: return "strict_fsetcc"; 283 case ISD::STRICT_FSETCCS: return "strict_fsetccs"; 284 case ISD::SELECT: return "select"; 285 case ISD::VSELECT: return "vselect"; 286 case ISD::SELECT_CC: return "select_cc"; 287 case ISD::INSERT_VECTOR_ELT: return "insert_vector_elt"; 288 case ISD::EXTRACT_VECTOR_ELT: return "extract_vector_elt"; 289 case ISD::CONCAT_VECTORS: return "concat_vectors"; 290 case ISD::INSERT_SUBVECTOR: return "insert_subvector"; 291 case ISD::EXTRACT_SUBVECTOR: return "extract_subvector"; 292 case ISD::SCALAR_TO_VECTOR: return "scalar_to_vector"; 293 case ISD::VECTOR_SHUFFLE: return "vector_shuffle"; 294 case ISD::VECTOR_SPLICE: return "vector_splice"; 295 case ISD::SPLAT_VECTOR: return "splat_vector"; 296 case ISD::SPLAT_VECTOR_PARTS: return "splat_vector_parts"; 297 case ISD::VECTOR_REVERSE: return "vector_reverse"; 298 case ISD::STEP_VECTOR: return "step_vector"; 299 case ISD::CARRY_FALSE: return "carry_false"; 300 case ISD::ADDC: return "addc"; 301 case ISD::ADDE: return "adde"; 302 case ISD::ADDCARRY: return "addcarry"; 303 case ISD::SADDO_CARRY: return "saddo_carry"; 304 case ISD::SADDO: return "saddo"; 305 case ISD::UADDO: return "uaddo"; 306 case ISD::SSUBO: return "ssubo"; 307 case ISD::USUBO: return "usubo"; 308 case ISD::SMULO: return "smulo"; 309 case ISD::UMULO: return "umulo"; 310 case ISD::SUBC: return "subc"; 311 case ISD::SUBE: return "sube"; 312 case ISD::SUBCARRY: return "subcarry"; 313 case ISD::SSUBO_CARRY: return "ssubo_carry"; 314 case ISD::SHL_PARTS: return "shl_parts"; 315 case ISD::SRA_PARTS: return "sra_parts"; 316 case ISD::SRL_PARTS: return "srl_parts"; 317 318 case ISD::SADDSAT: return "saddsat"; 319 case ISD::UADDSAT: return "uaddsat"; 320 case ISD::SSUBSAT: return "ssubsat"; 321 case ISD::USUBSAT: return "usubsat"; 322 case ISD::SSHLSAT: return "sshlsat"; 323 case ISD::USHLSAT: return "ushlsat"; 324 325 case ISD::SMULFIX: return "smulfix"; 326 case ISD::SMULFIXSAT: return "smulfixsat"; 327 case ISD::UMULFIX: return "umulfix"; 328 case ISD::UMULFIXSAT: return "umulfixsat"; 329 330 case ISD::SDIVFIX: return "sdivfix"; 331 case ISD::SDIVFIXSAT: return "sdivfixsat"; 332 case ISD::UDIVFIX: return "udivfix"; 333 case ISD::UDIVFIXSAT: return "udivfixsat"; 334 335 // Conversion operators. 336 case ISD::SIGN_EXTEND: return "sign_extend"; 337 case ISD::ZERO_EXTEND: return "zero_extend"; 338 case ISD::ANY_EXTEND: return "any_extend"; 339 case ISD::SIGN_EXTEND_INREG: return "sign_extend_inreg"; 340 case ISD::ANY_EXTEND_VECTOR_INREG: return "any_extend_vector_inreg"; 341 case ISD::SIGN_EXTEND_VECTOR_INREG: return "sign_extend_vector_inreg"; 342 case ISD::ZERO_EXTEND_VECTOR_INREG: return "zero_extend_vector_inreg"; 343 case ISD::TRUNCATE: return "truncate"; 344 case ISD::FP_ROUND: return "fp_round"; 345 case ISD::STRICT_FP_ROUND: return "strict_fp_round"; 346 case ISD::FP_EXTEND: return "fp_extend"; 347 case ISD::STRICT_FP_EXTEND: return "strict_fp_extend"; 348 349 case ISD::SINT_TO_FP: return "sint_to_fp"; 350 case ISD::STRICT_SINT_TO_FP: return "strict_sint_to_fp"; 351 case ISD::UINT_TO_FP: return "uint_to_fp"; 352 case ISD::STRICT_UINT_TO_FP: return "strict_uint_to_fp"; 353 case ISD::FP_TO_SINT: return "fp_to_sint"; 354 case ISD::STRICT_FP_TO_SINT: return "strict_fp_to_sint"; 355 case ISD::FP_TO_UINT: return "fp_to_uint"; 356 case ISD::STRICT_FP_TO_UINT: return "strict_fp_to_uint"; 357 case ISD::FP_TO_SINT_SAT: return "fp_to_sint_sat"; 358 case ISD::FP_TO_UINT_SAT: return "fp_to_uint_sat"; 359 case ISD::BITCAST: return "bitcast"; 360 case ISD::ADDRSPACECAST: return "addrspacecast"; 361 case ISD::FP16_TO_FP: return "fp16_to_fp"; 362 case ISD::STRICT_FP16_TO_FP: return "strict_fp16_to_fp"; 363 case ISD::FP_TO_FP16: return "fp_to_fp16"; 364 case ISD::STRICT_FP_TO_FP16: return "strict_fp_to_fp16"; 365 case ISD::LROUND: return "lround"; 366 case ISD::STRICT_LROUND: return "strict_lround"; 367 case ISD::LLROUND: return "llround"; 368 case ISD::STRICT_LLROUND: return "strict_llround"; 369 case ISD::LRINT: return "lrint"; 370 case ISD::STRICT_LRINT: return "strict_lrint"; 371 case ISD::LLRINT: return "llrint"; 372 case ISD::STRICT_LLRINT: return "strict_llrint"; 373 374 // Control flow instructions 375 case ISD::BR: return "br"; 376 case ISD::BRIND: return "brind"; 377 case ISD::BR_JT: return "br_jt"; 378 case ISD::BRCOND: return "brcond"; 379 case ISD::BR_CC: return "br_cc"; 380 case ISD::CALLSEQ_START: return "callseq_start"; 381 case ISD::CALLSEQ_END: return "callseq_end"; 382 383 // EH instructions 384 case ISD::CATCHRET: return "catchret"; 385 case ISD::CLEANUPRET: return "cleanupret"; 386 387 // Other operators 388 case ISD::LOAD: return "load"; 389 case ISD::STORE: return "store"; 390 case ISD::MLOAD: return "masked_load"; 391 case ISD::MSTORE: return "masked_store"; 392 case ISD::MGATHER: return "masked_gather"; 393 case ISD::MSCATTER: return "masked_scatter"; 394 case ISD::VAARG: return "vaarg"; 395 case ISD::VACOPY: return "vacopy"; 396 case ISD::VAEND: return "vaend"; 397 case ISD::VASTART: return "vastart"; 398 case ISD::DYNAMIC_STACKALLOC: return "dynamic_stackalloc"; 399 case ISD::EXTRACT_ELEMENT: return "extract_element"; 400 case ISD::BUILD_PAIR: return "build_pair"; 401 case ISD::STACKSAVE: return "stacksave"; 402 case ISD::STACKRESTORE: return "stackrestore"; 403 case ISD::TRAP: return "trap"; 404 case ISD::DEBUGTRAP: return "debugtrap"; 405 case ISD::UBSANTRAP: return "ubsantrap"; 406 case ISD::LIFETIME_START: return "lifetime.start"; 407 case ISD::LIFETIME_END: return "lifetime.end"; 408 case ISD::PSEUDO_PROBE: 409 return "pseudoprobe"; 410 case ISD::GC_TRANSITION_START: return "gc_transition.start"; 411 case ISD::GC_TRANSITION_END: return "gc_transition.end"; 412 case ISD::GET_DYNAMIC_AREA_OFFSET: return "get.dynamic.area.offset"; 413 case ISD::FREEZE: return "freeze"; 414 case ISD::PREALLOCATED_SETUP: 415 return "call_setup"; 416 case ISD::PREALLOCATED_ARG: 417 return "call_alloc"; 418 419 // Floating point environment manipulation 420 case ISD::FLT_ROUNDS_: return "flt_rounds"; 421 case ISD::SET_ROUNDING: return "set_rounding"; 422 423 // Bit manipulation 424 case ISD::ABS: return "abs"; 425 case ISD::BITREVERSE: return "bitreverse"; 426 case ISD::BSWAP: return "bswap"; 427 case ISD::CTPOP: return "ctpop"; 428 case ISD::CTTZ: return "cttz"; 429 case ISD::CTTZ_ZERO_UNDEF: return "cttz_zero_undef"; 430 case ISD::CTLZ: return "ctlz"; 431 case ISD::CTLZ_ZERO_UNDEF: return "ctlz_zero_undef"; 432 case ISD::PARITY: return "parity"; 433 434 // Trampolines 435 case ISD::INIT_TRAMPOLINE: return "init_trampoline"; 436 case ISD::ADJUST_TRAMPOLINE: return "adjust_trampoline"; 437 438 case ISD::CONDCODE: 439 switch (cast<CondCodeSDNode>(this)->get()) { 440 default: llvm_unreachable("Unknown setcc condition!"); 441 case ISD::SETOEQ: return "setoeq"; 442 case ISD::SETOGT: return "setogt"; 443 case ISD::SETOGE: return "setoge"; 444 case ISD::SETOLT: return "setolt"; 445 case ISD::SETOLE: return "setole"; 446 case ISD::SETONE: return "setone"; 447 448 case ISD::SETO: return "seto"; 449 case ISD::SETUO: return "setuo"; 450 case ISD::SETUEQ: return "setueq"; 451 case ISD::SETUGT: return "setugt"; 452 case ISD::SETUGE: return "setuge"; 453 case ISD::SETULT: return "setult"; 454 case ISD::SETULE: return "setule"; 455 case ISD::SETUNE: return "setune"; 456 457 case ISD::SETEQ: return "seteq"; 458 case ISD::SETGT: return "setgt"; 459 case ISD::SETGE: return "setge"; 460 case ISD::SETLT: return "setlt"; 461 case ISD::SETLE: return "setle"; 462 case ISD::SETNE: return "setne"; 463 464 case ISD::SETTRUE: return "settrue"; 465 case ISD::SETTRUE2: return "settrue2"; 466 case ISD::SETFALSE: return "setfalse"; 467 case ISD::SETFALSE2: return "setfalse2"; 468 } 469 case ISD::VECREDUCE_FADD: return "vecreduce_fadd"; 470 case ISD::VECREDUCE_SEQ_FADD: return "vecreduce_seq_fadd"; 471 case ISD::VECREDUCE_FMUL: return "vecreduce_fmul"; 472 case ISD::VECREDUCE_SEQ_FMUL: return "vecreduce_seq_fmul"; 473 case ISD::VECREDUCE_ADD: return "vecreduce_add"; 474 case ISD::VECREDUCE_MUL: return "vecreduce_mul"; 475 case ISD::VECREDUCE_AND: return "vecreduce_and"; 476 case ISD::VECREDUCE_OR: return "vecreduce_or"; 477 case ISD::VECREDUCE_XOR: return "vecreduce_xor"; 478 case ISD::VECREDUCE_SMAX: return "vecreduce_smax"; 479 case ISD::VECREDUCE_SMIN: return "vecreduce_smin"; 480 case ISD::VECREDUCE_UMAX: return "vecreduce_umax"; 481 case ISD::VECREDUCE_UMIN: return "vecreduce_umin"; 482 case ISD::VECREDUCE_FMAX: return "vecreduce_fmax"; 483 case ISD::VECREDUCE_FMIN: return "vecreduce_fmin"; 484 485 // Vector Predication 486 #define BEGIN_REGISTER_VP_SDNODE(SDID, LEGALARG, NAME, ...) \ 487 case ISD::SDID: \ 488 return #NAME; 489 #include "llvm/IR/VPIntrinsics.def" 490 } 491 } 492 493 const char *SDNode::getIndexedModeName(ISD::MemIndexedMode AM) { 494 switch (AM) { 495 default: return ""; 496 case ISD::PRE_INC: return "<pre-inc>"; 497 case ISD::PRE_DEC: return "<pre-dec>"; 498 case ISD::POST_INC: return "<post-inc>"; 499 case ISD::POST_DEC: return "<post-dec>"; 500 } 501 } 502 503 static Printable PrintNodeId(const SDNode &Node) { 504 return Printable([&Node](raw_ostream &OS) { 505 #ifndef NDEBUG 506 OS << 't' << Node.PersistentId; 507 #else 508 OS << (const void*)&Node; 509 #endif 510 }); 511 } 512 513 // Print the MMO with more information from the SelectionDAG. 514 static void printMemOperand(raw_ostream &OS, const MachineMemOperand &MMO, 515 const MachineFunction *MF, const Module *M, 516 const MachineFrameInfo *MFI, 517 const TargetInstrInfo *TII, LLVMContext &Ctx) { 518 ModuleSlotTracker MST(M); 519 if (MF) 520 MST.incorporateFunction(MF->getFunction()); 521 SmallVector<StringRef, 0> SSNs; 522 MMO.print(OS, MST, SSNs, Ctx, MFI, TII); 523 } 524 525 static void printMemOperand(raw_ostream &OS, const MachineMemOperand &MMO, 526 const SelectionDAG *G) { 527 if (G) { 528 const MachineFunction *MF = &G->getMachineFunction(); 529 return printMemOperand(OS, MMO, MF, MF->getFunction().getParent(), 530 &MF->getFrameInfo(), 531 G->getSubtarget().getInstrInfo(), *G->getContext()); 532 } 533 534 LLVMContext Ctx; 535 return printMemOperand(OS, MMO, /*MF=*/nullptr, /*M=*/nullptr, 536 /*MFI=*/nullptr, /*TII=*/nullptr, Ctx); 537 } 538 539 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 540 LLVM_DUMP_METHOD void SDNode::dump() const { dump(nullptr); } 541 542 LLVM_DUMP_METHOD void SDNode::dump(const SelectionDAG *G) const { 543 print(dbgs(), G); 544 dbgs() << '\n'; 545 } 546 #endif 547 548 void SDNode::print_types(raw_ostream &OS, const SelectionDAG *G) const { 549 for (unsigned i = 0, e = getNumValues(); i != e; ++i) { 550 if (i) OS << ","; 551 if (getValueType(i) == MVT::Other) 552 OS << "ch"; 553 else 554 OS << getValueType(i).getEVTString(); 555 } 556 } 557 558 void SDNode::print_details(raw_ostream &OS, const SelectionDAG *G) const { 559 if (getFlags().hasNoUnsignedWrap()) 560 OS << " nuw"; 561 562 if (getFlags().hasNoSignedWrap()) 563 OS << " nsw"; 564 565 if (getFlags().hasExact()) 566 OS << " exact"; 567 568 if (getFlags().hasNoNaNs()) 569 OS << " nnan"; 570 571 if (getFlags().hasNoInfs()) 572 OS << " ninf"; 573 574 if (getFlags().hasNoSignedZeros()) 575 OS << " nsz"; 576 577 if (getFlags().hasAllowReciprocal()) 578 OS << " arcp"; 579 580 if (getFlags().hasAllowContract()) 581 OS << " contract"; 582 583 if (getFlags().hasApproximateFuncs()) 584 OS << " afn"; 585 586 if (getFlags().hasAllowReassociation()) 587 OS << " reassoc"; 588 589 if (getFlags().hasNoFPExcept()) 590 OS << " nofpexcept"; 591 592 if (const MachineSDNode *MN = dyn_cast<MachineSDNode>(this)) { 593 if (!MN->memoperands_empty()) { 594 OS << "<"; 595 OS << "Mem:"; 596 for (MachineSDNode::mmo_iterator i = MN->memoperands_begin(), 597 e = MN->memoperands_end(); i != e; ++i) { 598 printMemOperand(OS, **i, G); 599 if (std::next(i) != e) 600 OS << " "; 601 } 602 OS << ">"; 603 } 604 } else if (const ShuffleVectorSDNode *SVN = 605 dyn_cast<ShuffleVectorSDNode>(this)) { 606 OS << "<"; 607 for (unsigned i = 0, e = ValueList[0].getVectorNumElements(); i != e; ++i) { 608 int Idx = SVN->getMaskElt(i); 609 if (i) OS << ","; 610 if (Idx < 0) 611 OS << "u"; 612 else 613 OS << Idx; 614 } 615 OS << ">"; 616 } else if (const ConstantSDNode *CSDN = dyn_cast<ConstantSDNode>(this)) { 617 OS << '<' << CSDN->getAPIntValue() << '>'; 618 } else if (const ConstantFPSDNode *CSDN = dyn_cast<ConstantFPSDNode>(this)) { 619 if (&CSDN->getValueAPF().getSemantics() == &APFloat::IEEEsingle()) 620 OS << '<' << CSDN->getValueAPF().convertToFloat() << '>'; 621 else if (&CSDN->getValueAPF().getSemantics() == &APFloat::IEEEdouble()) 622 OS << '<' << CSDN->getValueAPF().convertToDouble() << '>'; 623 else { 624 OS << "<APFloat("; 625 CSDN->getValueAPF().bitcastToAPInt().print(OS, false); 626 OS << ")>"; 627 } 628 } else if (const GlobalAddressSDNode *GADN = 629 dyn_cast<GlobalAddressSDNode>(this)) { 630 int64_t offset = GADN->getOffset(); 631 OS << '<'; 632 GADN->getGlobal()->printAsOperand(OS); 633 OS << '>'; 634 if (offset > 0) 635 OS << " + " << offset; 636 else 637 OS << " " << offset; 638 if (unsigned int TF = GADN->getTargetFlags()) 639 OS << " [TF=" << TF << ']'; 640 } else if (const FrameIndexSDNode *FIDN = dyn_cast<FrameIndexSDNode>(this)) { 641 OS << "<" << FIDN->getIndex() << ">"; 642 } else if (const JumpTableSDNode *JTDN = dyn_cast<JumpTableSDNode>(this)) { 643 OS << "<" << JTDN->getIndex() << ">"; 644 if (unsigned int TF = JTDN->getTargetFlags()) 645 OS << " [TF=" << TF << ']'; 646 } else if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(this)){ 647 int offset = CP->getOffset(); 648 if (CP->isMachineConstantPoolEntry()) 649 OS << "<" << *CP->getMachineCPVal() << ">"; 650 else 651 OS << "<" << *CP->getConstVal() << ">"; 652 if (offset > 0) 653 OS << " + " << offset; 654 else 655 OS << " " << offset; 656 if (unsigned int TF = CP->getTargetFlags()) 657 OS << " [TF=" << TF << ']'; 658 } else if (const TargetIndexSDNode *TI = dyn_cast<TargetIndexSDNode>(this)) { 659 OS << "<" << TI->getIndex() << '+' << TI->getOffset() << ">"; 660 if (unsigned TF = TI->getTargetFlags()) 661 OS << " [TF=" << TF << ']'; 662 } else if (const BasicBlockSDNode *BBDN = dyn_cast<BasicBlockSDNode>(this)) { 663 OS << "<"; 664 const Value *LBB = (const Value*)BBDN->getBasicBlock()->getBasicBlock(); 665 if (LBB) 666 OS << LBB->getName() << " "; 667 OS << (const void*)BBDN->getBasicBlock() << ">"; 668 } else if (const RegisterSDNode *R = dyn_cast<RegisterSDNode>(this)) { 669 OS << ' ' << printReg(R->getReg(), 670 G ? G->getSubtarget().getRegisterInfo() : nullptr); 671 } else if (const ExternalSymbolSDNode *ES = 672 dyn_cast<ExternalSymbolSDNode>(this)) { 673 OS << "'" << ES->getSymbol() << "'"; 674 if (unsigned int TF = ES->getTargetFlags()) 675 OS << " [TF=" << TF << ']'; 676 } else if (const SrcValueSDNode *M = dyn_cast<SrcValueSDNode>(this)) { 677 if (M->getValue()) 678 OS << "<" << M->getValue() << ">"; 679 else 680 OS << "<null>"; 681 } else if (const MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(this)) { 682 if (MD->getMD()) 683 OS << "<" << MD->getMD() << ">"; 684 else 685 OS << "<null>"; 686 } else if (const VTSDNode *N = dyn_cast<VTSDNode>(this)) { 687 OS << ":" << N->getVT().getEVTString(); 688 } 689 else if (const LoadSDNode *LD = dyn_cast<LoadSDNode>(this)) { 690 OS << "<"; 691 692 printMemOperand(OS, *LD->getMemOperand(), G); 693 694 bool doExt = true; 695 switch (LD->getExtensionType()) { 696 default: doExt = false; break; 697 case ISD::EXTLOAD: OS << ", anyext"; break; 698 case ISD::SEXTLOAD: OS << ", sext"; break; 699 case ISD::ZEXTLOAD: OS << ", zext"; break; 700 } 701 if (doExt) 702 OS << " from " << LD->getMemoryVT().getEVTString(); 703 704 const char *AM = getIndexedModeName(LD->getAddressingMode()); 705 if (*AM) 706 OS << ", " << AM; 707 708 OS << ">"; 709 } else if (const StoreSDNode *ST = dyn_cast<StoreSDNode>(this)) { 710 OS << "<"; 711 printMemOperand(OS, *ST->getMemOperand(), G); 712 713 if (ST->isTruncatingStore()) 714 OS << ", trunc to " << ST->getMemoryVT().getEVTString(); 715 716 const char *AM = getIndexedModeName(ST->getAddressingMode()); 717 if (*AM) 718 OS << ", " << AM; 719 720 OS << ">"; 721 } else if (const MaskedLoadSDNode *MLd = dyn_cast<MaskedLoadSDNode>(this)) { 722 OS << "<"; 723 724 printMemOperand(OS, *MLd->getMemOperand(), G); 725 726 bool doExt = true; 727 switch (MLd->getExtensionType()) { 728 default: doExt = false; break; 729 case ISD::EXTLOAD: OS << ", anyext"; break; 730 case ISD::SEXTLOAD: OS << ", sext"; break; 731 case ISD::ZEXTLOAD: OS << ", zext"; break; 732 } 733 if (doExt) 734 OS << " from " << MLd->getMemoryVT().getEVTString(); 735 736 const char *AM = getIndexedModeName(MLd->getAddressingMode()); 737 if (*AM) 738 OS << ", " << AM; 739 740 if (MLd->isExpandingLoad()) 741 OS << ", expanding"; 742 743 OS << ">"; 744 } else if (const MaskedStoreSDNode *MSt = dyn_cast<MaskedStoreSDNode>(this)) { 745 OS << "<"; 746 printMemOperand(OS, *MSt->getMemOperand(), G); 747 748 if (MSt->isTruncatingStore()) 749 OS << ", trunc to " << MSt->getMemoryVT().getEVTString(); 750 751 const char *AM = getIndexedModeName(MSt->getAddressingMode()); 752 if (*AM) 753 OS << ", " << AM; 754 755 if (MSt->isCompressingStore()) 756 OS << ", compressing"; 757 758 OS << ">"; 759 } else if (const auto *MGather = dyn_cast<MaskedGatherSDNode>(this)) { 760 OS << "<"; 761 printMemOperand(OS, *MGather->getMemOperand(), G); 762 763 bool doExt = true; 764 switch (MGather->getExtensionType()) { 765 default: doExt = false; break; 766 case ISD::EXTLOAD: OS << ", anyext"; break; 767 case ISD::SEXTLOAD: OS << ", sext"; break; 768 case ISD::ZEXTLOAD: OS << ", zext"; break; 769 } 770 if (doExt) 771 OS << " from " << MGather->getMemoryVT().getEVTString(); 772 773 auto Signed = MGather->isIndexSigned() ? "signed" : "unsigned"; 774 auto Scaled = MGather->isIndexScaled() ? "scaled" : "unscaled"; 775 OS << ", " << Signed << " " << Scaled << " offset"; 776 777 OS << ">"; 778 } else if (const auto *MScatter = dyn_cast<MaskedScatterSDNode>(this)) { 779 OS << "<"; 780 printMemOperand(OS, *MScatter->getMemOperand(), G); 781 782 if (MScatter->isTruncatingStore()) 783 OS << ", trunc to " << MScatter->getMemoryVT().getEVTString(); 784 785 auto Signed = MScatter->isIndexSigned() ? "signed" : "unsigned"; 786 auto Scaled = MScatter->isIndexScaled() ? "scaled" : "unscaled"; 787 OS << ", " << Signed << " " << Scaled << " offset"; 788 789 OS << ">"; 790 } else if (const MemSDNode *M = dyn_cast<MemSDNode>(this)) { 791 OS << "<"; 792 printMemOperand(OS, *M->getMemOperand(), G); 793 OS << ">"; 794 } else if (const BlockAddressSDNode *BA = 795 dyn_cast<BlockAddressSDNode>(this)) { 796 int64_t offset = BA->getOffset(); 797 OS << "<"; 798 BA->getBlockAddress()->getFunction()->printAsOperand(OS, false); 799 OS << ", "; 800 BA->getBlockAddress()->getBasicBlock()->printAsOperand(OS, false); 801 OS << ">"; 802 if (offset > 0) 803 OS << " + " << offset; 804 else 805 OS << " " << offset; 806 if (unsigned int TF = BA->getTargetFlags()) 807 OS << " [TF=" << TF << ']'; 808 } else if (const AddrSpaceCastSDNode *ASC = 809 dyn_cast<AddrSpaceCastSDNode>(this)) { 810 OS << '[' 811 << ASC->getSrcAddressSpace() 812 << " -> " 813 << ASC->getDestAddressSpace() 814 << ']'; 815 } else if (const LifetimeSDNode *LN = dyn_cast<LifetimeSDNode>(this)) { 816 if (LN->hasOffset()) 817 OS << "<" << LN->getOffset() << " to " << LN->getOffset() + LN->getSize() << ">"; 818 } 819 820 if (VerboseDAGDumping) { 821 if (unsigned Order = getIROrder()) 822 OS << " [ORD=" << Order << ']'; 823 824 if (getNodeId() != -1) 825 OS << " [ID=" << getNodeId() << ']'; 826 if (!(isa<ConstantSDNode>(this) || (isa<ConstantFPSDNode>(this)))) 827 OS << " # D:" << isDivergent(); 828 829 if (G && !G->GetDbgValues(this).empty()) { 830 OS << " [NoOfDbgValues=" << G->GetDbgValues(this).size() << ']'; 831 for (SDDbgValue *Dbg : G->GetDbgValues(this)) 832 if (!Dbg->isInvalidated()) 833 Dbg->print(OS); 834 } else if (getHasDebugValue()) 835 OS << " [NoOfDbgValues>0]"; 836 } 837 } 838 839 LLVM_DUMP_METHOD void SDDbgValue::print(raw_ostream &OS) const { 840 OS << " DbgVal(Order=" << getOrder() << ')'; 841 if (isInvalidated()) 842 OS << "(Invalidated)"; 843 if (isEmitted()) 844 OS << "(Emitted)"; 845 OS << "("; 846 bool Comma = false; 847 for (const SDDbgOperand &Op : getLocationOps()) { 848 if (Comma) 849 OS << ", "; 850 switch (Op.getKind()) { 851 case SDDbgOperand::SDNODE: 852 if (Op.getSDNode()) 853 OS << "SDNODE=" << PrintNodeId(*Op.getSDNode()) << ':' << Op.getResNo(); 854 else 855 OS << "SDNODE"; 856 break; 857 case SDDbgOperand::CONST: 858 OS << "CONST"; 859 break; 860 case SDDbgOperand::FRAMEIX: 861 OS << "FRAMEIX=" << Op.getFrameIx(); 862 break; 863 case SDDbgOperand::VREG: 864 OS << "VREG=" << Op.getVReg(); 865 break; 866 } 867 Comma = true; 868 } 869 OS << ")"; 870 if (isIndirect()) OS << "(Indirect)"; 871 if (isVariadic()) 872 OS << "(Variadic)"; 873 OS << ":\"" << Var->getName() << '"'; 874 #ifndef NDEBUG 875 if (Expr->getNumElements()) 876 Expr->dump(); 877 #endif 878 } 879 880 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 881 LLVM_DUMP_METHOD void SDDbgValue::dump() const { 882 if (isInvalidated()) 883 return; 884 print(dbgs()); 885 dbgs() << "\n"; 886 } 887 #endif 888 889 /// Return true if this node is so simple that we should just print it inline 890 /// if it appears as an operand. 891 static bool shouldPrintInline(const SDNode &Node, const SelectionDAG *G) { 892 // Avoid lots of cluttering when inline printing nodes with associated 893 // DbgValues in verbose mode. 894 if (VerboseDAGDumping && G && !G->GetDbgValues(&Node).empty()) 895 return false; 896 if (Node.getOpcode() == ISD::EntryToken) 897 return false; 898 return Node.getNumOperands() == 0; 899 } 900 901 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 902 static void DumpNodes(const SDNode *N, unsigned indent, const SelectionDAG *G) { 903 for (const SDValue &Op : N->op_values()) { 904 if (shouldPrintInline(*Op.getNode(), G)) 905 continue; 906 if (Op.getNode()->hasOneUse()) 907 DumpNodes(Op.getNode(), indent+2, G); 908 } 909 910 dbgs().indent(indent); 911 N->dump(G); 912 } 913 914 LLVM_DUMP_METHOD void SelectionDAG::dump() const { 915 dbgs() << "SelectionDAG has " << AllNodes.size() << " nodes:\n"; 916 917 for (const SDNode &N : allnodes()) { 918 if (!N.hasOneUse() && &N != getRoot().getNode() && 919 (!shouldPrintInline(N, this) || N.use_empty())) 920 DumpNodes(&N, 2, this); 921 } 922 923 if (getRoot().getNode()) DumpNodes(getRoot().getNode(), 2, this); 924 dbgs() << "\n"; 925 926 if (VerboseDAGDumping) { 927 if (DbgBegin() != DbgEnd()) 928 dbgs() << "SDDbgValues:\n"; 929 for (auto *Dbg : make_range(DbgBegin(), DbgEnd())) 930 Dbg->dump(); 931 if (ByvalParmDbgBegin() != ByvalParmDbgEnd()) 932 dbgs() << "Byval SDDbgValues:\n"; 933 for (auto *Dbg : make_range(ByvalParmDbgBegin(), ByvalParmDbgEnd())) 934 Dbg->dump(); 935 } 936 dbgs() << "\n"; 937 } 938 #endif 939 940 void SDNode::printr(raw_ostream &OS, const SelectionDAG *G) const { 941 OS << PrintNodeId(*this) << ": "; 942 print_types(OS, G); 943 OS << " = " << getOperationName(G); 944 print_details(OS, G); 945 } 946 947 static bool printOperand(raw_ostream &OS, const SelectionDAG *G, 948 const SDValue Value) { 949 if (!Value.getNode()) { 950 OS << "<null>"; 951 return false; 952 } 953 954 if (shouldPrintInline(*Value.getNode(), G)) { 955 OS << Value->getOperationName(G) << ':'; 956 Value->print_types(OS, G); 957 Value->print_details(OS, G); 958 return true; 959 } 960 961 OS << PrintNodeId(*Value.getNode()); 962 if (unsigned RN = Value.getResNo()) 963 OS << ':' << RN; 964 return false; 965 } 966 967 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 968 using VisitedSDNodeSet = SmallPtrSet<const SDNode *, 32>; 969 970 static void DumpNodesr(raw_ostream &OS, const SDNode *N, unsigned indent, 971 const SelectionDAG *G, VisitedSDNodeSet &once) { 972 if (!once.insert(N).second) // If we've been here before, return now. 973 return; 974 975 // Dump the current SDNode, but don't end the line yet. 976 OS.indent(indent); 977 N->printr(OS, G); 978 979 // Having printed this SDNode, walk the children: 980 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { 981 if (i) OS << ","; 982 OS << " "; 983 984 const SDValue Op = N->getOperand(i); 985 bool printedInline = printOperand(OS, G, Op); 986 if (printedInline) 987 once.insert(Op.getNode()); 988 } 989 990 OS << "\n"; 991 992 // Dump children that have grandchildren on their own line(s). 993 for (const SDValue &Op : N->op_values()) 994 DumpNodesr(OS, Op.getNode(), indent+2, G, once); 995 } 996 997 LLVM_DUMP_METHOD void SDNode::dumpr() const { 998 VisitedSDNodeSet once; 999 DumpNodesr(dbgs(), this, 0, nullptr, once); 1000 } 1001 1002 LLVM_DUMP_METHOD void SDNode::dumpr(const SelectionDAG *G) const { 1003 VisitedSDNodeSet once; 1004 DumpNodesr(dbgs(), this, 0, G, once); 1005 } 1006 #endif 1007 1008 static void printrWithDepthHelper(raw_ostream &OS, const SDNode *N, 1009 const SelectionDAG *G, unsigned depth, 1010 unsigned indent) { 1011 if (depth == 0) 1012 return; 1013 1014 OS.indent(indent); 1015 1016 N->print(OS, G); 1017 1018 for (const SDValue &Op : N->op_values()) { 1019 // Don't follow chain operands. 1020 if (Op.getValueType() == MVT::Other) 1021 continue; 1022 OS << '\n'; 1023 printrWithDepthHelper(OS, Op.getNode(), G, depth - 1, indent + 2); 1024 } 1025 } 1026 1027 void SDNode::printrWithDepth(raw_ostream &OS, const SelectionDAG *G, 1028 unsigned depth) const { 1029 printrWithDepthHelper(OS, this, G, depth, 0); 1030 } 1031 1032 void SDNode::printrFull(raw_ostream &OS, const SelectionDAG *G) const { 1033 // Don't print impossibly deep things. 1034 printrWithDepth(OS, G, 10); 1035 } 1036 1037 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 1038 LLVM_DUMP_METHOD 1039 void SDNode::dumprWithDepth(const SelectionDAG *G, unsigned depth) const { 1040 printrWithDepth(dbgs(), G, depth); 1041 } 1042 1043 LLVM_DUMP_METHOD void SDNode::dumprFull(const SelectionDAG *G) const { 1044 // Don't print impossibly deep things. 1045 dumprWithDepth(G, 10); 1046 } 1047 #endif 1048 1049 void SDNode::print(raw_ostream &OS, const SelectionDAG *G) const { 1050 printr(OS, G); 1051 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { 1052 if (i) OS << ", "; else OS << " "; 1053 printOperand(OS, G, getOperand(i)); 1054 } 1055 if (DebugLoc DL = getDebugLoc()) { 1056 OS << ", "; 1057 DL.print(OS); 1058 } 1059 } 1060