1790a779fSJames Molloy //===- ModuloSchedule.cpp - Software pipeline schedule expansion ----------===// 2790a779fSJames Molloy // 3790a779fSJames Molloy // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4790a779fSJames Molloy // See https://llvm.org/LICENSE.txt for license information. 5790a779fSJames Molloy // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6790a779fSJames Molloy // 7790a779fSJames Molloy //===----------------------------------------------------------------------===// 8790a779fSJames Molloy 9790a779fSJames Molloy #include "llvm/CodeGen/ModuloSchedule.h" 1093549957SJames Molloy #include "llvm/ADT/StringExtras.h" 11790a779fSJames Molloy #include "llvm/CodeGen/LiveIntervals.h" 12790a779fSJames Molloy #include "llvm/CodeGen/MachineInstrBuilder.h" 139026518eSJames Molloy #include "llvm/CodeGen/MachineLoopUtils.h" 14fef9f590SJames Molloy #include "llvm/CodeGen/MachineRegisterInfo.h" 15790a779fSJames Molloy #include "llvm/CodeGen/TargetInstrInfo.h" 1693549957SJames Molloy #include "llvm/MC/MCContext.h" 17790a779fSJames Molloy #include "llvm/Support/Debug.h" 18fef9f590SJames Molloy #include "llvm/Support/ErrorHandling.h" 19fef9f590SJames Molloy #include "llvm/Support/raw_ostream.h" 20790a779fSJames Molloy 21790a779fSJames Molloy #define DEBUG_TYPE "pipeliner" 22790a779fSJames Molloy using namespace llvm; 23790a779fSJames Molloy 24fef9f590SJames Molloy void ModuloSchedule::print(raw_ostream &OS) { 25fef9f590SJames Molloy for (MachineInstr *MI : ScheduledInstrs) 26fef9f590SJames Molloy OS << "[stage " << getStage(MI) << " @" << getCycle(MI) << "c] " << *MI; 27fef9f590SJames Molloy } 28fef9f590SJames Molloy 2993549957SJames Molloy //===----------------------------------------------------------------------===// 3093549957SJames Molloy // ModuloScheduleExpander implementation 3193549957SJames Molloy //===----------------------------------------------------------------------===// 3293549957SJames Molloy 33790a779fSJames Molloy /// Return the register values for the operands of a Phi instruction. 34790a779fSJames Molloy /// This function assume the instruction is a Phi. 35790a779fSJames Molloy static void getPhiRegs(MachineInstr &Phi, MachineBasicBlock *Loop, 36790a779fSJames Molloy unsigned &InitVal, unsigned &LoopVal) { 37790a779fSJames Molloy assert(Phi.isPHI() && "Expecting a Phi."); 38790a779fSJames Molloy 39790a779fSJames Molloy InitVal = 0; 40790a779fSJames Molloy LoopVal = 0; 41790a779fSJames Molloy for (unsigned i = 1, e = Phi.getNumOperands(); i != e; i += 2) 42790a779fSJames Molloy if (Phi.getOperand(i + 1).getMBB() != Loop) 43790a779fSJames Molloy InitVal = Phi.getOperand(i).getReg(); 44790a779fSJames Molloy else 45790a779fSJames Molloy LoopVal = Phi.getOperand(i).getReg(); 46790a779fSJames Molloy 47790a779fSJames Molloy assert(InitVal != 0 && LoopVal != 0 && "Unexpected Phi structure."); 48790a779fSJames Molloy } 49790a779fSJames Molloy 50790a779fSJames Molloy /// Return the Phi register value that comes from the incoming block. 51790a779fSJames Molloy static unsigned getInitPhiReg(MachineInstr &Phi, MachineBasicBlock *LoopBB) { 52790a779fSJames Molloy for (unsigned i = 1, e = Phi.getNumOperands(); i != e; i += 2) 53790a779fSJames Molloy if (Phi.getOperand(i + 1).getMBB() != LoopBB) 54790a779fSJames Molloy return Phi.getOperand(i).getReg(); 55790a779fSJames Molloy return 0; 56790a779fSJames Molloy } 57790a779fSJames Molloy 58790a779fSJames Molloy /// Return the Phi register value that comes the loop block. 59790a779fSJames Molloy static unsigned getLoopPhiReg(MachineInstr &Phi, MachineBasicBlock *LoopBB) { 60790a779fSJames Molloy for (unsigned i = 1, e = Phi.getNumOperands(); i != e; i += 2) 61790a779fSJames Molloy if (Phi.getOperand(i + 1).getMBB() == LoopBB) 62790a779fSJames Molloy return Phi.getOperand(i).getReg(); 63790a779fSJames Molloy return 0; 64790a779fSJames Molloy } 65790a779fSJames Molloy 66790a779fSJames Molloy void ModuloScheduleExpander::expand() { 67790a779fSJames Molloy BB = Schedule.getLoop()->getTopBlock(); 68790a779fSJames Molloy Preheader = *BB->pred_begin(); 69790a779fSJames Molloy if (Preheader == BB) 70790a779fSJames Molloy Preheader = *std::next(BB->pred_begin()); 71790a779fSJames Molloy 72790a779fSJames Molloy // Iterate over the definitions in each instruction, and compute the 73790a779fSJames Molloy // stage difference for each use. Keep the maximum value. 74790a779fSJames Molloy for (MachineInstr *MI : Schedule.getInstructions()) { 75790a779fSJames Molloy int DefStage = Schedule.getStage(MI); 76790a779fSJames Molloy for (unsigned i = 0, e = MI->getNumOperands(); i < e; ++i) { 77790a779fSJames Molloy MachineOperand &Op = MI->getOperand(i); 78790a779fSJames Molloy if (!Op.isReg() || !Op.isDef()) 79790a779fSJames Molloy continue; 80790a779fSJames Molloy 81790a779fSJames Molloy Register Reg = Op.getReg(); 82790a779fSJames Molloy unsigned MaxDiff = 0; 83790a779fSJames Molloy bool PhiIsSwapped = false; 84790a779fSJames Molloy for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(Reg), 85790a779fSJames Molloy EI = MRI.use_end(); 86790a779fSJames Molloy UI != EI; ++UI) { 87790a779fSJames Molloy MachineOperand &UseOp = *UI; 88790a779fSJames Molloy MachineInstr *UseMI = UseOp.getParent(); 89790a779fSJames Molloy int UseStage = Schedule.getStage(UseMI); 90790a779fSJames Molloy unsigned Diff = 0; 91790a779fSJames Molloy if (UseStage != -1 && UseStage >= DefStage) 92790a779fSJames Molloy Diff = UseStage - DefStage; 93790a779fSJames Molloy if (MI->isPHI()) { 94790a779fSJames Molloy if (isLoopCarried(*MI)) 95790a779fSJames Molloy ++Diff; 96790a779fSJames Molloy else 97790a779fSJames Molloy PhiIsSwapped = true; 98790a779fSJames Molloy } 99790a779fSJames Molloy MaxDiff = std::max(Diff, MaxDiff); 100790a779fSJames Molloy } 101790a779fSJames Molloy RegToStageDiff[Reg] = std::make_pair(MaxDiff, PhiIsSwapped); 102790a779fSJames Molloy } 103790a779fSJames Molloy } 104790a779fSJames Molloy 105790a779fSJames Molloy generatePipelinedLoop(); 106790a779fSJames Molloy } 107790a779fSJames Molloy 108790a779fSJames Molloy void ModuloScheduleExpander::generatePipelinedLoop() { 1098a74eca3SJames Molloy LoopInfo = TII->analyzeLoopForPipelining(BB); 1108a74eca3SJames Molloy assert(LoopInfo && "Must be able to analyze loop!"); 1118a74eca3SJames Molloy 112790a779fSJames Molloy // Create a new basic block for the kernel and add it to the CFG. 113790a779fSJames Molloy MachineBasicBlock *KernelBB = MF.CreateMachineBasicBlock(BB->getBasicBlock()); 114790a779fSJames Molloy 115790a779fSJames Molloy unsigned MaxStageCount = Schedule.getNumStages() - 1; 116790a779fSJames Molloy 117790a779fSJames Molloy // Remember the registers that are used in different stages. The index is 118790a779fSJames Molloy // the iteration, or stage, that the instruction is scheduled in. This is 119790a779fSJames Molloy // a map between register names in the original block and the names created 120790a779fSJames Molloy // in each stage of the pipelined loop. 121790a779fSJames Molloy ValueMapTy *VRMap = new ValueMapTy[(MaxStageCount + 1) * 2]; 122790a779fSJames Molloy InstrMapTy InstrMap; 123790a779fSJames Molloy 124790a779fSJames Molloy SmallVector<MachineBasicBlock *, 4> PrologBBs; 125790a779fSJames Molloy 126790a779fSJames Molloy // Generate the prolog instructions that set up the pipeline. 127790a779fSJames Molloy generateProlog(MaxStageCount, KernelBB, VRMap, PrologBBs); 128790a779fSJames Molloy MF.insert(BB->getIterator(), KernelBB); 129790a779fSJames Molloy 130790a779fSJames Molloy // Rearrange the instructions to generate the new, pipelined loop, 131790a779fSJames Molloy // and update register names as needed. 132790a779fSJames Molloy for (MachineInstr *CI : Schedule.getInstructions()) { 133790a779fSJames Molloy if (CI->isPHI()) 134790a779fSJames Molloy continue; 135790a779fSJames Molloy unsigned StageNum = Schedule.getStage(CI); 136790a779fSJames Molloy MachineInstr *NewMI = cloneInstr(CI, MaxStageCount, StageNum); 137790a779fSJames Molloy updateInstruction(NewMI, false, MaxStageCount, StageNum, VRMap); 138790a779fSJames Molloy KernelBB->push_back(NewMI); 139790a779fSJames Molloy InstrMap[NewMI] = CI; 140790a779fSJames Molloy } 141790a779fSJames Molloy 142790a779fSJames Molloy // Copy any terminator instructions to the new kernel, and update 143790a779fSJames Molloy // names as needed. 144790a779fSJames Molloy for (MachineBasicBlock::iterator I = BB->getFirstTerminator(), 145790a779fSJames Molloy E = BB->instr_end(); 146790a779fSJames Molloy I != E; ++I) { 147790a779fSJames Molloy MachineInstr *NewMI = MF.CloneMachineInstr(&*I); 148790a779fSJames Molloy updateInstruction(NewMI, false, MaxStageCount, 0, VRMap); 149790a779fSJames Molloy KernelBB->push_back(NewMI); 150790a779fSJames Molloy InstrMap[NewMI] = &*I; 151790a779fSJames Molloy } 152790a779fSJames Molloy 153fef9f590SJames Molloy NewKernel = KernelBB; 154790a779fSJames Molloy KernelBB->transferSuccessors(BB); 155790a779fSJames Molloy KernelBB->replaceSuccessor(BB, KernelBB); 156790a779fSJames Molloy 157790a779fSJames Molloy generateExistingPhis(KernelBB, PrologBBs.back(), KernelBB, KernelBB, VRMap, 158790a779fSJames Molloy InstrMap, MaxStageCount, MaxStageCount, false); 159790a779fSJames Molloy generatePhis(KernelBB, PrologBBs.back(), KernelBB, KernelBB, VRMap, InstrMap, 160790a779fSJames Molloy MaxStageCount, MaxStageCount, false); 161790a779fSJames Molloy 162790a779fSJames Molloy LLVM_DEBUG(dbgs() << "New block\n"; KernelBB->dump();); 163790a779fSJames Molloy 164790a779fSJames Molloy SmallVector<MachineBasicBlock *, 4> EpilogBBs; 165790a779fSJames Molloy // Generate the epilog instructions to complete the pipeline. 166790a779fSJames Molloy generateEpilog(MaxStageCount, KernelBB, VRMap, EpilogBBs, PrologBBs); 167790a779fSJames Molloy 168790a779fSJames Molloy // We need this step because the register allocation doesn't handle some 169790a779fSJames Molloy // situations well, so we insert copies to help out. 170790a779fSJames Molloy splitLifetimes(KernelBB, EpilogBBs); 171790a779fSJames Molloy 172790a779fSJames Molloy // Remove dead instructions due to loop induction variables. 173790a779fSJames Molloy removeDeadInstructions(KernelBB, EpilogBBs); 174790a779fSJames Molloy 175790a779fSJames Molloy // Add branches between prolog and epilog blocks. 176790a779fSJames Molloy addBranches(*Preheader, PrologBBs, KernelBB, EpilogBBs, VRMap); 177790a779fSJames Molloy 178fef9f590SJames Molloy delete[] VRMap; 179fef9f590SJames Molloy } 180fef9f590SJames Molloy 181fef9f590SJames Molloy void ModuloScheduleExpander::cleanup() { 182790a779fSJames Molloy // Remove the original loop since it's no longer referenced. 183790a779fSJames Molloy for (auto &I : *BB) 184790a779fSJames Molloy LIS.RemoveMachineInstrFromMaps(I); 185790a779fSJames Molloy BB->clear(); 186790a779fSJames Molloy BB->eraseFromParent(); 187790a779fSJames Molloy } 188790a779fSJames Molloy 189790a779fSJames Molloy /// Generate the pipeline prolog code. 190790a779fSJames Molloy void ModuloScheduleExpander::generateProlog(unsigned LastStage, 191790a779fSJames Molloy MachineBasicBlock *KernelBB, 192790a779fSJames Molloy ValueMapTy *VRMap, 193790a779fSJames Molloy MBBVectorTy &PrologBBs) { 194790a779fSJames Molloy MachineBasicBlock *PredBB = Preheader; 195790a779fSJames Molloy InstrMapTy InstrMap; 196790a779fSJames Molloy 197790a779fSJames Molloy // Generate a basic block for each stage, not including the last stage, 198790a779fSJames Molloy // which will be generated in the kernel. Each basic block may contain 199790a779fSJames Molloy // instructions from multiple stages/iterations. 200790a779fSJames Molloy for (unsigned i = 0; i < LastStage; ++i) { 201790a779fSJames Molloy // Create and insert the prolog basic block prior to the original loop 202790a779fSJames Molloy // basic block. The original loop is removed later. 203790a779fSJames Molloy MachineBasicBlock *NewBB = MF.CreateMachineBasicBlock(BB->getBasicBlock()); 204790a779fSJames Molloy PrologBBs.push_back(NewBB); 205790a779fSJames Molloy MF.insert(BB->getIterator(), NewBB); 206790a779fSJames Molloy NewBB->transferSuccessors(PredBB); 207790a779fSJames Molloy PredBB->addSuccessor(NewBB); 208790a779fSJames Molloy PredBB = NewBB; 209790a779fSJames Molloy 210790a779fSJames Molloy // Generate instructions for each appropriate stage. Process instructions 211790a779fSJames Molloy // in original program order. 212790a779fSJames Molloy for (int StageNum = i; StageNum >= 0; --StageNum) { 213790a779fSJames Molloy for (MachineBasicBlock::iterator BBI = BB->instr_begin(), 214790a779fSJames Molloy BBE = BB->getFirstTerminator(); 215790a779fSJames Molloy BBI != BBE; ++BBI) { 216790a779fSJames Molloy if (Schedule.getStage(&*BBI) == StageNum) { 217790a779fSJames Molloy if (BBI->isPHI()) 218790a779fSJames Molloy continue; 219790a779fSJames Molloy MachineInstr *NewMI = 220790a779fSJames Molloy cloneAndChangeInstr(&*BBI, i, (unsigned)StageNum); 221790a779fSJames Molloy updateInstruction(NewMI, false, i, (unsigned)StageNum, VRMap); 222790a779fSJames Molloy NewBB->push_back(NewMI); 223790a779fSJames Molloy InstrMap[NewMI] = &*BBI; 224790a779fSJames Molloy } 225790a779fSJames Molloy } 226790a779fSJames Molloy } 227790a779fSJames Molloy rewritePhiValues(NewBB, i, VRMap, InstrMap); 228790a779fSJames Molloy LLVM_DEBUG({ 229790a779fSJames Molloy dbgs() << "prolog:\n"; 230790a779fSJames Molloy NewBB->dump(); 231790a779fSJames Molloy }); 232790a779fSJames Molloy } 233790a779fSJames Molloy 234790a779fSJames Molloy PredBB->replaceSuccessor(BB, KernelBB); 235790a779fSJames Molloy 236790a779fSJames Molloy // Check if we need to remove the branch from the preheader to the original 237790a779fSJames Molloy // loop, and replace it with a branch to the new loop. 238790a779fSJames Molloy unsigned numBranches = TII->removeBranch(*Preheader); 239790a779fSJames Molloy if (numBranches) { 240790a779fSJames Molloy SmallVector<MachineOperand, 0> Cond; 241790a779fSJames Molloy TII->insertBranch(*Preheader, PrologBBs[0], nullptr, Cond, DebugLoc()); 242790a779fSJames Molloy } 243790a779fSJames Molloy } 244790a779fSJames Molloy 245790a779fSJames Molloy /// Generate the pipeline epilog code. The epilog code finishes the iterations 246790a779fSJames Molloy /// that were started in either the prolog or the kernel. We create a basic 247790a779fSJames Molloy /// block for each stage that needs to complete. 248790a779fSJames Molloy void ModuloScheduleExpander::generateEpilog(unsigned LastStage, 249790a779fSJames Molloy MachineBasicBlock *KernelBB, 250790a779fSJames Molloy ValueMapTy *VRMap, 251790a779fSJames Molloy MBBVectorTy &EpilogBBs, 252790a779fSJames Molloy MBBVectorTy &PrologBBs) { 253790a779fSJames Molloy // We need to change the branch from the kernel to the first epilog block, so 254790a779fSJames Molloy // this call to analyze branch uses the kernel rather than the original BB. 255790a779fSJames Molloy MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 256790a779fSJames Molloy SmallVector<MachineOperand, 4> Cond; 257790a779fSJames Molloy bool checkBranch = TII->analyzeBranch(*KernelBB, TBB, FBB, Cond); 258790a779fSJames Molloy assert(!checkBranch && "generateEpilog must be able to analyze the branch"); 259790a779fSJames Molloy if (checkBranch) 260790a779fSJames Molloy return; 261790a779fSJames Molloy 262790a779fSJames Molloy MachineBasicBlock::succ_iterator LoopExitI = KernelBB->succ_begin(); 263790a779fSJames Molloy if (*LoopExitI == KernelBB) 264790a779fSJames Molloy ++LoopExitI; 265790a779fSJames Molloy assert(LoopExitI != KernelBB->succ_end() && "Expecting a successor"); 266790a779fSJames Molloy MachineBasicBlock *LoopExitBB = *LoopExitI; 267790a779fSJames Molloy 268790a779fSJames Molloy MachineBasicBlock *PredBB = KernelBB; 269790a779fSJames Molloy MachineBasicBlock *EpilogStart = LoopExitBB; 270790a779fSJames Molloy InstrMapTy InstrMap; 271790a779fSJames Molloy 272790a779fSJames Molloy // Generate a basic block for each stage, not including the last stage, 273790a779fSJames Molloy // which was generated for the kernel. Each basic block may contain 274790a779fSJames Molloy // instructions from multiple stages/iterations. 275790a779fSJames Molloy int EpilogStage = LastStage + 1; 276790a779fSJames Molloy for (unsigned i = LastStage; i >= 1; --i, ++EpilogStage) { 277790a779fSJames Molloy MachineBasicBlock *NewBB = MF.CreateMachineBasicBlock(); 278790a779fSJames Molloy EpilogBBs.push_back(NewBB); 279790a779fSJames Molloy MF.insert(BB->getIterator(), NewBB); 280790a779fSJames Molloy 281790a779fSJames Molloy PredBB->replaceSuccessor(LoopExitBB, NewBB); 282790a779fSJames Molloy NewBB->addSuccessor(LoopExitBB); 283790a779fSJames Molloy 284790a779fSJames Molloy if (EpilogStart == LoopExitBB) 285790a779fSJames Molloy EpilogStart = NewBB; 286790a779fSJames Molloy 287790a779fSJames Molloy // Add instructions to the epilog depending on the current block. 288790a779fSJames Molloy // Process instructions in original program order. 289790a779fSJames Molloy for (unsigned StageNum = i; StageNum <= LastStage; ++StageNum) { 290790a779fSJames Molloy for (auto &BBI : *BB) { 291790a779fSJames Molloy if (BBI.isPHI()) 292790a779fSJames Molloy continue; 293790a779fSJames Molloy MachineInstr *In = &BBI; 294790a779fSJames Molloy if ((unsigned)Schedule.getStage(In) == StageNum) { 295790a779fSJames Molloy // Instructions with memoperands in the epilog are updated with 296790a779fSJames Molloy // conservative values. 297790a779fSJames Molloy MachineInstr *NewMI = cloneInstr(In, UINT_MAX, 0); 298790a779fSJames Molloy updateInstruction(NewMI, i == 1, EpilogStage, 0, VRMap); 299790a779fSJames Molloy NewBB->push_back(NewMI); 300790a779fSJames Molloy InstrMap[NewMI] = In; 301790a779fSJames Molloy } 302790a779fSJames Molloy } 303790a779fSJames Molloy } 304790a779fSJames Molloy generateExistingPhis(NewBB, PrologBBs[i - 1], PredBB, KernelBB, VRMap, 305790a779fSJames Molloy InstrMap, LastStage, EpilogStage, i == 1); 306790a779fSJames Molloy generatePhis(NewBB, PrologBBs[i - 1], PredBB, KernelBB, VRMap, InstrMap, 307790a779fSJames Molloy LastStage, EpilogStage, i == 1); 308790a779fSJames Molloy PredBB = NewBB; 309790a779fSJames Molloy 310790a779fSJames Molloy LLVM_DEBUG({ 311790a779fSJames Molloy dbgs() << "epilog:\n"; 312790a779fSJames Molloy NewBB->dump(); 313790a779fSJames Molloy }); 314790a779fSJames Molloy } 315790a779fSJames Molloy 316790a779fSJames Molloy // Fix any Phi nodes in the loop exit block. 317790a779fSJames Molloy LoopExitBB->replacePhiUsesWith(BB, PredBB); 318790a779fSJames Molloy 319790a779fSJames Molloy // Create a branch to the new epilog from the kernel. 320790a779fSJames Molloy // Remove the original branch and add a new branch to the epilog. 321790a779fSJames Molloy TII->removeBranch(*KernelBB); 322790a779fSJames Molloy TII->insertBranch(*KernelBB, KernelBB, EpilogStart, Cond, DebugLoc()); 323790a779fSJames Molloy // Add a branch to the loop exit. 324790a779fSJames Molloy if (EpilogBBs.size() > 0) { 325790a779fSJames Molloy MachineBasicBlock *LastEpilogBB = EpilogBBs.back(); 326790a779fSJames Molloy SmallVector<MachineOperand, 4> Cond1; 327790a779fSJames Molloy TII->insertBranch(*LastEpilogBB, LoopExitBB, nullptr, Cond1, DebugLoc()); 328790a779fSJames Molloy } 329790a779fSJames Molloy } 330790a779fSJames Molloy 331790a779fSJames Molloy /// Replace all uses of FromReg that appear outside the specified 332790a779fSJames Molloy /// basic block with ToReg. 333790a779fSJames Molloy static void replaceRegUsesAfterLoop(unsigned FromReg, unsigned ToReg, 334790a779fSJames Molloy MachineBasicBlock *MBB, 335790a779fSJames Molloy MachineRegisterInfo &MRI, 336790a779fSJames Molloy LiveIntervals &LIS) { 337790a779fSJames Molloy for (MachineRegisterInfo::use_iterator I = MRI.use_begin(FromReg), 338790a779fSJames Molloy E = MRI.use_end(); 339790a779fSJames Molloy I != E;) { 340790a779fSJames Molloy MachineOperand &O = *I; 341790a779fSJames Molloy ++I; 342790a779fSJames Molloy if (O.getParent()->getParent() != MBB) 343790a779fSJames Molloy O.setReg(ToReg); 344790a779fSJames Molloy } 345790a779fSJames Molloy if (!LIS.hasInterval(ToReg)) 346790a779fSJames Molloy LIS.createEmptyInterval(ToReg); 347790a779fSJames Molloy } 348790a779fSJames Molloy 349790a779fSJames Molloy /// Return true if the register has a use that occurs outside the 350790a779fSJames Molloy /// specified loop. 351790a779fSJames Molloy static bool hasUseAfterLoop(unsigned Reg, MachineBasicBlock *BB, 352790a779fSJames Molloy MachineRegisterInfo &MRI) { 353790a779fSJames Molloy for (MachineRegisterInfo::use_iterator I = MRI.use_begin(Reg), 354790a779fSJames Molloy E = MRI.use_end(); 355790a779fSJames Molloy I != E; ++I) 356790a779fSJames Molloy if (I->getParent()->getParent() != BB) 357790a779fSJames Molloy return true; 358790a779fSJames Molloy return false; 359790a779fSJames Molloy } 360790a779fSJames Molloy 361790a779fSJames Molloy /// Generate Phis for the specific block in the generated pipelined code. 362790a779fSJames Molloy /// This function looks at the Phis from the original code to guide the 363790a779fSJames Molloy /// creation of new Phis. 364790a779fSJames Molloy void ModuloScheduleExpander::generateExistingPhis( 365790a779fSJames Molloy MachineBasicBlock *NewBB, MachineBasicBlock *BB1, MachineBasicBlock *BB2, 366790a779fSJames Molloy MachineBasicBlock *KernelBB, ValueMapTy *VRMap, InstrMapTy &InstrMap, 367790a779fSJames Molloy unsigned LastStageNum, unsigned CurStageNum, bool IsLast) { 368790a779fSJames Molloy // Compute the stage number for the initial value of the Phi, which 369790a779fSJames Molloy // comes from the prolog. The prolog to use depends on to which kernel/ 370790a779fSJames Molloy // epilog that we're adding the Phi. 371790a779fSJames Molloy unsigned PrologStage = 0; 372790a779fSJames Molloy unsigned PrevStage = 0; 373790a779fSJames Molloy bool InKernel = (LastStageNum == CurStageNum); 374790a779fSJames Molloy if (InKernel) { 375790a779fSJames Molloy PrologStage = LastStageNum - 1; 376790a779fSJames Molloy PrevStage = CurStageNum; 377790a779fSJames Molloy } else { 378790a779fSJames Molloy PrologStage = LastStageNum - (CurStageNum - LastStageNum); 379790a779fSJames Molloy PrevStage = LastStageNum + (CurStageNum - LastStageNum) - 1; 380790a779fSJames Molloy } 381790a779fSJames Molloy 382790a779fSJames Molloy for (MachineBasicBlock::iterator BBI = BB->instr_begin(), 383790a779fSJames Molloy BBE = BB->getFirstNonPHI(); 384790a779fSJames Molloy BBI != BBE; ++BBI) { 385790a779fSJames Molloy Register Def = BBI->getOperand(0).getReg(); 386790a779fSJames Molloy 387790a779fSJames Molloy unsigned InitVal = 0; 388790a779fSJames Molloy unsigned LoopVal = 0; 389790a779fSJames Molloy getPhiRegs(*BBI, BB, InitVal, LoopVal); 390790a779fSJames Molloy 391790a779fSJames Molloy unsigned PhiOp1 = 0; 392790a779fSJames Molloy // The Phi value from the loop body typically is defined in the loop, but 393790a779fSJames Molloy // not always. So, we need to check if the value is defined in the loop. 394790a779fSJames Molloy unsigned PhiOp2 = LoopVal; 395790a779fSJames Molloy if (VRMap[LastStageNum].count(LoopVal)) 396790a779fSJames Molloy PhiOp2 = VRMap[LastStageNum][LoopVal]; 397790a779fSJames Molloy 398790a779fSJames Molloy int StageScheduled = Schedule.getStage(&*BBI); 399790a779fSJames Molloy int LoopValStage = Schedule.getStage(MRI.getVRegDef(LoopVal)); 400790a779fSJames Molloy unsigned NumStages = getStagesForReg(Def, CurStageNum); 401790a779fSJames Molloy if (NumStages == 0) { 402790a779fSJames Molloy // We don't need to generate a Phi anymore, but we need to rename any uses 403790a779fSJames Molloy // of the Phi value. 404790a779fSJames Molloy unsigned NewReg = VRMap[PrevStage][LoopVal]; 405790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, 0, &*BBI, Def, 406790a779fSJames Molloy InitVal, NewReg); 407790a779fSJames Molloy if (VRMap[CurStageNum].count(LoopVal)) 408790a779fSJames Molloy VRMap[CurStageNum][Def] = VRMap[CurStageNum][LoopVal]; 409790a779fSJames Molloy } 410790a779fSJames Molloy // Adjust the number of Phis needed depending on the number of prologs left, 411790a779fSJames Molloy // and the distance from where the Phi is first scheduled. The number of 412790a779fSJames Molloy // Phis cannot exceed the number of prolog stages. Each stage can 413790a779fSJames Molloy // potentially define two values. 414790a779fSJames Molloy unsigned MaxPhis = PrologStage + 2; 415790a779fSJames Molloy if (!InKernel && (int)PrologStage <= LoopValStage) 416790a779fSJames Molloy MaxPhis = std::max((int)MaxPhis - (int)LoopValStage, 1); 417790a779fSJames Molloy unsigned NumPhis = std::min(NumStages, MaxPhis); 418790a779fSJames Molloy 419790a779fSJames Molloy unsigned NewReg = 0; 420790a779fSJames Molloy unsigned AccessStage = (LoopValStage != -1) ? LoopValStage : StageScheduled; 421790a779fSJames Molloy // In the epilog, we may need to look back one stage to get the correct 422790a779fSJames Molloy // Phi name because the epilog and prolog blocks execute the same stage. 423790a779fSJames Molloy // The correct name is from the previous block only when the Phi has 424790a779fSJames Molloy // been completely scheduled prior to the epilog, and Phi value is not 425790a779fSJames Molloy // needed in multiple stages. 426790a779fSJames Molloy int StageDiff = 0; 427790a779fSJames Molloy if (!InKernel && StageScheduled >= LoopValStage && AccessStage == 0 && 428790a779fSJames Molloy NumPhis == 1) 429790a779fSJames Molloy StageDiff = 1; 430790a779fSJames Molloy // Adjust the computations below when the phi and the loop definition 431790a779fSJames Molloy // are scheduled in different stages. 432790a779fSJames Molloy if (InKernel && LoopValStage != -1 && StageScheduled > LoopValStage) 433790a779fSJames Molloy StageDiff = StageScheduled - LoopValStage; 434790a779fSJames Molloy for (unsigned np = 0; np < NumPhis; ++np) { 435790a779fSJames Molloy // If the Phi hasn't been scheduled, then use the initial Phi operand 436790a779fSJames Molloy // value. Otherwise, use the scheduled version of the instruction. This 437790a779fSJames Molloy // is a little complicated when a Phi references another Phi. 438790a779fSJames Molloy if (np > PrologStage || StageScheduled >= (int)LastStageNum) 439790a779fSJames Molloy PhiOp1 = InitVal; 440790a779fSJames Molloy // Check if the Phi has already been scheduled in a prolog stage. 441790a779fSJames Molloy else if (PrologStage >= AccessStage + StageDiff + np && 442790a779fSJames Molloy VRMap[PrologStage - StageDiff - np].count(LoopVal) != 0) 443790a779fSJames Molloy PhiOp1 = VRMap[PrologStage - StageDiff - np][LoopVal]; 444790a779fSJames Molloy // Check if the Phi has already been scheduled, but the loop instruction 445790a779fSJames Molloy // is either another Phi, or doesn't occur in the loop. 446790a779fSJames Molloy else if (PrologStage >= AccessStage + StageDiff + np) { 447790a779fSJames Molloy // If the Phi references another Phi, we need to examine the other 448790a779fSJames Molloy // Phi to get the correct value. 449790a779fSJames Molloy PhiOp1 = LoopVal; 450790a779fSJames Molloy MachineInstr *InstOp1 = MRI.getVRegDef(PhiOp1); 451790a779fSJames Molloy int Indirects = 1; 452790a779fSJames Molloy while (InstOp1 && InstOp1->isPHI() && InstOp1->getParent() == BB) { 453790a779fSJames Molloy int PhiStage = Schedule.getStage(InstOp1); 454790a779fSJames Molloy if ((int)(PrologStage - StageDiff - np) < PhiStage + Indirects) 455790a779fSJames Molloy PhiOp1 = getInitPhiReg(*InstOp1, BB); 456790a779fSJames Molloy else 457790a779fSJames Molloy PhiOp1 = getLoopPhiReg(*InstOp1, BB); 458790a779fSJames Molloy InstOp1 = MRI.getVRegDef(PhiOp1); 459790a779fSJames Molloy int PhiOpStage = Schedule.getStage(InstOp1); 460790a779fSJames Molloy int StageAdj = (PhiOpStage != -1 ? PhiStage - PhiOpStage : 0); 461790a779fSJames Molloy if (PhiOpStage != -1 && PrologStage - StageAdj >= Indirects + np && 462790a779fSJames Molloy VRMap[PrologStage - StageAdj - Indirects - np].count(PhiOp1)) { 463790a779fSJames Molloy PhiOp1 = VRMap[PrologStage - StageAdj - Indirects - np][PhiOp1]; 464790a779fSJames Molloy break; 465790a779fSJames Molloy } 466790a779fSJames Molloy ++Indirects; 467790a779fSJames Molloy } 468790a779fSJames Molloy } else 469790a779fSJames Molloy PhiOp1 = InitVal; 470790a779fSJames Molloy // If this references a generated Phi in the kernel, get the Phi operand 471790a779fSJames Molloy // from the incoming block. 472790a779fSJames Molloy if (MachineInstr *InstOp1 = MRI.getVRegDef(PhiOp1)) 473790a779fSJames Molloy if (InstOp1->isPHI() && InstOp1->getParent() == KernelBB) 474790a779fSJames Molloy PhiOp1 = getInitPhiReg(*InstOp1, KernelBB); 475790a779fSJames Molloy 476790a779fSJames Molloy MachineInstr *PhiInst = MRI.getVRegDef(LoopVal); 477790a779fSJames Molloy bool LoopDefIsPhi = PhiInst && PhiInst->isPHI(); 478790a779fSJames Molloy // In the epilog, a map lookup is needed to get the value from the kernel, 479790a779fSJames Molloy // or previous epilog block. How is does this depends on if the 480790a779fSJames Molloy // instruction is scheduled in the previous block. 481790a779fSJames Molloy if (!InKernel) { 482790a779fSJames Molloy int StageDiffAdj = 0; 483790a779fSJames Molloy if (LoopValStage != -1 && StageScheduled > LoopValStage) 484790a779fSJames Molloy StageDiffAdj = StageScheduled - LoopValStage; 485790a779fSJames Molloy // Use the loop value defined in the kernel, unless the kernel 486790a779fSJames Molloy // contains the last definition of the Phi. 487790a779fSJames Molloy if (np == 0 && PrevStage == LastStageNum && 488790a779fSJames Molloy (StageScheduled != 0 || LoopValStage != 0) && 489790a779fSJames Molloy VRMap[PrevStage - StageDiffAdj].count(LoopVal)) 490790a779fSJames Molloy PhiOp2 = VRMap[PrevStage - StageDiffAdj][LoopVal]; 491790a779fSJames Molloy // Use the value defined by the Phi. We add one because we switch 492790a779fSJames Molloy // from looking at the loop value to the Phi definition. 493790a779fSJames Molloy else if (np > 0 && PrevStage == LastStageNum && 494790a779fSJames Molloy VRMap[PrevStage - np + 1].count(Def)) 495790a779fSJames Molloy PhiOp2 = VRMap[PrevStage - np + 1][Def]; 496790a779fSJames Molloy // Use the loop value defined in the kernel. 497790a779fSJames Molloy else if (static_cast<unsigned>(LoopValStage) > PrologStage + 1 && 498790a779fSJames Molloy VRMap[PrevStage - StageDiffAdj - np].count(LoopVal)) 499790a779fSJames Molloy PhiOp2 = VRMap[PrevStage - StageDiffAdj - np][LoopVal]; 500790a779fSJames Molloy // Use the value defined by the Phi, unless we're generating the first 501790a779fSJames Molloy // epilog and the Phi refers to a Phi in a different stage. 502790a779fSJames Molloy else if (VRMap[PrevStage - np].count(Def) && 503790a779fSJames Molloy (!LoopDefIsPhi || (PrevStage != LastStageNum) || 504790a779fSJames Molloy (LoopValStage == StageScheduled))) 505790a779fSJames Molloy PhiOp2 = VRMap[PrevStage - np][Def]; 506790a779fSJames Molloy } 507790a779fSJames Molloy 508790a779fSJames Molloy // Check if we can reuse an existing Phi. This occurs when a Phi 509790a779fSJames Molloy // references another Phi, and the other Phi is scheduled in an 510790a779fSJames Molloy // earlier stage. We can try to reuse an existing Phi up until the last 511790a779fSJames Molloy // stage of the current Phi. 512790a779fSJames Molloy if (LoopDefIsPhi) { 513790a779fSJames Molloy if (static_cast<int>(PrologStage - np) >= StageScheduled) { 514790a779fSJames Molloy int LVNumStages = getStagesForPhi(LoopVal); 515790a779fSJames Molloy int StageDiff = (StageScheduled - LoopValStage); 516790a779fSJames Molloy LVNumStages -= StageDiff; 517790a779fSJames Molloy // Make sure the loop value Phi has been processed already. 518790a779fSJames Molloy if (LVNumStages > (int)np && VRMap[CurStageNum].count(LoopVal)) { 519790a779fSJames Molloy NewReg = PhiOp2; 520790a779fSJames Molloy unsigned ReuseStage = CurStageNum; 521790a779fSJames Molloy if (isLoopCarried(*PhiInst)) 522790a779fSJames Molloy ReuseStage -= LVNumStages; 523790a779fSJames Molloy // Check if the Phi to reuse has been generated yet. If not, then 524790a779fSJames Molloy // there is nothing to reuse. 525790a779fSJames Molloy if (VRMap[ReuseStage - np].count(LoopVal)) { 526790a779fSJames Molloy NewReg = VRMap[ReuseStage - np][LoopVal]; 527790a779fSJames Molloy 528790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, 529790a779fSJames Molloy Def, NewReg); 530790a779fSJames Molloy // Update the map with the new Phi name. 531790a779fSJames Molloy VRMap[CurStageNum - np][Def] = NewReg; 532790a779fSJames Molloy PhiOp2 = NewReg; 533790a779fSJames Molloy if (VRMap[LastStageNum - np - 1].count(LoopVal)) 534790a779fSJames Molloy PhiOp2 = VRMap[LastStageNum - np - 1][LoopVal]; 535790a779fSJames Molloy 536790a779fSJames Molloy if (IsLast && np == NumPhis - 1) 537790a779fSJames Molloy replaceRegUsesAfterLoop(Def, NewReg, BB, MRI, LIS); 538790a779fSJames Molloy continue; 539790a779fSJames Molloy } 540790a779fSJames Molloy } 541790a779fSJames Molloy } 542790a779fSJames Molloy if (InKernel && StageDiff > 0 && 543790a779fSJames Molloy VRMap[CurStageNum - StageDiff - np].count(LoopVal)) 544790a779fSJames Molloy PhiOp2 = VRMap[CurStageNum - StageDiff - np][LoopVal]; 545790a779fSJames Molloy } 546790a779fSJames Molloy 547790a779fSJames Molloy const TargetRegisterClass *RC = MRI.getRegClass(Def); 548790a779fSJames Molloy NewReg = MRI.createVirtualRegister(RC); 549790a779fSJames Molloy 550790a779fSJames Molloy MachineInstrBuilder NewPhi = 551790a779fSJames Molloy BuildMI(*NewBB, NewBB->getFirstNonPHI(), DebugLoc(), 552790a779fSJames Molloy TII->get(TargetOpcode::PHI), NewReg); 553790a779fSJames Molloy NewPhi.addReg(PhiOp1).addMBB(BB1); 554790a779fSJames Molloy NewPhi.addReg(PhiOp2).addMBB(BB2); 555790a779fSJames Molloy if (np == 0) 556790a779fSJames Molloy InstrMap[NewPhi] = &*BBI; 557790a779fSJames Molloy 558790a779fSJames Molloy // We define the Phis after creating the new pipelined code, so 559790a779fSJames Molloy // we need to rename the Phi values in scheduled instructions. 560790a779fSJames Molloy 561790a779fSJames Molloy unsigned PrevReg = 0; 562790a779fSJames Molloy if (InKernel && VRMap[PrevStage - np].count(LoopVal)) 563790a779fSJames Molloy PrevReg = VRMap[PrevStage - np][LoopVal]; 564790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, Def, 565790a779fSJames Molloy NewReg, PrevReg); 566790a779fSJames Molloy // If the Phi has been scheduled, use the new name for rewriting. 567790a779fSJames Molloy if (VRMap[CurStageNum - np].count(Def)) { 568790a779fSJames Molloy unsigned R = VRMap[CurStageNum - np][Def]; 569790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, R, 570790a779fSJames Molloy NewReg); 571790a779fSJames Molloy } 572790a779fSJames Molloy 573790a779fSJames Molloy // Check if we need to rename any uses that occurs after the loop. The 574790a779fSJames Molloy // register to replace depends on whether the Phi is scheduled in the 575790a779fSJames Molloy // epilog. 576790a779fSJames Molloy if (IsLast && np == NumPhis - 1) 577790a779fSJames Molloy replaceRegUsesAfterLoop(Def, NewReg, BB, MRI, LIS); 578790a779fSJames Molloy 579790a779fSJames Molloy // In the kernel, a dependent Phi uses the value from this Phi. 580790a779fSJames Molloy if (InKernel) 581790a779fSJames Molloy PhiOp2 = NewReg; 582790a779fSJames Molloy 583790a779fSJames Molloy // Update the map with the new Phi name. 584790a779fSJames Molloy VRMap[CurStageNum - np][Def] = NewReg; 585790a779fSJames Molloy } 586790a779fSJames Molloy 587790a779fSJames Molloy while (NumPhis++ < NumStages) { 588790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, NumPhis, &*BBI, Def, 589790a779fSJames Molloy NewReg, 0); 590790a779fSJames Molloy } 591790a779fSJames Molloy 592790a779fSJames Molloy // Check if we need to rename a Phi that has been eliminated due to 593790a779fSJames Molloy // scheduling. 594790a779fSJames Molloy if (NumStages == 0 && IsLast && VRMap[CurStageNum].count(LoopVal)) 595790a779fSJames Molloy replaceRegUsesAfterLoop(Def, VRMap[CurStageNum][LoopVal], BB, MRI, LIS); 596790a779fSJames Molloy } 597790a779fSJames Molloy } 598790a779fSJames Molloy 599790a779fSJames Molloy /// Generate Phis for the specified block in the generated pipelined code. 600790a779fSJames Molloy /// These are new Phis needed because the definition is scheduled after the 601790a779fSJames Molloy /// use in the pipelined sequence. 602790a779fSJames Molloy void ModuloScheduleExpander::generatePhis( 603790a779fSJames Molloy MachineBasicBlock *NewBB, MachineBasicBlock *BB1, MachineBasicBlock *BB2, 604790a779fSJames Molloy MachineBasicBlock *KernelBB, ValueMapTy *VRMap, InstrMapTy &InstrMap, 605790a779fSJames Molloy unsigned LastStageNum, unsigned CurStageNum, bool IsLast) { 606790a779fSJames Molloy // Compute the stage number that contains the initial Phi value, and 607790a779fSJames Molloy // the Phi from the previous stage. 608790a779fSJames Molloy unsigned PrologStage = 0; 609790a779fSJames Molloy unsigned PrevStage = 0; 610790a779fSJames Molloy unsigned StageDiff = CurStageNum - LastStageNum; 611790a779fSJames Molloy bool InKernel = (StageDiff == 0); 612790a779fSJames Molloy if (InKernel) { 613790a779fSJames Molloy PrologStage = LastStageNum - 1; 614790a779fSJames Molloy PrevStage = CurStageNum; 615790a779fSJames Molloy } else { 616790a779fSJames Molloy PrologStage = LastStageNum - StageDiff; 617790a779fSJames Molloy PrevStage = LastStageNum + StageDiff - 1; 618790a779fSJames Molloy } 619790a779fSJames Molloy 620790a779fSJames Molloy for (MachineBasicBlock::iterator BBI = BB->getFirstNonPHI(), 621790a779fSJames Molloy BBE = BB->instr_end(); 622790a779fSJames Molloy BBI != BBE; ++BBI) { 623790a779fSJames Molloy for (unsigned i = 0, e = BBI->getNumOperands(); i != e; ++i) { 624790a779fSJames Molloy MachineOperand &MO = BBI->getOperand(i); 625790a779fSJames Molloy if (!MO.isReg() || !MO.isDef() || 626790a779fSJames Molloy !Register::isVirtualRegister(MO.getReg())) 627790a779fSJames Molloy continue; 628790a779fSJames Molloy 629790a779fSJames Molloy int StageScheduled = Schedule.getStage(&*BBI); 630790a779fSJames Molloy assert(StageScheduled != -1 && "Expecting scheduled instruction."); 631790a779fSJames Molloy Register Def = MO.getReg(); 632790a779fSJames Molloy unsigned NumPhis = getStagesForReg(Def, CurStageNum); 633790a779fSJames Molloy // An instruction scheduled in stage 0 and is used after the loop 634790a779fSJames Molloy // requires a phi in the epilog for the last definition from either 635790a779fSJames Molloy // the kernel or prolog. 636790a779fSJames Molloy if (!InKernel && NumPhis == 0 && StageScheduled == 0 && 637790a779fSJames Molloy hasUseAfterLoop(Def, BB, MRI)) 638790a779fSJames Molloy NumPhis = 1; 639790a779fSJames Molloy if (!InKernel && (unsigned)StageScheduled > PrologStage) 640790a779fSJames Molloy continue; 641790a779fSJames Molloy 642790a779fSJames Molloy unsigned PhiOp2 = VRMap[PrevStage][Def]; 643790a779fSJames Molloy if (MachineInstr *InstOp2 = MRI.getVRegDef(PhiOp2)) 644790a779fSJames Molloy if (InstOp2->isPHI() && InstOp2->getParent() == NewBB) 645790a779fSJames Molloy PhiOp2 = getLoopPhiReg(*InstOp2, BB2); 646790a779fSJames Molloy // The number of Phis can't exceed the number of prolog stages. The 647790a779fSJames Molloy // prolog stage number is zero based. 648790a779fSJames Molloy if (NumPhis > PrologStage + 1 - StageScheduled) 649790a779fSJames Molloy NumPhis = PrologStage + 1 - StageScheduled; 650790a779fSJames Molloy for (unsigned np = 0; np < NumPhis; ++np) { 651790a779fSJames Molloy unsigned PhiOp1 = VRMap[PrologStage][Def]; 652790a779fSJames Molloy if (np <= PrologStage) 653790a779fSJames Molloy PhiOp1 = VRMap[PrologStage - np][Def]; 654790a779fSJames Molloy if (MachineInstr *InstOp1 = MRI.getVRegDef(PhiOp1)) { 655790a779fSJames Molloy if (InstOp1->isPHI() && InstOp1->getParent() == KernelBB) 656790a779fSJames Molloy PhiOp1 = getInitPhiReg(*InstOp1, KernelBB); 657790a779fSJames Molloy if (InstOp1->isPHI() && InstOp1->getParent() == NewBB) 658790a779fSJames Molloy PhiOp1 = getInitPhiReg(*InstOp1, NewBB); 659790a779fSJames Molloy } 660790a779fSJames Molloy if (!InKernel) 661790a779fSJames Molloy PhiOp2 = VRMap[PrevStage - np][Def]; 662790a779fSJames Molloy 663790a779fSJames Molloy const TargetRegisterClass *RC = MRI.getRegClass(Def); 664790a779fSJames Molloy Register NewReg = MRI.createVirtualRegister(RC); 665790a779fSJames Molloy 666790a779fSJames Molloy MachineInstrBuilder NewPhi = 667790a779fSJames Molloy BuildMI(*NewBB, NewBB->getFirstNonPHI(), DebugLoc(), 668790a779fSJames Molloy TII->get(TargetOpcode::PHI), NewReg); 669790a779fSJames Molloy NewPhi.addReg(PhiOp1).addMBB(BB1); 670790a779fSJames Molloy NewPhi.addReg(PhiOp2).addMBB(BB2); 671790a779fSJames Molloy if (np == 0) 672790a779fSJames Molloy InstrMap[NewPhi] = &*BBI; 673790a779fSJames Molloy 674790a779fSJames Molloy // Rewrite uses and update the map. The actions depend upon whether 675790a779fSJames Molloy // we generating code for the kernel or epilog blocks. 676790a779fSJames Molloy if (InKernel) { 677790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, PhiOp1, 678790a779fSJames Molloy NewReg); 679790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, PhiOp2, 680790a779fSJames Molloy NewReg); 681790a779fSJames Molloy 682790a779fSJames Molloy PhiOp2 = NewReg; 683790a779fSJames Molloy VRMap[PrevStage - np - 1][Def] = NewReg; 684790a779fSJames Molloy } else { 685790a779fSJames Molloy VRMap[CurStageNum - np][Def] = NewReg; 686790a779fSJames Molloy if (np == NumPhis - 1) 687790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, Def, 688790a779fSJames Molloy NewReg); 689790a779fSJames Molloy } 690790a779fSJames Molloy if (IsLast && np == NumPhis - 1) 691790a779fSJames Molloy replaceRegUsesAfterLoop(Def, NewReg, BB, MRI, LIS); 692790a779fSJames Molloy } 693790a779fSJames Molloy } 694790a779fSJames Molloy } 695790a779fSJames Molloy } 696790a779fSJames Molloy 697790a779fSJames Molloy /// Remove instructions that generate values with no uses. 698790a779fSJames Molloy /// Typically, these are induction variable operations that generate values 699790a779fSJames Molloy /// used in the loop itself. A dead instruction has a definition with 700790a779fSJames Molloy /// no uses, or uses that occur in the original loop only. 701790a779fSJames Molloy void ModuloScheduleExpander::removeDeadInstructions(MachineBasicBlock *KernelBB, 702790a779fSJames Molloy MBBVectorTy &EpilogBBs) { 703790a779fSJames Molloy // For each epilog block, check that the value defined by each instruction 704790a779fSJames Molloy // is used. If not, delete it. 705790a779fSJames Molloy for (MBBVectorTy::reverse_iterator MBB = EpilogBBs.rbegin(), 706790a779fSJames Molloy MBE = EpilogBBs.rend(); 707790a779fSJames Molloy MBB != MBE; ++MBB) 708790a779fSJames Molloy for (MachineBasicBlock::reverse_instr_iterator MI = (*MBB)->instr_rbegin(), 709790a779fSJames Molloy ME = (*MBB)->instr_rend(); 710790a779fSJames Molloy MI != ME;) { 711790a779fSJames Molloy // From DeadMachineInstructionElem. Don't delete inline assembly. 712790a779fSJames Molloy if (MI->isInlineAsm()) { 713790a779fSJames Molloy ++MI; 714790a779fSJames Molloy continue; 715790a779fSJames Molloy } 716790a779fSJames Molloy bool SawStore = false; 717790a779fSJames Molloy // Check if it's safe to remove the instruction due to side effects. 718790a779fSJames Molloy // We can, and want to, remove Phis here. 719790a779fSJames Molloy if (!MI->isSafeToMove(nullptr, SawStore) && !MI->isPHI()) { 720790a779fSJames Molloy ++MI; 721790a779fSJames Molloy continue; 722790a779fSJames Molloy } 723790a779fSJames Molloy bool used = true; 724790a779fSJames Molloy for (MachineInstr::mop_iterator MOI = MI->operands_begin(), 725790a779fSJames Molloy MOE = MI->operands_end(); 726790a779fSJames Molloy MOI != MOE; ++MOI) { 727790a779fSJames Molloy if (!MOI->isReg() || !MOI->isDef()) 728790a779fSJames Molloy continue; 729790a779fSJames Molloy Register reg = MOI->getReg(); 730790a779fSJames Molloy // Assume physical registers are used, unless they are marked dead. 731790a779fSJames Molloy if (Register::isPhysicalRegister(reg)) { 732790a779fSJames Molloy used = !MOI->isDead(); 733790a779fSJames Molloy if (used) 734790a779fSJames Molloy break; 735790a779fSJames Molloy continue; 736790a779fSJames Molloy } 737790a779fSJames Molloy unsigned realUses = 0; 738790a779fSJames Molloy for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(reg), 739790a779fSJames Molloy EI = MRI.use_end(); 740790a779fSJames Molloy UI != EI; ++UI) { 741790a779fSJames Molloy // Check if there are any uses that occur only in the original 742790a779fSJames Molloy // loop. If so, that's not a real use. 743790a779fSJames Molloy if (UI->getParent()->getParent() != BB) { 744790a779fSJames Molloy realUses++; 745790a779fSJames Molloy used = true; 746790a779fSJames Molloy break; 747790a779fSJames Molloy } 748790a779fSJames Molloy } 749790a779fSJames Molloy if (realUses > 0) 750790a779fSJames Molloy break; 751790a779fSJames Molloy used = false; 752790a779fSJames Molloy } 753790a779fSJames Molloy if (!used) { 754790a779fSJames Molloy LIS.RemoveMachineInstrFromMaps(*MI); 755790a779fSJames Molloy MI++->eraseFromParent(); 756790a779fSJames Molloy continue; 757790a779fSJames Molloy } 758790a779fSJames Molloy ++MI; 759790a779fSJames Molloy } 760790a779fSJames Molloy // In the kernel block, check if we can remove a Phi that generates a value 761790a779fSJames Molloy // used in an instruction removed in the epilog block. 762790a779fSJames Molloy for (MachineBasicBlock::iterator BBI = KernelBB->instr_begin(), 763790a779fSJames Molloy BBE = KernelBB->getFirstNonPHI(); 764790a779fSJames Molloy BBI != BBE;) { 765790a779fSJames Molloy MachineInstr *MI = &*BBI; 766790a779fSJames Molloy ++BBI; 767790a779fSJames Molloy Register reg = MI->getOperand(0).getReg(); 768790a779fSJames Molloy if (MRI.use_begin(reg) == MRI.use_end()) { 769790a779fSJames Molloy LIS.RemoveMachineInstrFromMaps(*MI); 770790a779fSJames Molloy MI->eraseFromParent(); 771790a779fSJames Molloy } 772790a779fSJames Molloy } 773790a779fSJames Molloy } 774790a779fSJames Molloy 775790a779fSJames Molloy /// For loop carried definitions, we split the lifetime of a virtual register 776790a779fSJames Molloy /// that has uses past the definition in the next iteration. A copy with a new 777790a779fSJames Molloy /// virtual register is inserted before the definition, which helps with 778790a779fSJames Molloy /// generating a better register assignment. 779790a779fSJames Molloy /// 780790a779fSJames Molloy /// v1 = phi(a, v2) v1 = phi(a, v2) 781790a779fSJames Molloy /// v2 = phi(b, v3) v2 = phi(b, v3) 782790a779fSJames Molloy /// v3 = .. v4 = copy v1 783790a779fSJames Molloy /// .. = V1 v3 = .. 784790a779fSJames Molloy /// .. = v4 785790a779fSJames Molloy void ModuloScheduleExpander::splitLifetimes(MachineBasicBlock *KernelBB, 786790a779fSJames Molloy MBBVectorTy &EpilogBBs) { 787790a779fSJames Molloy const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 788790a779fSJames Molloy for (auto &PHI : KernelBB->phis()) { 789790a779fSJames Molloy Register Def = PHI.getOperand(0).getReg(); 790790a779fSJames Molloy // Check for any Phi definition that used as an operand of another Phi 791790a779fSJames Molloy // in the same block. 792790a779fSJames Molloy for (MachineRegisterInfo::use_instr_iterator I = MRI.use_instr_begin(Def), 793790a779fSJames Molloy E = MRI.use_instr_end(); 794790a779fSJames Molloy I != E; ++I) { 795790a779fSJames Molloy if (I->isPHI() && I->getParent() == KernelBB) { 796790a779fSJames Molloy // Get the loop carried definition. 797790a779fSJames Molloy unsigned LCDef = getLoopPhiReg(PHI, KernelBB); 798790a779fSJames Molloy if (!LCDef) 799790a779fSJames Molloy continue; 800790a779fSJames Molloy MachineInstr *MI = MRI.getVRegDef(LCDef); 801790a779fSJames Molloy if (!MI || MI->getParent() != KernelBB || MI->isPHI()) 802790a779fSJames Molloy continue; 803790a779fSJames Molloy // Search through the rest of the block looking for uses of the Phi 804790a779fSJames Molloy // definition. If one occurs, then split the lifetime. 805790a779fSJames Molloy unsigned SplitReg = 0; 806790a779fSJames Molloy for (auto &BBJ : make_range(MachineBasicBlock::instr_iterator(MI), 807790a779fSJames Molloy KernelBB->instr_end())) 808790a779fSJames Molloy if (BBJ.readsRegister(Def)) { 809790a779fSJames Molloy // We split the lifetime when we find the first use. 810790a779fSJames Molloy if (SplitReg == 0) { 811790a779fSJames Molloy SplitReg = MRI.createVirtualRegister(MRI.getRegClass(Def)); 812790a779fSJames Molloy BuildMI(*KernelBB, MI, MI->getDebugLoc(), 813790a779fSJames Molloy TII->get(TargetOpcode::COPY), SplitReg) 814790a779fSJames Molloy .addReg(Def); 815790a779fSJames Molloy } 816790a779fSJames Molloy BBJ.substituteRegister(Def, SplitReg, 0, *TRI); 817790a779fSJames Molloy } 818790a779fSJames Molloy if (!SplitReg) 819790a779fSJames Molloy continue; 820790a779fSJames Molloy // Search through each of the epilog blocks for any uses to be renamed. 821790a779fSJames Molloy for (auto &Epilog : EpilogBBs) 822790a779fSJames Molloy for (auto &I : *Epilog) 823790a779fSJames Molloy if (I.readsRegister(Def)) 824790a779fSJames Molloy I.substituteRegister(Def, SplitReg, 0, *TRI); 825790a779fSJames Molloy break; 826790a779fSJames Molloy } 827790a779fSJames Molloy } 828790a779fSJames Molloy } 829790a779fSJames Molloy } 830790a779fSJames Molloy 831790a779fSJames Molloy /// Remove the incoming block from the Phis in a basic block. 832790a779fSJames Molloy static void removePhis(MachineBasicBlock *BB, MachineBasicBlock *Incoming) { 833790a779fSJames Molloy for (MachineInstr &MI : *BB) { 834790a779fSJames Molloy if (!MI.isPHI()) 835790a779fSJames Molloy break; 836790a779fSJames Molloy for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) 837790a779fSJames Molloy if (MI.getOperand(i + 1).getMBB() == Incoming) { 838790a779fSJames Molloy MI.RemoveOperand(i + 1); 839790a779fSJames Molloy MI.RemoveOperand(i); 840790a779fSJames Molloy break; 841790a779fSJames Molloy } 842790a779fSJames Molloy } 843790a779fSJames Molloy } 844790a779fSJames Molloy 845790a779fSJames Molloy /// Create branches from each prolog basic block to the appropriate epilog 846790a779fSJames Molloy /// block. These edges are needed if the loop ends before reaching the 847790a779fSJames Molloy /// kernel. 848790a779fSJames Molloy void ModuloScheduleExpander::addBranches(MachineBasicBlock &PreheaderBB, 849790a779fSJames Molloy MBBVectorTy &PrologBBs, 850790a779fSJames Molloy MachineBasicBlock *KernelBB, 851790a779fSJames Molloy MBBVectorTy &EpilogBBs, 852790a779fSJames Molloy ValueMapTy *VRMap) { 853790a779fSJames Molloy assert(PrologBBs.size() == EpilogBBs.size() && "Prolog/Epilog mismatch"); 854790a779fSJames Molloy MachineBasicBlock *LastPro = KernelBB; 855790a779fSJames Molloy MachineBasicBlock *LastEpi = KernelBB; 856790a779fSJames Molloy 857790a779fSJames Molloy // Start from the blocks connected to the kernel and work "out" 858790a779fSJames Molloy // to the first prolog and the last epilog blocks. 859790a779fSJames Molloy SmallVector<MachineInstr *, 4> PrevInsts; 860790a779fSJames Molloy unsigned MaxIter = PrologBBs.size() - 1; 861790a779fSJames Molloy for (unsigned i = 0, j = MaxIter; i <= MaxIter; ++i, --j) { 862790a779fSJames Molloy // Add branches to the prolog that go to the corresponding 863790a779fSJames Molloy // epilog, and the fall-thru prolog/kernel block. 864790a779fSJames Molloy MachineBasicBlock *Prolog = PrologBBs[j]; 865790a779fSJames Molloy MachineBasicBlock *Epilog = EpilogBBs[i]; 8668a74eca3SJames Molloy 867790a779fSJames Molloy SmallVector<MachineOperand, 4> Cond; 8688a74eca3SJames Molloy Optional<bool> StaticallyGreater = 8698a74eca3SJames Molloy LoopInfo->createTripCountGreaterCondition(j + 1, *Prolog, Cond); 870790a779fSJames Molloy unsigned numAdded = 0; 8718a74eca3SJames Molloy if (!StaticallyGreater.hasValue()) { 872790a779fSJames Molloy Prolog->addSuccessor(Epilog); 873790a779fSJames Molloy numAdded = TII->insertBranch(*Prolog, Epilog, LastPro, Cond, DebugLoc()); 8748a74eca3SJames Molloy } else if (*StaticallyGreater == false) { 875790a779fSJames Molloy Prolog->addSuccessor(Epilog); 876790a779fSJames Molloy Prolog->removeSuccessor(LastPro); 877790a779fSJames Molloy LastEpi->removeSuccessor(Epilog); 878790a779fSJames Molloy numAdded = TII->insertBranch(*Prolog, Epilog, nullptr, Cond, DebugLoc()); 879790a779fSJames Molloy removePhis(Epilog, LastEpi); 880790a779fSJames Molloy // Remove the blocks that are no longer referenced. 881790a779fSJames Molloy if (LastPro != LastEpi) { 882790a779fSJames Molloy LastEpi->clear(); 883790a779fSJames Molloy LastEpi->eraseFromParent(); 884790a779fSJames Molloy } 8858a74eca3SJames Molloy if (LastPro == KernelBB) { 8868a74eca3SJames Molloy LoopInfo->disposed(); 8878a74eca3SJames Molloy NewKernel = nullptr; 8888a74eca3SJames Molloy } 889790a779fSJames Molloy LastPro->clear(); 890790a779fSJames Molloy LastPro->eraseFromParent(); 891790a779fSJames Molloy } else { 892790a779fSJames Molloy numAdded = TII->insertBranch(*Prolog, LastPro, nullptr, Cond, DebugLoc()); 893790a779fSJames Molloy removePhis(Epilog, Prolog); 894790a779fSJames Molloy } 895790a779fSJames Molloy LastPro = Prolog; 896790a779fSJames Molloy LastEpi = Epilog; 897790a779fSJames Molloy for (MachineBasicBlock::reverse_instr_iterator I = Prolog->instr_rbegin(), 898790a779fSJames Molloy E = Prolog->instr_rend(); 899790a779fSJames Molloy I != E && numAdded > 0; ++I, --numAdded) 900790a779fSJames Molloy updateInstruction(&*I, false, j, 0, VRMap); 901790a779fSJames Molloy } 9028a74eca3SJames Molloy 9038a74eca3SJames Molloy if (NewKernel) { 9048a74eca3SJames Molloy LoopInfo->setPreheader(PrologBBs[MaxIter]); 9058a74eca3SJames Molloy LoopInfo->adjustTripCount(-(MaxIter + 1)); 9068a74eca3SJames Molloy } 907790a779fSJames Molloy } 908790a779fSJames Molloy 909790a779fSJames Molloy /// Return true if we can compute the amount the instruction changes 910790a779fSJames Molloy /// during each iteration. Set Delta to the amount of the change. 911790a779fSJames Molloy bool ModuloScheduleExpander::computeDelta(MachineInstr &MI, unsigned &Delta) { 912790a779fSJames Molloy const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 913790a779fSJames Molloy const MachineOperand *BaseOp; 914790a779fSJames Molloy int64_t Offset; 915790a779fSJames Molloy if (!TII->getMemOperandWithOffset(MI, BaseOp, Offset, TRI)) 916790a779fSJames Molloy return false; 917790a779fSJames Molloy 918790a779fSJames Molloy if (!BaseOp->isReg()) 919790a779fSJames Molloy return false; 920790a779fSJames Molloy 921790a779fSJames Molloy Register BaseReg = BaseOp->getReg(); 922790a779fSJames Molloy 923790a779fSJames Molloy MachineRegisterInfo &MRI = MF.getRegInfo(); 924790a779fSJames Molloy // Check if there is a Phi. If so, get the definition in the loop. 925790a779fSJames Molloy MachineInstr *BaseDef = MRI.getVRegDef(BaseReg); 926790a779fSJames Molloy if (BaseDef && BaseDef->isPHI()) { 927790a779fSJames Molloy BaseReg = getLoopPhiReg(*BaseDef, MI.getParent()); 928790a779fSJames Molloy BaseDef = MRI.getVRegDef(BaseReg); 929790a779fSJames Molloy } 930790a779fSJames Molloy if (!BaseDef) 931790a779fSJames Molloy return false; 932790a779fSJames Molloy 933790a779fSJames Molloy int D = 0; 934790a779fSJames Molloy if (!TII->getIncrementValue(*BaseDef, D) && D >= 0) 935790a779fSJames Molloy return false; 936790a779fSJames Molloy 937790a779fSJames Molloy Delta = D; 938790a779fSJames Molloy return true; 939790a779fSJames Molloy } 940790a779fSJames Molloy 941790a779fSJames Molloy /// Update the memory operand with a new offset when the pipeliner 942790a779fSJames Molloy /// generates a new copy of the instruction that refers to a 943790a779fSJames Molloy /// different memory location. 944790a779fSJames Molloy void ModuloScheduleExpander::updateMemOperands(MachineInstr &NewMI, 945790a779fSJames Molloy MachineInstr &OldMI, 946790a779fSJames Molloy unsigned Num) { 947790a779fSJames Molloy if (Num == 0) 948790a779fSJames Molloy return; 949790a779fSJames Molloy // If the instruction has memory operands, then adjust the offset 950790a779fSJames Molloy // when the instruction appears in different stages. 951790a779fSJames Molloy if (NewMI.memoperands_empty()) 952790a779fSJames Molloy return; 953790a779fSJames Molloy SmallVector<MachineMemOperand *, 2> NewMMOs; 954790a779fSJames Molloy for (MachineMemOperand *MMO : NewMI.memoperands()) { 955790a779fSJames Molloy // TODO: Figure out whether isAtomic is really necessary (see D57601). 956790a779fSJames Molloy if (MMO->isVolatile() || MMO->isAtomic() || 957790a779fSJames Molloy (MMO->isInvariant() && MMO->isDereferenceable()) || 958790a779fSJames Molloy (!MMO->getValue())) { 959790a779fSJames Molloy NewMMOs.push_back(MMO); 960790a779fSJames Molloy continue; 961790a779fSJames Molloy } 962790a779fSJames Molloy unsigned Delta; 963790a779fSJames Molloy if (Num != UINT_MAX && computeDelta(OldMI, Delta)) { 964790a779fSJames Molloy int64_t AdjOffset = Delta * Num; 965790a779fSJames Molloy NewMMOs.push_back( 966790a779fSJames Molloy MF.getMachineMemOperand(MMO, AdjOffset, MMO->getSize())); 967790a779fSJames Molloy } else { 968790a779fSJames Molloy NewMMOs.push_back( 969790a779fSJames Molloy MF.getMachineMemOperand(MMO, 0, MemoryLocation::UnknownSize)); 970790a779fSJames Molloy } 971790a779fSJames Molloy } 972790a779fSJames Molloy NewMI.setMemRefs(MF, NewMMOs); 973790a779fSJames Molloy } 974790a779fSJames Molloy 975790a779fSJames Molloy /// Clone the instruction for the new pipelined loop and update the 976790a779fSJames Molloy /// memory operands, if needed. 977790a779fSJames Molloy MachineInstr *ModuloScheduleExpander::cloneInstr(MachineInstr *OldMI, 978790a779fSJames Molloy unsigned CurStageNum, 979790a779fSJames Molloy unsigned InstStageNum) { 980790a779fSJames Molloy MachineInstr *NewMI = MF.CloneMachineInstr(OldMI); 981790a779fSJames Molloy // Check for tied operands in inline asm instructions. This should be handled 982790a779fSJames Molloy // elsewhere, but I'm not sure of the best solution. 983790a779fSJames Molloy if (OldMI->isInlineAsm()) 984790a779fSJames Molloy for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) { 985790a779fSJames Molloy const auto &MO = OldMI->getOperand(i); 986790a779fSJames Molloy if (MO.isReg() && MO.isUse()) 987790a779fSJames Molloy break; 988790a779fSJames Molloy unsigned UseIdx; 989790a779fSJames Molloy if (OldMI->isRegTiedToUseOperand(i, &UseIdx)) 990790a779fSJames Molloy NewMI->tieOperands(i, UseIdx); 991790a779fSJames Molloy } 992790a779fSJames Molloy updateMemOperands(*NewMI, *OldMI, CurStageNum - InstStageNum); 993790a779fSJames Molloy return NewMI; 994790a779fSJames Molloy } 995790a779fSJames Molloy 996790a779fSJames Molloy /// Clone the instruction for the new pipelined loop. If needed, this 997790a779fSJames Molloy /// function updates the instruction using the values saved in the 998790a779fSJames Molloy /// InstrChanges structure. 999790a779fSJames Molloy MachineInstr *ModuloScheduleExpander::cloneAndChangeInstr( 1000790a779fSJames Molloy MachineInstr *OldMI, unsigned CurStageNum, unsigned InstStageNum) { 1001790a779fSJames Molloy MachineInstr *NewMI = MF.CloneMachineInstr(OldMI); 1002790a779fSJames Molloy auto It = InstrChanges.find(OldMI); 1003790a779fSJames Molloy if (It != InstrChanges.end()) { 1004790a779fSJames Molloy std::pair<unsigned, int64_t> RegAndOffset = It->second; 1005790a779fSJames Molloy unsigned BasePos, OffsetPos; 1006790a779fSJames Molloy if (!TII->getBaseAndOffsetPosition(*OldMI, BasePos, OffsetPos)) 1007790a779fSJames Molloy return nullptr; 1008790a779fSJames Molloy int64_t NewOffset = OldMI->getOperand(OffsetPos).getImm(); 1009790a779fSJames Molloy MachineInstr *LoopDef = findDefInLoop(RegAndOffset.first); 1010790a779fSJames Molloy if (Schedule.getStage(LoopDef) > (signed)InstStageNum) 1011790a779fSJames Molloy NewOffset += RegAndOffset.second * (CurStageNum - InstStageNum); 1012790a779fSJames Molloy NewMI->getOperand(OffsetPos).setImm(NewOffset); 1013790a779fSJames Molloy } 1014790a779fSJames Molloy updateMemOperands(*NewMI, *OldMI, CurStageNum - InstStageNum); 1015790a779fSJames Molloy return NewMI; 1016790a779fSJames Molloy } 1017790a779fSJames Molloy 1018790a779fSJames Molloy /// Update the machine instruction with new virtual registers. This 1019790a779fSJames Molloy /// function may change the defintions and/or uses. 1020790a779fSJames Molloy void ModuloScheduleExpander::updateInstruction(MachineInstr *NewMI, 1021790a779fSJames Molloy bool LastDef, 1022790a779fSJames Molloy unsigned CurStageNum, 1023790a779fSJames Molloy unsigned InstrStageNum, 1024790a779fSJames Molloy ValueMapTy *VRMap) { 1025790a779fSJames Molloy for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) { 1026790a779fSJames Molloy MachineOperand &MO = NewMI->getOperand(i); 1027790a779fSJames Molloy if (!MO.isReg() || !Register::isVirtualRegister(MO.getReg())) 1028790a779fSJames Molloy continue; 1029790a779fSJames Molloy Register reg = MO.getReg(); 1030790a779fSJames Molloy if (MO.isDef()) { 1031790a779fSJames Molloy // Create a new virtual register for the definition. 1032790a779fSJames Molloy const TargetRegisterClass *RC = MRI.getRegClass(reg); 1033790a779fSJames Molloy Register NewReg = MRI.createVirtualRegister(RC); 1034790a779fSJames Molloy MO.setReg(NewReg); 1035790a779fSJames Molloy VRMap[CurStageNum][reg] = NewReg; 1036790a779fSJames Molloy if (LastDef) 1037790a779fSJames Molloy replaceRegUsesAfterLoop(reg, NewReg, BB, MRI, LIS); 1038790a779fSJames Molloy } else if (MO.isUse()) { 1039790a779fSJames Molloy MachineInstr *Def = MRI.getVRegDef(reg); 1040790a779fSJames Molloy // Compute the stage that contains the last definition for instruction. 1041790a779fSJames Molloy int DefStageNum = Schedule.getStage(Def); 1042790a779fSJames Molloy unsigned StageNum = CurStageNum; 1043790a779fSJames Molloy if (DefStageNum != -1 && (int)InstrStageNum > DefStageNum) { 1044790a779fSJames Molloy // Compute the difference in stages between the defintion and the use. 1045790a779fSJames Molloy unsigned StageDiff = (InstrStageNum - DefStageNum); 1046790a779fSJames Molloy // Make an adjustment to get the last definition. 1047790a779fSJames Molloy StageNum -= StageDiff; 1048790a779fSJames Molloy } 1049790a779fSJames Molloy if (VRMap[StageNum].count(reg)) 1050790a779fSJames Molloy MO.setReg(VRMap[StageNum][reg]); 1051790a779fSJames Molloy } 1052790a779fSJames Molloy } 1053790a779fSJames Molloy } 1054790a779fSJames Molloy 1055790a779fSJames Molloy /// Return the instruction in the loop that defines the register. 1056790a779fSJames Molloy /// If the definition is a Phi, then follow the Phi operand to 1057790a779fSJames Molloy /// the instruction in the loop. 1058790a779fSJames Molloy MachineInstr *ModuloScheduleExpander::findDefInLoop(unsigned Reg) { 1059790a779fSJames Molloy SmallPtrSet<MachineInstr *, 8> Visited; 1060790a779fSJames Molloy MachineInstr *Def = MRI.getVRegDef(Reg); 1061790a779fSJames Molloy while (Def->isPHI()) { 1062790a779fSJames Molloy if (!Visited.insert(Def).second) 1063790a779fSJames Molloy break; 1064790a779fSJames Molloy for (unsigned i = 1, e = Def->getNumOperands(); i < e; i += 2) 1065790a779fSJames Molloy if (Def->getOperand(i + 1).getMBB() == BB) { 1066790a779fSJames Molloy Def = MRI.getVRegDef(Def->getOperand(i).getReg()); 1067790a779fSJames Molloy break; 1068790a779fSJames Molloy } 1069790a779fSJames Molloy } 1070790a779fSJames Molloy return Def; 1071790a779fSJames Molloy } 1072790a779fSJames Molloy 1073790a779fSJames Molloy /// Return the new name for the value from the previous stage. 1074790a779fSJames Molloy unsigned ModuloScheduleExpander::getPrevMapVal( 1075790a779fSJames Molloy unsigned StageNum, unsigned PhiStage, unsigned LoopVal, unsigned LoopStage, 1076790a779fSJames Molloy ValueMapTy *VRMap, MachineBasicBlock *BB) { 1077790a779fSJames Molloy unsigned PrevVal = 0; 1078790a779fSJames Molloy if (StageNum > PhiStage) { 1079790a779fSJames Molloy MachineInstr *LoopInst = MRI.getVRegDef(LoopVal); 1080790a779fSJames Molloy if (PhiStage == LoopStage && VRMap[StageNum - 1].count(LoopVal)) 1081790a779fSJames Molloy // The name is defined in the previous stage. 1082790a779fSJames Molloy PrevVal = VRMap[StageNum - 1][LoopVal]; 1083790a779fSJames Molloy else if (VRMap[StageNum].count(LoopVal)) 1084790a779fSJames Molloy // The previous name is defined in the current stage when the instruction 1085790a779fSJames Molloy // order is swapped. 1086790a779fSJames Molloy PrevVal = VRMap[StageNum][LoopVal]; 1087790a779fSJames Molloy else if (!LoopInst->isPHI() || LoopInst->getParent() != BB) 1088790a779fSJames Molloy // The loop value hasn't yet been scheduled. 1089790a779fSJames Molloy PrevVal = LoopVal; 1090790a779fSJames Molloy else if (StageNum == PhiStage + 1) 1091790a779fSJames Molloy // The loop value is another phi, which has not been scheduled. 1092790a779fSJames Molloy PrevVal = getInitPhiReg(*LoopInst, BB); 1093790a779fSJames Molloy else if (StageNum > PhiStage + 1 && LoopInst->getParent() == BB) 1094790a779fSJames Molloy // The loop value is another phi, which has been scheduled. 1095790a779fSJames Molloy PrevVal = 1096790a779fSJames Molloy getPrevMapVal(StageNum - 1, PhiStage, getLoopPhiReg(*LoopInst, BB), 1097790a779fSJames Molloy LoopStage, VRMap, BB); 1098790a779fSJames Molloy } 1099790a779fSJames Molloy return PrevVal; 1100790a779fSJames Molloy } 1101790a779fSJames Molloy 1102790a779fSJames Molloy /// Rewrite the Phi values in the specified block to use the mappings 1103790a779fSJames Molloy /// from the initial operand. Once the Phi is scheduled, we switch 1104790a779fSJames Molloy /// to using the loop value instead of the Phi value, so those names 1105790a779fSJames Molloy /// do not need to be rewritten. 1106790a779fSJames Molloy void ModuloScheduleExpander::rewritePhiValues(MachineBasicBlock *NewBB, 1107790a779fSJames Molloy unsigned StageNum, 1108790a779fSJames Molloy ValueMapTy *VRMap, 1109790a779fSJames Molloy InstrMapTy &InstrMap) { 1110790a779fSJames Molloy for (auto &PHI : BB->phis()) { 1111790a779fSJames Molloy unsigned InitVal = 0; 1112790a779fSJames Molloy unsigned LoopVal = 0; 1113790a779fSJames Molloy getPhiRegs(PHI, BB, InitVal, LoopVal); 1114790a779fSJames Molloy Register PhiDef = PHI.getOperand(0).getReg(); 1115790a779fSJames Molloy 1116790a779fSJames Molloy unsigned PhiStage = (unsigned)Schedule.getStage(MRI.getVRegDef(PhiDef)); 1117790a779fSJames Molloy unsigned LoopStage = (unsigned)Schedule.getStage(MRI.getVRegDef(LoopVal)); 1118790a779fSJames Molloy unsigned NumPhis = getStagesForPhi(PhiDef); 1119790a779fSJames Molloy if (NumPhis > StageNum) 1120790a779fSJames Molloy NumPhis = StageNum; 1121790a779fSJames Molloy for (unsigned np = 0; np <= NumPhis; ++np) { 1122790a779fSJames Molloy unsigned NewVal = 1123790a779fSJames Molloy getPrevMapVal(StageNum - np, PhiStage, LoopVal, LoopStage, VRMap, BB); 1124790a779fSJames Molloy if (!NewVal) 1125790a779fSJames Molloy NewVal = InitVal; 1126790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, StageNum - np, np, &PHI, PhiDef, 1127790a779fSJames Molloy NewVal); 1128790a779fSJames Molloy } 1129790a779fSJames Molloy } 1130790a779fSJames Molloy } 1131790a779fSJames Molloy 1132790a779fSJames Molloy /// Rewrite a previously scheduled instruction to use the register value 1133790a779fSJames Molloy /// from the new instruction. Make sure the instruction occurs in the 1134790a779fSJames Molloy /// basic block, and we don't change the uses in the new instruction. 1135790a779fSJames Molloy void ModuloScheduleExpander::rewriteScheduledInstr( 1136790a779fSJames Molloy MachineBasicBlock *BB, InstrMapTy &InstrMap, unsigned CurStageNum, 1137790a779fSJames Molloy unsigned PhiNum, MachineInstr *Phi, unsigned OldReg, unsigned NewReg, 1138790a779fSJames Molloy unsigned PrevReg) { 1139790a779fSJames Molloy bool InProlog = (CurStageNum < (unsigned)Schedule.getNumStages() - 1); 1140790a779fSJames Molloy int StagePhi = Schedule.getStage(Phi) + PhiNum; 1141790a779fSJames Molloy // Rewrite uses that have been scheduled already to use the new 1142790a779fSJames Molloy // Phi register. 1143790a779fSJames Molloy for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(OldReg), 1144790a779fSJames Molloy EI = MRI.use_end(); 1145790a779fSJames Molloy UI != EI;) { 1146790a779fSJames Molloy MachineOperand &UseOp = *UI; 1147790a779fSJames Molloy MachineInstr *UseMI = UseOp.getParent(); 1148790a779fSJames Molloy ++UI; 1149790a779fSJames Molloy if (UseMI->getParent() != BB) 1150790a779fSJames Molloy continue; 1151790a779fSJames Molloy if (UseMI->isPHI()) { 1152790a779fSJames Molloy if (!Phi->isPHI() && UseMI->getOperand(0).getReg() == NewReg) 1153790a779fSJames Molloy continue; 1154790a779fSJames Molloy if (getLoopPhiReg(*UseMI, BB) != OldReg) 1155790a779fSJames Molloy continue; 1156790a779fSJames Molloy } 1157790a779fSJames Molloy InstrMapTy::iterator OrigInstr = InstrMap.find(UseMI); 1158790a779fSJames Molloy assert(OrigInstr != InstrMap.end() && "Instruction not scheduled."); 1159790a779fSJames Molloy MachineInstr *OrigMI = OrigInstr->second; 1160790a779fSJames Molloy int StageSched = Schedule.getStage(OrigMI); 1161790a779fSJames Molloy int CycleSched = Schedule.getCycle(OrigMI); 1162790a779fSJames Molloy unsigned ReplaceReg = 0; 1163790a779fSJames Molloy // This is the stage for the scheduled instruction. 1164790a779fSJames Molloy if (StagePhi == StageSched && Phi->isPHI()) { 1165790a779fSJames Molloy int CyclePhi = Schedule.getCycle(Phi); 1166790a779fSJames Molloy if (PrevReg && InProlog) 1167790a779fSJames Molloy ReplaceReg = PrevReg; 1168790a779fSJames Molloy else if (PrevReg && !isLoopCarried(*Phi) && 1169790a779fSJames Molloy (CyclePhi <= CycleSched || OrigMI->isPHI())) 1170790a779fSJames Molloy ReplaceReg = PrevReg; 1171790a779fSJames Molloy else 1172790a779fSJames Molloy ReplaceReg = NewReg; 1173790a779fSJames Molloy } 1174790a779fSJames Molloy // The scheduled instruction occurs before the scheduled Phi, and the 1175790a779fSJames Molloy // Phi is not loop carried. 1176790a779fSJames Molloy if (!InProlog && StagePhi + 1 == StageSched && !isLoopCarried(*Phi)) 1177790a779fSJames Molloy ReplaceReg = NewReg; 1178790a779fSJames Molloy if (StagePhi > StageSched && Phi->isPHI()) 1179790a779fSJames Molloy ReplaceReg = NewReg; 1180790a779fSJames Molloy if (!InProlog && !Phi->isPHI() && StagePhi < StageSched) 1181790a779fSJames Molloy ReplaceReg = NewReg; 1182790a779fSJames Molloy if (ReplaceReg) { 1183790a779fSJames Molloy MRI.constrainRegClass(ReplaceReg, MRI.getRegClass(OldReg)); 1184790a779fSJames Molloy UseOp.setReg(ReplaceReg); 1185790a779fSJames Molloy } 1186790a779fSJames Molloy } 1187790a779fSJames Molloy } 1188790a779fSJames Molloy 1189790a779fSJames Molloy bool ModuloScheduleExpander::isLoopCarried(MachineInstr &Phi) { 1190790a779fSJames Molloy if (!Phi.isPHI()) 1191790a779fSJames Molloy return false; 1192790a779fSJames Molloy unsigned DefCycle = Schedule.getCycle(&Phi); 1193790a779fSJames Molloy int DefStage = Schedule.getStage(&Phi); 1194790a779fSJames Molloy 1195790a779fSJames Molloy unsigned InitVal = 0; 1196790a779fSJames Molloy unsigned LoopVal = 0; 1197790a779fSJames Molloy getPhiRegs(Phi, Phi.getParent(), InitVal, LoopVal); 1198790a779fSJames Molloy MachineInstr *Use = MRI.getVRegDef(LoopVal); 1199790a779fSJames Molloy if (!Use || Use->isPHI()) 1200790a779fSJames Molloy return true; 1201790a779fSJames Molloy unsigned LoopCycle = Schedule.getCycle(Use); 1202790a779fSJames Molloy int LoopStage = Schedule.getStage(Use); 1203790a779fSJames Molloy return (LoopCycle > DefCycle) || (LoopStage <= DefStage); 1204790a779fSJames Molloy } 120593549957SJames Molloy 120693549957SJames Molloy //===----------------------------------------------------------------------===// 1207fef9f590SJames Molloy // PeelingModuloScheduleExpander implementation 1208fef9f590SJames Molloy //===----------------------------------------------------------------------===// 1209fef9f590SJames Molloy // This is a reimplementation of ModuloScheduleExpander that works by creating 1210fef9f590SJames Molloy // a fully correct steady-state kernel and peeling off the prolog and epilogs. 1211fef9f590SJames Molloy //===----------------------------------------------------------------------===// 1212fef9f590SJames Molloy 1213fef9f590SJames Molloy namespace { 1214fef9f590SJames Molloy // Remove any dead phis in MBB. Dead phis either have only one block as input 1215fef9f590SJames Molloy // (in which case they are the identity) or have no uses. 1216fef9f590SJames Molloy void EliminateDeadPhis(MachineBasicBlock *MBB, MachineRegisterInfo &MRI, 1217fef9f590SJames Molloy LiveIntervals *LIS) { 1218fef9f590SJames Molloy bool Changed = true; 1219fef9f590SJames Molloy while (Changed) { 1220fef9f590SJames Molloy Changed = false; 1221fef9f590SJames Molloy for (auto I = MBB->begin(); I != MBB->getFirstNonPHI();) { 1222fef9f590SJames Molloy MachineInstr &MI = *I++; 1223fef9f590SJames Molloy assert(MI.isPHI()); 1224fef9f590SJames Molloy if (MRI.use_empty(MI.getOperand(0).getReg())) { 1225fef9f590SJames Molloy if (LIS) 1226fef9f590SJames Molloy LIS->RemoveMachineInstrFromMaps(MI); 1227fef9f590SJames Molloy MI.eraseFromParent(); 1228fef9f590SJames Molloy Changed = true; 1229fef9f590SJames Molloy } else if (MI.getNumExplicitOperands() == 3) { 1230fef9f590SJames Molloy MRI.constrainRegClass(MI.getOperand(1).getReg(), 1231fef9f590SJames Molloy MRI.getRegClass(MI.getOperand(0).getReg())); 1232fef9f590SJames Molloy MRI.replaceRegWith(MI.getOperand(0).getReg(), 1233fef9f590SJames Molloy MI.getOperand(1).getReg()); 1234fef9f590SJames Molloy if (LIS) 1235fef9f590SJames Molloy LIS->RemoveMachineInstrFromMaps(MI); 1236fef9f590SJames Molloy MI.eraseFromParent(); 1237fef9f590SJames Molloy Changed = true; 1238fef9f590SJames Molloy } 1239fef9f590SJames Molloy } 1240fef9f590SJames Molloy } 1241fef9f590SJames Molloy } 1242fef9f590SJames Molloy 1243fef9f590SJames Molloy /// Rewrites the kernel block in-place to adhere to the given schedule. 1244fef9f590SJames Molloy /// KernelRewriter holds all of the state required to perform the rewriting. 1245fef9f590SJames Molloy class KernelRewriter { 1246fef9f590SJames Molloy ModuloSchedule &S; 1247fef9f590SJames Molloy MachineBasicBlock *BB; 1248fef9f590SJames Molloy MachineBasicBlock *PreheaderBB, *ExitBB; 1249fef9f590SJames Molloy MachineRegisterInfo &MRI; 1250fef9f590SJames Molloy const TargetInstrInfo *TII; 1251fef9f590SJames Molloy LiveIntervals *LIS; 1252fef9f590SJames Molloy 1253fef9f590SJames Molloy // Map from register class to canonical undef register for that class. 1254fef9f590SJames Molloy DenseMap<const TargetRegisterClass *, Register> Undefs; 1255fef9f590SJames Molloy // Map from <LoopReg, InitReg> to phi register for all created phis. Note that 1256fef9f590SJames Molloy // this map is only used when InitReg is non-undef. 1257fef9f590SJames Molloy DenseMap<std::pair<unsigned, unsigned>, Register> Phis; 1258fef9f590SJames Molloy // Map from LoopReg to phi register where the InitReg is undef. 1259fef9f590SJames Molloy DenseMap<Register, Register> UndefPhis; 1260fef9f590SJames Molloy 1261fef9f590SJames Molloy // Reg is used by MI. Return the new register MI should use to adhere to the 1262fef9f590SJames Molloy // schedule. Insert phis as necessary. 1263fef9f590SJames Molloy Register remapUse(Register Reg, MachineInstr &MI); 1264fef9f590SJames Molloy // Insert a phi that carries LoopReg from the loop body and InitReg otherwise. 1265fef9f590SJames Molloy // If InitReg is not given it is chosen arbitrarily. It will either be undef 1266fef9f590SJames Molloy // or will be chosen so as to share another phi. 1267fef9f590SJames Molloy Register phi(Register LoopReg, Optional<Register> InitReg = {}, 1268fef9f590SJames Molloy const TargetRegisterClass *RC = nullptr); 1269fef9f590SJames Molloy // Create an undef register of the given register class. 1270fef9f590SJames Molloy Register undef(const TargetRegisterClass *RC); 1271fef9f590SJames Molloy 1272fef9f590SJames Molloy public: 1273fef9f590SJames Molloy KernelRewriter(MachineLoop &L, ModuloSchedule &S, 1274fef9f590SJames Molloy LiveIntervals *LIS = nullptr); 1275fef9f590SJames Molloy void rewrite(); 1276fef9f590SJames Molloy }; 1277fef9f590SJames Molloy } // namespace 1278fef9f590SJames Molloy 1279fef9f590SJames Molloy KernelRewriter::KernelRewriter(MachineLoop &L, ModuloSchedule &S, 1280fef9f590SJames Molloy LiveIntervals *LIS) 1281fef9f590SJames Molloy : S(S), BB(L.getTopBlock()), PreheaderBB(L.getLoopPreheader()), 1282fef9f590SJames Molloy ExitBB(L.getExitBlock()), MRI(BB->getParent()->getRegInfo()), 1283fef9f590SJames Molloy TII(BB->getParent()->getSubtarget().getInstrInfo()), LIS(LIS) { 1284fef9f590SJames Molloy PreheaderBB = *BB->pred_begin(); 1285fef9f590SJames Molloy if (PreheaderBB == BB) 1286fef9f590SJames Molloy PreheaderBB = *std::next(BB->pred_begin()); 1287fef9f590SJames Molloy } 1288fef9f590SJames Molloy 1289fef9f590SJames Molloy void KernelRewriter::rewrite() { 1290fef9f590SJames Molloy // Rearrange the loop to be in schedule order. Note that the schedule may 1291fef9f590SJames Molloy // contain instructions that are not owned by the loop block (InstrChanges and 1292fef9f590SJames Molloy // friends), so we gracefully handle unowned instructions and delete any 1293fef9f590SJames Molloy // instructions that weren't in the schedule. 1294fef9f590SJames Molloy auto InsertPt = BB->getFirstTerminator(); 1295fef9f590SJames Molloy MachineInstr *FirstMI = nullptr; 1296fef9f590SJames Molloy for (MachineInstr *MI : S.getInstructions()) { 1297fef9f590SJames Molloy if (MI->isPHI()) 1298fef9f590SJames Molloy continue; 1299fef9f590SJames Molloy if (MI->getParent()) 1300fef9f590SJames Molloy MI->removeFromParent(); 1301fef9f590SJames Molloy BB->insert(InsertPt, MI); 1302fef9f590SJames Molloy if (!FirstMI) 1303fef9f590SJames Molloy FirstMI = MI; 1304fef9f590SJames Molloy } 13059942c077SSimon Pilgrim assert(FirstMI && "Failed to find first MI in schedule"); 1306fef9f590SJames Molloy 1307fef9f590SJames Molloy // At this point all of the scheduled instructions are between FirstMI 1308fef9f590SJames Molloy // and the end of the block. Kill from the first non-phi to FirstMI. 1309fef9f590SJames Molloy for (auto I = BB->getFirstNonPHI(); I != FirstMI->getIterator();) { 1310fef9f590SJames Molloy if (LIS) 1311fef9f590SJames Molloy LIS->RemoveMachineInstrFromMaps(*I); 1312fef9f590SJames Molloy (I++)->eraseFromParent(); 1313fef9f590SJames Molloy } 1314fef9f590SJames Molloy 1315fef9f590SJames Molloy // Now remap every instruction in the loop. 1316fef9f590SJames Molloy for (MachineInstr &MI : *BB) { 1317fef9f590SJames Molloy if (MI.isPHI()) 1318fef9f590SJames Molloy continue; 1319fef9f590SJames Molloy for (MachineOperand &MO : MI.uses()) { 1320fef9f590SJames Molloy if (!MO.isReg() || MO.getReg().isPhysical() || MO.isImplicit()) 1321fef9f590SJames Molloy continue; 1322fef9f590SJames Molloy Register Reg = remapUse(MO.getReg(), MI); 1323fef9f590SJames Molloy MO.setReg(Reg); 1324fef9f590SJames Molloy } 1325fef9f590SJames Molloy } 1326fef9f590SJames Molloy EliminateDeadPhis(BB, MRI, LIS); 1327fef9f590SJames Molloy 1328fef9f590SJames Molloy // Ensure a phi exists for all instructions that are either referenced by 1329fef9f590SJames Molloy // an illegal phi or by an instruction outside the loop. This allows us to 1330fef9f590SJames Molloy // treat remaps of these values the same as "normal" values that come from 1331fef9f590SJames Molloy // loop-carried phis. 1332fef9f590SJames Molloy for (auto MI = BB->getFirstNonPHI(); MI != BB->end(); ++MI) { 1333fef9f590SJames Molloy if (MI->isPHI()) { 1334fef9f590SJames Molloy Register R = MI->getOperand(0).getReg(); 1335fef9f590SJames Molloy phi(R); 1336fef9f590SJames Molloy continue; 1337fef9f590SJames Molloy } 1338fef9f590SJames Molloy 1339fef9f590SJames Molloy for (MachineOperand &Def : MI->defs()) { 1340fef9f590SJames Molloy for (MachineInstr &MI : MRI.use_instructions(Def.getReg())) { 1341fef9f590SJames Molloy if (MI.getParent() != BB) { 1342fef9f590SJames Molloy phi(Def.getReg()); 1343fef9f590SJames Molloy break; 1344fef9f590SJames Molloy } 1345fef9f590SJames Molloy } 1346fef9f590SJames Molloy } 1347fef9f590SJames Molloy } 1348fef9f590SJames Molloy } 1349fef9f590SJames Molloy 1350fef9f590SJames Molloy Register KernelRewriter::remapUse(Register Reg, MachineInstr &MI) { 1351fef9f590SJames Molloy MachineInstr *Producer = MRI.getUniqueVRegDef(Reg); 1352fef9f590SJames Molloy if (!Producer) 1353fef9f590SJames Molloy return Reg; 1354fef9f590SJames Molloy 1355fef9f590SJames Molloy int ConsumerStage = S.getStage(&MI); 1356fef9f590SJames Molloy if (!Producer->isPHI()) { 1357fef9f590SJames Molloy // Non-phi producers are simple to remap. Insert as many phis as the 1358fef9f590SJames Molloy // difference between the consumer and producer stages. 1359fef9f590SJames Molloy if (Producer->getParent() != BB) 1360fef9f590SJames Molloy // Producer was not inside the loop. Use the register as-is. 1361fef9f590SJames Molloy return Reg; 1362fef9f590SJames Molloy int ProducerStage = S.getStage(Producer); 1363fef9f590SJames Molloy assert(ConsumerStage != -1 && 1364fef9f590SJames Molloy "In-loop consumer should always be scheduled!"); 1365fef9f590SJames Molloy assert(ConsumerStage >= ProducerStage); 1366fef9f590SJames Molloy unsigned StageDiff = ConsumerStage - ProducerStage; 1367fef9f590SJames Molloy 1368fef9f590SJames Molloy for (unsigned I = 0; I < StageDiff; ++I) 1369fef9f590SJames Molloy Reg = phi(Reg); 1370fef9f590SJames Molloy return Reg; 1371fef9f590SJames Molloy } 1372fef9f590SJames Molloy 1373fef9f590SJames Molloy // First, dive through the phi chain to find the defaults for the generated 1374fef9f590SJames Molloy // phis. 1375fef9f590SJames Molloy SmallVector<Optional<Register>, 4> Defaults; 1376fef9f590SJames Molloy Register LoopReg = Reg; 1377fef9f590SJames Molloy auto LoopProducer = Producer; 1378fef9f590SJames Molloy while (LoopProducer->isPHI() && LoopProducer->getParent() == BB) { 1379fef9f590SJames Molloy LoopReg = getLoopPhiReg(*LoopProducer, BB); 1380fef9f590SJames Molloy Defaults.emplace_back(getInitPhiReg(*LoopProducer, BB)); 1381fef9f590SJames Molloy LoopProducer = MRI.getUniqueVRegDef(LoopReg); 1382fef9f590SJames Molloy assert(LoopProducer); 1383fef9f590SJames Molloy } 1384fef9f590SJames Molloy int LoopProducerStage = S.getStage(LoopProducer); 1385fef9f590SJames Molloy 1386fef9f590SJames Molloy Optional<Register> IllegalPhiDefault; 1387fef9f590SJames Molloy 1388fef9f590SJames Molloy if (LoopProducerStage == -1) { 1389fef9f590SJames Molloy // Do nothing. 1390fef9f590SJames Molloy } else if (LoopProducerStage > ConsumerStage) { 1391fef9f590SJames Molloy // This schedule is only representable if ProducerStage == ConsumerStage+1. 1392fef9f590SJames Molloy // In addition, Consumer's cycle must be scheduled after Producer in the 139311f0f7f5SJames Molloy // rescheduled loop. This is enforced by the pipeliner's ASAP and ALAP 139411f0f7f5SJames Molloy // functions. 139511f0f7f5SJames Molloy #ifndef NDEBUG // Silence unused variables in non-asserts mode. 139611f0f7f5SJames Molloy int LoopProducerCycle = S.getCycle(LoopProducer); 139711f0f7f5SJames Molloy int ConsumerCycle = S.getCycle(&MI); 139811f0f7f5SJames Molloy #endif 1399fef9f590SJames Molloy assert(LoopProducerCycle <= ConsumerCycle); 1400fef9f590SJames Molloy assert(LoopProducerStage == ConsumerStage + 1); 1401fef9f590SJames Molloy // Peel off the first phi from Defaults and insert a phi between producer 1402fef9f590SJames Molloy // and consumer. This phi will not be at the front of the block so we 1403fef9f590SJames Molloy // consider it illegal. It will only exist during the rewrite process; it 1404fef9f590SJames Molloy // needs to exist while we peel off prologs because these could take the 1405fef9f590SJames Molloy // default value. After that we can replace all uses with the loop producer 1406fef9f590SJames Molloy // value. 1407fef9f590SJames Molloy IllegalPhiDefault = Defaults.front(); 1408fef9f590SJames Molloy Defaults.erase(Defaults.begin()); 1409fef9f590SJames Molloy } else { 1410fef9f590SJames Molloy assert(ConsumerStage >= LoopProducerStage); 1411fef9f590SJames Molloy int StageDiff = ConsumerStage - LoopProducerStage; 1412fef9f590SJames Molloy if (StageDiff > 0) { 1413fef9f590SJames Molloy LLVM_DEBUG(dbgs() << " -- padding defaults array from " << Defaults.size() 1414fef9f590SJames Molloy << " to " << (Defaults.size() + StageDiff) << "\n"); 1415fef9f590SJames Molloy // If we need more phis than we have defaults for, pad out with undefs for 1416fef9f590SJames Molloy // the earliest phis, which are at the end of the defaults chain (the 1417fef9f590SJames Molloy // chain is in reverse order). 1418fef9f590SJames Molloy Defaults.resize(Defaults.size() + StageDiff, Defaults.empty() 1419fef9f590SJames Molloy ? Optional<Register>() 1420fef9f590SJames Molloy : Defaults.back()); 1421fef9f590SJames Molloy } 1422fef9f590SJames Molloy } 1423fef9f590SJames Molloy 1424fef9f590SJames Molloy // Now we know the number of stages to jump back, insert the phi chain. 1425fef9f590SJames Molloy auto DefaultI = Defaults.rbegin(); 1426fef9f590SJames Molloy while (DefaultI != Defaults.rend()) 1427fef9f590SJames Molloy LoopReg = phi(LoopReg, *DefaultI++, MRI.getRegClass(Reg)); 1428fef9f590SJames Molloy 1429fef9f590SJames Molloy if (IllegalPhiDefault.hasValue()) { 1430fef9f590SJames Molloy // The consumer optionally consumes LoopProducer in the same iteration 1431fef9f590SJames Molloy // (because the producer is scheduled at an earlier cycle than the consumer) 1432fef9f590SJames Molloy // or the initial value. To facilitate this we create an illegal block here 1433fef9f590SJames Molloy // by embedding a phi in the middle of the block. We will fix this up 1434fef9f590SJames Molloy // immediately prior to pruning. 1435fef9f590SJames Molloy auto RC = MRI.getRegClass(Reg); 1436fef9f590SJames Molloy Register R = MRI.createVirtualRegister(RC); 1437fef9f590SJames Molloy BuildMI(*BB, MI, DebugLoc(), TII->get(TargetOpcode::PHI), R) 1438fef9f590SJames Molloy .addReg(IllegalPhiDefault.getValue()) 1439fef9f590SJames Molloy .addMBB(PreheaderBB) // Block choice is arbitrary and has no effect. 1440fef9f590SJames Molloy .addReg(LoopReg) 1441fef9f590SJames Molloy .addMBB(BB); // Block choice is arbitrary and has no effect. 1442fef9f590SJames Molloy return R; 1443fef9f590SJames Molloy } 1444fef9f590SJames Molloy 1445fef9f590SJames Molloy return LoopReg; 1446fef9f590SJames Molloy } 1447fef9f590SJames Molloy 1448fef9f590SJames Molloy Register KernelRewriter::phi(Register LoopReg, Optional<Register> InitReg, 1449fef9f590SJames Molloy const TargetRegisterClass *RC) { 1450fef9f590SJames Molloy // If the init register is not undef, try and find an existing phi. 1451fef9f590SJames Molloy if (InitReg.hasValue()) { 1452fef9f590SJames Molloy auto I = Phis.find({LoopReg, InitReg.getValue()}); 1453fef9f590SJames Molloy if (I != Phis.end()) 1454fef9f590SJames Molloy return I->second; 1455fef9f590SJames Molloy } else { 1456fef9f590SJames Molloy for (auto &KV : Phis) { 1457fef9f590SJames Molloy if (KV.first.first == LoopReg) 1458fef9f590SJames Molloy return KV.second; 1459fef9f590SJames Molloy } 1460fef9f590SJames Molloy } 1461fef9f590SJames Molloy 1462fef9f590SJames Molloy // InitReg is either undef or no existing phi takes InitReg as input. Try and 1463fef9f590SJames Molloy // find a phi that takes undef as input. 1464fef9f590SJames Molloy auto I = UndefPhis.find(LoopReg); 1465fef9f590SJames Molloy if (I != UndefPhis.end()) { 1466fef9f590SJames Molloy Register R = I->second; 1467fef9f590SJames Molloy if (!InitReg.hasValue()) 1468fef9f590SJames Molloy // Found a phi taking undef as input, and this input is undef so return 1469fef9f590SJames Molloy // without any more changes. 1470fef9f590SJames Molloy return R; 1471fef9f590SJames Molloy // Found a phi taking undef as input, so rewrite it to take InitReg. 1472fef9f590SJames Molloy MachineInstr *MI = MRI.getVRegDef(R); 1473fef9f590SJames Molloy MI->getOperand(1).setReg(InitReg.getValue()); 1474fef9f590SJames Molloy Phis.insert({{LoopReg, InitReg.getValue()}, R}); 1475fef9f590SJames Molloy MRI.constrainRegClass(R, MRI.getRegClass(InitReg.getValue())); 1476fef9f590SJames Molloy UndefPhis.erase(I); 1477fef9f590SJames Molloy return R; 1478fef9f590SJames Molloy } 1479fef9f590SJames Molloy 1480fef9f590SJames Molloy // Failed to find any existing phi to reuse, so create a new one. 1481fef9f590SJames Molloy if (!RC) 1482fef9f590SJames Molloy RC = MRI.getRegClass(LoopReg); 1483fef9f590SJames Molloy Register R = MRI.createVirtualRegister(RC); 1484fef9f590SJames Molloy if (InitReg.hasValue()) 1485fef9f590SJames Molloy MRI.constrainRegClass(R, MRI.getRegClass(*InitReg)); 1486fef9f590SJames Molloy BuildMI(*BB, BB->getFirstNonPHI(), DebugLoc(), TII->get(TargetOpcode::PHI), R) 1487fef9f590SJames Molloy .addReg(InitReg.hasValue() ? *InitReg : undef(RC)) 1488fef9f590SJames Molloy .addMBB(PreheaderBB) 1489fef9f590SJames Molloy .addReg(LoopReg) 1490fef9f590SJames Molloy .addMBB(BB); 1491fef9f590SJames Molloy if (!InitReg.hasValue()) 1492fef9f590SJames Molloy UndefPhis[LoopReg] = R; 1493fef9f590SJames Molloy else 1494fef9f590SJames Molloy Phis[{LoopReg, *InitReg}] = R; 1495fef9f590SJames Molloy return R; 1496fef9f590SJames Molloy } 1497fef9f590SJames Molloy 1498fef9f590SJames Molloy Register KernelRewriter::undef(const TargetRegisterClass *RC) { 1499fef9f590SJames Molloy Register &R = Undefs[RC]; 1500fef9f590SJames Molloy if (R == 0) { 1501fef9f590SJames Molloy // Create an IMPLICIT_DEF that defines this register if we need it. 1502fef9f590SJames Molloy // All uses of this should be removed by the time we have finished unrolling 1503fef9f590SJames Molloy // prologs and epilogs. 1504fef9f590SJames Molloy R = MRI.createVirtualRegister(RC); 1505fef9f590SJames Molloy auto *InsertBB = &PreheaderBB->getParent()->front(); 1506fef9f590SJames Molloy BuildMI(*InsertBB, InsertBB->getFirstTerminator(), DebugLoc(), 1507fef9f590SJames Molloy TII->get(TargetOpcode::IMPLICIT_DEF), R); 1508fef9f590SJames Molloy } 1509fef9f590SJames Molloy return R; 1510fef9f590SJames Molloy } 1511fef9f590SJames Molloy 1512fef9f590SJames Molloy namespace { 1513fef9f590SJames Molloy /// Describes an operand in the kernel of a pipelined loop. Characteristics of 1514fef9f590SJames Molloy /// the operand are discovered, such as how many in-loop PHIs it has to jump 1515fef9f590SJames Molloy /// through and defaults for these phis. 1516fef9f590SJames Molloy class KernelOperandInfo { 1517fef9f590SJames Molloy MachineBasicBlock *BB; 1518fef9f590SJames Molloy MachineRegisterInfo &MRI; 1519fef9f590SJames Molloy SmallVector<Register, 4> PhiDefaults; 1520fef9f590SJames Molloy MachineOperand *Source; 1521fef9f590SJames Molloy MachineOperand *Target; 1522fef9f590SJames Molloy 1523fef9f590SJames Molloy public: 1524fef9f590SJames Molloy KernelOperandInfo(MachineOperand *MO, MachineRegisterInfo &MRI, 1525fef9f590SJames Molloy const SmallPtrSetImpl<MachineInstr *> &IllegalPhis) 1526fef9f590SJames Molloy : MRI(MRI) { 1527fef9f590SJames Molloy Source = MO; 1528fef9f590SJames Molloy BB = MO->getParent()->getParent(); 1529fef9f590SJames Molloy while (isRegInLoop(MO)) { 1530fef9f590SJames Molloy MachineInstr *MI = MRI.getVRegDef(MO->getReg()); 1531fef9f590SJames Molloy if (MI->isFullCopy()) { 1532fef9f590SJames Molloy MO = &MI->getOperand(1); 1533fef9f590SJames Molloy continue; 1534fef9f590SJames Molloy } 1535fef9f590SJames Molloy if (!MI->isPHI()) 1536fef9f590SJames Molloy break; 1537fef9f590SJames Molloy // If this is an illegal phi, don't count it in distance. 1538fef9f590SJames Molloy if (IllegalPhis.count(MI)) { 1539fef9f590SJames Molloy MO = &MI->getOperand(3); 1540fef9f590SJames Molloy continue; 1541fef9f590SJames Molloy } 1542fef9f590SJames Molloy 1543fef9f590SJames Molloy Register Default = getInitPhiReg(*MI, BB); 1544fef9f590SJames Molloy MO = MI->getOperand(2).getMBB() == BB ? &MI->getOperand(1) 1545fef9f590SJames Molloy : &MI->getOperand(3); 1546fef9f590SJames Molloy PhiDefaults.push_back(Default); 1547fef9f590SJames Molloy } 1548fef9f590SJames Molloy Target = MO; 1549fef9f590SJames Molloy } 1550fef9f590SJames Molloy 1551fef9f590SJames Molloy bool operator==(const KernelOperandInfo &Other) const { 1552fef9f590SJames Molloy return PhiDefaults.size() == Other.PhiDefaults.size(); 1553fef9f590SJames Molloy } 1554fef9f590SJames Molloy 1555fef9f590SJames Molloy void print(raw_ostream &OS) const { 1556fef9f590SJames Molloy OS << "use of " << *Source << ": distance(" << PhiDefaults.size() << ") in " 1557fef9f590SJames Molloy << *Source->getParent(); 1558fef9f590SJames Molloy } 1559fef9f590SJames Molloy 1560fef9f590SJames Molloy private: 1561fef9f590SJames Molloy bool isRegInLoop(MachineOperand *MO) { 1562fef9f590SJames Molloy return MO->isReg() && MO->getReg().isVirtual() && 1563fef9f590SJames Molloy MRI.getVRegDef(MO->getReg())->getParent() == BB; 1564fef9f590SJames Molloy } 1565fef9f590SJames Molloy }; 1566fef9f590SJames Molloy } // namespace 1567fef9f590SJames Molloy 15689026518eSJames Molloy MachineBasicBlock * 15699026518eSJames Molloy PeelingModuloScheduleExpander::peelKernel(LoopPeelDirection LPD) { 15709026518eSJames Molloy MachineBasicBlock *NewBB = PeelSingleBlockLoop(LPD, BB, MRI, TII); 15719026518eSJames Molloy if (LPD == LPD_Front) 15729026518eSJames Molloy PeeledFront.push_back(NewBB); 15739026518eSJames Molloy else 15749026518eSJames Molloy PeeledBack.push_front(NewBB); 15759026518eSJames Molloy for (auto I = BB->begin(), NI = NewBB->begin(); !I->isTerminator(); 15769026518eSJames Molloy ++I, ++NI) { 15779026518eSJames Molloy CanonicalMIs[&*I] = &*I; 15789026518eSJames Molloy CanonicalMIs[&*NI] = &*I; 15799026518eSJames Molloy BlockMIs[{NewBB, &*I}] = &*NI; 15809026518eSJames Molloy BlockMIs[{BB, &*I}] = &*I; 15819026518eSJames Molloy } 15829026518eSJames Molloy return NewBB; 15839026518eSJames Molloy } 15849026518eSJames Molloy 15859026518eSJames Molloy void PeelingModuloScheduleExpander::peelPrologAndEpilogs() { 15869026518eSJames Molloy BitVector LS(Schedule.getNumStages(), true); 15879026518eSJames Molloy BitVector AS(Schedule.getNumStages(), true); 15889026518eSJames Molloy LiveStages[BB] = LS; 15899026518eSJames Molloy AvailableStages[BB] = AS; 15909026518eSJames Molloy 15919026518eSJames Molloy // Peel out the prologs. 15929026518eSJames Molloy LS.reset(); 15939026518eSJames Molloy for (int I = 0; I < Schedule.getNumStages() - 1; ++I) { 15949026518eSJames Molloy LS[I] = 1; 15959026518eSJames Molloy Prologs.push_back(peelKernel(LPD_Front)); 15969026518eSJames Molloy LiveStages[Prologs.back()] = LS; 15979026518eSJames Molloy AvailableStages[Prologs.back()] = LS; 15989026518eSJames Molloy } 15999026518eSJames Molloy 16009026518eSJames Molloy // Create a block that will end up as the new loop exiting block (dominated by 16019026518eSJames Molloy // all prologs and epilogs). It will only contain PHIs, in the same order as 16029026518eSJames Molloy // BB's PHIs. This gives us a poor-man's LCSSA with the inductive property 16039026518eSJames Molloy // that the exiting block is a (sub) clone of BB. This in turn gives us the 16049026518eSJames Molloy // property that any value deffed in BB but used outside of BB is used by a 16059026518eSJames Molloy // PHI in the exiting block. 16069026518eSJames Molloy MachineBasicBlock *ExitingBB = CreateLCSSAExitingBlock(); 16079026518eSJames Molloy 16089026518eSJames Molloy // Push out the epilogs, again in reverse order. 16099026518eSJames Molloy // We can't assume anything about the minumum loop trip count at this point, 16109026518eSJames Molloy // so emit a fairly complex epilog: 16119026518eSJames Molloy // K[0, 1, 2] // Kernel runs stages 0, 1, 2 16129026518eSJames Molloy // E0[2] <- P1 // Epilog runs stage 2 only, so the state after is [0]. 16139026518eSJames Molloy // E1[1, 2] <- P0 // Epilog 1 moves the last item from stage 0 to stage 2. 16149026518eSJames Molloy // 16159026518eSJames Molloy // This creates a single-successor single-predecessor sequence of blocks for 16169026518eSJames Molloy // each epilog, which are kept this way for simplicity at this stage and 16179026518eSJames Molloy // cleaned up by the optimizer later. 16189026518eSJames Molloy for (int I = 1; I <= Schedule.getNumStages() - 1; ++I) { 16199026518eSJames Molloy Epilogs.push_back(nullptr); 16209026518eSJames Molloy for (int J = Schedule.getNumStages() - 1; J >= I; --J) { 16219026518eSJames Molloy LS.reset(); 16229026518eSJames Molloy LS[J] = 1; 16239026518eSJames Molloy Epilogs.back() = peelKernel(LPD_Back); 16249026518eSJames Molloy LiveStages[Epilogs.back()] = LS; 16259026518eSJames Molloy AvailableStages[Epilogs.back()] = AS; 16269026518eSJames Molloy } 16279026518eSJames Molloy } 16289026518eSJames Molloy 16299026518eSJames Molloy // Now we've defined all the prolog and epilog blocks as a fallthrough 16309026518eSJames Molloy // sequence, add the edges that will be followed if the loop trip count is 16319026518eSJames Molloy // lower than the number of stages (connecting prologs directly with epilogs). 16329026518eSJames Molloy auto PI = Prologs.begin(); 16339026518eSJames Molloy auto EI = Epilogs.begin(); 16349026518eSJames Molloy assert(Prologs.size() == Epilogs.size()); 16359026518eSJames Molloy for (; PI != Prologs.end(); ++PI, ++EI) { 16369026518eSJames Molloy MachineBasicBlock *Pred = *(*EI)->pred_begin(); 16379026518eSJames Molloy (*PI)->addSuccessor(*EI); 16389026518eSJames Molloy for (MachineInstr &MI : (*EI)->phis()) { 16399026518eSJames Molloy Register Reg = MI.getOperand(1).getReg(); 16409026518eSJames Molloy MachineInstr *Use = MRI.getUniqueVRegDef(Reg); 16419026518eSJames Molloy if (Use && Use->getParent() == Pred) 16429026518eSJames Molloy Reg = getEquivalentRegisterIn(Reg, *PI); 16439026518eSJames Molloy MI.addOperand(MachineOperand::CreateReg(Reg, /*isDef=*/false)); 16449026518eSJames Molloy MI.addOperand(MachineOperand::CreateMBB(*PI)); 16459026518eSJames Molloy } 16469026518eSJames Molloy } 16479026518eSJames Molloy 16489026518eSJames Molloy // Create a list of all blocks in order. 16499026518eSJames Molloy SmallVector<MachineBasicBlock *, 8> Blocks; 16509026518eSJames Molloy llvm::copy(PeeledFront, std::back_inserter(Blocks)); 16519026518eSJames Molloy Blocks.push_back(BB); 16529026518eSJames Molloy llvm::copy(PeeledBack, std::back_inserter(Blocks)); 16539026518eSJames Molloy 16549026518eSJames Molloy // Iterate in reverse order over all instructions, remapping as we go. 16559026518eSJames Molloy for (MachineBasicBlock *B : reverse(Blocks)) { 16569026518eSJames Molloy for (auto I = B->getFirstInstrTerminator()->getReverseIterator(); 16579026518eSJames Molloy I != std::next(B->getFirstNonPHI()->getReverseIterator());) { 16589026518eSJames Molloy MachineInstr *MI = &*I++; 16599026518eSJames Molloy rewriteUsesOf(MI); 16609026518eSJames Molloy } 16619026518eSJames Molloy } 16629026518eSJames Molloy // Now all remapping has been done, we're free to optimize the generated code. 16639026518eSJames Molloy for (MachineBasicBlock *B : reverse(Blocks)) 16649026518eSJames Molloy EliminateDeadPhis(B, MRI, LIS); 16659026518eSJames Molloy EliminateDeadPhis(ExitingBB, MRI, LIS); 16669026518eSJames Molloy } 16679026518eSJames Molloy 16689026518eSJames Molloy MachineBasicBlock *PeelingModuloScheduleExpander::CreateLCSSAExitingBlock() { 16699026518eSJames Molloy MachineFunction &MF = *BB->getParent(); 16709026518eSJames Molloy MachineBasicBlock *Exit = *BB->succ_begin(); 16719026518eSJames Molloy if (Exit == BB) 16729026518eSJames Molloy Exit = *std::next(BB->succ_begin()); 16739026518eSJames Molloy 16749026518eSJames Molloy MachineBasicBlock *NewBB = MF.CreateMachineBasicBlock(BB->getBasicBlock()); 16759026518eSJames Molloy MF.insert(std::next(BB->getIterator()), NewBB); 16769026518eSJames Molloy 16779026518eSJames Molloy // Clone all phis in BB into NewBB and rewrite. 16789026518eSJames Molloy for (MachineInstr &MI : BB->phis()) { 16799026518eSJames Molloy auto RC = MRI.getRegClass(MI.getOperand(0).getReg()); 16809026518eSJames Molloy Register OldR = MI.getOperand(3).getReg(); 16819026518eSJames Molloy Register R = MRI.createVirtualRegister(RC); 16829026518eSJames Molloy SmallVector<MachineInstr *, 4> Uses; 16839026518eSJames Molloy for (MachineInstr &Use : MRI.use_instructions(OldR)) 16849026518eSJames Molloy if (Use.getParent() != BB) 16859026518eSJames Molloy Uses.push_back(&Use); 16869026518eSJames Molloy for (MachineInstr *Use : Uses) 16879026518eSJames Molloy Use->substituteRegister(OldR, R, /*SubIdx=*/0, 16889026518eSJames Molloy *MRI.getTargetRegisterInfo()); 16899026518eSJames Molloy MachineInstr *NI = BuildMI(NewBB, DebugLoc(), TII->get(TargetOpcode::PHI), R) 16909026518eSJames Molloy .addReg(OldR) 16919026518eSJames Molloy .addMBB(BB); 16929026518eSJames Molloy BlockMIs[{NewBB, &MI}] = NI; 16939026518eSJames Molloy CanonicalMIs[NI] = &MI; 16949026518eSJames Molloy } 16959026518eSJames Molloy BB->replaceSuccessor(Exit, NewBB); 16969026518eSJames Molloy Exit->replacePhiUsesWith(BB, NewBB); 16979026518eSJames Molloy NewBB->addSuccessor(Exit); 16989026518eSJames Molloy 16999026518eSJames Molloy MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 17009026518eSJames Molloy SmallVector<MachineOperand, 4> Cond; 17019026518eSJames Molloy bool CanAnalyzeBr = !TII->analyzeBranch(*BB, TBB, FBB, Cond); 17029026518eSJames Molloy (void)CanAnalyzeBr; 17039026518eSJames Molloy assert(CanAnalyzeBr && "Must be able to analyze the loop branch!"); 17049026518eSJames Molloy TII->removeBranch(*BB); 17059026518eSJames Molloy TII->insertBranch(*BB, TBB == Exit ? NewBB : TBB, FBB == Exit ? NewBB : FBB, 17069026518eSJames Molloy Cond, DebugLoc()); 17079026518eSJames Molloy TII->insertUnconditionalBranch(*NewBB, Exit, DebugLoc()); 17089026518eSJames Molloy return NewBB; 17099026518eSJames Molloy } 17109026518eSJames Molloy 17119026518eSJames Molloy Register 17129026518eSJames Molloy PeelingModuloScheduleExpander::getEquivalentRegisterIn(Register Reg, 17139026518eSJames Molloy MachineBasicBlock *BB) { 17149026518eSJames Molloy MachineInstr *MI = MRI.getUniqueVRegDef(Reg); 17159026518eSJames Molloy unsigned OpIdx = MI->findRegisterDefOperandIdx(Reg); 17169026518eSJames Molloy return BlockMIs[{BB, CanonicalMIs[MI]}]->getOperand(OpIdx).getReg(); 17179026518eSJames Molloy } 17189026518eSJames Molloy 17199026518eSJames Molloy void PeelingModuloScheduleExpander::rewriteUsesOf(MachineInstr *MI) { 17209026518eSJames Molloy if (MI->isPHI()) { 17219026518eSJames Molloy // This is an illegal PHI. The loop-carried (desired) value is operand 3, 17229026518eSJames Molloy // and it is produced by this block. 17239026518eSJames Molloy Register PhiR = MI->getOperand(0).getReg(); 17249026518eSJames Molloy Register R = MI->getOperand(3).getReg(); 17259026518eSJames Molloy int RMIStage = getStage(MRI.getUniqueVRegDef(R)); 17269026518eSJames Molloy if (RMIStage != -1 && !AvailableStages[MI->getParent()].test(RMIStage)) 17279026518eSJames Molloy R = MI->getOperand(1).getReg(); 17289026518eSJames Molloy MRI.setRegClass(R, MRI.getRegClass(PhiR)); 17299026518eSJames Molloy MRI.replaceRegWith(PhiR, R); 17309026518eSJames Molloy if (LIS) 17319026518eSJames Molloy LIS->RemoveMachineInstrFromMaps(*MI); 17329026518eSJames Molloy MI->eraseFromParent(); 17339026518eSJames Molloy return; 17349026518eSJames Molloy } 17359026518eSJames Molloy 17369026518eSJames Molloy int Stage = getStage(MI); 17379026518eSJames Molloy if (Stage == -1 || LiveStages.count(MI->getParent()) == 0 || 17389026518eSJames Molloy LiveStages[MI->getParent()].test(Stage)) 17399026518eSJames Molloy // Instruction is live, no rewriting to do. 17409026518eSJames Molloy return; 17419026518eSJames Molloy 17429026518eSJames Molloy for (MachineOperand &DefMO : MI->defs()) { 17439026518eSJames Molloy SmallVector<std::pair<MachineInstr *, Register>, 4> Subs; 17449026518eSJames Molloy for (MachineInstr &UseMI : MRI.use_instructions(DefMO.getReg())) { 17459026518eSJames Molloy // Only PHIs can use values from this block by construction. 17469026518eSJames Molloy // Match with the equivalent PHI in B. 17479026518eSJames Molloy assert(UseMI.isPHI()); 17489026518eSJames Molloy Register Reg = getEquivalentRegisterIn(UseMI.getOperand(0).getReg(), 17499026518eSJames Molloy MI->getParent()); 17509026518eSJames Molloy Subs.emplace_back(&UseMI, Reg); 17519026518eSJames Molloy } 17529026518eSJames Molloy for (auto &Sub : Subs) 17539026518eSJames Molloy Sub.first->substituteRegister(DefMO.getReg(), Sub.second, /*SubIdx=*/0, 17549026518eSJames Molloy *MRI.getTargetRegisterInfo()); 17559026518eSJames Molloy } 17569026518eSJames Molloy if (LIS) 17579026518eSJames Molloy LIS->RemoveMachineInstrFromMaps(*MI); 17589026518eSJames Molloy MI->eraseFromParent(); 17599026518eSJames Molloy } 17609026518eSJames Molloy 17619026518eSJames Molloy void PeelingModuloScheduleExpander::fixupBranches() { 17629026518eSJames Molloy std::unique_ptr<TargetInstrInfo::PipelinerLoopInfo> Info = 17639026518eSJames Molloy TII->analyzeLoopForPipelining(BB); 17649026518eSJames Molloy assert(Info); 17659026518eSJames Molloy 17669026518eSJames Molloy // Work outwards from the kernel. 17679026518eSJames Molloy bool KernelDisposed = false; 17689026518eSJames Molloy int TC = Schedule.getNumStages() - 1; 17699026518eSJames Molloy for (auto PI = Prologs.rbegin(), EI = Epilogs.rbegin(); PI != Prologs.rend(); 17709026518eSJames Molloy ++PI, ++EI, --TC) { 17719026518eSJames Molloy MachineBasicBlock *Prolog = *PI; 17729026518eSJames Molloy MachineBasicBlock *Fallthrough = *Prolog->succ_begin(); 17739026518eSJames Molloy MachineBasicBlock *Epilog = *EI; 17749026518eSJames Molloy SmallVector<MachineOperand, 4> Cond; 1775*9972c992SJames Molloy TII->removeBranch(*Prolog); 17769026518eSJames Molloy Optional<bool> StaticallyGreater = 17779026518eSJames Molloy Info->createTripCountGreaterCondition(TC, *Prolog, Cond); 17789026518eSJames Molloy if (!StaticallyGreater.hasValue()) { 17799026518eSJames Molloy LLVM_DEBUG(dbgs() << "Dynamic: TC > " << TC << "\n"); 17809026518eSJames Molloy // Dynamically branch based on Cond. 17819026518eSJames Molloy TII->insertBranch(*Prolog, Epilog, Fallthrough, Cond, DebugLoc()); 17829026518eSJames Molloy } else if (*StaticallyGreater == false) { 17839026518eSJames Molloy LLVM_DEBUG(dbgs() << "Static-false: TC > " << TC << "\n"); 17849026518eSJames Molloy // Prolog never falls through; branch to epilog and orphan interior 17859026518eSJames Molloy // blocks. Leave it to unreachable-block-elim to clean up. 17869026518eSJames Molloy Prolog->removeSuccessor(Fallthrough); 17879026518eSJames Molloy for (MachineInstr &P : Fallthrough->phis()) { 17889026518eSJames Molloy P.RemoveOperand(2); 17899026518eSJames Molloy P.RemoveOperand(1); 17909026518eSJames Molloy } 17919026518eSJames Molloy TII->insertUnconditionalBranch(*Prolog, Epilog, DebugLoc()); 17929026518eSJames Molloy KernelDisposed = true; 17939026518eSJames Molloy } else { 17949026518eSJames Molloy LLVM_DEBUG(dbgs() << "Static-true: TC > " << TC << "\n"); 17959026518eSJames Molloy // Prolog always falls through; remove incoming values in epilog. 17969026518eSJames Molloy Prolog->removeSuccessor(Epilog); 17979026518eSJames Molloy for (MachineInstr &P : Epilog->phis()) { 17989026518eSJames Molloy P.RemoveOperand(4); 17999026518eSJames Molloy P.RemoveOperand(3); 18009026518eSJames Molloy } 18019026518eSJames Molloy } 18029026518eSJames Molloy } 18039026518eSJames Molloy 18049026518eSJames Molloy if (!KernelDisposed) { 18059026518eSJames Molloy Info->adjustTripCount(-(Schedule.getNumStages() - 1)); 18069026518eSJames Molloy Info->setPreheader(Prologs.back()); 18079026518eSJames Molloy } else { 18089026518eSJames Molloy Info->disposed(); 18099026518eSJames Molloy } 18109026518eSJames Molloy } 18119026518eSJames Molloy 18129026518eSJames Molloy void PeelingModuloScheduleExpander::rewriteKernel() { 18139026518eSJames Molloy KernelRewriter KR(*Schedule.getLoop(), Schedule); 18149026518eSJames Molloy KR.rewrite(); 18159026518eSJames Molloy } 18169026518eSJames Molloy 18179026518eSJames Molloy void PeelingModuloScheduleExpander::expand() { 18189026518eSJames Molloy BB = Schedule.getLoop()->getTopBlock(); 18199026518eSJames Molloy Preheader = Schedule.getLoop()->getLoopPreheader(); 18209026518eSJames Molloy LLVM_DEBUG(Schedule.dump()); 18219026518eSJames Molloy 18229026518eSJames Molloy rewriteKernel(); 18239026518eSJames Molloy peelPrologAndEpilogs(); 18249026518eSJames Molloy fixupBranches(); 18259026518eSJames Molloy } 18269026518eSJames Molloy 1827fef9f590SJames Molloy void PeelingModuloScheduleExpander::validateAgainstModuloScheduleExpander() { 1828fef9f590SJames Molloy BB = Schedule.getLoop()->getTopBlock(); 1829fef9f590SJames Molloy Preheader = Schedule.getLoop()->getLoopPreheader(); 1830fef9f590SJames Molloy 1831fef9f590SJames Molloy // Dump the schedule before we invalidate and remap all its instructions. 1832fef9f590SJames Molloy // Stash it in a string so we can print it if we found an error. 1833fef9f590SJames Molloy std::string ScheduleDump; 1834fef9f590SJames Molloy raw_string_ostream OS(ScheduleDump); 1835fef9f590SJames Molloy Schedule.print(OS); 1836fef9f590SJames Molloy OS.flush(); 1837fef9f590SJames Molloy 1838fef9f590SJames Molloy // First, run the normal ModuleScheduleExpander. We don't support any 1839fef9f590SJames Molloy // InstrChanges. 1840fef9f590SJames Molloy assert(LIS && "Requires LiveIntervals!"); 1841fef9f590SJames Molloy ModuloScheduleExpander MSE(MF, Schedule, *LIS, 1842fef9f590SJames Molloy ModuloScheduleExpander::InstrChangesTy()); 1843fef9f590SJames Molloy MSE.expand(); 1844fef9f590SJames Molloy MachineBasicBlock *ExpandedKernel = MSE.getRewrittenKernel(); 1845fef9f590SJames Molloy if (!ExpandedKernel) { 1846fef9f590SJames Molloy // The expander optimized away the kernel. We can't do any useful checking. 1847fef9f590SJames Molloy MSE.cleanup(); 1848fef9f590SJames Molloy return; 1849fef9f590SJames Molloy } 1850fef9f590SJames Molloy // Before running the KernelRewriter, re-add BB into the CFG. 1851fef9f590SJames Molloy Preheader->addSuccessor(BB); 1852fef9f590SJames Molloy 1853fef9f590SJames Molloy // Now run the new expansion algorithm. 1854fef9f590SJames Molloy KernelRewriter KR(*Schedule.getLoop(), Schedule); 1855fef9f590SJames Molloy KR.rewrite(); 18569026518eSJames Molloy peelPrologAndEpilogs(); 1857fef9f590SJames Molloy 1858fef9f590SJames Molloy // Collect all illegal phis that the new algorithm created. We'll give these 1859fef9f590SJames Molloy // to KernelOperandInfo. 1860fef9f590SJames Molloy SmallPtrSet<MachineInstr *, 4> IllegalPhis; 1861fef9f590SJames Molloy for (auto NI = BB->getFirstNonPHI(); NI != BB->end(); ++NI) { 1862fef9f590SJames Molloy if (NI->isPHI()) 1863fef9f590SJames Molloy IllegalPhis.insert(&*NI); 1864fef9f590SJames Molloy } 1865fef9f590SJames Molloy 1866fef9f590SJames Molloy // Co-iterate across both kernels. We expect them to be identical apart from 1867fef9f590SJames Molloy // phis and full COPYs (we look through both). 1868fef9f590SJames Molloy SmallVector<std::pair<KernelOperandInfo, KernelOperandInfo>, 8> KOIs; 1869fef9f590SJames Molloy auto OI = ExpandedKernel->begin(); 1870fef9f590SJames Molloy auto NI = BB->begin(); 1871fef9f590SJames Molloy for (; !OI->isTerminator() && !NI->isTerminator(); ++OI, ++NI) { 1872fef9f590SJames Molloy while (OI->isPHI() || OI->isFullCopy()) 1873fef9f590SJames Molloy ++OI; 1874fef9f590SJames Molloy while (NI->isPHI() || NI->isFullCopy()) 1875fef9f590SJames Molloy ++NI; 1876fef9f590SJames Molloy assert(OI->getOpcode() == NI->getOpcode() && "Opcodes don't match?!"); 1877fef9f590SJames Molloy // Analyze every operand separately. 1878fef9f590SJames Molloy for (auto OOpI = OI->operands_begin(), NOpI = NI->operands_begin(); 1879fef9f590SJames Molloy OOpI != OI->operands_end(); ++OOpI, ++NOpI) 1880fef9f590SJames Molloy KOIs.emplace_back(KernelOperandInfo(&*OOpI, MRI, IllegalPhis), 1881fef9f590SJames Molloy KernelOperandInfo(&*NOpI, MRI, IllegalPhis)); 1882fef9f590SJames Molloy } 1883fef9f590SJames Molloy 1884fef9f590SJames Molloy bool Failed = false; 1885fef9f590SJames Molloy for (auto &OldAndNew : KOIs) { 1886fef9f590SJames Molloy if (OldAndNew.first == OldAndNew.second) 1887fef9f590SJames Molloy continue; 1888fef9f590SJames Molloy Failed = true; 1889fef9f590SJames Molloy errs() << "Modulo kernel validation error: [\n"; 1890fef9f590SJames Molloy errs() << " [golden] "; 1891fef9f590SJames Molloy OldAndNew.first.print(errs()); 1892fef9f590SJames Molloy errs() << " "; 1893fef9f590SJames Molloy OldAndNew.second.print(errs()); 1894fef9f590SJames Molloy errs() << "]\n"; 1895fef9f590SJames Molloy } 1896fef9f590SJames Molloy 1897fef9f590SJames Molloy if (Failed) { 1898fef9f590SJames Molloy errs() << "Golden reference kernel:\n"; 189911f0f7f5SJames Molloy ExpandedKernel->print(errs()); 1900fef9f590SJames Molloy errs() << "New kernel:\n"; 190111f0f7f5SJames Molloy BB->print(errs()); 1902fef9f590SJames Molloy errs() << ScheduleDump; 1903fef9f590SJames Molloy report_fatal_error( 1904fef9f590SJames Molloy "Modulo kernel validation (-pipeliner-experimental-cg) failed"); 1905fef9f590SJames Molloy } 1906fef9f590SJames Molloy 1907fef9f590SJames Molloy // Cleanup by removing BB from the CFG again as the original 1908fef9f590SJames Molloy // ModuloScheduleExpander intended. 1909fef9f590SJames Molloy Preheader->removeSuccessor(BB); 1910fef9f590SJames Molloy MSE.cleanup(); 1911fef9f590SJames Molloy } 1912fef9f590SJames Molloy 1913fef9f590SJames Molloy //===----------------------------------------------------------------------===// 191493549957SJames Molloy // ModuloScheduleTestPass implementation 191593549957SJames Molloy //===----------------------------------------------------------------------===// 191693549957SJames Molloy // This pass constructs a ModuloSchedule from its module and runs 191793549957SJames Molloy // ModuloScheduleExpander. 191893549957SJames Molloy // 191993549957SJames Molloy // The module is expected to contain a single-block analyzable loop. 192093549957SJames Molloy // The total order of instructions is taken from the loop as-is. 192193549957SJames Molloy // Instructions are expected to be annotated with a PostInstrSymbol. 192293549957SJames Molloy // This PostInstrSymbol must have the following format: 192393549957SJames Molloy // "Stage=%d Cycle=%d". 192493549957SJames Molloy //===----------------------------------------------------------------------===// 192593549957SJames Molloy 1926df4b9a3fSBenjamin Kramer namespace { 192793549957SJames Molloy class ModuloScheduleTest : public MachineFunctionPass { 192893549957SJames Molloy public: 192993549957SJames Molloy static char ID; 193093549957SJames Molloy 193193549957SJames Molloy ModuloScheduleTest() : MachineFunctionPass(ID) { 193293549957SJames Molloy initializeModuloScheduleTestPass(*PassRegistry::getPassRegistry()); 193393549957SJames Molloy } 193493549957SJames Molloy 193593549957SJames Molloy bool runOnMachineFunction(MachineFunction &MF) override; 193693549957SJames Molloy void runOnLoop(MachineFunction &MF, MachineLoop &L); 193793549957SJames Molloy 193893549957SJames Molloy void getAnalysisUsage(AnalysisUsage &AU) const override { 193993549957SJames Molloy AU.addRequired<MachineLoopInfo>(); 194093549957SJames Molloy AU.addRequired<LiveIntervals>(); 194193549957SJames Molloy MachineFunctionPass::getAnalysisUsage(AU); 194293549957SJames Molloy } 194393549957SJames Molloy }; 1944df4b9a3fSBenjamin Kramer } // namespace 194593549957SJames Molloy 194693549957SJames Molloy char ModuloScheduleTest::ID = 0; 194793549957SJames Molloy 194893549957SJames Molloy INITIALIZE_PASS_BEGIN(ModuloScheduleTest, "modulo-schedule-test", 194993549957SJames Molloy "Modulo Schedule test pass", false, false) 195093549957SJames Molloy INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo) 195193549957SJames Molloy INITIALIZE_PASS_DEPENDENCY(LiveIntervals) 195293549957SJames Molloy INITIALIZE_PASS_END(ModuloScheduleTest, "modulo-schedule-test", 195393549957SJames Molloy "Modulo Schedule test pass", false, false) 195493549957SJames Molloy 195593549957SJames Molloy bool ModuloScheduleTest::runOnMachineFunction(MachineFunction &MF) { 195693549957SJames Molloy MachineLoopInfo &MLI = getAnalysis<MachineLoopInfo>(); 195793549957SJames Molloy for (auto *L : MLI) { 195893549957SJames Molloy if (L->getTopBlock() != L->getBottomBlock()) 195993549957SJames Molloy continue; 196093549957SJames Molloy runOnLoop(MF, *L); 196193549957SJames Molloy return false; 196293549957SJames Molloy } 196393549957SJames Molloy return false; 196493549957SJames Molloy } 196593549957SJames Molloy 196693549957SJames Molloy static void parseSymbolString(StringRef S, int &Cycle, int &Stage) { 196793549957SJames Molloy std::pair<StringRef, StringRef> StageAndCycle = getToken(S, "_"); 196893549957SJames Molloy std::pair<StringRef, StringRef> StageTokenAndValue = 196993549957SJames Molloy getToken(StageAndCycle.first, "-"); 197093549957SJames Molloy std::pair<StringRef, StringRef> CycleTokenAndValue = 197193549957SJames Molloy getToken(StageAndCycle.second, "-"); 197293549957SJames Molloy if (StageTokenAndValue.first != "Stage" || 197393549957SJames Molloy CycleTokenAndValue.first != "_Cycle") { 197493549957SJames Molloy llvm_unreachable( 197593549957SJames Molloy "Bad post-instr symbol syntax: see comment in ModuloScheduleTest"); 197693549957SJames Molloy return; 197793549957SJames Molloy } 197893549957SJames Molloy 197993549957SJames Molloy StageTokenAndValue.second.drop_front().getAsInteger(10, Stage); 198093549957SJames Molloy CycleTokenAndValue.second.drop_front().getAsInteger(10, Cycle); 198193549957SJames Molloy 198293549957SJames Molloy dbgs() << " Stage=" << Stage << ", Cycle=" << Cycle << "\n"; 198393549957SJames Molloy } 198493549957SJames Molloy 198593549957SJames Molloy void ModuloScheduleTest::runOnLoop(MachineFunction &MF, MachineLoop &L) { 198693549957SJames Molloy LiveIntervals &LIS = getAnalysis<LiveIntervals>(); 198793549957SJames Molloy MachineBasicBlock *BB = L.getTopBlock(); 198893549957SJames Molloy dbgs() << "--- ModuloScheduleTest running on BB#" << BB->getNumber() << "\n"; 198993549957SJames Molloy 199093549957SJames Molloy DenseMap<MachineInstr *, int> Cycle, Stage; 199193549957SJames Molloy std::vector<MachineInstr *> Instrs; 199293549957SJames Molloy for (MachineInstr &MI : *BB) { 199393549957SJames Molloy if (MI.isTerminator()) 199493549957SJames Molloy continue; 199593549957SJames Molloy Instrs.push_back(&MI); 199693549957SJames Molloy if (MCSymbol *Sym = MI.getPostInstrSymbol()) { 199793549957SJames Molloy dbgs() << "Parsing post-instr symbol for " << MI; 199893549957SJames Molloy parseSymbolString(Sym->getName(), Cycle[&MI], Stage[&MI]); 199993549957SJames Molloy } 200093549957SJames Molloy } 200193549957SJames Molloy 2002fef9f590SJames Molloy ModuloSchedule MS(MF, &L, std::move(Instrs), std::move(Cycle), 2003fef9f590SJames Molloy std::move(Stage)); 200493549957SJames Molloy ModuloScheduleExpander MSE( 200593549957SJames Molloy MF, MS, LIS, /*InstrChanges=*/ModuloScheduleExpander::InstrChangesTy()); 200693549957SJames Molloy MSE.expand(); 2007fef9f590SJames Molloy MSE.cleanup(); 200893549957SJames Molloy } 200993549957SJames Molloy 201093549957SJames Molloy //===----------------------------------------------------------------------===// 201193549957SJames Molloy // ModuloScheduleTestAnnotater implementation 201293549957SJames Molloy //===----------------------------------------------------------------------===// 201393549957SJames Molloy 201493549957SJames Molloy void ModuloScheduleTestAnnotater::annotate() { 201593549957SJames Molloy for (MachineInstr *MI : S.getInstructions()) { 201693549957SJames Molloy SmallVector<char, 16> SV; 201793549957SJames Molloy raw_svector_ostream OS(SV); 201893549957SJames Molloy OS << "Stage-" << S.getStage(MI) << "_Cycle-" << S.getCycle(MI); 201993549957SJames Molloy MCSymbol *Sym = MF.getContext().getOrCreateSymbol(OS.str()); 202093549957SJames Molloy MI->setPostInstrSymbol(MF, Sym); 202193549957SJames Molloy } 202293549957SJames Molloy } 2023