1790a779fSJames Molloy //===- ModuloSchedule.cpp - Software pipeline schedule expansion ----------===// 2790a779fSJames Molloy // 3790a779fSJames Molloy // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4790a779fSJames Molloy // See https://llvm.org/LICENSE.txt for license information. 5790a779fSJames Molloy // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6790a779fSJames Molloy // 7790a779fSJames Molloy //===----------------------------------------------------------------------===// 8790a779fSJames Molloy 9790a779fSJames Molloy #include "llvm/CodeGen/ModuloSchedule.h" 1093549957SJames Molloy #include "llvm/ADT/StringExtras.h" 11790a779fSJames Molloy #include "llvm/CodeGen/LiveIntervals.h" 12790a779fSJames Molloy #include "llvm/CodeGen/MachineInstrBuilder.h" 139026518eSJames Molloy #include "llvm/CodeGen/MachineLoopUtils.h" 14fef9f590SJames Molloy #include "llvm/CodeGen/MachineRegisterInfo.h" 15790a779fSJames Molloy #include "llvm/CodeGen/TargetInstrInfo.h" 16*05da2fe5SReid Kleckner #include "llvm/InitializePasses.h" 1793549957SJames Molloy #include "llvm/MC/MCContext.h" 18790a779fSJames Molloy #include "llvm/Support/Debug.h" 19fef9f590SJames Molloy #include "llvm/Support/ErrorHandling.h" 20fef9f590SJames Molloy #include "llvm/Support/raw_ostream.h" 21790a779fSJames Molloy 22790a779fSJames Molloy #define DEBUG_TYPE "pipeliner" 23790a779fSJames Molloy using namespace llvm; 24790a779fSJames Molloy 25fef9f590SJames Molloy void ModuloSchedule::print(raw_ostream &OS) { 26fef9f590SJames Molloy for (MachineInstr *MI : ScheduledInstrs) 27fef9f590SJames Molloy OS << "[stage " << getStage(MI) << " @" << getCycle(MI) << "c] " << *MI; 28fef9f590SJames Molloy } 29fef9f590SJames Molloy 3093549957SJames Molloy //===----------------------------------------------------------------------===// 3193549957SJames Molloy // ModuloScheduleExpander implementation 3293549957SJames Molloy //===----------------------------------------------------------------------===// 3393549957SJames Molloy 34790a779fSJames Molloy /// Return the register values for the operands of a Phi instruction. 35790a779fSJames Molloy /// This function assume the instruction is a Phi. 36790a779fSJames Molloy static void getPhiRegs(MachineInstr &Phi, MachineBasicBlock *Loop, 37790a779fSJames Molloy unsigned &InitVal, unsigned &LoopVal) { 38790a779fSJames Molloy assert(Phi.isPHI() && "Expecting a Phi."); 39790a779fSJames Molloy 40790a779fSJames Molloy InitVal = 0; 41790a779fSJames Molloy LoopVal = 0; 42790a779fSJames Molloy for (unsigned i = 1, e = Phi.getNumOperands(); i != e; i += 2) 43790a779fSJames Molloy if (Phi.getOperand(i + 1).getMBB() != Loop) 44790a779fSJames Molloy InitVal = Phi.getOperand(i).getReg(); 45790a779fSJames Molloy else 46790a779fSJames Molloy LoopVal = Phi.getOperand(i).getReg(); 47790a779fSJames Molloy 48790a779fSJames Molloy assert(InitVal != 0 && LoopVal != 0 && "Unexpected Phi structure."); 49790a779fSJames Molloy } 50790a779fSJames Molloy 51790a779fSJames Molloy /// Return the Phi register value that comes from the incoming block. 52790a779fSJames Molloy static unsigned getInitPhiReg(MachineInstr &Phi, MachineBasicBlock *LoopBB) { 53790a779fSJames Molloy for (unsigned i = 1, e = Phi.getNumOperands(); i != e; i += 2) 54790a779fSJames Molloy if (Phi.getOperand(i + 1).getMBB() != LoopBB) 55790a779fSJames Molloy return Phi.getOperand(i).getReg(); 56790a779fSJames Molloy return 0; 57790a779fSJames Molloy } 58790a779fSJames Molloy 59790a779fSJames Molloy /// Return the Phi register value that comes the loop block. 60790a779fSJames Molloy static unsigned getLoopPhiReg(MachineInstr &Phi, MachineBasicBlock *LoopBB) { 61790a779fSJames Molloy for (unsigned i = 1, e = Phi.getNumOperands(); i != e; i += 2) 62790a779fSJames Molloy if (Phi.getOperand(i + 1).getMBB() == LoopBB) 63790a779fSJames Molloy return Phi.getOperand(i).getReg(); 64790a779fSJames Molloy return 0; 65790a779fSJames Molloy } 66790a779fSJames Molloy 67790a779fSJames Molloy void ModuloScheduleExpander::expand() { 68790a779fSJames Molloy BB = Schedule.getLoop()->getTopBlock(); 69790a779fSJames Molloy Preheader = *BB->pred_begin(); 70790a779fSJames Molloy if (Preheader == BB) 71790a779fSJames Molloy Preheader = *std::next(BB->pred_begin()); 72790a779fSJames Molloy 73790a779fSJames Molloy // Iterate over the definitions in each instruction, and compute the 74790a779fSJames Molloy // stage difference for each use. Keep the maximum value. 75790a779fSJames Molloy for (MachineInstr *MI : Schedule.getInstructions()) { 76790a779fSJames Molloy int DefStage = Schedule.getStage(MI); 77790a779fSJames Molloy for (unsigned i = 0, e = MI->getNumOperands(); i < e; ++i) { 78790a779fSJames Molloy MachineOperand &Op = MI->getOperand(i); 79790a779fSJames Molloy if (!Op.isReg() || !Op.isDef()) 80790a779fSJames Molloy continue; 81790a779fSJames Molloy 82790a779fSJames Molloy Register Reg = Op.getReg(); 83790a779fSJames Molloy unsigned MaxDiff = 0; 84790a779fSJames Molloy bool PhiIsSwapped = false; 85790a779fSJames Molloy for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(Reg), 86790a779fSJames Molloy EI = MRI.use_end(); 87790a779fSJames Molloy UI != EI; ++UI) { 88790a779fSJames Molloy MachineOperand &UseOp = *UI; 89790a779fSJames Molloy MachineInstr *UseMI = UseOp.getParent(); 90790a779fSJames Molloy int UseStage = Schedule.getStage(UseMI); 91790a779fSJames Molloy unsigned Diff = 0; 92790a779fSJames Molloy if (UseStage != -1 && UseStage >= DefStage) 93790a779fSJames Molloy Diff = UseStage - DefStage; 94790a779fSJames Molloy if (MI->isPHI()) { 95790a779fSJames Molloy if (isLoopCarried(*MI)) 96790a779fSJames Molloy ++Diff; 97790a779fSJames Molloy else 98790a779fSJames Molloy PhiIsSwapped = true; 99790a779fSJames Molloy } 100790a779fSJames Molloy MaxDiff = std::max(Diff, MaxDiff); 101790a779fSJames Molloy } 102790a779fSJames Molloy RegToStageDiff[Reg] = std::make_pair(MaxDiff, PhiIsSwapped); 103790a779fSJames Molloy } 104790a779fSJames Molloy } 105790a779fSJames Molloy 106790a779fSJames Molloy generatePipelinedLoop(); 107790a779fSJames Molloy } 108790a779fSJames Molloy 109790a779fSJames Molloy void ModuloScheduleExpander::generatePipelinedLoop() { 1108a74eca3SJames Molloy LoopInfo = TII->analyzeLoopForPipelining(BB); 1118a74eca3SJames Molloy assert(LoopInfo && "Must be able to analyze loop!"); 1128a74eca3SJames Molloy 113790a779fSJames Molloy // Create a new basic block for the kernel and add it to the CFG. 114790a779fSJames Molloy MachineBasicBlock *KernelBB = MF.CreateMachineBasicBlock(BB->getBasicBlock()); 115790a779fSJames Molloy 116790a779fSJames Molloy unsigned MaxStageCount = Schedule.getNumStages() - 1; 117790a779fSJames Molloy 118790a779fSJames Molloy // Remember the registers that are used in different stages. The index is 119790a779fSJames Molloy // the iteration, or stage, that the instruction is scheduled in. This is 120790a779fSJames Molloy // a map between register names in the original block and the names created 121790a779fSJames Molloy // in each stage of the pipelined loop. 122790a779fSJames Molloy ValueMapTy *VRMap = new ValueMapTy[(MaxStageCount + 1) * 2]; 123790a779fSJames Molloy InstrMapTy InstrMap; 124790a779fSJames Molloy 125790a779fSJames Molloy SmallVector<MachineBasicBlock *, 4> PrologBBs; 126790a779fSJames Molloy 127790a779fSJames Molloy // Generate the prolog instructions that set up the pipeline. 128790a779fSJames Molloy generateProlog(MaxStageCount, KernelBB, VRMap, PrologBBs); 129790a779fSJames Molloy MF.insert(BB->getIterator(), KernelBB); 130790a779fSJames Molloy 131790a779fSJames Molloy // Rearrange the instructions to generate the new, pipelined loop, 132790a779fSJames Molloy // and update register names as needed. 133790a779fSJames Molloy for (MachineInstr *CI : Schedule.getInstructions()) { 134790a779fSJames Molloy if (CI->isPHI()) 135790a779fSJames Molloy continue; 136790a779fSJames Molloy unsigned StageNum = Schedule.getStage(CI); 137790a779fSJames Molloy MachineInstr *NewMI = cloneInstr(CI, MaxStageCount, StageNum); 138790a779fSJames Molloy updateInstruction(NewMI, false, MaxStageCount, StageNum, VRMap); 139790a779fSJames Molloy KernelBB->push_back(NewMI); 140790a779fSJames Molloy InstrMap[NewMI] = CI; 141790a779fSJames Molloy } 142790a779fSJames Molloy 143790a779fSJames Molloy // Copy any terminator instructions to the new kernel, and update 144790a779fSJames Molloy // names as needed. 145790a779fSJames Molloy for (MachineBasicBlock::iterator I = BB->getFirstTerminator(), 146790a779fSJames Molloy E = BB->instr_end(); 147790a779fSJames Molloy I != E; ++I) { 148790a779fSJames Molloy MachineInstr *NewMI = MF.CloneMachineInstr(&*I); 149790a779fSJames Molloy updateInstruction(NewMI, false, MaxStageCount, 0, VRMap); 150790a779fSJames Molloy KernelBB->push_back(NewMI); 151790a779fSJames Molloy InstrMap[NewMI] = &*I; 152790a779fSJames Molloy } 153790a779fSJames Molloy 154fef9f590SJames Molloy NewKernel = KernelBB; 155790a779fSJames Molloy KernelBB->transferSuccessors(BB); 156790a779fSJames Molloy KernelBB->replaceSuccessor(BB, KernelBB); 157790a779fSJames Molloy 158790a779fSJames Molloy generateExistingPhis(KernelBB, PrologBBs.back(), KernelBB, KernelBB, VRMap, 159790a779fSJames Molloy InstrMap, MaxStageCount, MaxStageCount, false); 160790a779fSJames Molloy generatePhis(KernelBB, PrologBBs.back(), KernelBB, KernelBB, VRMap, InstrMap, 161790a779fSJames Molloy MaxStageCount, MaxStageCount, false); 162790a779fSJames Molloy 163790a779fSJames Molloy LLVM_DEBUG(dbgs() << "New block\n"; KernelBB->dump();); 164790a779fSJames Molloy 165790a779fSJames Molloy SmallVector<MachineBasicBlock *, 4> EpilogBBs; 166790a779fSJames Molloy // Generate the epilog instructions to complete the pipeline. 167790a779fSJames Molloy generateEpilog(MaxStageCount, KernelBB, VRMap, EpilogBBs, PrologBBs); 168790a779fSJames Molloy 169790a779fSJames Molloy // We need this step because the register allocation doesn't handle some 170790a779fSJames Molloy // situations well, so we insert copies to help out. 171790a779fSJames Molloy splitLifetimes(KernelBB, EpilogBBs); 172790a779fSJames Molloy 173790a779fSJames Molloy // Remove dead instructions due to loop induction variables. 174790a779fSJames Molloy removeDeadInstructions(KernelBB, EpilogBBs); 175790a779fSJames Molloy 176790a779fSJames Molloy // Add branches between prolog and epilog blocks. 177790a779fSJames Molloy addBranches(*Preheader, PrologBBs, KernelBB, EpilogBBs, VRMap); 178790a779fSJames Molloy 179fef9f590SJames Molloy delete[] VRMap; 180fef9f590SJames Molloy } 181fef9f590SJames Molloy 182fef9f590SJames Molloy void ModuloScheduleExpander::cleanup() { 183790a779fSJames Molloy // Remove the original loop since it's no longer referenced. 184790a779fSJames Molloy for (auto &I : *BB) 185790a779fSJames Molloy LIS.RemoveMachineInstrFromMaps(I); 186790a779fSJames Molloy BB->clear(); 187790a779fSJames Molloy BB->eraseFromParent(); 188790a779fSJames Molloy } 189790a779fSJames Molloy 190790a779fSJames Molloy /// Generate the pipeline prolog code. 191790a779fSJames Molloy void ModuloScheduleExpander::generateProlog(unsigned LastStage, 192790a779fSJames Molloy MachineBasicBlock *KernelBB, 193790a779fSJames Molloy ValueMapTy *VRMap, 194790a779fSJames Molloy MBBVectorTy &PrologBBs) { 195790a779fSJames Molloy MachineBasicBlock *PredBB = Preheader; 196790a779fSJames Molloy InstrMapTy InstrMap; 197790a779fSJames Molloy 198790a779fSJames Molloy // Generate a basic block for each stage, not including the last stage, 199790a779fSJames Molloy // which will be generated in the kernel. Each basic block may contain 200790a779fSJames Molloy // instructions from multiple stages/iterations. 201790a779fSJames Molloy for (unsigned i = 0; i < LastStage; ++i) { 202790a779fSJames Molloy // Create and insert the prolog basic block prior to the original loop 203790a779fSJames Molloy // basic block. The original loop is removed later. 204790a779fSJames Molloy MachineBasicBlock *NewBB = MF.CreateMachineBasicBlock(BB->getBasicBlock()); 205790a779fSJames Molloy PrologBBs.push_back(NewBB); 206790a779fSJames Molloy MF.insert(BB->getIterator(), NewBB); 207790a779fSJames Molloy NewBB->transferSuccessors(PredBB); 208790a779fSJames Molloy PredBB->addSuccessor(NewBB); 209790a779fSJames Molloy PredBB = NewBB; 210790a779fSJames Molloy 211790a779fSJames Molloy // Generate instructions for each appropriate stage. Process instructions 212790a779fSJames Molloy // in original program order. 213790a779fSJames Molloy for (int StageNum = i; StageNum >= 0; --StageNum) { 214790a779fSJames Molloy for (MachineBasicBlock::iterator BBI = BB->instr_begin(), 215790a779fSJames Molloy BBE = BB->getFirstTerminator(); 216790a779fSJames Molloy BBI != BBE; ++BBI) { 217790a779fSJames Molloy if (Schedule.getStage(&*BBI) == StageNum) { 218790a779fSJames Molloy if (BBI->isPHI()) 219790a779fSJames Molloy continue; 220790a779fSJames Molloy MachineInstr *NewMI = 221790a779fSJames Molloy cloneAndChangeInstr(&*BBI, i, (unsigned)StageNum); 222790a779fSJames Molloy updateInstruction(NewMI, false, i, (unsigned)StageNum, VRMap); 223790a779fSJames Molloy NewBB->push_back(NewMI); 224790a779fSJames Molloy InstrMap[NewMI] = &*BBI; 225790a779fSJames Molloy } 226790a779fSJames Molloy } 227790a779fSJames Molloy } 228790a779fSJames Molloy rewritePhiValues(NewBB, i, VRMap, InstrMap); 229790a779fSJames Molloy LLVM_DEBUG({ 230790a779fSJames Molloy dbgs() << "prolog:\n"; 231790a779fSJames Molloy NewBB->dump(); 232790a779fSJames Molloy }); 233790a779fSJames Molloy } 234790a779fSJames Molloy 235790a779fSJames Molloy PredBB->replaceSuccessor(BB, KernelBB); 236790a779fSJames Molloy 237790a779fSJames Molloy // Check if we need to remove the branch from the preheader to the original 238790a779fSJames Molloy // loop, and replace it with a branch to the new loop. 239790a779fSJames Molloy unsigned numBranches = TII->removeBranch(*Preheader); 240790a779fSJames Molloy if (numBranches) { 241790a779fSJames Molloy SmallVector<MachineOperand, 0> Cond; 242790a779fSJames Molloy TII->insertBranch(*Preheader, PrologBBs[0], nullptr, Cond, DebugLoc()); 243790a779fSJames Molloy } 244790a779fSJames Molloy } 245790a779fSJames Molloy 246790a779fSJames Molloy /// Generate the pipeline epilog code. The epilog code finishes the iterations 247790a779fSJames Molloy /// that were started in either the prolog or the kernel. We create a basic 248790a779fSJames Molloy /// block for each stage that needs to complete. 249790a779fSJames Molloy void ModuloScheduleExpander::generateEpilog(unsigned LastStage, 250790a779fSJames Molloy MachineBasicBlock *KernelBB, 251790a779fSJames Molloy ValueMapTy *VRMap, 252790a779fSJames Molloy MBBVectorTy &EpilogBBs, 253790a779fSJames Molloy MBBVectorTy &PrologBBs) { 254790a779fSJames Molloy // We need to change the branch from the kernel to the first epilog block, so 255790a779fSJames Molloy // this call to analyze branch uses the kernel rather than the original BB. 256790a779fSJames Molloy MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 257790a779fSJames Molloy SmallVector<MachineOperand, 4> Cond; 258790a779fSJames Molloy bool checkBranch = TII->analyzeBranch(*KernelBB, TBB, FBB, Cond); 259790a779fSJames Molloy assert(!checkBranch && "generateEpilog must be able to analyze the branch"); 260790a779fSJames Molloy if (checkBranch) 261790a779fSJames Molloy return; 262790a779fSJames Molloy 263790a779fSJames Molloy MachineBasicBlock::succ_iterator LoopExitI = KernelBB->succ_begin(); 264790a779fSJames Molloy if (*LoopExitI == KernelBB) 265790a779fSJames Molloy ++LoopExitI; 266790a779fSJames Molloy assert(LoopExitI != KernelBB->succ_end() && "Expecting a successor"); 267790a779fSJames Molloy MachineBasicBlock *LoopExitBB = *LoopExitI; 268790a779fSJames Molloy 269790a779fSJames Molloy MachineBasicBlock *PredBB = KernelBB; 270790a779fSJames Molloy MachineBasicBlock *EpilogStart = LoopExitBB; 271790a779fSJames Molloy InstrMapTy InstrMap; 272790a779fSJames Molloy 273790a779fSJames Molloy // Generate a basic block for each stage, not including the last stage, 274790a779fSJames Molloy // which was generated for the kernel. Each basic block may contain 275790a779fSJames Molloy // instructions from multiple stages/iterations. 276790a779fSJames Molloy int EpilogStage = LastStage + 1; 277790a779fSJames Molloy for (unsigned i = LastStage; i >= 1; --i, ++EpilogStage) { 278790a779fSJames Molloy MachineBasicBlock *NewBB = MF.CreateMachineBasicBlock(); 279790a779fSJames Molloy EpilogBBs.push_back(NewBB); 280790a779fSJames Molloy MF.insert(BB->getIterator(), NewBB); 281790a779fSJames Molloy 282790a779fSJames Molloy PredBB->replaceSuccessor(LoopExitBB, NewBB); 283790a779fSJames Molloy NewBB->addSuccessor(LoopExitBB); 284790a779fSJames Molloy 285790a779fSJames Molloy if (EpilogStart == LoopExitBB) 286790a779fSJames Molloy EpilogStart = NewBB; 287790a779fSJames Molloy 288790a779fSJames Molloy // Add instructions to the epilog depending on the current block. 289790a779fSJames Molloy // Process instructions in original program order. 290790a779fSJames Molloy for (unsigned StageNum = i; StageNum <= LastStage; ++StageNum) { 291790a779fSJames Molloy for (auto &BBI : *BB) { 292790a779fSJames Molloy if (BBI.isPHI()) 293790a779fSJames Molloy continue; 294790a779fSJames Molloy MachineInstr *In = &BBI; 295790a779fSJames Molloy if ((unsigned)Schedule.getStage(In) == StageNum) { 296790a779fSJames Molloy // Instructions with memoperands in the epilog are updated with 297790a779fSJames Molloy // conservative values. 298790a779fSJames Molloy MachineInstr *NewMI = cloneInstr(In, UINT_MAX, 0); 299790a779fSJames Molloy updateInstruction(NewMI, i == 1, EpilogStage, 0, VRMap); 300790a779fSJames Molloy NewBB->push_back(NewMI); 301790a779fSJames Molloy InstrMap[NewMI] = In; 302790a779fSJames Molloy } 303790a779fSJames Molloy } 304790a779fSJames Molloy } 305790a779fSJames Molloy generateExistingPhis(NewBB, PrologBBs[i - 1], PredBB, KernelBB, VRMap, 306790a779fSJames Molloy InstrMap, LastStage, EpilogStage, i == 1); 307790a779fSJames Molloy generatePhis(NewBB, PrologBBs[i - 1], PredBB, KernelBB, VRMap, InstrMap, 308790a779fSJames Molloy LastStage, EpilogStage, i == 1); 309790a779fSJames Molloy PredBB = NewBB; 310790a779fSJames Molloy 311790a779fSJames Molloy LLVM_DEBUG({ 312790a779fSJames Molloy dbgs() << "epilog:\n"; 313790a779fSJames Molloy NewBB->dump(); 314790a779fSJames Molloy }); 315790a779fSJames Molloy } 316790a779fSJames Molloy 317790a779fSJames Molloy // Fix any Phi nodes in the loop exit block. 318790a779fSJames Molloy LoopExitBB->replacePhiUsesWith(BB, PredBB); 319790a779fSJames Molloy 320790a779fSJames Molloy // Create a branch to the new epilog from the kernel. 321790a779fSJames Molloy // Remove the original branch and add a new branch to the epilog. 322790a779fSJames Molloy TII->removeBranch(*KernelBB); 323790a779fSJames Molloy TII->insertBranch(*KernelBB, KernelBB, EpilogStart, Cond, DebugLoc()); 324790a779fSJames Molloy // Add a branch to the loop exit. 325790a779fSJames Molloy if (EpilogBBs.size() > 0) { 326790a779fSJames Molloy MachineBasicBlock *LastEpilogBB = EpilogBBs.back(); 327790a779fSJames Molloy SmallVector<MachineOperand, 4> Cond1; 328790a779fSJames Molloy TII->insertBranch(*LastEpilogBB, LoopExitBB, nullptr, Cond1, DebugLoc()); 329790a779fSJames Molloy } 330790a779fSJames Molloy } 331790a779fSJames Molloy 332790a779fSJames Molloy /// Replace all uses of FromReg that appear outside the specified 333790a779fSJames Molloy /// basic block with ToReg. 334790a779fSJames Molloy static void replaceRegUsesAfterLoop(unsigned FromReg, unsigned ToReg, 335790a779fSJames Molloy MachineBasicBlock *MBB, 336790a779fSJames Molloy MachineRegisterInfo &MRI, 337790a779fSJames Molloy LiveIntervals &LIS) { 338790a779fSJames Molloy for (MachineRegisterInfo::use_iterator I = MRI.use_begin(FromReg), 339790a779fSJames Molloy E = MRI.use_end(); 340790a779fSJames Molloy I != E;) { 341790a779fSJames Molloy MachineOperand &O = *I; 342790a779fSJames Molloy ++I; 343790a779fSJames Molloy if (O.getParent()->getParent() != MBB) 344790a779fSJames Molloy O.setReg(ToReg); 345790a779fSJames Molloy } 346790a779fSJames Molloy if (!LIS.hasInterval(ToReg)) 347790a779fSJames Molloy LIS.createEmptyInterval(ToReg); 348790a779fSJames Molloy } 349790a779fSJames Molloy 350790a779fSJames Molloy /// Return true if the register has a use that occurs outside the 351790a779fSJames Molloy /// specified loop. 352790a779fSJames Molloy static bool hasUseAfterLoop(unsigned Reg, MachineBasicBlock *BB, 353790a779fSJames Molloy MachineRegisterInfo &MRI) { 354790a779fSJames Molloy for (MachineRegisterInfo::use_iterator I = MRI.use_begin(Reg), 355790a779fSJames Molloy E = MRI.use_end(); 356790a779fSJames Molloy I != E; ++I) 357790a779fSJames Molloy if (I->getParent()->getParent() != BB) 358790a779fSJames Molloy return true; 359790a779fSJames Molloy return false; 360790a779fSJames Molloy } 361790a779fSJames Molloy 362790a779fSJames Molloy /// Generate Phis for the specific block in the generated pipelined code. 363790a779fSJames Molloy /// This function looks at the Phis from the original code to guide the 364790a779fSJames Molloy /// creation of new Phis. 365790a779fSJames Molloy void ModuloScheduleExpander::generateExistingPhis( 366790a779fSJames Molloy MachineBasicBlock *NewBB, MachineBasicBlock *BB1, MachineBasicBlock *BB2, 367790a779fSJames Molloy MachineBasicBlock *KernelBB, ValueMapTy *VRMap, InstrMapTy &InstrMap, 368790a779fSJames Molloy unsigned LastStageNum, unsigned CurStageNum, bool IsLast) { 369790a779fSJames Molloy // Compute the stage number for the initial value of the Phi, which 370790a779fSJames Molloy // comes from the prolog. The prolog to use depends on to which kernel/ 371790a779fSJames Molloy // epilog that we're adding the Phi. 372790a779fSJames Molloy unsigned PrologStage = 0; 373790a779fSJames Molloy unsigned PrevStage = 0; 374790a779fSJames Molloy bool InKernel = (LastStageNum == CurStageNum); 375790a779fSJames Molloy if (InKernel) { 376790a779fSJames Molloy PrologStage = LastStageNum - 1; 377790a779fSJames Molloy PrevStage = CurStageNum; 378790a779fSJames Molloy } else { 379790a779fSJames Molloy PrologStage = LastStageNum - (CurStageNum - LastStageNum); 380790a779fSJames Molloy PrevStage = LastStageNum + (CurStageNum - LastStageNum) - 1; 381790a779fSJames Molloy } 382790a779fSJames Molloy 383790a779fSJames Molloy for (MachineBasicBlock::iterator BBI = BB->instr_begin(), 384790a779fSJames Molloy BBE = BB->getFirstNonPHI(); 385790a779fSJames Molloy BBI != BBE; ++BBI) { 386790a779fSJames Molloy Register Def = BBI->getOperand(0).getReg(); 387790a779fSJames Molloy 388790a779fSJames Molloy unsigned InitVal = 0; 389790a779fSJames Molloy unsigned LoopVal = 0; 390790a779fSJames Molloy getPhiRegs(*BBI, BB, InitVal, LoopVal); 391790a779fSJames Molloy 392790a779fSJames Molloy unsigned PhiOp1 = 0; 393790a779fSJames Molloy // The Phi value from the loop body typically is defined in the loop, but 394790a779fSJames Molloy // not always. So, we need to check if the value is defined in the loop. 395790a779fSJames Molloy unsigned PhiOp2 = LoopVal; 396790a779fSJames Molloy if (VRMap[LastStageNum].count(LoopVal)) 397790a779fSJames Molloy PhiOp2 = VRMap[LastStageNum][LoopVal]; 398790a779fSJames Molloy 399790a779fSJames Molloy int StageScheduled = Schedule.getStage(&*BBI); 400790a779fSJames Molloy int LoopValStage = Schedule.getStage(MRI.getVRegDef(LoopVal)); 401790a779fSJames Molloy unsigned NumStages = getStagesForReg(Def, CurStageNum); 402790a779fSJames Molloy if (NumStages == 0) { 403790a779fSJames Molloy // We don't need to generate a Phi anymore, but we need to rename any uses 404790a779fSJames Molloy // of the Phi value. 405790a779fSJames Molloy unsigned NewReg = VRMap[PrevStage][LoopVal]; 406790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, 0, &*BBI, Def, 407790a779fSJames Molloy InitVal, NewReg); 408790a779fSJames Molloy if (VRMap[CurStageNum].count(LoopVal)) 409790a779fSJames Molloy VRMap[CurStageNum][Def] = VRMap[CurStageNum][LoopVal]; 410790a779fSJames Molloy } 411790a779fSJames Molloy // Adjust the number of Phis needed depending on the number of prologs left, 412790a779fSJames Molloy // and the distance from where the Phi is first scheduled. The number of 413790a779fSJames Molloy // Phis cannot exceed the number of prolog stages. Each stage can 414790a779fSJames Molloy // potentially define two values. 415790a779fSJames Molloy unsigned MaxPhis = PrologStage + 2; 416790a779fSJames Molloy if (!InKernel && (int)PrologStage <= LoopValStage) 417790a779fSJames Molloy MaxPhis = std::max((int)MaxPhis - (int)LoopValStage, 1); 418790a779fSJames Molloy unsigned NumPhis = std::min(NumStages, MaxPhis); 419790a779fSJames Molloy 420790a779fSJames Molloy unsigned NewReg = 0; 421790a779fSJames Molloy unsigned AccessStage = (LoopValStage != -1) ? LoopValStage : StageScheduled; 422790a779fSJames Molloy // In the epilog, we may need to look back one stage to get the correct 423790a779fSJames Molloy // Phi name because the epilog and prolog blocks execute the same stage. 424790a779fSJames Molloy // The correct name is from the previous block only when the Phi has 425790a779fSJames Molloy // been completely scheduled prior to the epilog, and Phi value is not 426790a779fSJames Molloy // needed in multiple stages. 427790a779fSJames Molloy int StageDiff = 0; 428790a779fSJames Molloy if (!InKernel && StageScheduled >= LoopValStage && AccessStage == 0 && 429790a779fSJames Molloy NumPhis == 1) 430790a779fSJames Molloy StageDiff = 1; 431790a779fSJames Molloy // Adjust the computations below when the phi and the loop definition 432790a779fSJames Molloy // are scheduled in different stages. 433790a779fSJames Molloy if (InKernel && LoopValStage != -1 && StageScheduled > LoopValStage) 434790a779fSJames Molloy StageDiff = StageScheduled - LoopValStage; 435790a779fSJames Molloy for (unsigned np = 0; np < NumPhis; ++np) { 436790a779fSJames Molloy // If the Phi hasn't been scheduled, then use the initial Phi operand 437790a779fSJames Molloy // value. Otherwise, use the scheduled version of the instruction. This 438790a779fSJames Molloy // is a little complicated when a Phi references another Phi. 439790a779fSJames Molloy if (np > PrologStage || StageScheduled >= (int)LastStageNum) 440790a779fSJames Molloy PhiOp1 = InitVal; 441790a779fSJames Molloy // Check if the Phi has already been scheduled in a prolog stage. 442790a779fSJames Molloy else if (PrologStage >= AccessStage + StageDiff + np && 443790a779fSJames Molloy VRMap[PrologStage - StageDiff - np].count(LoopVal) != 0) 444790a779fSJames Molloy PhiOp1 = VRMap[PrologStage - StageDiff - np][LoopVal]; 445790a779fSJames Molloy // Check if the Phi has already been scheduled, but the loop instruction 446790a779fSJames Molloy // is either another Phi, or doesn't occur in the loop. 447790a779fSJames Molloy else if (PrologStage >= AccessStage + StageDiff + np) { 448790a779fSJames Molloy // If the Phi references another Phi, we need to examine the other 449790a779fSJames Molloy // Phi to get the correct value. 450790a779fSJames Molloy PhiOp1 = LoopVal; 451790a779fSJames Molloy MachineInstr *InstOp1 = MRI.getVRegDef(PhiOp1); 452790a779fSJames Molloy int Indirects = 1; 453790a779fSJames Molloy while (InstOp1 && InstOp1->isPHI() && InstOp1->getParent() == BB) { 454790a779fSJames Molloy int PhiStage = Schedule.getStage(InstOp1); 455790a779fSJames Molloy if ((int)(PrologStage - StageDiff - np) < PhiStage + Indirects) 456790a779fSJames Molloy PhiOp1 = getInitPhiReg(*InstOp1, BB); 457790a779fSJames Molloy else 458790a779fSJames Molloy PhiOp1 = getLoopPhiReg(*InstOp1, BB); 459790a779fSJames Molloy InstOp1 = MRI.getVRegDef(PhiOp1); 460790a779fSJames Molloy int PhiOpStage = Schedule.getStage(InstOp1); 461790a779fSJames Molloy int StageAdj = (PhiOpStage != -1 ? PhiStage - PhiOpStage : 0); 462790a779fSJames Molloy if (PhiOpStage != -1 && PrologStage - StageAdj >= Indirects + np && 463790a779fSJames Molloy VRMap[PrologStage - StageAdj - Indirects - np].count(PhiOp1)) { 464790a779fSJames Molloy PhiOp1 = VRMap[PrologStage - StageAdj - Indirects - np][PhiOp1]; 465790a779fSJames Molloy break; 466790a779fSJames Molloy } 467790a779fSJames Molloy ++Indirects; 468790a779fSJames Molloy } 469790a779fSJames Molloy } else 470790a779fSJames Molloy PhiOp1 = InitVal; 471790a779fSJames Molloy // If this references a generated Phi in the kernel, get the Phi operand 472790a779fSJames Molloy // from the incoming block. 473790a779fSJames Molloy if (MachineInstr *InstOp1 = MRI.getVRegDef(PhiOp1)) 474790a779fSJames Molloy if (InstOp1->isPHI() && InstOp1->getParent() == KernelBB) 475790a779fSJames Molloy PhiOp1 = getInitPhiReg(*InstOp1, KernelBB); 476790a779fSJames Molloy 477790a779fSJames Molloy MachineInstr *PhiInst = MRI.getVRegDef(LoopVal); 478790a779fSJames Molloy bool LoopDefIsPhi = PhiInst && PhiInst->isPHI(); 479790a779fSJames Molloy // In the epilog, a map lookup is needed to get the value from the kernel, 480790a779fSJames Molloy // or previous epilog block. How is does this depends on if the 481790a779fSJames Molloy // instruction is scheduled in the previous block. 482790a779fSJames Molloy if (!InKernel) { 483790a779fSJames Molloy int StageDiffAdj = 0; 484790a779fSJames Molloy if (LoopValStage != -1 && StageScheduled > LoopValStage) 485790a779fSJames Molloy StageDiffAdj = StageScheduled - LoopValStage; 486790a779fSJames Molloy // Use the loop value defined in the kernel, unless the kernel 487790a779fSJames Molloy // contains the last definition of the Phi. 488790a779fSJames Molloy if (np == 0 && PrevStage == LastStageNum && 489790a779fSJames Molloy (StageScheduled != 0 || LoopValStage != 0) && 490790a779fSJames Molloy VRMap[PrevStage - StageDiffAdj].count(LoopVal)) 491790a779fSJames Molloy PhiOp2 = VRMap[PrevStage - StageDiffAdj][LoopVal]; 492790a779fSJames Molloy // Use the value defined by the Phi. We add one because we switch 493790a779fSJames Molloy // from looking at the loop value to the Phi definition. 494790a779fSJames Molloy else if (np > 0 && PrevStage == LastStageNum && 495790a779fSJames Molloy VRMap[PrevStage - np + 1].count(Def)) 496790a779fSJames Molloy PhiOp2 = VRMap[PrevStage - np + 1][Def]; 497790a779fSJames Molloy // Use the loop value defined in the kernel. 498790a779fSJames Molloy else if (static_cast<unsigned>(LoopValStage) > PrologStage + 1 && 499790a779fSJames Molloy VRMap[PrevStage - StageDiffAdj - np].count(LoopVal)) 500790a779fSJames Molloy PhiOp2 = VRMap[PrevStage - StageDiffAdj - np][LoopVal]; 501790a779fSJames Molloy // Use the value defined by the Phi, unless we're generating the first 502790a779fSJames Molloy // epilog and the Phi refers to a Phi in a different stage. 503790a779fSJames Molloy else if (VRMap[PrevStage - np].count(Def) && 504790a779fSJames Molloy (!LoopDefIsPhi || (PrevStage != LastStageNum) || 505790a779fSJames Molloy (LoopValStage == StageScheduled))) 506790a779fSJames Molloy PhiOp2 = VRMap[PrevStage - np][Def]; 507790a779fSJames Molloy } 508790a779fSJames Molloy 509790a779fSJames Molloy // Check if we can reuse an existing Phi. This occurs when a Phi 510790a779fSJames Molloy // references another Phi, and the other Phi is scheduled in an 511790a779fSJames Molloy // earlier stage. We can try to reuse an existing Phi up until the last 512790a779fSJames Molloy // stage of the current Phi. 513790a779fSJames Molloy if (LoopDefIsPhi) { 514790a779fSJames Molloy if (static_cast<int>(PrologStage - np) >= StageScheduled) { 515790a779fSJames Molloy int LVNumStages = getStagesForPhi(LoopVal); 516790a779fSJames Molloy int StageDiff = (StageScheduled - LoopValStage); 517790a779fSJames Molloy LVNumStages -= StageDiff; 518790a779fSJames Molloy // Make sure the loop value Phi has been processed already. 519790a779fSJames Molloy if (LVNumStages > (int)np && VRMap[CurStageNum].count(LoopVal)) { 520790a779fSJames Molloy NewReg = PhiOp2; 521790a779fSJames Molloy unsigned ReuseStage = CurStageNum; 522790a779fSJames Molloy if (isLoopCarried(*PhiInst)) 523790a779fSJames Molloy ReuseStage -= LVNumStages; 524790a779fSJames Molloy // Check if the Phi to reuse has been generated yet. If not, then 525790a779fSJames Molloy // there is nothing to reuse. 526790a779fSJames Molloy if (VRMap[ReuseStage - np].count(LoopVal)) { 527790a779fSJames Molloy NewReg = VRMap[ReuseStage - np][LoopVal]; 528790a779fSJames Molloy 529790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, 530790a779fSJames Molloy Def, NewReg); 531790a779fSJames Molloy // Update the map with the new Phi name. 532790a779fSJames Molloy VRMap[CurStageNum - np][Def] = NewReg; 533790a779fSJames Molloy PhiOp2 = NewReg; 534790a779fSJames Molloy if (VRMap[LastStageNum - np - 1].count(LoopVal)) 535790a779fSJames Molloy PhiOp2 = VRMap[LastStageNum - np - 1][LoopVal]; 536790a779fSJames Molloy 537790a779fSJames Molloy if (IsLast && np == NumPhis - 1) 538790a779fSJames Molloy replaceRegUsesAfterLoop(Def, NewReg, BB, MRI, LIS); 539790a779fSJames Molloy continue; 540790a779fSJames Molloy } 541790a779fSJames Molloy } 542790a779fSJames Molloy } 543790a779fSJames Molloy if (InKernel && StageDiff > 0 && 544790a779fSJames Molloy VRMap[CurStageNum - StageDiff - np].count(LoopVal)) 545790a779fSJames Molloy PhiOp2 = VRMap[CurStageNum - StageDiff - np][LoopVal]; 546790a779fSJames Molloy } 547790a779fSJames Molloy 548790a779fSJames Molloy const TargetRegisterClass *RC = MRI.getRegClass(Def); 549790a779fSJames Molloy NewReg = MRI.createVirtualRegister(RC); 550790a779fSJames Molloy 551790a779fSJames Molloy MachineInstrBuilder NewPhi = 552790a779fSJames Molloy BuildMI(*NewBB, NewBB->getFirstNonPHI(), DebugLoc(), 553790a779fSJames Molloy TII->get(TargetOpcode::PHI), NewReg); 554790a779fSJames Molloy NewPhi.addReg(PhiOp1).addMBB(BB1); 555790a779fSJames Molloy NewPhi.addReg(PhiOp2).addMBB(BB2); 556790a779fSJames Molloy if (np == 0) 557790a779fSJames Molloy InstrMap[NewPhi] = &*BBI; 558790a779fSJames Molloy 559790a779fSJames Molloy // We define the Phis after creating the new pipelined code, so 560790a779fSJames Molloy // we need to rename the Phi values in scheduled instructions. 561790a779fSJames Molloy 562790a779fSJames Molloy unsigned PrevReg = 0; 563790a779fSJames Molloy if (InKernel && VRMap[PrevStage - np].count(LoopVal)) 564790a779fSJames Molloy PrevReg = VRMap[PrevStage - np][LoopVal]; 565790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, Def, 566790a779fSJames Molloy NewReg, PrevReg); 567790a779fSJames Molloy // If the Phi has been scheduled, use the new name for rewriting. 568790a779fSJames Molloy if (VRMap[CurStageNum - np].count(Def)) { 569790a779fSJames Molloy unsigned R = VRMap[CurStageNum - np][Def]; 570790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, R, 571790a779fSJames Molloy NewReg); 572790a779fSJames Molloy } 573790a779fSJames Molloy 574790a779fSJames Molloy // Check if we need to rename any uses that occurs after the loop. The 575790a779fSJames Molloy // register to replace depends on whether the Phi is scheduled in the 576790a779fSJames Molloy // epilog. 577790a779fSJames Molloy if (IsLast && np == NumPhis - 1) 578790a779fSJames Molloy replaceRegUsesAfterLoop(Def, NewReg, BB, MRI, LIS); 579790a779fSJames Molloy 580790a779fSJames Molloy // In the kernel, a dependent Phi uses the value from this Phi. 581790a779fSJames Molloy if (InKernel) 582790a779fSJames Molloy PhiOp2 = NewReg; 583790a779fSJames Molloy 584790a779fSJames Molloy // Update the map with the new Phi name. 585790a779fSJames Molloy VRMap[CurStageNum - np][Def] = NewReg; 586790a779fSJames Molloy } 587790a779fSJames Molloy 588790a779fSJames Molloy while (NumPhis++ < NumStages) { 589790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, NumPhis, &*BBI, Def, 590790a779fSJames Molloy NewReg, 0); 591790a779fSJames Molloy } 592790a779fSJames Molloy 593790a779fSJames Molloy // Check if we need to rename a Phi that has been eliminated due to 594790a779fSJames Molloy // scheduling. 595790a779fSJames Molloy if (NumStages == 0 && IsLast && VRMap[CurStageNum].count(LoopVal)) 596790a779fSJames Molloy replaceRegUsesAfterLoop(Def, VRMap[CurStageNum][LoopVal], BB, MRI, LIS); 597790a779fSJames Molloy } 598790a779fSJames Molloy } 599790a779fSJames Molloy 600790a779fSJames Molloy /// Generate Phis for the specified block in the generated pipelined code. 601790a779fSJames Molloy /// These are new Phis needed because the definition is scheduled after the 602790a779fSJames Molloy /// use in the pipelined sequence. 603790a779fSJames Molloy void ModuloScheduleExpander::generatePhis( 604790a779fSJames Molloy MachineBasicBlock *NewBB, MachineBasicBlock *BB1, MachineBasicBlock *BB2, 605790a779fSJames Molloy MachineBasicBlock *KernelBB, ValueMapTy *VRMap, InstrMapTy &InstrMap, 606790a779fSJames Molloy unsigned LastStageNum, unsigned CurStageNum, bool IsLast) { 607790a779fSJames Molloy // Compute the stage number that contains the initial Phi value, and 608790a779fSJames Molloy // the Phi from the previous stage. 609790a779fSJames Molloy unsigned PrologStage = 0; 610790a779fSJames Molloy unsigned PrevStage = 0; 611790a779fSJames Molloy unsigned StageDiff = CurStageNum - LastStageNum; 612790a779fSJames Molloy bool InKernel = (StageDiff == 0); 613790a779fSJames Molloy if (InKernel) { 614790a779fSJames Molloy PrologStage = LastStageNum - 1; 615790a779fSJames Molloy PrevStage = CurStageNum; 616790a779fSJames Molloy } else { 617790a779fSJames Molloy PrologStage = LastStageNum - StageDiff; 618790a779fSJames Molloy PrevStage = LastStageNum + StageDiff - 1; 619790a779fSJames Molloy } 620790a779fSJames Molloy 621790a779fSJames Molloy for (MachineBasicBlock::iterator BBI = BB->getFirstNonPHI(), 622790a779fSJames Molloy BBE = BB->instr_end(); 623790a779fSJames Molloy BBI != BBE; ++BBI) { 624790a779fSJames Molloy for (unsigned i = 0, e = BBI->getNumOperands(); i != e; ++i) { 625790a779fSJames Molloy MachineOperand &MO = BBI->getOperand(i); 626790a779fSJames Molloy if (!MO.isReg() || !MO.isDef() || 627790a779fSJames Molloy !Register::isVirtualRegister(MO.getReg())) 628790a779fSJames Molloy continue; 629790a779fSJames Molloy 630790a779fSJames Molloy int StageScheduled = Schedule.getStage(&*BBI); 631790a779fSJames Molloy assert(StageScheduled != -1 && "Expecting scheduled instruction."); 632790a779fSJames Molloy Register Def = MO.getReg(); 633790a779fSJames Molloy unsigned NumPhis = getStagesForReg(Def, CurStageNum); 634790a779fSJames Molloy // An instruction scheduled in stage 0 and is used after the loop 635790a779fSJames Molloy // requires a phi in the epilog for the last definition from either 636790a779fSJames Molloy // the kernel or prolog. 637790a779fSJames Molloy if (!InKernel && NumPhis == 0 && StageScheduled == 0 && 638790a779fSJames Molloy hasUseAfterLoop(Def, BB, MRI)) 639790a779fSJames Molloy NumPhis = 1; 640790a779fSJames Molloy if (!InKernel && (unsigned)StageScheduled > PrologStage) 641790a779fSJames Molloy continue; 642790a779fSJames Molloy 643790a779fSJames Molloy unsigned PhiOp2 = VRMap[PrevStage][Def]; 644790a779fSJames Molloy if (MachineInstr *InstOp2 = MRI.getVRegDef(PhiOp2)) 645790a779fSJames Molloy if (InstOp2->isPHI() && InstOp2->getParent() == NewBB) 646790a779fSJames Molloy PhiOp2 = getLoopPhiReg(*InstOp2, BB2); 647790a779fSJames Molloy // The number of Phis can't exceed the number of prolog stages. The 648790a779fSJames Molloy // prolog stage number is zero based. 649790a779fSJames Molloy if (NumPhis > PrologStage + 1 - StageScheduled) 650790a779fSJames Molloy NumPhis = PrologStage + 1 - StageScheduled; 651790a779fSJames Molloy for (unsigned np = 0; np < NumPhis; ++np) { 652790a779fSJames Molloy unsigned PhiOp1 = VRMap[PrologStage][Def]; 653790a779fSJames Molloy if (np <= PrologStage) 654790a779fSJames Molloy PhiOp1 = VRMap[PrologStage - np][Def]; 655790a779fSJames Molloy if (MachineInstr *InstOp1 = MRI.getVRegDef(PhiOp1)) { 656790a779fSJames Molloy if (InstOp1->isPHI() && InstOp1->getParent() == KernelBB) 657790a779fSJames Molloy PhiOp1 = getInitPhiReg(*InstOp1, KernelBB); 658790a779fSJames Molloy if (InstOp1->isPHI() && InstOp1->getParent() == NewBB) 659790a779fSJames Molloy PhiOp1 = getInitPhiReg(*InstOp1, NewBB); 660790a779fSJames Molloy } 661790a779fSJames Molloy if (!InKernel) 662790a779fSJames Molloy PhiOp2 = VRMap[PrevStage - np][Def]; 663790a779fSJames Molloy 664790a779fSJames Molloy const TargetRegisterClass *RC = MRI.getRegClass(Def); 665790a779fSJames Molloy Register NewReg = MRI.createVirtualRegister(RC); 666790a779fSJames Molloy 667790a779fSJames Molloy MachineInstrBuilder NewPhi = 668790a779fSJames Molloy BuildMI(*NewBB, NewBB->getFirstNonPHI(), DebugLoc(), 669790a779fSJames Molloy TII->get(TargetOpcode::PHI), NewReg); 670790a779fSJames Molloy NewPhi.addReg(PhiOp1).addMBB(BB1); 671790a779fSJames Molloy NewPhi.addReg(PhiOp2).addMBB(BB2); 672790a779fSJames Molloy if (np == 0) 673790a779fSJames Molloy InstrMap[NewPhi] = &*BBI; 674790a779fSJames Molloy 675790a779fSJames Molloy // Rewrite uses and update the map. The actions depend upon whether 676790a779fSJames Molloy // we generating code for the kernel or epilog blocks. 677790a779fSJames Molloy if (InKernel) { 678790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, PhiOp1, 679790a779fSJames Molloy NewReg); 680790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, PhiOp2, 681790a779fSJames Molloy NewReg); 682790a779fSJames Molloy 683790a779fSJames Molloy PhiOp2 = NewReg; 684790a779fSJames Molloy VRMap[PrevStage - np - 1][Def] = NewReg; 685790a779fSJames Molloy } else { 686790a779fSJames Molloy VRMap[CurStageNum - np][Def] = NewReg; 687790a779fSJames Molloy if (np == NumPhis - 1) 688790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, CurStageNum, np, &*BBI, Def, 689790a779fSJames Molloy NewReg); 690790a779fSJames Molloy } 691790a779fSJames Molloy if (IsLast && np == NumPhis - 1) 692790a779fSJames Molloy replaceRegUsesAfterLoop(Def, NewReg, BB, MRI, LIS); 693790a779fSJames Molloy } 694790a779fSJames Molloy } 695790a779fSJames Molloy } 696790a779fSJames Molloy } 697790a779fSJames Molloy 698790a779fSJames Molloy /// Remove instructions that generate values with no uses. 699790a779fSJames Molloy /// Typically, these are induction variable operations that generate values 700790a779fSJames Molloy /// used in the loop itself. A dead instruction has a definition with 701790a779fSJames Molloy /// no uses, or uses that occur in the original loop only. 702790a779fSJames Molloy void ModuloScheduleExpander::removeDeadInstructions(MachineBasicBlock *KernelBB, 703790a779fSJames Molloy MBBVectorTy &EpilogBBs) { 704790a779fSJames Molloy // For each epilog block, check that the value defined by each instruction 705790a779fSJames Molloy // is used. If not, delete it. 706790a779fSJames Molloy for (MBBVectorTy::reverse_iterator MBB = EpilogBBs.rbegin(), 707790a779fSJames Molloy MBE = EpilogBBs.rend(); 708790a779fSJames Molloy MBB != MBE; ++MBB) 709790a779fSJames Molloy for (MachineBasicBlock::reverse_instr_iterator MI = (*MBB)->instr_rbegin(), 710790a779fSJames Molloy ME = (*MBB)->instr_rend(); 711790a779fSJames Molloy MI != ME;) { 712790a779fSJames Molloy // From DeadMachineInstructionElem. Don't delete inline assembly. 713790a779fSJames Molloy if (MI->isInlineAsm()) { 714790a779fSJames Molloy ++MI; 715790a779fSJames Molloy continue; 716790a779fSJames Molloy } 717790a779fSJames Molloy bool SawStore = false; 718790a779fSJames Molloy // Check if it's safe to remove the instruction due to side effects. 719790a779fSJames Molloy // We can, and want to, remove Phis here. 720790a779fSJames Molloy if (!MI->isSafeToMove(nullptr, SawStore) && !MI->isPHI()) { 721790a779fSJames Molloy ++MI; 722790a779fSJames Molloy continue; 723790a779fSJames Molloy } 724790a779fSJames Molloy bool used = true; 725790a779fSJames Molloy for (MachineInstr::mop_iterator MOI = MI->operands_begin(), 726790a779fSJames Molloy MOE = MI->operands_end(); 727790a779fSJames Molloy MOI != MOE; ++MOI) { 728790a779fSJames Molloy if (!MOI->isReg() || !MOI->isDef()) 729790a779fSJames Molloy continue; 730790a779fSJames Molloy Register reg = MOI->getReg(); 731790a779fSJames Molloy // Assume physical registers are used, unless they are marked dead. 732790a779fSJames Molloy if (Register::isPhysicalRegister(reg)) { 733790a779fSJames Molloy used = !MOI->isDead(); 734790a779fSJames Molloy if (used) 735790a779fSJames Molloy break; 736790a779fSJames Molloy continue; 737790a779fSJames Molloy } 738790a779fSJames Molloy unsigned realUses = 0; 739790a779fSJames Molloy for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(reg), 740790a779fSJames Molloy EI = MRI.use_end(); 741790a779fSJames Molloy UI != EI; ++UI) { 742790a779fSJames Molloy // Check if there are any uses that occur only in the original 743790a779fSJames Molloy // loop. If so, that's not a real use. 744790a779fSJames Molloy if (UI->getParent()->getParent() != BB) { 745790a779fSJames Molloy realUses++; 746790a779fSJames Molloy used = true; 747790a779fSJames Molloy break; 748790a779fSJames Molloy } 749790a779fSJames Molloy } 750790a779fSJames Molloy if (realUses > 0) 751790a779fSJames Molloy break; 752790a779fSJames Molloy used = false; 753790a779fSJames Molloy } 754790a779fSJames Molloy if (!used) { 755790a779fSJames Molloy LIS.RemoveMachineInstrFromMaps(*MI); 756790a779fSJames Molloy MI++->eraseFromParent(); 757790a779fSJames Molloy continue; 758790a779fSJames Molloy } 759790a779fSJames Molloy ++MI; 760790a779fSJames Molloy } 761790a779fSJames Molloy // In the kernel block, check if we can remove a Phi that generates a value 762790a779fSJames Molloy // used in an instruction removed in the epilog block. 763790a779fSJames Molloy for (MachineBasicBlock::iterator BBI = KernelBB->instr_begin(), 764790a779fSJames Molloy BBE = KernelBB->getFirstNonPHI(); 765790a779fSJames Molloy BBI != BBE;) { 766790a779fSJames Molloy MachineInstr *MI = &*BBI; 767790a779fSJames Molloy ++BBI; 768790a779fSJames Molloy Register reg = MI->getOperand(0).getReg(); 769790a779fSJames Molloy if (MRI.use_begin(reg) == MRI.use_end()) { 770790a779fSJames Molloy LIS.RemoveMachineInstrFromMaps(*MI); 771790a779fSJames Molloy MI->eraseFromParent(); 772790a779fSJames Molloy } 773790a779fSJames Molloy } 774790a779fSJames Molloy } 775790a779fSJames Molloy 776790a779fSJames Molloy /// For loop carried definitions, we split the lifetime of a virtual register 777790a779fSJames Molloy /// that has uses past the definition in the next iteration. A copy with a new 778790a779fSJames Molloy /// virtual register is inserted before the definition, which helps with 779790a779fSJames Molloy /// generating a better register assignment. 780790a779fSJames Molloy /// 781790a779fSJames Molloy /// v1 = phi(a, v2) v1 = phi(a, v2) 782790a779fSJames Molloy /// v2 = phi(b, v3) v2 = phi(b, v3) 783790a779fSJames Molloy /// v3 = .. v4 = copy v1 784790a779fSJames Molloy /// .. = V1 v3 = .. 785790a779fSJames Molloy /// .. = v4 786790a779fSJames Molloy void ModuloScheduleExpander::splitLifetimes(MachineBasicBlock *KernelBB, 787790a779fSJames Molloy MBBVectorTy &EpilogBBs) { 788790a779fSJames Molloy const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 789790a779fSJames Molloy for (auto &PHI : KernelBB->phis()) { 790790a779fSJames Molloy Register Def = PHI.getOperand(0).getReg(); 791790a779fSJames Molloy // Check for any Phi definition that used as an operand of another Phi 792790a779fSJames Molloy // in the same block. 793790a779fSJames Molloy for (MachineRegisterInfo::use_instr_iterator I = MRI.use_instr_begin(Def), 794790a779fSJames Molloy E = MRI.use_instr_end(); 795790a779fSJames Molloy I != E; ++I) { 796790a779fSJames Molloy if (I->isPHI() && I->getParent() == KernelBB) { 797790a779fSJames Molloy // Get the loop carried definition. 798790a779fSJames Molloy unsigned LCDef = getLoopPhiReg(PHI, KernelBB); 799790a779fSJames Molloy if (!LCDef) 800790a779fSJames Molloy continue; 801790a779fSJames Molloy MachineInstr *MI = MRI.getVRegDef(LCDef); 802790a779fSJames Molloy if (!MI || MI->getParent() != KernelBB || MI->isPHI()) 803790a779fSJames Molloy continue; 804790a779fSJames Molloy // Search through the rest of the block looking for uses of the Phi 805790a779fSJames Molloy // definition. If one occurs, then split the lifetime. 806790a779fSJames Molloy unsigned SplitReg = 0; 807790a779fSJames Molloy for (auto &BBJ : make_range(MachineBasicBlock::instr_iterator(MI), 808790a779fSJames Molloy KernelBB->instr_end())) 809790a779fSJames Molloy if (BBJ.readsRegister(Def)) { 810790a779fSJames Molloy // We split the lifetime when we find the first use. 811790a779fSJames Molloy if (SplitReg == 0) { 812790a779fSJames Molloy SplitReg = MRI.createVirtualRegister(MRI.getRegClass(Def)); 813790a779fSJames Molloy BuildMI(*KernelBB, MI, MI->getDebugLoc(), 814790a779fSJames Molloy TII->get(TargetOpcode::COPY), SplitReg) 815790a779fSJames Molloy .addReg(Def); 816790a779fSJames Molloy } 817790a779fSJames Molloy BBJ.substituteRegister(Def, SplitReg, 0, *TRI); 818790a779fSJames Molloy } 819790a779fSJames Molloy if (!SplitReg) 820790a779fSJames Molloy continue; 821790a779fSJames Molloy // Search through each of the epilog blocks for any uses to be renamed. 822790a779fSJames Molloy for (auto &Epilog : EpilogBBs) 823790a779fSJames Molloy for (auto &I : *Epilog) 824790a779fSJames Molloy if (I.readsRegister(Def)) 825790a779fSJames Molloy I.substituteRegister(Def, SplitReg, 0, *TRI); 826790a779fSJames Molloy break; 827790a779fSJames Molloy } 828790a779fSJames Molloy } 829790a779fSJames Molloy } 830790a779fSJames Molloy } 831790a779fSJames Molloy 832790a779fSJames Molloy /// Remove the incoming block from the Phis in a basic block. 833790a779fSJames Molloy static void removePhis(MachineBasicBlock *BB, MachineBasicBlock *Incoming) { 834790a779fSJames Molloy for (MachineInstr &MI : *BB) { 835790a779fSJames Molloy if (!MI.isPHI()) 836790a779fSJames Molloy break; 837790a779fSJames Molloy for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) 838790a779fSJames Molloy if (MI.getOperand(i + 1).getMBB() == Incoming) { 839790a779fSJames Molloy MI.RemoveOperand(i + 1); 840790a779fSJames Molloy MI.RemoveOperand(i); 841790a779fSJames Molloy break; 842790a779fSJames Molloy } 843790a779fSJames Molloy } 844790a779fSJames Molloy } 845790a779fSJames Molloy 846790a779fSJames Molloy /// Create branches from each prolog basic block to the appropriate epilog 847790a779fSJames Molloy /// block. These edges are needed if the loop ends before reaching the 848790a779fSJames Molloy /// kernel. 849790a779fSJames Molloy void ModuloScheduleExpander::addBranches(MachineBasicBlock &PreheaderBB, 850790a779fSJames Molloy MBBVectorTy &PrologBBs, 851790a779fSJames Molloy MachineBasicBlock *KernelBB, 852790a779fSJames Molloy MBBVectorTy &EpilogBBs, 853790a779fSJames Molloy ValueMapTy *VRMap) { 854790a779fSJames Molloy assert(PrologBBs.size() == EpilogBBs.size() && "Prolog/Epilog mismatch"); 855790a779fSJames Molloy MachineBasicBlock *LastPro = KernelBB; 856790a779fSJames Molloy MachineBasicBlock *LastEpi = KernelBB; 857790a779fSJames Molloy 858790a779fSJames Molloy // Start from the blocks connected to the kernel and work "out" 859790a779fSJames Molloy // to the first prolog and the last epilog blocks. 860790a779fSJames Molloy SmallVector<MachineInstr *, 4> PrevInsts; 861790a779fSJames Molloy unsigned MaxIter = PrologBBs.size() - 1; 862790a779fSJames Molloy for (unsigned i = 0, j = MaxIter; i <= MaxIter; ++i, --j) { 863790a779fSJames Molloy // Add branches to the prolog that go to the corresponding 864790a779fSJames Molloy // epilog, and the fall-thru prolog/kernel block. 865790a779fSJames Molloy MachineBasicBlock *Prolog = PrologBBs[j]; 866790a779fSJames Molloy MachineBasicBlock *Epilog = EpilogBBs[i]; 8678a74eca3SJames Molloy 868790a779fSJames Molloy SmallVector<MachineOperand, 4> Cond; 8698a74eca3SJames Molloy Optional<bool> StaticallyGreater = 8708a74eca3SJames Molloy LoopInfo->createTripCountGreaterCondition(j + 1, *Prolog, Cond); 871790a779fSJames Molloy unsigned numAdded = 0; 8728a74eca3SJames Molloy if (!StaticallyGreater.hasValue()) { 873790a779fSJames Molloy Prolog->addSuccessor(Epilog); 874790a779fSJames Molloy numAdded = TII->insertBranch(*Prolog, Epilog, LastPro, Cond, DebugLoc()); 8758a74eca3SJames Molloy } else if (*StaticallyGreater == false) { 876790a779fSJames Molloy Prolog->addSuccessor(Epilog); 877790a779fSJames Molloy Prolog->removeSuccessor(LastPro); 878790a779fSJames Molloy LastEpi->removeSuccessor(Epilog); 879790a779fSJames Molloy numAdded = TII->insertBranch(*Prolog, Epilog, nullptr, Cond, DebugLoc()); 880790a779fSJames Molloy removePhis(Epilog, LastEpi); 881790a779fSJames Molloy // Remove the blocks that are no longer referenced. 882790a779fSJames Molloy if (LastPro != LastEpi) { 883790a779fSJames Molloy LastEpi->clear(); 884790a779fSJames Molloy LastEpi->eraseFromParent(); 885790a779fSJames Molloy } 8868a74eca3SJames Molloy if (LastPro == KernelBB) { 8878a74eca3SJames Molloy LoopInfo->disposed(); 8888a74eca3SJames Molloy NewKernel = nullptr; 8898a74eca3SJames Molloy } 890790a779fSJames Molloy LastPro->clear(); 891790a779fSJames Molloy LastPro->eraseFromParent(); 892790a779fSJames Molloy } else { 893790a779fSJames Molloy numAdded = TII->insertBranch(*Prolog, LastPro, nullptr, Cond, DebugLoc()); 894790a779fSJames Molloy removePhis(Epilog, Prolog); 895790a779fSJames Molloy } 896790a779fSJames Molloy LastPro = Prolog; 897790a779fSJames Molloy LastEpi = Epilog; 898790a779fSJames Molloy for (MachineBasicBlock::reverse_instr_iterator I = Prolog->instr_rbegin(), 899790a779fSJames Molloy E = Prolog->instr_rend(); 900790a779fSJames Molloy I != E && numAdded > 0; ++I, --numAdded) 901790a779fSJames Molloy updateInstruction(&*I, false, j, 0, VRMap); 902790a779fSJames Molloy } 9038a74eca3SJames Molloy 9048a74eca3SJames Molloy if (NewKernel) { 9058a74eca3SJames Molloy LoopInfo->setPreheader(PrologBBs[MaxIter]); 9068a74eca3SJames Molloy LoopInfo->adjustTripCount(-(MaxIter + 1)); 9078a74eca3SJames Molloy } 908790a779fSJames Molloy } 909790a779fSJames Molloy 910790a779fSJames Molloy /// Return true if we can compute the amount the instruction changes 911790a779fSJames Molloy /// during each iteration. Set Delta to the amount of the change. 912790a779fSJames Molloy bool ModuloScheduleExpander::computeDelta(MachineInstr &MI, unsigned &Delta) { 913790a779fSJames Molloy const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 914790a779fSJames Molloy const MachineOperand *BaseOp; 915790a779fSJames Molloy int64_t Offset; 916790a779fSJames Molloy if (!TII->getMemOperandWithOffset(MI, BaseOp, Offset, TRI)) 917790a779fSJames Molloy return false; 918790a779fSJames Molloy 919790a779fSJames Molloy if (!BaseOp->isReg()) 920790a779fSJames Molloy return false; 921790a779fSJames Molloy 922790a779fSJames Molloy Register BaseReg = BaseOp->getReg(); 923790a779fSJames Molloy 924790a779fSJames Molloy MachineRegisterInfo &MRI = MF.getRegInfo(); 925790a779fSJames Molloy // Check if there is a Phi. If so, get the definition in the loop. 926790a779fSJames Molloy MachineInstr *BaseDef = MRI.getVRegDef(BaseReg); 927790a779fSJames Molloy if (BaseDef && BaseDef->isPHI()) { 928790a779fSJames Molloy BaseReg = getLoopPhiReg(*BaseDef, MI.getParent()); 929790a779fSJames Molloy BaseDef = MRI.getVRegDef(BaseReg); 930790a779fSJames Molloy } 931790a779fSJames Molloy if (!BaseDef) 932790a779fSJames Molloy return false; 933790a779fSJames Molloy 934790a779fSJames Molloy int D = 0; 935790a779fSJames Molloy if (!TII->getIncrementValue(*BaseDef, D) && D >= 0) 936790a779fSJames Molloy return false; 937790a779fSJames Molloy 938790a779fSJames Molloy Delta = D; 939790a779fSJames Molloy return true; 940790a779fSJames Molloy } 941790a779fSJames Molloy 942790a779fSJames Molloy /// Update the memory operand with a new offset when the pipeliner 943790a779fSJames Molloy /// generates a new copy of the instruction that refers to a 944790a779fSJames Molloy /// different memory location. 945790a779fSJames Molloy void ModuloScheduleExpander::updateMemOperands(MachineInstr &NewMI, 946790a779fSJames Molloy MachineInstr &OldMI, 947790a779fSJames Molloy unsigned Num) { 948790a779fSJames Molloy if (Num == 0) 949790a779fSJames Molloy return; 950790a779fSJames Molloy // If the instruction has memory operands, then adjust the offset 951790a779fSJames Molloy // when the instruction appears in different stages. 952790a779fSJames Molloy if (NewMI.memoperands_empty()) 953790a779fSJames Molloy return; 954790a779fSJames Molloy SmallVector<MachineMemOperand *, 2> NewMMOs; 955790a779fSJames Molloy for (MachineMemOperand *MMO : NewMI.memoperands()) { 956790a779fSJames Molloy // TODO: Figure out whether isAtomic is really necessary (see D57601). 957790a779fSJames Molloy if (MMO->isVolatile() || MMO->isAtomic() || 958790a779fSJames Molloy (MMO->isInvariant() && MMO->isDereferenceable()) || 959790a779fSJames Molloy (!MMO->getValue())) { 960790a779fSJames Molloy NewMMOs.push_back(MMO); 961790a779fSJames Molloy continue; 962790a779fSJames Molloy } 963790a779fSJames Molloy unsigned Delta; 964790a779fSJames Molloy if (Num != UINT_MAX && computeDelta(OldMI, Delta)) { 965790a779fSJames Molloy int64_t AdjOffset = Delta * Num; 966790a779fSJames Molloy NewMMOs.push_back( 967790a779fSJames Molloy MF.getMachineMemOperand(MMO, AdjOffset, MMO->getSize())); 968790a779fSJames Molloy } else { 969790a779fSJames Molloy NewMMOs.push_back( 970790a779fSJames Molloy MF.getMachineMemOperand(MMO, 0, MemoryLocation::UnknownSize)); 971790a779fSJames Molloy } 972790a779fSJames Molloy } 973790a779fSJames Molloy NewMI.setMemRefs(MF, NewMMOs); 974790a779fSJames Molloy } 975790a779fSJames Molloy 976790a779fSJames Molloy /// Clone the instruction for the new pipelined loop and update the 977790a779fSJames Molloy /// memory operands, if needed. 978790a779fSJames Molloy MachineInstr *ModuloScheduleExpander::cloneInstr(MachineInstr *OldMI, 979790a779fSJames Molloy unsigned CurStageNum, 980790a779fSJames Molloy unsigned InstStageNum) { 981790a779fSJames Molloy MachineInstr *NewMI = MF.CloneMachineInstr(OldMI); 982790a779fSJames Molloy // Check for tied operands in inline asm instructions. This should be handled 983790a779fSJames Molloy // elsewhere, but I'm not sure of the best solution. 984790a779fSJames Molloy if (OldMI->isInlineAsm()) 985790a779fSJames Molloy for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) { 986790a779fSJames Molloy const auto &MO = OldMI->getOperand(i); 987790a779fSJames Molloy if (MO.isReg() && MO.isUse()) 988790a779fSJames Molloy break; 989790a779fSJames Molloy unsigned UseIdx; 990790a779fSJames Molloy if (OldMI->isRegTiedToUseOperand(i, &UseIdx)) 991790a779fSJames Molloy NewMI->tieOperands(i, UseIdx); 992790a779fSJames Molloy } 993790a779fSJames Molloy updateMemOperands(*NewMI, *OldMI, CurStageNum - InstStageNum); 994790a779fSJames Molloy return NewMI; 995790a779fSJames Molloy } 996790a779fSJames Molloy 997790a779fSJames Molloy /// Clone the instruction for the new pipelined loop. If needed, this 998790a779fSJames Molloy /// function updates the instruction using the values saved in the 999790a779fSJames Molloy /// InstrChanges structure. 1000790a779fSJames Molloy MachineInstr *ModuloScheduleExpander::cloneAndChangeInstr( 1001790a779fSJames Molloy MachineInstr *OldMI, unsigned CurStageNum, unsigned InstStageNum) { 1002790a779fSJames Molloy MachineInstr *NewMI = MF.CloneMachineInstr(OldMI); 1003790a779fSJames Molloy auto It = InstrChanges.find(OldMI); 1004790a779fSJames Molloy if (It != InstrChanges.end()) { 1005790a779fSJames Molloy std::pair<unsigned, int64_t> RegAndOffset = It->second; 1006790a779fSJames Molloy unsigned BasePos, OffsetPos; 1007790a779fSJames Molloy if (!TII->getBaseAndOffsetPosition(*OldMI, BasePos, OffsetPos)) 1008790a779fSJames Molloy return nullptr; 1009790a779fSJames Molloy int64_t NewOffset = OldMI->getOperand(OffsetPos).getImm(); 1010790a779fSJames Molloy MachineInstr *LoopDef = findDefInLoop(RegAndOffset.first); 1011790a779fSJames Molloy if (Schedule.getStage(LoopDef) > (signed)InstStageNum) 1012790a779fSJames Molloy NewOffset += RegAndOffset.second * (CurStageNum - InstStageNum); 1013790a779fSJames Molloy NewMI->getOperand(OffsetPos).setImm(NewOffset); 1014790a779fSJames Molloy } 1015790a779fSJames Molloy updateMemOperands(*NewMI, *OldMI, CurStageNum - InstStageNum); 1016790a779fSJames Molloy return NewMI; 1017790a779fSJames Molloy } 1018790a779fSJames Molloy 1019790a779fSJames Molloy /// Update the machine instruction with new virtual registers. This 1020790a779fSJames Molloy /// function may change the defintions and/or uses. 1021790a779fSJames Molloy void ModuloScheduleExpander::updateInstruction(MachineInstr *NewMI, 1022790a779fSJames Molloy bool LastDef, 1023790a779fSJames Molloy unsigned CurStageNum, 1024790a779fSJames Molloy unsigned InstrStageNum, 1025790a779fSJames Molloy ValueMapTy *VRMap) { 1026790a779fSJames Molloy for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) { 1027790a779fSJames Molloy MachineOperand &MO = NewMI->getOperand(i); 1028790a779fSJames Molloy if (!MO.isReg() || !Register::isVirtualRegister(MO.getReg())) 1029790a779fSJames Molloy continue; 1030790a779fSJames Molloy Register reg = MO.getReg(); 1031790a779fSJames Molloy if (MO.isDef()) { 1032790a779fSJames Molloy // Create a new virtual register for the definition. 1033790a779fSJames Molloy const TargetRegisterClass *RC = MRI.getRegClass(reg); 1034790a779fSJames Molloy Register NewReg = MRI.createVirtualRegister(RC); 1035790a779fSJames Molloy MO.setReg(NewReg); 1036790a779fSJames Molloy VRMap[CurStageNum][reg] = NewReg; 1037790a779fSJames Molloy if (LastDef) 1038790a779fSJames Molloy replaceRegUsesAfterLoop(reg, NewReg, BB, MRI, LIS); 1039790a779fSJames Molloy } else if (MO.isUse()) { 1040790a779fSJames Molloy MachineInstr *Def = MRI.getVRegDef(reg); 1041790a779fSJames Molloy // Compute the stage that contains the last definition for instruction. 1042790a779fSJames Molloy int DefStageNum = Schedule.getStage(Def); 1043790a779fSJames Molloy unsigned StageNum = CurStageNum; 1044790a779fSJames Molloy if (DefStageNum != -1 && (int)InstrStageNum > DefStageNum) { 1045790a779fSJames Molloy // Compute the difference in stages between the defintion and the use. 1046790a779fSJames Molloy unsigned StageDiff = (InstrStageNum - DefStageNum); 1047790a779fSJames Molloy // Make an adjustment to get the last definition. 1048790a779fSJames Molloy StageNum -= StageDiff; 1049790a779fSJames Molloy } 1050790a779fSJames Molloy if (VRMap[StageNum].count(reg)) 1051790a779fSJames Molloy MO.setReg(VRMap[StageNum][reg]); 1052790a779fSJames Molloy } 1053790a779fSJames Molloy } 1054790a779fSJames Molloy } 1055790a779fSJames Molloy 1056790a779fSJames Molloy /// Return the instruction in the loop that defines the register. 1057790a779fSJames Molloy /// If the definition is a Phi, then follow the Phi operand to 1058790a779fSJames Molloy /// the instruction in the loop. 1059790a779fSJames Molloy MachineInstr *ModuloScheduleExpander::findDefInLoop(unsigned Reg) { 1060790a779fSJames Molloy SmallPtrSet<MachineInstr *, 8> Visited; 1061790a779fSJames Molloy MachineInstr *Def = MRI.getVRegDef(Reg); 1062790a779fSJames Molloy while (Def->isPHI()) { 1063790a779fSJames Molloy if (!Visited.insert(Def).second) 1064790a779fSJames Molloy break; 1065790a779fSJames Molloy for (unsigned i = 1, e = Def->getNumOperands(); i < e; i += 2) 1066790a779fSJames Molloy if (Def->getOperand(i + 1).getMBB() == BB) { 1067790a779fSJames Molloy Def = MRI.getVRegDef(Def->getOperand(i).getReg()); 1068790a779fSJames Molloy break; 1069790a779fSJames Molloy } 1070790a779fSJames Molloy } 1071790a779fSJames Molloy return Def; 1072790a779fSJames Molloy } 1073790a779fSJames Molloy 1074790a779fSJames Molloy /// Return the new name for the value from the previous stage. 1075790a779fSJames Molloy unsigned ModuloScheduleExpander::getPrevMapVal( 1076790a779fSJames Molloy unsigned StageNum, unsigned PhiStage, unsigned LoopVal, unsigned LoopStage, 1077790a779fSJames Molloy ValueMapTy *VRMap, MachineBasicBlock *BB) { 1078790a779fSJames Molloy unsigned PrevVal = 0; 1079790a779fSJames Molloy if (StageNum > PhiStage) { 1080790a779fSJames Molloy MachineInstr *LoopInst = MRI.getVRegDef(LoopVal); 1081790a779fSJames Molloy if (PhiStage == LoopStage && VRMap[StageNum - 1].count(LoopVal)) 1082790a779fSJames Molloy // The name is defined in the previous stage. 1083790a779fSJames Molloy PrevVal = VRMap[StageNum - 1][LoopVal]; 1084790a779fSJames Molloy else if (VRMap[StageNum].count(LoopVal)) 1085790a779fSJames Molloy // The previous name is defined in the current stage when the instruction 1086790a779fSJames Molloy // order is swapped. 1087790a779fSJames Molloy PrevVal = VRMap[StageNum][LoopVal]; 1088790a779fSJames Molloy else if (!LoopInst->isPHI() || LoopInst->getParent() != BB) 1089790a779fSJames Molloy // The loop value hasn't yet been scheduled. 1090790a779fSJames Molloy PrevVal = LoopVal; 1091790a779fSJames Molloy else if (StageNum == PhiStage + 1) 1092790a779fSJames Molloy // The loop value is another phi, which has not been scheduled. 1093790a779fSJames Molloy PrevVal = getInitPhiReg(*LoopInst, BB); 1094790a779fSJames Molloy else if (StageNum > PhiStage + 1 && LoopInst->getParent() == BB) 1095790a779fSJames Molloy // The loop value is another phi, which has been scheduled. 1096790a779fSJames Molloy PrevVal = 1097790a779fSJames Molloy getPrevMapVal(StageNum - 1, PhiStage, getLoopPhiReg(*LoopInst, BB), 1098790a779fSJames Molloy LoopStage, VRMap, BB); 1099790a779fSJames Molloy } 1100790a779fSJames Molloy return PrevVal; 1101790a779fSJames Molloy } 1102790a779fSJames Molloy 1103790a779fSJames Molloy /// Rewrite the Phi values in the specified block to use the mappings 1104790a779fSJames Molloy /// from the initial operand. Once the Phi is scheduled, we switch 1105790a779fSJames Molloy /// to using the loop value instead of the Phi value, so those names 1106790a779fSJames Molloy /// do not need to be rewritten. 1107790a779fSJames Molloy void ModuloScheduleExpander::rewritePhiValues(MachineBasicBlock *NewBB, 1108790a779fSJames Molloy unsigned StageNum, 1109790a779fSJames Molloy ValueMapTy *VRMap, 1110790a779fSJames Molloy InstrMapTy &InstrMap) { 1111790a779fSJames Molloy for (auto &PHI : BB->phis()) { 1112790a779fSJames Molloy unsigned InitVal = 0; 1113790a779fSJames Molloy unsigned LoopVal = 0; 1114790a779fSJames Molloy getPhiRegs(PHI, BB, InitVal, LoopVal); 1115790a779fSJames Molloy Register PhiDef = PHI.getOperand(0).getReg(); 1116790a779fSJames Molloy 1117790a779fSJames Molloy unsigned PhiStage = (unsigned)Schedule.getStage(MRI.getVRegDef(PhiDef)); 1118790a779fSJames Molloy unsigned LoopStage = (unsigned)Schedule.getStage(MRI.getVRegDef(LoopVal)); 1119790a779fSJames Molloy unsigned NumPhis = getStagesForPhi(PhiDef); 1120790a779fSJames Molloy if (NumPhis > StageNum) 1121790a779fSJames Molloy NumPhis = StageNum; 1122790a779fSJames Molloy for (unsigned np = 0; np <= NumPhis; ++np) { 1123790a779fSJames Molloy unsigned NewVal = 1124790a779fSJames Molloy getPrevMapVal(StageNum - np, PhiStage, LoopVal, LoopStage, VRMap, BB); 1125790a779fSJames Molloy if (!NewVal) 1126790a779fSJames Molloy NewVal = InitVal; 1127790a779fSJames Molloy rewriteScheduledInstr(NewBB, InstrMap, StageNum - np, np, &PHI, PhiDef, 1128790a779fSJames Molloy NewVal); 1129790a779fSJames Molloy } 1130790a779fSJames Molloy } 1131790a779fSJames Molloy } 1132790a779fSJames Molloy 1133790a779fSJames Molloy /// Rewrite a previously scheduled instruction to use the register value 1134790a779fSJames Molloy /// from the new instruction. Make sure the instruction occurs in the 1135790a779fSJames Molloy /// basic block, and we don't change the uses in the new instruction. 1136790a779fSJames Molloy void ModuloScheduleExpander::rewriteScheduledInstr( 1137790a779fSJames Molloy MachineBasicBlock *BB, InstrMapTy &InstrMap, unsigned CurStageNum, 1138790a779fSJames Molloy unsigned PhiNum, MachineInstr *Phi, unsigned OldReg, unsigned NewReg, 1139790a779fSJames Molloy unsigned PrevReg) { 1140790a779fSJames Molloy bool InProlog = (CurStageNum < (unsigned)Schedule.getNumStages() - 1); 1141790a779fSJames Molloy int StagePhi = Schedule.getStage(Phi) + PhiNum; 1142790a779fSJames Molloy // Rewrite uses that have been scheduled already to use the new 1143790a779fSJames Molloy // Phi register. 1144790a779fSJames Molloy for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(OldReg), 1145790a779fSJames Molloy EI = MRI.use_end(); 1146790a779fSJames Molloy UI != EI;) { 1147790a779fSJames Molloy MachineOperand &UseOp = *UI; 1148790a779fSJames Molloy MachineInstr *UseMI = UseOp.getParent(); 1149790a779fSJames Molloy ++UI; 1150790a779fSJames Molloy if (UseMI->getParent() != BB) 1151790a779fSJames Molloy continue; 1152790a779fSJames Molloy if (UseMI->isPHI()) { 1153790a779fSJames Molloy if (!Phi->isPHI() && UseMI->getOperand(0).getReg() == NewReg) 1154790a779fSJames Molloy continue; 1155790a779fSJames Molloy if (getLoopPhiReg(*UseMI, BB) != OldReg) 1156790a779fSJames Molloy continue; 1157790a779fSJames Molloy } 1158790a779fSJames Molloy InstrMapTy::iterator OrigInstr = InstrMap.find(UseMI); 1159790a779fSJames Molloy assert(OrigInstr != InstrMap.end() && "Instruction not scheduled."); 1160790a779fSJames Molloy MachineInstr *OrigMI = OrigInstr->second; 1161790a779fSJames Molloy int StageSched = Schedule.getStage(OrigMI); 1162790a779fSJames Molloy int CycleSched = Schedule.getCycle(OrigMI); 1163790a779fSJames Molloy unsigned ReplaceReg = 0; 1164790a779fSJames Molloy // This is the stage for the scheduled instruction. 1165790a779fSJames Molloy if (StagePhi == StageSched && Phi->isPHI()) { 1166790a779fSJames Molloy int CyclePhi = Schedule.getCycle(Phi); 1167790a779fSJames Molloy if (PrevReg && InProlog) 1168790a779fSJames Molloy ReplaceReg = PrevReg; 1169790a779fSJames Molloy else if (PrevReg && !isLoopCarried(*Phi) && 1170790a779fSJames Molloy (CyclePhi <= CycleSched || OrigMI->isPHI())) 1171790a779fSJames Molloy ReplaceReg = PrevReg; 1172790a779fSJames Molloy else 1173790a779fSJames Molloy ReplaceReg = NewReg; 1174790a779fSJames Molloy } 1175790a779fSJames Molloy // The scheduled instruction occurs before the scheduled Phi, and the 1176790a779fSJames Molloy // Phi is not loop carried. 1177790a779fSJames Molloy if (!InProlog && StagePhi + 1 == StageSched && !isLoopCarried(*Phi)) 1178790a779fSJames Molloy ReplaceReg = NewReg; 1179790a779fSJames Molloy if (StagePhi > StageSched && Phi->isPHI()) 1180790a779fSJames Molloy ReplaceReg = NewReg; 1181790a779fSJames Molloy if (!InProlog && !Phi->isPHI() && StagePhi < StageSched) 1182790a779fSJames Molloy ReplaceReg = NewReg; 1183790a779fSJames Molloy if (ReplaceReg) { 1184790a779fSJames Molloy MRI.constrainRegClass(ReplaceReg, MRI.getRegClass(OldReg)); 1185790a779fSJames Molloy UseOp.setReg(ReplaceReg); 1186790a779fSJames Molloy } 1187790a779fSJames Molloy } 1188790a779fSJames Molloy } 1189790a779fSJames Molloy 1190790a779fSJames Molloy bool ModuloScheduleExpander::isLoopCarried(MachineInstr &Phi) { 1191790a779fSJames Molloy if (!Phi.isPHI()) 1192790a779fSJames Molloy return false; 1193790a779fSJames Molloy unsigned DefCycle = Schedule.getCycle(&Phi); 1194790a779fSJames Molloy int DefStage = Schedule.getStage(&Phi); 1195790a779fSJames Molloy 1196790a779fSJames Molloy unsigned InitVal = 0; 1197790a779fSJames Molloy unsigned LoopVal = 0; 1198790a779fSJames Molloy getPhiRegs(Phi, Phi.getParent(), InitVal, LoopVal); 1199790a779fSJames Molloy MachineInstr *Use = MRI.getVRegDef(LoopVal); 1200790a779fSJames Molloy if (!Use || Use->isPHI()) 1201790a779fSJames Molloy return true; 1202790a779fSJames Molloy unsigned LoopCycle = Schedule.getCycle(Use); 1203790a779fSJames Molloy int LoopStage = Schedule.getStage(Use); 1204790a779fSJames Molloy return (LoopCycle > DefCycle) || (LoopStage <= DefStage); 1205790a779fSJames Molloy } 120693549957SJames Molloy 120793549957SJames Molloy //===----------------------------------------------------------------------===// 1208fef9f590SJames Molloy // PeelingModuloScheduleExpander implementation 1209fef9f590SJames Molloy //===----------------------------------------------------------------------===// 1210fef9f590SJames Molloy // This is a reimplementation of ModuloScheduleExpander that works by creating 1211fef9f590SJames Molloy // a fully correct steady-state kernel and peeling off the prolog and epilogs. 1212fef9f590SJames Molloy //===----------------------------------------------------------------------===// 1213fef9f590SJames Molloy 1214fef9f590SJames Molloy namespace { 1215fef9f590SJames Molloy // Remove any dead phis in MBB. Dead phis either have only one block as input 1216fef9f590SJames Molloy // (in which case they are the identity) or have no uses. 1217fef9f590SJames Molloy void EliminateDeadPhis(MachineBasicBlock *MBB, MachineRegisterInfo &MRI, 1218fef9f590SJames Molloy LiveIntervals *LIS) { 1219fef9f590SJames Molloy bool Changed = true; 1220fef9f590SJames Molloy while (Changed) { 1221fef9f590SJames Molloy Changed = false; 1222fef9f590SJames Molloy for (auto I = MBB->begin(); I != MBB->getFirstNonPHI();) { 1223fef9f590SJames Molloy MachineInstr &MI = *I++; 1224fef9f590SJames Molloy assert(MI.isPHI()); 1225fef9f590SJames Molloy if (MRI.use_empty(MI.getOperand(0).getReg())) { 1226fef9f590SJames Molloy if (LIS) 1227fef9f590SJames Molloy LIS->RemoveMachineInstrFromMaps(MI); 1228fef9f590SJames Molloy MI.eraseFromParent(); 1229fef9f590SJames Molloy Changed = true; 1230fef9f590SJames Molloy } else if (MI.getNumExplicitOperands() == 3) { 1231fef9f590SJames Molloy MRI.constrainRegClass(MI.getOperand(1).getReg(), 1232fef9f590SJames Molloy MRI.getRegClass(MI.getOperand(0).getReg())); 1233fef9f590SJames Molloy MRI.replaceRegWith(MI.getOperand(0).getReg(), 1234fef9f590SJames Molloy MI.getOperand(1).getReg()); 1235fef9f590SJames Molloy if (LIS) 1236fef9f590SJames Molloy LIS->RemoveMachineInstrFromMaps(MI); 1237fef9f590SJames Molloy MI.eraseFromParent(); 1238fef9f590SJames Molloy Changed = true; 1239fef9f590SJames Molloy } 1240fef9f590SJames Molloy } 1241fef9f590SJames Molloy } 1242fef9f590SJames Molloy } 1243fef9f590SJames Molloy 1244fef9f590SJames Molloy /// Rewrites the kernel block in-place to adhere to the given schedule. 1245fef9f590SJames Molloy /// KernelRewriter holds all of the state required to perform the rewriting. 1246fef9f590SJames Molloy class KernelRewriter { 1247fef9f590SJames Molloy ModuloSchedule &S; 1248fef9f590SJames Molloy MachineBasicBlock *BB; 1249fef9f590SJames Molloy MachineBasicBlock *PreheaderBB, *ExitBB; 1250fef9f590SJames Molloy MachineRegisterInfo &MRI; 1251fef9f590SJames Molloy const TargetInstrInfo *TII; 1252fef9f590SJames Molloy LiveIntervals *LIS; 1253fef9f590SJames Molloy 1254fef9f590SJames Molloy // Map from register class to canonical undef register for that class. 1255fef9f590SJames Molloy DenseMap<const TargetRegisterClass *, Register> Undefs; 1256fef9f590SJames Molloy // Map from <LoopReg, InitReg> to phi register for all created phis. Note that 1257fef9f590SJames Molloy // this map is only used when InitReg is non-undef. 1258fef9f590SJames Molloy DenseMap<std::pair<unsigned, unsigned>, Register> Phis; 1259fef9f590SJames Molloy // Map from LoopReg to phi register where the InitReg is undef. 1260fef9f590SJames Molloy DenseMap<Register, Register> UndefPhis; 1261fef9f590SJames Molloy 1262fef9f590SJames Molloy // Reg is used by MI. Return the new register MI should use to adhere to the 1263fef9f590SJames Molloy // schedule. Insert phis as necessary. 1264fef9f590SJames Molloy Register remapUse(Register Reg, MachineInstr &MI); 1265fef9f590SJames Molloy // Insert a phi that carries LoopReg from the loop body and InitReg otherwise. 1266fef9f590SJames Molloy // If InitReg is not given it is chosen arbitrarily. It will either be undef 1267fef9f590SJames Molloy // or will be chosen so as to share another phi. 1268fef9f590SJames Molloy Register phi(Register LoopReg, Optional<Register> InitReg = {}, 1269fef9f590SJames Molloy const TargetRegisterClass *RC = nullptr); 1270fef9f590SJames Molloy // Create an undef register of the given register class. 1271fef9f590SJames Molloy Register undef(const TargetRegisterClass *RC); 1272fef9f590SJames Molloy 1273fef9f590SJames Molloy public: 1274fef9f590SJames Molloy KernelRewriter(MachineLoop &L, ModuloSchedule &S, 1275fef9f590SJames Molloy LiveIntervals *LIS = nullptr); 1276fef9f590SJames Molloy void rewrite(); 1277fef9f590SJames Molloy }; 1278fef9f590SJames Molloy } // namespace 1279fef9f590SJames Molloy 1280fef9f590SJames Molloy KernelRewriter::KernelRewriter(MachineLoop &L, ModuloSchedule &S, 1281fef9f590SJames Molloy LiveIntervals *LIS) 1282fef9f590SJames Molloy : S(S), BB(L.getTopBlock()), PreheaderBB(L.getLoopPreheader()), 1283fef9f590SJames Molloy ExitBB(L.getExitBlock()), MRI(BB->getParent()->getRegInfo()), 1284fef9f590SJames Molloy TII(BB->getParent()->getSubtarget().getInstrInfo()), LIS(LIS) { 1285fef9f590SJames Molloy PreheaderBB = *BB->pred_begin(); 1286fef9f590SJames Molloy if (PreheaderBB == BB) 1287fef9f590SJames Molloy PreheaderBB = *std::next(BB->pred_begin()); 1288fef9f590SJames Molloy } 1289fef9f590SJames Molloy 1290fef9f590SJames Molloy void KernelRewriter::rewrite() { 1291fef9f590SJames Molloy // Rearrange the loop to be in schedule order. Note that the schedule may 1292fef9f590SJames Molloy // contain instructions that are not owned by the loop block (InstrChanges and 1293fef9f590SJames Molloy // friends), so we gracefully handle unowned instructions and delete any 1294fef9f590SJames Molloy // instructions that weren't in the schedule. 1295fef9f590SJames Molloy auto InsertPt = BB->getFirstTerminator(); 1296fef9f590SJames Molloy MachineInstr *FirstMI = nullptr; 1297fef9f590SJames Molloy for (MachineInstr *MI : S.getInstructions()) { 1298fef9f590SJames Molloy if (MI->isPHI()) 1299fef9f590SJames Molloy continue; 1300fef9f590SJames Molloy if (MI->getParent()) 1301fef9f590SJames Molloy MI->removeFromParent(); 1302fef9f590SJames Molloy BB->insert(InsertPt, MI); 1303fef9f590SJames Molloy if (!FirstMI) 1304fef9f590SJames Molloy FirstMI = MI; 1305fef9f590SJames Molloy } 13069942c077SSimon Pilgrim assert(FirstMI && "Failed to find first MI in schedule"); 1307fef9f590SJames Molloy 1308fef9f590SJames Molloy // At this point all of the scheduled instructions are between FirstMI 1309fef9f590SJames Molloy // and the end of the block. Kill from the first non-phi to FirstMI. 1310fef9f590SJames Molloy for (auto I = BB->getFirstNonPHI(); I != FirstMI->getIterator();) { 1311fef9f590SJames Molloy if (LIS) 1312fef9f590SJames Molloy LIS->RemoveMachineInstrFromMaps(*I); 1313fef9f590SJames Molloy (I++)->eraseFromParent(); 1314fef9f590SJames Molloy } 1315fef9f590SJames Molloy 1316fef9f590SJames Molloy // Now remap every instruction in the loop. 1317fef9f590SJames Molloy for (MachineInstr &MI : *BB) { 13189baac83aSJames Molloy if (MI.isPHI() || MI.isTerminator()) 1319fef9f590SJames Molloy continue; 1320fef9f590SJames Molloy for (MachineOperand &MO : MI.uses()) { 1321fef9f590SJames Molloy if (!MO.isReg() || MO.getReg().isPhysical() || MO.isImplicit()) 1322fef9f590SJames Molloy continue; 1323fef9f590SJames Molloy Register Reg = remapUse(MO.getReg(), MI); 1324fef9f590SJames Molloy MO.setReg(Reg); 1325fef9f590SJames Molloy } 1326fef9f590SJames Molloy } 1327fef9f590SJames Molloy EliminateDeadPhis(BB, MRI, LIS); 1328fef9f590SJames Molloy 1329fef9f590SJames Molloy // Ensure a phi exists for all instructions that are either referenced by 1330fef9f590SJames Molloy // an illegal phi or by an instruction outside the loop. This allows us to 1331fef9f590SJames Molloy // treat remaps of these values the same as "normal" values that come from 1332fef9f590SJames Molloy // loop-carried phis. 1333fef9f590SJames Molloy for (auto MI = BB->getFirstNonPHI(); MI != BB->end(); ++MI) { 1334fef9f590SJames Molloy if (MI->isPHI()) { 1335fef9f590SJames Molloy Register R = MI->getOperand(0).getReg(); 1336fef9f590SJames Molloy phi(R); 1337fef9f590SJames Molloy continue; 1338fef9f590SJames Molloy } 1339fef9f590SJames Molloy 1340fef9f590SJames Molloy for (MachineOperand &Def : MI->defs()) { 1341fef9f590SJames Molloy for (MachineInstr &MI : MRI.use_instructions(Def.getReg())) { 1342fef9f590SJames Molloy if (MI.getParent() != BB) { 1343fef9f590SJames Molloy phi(Def.getReg()); 1344fef9f590SJames Molloy break; 1345fef9f590SJames Molloy } 1346fef9f590SJames Molloy } 1347fef9f590SJames Molloy } 1348fef9f590SJames Molloy } 1349fef9f590SJames Molloy } 1350fef9f590SJames Molloy 1351fef9f590SJames Molloy Register KernelRewriter::remapUse(Register Reg, MachineInstr &MI) { 1352fef9f590SJames Molloy MachineInstr *Producer = MRI.getUniqueVRegDef(Reg); 1353fef9f590SJames Molloy if (!Producer) 1354fef9f590SJames Molloy return Reg; 1355fef9f590SJames Molloy 1356fef9f590SJames Molloy int ConsumerStage = S.getStage(&MI); 1357fef9f590SJames Molloy if (!Producer->isPHI()) { 1358fef9f590SJames Molloy // Non-phi producers are simple to remap. Insert as many phis as the 1359fef9f590SJames Molloy // difference between the consumer and producer stages. 1360fef9f590SJames Molloy if (Producer->getParent() != BB) 1361fef9f590SJames Molloy // Producer was not inside the loop. Use the register as-is. 1362fef9f590SJames Molloy return Reg; 1363fef9f590SJames Molloy int ProducerStage = S.getStage(Producer); 1364fef9f590SJames Molloy assert(ConsumerStage != -1 && 1365fef9f590SJames Molloy "In-loop consumer should always be scheduled!"); 1366fef9f590SJames Molloy assert(ConsumerStage >= ProducerStage); 1367fef9f590SJames Molloy unsigned StageDiff = ConsumerStage - ProducerStage; 1368fef9f590SJames Molloy 1369fef9f590SJames Molloy for (unsigned I = 0; I < StageDiff; ++I) 1370fef9f590SJames Molloy Reg = phi(Reg); 1371fef9f590SJames Molloy return Reg; 1372fef9f590SJames Molloy } 1373fef9f590SJames Molloy 1374fef9f590SJames Molloy // First, dive through the phi chain to find the defaults for the generated 1375fef9f590SJames Molloy // phis. 1376fef9f590SJames Molloy SmallVector<Optional<Register>, 4> Defaults; 1377fef9f590SJames Molloy Register LoopReg = Reg; 1378fef9f590SJames Molloy auto LoopProducer = Producer; 1379fef9f590SJames Molloy while (LoopProducer->isPHI() && LoopProducer->getParent() == BB) { 1380fef9f590SJames Molloy LoopReg = getLoopPhiReg(*LoopProducer, BB); 1381fef9f590SJames Molloy Defaults.emplace_back(getInitPhiReg(*LoopProducer, BB)); 1382fef9f590SJames Molloy LoopProducer = MRI.getUniqueVRegDef(LoopReg); 1383fef9f590SJames Molloy assert(LoopProducer); 1384fef9f590SJames Molloy } 1385fef9f590SJames Molloy int LoopProducerStage = S.getStage(LoopProducer); 1386fef9f590SJames Molloy 1387fef9f590SJames Molloy Optional<Register> IllegalPhiDefault; 1388fef9f590SJames Molloy 1389fef9f590SJames Molloy if (LoopProducerStage == -1) { 1390fef9f590SJames Molloy // Do nothing. 1391fef9f590SJames Molloy } else if (LoopProducerStage > ConsumerStage) { 1392fef9f590SJames Molloy // This schedule is only representable if ProducerStage == ConsumerStage+1. 1393fef9f590SJames Molloy // In addition, Consumer's cycle must be scheduled after Producer in the 139411f0f7f5SJames Molloy // rescheduled loop. This is enforced by the pipeliner's ASAP and ALAP 139511f0f7f5SJames Molloy // functions. 139611f0f7f5SJames Molloy #ifndef NDEBUG // Silence unused variables in non-asserts mode. 139711f0f7f5SJames Molloy int LoopProducerCycle = S.getCycle(LoopProducer); 139811f0f7f5SJames Molloy int ConsumerCycle = S.getCycle(&MI); 139911f0f7f5SJames Molloy #endif 1400fef9f590SJames Molloy assert(LoopProducerCycle <= ConsumerCycle); 1401fef9f590SJames Molloy assert(LoopProducerStage == ConsumerStage + 1); 1402fef9f590SJames Molloy // Peel off the first phi from Defaults and insert a phi between producer 1403fef9f590SJames Molloy // and consumer. This phi will not be at the front of the block so we 1404fef9f590SJames Molloy // consider it illegal. It will only exist during the rewrite process; it 1405fef9f590SJames Molloy // needs to exist while we peel off prologs because these could take the 1406fef9f590SJames Molloy // default value. After that we can replace all uses with the loop producer 1407fef9f590SJames Molloy // value. 1408fef9f590SJames Molloy IllegalPhiDefault = Defaults.front(); 1409fef9f590SJames Molloy Defaults.erase(Defaults.begin()); 1410fef9f590SJames Molloy } else { 1411fef9f590SJames Molloy assert(ConsumerStage >= LoopProducerStage); 1412fef9f590SJames Molloy int StageDiff = ConsumerStage - LoopProducerStage; 1413fef9f590SJames Molloy if (StageDiff > 0) { 1414fef9f590SJames Molloy LLVM_DEBUG(dbgs() << " -- padding defaults array from " << Defaults.size() 1415fef9f590SJames Molloy << " to " << (Defaults.size() + StageDiff) << "\n"); 1416fef9f590SJames Molloy // If we need more phis than we have defaults for, pad out with undefs for 1417fef9f590SJames Molloy // the earliest phis, which are at the end of the defaults chain (the 1418fef9f590SJames Molloy // chain is in reverse order). 1419fef9f590SJames Molloy Defaults.resize(Defaults.size() + StageDiff, Defaults.empty() 1420fef9f590SJames Molloy ? Optional<Register>() 1421fef9f590SJames Molloy : Defaults.back()); 1422fef9f590SJames Molloy } 1423fef9f590SJames Molloy } 1424fef9f590SJames Molloy 1425fef9f590SJames Molloy // Now we know the number of stages to jump back, insert the phi chain. 1426fef9f590SJames Molloy auto DefaultI = Defaults.rbegin(); 1427fef9f590SJames Molloy while (DefaultI != Defaults.rend()) 1428fef9f590SJames Molloy LoopReg = phi(LoopReg, *DefaultI++, MRI.getRegClass(Reg)); 1429fef9f590SJames Molloy 1430fef9f590SJames Molloy if (IllegalPhiDefault.hasValue()) { 1431fef9f590SJames Molloy // The consumer optionally consumes LoopProducer in the same iteration 1432fef9f590SJames Molloy // (because the producer is scheduled at an earlier cycle than the consumer) 1433fef9f590SJames Molloy // or the initial value. To facilitate this we create an illegal block here 1434fef9f590SJames Molloy // by embedding a phi in the middle of the block. We will fix this up 1435fef9f590SJames Molloy // immediately prior to pruning. 1436fef9f590SJames Molloy auto RC = MRI.getRegClass(Reg); 1437fef9f590SJames Molloy Register R = MRI.createVirtualRegister(RC); 1438fef9f590SJames Molloy BuildMI(*BB, MI, DebugLoc(), TII->get(TargetOpcode::PHI), R) 1439fef9f590SJames Molloy .addReg(IllegalPhiDefault.getValue()) 1440fef9f590SJames Molloy .addMBB(PreheaderBB) // Block choice is arbitrary and has no effect. 1441fef9f590SJames Molloy .addReg(LoopReg) 1442fef9f590SJames Molloy .addMBB(BB); // Block choice is arbitrary and has no effect. 1443fef9f590SJames Molloy return R; 1444fef9f590SJames Molloy } 1445fef9f590SJames Molloy 1446fef9f590SJames Molloy return LoopReg; 1447fef9f590SJames Molloy } 1448fef9f590SJames Molloy 1449fef9f590SJames Molloy Register KernelRewriter::phi(Register LoopReg, Optional<Register> InitReg, 1450fef9f590SJames Molloy const TargetRegisterClass *RC) { 1451fef9f590SJames Molloy // If the init register is not undef, try and find an existing phi. 1452fef9f590SJames Molloy if (InitReg.hasValue()) { 1453fef9f590SJames Molloy auto I = Phis.find({LoopReg, InitReg.getValue()}); 1454fef9f590SJames Molloy if (I != Phis.end()) 1455fef9f590SJames Molloy return I->second; 1456fef9f590SJames Molloy } else { 1457fef9f590SJames Molloy for (auto &KV : Phis) { 1458fef9f590SJames Molloy if (KV.first.first == LoopReg) 1459fef9f590SJames Molloy return KV.second; 1460fef9f590SJames Molloy } 1461fef9f590SJames Molloy } 1462fef9f590SJames Molloy 1463fef9f590SJames Molloy // InitReg is either undef or no existing phi takes InitReg as input. Try and 1464fef9f590SJames Molloy // find a phi that takes undef as input. 1465fef9f590SJames Molloy auto I = UndefPhis.find(LoopReg); 1466fef9f590SJames Molloy if (I != UndefPhis.end()) { 1467fef9f590SJames Molloy Register R = I->second; 1468fef9f590SJames Molloy if (!InitReg.hasValue()) 1469fef9f590SJames Molloy // Found a phi taking undef as input, and this input is undef so return 1470fef9f590SJames Molloy // without any more changes. 1471fef9f590SJames Molloy return R; 1472fef9f590SJames Molloy // Found a phi taking undef as input, so rewrite it to take InitReg. 1473fef9f590SJames Molloy MachineInstr *MI = MRI.getVRegDef(R); 1474fef9f590SJames Molloy MI->getOperand(1).setReg(InitReg.getValue()); 1475fef9f590SJames Molloy Phis.insert({{LoopReg, InitReg.getValue()}, R}); 1476fef9f590SJames Molloy MRI.constrainRegClass(R, MRI.getRegClass(InitReg.getValue())); 1477fef9f590SJames Molloy UndefPhis.erase(I); 1478fef9f590SJames Molloy return R; 1479fef9f590SJames Molloy } 1480fef9f590SJames Molloy 1481fef9f590SJames Molloy // Failed to find any existing phi to reuse, so create a new one. 1482fef9f590SJames Molloy if (!RC) 1483fef9f590SJames Molloy RC = MRI.getRegClass(LoopReg); 1484fef9f590SJames Molloy Register R = MRI.createVirtualRegister(RC); 1485fef9f590SJames Molloy if (InitReg.hasValue()) 1486fef9f590SJames Molloy MRI.constrainRegClass(R, MRI.getRegClass(*InitReg)); 1487fef9f590SJames Molloy BuildMI(*BB, BB->getFirstNonPHI(), DebugLoc(), TII->get(TargetOpcode::PHI), R) 1488fef9f590SJames Molloy .addReg(InitReg.hasValue() ? *InitReg : undef(RC)) 1489fef9f590SJames Molloy .addMBB(PreheaderBB) 1490fef9f590SJames Molloy .addReg(LoopReg) 1491fef9f590SJames Molloy .addMBB(BB); 1492fef9f590SJames Molloy if (!InitReg.hasValue()) 1493fef9f590SJames Molloy UndefPhis[LoopReg] = R; 1494fef9f590SJames Molloy else 1495fef9f590SJames Molloy Phis[{LoopReg, *InitReg}] = R; 1496fef9f590SJames Molloy return R; 1497fef9f590SJames Molloy } 1498fef9f590SJames Molloy 1499fef9f590SJames Molloy Register KernelRewriter::undef(const TargetRegisterClass *RC) { 1500fef9f590SJames Molloy Register &R = Undefs[RC]; 1501fef9f590SJames Molloy if (R == 0) { 1502fef9f590SJames Molloy // Create an IMPLICIT_DEF that defines this register if we need it. 1503fef9f590SJames Molloy // All uses of this should be removed by the time we have finished unrolling 1504fef9f590SJames Molloy // prologs and epilogs. 1505fef9f590SJames Molloy R = MRI.createVirtualRegister(RC); 1506fef9f590SJames Molloy auto *InsertBB = &PreheaderBB->getParent()->front(); 1507fef9f590SJames Molloy BuildMI(*InsertBB, InsertBB->getFirstTerminator(), DebugLoc(), 1508fef9f590SJames Molloy TII->get(TargetOpcode::IMPLICIT_DEF), R); 1509fef9f590SJames Molloy } 1510fef9f590SJames Molloy return R; 1511fef9f590SJames Molloy } 1512fef9f590SJames Molloy 1513fef9f590SJames Molloy namespace { 1514fef9f590SJames Molloy /// Describes an operand in the kernel of a pipelined loop. Characteristics of 1515fef9f590SJames Molloy /// the operand are discovered, such as how many in-loop PHIs it has to jump 1516fef9f590SJames Molloy /// through and defaults for these phis. 1517fef9f590SJames Molloy class KernelOperandInfo { 1518fef9f590SJames Molloy MachineBasicBlock *BB; 1519fef9f590SJames Molloy MachineRegisterInfo &MRI; 1520fef9f590SJames Molloy SmallVector<Register, 4> PhiDefaults; 1521fef9f590SJames Molloy MachineOperand *Source; 1522fef9f590SJames Molloy MachineOperand *Target; 1523fef9f590SJames Molloy 1524fef9f590SJames Molloy public: 1525fef9f590SJames Molloy KernelOperandInfo(MachineOperand *MO, MachineRegisterInfo &MRI, 1526fef9f590SJames Molloy const SmallPtrSetImpl<MachineInstr *> &IllegalPhis) 1527fef9f590SJames Molloy : MRI(MRI) { 1528fef9f590SJames Molloy Source = MO; 1529fef9f590SJames Molloy BB = MO->getParent()->getParent(); 1530fef9f590SJames Molloy while (isRegInLoop(MO)) { 1531fef9f590SJames Molloy MachineInstr *MI = MRI.getVRegDef(MO->getReg()); 1532fef9f590SJames Molloy if (MI->isFullCopy()) { 1533fef9f590SJames Molloy MO = &MI->getOperand(1); 1534fef9f590SJames Molloy continue; 1535fef9f590SJames Molloy } 1536fef9f590SJames Molloy if (!MI->isPHI()) 1537fef9f590SJames Molloy break; 1538fef9f590SJames Molloy // If this is an illegal phi, don't count it in distance. 1539fef9f590SJames Molloy if (IllegalPhis.count(MI)) { 1540fef9f590SJames Molloy MO = &MI->getOperand(3); 1541fef9f590SJames Molloy continue; 1542fef9f590SJames Molloy } 1543fef9f590SJames Molloy 1544fef9f590SJames Molloy Register Default = getInitPhiReg(*MI, BB); 1545fef9f590SJames Molloy MO = MI->getOperand(2).getMBB() == BB ? &MI->getOperand(1) 1546fef9f590SJames Molloy : &MI->getOperand(3); 1547fef9f590SJames Molloy PhiDefaults.push_back(Default); 1548fef9f590SJames Molloy } 1549fef9f590SJames Molloy Target = MO; 1550fef9f590SJames Molloy } 1551fef9f590SJames Molloy 1552fef9f590SJames Molloy bool operator==(const KernelOperandInfo &Other) const { 1553fef9f590SJames Molloy return PhiDefaults.size() == Other.PhiDefaults.size(); 1554fef9f590SJames Molloy } 1555fef9f590SJames Molloy 1556fef9f590SJames Molloy void print(raw_ostream &OS) const { 1557fef9f590SJames Molloy OS << "use of " << *Source << ": distance(" << PhiDefaults.size() << ") in " 1558fef9f590SJames Molloy << *Source->getParent(); 1559fef9f590SJames Molloy } 1560fef9f590SJames Molloy 1561fef9f590SJames Molloy private: 1562fef9f590SJames Molloy bool isRegInLoop(MachineOperand *MO) { 1563fef9f590SJames Molloy return MO->isReg() && MO->getReg().isVirtual() && 1564fef9f590SJames Molloy MRI.getVRegDef(MO->getReg())->getParent() == BB; 1565fef9f590SJames Molloy } 1566fef9f590SJames Molloy }; 1567fef9f590SJames Molloy } // namespace 1568fef9f590SJames Molloy 15699026518eSJames Molloy MachineBasicBlock * 15709026518eSJames Molloy PeelingModuloScheduleExpander::peelKernel(LoopPeelDirection LPD) { 15719026518eSJames Molloy MachineBasicBlock *NewBB = PeelSingleBlockLoop(LPD, BB, MRI, TII); 15729026518eSJames Molloy if (LPD == LPD_Front) 15739026518eSJames Molloy PeeledFront.push_back(NewBB); 15749026518eSJames Molloy else 15759026518eSJames Molloy PeeledBack.push_front(NewBB); 15769026518eSJames Molloy for (auto I = BB->begin(), NI = NewBB->begin(); !I->isTerminator(); 15779026518eSJames Molloy ++I, ++NI) { 15789026518eSJames Molloy CanonicalMIs[&*I] = &*I; 15799026518eSJames Molloy CanonicalMIs[&*NI] = &*I; 15809026518eSJames Molloy BlockMIs[{NewBB, &*I}] = &*NI; 15819026518eSJames Molloy BlockMIs[{BB, &*I}] = &*I; 15829026518eSJames Molloy } 15839026518eSJames Molloy return NewBB; 15849026518eSJames Molloy } 15859026518eSJames Molloy 1586e0f1d9d8SThomas Raoux void PeelingModuloScheduleExpander::filterInstructions(MachineBasicBlock *MB, 1587e0f1d9d8SThomas Raoux int MinStage) { 1588e0f1d9d8SThomas Raoux for (auto I = MB->getFirstInstrTerminator()->getReverseIterator(); 1589e0f1d9d8SThomas Raoux I != std::next(MB->getFirstNonPHI()->getReverseIterator());) { 1590e0f1d9d8SThomas Raoux MachineInstr *MI = &*I++; 1591e0f1d9d8SThomas Raoux int Stage = getStage(MI); 1592e0f1d9d8SThomas Raoux if (Stage == -1 || Stage >= MinStage) 1593e0f1d9d8SThomas Raoux continue; 1594e0f1d9d8SThomas Raoux 1595e0f1d9d8SThomas Raoux for (MachineOperand &DefMO : MI->defs()) { 1596e0f1d9d8SThomas Raoux SmallVector<std::pair<MachineInstr *, Register>, 4> Subs; 1597e0f1d9d8SThomas Raoux for (MachineInstr &UseMI : MRI.use_instructions(DefMO.getReg())) { 1598e0f1d9d8SThomas Raoux // Only PHIs can use values from this block by construction. 1599e0f1d9d8SThomas Raoux // Match with the equivalent PHI in B. 1600e0f1d9d8SThomas Raoux assert(UseMI.isPHI()); 1601e0f1d9d8SThomas Raoux Register Reg = getEquivalentRegisterIn(UseMI.getOperand(0).getReg(), 1602e0f1d9d8SThomas Raoux MI->getParent()); 1603e0f1d9d8SThomas Raoux Subs.emplace_back(&UseMI, Reg); 1604e0f1d9d8SThomas Raoux } 1605e0f1d9d8SThomas Raoux for (auto &Sub : Subs) 1606e0f1d9d8SThomas Raoux Sub.first->substituteRegister(DefMO.getReg(), Sub.second, /*SubIdx=*/0, 1607e0f1d9d8SThomas Raoux *MRI.getTargetRegisterInfo()); 1608e0f1d9d8SThomas Raoux } 1609e0f1d9d8SThomas Raoux if (LIS) 1610e0f1d9d8SThomas Raoux LIS->RemoveMachineInstrFromMaps(*MI); 1611e0f1d9d8SThomas Raoux MI->eraseFromParent(); 1612e0f1d9d8SThomas Raoux } 1613e0f1d9d8SThomas Raoux } 1614e0f1d9d8SThomas Raoux 1615e0f1d9d8SThomas Raoux void PeelingModuloScheduleExpander::moveStageBetweenBlocks( 1616e0f1d9d8SThomas Raoux MachineBasicBlock *DestBB, MachineBasicBlock *SourceBB, unsigned Stage) { 1617e0f1d9d8SThomas Raoux auto InsertPt = DestBB->getFirstNonPHI(); 1618e0f1d9d8SThomas Raoux DenseMap<Register, Register> Remaps; 1619e0f1d9d8SThomas Raoux for (auto I = SourceBB->getFirstNonPHI(); I != SourceBB->end();) { 1620e0f1d9d8SThomas Raoux MachineInstr *MI = &*I++; 1621e0f1d9d8SThomas Raoux if (MI->isPHI()) { 1622e0f1d9d8SThomas Raoux // This is an illegal PHI. If we move any instructions using an illegal 1623e0f1d9d8SThomas Raoux // PHI, we need to create a legal Phi 1624e0f1d9d8SThomas Raoux Register PhiR = MI->getOperand(0).getReg(); 1625e0f1d9d8SThomas Raoux auto RC = MRI.getRegClass(PhiR); 1626e0f1d9d8SThomas Raoux Register NR = MRI.createVirtualRegister(RC); 1627e0f1d9d8SThomas Raoux MachineInstr *NI = BuildMI(*DestBB, DestBB->getFirstNonPHI(), DebugLoc(), 1628e0f1d9d8SThomas Raoux TII->get(TargetOpcode::PHI), NR) 1629e0f1d9d8SThomas Raoux .addReg(PhiR) 1630e0f1d9d8SThomas Raoux .addMBB(SourceBB); 1631e0f1d9d8SThomas Raoux BlockMIs[{DestBB, CanonicalMIs[MI]}] = NI; 1632e0f1d9d8SThomas Raoux CanonicalMIs[NI] = CanonicalMIs[MI]; 1633e0f1d9d8SThomas Raoux Remaps[PhiR] = NR; 1634e0f1d9d8SThomas Raoux continue; 1635e0f1d9d8SThomas Raoux } 1636e0f1d9d8SThomas Raoux if (getStage(MI) != Stage) 1637e0f1d9d8SThomas Raoux continue; 1638e0f1d9d8SThomas Raoux MI->removeFromParent(); 1639e0f1d9d8SThomas Raoux DestBB->insert(InsertPt, MI); 1640e0f1d9d8SThomas Raoux auto *KernelMI = CanonicalMIs[MI]; 1641e0f1d9d8SThomas Raoux BlockMIs[{DestBB, KernelMI}] = MI; 1642e0f1d9d8SThomas Raoux BlockMIs.erase({SourceBB, KernelMI}); 1643e0f1d9d8SThomas Raoux } 1644e0f1d9d8SThomas Raoux SmallVector<MachineInstr *, 4> PhiToDelete; 1645e0f1d9d8SThomas Raoux for (MachineInstr &MI : DestBB->phis()) { 1646e0f1d9d8SThomas Raoux assert(MI.getNumOperands() == 3); 1647e0f1d9d8SThomas Raoux MachineInstr *Def = MRI.getVRegDef(MI.getOperand(1).getReg()); 1648e0f1d9d8SThomas Raoux // If the instruction referenced by the phi is moved inside the block 1649e0f1d9d8SThomas Raoux // we don't need the phi anymore. 1650e0f1d9d8SThomas Raoux if (getStage(Def) == Stage) { 1651e0f1d9d8SThomas Raoux Register PhiReg = MI.getOperand(0).getReg(); 1652e0f1d9d8SThomas Raoux MRI.replaceRegWith(MI.getOperand(0).getReg(), 1653e0f1d9d8SThomas Raoux Def->getOperand(0).getReg()); 1654e0f1d9d8SThomas Raoux MI.getOperand(0).setReg(PhiReg); 1655e0f1d9d8SThomas Raoux PhiToDelete.push_back(&MI); 1656e0f1d9d8SThomas Raoux } 1657e0f1d9d8SThomas Raoux } 1658e0f1d9d8SThomas Raoux for (auto *P : PhiToDelete) 1659e0f1d9d8SThomas Raoux P->eraseFromParent(); 1660e0f1d9d8SThomas Raoux InsertPt = DestBB->getFirstNonPHI(); 1661e0f1d9d8SThomas Raoux for (MachineInstr &MI : SourceBB->phis()) { 1662e0f1d9d8SThomas Raoux MachineInstr *NewMI = MF.CloneMachineInstr(&MI); 1663e0f1d9d8SThomas Raoux DestBB->insert(InsertPt, NewMI); 1664e0f1d9d8SThomas Raoux Register OrigR = MI.getOperand(0).getReg(); 1665e0f1d9d8SThomas Raoux Register R = MRI.createVirtualRegister(MRI.getRegClass(OrigR)); 1666e0f1d9d8SThomas Raoux NewMI->getOperand(0).setReg(R); 1667e0f1d9d8SThomas Raoux NewMI->getOperand(1).setReg(OrigR); 1668e0f1d9d8SThomas Raoux NewMI->getOperand(2).setMBB(*DestBB->pred_begin()); 1669e0f1d9d8SThomas Raoux Remaps[OrigR] = R; 1670e0f1d9d8SThomas Raoux CanonicalMIs[NewMI] = CanonicalMIs[&MI]; 1671e0f1d9d8SThomas Raoux BlockMIs[{DestBB, CanonicalMIs[&MI]}] = NewMI; 1672e0f1d9d8SThomas Raoux } 1673e0f1d9d8SThomas Raoux for (auto I = DestBB->getFirstNonPHI(); I != DestBB->end(); ++I) 1674e0f1d9d8SThomas Raoux for (MachineOperand &MO : I->uses()) 1675e0f1d9d8SThomas Raoux if (MO.isReg() && Remaps.count(MO.getReg())) 1676e0f1d9d8SThomas Raoux MO.setReg(Remaps[MO.getReg()]); 1677e0f1d9d8SThomas Raoux } 1678e0f1d9d8SThomas Raoux 16799026518eSJames Molloy void PeelingModuloScheduleExpander::peelPrologAndEpilogs() { 16809026518eSJames Molloy BitVector LS(Schedule.getNumStages(), true); 16819026518eSJames Molloy BitVector AS(Schedule.getNumStages(), true); 16829026518eSJames Molloy LiveStages[BB] = LS; 16839026518eSJames Molloy AvailableStages[BB] = AS; 16849026518eSJames Molloy 16859026518eSJames Molloy // Peel out the prologs. 16869026518eSJames Molloy LS.reset(); 16879026518eSJames Molloy for (int I = 0; I < Schedule.getNumStages() - 1; ++I) { 16889026518eSJames Molloy LS[I] = 1; 16899026518eSJames Molloy Prologs.push_back(peelKernel(LPD_Front)); 16909026518eSJames Molloy LiveStages[Prologs.back()] = LS; 16919026518eSJames Molloy AvailableStages[Prologs.back()] = LS; 16929026518eSJames Molloy } 16939026518eSJames Molloy 16949026518eSJames Molloy // Create a block that will end up as the new loop exiting block (dominated by 16959026518eSJames Molloy // all prologs and epilogs). It will only contain PHIs, in the same order as 16969026518eSJames Molloy // BB's PHIs. This gives us a poor-man's LCSSA with the inductive property 16979026518eSJames Molloy // that the exiting block is a (sub) clone of BB. This in turn gives us the 16989026518eSJames Molloy // property that any value deffed in BB but used outside of BB is used by a 16999026518eSJames Molloy // PHI in the exiting block. 17009026518eSJames Molloy MachineBasicBlock *ExitingBB = CreateLCSSAExitingBlock(); 17019026518eSJames Molloy 17029026518eSJames Molloy // Push out the epilogs, again in reverse order. 17039026518eSJames Molloy // We can't assume anything about the minumum loop trip count at this point, 1704e0f1d9d8SThomas Raoux // so emit a fairly complex epilog. 1705e0f1d9d8SThomas Raoux 1706e0f1d9d8SThomas Raoux // We first peel number of stages minus one epilogue. Then we remove dead 1707e0f1d9d8SThomas Raoux // stages and reorder instructions based on their stage. If we have 3 stages 1708e0f1d9d8SThomas Raoux // we generate first: 1709e0f1d9d8SThomas Raoux // E0[3, 2, 1] 1710e0f1d9d8SThomas Raoux // E1[3', 2'] 1711e0f1d9d8SThomas Raoux // E2[3''] 1712e0f1d9d8SThomas Raoux // And then we move instructions based on their stages to have: 1713e0f1d9d8SThomas Raoux // E0[3] 1714e0f1d9d8SThomas Raoux // E1[2, 3'] 1715e0f1d9d8SThomas Raoux // E2[1, 2', 3''] 1716e0f1d9d8SThomas Raoux // The transformation is legal because we only move instructions past 1717e0f1d9d8SThomas Raoux // instructions of a previous loop iteration. 17189026518eSJames Molloy for (int I = 1; I <= Schedule.getNumStages() - 1; ++I) { 1719e0f1d9d8SThomas Raoux Epilogs.push_back(peelKernel(LPD_Back)); 1720e0f1d9d8SThomas Raoux filterInstructions(Epilogs.back(), Schedule.getNumStages() - I); 17219026518eSJames Molloy } 1722e0f1d9d8SThomas Raoux for (size_t I = 0; I < Epilogs.size(); I++) { 1723e0f1d9d8SThomas Raoux LS.reset(); 1724e0f1d9d8SThomas Raoux for (size_t J = I; J < Epilogs.size(); J++) { 1725e0f1d9d8SThomas Raoux int Iteration = J; 1726e0f1d9d8SThomas Raoux unsigned Stage = Schedule.getNumStages() - 1 + I - J; 1727e0f1d9d8SThomas Raoux // Move stage one block at a time so that Phi nodes are updated correctly. 1728e0f1d9d8SThomas Raoux for (size_t K = Iteration; K > I; K--) 1729e0f1d9d8SThomas Raoux moveStageBetweenBlocks(Epilogs[K - 1], Epilogs[K], Stage); 1730e0f1d9d8SThomas Raoux LS[Stage] = 1; 1731e0f1d9d8SThomas Raoux } 1732e0f1d9d8SThomas Raoux LiveStages[Epilogs[I]] = LS; 1733e0f1d9d8SThomas Raoux AvailableStages[Epilogs[I]] = AS; 17349026518eSJames Molloy } 17359026518eSJames Molloy 17369026518eSJames Molloy // Now we've defined all the prolog and epilog blocks as a fallthrough 17379026518eSJames Molloy // sequence, add the edges that will be followed if the loop trip count is 17389026518eSJames Molloy // lower than the number of stages (connecting prologs directly with epilogs). 17399026518eSJames Molloy auto PI = Prologs.begin(); 17409026518eSJames Molloy auto EI = Epilogs.begin(); 17419026518eSJames Molloy assert(Prologs.size() == Epilogs.size()); 17429026518eSJames Molloy for (; PI != Prologs.end(); ++PI, ++EI) { 17439026518eSJames Molloy MachineBasicBlock *Pred = *(*EI)->pred_begin(); 17449026518eSJames Molloy (*PI)->addSuccessor(*EI); 17459026518eSJames Molloy for (MachineInstr &MI : (*EI)->phis()) { 17469026518eSJames Molloy Register Reg = MI.getOperand(1).getReg(); 17479026518eSJames Molloy MachineInstr *Use = MRI.getUniqueVRegDef(Reg); 17489026518eSJames Molloy if (Use && Use->getParent() == Pred) 17499026518eSJames Molloy Reg = getEquivalentRegisterIn(Reg, *PI); 17509026518eSJames Molloy MI.addOperand(MachineOperand::CreateReg(Reg, /*isDef=*/false)); 17519026518eSJames Molloy MI.addOperand(MachineOperand::CreateMBB(*PI)); 17529026518eSJames Molloy } 17539026518eSJames Molloy } 17549026518eSJames Molloy 17559026518eSJames Molloy // Create a list of all blocks in order. 17569026518eSJames Molloy SmallVector<MachineBasicBlock *, 8> Blocks; 17579026518eSJames Molloy llvm::copy(PeeledFront, std::back_inserter(Blocks)); 17589026518eSJames Molloy Blocks.push_back(BB); 17599026518eSJames Molloy llvm::copy(PeeledBack, std::back_inserter(Blocks)); 17609026518eSJames Molloy 17619026518eSJames Molloy // Iterate in reverse order over all instructions, remapping as we go. 17629026518eSJames Molloy for (MachineBasicBlock *B : reverse(Blocks)) { 17639026518eSJames Molloy for (auto I = B->getFirstInstrTerminator()->getReverseIterator(); 17649026518eSJames Molloy I != std::next(B->getFirstNonPHI()->getReverseIterator());) { 17659026518eSJames Molloy MachineInstr *MI = &*I++; 17669026518eSJames Molloy rewriteUsesOf(MI); 17679026518eSJames Molloy } 17689026518eSJames Molloy } 1769e0f1d9d8SThomas Raoux for (auto *MI : IllegalPhisToDelete) { 1770e0f1d9d8SThomas Raoux if (LIS) 1771e0f1d9d8SThomas Raoux LIS->RemoveMachineInstrFromMaps(*MI); 1772e0f1d9d8SThomas Raoux MI->eraseFromParent(); 1773e0f1d9d8SThomas Raoux } 1774e0f1d9d8SThomas Raoux IllegalPhisToDelete.clear(); 1775e0f1d9d8SThomas Raoux 17769026518eSJames Molloy // Now all remapping has been done, we're free to optimize the generated code. 17779026518eSJames Molloy for (MachineBasicBlock *B : reverse(Blocks)) 17789026518eSJames Molloy EliminateDeadPhis(B, MRI, LIS); 17799026518eSJames Molloy EliminateDeadPhis(ExitingBB, MRI, LIS); 17809026518eSJames Molloy } 17819026518eSJames Molloy 17829026518eSJames Molloy MachineBasicBlock *PeelingModuloScheduleExpander::CreateLCSSAExitingBlock() { 17839026518eSJames Molloy MachineFunction &MF = *BB->getParent(); 17849026518eSJames Molloy MachineBasicBlock *Exit = *BB->succ_begin(); 17859026518eSJames Molloy if (Exit == BB) 17869026518eSJames Molloy Exit = *std::next(BB->succ_begin()); 17879026518eSJames Molloy 17889026518eSJames Molloy MachineBasicBlock *NewBB = MF.CreateMachineBasicBlock(BB->getBasicBlock()); 17899026518eSJames Molloy MF.insert(std::next(BB->getIterator()), NewBB); 17909026518eSJames Molloy 17919026518eSJames Molloy // Clone all phis in BB into NewBB and rewrite. 17929026518eSJames Molloy for (MachineInstr &MI : BB->phis()) { 17939026518eSJames Molloy auto RC = MRI.getRegClass(MI.getOperand(0).getReg()); 17949026518eSJames Molloy Register OldR = MI.getOperand(3).getReg(); 17959026518eSJames Molloy Register R = MRI.createVirtualRegister(RC); 17969026518eSJames Molloy SmallVector<MachineInstr *, 4> Uses; 17979026518eSJames Molloy for (MachineInstr &Use : MRI.use_instructions(OldR)) 17989026518eSJames Molloy if (Use.getParent() != BB) 17999026518eSJames Molloy Uses.push_back(&Use); 18009026518eSJames Molloy for (MachineInstr *Use : Uses) 18019026518eSJames Molloy Use->substituteRegister(OldR, R, /*SubIdx=*/0, 18029026518eSJames Molloy *MRI.getTargetRegisterInfo()); 18039026518eSJames Molloy MachineInstr *NI = BuildMI(NewBB, DebugLoc(), TII->get(TargetOpcode::PHI), R) 18049026518eSJames Molloy .addReg(OldR) 18059026518eSJames Molloy .addMBB(BB); 18069026518eSJames Molloy BlockMIs[{NewBB, &MI}] = NI; 18079026518eSJames Molloy CanonicalMIs[NI] = &MI; 18089026518eSJames Molloy } 18099026518eSJames Molloy BB->replaceSuccessor(Exit, NewBB); 18109026518eSJames Molloy Exit->replacePhiUsesWith(BB, NewBB); 18119026518eSJames Molloy NewBB->addSuccessor(Exit); 18129026518eSJames Molloy 18139026518eSJames Molloy MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 18149026518eSJames Molloy SmallVector<MachineOperand, 4> Cond; 18159026518eSJames Molloy bool CanAnalyzeBr = !TII->analyzeBranch(*BB, TBB, FBB, Cond); 18169026518eSJames Molloy (void)CanAnalyzeBr; 18179026518eSJames Molloy assert(CanAnalyzeBr && "Must be able to analyze the loop branch!"); 18189026518eSJames Molloy TII->removeBranch(*BB); 18199026518eSJames Molloy TII->insertBranch(*BB, TBB == Exit ? NewBB : TBB, FBB == Exit ? NewBB : FBB, 18209026518eSJames Molloy Cond, DebugLoc()); 18219026518eSJames Molloy TII->insertUnconditionalBranch(*NewBB, Exit, DebugLoc()); 18229026518eSJames Molloy return NewBB; 18239026518eSJames Molloy } 18249026518eSJames Molloy 18259026518eSJames Molloy Register 18269026518eSJames Molloy PeelingModuloScheduleExpander::getEquivalentRegisterIn(Register Reg, 18279026518eSJames Molloy MachineBasicBlock *BB) { 18289026518eSJames Molloy MachineInstr *MI = MRI.getUniqueVRegDef(Reg); 18299026518eSJames Molloy unsigned OpIdx = MI->findRegisterDefOperandIdx(Reg); 18309026518eSJames Molloy return BlockMIs[{BB, CanonicalMIs[MI]}]->getOperand(OpIdx).getReg(); 18319026518eSJames Molloy } 18329026518eSJames Molloy 18339026518eSJames Molloy void PeelingModuloScheduleExpander::rewriteUsesOf(MachineInstr *MI) { 18349026518eSJames Molloy if (MI->isPHI()) { 18359026518eSJames Molloy // This is an illegal PHI. The loop-carried (desired) value is operand 3, 18369026518eSJames Molloy // and it is produced by this block. 18379026518eSJames Molloy Register PhiR = MI->getOperand(0).getReg(); 18389026518eSJames Molloy Register R = MI->getOperand(3).getReg(); 18399026518eSJames Molloy int RMIStage = getStage(MRI.getUniqueVRegDef(R)); 18409026518eSJames Molloy if (RMIStage != -1 && !AvailableStages[MI->getParent()].test(RMIStage)) 18419026518eSJames Molloy R = MI->getOperand(1).getReg(); 18429026518eSJames Molloy MRI.setRegClass(R, MRI.getRegClass(PhiR)); 18439026518eSJames Molloy MRI.replaceRegWith(PhiR, R); 1844e0f1d9d8SThomas Raoux // Postpone deleting the Phi as it may be referenced by BlockMIs and used 1845e0f1d9d8SThomas Raoux // later to figure out how to remap registers. 1846e0f1d9d8SThomas Raoux MI->getOperand(0).setReg(PhiR); 1847e0f1d9d8SThomas Raoux IllegalPhisToDelete.push_back(MI); 18489026518eSJames Molloy return; 18499026518eSJames Molloy } 18509026518eSJames Molloy 18519026518eSJames Molloy int Stage = getStage(MI); 18529026518eSJames Molloy if (Stage == -1 || LiveStages.count(MI->getParent()) == 0 || 18539026518eSJames Molloy LiveStages[MI->getParent()].test(Stage)) 18549026518eSJames Molloy // Instruction is live, no rewriting to do. 18559026518eSJames Molloy return; 18569026518eSJames Molloy 18579026518eSJames Molloy for (MachineOperand &DefMO : MI->defs()) { 18589026518eSJames Molloy SmallVector<std::pair<MachineInstr *, Register>, 4> Subs; 18599026518eSJames Molloy for (MachineInstr &UseMI : MRI.use_instructions(DefMO.getReg())) { 18609026518eSJames Molloy // Only PHIs can use values from this block by construction. 18619026518eSJames Molloy // Match with the equivalent PHI in B. 18629026518eSJames Molloy assert(UseMI.isPHI()); 18639026518eSJames Molloy Register Reg = getEquivalentRegisterIn(UseMI.getOperand(0).getReg(), 18649026518eSJames Molloy MI->getParent()); 18659026518eSJames Molloy Subs.emplace_back(&UseMI, Reg); 18669026518eSJames Molloy } 18679026518eSJames Molloy for (auto &Sub : Subs) 18689026518eSJames Molloy Sub.first->substituteRegister(DefMO.getReg(), Sub.second, /*SubIdx=*/0, 18699026518eSJames Molloy *MRI.getTargetRegisterInfo()); 18709026518eSJames Molloy } 18719026518eSJames Molloy if (LIS) 18729026518eSJames Molloy LIS->RemoveMachineInstrFromMaps(*MI); 18739026518eSJames Molloy MI->eraseFromParent(); 18749026518eSJames Molloy } 18759026518eSJames Molloy 18769026518eSJames Molloy void PeelingModuloScheduleExpander::fixupBranches() { 18779026518eSJames Molloy // Work outwards from the kernel. 18789026518eSJames Molloy bool KernelDisposed = false; 18799026518eSJames Molloy int TC = Schedule.getNumStages() - 1; 18809026518eSJames Molloy for (auto PI = Prologs.rbegin(), EI = Epilogs.rbegin(); PI != Prologs.rend(); 18819026518eSJames Molloy ++PI, ++EI, --TC) { 18829026518eSJames Molloy MachineBasicBlock *Prolog = *PI; 18839026518eSJames Molloy MachineBasicBlock *Fallthrough = *Prolog->succ_begin(); 18849026518eSJames Molloy MachineBasicBlock *Epilog = *EI; 18859026518eSJames Molloy SmallVector<MachineOperand, 4> Cond; 18869972c992SJames Molloy TII->removeBranch(*Prolog); 18879026518eSJames Molloy Optional<bool> StaticallyGreater = 18889026518eSJames Molloy Info->createTripCountGreaterCondition(TC, *Prolog, Cond); 18899026518eSJames Molloy if (!StaticallyGreater.hasValue()) { 18909026518eSJames Molloy LLVM_DEBUG(dbgs() << "Dynamic: TC > " << TC << "\n"); 18919026518eSJames Molloy // Dynamically branch based on Cond. 18929026518eSJames Molloy TII->insertBranch(*Prolog, Epilog, Fallthrough, Cond, DebugLoc()); 18939026518eSJames Molloy } else if (*StaticallyGreater == false) { 18949026518eSJames Molloy LLVM_DEBUG(dbgs() << "Static-false: TC > " << TC << "\n"); 18959026518eSJames Molloy // Prolog never falls through; branch to epilog and orphan interior 18969026518eSJames Molloy // blocks. Leave it to unreachable-block-elim to clean up. 18979026518eSJames Molloy Prolog->removeSuccessor(Fallthrough); 18989026518eSJames Molloy for (MachineInstr &P : Fallthrough->phis()) { 18999026518eSJames Molloy P.RemoveOperand(2); 19009026518eSJames Molloy P.RemoveOperand(1); 19019026518eSJames Molloy } 19029026518eSJames Molloy TII->insertUnconditionalBranch(*Prolog, Epilog, DebugLoc()); 19039026518eSJames Molloy KernelDisposed = true; 19049026518eSJames Molloy } else { 19059026518eSJames Molloy LLVM_DEBUG(dbgs() << "Static-true: TC > " << TC << "\n"); 19069026518eSJames Molloy // Prolog always falls through; remove incoming values in epilog. 19079026518eSJames Molloy Prolog->removeSuccessor(Epilog); 19089026518eSJames Molloy for (MachineInstr &P : Epilog->phis()) { 19099026518eSJames Molloy P.RemoveOperand(4); 19109026518eSJames Molloy P.RemoveOperand(3); 19119026518eSJames Molloy } 19129026518eSJames Molloy } 19139026518eSJames Molloy } 19149026518eSJames Molloy 19159026518eSJames Molloy if (!KernelDisposed) { 19169026518eSJames Molloy Info->adjustTripCount(-(Schedule.getNumStages() - 1)); 19179026518eSJames Molloy Info->setPreheader(Prologs.back()); 19189026518eSJames Molloy } else { 19199026518eSJames Molloy Info->disposed(); 19209026518eSJames Molloy } 19219026518eSJames Molloy } 19229026518eSJames Molloy 19239026518eSJames Molloy void PeelingModuloScheduleExpander::rewriteKernel() { 19249026518eSJames Molloy KernelRewriter KR(*Schedule.getLoop(), Schedule); 19259026518eSJames Molloy KR.rewrite(); 19269026518eSJames Molloy } 19279026518eSJames Molloy 19289026518eSJames Molloy void PeelingModuloScheduleExpander::expand() { 19299026518eSJames Molloy BB = Schedule.getLoop()->getTopBlock(); 19309026518eSJames Molloy Preheader = Schedule.getLoop()->getLoopPreheader(); 19319026518eSJames Molloy LLVM_DEBUG(Schedule.dump()); 193203da6e8cSThomas Raoux Info = TII->analyzeLoopForPipelining(BB); 193303da6e8cSThomas Raoux assert(Info); 19349026518eSJames Molloy 19359026518eSJames Molloy rewriteKernel(); 19369026518eSJames Molloy peelPrologAndEpilogs(); 19379026518eSJames Molloy fixupBranches(); 19389026518eSJames Molloy } 19399026518eSJames Molloy 1940fef9f590SJames Molloy void PeelingModuloScheduleExpander::validateAgainstModuloScheduleExpander() { 1941fef9f590SJames Molloy BB = Schedule.getLoop()->getTopBlock(); 1942fef9f590SJames Molloy Preheader = Schedule.getLoop()->getLoopPreheader(); 1943fef9f590SJames Molloy 1944fef9f590SJames Molloy // Dump the schedule before we invalidate and remap all its instructions. 1945fef9f590SJames Molloy // Stash it in a string so we can print it if we found an error. 1946fef9f590SJames Molloy std::string ScheduleDump; 1947fef9f590SJames Molloy raw_string_ostream OS(ScheduleDump); 1948fef9f590SJames Molloy Schedule.print(OS); 1949fef9f590SJames Molloy OS.flush(); 1950fef9f590SJames Molloy 1951fef9f590SJames Molloy // First, run the normal ModuleScheduleExpander. We don't support any 1952fef9f590SJames Molloy // InstrChanges. 1953fef9f590SJames Molloy assert(LIS && "Requires LiveIntervals!"); 1954fef9f590SJames Molloy ModuloScheduleExpander MSE(MF, Schedule, *LIS, 1955fef9f590SJames Molloy ModuloScheduleExpander::InstrChangesTy()); 1956fef9f590SJames Molloy MSE.expand(); 1957fef9f590SJames Molloy MachineBasicBlock *ExpandedKernel = MSE.getRewrittenKernel(); 1958fef9f590SJames Molloy if (!ExpandedKernel) { 1959fef9f590SJames Molloy // The expander optimized away the kernel. We can't do any useful checking. 1960fef9f590SJames Molloy MSE.cleanup(); 1961fef9f590SJames Molloy return; 1962fef9f590SJames Molloy } 1963fef9f590SJames Molloy // Before running the KernelRewriter, re-add BB into the CFG. 1964fef9f590SJames Molloy Preheader->addSuccessor(BB); 1965fef9f590SJames Molloy 1966fef9f590SJames Molloy // Now run the new expansion algorithm. 1967fef9f590SJames Molloy KernelRewriter KR(*Schedule.getLoop(), Schedule); 1968fef9f590SJames Molloy KR.rewrite(); 19699026518eSJames Molloy peelPrologAndEpilogs(); 1970fef9f590SJames Molloy 1971fef9f590SJames Molloy // Collect all illegal phis that the new algorithm created. We'll give these 1972fef9f590SJames Molloy // to KernelOperandInfo. 1973fef9f590SJames Molloy SmallPtrSet<MachineInstr *, 4> IllegalPhis; 1974fef9f590SJames Molloy for (auto NI = BB->getFirstNonPHI(); NI != BB->end(); ++NI) { 1975fef9f590SJames Molloy if (NI->isPHI()) 1976fef9f590SJames Molloy IllegalPhis.insert(&*NI); 1977fef9f590SJames Molloy } 1978fef9f590SJames Molloy 1979fef9f590SJames Molloy // Co-iterate across both kernels. We expect them to be identical apart from 1980fef9f590SJames Molloy // phis and full COPYs (we look through both). 1981fef9f590SJames Molloy SmallVector<std::pair<KernelOperandInfo, KernelOperandInfo>, 8> KOIs; 1982fef9f590SJames Molloy auto OI = ExpandedKernel->begin(); 1983fef9f590SJames Molloy auto NI = BB->begin(); 1984fef9f590SJames Molloy for (; !OI->isTerminator() && !NI->isTerminator(); ++OI, ++NI) { 1985fef9f590SJames Molloy while (OI->isPHI() || OI->isFullCopy()) 1986fef9f590SJames Molloy ++OI; 1987fef9f590SJames Molloy while (NI->isPHI() || NI->isFullCopy()) 1988fef9f590SJames Molloy ++NI; 1989fef9f590SJames Molloy assert(OI->getOpcode() == NI->getOpcode() && "Opcodes don't match?!"); 1990fef9f590SJames Molloy // Analyze every operand separately. 1991fef9f590SJames Molloy for (auto OOpI = OI->operands_begin(), NOpI = NI->operands_begin(); 1992fef9f590SJames Molloy OOpI != OI->operands_end(); ++OOpI, ++NOpI) 1993fef9f590SJames Molloy KOIs.emplace_back(KernelOperandInfo(&*OOpI, MRI, IllegalPhis), 1994fef9f590SJames Molloy KernelOperandInfo(&*NOpI, MRI, IllegalPhis)); 1995fef9f590SJames Molloy } 1996fef9f590SJames Molloy 1997fef9f590SJames Molloy bool Failed = false; 1998fef9f590SJames Molloy for (auto &OldAndNew : KOIs) { 1999fef9f590SJames Molloy if (OldAndNew.first == OldAndNew.second) 2000fef9f590SJames Molloy continue; 2001fef9f590SJames Molloy Failed = true; 2002fef9f590SJames Molloy errs() << "Modulo kernel validation error: [\n"; 2003fef9f590SJames Molloy errs() << " [golden] "; 2004fef9f590SJames Molloy OldAndNew.first.print(errs()); 2005fef9f590SJames Molloy errs() << " "; 2006fef9f590SJames Molloy OldAndNew.second.print(errs()); 2007fef9f590SJames Molloy errs() << "]\n"; 2008fef9f590SJames Molloy } 2009fef9f590SJames Molloy 2010fef9f590SJames Molloy if (Failed) { 2011fef9f590SJames Molloy errs() << "Golden reference kernel:\n"; 201211f0f7f5SJames Molloy ExpandedKernel->print(errs()); 2013fef9f590SJames Molloy errs() << "New kernel:\n"; 201411f0f7f5SJames Molloy BB->print(errs()); 2015fef9f590SJames Molloy errs() << ScheduleDump; 2016fef9f590SJames Molloy report_fatal_error( 2017fef9f590SJames Molloy "Modulo kernel validation (-pipeliner-experimental-cg) failed"); 2018fef9f590SJames Molloy } 2019fef9f590SJames Molloy 2020fef9f590SJames Molloy // Cleanup by removing BB from the CFG again as the original 2021fef9f590SJames Molloy // ModuloScheduleExpander intended. 2022fef9f590SJames Molloy Preheader->removeSuccessor(BB); 2023fef9f590SJames Molloy MSE.cleanup(); 2024fef9f590SJames Molloy } 2025fef9f590SJames Molloy 2026fef9f590SJames Molloy //===----------------------------------------------------------------------===// 202793549957SJames Molloy // ModuloScheduleTestPass implementation 202893549957SJames Molloy //===----------------------------------------------------------------------===// 202993549957SJames Molloy // This pass constructs a ModuloSchedule from its module and runs 203093549957SJames Molloy // ModuloScheduleExpander. 203193549957SJames Molloy // 203293549957SJames Molloy // The module is expected to contain a single-block analyzable loop. 203393549957SJames Molloy // The total order of instructions is taken from the loop as-is. 203493549957SJames Molloy // Instructions are expected to be annotated with a PostInstrSymbol. 203593549957SJames Molloy // This PostInstrSymbol must have the following format: 203693549957SJames Molloy // "Stage=%d Cycle=%d". 203793549957SJames Molloy //===----------------------------------------------------------------------===// 203893549957SJames Molloy 2039df4b9a3fSBenjamin Kramer namespace { 204093549957SJames Molloy class ModuloScheduleTest : public MachineFunctionPass { 204193549957SJames Molloy public: 204293549957SJames Molloy static char ID; 204393549957SJames Molloy 204493549957SJames Molloy ModuloScheduleTest() : MachineFunctionPass(ID) { 204593549957SJames Molloy initializeModuloScheduleTestPass(*PassRegistry::getPassRegistry()); 204693549957SJames Molloy } 204793549957SJames Molloy 204893549957SJames Molloy bool runOnMachineFunction(MachineFunction &MF) override; 204993549957SJames Molloy void runOnLoop(MachineFunction &MF, MachineLoop &L); 205093549957SJames Molloy 205193549957SJames Molloy void getAnalysisUsage(AnalysisUsage &AU) const override { 205293549957SJames Molloy AU.addRequired<MachineLoopInfo>(); 205393549957SJames Molloy AU.addRequired<LiveIntervals>(); 205493549957SJames Molloy MachineFunctionPass::getAnalysisUsage(AU); 205593549957SJames Molloy } 205693549957SJames Molloy }; 2057df4b9a3fSBenjamin Kramer } // namespace 205893549957SJames Molloy 205993549957SJames Molloy char ModuloScheduleTest::ID = 0; 206093549957SJames Molloy 206193549957SJames Molloy INITIALIZE_PASS_BEGIN(ModuloScheduleTest, "modulo-schedule-test", 206293549957SJames Molloy "Modulo Schedule test pass", false, false) 206393549957SJames Molloy INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo) 206493549957SJames Molloy INITIALIZE_PASS_DEPENDENCY(LiveIntervals) 206593549957SJames Molloy INITIALIZE_PASS_END(ModuloScheduleTest, "modulo-schedule-test", 206693549957SJames Molloy "Modulo Schedule test pass", false, false) 206793549957SJames Molloy 206893549957SJames Molloy bool ModuloScheduleTest::runOnMachineFunction(MachineFunction &MF) { 206993549957SJames Molloy MachineLoopInfo &MLI = getAnalysis<MachineLoopInfo>(); 207093549957SJames Molloy for (auto *L : MLI) { 207193549957SJames Molloy if (L->getTopBlock() != L->getBottomBlock()) 207293549957SJames Molloy continue; 207393549957SJames Molloy runOnLoop(MF, *L); 207493549957SJames Molloy return false; 207593549957SJames Molloy } 207693549957SJames Molloy return false; 207793549957SJames Molloy } 207893549957SJames Molloy 207993549957SJames Molloy static void parseSymbolString(StringRef S, int &Cycle, int &Stage) { 208093549957SJames Molloy std::pair<StringRef, StringRef> StageAndCycle = getToken(S, "_"); 208193549957SJames Molloy std::pair<StringRef, StringRef> StageTokenAndValue = 208293549957SJames Molloy getToken(StageAndCycle.first, "-"); 208393549957SJames Molloy std::pair<StringRef, StringRef> CycleTokenAndValue = 208493549957SJames Molloy getToken(StageAndCycle.second, "-"); 208593549957SJames Molloy if (StageTokenAndValue.first != "Stage" || 208693549957SJames Molloy CycleTokenAndValue.first != "_Cycle") { 208793549957SJames Molloy llvm_unreachable( 208893549957SJames Molloy "Bad post-instr symbol syntax: see comment in ModuloScheduleTest"); 208993549957SJames Molloy return; 209093549957SJames Molloy } 209193549957SJames Molloy 209293549957SJames Molloy StageTokenAndValue.second.drop_front().getAsInteger(10, Stage); 209393549957SJames Molloy CycleTokenAndValue.second.drop_front().getAsInteger(10, Cycle); 209493549957SJames Molloy 209593549957SJames Molloy dbgs() << " Stage=" << Stage << ", Cycle=" << Cycle << "\n"; 209693549957SJames Molloy } 209793549957SJames Molloy 209893549957SJames Molloy void ModuloScheduleTest::runOnLoop(MachineFunction &MF, MachineLoop &L) { 209993549957SJames Molloy LiveIntervals &LIS = getAnalysis<LiveIntervals>(); 210093549957SJames Molloy MachineBasicBlock *BB = L.getTopBlock(); 210193549957SJames Molloy dbgs() << "--- ModuloScheduleTest running on BB#" << BB->getNumber() << "\n"; 210293549957SJames Molloy 210393549957SJames Molloy DenseMap<MachineInstr *, int> Cycle, Stage; 210493549957SJames Molloy std::vector<MachineInstr *> Instrs; 210593549957SJames Molloy for (MachineInstr &MI : *BB) { 210693549957SJames Molloy if (MI.isTerminator()) 210793549957SJames Molloy continue; 210893549957SJames Molloy Instrs.push_back(&MI); 210993549957SJames Molloy if (MCSymbol *Sym = MI.getPostInstrSymbol()) { 211093549957SJames Molloy dbgs() << "Parsing post-instr symbol for " << MI; 211193549957SJames Molloy parseSymbolString(Sym->getName(), Cycle[&MI], Stage[&MI]); 211293549957SJames Molloy } 211393549957SJames Molloy } 211493549957SJames Molloy 2115fef9f590SJames Molloy ModuloSchedule MS(MF, &L, std::move(Instrs), std::move(Cycle), 2116fef9f590SJames Molloy std::move(Stage)); 211793549957SJames Molloy ModuloScheduleExpander MSE( 211893549957SJames Molloy MF, MS, LIS, /*InstrChanges=*/ModuloScheduleExpander::InstrChangesTy()); 211993549957SJames Molloy MSE.expand(); 2120fef9f590SJames Molloy MSE.cleanup(); 212193549957SJames Molloy } 212293549957SJames Molloy 212393549957SJames Molloy //===----------------------------------------------------------------------===// 212493549957SJames Molloy // ModuloScheduleTestAnnotater implementation 212593549957SJames Molloy //===----------------------------------------------------------------------===// 212693549957SJames Molloy 212793549957SJames Molloy void ModuloScheduleTestAnnotater::annotate() { 212893549957SJames Molloy for (MachineInstr *MI : S.getInstructions()) { 212993549957SJames Molloy SmallVector<char, 16> SV; 213093549957SJames Molloy raw_svector_ostream OS(SV); 213193549957SJames Molloy OS << "Stage-" << S.getStage(MI) << "_Cycle-" << S.getCycle(MI); 213293549957SJames Molloy MCSymbol *Sym = MF.getContext().getOrCreateSymbol(OS.str()); 213393549957SJames Molloy MI->setPostInstrSymbol(MF, Sym); 213493549957SJames Molloy } 213593549957SJames Molloy } 2136