132a40564SEugene Zelenko //===- MachinePipeliner.cpp - Machine Software Pipeliner Pass -------------===// 2254f889dSBrendon Cahoon // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6254f889dSBrendon Cahoon // 7254f889dSBrendon Cahoon //===----------------------------------------------------------------------===// 8254f889dSBrendon Cahoon // 9254f889dSBrendon Cahoon // An implementation of the Swing Modulo Scheduling (SMS) software pipeliner. 10254f889dSBrendon Cahoon // 11254f889dSBrendon Cahoon // This SMS implementation is a target-independent back-end pass. When enabled, 12254f889dSBrendon Cahoon // the pass runs just prior to the register allocation pass, while the machine 13254f889dSBrendon Cahoon // IR is in SSA form. If software pipelining is successful, then the original 14254f889dSBrendon Cahoon // loop is replaced by the optimized loop. The optimized loop contains one or 15254f889dSBrendon Cahoon // more prolog blocks, the pipelined kernel, and one or more epilog blocks. If 16254f889dSBrendon Cahoon // the instructions cannot be scheduled in a given MII, we increase the MII by 17254f889dSBrendon Cahoon // one and try again. 18254f889dSBrendon Cahoon // 19254f889dSBrendon Cahoon // The SMS implementation is an extension of the ScheduleDAGInstrs class. We 20254f889dSBrendon Cahoon // represent loop carried dependences in the DAG as order edges to the Phi 21254f889dSBrendon Cahoon // nodes. We also perform several passes over the DAG to eliminate unnecessary 22254f889dSBrendon Cahoon // edges that inhibit the ability to pipeline. The implementation uses the 23254f889dSBrendon Cahoon // DFAPacketizer class to compute the minimum initiation interval and the check 24254f889dSBrendon Cahoon // where an instruction may be inserted in the pipelined schedule. 25254f889dSBrendon Cahoon // 26254f889dSBrendon Cahoon // In order for the SMS pass to work, several target specific hooks need to be 27254f889dSBrendon Cahoon // implemented to get information about the loop structure and to rewrite 28254f889dSBrendon Cahoon // instructions. 29254f889dSBrendon Cahoon // 30254f889dSBrendon Cahoon //===----------------------------------------------------------------------===// 31254f889dSBrendon Cahoon 32cdc71612SEugene Zelenko #include "llvm/ADT/ArrayRef.h" 33cdc71612SEugene Zelenko #include "llvm/ADT/BitVector.h" 34254f889dSBrendon Cahoon #include "llvm/ADT/DenseMap.h" 35254f889dSBrendon Cahoon #include "llvm/ADT/MapVector.h" 36254f889dSBrendon Cahoon #include "llvm/ADT/PriorityQueue.h" 37254f889dSBrendon Cahoon #include "llvm/ADT/SetVector.h" 38254f889dSBrendon Cahoon #include "llvm/ADT/SmallPtrSet.h" 39254f889dSBrendon Cahoon #include "llvm/ADT/SmallSet.h" 40cdc71612SEugene Zelenko #include "llvm/ADT/SmallVector.h" 41254f889dSBrendon Cahoon #include "llvm/ADT/Statistic.h" 426bda14b3SChandler Carruth #include "llvm/ADT/iterator_range.h" 43254f889dSBrendon Cahoon #include "llvm/Analysis/AliasAnalysis.h" 44cdc71612SEugene Zelenko #include "llvm/Analysis/MemoryLocation.h" 45254f889dSBrendon Cahoon #include "llvm/Analysis/ValueTracking.h" 46254f889dSBrendon Cahoon #include "llvm/CodeGen/DFAPacketizer.h" 47f842297dSMatthias Braun #include "llvm/CodeGen/LiveIntervals.h" 48254f889dSBrendon Cahoon #include "llvm/CodeGen/MachineBasicBlock.h" 49254f889dSBrendon Cahoon #include "llvm/CodeGen/MachineDominators.h" 50cdc71612SEugene Zelenko #include "llvm/CodeGen/MachineFunction.h" 51cdc71612SEugene Zelenko #include "llvm/CodeGen/MachineFunctionPass.h" 52cdc71612SEugene Zelenko #include "llvm/CodeGen/MachineInstr.h" 53254f889dSBrendon Cahoon #include "llvm/CodeGen/MachineInstrBuilder.h" 54254f889dSBrendon Cahoon #include "llvm/CodeGen/MachineLoopInfo.h" 55cdc71612SEugene Zelenko #include "llvm/CodeGen/MachineMemOperand.h" 56cdc71612SEugene Zelenko #include "llvm/CodeGen/MachineOperand.h" 57fa2e3583SAdrian Prantl #include "llvm/CodeGen/MachinePipeliner.h" 58254f889dSBrendon Cahoon #include "llvm/CodeGen/MachineRegisterInfo.h" 59254f889dSBrendon Cahoon #include "llvm/CodeGen/RegisterPressure.h" 60cdc71612SEugene Zelenko #include "llvm/CodeGen/ScheduleDAG.h" 6188391248SKrzysztof Parzyszek #include "llvm/CodeGen/ScheduleDAGMutation.h" 62b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetOpcodes.h" 63b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetRegisterInfo.h" 64b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetSubtargetInfo.h" 65432a3883SNico Weber #include "llvm/Config/llvm-config.h" 66cdc71612SEugene Zelenko #include "llvm/IR/Attributes.h" 67cdc71612SEugene Zelenko #include "llvm/IR/DebugLoc.h" 6832a40564SEugene Zelenko #include "llvm/IR/Function.h" 6932a40564SEugene Zelenko #include "llvm/MC/LaneBitmask.h" 7032a40564SEugene Zelenko #include "llvm/MC/MCInstrDesc.h" 71254f889dSBrendon Cahoon #include "llvm/MC/MCInstrItineraries.h" 7232a40564SEugene Zelenko #include "llvm/MC/MCRegisterInfo.h" 7332a40564SEugene Zelenko #include "llvm/Pass.h" 74254f889dSBrendon Cahoon #include "llvm/Support/CommandLine.h" 7532a40564SEugene Zelenko #include "llvm/Support/Compiler.h" 76254f889dSBrendon Cahoon #include "llvm/Support/Debug.h" 77cdc71612SEugene Zelenko #include "llvm/Support/MathExtras.h" 78254f889dSBrendon Cahoon #include "llvm/Support/raw_ostream.h" 79cdc71612SEugene Zelenko #include <algorithm> 80cdc71612SEugene Zelenko #include <cassert> 81254f889dSBrendon Cahoon #include <climits> 82cdc71612SEugene Zelenko #include <cstdint> 83254f889dSBrendon Cahoon #include <deque> 84cdc71612SEugene Zelenko #include <functional> 85cdc71612SEugene Zelenko #include <iterator> 86254f889dSBrendon Cahoon #include <map> 8732a40564SEugene Zelenko #include <memory> 88cdc71612SEugene Zelenko #include <tuple> 89cdc71612SEugene Zelenko #include <utility> 90cdc71612SEugene Zelenko #include <vector> 91254f889dSBrendon Cahoon 92254f889dSBrendon Cahoon using namespace llvm; 93254f889dSBrendon Cahoon 94254f889dSBrendon Cahoon #define DEBUG_TYPE "pipeliner" 95254f889dSBrendon Cahoon 96254f889dSBrendon Cahoon STATISTIC(NumTrytoPipeline, "Number of loops that we attempt to pipeline"); 97254f889dSBrendon Cahoon STATISTIC(NumPipelined, "Number of loops software pipelined"); 984b8bcf00SRoorda, Jan-Willem STATISTIC(NumNodeOrderIssues, "Number of node order issues found"); 9918e7bf5cSJinsong Ji STATISTIC(NumFailBranch, "Pipeliner abort due to unknown branch"); 10018e7bf5cSJinsong Ji STATISTIC(NumFailLoop, "Pipeliner abort due to unsupported loop"); 10118e7bf5cSJinsong Ji STATISTIC(NumFailPreheader, "Pipeliner abort due to missing preheader"); 10218e7bf5cSJinsong Ji STATISTIC(NumFailLargeMaxMII, "Pipeliner abort due to MaxMII too large"); 10318e7bf5cSJinsong Ji STATISTIC(NumFailZeroMII, "Pipeliner abort due to zero MII"); 10418e7bf5cSJinsong Ji STATISTIC(NumFailNoSchedule, "Pipeliner abort due to no schedule found"); 10518e7bf5cSJinsong Ji STATISTIC(NumFailZeroStage, "Pipeliner abort due to zero stage"); 10618e7bf5cSJinsong Ji STATISTIC(NumFailLargeMaxStage, "Pipeliner abort due to too many stages"); 107254f889dSBrendon Cahoon 108254f889dSBrendon Cahoon /// A command line option to turn software pipelining on or off. 109b7d3311cSBenjamin Kramer static cl::opt<bool> EnableSWP("enable-pipeliner", cl::Hidden, cl::init(true), 110b7d3311cSBenjamin Kramer cl::ZeroOrMore, 111b7d3311cSBenjamin Kramer cl::desc("Enable Software Pipelining")); 112254f889dSBrendon Cahoon 113254f889dSBrendon Cahoon /// A command line option to enable SWP at -Os. 114254f889dSBrendon Cahoon static cl::opt<bool> EnableSWPOptSize("enable-pipeliner-opt-size", 115254f889dSBrendon Cahoon cl::desc("Enable SWP at Os."), cl::Hidden, 116254f889dSBrendon Cahoon cl::init(false)); 117254f889dSBrendon Cahoon 118254f889dSBrendon Cahoon /// A command line argument to limit minimum initial interval for pipelining. 119254f889dSBrendon Cahoon static cl::opt<int> SwpMaxMii("pipeliner-max-mii", 1208f976ba0SHiroshi Inoue cl::desc("Size limit for the MII."), 121254f889dSBrendon Cahoon cl::Hidden, cl::init(27)); 122254f889dSBrendon Cahoon 123254f889dSBrendon Cahoon /// A command line argument to limit the number of stages in the pipeline. 124254f889dSBrendon Cahoon static cl::opt<int> 125254f889dSBrendon Cahoon SwpMaxStages("pipeliner-max-stages", 126254f889dSBrendon Cahoon cl::desc("Maximum stages allowed in the generated scheduled."), 127254f889dSBrendon Cahoon cl::Hidden, cl::init(3)); 128254f889dSBrendon Cahoon 129254f889dSBrendon Cahoon /// A command line option to disable the pruning of chain dependences due to 130254f889dSBrendon Cahoon /// an unrelated Phi. 131254f889dSBrendon Cahoon static cl::opt<bool> 132254f889dSBrendon Cahoon SwpPruneDeps("pipeliner-prune-deps", 133254f889dSBrendon Cahoon cl::desc("Prune dependences between unrelated Phi nodes."), 134254f889dSBrendon Cahoon cl::Hidden, cl::init(true)); 135254f889dSBrendon Cahoon 136254f889dSBrendon Cahoon /// A command line option to disable the pruning of loop carried order 137254f889dSBrendon Cahoon /// dependences. 138254f889dSBrendon Cahoon static cl::opt<bool> 139254f889dSBrendon Cahoon SwpPruneLoopCarried("pipeliner-prune-loop-carried", 140254f889dSBrendon Cahoon cl::desc("Prune loop carried order dependences."), 141254f889dSBrendon Cahoon cl::Hidden, cl::init(true)); 142254f889dSBrendon Cahoon 143254f889dSBrendon Cahoon #ifndef NDEBUG 144254f889dSBrendon Cahoon static cl::opt<int> SwpLoopLimit("pipeliner-max", cl::Hidden, cl::init(-1)); 145254f889dSBrendon Cahoon #endif 146254f889dSBrendon Cahoon 147254f889dSBrendon Cahoon static cl::opt<bool> SwpIgnoreRecMII("pipeliner-ignore-recmii", 148254f889dSBrendon Cahoon cl::ReallyHidden, cl::init(false), 149254f889dSBrendon Cahoon cl::ZeroOrMore, cl::desc("Ignore RecMII")); 150254f889dSBrendon Cahoon 151fa2e3583SAdrian Prantl namespace llvm { 152fa2e3583SAdrian Prantl 15362ac69d4SSumanth Gundapaneni // A command line option to enable the CopyToPhi DAG mutation. 154fa2e3583SAdrian Prantl cl::opt<bool> 15500d4c386SAleksandr Urakov SwpEnableCopyToPhi("pipeliner-enable-copytophi", cl::ReallyHidden, 15662ac69d4SSumanth Gundapaneni cl::init(true), cl::ZeroOrMore, 15762ac69d4SSumanth Gundapaneni cl::desc("Enable CopyToPhi DAG Mutation")); 15862ac69d4SSumanth Gundapaneni 159fa2e3583SAdrian Prantl } // end namespace llvm 160254f889dSBrendon Cahoon 161254f889dSBrendon Cahoon unsigned SwingSchedulerDAG::Circuits::MaxPaths = 5; 162254f889dSBrendon Cahoon char MachinePipeliner::ID = 0; 163254f889dSBrendon Cahoon #ifndef NDEBUG 164254f889dSBrendon Cahoon int MachinePipeliner::NumTries = 0; 165254f889dSBrendon Cahoon #endif 166254f889dSBrendon Cahoon char &llvm::MachinePipelinerID = MachinePipeliner::ID; 16732a40564SEugene Zelenko 1681527baabSMatthias Braun INITIALIZE_PASS_BEGIN(MachinePipeliner, DEBUG_TYPE, 169254f889dSBrendon Cahoon "Modulo Software Pipelining", false, false) 170254f889dSBrendon Cahoon INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass) 171254f889dSBrendon Cahoon INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo) 172254f889dSBrendon Cahoon INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree) 173254f889dSBrendon Cahoon INITIALIZE_PASS_DEPENDENCY(LiveIntervals) 1741527baabSMatthias Braun INITIALIZE_PASS_END(MachinePipeliner, DEBUG_TYPE, 175254f889dSBrendon Cahoon "Modulo Software Pipelining", false, false) 176254f889dSBrendon Cahoon 177254f889dSBrendon Cahoon /// The "main" function for implementing Swing Modulo Scheduling. 178254f889dSBrendon Cahoon bool MachinePipeliner::runOnMachineFunction(MachineFunction &mf) { 179f1caa283SMatthias Braun if (skipFunction(mf.getFunction())) 180254f889dSBrendon Cahoon return false; 181254f889dSBrendon Cahoon 182254f889dSBrendon Cahoon if (!EnableSWP) 183254f889dSBrendon Cahoon return false; 184254f889dSBrendon Cahoon 185f1caa283SMatthias Braun if (mf.getFunction().getAttributes().hasAttribute( 186b518054bSReid Kleckner AttributeList::FunctionIndex, Attribute::OptimizeForSize) && 187254f889dSBrendon Cahoon !EnableSWPOptSize.getPosition()) 188254f889dSBrendon Cahoon return false; 189254f889dSBrendon Cahoon 190*ef2d6d99SJinsong Ji if (!mf.getSubtarget().enableMachinePipeliner()) 191*ef2d6d99SJinsong Ji return false; 192*ef2d6d99SJinsong Ji 193f6cb3bcbSJinsong Ji // Cannot pipeline loops without instruction itineraries if we are using 194f6cb3bcbSJinsong Ji // DFA for the pipeliner. 195f6cb3bcbSJinsong Ji if (mf.getSubtarget().useDFAforSMS() && 196f6cb3bcbSJinsong Ji (!mf.getSubtarget().getInstrItineraryData() || 197f6cb3bcbSJinsong Ji mf.getSubtarget().getInstrItineraryData()->isEmpty())) 198f6cb3bcbSJinsong Ji return false; 199f6cb3bcbSJinsong Ji 200254f889dSBrendon Cahoon MF = &mf; 201254f889dSBrendon Cahoon MLI = &getAnalysis<MachineLoopInfo>(); 202254f889dSBrendon Cahoon MDT = &getAnalysis<MachineDominatorTree>(); 203254f889dSBrendon Cahoon TII = MF->getSubtarget().getInstrInfo(); 204254f889dSBrendon Cahoon RegClassInfo.runOnMachineFunction(*MF); 205254f889dSBrendon Cahoon 206254f889dSBrendon Cahoon for (auto &L : *MLI) 207254f889dSBrendon Cahoon scheduleLoop(*L); 208254f889dSBrendon Cahoon 209254f889dSBrendon Cahoon return false; 210254f889dSBrendon Cahoon } 211254f889dSBrendon Cahoon 212254f889dSBrendon Cahoon /// Attempt to perform the SMS algorithm on the specified loop. This function is 213254f889dSBrendon Cahoon /// the main entry point for the algorithm. The function identifies candidate 214254f889dSBrendon Cahoon /// loops, calculates the minimum initiation interval, and attempts to schedule 215254f889dSBrendon Cahoon /// the loop. 216254f889dSBrendon Cahoon bool MachinePipeliner::scheduleLoop(MachineLoop &L) { 217254f889dSBrendon Cahoon bool Changed = false; 218254f889dSBrendon Cahoon for (auto &InnerLoop : L) 219254f889dSBrendon Cahoon Changed |= scheduleLoop(*InnerLoop); 220254f889dSBrendon Cahoon 221254f889dSBrendon Cahoon #ifndef NDEBUG 222254f889dSBrendon Cahoon // Stop trying after reaching the limit (if any). 223254f889dSBrendon Cahoon int Limit = SwpLoopLimit; 224254f889dSBrendon Cahoon if (Limit >= 0) { 225254f889dSBrendon Cahoon if (NumTries >= SwpLoopLimit) 226254f889dSBrendon Cahoon return Changed; 227254f889dSBrendon Cahoon NumTries++; 228254f889dSBrendon Cahoon } 229254f889dSBrendon Cahoon #endif 230254f889dSBrendon Cahoon 23159d99731SBrendon Cahoon setPragmaPipelineOptions(L); 23259d99731SBrendon Cahoon if (!canPipelineLoop(L)) { 23359d99731SBrendon Cahoon LLVM_DEBUG(dbgs() << "\n!!! Can not pipeline loop.\n"); 234254f889dSBrendon Cahoon return Changed; 23559d99731SBrendon Cahoon } 236254f889dSBrendon Cahoon 237254f889dSBrendon Cahoon ++NumTrytoPipeline; 238254f889dSBrendon Cahoon 239254f889dSBrendon Cahoon Changed = swingModuloScheduler(L); 240254f889dSBrendon Cahoon 241254f889dSBrendon Cahoon return Changed; 242254f889dSBrendon Cahoon } 243254f889dSBrendon Cahoon 24459d99731SBrendon Cahoon void MachinePipeliner::setPragmaPipelineOptions(MachineLoop &L) { 24559d99731SBrendon Cahoon MachineBasicBlock *LBLK = L.getTopBlock(); 24659d99731SBrendon Cahoon 24759d99731SBrendon Cahoon if (LBLK == nullptr) 24859d99731SBrendon Cahoon return; 24959d99731SBrendon Cahoon 25059d99731SBrendon Cahoon const BasicBlock *BBLK = LBLK->getBasicBlock(); 25159d99731SBrendon Cahoon if (BBLK == nullptr) 25259d99731SBrendon Cahoon return; 25359d99731SBrendon Cahoon 25459d99731SBrendon Cahoon const Instruction *TI = BBLK->getTerminator(); 25559d99731SBrendon Cahoon if (TI == nullptr) 25659d99731SBrendon Cahoon return; 25759d99731SBrendon Cahoon 25859d99731SBrendon Cahoon MDNode *LoopID = TI->getMetadata(LLVMContext::MD_loop); 25959d99731SBrendon Cahoon if (LoopID == nullptr) 26059d99731SBrendon Cahoon return; 26159d99731SBrendon Cahoon 26259d99731SBrendon Cahoon assert(LoopID->getNumOperands() > 0 && "requires atleast one operand"); 26359d99731SBrendon Cahoon assert(LoopID->getOperand(0) == LoopID && "invalid loop"); 26459d99731SBrendon Cahoon 26559d99731SBrendon Cahoon for (unsigned i = 1, e = LoopID->getNumOperands(); i < e; ++i) { 26659d99731SBrendon Cahoon MDNode *MD = dyn_cast<MDNode>(LoopID->getOperand(i)); 26759d99731SBrendon Cahoon 26859d99731SBrendon Cahoon if (MD == nullptr) 26959d99731SBrendon Cahoon continue; 27059d99731SBrendon Cahoon 27159d99731SBrendon Cahoon MDString *S = dyn_cast<MDString>(MD->getOperand(0)); 27259d99731SBrendon Cahoon 27359d99731SBrendon Cahoon if (S == nullptr) 27459d99731SBrendon Cahoon continue; 27559d99731SBrendon Cahoon 27659d99731SBrendon Cahoon if (S->getString() == "llvm.loop.pipeline.initiationinterval") { 27759d99731SBrendon Cahoon assert(MD->getNumOperands() == 2 && 27859d99731SBrendon Cahoon "Pipeline initiation interval hint metadata should have two operands."); 27959d99731SBrendon Cahoon II_setByPragma = 28059d99731SBrendon Cahoon mdconst::extract<ConstantInt>(MD->getOperand(1))->getZExtValue(); 28159d99731SBrendon Cahoon assert(II_setByPragma >= 1 && "Pipeline initiation interval must be positive."); 28259d99731SBrendon Cahoon } else if (S->getString() == "llvm.loop.pipeline.disable") { 28359d99731SBrendon Cahoon disabledByPragma = true; 28459d99731SBrendon Cahoon } 28559d99731SBrendon Cahoon } 28659d99731SBrendon Cahoon } 28759d99731SBrendon Cahoon 288254f889dSBrendon Cahoon /// Return true if the loop can be software pipelined. The algorithm is 289254f889dSBrendon Cahoon /// restricted to loops with a single basic block. Make sure that the 290254f889dSBrendon Cahoon /// branch in the loop can be analyzed. 291254f889dSBrendon Cahoon bool MachinePipeliner::canPipelineLoop(MachineLoop &L) { 292254f889dSBrendon Cahoon if (L.getNumBlocks() != 1) 293254f889dSBrendon Cahoon return false; 294254f889dSBrendon Cahoon 29559d99731SBrendon Cahoon if (disabledByPragma) 29659d99731SBrendon Cahoon return false; 29759d99731SBrendon Cahoon 298254f889dSBrendon Cahoon // Check if the branch can't be understood because we can't do pipelining 299254f889dSBrendon Cahoon // if that's the case. 300254f889dSBrendon Cahoon LI.TBB = nullptr; 301254f889dSBrendon Cahoon LI.FBB = nullptr; 302254f889dSBrendon Cahoon LI.BrCond.clear(); 30318e7bf5cSJinsong Ji if (TII->analyzeBranch(*L.getHeader(), LI.TBB, LI.FBB, LI.BrCond)) { 30418e7bf5cSJinsong Ji LLVM_DEBUG( 30518e7bf5cSJinsong Ji dbgs() << "Unable to analyzeBranch, can NOT pipeline current Loop\n"); 30618e7bf5cSJinsong Ji NumFailBranch++; 307254f889dSBrendon Cahoon return false; 30818e7bf5cSJinsong Ji } 309254f889dSBrendon Cahoon 310254f889dSBrendon Cahoon LI.LoopInductionVar = nullptr; 311254f889dSBrendon Cahoon LI.LoopCompare = nullptr; 31218e7bf5cSJinsong Ji if (TII->analyzeLoop(L, LI.LoopInductionVar, LI.LoopCompare)) { 31318e7bf5cSJinsong Ji LLVM_DEBUG( 31418e7bf5cSJinsong Ji dbgs() << "Unable to analyzeLoop, can NOT pipeline current Loop\n"); 31518e7bf5cSJinsong Ji NumFailLoop++; 316254f889dSBrendon Cahoon return false; 31718e7bf5cSJinsong Ji } 318254f889dSBrendon Cahoon 31918e7bf5cSJinsong Ji if (!L.getLoopPreheader()) { 32018e7bf5cSJinsong Ji LLVM_DEBUG( 32118e7bf5cSJinsong Ji dbgs() << "Preheader not found, can NOT pipeline current Loop\n"); 32218e7bf5cSJinsong Ji NumFailPreheader++; 323254f889dSBrendon Cahoon return false; 32418e7bf5cSJinsong Ji } 325254f889dSBrendon Cahoon 326c715a5d2SKrzysztof Parzyszek // Remove any subregisters from inputs to phi nodes. 327c715a5d2SKrzysztof Parzyszek preprocessPhiNodes(*L.getHeader()); 328254f889dSBrendon Cahoon return true; 329254f889dSBrendon Cahoon } 330254f889dSBrendon Cahoon 331c715a5d2SKrzysztof Parzyszek void MachinePipeliner::preprocessPhiNodes(MachineBasicBlock &B) { 332c715a5d2SKrzysztof Parzyszek MachineRegisterInfo &MRI = MF->getRegInfo(); 333c715a5d2SKrzysztof Parzyszek SlotIndexes &Slots = *getAnalysis<LiveIntervals>().getSlotIndexes(); 334c715a5d2SKrzysztof Parzyszek 335c715a5d2SKrzysztof Parzyszek for (MachineInstr &PI : make_range(B.begin(), B.getFirstNonPHI())) { 336c715a5d2SKrzysztof Parzyszek MachineOperand &DefOp = PI.getOperand(0); 337c715a5d2SKrzysztof Parzyszek assert(DefOp.getSubReg() == 0); 338c715a5d2SKrzysztof Parzyszek auto *RC = MRI.getRegClass(DefOp.getReg()); 339c715a5d2SKrzysztof Parzyszek 340c715a5d2SKrzysztof Parzyszek for (unsigned i = 1, n = PI.getNumOperands(); i != n; i += 2) { 341c715a5d2SKrzysztof Parzyszek MachineOperand &RegOp = PI.getOperand(i); 342c715a5d2SKrzysztof Parzyszek if (RegOp.getSubReg() == 0) 343c715a5d2SKrzysztof Parzyszek continue; 344c715a5d2SKrzysztof Parzyszek 345c715a5d2SKrzysztof Parzyszek // If the operand uses a subregister, replace it with a new register 346c715a5d2SKrzysztof Parzyszek // without subregisters, and generate a copy to the new register. 347c715a5d2SKrzysztof Parzyszek unsigned NewReg = MRI.createVirtualRegister(RC); 348c715a5d2SKrzysztof Parzyszek MachineBasicBlock &PredB = *PI.getOperand(i+1).getMBB(); 349c715a5d2SKrzysztof Parzyszek MachineBasicBlock::iterator At = PredB.getFirstTerminator(); 350c715a5d2SKrzysztof Parzyszek const DebugLoc &DL = PredB.findDebugLoc(At); 351c715a5d2SKrzysztof Parzyszek auto Copy = BuildMI(PredB, At, DL, TII->get(TargetOpcode::COPY), NewReg) 352c715a5d2SKrzysztof Parzyszek .addReg(RegOp.getReg(), getRegState(RegOp), 353c715a5d2SKrzysztof Parzyszek RegOp.getSubReg()); 354c715a5d2SKrzysztof Parzyszek Slots.insertMachineInstrInMaps(*Copy); 355c715a5d2SKrzysztof Parzyszek RegOp.setReg(NewReg); 356c715a5d2SKrzysztof Parzyszek RegOp.setSubReg(0); 357c715a5d2SKrzysztof Parzyszek } 358c715a5d2SKrzysztof Parzyszek } 359c715a5d2SKrzysztof Parzyszek } 360c715a5d2SKrzysztof Parzyszek 361254f889dSBrendon Cahoon /// The SMS algorithm consists of the following main steps: 362254f889dSBrendon Cahoon /// 1. Computation and analysis of the dependence graph. 363254f889dSBrendon Cahoon /// 2. Ordering of the nodes (instructions). 364254f889dSBrendon Cahoon /// 3. Attempt to Schedule the loop. 365254f889dSBrendon Cahoon bool MachinePipeliner::swingModuloScheduler(MachineLoop &L) { 366254f889dSBrendon Cahoon assert(L.getBlocks().size() == 1 && "SMS works on single blocks only."); 367254f889dSBrendon Cahoon 36859d99731SBrendon Cahoon SwingSchedulerDAG SMS(*this, L, getAnalysis<LiveIntervals>(), RegClassInfo, 36959d99731SBrendon Cahoon II_setByPragma); 370254f889dSBrendon Cahoon 371254f889dSBrendon Cahoon MachineBasicBlock *MBB = L.getHeader(); 372254f889dSBrendon Cahoon // The kernel should not include any terminator instructions. These 373254f889dSBrendon Cahoon // will be added back later. 374254f889dSBrendon Cahoon SMS.startBlock(MBB); 375254f889dSBrendon Cahoon 376254f889dSBrendon Cahoon // Compute the number of 'real' instructions in the basic block by 377254f889dSBrendon Cahoon // ignoring terminators. 378254f889dSBrendon Cahoon unsigned size = MBB->size(); 379254f889dSBrendon Cahoon for (MachineBasicBlock::iterator I = MBB->getFirstTerminator(), 380254f889dSBrendon Cahoon E = MBB->instr_end(); 381254f889dSBrendon Cahoon I != E; ++I, --size) 382254f889dSBrendon Cahoon ; 383254f889dSBrendon Cahoon 384254f889dSBrendon Cahoon SMS.enterRegion(MBB, MBB->begin(), MBB->getFirstTerminator(), size); 385254f889dSBrendon Cahoon SMS.schedule(); 386254f889dSBrendon Cahoon SMS.exitRegion(); 387254f889dSBrendon Cahoon 388254f889dSBrendon Cahoon SMS.finishBlock(); 389254f889dSBrendon Cahoon return SMS.hasNewSchedule(); 390254f889dSBrendon Cahoon } 391254f889dSBrendon Cahoon 39259d99731SBrendon Cahoon void SwingSchedulerDAG::setMII(unsigned ResMII, unsigned RecMII) { 39359d99731SBrendon Cahoon if (II_setByPragma > 0) 39459d99731SBrendon Cahoon MII = II_setByPragma; 39559d99731SBrendon Cahoon else 39659d99731SBrendon Cahoon MII = std::max(ResMII, RecMII); 39759d99731SBrendon Cahoon } 39859d99731SBrendon Cahoon 39959d99731SBrendon Cahoon void SwingSchedulerDAG::setMAX_II() { 40059d99731SBrendon Cahoon if (II_setByPragma > 0) 40159d99731SBrendon Cahoon MAX_II = II_setByPragma; 40259d99731SBrendon Cahoon else 40359d99731SBrendon Cahoon MAX_II = MII + 10; 40459d99731SBrendon Cahoon } 40559d99731SBrendon Cahoon 406254f889dSBrendon Cahoon /// We override the schedule function in ScheduleDAGInstrs to implement the 407254f889dSBrendon Cahoon /// scheduling part of the Swing Modulo Scheduling algorithm. 408254f889dSBrendon Cahoon void SwingSchedulerDAG::schedule() { 409254f889dSBrendon Cahoon AliasAnalysis *AA = &Pass.getAnalysis<AAResultsWrapperPass>().getAAResults(); 410254f889dSBrendon Cahoon buildSchedGraph(AA); 411254f889dSBrendon Cahoon addLoopCarriedDependences(AA); 412254f889dSBrendon Cahoon updatePhiDependences(); 413254f889dSBrendon Cahoon Topo.InitDAGTopologicalSorting(); 414254f889dSBrendon Cahoon changeDependences(); 41562ac69d4SSumanth Gundapaneni postprocessDAG(); 416726e12cfSMatthias Braun LLVM_DEBUG(dump()); 417254f889dSBrendon Cahoon 418254f889dSBrendon Cahoon NodeSetType NodeSets; 419254f889dSBrendon Cahoon findCircuits(NodeSets); 4204b8bcf00SRoorda, Jan-Willem NodeSetType Circuits = NodeSets; 421254f889dSBrendon Cahoon 422254f889dSBrendon Cahoon // Calculate the MII. 423254f889dSBrendon Cahoon unsigned ResMII = calculateResMII(); 424254f889dSBrendon Cahoon unsigned RecMII = calculateRecMII(NodeSets); 425254f889dSBrendon Cahoon 426254f889dSBrendon Cahoon fuseRecs(NodeSets); 427254f889dSBrendon Cahoon 428254f889dSBrendon Cahoon // This flag is used for testing and can cause correctness problems. 429254f889dSBrendon Cahoon if (SwpIgnoreRecMII) 430254f889dSBrendon Cahoon RecMII = 0; 431254f889dSBrendon Cahoon 43259d99731SBrendon Cahoon setMII(ResMII, RecMII); 43359d99731SBrendon Cahoon setMAX_II(); 43459d99731SBrendon Cahoon 43559d99731SBrendon Cahoon LLVM_DEBUG(dbgs() << "MII = " << MII << " MAX_II = " << MAX_II 43659d99731SBrendon Cahoon << " (rec=" << RecMII << ", res=" << ResMII << ")\n"); 437254f889dSBrendon Cahoon 438254f889dSBrendon Cahoon // Can't schedule a loop without a valid MII. 43918e7bf5cSJinsong Ji if (MII == 0) { 44018e7bf5cSJinsong Ji LLVM_DEBUG( 44118e7bf5cSJinsong Ji dbgs() 44218e7bf5cSJinsong Ji << "0 is not a valid Minimal Initiation Interval, can NOT schedule\n"); 44318e7bf5cSJinsong Ji NumFailZeroMII++; 444254f889dSBrendon Cahoon return; 44518e7bf5cSJinsong Ji } 446254f889dSBrendon Cahoon 447254f889dSBrendon Cahoon // Don't pipeline large loops. 44818e7bf5cSJinsong Ji if (SwpMaxMii != -1 && (int)MII > SwpMaxMii) { 44918e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "MII > " << SwpMaxMii 45018e7bf5cSJinsong Ji << ", we don't pipleline large loops\n"); 45118e7bf5cSJinsong Ji NumFailLargeMaxMII++; 452254f889dSBrendon Cahoon return; 45318e7bf5cSJinsong Ji } 454254f889dSBrendon Cahoon 455254f889dSBrendon Cahoon computeNodeFunctions(NodeSets); 456254f889dSBrendon Cahoon 457254f889dSBrendon Cahoon registerPressureFilter(NodeSets); 458254f889dSBrendon Cahoon 459254f889dSBrendon Cahoon colocateNodeSets(NodeSets); 460254f889dSBrendon Cahoon 461254f889dSBrendon Cahoon checkNodeSets(NodeSets); 462254f889dSBrendon Cahoon 463d34e60caSNicola Zaghen LLVM_DEBUG({ 464254f889dSBrendon Cahoon for (auto &I : NodeSets) { 465254f889dSBrendon Cahoon dbgs() << " Rec NodeSet "; 466254f889dSBrendon Cahoon I.dump(); 467254f889dSBrendon Cahoon } 468254f889dSBrendon Cahoon }); 469254f889dSBrendon Cahoon 470efd94c56SFangrui Song llvm::stable_sort(NodeSets, std::greater<NodeSet>()); 471254f889dSBrendon Cahoon 472254f889dSBrendon Cahoon groupRemainingNodes(NodeSets); 473254f889dSBrendon Cahoon 474254f889dSBrendon Cahoon removeDuplicateNodes(NodeSets); 475254f889dSBrendon Cahoon 476d34e60caSNicola Zaghen LLVM_DEBUG({ 477254f889dSBrendon Cahoon for (auto &I : NodeSets) { 478254f889dSBrendon Cahoon dbgs() << " NodeSet "; 479254f889dSBrendon Cahoon I.dump(); 480254f889dSBrendon Cahoon } 481254f889dSBrendon Cahoon }); 482254f889dSBrendon Cahoon 483254f889dSBrendon Cahoon computeNodeOrder(NodeSets); 484254f889dSBrendon Cahoon 4854b8bcf00SRoorda, Jan-Willem // check for node order issues 4864b8bcf00SRoorda, Jan-Willem checkValidNodeOrder(Circuits); 4874b8bcf00SRoorda, Jan-Willem 488254f889dSBrendon Cahoon SMSchedule Schedule(Pass.MF); 489254f889dSBrendon Cahoon Scheduled = schedulePipeline(Schedule); 490254f889dSBrendon Cahoon 49118e7bf5cSJinsong Ji if (!Scheduled){ 49218e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "No schedule found, return\n"); 49318e7bf5cSJinsong Ji NumFailNoSchedule++; 494254f889dSBrendon Cahoon return; 49518e7bf5cSJinsong Ji } 496254f889dSBrendon Cahoon 497254f889dSBrendon Cahoon unsigned numStages = Schedule.getMaxStageCount(); 498254f889dSBrendon Cahoon // No need to generate pipeline if there are no overlapped iterations. 49918e7bf5cSJinsong Ji if (numStages == 0) { 50018e7bf5cSJinsong Ji LLVM_DEBUG( 50118e7bf5cSJinsong Ji dbgs() << "No overlapped iterations, no need to generate pipeline\n"); 50218e7bf5cSJinsong Ji NumFailZeroStage++; 503254f889dSBrendon Cahoon return; 50418e7bf5cSJinsong Ji } 505254f889dSBrendon Cahoon // Check that the maximum stage count is less than user-defined limit. 50618e7bf5cSJinsong Ji if (SwpMaxStages > -1 && (int)numStages > SwpMaxStages) { 50718e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "numStages:" << numStages << ">" << SwpMaxStages 50818e7bf5cSJinsong Ji << " : too many stages, abort\n"); 50918e7bf5cSJinsong Ji NumFailLargeMaxStage++; 510254f889dSBrendon Cahoon return; 51118e7bf5cSJinsong Ji } 512254f889dSBrendon Cahoon 513254f889dSBrendon Cahoon generatePipelinedLoop(Schedule); 514254f889dSBrendon Cahoon ++NumPipelined; 515254f889dSBrendon Cahoon } 516254f889dSBrendon Cahoon 517254f889dSBrendon Cahoon /// Clean up after the software pipeliner runs. 518254f889dSBrendon Cahoon void SwingSchedulerDAG::finishBlock() { 519254f889dSBrendon Cahoon for (MachineInstr *I : NewMIs) 520254f889dSBrendon Cahoon MF.DeleteMachineInstr(I); 521254f889dSBrendon Cahoon NewMIs.clear(); 522254f889dSBrendon Cahoon 523254f889dSBrendon Cahoon // Call the superclass. 524254f889dSBrendon Cahoon ScheduleDAGInstrs::finishBlock(); 525254f889dSBrendon Cahoon } 526254f889dSBrendon Cahoon 527254f889dSBrendon Cahoon /// Return the register values for the operands of a Phi instruction. 528254f889dSBrendon Cahoon /// This function assume the instruction is a Phi. 529254f889dSBrendon Cahoon static void getPhiRegs(MachineInstr &Phi, MachineBasicBlock *Loop, 530254f889dSBrendon Cahoon unsigned &InitVal, unsigned &LoopVal) { 531254f889dSBrendon Cahoon assert(Phi.isPHI() && "Expecting a Phi."); 532254f889dSBrendon Cahoon 533254f889dSBrendon Cahoon InitVal = 0; 534254f889dSBrendon Cahoon LoopVal = 0; 535254f889dSBrendon Cahoon for (unsigned i = 1, e = Phi.getNumOperands(); i != e; i += 2) 536254f889dSBrendon Cahoon if (Phi.getOperand(i + 1).getMBB() != Loop) 537254f889dSBrendon Cahoon InitVal = Phi.getOperand(i).getReg(); 538fbfb19b1SSimon Pilgrim else 539254f889dSBrendon Cahoon LoopVal = Phi.getOperand(i).getReg(); 540254f889dSBrendon Cahoon 541254f889dSBrendon Cahoon assert(InitVal != 0 && LoopVal != 0 && "Unexpected Phi structure."); 542254f889dSBrendon Cahoon } 543254f889dSBrendon Cahoon 544254f889dSBrendon Cahoon /// Return the Phi register value that comes from the incoming block. 545254f889dSBrendon Cahoon static unsigned getInitPhiReg(MachineInstr &Phi, MachineBasicBlock *LoopBB) { 546254f889dSBrendon Cahoon for (unsigned i = 1, e = Phi.getNumOperands(); i != e; i += 2) 547254f889dSBrendon Cahoon if (Phi.getOperand(i + 1).getMBB() != LoopBB) 548254f889dSBrendon Cahoon return Phi.getOperand(i).getReg(); 549254f889dSBrendon Cahoon return 0; 550254f889dSBrendon Cahoon } 551254f889dSBrendon Cahoon 5528f976ba0SHiroshi Inoue /// Return the Phi register value that comes the loop block. 553254f889dSBrendon Cahoon static unsigned getLoopPhiReg(MachineInstr &Phi, MachineBasicBlock *LoopBB) { 554254f889dSBrendon Cahoon for (unsigned i = 1, e = Phi.getNumOperands(); i != e; i += 2) 555254f889dSBrendon Cahoon if (Phi.getOperand(i + 1).getMBB() == LoopBB) 556254f889dSBrendon Cahoon return Phi.getOperand(i).getReg(); 557254f889dSBrendon Cahoon return 0; 558254f889dSBrendon Cahoon } 559254f889dSBrendon Cahoon 560254f889dSBrendon Cahoon /// Return true if SUb can be reached from SUa following the chain edges. 561254f889dSBrendon Cahoon static bool isSuccOrder(SUnit *SUa, SUnit *SUb) { 562254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 8> Visited; 563254f889dSBrendon Cahoon SmallVector<SUnit *, 8> Worklist; 564254f889dSBrendon Cahoon Worklist.push_back(SUa); 565254f889dSBrendon Cahoon while (!Worklist.empty()) { 566254f889dSBrendon Cahoon const SUnit *SU = Worklist.pop_back_val(); 567254f889dSBrendon Cahoon for (auto &SI : SU->Succs) { 568254f889dSBrendon Cahoon SUnit *SuccSU = SI.getSUnit(); 569254f889dSBrendon Cahoon if (SI.getKind() == SDep::Order) { 570254f889dSBrendon Cahoon if (Visited.count(SuccSU)) 571254f889dSBrendon Cahoon continue; 572254f889dSBrendon Cahoon if (SuccSU == SUb) 573254f889dSBrendon Cahoon return true; 574254f889dSBrendon Cahoon Worklist.push_back(SuccSU); 575254f889dSBrendon Cahoon Visited.insert(SuccSU); 576254f889dSBrendon Cahoon } 577254f889dSBrendon Cahoon } 578254f889dSBrendon Cahoon } 579254f889dSBrendon Cahoon return false; 580254f889dSBrendon Cahoon } 581254f889dSBrendon Cahoon 582254f889dSBrendon Cahoon /// Return true if the instruction causes a chain between memory 583254f889dSBrendon Cahoon /// references before and after it. 584254f889dSBrendon Cahoon static bool isDependenceBarrier(MachineInstr &MI, AliasAnalysis *AA) { 5856c5d5ce5SUlrich Weigand return MI.isCall() || MI.mayRaiseFPException() || 5866c5d5ce5SUlrich Weigand MI.hasUnmodeledSideEffects() || 587254f889dSBrendon Cahoon (MI.hasOrderedMemoryRef() && 588d98cf00cSJustin Lebar (!MI.mayLoad() || !MI.isDereferenceableInvariantLoad(AA))); 589254f889dSBrendon Cahoon } 590254f889dSBrendon Cahoon 591254f889dSBrendon Cahoon /// Return the underlying objects for the memory references of an instruction. 592254f889dSBrendon Cahoon /// This function calls the code in ValueTracking, but first checks that the 593254f889dSBrendon Cahoon /// instruction has a memory operand. 59471e8c6f2SBjorn Pettersson static void getUnderlyingObjects(const MachineInstr *MI, 59571e8c6f2SBjorn Pettersson SmallVectorImpl<const Value *> &Objs, 596254f889dSBrendon Cahoon const DataLayout &DL) { 597254f889dSBrendon Cahoon if (!MI->hasOneMemOperand()) 598254f889dSBrendon Cahoon return; 599254f889dSBrendon Cahoon MachineMemOperand *MM = *MI->memoperands_begin(); 600254f889dSBrendon Cahoon if (!MM->getValue()) 601254f889dSBrendon Cahoon return; 60271e8c6f2SBjorn Pettersson GetUnderlyingObjects(MM->getValue(), Objs, DL); 60371e8c6f2SBjorn Pettersson for (const Value *V : Objs) { 6049f041b18SKrzysztof Parzyszek if (!isIdentifiedObject(V)) { 6059f041b18SKrzysztof Parzyszek Objs.clear(); 6069f041b18SKrzysztof Parzyszek return; 6079f041b18SKrzysztof Parzyszek } 6089f041b18SKrzysztof Parzyszek Objs.push_back(V); 6099f041b18SKrzysztof Parzyszek } 610254f889dSBrendon Cahoon } 611254f889dSBrendon Cahoon 612254f889dSBrendon Cahoon /// Add a chain edge between a load and store if the store can be an 613254f889dSBrendon Cahoon /// alias of the load on a subsequent iteration, i.e., a loop carried 614254f889dSBrendon Cahoon /// dependence. This code is very similar to the code in ScheduleDAGInstrs 615254f889dSBrendon Cahoon /// but that code doesn't create loop carried dependences. 616254f889dSBrendon Cahoon void SwingSchedulerDAG::addLoopCarriedDependences(AliasAnalysis *AA) { 61771e8c6f2SBjorn Pettersson MapVector<const Value *, SmallVector<SUnit *, 4>> PendingLoads; 6189f041b18SKrzysztof Parzyszek Value *UnknownValue = 6199f041b18SKrzysztof Parzyszek UndefValue::get(Type::getVoidTy(MF.getFunction().getContext())); 620254f889dSBrendon Cahoon for (auto &SU : SUnits) { 621254f889dSBrendon Cahoon MachineInstr &MI = *SU.getInstr(); 622254f889dSBrendon Cahoon if (isDependenceBarrier(MI, AA)) 623254f889dSBrendon Cahoon PendingLoads.clear(); 624254f889dSBrendon Cahoon else if (MI.mayLoad()) { 62571e8c6f2SBjorn Pettersson SmallVector<const Value *, 4> Objs; 626254f889dSBrendon Cahoon getUnderlyingObjects(&MI, Objs, MF.getDataLayout()); 6279f041b18SKrzysztof Parzyszek if (Objs.empty()) 6289f041b18SKrzysztof Parzyszek Objs.push_back(UnknownValue); 629254f889dSBrendon Cahoon for (auto V : Objs) { 630254f889dSBrendon Cahoon SmallVector<SUnit *, 4> &SUs = PendingLoads[V]; 631254f889dSBrendon Cahoon SUs.push_back(&SU); 632254f889dSBrendon Cahoon } 633254f889dSBrendon Cahoon } else if (MI.mayStore()) { 63471e8c6f2SBjorn Pettersson SmallVector<const Value *, 4> Objs; 635254f889dSBrendon Cahoon getUnderlyingObjects(&MI, Objs, MF.getDataLayout()); 6369f041b18SKrzysztof Parzyszek if (Objs.empty()) 6379f041b18SKrzysztof Parzyszek Objs.push_back(UnknownValue); 638254f889dSBrendon Cahoon for (auto V : Objs) { 63971e8c6f2SBjorn Pettersson MapVector<const Value *, SmallVector<SUnit *, 4>>::iterator I = 640254f889dSBrendon Cahoon PendingLoads.find(V); 641254f889dSBrendon Cahoon if (I == PendingLoads.end()) 642254f889dSBrendon Cahoon continue; 643254f889dSBrendon Cahoon for (auto Load : I->second) { 644254f889dSBrendon Cahoon if (isSuccOrder(Load, &SU)) 645254f889dSBrendon Cahoon continue; 646254f889dSBrendon Cahoon MachineInstr &LdMI = *Load->getInstr(); 647254f889dSBrendon Cahoon // First, perform the cheaper check that compares the base register. 648254f889dSBrendon Cahoon // If they are the same and the load offset is less than the store 649254f889dSBrendon Cahoon // offset, then mark the dependence as loop carried potentially. 650238c9d63SBjorn Pettersson const MachineOperand *BaseOp1, *BaseOp2; 651254f889dSBrendon Cahoon int64_t Offset1, Offset2; 652d7eebd6dSFrancis Visoiu Mistrih if (TII->getMemOperandWithOffset(LdMI, BaseOp1, Offset1, TRI) && 653d7eebd6dSFrancis Visoiu Mistrih TII->getMemOperandWithOffset(MI, BaseOp2, Offset2, TRI)) { 654d7eebd6dSFrancis Visoiu Mistrih if (BaseOp1->isIdenticalTo(*BaseOp2) && 655d7eebd6dSFrancis Visoiu Mistrih (int)Offset1 < (int)Offset2) { 656254f889dSBrendon Cahoon assert(TII->areMemAccessesTriviallyDisjoint(LdMI, MI, AA) && 657254f889dSBrendon Cahoon "What happened to the chain edge?"); 658c715a5d2SKrzysztof Parzyszek SDep Dep(Load, SDep::Barrier); 659c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 660c715a5d2SKrzysztof Parzyszek SU.addPred(Dep); 661254f889dSBrendon Cahoon continue; 662254f889dSBrendon Cahoon } 6639f041b18SKrzysztof Parzyszek } 664254f889dSBrendon Cahoon // Second, the more expensive check that uses alias analysis on the 665254f889dSBrendon Cahoon // base registers. If they alias, and the load offset is less than 666254f889dSBrendon Cahoon // the store offset, the mark the dependence as loop carried. 667254f889dSBrendon Cahoon if (!AA) { 668c715a5d2SKrzysztof Parzyszek SDep Dep(Load, SDep::Barrier); 669c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 670c715a5d2SKrzysztof Parzyszek SU.addPred(Dep); 671254f889dSBrendon Cahoon continue; 672254f889dSBrendon Cahoon } 673254f889dSBrendon Cahoon MachineMemOperand *MMO1 = *LdMI.memoperands_begin(); 674254f889dSBrendon Cahoon MachineMemOperand *MMO2 = *MI.memoperands_begin(); 675254f889dSBrendon Cahoon if (!MMO1->getValue() || !MMO2->getValue()) { 676c715a5d2SKrzysztof Parzyszek SDep Dep(Load, SDep::Barrier); 677c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 678c715a5d2SKrzysztof Parzyszek SU.addPred(Dep); 679254f889dSBrendon Cahoon continue; 680254f889dSBrendon Cahoon } 681254f889dSBrendon Cahoon if (MMO1->getValue() == MMO2->getValue() && 682254f889dSBrendon Cahoon MMO1->getOffset() <= MMO2->getOffset()) { 683c715a5d2SKrzysztof Parzyszek SDep Dep(Load, SDep::Barrier); 684c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 685c715a5d2SKrzysztof Parzyszek SU.addPred(Dep); 686254f889dSBrendon Cahoon continue; 687254f889dSBrendon Cahoon } 688254f889dSBrendon Cahoon AliasResult AAResult = AA->alias( 6896ef8002cSGeorge Burgess IV MemoryLocation(MMO1->getValue(), LocationSize::unknown(), 690254f889dSBrendon Cahoon MMO1->getAAInfo()), 6916ef8002cSGeorge Burgess IV MemoryLocation(MMO2->getValue(), LocationSize::unknown(), 692254f889dSBrendon Cahoon MMO2->getAAInfo())); 693254f889dSBrendon Cahoon 694c715a5d2SKrzysztof Parzyszek if (AAResult != NoAlias) { 695c715a5d2SKrzysztof Parzyszek SDep Dep(Load, SDep::Barrier); 696c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 697c715a5d2SKrzysztof Parzyszek SU.addPred(Dep); 698c715a5d2SKrzysztof Parzyszek } 699254f889dSBrendon Cahoon } 700254f889dSBrendon Cahoon } 701254f889dSBrendon Cahoon } 702254f889dSBrendon Cahoon } 703254f889dSBrendon Cahoon } 704254f889dSBrendon Cahoon 705254f889dSBrendon Cahoon /// Update the phi dependences to the DAG because ScheduleDAGInstrs no longer 706254f889dSBrendon Cahoon /// processes dependences for PHIs. This function adds true dependences 707254f889dSBrendon Cahoon /// from a PHI to a use, and a loop carried dependence from the use to the 708254f889dSBrendon Cahoon /// PHI. The loop carried dependence is represented as an anti dependence 709254f889dSBrendon Cahoon /// edge. This function also removes chain dependences between unrelated 710254f889dSBrendon Cahoon /// PHIs. 711254f889dSBrendon Cahoon void SwingSchedulerDAG::updatePhiDependences() { 712254f889dSBrendon Cahoon SmallVector<SDep, 4> RemoveDeps; 713254f889dSBrendon Cahoon const TargetSubtargetInfo &ST = MF.getSubtarget<TargetSubtargetInfo>(); 714254f889dSBrendon Cahoon 715254f889dSBrendon Cahoon // Iterate over each DAG node. 716254f889dSBrendon Cahoon for (SUnit &I : SUnits) { 717254f889dSBrendon Cahoon RemoveDeps.clear(); 718254f889dSBrendon Cahoon // Set to true if the instruction has an operand defined by a Phi. 719254f889dSBrendon Cahoon unsigned HasPhiUse = 0; 720254f889dSBrendon Cahoon unsigned HasPhiDef = 0; 721254f889dSBrendon Cahoon MachineInstr *MI = I.getInstr(); 722254f889dSBrendon Cahoon // Iterate over each operand, and we process the definitions. 723254f889dSBrendon Cahoon for (MachineInstr::mop_iterator MOI = MI->operands_begin(), 724254f889dSBrendon Cahoon MOE = MI->operands_end(); 725254f889dSBrendon Cahoon MOI != MOE; ++MOI) { 726254f889dSBrendon Cahoon if (!MOI->isReg()) 727254f889dSBrendon Cahoon continue; 728254f889dSBrendon Cahoon unsigned Reg = MOI->getReg(); 729254f889dSBrendon Cahoon if (MOI->isDef()) { 730254f889dSBrendon Cahoon // If the register is used by a Phi, then create an anti dependence. 731254f889dSBrendon Cahoon for (MachineRegisterInfo::use_instr_iterator 732254f889dSBrendon Cahoon UI = MRI.use_instr_begin(Reg), 733254f889dSBrendon Cahoon UE = MRI.use_instr_end(); 734254f889dSBrendon Cahoon UI != UE; ++UI) { 735254f889dSBrendon Cahoon MachineInstr *UseMI = &*UI; 736254f889dSBrendon Cahoon SUnit *SU = getSUnit(UseMI); 737cdc71612SEugene Zelenko if (SU != nullptr && UseMI->isPHI()) { 738254f889dSBrendon Cahoon if (!MI->isPHI()) { 739254f889dSBrendon Cahoon SDep Dep(SU, SDep::Anti, Reg); 740c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 741254f889dSBrendon Cahoon I.addPred(Dep); 742254f889dSBrendon Cahoon } else { 743254f889dSBrendon Cahoon HasPhiDef = Reg; 744254f889dSBrendon Cahoon // Add a chain edge to a dependent Phi that isn't an existing 745254f889dSBrendon Cahoon // predecessor. 746254f889dSBrendon Cahoon if (SU->NodeNum < I.NodeNum && !I.isPred(SU)) 747254f889dSBrendon Cahoon I.addPred(SDep(SU, SDep::Barrier)); 748254f889dSBrendon Cahoon } 749254f889dSBrendon Cahoon } 750254f889dSBrendon Cahoon } 751254f889dSBrendon Cahoon } else if (MOI->isUse()) { 752254f889dSBrendon Cahoon // If the register is defined by a Phi, then create a true dependence. 753254f889dSBrendon Cahoon MachineInstr *DefMI = MRI.getUniqueVRegDef(Reg); 754cdc71612SEugene Zelenko if (DefMI == nullptr) 755254f889dSBrendon Cahoon continue; 756254f889dSBrendon Cahoon SUnit *SU = getSUnit(DefMI); 757cdc71612SEugene Zelenko if (SU != nullptr && DefMI->isPHI()) { 758254f889dSBrendon Cahoon if (!MI->isPHI()) { 759254f889dSBrendon Cahoon SDep Dep(SU, SDep::Data, Reg); 760254f889dSBrendon Cahoon Dep.setLatency(0); 761254f889dSBrendon Cahoon ST.adjustSchedDependency(SU, &I, Dep); 762254f889dSBrendon Cahoon I.addPred(Dep); 763254f889dSBrendon Cahoon } else { 764254f889dSBrendon Cahoon HasPhiUse = Reg; 765254f889dSBrendon Cahoon // Add a chain edge to a dependent Phi that isn't an existing 766254f889dSBrendon Cahoon // predecessor. 767254f889dSBrendon Cahoon if (SU->NodeNum < I.NodeNum && !I.isPred(SU)) 768254f889dSBrendon Cahoon I.addPred(SDep(SU, SDep::Barrier)); 769254f889dSBrendon Cahoon } 770254f889dSBrendon Cahoon } 771254f889dSBrendon Cahoon } 772254f889dSBrendon Cahoon } 773254f889dSBrendon Cahoon // Remove order dependences from an unrelated Phi. 774254f889dSBrendon Cahoon if (!SwpPruneDeps) 775254f889dSBrendon Cahoon continue; 776254f889dSBrendon Cahoon for (auto &PI : I.Preds) { 777254f889dSBrendon Cahoon MachineInstr *PMI = PI.getSUnit()->getInstr(); 778254f889dSBrendon Cahoon if (PMI->isPHI() && PI.getKind() == SDep::Order) { 779254f889dSBrendon Cahoon if (I.getInstr()->isPHI()) { 780254f889dSBrendon Cahoon if (PMI->getOperand(0).getReg() == HasPhiUse) 781254f889dSBrendon Cahoon continue; 782254f889dSBrendon Cahoon if (getLoopPhiReg(*PMI, PMI->getParent()) == HasPhiDef) 783254f889dSBrendon Cahoon continue; 784254f889dSBrendon Cahoon } 785254f889dSBrendon Cahoon RemoveDeps.push_back(PI); 786254f889dSBrendon Cahoon } 787254f889dSBrendon Cahoon } 788254f889dSBrendon Cahoon for (int i = 0, e = RemoveDeps.size(); i != e; ++i) 789254f889dSBrendon Cahoon I.removePred(RemoveDeps[i]); 790254f889dSBrendon Cahoon } 791254f889dSBrendon Cahoon } 792254f889dSBrendon Cahoon 793254f889dSBrendon Cahoon /// Iterate over each DAG node and see if we can change any dependences 794254f889dSBrendon Cahoon /// in order to reduce the recurrence MII. 795254f889dSBrendon Cahoon void SwingSchedulerDAG::changeDependences() { 796254f889dSBrendon Cahoon // See if an instruction can use a value from the previous iteration. 797254f889dSBrendon Cahoon // If so, we update the base and offset of the instruction and change 798254f889dSBrendon Cahoon // the dependences. 799254f889dSBrendon Cahoon for (SUnit &I : SUnits) { 800254f889dSBrendon Cahoon unsigned BasePos = 0, OffsetPos = 0, NewBase = 0; 801254f889dSBrendon Cahoon int64_t NewOffset = 0; 802254f889dSBrendon Cahoon if (!canUseLastOffsetValue(I.getInstr(), BasePos, OffsetPos, NewBase, 803254f889dSBrendon Cahoon NewOffset)) 804254f889dSBrendon Cahoon continue; 805254f889dSBrendon Cahoon 806254f889dSBrendon Cahoon // Get the MI and SUnit for the instruction that defines the original base. 807254f889dSBrendon Cahoon unsigned OrigBase = I.getInstr()->getOperand(BasePos).getReg(); 808254f889dSBrendon Cahoon MachineInstr *DefMI = MRI.getUniqueVRegDef(OrigBase); 809254f889dSBrendon Cahoon if (!DefMI) 810254f889dSBrendon Cahoon continue; 811254f889dSBrendon Cahoon SUnit *DefSU = getSUnit(DefMI); 812254f889dSBrendon Cahoon if (!DefSU) 813254f889dSBrendon Cahoon continue; 814254f889dSBrendon Cahoon // Get the MI and SUnit for the instruction that defins the new base. 815254f889dSBrendon Cahoon MachineInstr *LastMI = MRI.getUniqueVRegDef(NewBase); 816254f889dSBrendon Cahoon if (!LastMI) 817254f889dSBrendon Cahoon continue; 818254f889dSBrendon Cahoon SUnit *LastSU = getSUnit(LastMI); 819254f889dSBrendon Cahoon if (!LastSU) 820254f889dSBrendon Cahoon continue; 821254f889dSBrendon Cahoon 822254f889dSBrendon Cahoon if (Topo.IsReachable(&I, LastSU)) 823254f889dSBrendon Cahoon continue; 824254f889dSBrendon Cahoon 825254f889dSBrendon Cahoon // Remove the dependence. The value now depends on a prior iteration. 826254f889dSBrendon Cahoon SmallVector<SDep, 4> Deps; 827254f889dSBrendon Cahoon for (SUnit::pred_iterator P = I.Preds.begin(), E = I.Preds.end(); P != E; 828254f889dSBrendon Cahoon ++P) 829254f889dSBrendon Cahoon if (P->getSUnit() == DefSU) 830254f889dSBrendon Cahoon Deps.push_back(*P); 831254f889dSBrendon Cahoon for (int i = 0, e = Deps.size(); i != e; i++) { 832254f889dSBrendon Cahoon Topo.RemovePred(&I, Deps[i].getSUnit()); 833254f889dSBrendon Cahoon I.removePred(Deps[i]); 834254f889dSBrendon Cahoon } 835254f889dSBrendon Cahoon // Remove the chain dependence between the instructions. 836254f889dSBrendon Cahoon Deps.clear(); 837254f889dSBrendon Cahoon for (auto &P : LastSU->Preds) 838254f889dSBrendon Cahoon if (P.getSUnit() == &I && P.getKind() == SDep::Order) 839254f889dSBrendon Cahoon Deps.push_back(P); 840254f889dSBrendon Cahoon for (int i = 0, e = Deps.size(); i != e; i++) { 841254f889dSBrendon Cahoon Topo.RemovePred(LastSU, Deps[i].getSUnit()); 842254f889dSBrendon Cahoon LastSU->removePred(Deps[i]); 843254f889dSBrendon Cahoon } 844254f889dSBrendon Cahoon 845254f889dSBrendon Cahoon // Add a dependence between the new instruction and the instruction 846254f889dSBrendon Cahoon // that defines the new base. 847254f889dSBrendon Cahoon SDep Dep(&I, SDep::Anti, NewBase); 8488916e438SSumanth Gundapaneni Topo.AddPred(LastSU, &I); 849254f889dSBrendon Cahoon LastSU->addPred(Dep); 850254f889dSBrendon Cahoon 851254f889dSBrendon Cahoon // Remember the base and offset information so that we can update the 852254f889dSBrendon Cahoon // instruction during code generation. 853254f889dSBrendon Cahoon InstrChanges[&I] = std::make_pair(NewBase, NewOffset); 854254f889dSBrendon Cahoon } 855254f889dSBrendon Cahoon } 856254f889dSBrendon Cahoon 857254f889dSBrendon Cahoon namespace { 858cdc71612SEugene Zelenko 859254f889dSBrendon Cahoon // FuncUnitSorter - Comparison operator used to sort instructions by 860254f889dSBrendon Cahoon // the number of functional unit choices. 861254f889dSBrendon Cahoon struct FuncUnitSorter { 862254f889dSBrendon Cahoon const InstrItineraryData *InstrItins; 863f6cb3bcbSJinsong Ji const MCSubtargetInfo *STI; 864254f889dSBrendon Cahoon DenseMap<unsigned, unsigned> Resources; 865254f889dSBrendon Cahoon 866f6cb3bcbSJinsong Ji FuncUnitSorter(const TargetSubtargetInfo &TSI) 867f6cb3bcbSJinsong Ji : InstrItins(TSI.getInstrItineraryData()), STI(&TSI) {} 86832a40564SEugene Zelenko 869254f889dSBrendon Cahoon // Compute the number of functional unit alternatives needed 870254f889dSBrendon Cahoon // at each stage, and take the minimum value. We prioritize the 871254f889dSBrendon Cahoon // instructions by the least number of choices first. 872254f889dSBrendon Cahoon unsigned minFuncUnits(const MachineInstr *Inst, unsigned &F) const { 873f6cb3bcbSJinsong Ji unsigned SchedClass = Inst->getDesc().getSchedClass(); 874254f889dSBrendon Cahoon unsigned min = UINT_MAX; 875f6cb3bcbSJinsong Ji if (InstrItins && !InstrItins->isEmpty()) { 876f6cb3bcbSJinsong Ji for (const InstrStage &IS : 877f6cb3bcbSJinsong Ji make_range(InstrItins->beginStage(SchedClass), 878f6cb3bcbSJinsong Ji InstrItins->endStage(SchedClass))) { 879f6cb3bcbSJinsong Ji unsigned funcUnits = IS.getUnits(); 880254f889dSBrendon Cahoon unsigned numAlternatives = countPopulation(funcUnits); 881254f889dSBrendon Cahoon if (numAlternatives < min) { 882254f889dSBrendon Cahoon min = numAlternatives; 883254f889dSBrendon Cahoon F = funcUnits; 884254f889dSBrendon Cahoon } 885254f889dSBrendon Cahoon } 886254f889dSBrendon Cahoon return min; 887254f889dSBrendon Cahoon } 888f6cb3bcbSJinsong Ji if (STI && STI->getSchedModel().hasInstrSchedModel()) { 889f6cb3bcbSJinsong Ji const MCSchedClassDesc *SCDesc = 890f6cb3bcbSJinsong Ji STI->getSchedModel().getSchedClassDesc(SchedClass); 891f6cb3bcbSJinsong Ji if (!SCDesc->isValid()) 892f6cb3bcbSJinsong Ji // No valid Schedule Class Desc for schedClass, should be 893f6cb3bcbSJinsong Ji // Pseudo/PostRAPseudo 894f6cb3bcbSJinsong Ji return min; 895f6cb3bcbSJinsong Ji 896f6cb3bcbSJinsong Ji for (const MCWriteProcResEntry &PRE : 897f6cb3bcbSJinsong Ji make_range(STI->getWriteProcResBegin(SCDesc), 898f6cb3bcbSJinsong Ji STI->getWriteProcResEnd(SCDesc))) { 899f6cb3bcbSJinsong Ji if (!PRE.Cycles) 900f6cb3bcbSJinsong Ji continue; 901f6cb3bcbSJinsong Ji const MCProcResourceDesc *ProcResource = 902f6cb3bcbSJinsong Ji STI->getSchedModel().getProcResource(PRE.ProcResourceIdx); 903f6cb3bcbSJinsong Ji unsigned NumUnits = ProcResource->NumUnits; 904f6cb3bcbSJinsong Ji if (NumUnits < min) { 905f6cb3bcbSJinsong Ji min = NumUnits; 906f6cb3bcbSJinsong Ji F = PRE.ProcResourceIdx; 907f6cb3bcbSJinsong Ji } 908f6cb3bcbSJinsong Ji } 909f6cb3bcbSJinsong Ji return min; 910f6cb3bcbSJinsong Ji } 911f6cb3bcbSJinsong Ji llvm_unreachable("Should have non-empty InstrItins or hasInstrSchedModel!"); 912f6cb3bcbSJinsong Ji } 913254f889dSBrendon Cahoon 914254f889dSBrendon Cahoon // Compute the critical resources needed by the instruction. This 915254f889dSBrendon Cahoon // function records the functional units needed by instructions that 916254f889dSBrendon Cahoon // must use only one functional unit. We use this as a tie breaker 917254f889dSBrendon Cahoon // for computing the resource MII. The instrutions that require 918254f889dSBrendon Cahoon // the same, highly used, functional unit have high priority. 919254f889dSBrendon Cahoon void calcCriticalResources(MachineInstr &MI) { 920254f889dSBrendon Cahoon unsigned SchedClass = MI.getDesc().getSchedClass(); 921f6cb3bcbSJinsong Ji if (InstrItins && !InstrItins->isEmpty()) { 922f6cb3bcbSJinsong Ji for (const InstrStage &IS : 923f6cb3bcbSJinsong Ji make_range(InstrItins->beginStage(SchedClass), 924f6cb3bcbSJinsong Ji InstrItins->endStage(SchedClass))) { 925f6cb3bcbSJinsong Ji unsigned FuncUnits = IS.getUnits(); 926254f889dSBrendon Cahoon if (countPopulation(FuncUnits) == 1) 927254f889dSBrendon Cahoon Resources[FuncUnits]++; 928254f889dSBrendon Cahoon } 929f6cb3bcbSJinsong Ji return; 930f6cb3bcbSJinsong Ji } 931f6cb3bcbSJinsong Ji if (STI && STI->getSchedModel().hasInstrSchedModel()) { 932f6cb3bcbSJinsong Ji const MCSchedClassDesc *SCDesc = 933f6cb3bcbSJinsong Ji STI->getSchedModel().getSchedClassDesc(SchedClass); 934f6cb3bcbSJinsong Ji if (!SCDesc->isValid()) 935f6cb3bcbSJinsong Ji // No valid Schedule Class Desc for schedClass, should be 936f6cb3bcbSJinsong Ji // Pseudo/PostRAPseudo 937f6cb3bcbSJinsong Ji return; 938f6cb3bcbSJinsong Ji 939f6cb3bcbSJinsong Ji for (const MCWriteProcResEntry &PRE : 940f6cb3bcbSJinsong Ji make_range(STI->getWriteProcResBegin(SCDesc), 941f6cb3bcbSJinsong Ji STI->getWriteProcResEnd(SCDesc))) { 942f6cb3bcbSJinsong Ji if (!PRE.Cycles) 943f6cb3bcbSJinsong Ji continue; 944f6cb3bcbSJinsong Ji Resources[PRE.ProcResourceIdx]++; 945f6cb3bcbSJinsong Ji } 946f6cb3bcbSJinsong Ji return; 947f6cb3bcbSJinsong Ji } 948f6cb3bcbSJinsong Ji llvm_unreachable("Should have non-empty InstrItins or hasInstrSchedModel!"); 949254f889dSBrendon Cahoon } 950254f889dSBrendon Cahoon 951254f889dSBrendon Cahoon /// Return true if IS1 has less priority than IS2. 952254f889dSBrendon Cahoon bool operator()(const MachineInstr *IS1, const MachineInstr *IS2) const { 953254f889dSBrendon Cahoon unsigned F1 = 0, F2 = 0; 954254f889dSBrendon Cahoon unsigned MFUs1 = minFuncUnits(IS1, F1); 955254f889dSBrendon Cahoon unsigned MFUs2 = minFuncUnits(IS2, F2); 956254f889dSBrendon Cahoon if (MFUs1 == 1 && MFUs2 == 1) 957254f889dSBrendon Cahoon return Resources.lookup(F1) < Resources.lookup(F2); 958254f889dSBrendon Cahoon return MFUs1 > MFUs2; 959254f889dSBrendon Cahoon } 960254f889dSBrendon Cahoon }; 961cdc71612SEugene Zelenko 962cdc71612SEugene Zelenko } // end anonymous namespace 963254f889dSBrendon Cahoon 964254f889dSBrendon Cahoon /// Calculate the resource constrained minimum initiation interval for the 965254f889dSBrendon Cahoon /// specified loop. We use the DFA to model the resources needed for 966254f889dSBrendon Cahoon /// each instruction, and we ignore dependences. A different DFA is created 967254f889dSBrendon Cahoon /// for each cycle that is required. When adding a new instruction, we attempt 968254f889dSBrendon Cahoon /// to add it to each existing DFA, until a legal space is found. If the 969254f889dSBrendon Cahoon /// instruction cannot be reserved in an existing DFA, we create a new one. 970254f889dSBrendon Cahoon unsigned SwingSchedulerDAG::calculateResMII() { 971f6cb3bcbSJinsong Ji 97218e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "calculateResMII:\n"); 973f6cb3bcbSJinsong Ji SmallVector<ResourceManager*, 8> Resources; 974254f889dSBrendon Cahoon MachineBasicBlock *MBB = Loop.getHeader(); 975f6cb3bcbSJinsong Ji Resources.push_back(new ResourceManager(&MF.getSubtarget())); 976254f889dSBrendon Cahoon 977254f889dSBrendon Cahoon // Sort the instructions by the number of available choices for scheduling, 978254f889dSBrendon Cahoon // least to most. Use the number of critical resources as the tie breaker. 979f6cb3bcbSJinsong Ji FuncUnitSorter FUS = FuncUnitSorter(MF.getSubtarget()); 980254f889dSBrendon Cahoon for (MachineBasicBlock::iterator I = MBB->getFirstNonPHI(), 981254f889dSBrendon Cahoon E = MBB->getFirstTerminator(); 982254f889dSBrendon Cahoon I != E; ++I) 983254f889dSBrendon Cahoon FUS.calcCriticalResources(*I); 984254f889dSBrendon Cahoon PriorityQueue<MachineInstr *, std::vector<MachineInstr *>, FuncUnitSorter> 985254f889dSBrendon Cahoon FuncUnitOrder(FUS); 986254f889dSBrendon Cahoon 987254f889dSBrendon Cahoon for (MachineBasicBlock::iterator I = MBB->getFirstNonPHI(), 988254f889dSBrendon Cahoon E = MBB->getFirstTerminator(); 989254f889dSBrendon Cahoon I != E; ++I) 990254f889dSBrendon Cahoon FuncUnitOrder.push(&*I); 991254f889dSBrendon Cahoon 992254f889dSBrendon Cahoon while (!FuncUnitOrder.empty()) { 993254f889dSBrendon Cahoon MachineInstr *MI = FuncUnitOrder.top(); 994254f889dSBrendon Cahoon FuncUnitOrder.pop(); 995254f889dSBrendon Cahoon if (TII->isZeroCost(MI->getOpcode())) 996254f889dSBrendon Cahoon continue; 997254f889dSBrendon Cahoon // Attempt to reserve the instruction in an existing DFA. At least one 998254f889dSBrendon Cahoon // DFA is needed for each cycle. 999254f889dSBrendon Cahoon unsigned NumCycles = getSUnit(MI)->Latency; 1000254f889dSBrendon Cahoon unsigned ReservedCycles = 0; 1001f6cb3bcbSJinsong Ji SmallVectorImpl<ResourceManager *>::iterator RI = Resources.begin(); 1002f6cb3bcbSJinsong Ji SmallVectorImpl<ResourceManager *>::iterator RE = Resources.end(); 100318e7bf5cSJinsong Ji LLVM_DEBUG({ 100418e7bf5cSJinsong Ji dbgs() << "Trying to reserve resource for " << NumCycles 100518e7bf5cSJinsong Ji << " cycles for \n"; 100618e7bf5cSJinsong Ji MI->dump(); 100718e7bf5cSJinsong Ji }); 1008254f889dSBrendon Cahoon for (unsigned C = 0; C < NumCycles; ++C) 1009254f889dSBrendon Cahoon while (RI != RE) { 1010254f889dSBrendon Cahoon if ((*RI++)->canReserveResources(*MI)) { 1011254f889dSBrendon Cahoon ++ReservedCycles; 1012254f889dSBrendon Cahoon break; 1013254f889dSBrendon Cahoon } 1014254f889dSBrendon Cahoon } 1015254f889dSBrendon Cahoon // Start reserving resources using existing DFAs. 1016254f889dSBrendon Cahoon for (unsigned C = 0; C < ReservedCycles; ++C) { 1017254f889dSBrendon Cahoon --RI; 1018254f889dSBrendon Cahoon (*RI)->reserveResources(*MI); 1019254f889dSBrendon Cahoon } 102018e7bf5cSJinsong Ji 102118e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "ReservedCycles:" << ReservedCycles 102218e7bf5cSJinsong Ji << ", NumCycles:" << NumCycles << "\n"); 1023254f889dSBrendon Cahoon // Add new DFAs, if needed, to reserve resources. 1024254f889dSBrendon Cahoon for (unsigned C = ReservedCycles; C < NumCycles; ++C) { 102518e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "NewResource created to reserve resources" 102618e7bf5cSJinsong Ji << "\n"); 1027f6cb3bcbSJinsong Ji ResourceManager *NewResource = new ResourceManager(&MF.getSubtarget()); 1028254f889dSBrendon Cahoon assert(NewResource->canReserveResources(*MI) && "Reserve error."); 1029254f889dSBrendon Cahoon NewResource->reserveResources(*MI); 1030254f889dSBrendon Cahoon Resources.push_back(NewResource); 1031254f889dSBrendon Cahoon } 1032254f889dSBrendon Cahoon } 1033254f889dSBrendon Cahoon int Resmii = Resources.size(); 103418e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "Retrun Res MII:" << Resmii << "\n"); 1035254f889dSBrendon Cahoon // Delete the memory for each of the DFAs that were created earlier. 1036f6cb3bcbSJinsong Ji for (ResourceManager *RI : Resources) { 1037f6cb3bcbSJinsong Ji ResourceManager *D = RI; 1038254f889dSBrendon Cahoon delete D; 1039254f889dSBrendon Cahoon } 1040254f889dSBrendon Cahoon Resources.clear(); 1041254f889dSBrendon Cahoon return Resmii; 1042254f889dSBrendon Cahoon } 1043254f889dSBrendon Cahoon 1044254f889dSBrendon Cahoon /// Calculate the recurrence-constrainted minimum initiation interval. 1045254f889dSBrendon Cahoon /// Iterate over each circuit. Compute the delay(c) and distance(c) 1046254f889dSBrendon Cahoon /// for each circuit. The II needs to satisfy the inequality 1047254f889dSBrendon Cahoon /// delay(c) - II*distance(c) <= 0. For each circuit, choose the smallest 1048c73b6d6bSHiroshi Inoue /// II that satisfies the inequality, and the RecMII is the maximum 1049254f889dSBrendon Cahoon /// of those values. 1050254f889dSBrendon Cahoon unsigned SwingSchedulerDAG::calculateRecMII(NodeSetType &NodeSets) { 1051254f889dSBrendon Cahoon unsigned RecMII = 0; 1052254f889dSBrendon Cahoon 1053254f889dSBrendon Cahoon for (NodeSet &Nodes : NodeSets) { 105432a40564SEugene Zelenko if (Nodes.empty()) 1055254f889dSBrendon Cahoon continue; 1056254f889dSBrendon Cahoon 1057a2122044SKrzysztof Parzyszek unsigned Delay = Nodes.getLatency(); 1058254f889dSBrendon Cahoon unsigned Distance = 1; 1059254f889dSBrendon Cahoon 1060254f889dSBrendon Cahoon // ii = ceil(delay / distance) 1061254f889dSBrendon Cahoon unsigned CurMII = (Delay + Distance - 1) / Distance; 1062254f889dSBrendon Cahoon Nodes.setRecMII(CurMII); 1063254f889dSBrendon Cahoon if (CurMII > RecMII) 1064254f889dSBrendon Cahoon RecMII = CurMII; 1065254f889dSBrendon Cahoon } 1066254f889dSBrendon Cahoon 1067254f889dSBrendon Cahoon return RecMII; 1068254f889dSBrendon Cahoon } 1069254f889dSBrendon Cahoon 1070254f889dSBrendon Cahoon /// Swap all the anti dependences in the DAG. That means it is no longer a DAG, 1071254f889dSBrendon Cahoon /// but we do this to find the circuits, and then change them back. 1072254f889dSBrendon Cahoon static void swapAntiDependences(std::vector<SUnit> &SUnits) { 1073254f889dSBrendon Cahoon SmallVector<std::pair<SUnit *, SDep>, 8> DepsAdded; 1074254f889dSBrendon Cahoon for (unsigned i = 0, e = SUnits.size(); i != e; ++i) { 1075254f889dSBrendon Cahoon SUnit *SU = &SUnits[i]; 1076254f889dSBrendon Cahoon for (SUnit::pred_iterator IP = SU->Preds.begin(), EP = SU->Preds.end(); 1077254f889dSBrendon Cahoon IP != EP; ++IP) { 1078254f889dSBrendon Cahoon if (IP->getKind() != SDep::Anti) 1079254f889dSBrendon Cahoon continue; 1080254f889dSBrendon Cahoon DepsAdded.push_back(std::make_pair(SU, *IP)); 1081254f889dSBrendon Cahoon } 1082254f889dSBrendon Cahoon } 1083254f889dSBrendon Cahoon for (SmallVector<std::pair<SUnit *, SDep>, 8>::iterator I = DepsAdded.begin(), 1084254f889dSBrendon Cahoon E = DepsAdded.end(); 1085254f889dSBrendon Cahoon I != E; ++I) { 1086254f889dSBrendon Cahoon // Remove this anti dependency and add one in the reverse direction. 1087254f889dSBrendon Cahoon SUnit *SU = I->first; 1088254f889dSBrendon Cahoon SDep &D = I->second; 1089254f889dSBrendon Cahoon SUnit *TargetSU = D.getSUnit(); 1090254f889dSBrendon Cahoon unsigned Reg = D.getReg(); 1091254f889dSBrendon Cahoon unsigned Lat = D.getLatency(); 1092254f889dSBrendon Cahoon SU->removePred(D); 1093254f889dSBrendon Cahoon SDep Dep(SU, SDep::Anti, Reg); 1094254f889dSBrendon Cahoon Dep.setLatency(Lat); 1095254f889dSBrendon Cahoon TargetSU->addPred(Dep); 1096254f889dSBrendon Cahoon } 1097254f889dSBrendon Cahoon } 1098254f889dSBrendon Cahoon 1099254f889dSBrendon Cahoon /// Create the adjacency structure of the nodes in the graph. 1100254f889dSBrendon Cahoon void SwingSchedulerDAG::Circuits::createAdjacencyStructure( 1101254f889dSBrendon Cahoon SwingSchedulerDAG *DAG) { 1102254f889dSBrendon Cahoon BitVector Added(SUnits.size()); 11038e1363dfSKrzysztof Parzyszek DenseMap<int, int> OutputDeps; 1104254f889dSBrendon Cahoon for (int i = 0, e = SUnits.size(); i != e; ++i) { 1105254f889dSBrendon Cahoon Added.reset(); 1106254f889dSBrendon Cahoon // Add any successor to the adjacency matrix and exclude duplicates. 1107254f889dSBrendon Cahoon for (auto &SI : SUnits[i].Succs) { 11088e1363dfSKrzysztof Parzyszek // Only create a back-edge on the first and last nodes of a dependence 11098e1363dfSKrzysztof Parzyszek // chain. This records any chains and adds them later. 11108e1363dfSKrzysztof Parzyszek if (SI.getKind() == SDep::Output) { 11118e1363dfSKrzysztof Parzyszek int N = SI.getSUnit()->NodeNum; 11128e1363dfSKrzysztof Parzyszek int BackEdge = i; 11138e1363dfSKrzysztof Parzyszek auto Dep = OutputDeps.find(BackEdge); 11148e1363dfSKrzysztof Parzyszek if (Dep != OutputDeps.end()) { 11158e1363dfSKrzysztof Parzyszek BackEdge = Dep->second; 11168e1363dfSKrzysztof Parzyszek OutputDeps.erase(Dep); 11178e1363dfSKrzysztof Parzyszek } 11188e1363dfSKrzysztof Parzyszek OutputDeps[N] = BackEdge; 11198e1363dfSKrzysztof Parzyszek } 1120ada0f511SSumanth Gundapaneni // Do not process a boundary node, an artificial node. 1121ada0f511SSumanth Gundapaneni // A back-edge is processed only if it goes to a Phi. 1122ada0f511SSumanth Gundapaneni if (SI.getSUnit()->isBoundaryNode() || SI.isArtificial() || 1123254f889dSBrendon Cahoon (SI.getKind() == SDep::Anti && !SI.getSUnit()->getInstr()->isPHI())) 1124254f889dSBrendon Cahoon continue; 1125254f889dSBrendon Cahoon int N = SI.getSUnit()->NodeNum; 1126254f889dSBrendon Cahoon if (!Added.test(N)) { 1127254f889dSBrendon Cahoon AdjK[i].push_back(N); 1128254f889dSBrendon Cahoon Added.set(N); 1129254f889dSBrendon Cahoon } 1130254f889dSBrendon Cahoon } 1131254f889dSBrendon Cahoon // A chain edge between a store and a load is treated as a back-edge in the 1132254f889dSBrendon Cahoon // adjacency matrix. 1133254f889dSBrendon Cahoon for (auto &PI : SUnits[i].Preds) { 1134254f889dSBrendon Cahoon if (!SUnits[i].getInstr()->mayStore() || 11358e1363dfSKrzysztof Parzyszek !DAG->isLoopCarriedDep(&SUnits[i], PI, false)) 1136254f889dSBrendon Cahoon continue; 1137254f889dSBrendon Cahoon if (PI.getKind() == SDep::Order && PI.getSUnit()->getInstr()->mayLoad()) { 1138254f889dSBrendon Cahoon int N = PI.getSUnit()->NodeNum; 1139254f889dSBrendon Cahoon if (!Added.test(N)) { 1140254f889dSBrendon Cahoon AdjK[i].push_back(N); 1141254f889dSBrendon Cahoon Added.set(N); 1142254f889dSBrendon Cahoon } 1143254f889dSBrendon Cahoon } 1144254f889dSBrendon Cahoon } 1145254f889dSBrendon Cahoon } 1146dad8c6a1SHiroshi Inoue // Add back-edges in the adjacency matrix for the output dependences. 11478e1363dfSKrzysztof Parzyszek for (auto &OD : OutputDeps) 11488e1363dfSKrzysztof Parzyszek if (!Added.test(OD.second)) { 11498e1363dfSKrzysztof Parzyszek AdjK[OD.first].push_back(OD.second); 11508e1363dfSKrzysztof Parzyszek Added.set(OD.second); 11518e1363dfSKrzysztof Parzyszek } 1152254f889dSBrendon Cahoon } 1153254f889dSBrendon Cahoon 1154254f889dSBrendon Cahoon /// Identify an elementary circuit in the dependence graph starting at the 1155254f889dSBrendon Cahoon /// specified node. 1156254f889dSBrendon Cahoon bool SwingSchedulerDAG::Circuits::circuit(int V, int S, NodeSetType &NodeSets, 1157254f889dSBrendon Cahoon bool HasBackedge) { 1158254f889dSBrendon Cahoon SUnit *SV = &SUnits[V]; 1159254f889dSBrendon Cahoon bool F = false; 1160254f889dSBrendon Cahoon Stack.insert(SV); 1161254f889dSBrendon Cahoon Blocked.set(V); 1162254f889dSBrendon Cahoon 1163254f889dSBrendon Cahoon for (auto W : AdjK[V]) { 1164254f889dSBrendon Cahoon if (NumPaths > MaxPaths) 1165254f889dSBrendon Cahoon break; 1166254f889dSBrendon Cahoon if (W < S) 1167254f889dSBrendon Cahoon continue; 1168254f889dSBrendon Cahoon if (W == S) { 1169254f889dSBrendon Cahoon if (!HasBackedge) 1170254f889dSBrendon Cahoon NodeSets.push_back(NodeSet(Stack.begin(), Stack.end())); 1171254f889dSBrendon Cahoon F = true; 1172254f889dSBrendon Cahoon ++NumPaths; 1173254f889dSBrendon Cahoon break; 1174254f889dSBrendon Cahoon } else if (!Blocked.test(W)) { 117577418a37SSumanth Gundapaneni if (circuit(W, S, NodeSets, 117677418a37SSumanth Gundapaneni Node2Idx->at(W) < Node2Idx->at(V) ? true : HasBackedge)) 1177254f889dSBrendon Cahoon F = true; 1178254f889dSBrendon Cahoon } 1179254f889dSBrendon Cahoon } 1180254f889dSBrendon Cahoon 1181254f889dSBrendon Cahoon if (F) 1182254f889dSBrendon Cahoon unblock(V); 1183254f889dSBrendon Cahoon else { 1184254f889dSBrendon Cahoon for (auto W : AdjK[V]) { 1185254f889dSBrendon Cahoon if (W < S) 1186254f889dSBrendon Cahoon continue; 1187254f889dSBrendon Cahoon if (B[W].count(SV) == 0) 1188254f889dSBrendon Cahoon B[W].insert(SV); 1189254f889dSBrendon Cahoon } 1190254f889dSBrendon Cahoon } 1191254f889dSBrendon Cahoon Stack.pop_back(); 1192254f889dSBrendon Cahoon return F; 1193254f889dSBrendon Cahoon } 1194254f889dSBrendon Cahoon 1195254f889dSBrendon Cahoon /// Unblock a node in the circuit finding algorithm. 1196254f889dSBrendon Cahoon void SwingSchedulerDAG::Circuits::unblock(int U) { 1197254f889dSBrendon Cahoon Blocked.reset(U); 1198254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 4> &BU = B[U]; 1199254f889dSBrendon Cahoon while (!BU.empty()) { 1200254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 4>::iterator SI = BU.begin(); 1201254f889dSBrendon Cahoon assert(SI != BU.end() && "Invalid B set."); 1202254f889dSBrendon Cahoon SUnit *W = *SI; 1203254f889dSBrendon Cahoon BU.erase(W); 1204254f889dSBrendon Cahoon if (Blocked.test(W->NodeNum)) 1205254f889dSBrendon Cahoon unblock(W->NodeNum); 1206254f889dSBrendon Cahoon } 1207254f889dSBrendon Cahoon } 1208254f889dSBrendon Cahoon 1209254f889dSBrendon Cahoon /// Identify all the elementary circuits in the dependence graph using 1210254f889dSBrendon Cahoon /// Johnson's circuit algorithm. 1211254f889dSBrendon Cahoon void SwingSchedulerDAG::findCircuits(NodeSetType &NodeSets) { 1212254f889dSBrendon Cahoon // Swap all the anti dependences in the DAG. That means it is no longer a DAG, 1213254f889dSBrendon Cahoon // but we do this to find the circuits, and then change them back. 1214254f889dSBrendon Cahoon swapAntiDependences(SUnits); 1215254f889dSBrendon Cahoon 121677418a37SSumanth Gundapaneni Circuits Cir(SUnits, Topo); 1217254f889dSBrendon Cahoon // Create the adjacency structure. 1218254f889dSBrendon Cahoon Cir.createAdjacencyStructure(this); 1219254f889dSBrendon Cahoon for (int i = 0, e = SUnits.size(); i != e; ++i) { 1220254f889dSBrendon Cahoon Cir.reset(); 1221254f889dSBrendon Cahoon Cir.circuit(i, i, NodeSets); 1222254f889dSBrendon Cahoon } 1223254f889dSBrendon Cahoon 1224254f889dSBrendon Cahoon // Change the dependences back so that we've created a DAG again. 1225254f889dSBrendon Cahoon swapAntiDependences(SUnits); 1226254f889dSBrendon Cahoon } 1227254f889dSBrendon Cahoon 122862ac69d4SSumanth Gundapaneni // Create artificial dependencies between the source of COPY/REG_SEQUENCE that 122962ac69d4SSumanth Gundapaneni // is loop-carried to the USE in next iteration. This will help pipeliner avoid 123062ac69d4SSumanth Gundapaneni // additional copies that are needed across iterations. An artificial dependence 123162ac69d4SSumanth Gundapaneni // edge is added from USE to SOURCE of COPY/REG_SEQUENCE. 123262ac69d4SSumanth Gundapaneni 123362ac69d4SSumanth Gundapaneni // PHI-------Anti-Dep-----> COPY/REG_SEQUENCE (loop-carried) 123462ac69d4SSumanth Gundapaneni // SRCOfCopY------True-Dep---> COPY/REG_SEQUENCE 123562ac69d4SSumanth Gundapaneni // PHI-------True-Dep------> USEOfPhi 123662ac69d4SSumanth Gundapaneni 123762ac69d4SSumanth Gundapaneni // The mutation creates 123862ac69d4SSumanth Gundapaneni // USEOfPHI -------Artificial-Dep---> SRCOfCopy 123962ac69d4SSumanth Gundapaneni 124062ac69d4SSumanth Gundapaneni // This overall will ensure, the USEOfPHI is scheduled before SRCOfCopy 124162ac69d4SSumanth Gundapaneni // (since USE is a predecessor), implies, the COPY/ REG_SEQUENCE is scheduled 124262ac69d4SSumanth Gundapaneni // late to avoid additional copies across iterations. The possible scheduling 124362ac69d4SSumanth Gundapaneni // order would be 124462ac69d4SSumanth Gundapaneni // USEOfPHI --- SRCOfCopy--- COPY/REG_SEQUENCE. 124562ac69d4SSumanth Gundapaneni 124662ac69d4SSumanth Gundapaneni void SwingSchedulerDAG::CopyToPhiMutation::apply(ScheduleDAGInstrs *DAG) { 124762ac69d4SSumanth Gundapaneni for (SUnit &SU : DAG->SUnits) { 124862ac69d4SSumanth Gundapaneni // Find the COPY/REG_SEQUENCE instruction. 124962ac69d4SSumanth Gundapaneni if (!SU.getInstr()->isCopy() && !SU.getInstr()->isRegSequence()) 125062ac69d4SSumanth Gundapaneni continue; 125162ac69d4SSumanth Gundapaneni 125262ac69d4SSumanth Gundapaneni // Record the loop carried PHIs. 125362ac69d4SSumanth Gundapaneni SmallVector<SUnit *, 4> PHISUs; 125462ac69d4SSumanth Gundapaneni // Record the SrcSUs that feed the COPY/REG_SEQUENCE instructions. 125562ac69d4SSumanth Gundapaneni SmallVector<SUnit *, 4> SrcSUs; 125662ac69d4SSumanth Gundapaneni 125762ac69d4SSumanth Gundapaneni for (auto &Dep : SU.Preds) { 125862ac69d4SSumanth Gundapaneni SUnit *TmpSU = Dep.getSUnit(); 125962ac69d4SSumanth Gundapaneni MachineInstr *TmpMI = TmpSU->getInstr(); 126062ac69d4SSumanth Gundapaneni SDep::Kind DepKind = Dep.getKind(); 126162ac69d4SSumanth Gundapaneni // Save the loop carried PHI. 126262ac69d4SSumanth Gundapaneni if (DepKind == SDep::Anti && TmpMI->isPHI()) 126362ac69d4SSumanth Gundapaneni PHISUs.push_back(TmpSU); 126462ac69d4SSumanth Gundapaneni // Save the source of COPY/REG_SEQUENCE. 126562ac69d4SSumanth Gundapaneni // If the source has no pre-decessors, we will end up creating cycles. 126662ac69d4SSumanth Gundapaneni else if (DepKind == SDep::Data && !TmpMI->isPHI() && TmpSU->NumPreds > 0) 126762ac69d4SSumanth Gundapaneni SrcSUs.push_back(TmpSU); 126862ac69d4SSumanth Gundapaneni } 126962ac69d4SSumanth Gundapaneni 127062ac69d4SSumanth Gundapaneni if (PHISUs.size() == 0 || SrcSUs.size() == 0) 127162ac69d4SSumanth Gundapaneni continue; 127262ac69d4SSumanth Gundapaneni 127362ac69d4SSumanth Gundapaneni // Find the USEs of PHI. If the use is a PHI or REG_SEQUENCE, push back this 127462ac69d4SSumanth Gundapaneni // SUnit to the container. 127562ac69d4SSumanth Gundapaneni SmallVector<SUnit *, 8> UseSUs; 127662ac69d4SSumanth Gundapaneni for (auto I = PHISUs.begin(); I != PHISUs.end(); ++I) { 127762ac69d4SSumanth Gundapaneni for (auto &Dep : (*I)->Succs) { 127862ac69d4SSumanth Gundapaneni if (Dep.getKind() != SDep::Data) 127962ac69d4SSumanth Gundapaneni continue; 128062ac69d4SSumanth Gundapaneni 128162ac69d4SSumanth Gundapaneni SUnit *TmpSU = Dep.getSUnit(); 128262ac69d4SSumanth Gundapaneni MachineInstr *TmpMI = TmpSU->getInstr(); 128362ac69d4SSumanth Gundapaneni if (TmpMI->isPHI() || TmpMI->isRegSequence()) { 128462ac69d4SSumanth Gundapaneni PHISUs.push_back(TmpSU); 128562ac69d4SSumanth Gundapaneni continue; 128662ac69d4SSumanth Gundapaneni } 128762ac69d4SSumanth Gundapaneni UseSUs.push_back(TmpSU); 128862ac69d4SSumanth Gundapaneni } 128962ac69d4SSumanth Gundapaneni } 129062ac69d4SSumanth Gundapaneni 129162ac69d4SSumanth Gundapaneni if (UseSUs.size() == 0) 129262ac69d4SSumanth Gundapaneni continue; 129362ac69d4SSumanth Gundapaneni 129462ac69d4SSumanth Gundapaneni SwingSchedulerDAG *SDAG = cast<SwingSchedulerDAG>(DAG); 129562ac69d4SSumanth Gundapaneni // Add the artificial dependencies if it does not form a cycle. 129662ac69d4SSumanth Gundapaneni for (auto I : UseSUs) { 129762ac69d4SSumanth Gundapaneni for (auto Src : SrcSUs) { 129862ac69d4SSumanth Gundapaneni if (!SDAG->Topo.IsReachable(I, Src) && Src != I) { 129962ac69d4SSumanth Gundapaneni Src->addPred(SDep(I, SDep::Artificial)); 130062ac69d4SSumanth Gundapaneni SDAG->Topo.AddPred(Src, I); 130162ac69d4SSumanth Gundapaneni } 130262ac69d4SSumanth Gundapaneni } 130362ac69d4SSumanth Gundapaneni } 130462ac69d4SSumanth Gundapaneni } 130562ac69d4SSumanth Gundapaneni } 130662ac69d4SSumanth Gundapaneni 1307254f889dSBrendon Cahoon /// Return true for DAG nodes that we ignore when computing the cost functions. 1308c73b6d6bSHiroshi Inoue /// We ignore the back-edge recurrence in order to avoid unbounded recursion 1309254f889dSBrendon Cahoon /// in the calculation of the ASAP, ALAP, etc functions. 1310254f889dSBrendon Cahoon static bool ignoreDependence(const SDep &D, bool isPred) { 1311254f889dSBrendon Cahoon if (D.isArtificial()) 1312254f889dSBrendon Cahoon return true; 1313254f889dSBrendon Cahoon return D.getKind() == SDep::Anti && isPred; 1314254f889dSBrendon Cahoon } 1315254f889dSBrendon Cahoon 1316254f889dSBrendon Cahoon /// Compute several functions need to order the nodes for scheduling. 1317254f889dSBrendon Cahoon /// ASAP - Earliest time to schedule a node. 1318254f889dSBrendon Cahoon /// ALAP - Latest time to schedule a node. 1319254f889dSBrendon Cahoon /// MOV - Mobility function, difference between ALAP and ASAP. 1320254f889dSBrendon Cahoon /// D - Depth of each node. 1321254f889dSBrendon Cahoon /// H - Height of each node. 1322254f889dSBrendon Cahoon void SwingSchedulerDAG::computeNodeFunctions(NodeSetType &NodeSets) { 1323254f889dSBrendon Cahoon ScheduleInfo.resize(SUnits.size()); 1324254f889dSBrendon Cahoon 1325d34e60caSNicola Zaghen LLVM_DEBUG({ 1326254f889dSBrendon Cahoon for (ScheduleDAGTopologicalSort::const_iterator I = Topo.begin(), 1327254f889dSBrendon Cahoon E = Topo.end(); 1328254f889dSBrendon Cahoon I != E; ++I) { 1329726e12cfSMatthias Braun const SUnit &SU = SUnits[*I]; 1330726e12cfSMatthias Braun dumpNode(SU); 1331254f889dSBrendon Cahoon } 1332254f889dSBrendon Cahoon }); 1333254f889dSBrendon Cahoon 1334254f889dSBrendon Cahoon int maxASAP = 0; 13354b8bcf00SRoorda, Jan-Willem // Compute ASAP and ZeroLatencyDepth. 1336254f889dSBrendon Cahoon for (ScheduleDAGTopologicalSort::const_iterator I = Topo.begin(), 1337254f889dSBrendon Cahoon E = Topo.end(); 1338254f889dSBrendon Cahoon I != E; ++I) { 1339254f889dSBrendon Cahoon int asap = 0; 13404b8bcf00SRoorda, Jan-Willem int zeroLatencyDepth = 0; 1341254f889dSBrendon Cahoon SUnit *SU = &SUnits[*I]; 1342254f889dSBrendon Cahoon for (SUnit::const_pred_iterator IP = SU->Preds.begin(), 1343254f889dSBrendon Cahoon EP = SU->Preds.end(); 1344254f889dSBrendon Cahoon IP != EP; ++IP) { 13454b8bcf00SRoorda, Jan-Willem SUnit *pred = IP->getSUnit(); 1346c715a5d2SKrzysztof Parzyszek if (IP->getLatency() == 0) 13474b8bcf00SRoorda, Jan-Willem zeroLatencyDepth = 13484b8bcf00SRoorda, Jan-Willem std::max(zeroLatencyDepth, getZeroLatencyDepth(pred) + 1); 1349254f889dSBrendon Cahoon if (ignoreDependence(*IP, true)) 1350254f889dSBrendon Cahoon continue; 1351c715a5d2SKrzysztof Parzyszek asap = std::max(asap, (int)(getASAP(pred) + IP->getLatency() - 1352254f889dSBrendon Cahoon getDistance(pred, SU, *IP) * MII)); 1353254f889dSBrendon Cahoon } 1354254f889dSBrendon Cahoon maxASAP = std::max(maxASAP, asap); 1355254f889dSBrendon Cahoon ScheduleInfo[*I].ASAP = asap; 13564b8bcf00SRoorda, Jan-Willem ScheduleInfo[*I].ZeroLatencyDepth = zeroLatencyDepth; 1357254f889dSBrendon Cahoon } 1358254f889dSBrendon Cahoon 13594b8bcf00SRoorda, Jan-Willem // Compute ALAP, ZeroLatencyHeight, and MOV. 1360254f889dSBrendon Cahoon for (ScheduleDAGTopologicalSort::const_reverse_iterator I = Topo.rbegin(), 1361254f889dSBrendon Cahoon E = Topo.rend(); 1362254f889dSBrendon Cahoon I != E; ++I) { 1363254f889dSBrendon Cahoon int alap = maxASAP; 13644b8bcf00SRoorda, Jan-Willem int zeroLatencyHeight = 0; 1365254f889dSBrendon Cahoon SUnit *SU = &SUnits[*I]; 1366254f889dSBrendon Cahoon for (SUnit::const_succ_iterator IS = SU->Succs.begin(), 1367254f889dSBrendon Cahoon ES = SU->Succs.end(); 1368254f889dSBrendon Cahoon IS != ES; ++IS) { 13694b8bcf00SRoorda, Jan-Willem SUnit *succ = IS->getSUnit(); 1370c715a5d2SKrzysztof Parzyszek if (IS->getLatency() == 0) 13714b8bcf00SRoorda, Jan-Willem zeroLatencyHeight = 13724b8bcf00SRoorda, Jan-Willem std::max(zeroLatencyHeight, getZeroLatencyHeight(succ) + 1); 1373254f889dSBrendon Cahoon if (ignoreDependence(*IS, true)) 1374254f889dSBrendon Cahoon continue; 1375c715a5d2SKrzysztof Parzyszek alap = std::min(alap, (int)(getALAP(succ) - IS->getLatency() + 1376254f889dSBrendon Cahoon getDistance(SU, succ, *IS) * MII)); 1377254f889dSBrendon Cahoon } 1378254f889dSBrendon Cahoon 1379254f889dSBrendon Cahoon ScheduleInfo[*I].ALAP = alap; 13804b8bcf00SRoorda, Jan-Willem ScheduleInfo[*I].ZeroLatencyHeight = zeroLatencyHeight; 1381254f889dSBrendon Cahoon } 1382254f889dSBrendon Cahoon 1383254f889dSBrendon Cahoon // After computing the node functions, compute the summary for each node set. 1384254f889dSBrendon Cahoon for (NodeSet &I : NodeSets) 1385254f889dSBrendon Cahoon I.computeNodeSetInfo(this); 1386254f889dSBrendon Cahoon 1387d34e60caSNicola Zaghen LLVM_DEBUG({ 1388254f889dSBrendon Cahoon for (unsigned i = 0; i < SUnits.size(); i++) { 1389254f889dSBrendon Cahoon dbgs() << "\tNode " << i << ":\n"; 1390254f889dSBrendon Cahoon dbgs() << "\t ASAP = " << getASAP(&SUnits[i]) << "\n"; 1391254f889dSBrendon Cahoon dbgs() << "\t ALAP = " << getALAP(&SUnits[i]) << "\n"; 1392254f889dSBrendon Cahoon dbgs() << "\t MOV = " << getMOV(&SUnits[i]) << "\n"; 1393254f889dSBrendon Cahoon dbgs() << "\t D = " << getDepth(&SUnits[i]) << "\n"; 1394254f889dSBrendon Cahoon dbgs() << "\t H = " << getHeight(&SUnits[i]) << "\n"; 13954b8bcf00SRoorda, Jan-Willem dbgs() << "\t ZLD = " << getZeroLatencyDepth(&SUnits[i]) << "\n"; 13964b8bcf00SRoorda, Jan-Willem dbgs() << "\t ZLH = " << getZeroLatencyHeight(&SUnits[i]) << "\n"; 1397254f889dSBrendon Cahoon } 1398254f889dSBrendon Cahoon }); 1399254f889dSBrendon Cahoon } 1400254f889dSBrendon Cahoon 1401254f889dSBrendon Cahoon /// Compute the Pred_L(O) set, as defined in the paper. The set is defined 1402254f889dSBrendon Cahoon /// as the predecessors of the elements of NodeOrder that are not also in 1403254f889dSBrendon Cahoon /// NodeOrder. 1404254f889dSBrendon Cahoon static bool pred_L(SetVector<SUnit *> &NodeOrder, 1405254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> &Preds, 1406254f889dSBrendon Cahoon const NodeSet *S = nullptr) { 1407254f889dSBrendon Cahoon Preds.clear(); 1408254f889dSBrendon Cahoon for (SetVector<SUnit *>::iterator I = NodeOrder.begin(), E = NodeOrder.end(); 1409254f889dSBrendon Cahoon I != E; ++I) { 1410254f889dSBrendon Cahoon for (SUnit::pred_iterator PI = (*I)->Preds.begin(), PE = (*I)->Preds.end(); 1411254f889dSBrendon Cahoon PI != PE; ++PI) { 1412254f889dSBrendon Cahoon if (S && S->count(PI->getSUnit()) == 0) 1413254f889dSBrendon Cahoon continue; 1414254f889dSBrendon Cahoon if (ignoreDependence(*PI, true)) 1415254f889dSBrendon Cahoon continue; 1416254f889dSBrendon Cahoon if (NodeOrder.count(PI->getSUnit()) == 0) 1417254f889dSBrendon Cahoon Preds.insert(PI->getSUnit()); 1418254f889dSBrendon Cahoon } 1419254f889dSBrendon Cahoon // Back-edges are predecessors with an anti-dependence. 1420254f889dSBrendon Cahoon for (SUnit::const_succ_iterator IS = (*I)->Succs.begin(), 1421254f889dSBrendon Cahoon ES = (*I)->Succs.end(); 1422254f889dSBrendon Cahoon IS != ES; ++IS) { 1423254f889dSBrendon Cahoon if (IS->getKind() != SDep::Anti) 1424254f889dSBrendon Cahoon continue; 1425254f889dSBrendon Cahoon if (S && S->count(IS->getSUnit()) == 0) 1426254f889dSBrendon Cahoon continue; 1427254f889dSBrendon Cahoon if (NodeOrder.count(IS->getSUnit()) == 0) 1428254f889dSBrendon Cahoon Preds.insert(IS->getSUnit()); 1429254f889dSBrendon Cahoon } 1430254f889dSBrendon Cahoon } 143132a40564SEugene Zelenko return !Preds.empty(); 1432254f889dSBrendon Cahoon } 1433254f889dSBrendon Cahoon 1434254f889dSBrendon Cahoon /// Compute the Succ_L(O) set, as defined in the paper. The set is defined 1435254f889dSBrendon Cahoon /// as the successors of the elements of NodeOrder that are not also in 1436254f889dSBrendon Cahoon /// NodeOrder. 1437254f889dSBrendon Cahoon static bool succ_L(SetVector<SUnit *> &NodeOrder, 1438254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> &Succs, 1439254f889dSBrendon Cahoon const NodeSet *S = nullptr) { 1440254f889dSBrendon Cahoon Succs.clear(); 1441254f889dSBrendon Cahoon for (SetVector<SUnit *>::iterator I = NodeOrder.begin(), E = NodeOrder.end(); 1442254f889dSBrendon Cahoon I != E; ++I) { 1443254f889dSBrendon Cahoon for (SUnit::succ_iterator SI = (*I)->Succs.begin(), SE = (*I)->Succs.end(); 1444254f889dSBrendon Cahoon SI != SE; ++SI) { 1445254f889dSBrendon Cahoon if (S && S->count(SI->getSUnit()) == 0) 1446254f889dSBrendon Cahoon continue; 1447254f889dSBrendon Cahoon if (ignoreDependence(*SI, false)) 1448254f889dSBrendon Cahoon continue; 1449254f889dSBrendon Cahoon if (NodeOrder.count(SI->getSUnit()) == 0) 1450254f889dSBrendon Cahoon Succs.insert(SI->getSUnit()); 1451254f889dSBrendon Cahoon } 1452254f889dSBrendon Cahoon for (SUnit::const_pred_iterator PI = (*I)->Preds.begin(), 1453254f889dSBrendon Cahoon PE = (*I)->Preds.end(); 1454254f889dSBrendon Cahoon PI != PE; ++PI) { 1455254f889dSBrendon Cahoon if (PI->getKind() != SDep::Anti) 1456254f889dSBrendon Cahoon continue; 1457254f889dSBrendon Cahoon if (S && S->count(PI->getSUnit()) == 0) 1458254f889dSBrendon Cahoon continue; 1459254f889dSBrendon Cahoon if (NodeOrder.count(PI->getSUnit()) == 0) 1460254f889dSBrendon Cahoon Succs.insert(PI->getSUnit()); 1461254f889dSBrendon Cahoon } 1462254f889dSBrendon Cahoon } 146332a40564SEugene Zelenko return !Succs.empty(); 1464254f889dSBrendon Cahoon } 1465254f889dSBrendon Cahoon 1466254f889dSBrendon Cahoon /// Return true if there is a path from the specified node to any of the nodes 1467254f889dSBrendon Cahoon /// in DestNodes. Keep track and return the nodes in any path. 1468254f889dSBrendon Cahoon static bool computePath(SUnit *Cur, SetVector<SUnit *> &Path, 1469254f889dSBrendon Cahoon SetVector<SUnit *> &DestNodes, 1470254f889dSBrendon Cahoon SetVector<SUnit *> &Exclude, 1471254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 8> &Visited) { 1472254f889dSBrendon Cahoon if (Cur->isBoundaryNode()) 1473254f889dSBrendon Cahoon return false; 1474254f889dSBrendon Cahoon if (Exclude.count(Cur) != 0) 1475254f889dSBrendon Cahoon return false; 1476254f889dSBrendon Cahoon if (DestNodes.count(Cur) != 0) 1477254f889dSBrendon Cahoon return true; 1478254f889dSBrendon Cahoon if (!Visited.insert(Cur).second) 1479254f889dSBrendon Cahoon return Path.count(Cur) != 0; 1480254f889dSBrendon Cahoon bool FoundPath = false; 1481254f889dSBrendon Cahoon for (auto &SI : Cur->Succs) 1482254f889dSBrendon Cahoon FoundPath |= computePath(SI.getSUnit(), Path, DestNodes, Exclude, Visited); 1483254f889dSBrendon Cahoon for (auto &PI : Cur->Preds) 1484254f889dSBrendon Cahoon if (PI.getKind() == SDep::Anti) 1485254f889dSBrendon Cahoon FoundPath |= 1486254f889dSBrendon Cahoon computePath(PI.getSUnit(), Path, DestNodes, Exclude, Visited); 1487254f889dSBrendon Cahoon if (FoundPath) 1488254f889dSBrendon Cahoon Path.insert(Cur); 1489254f889dSBrendon Cahoon return FoundPath; 1490254f889dSBrendon Cahoon } 1491254f889dSBrendon Cahoon 1492254f889dSBrendon Cahoon /// Return true if Set1 is a subset of Set2. 1493254f889dSBrendon Cahoon template <class S1Ty, class S2Ty> static bool isSubset(S1Ty &Set1, S2Ty &Set2) { 1494254f889dSBrendon Cahoon for (typename S1Ty::iterator I = Set1.begin(), E = Set1.end(); I != E; ++I) 1495254f889dSBrendon Cahoon if (Set2.count(*I) == 0) 1496254f889dSBrendon Cahoon return false; 1497254f889dSBrendon Cahoon return true; 1498254f889dSBrendon Cahoon } 1499254f889dSBrendon Cahoon 1500254f889dSBrendon Cahoon /// Compute the live-out registers for the instructions in a node-set. 1501254f889dSBrendon Cahoon /// The live-out registers are those that are defined in the node-set, 1502254f889dSBrendon Cahoon /// but not used. Except for use operands of Phis. 1503254f889dSBrendon Cahoon static void computeLiveOuts(MachineFunction &MF, RegPressureTracker &RPTracker, 1504254f889dSBrendon Cahoon NodeSet &NS) { 1505254f889dSBrendon Cahoon const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 1506254f889dSBrendon Cahoon MachineRegisterInfo &MRI = MF.getRegInfo(); 1507254f889dSBrendon Cahoon SmallVector<RegisterMaskPair, 8> LiveOutRegs; 1508254f889dSBrendon Cahoon SmallSet<unsigned, 4> Uses; 1509254f889dSBrendon Cahoon for (SUnit *SU : NS) { 1510254f889dSBrendon Cahoon const MachineInstr *MI = SU->getInstr(); 1511254f889dSBrendon Cahoon if (MI->isPHI()) 1512254f889dSBrendon Cahoon continue; 1513fc371558SMatthias Braun for (const MachineOperand &MO : MI->operands()) 1514fc371558SMatthias Braun if (MO.isReg() && MO.isUse()) { 1515fc371558SMatthias Braun unsigned Reg = MO.getReg(); 1516254f889dSBrendon Cahoon if (TargetRegisterInfo::isVirtualRegister(Reg)) 1517254f889dSBrendon Cahoon Uses.insert(Reg); 1518254f889dSBrendon Cahoon else if (MRI.isAllocatable(Reg)) 1519254f889dSBrendon Cahoon for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) 1520254f889dSBrendon Cahoon Uses.insert(*Units); 1521254f889dSBrendon Cahoon } 1522254f889dSBrendon Cahoon } 1523254f889dSBrendon Cahoon for (SUnit *SU : NS) 1524fc371558SMatthias Braun for (const MachineOperand &MO : SU->getInstr()->operands()) 1525fc371558SMatthias Braun if (MO.isReg() && MO.isDef() && !MO.isDead()) { 1526fc371558SMatthias Braun unsigned Reg = MO.getReg(); 1527254f889dSBrendon Cahoon if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1528254f889dSBrendon Cahoon if (!Uses.count(Reg)) 152991b5cf84SKrzysztof Parzyszek LiveOutRegs.push_back(RegisterMaskPair(Reg, 153091b5cf84SKrzysztof Parzyszek LaneBitmask::getNone())); 1531254f889dSBrendon Cahoon } else if (MRI.isAllocatable(Reg)) { 1532254f889dSBrendon Cahoon for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) 1533254f889dSBrendon Cahoon if (!Uses.count(*Units)) 153491b5cf84SKrzysztof Parzyszek LiveOutRegs.push_back(RegisterMaskPair(*Units, 153591b5cf84SKrzysztof Parzyszek LaneBitmask::getNone())); 1536254f889dSBrendon Cahoon } 1537254f889dSBrendon Cahoon } 1538254f889dSBrendon Cahoon RPTracker.addLiveRegs(LiveOutRegs); 1539254f889dSBrendon Cahoon } 1540254f889dSBrendon Cahoon 1541254f889dSBrendon Cahoon /// A heuristic to filter nodes in recurrent node-sets if the register 1542254f889dSBrendon Cahoon /// pressure of a set is too high. 1543254f889dSBrendon Cahoon void SwingSchedulerDAG::registerPressureFilter(NodeSetType &NodeSets) { 1544254f889dSBrendon Cahoon for (auto &NS : NodeSets) { 1545254f889dSBrendon Cahoon // Skip small node-sets since they won't cause register pressure problems. 1546254f889dSBrendon Cahoon if (NS.size() <= 2) 1547254f889dSBrendon Cahoon continue; 1548254f889dSBrendon Cahoon IntervalPressure RecRegPressure; 1549254f889dSBrendon Cahoon RegPressureTracker RecRPTracker(RecRegPressure); 1550254f889dSBrendon Cahoon RecRPTracker.init(&MF, &RegClassInfo, &LIS, BB, BB->end(), false, true); 1551254f889dSBrendon Cahoon computeLiveOuts(MF, RecRPTracker, NS); 1552254f889dSBrendon Cahoon RecRPTracker.closeBottom(); 1553254f889dSBrendon Cahoon 1554254f889dSBrendon Cahoon std::vector<SUnit *> SUnits(NS.begin(), NS.end()); 15550cac726aSFangrui Song llvm::sort(SUnits, [](const SUnit *A, const SUnit *B) { 1556254f889dSBrendon Cahoon return A->NodeNum > B->NodeNum; 1557254f889dSBrendon Cahoon }); 1558254f889dSBrendon Cahoon 1559254f889dSBrendon Cahoon for (auto &SU : SUnits) { 1560254f889dSBrendon Cahoon // Since we're computing the register pressure for a subset of the 1561254f889dSBrendon Cahoon // instructions in a block, we need to set the tracker for each 1562254f889dSBrendon Cahoon // instruction in the node-set. The tracker is set to the instruction 1563254f889dSBrendon Cahoon // just after the one we're interested in. 1564254f889dSBrendon Cahoon MachineBasicBlock::const_iterator CurInstI = SU->getInstr(); 1565254f889dSBrendon Cahoon RecRPTracker.setPos(std::next(CurInstI)); 1566254f889dSBrendon Cahoon 1567254f889dSBrendon Cahoon RegPressureDelta RPDelta; 1568254f889dSBrendon Cahoon ArrayRef<PressureChange> CriticalPSets; 1569254f889dSBrendon Cahoon RecRPTracker.getMaxUpwardPressureDelta(SU->getInstr(), nullptr, RPDelta, 1570254f889dSBrendon Cahoon CriticalPSets, 1571254f889dSBrendon Cahoon RecRegPressure.MaxSetPressure); 1572254f889dSBrendon Cahoon if (RPDelta.Excess.isValid()) { 1573d34e60caSNicola Zaghen LLVM_DEBUG( 1574d34e60caSNicola Zaghen dbgs() << "Excess register pressure: SU(" << SU->NodeNum << ") " 1575254f889dSBrendon Cahoon << TRI->getRegPressureSetName(RPDelta.Excess.getPSet()) 1576254f889dSBrendon Cahoon << ":" << RPDelta.Excess.getUnitInc()); 1577254f889dSBrendon Cahoon NS.setExceedPressure(SU); 1578254f889dSBrendon Cahoon break; 1579254f889dSBrendon Cahoon } 1580254f889dSBrendon Cahoon RecRPTracker.recede(); 1581254f889dSBrendon Cahoon } 1582254f889dSBrendon Cahoon } 1583254f889dSBrendon Cahoon } 1584254f889dSBrendon Cahoon 1585254f889dSBrendon Cahoon /// A heuristic to colocate node sets that have the same set of 1586254f889dSBrendon Cahoon /// successors. 1587254f889dSBrendon Cahoon void SwingSchedulerDAG::colocateNodeSets(NodeSetType &NodeSets) { 1588254f889dSBrendon Cahoon unsigned Colocate = 0; 1589254f889dSBrendon Cahoon for (int i = 0, e = NodeSets.size(); i < e; ++i) { 1590254f889dSBrendon Cahoon NodeSet &N1 = NodeSets[i]; 1591254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> S1; 1592254f889dSBrendon Cahoon if (N1.empty() || !succ_L(N1, S1)) 1593254f889dSBrendon Cahoon continue; 1594254f889dSBrendon Cahoon for (int j = i + 1; j < e; ++j) { 1595254f889dSBrendon Cahoon NodeSet &N2 = NodeSets[j]; 1596254f889dSBrendon Cahoon if (N1.compareRecMII(N2) != 0) 1597254f889dSBrendon Cahoon continue; 1598254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> S2; 1599254f889dSBrendon Cahoon if (N2.empty() || !succ_L(N2, S2)) 1600254f889dSBrendon Cahoon continue; 1601254f889dSBrendon Cahoon if (isSubset(S1, S2) && S1.size() == S2.size()) { 1602254f889dSBrendon Cahoon N1.setColocate(++Colocate); 1603254f889dSBrendon Cahoon N2.setColocate(Colocate); 1604254f889dSBrendon Cahoon break; 1605254f889dSBrendon Cahoon } 1606254f889dSBrendon Cahoon } 1607254f889dSBrendon Cahoon } 1608254f889dSBrendon Cahoon } 1609254f889dSBrendon Cahoon 1610254f889dSBrendon Cahoon /// Check if the existing node-sets are profitable. If not, then ignore the 1611254f889dSBrendon Cahoon /// recurrent node-sets, and attempt to schedule all nodes together. This is 16123ca23341SKrzysztof Parzyszek /// a heuristic. If the MII is large and all the recurrent node-sets are small, 16133ca23341SKrzysztof Parzyszek /// then it's best to try to schedule all instructions together instead of 16143ca23341SKrzysztof Parzyszek /// starting with the recurrent node-sets. 1615254f889dSBrendon Cahoon void SwingSchedulerDAG::checkNodeSets(NodeSetType &NodeSets) { 1616254f889dSBrendon Cahoon // Look for loops with a large MII. 16173ca23341SKrzysztof Parzyszek if (MII < 17) 1618254f889dSBrendon Cahoon return; 1619254f889dSBrendon Cahoon // Check if the node-set contains only a simple add recurrence. 16203ca23341SKrzysztof Parzyszek for (auto &NS : NodeSets) { 16213ca23341SKrzysztof Parzyszek if (NS.getRecMII() > 2) 1622254f889dSBrendon Cahoon return; 16233ca23341SKrzysztof Parzyszek if (NS.getMaxDepth() > MII) 16243ca23341SKrzysztof Parzyszek return; 16253ca23341SKrzysztof Parzyszek } 1626254f889dSBrendon Cahoon NodeSets.clear(); 1627d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "Clear recurrence node-sets\n"); 1628254f889dSBrendon Cahoon return; 1629254f889dSBrendon Cahoon } 1630254f889dSBrendon Cahoon 1631254f889dSBrendon Cahoon /// Add the nodes that do not belong to a recurrence set into groups 1632254f889dSBrendon Cahoon /// based upon connected componenets. 1633254f889dSBrendon Cahoon void SwingSchedulerDAG::groupRemainingNodes(NodeSetType &NodeSets) { 1634254f889dSBrendon Cahoon SetVector<SUnit *> NodesAdded; 1635254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 8> Visited; 1636254f889dSBrendon Cahoon // Add the nodes that are on a path between the previous node sets and 1637254f889dSBrendon Cahoon // the current node set. 1638254f889dSBrendon Cahoon for (NodeSet &I : NodeSets) { 1639254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> N; 1640254f889dSBrendon Cahoon // Add the nodes from the current node set to the previous node set. 1641254f889dSBrendon Cahoon if (succ_L(I, N)) { 1642254f889dSBrendon Cahoon SetVector<SUnit *> Path; 1643254f889dSBrendon Cahoon for (SUnit *NI : N) { 1644254f889dSBrendon Cahoon Visited.clear(); 1645254f889dSBrendon Cahoon computePath(NI, Path, NodesAdded, I, Visited); 1646254f889dSBrendon Cahoon } 164732a40564SEugene Zelenko if (!Path.empty()) 1648254f889dSBrendon Cahoon I.insert(Path.begin(), Path.end()); 1649254f889dSBrendon Cahoon } 1650254f889dSBrendon Cahoon // Add the nodes from the previous node set to the current node set. 1651254f889dSBrendon Cahoon N.clear(); 1652254f889dSBrendon Cahoon if (succ_L(NodesAdded, N)) { 1653254f889dSBrendon Cahoon SetVector<SUnit *> Path; 1654254f889dSBrendon Cahoon for (SUnit *NI : N) { 1655254f889dSBrendon Cahoon Visited.clear(); 1656254f889dSBrendon Cahoon computePath(NI, Path, I, NodesAdded, Visited); 1657254f889dSBrendon Cahoon } 165832a40564SEugene Zelenko if (!Path.empty()) 1659254f889dSBrendon Cahoon I.insert(Path.begin(), Path.end()); 1660254f889dSBrendon Cahoon } 1661254f889dSBrendon Cahoon NodesAdded.insert(I.begin(), I.end()); 1662254f889dSBrendon Cahoon } 1663254f889dSBrendon Cahoon 1664254f889dSBrendon Cahoon // Create a new node set with the connected nodes of any successor of a node 1665254f889dSBrendon Cahoon // in a recurrent set. 1666254f889dSBrendon Cahoon NodeSet NewSet; 1667254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> N; 1668254f889dSBrendon Cahoon if (succ_L(NodesAdded, N)) 1669254f889dSBrendon Cahoon for (SUnit *I : N) 1670254f889dSBrendon Cahoon addConnectedNodes(I, NewSet, NodesAdded); 167132a40564SEugene Zelenko if (!NewSet.empty()) 1672254f889dSBrendon Cahoon NodeSets.push_back(NewSet); 1673254f889dSBrendon Cahoon 1674254f889dSBrendon Cahoon // Create a new node set with the connected nodes of any predecessor of a node 1675254f889dSBrendon Cahoon // in a recurrent set. 1676254f889dSBrendon Cahoon NewSet.clear(); 1677254f889dSBrendon Cahoon if (pred_L(NodesAdded, N)) 1678254f889dSBrendon Cahoon for (SUnit *I : N) 1679254f889dSBrendon Cahoon addConnectedNodes(I, NewSet, NodesAdded); 168032a40564SEugene Zelenko if (!NewSet.empty()) 1681254f889dSBrendon Cahoon NodeSets.push_back(NewSet); 1682254f889dSBrendon Cahoon 1683372ffa15SHiroshi Inoue // Create new nodes sets with the connected nodes any remaining node that 1684254f889dSBrendon Cahoon // has no predecessor. 1685254f889dSBrendon Cahoon for (unsigned i = 0; i < SUnits.size(); ++i) { 1686254f889dSBrendon Cahoon SUnit *SU = &SUnits[i]; 1687254f889dSBrendon Cahoon if (NodesAdded.count(SU) == 0) { 1688254f889dSBrendon Cahoon NewSet.clear(); 1689254f889dSBrendon Cahoon addConnectedNodes(SU, NewSet, NodesAdded); 169032a40564SEugene Zelenko if (!NewSet.empty()) 1691254f889dSBrendon Cahoon NodeSets.push_back(NewSet); 1692254f889dSBrendon Cahoon } 1693254f889dSBrendon Cahoon } 1694254f889dSBrendon Cahoon } 1695254f889dSBrendon Cahoon 169631f47b81SAlexey Lapshin /// Add the node to the set, and add all of its connected nodes to the set. 1697254f889dSBrendon Cahoon void SwingSchedulerDAG::addConnectedNodes(SUnit *SU, NodeSet &NewSet, 1698254f889dSBrendon Cahoon SetVector<SUnit *> &NodesAdded) { 1699254f889dSBrendon Cahoon NewSet.insert(SU); 1700254f889dSBrendon Cahoon NodesAdded.insert(SU); 1701254f889dSBrendon Cahoon for (auto &SI : SU->Succs) { 1702254f889dSBrendon Cahoon SUnit *Successor = SI.getSUnit(); 1703254f889dSBrendon Cahoon if (!SI.isArtificial() && NodesAdded.count(Successor) == 0) 1704254f889dSBrendon Cahoon addConnectedNodes(Successor, NewSet, NodesAdded); 1705254f889dSBrendon Cahoon } 1706254f889dSBrendon Cahoon for (auto &PI : SU->Preds) { 1707254f889dSBrendon Cahoon SUnit *Predecessor = PI.getSUnit(); 1708254f889dSBrendon Cahoon if (!PI.isArtificial() && NodesAdded.count(Predecessor) == 0) 1709254f889dSBrendon Cahoon addConnectedNodes(Predecessor, NewSet, NodesAdded); 1710254f889dSBrendon Cahoon } 1711254f889dSBrendon Cahoon } 1712254f889dSBrendon Cahoon 1713254f889dSBrendon Cahoon /// Return true if Set1 contains elements in Set2. The elements in common 1714254f889dSBrendon Cahoon /// are returned in a different container. 1715254f889dSBrendon Cahoon static bool isIntersect(SmallSetVector<SUnit *, 8> &Set1, const NodeSet &Set2, 1716254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> &Result) { 1717254f889dSBrendon Cahoon Result.clear(); 1718254f889dSBrendon Cahoon for (unsigned i = 0, e = Set1.size(); i != e; ++i) { 1719254f889dSBrendon Cahoon SUnit *SU = Set1[i]; 1720254f889dSBrendon Cahoon if (Set2.count(SU) != 0) 1721254f889dSBrendon Cahoon Result.insert(SU); 1722254f889dSBrendon Cahoon } 1723254f889dSBrendon Cahoon return !Result.empty(); 1724254f889dSBrendon Cahoon } 1725254f889dSBrendon Cahoon 1726254f889dSBrendon Cahoon /// Merge the recurrence node sets that have the same initial node. 1727254f889dSBrendon Cahoon void SwingSchedulerDAG::fuseRecs(NodeSetType &NodeSets) { 1728254f889dSBrendon Cahoon for (NodeSetType::iterator I = NodeSets.begin(), E = NodeSets.end(); I != E; 1729254f889dSBrendon Cahoon ++I) { 1730254f889dSBrendon Cahoon NodeSet &NI = *I; 1731254f889dSBrendon Cahoon for (NodeSetType::iterator J = I + 1; J != E;) { 1732254f889dSBrendon Cahoon NodeSet &NJ = *J; 1733254f889dSBrendon Cahoon if (NI.getNode(0)->NodeNum == NJ.getNode(0)->NodeNum) { 1734254f889dSBrendon Cahoon if (NJ.compareRecMII(NI) > 0) 1735254f889dSBrendon Cahoon NI.setRecMII(NJ.getRecMII()); 1736254f889dSBrendon Cahoon for (NodeSet::iterator NII = J->begin(), ENI = J->end(); NII != ENI; 1737254f889dSBrendon Cahoon ++NII) 1738254f889dSBrendon Cahoon I->insert(*NII); 1739254f889dSBrendon Cahoon NodeSets.erase(J); 1740254f889dSBrendon Cahoon E = NodeSets.end(); 1741254f889dSBrendon Cahoon } else { 1742254f889dSBrendon Cahoon ++J; 1743254f889dSBrendon Cahoon } 1744254f889dSBrendon Cahoon } 1745254f889dSBrendon Cahoon } 1746254f889dSBrendon Cahoon } 1747254f889dSBrendon Cahoon 1748254f889dSBrendon Cahoon /// Remove nodes that have been scheduled in previous NodeSets. 1749254f889dSBrendon Cahoon void SwingSchedulerDAG::removeDuplicateNodes(NodeSetType &NodeSets) { 1750254f889dSBrendon Cahoon for (NodeSetType::iterator I = NodeSets.begin(), E = NodeSets.end(); I != E; 1751254f889dSBrendon Cahoon ++I) 1752254f889dSBrendon Cahoon for (NodeSetType::iterator J = I + 1; J != E;) { 1753254f889dSBrendon Cahoon J->remove_if([&](SUnit *SUJ) { return I->count(SUJ); }); 1754254f889dSBrendon Cahoon 175532a40564SEugene Zelenko if (J->empty()) { 1756254f889dSBrendon Cahoon NodeSets.erase(J); 1757254f889dSBrendon Cahoon E = NodeSets.end(); 1758254f889dSBrendon Cahoon } else { 1759254f889dSBrendon Cahoon ++J; 1760254f889dSBrendon Cahoon } 1761254f889dSBrendon Cahoon } 1762254f889dSBrendon Cahoon } 1763254f889dSBrendon Cahoon 1764254f889dSBrendon Cahoon /// Compute an ordered list of the dependence graph nodes, which 1765254f889dSBrendon Cahoon /// indicates the order that the nodes will be scheduled. This is a 1766254f889dSBrendon Cahoon /// two-level algorithm. First, a partial order is created, which 1767254f889dSBrendon Cahoon /// consists of a list of sets ordered from highest to lowest priority. 1768254f889dSBrendon Cahoon void SwingSchedulerDAG::computeNodeOrder(NodeSetType &NodeSets) { 1769254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> R; 1770254f889dSBrendon Cahoon NodeOrder.clear(); 1771254f889dSBrendon Cahoon 1772254f889dSBrendon Cahoon for (auto &Nodes : NodeSets) { 1773d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "NodeSet size " << Nodes.size() << "\n"); 1774254f889dSBrendon Cahoon OrderKind Order; 1775254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> N; 1776254f889dSBrendon Cahoon if (pred_L(NodeOrder, N) && isSubset(N, Nodes)) { 1777254f889dSBrendon Cahoon R.insert(N.begin(), N.end()); 1778254f889dSBrendon Cahoon Order = BottomUp; 1779d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " Bottom up (preds) "); 1780254f889dSBrendon Cahoon } else if (succ_L(NodeOrder, N) && isSubset(N, Nodes)) { 1781254f889dSBrendon Cahoon R.insert(N.begin(), N.end()); 1782254f889dSBrendon Cahoon Order = TopDown; 1783d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " Top down (succs) "); 1784254f889dSBrendon Cahoon } else if (isIntersect(N, Nodes, R)) { 1785254f889dSBrendon Cahoon // If some of the successors are in the existing node-set, then use the 1786254f889dSBrendon Cahoon // top-down ordering. 1787254f889dSBrendon Cahoon Order = TopDown; 1788d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " Top down (intersect) "); 1789254f889dSBrendon Cahoon } else if (NodeSets.size() == 1) { 1790254f889dSBrendon Cahoon for (auto &N : Nodes) 1791254f889dSBrendon Cahoon if (N->Succs.size() == 0) 1792254f889dSBrendon Cahoon R.insert(N); 1793254f889dSBrendon Cahoon Order = BottomUp; 1794d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " Bottom up (all) "); 1795254f889dSBrendon Cahoon } else { 1796254f889dSBrendon Cahoon // Find the node with the highest ASAP. 1797254f889dSBrendon Cahoon SUnit *maxASAP = nullptr; 1798254f889dSBrendon Cahoon for (SUnit *SU : Nodes) { 1799a2122044SKrzysztof Parzyszek if (maxASAP == nullptr || getASAP(SU) > getASAP(maxASAP) || 1800a2122044SKrzysztof Parzyszek (getASAP(SU) == getASAP(maxASAP) && SU->NodeNum > maxASAP->NodeNum)) 1801254f889dSBrendon Cahoon maxASAP = SU; 1802254f889dSBrendon Cahoon } 1803254f889dSBrendon Cahoon R.insert(maxASAP); 1804254f889dSBrendon Cahoon Order = BottomUp; 1805d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " Bottom up (default) "); 1806254f889dSBrendon Cahoon } 1807254f889dSBrendon Cahoon 1808254f889dSBrendon Cahoon while (!R.empty()) { 1809254f889dSBrendon Cahoon if (Order == TopDown) { 1810254f889dSBrendon Cahoon // Choose the node with the maximum height. If more than one, choose 1811a2122044SKrzysztof Parzyszek // the node wiTH the maximum ZeroLatencyHeight. If still more than one, 18124b8bcf00SRoorda, Jan-Willem // choose the node with the lowest MOV. 1813254f889dSBrendon Cahoon while (!R.empty()) { 1814254f889dSBrendon Cahoon SUnit *maxHeight = nullptr; 1815254f889dSBrendon Cahoon for (SUnit *I : R) { 1816cdc71612SEugene Zelenko if (maxHeight == nullptr || getHeight(I) > getHeight(maxHeight)) 1817254f889dSBrendon Cahoon maxHeight = I; 1818254f889dSBrendon Cahoon else if (getHeight(I) == getHeight(maxHeight) && 18194b8bcf00SRoorda, Jan-Willem getZeroLatencyHeight(I) > getZeroLatencyHeight(maxHeight)) 1820254f889dSBrendon Cahoon maxHeight = I; 18214b8bcf00SRoorda, Jan-Willem else if (getHeight(I) == getHeight(maxHeight) && 18224b8bcf00SRoorda, Jan-Willem getZeroLatencyHeight(I) == 18234b8bcf00SRoorda, Jan-Willem getZeroLatencyHeight(maxHeight) && 18244b8bcf00SRoorda, Jan-Willem getMOV(I) < getMOV(maxHeight)) 1825254f889dSBrendon Cahoon maxHeight = I; 1826254f889dSBrendon Cahoon } 1827254f889dSBrendon Cahoon NodeOrder.insert(maxHeight); 1828d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << maxHeight->NodeNum << " "); 1829254f889dSBrendon Cahoon R.remove(maxHeight); 1830254f889dSBrendon Cahoon for (const auto &I : maxHeight->Succs) { 1831254f889dSBrendon Cahoon if (Nodes.count(I.getSUnit()) == 0) 1832254f889dSBrendon Cahoon continue; 1833254f889dSBrendon Cahoon if (NodeOrder.count(I.getSUnit()) != 0) 1834254f889dSBrendon Cahoon continue; 1835254f889dSBrendon Cahoon if (ignoreDependence(I, false)) 1836254f889dSBrendon Cahoon continue; 1837254f889dSBrendon Cahoon R.insert(I.getSUnit()); 1838254f889dSBrendon Cahoon } 1839254f889dSBrendon Cahoon // Back-edges are predecessors with an anti-dependence. 1840254f889dSBrendon Cahoon for (const auto &I : maxHeight->Preds) { 1841254f889dSBrendon Cahoon if (I.getKind() != SDep::Anti) 1842254f889dSBrendon Cahoon continue; 1843254f889dSBrendon Cahoon if (Nodes.count(I.getSUnit()) == 0) 1844254f889dSBrendon Cahoon continue; 1845254f889dSBrendon Cahoon if (NodeOrder.count(I.getSUnit()) != 0) 1846254f889dSBrendon Cahoon continue; 1847254f889dSBrendon Cahoon R.insert(I.getSUnit()); 1848254f889dSBrendon Cahoon } 1849254f889dSBrendon Cahoon } 1850254f889dSBrendon Cahoon Order = BottomUp; 1851d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "\n Switching order to bottom up "); 1852254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> N; 1853254f889dSBrendon Cahoon if (pred_L(NodeOrder, N, &Nodes)) 1854254f889dSBrendon Cahoon R.insert(N.begin(), N.end()); 1855254f889dSBrendon Cahoon } else { 1856254f889dSBrendon Cahoon // Choose the node with the maximum depth. If more than one, choose 18574b8bcf00SRoorda, Jan-Willem // the node with the maximum ZeroLatencyDepth. If still more than one, 18584b8bcf00SRoorda, Jan-Willem // choose the node with the lowest MOV. 1859254f889dSBrendon Cahoon while (!R.empty()) { 1860254f889dSBrendon Cahoon SUnit *maxDepth = nullptr; 1861254f889dSBrendon Cahoon for (SUnit *I : R) { 1862cdc71612SEugene Zelenko if (maxDepth == nullptr || getDepth(I) > getDepth(maxDepth)) 1863254f889dSBrendon Cahoon maxDepth = I; 1864254f889dSBrendon Cahoon else if (getDepth(I) == getDepth(maxDepth) && 18654b8bcf00SRoorda, Jan-Willem getZeroLatencyDepth(I) > getZeroLatencyDepth(maxDepth)) 1866254f889dSBrendon Cahoon maxDepth = I; 18674b8bcf00SRoorda, Jan-Willem else if (getDepth(I) == getDepth(maxDepth) && 18684b8bcf00SRoorda, Jan-Willem getZeroLatencyDepth(I) == getZeroLatencyDepth(maxDepth) && 18694b8bcf00SRoorda, Jan-Willem getMOV(I) < getMOV(maxDepth)) 1870254f889dSBrendon Cahoon maxDepth = I; 1871254f889dSBrendon Cahoon } 1872254f889dSBrendon Cahoon NodeOrder.insert(maxDepth); 1873d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << maxDepth->NodeNum << " "); 1874254f889dSBrendon Cahoon R.remove(maxDepth); 1875254f889dSBrendon Cahoon if (Nodes.isExceedSU(maxDepth)) { 1876254f889dSBrendon Cahoon Order = TopDown; 1877254f889dSBrendon Cahoon R.clear(); 1878254f889dSBrendon Cahoon R.insert(Nodes.getNode(0)); 1879254f889dSBrendon Cahoon break; 1880254f889dSBrendon Cahoon } 1881254f889dSBrendon Cahoon for (const auto &I : maxDepth->Preds) { 1882254f889dSBrendon Cahoon if (Nodes.count(I.getSUnit()) == 0) 1883254f889dSBrendon Cahoon continue; 1884254f889dSBrendon Cahoon if (NodeOrder.count(I.getSUnit()) != 0) 1885254f889dSBrendon Cahoon continue; 1886254f889dSBrendon Cahoon R.insert(I.getSUnit()); 1887254f889dSBrendon Cahoon } 1888254f889dSBrendon Cahoon // Back-edges are predecessors with an anti-dependence. 1889254f889dSBrendon Cahoon for (const auto &I : maxDepth->Succs) { 1890254f889dSBrendon Cahoon if (I.getKind() != SDep::Anti) 1891254f889dSBrendon Cahoon continue; 1892254f889dSBrendon Cahoon if (Nodes.count(I.getSUnit()) == 0) 1893254f889dSBrendon Cahoon continue; 1894254f889dSBrendon Cahoon if (NodeOrder.count(I.getSUnit()) != 0) 1895254f889dSBrendon Cahoon continue; 1896254f889dSBrendon Cahoon R.insert(I.getSUnit()); 1897254f889dSBrendon Cahoon } 1898254f889dSBrendon Cahoon } 1899254f889dSBrendon Cahoon Order = TopDown; 1900d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "\n Switching order to top down "); 1901254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> N; 1902254f889dSBrendon Cahoon if (succ_L(NodeOrder, N, &Nodes)) 1903254f889dSBrendon Cahoon R.insert(N.begin(), N.end()); 1904254f889dSBrendon Cahoon } 1905254f889dSBrendon Cahoon } 1906d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "\nDone with Nodeset\n"); 1907254f889dSBrendon Cahoon } 1908254f889dSBrendon Cahoon 1909d34e60caSNicola Zaghen LLVM_DEBUG({ 1910254f889dSBrendon Cahoon dbgs() << "Node order: "; 1911254f889dSBrendon Cahoon for (SUnit *I : NodeOrder) 1912254f889dSBrendon Cahoon dbgs() << " " << I->NodeNum << " "; 1913254f889dSBrendon Cahoon dbgs() << "\n"; 1914254f889dSBrendon Cahoon }); 1915254f889dSBrendon Cahoon } 1916254f889dSBrendon Cahoon 1917254f889dSBrendon Cahoon /// Process the nodes in the computed order and create the pipelined schedule 1918254f889dSBrendon Cahoon /// of the instructions, if possible. Return true if a schedule is found. 1919254f889dSBrendon Cahoon bool SwingSchedulerDAG::schedulePipeline(SMSchedule &Schedule) { 192018e7bf5cSJinsong Ji 192118e7bf5cSJinsong Ji if (NodeOrder.empty()){ 192218e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "NodeOrder is empty! abort scheduling\n" ); 1923254f889dSBrendon Cahoon return false; 192418e7bf5cSJinsong Ji } 1925254f889dSBrendon Cahoon 1926254f889dSBrendon Cahoon bool scheduleFound = false; 192759d99731SBrendon Cahoon unsigned II = 0; 1928254f889dSBrendon Cahoon // Keep increasing II until a valid schedule is found. 192959d99731SBrendon Cahoon for (II = MII; II <= MAX_II && !scheduleFound; ++II) { 1930254f889dSBrendon Cahoon Schedule.reset(); 1931254f889dSBrendon Cahoon Schedule.setInitiationInterval(II); 1932d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "Try to schedule with " << II << "\n"); 1933254f889dSBrendon Cahoon 1934254f889dSBrendon Cahoon SetVector<SUnit *>::iterator NI = NodeOrder.begin(); 1935254f889dSBrendon Cahoon SetVector<SUnit *>::iterator NE = NodeOrder.end(); 1936254f889dSBrendon Cahoon do { 1937254f889dSBrendon Cahoon SUnit *SU = *NI; 1938254f889dSBrendon Cahoon 1939254f889dSBrendon Cahoon // Compute the schedule time for the instruction, which is based 1940254f889dSBrendon Cahoon // upon the scheduled time for any predecessors/successors. 1941254f889dSBrendon Cahoon int EarlyStart = INT_MIN; 1942254f889dSBrendon Cahoon int LateStart = INT_MAX; 1943254f889dSBrendon Cahoon // These values are set when the size of the schedule window is limited 1944254f889dSBrendon Cahoon // due to chain dependences. 1945254f889dSBrendon Cahoon int SchedEnd = INT_MAX; 1946254f889dSBrendon Cahoon int SchedStart = INT_MIN; 1947254f889dSBrendon Cahoon Schedule.computeStart(SU, &EarlyStart, &LateStart, &SchedEnd, &SchedStart, 1948254f889dSBrendon Cahoon II, this); 1949d34e60caSNicola Zaghen LLVM_DEBUG({ 195018e7bf5cSJinsong Ji dbgs() << "\n"; 1951254f889dSBrendon Cahoon dbgs() << "Inst (" << SU->NodeNum << ") "; 1952254f889dSBrendon Cahoon SU->getInstr()->dump(); 1953254f889dSBrendon Cahoon dbgs() << "\n"; 1954254f889dSBrendon Cahoon }); 1955d34e60caSNicola Zaghen LLVM_DEBUG({ 195618e7bf5cSJinsong Ji dbgs() << format("\tes: %8x ls: %8x me: %8x ms: %8x\n", EarlyStart, 195718e7bf5cSJinsong Ji LateStart, SchedEnd, SchedStart); 1958254f889dSBrendon Cahoon }); 1959254f889dSBrendon Cahoon 1960254f889dSBrendon Cahoon if (EarlyStart > LateStart || SchedEnd < EarlyStart || 1961254f889dSBrendon Cahoon SchedStart > LateStart) 1962254f889dSBrendon Cahoon scheduleFound = false; 1963254f889dSBrendon Cahoon else if (EarlyStart != INT_MIN && LateStart == INT_MAX) { 1964254f889dSBrendon Cahoon SchedEnd = std::min(SchedEnd, EarlyStart + (int)II - 1); 1965254f889dSBrendon Cahoon scheduleFound = Schedule.insert(SU, EarlyStart, SchedEnd, II); 1966254f889dSBrendon Cahoon } else if (EarlyStart == INT_MIN && LateStart != INT_MAX) { 1967254f889dSBrendon Cahoon SchedStart = std::max(SchedStart, LateStart - (int)II + 1); 1968254f889dSBrendon Cahoon scheduleFound = Schedule.insert(SU, LateStart, SchedStart, II); 1969254f889dSBrendon Cahoon } else if (EarlyStart != INT_MIN && LateStart != INT_MAX) { 1970254f889dSBrendon Cahoon SchedEnd = 1971254f889dSBrendon Cahoon std::min(SchedEnd, std::min(LateStart, EarlyStart + (int)II - 1)); 1972254f889dSBrendon Cahoon // When scheduling a Phi it is better to start at the late cycle and go 1973254f889dSBrendon Cahoon // backwards. The default order may insert the Phi too far away from 1974254f889dSBrendon Cahoon // its first dependence. 1975254f889dSBrendon Cahoon if (SU->getInstr()->isPHI()) 1976254f889dSBrendon Cahoon scheduleFound = Schedule.insert(SU, SchedEnd, EarlyStart, II); 1977254f889dSBrendon Cahoon else 1978254f889dSBrendon Cahoon scheduleFound = Schedule.insert(SU, EarlyStart, SchedEnd, II); 1979254f889dSBrendon Cahoon } else { 1980254f889dSBrendon Cahoon int FirstCycle = Schedule.getFirstCycle(); 1981254f889dSBrendon Cahoon scheduleFound = Schedule.insert(SU, FirstCycle + getASAP(SU), 1982254f889dSBrendon Cahoon FirstCycle + getASAP(SU) + II - 1, II); 1983254f889dSBrendon Cahoon } 1984254f889dSBrendon Cahoon // Even if we find a schedule, make sure the schedule doesn't exceed the 1985254f889dSBrendon Cahoon // allowable number of stages. We keep trying if this happens. 1986254f889dSBrendon Cahoon if (scheduleFound) 1987254f889dSBrendon Cahoon if (SwpMaxStages > -1 && 1988254f889dSBrendon Cahoon Schedule.getMaxStageCount() > (unsigned)SwpMaxStages) 1989254f889dSBrendon Cahoon scheduleFound = false; 1990254f889dSBrendon Cahoon 1991d34e60caSNicola Zaghen LLVM_DEBUG({ 1992254f889dSBrendon Cahoon if (!scheduleFound) 1993254f889dSBrendon Cahoon dbgs() << "\tCan't schedule\n"; 1994254f889dSBrendon Cahoon }); 1995254f889dSBrendon Cahoon } while (++NI != NE && scheduleFound); 1996254f889dSBrendon Cahoon 1997254f889dSBrendon Cahoon // If a schedule is found, check if it is a valid schedule too. 1998254f889dSBrendon Cahoon if (scheduleFound) 1999254f889dSBrendon Cahoon scheduleFound = Schedule.isValidSchedule(this); 2000254f889dSBrendon Cahoon } 2001254f889dSBrendon Cahoon 200259d99731SBrendon Cahoon LLVM_DEBUG(dbgs() << "Schedule Found? " << scheduleFound << " (II=" << II 200359d99731SBrendon Cahoon << ")\n"); 2004254f889dSBrendon Cahoon 2005254f889dSBrendon Cahoon if (scheduleFound) 2006254f889dSBrendon Cahoon Schedule.finalizeSchedule(this); 2007254f889dSBrendon Cahoon else 2008254f889dSBrendon Cahoon Schedule.reset(); 2009254f889dSBrendon Cahoon 2010254f889dSBrendon Cahoon return scheduleFound && Schedule.getMaxStageCount() > 0; 2011254f889dSBrendon Cahoon } 2012254f889dSBrendon Cahoon 2013254f889dSBrendon Cahoon /// Given a schedule for the loop, generate a new version of the loop, 2014254f889dSBrendon Cahoon /// and replace the old version. This function generates a prolog 2015254f889dSBrendon Cahoon /// that contains the initial iterations in the pipeline, and kernel 2016254f889dSBrendon Cahoon /// loop, and the epilogue that contains the code for the final 2017254f889dSBrendon Cahoon /// iterations. 2018254f889dSBrendon Cahoon void SwingSchedulerDAG::generatePipelinedLoop(SMSchedule &Schedule) { 2019254f889dSBrendon Cahoon // Create a new basic block for the kernel and add it to the CFG. 2020254f889dSBrendon Cahoon MachineBasicBlock *KernelBB = MF.CreateMachineBasicBlock(BB->getBasicBlock()); 2021254f889dSBrendon Cahoon 2022254f889dSBrendon Cahoon unsigned MaxStageCount = Schedule.getMaxStageCount(); 2023254f889dSBrendon Cahoon 2024254f889dSBrendon Cahoon // Remember the registers that are used in different stages. The index is 2025254f889dSBrendon Cahoon // the iteration, or stage, that the instruction is scheduled in. This is 2026c73b6d6bSHiroshi Inoue // a map between register names in the original block and the names created 2027254f889dSBrendon Cahoon // in each stage of the pipelined loop. 2028254f889dSBrendon Cahoon ValueMapTy *VRMap = new ValueMapTy[(MaxStageCount + 1) * 2]; 2029254f889dSBrendon Cahoon InstrMapTy InstrMap; 2030254f889dSBrendon Cahoon 2031254f889dSBrendon Cahoon SmallVector<MachineBasicBlock *, 4> PrologBBs; 2032*ef2d6d99SJinsong Ji 2033*ef2d6d99SJinsong Ji MachineBasicBlock *PreheaderBB = MLI->getLoopFor(BB)->getLoopPreheader(); 2034*ef2d6d99SJinsong Ji assert(PreheaderBB != nullptr && 2035*ef2d6d99SJinsong Ji "Need to add code to handle loops w/o preheader"); 2036254f889dSBrendon Cahoon // Generate the prolog instructions that set up the pipeline. 2037254f889dSBrendon Cahoon generateProlog(Schedule, MaxStageCount, KernelBB, VRMap, PrologBBs); 2038254f889dSBrendon Cahoon MF.insert(BB->getIterator(), KernelBB); 2039254f889dSBrendon Cahoon 2040254f889dSBrendon Cahoon // Rearrange the instructions to generate the new, pipelined loop, 2041254f889dSBrendon Cahoon // and update register names as needed. 2042254f889dSBrendon Cahoon for (int Cycle = Schedule.getFirstCycle(), 2043254f889dSBrendon Cahoon LastCycle = Schedule.getFinalCycle(); 2044254f889dSBrendon Cahoon Cycle <= LastCycle; ++Cycle) { 2045254f889dSBrendon Cahoon std::deque<SUnit *> &CycleInstrs = Schedule.getInstructions(Cycle); 2046254f889dSBrendon Cahoon // This inner loop schedules each instruction in the cycle. 2047254f889dSBrendon Cahoon for (SUnit *CI : CycleInstrs) { 2048254f889dSBrendon Cahoon if (CI->getInstr()->isPHI()) 2049254f889dSBrendon Cahoon continue; 2050254f889dSBrendon Cahoon unsigned StageNum = Schedule.stageScheduled(getSUnit(CI->getInstr())); 2051254f889dSBrendon Cahoon MachineInstr *NewMI = cloneInstr(CI->getInstr(), MaxStageCount, StageNum); 2052254f889dSBrendon Cahoon updateInstruction(NewMI, false, MaxStageCount, StageNum, Schedule, VRMap); 2053254f889dSBrendon Cahoon KernelBB->push_back(NewMI); 2054254f889dSBrendon Cahoon InstrMap[NewMI] = CI->getInstr(); 2055254f889dSBrendon Cahoon } 2056254f889dSBrendon Cahoon } 2057254f889dSBrendon Cahoon 2058254f889dSBrendon Cahoon // Copy any terminator instructions to the new kernel, and update 2059254f889dSBrendon Cahoon // names as needed. 2060254f889dSBrendon Cahoon for (MachineBasicBlock::iterator I = BB->getFirstTerminator(), 2061254f889dSBrendon Cahoon E = BB->instr_end(); 2062254f889dSBrendon Cahoon I != E; ++I) { 2063254f889dSBrendon Cahoon MachineInstr *NewMI = MF.CloneMachineInstr(&*I); 2064254f889dSBrendon Cahoon updateInstruction(NewMI, false, MaxStageCount, 0, Schedule, VRMap); 2065254f889dSBrendon Cahoon KernelBB->push_back(NewMI); 2066254f889dSBrendon Cahoon InstrMap[NewMI] = &*I; 2067254f889dSBrendon Cahoon } 2068254f889dSBrendon Cahoon 2069254f889dSBrendon Cahoon KernelBB->transferSuccessors(BB); 2070254f889dSBrendon Cahoon KernelBB->replaceSuccessor(BB, KernelBB); 2071254f889dSBrendon Cahoon 2072254f889dSBrendon Cahoon generateExistingPhis(KernelBB, PrologBBs.back(), KernelBB, KernelBB, Schedule, 2073254f889dSBrendon Cahoon VRMap, InstrMap, MaxStageCount, MaxStageCount, false); 2074254f889dSBrendon Cahoon generatePhis(KernelBB, PrologBBs.back(), KernelBB, KernelBB, Schedule, VRMap, 2075254f889dSBrendon Cahoon InstrMap, MaxStageCount, MaxStageCount, false); 2076254f889dSBrendon Cahoon 2077d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "New block\n"; KernelBB->dump();); 2078254f889dSBrendon Cahoon 2079254f889dSBrendon Cahoon SmallVector<MachineBasicBlock *, 4> EpilogBBs; 2080254f889dSBrendon Cahoon // Generate the epilog instructions to complete the pipeline. 2081254f889dSBrendon Cahoon generateEpilog(Schedule, MaxStageCount, KernelBB, VRMap, EpilogBBs, 2082254f889dSBrendon Cahoon PrologBBs); 2083254f889dSBrendon Cahoon 2084254f889dSBrendon Cahoon // We need this step because the register allocation doesn't handle some 2085254f889dSBrendon Cahoon // situations well, so we insert copies to help out. 2086254f889dSBrendon Cahoon splitLifetimes(KernelBB, EpilogBBs, Schedule); 2087254f889dSBrendon Cahoon 2088254f889dSBrendon Cahoon // Remove dead instructions due to loop induction variables. 2089254f889dSBrendon Cahoon removeDeadInstructions(KernelBB, EpilogBBs); 2090254f889dSBrendon Cahoon 2091254f889dSBrendon Cahoon // Add branches between prolog and epilog blocks. 2092*ef2d6d99SJinsong Ji addBranches(*PreheaderBB, PrologBBs, KernelBB, EpilogBBs, Schedule, VRMap); 2093254f889dSBrendon Cahoon 2094254f889dSBrendon Cahoon // Remove the original loop since it's no longer referenced. 2095c715a5d2SKrzysztof Parzyszek for (auto &I : *BB) 2096c715a5d2SKrzysztof Parzyszek LIS.RemoveMachineInstrFromMaps(I); 2097254f889dSBrendon Cahoon BB->clear(); 2098254f889dSBrendon Cahoon BB->eraseFromParent(); 2099254f889dSBrendon Cahoon 2100254f889dSBrendon Cahoon delete[] VRMap; 2101254f889dSBrendon Cahoon } 2102254f889dSBrendon Cahoon 2103254f889dSBrendon Cahoon /// Generate the pipeline prolog code. 2104254f889dSBrendon Cahoon void SwingSchedulerDAG::generateProlog(SMSchedule &Schedule, unsigned LastStage, 2105254f889dSBrendon Cahoon MachineBasicBlock *KernelBB, 2106254f889dSBrendon Cahoon ValueMapTy *VRMap, 2107254f889dSBrendon Cahoon MBBVectorTy &PrologBBs) { 2108254f889dSBrendon Cahoon MachineBasicBlock *PreheaderBB = MLI->getLoopFor(BB)->getLoopPreheader(); 210932a40564SEugene Zelenko assert(PreheaderBB != nullptr && 2110254f889dSBrendon Cahoon "Need to add code to handle loops w/o preheader"); 2111254f889dSBrendon Cahoon MachineBasicBlock *PredBB = PreheaderBB; 2112254f889dSBrendon Cahoon InstrMapTy InstrMap; 2113254f889dSBrendon Cahoon 2114254f889dSBrendon Cahoon // Generate a basic block for each stage, not including the last stage, 2115254f889dSBrendon Cahoon // which will be generated in the kernel. Each basic block may contain 2116254f889dSBrendon Cahoon // instructions from multiple stages/iterations. 2117254f889dSBrendon Cahoon for (unsigned i = 0; i < LastStage; ++i) { 2118254f889dSBrendon Cahoon // Create and insert the prolog basic block prior to the original loop 2119254f889dSBrendon Cahoon // basic block. The original loop is removed later. 2120254f889dSBrendon Cahoon MachineBasicBlock *NewBB = MF.CreateMachineBasicBlock(BB->getBasicBlock()); 2121254f889dSBrendon Cahoon PrologBBs.push_back(NewBB); 2122254f889dSBrendon Cahoon MF.insert(BB->getIterator(), NewBB); 2123254f889dSBrendon Cahoon NewBB->transferSuccessors(PredBB); 2124254f889dSBrendon Cahoon PredBB->addSuccessor(NewBB); 2125254f889dSBrendon Cahoon PredBB = NewBB; 2126254f889dSBrendon Cahoon 2127254f889dSBrendon Cahoon // Generate instructions for each appropriate stage. Process instructions 2128254f889dSBrendon Cahoon // in original program order. 2129254f889dSBrendon Cahoon for (int StageNum = i; StageNum >= 0; --StageNum) { 2130254f889dSBrendon Cahoon for (MachineBasicBlock::iterator BBI = BB->instr_begin(), 2131254f889dSBrendon Cahoon BBE = BB->getFirstTerminator(); 2132254f889dSBrendon Cahoon BBI != BBE; ++BBI) { 2133254f889dSBrendon Cahoon if (Schedule.isScheduledAtStage(getSUnit(&*BBI), (unsigned)StageNum)) { 2134254f889dSBrendon Cahoon if (BBI->isPHI()) 2135254f889dSBrendon Cahoon continue; 2136254f889dSBrendon Cahoon MachineInstr *NewMI = 2137254f889dSBrendon Cahoon cloneAndChangeInstr(&*BBI, i, (unsigned)StageNum, Schedule); 2138254f889dSBrendon Cahoon updateInstruction(NewMI, false, i, (unsigned)StageNum, Schedule, 2139254f889dSBrendon Cahoon VRMap); 2140254f889dSBrendon Cahoon NewBB->push_back(NewMI); 2141254f889dSBrendon Cahoon InstrMap[NewMI] = &*BBI; 2142254f889dSBrendon Cahoon } 2143254f889dSBrendon Cahoon } 2144254f889dSBrendon Cahoon } 2145254f889dSBrendon Cahoon rewritePhiValues(NewBB, i, Schedule, VRMap, InstrMap); 2146d34e60caSNicola Zaghen LLVM_DEBUG({ 2147254f889dSBrendon Cahoon dbgs() << "prolog:\n"; 2148254f889dSBrendon Cahoon NewBB->dump(); 2149254f889dSBrendon Cahoon }); 2150254f889dSBrendon Cahoon } 2151254f889dSBrendon Cahoon 2152254f889dSBrendon Cahoon PredBB->replaceSuccessor(BB, KernelBB); 2153254f889dSBrendon Cahoon 2154254f889dSBrendon Cahoon // Check if we need to remove the branch from the preheader to the original 2155254f889dSBrendon Cahoon // loop, and replace it with a branch to the new loop. 21561b9fc8edSMatt Arsenault unsigned numBranches = TII->removeBranch(*PreheaderBB); 2157254f889dSBrendon Cahoon if (numBranches) { 2158254f889dSBrendon Cahoon SmallVector<MachineOperand, 0> Cond; 2159e8e0f5caSMatt Arsenault TII->insertBranch(*PreheaderBB, PrologBBs[0], nullptr, Cond, DebugLoc()); 2160254f889dSBrendon Cahoon } 2161254f889dSBrendon Cahoon } 2162254f889dSBrendon Cahoon 2163254f889dSBrendon Cahoon /// Generate the pipeline epilog code. The epilog code finishes the iterations 2164254f889dSBrendon Cahoon /// that were started in either the prolog or the kernel. We create a basic 2165254f889dSBrendon Cahoon /// block for each stage that needs to complete. 2166254f889dSBrendon Cahoon void SwingSchedulerDAG::generateEpilog(SMSchedule &Schedule, unsigned LastStage, 2167254f889dSBrendon Cahoon MachineBasicBlock *KernelBB, 2168254f889dSBrendon Cahoon ValueMapTy *VRMap, 2169254f889dSBrendon Cahoon MBBVectorTy &EpilogBBs, 2170254f889dSBrendon Cahoon MBBVectorTy &PrologBBs) { 2171254f889dSBrendon Cahoon // We need to change the branch from the kernel to the first epilog block, so 2172254f889dSBrendon Cahoon // this call to analyze branch uses the kernel rather than the original BB. 2173254f889dSBrendon Cahoon MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 2174254f889dSBrendon Cahoon SmallVector<MachineOperand, 4> Cond; 2175254f889dSBrendon Cahoon bool checkBranch = TII->analyzeBranch(*KernelBB, TBB, FBB, Cond); 2176254f889dSBrendon Cahoon assert(!checkBranch && "generateEpilog must be able to analyze the branch"); 2177254f889dSBrendon Cahoon if (checkBranch) 2178254f889dSBrendon Cahoon return; 2179254f889dSBrendon Cahoon 2180254f889dSBrendon Cahoon MachineBasicBlock::succ_iterator LoopExitI = KernelBB->succ_begin(); 2181254f889dSBrendon Cahoon if (*LoopExitI == KernelBB) 2182254f889dSBrendon Cahoon ++LoopExitI; 2183254f889dSBrendon Cahoon assert(LoopExitI != KernelBB->succ_end() && "Expecting a successor"); 2184254f889dSBrendon Cahoon MachineBasicBlock *LoopExitBB = *LoopExitI; 2185254f889dSBrendon Cahoon 2186254f889dSBrendon Cahoon MachineBasicBlock *PredBB = KernelBB; 2187254f889dSBrendon Cahoon MachineBasicBlock *EpilogStart = LoopExitBB; 2188254f889dSBrendon Cahoon InstrMapTy InstrMap; 2189254f889dSBrendon Cahoon 2190254f889dSBrendon Cahoon // Generate a basic block for each stage, not including the last stage, 2191254f889dSBrendon Cahoon // which was generated for the kernel. Each basic block may contain 2192254f889dSBrendon Cahoon // instructions from multiple stages/iterations. 2193254f889dSBrendon Cahoon int EpilogStage = LastStage + 1; 2194254f889dSBrendon Cahoon for (unsigned i = LastStage; i >= 1; --i, ++EpilogStage) { 2195254f889dSBrendon Cahoon MachineBasicBlock *NewBB = MF.CreateMachineBasicBlock(); 2196254f889dSBrendon Cahoon EpilogBBs.push_back(NewBB); 2197254f889dSBrendon Cahoon MF.insert(BB->getIterator(), NewBB); 2198254f889dSBrendon Cahoon 2199254f889dSBrendon Cahoon PredBB->replaceSuccessor(LoopExitBB, NewBB); 2200254f889dSBrendon Cahoon NewBB->addSuccessor(LoopExitBB); 2201254f889dSBrendon Cahoon 2202254f889dSBrendon Cahoon if (EpilogStart == LoopExitBB) 2203254f889dSBrendon Cahoon EpilogStart = NewBB; 2204254f889dSBrendon Cahoon 2205254f889dSBrendon Cahoon // Add instructions to the epilog depending on the current block. 2206254f889dSBrendon Cahoon // Process instructions in original program order. 2207254f889dSBrendon Cahoon for (unsigned StageNum = i; StageNum <= LastStage; ++StageNum) { 2208254f889dSBrendon Cahoon for (auto &BBI : *BB) { 2209254f889dSBrendon Cahoon if (BBI.isPHI()) 2210254f889dSBrendon Cahoon continue; 2211254f889dSBrendon Cahoon MachineInstr *In = &BBI; 2212254f889dSBrendon Cahoon if (Schedule.isScheduledAtStage(getSUnit(In), StageNum)) { 2213785b6cecSKrzysztof Parzyszek // Instructions with memoperands in the epilog are updated with 2214785b6cecSKrzysztof Parzyszek // conservative values. 2215785b6cecSKrzysztof Parzyszek MachineInstr *NewMI = cloneInstr(In, UINT_MAX, 0); 2216254f889dSBrendon Cahoon updateInstruction(NewMI, i == 1, EpilogStage, 0, Schedule, VRMap); 2217254f889dSBrendon Cahoon NewBB->push_back(NewMI); 2218254f889dSBrendon Cahoon InstrMap[NewMI] = In; 2219254f889dSBrendon Cahoon } 2220254f889dSBrendon Cahoon } 2221254f889dSBrendon Cahoon } 2222254f889dSBrendon Cahoon generateExistingPhis(NewBB, PrologBBs[i - 1], PredBB, KernelBB, Schedule, 2223254f889dSBrendon Cahoon VRMap, InstrMap, LastStage, EpilogStage, i == 1); 2224254f889dSBrendon Cahoon generatePhis(NewBB, PrologBBs[i - 1], PredBB, KernelBB, Schedule, VRMap, 2225254f889dSBrendon Cahoon InstrMap, LastStage, EpilogStage, i == 1); 2226254f889dSBrendon Cahoon PredBB = NewBB; 2227254f889dSBrendon Cahoon 2228d34e60caSNicola Zaghen LLVM_DEBUG({ 2229254f889dSBrendon Cahoon dbgs() << "epilog:\n"; 2230254f889dSBrendon Cahoon NewBB->dump(); 2231254f889dSBrendon Cahoon }); 2232254f889dSBrendon Cahoon } 2233254f889dSBrendon Cahoon 2234254f889dSBrendon Cahoon // Fix any Phi nodes in the loop exit block. 2235254f889dSBrendon Cahoon for (MachineInstr &MI : *LoopExitBB) { 2236254f889dSBrendon Cahoon if (!MI.isPHI()) 2237254f889dSBrendon Cahoon break; 2238254f889dSBrendon Cahoon for (unsigned i = 2, e = MI.getNumOperands() + 1; i != e; i += 2) { 2239254f889dSBrendon Cahoon MachineOperand &MO = MI.getOperand(i); 2240254f889dSBrendon Cahoon if (MO.getMBB() == BB) 2241254f889dSBrendon Cahoon MO.setMBB(PredBB); 2242254f889dSBrendon Cahoon } 2243254f889dSBrendon Cahoon } 2244254f889dSBrendon Cahoon 2245254f889dSBrendon Cahoon // Create a branch to the new epilog from the kernel. 2246254f889dSBrendon Cahoon // Remove the original branch and add a new branch to the epilog. 22471b9fc8edSMatt Arsenault TII->removeBranch(*KernelBB); 2248e8e0f5caSMatt Arsenault TII->insertBranch(*KernelBB, KernelBB, EpilogStart, Cond, DebugLoc()); 2249254f889dSBrendon Cahoon // Add a branch to the loop exit. 2250254f889dSBrendon Cahoon if (EpilogBBs.size() > 0) { 2251254f889dSBrendon Cahoon MachineBasicBlock *LastEpilogBB = EpilogBBs.back(); 2252254f889dSBrendon Cahoon SmallVector<MachineOperand, 4> Cond1; 2253e8e0f5caSMatt Arsenault TII->insertBranch(*LastEpilogBB, LoopExitBB, nullptr, Cond1, DebugLoc()); 2254254f889dSBrendon Cahoon } 2255254f889dSBrendon Cahoon } 2256254f889dSBrendon Cahoon 2257254f889dSBrendon Cahoon /// Replace all uses of FromReg that appear outside the specified 2258254f889dSBrendon Cahoon /// basic block with ToReg. 2259254f889dSBrendon Cahoon static void replaceRegUsesAfterLoop(unsigned FromReg, unsigned ToReg, 2260254f889dSBrendon Cahoon MachineBasicBlock *MBB, 2261254f889dSBrendon Cahoon MachineRegisterInfo &MRI, 2262254f889dSBrendon Cahoon LiveIntervals &LIS) { 2263254f889dSBrendon Cahoon for (MachineRegisterInfo::use_iterator I = MRI.use_begin(FromReg), 2264254f889dSBrendon Cahoon E = MRI.use_end(); 2265254f889dSBrendon Cahoon I != E;) { 2266254f889dSBrendon Cahoon MachineOperand &O = *I; 2267254f889dSBrendon Cahoon ++I; 2268254f889dSBrendon Cahoon if (O.getParent()->getParent() != MBB) 2269254f889dSBrendon Cahoon O.setReg(ToReg); 2270254f889dSBrendon Cahoon } 2271254f889dSBrendon Cahoon if (!LIS.hasInterval(ToReg)) 2272254f889dSBrendon Cahoon LIS.createEmptyInterval(ToReg); 2273254f889dSBrendon Cahoon } 2274254f889dSBrendon Cahoon 2275254f889dSBrendon Cahoon /// Return true if the register has a use that occurs outside the 2276254f889dSBrendon Cahoon /// specified loop. 2277254f889dSBrendon Cahoon static bool hasUseAfterLoop(unsigned Reg, MachineBasicBlock *BB, 2278254f889dSBrendon Cahoon MachineRegisterInfo &MRI) { 2279254f889dSBrendon Cahoon for (MachineRegisterInfo::use_iterator I = MRI.use_begin(Reg), 2280254f889dSBrendon Cahoon E = MRI.use_end(); 2281254f889dSBrendon Cahoon I != E; ++I) 2282254f889dSBrendon Cahoon if (I->getParent()->getParent() != BB) 2283254f889dSBrendon Cahoon return true; 2284254f889dSBrendon Cahoon return false; 2285254f889dSBrendon Cahoon } 2286254f889dSBrendon Cahoon 2287254f889dSBrendon Cahoon /// Generate Phis for the specific block in the generated pipelined code. 2288254f889dSBrendon Cahoon /// This function looks at the Phis from the original code to guide the 2289254f889dSBrendon Cahoon /// creation of new Phis. 2290254f889dSBrendon Cahoon void SwingSchedulerDAG::generateExistingPhis( 2291254f889dSBrendon Cahoon MachineBasicBlock *NewBB, MachineBasicBlock *BB1, MachineBasicBlock *BB2, 2292254f889dSBrendon Cahoon MachineBasicBlock *KernelBB, SMSchedule &Schedule, ValueMapTy *VRMap, 2293254f889dSBrendon Cahoon InstrMapTy &InstrMap, unsigned LastStageNum, unsigned CurStageNum, 2294254f889dSBrendon Cahoon bool IsLast) { 22956bdc7555SSimon Pilgrim // Compute the stage number for the initial value of the Phi, which 2296254f889dSBrendon Cahoon // comes from the prolog. The prolog to use depends on to which kernel/ 2297254f889dSBrendon Cahoon // epilog that we're adding the Phi. 2298254f889dSBrendon Cahoon unsigned PrologStage = 0; 2299254f889dSBrendon Cahoon unsigned PrevStage = 0; 2300254f889dSBrendon Cahoon bool InKernel = (LastStageNum == CurStageNum); 2301254f889dSBrendon Cahoon if (InKernel) { 2302254f889dSBrendon Cahoon PrologStage = LastStageNum - 1; 2303254f889dSBrendon Cahoon PrevStage = CurStageNum; 2304254f889dSBrendon Cahoon } else { 2305254f889dSBrendon Cahoon PrologStage = LastStageNum - (CurStageNum - LastStageNum); 2306254f889dSBrendon Cahoon PrevStage = LastStageNum + (CurStageNum - LastStageNum) - 1; 2307254f889dSBrendon Cahoon } 2308254f889dSBrendon Cahoon 2309254f889dSBrendon Cahoon for (MachineBasicBlock::iterator BBI = BB->instr_begin(), 2310254f889dSBrendon Cahoon BBE = BB->getFirstNonPHI(); 2311254f889dSBrendon Cahoon BBI != BBE; ++BBI) { 2312254f889dSBrendon Cahoon unsigned Def = BBI->getOperand(0).getReg(); 2313254f889dSBrendon Cahoon 2314254f889dSBrendon Cahoon unsigned InitVal = 0; 2315254f889dSBrendon Cahoon unsigned LoopVal = 0; 2316254f889dSBrendon Cahoon getPhiRegs(*BBI, BB, InitVal, LoopVal); 2317254f889dSBrendon Cahoon 2318254f889dSBrendon Cahoon unsigned PhiOp1 = 0; 2319254f889dSBrendon Cahoon // The Phi value from the loop body typically is defined in the loop, but 2320254f889dSBrendon Cahoon // not always. So, we need to check if the value is defined in the loop. 2321254f889dSBrendon Cahoon unsigned PhiOp2 = LoopVal; 2322254f889dSBrendon Cahoon if (VRMap[LastStageNum].count(LoopVal)) 2323254f889dSBrendon Cahoon PhiOp2 = VRMap[LastStageNum][LoopVal]; 2324254f889dSBrendon Cahoon 2325254f889dSBrendon Cahoon int StageScheduled = Schedule.stageScheduled(getSUnit(&*BBI)); 2326254f889dSBrendon Cahoon int LoopValStage = 2327254f889dSBrendon Cahoon Schedule.stageScheduled(getSUnit(MRI.getVRegDef(LoopVal))); 2328254f889dSBrendon Cahoon unsigned NumStages = Schedule.getStagesForReg(Def, CurStageNum); 2329254f889dSBrendon Cahoon if (NumStages == 0) { 2330254f889dSBrendon Cahoon // We don't need to generate a Phi anymore, but we need to rename any uses 2331254f889dSBrendon Cahoon // of the Phi value. 2332254f889dSBrendon Cahoon unsigned NewReg = VRMap[PrevStage][LoopVal]; 2333254f889dSBrendon Cahoon rewriteScheduledInstr(NewBB, Schedule, InstrMap, CurStageNum, 0, &*BBI, 233416e66f59SKrzysztof Parzyszek Def, InitVal, NewReg); 2335254f889dSBrendon Cahoon if (VRMap[CurStageNum].count(LoopVal)) 2336254f889dSBrendon Cahoon VRMap[CurStageNum][Def] = VRMap[CurStageNum][LoopVal]; 2337254f889dSBrendon Cahoon } 2338254f889dSBrendon Cahoon // Adjust the number of Phis needed depending on the number of prologs left, 23393f72a6b7SKrzysztof Parzyszek // and the distance from where the Phi is first scheduled. The number of 23403f72a6b7SKrzysztof Parzyszek // Phis cannot exceed the number of prolog stages. Each stage can 23413f72a6b7SKrzysztof Parzyszek // potentially define two values. 23423f72a6b7SKrzysztof Parzyszek unsigned MaxPhis = PrologStage + 2; 23433f72a6b7SKrzysztof Parzyszek if (!InKernel && (int)PrologStage <= LoopValStage) 23443f72a6b7SKrzysztof Parzyszek MaxPhis = std::max((int)MaxPhis - (int)LoopValStage, 1); 23453f72a6b7SKrzysztof Parzyszek unsigned NumPhis = std::min(NumStages, MaxPhis); 2346254f889dSBrendon Cahoon 2347254f889dSBrendon Cahoon unsigned NewReg = 0; 2348254f889dSBrendon Cahoon unsigned AccessStage = (LoopValStage != -1) ? LoopValStage : StageScheduled; 2349254f889dSBrendon Cahoon // In the epilog, we may need to look back one stage to get the correct 2350254f889dSBrendon Cahoon // Phi name because the epilog and prolog blocks execute the same stage. 2351254f889dSBrendon Cahoon // The correct name is from the previous block only when the Phi has 2352254f889dSBrendon Cahoon // been completely scheduled prior to the epilog, and Phi value is not 2353254f889dSBrendon Cahoon // needed in multiple stages. 2354254f889dSBrendon Cahoon int StageDiff = 0; 2355254f889dSBrendon Cahoon if (!InKernel && StageScheduled >= LoopValStage && AccessStage == 0 && 2356254f889dSBrendon Cahoon NumPhis == 1) 2357254f889dSBrendon Cahoon StageDiff = 1; 2358254f889dSBrendon Cahoon // Adjust the computations below when the phi and the loop definition 2359254f889dSBrendon Cahoon // are scheduled in different stages. 2360254f889dSBrendon Cahoon if (InKernel && LoopValStage != -1 && StageScheduled > LoopValStage) 2361254f889dSBrendon Cahoon StageDiff = StageScheduled - LoopValStage; 2362254f889dSBrendon Cahoon for (unsigned np = 0; np < NumPhis; ++np) { 2363254f889dSBrendon Cahoon // If the Phi hasn't been scheduled, then use the initial Phi operand 2364254f889dSBrendon Cahoon // value. Otherwise, use the scheduled version of the instruction. This 2365254f889dSBrendon Cahoon // is a little complicated when a Phi references another Phi. 2366254f889dSBrendon Cahoon if (np > PrologStage || StageScheduled >= (int)LastStageNum) 2367254f889dSBrendon Cahoon PhiOp1 = InitVal; 2368254f889dSBrendon Cahoon // Check if the Phi has already been scheduled in a prolog stage. 2369254f889dSBrendon Cahoon else if (PrologStage >= AccessStage + StageDiff + np && 2370254f889dSBrendon Cahoon VRMap[PrologStage - StageDiff - np].count(LoopVal) != 0) 2371254f889dSBrendon Cahoon PhiOp1 = VRMap[PrologStage - StageDiff - np][LoopVal]; 2372dad8c6a1SHiroshi Inoue // Check if the Phi has already been scheduled, but the loop instruction 2373254f889dSBrendon Cahoon // is either another Phi, or doesn't occur in the loop. 2374254f889dSBrendon Cahoon else if (PrologStage >= AccessStage + StageDiff + np) { 2375254f889dSBrendon Cahoon // If the Phi references another Phi, we need to examine the other 2376254f889dSBrendon Cahoon // Phi to get the correct value. 2377254f889dSBrendon Cahoon PhiOp1 = LoopVal; 2378254f889dSBrendon Cahoon MachineInstr *InstOp1 = MRI.getVRegDef(PhiOp1); 2379254f889dSBrendon Cahoon int Indirects = 1; 2380254f889dSBrendon Cahoon while (InstOp1 && InstOp1->isPHI() && InstOp1->getParent() == BB) { 2381254f889dSBrendon Cahoon int PhiStage = Schedule.stageScheduled(getSUnit(InstOp1)); 2382254f889dSBrendon Cahoon if ((int)(PrologStage - StageDiff - np) < PhiStage + Indirects) 2383254f889dSBrendon Cahoon PhiOp1 = getInitPhiReg(*InstOp1, BB); 2384254f889dSBrendon Cahoon else 2385254f889dSBrendon Cahoon PhiOp1 = getLoopPhiReg(*InstOp1, BB); 2386254f889dSBrendon Cahoon InstOp1 = MRI.getVRegDef(PhiOp1); 2387254f889dSBrendon Cahoon int PhiOpStage = Schedule.stageScheduled(getSUnit(InstOp1)); 2388254f889dSBrendon Cahoon int StageAdj = (PhiOpStage != -1 ? PhiStage - PhiOpStage : 0); 2389254f889dSBrendon Cahoon if (PhiOpStage != -1 && PrologStage - StageAdj >= Indirects + np && 2390254f889dSBrendon Cahoon VRMap[PrologStage - StageAdj - Indirects - np].count(PhiOp1)) { 2391254f889dSBrendon Cahoon PhiOp1 = VRMap[PrologStage - StageAdj - Indirects - np][PhiOp1]; 2392254f889dSBrendon Cahoon break; 2393254f889dSBrendon Cahoon } 2394254f889dSBrendon Cahoon ++Indirects; 2395254f889dSBrendon Cahoon } 2396254f889dSBrendon Cahoon } else 2397254f889dSBrendon Cahoon PhiOp1 = InitVal; 2398254f889dSBrendon Cahoon // If this references a generated Phi in the kernel, get the Phi operand 2399254f889dSBrendon Cahoon // from the incoming block. 2400254f889dSBrendon Cahoon if (MachineInstr *InstOp1 = MRI.getVRegDef(PhiOp1)) 2401254f889dSBrendon Cahoon if (InstOp1->isPHI() && InstOp1->getParent() == KernelBB) 2402254f889dSBrendon Cahoon PhiOp1 = getInitPhiReg(*InstOp1, KernelBB); 2403254f889dSBrendon Cahoon 2404254f889dSBrendon Cahoon MachineInstr *PhiInst = MRI.getVRegDef(LoopVal); 2405254f889dSBrendon Cahoon bool LoopDefIsPhi = PhiInst && PhiInst->isPHI(); 2406254f889dSBrendon Cahoon // In the epilog, a map lookup is needed to get the value from the kernel, 2407254f889dSBrendon Cahoon // or previous epilog block. How is does this depends on if the 2408254f889dSBrendon Cahoon // instruction is scheduled in the previous block. 2409254f889dSBrendon Cahoon if (!InKernel) { 2410254f889dSBrendon Cahoon int StageDiffAdj = 0; 2411254f889dSBrendon Cahoon if (LoopValStage != -1 && StageScheduled > LoopValStage) 2412254f889dSBrendon Cahoon StageDiffAdj = StageScheduled - LoopValStage; 2413254f889dSBrendon Cahoon // Use the loop value defined in the kernel, unless the kernel 2414254f889dSBrendon Cahoon // contains the last definition of the Phi. 2415254f889dSBrendon Cahoon if (np == 0 && PrevStage == LastStageNum && 2416254f889dSBrendon Cahoon (StageScheduled != 0 || LoopValStage != 0) && 2417254f889dSBrendon Cahoon VRMap[PrevStage - StageDiffAdj].count(LoopVal)) 2418254f889dSBrendon Cahoon PhiOp2 = VRMap[PrevStage - StageDiffAdj][LoopVal]; 2419254f889dSBrendon Cahoon // Use the value defined by the Phi. We add one because we switch 2420254f889dSBrendon Cahoon // from looking at the loop value to the Phi definition. 2421254f889dSBrendon Cahoon else if (np > 0 && PrevStage == LastStageNum && 2422254f889dSBrendon Cahoon VRMap[PrevStage - np + 1].count(Def)) 2423254f889dSBrendon Cahoon PhiOp2 = VRMap[PrevStage - np + 1][Def]; 2424254f889dSBrendon Cahoon // Use the loop value defined in the kernel. 2425e3841eeaSBrendon Cahoon else if (static_cast<unsigned>(LoopValStage) > PrologStage + 1 && 2426254f889dSBrendon Cahoon VRMap[PrevStage - StageDiffAdj - np].count(LoopVal)) 2427254f889dSBrendon Cahoon PhiOp2 = VRMap[PrevStage - StageDiffAdj - np][LoopVal]; 2428254f889dSBrendon Cahoon // Use the value defined by the Phi, unless we're generating the first 2429254f889dSBrendon Cahoon // epilog and the Phi refers to a Phi in a different stage. 2430254f889dSBrendon Cahoon else if (VRMap[PrevStage - np].count(Def) && 2431254f889dSBrendon Cahoon (!LoopDefIsPhi || PrevStage != LastStageNum)) 2432254f889dSBrendon Cahoon PhiOp2 = VRMap[PrevStage - np][Def]; 2433254f889dSBrendon Cahoon } 2434254f889dSBrendon Cahoon 2435254f889dSBrendon Cahoon // Check if we can reuse an existing Phi. This occurs when a Phi 2436254f889dSBrendon Cahoon // references another Phi, and the other Phi is scheduled in an 2437254f889dSBrendon Cahoon // earlier stage. We can try to reuse an existing Phi up until the last 2438254f889dSBrendon Cahoon // stage of the current Phi. 2439e3841eeaSBrendon Cahoon if (LoopDefIsPhi) { 2440e3841eeaSBrendon Cahoon if (static_cast<int>(PrologStage - np) >= StageScheduled) { 2441254f889dSBrendon Cahoon int LVNumStages = Schedule.getStagesForPhi(LoopVal); 2442254f889dSBrendon Cahoon int StageDiff = (StageScheduled - LoopValStage); 2443254f889dSBrendon Cahoon LVNumStages -= StageDiff; 24443a0a15afSKrzysztof Parzyszek // Make sure the loop value Phi has been processed already. 24453a0a15afSKrzysztof Parzyszek if (LVNumStages > (int)np && VRMap[CurStageNum].count(LoopVal)) { 2446254f889dSBrendon Cahoon NewReg = PhiOp2; 2447254f889dSBrendon Cahoon unsigned ReuseStage = CurStageNum; 2448254f889dSBrendon Cahoon if (Schedule.isLoopCarried(this, *PhiInst)) 2449254f889dSBrendon Cahoon ReuseStage -= LVNumStages; 2450254f889dSBrendon Cahoon // Check if the Phi to reuse has been generated yet. If not, then 2451254f889dSBrendon Cahoon // there is nothing to reuse. 245255cb4986SKrzysztof Parzyszek if (VRMap[ReuseStage - np].count(LoopVal)) { 245355cb4986SKrzysztof Parzyszek NewReg = VRMap[ReuseStage - np][LoopVal]; 2454254f889dSBrendon Cahoon 2455254f889dSBrendon Cahoon rewriteScheduledInstr(NewBB, Schedule, InstrMap, CurStageNum, np, 2456254f889dSBrendon Cahoon &*BBI, Def, NewReg); 2457254f889dSBrendon Cahoon // Update the map with the new Phi name. 2458254f889dSBrendon Cahoon VRMap[CurStageNum - np][Def] = NewReg; 2459254f889dSBrendon Cahoon PhiOp2 = NewReg; 2460254f889dSBrendon Cahoon if (VRMap[LastStageNum - np - 1].count(LoopVal)) 2461254f889dSBrendon Cahoon PhiOp2 = VRMap[LastStageNum - np - 1][LoopVal]; 2462254f889dSBrendon Cahoon 2463254f889dSBrendon Cahoon if (IsLast && np == NumPhis - 1) 2464254f889dSBrendon Cahoon replaceRegUsesAfterLoop(Def, NewReg, BB, MRI, LIS); 2465254f889dSBrendon Cahoon continue; 2466254f889dSBrendon Cahoon } 2467e3841eeaSBrendon Cahoon } 2468e3841eeaSBrendon Cahoon } 2469e3841eeaSBrendon Cahoon if (InKernel && StageDiff > 0 && 2470254f889dSBrendon Cahoon VRMap[CurStageNum - StageDiff - np].count(LoopVal)) 2471254f889dSBrendon Cahoon PhiOp2 = VRMap[CurStageNum - StageDiff - np][LoopVal]; 2472254f889dSBrendon Cahoon } 2473254f889dSBrendon Cahoon 2474254f889dSBrendon Cahoon const TargetRegisterClass *RC = MRI.getRegClass(Def); 2475254f889dSBrendon Cahoon NewReg = MRI.createVirtualRegister(RC); 2476254f889dSBrendon Cahoon 2477254f889dSBrendon Cahoon MachineInstrBuilder NewPhi = 2478254f889dSBrendon Cahoon BuildMI(*NewBB, NewBB->getFirstNonPHI(), DebugLoc(), 2479254f889dSBrendon Cahoon TII->get(TargetOpcode::PHI), NewReg); 2480254f889dSBrendon Cahoon NewPhi.addReg(PhiOp1).addMBB(BB1); 2481254f889dSBrendon Cahoon NewPhi.addReg(PhiOp2).addMBB(BB2); 2482254f889dSBrendon Cahoon if (np == 0) 2483254f889dSBrendon Cahoon InstrMap[NewPhi] = &*BBI; 2484254f889dSBrendon Cahoon 2485254f889dSBrendon Cahoon // We define the Phis after creating the new pipelined code, so 2486254f889dSBrendon Cahoon // we need to rename the Phi values in scheduled instructions. 2487254f889dSBrendon Cahoon 2488254f889dSBrendon Cahoon unsigned PrevReg = 0; 2489254f889dSBrendon Cahoon if (InKernel && VRMap[PrevStage - np].count(LoopVal)) 2490254f889dSBrendon Cahoon PrevReg = VRMap[PrevStage - np][LoopVal]; 2491254f889dSBrendon Cahoon rewriteScheduledInstr(NewBB, Schedule, InstrMap, CurStageNum, np, &*BBI, 2492254f889dSBrendon Cahoon Def, NewReg, PrevReg); 2493254f889dSBrendon Cahoon // If the Phi has been scheduled, use the new name for rewriting. 2494254f889dSBrendon Cahoon if (VRMap[CurStageNum - np].count(Def)) { 2495254f889dSBrendon Cahoon unsigned R = VRMap[CurStageNum - np][Def]; 2496254f889dSBrendon Cahoon rewriteScheduledInstr(NewBB, Schedule, InstrMap, CurStageNum, np, &*BBI, 2497254f889dSBrendon Cahoon R, NewReg); 2498254f889dSBrendon Cahoon } 2499254f889dSBrendon Cahoon 2500254f889dSBrendon Cahoon // Check if we need to rename any uses that occurs after the loop. The 2501254f889dSBrendon Cahoon // register to replace depends on whether the Phi is scheduled in the 2502254f889dSBrendon Cahoon // epilog. 2503254f889dSBrendon Cahoon if (IsLast && np == NumPhis - 1) 2504254f889dSBrendon Cahoon replaceRegUsesAfterLoop(Def, NewReg, BB, MRI, LIS); 2505254f889dSBrendon Cahoon 2506254f889dSBrendon Cahoon // In the kernel, a dependent Phi uses the value from this Phi. 2507254f889dSBrendon Cahoon if (InKernel) 2508254f889dSBrendon Cahoon PhiOp2 = NewReg; 2509254f889dSBrendon Cahoon 2510254f889dSBrendon Cahoon // Update the map with the new Phi name. 2511254f889dSBrendon Cahoon VRMap[CurStageNum - np][Def] = NewReg; 2512254f889dSBrendon Cahoon } 2513254f889dSBrendon Cahoon 2514254f889dSBrendon Cahoon while (NumPhis++ < NumStages) { 2515254f889dSBrendon Cahoon rewriteScheduledInstr(NewBB, Schedule, InstrMap, CurStageNum, NumPhis, 2516254f889dSBrendon Cahoon &*BBI, Def, NewReg, 0); 2517254f889dSBrendon Cahoon } 2518254f889dSBrendon Cahoon 2519254f889dSBrendon Cahoon // Check if we need to rename a Phi that has been eliminated due to 2520254f889dSBrendon Cahoon // scheduling. 2521254f889dSBrendon Cahoon if (NumStages == 0 && IsLast && VRMap[CurStageNum].count(LoopVal)) 2522254f889dSBrendon Cahoon replaceRegUsesAfterLoop(Def, VRMap[CurStageNum][LoopVal], BB, MRI, LIS); 2523254f889dSBrendon Cahoon } 2524254f889dSBrendon Cahoon } 2525254f889dSBrendon Cahoon 2526254f889dSBrendon Cahoon /// Generate Phis for the specified block in the generated pipelined code. 2527254f889dSBrendon Cahoon /// These are new Phis needed because the definition is scheduled after the 2528c73b6d6bSHiroshi Inoue /// use in the pipelined sequence. 2529254f889dSBrendon Cahoon void SwingSchedulerDAG::generatePhis( 2530254f889dSBrendon Cahoon MachineBasicBlock *NewBB, MachineBasicBlock *BB1, MachineBasicBlock *BB2, 2531254f889dSBrendon Cahoon MachineBasicBlock *KernelBB, SMSchedule &Schedule, ValueMapTy *VRMap, 2532254f889dSBrendon Cahoon InstrMapTy &InstrMap, unsigned LastStageNum, unsigned CurStageNum, 2533254f889dSBrendon Cahoon bool IsLast) { 2534254f889dSBrendon Cahoon // Compute the stage number that contains the initial Phi value, and 2535254f889dSBrendon Cahoon // the Phi from the previous stage. 2536254f889dSBrendon Cahoon unsigned PrologStage = 0; 2537254f889dSBrendon Cahoon unsigned PrevStage = 0; 2538254f889dSBrendon Cahoon unsigned StageDiff = CurStageNum - LastStageNum; 2539254f889dSBrendon Cahoon bool InKernel = (StageDiff == 0); 2540254f889dSBrendon Cahoon if (InKernel) { 2541254f889dSBrendon Cahoon PrologStage = LastStageNum - 1; 2542254f889dSBrendon Cahoon PrevStage = CurStageNum; 2543254f889dSBrendon Cahoon } else { 2544254f889dSBrendon Cahoon PrologStage = LastStageNum - StageDiff; 2545254f889dSBrendon Cahoon PrevStage = LastStageNum + StageDiff - 1; 2546254f889dSBrendon Cahoon } 2547254f889dSBrendon Cahoon 2548254f889dSBrendon Cahoon for (MachineBasicBlock::iterator BBI = BB->getFirstNonPHI(), 2549254f889dSBrendon Cahoon BBE = BB->instr_end(); 2550254f889dSBrendon Cahoon BBI != BBE; ++BBI) { 2551254f889dSBrendon Cahoon for (unsigned i = 0, e = BBI->getNumOperands(); i != e; ++i) { 2552254f889dSBrendon Cahoon MachineOperand &MO = BBI->getOperand(i); 2553254f889dSBrendon Cahoon if (!MO.isReg() || !MO.isDef() || 2554254f889dSBrendon Cahoon !TargetRegisterInfo::isVirtualRegister(MO.getReg())) 2555254f889dSBrendon Cahoon continue; 2556254f889dSBrendon Cahoon 2557254f889dSBrendon Cahoon int StageScheduled = Schedule.stageScheduled(getSUnit(&*BBI)); 2558254f889dSBrendon Cahoon assert(StageScheduled != -1 && "Expecting scheduled instruction."); 2559254f889dSBrendon Cahoon unsigned Def = MO.getReg(); 2560254f889dSBrendon Cahoon unsigned NumPhis = Schedule.getStagesForReg(Def, CurStageNum); 2561254f889dSBrendon Cahoon // An instruction scheduled in stage 0 and is used after the loop 2562254f889dSBrendon Cahoon // requires a phi in the epilog for the last definition from either 2563254f889dSBrendon Cahoon // the kernel or prolog. 2564254f889dSBrendon Cahoon if (!InKernel && NumPhis == 0 && StageScheduled == 0 && 2565254f889dSBrendon Cahoon hasUseAfterLoop(Def, BB, MRI)) 2566254f889dSBrendon Cahoon NumPhis = 1; 2567254f889dSBrendon Cahoon if (!InKernel && (unsigned)StageScheduled > PrologStage) 2568254f889dSBrendon Cahoon continue; 2569254f889dSBrendon Cahoon 2570254f889dSBrendon Cahoon unsigned PhiOp2 = VRMap[PrevStage][Def]; 2571254f889dSBrendon Cahoon if (MachineInstr *InstOp2 = MRI.getVRegDef(PhiOp2)) 2572254f889dSBrendon Cahoon if (InstOp2->isPHI() && InstOp2->getParent() == NewBB) 2573254f889dSBrendon Cahoon PhiOp2 = getLoopPhiReg(*InstOp2, BB2); 2574254f889dSBrendon Cahoon // The number of Phis can't exceed the number of prolog stages. The 2575254f889dSBrendon Cahoon // prolog stage number is zero based. 2576254f889dSBrendon Cahoon if (NumPhis > PrologStage + 1 - StageScheduled) 2577254f889dSBrendon Cahoon NumPhis = PrologStage + 1 - StageScheduled; 2578254f889dSBrendon Cahoon for (unsigned np = 0; np < NumPhis; ++np) { 2579254f889dSBrendon Cahoon unsigned PhiOp1 = VRMap[PrologStage][Def]; 2580254f889dSBrendon Cahoon if (np <= PrologStage) 2581254f889dSBrendon Cahoon PhiOp1 = VRMap[PrologStage - np][Def]; 2582254f889dSBrendon Cahoon if (MachineInstr *InstOp1 = MRI.getVRegDef(PhiOp1)) { 2583254f889dSBrendon Cahoon if (InstOp1->isPHI() && InstOp1->getParent() == KernelBB) 2584254f889dSBrendon Cahoon PhiOp1 = getInitPhiReg(*InstOp1, KernelBB); 2585254f889dSBrendon Cahoon if (InstOp1->isPHI() && InstOp1->getParent() == NewBB) 2586254f889dSBrendon Cahoon PhiOp1 = getInitPhiReg(*InstOp1, NewBB); 2587254f889dSBrendon Cahoon } 2588254f889dSBrendon Cahoon if (!InKernel) 2589254f889dSBrendon Cahoon PhiOp2 = VRMap[PrevStage - np][Def]; 2590254f889dSBrendon Cahoon 2591254f889dSBrendon Cahoon const TargetRegisterClass *RC = MRI.getRegClass(Def); 2592254f889dSBrendon Cahoon unsigned NewReg = MRI.createVirtualRegister(RC); 2593254f889dSBrendon Cahoon 2594254f889dSBrendon Cahoon MachineInstrBuilder NewPhi = 2595254f889dSBrendon Cahoon BuildMI(*NewBB, NewBB->getFirstNonPHI(), DebugLoc(), 2596254f889dSBrendon Cahoon TII->get(TargetOpcode::PHI), NewReg); 2597254f889dSBrendon Cahoon NewPhi.addReg(PhiOp1).addMBB(BB1); 2598254f889dSBrendon Cahoon NewPhi.addReg(PhiOp2).addMBB(BB2); 2599254f889dSBrendon Cahoon if (np == 0) 2600254f889dSBrendon Cahoon InstrMap[NewPhi] = &*BBI; 2601254f889dSBrendon Cahoon 2602254f889dSBrendon Cahoon // Rewrite uses and update the map. The actions depend upon whether 2603254f889dSBrendon Cahoon // we generating code for the kernel or epilog blocks. 2604254f889dSBrendon Cahoon if (InKernel) { 2605254f889dSBrendon Cahoon rewriteScheduledInstr(NewBB, Schedule, InstrMap, CurStageNum, np, 2606254f889dSBrendon Cahoon &*BBI, PhiOp1, NewReg); 2607254f889dSBrendon Cahoon rewriteScheduledInstr(NewBB, Schedule, InstrMap, CurStageNum, np, 2608254f889dSBrendon Cahoon &*BBI, PhiOp2, NewReg); 2609254f889dSBrendon Cahoon 2610254f889dSBrendon Cahoon PhiOp2 = NewReg; 2611254f889dSBrendon Cahoon VRMap[PrevStage - np - 1][Def] = NewReg; 2612254f889dSBrendon Cahoon } else { 2613254f889dSBrendon Cahoon VRMap[CurStageNum - np][Def] = NewReg; 2614254f889dSBrendon Cahoon if (np == NumPhis - 1) 2615254f889dSBrendon Cahoon rewriteScheduledInstr(NewBB, Schedule, InstrMap, CurStageNum, np, 2616254f889dSBrendon Cahoon &*BBI, Def, NewReg); 2617254f889dSBrendon Cahoon } 2618254f889dSBrendon Cahoon if (IsLast && np == NumPhis - 1) 2619254f889dSBrendon Cahoon replaceRegUsesAfterLoop(Def, NewReg, BB, MRI, LIS); 2620254f889dSBrendon Cahoon } 2621254f889dSBrendon Cahoon } 2622254f889dSBrendon Cahoon } 2623254f889dSBrendon Cahoon } 2624254f889dSBrendon Cahoon 2625254f889dSBrendon Cahoon /// Remove instructions that generate values with no uses. 2626254f889dSBrendon Cahoon /// Typically, these are induction variable operations that generate values 2627254f889dSBrendon Cahoon /// used in the loop itself. A dead instruction has a definition with 2628254f889dSBrendon Cahoon /// no uses, or uses that occur in the original loop only. 2629254f889dSBrendon Cahoon void SwingSchedulerDAG::removeDeadInstructions(MachineBasicBlock *KernelBB, 2630254f889dSBrendon Cahoon MBBVectorTy &EpilogBBs) { 2631254f889dSBrendon Cahoon // For each epilog block, check that the value defined by each instruction 2632254f889dSBrendon Cahoon // is used. If not, delete it. 2633254f889dSBrendon Cahoon for (MBBVectorTy::reverse_iterator MBB = EpilogBBs.rbegin(), 2634254f889dSBrendon Cahoon MBE = EpilogBBs.rend(); 2635254f889dSBrendon Cahoon MBB != MBE; ++MBB) 2636254f889dSBrendon Cahoon for (MachineBasicBlock::reverse_instr_iterator MI = (*MBB)->instr_rbegin(), 2637254f889dSBrendon Cahoon ME = (*MBB)->instr_rend(); 2638254f889dSBrendon Cahoon MI != ME;) { 2639254f889dSBrendon Cahoon // From DeadMachineInstructionElem. Don't delete inline assembly. 2640254f889dSBrendon Cahoon if (MI->isInlineAsm()) { 2641254f889dSBrendon Cahoon ++MI; 2642254f889dSBrendon Cahoon continue; 2643254f889dSBrendon Cahoon } 2644254f889dSBrendon Cahoon bool SawStore = false; 2645254f889dSBrendon Cahoon // Check if it's safe to remove the instruction due to side effects. 2646254f889dSBrendon Cahoon // We can, and want to, remove Phis here. 2647254f889dSBrendon Cahoon if (!MI->isSafeToMove(nullptr, SawStore) && !MI->isPHI()) { 2648254f889dSBrendon Cahoon ++MI; 2649254f889dSBrendon Cahoon continue; 2650254f889dSBrendon Cahoon } 2651254f889dSBrendon Cahoon bool used = true; 2652254f889dSBrendon Cahoon for (MachineInstr::mop_iterator MOI = MI->operands_begin(), 2653254f889dSBrendon Cahoon MOE = MI->operands_end(); 2654254f889dSBrendon Cahoon MOI != MOE; ++MOI) { 2655254f889dSBrendon Cahoon if (!MOI->isReg() || !MOI->isDef()) 2656254f889dSBrendon Cahoon continue; 2657254f889dSBrendon Cahoon unsigned reg = MOI->getReg(); 2658b9b75b8cSKrzysztof Parzyszek // Assume physical registers are used, unless they are marked dead. 2659b9b75b8cSKrzysztof Parzyszek if (TargetRegisterInfo::isPhysicalRegister(reg)) { 2660b9b75b8cSKrzysztof Parzyszek used = !MOI->isDead(); 2661b9b75b8cSKrzysztof Parzyszek if (used) 2662b9b75b8cSKrzysztof Parzyszek break; 2663b9b75b8cSKrzysztof Parzyszek continue; 2664b9b75b8cSKrzysztof Parzyszek } 2665254f889dSBrendon Cahoon unsigned realUses = 0; 2666254f889dSBrendon Cahoon for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(reg), 2667254f889dSBrendon Cahoon EI = MRI.use_end(); 2668254f889dSBrendon Cahoon UI != EI; ++UI) { 2669254f889dSBrendon Cahoon // Check if there are any uses that occur only in the original 2670254f889dSBrendon Cahoon // loop. If so, that's not a real use. 2671254f889dSBrendon Cahoon if (UI->getParent()->getParent() != BB) { 2672254f889dSBrendon Cahoon realUses++; 2673254f889dSBrendon Cahoon used = true; 2674254f889dSBrendon Cahoon break; 2675254f889dSBrendon Cahoon } 2676254f889dSBrendon Cahoon } 2677254f889dSBrendon Cahoon if (realUses > 0) 2678254f889dSBrendon Cahoon break; 2679254f889dSBrendon Cahoon used = false; 2680254f889dSBrendon Cahoon } 2681254f889dSBrendon Cahoon if (!used) { 2682c715a5d2SKrzysztof Parzyszek LIS.RemoveMachineInstrFromMaps(*MI); 26835c001c36SDuncan P. N. Exon Smith MI++->eraseFromParent(); 2684254f889dSBrendon Cahoon continue; 2685254f889dSBrendon Cahoon } 2686254f889dSBrendon Cahoon ++MI; 2687254f889dSBrendon Cahoon } 2688254f889dSBrendon Cahoon // In the kernel block, check if we can remove a Phi that generates a value 2689254f889dSBrendon Cahoon // used in an instruction removed in the epilog block. 2690254f889dSBrendon Cahoon for (MachineBasicBlock::iterator BBI = KernelBB->instr_begin(), 2691254f889dSBrendon Cahoon BBE = KernelBB->getFirstNonPHI(); 2692254f889dSBrendon Cahoon BBI != BBE;) { 2693254f889dSBrendon Cahoon MachineInstr *MI = &*BBI; 2694254f889dSBrendon Cahoon ++BBI; 2695254f889dSBrendon Cahoon unsigned reg = MI->getOperand(0).getReg(); 2696254f889dSBrendon Cahoon if (MRI.use_begin(reg) == MRI.use_end()) { 2697c715a5d2SKrzysztof Parzyszek LIS.RemoveMachineInstrFromMaps(*MI); 2698254f889dSBrendon Cahoon MI->eraseFromParent(); 2699254f889dSBrendon Cahoon } 2700254f889dSBrendon Cahoon } 2701254f889dSBrendon Cahoon } 2702254f889dSBrendon Cahoon 2703254f889dSBrendon Cahoon /// For loop carried definitions, we split the lifetime of a virtual register 2704254f889dSBrendon Cahoon /// that has uses past the definition in the next iteration. A copy with a new 2705254f889dSBrendon Cahoon /// virtual register is inserted before the definition, which helps with 2706254f889dSBrendon Cahoon /// generating a better register assignment. 2707254f889dSBrendon Cahoon /// 2708254f889dSBrendon Cahoon /// v1 = phi(a, v2) v1 = phi(a, v2) 2709254f889dSBrendon Cahoon /// v2 = phi(b, v3) v2 = phi(b, v3) 2710254f889dSBrendon Cahoon /// v3 = .. v4 = copy v1 2711254f889dSBrendon Cahoon /// .. = V1 v3 = .. 2712254f889dSBrendon Cahoon /// .. = v4 2713254f889dSBrendon Cahoon void SwingSchedulerDAG::splitLifetimes(MachineBasicBlock *KernelBB, 2714254f889dSBrendon Cahoon MBBVectorTy &EpilogBBs, 2715254f889dSBrendon Cahoon SMSchedule &Schedule) { 2716254f889dSBrendon Cahoon const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 271790ecac01SBob Wilson for (auto &PHI : KernelBB->phis()) { 271890ecac01SBob Wilson unsigned Def = PHI.getOperand(0).getReg(); 2719254f889dSBrendon Cahoon // Check for any Phi definition that used as an operand of another Phi 2720254f889dSBrendon Cahoon // in the same block. 2721254f889dSBrendon Cahoon for (MachineRegisterInfo::use_instr_iterator I = MRI.use_instr_begin(Def), 2722254f889dSBrendon Cahoon E = MRI.use_instr_end(); 2723254f889dSBrendon Cahoon I != E; ++I) { 2724254f889dSBrendon Cahoon if (I->isPHI() && I->getParent() == KernelBB) { 2725254f889dSBrendon Cahoon // Get the loop carried definition. 272690ecac01SBob Wilson unsigned LCDef = getLoopPhiReg(PHI, KernelBB); 2727254f889dSBrendon Cahoon if (!LCDef) 2728254f889dSBrendon Cahoon continue; 2729254f889dSBrendon Cahoon MachineInstr *MI = MRI.getVRegDef(LCDef); 2730254f889dSBrendon Cahoon if (!MI || MI->getParent() != KernelBB || MI->isPHI()) 2731254f889dSBrendon Cahoon continue; 2732254f889dSBrendon Cahoon // Search through the rest of the block looking for uses of the Phi 2733254f889dSBrendon Cahoon // definition. If one occurs, then split the lifetime. 2734254f889dSBrendon Cahoon unsigned SplitReg = 0; 2735254f889dSBrendon Cahoon for (auto &BBJ : make_range(MachineBasicBlock::instr_iterator(MI), 2736254f889dSBrendon Cahoon KernelBB->instr_end())) 2737254f889dSBrendon Cahoon if (BBJ.readsRegister(Def)) { 2738254f889dSBrendon Cahoon // We split the lifetime when we find the first use. 2739254f889dSBrendon Cahoon if (SplitReg == 0) { 2740254f889dSBrendon Cahoon SplitReg = MRI.createVirtualRegister(MRI.getRegClass(Def)); 2741254f889dSBrendon Cahoon BuildMI(*KernelBB, MI, MI->getDebugLoc(), 2742254f889dSBrendon Cahoon TII->get(TargetOpcode::COPY), SplitReg) 2743254f889dSBrendon Cahoon .addReg(Def); 2744254f889dSBrendon Cahoon } 2745254f889dSBrendon Cahoon BBJ.substituteRegister(Def, SplitReg, 0, *TRI); 2746254f889dSBrendon Cahoon } 2747254f889dSBrendon Cahoon if (!SplitReg) 2748254f889dSBrendon Cahoon continue; 2749254f889dSBrendon Cahoon // Search through each of the epilog blocks for any uses to be renamed. 2750254f889dSBrendon Cahoon for (auto &Epilog : EpilogBBs) 2751254f889dSBrendon Cahoon for (auto &I : *Epilog) 2752254f889dSBrendon Cahoon if (I.readsRegister(Def)) 2753254f889dSBrendon Cahoon I.substituteRegister(Def, SplitReg, 0, *TRI); 2754254f889dSBrendon Cahoon break; 2755254f889dSBrendon Cahoon } 2756254f889dSBrendon Cahoon } 2757254f889dSBrendon Cahoon } 2758254f889dSBrendon Cahoon } 2759254f889dSBrendon Cahoon 2760254f889dSBrendon Cahoon /// Remove the incoming block from the Phis in a basic block. 2761254f889dSBrendon Cahoon static void removePhis(MachineBasicBlock *BB, MachineBasicBlock *Incoming) { 2762254f889dSBrendon Cahoon for (MachineInstr &MI : *BB) { 2763254f889dSBrendon Cahoon if (!MI.isPHI()) 2764254f889dSBrendon Cahoon break; 2765254f889dSBrendon Cahoon for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) 2766254f889dSBrendon Cahoon if (MI.getOperand(i + 1).getMBB() == Incoming) { 2767254f889dSBrendon Cahoon MI.RemoveOperand(i + 1); 2768254f889dSBrendon Cahoon MI.RemoveOperand(i); 2769254f889dSBrendon Cahoon break; 2770254f889dSBrendon Cahoon } 2771254f889dSBrendon Cahoon } 2772254f889dSBrendon Cahoon } 2773254f889dSBrendon Cahoon 2774254f889dSBrendon Cahoon /// Create branches from each prolog basic block to the appropriate epilog 2775254f889dSBrendon Cahoon /// block. These edges are needed if the loop ends before reaching the 2776254f889dSBrendon Cahoon /// kernel. 2777*ef2d6d99SJinsong Ji void SwingSchedulerDAG::addBranches(MachineBasicBlock &PreheaderBB, 2778*ef2d6d99SJinsong Ji MBBVectorTy &PrologBBs, 2779254f889dSBrendon Cahoon MachineBasicBlock *KernelBB, 2780254f889dSBrendon Cahoon MBBVectorTy &EpilogBBs, 2781254f889dSBrendon Cahoon SMSchedule &Schedule, ValueMapTy *VRMap) { 2782254f889dSBrendon Cahoon assert(PrologBBs.size() == EpilogBBs.size() && "Prolog/Epilog mismatch"); 2783254f889dSBrendon Cahoon MachineInstr *IndVar = Pass.LI.LoopInductionVar; 2784254f889dSBrendon Cahoon MachineInstr *Cmp = Pass.LI.LoopCompare; 2785254f889dSBrendon Cahoon MachineBasicBlock *LastPro = KernelBB; 2786254f889dSBrendon Cahoon MachineBasicBlock *LastEpi = KernelBB; 2787254f889dSBrendon Cahoon 2788254f889dSBrendon Cahoon // Start from the blocks connected to the kernel and work "out" 2789254f889dSBrendon Cahoon // to the first prolog and the last epilog blocks. 2790254f889dSBrendon Cahoon SmallVector<MachineInstr *, 4> PrevInsts; 2791254f889dSBrendon Cahoon unsigned MaxIter = PrologBBs.size() - 1; 2792254f889dSBrendon Cahoon unsigned LC = UINT_MAX; 2793254f889dSBrendon Cahoon unsigned LCMin = UINT_MAX; 2794254f889dSBrendon Cahoon for (unsigned i = 0, j = MaxIter; i <= MaxIter; ++i, --j) { 2795254f889dSBrendon Cahoon // Add branches to the prolog that go to the corresponding 2796254f889dSBrendon Cahoon // epilog, and the fall-thru prolog/kernel block. 2797254f889dSBrendon Cahoon MachineBasicBlock *Prolog = PrologBBs[j]; 2798254f889dSBrendon Cahoon MachineBasicBlock *Epilog = EpilogBBs[i]; 2799254f889dSBrendon Cahoon // We've executed one iteration, so decrement the loop count and check for 2800254f889dSBrendon Cahoon // the loop end. 2801254f889dSBrendon Cahoon SmallVector<MachineOperand, 4> Cond; 2802254f889dSBrendon Cahoon // Check if the LOOP0 has already been removed. If so, then there is no need 2803254f889dSBrendon Cahoon // to reduce the trip count. 2804254f889dSBrendon Cahoon if (LC != 0) 2805*ef2d6d99SJinsong Ji LC = TII->reduceLoopCount(*Prolog, PreheaderBB, IndVar, *Cmp, Cond, 2806*ef2d6d99SJinsong Ji PrevInsts, j, MaxIter); 2807254f889dSBrendon Cahoon 2808254f889dSBrendon Cahoon // Record the value of the first trip count, which is used to determine if 2809254f889dSBrendon Cahoon // branches and blocks can be removed for constant trip counts. 2810254f889dSBrendon Cahoon if (LCMin == UINT_MAX) 2811254f889dSBrendon Cahoon LCMin = LC; 2812254f889dSBrendon Cahoon 2813254f889dSBrendon Cahoon unsigned numAdded = 0; 2814254f889dSBrendon Cahoon if (TargetRegisterInfo::isVirtualRegister(LC)) { 2815254f889dSBrendon Cahoon Prolog->addSuccessor(Epilog); 2816e8e0f5caSMatt Arsenault numAdded = TII->insertBranch(*Prolog, Epilog, LastPro, Cond, DebugLoc()); 2817254f889dSBrendon Cahoon } else if (j >= LCMin) { 2818254f889dSBrendon Cahoon Prolog->addSuccessor(Epilog); 2819254f889dSBrendon Cahoon Prolog->removeSuccessor(LastPro); 2820254f889dSBrendon Cahoon LastEpi->removeSuccessor(Epilog); 2821e8e0f5caSMatt Arsenault numAdded = TII->insertBranch(*Prolog, Epilog, nullptr, Cond, DebugLoc()); 2822254f889dSBrendon Cahoon removePhis(Epilog, LastEpi); 2823254f889dSBrendon Cahoon // Remove the blocks that are no longer referenced. 2824254f889dSBrendon Cahoon if (LastPro != LastEpi) { 2825254f889dSBrendon Cahoon LastEpi->clear(); 2826254f889dSBrendon Cahoon LastEpi->eraseFromParent(); 2827254f889dSBrendon Cahoon } 2828254f889dSBrendon Cahoon LastPro->clear(); 2829254f889dSBrendon Cahoon LastPro->eraseFromParent(); 2830254f889dSBrendon Cahoon } else { 2831e8e0f5caSMatt Arsenault numAdded = TII->insertBranch(*Prolog, LastPro, nullptr, Cond, DebugLoc()); 2832254f889dSBrendon Cahoon removePhis(Epilog, Prolog); 2833254f889dSBrendon Cahoon } 2834254f889dSBrendon Cahoon LastPro = Prolog; 2835254f889dSBrendon Cahoon LastEpi = Epilog; 2836254f889dSBrendon Cahoon for (MachineBasicBlock::reverse_instr_iterator I = Prolog->instr_rbegin(), 2837254f889dSBrendon Cahoon E = Prolog->instr_rend(); 2838254f889dSBrendon Cahoon I != E && numAdded > 0; ++I, --numAdded) 2839254f889dSBrendon Cahoon updateInstruction(&*I, false, j, 0, Schedule, VRMap); 2840254f889dSBrendon Cahoon } 2841254f889dSBrendon Cahoon } 2842254f889dSBrendon Cahoon 2843254f889dSBrendon Cahoon /// Return true if we can compute the amount the instruction changes 2844254f889dSBrendon Cahoon /// during each iteration. Set Delta to the amount of the change. 2845254f889dSBrendon Cahoon bool SwingSchedulerDAG::computeDelta(MachineInstr &MI, unsigned &Delta) { 2846254f889dSBrendon Cahoon const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 2847238c9d63SBjorn Pettersson const MachineOperand *BaseOp; 2848254f889dSBrendon Cahoon int64_t Offset; 2849d7eebd6dSFrancis Visoiu Mistrih if (!TII->getMemOperandWithOffset(MI, BaseOp, Offset, TRI)) 2850254f889dSBrendon Cahoon return false; 2851254f889dSBrendon Cahoon 2852d7eebd6dSFrancis Visoiu Mistrih if (!BaseOp->isReg()) 2853d7eebd6dSFrancis Visoiu Mistrih return false; 2854d7eebd6dSFrancis Visoiu Mistrih 2855d7eebd6dSFrancis Visoiu Mistrih unsigned BaseReg = BaseOp->getReg(); 2856d7eebd6dSFrancis Visoiu Mistrih 2857254f889dSBrendon Cahoon MachineRegisterInfo &MRI = MF.getRegInfo(); 2858254f889dSBrendon Cahoon // Check if there is a Phi. If so, get the definition in the loop. 2859254f889dSBrendon Cahoon MachineInstr *BaseDef = MRI.getVRegDef(BaseReg); 2860254f889dSBrendon Cahoon if (BaseDef && BaseDef->isPHI()) { 2861254f889dSBrendon Cahoon BaseReg = getLoopPhiReg(*BaseDef, MI.getParent()); 2862254f889dSBrendon Cahoon BaseDef = MRI.getVRegDef(BaseReg); 2863254f889dSBrendon Cahoon } 2864254f889dSBrendon Cahoon if (!BaseDef) 2865254f889dSBrendon Cahoon return false; 2866254f889dSBrendon Cahoon 2867254f889dSBrendon Cahoon int D = 0; 28688fb181caSKrzysztof Parzyszek if (!TII->getIncrementValue(*BaseDef, D) && D >= 0) 2869254f889dSBrendon Cahoon return false; 2870254f889dSBrendon Cahoon 2871254f889dSBrendon Cahoon Delta = D; 2872254f889dSBrendon Cahoon return true; 2873254f889dSBrendon Cahoon } 2874254f889dSBrendon Cahoon 2875254f889dSBrendon Cahoon /// Update the memory operand with a new offset when the pipeliner 2876cf56e92cSJustin Lebar /// generates a new copy of the instruction that refers to a 2877254f889dSBrendon Cahoon /// different memory location. 2878254f889dSBrendon Cahoon void SwingSchedulerDAG::updateMemOperands(MachineInstr &NewMI, 2879254f889dSBrendon Cahoon MachineInstr &OldMI, unsigned Num) { 2880254f889dSBrendon Cahoon if (Num == 0) 2881254f889dSBrendon Cahoon return; 2882254f889dSBrendon Cahoon // If the instruction has memory operands, then adjust the offset 2883254f889dSBrendon Cahoon // when the instruction appears in different stages. 2884c73c0307SChandler Carruth if (NewMI.memoperands_empty()) 2885254f889dSBrendon Cahoon return; 2886c73c0307SChandler Carruth SmallVector<MachineMemOperand *, 2> NewMMOs; 28870a33a7aeSJustin Lebar for (MachineMemOperand *MMO : NewMI.memoperands()) { 288800056ed0SPhilip Reames // TODO: Figure out whether isAtomic is really necessary (see D57601). 288900056ed0SPhilip Reames if (MMO->isVolatile() || MMO->isAtomic() || 289000056ed0SPhilip Reames (MMO->isInvariant() && MMO->isDereferenceable()) || 2891adbf09e8SJustin Lebar (!MMO->getValue())) { 2892c73c0307SChandler Carruth NewMMOs.push_back(MMO); 2893254f889dSBrendon Cahoon continue; 2894254f889dSBrendon Cahoon } 2895254f889dSBrendon Cahoon unsigned Delta; 2896785b6cecSKrzysztof Parzyszek if (Num != UINT_MAX && computeDelta(OldMI, Delta)) { 2897254f889dSBrendon Cahoon int64_t AdjOffset = Delta * Num; 2898c73c0307SChandler Carruth NewMMOs.push_back( 2899c73c0307SChandler Carruth MF.getMachineMemOperand(MMO, AdjOffset, MMO->getSize())); 29002d79017dSKrzysztof Parzyszek } else { 2901cc3f6302SKrzysztof Parzyszek NewMMOs.push_back( 2902cc3f6302SKrzysztof Parzyszek MF.getMachineMemOperand(MMO, 0, MemoryLocation::UnknownSize)); 29032d79017dSKrzysztof Parzyszek } 2904254f889dSBrendon Cahoon } 2905c73c0307SChandler Carruth NewMI.setMemRefs(MF, NewMMOs); 2906254f889dSBrendon Cahoon } 2907254f889dSBrendon Cahoon 2908254f889dSBrendon Cahoon /// Clone the instruction for the new pipelined loop and update the 2909254f889dSBrendon Cahoon /// memory operands, if needed. 2910254f889dSBrendon Cahoon MachineInstr *SwingSchedulerDAG::cloneInstr(MachineInstr *OldMI, 2911254f889dSBrendon Cahoon unsigned CurStageNum, 2912254f889dSBrendon Cahoon unsigned InstStageNum) { 2913254f889dSBrendon Cahoon MachineInstr *NewMI = MF.CloneMachineInstr(OldMI); 2914254f889dSBrendon Cahoon // Check for tied operands in inline asm instructions. This should be handled 2915254f889dSBrendon Cahoon // elsewhere, but I'm not sure of the best solution. 2916254f889dSBrendon Cahoon if (OldMI->isInlineAsm()) 2917254f889dSBrendon Cahoon for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) { 2918254f889dSBrendon Cahoon const auto &MO = OldMI->getOperand(i); 2919254f889dSBrendon Cahoon if (MO.isReg() && MO.isUse()) 2920254f889dSBrendon Cahoon break; 2921254f889dSBrendon Cahoon unsigned UseIdx; 2922254f889dSBrendon Cahoon if (OldMI->isRegTiedToUseOperand(i, &UseIdx)) 2923254f889dSBrendon Cahoon NewMI->tieOperands(i, UseIdx); 2924254f889dSBrendon Cahoon } 2925254f889dSBrendon Cahoon updateMemOperands(*NewMI, *OldMI, CurStageNum - InstStageNum); 2926254f889dSBrendon Cahoon return NewMI; 2927254f889dSBrendon Cahoon } 2928254f889dSBrendon Cahoon 2929254f889dSBrendon Cahoon /// Clone the instruction for the new pipelined loop. If needed, this 2930254f889dSBrendon Cahoon /// function updates the instruction using the values saved in the 2931254f889dSBrendon Cahoon /// InstrChanges structure. 2932254f889dSBrendon Cahoon MachineInstr *SwingSchedulerDAG::cloneAndChangeInstr(MachineInstr *OldMI, 2933254f889dSBrendon Cahoon unsigned CurStageNum, 2934254f889dSBrendon Cahoon unsigned InstStageNum, 2935254f889dSBrendon Cahoon SMSchedule &Schedule) { 2936254f889dSBrendon Cahoon MachineInstr *NewMI = MF.CloneMachineInstr(OldMI); 2937254f889dSBrendon Cahoon DenseMap<SUnit *, std::pair<unsigned, int64_t>>::iterator It = 2938254f889dSBrendon Cahoon InstrChanges.find(getSUnit(OldMI)); 2939254f889dSBrendon Cahoon if (It != InstrChanges.end()) { 2940254f889dSBrendon Cahoon std::pair<unsigned, int64_t> RegAndOffset = It->second; 2941254f889dSBrendon Cahoon unsigned BasePos, OffsetPos; 29428fb181caSKrzysztof Parzyszek if (!TII->getBaseAndOffsetPosition(*OldMI, BasePos, OffsetPos)) 2943254f889dSBrendon Cahoon return nullptr; 2944254f889dSBrendon Cahoon int64_t NewOffset = OldMI->getOperand(OffsetPos).getImm(); 2945254f889dSBrendon Cahoon MachineInstr *LoopDef = findDefInLoop(RegAndOffset.first); 2946254f889dSBrendon Cahoon if (Schedule.stageScheduled(getSUnit(LoopDef)) > (signed)InstStageNum) 2947254f889dSBrendon Cahoon NewOffset += RegAndOffset.second * (CurStageNum - InstStageNum); 2948254f889dSBrendon Cahoon NewMI->getOperand(OffsetPos).setImm(NewOffset); 2949254f889dSBrendon Cahoon } 2950254f889dSBrendon Cahoon updateMemOperands(*NewMI, *OldMI, CurStageNum - InstStageNum); 2951254f889dSBrendon Cahoon return NewMI; 2952254f889dSBrendon Cahoon } 2953254f889dSBrendon Cahoon 2954254f889dSBrendon Cahoon /// Update the machine instruction with new virtual registers. This 2955254f889dSBrendon Cahoon /// function may change the defintions and/or uses. 2956254f889dSBrendon Cahoon void SwingSchedulerDAG::updateInstruction(MachineInstr *NewMI, bool LastDef, 2957254f889dSBrendon Cahoon unsigned CurStageNum, 2958254f889dSBrendon Cahoon unsigned InstrStageNum, 2959254f889dSBrendon Cahoon SMSchedule &Schedule, 2960254f889dSBrendon Cahoon ValueMapTy *VRMap) { 2961254f889dSBrendon Cahoon for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) { 2962254f889dSBrendon Cahoon MachineOperand &MO = NewMI->getOperand(i); 2963254f889dSBrendon Cahoon if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg())) 2964254f889dSBrendon Cahoon continue; 2965254f889dSBrendon Cahoon unsigned reg = MO.getReg(); 2966254f889dSBrendon Cahoon if (MO.isDef()) { 2967254f889dSBrendon Cahoon // Create a new virtual register for the definition. 2968254f889dSBrendon Cahoon const TargetRegisterClass *RC = MRI.getRegClass(reg); 2969254f889dSBrendon Cahoon unsigned NewReg = MRI.createVirtualRegister(RC); 2970254f889dSBrendon Cahoon MO.setReg(NewReg); 2971254f889dSBrendon Cahoon VRMap[CurStageNum][reg] = NewReg; 2972254f889dSBrendon Cahoon if (LastDef) 2973254f889dSBrendon Cahoon replaceRegUsesAfterLoop(reg, NewReg, BB, MRI, LIS); 2974254f889dSBrendon Cahoon } else if (MO.isUse()) { 2975254f889dSBrendon Cahoon MachineInstr *Def = MRI.getVRegDef(reg); 2976254f889dSBrendon Cahoon // Compute the stage that contains the last definition for instruction. 2977254f889dSBrendon Cahoon int DefStageNum = Schedule.stageScheduled(getSUnit(Def)); 2978254f889dSBrendon Cahoon unsigned StageNum = CurStageNum; 2979254f889dSBrendon Cahoon if (DefStageNum != -1 && (int)InstrStageNum > DefStageNum) { 2980254f889dSBrendon Cahoon // Compute the difference in stages between the defintion and the use. 2981254f889dSBrendon Cahoon unsigned StageDiff = (InstrStageNum - DefStageNum); 2982254f889dSBrendon Cahoon // Make an adjustment to get the last definition. 2983254f889dSBrendon Cahoon StageNum -= StageDiff; 2984254f889dSBrendon Cahoon } 2985254f889dSBrendon Cahoon if (VRMap[StageNum].count(reg)) 2986254f889dSBrendon Cahoon MO.setReg(VRMap[StageNum][reg]); 2987254f889dSBrendon Cahoon } 2988254f889dSBrendon Cahoon } 2989254f889dSBrendon Cahoon } 2990254f889dSBrendon Cahoon 2991254f889dSBrendon Cahoon /// Return the instruction in the loop that defines the register. 2992254f889dSBrendon Cahoon /// If the definition is a Phi, then follow the Phi operand to 2993254f889dSBrendon Cahoon /// the instruction in the loop. 2994254f889dSBrendon Cahoon MachineInstr *SwingSchedulerDAG::findDefInLoop(unsigned Reg) { 2995254f889dSBrendon Cahoon SmallPtrSet<MachineInstr *, 8> Visited; 2996254f889dSBrendon Cahoon MachineInstr *Def = MRI.getVRegDef(Reg); 2997254f889dSBrendon Cahoon while (Def->isPHI()) { 2998254f889dSBrendon Cahoon if (!Visited.insert(Def).second) 2999254f889dSBrendon Cahoon break; 3000254f889dSBrendon Cahoon for (unsigned i = 1, e = Def->getNumOperands(); i < e; i += 2) 3001254f889dSBrendon Cahoon if (Def->getOperand(i + 1).getMBB() == BB) { 3002254f889dSBrendon Cahoon Def = MRI.getVRegDef(Def->getOperand(i).getReg()); 3003254f889dSBrendon Cahoon break; 3004254f889dSBrendon Cahoon } 3005254f889dSBrendon Cahoon } 3006254f889dSBrendon Cahoon return Def; 3007254f889dSBrendon Cahoon } 3008254f889dSBrendon Cahoon 3009254f889dSBrendon Cahoon /// Return the new name for the value from the previous stage. 3010254f889dSBrendon Cahoon unsigned SwingSchedulerDAG::getPrevMapVal(unsigned StageNum, unsigned PhiStage, 3011254f889dSBrendon Cahoon unsigned LoopVal, unsigned LoopStage, 3012254f889dSBrendon Cahoon ValueMapTy *VRMap, 3013254f889dSBrendon Cahoon MachineBasicBlock *BB) { 3014254f889dSBrendon Cahoon unsigned PrevVal = 0; 3015254f889dSBrendon Cahoon if (StageNum > PhiStage) { 3016254f889dSBrendon Cahoon MachineInstr *LoopInst = MRI.getVRegDef(LoopVal); 3017254f889dSBrendon Cahoon if (PhiStage == LoopStage && VRMap[StageNum - 1].count(LoopVal)) 3018254f889dSBrendon Cahoon // The name is defined in the previous stage. 3019254f889dSBrendon Cahoon PrevVal = VRMap[StageNum - 1][LoopVal]; 3020254f889dSBrendon Cahoon else if (VRMap[StageNum].count(LoopVal)) 3021254f889dSBrendon Cahoon // The previous name is defined in the current stage when the instruction 3022254f889dSBrendon Cahoon // order is swapped. 3023254f889dSBrendon Cahoon PrevVal = VRMap[StageNum][LoopVal]; 3024df24da22SKrzysztof Parzyszek else if (!LoopInst->isPHI() || LoopInst->getParent() != BB) 3025254f889dSBrendon Cahoon // The loop value hasn't yet been scheduled. 3026254f889dSBrendon Cahoon PrevVal = LoopVal; 3027254f889dSBrendon Cahoon else if (StageNum == PhiStage + 1) 3028254f889dSBrendon Cahoon // The loop value is another phi, which has not been scheduled. 3029254f889dSBrendon Cahoon PrevVal = getInitPhiReg(*LoopInst, BB); 3030254f889dSBrendon Cahoon else if (StageNum > PhiStage + 1 && LoopInst->getParent() == BB) 3031254f889dSBrendon Cahoon // The loop value is another phi, which has been scheduled. 3032254f889dSBrendon Cahoon PrevVal = 3033254f889dSBrendon Cahoon getPrevMapVal(StageNum - 1, PhiStage, getLoopPhiReg(*LoopInst, BB), 3034254f889dSBrendon Cahoon LoopStage, VRMap, BB); 3035254f889dSBrendon Cahoon } 3036254f889dSBrendon Cahoon return PrevVal; 3037254f889dSBrendon Cahoon } 3038254f889dSBrendon Cahoon 3039254f889dSBrendon Cahoon /// Rewrite the Phi values in the specified block to use the mappings 3040254f889dSBrendon Cahoon /// from the initial operand. Once the Phi is scheduled, we switch 3041254f889dSBrendon Cahoon /// to using the loop value instead of the Phi value, so those names 3042254f889dSBrendon Cahoon /// do not need to be rewritten. 3043254f889dSBrendon Cahoon void SwingSchedulerDAG::rewritePhiValues(MachineBasicBlock *NewBB, 3044254f889dSBrendon Cahoon unsigned StageNum, 3045254f889dSBrendon Cahoon SMSchedule &Schedule, 3046254f889dSBrendon Cahoon ValueMapTy *VRMap, 3047254f889dSBrendon Cahoon InstrMapTy &InstrMap) { 304890ecac01SBob Wilson for (auto &PHI : BB->phis()) { 3049254f889dSBrendon Cahoon unsigned InitVal = 0; 3050254f889dSBrendon Cahoon unsigned LoopVal = 0; 305190ecac01SBob Wilson getPhiRegs(PHI, BB, InitVal, LoopVal); 305290ecac01SBob Wilson unsigned PhiDef = PHI.getOperand(0).getReg(); 3053254f889dSBrendon Cahoon 3054254f889dSBrendon Cahoon unsigned PhiStage = 3055254f889dSBrendon Cahoon (unsigned)Schedule.stageScheduled(getSUnit(MRI.getVRegDef(PhiDef))); 3056254f889dSBrendon Cahoon unsigned LoopStage = 3057254f889dSBrendon Cahoon (unsigned)Schedule.stageScheduled(getSUnit(MRI.getVRegDef(LoopVal))); 3058254f889dSBrendon Cahoon unsigned NumPhis = Schedule.getStagesForPhi(PhiDef); 3059254f889dSBrendon Cahoon if (NumPhis > StageNum) 3060254f889dSBrendon Cahoon NumPhis = StageNum; 3061254f889dSBrendon Cahoon for (unsigned np = 0; np <= NumPhis; ++np) { 3062254f889dSBrendon Cahoon unsigned NewVal = 3063254f889dSBrendon Cahoon getPrevMapVal(StageNum - np, PhiStage, LoopVal, LoopStage, VRMap, BB); 3064254f889dSBrendon Cahoon if (!NewVal) 3065254f889dSBrendon Cahoon NewVal = InitVal; 306690ecac01SBob Wilson rewriteScheduledInstr(NewBB, Schedule, InstrMap, StageNum - np, np, &PHI, 3067254f889dSBrendon Cahoon PhiDef, NewVal); 3068254f889dSBrendon Cahoon } 3069254f889dSBrendon Cahoon } 3070254f889dSBrendon Cahoon } 3071254f889dSBrendon Cahoon 3072254f889dSBrendon Cahoon /// Rewrite a previously scheduled instruction to use the register value 3073254f889dSBrendon Cahoon /// from the new instruction. Make sure the instruction occurs in the 3074254f889dSBrendon Cahoon /// basic block, and we don't change the uses in the new instruction. 3075254f889dSBrendon Cahoon void SwingSchedulerDAG::rewriteScheduledInstr( 3076254f889dSBrendon Cahoon MachineBasicBlock *BB, SMSchedule &Schedule, InstrMapTy &InstrMap, 3077254f889dSBrendon Cahoon unsigned CurStageNum, unsigned PhiNum, MachineInstr *Phi, unsigned OldReg, 3078254f889dSBrendon Cahoon unsigned NewReg, unsigned PrevReg) { 3079254f889dSBrendon Cahoon bool InProlog = (CurStageNum < Schedule.getMaxStageCount()); 3080254f889dSBrendon Cahoon int StagePhi = Schedule.stageScheduled(getSUnit(Phi)) + PhiNum; 3081254f889dSBrendon Cahoon // Rewrite uses that have been scheduled already to use the new 3082254f889dSBrendon Cahoon // Phi register. 3083254f889dSBrendon Cahoon for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(OldReg), 3084254f889dSBrendon Cahoon EI = MRI.use_end(); 3085254f889dSBrendon Cahoon UI != EI;) { 3086254f889dSBrendon Cahoon MachineOperand &UseOp = *UI; 3087254f889dSBrendon Cahoon MachineInstr *UseMI = UseOp.getParent(); 3088254f889dSBrendon Cahoon ++UI; 3089254f889dSBrendon Cahoon if (UseMI->getParent() != BB) 3090254f889dSBrendon Cahoon continue; 3091254f889dSBrendon Cahoon if (UseMI->isPHI()) { 3092254f889dSBrendon Cahoon if (!Phi->isPHI() && UseMI->getOperand(0).getReg() == NewReg) 3093254f889dSBrendon Cahoon continue; 3094254f889dSBrendon Cahoon if (getLoopPhiReg(*UseMI, BB) != OldReg) 3095254f889dSBrendon Cahoon continue; 3096254f889dSBrendon Cahoon } 3097254f889dSBrendon Cahoon InstrMapTy::iterator OrigInstr = InstrMap.find(UseMI); 3098254f889dSBrendon Cahoon assert(OrigInstr != InstrMap.end() && "Instruction not scheduled."); 3099254f889dSBrendon Cahoon SUnit *OrigMISU = getSUnit(OrigInstr->second); 3100254f889dSBrendon Cahoon int StageSched = Schedule.stageScheduled(OrigMISU); 3101254f889dSBrendon Cahoon int CycleSched = Schedule.cycleScheduled(OrigMISU); 3102254f889dSBrendon Cahoon unsigned ReplaceReg = 0; 3103254f889dSBrendon Cahoon // This is the stage for the scheduled instruction. 3104254f889dSBrendon Cahoon if (StagePhi == StageSched && Phi->isPHI()) { 3105254f889dSBrendon Cahoon int CyclePhi = Schedule.cycleScheduled(getSUnit(Phi)); 3106254f889dSBrendon Cahoon if (PrevReg && InProlog) 3107254f889dSBrendon Cahoon ReplaceReg = PrevReg; 3108254f889dSBrendon Cahoon else if (PrevReg && !Schedule.isLoopCarried(this, *Phi) && 3109254f889dSBrendon Cahoon (CyclePhi <= CycleSched || OrigMISU->getInstr()->isPHI())) 3110254f889dSBrendon Cahoon ReplaceReg = PrevReg; 3111254f889dSBrendon Cahoon else 3112254f889dSBrendon Cahoon ReplaceReg = NewReg; 3113254f889dSBrendon Cahoon } 3114254f889dSBrendon Cahoon // The scheduled instruction occurs before the scheduled Phi, and the 3115254f889dSBrendon Cahoon // Phi is not loop carried. 3116254f889dSBrendon Cahoon if (!InProlog && StagePhi + 1 == StageSched && 3117254f889dSBrendon Cahoon !Schedule.isLoopCarried(this, *Phi)) 3118254f889dSBrendon Cahoon ReplaceReg = NewReg; 3119254f889dSBrendon Cahoon if (StagePhi > StageSched && Phi->isPHI()) 3120254f889dSBrendon Cahoon ReplaceReg = NewReg; 3121254f889dSBrendon Cahoon if (!InProlog && !Phi->isPHI() && StagePhi < StageSched) 3122254f889dSBrendon Cahoon ReplaceReg = NewReg; 3123254f889dSBrendon Cahoon if (ReplaceReg) { 3124254f889dSBrendon Cahoon MRI.constrainRegClass(ReplaceReg, MRI.getRegClass(OldReg)); 3125254f889dSBrendon Cahoon UseOp.setReg(ReplaceReg); 3126254f889dSBrendon Cahoon } 3127254f889dSBrendon Cahoon } 3128254f889dSBrendon Cahoon } 3129254f889dSBrendon Cahoon 3130254f889dSBrendon Cahoon /// Check if we can change the instruction to use an offset value from the 3131254f889dSBrendon Cahoon /// previous iteration. If so, return true and set the base and offset values 3132254f889dSBrendon Cahoon /// so that we can rewrite the load, if necessary. 3133254f889dSBrendon Cahoon /// v1 = Phi(v0, v3) 3134254f889dSBrendon Cahoon /// v2 = load v1, 0 3135254f889dSBrendon Cahoon /// v3 = post_store v1, 4, x 3136254f889dSBrendon Cahoon /// This function enables the load to be rewritten as v2 = load v3, 4. 3137254f889dSBrendon Cahoon bool SwingSchedulerDAG::canUseLastOffsetValue(MachineInstr *MI, 3138254f889dSBrendon Cahoon unsigned &BasePos, 3139254f889dSBrendon Cahoon unsigned &OffsetPos, 3140254f889dSBrendon Cahoon unsigned &NewBase, 3141254f889dSBrendon Cahoon int64_t &Offset) { 3142254f889dSBrendon Cahoon // Get the load instruction. 31438fb181caSKrzysztof Parzyszek if (TII->isPostIncrement(*MI)) 3144254f889dSBrendon Cahoon return false; 3145254f889dSBrendon Cahoon unsigned BasePosLd, OffsetPosLd; 31468fb181caSKrzysztof Parzyszek if (!TII->getBaseAndOffsetPosition(*MI, BasePosLd, OffsetPosLd)) 3147254f889dSBrendon Cahoon return false; 3148254f889dSBrendon Cahoon unsigned BaseReg = MI->getOperand(BasePosLd).getReg(); 3149254f889dSBrendon Cahoon 3150254f889dSBrendon Cahoon // Look for the Phi instruction. 3151fdf9bf4fSJustin Bogner MachineRegisterInfo &MRI = MI->getMF()->getRegInfo(); 3152254f889dSBrendon Cahoon MachineInstr *Phi = MRI.getVRegDef(BaseReg); 3153254f889dSBrendon Cahoon if (!Phi || !Phi->isPHI()) 3154254f889dSBrendon Cahoon return false; 3155254f889dSBrendon Cahoon // Get the register defined in the loop block. 3156254f889dSBrendon Cahoon unsigned PrevReg = getLoopPhiReg(*Phi, MI->getParent()); 3157254f889dSBrendon Cahoon if (!PrevReg) 3158254f889dSBrendon Cahoon return false; 3159254f889dSBrendon Cahoon 3160254f889dSBrendon Cahoon // Check for the post-increment load/store instruction. 3161254f889dSBrendon Cahoon MachineInstr *PrevDef = MRI.getVRegDef(PrevReg); 3162254f889dSBrendon Cahoon if (!PrevDef || PrevDef == MI) 3163254f889dSBrendon Cahoon return false; 3164254f889dSBrendon Cahoon 31658fb181caSKrzysztof Parzyszek if (!TII->isPostIncrement(*PrevDef)) 3166254f889dSBrendon Cahoon return false; 3167254f889dSBrendon Cahoon 3168254f889dSBrendon Cahoon unsigned BasePos1 = 0, OffsetPos1 = 0; 31698fb181caSKrzysztof Parzyszek if (!TII->getBaseAndOffsetPosition(*PrevDef, BasePos1, OffsetPos1)) 3170254f889dSBrendon Cahoon return false; 3171254f889dSBrendon Cahoon 317240df8a2bSKrzysztof Parzyszek // Make sure that the instructions do not access the same memory location in 317340df8a2bSKrzysztof Parzyszek // the next iteration. 3174254f889dSBrendon Cahoon int64_t LoadOffset = MI->getOperand(OffsetPosLd).getImm(); 3175254f889dSBrendon Cahoon int64_t StoreOffset = PrevDef->getOperand(OffsetPos1).getImm(); 317640df8a2bSKrzysztof Parzyszek MachineInstr *NewMI = MF.CloneMachineInstr(MI); 317740df8a2bSKrzysztof Parzyszek NewMI->getOperand(OffsetPosLd).setImm(LoadOffset + StoreOffset); 317840df8a2bSKrzysztof Parzyszek bool Disjoint = TII->areMemAccessesTriviallyDisjoint(*NewMI, *PrevDef); 317940df8a2bSKrzysztof Parzyszek MF.DeleteMachineInstr(NewMI); 318040df8a2bSKrzysztof Parzyszek if (!Disjoint) 3181254f889dSBrendon Cahoon return false; 3182254f889dSBrendon Cahoon 3183254f889dSBrendon Cahoon // Set the return value once we determine that we return true. 3184254f889dSBrendon Cahoon BasePos = BasePosLd; 3185254f889dSBrendon Cahoon OffsetPos = OffsetPosLd; 3186254f889dSBrendon Cahoon NewBase = PrevReg; 3187254f889dSBrendon Cahoon Offset = StoreOffset; 3188254f889dSBrendon Cahoon return true; 3189254f889dSBrendon Cahoon } 3190254f889dSBrendon Cahoon 3191254f889dSBrendon Cahoon /// Apply changes to the instruction if needed. The changes are need 3192254f889dSBrendon Cahoon /// to improve the scheduling and depend up on the final schedule. 31938f174ddeSKrzysztof Parzyszek void SwingSchedulerDAG::applyInstrChange(MachineInstr *MI, 31948f174ddeSKrzysztof Parzyszek SMSchedule &Schedule) { 3195254f889dSBrendon Cahoon SUnit *SU = getSUnit(MI); 3196254f889dSBrendon Cahoon DenseMap<SUnit *, std::pair<unsigned, int64_t>>::iterator It = 3197254f889dSBrendon Cahoon InstrChanges.find(SU); 3198254f889dSBrendon Cahoon if (It != InstrChanges.end()) { 3199254f889dSBrendon Cahoon std::pair<unsigned, int64_t> RegAndOffset = It->second; 3200254f889dSBrendon Cahoon unsigned BasePos, OffsetPos; 32018fb181caSKrzysztof Parzyszek if (!TII->getBaseAndOffsetPosition(*MI, BasePos, OffsetPos)) 32028f174ddeSKrzysztof Parzyszek return; 3203254f889dSBrendon Cahoon unsigned BaseReg = MI->getOperand(BasePos).getReg(); 3204254f889dSBrendon Cahoon MachineInstr *LoopDef = findDefInLoop(BaseReg); 3205254f889dSBrendon Cahoon int DefStageNum = Schedule.stageScheduled(getSUnit(LoopDef)); 3206254f889dSBrendon Cahoon int DefCycleNum = Schedule.cycleScheduled(getSUnit(LoopDef)); 3207254f889dSBrendon Cahoon int BaseStageNum = Schedule.stageScheduled(SU); 3208254f889dSBrendon Cahoon int BaseCycleNum = Schedule.cycleScheduled(SU); 3209254f889dSBrendon Cahoon if (BaseStageNum < DefStageNum) { 3210254f889dSBrendon Cahoon MachineInstr *NewMI = MF.CloneMachineInstr(MI); 3211254f889dSBrendon Cahoon int OffsetDiff = DefStageNum - BaseStageNum; 3212254f889dSBrendon Cahoon if (DefCycleNum < BaseCycleNum) { 3213254f889dSBrendon Cahoon NewMI->getOperand(BasePos).setReg(RegAndOffset.first); 3214254f889dSBrendon Cahoon if (OffsetDiff > 0) 3215254f889dSBrendon Cahoon --OffsetDiff; 3216254f889dSBrendon Cahoon } 3217254f889dSBrendon Cahoon int64_t NewOffset = 3218254f889dSBrendon Cahoon MI->getOperand(OffsetPos).getImm() + RegAndOffset.second * OffsetDiff; 3219254f889dSBrendon Cahoon NewMI->getOperand(OffsetPos).setImm(NewOffset); 3220254f889dSBrendon Cahoon SU->setInstr(NewMI); 3221254f889dSBrendon Cahoon MISUnitMap[NewMI] = SU; 3222254f889dSBrendon Cahoon NewMIs.insert(NewMI); 3223254f889dSBrendon Cahoon } 3224254f889dSBrendon Cahoon } 3225254f889dSBrendon Cahoon } 3226254f889dSBrendon Cahoon 32278e1363dfSKrzysztof Parzyszek /// Return true for an order or output dependence that is loop carried 32288e1363dfSKrzysztof Parzyszek /// potentially. A dependence is loop carried if the destination defines a valu 32298e1363dfSKrzysztof Parzyszek /// that may be used or defined by the source in a subsequent iteration. 32308e1363dfSKrzysztof Parzyszek bool SwingSchedulerDAG::isLoopCarriedDep(SUnit *Source, const SDep &Dep, 3231254f889dSBrendon Cahoon bool isSucc) { 32328e1363dfSKrzysztof Parzyszek if ((Dep.getKind() != SDep::Order && Dep.getKind() != SDep::Output) || 32338e1363dfSKrzysztof Parzyszek Dep.isArtificial()) 3234254f889dSBrendon Cahoon return false; 3235254f889dSBrendon Cahoon 3236254f889dSBrendon Cahoon if (!SwpPruneLoopCarried) 3237254f889dSBrendon Cahoon return true; 3238254f889dSBrendon Cahoon 32398e1363dfSKrzysztof Parzyszek if (Dep.getKind() == SDep::Output) 32408e1363dfSKrzysztof Parzyszek return true; 32418e1363dfSKrzysztof Parzyszek 3242254f889dSBrendon Cahoon MachineInstr *SI = Source->getInstr(); 3243254f889dSBrendon Cahoon MachineInstr *DI = Dep.getSUnit()->getInstr(); 3244254f889dSBrendon Cahoon if (!isSucc) 3245254f889dSBrendon Cahoon std::swap(SI, DI); 3246254f889dSBrendon Cahoon assert(SI != nullptr && DI != nullptr && "Expecting SUnit with an MI."); 3247254f889dSBrendon Cahoon 3248254f889dSBrendon Cahoon // Assume ordered loads and stores may have a loop carried dependence. 3249254f889dSBrendon Cahoon if (SI->hasUnmodeledSideEffects() || DI->hasUnmodeledSideEffects() || 32506c5d5ce5SUlrich Weigand SI->mayRaiseFPException() || DI->mayRaiseFPException() || 3251254f889dSBrendon Cahoon SI->hasOrderedMemoryRef() || DI->hasOrderedMemoryRef()) 3252254f889dSBrendon Cahoon return true; 3253254f889dSBrendon Cahoon 3254254f889dSBrendon Cahoon // Only chain dependences between a load and store can be loop carried. 3255254f889dSBrendon Cahoon if (!DI->mayStore() || !SI->mayLoad()) 3256254f889dSBrendon Cahoon return false; 3257254f889dSBrendon Cahoon 3258254f889dSBrendon Cahoon unsigned DeltaS, DeltaD; 3259254f889dSBrendon Cahoon if (!computeDelta(*SI, DeltaS) || !computeDelta(*DI, DeltaD)) 3260254f889dSBrendon Cahoon return true; 3261254f889dSBrendon Cahoon 3262238c9d63SBjorn Pettersson const MachineOperand *BaseOpS, *BaseOpD; 3263254f889dSBrendon Cahoon int64_t OffsetS, OffsetD; 3264254f889dSBrendon Cahoon const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 3265d7eebd6dSFrancis Visoiu Mistrih if (!TII->getMemOperandWithOffset(*SI, BaseOpS, OffsetS, TRI) || 3266d7eebd6dSFrancis Visoiu Mistrih !TII->getMemOperandWithOffset(*DI, BaseOpD, OffsetD, TRI)) 3267254f889dSBrendon Cahoon return true; 3268254f889dSBrendon Cahoon 3269d7eebd6dSFrancis Visoiu Mistrih if (!BaseOpS->isIdenticalTo(*BaseOpD)) 3270254f889dSBrendon Cahoon return true; 3271254f889dSBrendon Cahoon 32728c07d0c4SKrzysztof Parzyszek // Check that the base register is incremented by a constant value for each 32738c07d0c4SKrzysztof Parzyszek // iteration. 3274d7eebd6dSFrancis Visoiu Mistrih MachineInstr *Def = MRI.getVRegDef(BaseOpS->getReg()); 32758c07d0c4SKrzysztof Parzyszek if (!Def || !Def->isPHI()) 32768c07d0c4SKrzysztof Parzyszek return true; 32778c07d0c4SKrzysztof Parzyszek unsigned InitVal = 0; 32788c07d0c4SKrzysztof Parzyszek unsigned LoopVal = 0; 32798c07d0c4SKrzysztof Parzyszek getPhiRegs(*Def, BB, InitVal, LoopVal); 32808c07d0c4SKrzysztof Parzyszek MachineInstr *LoopDef = MRI.getVRegDef(LoopVal); 32818c07d0c4SKrzysztof Parzyszek int D = 0; 32828c07d0c4SKrzysztof Parzyszek if (!LoopDef || !TII->getIncrementValue(*LoopDef, D)) 32838c07d0c4SKrzysztof Parzyszek return true; 32848c07d0c4SKrzysztof Parzyszek 3285254f889dSBrendon Cahoon uint64_t AccessSizeS = (*SI->memoperands_begin())->getSize(); 3286254f889dSBrendon Cahoon uint64_t AccessSizeD = (*DI->memoperands_begin())->getSize(); 3287254f889dSBrendon Cahoon 3288254f889dSBrendon Cahoon // This is the main test, which checks the offset values and the loop 3289254f889dSBrendon Cahoon // increment value to determine if the accesses may be loop carried. 329057c3d4beSBrendon Cahoon if (AccessSizeS == MemoryLocation::UnknownSize || 329157c3d4beSBrendon Cahoon AccessSizeD == MemoryLocation::UnknownSize) 3292254f889dSBrendon Cahoon return true; 329357c3d4beSBrendon Cahoon 329457c3d4beSBrendon Cahoon if (DeltaS != DeltaD || DeltaS < AccessSizeS || DeltaD < AccessSizeD) 329557c3d4beSBrendon Cahoon return true; 329657c3d4beSBrendon Cahoon 329757c3d4beSBrendon Cahoon return (OffsetS + (int64_t)AccessSizeS < OffsetD + (int64_t)AccessSizeD); 3298254f889dSBrendon Cahoon } 3299254f889dSBrendon Cahoon 330088391248SKrzysztof Parzyszek void SwingSchedulerDAG::postprocessDAG() { 330188391248SKrzysztof Parzyszek for (auto &M : Mutations) 330288391248SKrzysztof Parzyszek M->apply(this); 330388391248SKrzysztof Parzyszek } 330488391248SKrzysztof Parzyszek 3305254f889dSBrendon Cahoon /// Try to schedule the node at the specified StartCycle and continue 3306254f889dSBrendon Cahoon /// until the node is schedule or the EndCycle is reached. This function 3307254f889dSBrendon Cahoon /// returns true if the node is scheduled. This routine may search either 3308254f889dSBrendon Cahoon /// forward or backward for a place to insert the instruction based upon 3309254f889dSBrendon Cahoon /// the relative values of StartCycle and EndCycle. 3310254f889dSBrendon Cahoon bool SMSchedule::insert(SUnit *SU, int StartCycle, int EndCycle, int II) { 3311254f889dSBrendon Cahoon bool forward = true; 331218e7bf5cSJinsong Ji LLVM_DEBUG({ 331318e7bf5cSJinsong Ji dbgs() << "Trying to insert node between " << StartCycle << " and " 331418e7bf5cSJinsong Ji << EndCycle << " II: " << II << "\n"; 331518e7bf5cSJinsong Ji }); 3316254f889dSBrendon Cahoon if (StartCycle > EndCycle) 3317254f889dSBrendon Cahoon forward = false; 3318254f889dSBrendon Cahoon 3319254f889dSBrendon Cahoon // The terminating condition depends on the direction. 3320254f889dSBrendon Cahoon int termCycle = forward ? EndCycle + 1 : EndCycle - 1; 3321254f889dSBrendon Cahoon for (int curCycle = StartCycle; curCycle != termCycle; 3322254f889dSBrendon Cahoon forward ? ++curCycle : --curCycle) { 3323254f889dSBrendon Cahoon 3324f6cb3bcbSJinsong Ji // Add the already scheduled instructions at the specified cycle to the 3325f6cb3bcbSJinsong Ji // DFA. 3326f6cb3bcbSJinsong Ji ProcItinResources.clearResources(); 3327254f889dSBrendon Cahoon for (int checkCycle = FirstCycle + ((curCycle - FirstCycle) % II); 3328254f889dSBrendon Cahoon checkCycle <= LastCycle; checkCycle += II) { 3329254f889dSBrendon Cahoon std::deque<SUnit *> &cycleInstrs = ScheduledInstrs[checkCycle]; 3330254f889dSBrendon Cahoon 3331254f889dSBrendon Cahoon for (std::deque<SUnit *>::iterator I = cycleInstrs.begin(), 3332254f889dSBrendon Cahoon E = cycleInstrs.end(); 3333254f889dSBrendon Cahoon I != E; ++I) { 3334254f889dSBrendon Cahoon if (ST.getInstrInfo()->isZeroCost((*I)->getInstr()->getOpcode())) 3335254f889dSBrendon Cahoon continue; 3336f6cb3bcbSJinsong Ji assert(ProcItinResources.canReserveResources(*(*I)->getInstr()) && 3337254f889dSBrendon Cahoon "These instructions have already been scheduled."); 3338f6cb3bcbSJinsong Ji ProcItinResources.reserveResources(*(*I)->getInstr()); 3339254f889dSBrendon Cahoon } 3340254f889dSBrendon Cahoon } 3341254f889dSBrendon Cahoon if (ST.getInstrInfo()->isZeroCost(SU->getInstr()->getOpcode()) || 3342f6cb3bcbSJinsong Ji ProcItinResources.canReserveResources(*SU->getInstr())) { 3343d34e60caSNicola Zaghen LLVM_DEBUG({ 3344254f889dSBrendon Cahoon dbgs() << "\tinsert at cycle " << curCycle << " "; 3345254f889dSBrendon Cahoon SU->getInstr()->dump(); 3346254f889dSBrendon Cahoon }); 3347254f889dSBrendon Cahoon 3348254f889dSBrendon Cahoon ScheduledInstrs[curCycle].push_back(SU); 3349254f889dSBrendon Cahoon InstrToCycle.insert(std::make_pair(SU, curCycle)); 3350254f889dSBrendon Cahoon if (curCycle > LastCycle) 3351254f889dSBrendon Cahoon LastCycle = curCycle; 3352254f889dSBrendon Cahoon if (curCycle < FirstCycle) 3353254f889dSBrendon Cahoon FirstCycle = curCycle; 3354254f889dSBrendon Cahoon return true; 3355254f889dSBrendon Cahoon } 3356d34e60caSNicola Zaghen LLVM_DEBUG({ 3357254f889dSBrendon Cahoon dbgs() << "\tfailed to insert at cycle " << curCycle << " "; 3358254f889dSBrendon Cahoon SU->getInstr()->dump(); 3359254f889dSBrendon Cahoon }); 3360254f889dSBrendon Cahoon } 3361254f889dSBrendon Cahoon return false; 3362254f889dSBrendon Cahoon } 3363254f889dSBrendon Cahoon 3364254f889dSBrendon Cahoon // Return the cycle of the earliest scheduled instruction in the chain. 3365254f889dSBrendon Cahoon int SMSchedule::earliestCycleInChain(const SDep &Dep) { 3366254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 8> Visited; 3367254f889dSBrendon Cahoon SmallVector<SDep, 8> Worklist; 3368254f889dSBrendon Cahoon Worklist.push_back(Dep); 3369254f889dSBrendon Cahoon int EarlyCycle = INT_MAX; 3370254f889dSBrendon Cahoon while (!Worklist.empty()) { 3371254f889dSBrendon Cahoon const SDep &Cur = Worklist.pop_back_val(); 3372254f889dSBrendon Cahoon SUnit *PrevSU = Cur.getSUnit(); 3373254f889dSBrendon Cahoon if (Visited.count(PrevSU)) 3374254f889dSBrendon Cahoon continue; 3375254f889dSBrendon Cahoon std::map<SUnit *, int>::const_iterator it = InstrToCycle.find(PrevSU); 3376254f889dSBrendon Cahoon if (it == InstrToCycle.end()) 3377254f889dSBrendon Cahoon continue; 3378254f889dSBrendon Cahoon EarlyCycle = std::min(EarlyCycle, it->second); 3379254f889dSBrendon Cahoon for (const auto &PI : PrevSU->Preds) 33808e1363dfSKrzysztof Parzyszek if (PI.getKind() == SDep::Order || Dep.getKind() == SDep::Output) 3381254f889dSBrendon Cahoon Worklist.push_back(PI); 3382254f889dSBrendon Cahoon Visited.insert(PrevSU); 3383254f889dSBrendon Cahoon } 3384254f889dSBrendon Cahoon return EarlyCycle; 3385254f889dSBrendon Cahoon } 3386254f889dSBrendon Cahoon 3387254f889dSBrendon Cahoon // Return the cycle of the latest scheduled instruction in the chain. 3388254f889dSBrendon Cahoon int SMSchedule::latestCycleInChain(const SDep &Dep) { 3389254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 8> Visited; 3390254f889dSBrendon Cahoon SmallVector<SDep, 8> Worklist; 3391254f889dSBrendon Cahoon Worklist.push_back(Dep); 3392254f889dSBrendon Cahoon int LateCycle = INT_MIN; 3393254f889dSBrendon Cahoon while (!Worklist.empty()) { 3394254f889dSBrendon Cahoon const SDep &Cur = Worklist.pop_back_val(); 3395254f889dSBrendon Cahoon SUnit *SuccSU = Cur.getSUnit(); 3396254f889dSBrendon Cahoon if (Visited.count(SuccSU)) 3397254f889dSBrendon Cahoon continue; 3398254f889dSBrendon Cahoon std::map<SUnit *, int>::const_iterator it = InstrToCycle.find(SuccSU); 3399254f889dSBrendon Cahoon if (it == InstrToCycle.end()) 3400254f889dSBrendon Cahoon continue; 3401254f889dSBrendon Cahoon LateCycle = std::max(LateCycle, it->second); 3402254f889dSBrendon Cahoon for (const auto &SI : SuccSU->Succs) 34038e1363dfSKrzysztof Parzyszek if (SI.getKind() == SDep::Order || Dep.getKind() == SDep::Output) 3404254f889dSBrendon Cahoon Worklist.push_back(SI); 3405254f889dSBrendon Cahoon Visited.insert(SuccSU); 3406254f889dSBrendon Cahoon } 3407254f889dSBrendon Cahoon return LateCycle; 3408254f889dSBrendon Cahoon } 3409254f889dSBrendon Cahoon 3410254f889dSBrendon Cahoon /// If an instruction has a use that spans multiple iterations, then 3411254f889dSBrendon Cahoon /// return true. These instructions are characterized by having a back-ege 3412254f889dSBrendon Cahoon /// to a Phi, which contains a reference to another Phi. 3413254f889dSBrendon Cahoon static SUnit *multipleIterations(SUnit *SU, SwingSchedulerDAG *DAG) { 3414254f889dSBrendon Cahoon for (auto &P : SU->Preds) 3415254f889dSBrendon Cahoon if (DAG->isBackedge(SU, P) && P.getSUnit()->getInstr()->isPHI()) 3416254f889dSBrendon Cahoon for (auto &S : P.getSUnit()->Succs) 3417b9b75b8cSKrzysztof Parzyszek if (S.getKind() == SDep::Data && S.getSUnit()->getInstr()->isPHI()) 3418254f889dSBrendon Cahoon return P.getSUnit(); 3419254f889dSBrendon Cahoon return nullptr; 3420254f889dSBrendon Cahoon } 3421254f889dSBrendon Cahoon 3422254f889dSBrendon Cahoon /// Compute the scheduling start slot for the instruction. The start slot 3423254f889dSBrendon Cahoon /// depends on any predecessor or successor nodes scheduled already. 3424254f889dSBrendon Cahoon void SMSchedule::computeStart(SUnit *SU, int *MaxEarlyStart, int *MinLateStart, 3425254f889dSBrendon Cahoon int *MinEnd, int *MaxStart, int II, 3426254f889dSBrendon Cahoon SwingSchedulerDAG *DAG) { 3427254f889dSBrendon Cahoon // Iterate over each instruction that has been scheduled already. The start 3428c73b6d6bSHiroshi Inoue // slot computation depends on whether the previously scheduled instruction 3429254f889dSBrendon Cahoon // is a predecessor or successor of the specified instruction. 3430254f889dSBrendon Cahoon for (int cycle = getFirstCycle(); cycle <= LastCycle; ++cycle) { 3431254f889dSBrendon Cahoon 3432254f889dSBrendon Cahoon // Iterate over each instruction in the current cycle. 3433254f889dSBrendon Cahoon for (SUnit *I : getInstructions(cycle)) { 3434254f889dSBrendon Cahoon // Because we're processing a DAG for the dependences, we recognize 3435254f889dSBrendon Cahoon // the back-edge in recurrences by anti dependences. 3436254f889dSBrendon Cahoon for (unsigned i = 0, e = (unsigned)SU->Preds.size(); i != e; ++i) { 3437254f889dSBrendon Cahoon const SDep &Dep = SU->Preds[i]; 3438254f889dSBrendon Cahoon if (Dep.getSUnit() == I) { 3439254f889dSBrendon Cahoon if (!DAG->isBackedge(SU, Dep)) { 3440c715a5d2SKrzysztof Parzyszek int EarlyStart = cycle + Dep.getLatency() - 3441254f889dSBrendon Cahoon DAG->getDistance(Dep.getSUnit(), SU, Dep) * II; 3442254f889dSBrendon Cahoon *MaxEarlyStart = std::max(*MaxEarlyStart, EarlyStart); 34438e1363dfSKrzysztof Parzyszek if (DAG->isLoopCarriedDep(SU, Dep, false)) { 3444254f889dSBrendon Cahoon int End = earliestCycleInChain(Dep) + (II - 1); 3445254f889dSBrendon Cahoon *MinEnd = std::min(*MinEnd, End); 3446254f889dSBrendon Cahoon } 3447254f889dSBrendon Cahoon } else { 3448c715a5d2SKrzysztof Parzyszek int LateStart = cycle - Dep.getLatency() + 3449254f889dSBrendon Cahoon DAG->getDistance(SU, Dep.getSUnit(), Dep) * II; 3450254f889dSBrendon Cahoon *MinLateStart = std::min(*MinLateStart, LateStart); 3451254f889dSBrendon Cahoon } 3452254f889dSBrendon Cahoon } 3453254f889dSBrendon Cahoon // For instruction that requires multiple iterations, make sure that 3454254f889dSBrendon Cahoon // the dependent instruction is not scheduled past the definition. 3455254f889dSBrendon Cahoon SUnit *BE = multipleIterations(I, DAG); 3456254f889dSBrendon Cahoon if (BE && Dep.getSUnit() == BE && !SU->getInstr()->isPHI() && 3457254f889dSBrendon Cahoon !SU->isPred(I)) 3458254f889dSBrendon Cahoon *MinLateStart = std::min(*MinLateStart, cycle); 3459254f889dSBrendon Cahoon } 3460a2122044SKrzysztof Parzyszek for (unsigned i = 0, e = (unsigned)SU->Succs.size(); i != e; ++i) { 3461254f889dSBrendon Cahoon if (SU->Succs[i].getSUnit() == I) { 3462254f889dSBrendon Cahoon const SDep &Dep = SU->Succs[i]; 3463254f889dSBrendon Cahoon if (!DAG->isBackedge(SU, Dep)) { 3464c715a5d2SKrzysztof Parzyszek int LateStart = cycle - Dep.getLatency() + 3465254f889dSBrendon Cahoon DAG->getDistance(SU, Dep.getSUnit(), Dep) * II; 3466254f889dSBrendon Cahoon *MinLateStart = std::min(*MinLateStart, LateStart); 34678e1363dfSKrzysztof Parzyszek if (DAG->isLoopCarriedDep(SU, Dep)) { 3468254f889dSBrendon Cahoon int Start = latestCycleInChain(Dep) + 1 - II; 3469254f889dSBrendon Cahoon *MaxStart = std::max(*MaxStart, Start); 3470254f889dSBrendon Cahoon } 3471254f889dSBrendon Cahoon } else { 3472c715a5d2SKrzysztof Parzyszek int EarlyStart = cycle + Dep.getLatency() - 3473254f889dSBrendon Cahoon DAG->getDistance(Dep.getSUnit(), SU, Dep) * II; 3474254f889dSBrendon Cahoon *MaxEarlyStart = std::max(*MaxEarlyStart, EarlyStart); 3475254f889dSBrendon Cahoon } 3476254f889dSBrendon Cahoon } 3477254f889dSBrendon Cahoon } 3478254f889dSBrendon Cahoon } 3479254f889dSBrendon Cahoon } 3480a2122044SKrzysztof Parzyszek } 3481254f889dSBrendon Cahoon 3482254f889dSBrendon Cahoon /// Order the instructions within a cycle so that the definitions occur 3483254f889dSBrendon Cahoon /// before the uses. Returns true if the instruction is added to the start 3484254f889dSBrendon Cahoon /// of the list, or false if added to the end. 3485f13bbf1dSKrzysztof Parzyszek void SMSchedule::orderDependence(SwingSchedulerDAG *SSD, SUnit *SU, 3486254f889dSBrendon Cahoon std::deque<SUnit *> &Insts) { 3487254f889dSBrendon Cahoon MachineInstr *MI = SU->getInstr(); 3488254f889dSBrendon Cahoon bool OrderBeforeUse = false; 3489254f889dSBrendon Cahoon bool OrderAfterDef = false; 3490254f889dSBrendon Cahoon bool OrderBeforeDef = false; 3491254f889dSBrendon Cahoon unsigned MoveDef = 0; 3492254f889dSBrendon Cahoon unsigned MoveUse = 0; 3493254f889dSBrendon Cahoon int StageInst1 = stageScheduled(SU); 3494254f889dSBrendon Cahoon 3495254f889dSBrendon Cahoon unsigned Pos = 0; 3496254f889dSBrendon Cahoon for (std::deque<SUnit *>::iterator I = Insts.begin(), E = Insts.end(); I != E; 3497254f889dSBrendon Cahoon ++I, ++Pos) { 3498254f889dSBrendon Cahoon for (unsigned i = 0, e = MI->getNumOperands(); i < e; ++i) { 3499254f889dSBrendon Cahoon MachineOperand &MO = MI->getOperand(i); 3500254f889dSBrendon Cahoon if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg())) 3501254f889dSBrendon Cahoon continue; 3502f13bbf1dSKrzysztof Parzyszek 3503254f889dSBrendon Cahoon unsigned Reg = MO.getReg(); 3504254f889dSBrendon Cahoon unsigned BasePos, OffsetPos; 35058fb181caSKrzysztof Parzyszek if (ST.getInstrInfo()->getBaseAndOffsetPosition(*MI, BasePos, OffsetPos)) 3506254f889dSBrendon Cahoon if (MI->getOperand(BasePos).getReg() == Reg) 3507254f889dSBrendon Cahoon if (unsigned NewReg = SSD->getInstrBaseReg(SU)) 3508254f889dSBrendon Cahoon Reg = NewReg; 3509254f889dSBrendon Cahoon bool Reads, Writes; 3510254f889dSBrendon Cahoon std::tie(Reads, Writes) = 3511254f889dSBrendon Cahoon (*I)->getInstr()->readsWritesVirtualRegister(Reg); 3512254f889dSBrendon Cahoon if (MO.isDef() && Reads && stageScheduled(*I) <= StageInst1) { 3513254f889dSBrendon Cahoon OrderBeforeUse = true; 3514f13bbf1dSKrzysztof Parzyszek if (MoveUse == 0) 3515254f889dSBrendon Cahoon MoveUse = Pos; 3516254f889dSBrendon Cahoon } else if (MO.isDef() && Reads && stageScheduled(*I) > StageInst1) { 3517254f889dSBrendon Cahoon // Add the instruction after the scheduled instruction. 3518254f889dSBrendon Cahoon OrderAfterDef = true; 3519254f889dSBrendon Cahoon MoveDef = Pos; 3520254f889dSBrendon Cahoon } else if (MO.isUse() && Writes && stageScheduled(*I) == StageInst1) { 3521254f889dSBrendon Cahoon if (cycleScheduled(*I) == cycleScheduled(SU) && !(*I)->isSucc(SU)) { 3522254f889dSBrendon Cahoon OrderBeforeUse = true; 3523f13bbf1dSKrzysztof Parzyszek if (MoveUse == 0) 3524254f889dSBrendon Cahoon MoveUse = Pos; 3525254f889dSBrendon Cahoon } else { 3526254f889dSBrendon Cahoon OrderAfterDef = true; 3527254f889dSBrendon Cahoon MoveDef = Pos; 3528254f889dSBrendon Cahoon } 3529254f889dSBrendon Cahoon } else if (MO.isUse() && Writes && stageScheduled(*I) > StageInst1) { 3530254f889dSBrendon Cahoon OrderBeforeUse = true; 3531f13bbf1dSKrzysztof Parzyszek if (MoveUse == 0) 3532254f889dSBrendon Cahoon MoveUse = Pos; 3533254f889dSBrendon Cahoon if (MoveUse != 0) { 3534254f889dSBrendon Cahoon OrderAfterDef = true; 3535254f889dSBrendon Cahoon MoveDef = Pos - 1; 3536254f889dSBrendon Cahoon } 3537254f889dSBrendon Cahoon } else if (MO.isUse() && Writes && stageScheduled(*I) < StageInst1) { 3538254f889dSBrendon Cahoon // Add the instruction before the scheduled instruction. 3539254f889dSBrendon Cahoon OrderBeforeUse = true; 3540f13bbf1dSKrzysztof Parzyszek if (MoveUse == 0) 3541254f889dSBrendon Cahoon MoveUse = Pos; 3542254f889dSBrendon Cahoon } else if (MO.isUse() && stageScheduled(*I) == StageInst1 && 3543254f889dSBrendon Cahoon isLoopCarriedDefOfUse(SSD, (*I)->getInstr(), MO)) { 3544f13bbf1dSKrzysztof Parzyszek if (MoveUse == 0) { 3545254f889dSBrendon Cahoon OrderBeforeDef = true; 3546254f889dSBrendon Cahoon MoveUse = Pos; 3547254f889dSBrendon Cahoon } 3548254f889dSBrendon Cahoon } 3549f13bbf1dSKrzysztof Parzyszek } 3550254f889dSBrendon Cahoon // Check for order dependences between instructions. Make sure the source 3551254f889dSBrendon Cahoon // is ordered before the destination. 35528e1363dfSKrzysztof Parzyszek for (auto &S : SU->Succs) { 35538e1363dfSKrzysztof Parzyszek if (S.getSUnit() != *I) 35548e1363dfSKrzysztof Parzyszek continue; 35558e1363dfSKrzysztof Parzyszek if (S.getKind() == SDep::Order && stageScheduled(*I) == StageInst1) { 3556254f889dSBrendon Cahoon OrderBeforeUse = true; 35578e1363dfSKrzysztof Parzyszek if (Pos < MoveUse) 3558254f889dSBrendon Cahoon MoveUse = Pos; 3559254f889dSBrendon Cahoon } 3560254f889dSBrendon Cahoon } 35618e1363dfSKrzysztof Parzyszek for (auto &P : SU->Preds) { 35628e1363dfSKrzysztof Parzyszek if (P.getSUnit() != *I) 35638e1363dfSKrzysztof Parzyszek continue; 35648e1363dfSKrzysztof Parzyszek if (P.getKind() == SDep::Order && stageScheduled(*I) == StageInst1) { 3565254f889dSBrendon Cahoon OrderAfterDef = true; 3566254f889dSBrendon Cahoon MoveDef = Pos; 3567254f889dSBrendon Cahoon } 3568254f889dSBrendon Cahoon } 3569254f889dSBrendon Cahoon } 3570254f889dSBrendon Cahoon 3571254f889dSBrendon Cahoon // A circular dependence. 3572254f889dSBrendon Cahoon if (OrderAfterDef && OrderBeforeUse && MoveUse == MoveDef) 3573254f889dSBrendon Cahoon OrderBeforeUse = false; 3574254f889dSBrendon Cahoon 3575254f889dSBrendon Cahoon // OrderAfterDef takes precedences over OrderBeforeDef. The latter is due 3576254f889dSBrendon Cahoon // to a loop-carried dependence. 3577254f889dSBrendon Cahoon if (OrderBeforeDef) 3578254f889dSBrendon Cahoon OrderBeforeUse = !OrderAfterDef || (MoveUse > MoveDef); 3579254f889dSBrendon Cahoon 3580254f889dSBrendon Cahoon // The uncommon case when the instruction order needs to be updated because 3581254f889dSBrendon Cahoon // there is both a use and def. 3582254f889dSBrendon Cahoon if (OrderBeforeUse && OrderAfterDef) { 3583254f889dSBrendon Cahoon SUnit *UseSU = Insts.at(MoveUse); 3584254f889dSBrendon Cahoon SUnit *DefSU = Insts.at(MoveDef); 3585254f889dSBrendon Cahoon if (MoveUse > MoveDef) { 3586254f889dSBrendon Cahoon Insts.erase(Insts.begin() + MoveUse); 3587254f889dSBrendon Cahoon Insts.erase(Insts.begin() + MoveDef); 3588254f889dSBrendon Cahoon } else { 3589254f889dSBrendon Cahoon Insts.erase(Insts.begin() + MoveDef); 3590254f889dSBrendon Cahoon Insts.erase(Insts.begin() + MoveUse); 3591254f889dSBrendon Cahoon } 3592f13bbf1dSKrzysztof Parzyszek orderDependence(SSD, UseSU, Insts); 3593f13bbf1dSKrzysztof Parzyszek orderDependence(SSD, SU, Insts); 3594254f889dSBrendon Cahoon orderDependence(SSD, DefSU, Insts); 3595f13bbf1dSKrzysztof Parzyszek return; 3596254f889dSBrendon Cahoon } 3597254f889dSBrendon Cahoon // Put the new instruction first if there is a use in the list. Otherwise, 3598254f889dSBrendon Cahoon // put it at the end of the list. 3599254f889dSBrendon Cahoon if (OrderBeforeUse) 3600254f889dSBrendon Cahoon Insts.push_front(SU); 3601254f889dSBrendon Cahoon else 3602254f889dSBrendon Cahoon Insts.push_back(SU); 3603254f889dSBrendon Cahoon } 3604254f889dSBrendon Cahoon 3605254f889dSBrendon Cahoon /// Return true if the scheduled Phi has a loop carried operand. 3606254f889dSBrendon Cahoon bool SMSchedule::isLoopCarried(SwingSchedulerDAG *SSD, MachineInstr &Phi) { 3607254f889dSBrendon Cahoon if (!Phi.isPHI()) 3608254f889dSBrendon Cahoon return false; 3609c73b6d6bSHiroshi Inoue assert(Phi.isPHI() && "Expecting a Phi."); 3610254f889dSBrendon Cahoon SUnit *DefSU = SSD->getSUnit(&Phi); 3611254f889dSBrendon Cahoon unsigned DefCycle = cycleScheduled(DefSU); 3612254f889dSBrendon Cahoon int DefStage = stageScheduled(DefSU); 3613254f889dSBrendon Cahoon 3614254f889dSBrendon Cahoon unsigned InitVal = 0; 3615254f889dSBrendon Cahoon unsigned LoopVal = 0; 3616254f889dSBrendon Cahoon getPhiRegs(Phi, Phi.getParent(), InitVal, LoopVal); 3617254f889dSBrendon Cahoon SUnit *UseSU = SSD->getSUnit(MRI.getVRegDef(LoopVal)); 3618254f889dSBrendon Cahoon if (!UseSU) 3619254f889dSBrendon Cahoon return true; 3620254f889dSBrendon Cahoon if (UseSU->getInstr()->isPHI()) 3621254f889dSBrendon Cahoon return true; 3622254f889dSBrendon Cahoon unsigned LoopCycle = cycleScheduled(UseSU); 3623254f889dSBrendon Cahoon int LoopStage = stageScheduled(UseSU); 36243d8482a8SSimon Pilgrim return (LoopCycle > DefCycle) || (LoopStage <= DefStage); 3625254f889dSBrendon Cahoon } 3626254f889dSBrendon Cahoon 3627254f889dSBrendon Cahoon /// Return true if the instruction is a definition that is loop carried 3628254f889dSBrendon Cahoon /// and defines the use on the next iteration. 3629254f889dSBrendon Cahoon /// v1 = phi(v2, v3) 3630254f889dSBrendon Cahoon /// (Def) v3 = op v1 3631254f889dSBrendon Cahoon /// (MO) = v1 3632254f889dSBrendon Cahoon /// If MO appears before Def, then then v1 and v3 may get assigned to the same 3633254f889dSBrendon Cahoon /// register. 3634254f889dSBrendon Cahoon bool SMSchedule::isLoopCarriedDefOfUse(SwingSchedulerDAG *SSD, 3635254f889dSBrendon Cahoon MachineInstr *Def, MachineOperand &MO) { 3636254f889dSBrendon Cahoon if (!MO.isReg()) 3637254f889dSBrendon Cahoon return false; 3638254f889dSBrendon Cahoon if (Def->isPHI()) 3639254f889dSBrendon Cahoon return false; 3640254f889dSBrendon Cahoon MachineInstr *Phi = MRI.getVRegDef(MO.getReg()); 3641254f889dSBrendon Cahoon if (!Phi || !Phi->isPHI() || Phi->getParent() != Def->getParent()) 3642254f889dSBrendon Cahoon return false; 3643254f889dSBrendon Cahoon if (!isLoopCarried(SSD, *Phi)) 3644254f889dSBrendon Cahoon return false; 3645254f889dSBrendon Cahoon unsigned LoopReg = getLoopPhiReg(*Phi, Phi->getParent()); 3646254f889dSBrendon Cahoon for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) { 3647254f889dSBrendon Cahoon MachineOperand &DMO = Def->getOperand(i); 3648254f889dSBrendon Cahoon if (!DMO.isReg() || !DMO.isDef()) 3649254f889dSBrendon Cahoon continue; 3650254f889dSBrendon Cahoon if (DMO.getReg() == LoopReg) 3651254f889dSBrendon Cahoon return true; 3652254f889dSBrendon Cahoon } 3653254f889dSBrendon Cahoon return false; 3654254f889dSBrendon Cahoon } 3655254f889dSBrendon Cahoon 3656254f889dSBrendon Cahoon // Check if the generated schedule is valid. This function checks if 3657254f889dSBrendon Cahoon // an instruction that uses a physical register is scheduled in a 3658254f889dSBrendon Cahoon // different stage than the definition. The pipeliner does not handle 3659254f889dSBrendon Cahoon // physical register values that may cross a basic block boundary. 3660254f889dSBrendon Cahoon bool SMSchedule::isValidSchedule(SwingSchedulerDAG *SSD) { 3661254f889dSBrendon Cahoon for (int i = 0, e = SSD->SUnits.size(); i < e; ++i) { 3662254f889dSBrendon Cahoon SUnit &SU = SSD->SUnits[i]; 3663254f889dSBrendon Cahoon if (!SU.hasPhysRegDefs) 3664254f889dSBrendon Cahoon continue; 3665254f889dSBrendon Cahoon int StageDef = stageScheduled(&SU); 3666254f889dSBrendon Cahoon assert(StageDef != -1 && "Instruction should have been scheduled."); 3667254f889dSBrendon Cahoon for (auto &SI : SU.Succs) 3668254f889dSBrendon Cahoon if (SI.isAssignedRegDep()) 3669b39236b6SSimon Pilgrim if (ST.getRegisterInfo()->isPhysicalRegister(SI.getReg())) 3670254f889dSBrendon Cahoon if (stageScheduled(SI.getSUnit()) != StageDef) 3671254f889dSBrendon Cahoon return false; 3672254f889dSBrendon Cahoon } 3673254f889dSBrendon Cahoon return true; 3674254f889dSBrendon Cahoon } 3675254f889dSBrendon Cahoon 36764b8bcf00SRoorda, Jan-Willem /// A property of the node order in swing-modulo-scheduling is 36774b8bcf00SRoorda, Jan-Willem /// that for nodes outside circuits the following holds: 36784b8bcf00SRoorda, Jan-Willem /// none of them is scheduled after both a successor and a 36794b8bcf00SRoorda, Jan-Willem /// predecessor. 36804b8bcf00SRoorda, Jan-Willem /// The method below checks whether the property is met. 36814b8bcf00SRoorda, Jan-Willem /// If not, debug information is printed and statistics information updated. 36824b8bcf00SRoorda, Jan-Willem /// Note that we do not use an assert statement. 36834b8bcf00SRoorda, Jan-Willem /// The reason is that although an invalid node oder may prevent 36844b8bcf00SRoorda, Jan-Willem /// the pipeliner from finding a pipelined schedule for arbitrary II, 36854b8bcf00SRoorda, Jan-Willem /// it does not lead to the generation of incorrect code. 36864b8bcf00SRoorda, Jan-Willem void SwingSchedulerDAG::checkValidNodeOrder(const NodeSetType &Circuits) const { 36874b8bcf00SRoorda, Jan-Willem 36884b8bcf00SRoorda, Jan-Willem // a sorted vector that maps each SUnit to its index in the NodeOrder 36894b8bcf00SRoorda, Jan-Willem typedef std::pair<SUnit *, unsigned> UnitIndex; 36904b8bcf00SRoorda, Jan-Willem std::vector<UnitIndex> Indices(NodeOrder.size(), std::make_pair(nullptr, 0)); 36914b8bcf00SRoorda, Jan-Willem 36924b8bcf00SRoorda, Jan-Willem for (unsigned i = 0, s = NodeOrder.size(); i < s; ++i) 36934b8bcf00SRoorda, Jan-Willem Indices.push_back(std::make_pair(NodeOrder[i], i)); 36944b8bcf00SRoorda, Jan-Willem 36954b8bcf00SRoorda, Jan-Willem auto CompareKey = [](UnitIndex i1, UnitIndex i2) { 36964b8bcf00SRoorda, Jan-Willem return std::get<0>(i1) < std::get<0>(i2); 36974b8bcf00SRoorda, Jan-Willem }; 36984b8bcf00SRoorda, Jan-Willem 36994b8bcf00SRoorda, Jan-Willem // sort, so that we can perform a binary search 37000cac726aSFangrui Song llvm::sort(Indices, CompareKey); 37014b8bcf00SRoorda, Jan-Willem 37024b8bcf00SRoorda, Jan-Willem bool Valid = true; 3703febf70a9SDavid L Kreitzer (void)Valid; 37044b8bcf00SRoorda, Jan-Willem // for each SUnit in the NodeOrder, check whether 37054b8bcf00SRoorda, Jan-Willem // it appears after both a successor and a predecessor 37064b8bcf00SRoorda, Jan-Willem // of the SUnit. If this is the case, and the SUnit 37074b8bcf00SRoorda, Jan-Willem // is not part of circuit, then the NodeOrder is not 37084b8bcf00SRoorda, Jan-Willem // valid. 37094b8bcf00SRoorda, Jan-Willem for (unsigned i = 0, s = NodeOrder.size(); i < s; ++i) { 37104b8bcf00SRoorda, Jan-Willem SUnit *SU = NodeOrder[i]; 37114b8bcf00SRoorda, Jan-Willem unsigned Index = i; 37124b8bcf00SRoorda, Jan-Willem 37134b8bcf00SRoorda, Jan-Willem bool PredBefore = false; 37144b8bcf00SRoorda, Jan-Willem bool SuccBefore = false; 37154b8bcf00SRoorda, Jan-Willem 37164b8bcf00SRoorda, Jan-Willem SUnit *Succ; 37174b8bcf00SRoorda, Jan-Willem SUnit *Pred; 3718febf70a9SDavid L Kreitzer (void)Succ; 3719febf70a9SDavid L Kreitzer (void)Pred; 37204b8bcf00SRoorda, Jan-Willem 37214b8bcf00SRoorda, Jan-Willem for (SDep &PredEdge : SU->Preds) { 37224b8bcf00SRoorda, Jan-Willem SUnit *PredSU = PredEdge.getSUnit(); 37234b8bcf00SRoorda, Jan-Willem unsigned PredIndex = 37244b8bcf00SRoorda, Jan-Willem std::get<1>(*std::lower_bound(Indices.begin(), Indices.end(), 37254b8bcf00SRoorda, Jan-Willem std::make_pair(PredSU, 0), CompareKey)); 37264b8bcf00SRoorda, Jan-Willem if (!PredSU->getInstr()->isPHI() && PredIndex < Index) { 37274b8bcf00SRoorda, Jan-Willem PredBefore = true; 37284b8bcf00SRoorda, Jan-Willem Pred = PredSU; 37294b8bcf00SRoorda, Jan-Willem break; 37304b8bcf00SRoorda, Jan-Willem } 37314b8bcf00SRoorda, Jan-Willem } 37324b8bcf00SRoorda, Jan-Willem 37334b8bcf00SRoorda, Jan-Willem for (SDep &SuccEdge : SU->Succs) { 37344b8bcf00SRoorda, Jan-Willem SUnit *SuccSU = SuccEdge.getSUnit(); 37354b8bcf00SRoorda, Jan-Willem unsigned SuccIndex = 37364b8bcf00SRoorda, Jan-Willem std::get<1>(*std::lower_bound(Indices.begin(), Indices.end(), 37374b8bcf00SRoorda, Jan-Willem std::make_pair(SuccSU, 0), CompareKey)); 37384b8bcf00SRoorda, Jan-Willem if (!SuccSU->getInstr()->isPHI() && SuccIndex < Index) { 37394b8bcf00SRoorda, Jan-Willem SuccBefore = true; 37404b8bcf00SRoorda, Jan-Willem Succ = SuccSU; 37414b8bcf00SRoorda, Jan-Willem break; 37424b8bcf00SRoorda, Jan-Willem } 37434b8bcf00SRoorda, Jan-Willem } 37444b8bcf00SRoorda, Jan-Willem 37454b8bcf00SRoorda, Jan-Willem if (PredBefore && SuccBefore && !SU->getInstr()->isPHI()) { 37464b8bcf00SRoorda, Jan-Willem // instructions in circuits are allowed to be scheduled 37474b8bcf00SRoorda, Jan-Willem // after both a successor and predecessor. 37484b8bcf00SRoorda, Jan-Willem bool InCircuit = std::any_of( 37494b8bcf00SRoorda, Jan-Willem Circuits.begin(), Circuits.end(), 37504b8bcf00SRoorda, Jan-Willem [SU](const NodeSet &Circuit) { return Circuit.count(SU); }); 37514b8bcf00SRoorda, Jan-Willem if (InCircuit) 3752d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "In a circuit, predecessor ";); 37534b8bcf00SRoorda, Jan-Willem else { 37544b8bcf00SRoorda, Jan-Willem Valid = false; 37554b8bcf00SRoorda, Jan-Willem NumNodeOrderIssues++; 3756d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "Predecessor ";); 37574b8bcf00SRoorda, Jan-Willem } 3758d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << Pred->NodeNum << " and successor " << Succ->NodeNum 3759d34e60caSNicola Zaghen << " are scheduled before node " << SU->NodeNum 3760d34e60caSNicola Zaghen << "\n";); 37614b8bcf00SRoorda, Jan-Willem } 37624b8bcf00SRoorda, Jan-Willem } 37634b8bcf00SRoorda, Jan-Willem 3764d34e60caSNicola Zaghen LLVM_DEBUG({ 37654b8bcf00SRoorda, Jan-Willem if (!Valid) 37664b8bcf00SRoorda, Jan-Willem dbgs() << "Invalid node order found!\n"; 37674b8bcf00SRoorda, Jan-Willem }); 37684b8bcf00SRoorda, Jan-Willem } 37694b8bcf00SRoorda, Jan-Willem 37708f174ddeSKrzysztof Parzyszek /// Attempt to fix the degenerate cases when the instruction serialization 37718f174ddeSKrzysztof Parzyszek /// causes the register lifetimes to overlap. For example, 37728f174ddeSKrzysztof Parzyszek /// p' = store_pi(p, b) 37738f174ddeSKrzysztof Parzyszek /// = load p, offset 37748f174ddeSKrzysztof Parzyszek /// In this case p and p' overlap, which means that two registers are needed. 37758f174ddeSKrzysztof Parzyszek /// Instead, this function changes the load to use p' and updates the offset. 37768f174ddeSKrzysztof Parzyszek void SwingSchedulerDAG::fixupRegisterOverlaps(std::deque<SUnit *> &Instrs) { 37778f174ddeSKrzysztof Parzyszek unsigned OverlapReg = 0; 37788f174ddeSKrzysztof Parzyszek unsigned NewBaseReg = 0; 37798f174ddeSKrzysztof Parzyszek for (SUnit *SU : Instrs) { 37808f174ddeSKrzysztof Parzyszek MachineInstr *MI = SU->getInstr(); 37818f174ddeSKrzysztof Parzyszek for (unsigned i = 0, e = MI->getNumOperands(); i < e; ++i) { 37828f174ddeSKrzysztof Parzyszek const MachineOperand &MO = MI->getOperand(i); 37838f174ddeSKrzysztof Parzyszek // Look for an instruction that uses p. The instruction occurs in the 37848f174ddeSKrzysztof Parzyszek // same cycle but occurs later in the serialized order. 37858f174ddeSKrzysztof Parzyszek if (MO.isReg() && MO.isUse() && MO.getReg() == OverlapReg) { 37868f174ddeSKrzysztof Parzyszek // Check that the instruction appears in the InstrChanges structure, 37878f174ddeSKrzysztof Parzyszek // which contains instructions that can have the offset updated. 37888f174ddeSKrzysztof Parzyszek DenseMap<SUnit *, std::pair<unsigned, int64_t>>::iterator It = 37898f174ddeSKrzysztof Parzyszek InstrChanges.find(SU); 37908f174ddeSKrzysztof Parzyszek if (It != InstrChanges.end()) { 37918f174ddeSKrzysztof Parzyszek unsigned BasePos, OffsetPos; 37928f174ddeSKrzysztof Parzyszek // Update the base register and adjust the offset. 37938f174ddeSKrzysztof Parzyszek if (TII->getBaseAndOffsetPosition(*MI, BasePos, OffsetPos)) { 379412bdcab5SKrzysztof Parzyszek MachineInstr *NewMI = MF.CloneMachineInstr(MI); 379512bdcab5SKrzysztof Parzyszek NewMI->getOperand(BasePos).setReg(NewBaseReg); 379612bdcab5SKrzysztof Parzyszek int64_t NewOffset = 379712bdcab5SKrzysztof Parzyszek MI->getOperand(OffsetPos).getImm() - It->second.second; 379812bdcab5SKrzysztof Parzyszek NewMI->getOperand(OffsetPos).setImm(NewOffset); 379912bdcab5SKrzysztof Parzyszek SU->setInstr(NewMI); 380012bdcab5SKrzysztof Parzyszek MISUnitMap[NewMI] = SU; 380112bdcab5SKrzysztof Parzyszek NewMIs.insert(NewMI); 38028f174ddeSKrzysztof Parzyszek } 38038f174ddeSKrzysztof Parzyszek } 38048f174ddeSKrzysztof Parzyszek OverlapReg = 0; 38058f174ddeSKrzysztof Parzyszek NewBaseReg = 0; 38068f174ddeSKrzysztof Parzyszek break; 38078f174ddeSKrzysztof Parzyszek } 38088f174ddeSKrzysztof Parzyszek // Look for an instruction of the form p' = op(p), which uses and defines 38098f174ddeSKrzysztof Parzyszek // two virtual registers that get allocated to the same physical register. 38108f174ddeSKrzysztof Parzyszek unsigned TiedUseIdx = 0; 38118f174ddeSKrzysztof Parzyszek if (MI->isRegTiedToUseOperand(i, &TiedUseIdx)) { 38128f174ddeSKrzysztof Parzyszek // OverlapReg is p in the example above. 38138f174ddeSKrzysztof Parzyszek OverlapReg = MI->getOperand(TiedUseIdx).getReg(); 38148f174ddeSKrzysztof Parzyszek // NewBaseReg is p' in the example above. 38158f174ddeSKrzysztof Parzyszek NewBaseReg = MI->getOperand(i).getReg(); 38168f174ddeSKrzysztof Parzyszek break; 38178f174ddeSKrzysztof Parzyszek } 38188f174ddeSKrzysztof Parzyszek } 38198f174ddeSKrzysztof Parzyszek } 38208f174ddeSKrzysztof Parzyszek } 38218f174ddeSKrzysztof Parzyszek 3822254f889dSBrendon Cahoon /// After the schedule has been formed, call this function to combine 3823254f889dSBrendon Cahoon /// the instructions from the different stages/cycles. That is, this 3824254f889dSBrendon Cahoon /// function creates a schedule that represents a single iteration. 3825254f889dSBrendon Cahoon void SMSchedule::finalizeSchedule(SwingSchedulerDAG *SSD) { 3826254f889dSBrendon Cahoon // Move all instructions to the first stage from later stages. 3827254f889dSBrendon Cahoon for (int cycle = getFirstCycle(); cycle <= getFinalCycle(); ++cycle) { 3828254f889dSBrendon Cahoon for (int stage = 1, lastStage = getMaxStageCount(); stage <= lastStage; 3829254f889dSBrendon Cahoon ++stage) { 3830254f889dSBrendon Cahoon std::deque<SUnit *> &cycleInstrs = 3831254f889dSBrendon Cahoon ScheduledInstrs[cycle + (stage * InitiationInterval)]; 3832254f889dSBrendon Cahoon for (std::deque<SUnit *>::reverse_iterator I = cycleInstrs.rbegin(), 3833254f889dSBrendon Cahoon E = cycleInstrs.rend(); 3834254f889dSBrendon Cahoon I != E; ++I) 3835254f889dSBrendon Cahoon ScheduledInstrs[cycle].push_front(*I); 3836254f889dSBrendon Cahoon } 3837254f889dSBrendon Cahoon } 3838254f889dSBrendon Cahoon // Iterate over the definitions in each instruction, and compute the 3839254f889dSBrendon Cahoon // stage difference for each use. Keep the maximum value. 3840254f889dSBrendon Cahoon for (auto &I : InstrToCycle) { 3841254f889dSBrendon Cahoon int DefStage = stageScheduled(I.first); 3842254f889dSBrendon Cahoon MachineInstr *MI = I.first->getInstr(); 3843254f889dSBrendon Cahoon for (unsigned i = 0, e = MI->getNumOperands(); i < e; ++i) { 3844254f889dSBrendon Cahoon MachineOperand &Op = MI->getOperand(i); 3845254f889dSBrendon Cahoon if (!Op.isReg() || !Op.isDef()) 3846254f889dSBrendon Cahoon continue; 3847254f889dSBrendon Cahoon 3848254f889dSBrendon Cahoon unsigned Reg = Op.getReg(); 3849254f889dSBrendon Cahoon unsigned MaxDiff = 0; 3850254f889dSBrendon Cahoon bool PhiIsSwapped = false; 3851254f889dSBrendon Cahoon for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(Reg), 3852254f889dSBrendon Cahoon EI = MRI.use_end(); 3853254f889dSBrendon Cahoon UI != EI; ++UI) { 3854254f889dSBrendon Cahoon MachineOperand &UseOp = *UI; 3855254f889dSBrendon Cahoon MachineInstr *UseMI = UseOp.getParent(); 3856254f889dSBrendon Cahoon SUnit *SUnitUse = SSD->getSUnit(UseMI); 3857254f889dSBrendon Cahoon int UseStage = stageScheduled(SUnitUse); 3858254f889dSBrendon Cahoon unsigned Diff = 0; 3859254f889dSBrendon Cahoon if (UseStage != -1 && UseStage >= DefStage) 3860254f889dSBrendon Cahoon Diff = UseStage - DefStage; 3861254f889dSBrendon Cahoon if (MI->isPHI()) { 3862254f889dSBrendon Cahoon if (isLoopCarried(SSD, *MI)) 3863254f889dSBrendon Cahoon ++Diff; 3864254f889dSBrendon Cahoon else 3865254f889dSBrendon Cahoon PhiIsSwapped = true; 3866254f889dSBrendon Cahoon } 3867254f889dSBrendon Cahoon MaxDiff = std::max(Diff, MaxDiff); 3868254f889dSBrendon Cahoon } 3869254f889dSBrendon Cahoon RegToStageDiff[Reg] = std::make_pair(MaxDiff, PhiIsSwapped); 3870254f889dSBrendon Cahoon } 3871254f889dSBrendon Cahoon } 3872254f889dSBrendon Cahoon 3873254f889dSBrendon Cahoon // Erase all the elements in the later stages. Only one iteration should 3874254f889dSBrendon Cahoon // remain in the scheduled list, and it contains all the instructions. 3875254f889dSBrendon Cahoon for (int cycle = getFinalCycle() + 1; cycle <= LastCycle; ++cycle) 3876254f889dSBrendon Cahoon ScheduledInstrs.erase(cycle); 3877254f889dSBrendon Cahoon 3878254f889dSBrendon Cahoon // Change the registers in instruction as specified in the InstrChanges 3879254f889dSBrendon Cahoon // map. We need to use the new registers to create the correct order. 3880254f889dSBrendon Cahoon for (int i = 0, e = SSD->SUnits.size(); i != e; ++i) { 3881254f889dSBrendon Cahoon SUnit *SU = &SSD->SUnits[i]; 38828f174ddeSKrzysztof Parzyszek SSD->applyInstrChange(SU->getInstr(), *this); 3883254f889dSBrendon Cahoon } 3884254f889dSBrendon Cahoon 3885254f889dSBrendon Cahoon // Reorder the instructions in each cycle to fix and improve the 3886254f889dSBrendon Cahoon // generated code. 3887254f889dSBrendon Cahoon for (int Cycle = getFirstCycle(), E = getFinalCycle(); Cycle <= E; ++Cycle) { 3888254f889dSBrendon Cahoon std::deque<SUnit *> &cycleInstrs = ScheduledInstrs[Cycle]; 3889f13bbf1dSKrzysztof Parzyszek std::deque<SUnit *> newOrderPhi; 3890254f889dSBrendon Cahoon for (unsigned i = 0, e = cycleInstrs.size(); i < e; ++i) { 3891254f889dSBrendon Cahoon SUnit *SU = cycleInstrs[i]; 3892f13bbf1dSKrzysztof Parzyszek if (SU->getInstr()->isPHI()) 3893f13bbf1dSKrzysztof Parzyszek newOrderPhi.push_back(SU); 3894254f889dSBrendon Cahoon } 3895254f889dSBrendon Cahoon std::deque<SUnit *> newOrderI; 3896254f889dSBrendon Cahoon for (unsigned i = 0, e = cycleInstrs.size(); i < e; ++i) { 3897254f889dSBrendon Cahoon SUnit *SU = cycleInstrs[i]; 3898f13bbf1dSKrzysztof Parzyszek if (!SU->getInstr()->isPHI()) 3899254f889dSBrendon Cahoon orderDependence(SSD, SU, newOrderI); 3900254f889dSBrendon Cahoon } 3901254f889dSBrendon Cahoon // Replace the old order with the new order. 3902f13bbf1dSKrzysztof Parzyszek cycleInstrs.swap(newOrderPhi); 3903254f889dSBrendon Cahoon cycleInstrs.insert(cycleInstrs.end(), newOrderI.begin(), newOrderI.end()); 39048f174ddeSKrzysztof Parzyszek SSD->fixupRegisterOverlaps(cycleInstrs); 3905254f889dSBrendon Cahoon } 3906254f889dSBrendon Cahoon 3907d34e60caSNicola Zaghen LLVM_DEBUG(dump();); 3908254f889dSBrendon Cahoon } 3909254f889dSBrendon Cahoon 3910fa2e3583SAdrian Prantl void NodeSet::print(raw_ostream &os) const { 3911fa2e3583SAdrian Prantl os << "Num nodes " << size() << " rec " << RecMII << " mov " << MaxMOV 3912fa2e3583SAdrian Prantl << " depth " << MaxDepth << " col " << Colocate << "\n"; 3913fa2e3583SAdrian Prantl for (const auto &I : Nodes) 3914fa2e3583SAdrian Prantl os << " SU(" << I->NodeNum << ") " << *(I->getInstr()); 3915fa2e3583SAdrian Prantl os << "\n"; 3916fa2e3583SAdrian Prantl } 3917fa2e3583SAdrian Prantl 3918615eb470SAaron Ballman #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 3919254f889dSBrendon Cahoon /// Print the schedule information to the given output. 3920254f889dSBrendon Cahoon void SMSchedule::print(raw_ostream &os) const { 3921254f889dSBrendon Cahoon // Iterate over each cycle. 3922254f889dSBrendon Cahoon for (int cycle = getFirstCycle(); cycle <= getFinalCycle(); ++cycle) { 3923254f889dSBrendon Cahoon // Iterate over each instruction in the cycle. 3924254f889dSBrendon Cahoon const_sched_iterator cycleInstrs = ScheduledInstrs.find(cycle); 3925254f889dSBrendon Cahoon for (SUnit *CI : cycleInstrs->second) { 3926254f889dSBrendon Cahoon os << "cycle " << cycle << " (" << stageScheduled(CI) << ") "; 3927254f889dSBrendon Cahoon os << "(" << CI->NodeNum << ") "; 3928254f889dSBrendon Cahoon CI->getInstr()->print(os); 3929254f889dSBrendon Cahoon os << "\n"; 3930254f889dSBrendon Cahoon } 3931254f889dSBrendon Cahoon } 3932254f889dSBrendon Cahoon } 3933254f889dSBrendon Cahoon 3934254f889dSBrendon Cahoon /// Utility function used for debugging to print the schedule. 39358c209aa8SMatthias Braun LLVM_DUMP_METHOD void SMSchedule::dump() const { print(dbgs()); } 3936fa2e3583SAdrian Prantl LLVM_DUMP_METHOD void NodeSet::dump() const { print(dbgs()); } 3937fa2e3583SAdrian Prantl 39388c209aa8SMatthias Braun #endif 3939fa2e3583SAdrian Prantl 3940f6cb3bcbSJinsong Ji void ResourceManager::initProcResourceVectors( 3941f6cb3bcbSJinsong Ji const MCSchedModel &SM, SmallVectorImpl<uint64_t> &Masks) { 3942f6cb3bcbSJinsong Ji unsigned ProcResourceID = 0; 3943fa2e3583SAdrian Prantl 3944f6cb3bcbSJinsong Ji // We currently limit the resource kinds to 64 and below so that we can use 3945f6cb3bcbSJinsong Ji // uint64_t for Masks 3946f6cb3bcbSJinsong Ji assert(SM.getNumProcResourceKinds() < 64 && 3947f6cb3bcbSJinsong Ji "Too many kinds of resources, unsupported"); 3948f6cb3bcbSJinsong Ji // Create a unique bitmask for every processor resource unit. 3949f6cb3bcbSJinsong Ji // Skip resource at index 0, since it always references 'InvalidUnit'. 3950f6cb3bcbSJinsong Ji Masks.resize(SM.getNumProcResourceKinds()); 3951f6cb3bcbSJinsong Ji for (unsigned I = 1, E = SM.getNumProcResourceKinds(); I < E; ++I) { 3952f6cb3bcbSJinsong Ji const MCProcResourceDesc &Desc = *SM.getProcResource(I); 3953f6cb3bcbSJinsong Ji if (Desc.SubUnitsIdxBegin) 3954f6cb3bcbSJinsong Ji continue; 3955f6cb3bcbSJinsong Ji Masks[I] = 1ULL << ProcResourceID; 3956f6cb3bcbSJinsong Ji ProcResourceID++; 3957f6cb3bcbSJinsong Ji } 3958f6cb3bcbSJinsong Ji // Create a unique bitmask for every processor resource group. 3959f6cb3bcbSJinsong Ji for (unsigned I = 1, E = SM.getNumProcResourceKinds(); I < E; ++I) { 3960f6cb3bcbSJinsong Ji const MCProcResourceDesc &Desc = *SM.getProcResource(I); 3961f6cb3bcbSJinsong Ji if (!Desc.SubUnitsIdxBegin) 3962f6cb3bcbSJinsong Ji continue; 3963f6cb3bcbSJinsong Ji Masks[I] = 1ULL << ProcResourceID; 3964f6cb3bcbSJinsong Ji for (unsigned U = 0; U < Desc.NumUnits; ++U) 3965f6cb3bcbSJinsong Ji Masks[I] |= Masks[Desc.SubUnitsIdxBegin[U]]; 3966f6cb3bcbSJinsong Ji ProcResourceID++; 3967f6cb3bcbSJinsong Ji } 3968f6cb3bcbSJinsong Ji LLVM_DEBUG({ 3969f6cb3bcbSJinsong Ji dbgs() << "ProcResourceDesc:\n"; 3970f6cb3bcbSJinsong Ji for (unsigned I = 1, E = SM.getNumProcResourceKinds(); I < E; ++I) { 3971f6cb3bcbSJinsong Ji const MCProcResourceDesc *ProcResource = SM.getProcResource(I); 3972f6cb3bcbSJinsong Ji dbgs() << format(" %16s(%2d): Mask: 0x%08x, NumUnits:%2d\n", 3973f6cb3bcbSJinsong Ji ProcResource->Name, I, Masks[I], ProcResource->NumUnits); 3974f6cb3bcbSJinsong Ji } 3975f6cb3bcbSJinsong Ji dbgs() << " -----------------\n"; 3976f6cb3bcbSJinsong Ji }); 3977f6cb3bcbSJinsong Ji } 3978f6cb3bcbSJinsong Ji 3979f6cb3bcbSJinsong Ji bool ResourceManager::canReserveResources(const MCInstrDesc *MID) const { 3980f6cb3bcbSJinsong Ji 3981f6cb3bcbSJinsong Ji LLVM_DEBUG({ dbgs() << "canReserveResources:\n"; }); 3982f6cb3bcbSJinsong Ji if (UseDFA) 3983f6cb3bcbSJinsong Ji return DFAResources->canReserveResources(MID); 3984f6cb3bcbSJinsong Ji 3985f6cb3bcbSJinsong Ji unsigned InsnClass = MID->getSchedClass(); 3986f6cb3bcbSJinsong Ji const MCSchedClassDesc *SCDesc = SM.getSchedClassDesc(InsnClass); 3987f6cb3bcbSJinsong Ji if (!SCDesc->isValid()) { 3988f6cb3bcbSJinsong Ji LLVM_DEBUG({ 3989f6cb3bcbSJinsong Ji dbgs() << "No valid Schedule Class Desc for schedClass!\n"; 3990f6cb3bcbSJinsong Ji dbgs() << "isPseduo:" << MID->isPseudo() << "\n"; 3991f6cb3bcbSJinsong Ji }); 3992f6cb3bcbSJinsong Ji return true; 3993f6cb3bcbSJinsong Ji } 3994f6cb3bcbSJinsong Ji 3995f6cb3bcbSJinsong Ji const MCWriteProcResEntry *I = STI->getWriteProcResBegin(SCDesc); 3996f6cb3bcbSJinsong Ji const MCWriteProcResEntry *E = STI->getWriteProcResEnd(SCDesc); 3997f6cb3bcbSJinsong Ji for (; I != E; ++I) { 3998f6cb3bcbSJinsong Ji if (!I->Cycles) 3999f6cb3bcbSJinsong Ji continue; 4000f6cb3bcbSJinsong Ji const MCProcResourceDesc *ProcResource = 4001f6cb3bcbSJinsong Ji SM.getProcResource(I->ProcResourceIdx); 4002f6cb3bcbSJinsong Ji unsigned NumUnits = ProcResource->NumUnits; 4003f6cb3bcbSJinsong Ji LLVM_DEBUG({ 4004f6cb3bcbSJinsong Ji dbgs() << format(" %16s(%2d): Count: %2d, NumUnits:%2d, Cycles:%2d\n", 4005f6cb3bcbSJinsong Ji ProcResource->Name, I->ProcResourceIdx, 4006f6cb3bcbSJinsong Ji ProcResourceCount[I->ProcResourceIdx], NumUnits, 4007f6cb3bcbSJinsong Ji I->Cycles); 4008f6cb3bcbSJinsong Ji }); 4009f6cb3bcbSJinsong Ji if (ProcResourceCount[I->ProcResourceIdx] >= NumUnits) 4010f6cb3bcbSJinsong Ji return false; 4011f6cb3bcbSJinsong Ji } 4012f6cb3bcbSJinsong Ji LLVM_DEBUG(dbgs() << "return true\n\n";); 4013f6cb3bcbSJinsong Ji return true; 4014f6cb3bcbSJinsong Ji } 4015f6cb3bcbSJinsong Ji 4016f6cb3bcbSJinsong Ji void ResourceManager::reserveResources(const MCInstrDesc *MID) { 4017f6cb3bcbSJinsong Ji LLVM_DEBUG({ dbgs() << "reserveResources:\n"; }); 4018f6cb3bcbSJinsong Ji if (UseDFA) 4019f6cb3bcbSJinsong Ji return DFAResources->reserveResources(MID); 4020f6cb3bcbSJinsong Ji 4021f6cb3bcbSJinsong Ji unsigned InsnClass = MID->getSchedClass(); 4022f6cb3bcbSJinsong Ji const MCSchedClassDesc *SCDesc = SM.getSchedClassDesc(InsnClass); 4023f6cb3bcbSJinsong Ji if (!SCDesc->isValid()) { 4024f6cb3bcbSJinsong Ji LLVM_DEBUG({ 4025f6cb3bcbSJinsong Ji dbgs() << "No valid Schedule Class Desc for schedClass!\n"; 4026f6cb3bcbSJinsong Ji dbgs() << "isPseduo:" << MID->isPseudo() << "\n"; 4027f6cb3bcbSJinsong Ji }); 4028f6cb3bcbSJinsong Ji return; 4029f6cb3bcbSJinsong Ji } 4030f6cb3bcbSJinsong Ji for (const MCWriteProcResEntry &PRE : 4031f6cb3bcbSJinsong Ji make_range(STI->getWriteProcResBegin(SCDesc), 4032f6cb3bcbSJinsong Ji STI->getWriteProcResEnd(SCDesc))) { 4033f6cb3bcbSJinsong Ji if (!PRE.Cycles) 4034f6cb3bcbSJinsong Ji continue; 4035f6cb3bcbSJinsong Ji ++ProcResourceCount[PRE.ProcResourceIdx]; 4036f6cb3bcbSJinsong Ji LLVM_DEBUG({ 4037c77aff7eSRichard Trieu const MCProcResourceDesc *ProcResource = 4038c77aff7eSRichard Trieu SM.getProcResource(PRE.ProcResourceIdx); 4039f6cb3bcbSJinsong Ji dbgs() << format(" %16s(%2d): Count: %2d, NumUnits:%2d, Cycles:%2d\n", 4040f6cb3bcbSJinsong Ji ProcResource->Name, PRE.ProcResourceIdx, 4041e8698eadSRichard Trieu ProcResourceCount[PRE.ProcResourceIdx], 4042e8698eadSRichard Trieu ProcResource->NumUnits, PRE.Cycles); 4043f6cb3bcbSJinsong Ji }); 4044f6cb3bcbSJinsong Ji } 4045f6cb3bcbSJinsong Ji LLVM_DEBUG({ dbgs() << "reserveResources: done!\n\n"; }); 4046f6cb3bcbSJinsong Ji } 4047f6cb3bcbSJinsong Ji 4048f6cb3bcbSJinsong Ji bool ResourceManager::canReserveResources(const MachineInstr &MI) const { 4049f6cb3bcbSJinsong Ji return canReserveResources(&MI.getDesc()); 4050f6cb3bcbSJinsong Ji } 4051f6cb3bcbSJinsong Ji 4052f6cb3bcbSJinsong Ji void ResourceManager::reserveResources(const MachineInstr &MI) { 4053f6cb3bcbSJinsong Ji return reserveResources(&MI.getDesc()); 4054f6cb3bcbSJinsong Ji } 4055f6cb3bcbSJinsong Ji 4056f6cb3bcbSJinsong Ji void ResourceManager::clearResources() { 4057f6cb3bcbSJinsong Ji if (UseDFA) 4058f6cb3bcbSJinsong Ji return DFAResources->clearResources(); 4059f6cb3bcbSJinsong Ji std::fill(ProcResourceCount.begin(), ProcResourceCount.end(), 0); 4060f6cb3bcbSJinsong Ji } 4061fa2e3583SAdrian Prantl 4062