132a40564SEugene Zelenko //===- MachinePipeliner.cpp - Machine Software Pipeliner Pass -------------===// 2254f889dSBrendon Cahoon // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6254f889dSBrendon Cahoon // 7254f889dSBrendon Cahoon //===----------------------------------------------------------------------===// 8254f889dSBrendon Cahoon // 9254f889dSBrendon Cahoon // An implementation of the Swing Modulo Scheduling (SMS) software pipeliner. 10254f889dSBrendon Cahoon // 11254f889dSBrendon Cahoon // This SMS implementation is a target-independent back-end pass. When enabled, 12254f889dSBrendon Cahoon // the pass runs just prior to the register allocation pass, while the machine 13254f889dSBrendon Cahoon // IR is in SSA form. If software pipelining is successful, then the original 14254f889dSBrendon Cahoon // loop is replaced by the optimized loop. The optimized loop contains one or 15254f889dSBrendon Cahoon // more prolog blocks, the pipelined kernel, and one or more epilog blocks. If 16254f889dSBrendon Cahoon // the instructions cannot be scheduled in a given MII, we increase the MII by 17254f889dSBrendon Cahoon // one and try again. 18254f889dSBrendon Cahoon // 19254f889dSBrendon Cahoon // The SMS implementation is an extension of the ScheduleDAGInstrs class. We 20254f889dSBrendon Cahoon // represent loop carried dependences in the DAG as order edges to the Phi 21254f889dSBrendon Cahoon // nodes. We also perform several passes over the DAG to eliminate unnecessary 22254f889dSBrendon Cahoon // edges that inhibit the ability to pipeline. The implementation uses the 23254f889dSBrendon Cahoon // DFAPacketizer class to compute the minimum initiation interval and the check 24254f889dSBrendon Cahoon // where an instruction may be inserted in the pipelined schedule. 25254f889dSBrendon Cahoon // 26254f889dSBrendon Cahoon // In order for the SMS pass to work, several target specific hooks need to be 27254f889dSBrendon Cahoon // implemented to get information about the loop structure and to rewrite 28254f889dSBrendon Cahoon // instructions. 29254f889dSBrendon Cahoon // 30254f889dSBrendon Cahoon //===----------------------------------------------------------------------===// 31254f889dSBrendon Cahoon 32cdc71612SEugene Zelenko #include "llvm/ADT/ArrayRef.h" 33cdc71612SEugene Zelenko #include "llvm/ADT/BitVector.h" 34254f889dSBrendon Cahoon #include "llvm/ADT/DenseMap.h" 35254f889dSBrendon Cahoon #include "llvm/ADT/MapVector.h" 36254f889dSBrendon Cahoon #include "llvm/ADT/PriorityQueue.h" 37254f889dSBrendon Cahoon #include "llvm/ADT/SetVector.h" 38254f889dSBrendon Cahoon #include "llvm/ADT/SmallPtrSet.h" 39254f889dSBrendon Cahoon #include "llvm/ADT/SmallSet.h" 40cdc71612SEugene Zelenko #include "llvm/ADT/SmallVector.h" 41254f889dSBrendon Cahoon #include "llvm/ADT/Statistic.h" 426bda14b3SChandler Carruth #include "llvm/ADT/iterator_range.h" 43254f889dSBrendon Cahoon #include "llvm/Analysis/AliasAnalysis.h" 44cdc71612SEugene Zelenko #include "llvm/Analysis/MemoryLocation.h" 45254f889dSBrendon Cahoon #include "llvm/Analysis/ValueTracking.h" 46254f889dSBrendon Cahoon #include "llvm/CodeGen/DFAPacketizer.h" 47f842297dSMatthias Braun #include "llvm/CodeGen/LiveIntervals.h" 48254f889dSBrendon Cahoon #include "llvm/CodeGen/MachineBasicBlock.h" 49254f889dSBrendon Cahoon #include "llvm/CodeGen/MachineDominators.h" 50cdc71612SEugene Zelenko #include "llvm/CodeGen/MachineFunction.h" 51cdc71612SEugene Zelenko #include "llvm/CodeGen/MachineFunctionPass.h" 52cdc71612SEugene Zelenko #include "llvm/CodeGen/MachineInstr.h" 53254f889dSBrendon Cahoon #include "llvm/CodeGen/MachineInstrBuilder.h" 54254f889dSBrendon Cahoon #include "llvm/CodeGen/MachineLoopInfo.h" 55cdc71612SEugene Zelenko #include "llvm/CodeGen/MachineMemOperand.h" 56cdc71612SEugene Zelenko #include "llvm/CodeGen/MachineOperand.h" 57fa2e3583SAdrian Prantl #include "llvm/CodeGen/MachinePipeliner.h" 58254f889dSBrendon Cahoon #include "llvm/CodeGen/MachineRegisterInfo.h" 59790a779fSJames Molloy #include "llvm/CodeGen/ModuloSchedule.h" 60254f889dSBrendon Cahoon #include "llvm/CodeGen/RegisterPressure.h" 61cdc71612SEugene Zelenko #include "llvm/CodeGen/ScheduleDAG.h" 6288391248SKrzysztof Parzyszek #include "llvm/CodeGen/ScheduleDAGMutation.h" 63b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetOpcodes.h" 64b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetRegisterInfo.h" 65b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetSubtargetInfo.h" 66432a3883SNico Weber #include "llvm/Config/llvm-config.h" 67cdc71612SEugene Zelenko #include "llvm/IR/Attributes.h" 68cdc71612SEugene Zelenko #include "llvm/IR/DebugLoc.h" 6932a40564SEugene Zelenko #include "llvm/IR/Function.h" 7032a40564SEugene Zelenko #include "llvm/MC/LaneBitmask.h" 7132a40564SEugene Zelenko #include "llvm/MC/MCInstrDesc.h" 72254f889dSBrendon Cahoon #include "llvm/MC/MCInstrItineraries.h" 7332a40564SEugene Zelenko #include "llvm/MC/MCRegisterInfo.h" 7432a40564SEugene Zelenko #include "llvm/Pass.h" 75254f889dSBrendon Cahoon #include "llvm/Support/CommandLine.h" 7632a40564SEugene Zelenko #include "llvm/Support/Compiler.h" 77254f889dSBrendon Cahoon #include "llvm/Support/Debug.h" 78cdc71612SEugene Zelenko #include "llvm/Support/MathExtras.h" 79254f889dSBrendon Cahoon #include "llvm/Support/raw_ostream.h" 80cdc71612SEugene Zelenko #include <algorithm> 81cdc71612SEugene Zelenko #include <cassert> 82254f889dSBrendon Cahoon #include <climits> 83cdc71612SEugene Zelenko #include <cstdint> 84254f889dSBrendon Cahoon #include <deque> 85cdc71612SEugene Zelenko #include <functional> 86cdc71612SEugene Zelenko #include <iterator> 87254f889dSBrendon Cahoon #include <map> 8832a40564SEugene Zelenko #include <memory> 89cdc71612SEugene Zelenko #include <tuple> 90cdc71612SEugene Zelenko #include <utility> 91cdc71612SEugene Zelenko #include <vector> 92254f889dSBrendon Cahoon 93254f889dSBrendon Cahoon using namespace llvm; 94254f889dSBrendon Cahoon 95254f889dSBrendon Cahoon #define DEBUG_TYPE "pipeliner" 96254f889dSBrendon Cahoon 97254f889dSBrendon Cahoon STATISTIC(NumTrytoPipeline, "Number of loops that we attempt to pipeline"); 98254f889dSBrendon Cahoon STATISTIC(NumPipelined, "Number of loops software pipelined"); 994b8bcf00SRoorda, Jan-Willem STATISTIC(NumNodeOrderIssues, "Number of node order issues found"); 10018e7bf5cSJinsong Ji STATISTIC(NumFailBranch, "Pipeliner abort due to unknown branch"); 10118e7bf5cSJinsong Ji STATISTIC(NumFailLoop, "Pipeliner abort due to unsupported loop"); 10218e7bf5cSJinsong Ji STATISTIC(NumFailPreheader, "Pipeliner abort due to missing preheader"); 10318e7bf5cSJinsong Ji STATISTIC(NumFailLargeMaxMII, "Pipeliner abort due to MaxMII too large"); 10418e7bf5cSJinsong Ji STATISTIC(NumFailZeroMII, "Pipeliner abort due to zero MII"); 10518e7bf5cSJinsong Ji STATISTIC(NumFailNoSchedule, "Pipeliner abort due to no schedule found"); 10618e7bf5cSJinsong Ji STATISTIC(NumFailZeroStage, "Pipeliner abort due to zero stage"); 10718e7bf5cSJinsong Ji STATISTIC(NumFailLargeMaxStage, "Pipeliner abort due to too many stages"); 108254f889dSBrendon Cahoon 109254f889dSBrendon Cahoon /// A command line option to turn software pipelining on or off. 110b7d3311cSBenjamin Kramer static cl::opt<bool> EnableSWP("enable-pipeliner", cl::Hidden, cl::init(true), 111b7d3311cSBenjamin Kramer cl::ZeroOrMore, 112b7d3311cSBenjamin Kramer cl::desc("Enable Software Pipelining")); 113254f889dSBrendon Cahoon 114254f889dSBrendon Cahoon /// A command line option to enable SWP at -Os. 115254f889dSBrendon Cahoon static cl::opt<bool> EnableSWPOptSize("enable-pipeliner-opt-size", 116254f889dSBrendon Cahoon cl::desc("Enable SWP at Os."), cl::Hidden, 117254f889dSBrendon Cahoon cl::init(false)); 118254f889dSBrendon Cahoon 119254f889dSBrendon Cahoon /// A command line argument to limit minimum initial interval for pipelining. 120254f889dSBrendon Cahoon static cl::opt<int> SwpMaxMii("pipeliner-max-mii", 1218f976ba0SHiroshi Inoue cl::desc("Size limit for the MII."), 122254f889dSBrendon Cahoon cl::Hidden, cl::init(27)); 123254f889dSBrendon Cahoon 124254f889dSBrendon Cahoon /// A command line argument to limit the number of stages in the pipeline. 125254f889dSBrendon Cahoon static cl::opt<int> 126254f889dSBrendon Cahoon SwpMaxStages("pipeliner-max-stages", 127254f889dSBrendon Cahoon cl::desc("Maximum stages allowed in the generated scheduled."), 128254f889dSBrendon Cahoon cl::Hidden, cl::init(3)); 129254f889dSBrendon Cahoon 130254f889dSBrendon Cahoon /// A command line option to disable the pruning of chain dependences due to 131254f889dSBrendon Cahoon /// an unrelated Phi. 132254f889dSBrendon Cahoon static cl::opt<bool> 133254f889dSBrendon Cahoon SwpPruneDeps("pipeliner-prune-deps", 134254f889dSBrendon Cahoon cl::desc("Prune dependences between unrelated Phi nodes."), 135254f889dSBrendon Cahoon cl::Hidden, cl::init(true)); 136254f889dSBrendon Cahoon 137254f889dSBrendon Cahoon /// A command line option to disable the pruning of loop carried order 138254f889dSBrendon Cahoon /// dependences. 139254f889dSBrendon Cahoon static cl::opt<bool> 140254f889dSBrendon Cahoon SwpPruneLoopCarried("pipeliner-prune-loop-carried", 141254f889dSBrendon Cahoon cl::desc("Prune loop carried order dependences."), 142254f889dSBrendon Cahoon cl::Hidden, cl::init(true)); 143254f889dSBrendon Cahoon 144254f889dSBrendon Cahoon #ifndef NDEBUG 145254f889dSBrendon Cahoon static cl::opt<int> SwpLoopLimit("pipeliner-max", cl::Hidden, cl::init(-1)); 146254f889dSBrendon Cahoon #endif 147254f889dSBrendon Cahoon 148254f889dSBrendon Cahoon static cl::opt<bool> SwpIgnoreRecMII("pipeliner-ignore-recmii", 149254f889dSBrendon Cahoon cl::ReallyHidden, cl::init(false), 150254f889dSBrendon Cahoon cl::ZeroOrMore, cl::desc("Ignore RecMII")); 151254f889dSBrendon Cahoon 152ba43840bSJinsong Ji static cl::opt<bool> SwpShowResMask("pipeliner-show-mask", cl::Hidden, 153ba43840bSJinsong Ji cl::init(false)); 154ba43840bSJinsong Ji static cl::opt<bool> SwpDebugResource("pipeliner-dbg-res", cl::Hidden, 155ba43840bSJinsong Ji cl::init(false)); 156ba43840bSJinsong Ji 15793549957SJames Molloy static cl::opt<bool> EmitTestAnnotations( 15893549957SJames Molloy "pipeliner-annotate-for-testing", cl::Hidden, cl::init(false), 15993549957SJames Molloy cl::desc("Instead of emitting the pipelined code, annotate instructions " 16093549957SJames Molloy "with the generated schedule for feeding into the " 16193549957SJames Molloy "-modulo-schedule-test pass")); 16293549957SJames Molloy 163fef9f590SJames Molloy static cl::opt<bool> ExperimentalCodeGen( 164fef9f590SJames Molloy "pipeliner-experimental-cg", cl::Hidden, cl::init(false), 165fef9f590SJames Molloy cl::desc( 166fef9f590SJames Molloy "Use the experimental peeling code generator for software pipelining")); 167fef9f590SJames Molloy 168fa2e3583SAdrian Prantl namespace llvm { 169fa2e3583SAdrian Prantl 17062ac69d4SSumanth Gundapaneni // A command line option to enable the CopyToPhi DAG mutation. 171fa2e3583SAdrian Prantl cl::opt<bool> 17200d4c386SAleksandr Urakov SwpEnableCopyToPhi("pipeliner-enable-copytophi", cl::ReallyHidden, 17362ac69d4SSumanth Gundapaneni cl::init(true), cl::ZeroOrMore, 17462ac69d4SSumanth Gundapaneni cl::desc("Enable CopyToPhi DAG Mutation")); 17562ac69d4SSumanth Gundapaneni 176fa2e3583SAdrian Prantl } // end namespace llvm 177254f889dSBrendon Cahoon 178254f889dSBrendon Cahoon unsigned SwingSchedulerDAG::Circuits::MaxPaths = 5; 179254f889dSBrendon Cahoon char MachinePipeliner::ID = 0; 180254f889dSBrendon Cahoon #ifndef NDEBUG 181254f889dSBrendon Cahoon int MachinePipeliner::NumTries = 0; 182254f889dSBrendon Cahoon #endif 183254f889dSBrendon Cahoon char &llvm::MachinePipelinerID = MachinePipeliner::ID; 18432a40564SEugene Zelenko 1851527baabSMatthias Braun INITIALIZE_PASS_BEGIN(MachinePipeliner, DEBUG_TYPE, 186254f889dSBrendon Cahoon "Modulo Software Pipelining", false, false) 187254f889dSBrendon Cahoon INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass) 188254f889dSBrendon Cahoon INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo) 189254f889dSBrendon Cahoon INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree) 190254f889dSBrendon Cahoon INITIALIZE_PASS_DEPENDENCY(LiveIntervals) 1911527baabSMatthias Braun INITIALIZE_PASS_END(MachinePipeliner, DEBUG_TYPE, 192254f889dSBrendon Cahoon "Modulo Software Pipelining", false, false) 193254f889dSBrendon Cahoon 194254f889dSBrendon Cahoon /// The "main" function for implementing Swing Modulo Scheduling. 195254f889dSBrendon Cahoon bool MachinePipeliner::runOnMachineFunction(MachineFunction &mf) { 196f1caa283SMatthias Braun if (skipFunction(mf.getFunction())) 197254f889dSBrendon Cahoon return false; 198254f889dSBrendon Cahoon 199254f889dSBrendon Cahoon if (!EnableSWP) 200254f889dSBrendon Cahoon return false; 201254f889dSBrendon Cahoon 202f1caa283SMatthias Braun if (mf.getFunction().getAttributes().hasAttribute( 203b518054bSReid Kleckner AttributeList::FunctionIndex, Attribute::OptimizeForSize) && 204254f889dSBrendon Cahoon !EnableSWPOptSize.getPosition()) 205254f889dSBrendon Cahoon return false; 206254f889dSBrendon Cahoon 207ef2d6d99SJinsong Ji if (!mf.getSubtarget().enableMachinePipeliner()) 208ef2d6d99SJinsong Ji return false; 209ef2d6d99SJinsong Ji 210f6cb3bcbSJinsong Ji // Cannot pipeline loops without instruction itineraries if we are using 211f6cb3bcbSJinsong Ji // DFA for the pipeliner. 212f6cb3bcbSJinsong Ji if (mf.getSubtarget().useDFAforSMS() && 213f6cb3bcbSJinsong Ji (!mf.getSubtarget().getInstrItineraryData() || 214f6cb3bcbSJinsong Ji mf.getSubtarget().getInstrItineraryData()->isEmpty())) 215f6cb3bcbSJinsong Ji return false; 216f6cb3bcbSJinsong Ji 217254f889dSBrendon Cahoon MF = &mf; 218254f889dSBrendon Cahoon MLI = &getAnalysis<MachineLoopInfo>(); 219254f889dSBrendon Cahoon MDT = &getAnalysis<MachineDominatorTree>(); 220254f889dSBrendon Cahoon TII = MF->getSubtarget().getInstrInfo(); 221254f889dSBrendon Cahoon RegClassInfo.runOnMachineFunction(*MF); 222254f889dSBrendon Cahoon 223254f889dSBrendon Cahoon for (auto &L : *MLI) 224254f889dSBrendon Cahoon scheduleLoop(*L); 225254f889dSBrendon Cahoon 226254f889dSBrendon Cahoon return false; 227254f889dSBrendon Cahoon } 228254f889dSBrendon Cahoon 229254f889dSBrendon Cahoon /// Attempt to perform the SMS algorithm on the specified loop. This function is 230254f889dSBrendon Cahoon /// the main entry point for the algorithm. The function identifies candidate 231254f889dSBrendon Cahoon /// loops, calculates the minimum initiation interval, and attempts to schedule 232254f889dSBrendon Cahoon /// the loop. 233254f889dSBrendon Cahoon bool MachinePipeliner::scheduleLoop(MachineLoop &L) { 234254f889dSBrendon Cahoon bool Changed = false; 235254f889dSBrendon Cahoon for (auto &InnerLoop : L) 236254f889dSBrendon Cahoon Changed |= scheduleLoop(*InnerLoop); 237254f889dSBrendon Cahoon 238254f889dSBrendon Cahoon #ifndef NDEBUG 239254f889dSBrendon Cahoon // Stop trying after reaching the limit (if any). 240254f889dSBrendon Cahoon int Limit = SwpLoopLimit; 241254f889dSBrendon Cahoon if (Limit >= 0) { 242254f889dSBrendon Cahoon if (NumTries >= SwpLoopLimit) 243254f889dSBrendon Cahoon return Changed; 244254f889dSBrendon Cahoon NumTries++; 245254f889dSBrendon Cahoon } 246254f889dSBrendon Cahoon #endif 247254f889dSBrendon Cahoon 24859d99731SBrendon Cahoon setPragmaPipelineOptions(L); 24959d99731SBrendon Cahoon if (!canPipelineLoop(L)) { 25059d99731SBrendon Cahoon LLVM_DEBUG(dbgs() << "\n!!! Can not pipeline loop.\n"); 251254f889dSBrendon Cahoon return Changed; 25259d99731SBrendon Cahoon } 253254f889dSBrendon Cahoon 254254f889dSBrendon Cahoon ++NumTrytoPipeline; 255254f889dSBrendon Cahoon 256254f889dSBrendon Cahoon Changed = swingModuloScheduler(L); 257254f889dSBrendon Cahoon 258254f889dSBrendon Cahoon return Changed; 259254f889dSBrendon Cahoon } 260254f889dSBrendon Cahoon 26159d99731SBrendon Cahoon void MachinePipeliner::setPragmaPipelineOptions(MachineLoop &L) { 26259d99731SBrendon Cahoon MachineBasicBlock *LBLK = L.getTopBlock(); 26359d99731SBrendon Cahoon 26459d99731SBrendon Cahoon if (LBLK == nullptr) 26559d99731SBrendon Cahoon return; 26659d99731SBrendon Cahoon 26759d99731SBrendon Cahoon const BasicBlock *BBLK = LBLK->getBasicBlock(); 26859d99731SBrendon Cahoon if (BBLK == nullptr) 26959d99731SBrendon Cahoon return; 27059d99731SBrendon Cahoon 27159d99731SBrendon Cahoon const Instruction *TI = BBLK->getTerminator(); 27259d99731SBrendon Cahoon if (TI == nullptr) 27359d99731SBrendon Cahoon return; 27459d99731SBrendon Cahoon 27559d99731SBrendon Cahoon MDNode *LoopID = TI->getMetadata(LLVMContext::MD_loop); 27659d99731SBrendon Cahoon if (LoopID == nullptr) 27759d99731SBrendon Cahoon return; 27859d99731SBrendon Cahoon 27959d99731SBrendon Cahoon assert(LoopID->getNumOperands() > 0 && "requires atleast one operand"); 28059d99731SBrendon Cahoon assert(LoopID->getOperand(0) == LoopID && "invalid loop"); 28159d99731SBrendon Cahoon 28259d99731SBrendon Cahoon for (unsigned i = 1, e = LoopID->getNumOperands(); i < e; ++i) { 28359d99731SBrendon Cahoon MDNode *MD = dyn_cast<MDNode>(LoopID->getOperand(i)); 28459d99731SBrendon Cahoon 28559d99731SBrendon Cahoon if (MD == nullptr) 28659d99731SBrendon Cahoon continue; 28759d99731SBrendon Cahoon 28859d99731SBrendon Cahoon MDString *S = dyn_cast<MDString>(MD->getOperand(0)); 28959d99731SBrendon Cahoon 29059d99731SBrendon Cahoon if (S == nullptr) 29159d99731SBrendon Cahoon continue; 29259d99731SBrendon Cahoon 29359d99731SBrendon Cahoon if (S->getString() == "llvm.loop.pipeline.initiationinterval") { 29459d99731SBrendon Cahoon assert(MD->getNumOperands() == 2 && 29559d99731SBrendon Cahoon "Pipeline initiation interval hint metadata should have two operands."); 29659d99731SBrendon Cahoon II_setByPragma = 29759d99731SBrendon Cahoon mdconst::extract<ConstantInt>(MD->getOperand(1))->getZExtValue(); 29859d99731SBrendon Cahoon assert(II_setByPragma >= 1 && "Pipeline initiation interval must be positive."); 29959d99731SBrendon Cahoon } else if (S->getString() == "llvm.loop.pipeline.disable") { 30059d99731SBrendon Cahoon disabledByPragma = true; 30159d99731SBrendon Cahoon } 30259d99731SBrendon Cahoon } 30359d99731SBrendon Cahoon } 30459d99731SBrendon Cahoon 305254f889dSBrendon Cahoon /// Return true if the loop can be software pipelined. The algorithm is 306254f889dSBrendon Cahoon /// restricted to loops with a single basic block. Make sure that the 307254f889dSBrendon Cahoon /// branch in the loop can be analyzed. 308254f889dSBrendon Cahoon bool MachinePipeliner::canPipelineLoop(MachineLoop &L) { 309254f889dSBrendon Cahoon if (L.getNumBlocks() != 1) 310254f889dSBrendon Cahoon return false; 311254f889dSBrendon Cahoon 31259d99731SBrendon Cahoon if (disabledByPragma) 31359d99731SBrendon Cahoon return false; 31459d99731SBrendon Cahoon 315254f889dSBrendon Cahoon // Check if the branch can't be understood because we can't do pipelining 316254f889dSBrendon Cahoon // if that's the case. 317254f889dSBrendon Cahoon LI.TBB = nullptr; 318254f889dSBrendon Cahoon LI.FBB = nullptr; 319254f889dSBrendon Cahoon LI.BrCond.clear(); 32018e7bf5cSJinsong Ji if (TII->analyzeBranch(*L.getHeader(), LI.TBB, LI.FBB, LI.BrCond)) { 32118e7bf5cSJinsong Ji LLVM_DEBUG( 32218e7bf5cSJinsong Ji dbgs() << "Unable to analyzeBranch, can NOT pipeline current Loop\n"); 32318e7bf5cSJinsong Ji NumFailBranch++; 324254f889dSBrendon Cahoon return false; 32518e7bf5cSJinsong Ji } 326254f889dSBrendon Cahoon 327254f889dSBrendon Cahoon LI.LoopInductionVar = nullptr; 328254f889dSBrendon Cahoon LI.LoopCompare = nullptr; 329*8a74eca3SJames Molloy if (!TII->analyzeLoopForPipelining(L.getTopBlock())) { 33018e7bf5cSJinsong Ji LLVM_DEBUG( 33118e7bf5cSJinsong Ji dbgs() << "Unable to analyzeLoop, can NOT pipeline current Loop\n"); 33218e7bf5cSJinsong Ji NumFailLoop++; 333254f889dSBrendon Cahoon return false; 33418e7bf5cSJinsong Ji } 335254f889dSBrendon Cahoon 33618e7bf5cSJinsong Ji if (!L.getLoopPreheader()) { 33718e7bf5cSJinsong Ji LLVM_DEBUG( 33818e7bf5cSJinsong Ji dbgs() << "Preheader not found, can NOT pipeline current Loop\n"); 33918e7bf5cSJinsong Ji NumFailPreheader++; 340254f889dSBrendon Cahoon return false; 34118e7bf5cSJinsong Ji } 342254f889dSBrendon Cahoon 343c715a5d2SKrzysztof Parzyszek // Remove any subregisters from inputs to phi nodes. 344c715a5d2SKrzysztof Parzyszek preprocessPhiNodes(*L.getHeader()); 345254f889dSBrendon Cahoon return true; 346254f889dSBrendon Cahoon } 347254f889dSBrendon Cahoon 348c715a5d2SKrzysztof Parzyszek void MachinePipeliner::preprocessPhiNodes(MachineBasicBlock &B) { 349c715a5d2SKrzysztof Parzyszek MachineRegisterInfo &MRI = MF->getRegInfo(); 350c715a5d2SKrzysztof Parzyszek SlotIndexes &Slots = *getAnalysis<LiveIntervals>().getSlotIndexes(); 351c715a5d2SKrzysztof Parzyszek 352c715a5d2SKrzysztof Parzyszek for (MachineInstr &PI : make_range(B.begin(), B.getFirstNonPHI())) { 353c715a5d2SKrzysztof Parzyszek MachineOperand &DefOp = PI.getOperand(0); 354c715a5d2SKrzysztof Parzyszek assert(DefOp.getSubReg() == 0); 355c715a5d2SKrzysztof Parzyszek auto *RC = MRI.getRegClass(DefOp.getReg()); 356c715a5d2SKrzysztof Parzyszek 357c715a5d2SKrzysztof Parzyszek for (unsigned i = 1, n = PI.getNumOperands(); i != n; i += 2) { 358c715a5d2SKrzysztof Parzyszek MachineOperand &RegOp = PI.getOperand(i); 359c715a5d2SKrzysztof Parzyszek if (RegOp.getSubReg() == 0) 360c715a5d2SKrzysztof Parzyszek continue; 361c715a5d2SKrzysztof Parzyszek 362c715a5d2SKrzysztof Parzyszek // If the operand uses a subregister, replace it with a new register 363c715a5d2SKrzysztof Parzyszek // without subregisters, and generate a copy to the new register. 3640c476111SDaniel Sanders Register NewReg = MRI.createVirtualRegister(RC); 365c715a5d2SKrzysztof Parzyszek MachineBasicBlock &PredB = *PI.getOperand(i+1).getMBB(); 366c715a5d2SKrzysztof Parzyszek MachineBasicBlock::iterator At = PredB.getFirstTerminator(); 367c715a5d2SKrzysztof Parzyszek const DebugLoc &DL = PredB.findDebugLoc(At); 368c715a5d2SKrzysztof Parzyszek auto Copy = BuildMI(PredB, At, DL, TII->get(TargetOpcode::COPY), NewReg) 369c715a5d2SKrzysztof Parzyszek .addReg(RegOp.getReg(), getRegState(RegOp), 370c715a5d2SKrzysztof Parzyszek RegOp.getSubReg()); 371c715a5d2SKrzysztof Parzyszek Slots.insertMachineInstrInMaps(*Copy); 372c715a5d2SKrzysztof Parzyszek RegOp.setReg(NewReg); 373c715a5d2SKrzysztof Parzyszek RegOp.setSubReg(0); 374c715a5d2SKrzysztof Parzyszek } 375c715a5d2SKrzysztof Parzyszek } 376c715a5d2SKrzysztof Parzyszek } 377c715a5d2SKrzysztof Parzyszek 378254f889dSBrendon Cahoon /// The SMS algorithm consists of the following main steps: 379254f889dSBrendon Cahoon /// 1. Computation and analysis of the dependence graph. 380254f889dSBrendon Cahoon /// 2. Ordering of the nodes (instructions). 381254f889dSBrendon Cahoon /// 3. Attempt to Schedule the loop. 382254f889dSBrendon Cahoon bool MachinePipeliner::swingModuloScheduler(MachineLoop &L) { 383254f889dSBrendon Cahoon assert(L.getBlocks().size() == 1 && "SMS works on single blocks only."); 384254f889dSBrendon Cahoon 38559d99731SBrendon Cahoon SwingSchedulerDAG SMS(*this, L, getAnalysis<LiveIntervals>(), RegClassInfo, 38659d99731SBrendon Cahoon II_setByPragma); 387254f889dSBrendon Cahoon 388254f889dSBrendon Cahoon MachineBasicBlock *MBB = L.getHeader(); 389254f889dSBrendon Cahoon // The kernel should not include any terminator instructions. These 390254f889dSBrendon Cahoon // will be added back later. 391254f889dSBrendon Cahoon SMS.startBlock(MBB); 392254f889dSBrendon Cahoon 393254f889dSBrendon Cahoon // Compute the number of 'real' instructions in the basic block by 394254f889dSBrendon Cahoon // ignoring terminators. 395254f889dSBrendon Cahoon unsigned size = MBB->size(); 396254f889dSBrendon Cahoon for (MachineBasicBlock::iterator I = MBB->getFirstTerminator(), 397254f889dSBrendon Cahoon E = MBB->instr_end(); 398254f889dSBrendon Cahoon I != E; ++I, --size) 399254f889dSBrendon Cahoon ; 400254f889dSBrendon Cahoon 401254f889dSBrendon Cahoon SMS.enterRegion(MBB, MBB->begin(), MBB->getFirstTerminator(), size); 402254f889dSBrendon Cahoon SMS.schedule(); 403254f889dSBrendon Cahoon SMS.exitRegion(); 404254f889dSBrendon Cahoon 405254f889dSBrendon Cahoon SMS.finishBlock(); 406254f889dSBrendon Cahoon return SMS.hasNewSchedule(); 407254f889dSBrendon Cahoon } 408254f889dSBrendon Cahoon 40959d99731SBrendon Cahoon void SwingSchedulerDAG::setMII(unsigned ResMII, unsigned RecMII) { 41059d99731SBrendon Cahoon if (II_setByPragma > 0) 41159d99731SBrendon Cahoon MII = II_setByPragma; 41259d99731SBrendon Cahoon else 41359d99731SBrendon Cahoon MII = std::max(ResMII, RecMII); 41459d99731SBrendon Cahoon } 41559d99731SBrendon Cahoon 41659d99731SBrendon Cahoon void SwingSchedulerDAG::setMAX_II() { 41759d99731SBrendon Cahoon if (II_setByPragma > 0) 41859d99731SBrendon Cahoon MAX_II = II_setByPragma; 41959d99731SBrendon Cahoon else 42059d99731SBrendon Cahoon MAX_II = MII + 10; 42159d99731SBrendon Cahoon } 42259d99731SBrendon Cahoon 423254f889dSBrendon Cahoon /// We override the schedule function in ScheduleDAGInstrs to implement the 424254f889dSBrendon Cahoon /// scheduling part of the Swing Modulo Scheduling algorithm. 425254f889dSBrendon Cahoon void SwingSchedulerDAG::schedule() { 426254f889dSBrendon Cahoon AliasAnalysis *AA = &Pass.getAnalysis<AAResultsWrapperPass>().getAAResults(); 427254f889dSBrendon Cahoon buildSchedGraph(AA); 428254f889dSBrendon Cahoon addLoopCarriedDependences(AA); 429254f889dSBrendon Cahoon updatePhiDependences(); 430254f889dSBrendon Cahoon Topo.InitDAGTopologicalSorting(); 431254f889dSBrendon Cahoon changeDependences(); 43262ac69d4SSumanth Gundapaneni postprocessDAG(); 433726e12cfSMatthias Braun LLVM_DEBUG(dump()); 434254f889dSBrendon Cahoon 435254f889dSBrendon Cahoon NodeSetType NodeSets; 436254f889dSBrendon Cahoon findCircuits(NodeSets); 4374b8bcf00SRoorda, Jan-Willem NodeSetType Circuits = NodeSets; 438254f889dSBrendon Cahoon 439254f889dSBrendon Cahoon // Calculate the MII. 440254f889dSBrendon Cahoon unsigned ResMII = calculateResMII(); 441254f889dSBrendon Cahoon unsigned RecMII = calculateRecMII(NodeSets); 442254f889dSBrendon Cahoon 443254f889dSBrendon Cahoon fuseRecs(NodeSets); 444254f889dSBrendon Cahoon 445254f889dSBrendon Cahoon // This flag is used for testing and can cause correctness problems. 446254f889dSBrendon Cahoon if (SwpIgnoreRecMII) 447254f889dSBrendon Cahoon RecMII = 0; 448254f889dSBrendon Cahoon 44959d99731SBrendon Cahoon setMII(ResMII, RecMII); 45059d99731SBrendon Cahoon setMAX_II(); 45159d99731SBrendon Cahoon 45259d99731SBrendon Cahoon LLVM_DEBUG(dbgs() << "MII = " << MII << " MAX_II = " << MAX_II 45359d99731SBrendon Cahoon << " (rec=" << RecMII << ", res=" << ResMII << ")\n"); 454254f889dSBrendon Cahoon 455254f889dSBrendon Cahoon // Can't schedule a loop without a valid MII. 45618e7bf5cSJinsong Ji if (MII == 0) { 45718e7bf5cSJinsong Ji LLVM_DEBUG( 45818e7bf5cSJinsong Ji dbgs() 45918e7bf5cSJinsong Ji << "0 is not a valid Minimal Initiation Interval, can NOT schedule\n"); 46018e7bf5cSJinsong Ji NumFailZeroMII++; 461254f889dSBrendon Cahoon return; 46218e7bf5cSJinsong Ji } 463254f889dSBrendon Cahoon 464254f889dSBrendon Cahoon // Don't pipeline large loops. 46518e7bf5cSJinsong Ji if (SwpMaxMii != -1 && (int)MII > SwpMaxMii) { 46618e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "MII > " << SwpMaxMii 46718e7bf5cSJinsong Ji << ", we don't pipleline large loops\n"); 46818e7bf5cSJinsong Ji NumFailLargeMaxMII++; 469254f889dSBrendon Cahoon return; 47018e7bf5cSJinsong Ji } 471254f889dSBrendon Cahoon 472254f889dSBrendon Cahoon computeNodeFunctions(NodeSets); 473254f889dSBrendon Cahoon 474254f889dSBrendon Cahoon registerPressureFilter(NodeSets); 475254f889dSBrendon Cahoon 476254f889dSBrendon Cahoon colocateNodeSets(NodeSets); 477254f889dSBrendon Cahoon 478254f889dSBrendon Cahoon checkNodeSets(NodeSets); 479254f889dSBrendon Cahoon 480d34e60caSNicola Zaghen LLVM_DEBUG({ 481254f889dSBrendon Cahoon for (auto &I : NodeSets) { 482254f889dSBrendon Cahoon dbgs() << " Rec NodeSet "; 483254f889dSBrendon Cahoon I.dump(); 484254f889dSBrendon Cahoon } 485254f889dSBrendon Cahoon }); 486254f889dSBrendon Cahoon 487efd94c56SFangrui Song llvm::stable_sort(NodeSets, std::greater<NodeSet>()); 488254f889dSBrendon Cahoon 489254f889dSBrendon Cahoon groupRemainingNodes(NodeSets); 490254f889dSBrendon Cahoon 491254f889dSBrendon Cahoon removeDuplicateNodes(NodeSets); 492254f889dSBrendon Cahoon 493d34e60caSNicola Zaghen LLVM_DEBUG({ 494254f889dSBrendon Cahoon for (auto &I : NodeSets) { 495254f889dSBrendon Cahoon dbgs() << " NodeSet "; 496254f889dSBrendon Cahoon I.dump(); 497254f889dSBrendon Cahoon } 498254f889dSBrendon Cahoon }); 499254f889dSBrendon Cahoon 500254f889dSBrendon Cahoon computeNodeOrder(NodeSets); 501254f889dSBrendon Cahoon 5024b8bcf00SRoorda, Jan-Willem // check for node order issues 5034b8bcf00SRoorda, Jan-Willem checkValidNodeOrder(Circuits); 5044b8bcf00SRoorda, Jan-Willem 505254f889dSBrendon Cahoon SMSchedule Schedule(Pass.MF); 506254f889dSBrendon Cahoon Scheduled = schedulePipeline(Schedule); 507254f889dSBrendon Cahoon 50818e7bf5cSJinsong Ji if (!Scheduled){ 50918e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "No schedule found, return\n"); 51018e7bf5cSJinsong Ji NumFailNoSchedule++; 511254f889dSBrendon Cahoon return; 51218e7bf5cSJinsong Ji } 513254f889dSBrendon Cahoon 514254f889dSBrendon Cahoon unsigned numStages = Schedule.getMaxStageCount(); 515254f889dSBrendon Cahoon // No need to generate pipeline if there are no overlapped iterations. 51618e7bf5cSJinsong Ji if (numStages == 0) { 51718e7bf5cSJinsong Ji LLVM_DEBUG( 51818e7bf5cSJinsong Ji dbgs() << "No overlapped iterations, no need to generate pipeline\n"); 51918e7bf5cSJinsong Ji NumFailZeroStage++; 520254f889dSBrendon Cahoon return; 52118e7bf5cSJinsong Ji } 522254f889dSBrendon Cahoon // Check that the maximum stage count is less than user-defined limit. 52318e7bf5cSJinsong Ji if (SwpMaxStages > -1 && (int)numStages > SwpMaxStages) { 52418e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "numStages:" << numStages << ">" << SwpMaxStages 52518e7bf5cSJinsong Ji << " : too many stages, abort\n"); 52618e7bf5cSJinsong Ji NumFailLargeMaxStage++; 527254f889dSBrendon Cahoon return; 52818e7bf5cSJinsong Ji } 529254f889dSBrendon Cahoon 530790a779fSJames Molloy // Generate the schedule as a ModuloSchedule. 531790a779fSJames Molloy DenseMap<MachineInstr *, int> Cycles, Stages; 532790a779fSJames Molloy std::vector<MachineInstr *> OrderedInsts; 533790a779fSJames Molloy for (int Cycle = Schedule.getFirstCycle(); Cycle <= Schedule.getFinalCycle(); 534790a779fSJames Molloy ++Cycle) { 535790a779fSJames Molloy for (SUnit *SU : Schedule.getInstructions(Cycle)) { 536790a779fSJames Molloy OrderedInsts.push_back(SU->getInstr()); 537790a779fSJames Molloy Cycles[SU->getInstr()] = Cycle; 538790a779fSJames Molloy Stages[SU->getInstr()] = Schedule.stageScheduled(SU); 539790a779fSJames Molloy } 540790a779fSJames Molloy } 541790a779fSJames Molloy DenseMap<MachineInstr *, std::pair<unsigned, int64_t>> NewInstrChanges; 542790a779fSJames Molloy for (auto &KV : NewMIs) { 543790a779fSJames Molloy Cycles[KV.first] = Cycles[KV.second]; 544790a779fSJames Molloy Stages[KV.first] = Stages[KV.second]; 545790a779fSJames Molloy NewInstrChanges[KV.first] = InstrChanges[getSUnit(KV.first)]; 546790a779fSJames Molloy } 547790a779fSJames Molloy 548790a779fSJames Molloy ModuloSchedule MS(MF, &Loop, std::move(OrderedInsts), std::move(Cycles), 549790a779fSJames Molloy std::move(Stages)); 55093549957SJames Molloy if (EmitTestAnnotations) { 55193549957SJames Molloy assert(NewInstrChanges.empty() && 55293549957SJames Molloy "Cannot serialize a schedule with InstrChanges!"); 55393549957SJames Molloy ModuloScheduleTestAnnotater MSTI(MF, MS); 55493549957SJames Molloy MSTI.annotate(); 55593549957SJames Molloy return; 55693549957SJames Molloy } 557fef9f590SJames Molloy // The experimental code generator can't work if there are InstChanges. 558fef9f590SJames Molloy if (ExperimentalCodeGen && NewInstrChanges.empty()) { 559fef9f590SJames Molloy PeelingModuloScheduleExpander MSE(MF, MS, &LIS); 560fef9f590SJames Molloy // Experimental code generation isn't complete yet, but it can partially 561fef9f590SJames Molloy // validate the code it generates against the original 562fef9f590SJames Molloy // ModuloScheduleExpander. 563fef9f590SJames Molloy MSE.validateAgainstModuloScheduleExpander(); 564fef9f590SJames Molloy } else { 565790a779fSJames Molloy ModuloScheduleExpander MSE(MF, MS, LIS, std::move(NewInstrChanges)); 566790a779fSJames Molloy MSE.expand(); 567fef9f590SJames Molloy MSE.cleanup(); 568fef9f590SJames Molloy } 569254f889dSBrendon Cahoon ++NumPipelined; 570254f889dSBrendon Cahoon } 571254f889dSBrendon Cahoon 572254f889dSBrendon Cahoon /// Clean up after the software pipeliner runs. 573254f889dSBrendon Cahoon void SwingSchedulerDAG::finishBlock() { 574790a779fSJames Molloy for (auto &KV : NewMIs) 575790a779fSJames Molloy MF.DeleteMachineInstr(KV.second); 576254f889dSBrendon Cahoon NewMIs.clear(); 577254f889dSBrendon Cahoon 578254f889dSBrendon Cahoon // Call the superclass. 579254f889dSBrendon Cahoon ScheduleDAGInstrs::finishBlock(); 580254f889dSBrendon Cahoon } 581254f889dSBrendon Cahoon 582254f889dSBrendon Cahoon /// Return the register values for the operands of a Phi instruction. 583254f889dSBrendon Cahoon /// This function assume the instruction is a Phi. 584254f889dSBrendon Cahoon static void getPhiRegs(MachineInstr &Phi, MachineBasicBlock *Loop, 585254f889dSBrendon Cahoon unsigned &InitVal, unsigned &LoopVal) { 586254f889dSBrendon Cahoon assert(Phi.isPHI() && "Expecting a Phi."); 587254f889dSBrendon Cahoon 588254f889dSBrendon Cahoon InitVal = 0; 589254f889dSBrendon Cahoon LoopVal = 0; 590254f889dSBrendon Cahoon for (unsigned i = 1, e = Phi.getNumOperands(); i != e; i += 2) 591254f889dSBrendon Cahoon if (Phi.getOperand(i + 1).getMBB() != Loop) 592254f889dSBrendon Cahoon InitVal = Phi.getOperand(i).getReg(); 593fbfb19b1SSimon Pilgrim else 594254f889dSBrendon Cahoon LoopVal = Phi.getOperand(i).getReg(); 595254f889dSBrendon Cahoon 596254f889dSBrendon Cahoon assert(InitVal != 0 && LoopVal != 0 && "Unexpected Phi structure."); 597254f889dSBrendon Cahoon } 598254f889dSBrendon Cahoon 5998f976ba0SHiroshi Inoue /// Return the Phi register value that comes the loop block. 600254f889dSBrendon Cahoon static unsigned getLoopPhiReg(MachineInstr &Phi, MachineBasicBlock *LoopBB) { 601254f889dSBrendon Cahoon for (unsigned i = 1, e = Phi.getNumOperands(); i != e; i += 2) 602254f889dSBrendon Cahoon if (Phi.getOperand(i + 1).getMBB() == LoopBB) 603254f889dSBrendon Cahoon return Phi.getOperand(i).getReg(); 604254f889dSBrendon Cahoon return 0; 605254f889dSBrendon Cahoon } 606254f889dSBrendon Cahoon 607254f889dSBrendon Cahoon /// Return true if SUb can be reached from SUa following the chain edges. 608254f889dSBrendon Cahoon static bool isSuccOrder(SUnit *SUa, SUnit *SUb) { 609254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 8> Visited; 610254f889dSBrendon Cahoon SmallVector<SUnit *, 8> Worklist; 611254f889dSBrendon Cahoon Worklist.push_back(SUa); 612254f889dSBrendon Cahoon while (!Worklist.empty()) { 613254f889dSBrendon Cahoon const SUnit *SU = Worklist.pop_back_val(); 614254f889dSBrendon Cahoon for (auto &SI : SU->Succs) { 615254f889dSBrendon Cahoon SUnit *SuccSU = SI.getSUnit(); 616254f889dSBrendon Cahoon if (SI.getKind() == SDep::Order) { 617254f889dSBrendon Cahoon if (Visited.count(SuccSU)) 618254f889dSBrendon Cahoon continue; 619254f889dSBrendon Cahoon if (SuccSU == SUb) 620254f889dSBrendon Cahoon return true; 621254f889dSBrendon Cahoon Worklist.push_back(SuccSU); 622254f889dSBrendon Cahoon Visited.insert(SuccSU); 623254f889dSBrendon Cahoon } 624254f889dSBrendon Cahoon } 625254f889dSBrendon Cahoon } 626254f889dSBrendon Cahoon return false; 627254f889dSBrendon Cahoon } 628254f889dSBrendon Cahoon 629254f889dSBrendon Cahoon /// Return true if the instruction causes a chain between memory 630254f889dSBrendon Cahoon /// references before and after it. 631254f889dSBrendon Cahoon static bool isDependenceBarrier(MachineInstr &MI, AliasAnalysis *AA) { 6326c5d5ce5SUlrich Weigand return MI.isCall() || MI.mayRaiseFPException() || 6336c5d5ce5SUlrich Weigand MI.hasUnmodeledSideEffects() || 634254f889dSBrendon Cahoon (MI.hasOrderedMemoryRef() && 635d98cf00cSJustin Lebar (!MI.mayLoad() || !MI.isDereferenceableInvariantLoad(AA))); 636254f889dSBrendon Cahoon } 637254f889dSBrendon Cahoon 638254f889dSBrendon Cahoon /// Return the underlying objects for the memory references of an instruction. 639254f889dSBrendon Cahoon /// This function calls the code in ValueTracking, but first checks that the 640254f889dSBrendon Cahoon /// instruction has a memory operand. 64171e8c6f2SBjorn Pettersson static void getUnderlyingObjects(const MachineInstr *MI, 64271e8c6f2SBjorn Pettersson SmallVectorImpl<const Value *> &Objs, 643254f889dSBrendon Cahoon const DataLayout &DL) { 644254f889dSBrendon Cahoon if (!MI->hasOneMemOperand()) 645254f889dSBrendon Cahoon return; 646254f889dSBrendon Cahoon MachineMemOperand *MM = *MI->memoperands_begin(); 647254f889dSBrendon Cahoon if (!MM->getValue()) 648254f889dSBrendon Cahoon return; 64971e8c6f2SBjorn Pettersson GetUnderlyingObjects(MM->getValue(), Objs, DL); 65071e8c6f2SBjorn Pettersson for (const Value *V : Objs) { 6519f041b18SKrzysztof Parzyszek if (!isIdentifiedObject(V)) { 6529f041b18SKrzysztof Parzyszek Objs.clear(); 6539f041b18SKrzysztof Parzyszek return; 6549f041b18SKrzysztof Parzyszek } 6559f041b18SKrzysztof Parzyszek Objs.push_back(V); 6569f041b18SKrzysztof Parzyszek } 657254f889dSBrendon Cahoon } 658254f889dSBrendon Cahoon 659254f889dSBrendon Cahoon /// Add a chain edge between a load and store if the store can be an 660254f889dSBrendon Cahoon /// alias of the load on a subsequent iteration, i.e., a loop carried 661254f889dSBrendon Cahoon /// dependence. This code is very similar to the code in ScheduleDAGInstrs 662254f889dSBrendon Cahoon /// but that code doesn't create loop carried dependences. 663254f889dSBrendon Cahoon void SwingSchedulerDAG::addLoopCarriedDependences(AliasAnalysis *AA) { 66471e8c6f2SBjorn Pettersson MapVector<const Value *, SmallVector<SUnit *, 4>> PendingLoads; 6659f041b18SKrzysztof Parzyszek Value *UnknownValue = 6669f041b18SKrzysztof Parzyszek UndefValue::get(Type::getVoidTy(MF.getFunction().getContext())); 667254f889dSBrendon Cahoon for (auto &SU : SUnits) { 668254f889dSBrendon Cahoon MachineInstr &MI = *SU.getInstr(); 669254f889dSBrendon Cahoon if (isDependenceBarrier(MI, AA)) 670254f889dSBrendon Cahoon PendingLoads.clear(); 671254f889dSBrendon Cahoon else if (MI.mayLoad()) { 67271e8c6f2SBjorn Pettersson SmallVector<const Value *, 4> Objs; 673254f889dSBrendon Cahoon getUnderlyingObjects(&MI, Objs, MF.getDataLayout()); 6749f041b18SKrzysztof Parzyszek if (Objs.empty()) 6759f041b18SKrzysztof Parzyszek Objs.push_back(UnknownValue); 676254f889dSBrendon Cahoon for (auto V : Objs) { 677254f889dSBrendon Cahoon SmallVector<SUnit *, 4> &SUs = PendingLoads[V]; 678254f889dSBrendon Cahoon SUs.push_back(&SU); 679254f889dSBrendon Cahoon } 680254f889dSBrendon Cahoon } else if (MI.mayStore()) { 68171e8c6f2SBjorn Pettersson SmallVector<const Value *, 4> Objs; 682254f889dSBrendon Cahoon getUnderlyingObjects(&MI, Objs, MF.getDataLayout()); 6839f041b18SKrzysztof Parzyszek if (Objs.empty()) 6849f041b18SKrzysztof Parzyszek Objs.push_back(UnknownValue); 685254f889dSBrendon Cahoon for (auto V : Objs) { 68671e8c6f2SBjorn Pettersson MapVector<const Value *, SmallVector<SUnit *, 4>>::iterator I = 687254f889dSBrendon Cahoon PendingLoads.find(V); 688254f889dSBrendon Cahoon if (I == PendingLoads.end()) 689254f889dSBrendon Cahoon continue; 690254f889dSBrendon Cahoon for (auto Load : I->second) { 691254f889dSBrendon Cahoon if (isSuccOrder(Load, &SU)) 692254f889dSBrendon Cahoon continue; 693254f889dSBrendon Cahoon MachineInstr &LdMI = *Load->getInstr(); 694254f889dSBrendon Cahoon // First, perform the cheaper check that compares the base register. 695254f889dSBrendon Cahoon // If they are the same and the load offset is less than the store 696254f889dSBrendon Cahoon // offset, then mark the dependence as loop carried potentially. 697238c9d63SBjorn Pettersson const MachineOperand *BaseOp1, *BaseOp2; 698254f889dSBrendon Cahoon int64_t Offset1, Offset2; 699d7eebd6dSFrancis Visoiu Mistrih if (TII->getMemOperandWithOffset(LdMI, BaseOp1, Offset1, TRI) && 700d7eebd6dSFrancis Visoiu Mistrih TII->getMemOperandWithOffset(MI, BaseOp2, Offset2, TRI)) { 701d7eebd6dSFrancis Visoiu Mistrih if (BaseOp1->isIdenticalTo(*BaseOp2) && 702d7eebd6dSFrancis Visoiu Mistrih (int)Offset1 < (int)Offset2) { 703254f889dSBrendon Cahoon assert(TII->areMemAccessesTriviallyDisjoint(LdMI, MI, AA) && 704254f889dSBrendon Cahoon "What happened to the chain edge?"); 705c715a5d2SKrzysztof Parzyszek SDep Dep(Load, SDep::Barrier); 706c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 707c715a5d2SKrzysztof Parzyszek SU.addPred(Dep); 708254f889dSBrendon Cahoon continue; 709254f889dSBrendon Cahoon } 7109f041b18SKrzysztof Parzyszek } 711254f889dSBrendon Cahoon // Second, the more expensive check that uses alias analysis on the 712254f889dSBrendon Cahoon // base registers. If they alias, and the load offset is less than 713254f889dSBrendon Cahoon // the store offset, the mark the dependence as loop carried. 714254f889dSBrendon Cahoon if (!AA) { 715c715a5d2SKrzysztof Parzyszek SDep Dep(Load, SDep::Barrier); 716c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 717c715a5d2SKrzysztof Parzyszek SU.addPred(Dep); 718254f889dSBrendon Cahoon continue; 719254f889dSBrendon Cahoon } 720254f889dSBrendon Cahoon MachineMemOperand *MMO1 = *LdMI.memoperands_begin(); 721254f889dSBrendon Cahoon MachineMemOperand *MMO2 = *MI.memoperands_begin(); 722254f889dSBrendon Cahoon if (!MMO1->getValue() || !MMO2->getValue()) { 723c715a5d2SKrzysztof Parzyszek SDep Dep(Load, SDep::Barrier); 724c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 725c715a5d2SKrzysztof Parzyszek SU.addPred(Dep); 726254f889dSBrendon Cahoon continue; 727254f889dSBrendon Cahoon } 728254f889dSBrendon Cahoon if (MMO1->getValue() == MMO2->getValue() && 729254f889dSBrendon Cahoon MMO1->getOffset() <= MMO2->getOffset()) { 730c715a5d2SKrzysztof Parzyszek SDep Dep(Load, SDep::Barrier); 731c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 732c715a5d2SKrzysztof Parzyszek SU.addPred(Dep); 733254f889dSBrendon Cahoon continue; 734254f889dSBrendon Cahoon } 735254f889dSBrendon Cahoon AliasResult AAResult = AA->alias( 7366ef8002cSGeorge Burgess IV MemoryLocation(MMO1->getValue(), LocationSize::unknown(), 737254f889dSBrendon Cahoon MMO1->getAAInfo()), 7386ef8002cSGeorge Burgess IV MemoryLocation(MMO2->getValue(), LocationSize::unknown(), 739254f889dSBrendon Cahoon MMO2->getAAInfo())); 740254f889dSBrendon Cahoon 741c715a5d2SKrzysztof Parzyszek if (AAResult != NoAlias) { 742c715a5d2SKrzysztof Parzyszek SDep Dep(Load, SDep::Barrier); 743c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 744c715a5d2SKrzysztof Parzyszek SU.addPred(Dep); 745c715a5d2SKrzysztof Parzyszek } 746254f889dSBrendon Cahoon } 747254f889dSBrendon Cahoon } 748254f889dSBrendon Cahoon } 749254f889dSBrendon Cahoon } 750254f889dSBrendon Cahoon } 751254f889dSBrendon Cahoon 752254f889dSBrendon Cahoon /// Update the phi dependences to the DAG because ScheduleDAGInstrs no longer 753254f889dSBrendon Cahoon /// processes dependences for PHIs. This function adds true dependences 754254f889dSBrendon Cahoon /// from a PHI to a use, and a loop carried dependence from the use to the 755254f889dSBrendon Cahoon /// PHI. The loop carried dependence is represented as an anti dependence 756254f889dSBrendon Cahoon /// edge. This function also removes chain dependences between unrelated 757254f889dSBrendon Cahoon /// PHIs. 758254f889dSBrendon Cahoon void SwingSchedulerDAG::updatePhiDependences() { 759254f889dSBrendon Cahoon SmallVector<SDep, 4> RemoveDeps; 760254f889dSBrendon Cahoon const TargetSubtargetInfo &ST = MF.getSubtarget<TargetSubtargetInfo>(); 761254f889dSBrendon Cahoon 762254f889dSBrendon Cahoon // Iterate over each DAG node. 763254f889dSBrendon Cahoon for (SUnit &I : SUnits) { 764254f889dSBrendon Cahoon RemoveDeps.clear(); 765254f889dSBrendon Cahoon // Set to true if the instruction has an operand defined by a Phi. 766254f889dSBrendon Cahoon unsigned HasPhiUse = 0; 767254f889dSBrendon Cahoon unsigned HasPhiDef = 0; 768254f889dSBrendon Cahoon MachineInstr *MI = I.getInstr(); 769254f889dSBrendon Cahoon // Iterate over each operand, and we process the definitions. 770254f889dSBrendon Cahoon for (MachineInstr::mop_iterator MOI = MI->operands_begin(), 771254f889dSBrendon Cahoon MOE = MI->operands_end(); 772254f889dSBrendon Cahoon MOI != MOE; ++MOI) { 773254f889dSBrendon Cahoon if (!MOI->isReg()) 774254f889dSBrendon Cahoon continue; 7750c476111SDaniel Sanders Register Reg = MOI->getReg(); 776254f889dSBrendon Cahoon if (MOI->isDef()) { 777254f889dSBrendon Cahoon // If the register is used by a Phi, then create an anti dependence. 778254f889dSBrendon Cahoon for (MachineRegisterInfo::use_instr_iterator 779254f889dSBrendon Cahoon UI = MRI.use_instr_begin(Reg), 780254f889dSBrendon Cahoon UE = MRI.use_instr_end(); 781254f889dSBrendon Cahoon UI != UE; ++UI) { 782254f889dSBrendon Cahoon MachineInstr *UseMI = &*UI; 783254f889dSBrendon Cahoon SUnit *SU = getSUnit(UseMI); 784cdc71612SEugene Zelenko if (SU != nullptr && UseMI->isPHI()) { 785254f889dSBrendon Cahoon if (!MI->isPHI()) { 786254f889dSBrendon Cahoon SDep Dep(SU, SDep::Anti, Reg); 787c715a5d2SKrzysztof Parzyszek Dep.setLatency(1); 788254f889dSBrendon Cahoon I.addPred(Dep); 789254f889dSBrendon Cahoon } else { 790254f889dSBrendon Cahoon HasPhiDef = Reg; 791254f889dSBrendon Cahoon // Add a chain edge to a dependent Phi that isn't an existing 792254f889dSBrendon Cahoon // predecessor. 793254f889dSBrendon Cahoon if (SU->NodeNum < I.NodeNum && !I.isPred(SU)) 794254f889dSBrendon Cahoon I.addPred(SDep(SU, SDep::Barrier)); 795254f889dSBrendon Cahoon } 796254f889dSBrendon Cahoon } 797254f889dSBrendon Cahoon } 798254f889dSBrendon Cahoon } else if (MOI->isUse()) { 799254f889dSBrendon Cahoon // If the register is defined by a Phi, then create a true dependence. 800254f889dSBrendon Cahoon MachineInstr *DefMI = MRI.getUniqueVRegDef(Reg); 801cdc71612SEugene Zelenko if (DefMI == nullptr) 802254f889dSBrendon Cahoon continue; 803254f889dSBrendon Cahoon SUnit *SU = getSUnit(DefMI); 804cdc71612SEugene Zelenko if (SU != nullptr && DefMI->isPHI()) { 805254f889dSBrendon Cahoon if (!MI->isPHI()) { 806254f889dSBrendon Cahoon SDep Dep(SU, SDep::Data, Reg); 807254f889dSBrendon Cahoon Dep.setLatency(0); 808254f889dSBrendon Cahoon ST.adjustSchedDependency(SU, &I, Dep); 809254f889dSBrendon Cahoon I.addPred(Dep); 810254f889dSBrendon Cahoon } else { 811254f889dSBrendon Cahoon HasPhiUse = Reg; 812254f889dSBrendon Cahoon // Add a chain edge to a dependent Phi that isn't an existing 813254f889dSBrendon Cahoon // predecessor. 814254f889dSBrendon Cahoon if (SU->NodeNum < I.NodeNum && !I.isPred(SU)) 815254f889dSBrendon Cahoon I.addPred(SDep(SU, SDep::Barrier)); 816254f889dSBrendon Cahoon } 817254f889dSBrendon Cahoon } 818254f889dSBrendon Cahoon } 819254f889dSBrendon Cahoon } 820254f889dSBrendon Cahoon // Remove order dependences from an unrelated Phi. 821254f889dSBrendon Cahoon if (!SwpPruneDeps) 822254f889dSBrendon Cahoon continue; 823254f889dSBrendon Cahoon for (auto &PI : I.Preds) { 824254f889dSBrendon Cahoon MachineInstr *PMI = PI.getSUnit()->getInstr(); 825254f889dSBrendon Cahoon if (PMI->isPHI() && PI.getKind() == SDep::Order) { 826254f889dSBrendon Cahoon if (I.getInstr()->isPHI()) { 827254f889dSBrendon Cahoon if (PMI->getOperand(0).getReg() == HasPhiUse) 828254f889dSBrendon Cahoon continue; 829254f889dSBrendon Cahoon if (getLoopPhiReg(*PMI, PMI->getParent()) == HasPhiDef) 830254f889dSBrendon Cahoon continue; 831254f889dSBrendon Cahoon } 832254f889dSBrendon Cahoon RemoveDeps.push_back(PI); 833254f889dSBrendon Cahoon } 834254f889dSBrendon Cahoon } 835254f889dSBrendon Cahoon for (int i = 0, e = RemoveDeps.size(); i != e; ++i) 836254f889dSBrendon Cahoon I.removePred(RemoveDeps[i]); 837254f889dSBrendon Cahoon } 838254f889dSBrendon Cahoon } 839254f889dSBrendon Cahoon 840254f889dSBrendon Cahoon /// Iterate over each DAG node and see if we can change any dependences 841254f889dSBrendon Cahoon /// in order to reduce the recurrence MII. 842254f889dSBrendon Cahoon void SwingSchedulerDAG::changeDependences() { 843254f889dSBrendon Cahoon // See if an instruction can use a value from the previous iteration. 844254f889dSBrendon Cahoon // If so, we update the base and offset of the instruction and change 845254f889dSBrendon Cahoon // the dependences. 846254f889dSBrendon Cahoon for (SUnit &I : SUnits) { 847254f889dSBrendon Cahoon unsigned BasePos = 0, OffsetPos = 0, NewBase = 0; 848254f889dSBrendon Cahoon int64_t NewOffset = 0; 849254f889dSBrendon Cahoon if (!canUseLastOffsetValue(I.getInstr(), BasePos, OffsetPos, NewBase, 850254f889dSBrendon Cahoon NewOffset)) 851254f889dSBrendon Cahoon continue; 852254f889dSBrendon Cahoon 853254f889dSBrendon Cahoon // Get the MI and SUnit for the instruction that defines the original base. 8540c476111SDaniel Sanders Register OrigBase = I.getInstr()->getOperand(BasePos).getReg(); 855254f889dSBrendon Cahoon MachineInstr *DefMI = MRI.getUniqueVRegDef(OrigBase); 856254f889dSBrendon Cahoon if (!DefMI) 857254f889dSBrendon Cahoon continue; 858254f889dSBrendon Cahoon SUnit *DefSU = getSUnit(DefMI); 859254f889dSBrendon Cahoon if (!DefSU) 860254f889dSBrendon Cahoon continue; 861254f889dSBrendon Cahoon // Get the MI and SUnit for the instruction that defins the new base. 862254f889dSBrendon Cahoon MachineInstr *LastMI = MRI.getUniqueVRegDef(NewBase); 863254f889dSBrendon Cahoon if (!LastMI) 864254f889dSBrendon Cahoon continue; 865254f889dSBrendon Cahoon SUnit *LastSU = getSUnit(LastMI); 866254f889dSBrendon Cahoon if (!LastSU) 867254f889dSBrendon Cahoon continue; 868254f889dSBrendon Cahoon 869254f889dSBrendon Cahoon if (Topo.IsReachable(&I, LastSU)) 870254f889dSBrendon Cahoon continue; 871254f889dSBrendon Cahoon 872254f889dSBrendon Cahoon // Remove the dependence. The value now depends on a prior iteration. 873254f889dSBrendon Cahoon SmallVector<SDep, 4> Deps; 874254f889dSBrendon Cahoon for (SUnit::pred_iterator P = I.Preds.begin(), E = I.Preds.end(); P != E; 875254f889dSBrendon Cahoon ++P) 876254f889dSBrendon Cahoon if (P->getSUnit() == DefSU) 877254f889dSBrendon Cahoon Deps.push_back(*P); 878254f889dSBrendon Cahoon for (int i = 0, e = Deps.size(); i != e; i++) { 879254f889dSBrendon Cahoon Topo.RemovePred(&I, Deps[i].getSUnit()); 880254f889dSBrendon Cahoon I.removePred(Deps[i]); 881254f889dSBrendon Cahoon } 882254f889dSBrendon Cahoon // Remove the chain dependence between the instructions. 883254f889dSBrendon Cahoon Deps.clear(); 884254f889dSBrendon Cahoon for (auto &P : LastSU->Preds) 885254f889dSBrendon Cahoon if (P.getSUnit() == &I && P.getKind() == SDep::Order) 886254f889dSBrendon Cahoon Deps.push_back(P); 887254f889dSBrendon Cahoon for (int i = 0, e = Deps.size(); i != e; i++) { 888254f889dSBrendon Cahoon Topo.RemovePred(LastSU, Deps[i].getSUnit()); 889254f889dSBrendon Cahoon LastSU->removePred(Deps[i]); 890254f889dSBrendon Cahoon } 891254f889dSBrendon Cahoon 892254f889dSBrendon Cahoon // Add a dependence between the new instruction and the instruction 893254f889dSBrendon Cahoon // that defines the new base. 894254f889dSBrendon Cahoon SDep Dep(&I, SDep::Anti, NewBase); 8958916e438SSumanth Gundapaneni Topo.AddPred(LastSU, &I); 896254f889dSBrendon Cahoon LastSU->addPred(Dep); 897254f889dSBrendon Cahoon 898254f889dSBrendon Cahoon // Remember the base and offset information so that we can update the 899254f889dSBrendon Cahoon // instruction during code generation. 900254f889dSBrendon Cahoon InstrChanges[&I] = std::make_pair(NewBase, NewOffset); 901254f889dSBrendon Cahoon } 902254f889dSBrendon Cahoon } 903254f889dSBrendon Cahoon 904254f889dSBrendon Cahoon namespace { 905cdc71612SEugene Zelenko 906254f889dSBrendon Cahoon // FuncUnitSorter - Comparison operator used to sort instructions by 907254f889dSBrendon Cahoon // the number of functional unit choices. 908254f889dSBrendon Cahoon struct FuncUnitSorter { 909254f889dSBrendon Cahoon const InstrItineraryData *InstrItins; 910f6cb3bcbSJinsong Ji const MCSubtargetInfo *STI; 911254f889dSBrendon Cahoon DenseMap<unsigned, unsigned> Resources; 912254f889dSBrendon Cahoon 913f6cb3bcbSJinsong Ji FuncUnitSorter(const TargetSubtargetInfo &TSI) 914f6cb3bcbSJinsong Ji : InstrItins(TSI.getInstrItineraryData()), STI(&TSI) {} 91532a40564SEugene Zelenko 916254f889dSBrendon Cahoon // Compute the number of functional unit alternatives needed 917254f889dSBrendon Cahoon // at each stage, and take the minimum value. We prioritize the 918254f889dSBrendon Cahoon // instructions by the least number of choices first. 919254f889dSBrendon Cahoon unsigned minFuncUnits(const MachineInstr *Inst, unsigned &F) const { 920f6cb3bcbSJinsong Ji unsigned SchedClass = Inst->getDesc().getSchedClass(); 921254f889dSBrendon Cahoon unsigned min = UINT_MAX; 922f6cb3bcbSJinsong Ji if (InstrItins && !InstrItins->isEmpty()) { 923f6cb3bcbSJinsong Ji for (const InstrStage &IS : 924f6cb3bcbSJinsong Ji make_range(InstrItins->beginStage(SchedClass), 925f6cb3bcbSJinsong Ji InstrItins->endStage(SchedClass))) { 926f6cb3bcbSJinsong Ji unsigned funcUnits = IS.getUnits(); 927254f889dSBrendon Cahoon unsigned numAlternatives = countPopulation(funcUnits); 928254f889dSBrendon Cahoon if (numAlternatives < min) { 929254f889dSBrendon Cahoon min = numAlternatives; 930254f889dSBrendon Cahoon F = funcUnits; 931254f889dSBrendon Cahoon } 932254f889dSBrendon Cahoon } 933254f889dSBrendon Cahoon return min; 934254f889dSBrendon Cahoon } 935f6cb3bcbSJinsong Ji if (STI && STI->getSchedModel().hasInstrSchedModel()) { 936f6cb3bcbSJinsong Ji const MCSchedClassDesc *SCDesc = 937f6cb3bcbSJinsong Ji STI->getSchedModel().getSchedClassDesc(SchedClass); 938f6cb3bcbSJinsong Ji if (!SCDesc->isValid()) 939f6cb3bcbSJinsong Ji // No valid Schedule Class Desc for schedClass, should be 940f6cb3bcbSJinsong Ji // Pseudo/PostRAPseudo 941f6cb3bcbSJinsong Ji return min; 942f6cb3bcbSJinsong Ji 943f6cb3bcbSJinsong Ji for (const MCWriteProcResEntry &PRE : 944f6cb3bcbSJinsong Ji make_range(STI->getWriteProcResBegin(SCDesc), 945f6cb3bcbSJinsong Ji STI->getWriteProcResEnd(SCDesc))) { 946f6cb3bcbSJinsong Ji if (!PRE.Cycles) 947f6cb3bcbSJinsong Ji continue; 948f6cb3bcbSJinsong Ji const MCProcResourceDesc *ProcResource = 949f6cb3bcbSJinsong Ji STI->getSchedModel().getProcResource(PRE.ProcResourceIdx); 950f6cb3bcbSJinsong Ji unsigned NumUnits = ProcResource->NumUnits; 951f6cb3bcbSJinsong Ji if (NumUnits < min) { 952f6cb3bcbSJinsong Ji min = NumUnits; 953f6cb3bcbSJinsong Ji F = PRE.ProcResourceIdx; 954f6cb3bcbSJinsong Ji } 955f6cb3bcbSJinsong Ji } 956f6cb3bcbSJinsong Ji return min; 957f6cb3bcbSJinsong Ji } 958f6cb3bcbSJinsong Ji llvm_unreachable("Should have non-empty InstrItins or hasInstrSchedModel!"); 959f6cb3bcbSJinsong Ji } 960254f889dSBrendon Cahoon 961254f889dSBrendon Cahoon // Compute the critical resources needed by the instruction. This 962254f889dSBrendon Cahoon // function records the functional units needed by instructions that 963254f889dSBrendon Cahoon // must use only one functional unit. We use this as a tie breaker 964254f889dSBrendon Cahoon // for computing the resource MII. The instrutions that require 965254f889dSBrendon Cahoon // the same, highly used, functional unit have high priority. 966254f889dSBrendon Cahoon void calcCriticalResources(MachineInstr &MI) { 967254f889dSBrendon Cahoon unsigned SchedClass = MI.getDesc().getSchedClass(); 968f6cb3bcbSJinsong Ji if (InstrItins && !InstrItins->isEmpty()) { 969f6cb3bcbSJinsong Ji for (const InstrStage &IS : 970f6cb3bcbSJinsong Ji make_range(InstrItins->beginStage(SchedClass), 971f6cb3bcbSJinsong Ji InstrItins->endStage(SchedClass))) { 972f6cb3bcbSJinsong Ji unsigned FuncUnits = IS.getUnits(); 973254f889dSBrendon Cahoon if (countPopulation(FuncUnits) == 1) 974254f889dSBrendon Cahoon Resources[FuncUnits]++; 975254f889dSBrendon Cahoon } 976f6cb3bcbSJinsong Ji return; 977f6cb3bcbSJinsong Ji } 978f6cb3bcbSJinsong Ji if (STI && STI->getSchedModel().hasInstrSchedModel()) { 979f6cb3bcbSJinsong Ji const MCSchedClassDesc *SCDesc = 980f6cb3bcbSJinsong Ji STI->getSchedModel().getSchedClassDesc(SchedClass); 981f6cb3bcbSJinsong Ji if (!SCDesc->isValid()) 982f6cb3bcbSJinsong Ji // No valid Schedule Class Desc for schedClass, should be 983f6cb3bcbSJinsong Ji // Pseudo/PostRAPseudo 984f6cb3bcbSJinsong Ji return; 985f6cb3bcbSJinsong Ji 986f6cb3bcbSJinsong Ji for (const MCWriteProcResEntry &PRE : 987f6cb3bcbSJinsong Ji make_range(STI->getWriteProcResBegin(SCDesc), 988f6cb3bcbSJinsong Ji STI->getWriteProcResEnd(SCDesc))) { 989f6cb3bcbSJinsong Ji if (!PRE.Cycles) 990f6cb3bcbSJinsong Ji continue; 991f6cb3bcbSJinsong Ji Resources[PRE.ProcResourceIdx]++; 992f6cb3bcbSJinsong Ji } 993f6cb3bcbSJinsong Ji return; 994f6cb3bcbSJinsong Ji } 995f6cb3bcbSJinsong Ji llvm_unreachable("Should have non-empty InstrItins or hasInstrSchedModel!"); 996254f889dSBrendon Cahoon } 997254f889dSBrendon Cahoon 998254f889dSBrendon Cahoon /// Return true if IS1 has less priority than IS2. 999254f889dSBrendon Cahoon bool operator()(const MachineInstr *IS1, const MachineInstr *IS2) const { 1000254f889dSBrendon Cahoon unsigned F1 = 0, F2 = 0; 1001254f889dSBrendon Cahoon unsigned MFUs1 = minFuncUnits(IS1, F1); 1002254f889dSBrendon Cahoon unsigned MFUs2 = minFuncUnits(IS2, F2); 10036349ce5cSJinsong Ji if (MFUs1 == MFUs2) 1004254f889dSBrendon Cahoon return Resources.lookup(F1) < Resources.lookup(F2); 1005254f889dSBrendon Cahoon return MFUs1 > MFUs2; 1006254f889dSBrendon Cahoon } 1007254f889dSBrendon Cahoon }; 1008cdc71612SEugene Zelenko 1009cdc71612SEugene Zelenko } // end anonymous namespace 1010254f889dSBrendon Cahoon 1011254f889dSBrendon Cahoon /// Calculate the resource constrained minimum initiation interval for the 1012254f889dSBrendon Cahoon /// specified loop. We use the DFA to model the resources needed for 1013254f889dSBrendon Cahoon /// each instruction, and we ignore dependences. A different DFA is created 1014254f889dSBrendon Cahoon /// for each cycle that is required. When adding a new instruction, we attempt 1015254f889dSBrendon Cahoon /// to add it to each existing DFA, until a legal space is found. If the 1016254f889dSBrendon Cahoon /// instruction cannot be reserved in an existing DFA, we create a new one. 1017254f889dSBrendon Cahoon unsigned SwingSchedulerDAG::calculateResMII() { 1018f6cb3bcbSJinsong Ji 101918e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "calculateResMII:\n"); 1020f6cb3bcbSJinsong Ji SmallVector<ResourceManager*, 8> Resources; 1021254f889dSBrendon Cahoon MachineBasicBlock *MBB = Loop.getHeader(); 1022f6cb3bcbSJinsong Ji Resources.push_back(new ResourceManager(&MF.getSubtarget())); 1023254f889dSBrendon Cahoon 1024254f889dSBrendon Cahoon // Sort the instructions by the number of available choices for scheduling, 1025254f889dSBrendon Cahoon // least to most. Use the number of critical resources as the tie breaker. 1026f6cb3bcbSJinsong Ji FuncUnitSorter FUS = FuncUnitSorter(MF.getSubtarget()); 1027254f889dSBrendon Cahoon for (MachineBasicBlock::iterator I = MBB->getFirstNonPHI(), 1028254f889dSBrendon Cahoon E = MBB->getFirstTerminator(); 1029254f889dSBrendon Cahoon I != E; ++I) 1030254f889dSBrendon Cahoon FUS.calcCriticalResources(*I); 1031254f889dSBrendon Cahoon PriorityQueue<MachineInstr *, std::vector<MachineInstr *>, FuncUnitSorter> 1032254f889dSBrendon Cahoon FuncUnitOrder(FUS); 1033254f889dSBrendon Cahoon 1034254f889dSBrendon Cahoon for (MachineBasicBlock::iterator I = MBB->getFirstNonPHI(), 1035254f889dSBrendon Cahoon E = MBB->getFirstTerminator(); 1036254f889dSBrendon Cahoon I != E; ++I) 1037254f889dSBrendon Cahoon FuncUnitOrder.push(&*I); 1038254f889dSBrendon Cahoon 1039254f889dSBrendon Cahoon while (!FuncUnitOrder.empty()) { 1040254f889dSBrendon Cahoon MachineInstr *MI = FuncUnitOrder.top(); 1041254f889dSBrendon Cahoon FuncUnitOrder.pop(); 1042254f889dSBrendon Cahoon if (TII->isZeroCost(MI->getOpcode())) 1043254f889dSBrendon Cahoon continue; 1044254f889dSBrendon Cahoon // Attempt to reserve the instruction in an existing DFA. At least one 1045254f889dSBrendon Cahoon // DFA is needed for each cycle. 1046254f889dSBrendon Cahoon unsigned NumCycles = getSUnit(MI)->Latency; 1047254f889dSBrendon Cahoon unsigned ReservedCycles = 0; 1048f6cb3bcbSJinsong Ji SmallVectorImpl<ResourceManager *>::iterator RI = Resources.begin(); 1049f6cb3bcbSJinsong Ji SmallVectorImpl<ResourceManager *>::iterator RE = Resources.end(); 105018e7bf5cSJinsong Ji LLVM_DEBUG({ 105118e7bf5cSJinsong Ji dbgs() << "Trying to reserve resource for " << NumCycles 105218e7bf5cSJinsong Ji << " cycles for \n"; 105318e7bf5cSJinsong Ji MI->dump(); 105418e7bf5cSJinsong Ji }); 1055254f889dSBrendon Cahoon for (unsigned C = 0; C < NumCycles; ++C) 1056254f889dSBrendon Cahoon while (RI != RE) { 1057fee855b5SJinsong Ji if ((*RI)->canReserveResources(*MI)) { 1058fee855b5SJinsong Ji (*RI)->reserveResources(*MI); 1059254f889dSBrendon Cahoon ++ReservedCycles; 1060254f889dSBrendon Cahoon break; 1061254f889dSBrendon Cahoon } 1062fee855b5SJinsong Ji RI++; 1063254f889dSBrendon Cahoon } 106418e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "ReservedCycles:" << ReservedCycles 106518e7bf5cSJinsong Ji << ", NumCycles:" << NumCycles << "\n"); 1066254f889dSBrendon Cahoon // Add new DFAs, if needed, to reserve resources. 1067254f889dSBrendon Cahoon for (unsigned C = ReservedCycles; C < NumCycles; ++C) { 1068ba43840bSJinsong Ji LLVM_DEBUG(if (SwpDebugResource) dbgs() 1069ba43840bSJinsong Ji << "NewResource created to reserve resources" 107018e7bf5cSJinsong Ji << "\n"); 1071f6cb3bcbSJinsong Ji ResourceManager *NewResource = new ResourceManager(&MF.getSubtarget()); 1072254f889dSBrendon Cahoon assert(NewResource->canReserveResources(*MI) && "Reserve error."); 1073254f889dSBrendon Cahoon NewResource->reserveResources(*MI); 1074254f889dSBrendon Cahoon Resources.push_back(NewResource); 1075254f889dSBrendon Cahoon } 1076254f889dSBrendon Cahoon } 1077254f889dSBrendon Cahoon int Resmii = Resources.size(); 107818e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "Retrun Res MII:" << Resmii << "\n"); 1079254f889dSBrendon Cahoon // Delete the memory for each of the DFAs that were created earlier. 1080f6cb3bcbSJinsong Ji for (ResourceManager *RI : Resources) { 1081f6cb3bcbSJinsong Ji ResourceManager *D = RI; 1082254f889dSBrendon Cahoon delete D; 1083254f889dSBrendon Cahoon } 1084254f889dSBrendon Cahoon Resources.clear(); 1085254f889dSBrendon Cahoon return Resmii; 1086254f889dSBrendon Cahoon } 1087254f889dSBrendon Cahoon 1088254f889dSBrendon Cahoon /// Calculate the recurrence-constrainted minimum initiation interval. 1089254f889dSBrendon Cahoon /// Iterate over each circuit. Compute the delay(c) and distance(c) 1090254f889dSBrendon Cahoon /// for each circuit. The II needs to satisfy the inequality 1091254f889dSBrendon Cahoon /// delay(c) - II*distance(c) <= 0. For each circuit, choose the smallest 1092c73b6d6bSHiroshi Inoue /// II that satisfies the inequality, and the RecMII is the maximum 1093254f889dSBrendon Cahoon /// of those values. 1094254f889dSBrendon Cahoon unsigned SwingSchedulerDAG::calculateRecMII(NodeSetType &NodeSets) { 1095254f889dSBrendon Cahoon unsigned RecMII = 0; 1096254f889dSBrendon Cahoon 1097254f889dSBrendon Cahoon for (NodeSet &Nodes : NodeSets) { 109832a40564SEugene Zelenko if (Nodes.empty()) 1099254f889dSBrendon Cahoon continue; 1100254f889dSBrendon Cahoon 1101a2122044SKrzysztof Parzyszek unsigned Delay = Nodes.getLatency(); 1102254f889dSBrendon Cahoon unsigned Distance = 1; 1103254f889dSBrendon Cahoon 1104254f889dSBrendon Cahoon // ii = ceil(delay / distance) 1105254f889dSBrendon Cahoon unsigned CurMII = (Delay + Distance - 1) / Distance; 1106254f889dSBrendon Cahoon Nodes.setRecMII(CurMII); 1107254f889dSBrendon Cahoon if (CurMII > RecMII) 1108254f889dSBrendon Cahoon RecMII = CurMII; 1109254f889dSBrendon Cahoon } 1110254f889dSBrendon Cahoon 1111254f889dSBrendon Cahoon return RecMII; 1112254f889dSBrendon Cahoon } 1113254f889dSBrendon Cahoon 1114254f889dSBrendon Cahoon /// Swap all the anti dependences in the DAG. That means it is no longer a DAG, 1115254f889dSBrendon Cahoon /// but we do this to find the circuits, and then change them back. 1116254f889dSBrendon Cahoon static void swapAntiDependences(std::vector<SUnit> &SUnits) { 1117254f889dSBrendon Cahoon SmallVector<std::pair<SUnit *, SDep>, 8> DepsAdded; 1118254f889dSBrendon Cahoon for (unsigned i = 0, e = SUnits.size(); i != e; ++i) { 1119254f889dSBrendon Cahoon SUnit *SU = &SUnits[i]; 1120254f889dSBrendon Cahoon for (SUnit::pred_iterator IP = SU->Preds.begin(), EP = SU->Preds.end(); 1121254f889dSBrendon Cahoon IP != EP; ++IP) { 1122254f889dSBrendon Cahoon if (IP->getKind() != SDep::Anti) 1123254f889dSBrendon Cahoon continue; 1124254f889dSBrendon Cahoon DepsAdded.push_back(std::make_pair(SU, *IP)); 1125254f889dSBrendon Cahoon } 1126254f889dSBrendon Cahoon } 1127254f889dSBrendon Cahoon for (SmallVector<std::pair<SUnit *, SDep>, 8>::iterator I = DepsAdded.begin(), 1128254f889dSBrendon Cahoon E = DepsAdded.end(); 1129254f889dSBrendon Cahoon I != E; ++I) { 1130254f889dSBrendon Cahoon // Remove this anti dependency and add one in the reverse direction. 1131254f889dSBrendon Cahoon SUnit *SU = I->first; 1132254f889dSBrendon Cahoon SDep &D = I->second; 1133254f889dSBrendon Cahoon SUnit *TargetSU = D.getSUnit(); 1134254f889dSBrendon Cahoon unsigned Reg = D.getReg(); 1135254f889dSBrendon Cahoon unsigned Lat = D.getLatency(); 1136254f889dSBrendon Cahoon SU->removePred(D); 1137254f889dSBrendon Cahoon SDep Dep(SU, SDep::Anti, Reg); 1138254f889dSBrendon Cahoon Dep.setLatency(Lat); 1139254f889dSBrendon Cahoon TargetSU->addPred(Dep); 1140254f889dSBrendon Cahoon } 1141254f889dSBrendon Cahoon } 1142254f889dSBrendon Cahoon 1143254f889dSBrendon Cahoon /// Create the adjacency structure of the nodes in the graph. 1144254f889dSBrendon Cahoon void SwingSchedulerDAG::Circuits::createAdjacencyStructure( 1145254f889dSBrendon Cahoon SwingSchedulerDAG *DAG) { 1146254f889dSBrendon Cahoon BitVector Added(SUnits.size()); 11478e1363dfSKrzysztof Parzyszek DenseMap<int, int> OutputDeps; 1148254f889dSBrendon Cahoon for (int i = 0, e = SUnits.size(); i != e; ++i) { 1149254f889dSBrendon Cahoon Added.reset(); 1150254f889dSBrendon Cahoon // Add any successor to the adjacency matrix and exclude duplicates. 1151254f889dSBrendon Cahoon for (auto &SI : SUnits[i].Succs) { 11528e1363dfSKrzysztof Parzyszek // Only create a back-edge on the first and last nodes of a dependence 11538e1363dfSKrzysztof Parzyszek // chain. This records any chains and adds them later. 11548e1363dfSKrzysztof Parzyszek if (SI.getKind() == SDep::Output) { 11558e1363dfSKrzysztof Parzyszek int N = SI.getSUnit()->NodeNum; 11568e1363dfSKrzysztof Parzyszek int BackEdge = i; 11578e1363dfSKrzysztof Parzyszek auto Dep = OutputDeps.find(BackEdge); 11588e1363dfSKrzysztof Parzyszek if (Dep != OutputDeps.end()) { 11598e1363dfSKrzysztof Parzyszek BackEdge = Dep->second; 11608e1363dfSKrzysztof Parzyszek OutputDeps.erase(Dep); 11618e1363dfSKrzysztof Parzyszek } 11628e1363dfSKrzysztof Parzyszek OutputDeps[N] = BackEdge; 11638e1363dfSKrzysztof Parzyszek } 1164ada0f511SSumanth Gundapaneni // Do not process a boundary node, an artificial node. 1165ada0f511SSumanth Gundapaneni // A back-edge is processed only if it goes to a Phi. 1166ada0f511SSumanth Gundapaneni if (SI.getSUnit()->isBoundaryNode() || SI.isArtificial() || 1167254f889dSBrendon Cahoon (SI.getKind() == SDep::Anti && !SI.getSUnit()->getInstr()->isPHI())) 1168254f889dSBrendon Cahoon continue; 1169254f889dSBrendon Cahoon int N = SI.getSUnit()->NodeNum; 1170254f889dSBrendon Cahoon if (!Added.test(N)) { 1171254f889dSBrendon Cahoon AdjK[i].push_back(N); 1172254f889dSBrendon Cahoon Added.set(N); 1173254f889dSBrendon Cahoon } 1174254f889dSBrendon Cahoon } 1175254f889dSBrendon Cahoon // A chain edge between a store and a load is treated as a back-edge in the 1176254f889dSBrendon Cahoon // adjacency matrix. 1177254f889dSBrendon Cahoon for (auto &PI : SUnits[i].Preds) { 1178254f889dSBrendon Cahoon if (!SUnits[i].getInstr()->mayStore() || 11798e1363dfSKrzysztof Parzyszek !DAG->isLoopCarriedDep(&SUnits[i], PI, false)) 1180254f889dSBrendon Cahoon continue; 1181254f889dSBrendon Cahoon if (PI.getKind() == SDep::Order && PI.getSUnit()->getInstr()->mayLoad()) { 1182254f889dSBrendon Cahoon int N = PI.getSUnit()->NodeNum; 1183254f889dSBrendon Cahoon if (!Added.test(N)) { 1184254f889dSBrendon Cahoon AdjK[i].push_back(N); 1185254f889dSBrendon Cahoon Added.set(N); 1186254f889dSBrendon Cahoon } 1187254f889dSBrendon Cahoon } 1188254f889dSBrendon Cahoon } 1189254f889dSBrendon Cahoon } 1190dad8c6a1SHiroshi Inoue // Add back-edges in the adjacency matrix for the output dependences. 11918e1363dfSKrzysztof Parzyszek for (auto &OD : OutputDeps) 11928e1363dfSKrzysztof Parzyszek if (!Added.test(OD.second)) { 11938e1363dfSKrzysztof Parzyszek AdjK[OD.first].push_back(OD.second); 11948e1363dfSKrzysztof Parzyszek Added.set(OD.second); 11958e1363dfSKrzysztof Parzyszek } 1196254f889dSBrendon Cahoon } 1197254f889dSBrendon Cahoon 1198254f889dSBrendon Cahoon /// Identify an elementary circuit in the dependence graph starting at the 1199254f889dSBrendon Cahoon /// specified node. 1200254f889dSBrendon Cahoon bool SwingSchedulerDAG::Circuits::circuit(int V, int S, NodeSetType &NodeSets, 1201254f889dSBrendon Cahoon bool HasBackedge) { 1202254f889dSBrendon Cahoon SUnit *SV = &SUnits[V]; 1203254f889dSBrendon Cahoon bool F = false; 1204254f889dSBrendon Cahoon Stack.insert(SV); 1205254f889dSBrendon Cahoon Blocked.set(V); 1206254f889dSBrendon Cahoon 1207254f889dSBrendon Cahoon for (auto W : AdjK[V]) { 1208254f889dSBrendon Cahoon if (NumPaths > MaxPaths) 1209254f889dSBrendon Cahoon break; 1210254f889dSBrendon Cahoon if (W < S) 1211254f889dSBrendon Cahoon continue; 1212254f889dSBrendon Cahoon if (W == S) { 1213254f889dSBrendon Cahoon if (!HasBackedge) 1214254f889dSBrendon Cahoon NodeSets.push_back(NodeSet(Stack.begin(), Stack.end())); 1215254f889dSBrendon Cahoon F = true; 1216254f889dSBrendon Cahoon ++NumPaths; 1217254f889dSBrendon Cahoon break; 1218254f889dSBrendon Cahoon } else if (!Blocked.test(W)) { 121977418a37SSumanth Gundapaneni if (circuit(W, S, NodeSets, 122077418a37SSumanth Gundapaneni Node2Idx->at(W) < Node2Idx->at(V) ? true : HasBackedge)) 1221254f889dSBrendon Cahoon F = true; 1222254f889dSBrendon Cahoon } 1223254f889dSBrendon Cahoon } 1224254f889dSBrendon Cahoon 1225254f889dSBrendon Cahoon if (F) 1226254f889dSBrendon Cahoon unblock(V); 1227254f889dSBrendon Cahoon else { 1228254f889dSBrendon Cahoon for (auto W : AdjK[V]) { 1229254f889dSBrendon Cahoon if (W < S) 1230254f889dSBrendon Cahoon continue; 1231254f889dSBrendon Cahoon if (B[W].count(SV) == 0) 1232254f889dSBrendon Cahoon B[W].insert(SV); 1233254f889dSBrendon Cahoon } 1234254f889dSBrendon Cahoon } 1235254f889dSBrendon Cahoon Stack.pop_back(); 1236254f889dSBrendon Cahoon return F; 1237254f889dSBrendon Cahoon } 1238254f889dSBrendon Cahoon 1239254f889dSBrendon Cahoon /// Unblock a node in the circuit finding algorithm. 1240254f889dSBrendon Cahoon void SwingSchedulerDAG::Circuits::unblock(int U) { 1241254f889dSBrendon Cahoon Blocked.reset(U); 1242254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 4> &BU = B[U]; 1243254f889dSBrendon Cahoon while (!BU.empty()) { 1244254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 4>::iterator SI = BU.begin(); 1245254f889dSBrendon Cahoon assert(SI != BU.end() && "Invalid B set."); 1246254f889dSBrendon Cahoon SUnit *W = *SI; 1247254f889dSBrendon Cahoon BU.erase(W); 1248254f889dSBrendon Cahoon if (Blocked.test(W->NodeNum)) 1249254f889dSBrendon Cahoon unblock(W->NodeNum); 1250254f889dSBrendon Cahoon } 1251254f889dSBrendon Cahoon } 1252254f889dSBrendon Cahoon 1253254f889dSBrendon Cahoon /// Identify all the elementary circuits in the dependence graph using 1254254f889dSBrendon Cahoon /// Johnson's circuit algorithm. 1255254f889dSBrendon Cahoon void SwingSchedulerDAG::findCircuits(NodeSetType &NodeSets) { 1256254f889dSBrendon Cahoon // Swap all the anti dependences in the DAG. That means it is no longer a DAG, 1257254f889dSBrendon Cahoon // but we do this to find the circuits, and then change them back. 1258254f889dSBrendon Cahoon swapAntiDependences(SUnits); 1259254f889dSBrendon Cahoon 126077418a37SSumanth Gundapaneni Circuits Cir(SUnits, Topo); 1261254f889dSBrendon Cahoon // Create the adjacency structure. 1262254f889dSBrendon Cahoon Cir.createAdjacencyStructure(this); 1263254f889dSBrendon Cahoon for (int i = 0, e = SUnits.size(); i != e; ++i) { 1264254f889dSBrendon Cahoon Cir.reset(); 1265254f889dSBrendon Cahoon Cir.circuit(i, i, NodeSets); 1266254f889dSBrendon Cahoon } 1267254f889dSBrendon Cahoon 1268254f889dSBrendon Cahoon // Change the dependences back so that we've created a DAG again. 1269254f889dSBrendon Cahoon swapAntiDependences(SUnits); 1270254f889dSBrendon Cahoon } 1271254f889dSBrendon Cahoon 127262ac69d4SSumanth Gundapaneni // Create artificial dependencies between the source of COPY/REG_SEQUENCE that 127362ac69d4SSumanth Gundapaneni // is loop-carried to the USE in next iteration. This will help pipeliner avoid 127462ac69d4SSumanth Gundapaneni // additional copies that are needed across iterations. An artificial dependence 127562ac69d4SSumanth Gundapaneni // edge is added from USE to SOURCE of COPY/REG_SEQUENCE. 127662ac69d4SSumanth Gundapaneni 127762ac69d4SSumanth Gundapaneni // PHI-------Anti-Dep-----> COPY/REG_SEQUENCE (loop-carried) 127862ac69d4SSumanth Gundapaneni // SRCOfCopY------True-Dep---> COPY/REG_SEQUENCE 127962ac69d4SSumanth Gundapaneni // PHI-------True-Dep------> USEOfPhi 128062ac69d4SSumanth Gundapaneni 128162ac69d4SSumanth Gundapaneni // The mutation creates 128262ac69d4SSumanth Gundapaneni // USEOfPHI -------Artificial-Dep---> SRCOfCopy 128362ac69d4SSumanth Gundapaneni 128462ac69d4SSumanth Gundapaneni // This overall will ensure, the USEOfPHI is scheduled before SRCOfCopy 128562ac69d4SSumanth Gundapaneni // (since USE is a predecessor), implies, the COPY/ REG_SEQUENCE is scheduled 128662ac69d4SSumanth Gundapaneni // late to avoid additional copies across iterations. The possible scheduling 128762ac69d4SSumanth Gundapaneni // order would be 128862ac69d4SSumanth Gundapaneni // USEOfPHI --- SRCOfCopy--- COPY/REG_SEQUENCE. 128962ac69d4SSumanth Gundapaneni 129062ac69d4SSumanth Gundapaneni void SwingSchedulerDAG::CopyToPhiMutation::apply(ScheduleDAGInstrs *DAG) { 129162ac69d4SSumanth Gundapaneni for (SUnit &SU : DAG->SUnits) { 129262ac69d4SSumanth Gundapaneni // Find the COPY/REG_SEQUENCE instruction. 129362ac69d4SSumanth Gundapaneni if (!SU.getInstr()->isCopy() && !SU.getInstr()->isRegSequence()) 129462ac69d4SSumanth Gundapaneni continue; 129562ac69d4SSumanth Gundapaneni 129662ac69d4SSumanth Gundapaneni // Record the loop carried PHIs. 129762ac69d4SSumanth Gundapaneni SmallVector<SUnit *, 4> PHISUs; 129862ac69d4SSumanth Gundapaneni // Record the SrcSUs that feed the COPY/REG_SEQUENCE instructions. 129962ac69d4SSumanth Gundapaneni SmallVector<SUnit *, 4> SrcSUs; 130062ac69d4SSumanth Gundapaneni 130162ac69d4SSumanth Gundapaneni for (auto &Dep : SU.Preds) { 130262ac69d4SSumanth Gundapaneni SUnit *TmpSU = Dep.getSUnit(); 130362ac69d4SSumanth Gundapaneni MachineInstr *TmpMI = TmpSU->getInstr(); 130462ac69d4SSumanth Gundapaneni SDep::Kind DepKind = Dep.getKind(); 130562ac69d4SSumanth Gundapaneni // Save the loop carried PHI. 130662ac69d4SSumanth Gundapaneni if (DepKind == SDep::Anti && TmpMI->isPHI()) 130762ac69d4SSumanth Gundapaneni PHISUs.push_back(TmpSU); 130862ac69d4SSumanth Gundapaneni // Save the source of COPY/REG_SEQUENCE. 130962ac69d4SSumanth Gundapaneni // If the source has no pre-decessors, we will end up creating cycles. 131062ac69d4SSumanth Gundapaneni else if (DepKind == SDep::Data && !TmpMI->isPHI() && TmpSU->NumPreds > 0) 131162ac69d4SSumanth Gundapaneni SrcSUs.push_back(TmpSU); 131262ac69d4SSumanth Gundapaneni } 131362ac69d4SSumanth Gundapaneni 131462ac69d4SSumanth Gundapaneni if (PHISUs.size() == 0 || SrcSUs.size() == 0) 131562ac69d4SSumanth Gundapaneni continue; 131662ac69d4SSumanth Gundapaneni 131762ac69d4SSumanth Gundapaneni // Find the USEs of PHI. If the use is a PHI or REG_SEQUENCE, push back this 131862ac69d4SSumanth Gundapaneni // SUnit to the container. 131962ac69d4SSumanth Gundapaneni SmallVector<SUnit *, 8> UseSUs; 132062ac69d4SSumanth Gundapaneni for (auto I = PHISUs.begin(); I != PHISUs.end(); ++I) { 132162ac69d4SSumanth Gundapaneni for (auto &Dep : (*I)->Succs) { 132262ac69d4SSumanth Gundapaneni if (Dep.getKind() != SDep::Data) 132362ac69d4SSumanth Gundapaneni continue; 132462ac69d4SSumanth Gundapaneni 132562ac69d4SSumanth Gundapaneni SUnit *TmpSU = Dep.getSUnit(); 132662ac69d4SSumanth Gundapaneni MachineInstr *TmpMI = TmpSU->getInstr(); 132762ac69d4SSumanth Gundapaneni if (TmpMI->isPHI() || TmpMI->isRegSequence()) { 132862ac69d4SSumanth Gundapaneni PHISUs.push_back(TmpSU); 132962ac69d4SSumanth Gundapaneni continue; 133062ac69d4SSumanth Gundapaneni } 133162ac69d4SSumanth Gundapaneni UseSUs.push_back(TmpSU); 133262ac69d4SSumanth Gundapaneni } 133362ac69d4SSumanth Gundapaneni } 133462ac69d4SSumanth Gundapaneni 133562ac69d4SSumanth Gundapaneni if (UseSUs.size() == 0) 133662ac69d4SSumanth Gundapaneni continue; 133762ac69d4SSumanth Gundapaneni 133862ac69d4SSumanth Gundapaneni SwingSchedulerDAG *SDAG = cast<SwingSchedulerDAG>(DAG); 133962ac69d4SSumanth Gundapaneni // Add the artificial dependencies if it does not form a cycle. 134062ac69d4SSumanth Gundapaneni for (auto I : UseSUs) { 134162ac69d4SSumanth Gundapaneni for (auto Src : SrcSUs) { 134262ac69d4SSumanth Gundapaneni if (!SDAG->Topo.IsReachable(I, Src) && Src != I) { 134362ac69d4SSumanth Gundapaneni Src->addPred(SDep(I, SDep::Artificial)); 134462ac69d4SSumanth Gundapaneni SDAG->Topo.AddPred(Src, I); 134562ac69d4SSumanth Gundapaneni } 134662ac69d4SSumanth Gundapaneni } 134762ac69d4SSumanth Gundapaneni } 134862ac69d4SSumanth Gundapaneni } 134962ac69d4SSumanth Gundapaneni } 135062ac69d4SSumanth Gundapaneni 1351254f889dSBrendon Cahoon /// Return true for DAG nodes that we ignore when computing the cost functions. 1352c73b6d6bSHiroshi Inoue /// We ignore the back-edge recurrence in order to avoid unbounded recursion 1353254f889dSBrendon Cahoon /// in the calculation of the ASAP, ALAP, etc functions. 1354254f889dSBrendon Cahoon static bool ignoreDependence(const SDep &D, bool isPred) { 1355254f889dSBrendon Cahoon if (D.isArtificial()) 1356254f889dSBrendon Cahoon return true; 1357254f889dSBrendon Cahoon return D.getKind() == SDep::Anti && isPred; 1358254f889dSBrendon Cahoon } 1359254f889dSBrendon Cahoon 1360254f889dSBrendon Cahoon /// Compute several functions need to order the nodes for scheduling. 1361254f889dSBrendon Cahoon /// ASAP - Earliest time to schedule a node. 1362254f889dSBrendon Cahoon /// ALAP - Latest time to schedule a node. 1363254f889dSBrendon Cahoon /// MOV - Mobility function, difference between ALAP and ASAP. 1364254f889dSBrendon Cahoon /// D - Depth of each node. 1365254f889dSBrendon Cahoon /// H - Height of each node. 1366254f889dSBrendon Cahoon void SwingSchedulerDAG::computeNodeFunctions(NodeSetType &NodeSets) { 1367254f889dSBrendon Cahoon ScheduleInfo.resize(SUnits.size()); 1368254f889dSBrendon Cahoon 1369d34e60caSNicola Zaghen LLVM_DEBUG({ 1370254f889dSBrendon Cahoon for (ScheduleDAGTopologicalSort::const_iterator I = Topo.begin(), 1371254f889dSBrendon Cahoon E = Topo.end(); 1372254f889dSBrendon Cahoon I != E; ++I) { 1373726e12cfSMatthias Braun const SUnit &SU = SUnits[*I]; 1374726e12cfSMatthias Braun dumpNode(SU); 1375254f889dSBrendon Cahoon } 1376254f889dSBrendon Cahoon }); 1377254f889dSBrendon Cahoon 1378254f889dSBrendon Cahoon int maxASAP = 0; 13794b8bcf00SRoorda, Jan-Willem // Compute ASAP and ZeroLatencyDepth. 1380254f889dSBrendon Cahoon for (ScheduleDAGTopologicalSort::const_iterator I = Topo.begin(), 1381254f889dSBrendon Cahoon E = Topo.end(); 1382254f889dSBrendon Cahoon I != E; ++I) { 1383254f889dSBrendon Cahoon int asap = 0; 13844b8bcf00SRoorda, Jan-Willem int zeroLatencyDepth = 0; 1385254f889dSBrendon Cahoon SUnit *SU = &SUnits[*I]; 1386254f889dSBrendon Cahoon for (SUnit::const_pred_iterator IP = SU->Preds.begin(), 1387254f889dSBrendon Cahoon EP = SU->Preds.end(); 1388254f889dSBrendon Cahoon IP != EP; ++IP) { 13894b8bcf00SRoorda, Jan-Willem SUnit *pred = IP->getSUnit(); 1390c715a5d2SKrzysztof Parzyszek if (IP->getLatency() == 0) 13914b8bcf00SRoorda, Jan-Willem zeroLatencyDepth = 13924b8bcf00SRoorda, Jan-Willem std::max(zeroLatencyDepth, getZeroLatencyDepth(pred) + 1); 1393254f889dSBrendon Cahoon if (ignoreDependence(*IP, true)) 1394254f889dSBrendon Cahoon continue; 1395c715a5d2SKrzysztof Parzyszek asap = std::max(asap, (int)(getASAP(pred) + IP->getLatency() - 1396254f889dSBrendon Cahoon getDistance(pred, SU, *IP) * MII)); 1397254f889dSBrendon Cahoon } 1398254f889dSBrendon Cahoon maxASAP = std::max(maxASAP, asap); 1399254f889dSBrendon Cahoon ScheduleInfo[*I].ASAP = asap; 14004b8bcf00SRoorda, Jan-Willem ScheduleInfo[*I].ZeroLatencyDepth = zeroLatencyDepth; 1401254f889dSBrendon Cahoon } 1402254f889dSBrendon Cahoon 14034b8bcf00SRoorda, Jan-Willem // Compute ALAP, ZeroLatencyHeight, and MOV. 1404254f889dSBrendon Cahoon for (ScheduleDAGTopologicalSort::const_reverse_iterator I = Topo.rbegin(), 1405254f889dSBrendon Cahoon E = Topo.rend(); 1406254f889dSBrendon Cahoon I != E; ++I) { 1407254f889dSBrendon Cahoon int alap = maxASAP; 14084b8bcf00SRoorda, Jan-Willem int zeroLatencyHeight = 0; 1409254f889dSBrendon Cahoon SUnit *SU = &SUnits[*I]; 1410254f889dSBrendon Cahoon for (SUnit::const_succ_iterator IS = SU->Succs.begin(), 1411254f889dSBrendon Cahoon ES = SU->Succs.end(); 1412254f889dSBrendon Cahoon IS != ES; ++IS) { 14134b8bcf00SRoorda, Jan-Willem SUnit *succ = IS->getSUnit(); 1414c715a5d2SKrzysztof Parzyszek if (IS->getLatency() == 0) 14154b8bcf00SRoorda, Jan-Willem zeroLatencyHeight = 14164b8bcf00SRoorda, Jan-Willem std::max(zeroLatencyHeight, getZeroLatencyHeight(succ) + 1); 1417254f889dSBrendon Cahoon if (ignoreDependence(*IS, true)) 1418254f889dSBrendon Cahoon continue; 1419c715a5d2SKrzysztof Parzyszek alap = std::min(alap, (int)(getALAP(succ) - IS->getLatency() + 1420254f889dSBrendon Cahoon getDistance(SU, succ, *IS) * MII)); 1421254f889dSBrendon Cahoon } 1422254f889dSBrendon Cahoon 1423254f889dSBrendon Cahoon ScheduleInfo[*I].ALAP = alap; 14244b8bcf00SRoorda, Jan-Willem ScheduleInfo[*I].ZeroLatencyHeight = zeroLatencyHeight; 1425254f889dSBrendon Cahoon } 1426254f889dSBrendon Cahoon 1427254f889dSBrendon Cahoon // After computing the node functions, compute the summary for each node set. 1428254f889dSBrendon Cahoon for (NodeSet &I : NodeSets) 1429254f889dSBrendon Cahoon I.computeNodeSetInfo(this); 1430254f889dSBrendon Cahoon 1431d34e60caSNicola Zaghen LLVM_DEBUG({ 1432254f889dSBrendon Cahoon for (unsigned i = 0; i < SUnits.size(); i++) { 1433254f889dSBrendon Cahoon dbgs() << "\tNode " << i << ":\n"; 1434254f889dSBrendon Cahoon dbgs() << "\t ASAP = " << getASAP(&SUnits[i]) << "\n"; 1435254f889dSBrendon Cahoon dbgs() << "\t ALAP = " << getALAP(&SUnits[i]) << "\n"; 1436254f889dSBrendon Cahoon dbgs() << "\t MOV = " << getMOV(&SUnits[i]) << "\n"; 1437254f889dSBrendon Cahoon dbgs() << "\t D = " << getDepth(&SUnits[i]) << "\n"; 1438254f889dSBrendon Cahoon dbgs() << "\t H = " << getHeight(&SUnits[i]) << "\n"; 14394b8bcf00SRoorda, Jan-Willem dbgs() << "\t ZLD = " << getZeroLatencyDepth(&SUnits[i]) << "\n"; 14404b8bcf00SRoorda, Jan-Willem dbgs() << "\t ZLH = " << getZeroLatencyHeight(&SUnits[i]) << "\n"; 1441254f889dSBrendon Cahoon } 1442254f889dSBrendon Cahoon }); 1443254f889dSBrendon Cahoon } 1444254f889dSBrendon Cahoon 1445254f889dSBrendon Cahoon /// Compute the Pred_L(O) set, as defined in the paper. The set is defined 1446254f889dSBrendon Cahoon /// as the predecessors of the elements of NodeOrder that are not also in 1447254f889dSBrendon Cahoon /// NodeOrder. 1448254f889dSBrendon Cahoon static bool pred_L(SetVector<SUnit *> &NodeOrder, 1449254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> &Preds, 1450254f889dSBrendon Cahoon const NodeSet *S = nullptr) { 1451254f889dSBrendon Cahoon Preds.clear(); 1452254f889dSBrendon Cahoon for (SetVector<SUnit *>::iterator I = NodeOrder.begin(), E = NodeOrder.end(); 1453254f889dSBrendon Cahoon I != E; ++I) { 1454254f889dSBrendon Cahoon for (SUnit::pred_iterator PI = (*I)->Preds.begin(), PE = (*I)->Preds.end(); 1455254f889dSBrendon Cahoon PI != PE; ++PI) { 1456254f889dSBrendon Cahoon if (S && S->count(PI->getSUnit()) == 0) 1457254f889dSBrendon Cahoon continue; 1458254f889dSBrendon Cahoon if (ignoreDependence(*PI, true)) 1459254f889dSBrendon Cahoon continue; 1460254f889dSBrendon Cahoon if (NodeOrder.count(PI->getSUnit()) == 0) 1461254f889dSBrendon Cahoon Preds.insert(PI->getSUnit()); 1462254f889dSBrendon Cahoon } 1463254f889dSBrendon Cahoon // Back-edges are predecessors with an anti-dependence. 1464254f889dSBrendon Cahoon for (SUnit::const_succ_iterator IS = (*I)->Succs.begin(), 1465254f889dSBrendon Cahoon ES = (*I)->Succs.end(); 1466254f889dSBrendon Cahoon IS != ES; ++IS) { 1467254f889dSBrendon Cahoon if (IS->getKind() != SDep::Anti) 1468254f889dSBrendon Cahoon continue; 1469254f889dSBrendon Cahoon if (S && S->count(IS->getSUnit()) == 0) 1470254f889dSBrendon Cahoon continue; 1471254f889dSBrendon Cahoon if (NodeOrder.count(IS->getSUnit()) == 0) 1472254f889dSBrendon Cahoon Preds.insert(IS->getSUnit()); 1473254f889dSBrendon Cahoon } 1474254f889dSBrendon Cahoon } 147532a40564SEugene Zelenko return !Preds.empty(); 1476254f889dSBrendon Cahoon } 1477254f889dSBrendon Cahoon 1478254f889dSBrendon Cahoon /// Compute the Succ_L(O) set, as defined in the paper. The set is defined 1479254f889dSBrendon Cahoon /// as the successors of the elements of NodeOrder that are not also in 1480254f889dSBrendon Cahoon /// NodeOrder. 1481254f889dSBrendon Cahoon static bool succ_L(SetVector<SUnit *> &NodeOrder, 1482254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> &Succs, 1483254f889dSBrendon Cahoon const NodeSet *S = nullptr) { 1484254f889dSBrendon Cahoon Succs.clear(); 1485254f889dSBrendon Cahoon for (SetVector<SUnit *>::iterator I = NodeOrder.begin(), E = NodeOrder.end(); 1486254f889dSBrendon Cahoon I != E; ++I) { 1487254f889dSBrendon Cahoon for (SUnit::succ_iterator SI = (*I)->Succs.begin(), SE = (*I)->Succs.end(); 1488254f889dSBrendon Cahoon SI != SE; ++SI) { 1489254f889dSBrendon Cahoon if (S && S->count(SI->getSUnit()) == 0) 1490254f889dSBrendon Cahoon continue; 1491254f889dSBrendon Cahoon if (ignoreDependence(*SI, false)) 1492254f889dSBrendon Cahoon continue; 1493254f889dSBrendon Cahoon if (NodeOrder.count(SI->getSUnit()) == 0) 1494254f889dSBrendon Cahoon Succs.insert(SI->getSUnit()); 1495254f889dSBrendon Cahoon } 1496254f889dSBrendon Cahoon for (SUnit::const_pred_iterator PI = (*I)->Preds.begin(), 1497254f889dSBrendon Cahoon PE = (*I)->Preds.end(); 1498254f889dSBrendon Cahoon PI != PE; ++PI) { 1499254f889dSBrendon Cahoon if (PI->getKind() != SDep::Anti) 1500254f889dSBrendon Cahoon continue; 1501254f889dSBrendon Cahoon if (S && S->count(PI->getSUnit()) == 0) 1502254f889dSBrendon Cahoon continue; 1503254f889dSBrendon Cahoon if (NodeOrder.count(PI->getSUnit()) == 0) 1504254f889dSBrendon Cahoon Succs.insert(PI->getSUnit()); 1505254f889dSBrendon Cahoon } 1506254f889dSBrendon Cahoon } 150732a40564SEugene Zelenko return !Succs.empty(); 1508254f889dSBrendon Cahoon } 1509254f889dSBrendon Cahoon 1510254f889dSBrendon Cahoon /// Return true if there is a path from the specified node to any of the nodes 1511254f889dSBrendon Cahoon /// in DestNodes. Keep track and return the nodes in any path. 1512254f889dSBrendon Cahoon static bool computePath(SUnit *Cur, SetVector<SUnit *> &Path, 1513254f889dSBrendon Cahoon SetVector<SUnit *> &DestNodes, 1514254f889dSBrendon Cahoon SetVector<SUnit *> &Exclude, 1515254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 8> &Visited) { 1516254f889dSBrendon Cahoon if (Cur->isBoundaryNode()) 1517254f889dSBrendon Cahoon return false; 1518254f889dSBrendon Cahoon if (Exclude.count(Cur) != 0) 1519254f889dSBrendon Cahoon return false; 1520254f889dSBrendon Cahoon if (DestNodes.count(Cur) != 0) 1521254f889dSBrendon Cahoon return true; 1522254f889dSBrendon Cahoon if (!Visited.insert(Cur).second) 1523254f889dSBrendon Cahoon return Path.count(Cur) != 0; 1524254f889dSBrendon Cahoon bool FoundPath = false; 1525254f889dSBrendon Cahoon for (auto &SI : Cur->Succs) 1526254f889dSBrendon Cahoon FoundPath |= computePath(SI.getSUnit(), Path, DestNodes, Exclude, Visited); 1527254f889dSBrendon Cahoon for (auto &PI : Cur->Preds) 1528254f889dSBrendon Cahoon if (PI.getKind() == SDep::Anti) 1529254f889dSBrendon Cahoon FoundPath |= 1530254f889dSBrendon Cahoon computePath(PI.getSUnit(), Path, DestNodes, Exclude, Visited); 1531254f889dSBrendon Cahoon if (FoundPath) 1532254f889dSBrendon Cahoon Path.insert(Cur); 1533254f889dSBrendon Cahoon return FoundPath; 1534254f889dSBrendon Cahoon } 1535254f889dSBrendon Cahoon 1536254f889dSBrendon Cahoon /// Return true if Set1 is a subset of Set2. 1537254f889dSBrendon Cahoon template <class S1Ty, class S2Ty> static bool isSubset(S1Ty &Set1, S2Ty &Set2) { 1538254f889dSBrendon Cahoon for (typename S1Ty::iterator I = Set1.begin(), E = Set1.end(); I != E; ++I) 1539254f889dSBrendon Cahoon if (Set2.count(*I) == 0) 1540254f889dSBrendon Cahoon return false; 1541254f889dSBrendon Cahoon return true; 1542254f889dSBrendon Cahoon } 1543254f889dSBrendon Cahoon 1544254f889dSBrendon Cahoon /// Compute the live-out registers for the instructions in a node-set. 1545254f889dSBrendon Cahoon /// The live-out registers are those that are defined in the node-set, 1546254f889dSBrendon Cahoon /// but not used. Except for use operands of Phis. 1547254f889dSBrendon Cahoon static void computeLiveOuts(MachineFunction &MF, RegPressureTracker &RPTracker, 1548254f889dSBrendon Cahoon NodeSet &NS) { 1549254f889dSBrendon Cahoon const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 1550254f889dSBrendon Cahoon MachineRegisterInfo &MRI = MF.getRegInfo(); 1551254f889dSBrendon Cahoon SmallVector<RegisterMaskPair, 8> LiveOutRegs; 1552254f889dSBrendon Cahoon SmallSet<unsigned, 4> Uses; 1553254f889dSBrendon Cahoon for (SUnit *SU : NS) { 1554254f889dSBrendon Cahoon const MachineInstr *MI = SU->getInstr(); 1555254f889dSBrendon Cahoon if (MI->isPHI()) 1556254f889dSBrendon Cahoon continue; 1557fc371558SMatthias Braun for (const MachineOperand &MO : MI->operands()) 1558fc371558SMatthias Braun if (MO.isReg() && MO.isUse()) { 15590c476111SDaniel Sanders Register Reg = MO.getReg(); 15602bea69bfSDaniel Sanders if (Register::isVirtualRegister(Reg)) 1561254f889dSBrendon Cahoon Uses.insert(Reg); 1562254f889dSBrendon Cahoon else if (MRI.isAllocatable(Reg)) 1563254f889dSBrendon Cahoon for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) 1564254f889dSBrendon Cahoon Uses.insert(*Units); 1565254f889dSBrendon Cahoon } 1566254f889dSBrendon Cahoon } 1567254f889dSBrendon Cahoon for (SUnit *SU : NS) 1568fc371558SMatthias Braun for (const MachineOperand &MO : SU->getInstr()->operands()) 1569fc371558SMatthias Braun if (MO.isReg() && MO.isDef() && !MO.isDead()) { 15700c476111SDaniel Sanders Register Reg = MO.getReg(); 15712bea69bfSDaniel Sanders if (Register::isVirtualRegister(Reg)) { 1572254f889dSBrendon Cahoon if (!Uses.count(Reg)) 157391b5cf84SKrzysztof Parzyszek LiveOutRegs.push_back(RegisterMaskPair(Reg, 157491b5cf84SKrzysztof Parzyszek LaneBitmask::getNone())); 1575254f889dSBrendon Cahoon } else if (MRI.isAllocatable(Reg)) { 1576254f889dSBrendon Cahoon for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) 1577254f889dSBrendon Cahoon if (!Uses.count(*Units)) 157891b5cf84SKrzysztof Parzyszek LiveOutRegs.push_back(RegisterMaskPair(*Units, 157991b5cf84SKrzysztof Parzyszek LaneBitmask::getNone())); 1580254f889dSBrendon Cahoon } 1581254f889dSBrendon Cahoon } 1582254f889dSBrendon Cahoon RPTracker.addLiveRegs(LiveOutRegs); 1583254f889dSBrendon Cahoon } 1584254f889dSBrendon Cahoon 1585254f889dSBrendon Cahoon /// A heuristic to filter nodes in recurrent node-sets if the register 1586254f889dSBrendon Cahoon /// pressure of a set is too high. 1587254f889dSBrendon Cahoon void SwingSchedulerDAG::registerPressureFilter(NodeSetType &NodeSets) { 1588254f889dSBrendon Cahoon for (auto &NS : NodeSets) { 1589254f889dSBrendon Cahoon // Skip small node-sets since they won't cause register pressure problems. 1590254f889dSBrendon Cahoon if (NS.size() <= 2) 1591254f889dSBrendon Cahoon continue; 1592254f889dSBrendon Cahoon IntervalPressure RecRegPressure; 1593254f889dSBrendon Cahoon RegPressureTracker RecRPTracker(RecRegPressure); 1594254f889dSBrendon Cahoon RecRPTracker.init(&MF, &RegClassInfo, &LIS, BB, BB->end(), false, true); 1595254f889dSBrendon Cahoon computeLiveOuts(MF, RecRPTracker, NS); 1596254f889dSBrendon Cahoon RecRPTracker.closeBottom(); 1597254f889dSBrendon Cahoon 1598254f889dSBrendon Cahoon std::vector<SUnit *> SUnits(NS.begin(), NS.end()); 15990cac726aSFangrui Song llvm::sort(SUnits, [](const SUnit *A, const SUnit *B) { 1600254f889dSBrendon Cahoon return A->NodeNum > B->NodeNum; 1601254f889dSBrendon Cahoon }); 1602254f889dSBrendon Cahoon 1603254f889dSBrendon Cahoon for (auto &SU : SUnits) { 1604254f889dSBrendon Cahoon // Since we're computing the register pressure for a subset of the 1605254f889dSBrendon Cahoon // instructions in a block, we need to set the tracker for each 1606254f889dSBrendon Cahoon // instruction in the node-set. The tracker is set to the instruction 1607254f889dSBrendon Cahoon // just after the one we're interested in. 1608254f889dSBrendon Cahoon MachineBasicBlock::const_iterator CurInstI = SU->getInstr(); 1609254f889dSBrendon Cahoon RecRPTracker.setPos(std::next(CurInstI)); 1610254f889dSBrendon Cahoon 1611254f889dSBrendon Cahoon RegPressureDelta RPDelta; 1612254f889dSBrendon Cahoon ArrayRef<PressureChange> CriticalPSets; 1613254f889dSBrendon Cahoon RecRPTracker.getMaxUpwardPressureDelta(SU->getInstr(), nullptr, RPDelta, 1614254f889dSBrendon Cahoon CriticalPSets, 1615254f889dSBrendon Cahoon RecRegPressure.MaxSetPressure); 1616254f889dSBrendon Cahoon if (RPDelta.Excess.isValid()) { 1617d34e60caSNicola Zaghen LLVM_DEBUG( 1618d34e60caSNicola Zaghen dbgs() << "Excess register pressure: SU(" << SU->NodeNum << ") " 1619254f889dSBrendon Cahoon << TRI->getRegPressureSetName(RPDelta.Excess.getPSet()) 1620254f889dSBrendon Cahoon << ":" << RPDelta.Excess.getUnitInc()); 1621254f889dSBrendon Cahoon NS.setExceedPressure(SU); 1622254f889dSBrendon Cahoon break; 1623254f889dSBrendon Cahoon } 1624254f889dSBrendon Cahoon RecRPTracker.recede(); 1625254f889dSBrendon Cahoon } 1626254f889dSBrendon Cahoon } 1627254f889dSBrendon Cahoon } 1628254f889dSBrendon Cahoon 1629254f889dSBrendon Cahoon /// A heuristic to colocate node sets that have the same set of 1630254f889dSBrendon Cahoon /// successors. 1631254f889dSBrendon Cahoon void SwingSchedulerDAG::colocateNodeSets(NodeSetType &NodeSets) { 1632254f889dSBrendon Cahoon unsigned Colocate = 0; 1633254f889dSBrendon Cahoon for (int i = 0, e = NodeSets.size(); i < e; ++i) { 1634254f889dSBrendon Cahoon NodeSet &N1 = NodeSets[i]; 1635254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> S1; 1636254f889dSBrendon Cahoon if (N1.empty() || !succ_L(N1, S1)) 1637254f889dSBrendon Cahoon continue; 1638254f889dSBrendon Cahoon for (int j = i + 1; j < e; ++j) { 1639254f889dSBrendon Cahoon NodeSet &N2 = NodeSets[j]; 1640254f889dSBrendon Cahoon if (N1.compareRecMII(N2) != 0) 1641254f889dSBrendon Cahoon continue; 1642254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> S2; 1643254f889dSBrendon Cahoon if (N2.empty() || !succ_L(N2, S2)) 1644254f889dSBrendon Cahoon continue; 1645254f889dSBrendon Cahoon if (isSubset(S1, S2) && S1.size() == S2.size()) { 1646254f889dSBrendon Cahoon N1.setColocate(++Colocate); 1647254f889dSBrendon Cahoon N2.setColocate(Colocate); 1648254f889dSBrendon Cahoon break; 1649254f889dSBrendon Cahoon } 1650254f889dSBrendon Cahoon } 1651254f889dSBrendon Cahoon } 1652254f889dSBrendon Cahoon } 1653254f889dSBrendon Cahoon 1654254f889dSBrendon Cahoon /// Check if the existing node-sets are profitable. If not, then ignore the 1655254f889dSBrendon Cahoon /// recurrent node-sets, and attempt to schedule all nodes together. This is 16563ca23341SKrzysztof Parzyszek /// a heuristic. If the MII is large and all the recurrent node-sets are small, 16573ca23341SKrzysztof Parzyszek /// then it's best to try to schedule all instructions together instead of 16583ca23341SKrzysztof Parzyszek /// starting with the recurrent node-sets. 1659254f889dSBrendon Cahoon void SwingSchedulerDAG::checkNodeSets(NodeSetType &NodeSets) { 1660254f889dSBrendon Cahoon // Look for loops with a large MII. 16613ca23341SKrzysztof Parzyszek if (MII < 17) 1662254f889dSBrendon Cahoon return; 1663254f889dSBrendon Cahoon // Check if the node-set contains only a simple add recurrence. 16643ca23341SKrzysztof Parzyszek for (auto &NS : NodeSets) { 16653ca23341SKrzysztof Parzyszek if (NS.getRecMII() > 2) 1666254f889dSBrendon Cahoon return; 16673ca23341SKrzysztof Parzyszek if (NS.getMaxDepth() > MII) 16683ca23341SKrzysztof Parzyszek return; 16693ca23341SKrzysztof Parzyszek } 1670254f889dSBrendon Cahoon NodeSets.clear(); 1671d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "Clear recurrence node-sets\n"); 1672254f889dSBrendon Cahoon return; 1673254f889dSBrendon Cahoon } 1674254f889dSBrendon Cahoon 1675254f889dSBrendon Cahoon /// Add the nodes that do not belong to a recurrence set into groups 1676254f889dSBrendon Cahoon /// based upon connected componenets. 1677254f889dSBrendon Cahoon void SwingSchedulerDAG::groupRemainingNodes(NodeSetType &NodeSets) { 1678254f889dSBrendon Cahoon SetVector<SUnit *> NodesAdded; 1679254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 8> Visited; 1680254f889dSBrendon Cahoon // Add the nodes that are on a path between the previous node sets and 1681254f889dSBrendon Cahoon // the current node set. 1682254f889dSBrendon Cahoon for (NodeSet &I : NodeSets) { 1683254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> N; 1684254f889dSBrendon Cahoon // Add the nodes from the current node set to the previous node set. 1685254f889dSBrendon Cahoon if (succ_L(I, N)) { 1686254f889dSBrendon Cahoon SetVector<SUnit *> Path; 1687254f889dSBrendon Cahoon for (SUnit *NI : N) { 1688254f889dSBrendon Cahoon Visited.clear(); 1689254f889dSBrendon Cahoon computePath(NI, Path, NodesAdded, I, Visited); 1690254f889dSBrendon Cahoon } 169132a40564SEugene Zelenko if (!Path.empty()) 1692254f889dSBrendon Cahoon I.insert(Path.begin(), Path.end()); 1693254f889dSBrendon Cahoon } 1694254f889dSBrendon Cahoon // Add the nodes from the previous node set to the current node set. 1695254f889dSBrendon Cahoon N.clear(); 1696254f889dSBrendon Cahoon if (succ_L(NodesAdded, N)) { 1697254f889dSBrendon Cahoon SetVector<SUnit *> Path; 1698254f889dSBrendon Cahoon for (SUnit *NI : N) { 1699254f889dSBrendon Cahoon Visited.clear(); 1700254f889dSBrendon Cahoon computePath(NI, Path, I, NodesAdded, Visited); 1701254f889dSBrendon Cahoon } 170232a40564SEugene Zelenko if (!Path.empty()) 1703254f889dSBrendon Cahoon I.insert(Path.begin(), Path.end()); 1704254f889dSBrendon Cahoon } 1705254f889dSBrendon Cahoon NodesAdded.insert(I.begin(), I.end()); 1706254f889dSBrendon Cahoon } 1707254f889dSBrendon Cahoon 1708254f889dSBrendon Cahoon // Create a new node set with the connected nodes of any successor of a node 1709254f889dSBrendon Cahoon // in a recurrent set. 1710254f889dSBrendon Cahoon NodeSet NewSet; 1711254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> N; 1712254f889dSBrendon Cahoon if (succ_L(NodesAdded, N)) 1713254f889dSBrendon Cahoon for (SUnit *I : N) 1714254f889dSBrendon Cahoon addConnectedNodes(I, NewSet, NodesAdded); 171532a40564SEugene Zelenko if (!NewSet.empty()) 1716254f889dSBrendon Cahoon NodeSets.push_back(NewSet); 1717254f889dSBrendon Cahoon 1718254f889dSBrendon Cahoon // Create a new node set with the connected nodes of any predecessor of a node 1719254f889dSBrendon Cahoon // in a recurrent set. 1720254f889dSBrendon Cahoon NewSet.clear(); 1721254f889dSBrendon Cahoon if (pred_L(NodesAdded, N)) 1722254f889dSBrendon Cahoon for (SUnit *I : N) 1723254f889dSBrendon Cahoon addConnectedNodes(I, NewSet, NodesAdded); 172432a40564SEugene Zelenko if (!NewSet.empty()) 1725254f889dSBrendon Cahoon NodeSets.push_back(NewSet); 1726254f889dSBrendon Cahoon 1727372ffa15SHiroshi Inoue // Create new nodes sets with the connected nodes any remaining node that 1728254f889dSBrendon Cahoon // has no predecessor. 1729254f889dSBrendon Cahoon for (unsigned i = 0; i < SUnits.size(); ++i) { 1730254f889dSBrendon Cahoon SUnit *SU = &SUnits[i]; 1731254f889dSBrendon Cahoon if (NodesAdded.count(SU) == 0) { 1732254f889dSBrendon Cahoon NewSet.clear(); 1733254f889dSBrendon Cahoon addConnectedNodes(SU, NewSet, NodesAdded); 173432a40564SEugene Zelenko if (!NewSet.empty()) 1735254f889dSBrendon Cahoon NodeSets.push_back(NewSet); 1736254f889dSBrendon Cahoon } 1737254f889dSBrendon Cahoon } 1738254f889dSBrendon Cahoon } 1739254f889dSBrendon Cahoon 174031f47b81SAlexey Lapshin /// Add the node to the set, and add all of its connected nodes to the set. 1741254f889dSBrendon Cahoon void SwingSchedulerDAG::addConnectedNodes(SUnit *SU, NodeSet &NewSet, 1742254f889dSBrendon Cahoon SetVector<SUnit *> &NodesAdded) { 1743254f889dSBrendon Cahoon NewSet.insert(SU); 1744254f889dSBrendon Cahoon NodesAdded.insert(SU); 1745254f889dSBrendon Cahoon for (auto &SI : SU->Succs) { 1746254f889dSBrendon Cahoon SUnit *Successor = SI.getSUnit(); 1747254f889dSBrendon Cahoon if (!SI.isArtificial() && NodesAdded.count(Successor) == 0) 1748254f889dSBrendon Cahoon addConnectedNodes(Successor, NewSet, NodesAdded); 1749254f889dSBrendon Cahoon } 1750254f889dSBrendon Cahoon for (auto &PI : SU->Preds) { 1751254f889dSBrendon Cahoon SUnit *Predecessor = PI.getSUnit(); 1752254f889dSBrendon Cahoon if (!PI.isArtificial() && NodesAdded.count(Predecessor) == 0) 1753254f889dSBrendon Cahoon addConnectedNodes(Predecessor, NewSet, NodesAdded); 1754254f889dSBrendon Cahoon } 1755254f889dSBrendon Cahoon } 1756254f889dSBrendon Cahoon 1757254f889dSBrendon Cahoon /// Return true if Set1 contains elements in Set2. The elements in common 1758254f889dSBrendon Cahoon /// are returned in a different container. 1759254f889dSBrendon Cahoon static bool isIntersect(SmallSetVector<SUnit *, 8> &Set1, const NodeSet &Set2, 1760254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> &Result) { 1761254f889dSBrendon Cahoon Result.clear(); 1762254f889dSBrendon Cahoon for (unsigned i = 0, e = Set1.size(); i != e; ++i) { 1763254f889dSBrendon Cahoon SUnit *SU = Set1[i]; 1764254f889dSBrendon Cahoon if (Set2.count(SU) != 0) 1765254f889dSBrendon Cahoon Result.insert(SU); 1766254f889dSBrendon Cahoon } 1767254f889dSBrendon Cahoon return !Result.empty(); 1768254f889dSBrendon Cahoon } 1769254f889dSBrendon Cahoon 1770254f889dSBrendon Cahoon /// Merge the recurrence node sets that have the same initial node. 1771254f889dSBrendon Cahoon void SwingSchedulerDAG::fuseRecs(NodeSetType &NodeSets) { 1772254f889dSBrendon Cahoon for (NodeSetType::iterator I = NodeSets.begin(), E = NodeSets.end(); I != E; 1773254f889dSBrendon Cahoon ++I) { 1774254f889dSBrendon Cahoon NodeSet &NI = *I; 1775254f889dSBrendon Cahoon for (NodeSetType::iterator J = I + 1; J != E;) { 1776254f889dSBrendon Cahoon NodeSet &NJ = *J; 1777254f889dSBrendon Cahoon if (NI.getNode(0)->NodeNum == NJ.getNode(0)->NodeNum) { 1778254f889dSBrendon Cahoon if (NJ.compareRecMII(NI) > 0) 1779254f889dSBrendon Cahoon NI.setRecMII(NJ.getRecMII()); 1780254f889dSBrendon Cahoon for (NodeSet::iterator NII = J->begin(), ENI = J->end(); NII != ENI; 1781254f889dSBrendon Cahoon ++NII) 1782254f889dSBrendon Cahoon I->insert(*NII); 1783254f889dSBrendon Cahoon NodeSets.erase(J); 1784254f889dSBrendon Cahoon E = NodeSets.end(); 1785254f889dSBrendon Cahoon } else { 1786254f889dSBrendon Cahoon ++J; 1787254f889dSBrendon Cahoon } 1788254f889dSBrendon Cahoon } 1789254f889dSBrendon Cahoon } 1790254f889dSBrendon Cahoon } 1791254f889dSBrendon Cahoon 1792254f889dSBrendon Cahoon /// Remove nodes that have been scheduled in previous NodeSets. 1793254f889dSBrendon Cahoon void SwingSchedulerDAG::removeDuplicateNodes(NodeSetType &NodeSets) { 1794254f889dSBrendon Cahoon for (NodeSetType::iterator I = NodeSets.begin(), E = NodeSets.end(); I != E; 1795254f889dSBrendon Cahoon ++I) 1796254f889dSBrendon Cahoon for (NodeSetType::iterator J = I + 1; J != E;) { 1797254f889dSBrendon Cahoon J->remove_if([&](SUnit *SUJ) { return I->count(SUJ); }); 1798254f889dSBrendon Cahoon 179932a40564SEugene Zelenko if (J->empty()) { 1800254f889dSBrendon Cahoon NodeSets.erase(J); 1801254f889dSBrendon Cahoon E = NodeSets.end(); 1802254f889dSBrendon Cahoon } else { 1803254f889dSBrendon Cahoon ++J; 1804254f889dSBrendon Cahoon } 1805254f889dSBrendon Cahoon } 1806254f889dSBrendon Cahoon } 1807254f889dSBrendon Cahoon 1808254f889dSBrendon Cahoon /// Compute an ordered list of the dependence graph nodes, which 1809254f889dSBrendon Cahoon /// indicates the order that the nodes will be scheduled. This is a 1810254f889dSBrendon Cahoon /// two-level algorithm. First, a partial order is created, which 1811254f889dSBrendon Cahoon /// consists of a list of sets ordered from highest to lowest priority. 1812254f889dSBrendon Cahoon void SwingSchedulerDAG::computeNodeOrder(NodeSetType &NodeSets) { 1813254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> R; 1814254f889dSBrendon Cahoon NodeOrder.clear(); 1815254f889dSBrendon Cahoon 1816254f889dSBrendon Cahoon for (auto &Nodes : NodeSets) { 1817d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "NodeSet size " << Nodes.size() << "\n"); 1818254f889dSBrendon Cahoon OrderKind Order; 1819254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> N; 1820254f889dSBrendon Cahoon if (pred_L(NodeOrder, N) && isSubset(N, Nodes)) { 1821254f889dSBrendon Cahoon R.insert(N.begin(), N.end()); 1822254f889dSBrendon Cahoon Order = BottomUp; 1823d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " Bottom up (preds) "); 1824254f889dSBrendon Cahoon } else if (succ_L(NodeOrder, N) && isSubset(N, Nodes)) { 1825254f889dSBrendon Cahoon R.insert(N.begin(), N.end()); 1826254f889dSBrendon Cahoon Order = TopDown; 1827d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " Top down (succs) "); 1828254f889dSBrendon Cahoon } else if (isIntersect(N, Nodes, R)) { 1829254f889dSBrendon Cahoon // If some of the successors are in the existing node-set, then use the 1830254f889dSBrendon Cahoon // top-down ordering. 1831254f889dSBrendon Cahoon Order = TopDown; 1832d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " Top down (intersect) "); 1833254f889dSBrendon Cahoon } else if (NodeSets.size() == 1) { 1834254f889dSBrendon Cahoon for (auto &N : Nodes) 1835254f889dSBrendon Cahoon if (N->Succs.size() == 0) 1836254f889dSBrendon Cahoon R.insert(N); 1837254f889dSBrendon Cahoon Order = BottomUp; 1838d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " Bottom up (all) "); 1839254f889dSBrendon Cahoon } else { 1840254f889dSBrendon Cahoon // Find the node with the highest ASAP. 1841254f889dSBrendon Cahoon SUnit *maxASAP = nullptr; 1842254f889dSBrendon Cahoon for (SUnit *SU : Nodes) { 1843a2122044SKrzysztof Parzyszek if (maxASAP == nullptr || getASAP(SU) > getASAP(maxASAP) || 1844a2122044SKrzysztof Parzyszek (getASAP(SU) == getASAP(maxASAP) && SU->NodeNum > maxASAP->NodeNum)) 1845254f889dSBrendon Cahoon maxASAP = SU; 1846254f889dSBrendon Cahoon } 1847254f889dSBrendon Cahoon R.insert(maxASAP); 1848254f889dSBrendon Cahoon Order = BottomUp; 1849d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " Bottom up (default) "); 1850254f889dSBrendon Cahoon } 1851254f889dSBrendon Cahoon 1852254f889dSBrendon Cahoon while (!R.empty()) { 1853254f889dSBrendon Cahoon if (Order == TopDown) { 1854254f889dSBrendon Cahoon // Choose the node with the maximum height. If more than one, choose 1855a2122044SKrzysztof Parzyszek // the node wiTH the maximum ZeroLatencyHeight. If still more than one, 18564b8bcf00SRoorda, Jan-Willem // choose the node with the lowest MOV. 1857254f889dSBrendon Cahoon while (!R.empty()) { 1858254f889dSBrendon Cahoon SUnit *maxHeight = nullptr; 1859254f889dSBrendon Cahoon for (SUnit *I : R) { 1860cdc71612SEugene Zelenko if (maxHeight == nullptr || getHeight(I) > getHeight(maxHeight)) 1861254f889dSBrendon Cahoon maxHeight = I; 1862254f889dSBrendon Cahoon else if (getHeight(I) == getHeight(maxHeight) && 18634b8bcf00SRoorda, Jan-Willem getZeroLatencyHeight(I) > getZeroLatencyHeight(maxHeight)) 1864254f889dSBrendon Cahoon maxHeight = I; 18654b8bcf00SRoorda, Jan-Willem else if (getHeight(I) == getHeight(maxHeight) && 18664b8bcf00SRoorda, Jan-Willem getZeroLatencyHeight(I) == 18674b8bcf00SRoorda, Jan-Willem getZeroLatencyHeight(maxHeight) && 18684b8bcf00SRoorda, Jan-Willem getMOV(I) < getMOV(maxHeight)) 1869254f889dSBrendon Cahoon maxHeight = I; 1870254f889dSBrendon Cahoon } 1871254f889dSBrendon Cahoon NodeOrder.insert(maxHeight); 1872d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << maxHeight->NodeNum << " "); 1873254f889dSBrendon Cahoon R.remove(maxHeight); 1874254f889dSBrendon Cahoon for (const auto &I : maxHeight->Succs) { 1875254f889dSBrendon Cahoon if (Nodes.count(I.getSUnit()) == 0) 1876254f889dSBrendon Cahoon continue; 1877254f889dSBrendon Cahoon if (NodeOrder.count(I.getSUnit()) != 0) 1878254f889dSBrendon Cahoon continue; 1879254f889dSBrendon Cahoon if (ignoreDependence(I, false)) 1880254f889dSBrendon Cahoon continue; 1881254f889dSBrendon Cahoon R.insert(I.getSUnit()); 1882254f889dSBrendon Cahoon } 1883254f889dSBrendon Cahoon // Back-edges are predecessors with an anti-dependence. 1884254f889dSBrendon Cahoon for (const auto &I : maxHeight->Preds) { 1885254f889dSBrendon Cahoon if (I.getKind() != SDep::Anti) 1886254f889dSBrendon Cahoon continue; 1887254f889dSBrendon Cahoon if (Nodes.count(I.getSUnit()) == 0) 1888254f889dSBrendon Cahoon continue; 1889254f889dSBrendon Cahoon if (NodeOrder.count(I.getSUnit()) != 0) 1890254f889dSBrendon Cahoon continue; 1891254f889dSBrendon Cahoon R.insert(I.getSUnit()); 1892254f889dSBrendon Cahoon } 1893254f889dSBrendon Cahoon } 1894254f889dSBrendon Cahoon Order = BottomUp; 1895d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "\n Switching order to bottom up "); 1896254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> N; 1897254f889dSBrendon Cahoon if (pred_L(NodeOrder, N, &Nodes)) 1898254f889dSBrendon Cahoon R.insert(N.begin(), N.end()); 1899254f889dSBrendon Cahoon } else { 1900254f889dSBrendon Cahoon // Choose the node with the maximum depth. If more than one, choose 19014b8bcf00SRoorda, Jan-Willem // the node with the maximum ZeroLatencyDepth. If still more than one, 19024b8bcf00SRoorda, Jan-Willem // choose the node with the lowest MOV. 1903254f889dSBrendon Cahoon while (!R.empty()) { 1904254f889dSBrendon Cahoon SUnit *maxDepth = nullptr; 1905254f889dSBrendon Cahoon for (SUnit *I : R) { 1906cdc71612SEugene Zelenko if (maxDepth == nullptr || getDepth(I) > getDepth(maxDepth)) 1907254f889dSBrendon Cahoon maxDepth = I; 1908254f889dSBrendon Cahoon else if (getDepth(I) == getDepth(maxDepth) && 19094b8bcf00SRoorda, Jan-Willem getZeroLatencyDepth(I) > getZeroLatencyDepth(maxDepth)) 1910254f889dSBrendon Cahoon maxDepth = I; 19114b8bcf00SRoorda, Jan-Willem else if (getDepth(I) == getDepth(maxDepth) && 19124b8bcf00SRoorda, Jan-Willem getZeroLatencyDepth(I) == getZeroLatencyDepth(maxDepth) && 19134b8bcf00SRoorda, Jan-Willem getMOV(I) < getMOV(maxDepth)) 1914254f889dSBrendon Cahoon maxDepth = I; 1915254f889dSBrendon Cahoon } 1916254f889dSBrendon Cahoon NodeOrder.insert(maxDepth); 1917d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << maxDepth->NodeNum << " "); 1918254f889dSBrendon Cahoon R.remove(maxDepth); 1919254f889dSBrendon Cahoon if (Nodes.isExceedSU(maxDepth)) { 1920254f889dSBrendon Cahoon Order = TopDown; 1921254f889dSBrendon Cahoon R.clear(); 1922254f889dSBrendon Cahoon R.insert(Nodes.getNode(0)); 1923254f889dSBrendon Cahoon break; 1924254f889dSBrendon Cahoon } 1925254f889dSBrendon Cahoon for (const auto &I : maxDepth->Preds) { 1926254f889dSBrendon Cahoon if (Nodes.count(I.getSUnit()) == 0) 1927254f889dSBrendon Cahoon continue; 1928254f889dSBrendon Cahoon if (NodeOrder.count(I.getSUnit()) != 0) 1929254f889dSBrendon Cahoon continue; 1930254f889dSBrendon Cahoon R.insert(I.getSUnit()); 1931254f889dSBrendon Cahoon } 1932254f889dSBrendon Cahoon // Back-edges are predecessors with an anti-dependence. 1933254f889dSBrendon Cahoon for (const auto &I : maxDepth->Succs) { 1934254f889dSBrendon Cahoon if (I.getKind() != SDep::Anti) 1935254f889dSBrendon Cahoon continue; 1936254f889dSBrendon Cahoon if (Nodes.count(I.getSUnit()) == 0) 1937254f889dSBrendon Cahoon continue; 1938254f889dSBrendon Cahoon if (NodeOrder.count(I.getSUnit()) != 0) 1939254f889dSBrendon Cahoon continue; 1940254f889dSBrendon Cahoon R.insert(I.getSUnit()); 1941254f889dSBrendon Cahoon } 1942254f889dSBrendon Cahoon } 1943254f889dSBrendon Cahoon Order = TopDown; 1944d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "\n Switching order to top down "); 1945254f889dSBrendon Cahoon SmallSetVector<SUnit *, 8> N; 1946254f889dSBrendon Cahoon if (succ_L(NodeOrder, N, &Nodes)) 1947254f889dSBrendon Cahoon R.insert(N.begin(), N.end()); 1948254f889dSBrendon Cahoon } 1949254f889dSBrendon Cahoon } 1950d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "\nDone with Nodeset\n"); 1951254f889dSBrendon Cahoon } 1952254f889dSBrendon Cahoon 1953d34e60caSNicola Zaghen LLVM_DEBUG({ 1954254f889dSBrendon Cahoon dbgs() << "Node order: "; 1955254f889dSBrendon Cahoon for (SUnit *I : NodeOrder) 1956254f889dSBrendon Cahoon dbgs() << " " << I->NodeNum << " "; 1957254f889dSBrendon Cahoon dbgs() << "\n"; 1958254f889dSBrendon Cahoon }); 1959254f889dSBrendon Cahoon } 1960254f889dSBrendon Cahoon 1961254f889dSBrendon Cahoon /// Process the nodes in the computed order and create the pipelined schedule 1962254f889dSBrendon Cahoon /// of the instructions, if possible. Return true if a schedule is found. 1963254f889dSBrendon Cahoon bool SwingSchedulerDAG::schedulePipeline(SMSchedule &Schedule) { 196418e7bf5cSJinsong Ji 196518e7bf5cSJinsong Ji if (NodeOrder.empty()){ 196618e7bf5cSJinsong Ji LLVM_DEBUG(dbgs() << "NodeOrder is empty! abort scheduling\n" ); 1967254f889dSBrendon Cahoon return false; 196818e7bf5cSJinsong Ji } 1969254f889dSBrendon Cahoon 1970254f889dSBrendon Cahoon bool scheduleFound = false; 197159d99731SBrendon Cahoon unsigned II = 0; 1972254f889dSBrendon Cahoon // Keep increasing II until a valid schedule is found. 197359d99731SBrendon Cahoon for (II = MII; II <= MAX_II && !scheduleFound; ++II) { 1974254f889dSBrendon Cahoon Schedule.reset(); 1975254f889dSBrendon Cahoon Schedule.setInitiationInterval(II); 1976d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "Try to schedule with " << II << "\n"); 1977254f889dSBrendon Cahoon 1978254f889dSBrendon Cahoon SetVector<SUnit *>::iterator NI = NodeOrder.begin(); 1979254f889dSBrendon Cahoon SetVector<SUnit *>::iterator NE = NodeOrder.end(); 1980254f889dSBrendon Cahoon do { 1981254f889dSBrendon Cahoon SUnit *SU = *NI; 1982254f889dSBrendon Cahoon 1983254f889dSBrendon Cahoon // Compute the schedule time for the instruction, which is based 1984254f889dSBrendon Cahoon // upon the scheduled time for any predecessors/successors. 1985254f889dSBrendon Cahoon int EarlyStart = INT_MIN; 1986254f889dSBrendon Cahoon int LateStart = INT_MAX; 1987254f889dSBrendon Cahoon // These values are set when the size of the schedule window is limited 1988254f889dSBrendon Cahoon // due to chain dependences. 1989254f889dSBrendon Cahoon int SchedEnd = INT_MAX; 1990254f889dSBrendon Cahoon int SchedStart = INT_MIN; 1991254f889dSBrendon Cahoon Schedule.computeStart(SU, &EarlyStart, &LateStart, &SchedEnd, &SchedStart, 1992254f889dSBrendon Cahoon II, this); 1993d34e60caSNicola Zaghen LLVM_DEBUG({ 199418e7bf5cSJinsong Ji dbgs() << "\n"; 1995254f889dSBrendon Cahoon dbgs() << "Inst (" << SU->NodeNum << ") "; 1996254f889dSBrendon Cahoon SU->getInstr()->dump(); 1997254f889dSBrendon Cahoon dbgs() << "\n"; 1998254f889dSBrendon Cahoon }); 1999d34e60caSNicola Zaghen LLVM_DEBUG({ 200018e7bf5cSJinsong Ji dbgs() << format("\tes: %8x ls: %8x me: %8x ms: %8x\n", EarlyStart, 200118e7bf5cSJinsong Ji LateStart, SchedEnd, SchedStart); 2002254f889dSBrendon Cahoon }); 2003254f889dSBrendon Cahoon 2004254f889dSBrendon Cahoon if (EarlyStart > LateStart || SchedEnd < EarlyStart || 2005254f889dSBrendon Cahoon SchedStart > LateStart) 2006254f889dSBrendon Cahoon scheduleFound = false; 2007254f889dSBrendon Cahoon else if (EarlyStart != INT_MIN && LateStart == INT_MAX) { 2008254f889dSBrendon Cahoon SchedEnd = std::min(SchedEnd, EarlyStart + (int)II - 1); 2009254f889dSBrendon Cahoon scheduleFound = Schedule.insert(SU, EarlyStart, SchedEnd, II); 2010254f889dSBrendon Cahoon } else if (EarlyStart == INT_MIN && LateStart != INT_MAX) { 2011254f889dSBrendon Cahoon SchedStart = std::max(SchedStart, LateStart - (int)II + 1); 2012254f889dSBrendon Cahoon scheduleFound = Schedule.insert(SU, LateStart, SchedStart, II); 2013254f889dSBrendon Cahoon } else if (EarlyStart != INT_MIN && LateStart != INT_MAX) { 2014254f889dSBrendon Cahoon SchedEnd = 2015254f889dSBrendon Cahoon std::min(SchedEnd, std::min(LateStart, EarlyStart + (int)II - 1)); 2016254f889dSBrendon Cahoon // When scheduling a Phi it is better to start at the late cycle and go 2017254f889dSBrendon Cahoon // backwards. The default order may insert the Phi too far away from 2018254f889dSBrendon Cahoon // its first dependence. 2019254f889dSBrendon Cahoon if (SU->getInstr()->isPHI()) 2020254f889dSBrendon Cahoon scheduleFound = Schedule.insert(SU, SchedEnd, EarlyStart, II); 2021254f889dSBrendon Cahoon else 2022254f889dSBrendon Cahoon scheduleFound = Schedule.insert(SU, EarlyStart, SchedEnd, II); 2023254f889dSBrendon Cahoon } else { 2024254f889dSBrendon Cahoon int FirstCycle = Schedule.getFirstCycle(); 2025254f889dSBrendon Cahoon scheduleFound = Schedule.insert(SU, FirstCycle + getASAP(SU), 2026254f889dSBrendon Cahoon FirstCycle + getASAP(SU) + II - 1, II); 2027254f889dSBrendon Cahoon } 2028254f889dSBrendon Cahoon // Even if we find a schedule, make sure the schedule doesn't exceed the 2029254f889dSBrendon Cahoon // allowable number of stages. We keep trying if this happens. 2030254f889dSBrendon Cahoon if (scheduleFound) 2031254f889dSBrendon Cahoon if (SwpMaxStages > -1 && 2032254f889dSBrendon Cahoon Schedule.getMaxStageCount() > (unsigned)SwpMaxStages) 2033254f889dSBrendon Cahoon scheduleFound = false; 2034254f889dSBrendon Cahoon 2035d34e60caSNicola Zaghen LLVM_DEBUG({ 2036254f889dSBrendon Cahoon if (!scheduleFound) 2037254f889dSBrendon Cahoon dbgs() << "\tCan't schedule\n"; 2038254f889dSBrendon Cahoon }); 2039254f889dSBrendon Cahoon } while (++NI != NE && scheduleFound); 2040254f889dSBrendon Cahoon 2041254f889dSBrendon Cahoon // If a schedule is found, check if it is a valid schedule too. 2042254f889dSBrendon Cahoon if (scheduleFound) 2043254f889dSBrendon Cahoon scheduleFound = Schedule.isValidSchedule(this); 2044254f889dSBrendon Cahoon } 2045254f889dSBrendon Cahoon 204659d99731SBrendon Cahoon LLVM_DEBUG(dbgs() << "Schedule Found? " << scheduleFound << " (II=" << II 204759d99731SBrendon Cahoon << ")\n"); 2048254f889dSBrendon Cahoon 2049254f889dSBrendon Cahoon if (scheduleFound) 2050254f889dSBrendon Cahoon Schedule.finalizeSchedule(this); 2051254f889dSBrendon Cahoon else 2052254f889dSBrendon Cahoon Schedule.reset(); 2053254f889dSBrendon Cahoon 2054254f889dSBrendon Cahoon return scheduleFound && Schedule.getMaxStageCount() > 0; 2055254f889dSBrendon Cahoon } 2056254f889dSBrendon Cahoon 2057254f889dSBrendon Cahoon /// Return true if we can compute the amount the instruction changes 2058254f889dSBrendon Cahoon /// during each iteration. Set Delta to the amount of the change. 2059254f889dSBrendon Cahoon bool SwingSchedulerDAG::computeDelta(MachineInstr &MI, unsigned &Delta) { 2060254f889dSBrendon Cahoon const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 2061238c9d63SBjorn Pettersson const MachineOperand *BaseOp; 2062254f889dSBrendon Cahoon int64_t Offset; 2063d7eebd6dSFrancis Visoiu Mistrih if (!TII->getMemOperandWithOffset(MI, BaseOp, Offset, TRI)) 2064254f889dSBrendon Cahoon return false; 2065254f889dSBrendon Cahoon 2066d7eebd6dSFrancis Visoiu Mistrih if (!BaseOp->isReg()) 2067d7eebd6dSFrancis Visoiu Mistrih return false; 2068d7eebd6dSFrancis Visoiu Mistrih 20690c476111SDaniel Sanders Register BaseReg = BaseOp->getReg(); 2070d7eebd6dSFrancis Visoiu Mistrih 2071254f889dSBrendon Cahoon MachineRegisterInfo &MRI = MF.getRegInfo(); 2072254f889dSBrendon Cahoon // Check if there is a Phi. If so, get the definition in the loop. 2073254f889dSBrendon Cahoon MachineInstr *BaseDef = MRI.getVRegDef(BaseReg); 2074254f889dSBrendon Cahoon if (BaseDef && BaseDef->isPHI()) { 2075254f889dSBrendon Cahoon BaseReg = getLoopPhiReg(*BaseDef, MI.getParent()); 2076254f889dSBrendon Cahoon BaseDef = MRI.getVRegDef(BaseReg); 2077254f889dSBrendon Cahoon } 2078254f889dSBrendon Cahoon if (!BaseDef) 2079254f889dSBrendon Cahoon return false; 2080254f889dSBrendon Cahoon 2081254f889dSBrendon Cahoon int D = 0; 20828fb181caSKrzysztof Parzyszek if (!TII->getIncrementValue(*BaseDef, D) && D >= 0) 2083254f889dSBrendon Cahoon return false; 2084254f889dSBrendon Cahoon 2085254f889dSBrendon Cahoon Delta = D; 2086254f889dSBrendon Cahoon return true; 2087254f889dSBrendon Cahoon } 2088254f889dSBrendon Cahoon 2089254f889dSBrendon Cahoon /// Check if we can change the instruction to use an offset value from the 2090254f889dSBrendon Cahoon /// previous iteration. If so, return true and set the base and offset values 2091254f889dSBrendon Cahoon /// so that we can rewrite the load, if necessary. 2092254f889dSBrendon Cahoon /// v1 = Phi(v0, v3) 2093254f889dSBrendon Cahoon /// v2 = load v1, 0 2094254f889dSBrendon Cahoon /// v3 = post_store v1, 4, x 2095254f889dSBrendon Cahoon /// This function enables the load to be rewritten as v2 = load v3, 4. 2096254f889dSBrendon Cahoon bool SwingSchedulerDAG::canUseLastOffsetValue(MachineInstr *MI, 2097254f889dSBrendon Cahoon unsigned &BasePos, 2098254f889dSBrendon Cahoon unsigned &OffsetPos, 2099254f889dSBrendon Cahoon unsigned &NewBase, 2100254f889dSBrendon Cahoon int64_t &Offset) { 2101254f889dSBrendon Cahoon // Get the load instruction. 21028fb181caSKrzysztof Parzyszek if (TII->isPostIncrement(*MI)) 2103254f889dSBrendon Cahoon return false; 2104254f889dSBrendon Cahoon unsigned BasePosLd, OffsetPosLd; 21058fb181caSKrzysztof Parzyszek if (!TII->getBaseAndOffsetPosition(*MI, BasePosLd, OffsetPosLd)) 2106254f889dSBrendon Cahoon return false; 21070c476111SDaniel Sanders Register BaseReg = MI->getOperand(BasePosLd).getReg(); 2108254f889dSBrendon Cahoon 2109254f889dSBrendon Cahoon // Look for the Phi instruction. 2110fdf9bf4fSJustin Bogner MachineRegisterInfo &MRI = MI->getMF()->getRegInfo(); 2111254f889dSBrendon Cahoon MachineInstr *Phi = MRI.getVRegDef(BaseReg); 2112254f889dSBrendon Cahoon if (!Phi || !Phi->isPHI()) 2113254f889dSBrendon Cahoon return false; 2114254f889dSBrendon Cahoon // Get the register defined in the loop block. 2115254f889dSBrendon Cahoon unsigned PrevReg = getLoopPhiReg(*Phi, MI->getParent()); 2116254f889dSBrendon Cahoon if (!PrevReg) 2117254f889dSBrendon Cahoon return false; 2118254f889dSBrendon Cahoon 2119254f889dSBrendon Cahoon // Check for the post-increment load/store instruction. 2120254f889dSBrendon Cahoon MachineInstr *PrevDef = MRI.getVRegDef(PrevReg); 2121254f889dSBrendon Cahoon if (!PrevDef || PrevDef == MI) 2122254f889dSBrendon Cahoon return false; 2123254f889dSBrendon Cahoon 21248fb181caSKrzysztof Parzyszek if (!TII->isPostIncrement(*PrevDef)) 2125254f889dSBrendon Cahoon return false; 2126254f889dSBrendon Cahoon 2127254f889dSBrendon Cahoon unsigned BasePos1 = 0, OffsetPos1 = 0; 21288fb181caSKrzysztof Parzyszek if (!TII->getBaseAndOffsetPosition(*PrevDef, BasePos1, OffsetPos1)) 2129254f889dSBrendon Cahoon return false; 2130254f889dSBrendon Cahoon 213140df8a2bSKrzysztof Parzyszek // Make sure that the instructions do not access the same memory location in 213240df8a2bSKrzysztof Parzyszek // the next iteration. 2133254f889dSBrendon Cahoon int64_t LoadOffset = MI->getOperand(OffsetPosLd).getImm(); 2134254f889dSBrendon Cahoon int64_t StoreOffset = PrevDef->getOperand(OffsetPos1).getImm(); 213540df8a2bSKrzysztof Parzyszek MachineInstr *NewMI = MF.CloneMachineInstr(MI); 213640df8a2bSKrzysztof Parzyszek NewMI->getOperand(OffsetPosLd).setImm(LoadOffset + StoreOffset); 213740df8a2bSKrzysztof Parzyszek bool Disjoint = TII->areMemAccessesTriviallyDisjoint(*NewMI, *PrevDef); 213840df8a2bSKrzysztof Parzyszek MF.DeleteMachineInstr(NewMI); 213940df8a2bSKrzysztof Parzyszek if (!Disjoint) 2140254f889dSBrendon Cahoon return false; 2141254f889dSBrendon Cahoon 2142254f889dSBrendon Cahoon // Set the return value once we determine that we return true. 2143254f889dSBrendon Cahoon BasePos = BasePosLd; 2144254f889dSBrendon Cahoon OffsetPos = OffsetPosLd; 2145254f889dSBrendon Cahoon NewBase = PrevReg; 2146254f889dSBrendon Cahoon Offset = StoreOffset; 2147254f889dSBrendon Cahoon return true; 2148254f889dSBrendon Cahoon } 2149254f889dSBrendon Cahoon 2150254f889dSBrendon Cahoon /// Apply changes to the instruction if needed. The changes are need 2151254f889dSBrendon Cahoon /// to improve the scheduling and depend up on the final schedule. 21528f174ddeSKrzysztof Parzyszek void SwingSchedulerDAG::applyInstrChange(MachineInstr *MI, 21538f174ddeSKrzysztof Parzyszek SMSchedule &Schedule) { 2154254f889dSBrendon Cahoon SUnit *SU = getSUnit(MI); 2155254f889dSBrendon Cahoon DenseMap<SUnit *, std::pair<unsigned, int64_t>>::iterator It = 2156254f889dSBrendon Cahoon InstrChanges.find(SU); 2157254f889dSBrendon Cahoon if (It != InstrChanges.end()) { 2158254f889dSBrendon Cahoon std::pair<unsigned, int64_t> RegAndOffset = It->second; 2159254f889dSBrendon Cahoon unsigned BasePos, OffsetPos; 21608fb181caSKrzysztof Parzyszek if (!TII->getBaseAndOffsetPosition(*MI, BasePos, OffsetPos)) 21618f174ddeSKrzysztof Parzyszek return; 21620c476111SDaniel Sanders Register BaseReg = MI->getOperand(BasePos).getReg(); 2163254f889dSBrendon Cahoon MachineInstr *LoopDef = findDefInLoop(BaseReg); 2164254f889dSBrendon Cahoon int DefStageNum = Schedule.stageScheduled(getSUnit(LoopDef)); 2165254f889dSBrendon Cahoon int DefCycleNum = Schedule.cycleScheduled(getSUnit(LoopDef)); 2166254f889dSBrendon Cahoon int BaseStageNum = Schedule.stageScheduled(SU); 2167254f889dSBrendon Cahoon int BaseCycleNum = Schedule.cycleScheduled(SU); 2168254f889dSBrendon Cahoon if (BaseStageNum < DefStageNum) { 2169254f889dSBrendon Cahoon MachineInstr *NewMI = MF.CloneMachineInstr(MI); 2170254f889dSBrendon Cahoon int OffsetDiff = DefStageNum - BaseStageNum; 2171254f889dSBrendon Cahoon if (DefCycleNum < BaseCycleNum) { 2172254f889dSBrendon Cahoon NewMI->getOperand(BasePos).setReg(RegAndOffset.first); 2173254f889dSBrendon Cahoon if (OffsetDiff > 0) 2174254f889dSBrendon Cahoon --OffsetDiff; 2175254f889dSBrendon Cahoon } 2176254f889dSBrendon Cahoon int64_t NewOffset = 2177254f889dSBrendon Cahoon MI->getOperand(OffsetPos).getImm() + RegAndOffset.second * OffsetDiff; 2178254f889dSBrendon Cahoon NewMI->getOperand(OffsetPos).setImm(NewOffset); 2179254f889dSBrendon Cahoon SU->setInstr(NewMI); 2180254f889dSBrendon Cahoon MISUnitMap[NewMI] = SU; 2181790a779fSJames Molloy NewMIs[MI] = NewMI; 2182254f889dSBrendon Cahoon } 2183254f889dSBrendon Cahoon } 2184254f889dSBrendon Cahoon } 2185254f889dSBrendon Cahoon 2186790a779fSJames Molloy /// Return the instruction in the loop that defines the register. 2187790a779fSJames Molloy /// If the definition is a Phi, then follow the Phi operand to 2188790a779fSJames Molloy /// the instruction in the loop. 2189790a779fSJames Molloy MachineInstr *SwingSchedulerDAG::findDefInLoop(unsigned Reg) { 2190790a779fSJames Molloy SmallPtrSet<MachineInstr *, 8> Visited; 2191790a779fSJames Molloy MachineInstr *Def = MRI.getVRegDef(Reg); 2192790a779fSJames Molloy while (Def->isPHI()) { 2193790a779fSJames Molloy if (!Visited.insert(Def).second) 2194790a779fSJames Molloy break; 2195790a779fSJames Molloy for (unsigned i = 1, e = Def->getNumOperands(); i < e; i += 2) 2196790a779fSJames Molloy if (Def->getOperand(i + 1).getMBB() == BB) { 2197790a779fSJames Molloy Def = MRI.getVRegDef(Def->getOperand(i).getReg()); 2198790a779fSJames Molloy break; 2199790a779fSJames Molloy } 2200790a779fSJames Molloy } 2201790a779fSJames Molloy return Def; 2202790a779fSJames Molloy } 2203790a779fSJames Molloy 22048e1363dfSKrzysztof Parzyszek /// Return true for an order or output dependence that is loop carried 22058e1363dfSKrzysztof Parzyszek /// potentially. A dependence is loop carried if the destination defines a valu 22068e1363dfSKrzysztof Parzyszek /// that may be used or defined by the source in a subsequent iteration. 22078e1363dfSKrzysztof Parzyszek bool SwingSchedulerDAG::isLoopCarriedDep(SUnit *Source, const SDep &Dep, 2208254f889dSBrendon Cahoon bool isSucc) { 22098e1363dfSKrzysztof Parzyszek if ((Dep.getKind() != SDep::Order && Dep.getKind() != SDep::Output) || 22108e1363dfSKrzysztof Parzyszek Dep.isArtificial()) 2211254f889dSBrendon Cahoon return false; 2212254f889dSBrendon Cahoon 2213254f889dSBrendon Cahoon if (!SwpPruneLoopCarried) 2214254f889dSBrendon Cahoon return true; 2215254f889dSBrendon Cahoon 22168e1363dfSKrzysztof Parzyszek if (Dep.getKind() == SDep::Output) 22178e1363dfSKrzysztof Parzyszek return true; 22188e1363dfSKrzysztof Parzyszek 2219254f889dSBrendon Cahoon MachineInstr *SI = Source->getInstr(); 2220254f889dSBrendon Cahoon MachineInstr *DI = Dep.getSUnit()->getInstr(); 2221254f889dSBrendon Cahoon if (!isSucc) 2222254f889dSBrendon Cahoon std::swap(SI, DI); 2223254f889dSBrendon Cahoon assert(SI != nullptr && DI != nullptr && "Expecting SUnit with an MI."); 2224254f889dSBrendon Cahoon 2225254f889dSBrendon Cahoon // Assume ordered loads and stores may have a loop carried dependence. 2226254f889dSBrendon Cahoon if (SI->hasUnmodeledSideEffects() || DI->hasUnmodeledSideEffects() || 22276c5d5ce5SUlrich Weigand SI->mayRaiseFPException() || DI->mayRaiseFPException() || 2228254f889dSBrendon Cahoon SI->hasOrderedMemoryRef() || DI->hasOrderedMemoryRef()) 2229254f889dSBrendon Cahoon return true; 2230254f889dSBrendon Cahoon 2231254f889dSBrendon Cahoon // Only chain dependences between a load and store can be loop carried. 2232254f889dSBrendon Cahoon if (!DI->mayStore() || !SI->mayLoad()) 2233254f889dSBrendon Cahoon return false; 2234254f889dSBrendon Cahoon 2235254f889dSBrendon Cahoon unsigned DeltaS, DeltaD; 2236254f889dSBrendon Cahoon if (!computeDelta(*SI, DeltaS) || !computeDelta(*DI, DeltaD)) 2237254f889dSBrendon Cahoon return true; 2238254f889dSBrendon Cahoon 2239238c9d63SBjorn Pettersson const MachineOperand *BaseOpS, *BaseOpD; 2240254f889dSBrendon Cahoon int64_t OffsetS, OffsetD; 2241254f889dSBrendon Cahoon const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 2242d7eebd6dSFrancis Visoiu Mistrih if (!TII->getMemOperandWithOffset(*SI, BaseOpS, OffsetS, TRI) || 2243d7eebd6dSFrancis Visoiu Mistrih !TII->getMemOperandWithOffset(*DI, BaseOpD, OffsetD, TRI)) 2244254f889dSBrendon Cahoon return true; 2245254f889dSBrendon Cahoon 2246d7eebd6dSFrancis Visoiu Mistrih if (!BaseOpS->isIdenticalTo(*BaseOpD)) 2247254f889dSBrendon Cahoon return true; 2248254f889dSBrendon Cahoon 22498c07d0c4SKrzysztof Parzyszek // Check that the base register is incremented by a constant value for each 22508c07d0c4SKrzysztof Parzyszek // iteration. 2251d7eebd6dSFrancis Visoiu Mistrih MachineInstr *Def = MRI.getVRegDef(BaseOpS->getReg()); 22528c07d0c4SKrzysztof Parzyszek if (!Def || !Def->isPHI()) 22538c07d0c4SKrzysztof Parzyszek return true; 22548c07d0c4SKrzysztof Parzyszek unsigned InitVal = 0; 22558c07d0c4SKrzysztof Parzyszek unsigned LoopVal = 0; 22568c07d0c4SKrzysztof Parzyszek getPhiRegs(*Def, BB, InitVal, LoopVal); 22578c07d0c4SKrzysztof Parzyszek MachineInstr *LoopDef = MRI.getVRegDef(LoopVal); 22588c07d0c4SKrzysztof Parzyszek int D = 0; 22598c07d0c4SKrzysztof Parzyszek if (!LoopDef || !TII->getIncrementValue(*LoopDef, D)) 22608c07d0c4SKrzysztof Parzyszek return true; 22618c07d0c4SKrzysztof Parzyszek 2262254f889dSBrendon Cahoon uint64_t AccessSizeS = (*SI->memoperands_begin())->getSize(); 2263254f889dSBrendon Cahoon uint64_t AccessSizeD = (*DI->memoperands_begin())->getSize(); 2264254f889dSBrendon Cahoon 2265254f889dSBrendon Cahoon // This is the main test, which checks the offset values and the loop 2266254f889dSBrendon Cahoon // increment value to determine if the accesses may be loop carried. 226757c3d4beSBrendon Cahoon if (AccessSizeS == MemoryLocation::UnknownSize || 226857c3d4beSBrendon Cahoon AccessSizeD == MemoryLocation::UnknownSize) 2269254f889dSBrendon Cahoon return true; 227057c3d4beSBrendon Cahoon 227157c3d4beSBrendon Cahoon if (DeltaS != DeltaD || DeltaS < AccessSizeS || DeltaD < AccessSizeD) 227257c3d4beSBrendon Cahoon return true; 227357c3d4beSBrendon Cahoon 227457c3d4beSBrendon Cahoon return (OffsetS + (int64_t)AccessSizeS < OffsetD + (int64_t)AccessSizeD); 2275254f889dSBrendon Cahoon } 2276254f889dSBrendon Cahoon 227788391248SKrzysztof Parzyszek void SwingSchedulerDAG::postprocessDAG() { 227888391248SKrzysztof Parzyszek for (auto &M : Mutations) 227988391248SKrzysztof Parzyszek M->apply(this); 228088391248SKrzysztof Parzyszek } 228188391248SKrzysztof Parzyszek 2282254f889dSBrendon Cahoon /// Try to schedule the node at the specified StartCycle and continue 2283254f889dSBrendon Cahoon /// until the node is schedule or the EndCycle is reached. This function 2284254f889dSBrendon Cahoon /// returns true if the node is scheduled. This routine may search either 2285254f889dSBrendon Cahoon /// forward or backward for a place to insert the instruction based upon 2286254f889dSBrendon Cahoon /// the relative values of StartCycle and EndCycle. 2287254f889dSBrendon Cahoon bool SMSchedule::insert(SUnit *SU, int StartCycle, int EndCycle, int II) { 2288254f889dSBrendon Cahoon bool forward = true; 228918e7bf5cSJinsong Ji LLVM_DEBUG({ 229018e7bf5cSJinsong Ji dbgs() << "Trying to insert node between " << StartCycle << " and " 229118e7bf5cSJinsong Ji << EndCycle << " II: " << II << "\n"; 229218e7bf5cSJinsong Ji }); 2293254f889dSBrendon Cahoon if (StartCycle > EndCycle) 2294254f889dSBrendon Cahoon forward = false; 2295254f889dSBrendon Cahoon 2296254f889dSBrendon Cahoon // The terminating condition depends on the direction. 2297254f889dSBrendon Cahoon int termCycle = forward ? EndCycle + 1 : EndCycle - 1; 2298254f889dSBrendon Cahoon for (int curCycle = StartCycle; curCycle != termCycle; 2299254f889dSBrendon Cahoon forward ? ++curCycle : --curCycle) { 2300254f889dSBrendon Cahoon 2301f6cb3bcbSJinsong Ji // Add the already scheduled instructions at the specified cycle to the 2302f6cb3bcbSJinsong Ji // DFA. 2303f6cb3bcbSJinsong Ji ProcItinResources.clearResources(); 2304254f889dSBrendon Cahoon for (int checkCycle = FirstCycle + ((curCycle - FirstCycle) % II); 2305254f889dSBrendon Cahoon checkCycle <= LastCycle; checkCycle += II) { 2306254f889dSBrendon Cahoon std::deque<SUnit *> &cycleInstrs = ScheduledInstrs[checkCycle]; 2307254f889dSBrendon Cahoon 2308254f889dSBrendon Cahoon for (std::deque<SUnit *>::iterator I = cycleInstrs.begin(), 2309254f889dSBrendon Cahoon E = cycleInstrs.end(); 2310254f889dSBrendon Cahoon I != E; ++I) { 2311254f889dSBrendon Cahoon if (ST.getInstrInfo()->isZeroCost((*I)->getInstr()->getOpcode())) 2312254f889dSBrendon Cahoon continue; 2313f6cb3bcbSJinsong Ji assert(ProcItinResources.canReserveResources(*(*I)->getInstr()) && 2314254f889dSBrendon Cahoon "These instructions have already been scheduled."); 2315f6cb3bcbSJinsong Ji ProcItinResources.reserveResources(*(*I)->getInstr()); 2316254f889dSBrendon Cahoon } 2317254f889dSBrendon Cahoon } 2318254f889dSBrendon Cahoon if (ST.getInstrInfo()->isZeroCost(SU->getInstr()->getOpcode()) || 2319f6cb3bcbSJinsong Ji ProcItinResources.canReserveResources(*SU->getInstr())) { 2320d34e60caSNicola Zaghen LLVM_DEBUG({ 2321254f889dSBrendon Cahoon dbgs() << "\tinsert at cycle " << curCycle << " "; 2322254f889dSBrendon Cahoon SU->getInstr()->dump(); 2323254f889dSBrendon Cahoon }); 2324254f889dSBrendon Cahoon 2325254f889dSBrendon Cahoon ScheduledInstrs[curCycle].push_back(SU); 2326254f889dSBrendon Cahoon InstrToCycle.insert(std::make_pair(SU, curCycle)); 2327254f889dSBrendon Cahoon if (curCycle > LastCycle) 2328254f889dSBrendon Cahoon LastCycle = curCycle; 2329254f889dSBrendon Cahoon if (curCycle < FirstCycle) 2330254f889dSBrendon Cahoon FirstCycle = curCycle; 2331254f889dSBrendon Cahoon return true; 2332254f889dSBrendon Cahoon } 2333d34e60caSNicola Zaghen LLVM_DEBUG({ 2334254f889dSBrendon Cahoon dbgs() << "\tfailed to insert at cycle " << curCycle << " "; 2335254f889dSBrendon Cahoon SU->getInstr()->dump(); 2336254f889dSBrendon Cahoon }); 2337254f889dSBrendon Cahoon } 2338254f889dSBrendon Cahoon return false; 2339254f889dSBrendon Cahoon } 2340254f889dSBrendon Cahoon 2341254f889dSBrendon Cahoon // Return the cycle of the earliest scheduled instruction in the chain. 2342254f889dSBrendon Cahoon int SMSchedule::earliestCycleInChain(const SDep &Dep) { 2343254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 8> Visited; 2344254f889dSBrendon Cahoon SmallVector<SDep, 8> Worklist; 2345254f889dSBrendon Cahoon Worklist.push_back(Dep); 2346254f889dSBrendon Cahoon int EarlyCycle = INT_MAX; 2347254f889dSBrendon Cahoon while (!Worklist.empty()) { 2348254f889dSBrendon Cahoon const SDep &Cur = Worklist.pop_back_val(); 2349254f889dSBrendon Cahoon SUnit *PrevSU = Cur.getSUnit(); 2350254f889dSBrendon Cahoon if (Visited.count(PrevSU)) 2351254f889dSBrendon Cahoon continue; 2352254f889dSBrendon Cahoon std::map<SUnit *, int>::const_iterator it = InstrToCycle.find(PrevSU); 2353254f889dSBrendon Cahoon if (it == InstrToCycle.end()) 2354254f889dSBrendon Cahoon continue; 2355254f889dSBrendon Cahoon EarlyCycle = std::min(EarlyCycle, it->second); 2356254f889dSBrendon Cahoon for (const auto &PI : PrevSU->Preds) 23578e1363dfSKrzysztof Parzyszek if (PI.getKind() == SDep::Order || Dep.getKind() == SDep::Output) 2358254f889dSBrendon Cahoon Worklist.push_back(PI); 2359254f889dSBrendon Cahoon Visited.insert(PrevSU); 2360254f889dSBrendon Cahoon } 2361254f889dSBrendon Cahoon return EarlyCycle; 2362254f889dSBrendon Cahoon } 2363254f889dSBrendon Cahoon 2364254f889dSBrendon Cahoon // Return the cycle of the latest scheduled instruction in the chain. 2365254f889dSBrendon Cahoon int SMSchedule::latestCycleInChain(const SDep &Dep) { 2366254f889dSBrendon Cahoon SmallPtrSet<SUnit *, 8> Visited; 2367254f889dSBrendon Cahoon SmallVector<SDep, 8> Worklist; 2368254f889dSBrendon Cahoon Worklist.push_back(Dep); 2369254f889dSBrendon Cahoon int LateCycle = INT_MIN; 2370254f889dSBrendon Cahoon while (!Worklist.empty()) { 2371254f889dSBrendon Cahoon const SDep &Cur = Worklist.pop_back_val(); 2372254f889dSBrendon Cahoon SUnit *SuccSU = Cur.getSUnit(); 2373254f889dSBrendon Cahoon if (Visited.count(SuccSU)) 2374254f889dSBrendon Cahoon continue; 2375254f889dSBrendon Cahoon std::map<SUnit *, int>::const_iterator it = InstrToCycle.find(SuccSU); 2376254f889dSBrendon Cahoon if (it == InstrToCycle.end()) 2377254f889dSBrendon Cahoon continue; 2378254f889dSBrendon Cahoon LateCycle = std::max(LateCycle, it->second); 2379254f889dSBrendon Cahoon for (const auto &SI : SuccSU->Succs) 23808e1363dfSKrzysztof Parzyszek if (SI.getKind() == SDep::Order || Dep.getKind() == SDep::Output) 2381254f889dSBrendon Cahoon Worklist.push_back(SI); 2382254f889dSBrendon Cahoon Visited.insert(SuccSU); 2383254f889dSBrendon Cahoon } 2384254f889dSBrendon Cahoon return LateCycle; 2385254f889dSBrendon Cahoon } 2386254f889dSBrendon Cahoon 2387254f889dSBrendon Cahoon /// If an instruction has a use that spans multiple iterations, then 2388254f889dSBrendon Cahoon /// return true. These instructions are characterized by having a back-ege 2389254f889dSBrendon Cahoon /// to a Phi, which contains a reference to another Phi. 2390254f889dSBrendon Cahoon static SUnit *multipleIterations(SUnit *SU, SwingSchedulerDAG *DAG) { 2391254f889dSBrendon Cahoon for (auto &P : SU->Preds) 2392254f889dSBrendon Cahoon if (DAG->isBackedge(SU, P) && P.getSUnit()->getInstr()->isPHI()) 2393254f889dSBrendon Cahoon for (auto &S : P.getSUnit()->Succs) 2394b9b75b8cSKrzysztof Parzyszek if (S.getKind() == SDep::Data && S.getSUnit()->getInstr()->isPHI()) 2395254f889dSBrendon Cahoon return P.getSUnit(); 2396254f889dSBrendon Cahoon return nullptr; 2397254f889dSBrendon Cahoon } 2398254f889dSBrendon Cahoon 2399254f889dSBrendon Cahoon /// Compute the scheduling start slot for the instruction. The start slot 2400254f889dSBrendon Cahoon /// depends on any predecessor or successor nodes scheduled already. 2401254f889dSBrendon Cahoon void SMSchedule::computeStart(SUnit *SU, int *MaxEarlyStart, int *MinLateStart, 2402254f889dSBrendon Cahoon int *MinEnd, int *MaxStart, int II, 2403254f889dSBrendon Cahoon SwingSchedulerDAG *DAG) { 2404254f889dSBrendon Cahoon // Iterate over each instruction that has been scheduled already. The start 2405c73b6d6bSHiroshi Inoue // slot computation depends on whether the previously scheduled instruction 2406254f889dSBrendon Cahoon // is a predecessor or successor of the specified instruction. 2407254f889dSBrendon Cahoon for (int cycle = getFirstCycle(); cycle <= LastCycle; ++cycle) { 2408254f889dSBrendon Cahoon 2409254f889dSBrendon Cahoon // Iterate over each instruction in the current cycle. 2410254f889dSBrendon Cahoon for (SUnit *I : getInstructions(cycle)) { 2411254f889dSBrendon Cahoon // Because we're processing a DAG for the dependences, we recognize 2412254f889dSBrendon Cahoon // the back-edge in recurrences by anti dependences. 2413254f889dSBrendon Cahoon for (unsigned i = 0, e = (unsigned)SU->Preds.size(); i != e; ++i) { 2414254f889dSBrendon Cahoon const SDep &Dep = SU->Preds[i]; 2415254f889dSBrendon Cahoon if (Dep.getSUnit() == I) { 2416254f889dSBrendon Cahoon if (!DAG->isBackedge(SU, Dep)) { 2417c715a5d2SKrzysztof Parzyszek int EarlyStart = cycle + Dep.getLatency() - 2418254f889dSBrendon Cahoon DAG->getDistance(Dep.getSUnit(), SU, Dep) * II; 2419254f889dSBrendon Cahoon *MaxEarlyStart = std::max(*MaxEarlyStart, EarlyStart); 24208e1363dfSKrzysztof Parzyszek if (DAG->isLoopCarriedDep(SU, Dep, false)) { 2421254f889dSBrendon Cahoon int End = earliestCycleInChain(Dep) + (II - 1); 2422254f889dSBrendon Cahoon *MinEnd = std::min(*MinEnd, End); 2423254f889dSBrendon Cahoon } 2424254f889dSBrendon Cahoon } else { 2425c715a5d2SKrzysztof Parzyszek int LateStart = cycle - Dep.getLatency() + 2426254f889dSBrendon Cahoon DAG->getDistance(SU, Dep.getSUnit(), Dep) * II; 2427254f889dSBrendon Cahoon *MinLateStart = std::min(*MinLateStart, LateStart); 2428254f889dSBrendon Cahoon } 2429254f889dSBrendon Cahoon } 2430254f889dSBrendon Cahoon // For instruction that requires multiple iterations, make sure that 2431254f889dSBrendon Cahoon // the dependent instruction is not scheduled past the definition. 2432254f889dSBrendon Cahoon SUnit *BE = multipleIterations(I, DAG); 2433254f889dSBrendon Cahoon if (BE && Dep.getSUnit() == BE && !SU->getInstr()->isPHI() && 2434254f889dSBrendon Cahoon !SU->isPred(I)) 2435254f889dSBrendon Cahoon *MinLateStart = std::min(*MinLateStart, cycle); 2436254f889dSBrendon Cahoon } 2437a2122044SKrzysztof Parzyszek for (unsigned i = 0, e = (unsigned)SU->Succs.size(); i != e; ++i) { 2438254f889dSBrendon Cahoon if (SU->Succs[i].getSUnit() == I) { 2439254f889dSBrendon Cahoon const SDep &Dep = SU->Succs[i]; 2440254f889dSBrendon Cahoon if (!DAG->isBackedge(SU, Dep)) { 2441c715a5d2SKrzysztof Parzyszek int LateStart = cycle - Dep.getLatency() + 2442254f889dSBrendon Cahoon DAG->getDistance(SU, Dep.getSUnit(), Dep) * II; 2443254f889dSBrendon Cahoon *MinLateStart = std::min(*MinLateStart, LateStart); 24448e1363dfSKrzysztof Parzyszek if (DAG->isLoopCarriedDep(SU, Dep)) { 2445254f889dSBrendon Cahoon int Start = latestCycleInChain(Dep) + 1 - II; 2446254f889dSBrendon Cahoon *MaxStart = std::max(*MaxStart, Start); 2447254f889dSBrendon Cahoon } 2448254f889dSBrendon Cahoon } else { 2449c715a5d2SKrzysztof Parzyszek int EarlyStart = cycle + Dep.getLatency() - 2450254f889dSBrendon Cahoon DAG->getDistance(Dep.getSUnit(), SU, Dep) * II; 2451254f889dSBrendon Cahoon *MaxEarlyStart = std::max(*MaxEarlyStart, EarlyStart); 2452254f889dSBrendon Cahoon } 2453254f889dSBrendon Cahoon } 2454254f889dSBrendon Cahoon } 2455254f889dSBrendon Cahoon } 2456254f889dSBrendon Cahoon } 2457a2122044SKrzysztof Parzyszek } 2458254f889dSBrendon Cahoon 2459254f889dSBrendon Cahoon /// Order the instructions within a cycle so that the definitions occur 2460254f889dSBrendon Cahoon /// before the uses. Returns true if the instruction is added to the start 2461254f889dSBrendon Cahoon /// of the list, or false if added to the end. 2462f13bbf1dSKrzysztof Parzyszek void SMSchedule::orderDependence(SwingSchedulerDAG *SSD, SUnit *SU, 2463254f889dSBrendon Cahoon std::deque<SUnit *> &Insts) { 2464254f889dSBrendon Cahoon MachineInstr *MI = SU->getInstr(); 2465254f889dSBrendon Cahoon bool OrderBeforeUse = false; 2466254f889dSBrendon Cahoon bool OrderAfterDef = false; 2467254f889dSBrendon Cahoon bool OrderBeforeDef = false; 2468254f889dSBrendon Cahoon unsigned MoveDef = 0; 2469254f889dSBrendon Cahoon unsigned MoveUse = 0; 2470254f889dSBrendon Cahoon int StageInst1 = stageScheduled(SU); 2471254f889dSBrendon Cahoon 2472254f889dSBrendon Cahoon unsigned Pos = 0; 2473254f889dSBrendon Cahoon for (std::deque<SUnit *>::iterator I = Insts.begin(), E = Insts.end(); I != E; 2474254f889dSBrendon Cahoon ++I, ++Pos) { 2475254f889dSBrendon Cahoon for (unsigned i = 0, e = MI->getNumOperands(); i < e; ++i) { 2476254f889dSBrendon Cahoon MachineOperand &MO = MI->getOperand(i); 24772bea69bfSDaniel Sanders if (!MO.isReg() || !Register::isVirtualRegister(MO.getReg())) 2478254f889dSBrendon Cahoon continue; 2479f13bbf1dSKrzysztof Parzyszek 24800c476111SDaniel Sanders Register Reg = MO.getReg(); 2481254f889dSBrendon Cahoon unsigned BasePos, OffsetPos; 24828fb181caSKrzysztof Parzyszek if (ST.getInstrInfo()->getBaseAndOffsetPosition(*MI, BasePos, OffsetPos)) 2483254f889dSBrendon Cahoon if (MI->getOperand(BasePos).getReg() == Reg) 2484254f889dSBrendon Cahoon if (unsigned NewReg = SSD->getInstrBaseReg(SU)) 2485254f889dSBrendon Cahoon Reg = NewReg; 2486254f889dSBrendon Cahoon bool Reads, Writes; 2487254f889dSBrendon Cahoon std::tie(Reads, Writes) = 2488254f889dSBrendon Cahoon (*I)->getInstr()->readsWritesVirtualRegister(Reg); 2489254f889dSBrendon Cahoon if (MO.isDef() && Reads && stageScheduled(*I) <= StageInst1) { 2490254f889dSBrendon Cahoon OrderBeforeUse = true; 2491f13bbf1dSKrzysztof Parzyszek if (MoveUse == 0) 2492254f889dSBrendon Cahoon MoveUse = Pos; 2493254f889dSBrendon Cahoon } else if (MO.isDef() && Reads && stageScheduled(*I) > StageInst1) { 2494254f889dSBrendon Cahoon // Add the instruction after the scheduled instruction. 2495254f889dSBrendon Cahoon OrderAfterDef = true; 2496254f889dSBrendon Cahoon MoveDef = Pos; 2497254f889dSBrendon Cahoon } else if (MO.isUse() && Writes && stageScheduled(*I) == StageInst1) { 2498254f889dSBrendon Cahoon if (cycleScheduled(*I) == cycleScheduled(SU) && !(*I)->isSucc(SU)) { 2499254f889dSBrendon Cahoon OrderBeforeUse = true; 2500f13bbf1dSKrzysztof Parzyszek if (MoveUse == 0) 2501254f889dSBrendon Cahoon MoveUse = Pos; 2502254f889dSBrendon Cahoon } else { 2503254f889dSBrendon Cahoon OrderAfterDef = true; 2504254f889dSBrendon Cahoon MoveDef = Pos; 2505254f889dSBrendon Cahoon } 2506254f889dSBrendon Cahoon } else if (MO.isUse() && Writes && stageScheduled(*I) > StageInst1) { 2507254f889dSBrendon Cahoon OrderBeforeUse = true; 2508f13bbf1dSKrzysztof Parzyszek if (MoveUse == 0) 2509254f889dSBrendon Cahoon MoveUse = Pos; 2510254f889dSBrendon Cahoon if (MoveUse != 0) { 2511254f889dSBrendon Cahoon OrderAfterDef = true; 2512254f889dSBrendon Cahoon MoveDef = Pos - 1; 2513254f889dSBrendon Cahoon } 2514254f889dSBrendon Cahoon } else if (MO.isUse() && Writes && stageScheduled(*I) < StageInst1) { 2515254f889dSBrendon Cahoon // Add the instruction before the scheduled instruction. 2516254f889dSBrendon Cahoon OrderBeforeUse = true; 2517f13bbf1dSKrzysztof Parzyszek if (MoveUse == 0) 2518254f889dSBrendon Cahoon MoveUse = Pos; 2519254f889dSBrendon Cahoon } else if (MO.isUse() && stageScheduled(*I) == StageInst1 && 2520254f889dSBrendon Cahoon isLoopCarriedDefOfUse(SSD, (*I)->getInstr(), MO)) { 2521f13bbf1dSKrzysztof Parzyszek if (MoveUse == 0) { 2522254f889dSBrendon Cahoon OrderBeforeDef = true; 2523254f889dSBrendon Cahoon MoveUse = Pos; 2524254f889dSBrendon Cahoon } 2525254f889dSBrendon Cahoon } 2526f13bbf1dSKrzysztof Parzyszek } 2527254f889dSBrendon Cahoon // Check for order dependences between instructions. Make sure the source 2528254f889dSBrendon Cahoon // is ordered before the destination. 25298e1363dfSKrzysztof Parzyszek for (auto &S : SU->Succs) { 25308e1363dfSKrzysztof Parzyszek if (S.getSUnit() != *I) 25318e1363dfSKrzysztof Parzyszek continue; 25328e1363dfSKrzysztof Parzyszek if (S.getKind() == SDep::Order && stageScheduled(*I) == StageInst1) { 2533254f889dSBrendon Cahoon OrderBeforeUse = true; 25348e1363dfSKrzysztof Parzyszek if (Pos < MoveUse) 2535254f889dSBrendon Cahoon MoveUse = Pos; 2536254f889dSBrendon Cahoon } 253795770866SJinsong Ji // We did not handle HW dependences in previous for loop, 253895770866SJinsong Ji // and we normally set Latency = 0 for Anti deps, 253995770866SJinsong Ji // so may have nodes in same cycle with Anti denpendent on HW regs. 254095770866SJinsong Ji else if (S.getKind() == SDep::Anti && stageScheduled(*I) == StageInst1) { 254195770866SJinsong Ji OrderBeforeUse = true; 254295770866SJinsong Ji if ((MoveUse == 0) || (Pos < MoveUse)) 254395770866SJinsong Ji MoveUse = Pos; 254495770866SJinsong Ji } 2545254f889dSBrendon Cahoon } 25468e1363dfSKrzysztof Parzyszek for (auto &P : SU->Preds) { 25478e1363dfSKrzysztof Parzyszek if (P.getSUnit() != *I) 25488e1363dfSKrzysztof Parzyszek continue; 25498e1363dfSKrzysztof Parzyszek if (P.getKind() == SDep::Order && stageScheduled(*I) == StageInst1) { 2550254f889dSBrendon Cahoon OrderAfterDef = true; 2551254f889dSBrendon Cahoon MoveDef = Pos; 2552254f889dSBrendon Cahoon } 2553254f889dSBrendon Cahoon } 2554254f889dSBrendon Cahoon } 2555254f889dSBrendon Cahoon 2556254f889dSBrendon Cahoon // A circular dependence. 2557254f889dSBrendon Cahoon if (OrderAfterDef && OrderBeforeUse && MoveUse == MoveDef) 2558254f889dSBrendon Cahoon OrderBeforeUse = false; 2559254f889dSBrendon Cahoon 2560254f889dSBrendon Cahoon // OrderAfterDef takes precedences over OrderBeforeDef. The latter is due 2561254f889dSBrendon Cahoon // to a loop-carried dependence. 2562254f889dSBrendon Cahoon if (OrderBeforeDef) 2563254f889dSBrendon Cahoon OrderBeforeUse = !OrderAfterDef || (MoveUse > MoveDef); 2564254f889dSBrendon Cahoon 2565254f889dSBrendon Cahoon // The uncommon case when the instruction order needs to be updated because 2566254f889dSBrendon Cahoon // there is both a use and def. 2567254f889dSBrendon Cahoon if (OrderBeforeUse && OrderAfterDef) { 2568254f889dSBrendon Cahoon SUnit *UseSU = Insts.at(MoveUse); 2569254f889dSBrendon Cahoon SUnit *DefSU = Insts.at(MoveDef); 2570254f889dSBrendon Cahoon if (MoveUse > MoveDef) { 2571254f889dSBrendon Cahoon Insts.erase(Insts.begin() + MoveUse); 2572254f889dSBrendon Cahoon Insts.erase(Insts.begin() + MoveDef); 2573254f889dSBrendon Cahoon } else { 2574254f889dSBrendon Cahoon Insts.erase(Insts.begin() + MoveDef); 2575254f889dSBrendon Cahoon Insts.erase(Insts.begin() + MoveUse); 2576254f889dSBrendon Cahoon } 2577f13bbf1dSKrzysztof Parzyszek orderDependence(SSD, UseSU, Insts); 2578f13bbf1dSKrzysztof Parzyszek orderDependence(SSD, SU, Insts); 2579254f889dSBrendon Cahoon orderDependence(SSD, DefSU, Insts); 2580f13bbf1dSKrzysztof Parzyszek return; 2581254f889dSBrendon Cahoon } 2582254f889dSBrendon Cahoon // Put the new instruction first if there is a use in the list. Otherwise, 2583254f889dSBrendon Cahoon // put it at the end of the list. 2584254f889dSBrendon Cahoon if (OrderBeforeUse) 2585254f889dSBrendon Cahoon Insts.push_front(SU); 2586254f889dSBrendon Cahoon else 2587254f889dSBrendon Cahoon Insts.push_back(SU); 2588254f889dSBrendon Cahoon } 2589254f889dSBrendon Cahoon 2590254f889dSBrendon Cahoon /// Return true if the scheduled Phi has a loop carried operand. 2591254f889dSBrendon Cahoon bool SMSchedule::isLoopCarried(SwingSchedulerDAG *SSD, MachineInstr &Phi) { 2592254f889dSBrendon Cahoon if (!Phi.isPHI()) 2593254f889dSBrendon Cahoon return false; 2594c73b6d6bSHiroshi Inoue assert(Phi.isPHI() && "Expecting a Phi."); 2595254f889dSBrendon Cahoon SUnit *DefSU = SSD->getSUnit(&Phi); 2596254f889dSBrendon Cahoon unsigned DefCycle = cycleScheduled(DefSU); 2597254f889dSBrendon Cahoon int DefStage = stageScheduled(DefSU); 2598254f889dSBrendon Cahoon 2599254f889dSBrendon Cahoon unsigned InitVal = 0; 2600254f889dSBrendon Cahoon unsigned LoopVal = 0; 2601254f889dSBrendon Cahoon getPhiRegs(Phi, Phi.getParent(), InitVal, LoopVal); 2602254f889dSBrendon Cahoon SUnit *UseSU = SSD->getSUnit(MRI.getVRegDef(LoopVal)); 2603254f889dSBrendon Cahoon if (!UseSU) 2604254f889dSBrendon Cahoon return true; 2605254f889dSBrendon Cahoon if (UseSU->getInstr()->isPHI()) 2606254f889dSBrendon Cahoon return true; 2607254f889dSBrendon Cahoon unsigned LoopCycle = cycleScheduled(UseSU); 2608254f889dSBrendon Cahoon int LoopStage = stageScheduled(UseSU); 26093d8482a8SSimon Pilgrim return (LoopCycle > DefCycle) || (LoopStage <= DefStage); 2610254f889dSBrendon Cahoon } 2611254f889dSBrendon Cahoon 2612254f889dSBrendon Cahoon /// Return true if the instruction is a definition that is loop carried 2613254f889dSBrendon Cahoon /// and defines the use on the next iteration. 2614254f889dSBrendon Cahoon /// v1 = phi(v2, v3) 2615254f889dSBrendon Cahoon /// (Def) v3 = op v1 2616254f889dSBrendon Cahoon /// (MO) = v1 2617254f889dSBrendon Cahoon /// If MO appears before Def, then then v1 and v3 may get assigned to the same 2618254f889dSBrendon Cahoon /// register. 2619254f889dSBrendon Cahoon bool SMSchedule::isLoopCarriedDefOfUse(SwingSchedulerDAG *SSD, 2620254f889dSBrendon Cahoon MachineInstr *Def, MachineOperand &MO) { 2621254f889dSBrendon Cahoon if (!MO.isReg()) 2622254f889dSBrendon Cahoon return false; 2623254f889dSBrendon Cahoon if (Def->isPHI()) 2624254f889dSBrendon Cahoon return false; 2625254f889dSBrendon Cahoon MachineInstr *Phi = MRI.getVRegDef(MO.getReg()); 2626254f889dSBrendon Cahoon if (!Phi || !Phi->isPHI() || Phi->getParent() != Def->getParent()) 2627254f889dSBrendon Cahoon return false; 2628254f889dSBrendon Cahoon if (!isLoopCarried(SSD, *Phi)) 2629254f889dSBrendon Cahoon return false; 2630254f889dSBrendon Cahoon unsigned LoopReg = getLoopPhiReg(*Phi, Phi->getParent()); 2631254f889dSBrendon Cahoon for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) { 2632254f889dSBrendon Cahoon MachineOperand &DMO = Def->getOperand(i); 2633254f889dSBrendon Cahoon if (!DMO.isReg() || !DMO.isDef()) 2634254f889dSBrendon Cahoon continue; 2635254f889dSBrendon Cahoon if (DMO.getReg() == LoopReg) 2636254f889dSBrendon Cahoon return true; 2637254f889dSBrendon Cahoon } 2638254f889dSBrendon Cahoon return false; 2639254f889dSBrendon Cahoon } 2640254f889dSBrendon Cahoon 2641254f889dSBrendon Cahoon // Check if the generated schedule is valid. This function checks if 2642254f889dSBrendon Cahoon // an instruction that uses a physical register is scheduled in a 2643254f889dSBrendon Cahoon // different stage than the definition. The pipeliner does not handle 2644254f889dSBrendon Cahoon // physical register values that may cross a basic block boundary. 2645254f889dSBrendon Cahoon bool SMSchedule::isValidSchedule(SwingSchedulerDAG *SSD) { 2646254f889dSBrendon Cahoon for (int i = 0, e = SSD->SUnits.size(); i < e; ++i) { 2647254f889dSBrendon Cahoon SUnit &SU = SSD->SUnits[i]; 2648254f889dSBrendon Cahoon if (!SU.hasPhysRegDefs) 2649254f889dSBrendon Cahoon continue; 2650254f889dSBrendon Cahoon int StageDef = stageScheduled(&SU); 2651254f889dSBrendon Cahoon assert(StageDef != -1 && "Instruction should have been scheduled."); 2652254f889dSBrendon Cahoon for (auto &SI : SU.Succs) 2653254f889dSBrendon Cahoon if (SI.isAssignedRegDep()) 26542bea69bfSDaniel Sanders if (Register::isPhysicalRegister(SI.getReg())) 2655254f889dSBrendon Cahoon if (stageScheduled(SI.getSUnit()) != StageDef) 2656254f889dSBrendon Cahoon return false; 2657254f889dSBrendon Cahoon } 2658254f889dSBrendon Cahoon return true; 2659254f889dSBrendon Cahoon } 2660254f889dSBrendon Cahoon 26614b8bcf00SRoorda, Jan-Willem /// A property of the node order in swing-modulo-scheduling is 26624b8bcf00SRoorda, Jan-Willem /// that for nodes outside circuits the following holds: 26634b8bcf00SRoorda, Jan-Willem /// none of them is scheduled after both a successor and a 26644b8bcf00SRoorda, Jan-Willem /// predecessor. 26654b8bcf00SRoorda, Jan-Willem /// The method below checks whether the property is met. 26664b8bcf00SRoorda, Jan-Willem /// If not, debug information is printed and statistics information updated. 26674b8bcf00SRoorda, Jan-Willem /// Note that we do not use an assert statement. 26684b8bcf00SRoorda, Jan-Willem /// The reason is that although an invalid node oder may prevent 26694b8bcf00SRoorda, Jan-Willem /// the pipeliner from finding a pipelined schedule for arbitrary II, 26704b8bcf00SRoorda, Jan-Willem /// it does not lead to the generation of incorrect code. 26714b8bcf00SRoorda, Jan-Willem void SwingSchedulerDAG::checkValidNodeOrder(const NodeSetType &Circuits) const { 26724b8bcf00SRoorda, Jan-Willem 26734b8bcf00SRoorda, Jan-Willem // a sorted vector that maps each SUnit to its index in the NodeOrder 26744b8bcf00SRoorda, Jan-Willem typedef std::pair<SUnit *, unsigned> UnitIndex; 26754b8bcf00SRoorda, Jan-Willem std::vector<UnitIndex> Indices(NodeOrder.size(), std::make_pair(nullptr, 0)); 26764b8bcf00SRoorda, Jan-Willem 26774b8bcf00SRoorda, Jan-Willem for (unsigned i = 0, s = NodeOrder.size(); i < s; ++i) 26784b8bcf00SRoorda, Jan-Willem Indices.push_back(std::make_pair(NodeOrder[i], i)); 26794b8bcf00SRoorda, Jan-Willem 26804b8bcf00SRoorda, Jan-Willem auto CompareKey = [](UnitIndex i1, UnitIndex i2) { 26814b8bcf00SRoorda, Jan-Willem return std::get<0>(i1) < std::get<0>(i2); 26824b8bcf00SRoorda, Jan-Willem }; 26834b8bcf00SRoorda, Jan-Willem 26844b8bcf00SRoorda, Jan-Willem // sort, so that we can perform a binary search 26850cac726aSFangrui Song llvm::sort(Indices, CompareKey); 26864b8bcf00SRoorda, Jan-Willem 26874b8bcf00SRoorda, Jan-Willem bool Valid = true; 2688febf70a9SDavid L Kreitzer (void)Valid; 26894b8bcf00SRoorda, Jan-Willem // for each SUnit in the NodeOrder, check whether 26904b8bcf00SRoorda, Jan-Willem // it appears after both a successor and a predecessor 26914b8bcf00SRoorda, Jan-Willem // of the SUnit. If this is the case, and the SUnit 26924b8bcf00SRoorda, Jan-Willem // is not part of circuit, then the NodeOrder is not 26934b8bcf00SRoorda, Jan-Willem // valid. 26944b8bcf00SRoorda, Jan-Willem for (unsigned i = 0, s = NodeOrder.size(); i < s; ++i) { 26954b8bcf00SRoorda, Jan-Willem SUnit *SU = NodeOrder[i]; 26964b8bcf00SRoorda, Jan-Willem unsigned Index = i; 26974b8bcf00SRoorda, Jan-Willem 26984b8bcf00SRoorda, Jan-Willem bool PredBefore = false; 26994b8bcf00SRoorda, Jan-Willem bool SuccBefore = false; 27004b8bcf00SRoorda, Jan-Willem 27014b8bcf00SRoorda, Jan-Willem SUnit *Succ; 27024b8bcf00SRoorda, Jan-Willem SUnit *Pred; 2703febf70a9SDavid L Kreitzer (void)Succ; 2704febf70a9SDavid L Kreitzer (void)Pred; 27054b8bcf00SRoorda, Jan-Willem 27064b8bcf00SRoorda, Jan-Willem for (SDep &PredEdge : SU->Preds) { 27074b8bcf00SRoorda, Jan-Willem SUnit *PredSU = PredEdge.getSUnit(); 2708dc8de603SFangrui Song unsigned PredIndex = std::get<1>( 2709dc8de603SFangrui Song *llvm::lower_bound(Indices, std::make_pair(PredSU, 0), CompareKey)); 27104b8bcf00SRoorda, Jan-Willem if (!PredSU->getInstr()->isPHI() && PredIndex < Index) { 27114b8bcf00SRoorda, Jan-Willem PredBefore = true; 27124b8bcf00SRoorda, Jan-Willem Pred = PredSU; 27134b8bcf00SRoorda, Jan-Willem break; 27144b8bcf00SRoorda, Jan-Willem } 27154b8bcf00SRoorda, Jan-Willem } 27164b8bcf00SRoorda, Jan-Willem 27174b8bcf00SRoorda, Jan-Willem for (SDep &SuccEdge : SU->Succs) { 27184b8bcf00SRoorda, Jan-Willem SUnit *SuccSU = SuccEdge.getSUnit(); 27191c884458SJinsong Ji // Do not process a boundary node, it was not included in NodeOrder, 27201c884458SJinsong Ji // hence not in Indices either, call to std::lower_bound() below will 27211c884458SJinsong Ji // return Indices.end(). 27221c884458SJinsong Ji if (SuccSU->isBoundaryNode()) 27231c884458SJinsong Ji continue; 2724dc8de603SFangrui Song unsigned SuccIndex = std::get<1>( 2725dc8de603SFangrui Song *llvm::lower_bound(Indices, std::make_pair(SuccSU, 0), CompareKey)); 27264b8bcf00SRoorda, Jan-Willem if (!SuccSU->getInstr()->isPHI() && SuccIndex < Index) { 27274b8bcf00SRoorda, Jan-Willem SuccBefore = true; 27284b8bcf00SRoorda, Jan-Willem Succ = SuccSU; 27294b8bcf00SRoorda, Jan-Willem break; 27304b8bcf00SRoorda, Jan-Willem } 27314b8bcf00SRoorda, Jan-Willem } 27324b8bcf00SRoorda, Jan-Willem 27334b8bcf00SRoorda, Jan-Willem if (PredBefore && SuccBefore && !SU->getInstr()->isPHI()) { 27344b8bcf00SRoorda, Jan-Willem // instructions in circuits are allowed to be scheduled 27354b8bcf00SRoorda, Jan-Willem // after both a successor and predecessor. 2736dc8de603SFangrui Song bool InCircuit = llvm::any_of( 2737dc8de603SFangrui Song Circuits, [SU](const NodeSet &Circuit) { return Circuit.count(SU); }); 27384b8bcf00SRoorda, Jan-Willem if (InCircuit) 2739d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "In a circuit, predecessor ";); 27404b8bcf00SRoorda, Jan-Willem else { 27414b8bcf00SRoorda, Jan-Willem Valid = false; 27424b8bcf00SRoorda, Jan-Willem NumNodeOrderIssues++; 2743d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "Predecessor ";); 27444b8bcf00SRoorda, Jan-Willem } 2745d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << Pred->NodeNum << " and successor " << Succ->NodeNum 2746d34e60caSNicola Zaghen << " are scheduled before node " << SU->NodeNum 2747d34e60caSNicola Zaghen << "\n";); 27484b8bcf00SRoorda, Jan-Willem } 27494b8bcf00SRoorda, Jan-Willem } 27504b8bcf00SRoorda, Jan-Willem 2751d34e60caSNicola Zaghen LLVM_DEBUG({ 27524b8bcf00SRoorda, Jan-Willem if (!Valid) 27534b8bcf00SRoorda, Jan-Willem dbgs() << "Invalid node order found!\n"; 27544b8bcf00SRoorda, Jan-Willem }); 27554b8bcf00SRoorda, Jan-Willem } 27564b8bcf00SRoorda, Jan-Willem 27578f174ddeSKrzysztof Parzyszek /// Attempt to fix the degenerate cases when the instruction serialization 27588f174ddeSKrzysztof Parzyszek /// causes the register lifetimes to overlap. For example, 27598f174ddeSKrzysztof Parzyszek /// p' = store_pi(p, b) 27608f174ddeSKrzysztof Parzyszek /// = load p, offset 27618f174ddeSKrzysztof Parzyszek /// In this case p and p' overlap, which means that two registers are needed. 27628f174ddeSKrzysztof Parzyszek /// Instead, this function changes the load to use p' and updates the offset. 27638f174ddeSKrzysztof Parzyszek void SwingSchedulerDAG::fixupRegisterOverlaps(std::deque<SUnit *> &Instrs) { 27648f174ddeSKrzysztof Parzyszek unsigned OverlapReg = 0; 27658f174ddeSKrzysztof Parzyszek unsigned NewBaseReg = 0; 27668f174ddeSKrzysztof Parzyszek for (SUnit *SU : Instrs) { 27678f174ddeSKrzysztof Parzyszek MachineInstr *MI = SU->getInstr(); 27688f174ddeSKrzysztof Parzyszek for (unsigned i = 0, e = MI->getNumOperands(); i < e; ++i) { 27698f174ddeSKrzysztof Parzyszek const MachineOperand &MO = MI->getOperand(i); 27708f174ddeSKrzysztof Parzyszek // Look for an instruction that uses p. The instruction occurs in the 27718f174ddeSKrzysztof Parzyszek // same cycle but occurs later in the serialized order. 27728f174ddeSKrzysztof Parzyszek if (MO.isReg() && MO.isUse() && MO.getReg() == OverlapReg) { 27738f174ddeSKrzysztof Parzyszek // Check that the instruction appears in the InstrChanges structure, 27748f174ddeSKrzysztof Parzyszek // which contains instructions that can have the offset updated. 27758f174ddeSKrzysztof Parzyszek DenseMap<SUnit *, std::pair<unsigned, int64_t>>::iterator It = 27768f174ddeSKrzysztof Parzyszek InstrChanges.find(SU); 27778f174ddeSKrzysztof Parzyszek if (It != InstrChanges.end()) { 27788f174ddeSKrzysztof Parzyszek unsigned BasePos, OffsetPos; 27798f174ddeSKrzysztof Parzyszek // Update the base register and adjust the offset. 27808f174ddeSKrzysztof Parzyszek if (TII->getBaseAndOffsetPosition(*MI, BasePos, OffsetPos)) { 278112bdcab5SKrzysztof Parzyszek MachineInstr *NewMI = MF.CloneMachineInstr(MI); 278212bdcab5SKrzysztof Parzyszek NewMI->getOperand(BasePos).setReg(NewBaseReg); 278312bdcab5SKrzysztof Parzyszek int64_t NewOffset = 278412bdcab5SKrzysztof Parzyszek MI->getOperand(OffsetPos).getImm() - It->second.second; 278512bdcab5SKrzysztof Parzyszek NewMI->getOperand(OffsetPos).setImm(NewOffset); 278612bdcab5SKrzysztof Parzyszek SU->setInstr(NewMI); 278712bdcab5SKrzysztof Parzyszek MISUnitMap[NewMI] = SU; 2788790a779fSJames Molloy NewMIs[MI] = NewMI; 27898f174ddeSKrzysztof Parzyszek } 27908f174ddeSKrzysztof Parzyszek } 27918f174ddeSKrzysztof Parzyszek OverlapReg = 0; 27928f174ddeSKrzysztof Parzyszek NewBaseReg = 0; 27938f174ddeSKrzysztof Parzyszek break; 27948f174ddeSKrzysztof Parzyszek } 27958f174ddeSKrzysztof Parzyszek // Look for an instruction of the form p' = op(p), which uses and defines 27968f174ddeSKrzysztof Parzyszek // two virtual registers that get allocated to the same physical register. 27978f174ddeSKrzysztof Parzyszek unsigned TiedUseIdx = 0; 27988f174ddeSKrzysztof Parzyszek if (MI->isRegTiedToUseOperand(i, &TiedUseIdx)) { 27998f174ddeSKrzysztof Parzyszek // OverlapReg is p in the example above. 28008f174ddeSKrzysztof Parzyszek OverlapReg = MI->getOperand(TiedUseIdx).getReg(); 28018f174ddeSKrzysztof Parzyszek // NewBaseReg is p' in the example above. 28028f174ddeSKrzysztof Parzyszek NewBaseReg = MI->getOperand(i).getReg(); 28038f174ddeSKrzysztof Parzyszek break; 28048f174ddeSKrzysztof Parzyszek } 28058f174ddeSKrzysztof Parzyszek } 28068f174ddeSKrzysztof Parzyszek } 28078f174ddeSKrzysztof Parzyszek } 28088f174ddeSKrzysztof Parzyszek 2809254f889dSBrendon Cahoon /// After the schedule has been formed, call this function to combine 2810254f889dSBrendon Cahoon /// the instructions from the different stages/cycles. That is, this 2811254f889dSBrendon Cahoon /// function creates a schedule that represents a single iteration. 2812254f889dSBrendon Cahoon void SMSchedule::finalizeSchedule(SwingSchedulerDAG *SSD) { 2813254f889dSBrendon Cahoon // Move all instructions to the first stage from later stages. 2814254f889dSBrendon Cahoon for (int cycle = getFirstCycle(); cycle <= getFinalCycle(); ++cycle) { 2815254f889dSBrendon Cahoon for (int stage = 1, lastStage = getMaxStageCount(); stage <= lastStage; 2816254f889dSBrendon Cahoon ++stage) { 2817254f889dSBrendon Cahoon std::deque<SUnit *> &cycleInstrs = 2818254f889dSBrendon Cahoon ScheduledInstrs[cycle + (stage * InitiationInterval)]; 2819254f889dSBrendon Cahoon for (std::deque<SUnit *>::reverse_iterator I = cycleInstrs.rbegin(), 2820254f889dSBrendon Cahoon E = cycleInstrs.rend(); 2821254f889dSBrendon Cahoon I != E; ++I) 2822254f889dSBrendon Cahoon ScheduledInstrs[cycle].push_front(*I); 2823254f889dSBrendon Cahoon } 2824254f889dSBrendon Cahoon } 2825254f889dSBrendon Cahoon 2826254f889dSBrendon Cahoon // Erase all the elements in the later stages. Only one iteration should 2827254f889dSBrendon Cahoon // remain in the scheduled list, and it contains all the instructions. 2828254f889dSBrendon Cahoon for (int cycle = getFinalCycle() + 1; cycle <= LastCycle; ++cycle) 2829254f889dSBrendon Cahoon ScheduledInstrs.erase(cycle); 2830254f889dSBrendon Cahoon 2831254f889dSBrendon Cahoon // Change the registers in instruction as specified in the InstrChanges 2832254f889dSBrendon Cahoon // map. We need to use the new registers to create the correct order. 2833254f889dSBrendon Cahoon for (int i = 0, e = SSD->SUnits.size(); i != e; ++i) { 2834254f889dSBrendon Cahoon SUnit *SU = &SSD->SUnits[i]; 28358f174ddeSKrzysztof Parzyszek SSD->applyInstrChange(SU->getInstr(), *this); 2836254f889dSBrendon Cahoon } 2837254f889dSBrendon Cahoon 2838254f889dSBrendon Cahoon // Reorder the instructions in each cycle to fix and improve the 2839254f889dSBrendon Cahoon // generated code. 2840254f889dSBrendon Cahoon for (int Cycle = getFirstCycle(), E = getFinalCycle(); Cycle <= E; ++Cycle) { 2841254f889dSBrendon Cahoon std::deque<SUnit *> &cycleInstrs = ScheduledInstrs[Cycle]; 2842f13bbf1dSKrzysztof Parzyszek std::deque<SUnit *> newOrderPhi; 2843254f889dSBrendon Cahoon for (unsigned i = 0, e = cycleInstrs.size(); i < e; ++i) { 2844254f889dSBrendon Cahoon SUnit *SU = cycleInstrs[i]; 2845f13bbf1dSKrzysztof Parzyszek if (SU->getInstr()->isPHI()) 2846f13bbf1dSKrzysztof Parzyszek newOrderPhi.push_back(SU); 2847254f889dSBrendon Cahoon } 2848254f889dSBrendon Cahoon std::deque<SUnit *> newOrderI; 2849254f889dSBrendon Cahoon for (unsigned i = 0, e = cycleInstrs.size(); i < e; ++i) { 2850254f889dSBrendon Cahoon SUnit *SU = cycleInstrs[i]; 2851f13bbf1dSKrzysztof Parzyszek if (!SU->getInstr()->isPHI()) 2852254f889dSBrendon Cahoon orderDependence(SSD, SU, newOrderI); 2853254f889dSBrendon Cahoon } 2854254f889dSBrendon Cahoon // Replace the old order with the new order. 2855f13bbf1dSKrzysztof Parzyszek cycleInstrs.swap(newOrderPhi); 2856254f889dSBrendon Cahoon cycleInstrs.insert(cycleInstrs.end(), newOrderI.begin(), newOrderI.end()); 28578f174ddeSKrzysztof Parzyszek SSD->fixupRegisterOverlaps(cycleInstrs); 2858254f889dSBrendon Cahoon } 2859254f889dSBrendon Cahoon 2860d34e60caSNicola Zaghen LLVM_DEBUG(dump();); 2861254f889dSBrendon Cahoon } 2862254f889dSBrendon Cahoon 2863fa2e3583SAdrian Prantl void NodeSet::print(raw_ostream &os) const { 2864fa2e3583SAdrian Prantl os << "Num nodes " << size() << " rec " << RecMII << " mov " << MaxMOV 2865fa2e3583SAdrian Prantl << " depth " << MaxDepth << " col " << Colocate << "\n"; 2866fa2e3583SAdrian Prantl for (const auto &I : Nodes) 2867fa2e3583SAdrian Prantl os << " SU(" << I->NodeNum << ") " << *(I->getInstr()); 2868fa2e3583SAdrian Prantl os << "\n"; 2869fa2e3583SAdrian Prantl } 2870fa2e3583SAdrian Prantl 2871615eb470SAaron Ballman #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 2872254f889dSBrendon Cahoon /// Print the schedule information to the given output. 2873254f889dSBrendon Cahoon void SMSchedule::print(raw_ostream &os) const { 2874254f889dSBrendon Cahoon // Iterate over each cycle. 2875254f889dSBrendon Cahoon for (int cycle = getFirstCycle(); cycle <= getFinalCycle(); ++cycle) { 2876254f889dSBrendon Cahoon // Iterate over each instruction in the cycle. 2877254f889dSBrendon Cahoon const_sched_iterator cycleInstrs = ScheduledInstrs.find(cycle); 2878254f889dSBrendon Cahoon for (SUnit *CI : cycleInstrs->second) { 2879254f889dSBrendon Cahoon os << "cycle " << cycle << " (" << stageScheduled(CI) << ") "; 2880254f889dSBrendon Cahoon os << "(" << CI->NodeNum << ") "; 2881254f889dSBrendon Cahoon CI->getInstr()->print(os); 2882254f889dSBrendon Cahoon os << "\n"; 2883254f889dSBrendon Cahoon } 2884254f889dSBrendon Cahoon } 2885254f889dSBrendon Cahoon } 2886254f889dSBrendon Cahoon 2887254f889dSBrendon Cahoon /// Utility function used for debugging to print the schedule. 28888c209aa8SMatthias Braun LLVM_DUMP_METHOD void SMSchedule::dump() const { print(dbgs()); } 2889fa2e3583SAdrian Prantl LLVM_DUMP_METHOD void NodeSet::dump() const { print(dbgs()); } 2890fa2e3583SAdrian Prantl 28918c209aa8SMatthias Braun #endif 2892fa2e3583SAdrian Prantl 2893f6cb3bcbSJinsong Ji void ResourceManager::initProcResourceVectors( 2894f6cb3bcbSJinsong Ji const MCSchedModel &SM, SmallVectorImpl<uint64_t> &Masks) { 2895f6cb3bcbSJinsong Ji unsigned ProcResourceID = 0; 2896fa2e3583SAdrian Prantl 2897f6cb3bcbSJinsong Ji // We currently limit the resource kinds to 64 and below so that we can use 2898f6cb3bcbSJinsong Ji // uint64_t for Masks 2899f6cb3bcbSJinsong Ji assert(SM.getNumProcResourceKinds() < 64 && 2900f6cb3bcbSJinsong Ji "Too many kinds of resources, unsupported"); 2901f6cb3bcbSJinsong Ji // Create a unique bitmask for every processor resource unit. 2902f6cb3bcbSJinsong Ji // Skip resource at index 0, since it always references 'InvalidUnit'. 2903f6cb3bcbSJinsong Ji Masks.resize(SM.getNumProcResourceKinds()); 2904f6cb3bcbSJinsong Ji for (unsigned I = 1, E = SM.getNumProcResourceKinds(); I < E; ++I) { 2905f6cb3bcbSJinsong Ji const MCProcResourceDesc &Desc = *SM.getProcResource(I); 2906f6cb3bcbSJinsong Ji if (Desc.SubUnitsIdxBegin) 2907f6cb3bcbSJinsong Ji continue; 2908f6cb3bcbSJinsong Ji Masks[I] = 1ULL << ProcResourceID; 2909f6cb3bcbSJinsong Ji ProcResourceID++; 2910f6cb3bcbSJinsong Ji } 2911f6cb3bcbSJinsong Ji // Create a unique bitmask for every processor resource group. 2912f6cb3bcbSJinsong Ji for (unsigned I = 1, E = SM.getNumProcResourceKinds(); I < E; ++I) { 2913f6cb3bcbSJinsong Ji const MCProcResourceDesc &Desc = *SM.getProcResource(I); 2914f6cb3bcbSJinsong Ji if (!Desc.SubUnitsIdxBegin) 2915f6cb3bcbSJinsong Ji continue; 2916f6cb3bcbSJinsong Ji Masks[I] = 1ULL << ProcResourceID; 2917f6cb3bcbSJinsong Ji for (unsigned U = 0; U < Desc.NumUnits; ++U) 2918f6cb3bcbSJinsong Ji Masks[I] |= Masks[Desc.SubUnitsIdxBegin[U]]; 2919f6cb3bcbSJinsong Ji ProcResourceID++; 2920f6cb3bcbSJinsong Ji } 2921f6cb3bcbSJinsong Ji LLVM_DEBUG({ 2922ba43840bSJinsong Ji if (SwpShowResMask) { 2923f6cb3bcbSJinsong Ji dbgs() << "ProcResourceDesc:\n"; 2924f6cb3bcbSJinsong Ji for (unsigned I = 1, E = SM.getNumProcResourceKinds(); I < E; ++I) { 2925f6cb3bcbSJinsong Ji const MCProcResourceDesc *ProcResource = SM.getProcResource(I); 2926f6cb3bcbSJinsong Ji dbgs() << format(" %16s(%2d): Mask: 0x%08x, NumUnits:%2d\n", 2927ba43840bSJinsong Ji ProcResource->Name, I, Masks[I], 2928ba43840bSJinsong Ji ProcResource->NumUnits); 2929f6cb3bcbSJinsong Ji } 2930f6cb3bcbSJinsong Ji dbgs() << " -----------------\n"; 2931ba43840bSJinsong Ji } 2932f6cb3bcbSJinsong Ji }); 2933f6cb3bcbSJinsong Ji } 2934f6cb3bcbSJinsong Ji 2935f6cb3bcbSJinsong Ji bool ResourceManager::canReserveResources(const MCInstrDesc *MID) const { 2936f6cb3bcbSJinsong Ji 2937ba43840bSJinsong Ji LLVM_DEBUG({ 2938ba43840bSJinsong Ji if (SwpDebugResource) 2939ba43840bSJinsong Ji dbgs() << "canReserveResources:\n"; 2940ba43840bSJinsong Ji }); 2941f6cb3bcbSJinsong Ji if (UseDFA) 2942f6cb3bcbSJinsong Ji return DFAResources->canReserveResources(MID); 2943f6cb3bcbSJinsong Ji 2944f6cb3bcbSJinsong Ji unsigned InsnClass = MID->getSchedClass(); 2945f6cb3bcbSJinsong Ji const MCSchedClassDesc *SCDesc = SM.getSchedClassDesc(InsnClass); 2946f6cb3bcbSJinsong Ji if (!SCDesc->isValid()) { 2947f6cb3bcbSJinsong Ji LLVM_DEBUG({ 2948f6cb3bcbSJinsong Ji dbgs() << "No valid Schedule Class Desc for schedClass!\n"; 2949f6cb3bcbSJinsong Ji dbgs() << "isPseduo:" << MID->isPseudo() << "\n"; 2950f6cb3bcbSJinsong Ji }); 2951f6cb3bcbSJinsong Ji return true; 2952f6cb3bcbSJinsong Ji } 2953f6cb3bcbSJinsong Ji 2954f6cb3bcbSJinsong Ji const MCWriteProcResEntry *I = STI->getWriteProcResBegin(SCDesc); 2955f6cb3bcbSJinsong Ji const MCWriteProcResEntry *E = STI->getWriteProcResEnd(SCDesc); 2956f6cb3bcbSJinsong Ji for (; I != E; ++I) { 2957f6cb3bcbSJinsong Ji if (!I->Cycles) 2958f6cb3bcbSJinsong Ji continue; 2959f6cb3bcbSJinsong Ji const MCProcResourceDesc *ProcResource = 2960f6cb3bcbSJinsong Ji SM.getProcResource(I->ProcResourceIdx); 2961f6cb3bcbSJinsong Ji unsigned NumUnits = ProcResource->NumUnits; 2962f6cb3bcbSJinsong Ji LLVM_DEBUG({ 2963ba43840bSJinsong Ji if (SwpDebugResource) 2964f6cb3bcbSJinsong Ji dbgs() << format(" %16s(%2d): Count: %2d, NumUnits:%2d, Cycles:%2d\n", 2965f6cb3bcbSJinsong Ji ProcResource->Name, I->ProcResourceIdx, 2966f6cb3bcbSJinsong Ji ProcResourceCount[I->ProcResourceIdx], NumUnits, 2967f6cb3bcbSJinsong Ji I->Cycles); 2968f6cb3bcbSJinsong Ji }); 2969f6cb3bcbSJinsong Ji if (ProcResourceCount[I->ProcResourceIdx] >= NumUnits) 2970f6cb3bcbSJinsong Ji return false; 2971f6cb3bcbSJinsong Ji } 2972ba43840bSJinsong Ji LLVM_DEBUG(if (SwpDebugResource) dbgs() << "return true\n\n";); 2973f6cb3bcbSJinsong Ji return true; 2974f6cb3bcbSJinsong Ji } 2975f6cb3bcbSJinsong Ji 2976f6cb3bcbSJinsong Ji void ResourceManager::reserveResources(const MCInstrDesc *MID) { 2977ba43840bSJinsong Ji LLVM_DEBUG({ 2978ba43840bSJinsong Ji if (SwpDebugResource) 2979ba43840bSJinsong Ji dbgs() << "reserveResources:\n"; 2980ba43840bSJinsong Ji }); 2981f6cb3bcbSJinsong Ji if (UseDFA) 2982f6cb3bcbSJinsong Ji return DFAResources->reserveResources(MID); 2983f6cb3bcbSJinsong Ji 2984f6cb3bcbSJinsong Ji unsigned InsnClass = MID->getSchedClass(); 2985f6cb3bcbSJinsong Ji const MCSchedClassDesc *SCDesc = SM.getSchedClassDesc(InsnClass); 2986f6cb3bcbSJinsong Ji if (!SCDesc->isValid()) { 2987f6cb3bcbSJinsong Ji LLVM_DEBUG({ 2988f6cb3bcbSJinsong Ji dbgs() << "No valid Schedule Class Desc for schedClass!\n"; 2989f6cb3bcbSJinsong Ji dbgs() << "isPseduo:" << MID->isPseudo() << "\n"; 2990f6cb3bcbSJinsong Ji }); 2991f6cb3bcbSJinsong Ji return; 2992f6cb3bcbSJinsong Ji } 2993f6cb3bcbSJinsong Ji for (const MCWriteProcResEntry &PRE : 2994f6cb3bcbSJinsong Ji make_range(STI->getWriteProcResBegin(SCDesc), 2995f6cb3bcbSJinsong Ji STI->getWriteProcResEnd(SCDesc))) { 2996f6cb3bcbSJinsong Ji if (!PRE.Cycles) 2997f6cb3bcbSJinsong Ji continue; 2998f6cb3bcbSJinsong Ji ++ProcResourceCount[PRE.ProcResourceIdx]; 2999f6cb3bcbSJinsong Ji LLVM_DEBUG({ 3000ba43840bSJinsong Ji if (SwpDebugResource) { 3001c77aff7eSRichard Trieu const MCProcResourceDesc *ProcResource = 3002c77aff7eSRichard Trieu SM.getProcResource(PRE.ProcResourceIdx); 3003f6cb3bcbSJinsong Ji dbgs() << format(" %16s(%2d): Count: %2d, NumUnits:%2d, Cycles:%2d\n", 3004f6cb3bcbSJinsong Ji ProcResource->Name, PRE.ProcResourceIdx, 3005e8698eadSRichard Trieu ProcResourceCount[PRE.ProcResourceIdx], 3006e8698eadSRichard Trieu ProcResource->NumUnits, PRE.Cycles); 3007ba43840bSJinsong Ji } 3008f6cb3bcbSJinsong Ji }); 3009f6cb3bcbSJinsong Ji } 3010ba43840bSJinsong Ji LLVM_DEBUG({ 3011ba43840bSJinsong Ji if (SwpDebugResource) 3012ba43840bSJinsong Ji dbgs() << "reserveResources: done!\n\n"; 3013ba43840bSJinsong Ji }); 3014f6cb3bcbSJinsong Ji } 3015f6cb3bcbSJinsong Ji 3016f6cb3bcbSJinsong Ji bool ResourceManager::canReserveResources(const MachineInstr &MI) const { 3017f6cb3bcbSJinsong Ji return canReserveResources(&MI.getDesc()); 3018f6cb3bcbSJinsong Ji } 3019f6cb3bcbSJinsong Ji 3020f6cb3bcbSJinsong Ji void ResourceManager::reserveResources(const MachineInstr &MI) { 3021f6cb3bcbSJinsong Ji return reserveResources(&MI.getDesc()); 3022f6cb3bcbSJinsong Ji } 3023f6cb3bcbSJinsong Ji 3024f6cb3bcbSJinsong Ji void ResourceManager::clearResources() { 3025f6cb3bcbSJinsong Ji if (UseDFA) 3026f6cb3bcbSJinsong Ji return DFAResources->clearResources(); 3027f6cb3bcbSJinsong Ji std::fill(ProcResourceCount.begin(), ProcResourceCount.end(), 0); 3028f6cb3bcbSJinsong Ji } 3029