1 //===- InstrRefBasedImpl.cpp - Tracking Debug Value MIs -------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 /// \file InstrRefBasedImpl.cpp 9 /// 10 /// This is a separate implementation of LiveDebugValues, see 11 /// LiveDebugValues.cpp and VarLocBasedImpl.cpp for more information. 12 /// 13 /// This pass propagates variable locations between basic blocks, resolving 14 /// control flow conflicts between them. The problem is much like SSA 15 /// construction, where each DBG_VALUE instruction assigns the *value* that 16 /// a variable has, and every instruction where the variable is in scope uses 17 /// that variable. The resulting map of instruction-to-value is then translated 18 /// into a register (or spill) location for each variable over each instruction. 19 /// 20 /// This pass determines which DBG_VALUE dominates which instructions, or if 21 /// none do, where values must be merged (like PHI nodes). The added 22 /// complication is that because codegen has already finished, a PHI node may 23 /// be needed for a variable location to be correct, but no register or spill 24 /// slot merges the necessary values. In these circumstances, the variable 25 /// location is dropped. 26 /// 27 /// What makes this analysis non-trivial is loops: we cannot tell in advance 28 /// whether a variable location is live throughout a loop, or whether its 29 /// location is clobbered (or redefined by another DBG_VALUE), without 30 /// exploring all the way through. 31 /// 32 /// To make this simpler we perform two kinds of analysis. First, we identify 33 /// every value defined by every instruction (ignoring those that only move 34 /// another value), then compute a map of which values are available for each 35 /// instruction. This is stronger than a reaching-def analysis, as we create 36 /// PHI values where other values merge. 37 /// 38 /// Secondly, for each variable, we effectively re-construct SSA using each 39 /// DBG_VALUE as a def. The DBG_VALUEs read a value-number computed by the 40 /// first analysis from the location they refer to. We can then compute the 41 /// dominance frontiers of where a variable has a value, and create PHI nodes 42 /// where they merge. 43 /// This isn't precisely SSA-construction though, because the function shape 44 /// is pre-defined. If a variable location requires a PHI node, but no 45 /// PHI for the relevant values is present in the function (as computed by the 46 /// first analysis), the location must be dropped. 47 /// 48 /// Once both are complete, we can pass back over all instructions knowing: 49 /// * What _value_ each variable should contain, either defined by an 50 /// instruction or where control flow merges 51 /// * What the location of that value is (if any). 52 /// Allowing us to create appropriate live-in DBG_VALUEs, and DBG_VALUEs when 53 /// a value moves location. After this pass runs, all variable locations within 54 /// a block should be specified by DBG_VALUEs within that block, allowing 55 /// DbgEntityHistoryCalculator to focus on individual blocks. 56 /// 57 /// This pass is able to go fast because the size of the first 58 /// reaching-definition analysis is proportional to the working-set size of 59 /// the function, which the compiler tries to keep small. (It's also 60 /// proportional to the number of blocks). Additionally, we repeatedly perform 61 /// the second reaching-definition analysis with only the variables and blocks 62 /// in a single lexical scope, exploiting their locality. 63 /// 64 /// Determining where PHIs happen is trickier with this approach, and it comes 65 /// to a head in the major problem for LiveDebugValues: is a value live-through 66 /// a loop, or not? Your garden-variety dataflow analysis aims to build a set of 67 /// facts about a function, however this analysis needs to generate new value 68 /// numbers at joins. 69 /// 70 /// To do this, consider a lattice of all definition values, from instructions 71 /// and from PHIs. Each PHI is characterised by the RPO number of the block it 72 /// occurs in. Each value pair A, B can be ordered by RPO(A) < RPO(B): 73 /// with non-PHI values at the top, and any PHI value in the last block (by RPO 74 /// order) at the bottom. 75 /// 76 /// (Awkwardly: lower-down-the _lattice_ means a greater RPO _number_. Below, 77 /// "rank" always refers to the former). 78 /// 79 /// At any join, for each register, we consider: 80 /// * All incoming values, and 81 /// * The PREVIOUS live-in value at this join. 82 /// If all incoming values agree: that's the live-in value. If they do not, the 83 /// incoming values are ranked according to the partial order, and the NEXT 84 /// LOWEST rank after the PREVIOUS live-in value is picked (multiple values of 85 /// the same rank are ignored as conflicting). If there are no candidate values, 86 /// or if the rank of the live-in would be lower than the rank of the current 87 /// blocks PHIs, create a new PHI value. 88 /// 89 /// Intuitively: if it's not immediately obvious what value a join should result 90 /// in, we iteratively descend from instruction-definitions down through PHI 91 /// values, getting closer to the current block each time. If the current block 92 /// is a loop head, this ordering is effectively searching outer levels of 93 /// loops, to find a value that's live-through the current loop. 94 /// 95 /// If there is no value that's live-through this loop, a PHI is created for 96 /// this location instead. We can't use a lower-ranked PHI because by definition 97 /// it doesn't dominate the current block. We can't create a PHI value any 98 /// earlier, because we risk creating a PHI value at a location where values do 99 /// not in fact merge, thus misrepresenting the truth, and not making the true 100 /// live-through value for variable locations. 101 /// 102 /// This algorithm applies to both calculating the availability of values in 103 /// the first analysis, and the location of variables in the second. However 104 /// for the second we add an extra dimension of pain: creating a variable 105 /// location PHI is only valid if, for each incoming edge, 106 /// * There is a value for the variable on the incoming edge, and 107 /// * All the edges have that value in the same register. 108 /// Or put another way: we can only create a variable-location PHI if there is 109 /// a matching machine-location PHI, each input to which is the variables value 110 /// in the predecessor block. 111 /// 112 /// To accommodate this difference, each point on the lattice is split in 113 /// two: a "proposed" PHI and "definite" PHI. Any PHI that can immediately 114 /// have a location determined are "definite" PHIs, and no further work is 115 /// needed. Otherwise, a location that all non-backedge predecessors agree 116 /// on is picked and propagated as a "proposed" PHI value. If that PHI value 117 /// is truly live-through, it'll appear on the loop backedges on the next 118 /// dataflow iteration, after which the block live-in moves to be a "definite" 119 /// PHI. If it's not truly live-through, the variable value will be downgraded 120 /// further as we explore the lattice, or remains "proposed" and is considered 121 /// invalid once dataflow completes. 122 /// 123 /// ### Terminology 124 /// 125 /// A machine location is a register or spill slot, a value is something that's 126 /// defined by an instruction or PHI node, while a variable value is the value 127 /// assigned to a variable. A variable location is a machine location, that must 128 /// contain the appropriate variable value. A value that is a PHI node is 129 /// occasionally called an mphi. 130 /// 131 /// The first dataflow problem is the "machine value location" problem, 132 /// because we're determining which machine locations contain which values. 133 /// The "locations" are constant: what's unknown is what value they contain. 134 /// 135 /// The second dataflow problem (the one for variables) is the "variable value 136 /// problem", because it's determining what values a variable has, rather than 137 /// what location those values are placed in. Unfortunately, it's not that 138 /// simple, because producing a PHI value always involves picking a location. 139 /// This is an imperfection that we just have to accept, at least for now. 140 /// 141 /// TODO: 142 /// Overlapping fragments 143 /// Entry values 144 /// Add back DEBUG statements for debugging this 145 /// Collect statistics 146 /// 147 //===----------------------------------------------------------------------===// 148 149 #include "llvm/ADT/DenseMap.h" 150 #include "llvm/ADT/PostOrderIterator.h" 151 #include "llvm/ADT/STLExtras.h" 152 #include "llvm/ADT/SmallPtrSet.h" 153 #include "llvm/ADT/SmallSet.h" 154 #include "llvm/ADT/SmallVector.h" 155 #include "llvm/ADT/Statistic.h" 156 #include "llvm/ADT/UniqueVector.h" 157 #include "llvm/CodeGen/LexicalScopes.h" 158 #include "llvm/CodeGen/MachineBasicBlock.h" 159 #include "llvm/CodeGen/MachineFrameInfo.h" 160 #include "llvm/CodeGen/MachineFunction.h" 161 #include "llvm/CodeGen/MachineFunctionPass.h" 162 #include "llvm/CodeGen/MachineInstr.h" 163 #include "llvm/CodeGen/MachineInstrBuilder.h" 164 #include "llvm/CodeGen/MachineInstrBundle.h" 165 #include "llvm/CodeGen/MachineMemOperand.h" 166 #include "llvm/CodeGen/MachineOperand.h" 167 #include "llvm/CodeGen/PseudoSourceValue.h" 168 #include "llvm/CodeGen/RegisterScavenging.h" 169 #include "llvm/CodeGen/TargetFrameLowering.h" 170 #include "llvm/CodeGen/TargetInstrInfo.h" 171 #include "llvm/CodeGen/TargetLowering.h" 172 #include "llvm/CodeGen/TargetPassConfig.h" 173 #include "llvm/CodeGen/TargetRegisterInfo.h" 174 #include "llvm/CodeGen/TargetSubtargetInfo.h" 175 #include "llvm/Config/llvm-config.h" 176 #include "llvm/IR/DIBuilder.h" 177 #include "llvm/IR/DebugInfoMetadata.h" 178 #include "llvm/IR/DebugLoc.h" 179 #include "llvm/IR/Function.h" 180 #include "llvm/IR/Module.h" 181 #include "llvm/InitializePasses.h" 182 #include "llvm/MC/MCRegisterInfo.h" 183 #include "llvm/Pass.h" 184 #include "llvm/Support/Casting.h" 185 #include "llvm/Support/Compiler.h" 186 #include "llvm/Support/Debug.h" 187 #include "llvm/Support/TypeSize.h" 188 #include "llvm/Support/raw_ostream.h" 189 #include "llvm/Target/TargetMachine.h" 190 #include "llvm/Transforms/Utils/SSAUpdaterImpl.h" 191 #include <algorithm> 192 #include <cassert> 193 #include <cstdint> 194 #include <functional> 195 #include <queue> 196 #include <tuple> 197 #include <utility> 198 #include <vector> 199 #include <limits.h> 200 #include <limits> 201 202 #include "LiveDebugValues.h" 203 204 using namespace llvm; 205 206 // SSAUpdaterImple sets DEBUG_TYPE, change it. 207 #undef DEBUG_TYPE 208 #define DEBUG_TYPE "livedebugvalues" 209 210 // Act more like the VarLoc implementation, by propagating some locations too 211 // far and ignoring some transfers. 212 static cl::opt<bool> EmulateOldLDV("emulate-old-livedebugvalues", cl::Hidden, 213 cl::desc("Act like old LiveDebugValues did"), 214 cl::init(false)); 215 216 namespace { 217 218 // The location at which a spilled value resides. It consists of a register and 219 // an offset. 220 struct SpillLoc { 221 unsigned SpillBase; 222 StackOffset SpillOffset; 223 bool operator==(const SpillLoc &Other) const { 224 return std::make_pair(SpillBase, SpillOffset) == 225 std::make_pair(Other.SpillBase, Other.SpillOffset); 226 } 227 bool operator<(const SpillLoc &Other) const { 228 return std::make_tuple(SpillBase, SpillOffset.getFixed(), 229 SpillOffset.getScalable()) < 230 std::make_tuple(Other.SpillBase, Other.SpillOffset.getFixed(), 231 Other.SpillOffset.getScalable()); 232 } 233 }; 234 235 class LocIdx { 236 unsigned Location; 237 238 // Default constructor is private, initializing to an illegal location number. 239 // Use only for "not an entry" elements in IndexedMaps. 240 LocIdx() : Location(UINT_MAX) { } 241 242 public: 243 #define NUM_LOC_BITS 24 244 LocIdx(unsigned L) : Location(L) { 245 assert(L < (1 << NUM_LOC_BITS) && "Machine locations must fit in 24 bits"); 246 } 247 248 static LocIdx MakeIllegalLoc() { 249 return LocIdx(); 250 } 251 252 bool isIllegal() const { 253 return Location == UINT_MAX; 254 } 255 256 uint64_t asU64() const { 257 return Location; 258 } 259 260 bool operator==(unsigned L) const { 261 return Location == L; 262 } 263 264 bool operator==(const LocIdx &L) const { 265 return Location == L.Location; 266 } 267 268 bool operator!=(unsigned L) const { 269 return !(*this == L); 270 } 271 272 bool operator!=(const LocIdx &L) const { 273 return !(*this == L); 274 } 275 276 bool operator<(const LocIdx &Other) const { 277 return Location < Other.Location; 278 } 279 }; 280 281 class LocIdxToIndexFunctor { 282 public: 283 using argument_type = LocIdx; 284 unsigned operator()(const LocIdx &L) const { 285 return L.asU64(); 286 } 287 }; 288 289 /// Unique identifier for a value defined by an instruction, as a value type. 290 /// Casts back and forth to a uint64_t. Probably replacable with something less 291 /// bit-constrained. Each value identifies the instruction and machine location 292 /// where the value is defined, although there may be no corresponding machine 293 /// operand for it (ex: regmasks clobbering values). The instructions are 294 /// one-based, and definitions that are PHIs have instruction number zero. 295 /// 296 /// The obvious limits of a 1M block function or 1M instruction blocks are 297 /// problematic; but by that point we should probably have bailed out of 298 /// trying to analyse the function. 299 class ValueIDNum { 300 uint64_t BlockNo : 20; /// The block where the def happens. 301 uint64_t InstNo : 20; /// The Instruction where the def happens. 302 /// One based, is distance from start of block. 303 uint64_t LocNo : NUM_LOC_BITS; /// The machine location where the def happens. 304 305 public: 306 // XXX -- temporarily enabled while the live-in / live-out tables are moved 307 // to something more type-y 308 ValueIDNum() : BlockNo(0xFFFFF), 309 InstNo(0xFFFFF), 310 LocNo(0xFFFFFF) { } 311 312 ValueIDNum(uint64_t Block, uint64_t Inst, uint64_t Loc) 313 : BlockNo(Block), InstNo(Inst), LocNo(Loc) { } 314 315 ValueIDNum(uint64_t Block, uint64_t Inst, LocIdx Loc) 316 : BlockNo(Block), InstNo(Inst), LocNo(Loc.asU64()) { } 317 318 uint64_t getBlock() const { return BlockNo; } 319 uint64_t getInst() const { return InstNo; } 320 uint64_t getLoc() const { return LocNo; } 321 bool isPHI() const { return InstNo == 0; } 322 323 uint64_t asU64() const { 324 uint64_t TmpBlock = BlockNo; 325 uint64_t TmpInst = InstNo; 326 return TmpBlock << 44ull | TmpInst << NUM_LOC_BITS | LocNo; 327 } 328 329 static ValueIDNum fromU64(uint64_t v) { 330 uint64_t L = (v & 0x3FFF); 331 return {v >> 44ull, ((v >> NUM_LOC_BITS) & 0xFFFFF), L}; 332 } 333 334 bool operator<(const ValueIDNum &Other) const { 335 return asU64() < Other.asU64(); 336 } 337 338 bool operator==(const ValueIDNum &Other) const { 339 return std::tie(BlockNo, InstNo, LocNo) == 340 std::tie(Other.BlockNo, Other.InstNo, Other.LocNo); 341 } 342 343 bool operator!=(const ValueIDNum &Other) const { return !(*this == Other); } 344 345 std::string asString(const std::string &mlocname) const { 346 return Twine("Value{bb: ") 347 .concat(Twine(BlockNo).concat( 348 Twine(", inst: ") 349 .concat((InstNo ? Twine(InstNo) : Twine("live-in")) 350 .concat(Twine(", loc: ").concat(Twine(mlocname))) 351 .concat(Twine("}"))))) 352 .str(); 353 } 354 355 static ValueIDNum EmptyValue; 356 }; 357 358 } // end anonymous namespace 359 360 namespace { 361 362 /// Meta qualifiers for a value. Pair of whatever expression is used to qualify 363 /// the the value, and Boolean of whether or not it's indirect. 364 class DbgValueProperties { 365 public: 366 DbgValueProperties(const DIExpression *DIExpr, bool Indirect) 367 : DIExpr(DIExpr), Indirect(Indirect) {} 368 369 /// Extract properties from an existing DBG_VALUE instruction. 370 DbgValueProperties(const MachineInstr &MI) { 371 assert(MI.isDebugValue()); 372 DIExpr = MI.getDebugExpression(); 373 Indirect = MI.getOperand(1).isImm(); 374 } 375 376 bool operator==(const DbgValueProperties &Other) const { 377 return std::tie(DIExpr, Indirect) == std::tie(Other.DIExpr, Other.Indirect); 378 } 379 380 bool operator!=(const DbgValueProperties &Other) const { 381 return !(*this == Other); 382 } 383 384 const DIExpression *DIExpr; 385 bool Indirect; 386 }; 387 388 /// Tracker for what values are in machine locations. Listens to the Things 389 /// being Done by various instructions, and maintains a table of what machine 390 /// locations have what values (as defined by a ValueIDNum). 391 /// 392 /// There are potentially a much larger number of machine locations on the 393 /// target machine than the actual working-set size of the function. On x86 for 394 /// example, we're extremely unlikely to want to track values through control 395 /// or debug registers. To avoid doing so, MLocTracker has several layers of 396 /// indirection going on, with two kinds of ``location'': 397 /// * A LocID uniquely identifies a register or spill location, with a 398 /// predictable value. 399 /// * A LocIdx is a key (in the database sense) for a LocID and a ValueIDNum. 400 /// Whenever a location is def'd or used by a MachineInstr, we automagically 401 /// create a new LocIdx for a location, but not otherwise. This ensures we only 402 /// account for locations that are actually used or defined. The cost is another 403 /// vector lookup (of LocID -> LocIdx) over any other implementation. This is 404 /// fairly cheap, and the compiler tries to reduce the working-set at any one 405 /// time in the function anyway. 406 /// 407 /// Register mask operands completely blow this out of the water; I've just 408 /// piled hacks on top of hacks to get around that. 409 class MLocTracker { 410 public: 411 MachineFunction &MF; 412 const TargetInstrInfo &TII; 413 const TargetRegisterInfo &TRI; 414 const TargetLowering &TLI; 415 416 /// IndexedMap type, mapping from LocIdx to ValueIDNum. 417 using LocToValueType = IndexedMap<ValueIDNum, LocIdxToIndexFunctor>; 418 419 /// Map of LocIdxes to the ValueIDNums that they store. This is tightly 420 /// packed, entries only exist for locations that are being tracked. 421 LocToValueType LocIdxToIDNum; 422 423 /// "Map" of machine location IDs (i.e., raw register or spill number) to the 424 /// LocIdx key / number for that location. There are always at least as many 425 /// as the number of registers on the target -- if the value in the register 426 /// is not being tracked, then the LocIdx value will be zero. New entries are 427 /// appended if a new spill slot begins being tracked. 428 /// This, and the corresponding reverse map persist for the analysis of the 429 /// whole function, and is necessarying for decoding various vectors of 430 /// values. 431 std::vector<LocIdx> LocIDToLocIdx; 432 433 /// Inverse map of LocIDToLocIdx. 434 IndexedMap<unsigned, LocIdxToIndexFunctor> LocIdxToLocID; 435 436 /// Unique-ification of spill slots. Used to number them -- their LocID 437 /// number is the index in SpillLocs minus one plus NumRegs. 438 UniqueVector<SpillLoc> SpillLocs; 439 440 // If we discover a new machine location, assign it an mphi with this 441 // block number. 442 unsigned CurBB; 443 444 /// Cached local copy of the number of registers the target has. 445 unsigned NumRegs; 446 447 /// Collection of register mask operands that have been observed. Second part 448 /// of pair indicates the instruction that they happened in. Used to 449 /// reconstruct where defs happened if we start tracking a location later 450 /// on. 451 SmallVector<std::pair<const MachineOperand *, unsigned>, 32> Masks; 452 453 /// Iterator for locations and the values they contain. Dereferencing 454 /// produces a struct/pair containing the LocIdx key for this location, 455 /// and a reference to the value currently stored. Simplifies the process 456 /// of seeking a particular location. 457 class MLocIterator { 458 LocToValueType &ValueMap; 459 LocIdx Idx; 460 461 public: 462 class value_type { 463 public: 464 value_type(LocIdx Idx, ValueIDNum &Value) : Idx(Idx), Value(Value) { } 465 const LocIdx Idx; /// Read-only index of this location. 466 ValueIDNum &Value; /// Reference to the stored value at this location. 467 }; 468 469 MLocIterator(LocToValueType &ValueMap, LocIdx Idx) 470 : ValueMap(ValueMap), Idx(Idx) { } 471 472 bool operator==(const MLocIterator &Other) const { 473 assert(&ValueMap == &Other.ValueMap); 474 return Idx == Other.Idx; 475 } 476 477 bool operator!=(const MLocIterator &Other) const { 478 return !(*this == Other); 479 } 480 481 void operator++() { 482 Idx = LocIdx(Idx.asU64() + 1); 483 } 484 485 value_type operator*() { 486 return value_type(Idx, ValueMap[LocIdx(Idx)]); 487 } 488 }; 489 490 MLocTracker(MachineFunction &MF, const TargetInstrInfo &TII, 491 const TargetRegisterInfo &TRI, const TargetLowering &TLI) 492 : MF(MF), TII(TII), TRI(TRI), TLI(TLI), 493 LocIdxToIDNum(ValueIDNum::EmptyValue), 494 LocIdxToLocID(0) { 495 NumRegs = TRI.getNumRegs(); 496 reset(); 497 LocIDToLocIdx.resize(NumRegs, LocIdx::MakeIllegalLoc()); 498 assert(NumRegs < (1u << NUM_LOC_BITS)); // Detect bit packing failure 499 500 // Always track SP. This avoids the implicit clobbering caused by regmasks 501 // from affectings its values. (LiveDebugValues disbelieves calls and 502 // regmasks that claim to clobber SP). 503 Register SP = TLI.getStackPointerRegisterToSaveRestore(); 504 if (SP) { 505 unsigned ID = getLocID(SP, false); 506 (void)lookupOrTrackRegister(ID); 507 } 508 } 509 510 /// Produce location ID number for indexing LocIDToLocIdx. Takes the register 511 /// or spill number, and flag for whether it's a spill or not. 512 unsigned getLocID(Register RegOrSpill, bool isSpill) { 513 return (isSpill) ? RegOrSpill.id() + NumRegs - 1 : RegOrSpill.id(); 514 } 515 516 /// Accessor for reading the value at Idx. 517 ValueIDNum getNumAtPos(LocIdx Idx) const { 518 assert(Idx.asU64() < LocIdxToIDNum.size()); 519 return LocIdxToIDNum[Idx]; 520 } 521 522 unsigned getNumLocs(void) const { return LocIdxToIDNum.size(); } 523 524 /// Reset all locations to contain a PHI value at the designated block. Used 525 /// sometimes for actual PHI values, othertimes to indicate the block entry 526 /// value (before any more information is known). 527 void setMPhis(unsigned NewCurBB) { 528 CurBB = NewCurBB; 529 for (auto Location : locations()) 530 Location.Value = {CurBB, 0, Location.Idx}; 531 } 532 533 /// Load values for each location from array of ValueIDNums. Take current 534 /// bbnum just in case we read a value from a hitherto untouched register. 535 void loadFromArray(ValueIDNum *Locs, unsigned NewCurBB) { 536 CurBB = NewCurBB; 537 // Iterate over all tracked locations, and load each locations live-in 538 // value into our local index. 539 for (auto Location : locations()) 540 Location.Value = Locs[Location.Idx.asU64()]; 541 } 542 543 /// Wipe any un-necessary location records after traversing a block. 544 void reset(void) { 545 // We could reset all the location values too; however either loadFromArray 546 // or setMPhis should be called before this object is re-used. Just 547 // clear Masks, they're definitely not needed. 548 Masks.clear(); 549 } 550 551 /// Clear all data. Destroys the LocID <=> LocIdx map, which makes most of 552 /// the information in this pass uninterpretable. 553 void clear(void) { 554 reset(); 555 LocIDToLocIdx.clear(); 556 LocIdxToLocID.clear(); 557 LocIdxToIDNum.clear(); 558 //SpillLocs.reset(); XXX UniqueVector::reset assumes a SpillLoc casts from 0 559 SpillLocs = decltype(SpillLocs)(); 560 561 LocIDToLocIdx.resize(NumRegs, LocIdx::MakeIllegalLoc()); 562 } 563 564 /// Set a locaiton to a certain value. 565 void setMLoc(LocIdx L, ValueIDNum Num) { 566 assert(L.asU64() < LocIdxToIDNum.size()); 567 LocIdxToIDNum[L] = Num; 568 } 569 570 /// Create a LocIdx for an untracked register ID. Initialize it to either an 571 /// mphi value representing a live-in, or a recent register mask clobber. 572 LocIdx trackRegister(unsigned ID) { 573 assert(ID != 0); 574 LocIdx NewIdx = LocIdx(LocIdxToIDNum.size()); 575 LocIdxToIDNum.grow(NewIdx); 576 LocIdxToLocID.grow(NewIdx); 577 578 // Default: it's an mphi. 579 ValueIDNum ValNum = {CurBB, 0, NewIdx}; 580 // Was this reg ever touched by a regmask? 581 for (const auto &MaskPair : reverse(Masks)) { 582 if (MaskPair.first->clobbersPhysReg(ID)) { 583 // There was an earlier def we skipped. 584 ValNum = {CurBB, MaskPair.second, NewIdx}; 585 break; 586 } 587 } 588 589 LocIdxToIDNum[NewIdx] = ValNum; 590 LocIdxToLocID[NewIdx] = ID; 591 return NewIdx; 592 } 593 594 LocIdx lookupOrTrackRegister(unsigned ID) { 595 LocIdx &Index = LocIDToLocIdx[ID]; 596 if (Index.isIllegal()) 597 Index = trackRegister(ID); 598 return Index; 599 } 600 601 /// Record a definition of the specified register at the given block / inst. 602 /// This doesn't take a ValueIDNum, because the definition and its location 603 /// are synonymous. 604 void defReg(Register R, unsigned BB, unsigned Inst) { 605 unsigned ID = getLocID(R, false); 606 LocIdx Idx = lookupOrTrackRegister(ID); 607 ValueIDNum ValueID = {BB, Inst, Idx}; 608 LocIdxToIDNum[Idx] = ValueID; 609 } 610 611 /// Set a register to a value number. To be used if the value number is 612 /// known in advance. 613 void setReg(Register R, ValueIDNum ValueID) { 614 unsigned ID = getLocID(R, false); 615 LocIdx Idx = lookupOrTrackRegister(ID); 616 LocIdxToIDNum[Idx] = ValueID; 617 } 618 619 ValueIDNum readReg(Register R) { 620 unsigned ID = getLocID(R, false); 621 LocIdx Idx = lookupOrTrackRegister(ID); 622 return LocIdxToIDNum[Idx]; 623 } 624 625 /// Reset a register value to zero / empty. Needed to replicate the 626 /// VarLoc implementation where a copy to/from a register effectively 627 /// clears the contents of the source register. (Values can only have one 628 /// machine location in VarLocBasedImpl). 629 void wipeRegister(Register R) { 630 unsigned ID = getLocID(R, false); 631 LocIdx Idx = LocIDToLocIdx[ID]; 632 LocIdxToIDNum[Idx] = ValueIDNum::EmptyValue; 633 } 634 635 /// Determine the LocIdx of an existing register. 636 LocIdx getRegMLoc(Register R) { 637 unsigned ID = getLocID(R, false); 638 return LocIDToLocIdx[ID]; 639 } 640 641 /// Record a RegMask operand being executed. Defs any register we currently 642 /// track, stores a pointer to the mask in case we have to account for it 643 /// later. 644 void writeRegMask(const MachineOperand *MO, unsigned CurBB, unsigned InstID) { 645 // Ensure SP exists, so that we don't override it later. 646 Register SP = TLI.getStackPointerRegisterToSaveRestore(); 647 648 // Def any register we track have that isn't preserved. The regmask 649 // terminates the liveness of a register, meaning its value can't be 650 // relied upon -- we represent this by giving it a new value. 651 for (auto Location : locations()) { 652 unsigned ID = LocIdxToLocID[Location.Idx]; 653 // Don't clobber SP, even if the mask says it's clobbered. 654 if (ID < NumRegs && ID != SP && MO->clobbersPhysReg(ID)) 655 defReg(ID, CurBB, InstID); 656 } 657 Masks.push_back(std::make_pair(MO, InstID)); 658 } 659 660 /// Find LocIdx for SpillLoc \p L, creating a new one if it's not tracked. 661 LocIdx getOrTrackSpillLoc(SpillLoc L) { 662 unsigned SpillID = SpillLocs.idFor(L); 663 if (SpillID == 0) { 664 SpillID = SpillLocs.insert(L); 665 unsigned L = getLocID(SpillID, true); 666 LocIdx Idx = LocIdx(LocIdxToIDNum.size()); // New idx 667 LocIdxToIDNum.grow(Idx); 668 LocIdxToLocID.grow(Idx); 669 LocIDToLocIdx.push_back(Idx); 670 LocIdxToLocID[Idx] = L; 671 return Idx; 672 } else { 673 unsigned L = getLocID(SpillID, true); 674 LocIdx Idx = LocIDToLocIdx[L]; 675 return Idx; 676 } 677 } 678 679 /// Set the value stored in a spill slot. 680 void setSpill(SpillLoc L, ValueIDNum ValueID) { 681 LocIdx Idx = getOrTrackSpillLoc(L); 682 LocIdxToIDNum[Idx] = ValueID; 683 } 684 685 /// Read whatever value is in a spill slot, or None if it isn't tracked. 686 Optional<ValueIDNum> readSpill(SpillLoc L) { 687 unsigned SpillID = SpillLocs.idFor(L); 688 if (SpillID == 0) 689 return None; 690 691 unsigned LocID = getLocID(SpillID, true); 692 LocIdx Idx = LocIDToLocIdx[LocID]; 693 return LocIdxToIDNum[Idx]; 694 } 695 696 /// Determine the LocIdx of a spill slot. Return None if it previously 697 /// hasn't had a value assigned. 698 Optional<LocIdx> getSpillMLoc(SpillLoc L) { 699 unsigned SpillID = SpillLocs.idFor(L); 700 if (SpillID == 0) 701 return None; 702 unsigned LocNo = getLocID(SpillID, true); 703 return LocIDToLocIdx[LocNo]; 704 } 705 706 /// Return true if Idx is a spill machine location. 707 bool isSpill(LocIdx Idx) const { 708 return LocIdxToLocID[Idx] >= NumRegs; 709 } 710 711 MLocIterator begin() { 712 return MLocIterator(LocIdxToIDNum, 0); 713 } 714 715 MLocIterator end() { 716 return MLocIterator(LocIdxToIDNum, LocIdxToIDNum.size()); 717 } 718 719 /// Return a range over all locations currently tracked. 720 iterator_range<MLocIterator> locations() { 721 return llvm::make_range(begin(), end()); 722 } 723 724 std::string LocIdxToName(LocIdx Idx) const { 725 unsigned ID = LocIdxToLocID[Idx]; 726 if (ID >= NumRegs) 727 return Twine("slot ").concat(Twine(ID - NumRegs)).str(); 728 else 729 return TRI.getRegAsmName(ID).str(); 730 } 731 732 std::string IDAsString(const ValueIDNum &Num) const { 733 std::string DefName = LocIdxToName(Num.getLoc()); 734 return Num.asString(DefName); 735 } 736 737 LLVM_DUMP_METHOD 738 void dump() { 739 for (auto Location : locations()) { 740 std::string MLocName = LocIdxToName(Location.Value.getLoc()); 741 std::string DefName = Location.Value.asString(MLocName); 742 dbgs() << LocIdxToName(Location.Idx) << " --> " << DefName << "\n"; 743 } 744 } 745 746 LLVM_DUMP_METHOD 747 void dump_mloc_map() { 748 for (auto Location : locations()) { 749 std::string foo = LocIdxToName(Location.Idx); 750 dbgs() << "Idx " << Location.Idx.asU64() << " " << foo << "\n"; 751 } 752 } 753 754 /// Create a DBG_VALUE based on machine location \p MLoc. Qualify it with the 755 /// information in \pProperties, for variable Var. Don't insert it anywhere, 756 /// just return the builder for it. 757 MachineInstrBuilder emitLoc(Optional<LocIdx> MLoc, const DebugVariable &Var, 758 const DbgValueProperties &Properties) { 759 DebugLoc DL = DILocation::get(Var.getVariable()->getContext(), 0, 0, 760 Var.getVariable()->getScope(), 761 const_cast<DILocation *>(Var.getInlinedAt())); 762 auto MIB = BuildMI(MF, DL, TII.get(TargetOpcode::DBG_VALUE)); 763 764 const DIExpression *Expr = Properties.DIExpr; 765 if (!MLoc) { 766 // No location -> DBG_VALUE $noreg 767 MIB.addReg(0); 768 MIB.addReg(0); 769 } else if (LocIdxToLocID[*MLoc] >= NumRegs) { 770 unsigned LocID = LocIdxToLocID[*MLoc]; 771 const SpillLoc &Spill = SpillLocs[LocID - NumRegs + 1]; 772 773 auto *TRI = MF.getSubtarget().getRegisterInfo(); 774 Expr = TRI->prependOffsetExpression(Expr, DIExpression::ApplyOffset, 775 Spill.SpillOffset); 776 unsigned Base = Spill.SpillBase; 777 MIB.addReg(Base); 778 MIB.addImm(0); 779 } else { 780 unsigned LocID = LocIdxToLocID[*MLoc]; 781 MIB.addReg(LocID); 782 if (Properties.Indirect) 783 MIB.addImm(0); 784 else 785 MIB.addReg(0); 786 } 787 788 MIB.addMetadata(Var.getVariable()); 789 MIB.addMetadata(Expr); 790 return MIB; 791 } 792 }; 793 794 /// Class recording the (high level) _value_ of a variable. Identifies either 795 /// the value of the variable as a ValueIDNum, or a constant MachineOperand. 796 /// This class also stores meta-information about how the value is qualified. 797 /// Used to reason about variable values when performing the second 798 /// (DebugVariable specific) dataflow analysis. 799 class DbgValue { 800 public: 801 union { 802 /// If Kind is Def, the value number that this value is based on. 803 ValueIDNum ID; 804 /// If Kind is Const, the MachineOperand defining this value. 805 MachineOperand MO; 806 /// For a NoVal DbgValue, which block it was generated in. 807 unsigned BlockNo; 808 }; 809 /// Qualifiers for the ValueIDNum above. 810 DbgValueProperties Properties; 811 812 typedef enum { 813 Undef, // Represents a DBG_VALUE $noreg in the transfer function only. 814 Def, // This value is defined by an inst, or is a PHI value. 815 Const, // A constant value contained in the MachineOperand field. 816 Proposed, // This is a tentative PHI value, which may be confirmed or 817 // invalidated later. 818 NoVal // Empty DbgValue, generated during dataflow. BlockNo stores 819 // which block this was generated in. 820 } KindT; 821 /// Discriminator for whether this is a constant or an in-program value. 822 KindT Kind; 823 824 DbgValue(const ValueIDNum &Val, const DbgValueProperties &Prop, KindT Kind) 825 : ID(Val), Properties(Prop), Kind(Kind) { 826 assert(Kind == Def || Kind == Proposed); 827 } 828 829 DbgValue(unsigned BlockNo, const DbgValueProperties &Prop, KindT Kind) 830 : BlockNo(BlockNo), Properties(Prop), Kind(Kind) { 831 assert(Kind == NoVal); 832 } 833 834 DbgValue(const MachineOperand &MO, const DbgValueProperties &Prop, KindT Kind) 835 : MO(MO), Properties(Prop), Kind(Kind) { 836 assert(Kind == Const); 837 } 838 839 DbgValue(const DbgValueProperties &Prop, KindT Kind) 840 : Properties(Prop), Kind(Kind) { 841 assert(Kind == Undef && 842 "Empty DbgValue constructor must pass in Undef kind"); 843 } 844 845 void dump(const MLocTracker *MTrack) const { 846 if (Kind == Const) { 847 MO.dump(); 848 } else if (Kind == NoVal) { 849 dbgs() << "NoVal(" << BlockNo << ")"; 850 } else if (Kind == Proposed) { 851 dbgs() << "VPHI(" << MTrack->IDAsString(ID) << ")"; 852 } else { 853 assert(Kind == Def); 854 dbgs() << MTrack->IDAsString(ID); 855 } 856 if (Properties.Indirect) 857 dbgs() << " indir"; 858 if (Properties.DIExpr) 859 dbgs() << " " << *Properties.DIExpr; 860 } 861 862 bool operator==(const DbgValue &Other) const { 863 if (std::tie(Kind, Properties) != std::tie(Other.Kind, Other.Properties)) 864 return false; 865 else if (Kind == Proposed && ID != Other.ID) 866 return false; 867 else if (Kind == Def && ID != Other.ID) 868 return false; 869 else if (Kind == NoVal && BlockNo != Other.BlockNo) 870 return false; 871 else if (Kind == Const) 872 return MO.isIdenticalTo(Other.MO); 873 874 return true; 875 } 876 877 bool operator!=(const DbgValue &Other) const { return !(*this == Other); } 878 }; 879 880 /// Types for recording sets of variable fragments that overlap. For a given 881 /// local variable, we record all other fragments of that variable that could 882 /// overlap it, to reduce search time. 883 using FragmentOfVar = 884 std::pair<const DILocalVariable *, DIExpression::FragmentInfo>; 885 using OverlapMap = 886 DenseMap<FragmentOfVar, SmallVector<DIExpression::FragmentInfo, 1>>; 887 888 /// Collection of DBG_VALUEs observed when traversing a block. Records each 889 /// variable and the value the DBG_VALUE refers to. Requires the machine value 890 /// location dataflow algorithm to have run already, so that values can be 891 /// identified. 892 class VLocTracker { 893 public: 894 /// Map DebugVariable to the latest Value it's defined to have. 895 /// Needs to be a MapVector because we determine order-in-the-input-MIR from 896 /// the order in this container. 897 /// We only retain the last DbgValue in each block for each variable, to 898 /// determine the blocks live-out variable value. The Vars container forms the 899 /// transfer function for this block, as part of the dataflow analysis. The 900 /// movement of values between locations inside of a block is handled at a 901 /// much later stage, in the TransferTracker class. 902 MapVector<DebugVariable, DbgValue> Vars; 903 DenseMap<DebugVariable, const DILocation *> Scopes; 904 MachineBasicBlock *MBB; 905 906 public: 907 VLocTracker() {} 908 909 void defVar(const MachineInstr &MI, const DbgValueProperties &Properties, 910 Optional<ValueIDNum> ID) { 911 assert(MI.isDebugValue() || MI.isDebugRef()); 912 DebugVariable Var(MI.getDebugVariable(), MI.getDebugExpression(), 913 MI.getDebugLoc()->getInlinedAt()); 914 DbgValue Rec = (ID) ? DbgValue(*ID, Properties, DbgValue::Def) 915 : DbgValue(Properties, DbgValue::Undef); 916 917 // Attempt insertion; overwrite if it's already mapped. 918 auto Result = Vars.insert(std::make_pair(Var, Rec)); 919 if (!Result.second) 920 Result.first->second = Rec; 921 Scopes[Var] = MI.getDebugLoc().get(); 922 } 923 924 void defVar(const MachineInstr &MI, const MachineOperand &MO) { 925 // Only DBG_VALUEs can define constant-valued variables. 926 assert(MI.isDebugValue()); 927 DebugVariable Var(MI.getDebugVariable(), MI.getDebugExpression(), 928 MI.getDebugLoc()->getInlinedAt()); 929 DbgValueProperties Properties(MI); 930 DbgValue Rec = DbgValue(MO, Properties, DbgValue::Const); 931 932 // Attempt insertion; overwrite if it's already mapped. 933 auto Result = Vars.insert(std::make_pair(Var, Rec)); 934 if (!Result.second) 935 Result.first->second = Rec; 936 Scopes[Var] = MI.getDebugLoc().get(); 937 } 938 }; 939 940 /// Tracker for converting machine value locations and variable values into 941 /// variable locations (the output of LiveDebugValues), recorded as DBG_VALUEs 942 /// specifying block live-in locations and transfers within blocks. 943 /// 944 /// Operating on a per-block basis, this class takes a (pre-loaded) MLocTracker 945 /// and must be initialized with the set of variable values that are live-in to 946 /// the block. The caller then repeatedly calls process(). TransferTracker picks 947 /// out variable locations for the live-in variable values (if there _is_ a 948 /// location) and creates the corresponding DBG_VALUEs. Then, as the block is 949 /// stepped through, transfers of values between machine locations are 950 /// identified and if profitable, a DBG_VALUE created. 951 /// 952 /// This is where debug use-before-defs would be resolved: a variable with an 953 /// unavailable value could materialize in the middle of a block, when the 954 /// value becomes available. Or, we could detect clobbers and re-specify the 955 /// variable in a backup location. (XXX these are unimplemented). 956 class TransferTracker { 957 public: 958 const TargetInstrInfo *TII; 959 const TargetLowering *TLI; 960 /// This machine location tracker is assumed to always contain the up-to-date 961 /// value mapping for all machine locations. TransferTracker only reads 962 /// information from it. (XXX make it const?) 963 MLocTracker *MTracker; 964 MachineFunction &MF; 965 bool ShouldEmitDebugEntryValues; 966 967 /// Record of all changes in variable locations at a block position. Awkwardly 968 /// we allow inserting either before or after the point: MBB != nullptr 969 /// indicates it's before, otherwise after. 970 struct Transfer { 971 MachineBasicBlock::instr_iterator Pos; /// Position to insert DBG_VALUes 972 MachineBasicBlock *MBB; /// non-null if we should insert after. 973 SmallVector<MachineInstr *, 4> Insts; /// Vector of DBG_VALUEs to insert. 974 }; 975 976 struct LocAndProperties { 977 LocIdx Loc; 978 DbgValueProperties Properties; 979 }; 980 981 /// Collection of transfers (DBG_VALUEs) to be inserted. 982 SmallVector<Transfer, 32> Transfers; 983 984 /// Local cache of what-value-is-in-what-LocIdx. Used to identify differences 985 /// between TransferTrackers view of variable locations and MLocTrackers. For 986 /// example, MLocTracker observes all clobbers, but TransferTracker lazily 987 /// does not. 988 std::vector<ValueIDNum> VarLocs; 989 990 /// Map from LocIdxes to which DebugVariables are based that location. 991 /// Mantained while stepping through the block. Not accurate if 992 /// VarLocs[Idx] != MTracker->LocIdxToIDNum[Idx]. 993 std::map<LocIdx, SmallSet<DebugVariable, 4>> ActiveMLocs; 994 995 /// Map from DebugVariable to it's current location and qualifying meta 996 /// information. To be used in conjunction with ActiveMLocs to construct 997 /// enough information for the DBG_VALUEs for a particular LocIdx. 998 DenseMap<DebugVariable, LocAndProperties> ActiveVLocs; 999 1000 /// Temporary cache of DBG_VALUEs to be entered into the Transfers collection. 1001 SmallVector<MachineInstr *, 4> PendingDbgValues; 1002 1003 /// Record of a use-before-def: created when a value that's live-in to the 1004 /// current block isn't available in any machine location, but it will be 1005 /// defined in this block. 1006 struct UseBeforeDef { 1007 /// Value of this variable, def'd in block. 1008 ValueIDNum ID; 1009 /// Identity of this variable. 1010 DebugVariable Var; 1011 /// Additional variable properties. 1012 DbgValueProperties Properties; 1013 }; 1014 1015 /// Map from instruction index (within the block) to the set of UseBeforeDefs 1016 /// that become defined at that instruction. 1017 DenseMap<unsigned, SmallVector<UseBeforeDef, 1>> UseBeforeDefs; 1018 1019 /// The set of variables that are in UseBeforeDefs and can become a location 1020 /// once the relevant value is defined. An element being erased from this 1021 /// collection prevents the use-before-def materializing. 1022 DenseSet<DebugVariable> UseBeforeDefVariables; 1023 1024 const TargetRegisterInfo &TRI; 1025 const BitVector &CalleeSavedRegs; 1026 1027 TransferTracker(const TargetInstrInfo *TII, MLocTracker *MTracker, 1028 MachineFunction &MF, const TargetRegisterInfo &TRI, 1029 const BitVector &CalleeSavedRegs, const TargetPassConfig &TPC) 1030 : TII(TII), MTracker(MTracker), MF(MF), TRI(TRI), 1031 CalleeSavedRegs(CalleeSavedRegs) { 1032 TLI = MF.getSubtarget().getTargetLowering(); 1033 auto &TM = TPC.getTM<TargetMachine>(); 1034 ShouldEmitDebugEntryValues = TM.Options.ShouldEmitDebugEntryValues(); 1035 } 1036 1037 /// Load object with live-in variable values. \p mlocs contains the live-in 1038 /// values in each machine location, while \p vlocs the live-in variable 1039 /// values. This method picks variable locations for the live-in variables, 1040 /// creates DBG_VALUEs and puts them in #Transfers, then prepares the other 1041 /// object fields to track variable locations as we step through the block. 1042 /// FIXME: could just examine mloctracker instead of passing in \p mlocs? 1043 void loadInlocs(MachineBasicBlock &MBB, ValueIDNum *MLocs, 1044 SmallVectorImpl<std::pair<DebugVariable, DbgValue>> &VLocs, 1045 unsigned NumLocs) { 1046 ActiveMLocs.clear(); 1047 ActiveVLocs.clear(); 1048 VarLocs.clear(); 1049 VarLocs.reserve(NumLocs); 1050 UseBeforeDefs.clear(); 1051 UseBeforeDefVariables.clear(); 1052 1053 auto isCalleeSaved = [&](LocIdx L) { 1054 unsigned Reg = MTracker->LocIdxToLocID[L]; 1055 if (Reg >= MTracker->NumRegs) 1056 return false; 1057 for (MCRegAliasIterator RAI(Reg, &TRI, true); RAI.isValid(); ++RAI) 1058 if (CalleeSavedRegs.test(*RAI)) 1059 return true; 1060 return false; 1061 }; 1062 1063 // Map of the preferred location for each value. 1064 std::map<ValueIDNum, LocIdx> ValueToLoc; 1065 1066 // Produce a map of value numbers to the current machine locs they live 1067 // in. When emulating VarLocBasedImpl, there should only be one 1068 // location; when not, we get to pick. 1069 for (auto Location : MTracker->locations()) { 1070 LocIdx Idx = Location.Idx; 1071 ValueIDNum &VNum = MLocs[Idx.asU64()]; 1072 VarLocs.push_back(VNum); 1073 auto it = ValueToLoc.find(VNum); 1074 // In order of preference, pick: 1075 // * Callee saved registers, 1076 // * Other registers, 1077 // * Spill slots. 1078 if (it == ValueToLoc.end() || MTracker->isSpill(it->second) || 1079 (!isCalleeSaved(it->second) && isCalleeSaved(Idx.asU64()))) { 1080 // Insert, or overwrite if insertion failed. 1081 auto PrefLocRes = ValueToLoc.insert(std::make_pair(VNum, Idx)); 1082 if (!PrefLocRes.second) 1083 PrefLocRes.first->second = Idx; 1084 } 1085 } 1086 1087 // Now map variables to their picked LocIdxes. 1088 for (auto Var : VLocs) { 1089 if (Var.second.Kind == DbgValue::Const) { 1090 PendingDbgValues.push_back( 1091 emitMOLoc(Var.second.MO, Var.first, Var.second.Properties)); 1092 continue; 1093 } 1094 1095 // If the value has no location, we can't make a variable location. 1096 const ValueIDNum &Num = Var.second.ID; 1097 auto ValuesPreferredLoc = ValueToLoc.find(Num); 1098 if (ValuesPreferredLoc == ValueToLoc.end()) { 1099 // If it's a def that occurs in this block, register it as a 1100 // use-before-def to be resolved as we step through the block. 1101 if (Num.getBlock() == (unsigned)MBB.getNumber() && !Num.isPHI()) 1102 addUseBeforeDef(Var.first, Var.second.Properties, Num); 1103 else 1104 recoverAsEntryValue(Var.first, Var.second.Properties, Num); 1105 continue; 1106 } 1107 1108 LocIdx M = ValuesPreferredLoc->second; 1109 auto NewValue = LocAndProperties{M, Var.second.Properties}; 1110 auto Result = ActiveVLocs.insert(std::make_pair(Var.first, NewValue)); 1111 if (!Result.second) 1112 Result.first->second = NewValue; 1113 ActiveMLocs[M].insert(Var.first); 1114 PendingDbgValues.push_back( 1115 MTracker->emitLoc(M, Var.first, Var.second.Properties)); 1116 } 1117 flushDbgValues(MBB.begin(), &MBB); 1118 } 1119 1120 /// Record that \p Var has value \p ID, a value that becomes available 1121 /// later in the function. 1122 void addUseBeforeDef(const DebugVariable &Var, 1123 const DbgValueProperties &Properties, ValueIDNum ID) { 1124 UseBeforeDef UBD = {ID, Var, Properties}; 1125 UseBeforeDefs[ID.getInst()].push_back(UBD); 1126 UseBeforeDefVariables.insert(Var); 1127 } 1128 1129 /// After the instruction at index \p Inst and position \p pos has been 1130 /// processed, check whether it defines a variable value in a use-before-def. 1131 /// If so, and the variable value hasn't changed since the start of the 1132 /// block, create a DBG_VALUE. 1133 void checkInstForNewValues(unsigned Inst, MachineBasicBlock::iterator pos) { 1134 auto MIt = UseBeforeDefs.find(Inst); 1135 if (MIt == UseBeforeDefs.end()) 1136 return; 1137 1138 for (auto &Use : MIt->second) { 1139 LocIdx L = Use.ID.getLoc(); 1140 1141 // If something goes very wrong, we might end up labelling a COPY 1142 // instruction or similar with an instruction number, where it doesn't 1143 // actually define a new value, instead it moves a value. In case this 1144 // happens, discard. 1145 if (MTracker->LocIdxToIDNum[L] != Use.ID) 1146 continue; 1147 1148 // If a different debug instruction defined the variable value / location 1149 // since the start of the block, don't materialize this use-before-def. 1150 if (!UseBeforeDefVariables.count(Use.Var)) 1151 continue; 1152 1153 PendingDbgValues.push_back(MTracker->emitLoc(L, Use.Var, Use.Properties)); 1154 } 1155 flushDbgValues(pos, nullptr); 1156 } 1157 1158 /// Helper to move created DBG_VALUEs into Transfers collection. 1159 void flushDbgValues(MachineBasicBlock::iterator Pos, MachineBasicBlock *MBB) { 1160 if (PendingDbgValues.size() == 0) 1161 return; 1162 1163 // Pick out the instruction start position. 1164 MachineBasicBlock::instr_iterator BundleStart; 1165 if (MBB && Pos == MBB->begin()) 1166 BundleStart = MBB->instr_begin(); 1167 else 1168 BundleStart = getBundleStart(Pos->getIterator()); 1169 1170 Transfers.push_back({BundleStart, MBB, PendingDbgValues}); 1171 PendingDbgValues.clear(); 1172 } 1173 1174 bool isEntryValueVariable(const DebugVariable &Var, 1175 const DIExpression *Expr) const { 1176 if (!Var.getVariable()->isParameter()) 1177 return false; 1178 1179 if (Var.getInlinedAt()) 1180 return false; 1181 1182 if (Expr->getNumElements() > 0) 1183 return false; 1184 1185 return true; 1186 } 1187 1188 bool isEntryValueValue(const ValueIDNum &Val) const { 1189 // Must be in entry block (block number zero), and be a PHI / live-in value. 1190 if (Val.getBlock() || !Val.isPHI()) 1191 return false; 1192 1193 // Entry values must enter in a register. 1194 if (MTracker->isSpill(Val.getLoc())) 1195 return false; 1196 1197 Register SP = TLI->getStackPointerRegisterToSaveRestore(); 1198 Register FP = TRI.getFrameRegister(MF); 1199 Register Reg = MTracker->LocIdxToLocID[Val.getLoc()]; 1200 return Reg != SP && Reg != FP; 1201 } 1202 1203 bool recoverAsEntryValue(const DebugVariable &Var, DbgValueProperties &Prop, 1204 const ValueIDNum &Num) { 1205 // Is this variable location a candidate to be an entry value. First, 1206 // should we be trying this at all? 1207 if (!ShouldEmitDebugEntryValues) 1208 return false; 1209 1210 // Is the variable appropriate for entry values (i.e., is a parameter). 1211 if (!isEntryValueVariable(Var, Prop.DIExpr)) 1212 return false; 1213 1214 // Is the value assigned to this variable still the entry value? 1215 if (!isEntryValueValue(Num)) 1216 return false; 1217 1218 // Emit a variable location using an entry value expression. 1219 DIExpression *NewExpr = 1220 DIExpression::prepend(Prop.DIExpr, DIExpression::EntryValue); 1221 Register Reg = MTracker->LocIdxToLocID[Num.getLoc()]; 1222 MachineOperand MO = MachineOperand::CreateReg(Reg, false); 1223 1224 PendingDbgValues.push_back(emitMOLoc(MO, Var, {NewExpr, Prop.Indirect})); 1225 return true; 1226 } 1227 1228 /// Change a variable value after encountering a DBG_VALUE inside a block. 1229 void redefVar(const MachineInstr &MI) { 1230 DebugVariable Var(MI.getDebugVariable(), MI.getDebugExpression(), 1231 MI.getDebugLoc()->getInlinedAt()); 1232 DbgValueProperties Properties(MI); 1233 1234 const MachineOperand &MO = MI.getOperand(0); 1235 1236 // Ignore non-register locations, we don't transfer those. 1237 if (!MO.isReg() || MO.getReg() == 0) { 1238 auto It = ActiveVLocs.find(Var); 1239 if (It != ActiveVLocs.end()) { 1240 ActiveMLocs[It->second.Loc].erase(Var); 1241 ActiveVLocs.erase(It); 1242 } 1243 // Any use-before-defs no longer apply. 1244 UseBeforeDefVariables.erase(Var); 1245 return; 1246 } 1247 1248 Register Reg = MO.getReg(); 1249 LocIdx NewLoc = MTracker->getRegMLoc(Reg); 1250 redefVar(MI, Properties, NewLoc); 1251 } 1252 1253 /// Handle a change in variable location within a block. Terminate the 1254 /// variables current location, and record the value it now refers to, so 1255 /// that we can detect location transfers later on. 1256 void redefVar(const MachineInstr &MI, const DbgValueProperties &Properties, 1257 Optional<LocIdx> OptNewLoc) { 1258 DebugVariable Var(MI.getDebugVariable(), MI.getDebugExpression(), 1259 MI.getDebugLoc()->getInlinedAt()); 1260 // Any use-before-defs no longer apply. 1261 UseBeforeDefVariables.erase(Var); 1262 1263 // Erase any previous location, 1264 auto It = ActiveVLocs.find(Var); 1265 if (It != ActiveVLocs.end()) 1266 ActiveMLocs[It->second.Loc].erase(Var); 1267 1268 // If there _is_ no new location, all we had to do was erase. 1269 if (!OptNewLoc) 1270 return; 1271 LocIdx NewLoc = *OptNewLoc; 1272 1273 // Check whether our local copy of values-by-location in #VarLocs is out of 1274 // date. Wipe old tracking data for the location if it's been clobbered in 1275 // the meantime. 1276 if (MTracker->getNumAtPos(NewLoc) != VarLocs[NewLoc.asU64()]) { 1277 for (auto &P : ActiveMLocs[NewLoc]) { 1278 ActiveVLocs.erase(P); 1279 } 1280 ActiveMLocs[NewLoc.asU64()].clear(); 1281 VarLocs[NewLoc.asU64()] = MTracker->getNumAtPos(NewLoc); 1282 } 1283 1284 ActiveMLocs[NewLoc].insert(Var); 1285 if (It == ActiveVLocs.end()) { 1286 ActiveVLocs.insert( 1287 std::make_pair(Var, LocAndProperties{NewLoc, Properties})); 1288 } else { 1289 It->second.Loc = NewLoc; 1290 It->second.Properties = Properties; 1291 } 1292 } 1293 1294 /// Account for a location \p mloc being clobbered. Examine the variable 1295 /// locations that will be terminated: and try to recover them by using 1296 /// another location. Optionally, given \p MakeUndef, emit a DBG_VALUE to 1297 /// explicitly terminate a location if it can't be recovered. 1298 void clobberMloc(LocIdx MLoc, MachineBasicBlock::iterator Pos, 1299 bool MakeUndef = true) { 1300 auto ActiveMLocIt = ActiveMLocs.find(MLoc); 1301 if (ActiveMLocIt == ActiveMLocs.end()) 1302 return; 1303 1304 // What was the old variable value? 1305 ValueIDNum OldValue = VarLocs[MLoc.asU64()]; 1306 VarLocs[MLoc.asU64()] = ValueIDNum::EmptyValue; 1307 1308 // Examine the remaining variable locations: if we can find the same value 1309 // again, we can recover the location. 1310 Optional<LocIdx> NewLoc = None; 1311 for (auto Loc : MTracker->locations()) 1312 if (Loc.Value == OldValue) 1313 NewLoc = Loc.Idx; 1314 1315 // If there is no location, and we weren't asked to make the variable 1316 // explicitly undef, then stop here. 1317 if (!NewLoc && !MakeUndef) { 1318 // Try and recover a few more locations with entry values. 1319 for (auto &Var : ActiveMLocIt->second) { 1320 auto &Prop = ActiveVLocs.find(Var)->second.Properties; 1321 recoverAsEntryValue(Var, Prop, OldValue); 1322 } 1323 flushDbgValues(Pos, nullptr); 1324 return; 1325 } 1326 1327 // Examine all the variables based on this location. 1328 DenseSet<DebugVariable> NewMLocs; 1329 for (auto &Var : ActiveMLocIt->second) { 1330 auto ActiveVLocIt = ActiveVLocs.find(Var); 1331 // Re-state the variable location: if there's no replacement then NewLoc 1332 // is None and a $noreg DBG_VALUE will be created. Otherwise, a DBG_VALUE 1333 // identifying the alternative location will be emitted. 1334 const DIExpression *Expr = ActiveVLocIt->second.Properties.DIExpr; 1335 DbgValueProperties Properties(Expr, false); 1336 PendingDbgValues.push_back(MTracker->emitLoc(NewLoc, Var, Properties)); 1337 1338 // Update machine locations <=> variable locations maps. Defer updating 1339 // ActiveMLocs to avoid invalidaing the ActiveMLocIt iterator. 1340 if (!NewLoc) { 1341 ActiveVLocs.erase(ActiveVLocIt); 1342 } else { 1343 ActiveVLocIt->second.Loc = *NewLoc; 1344 NewMLocs.insert(Var); 1345 } 1346 } 1347 1348 // Commit any deferred ActiveMLoc changes. 1349 if (!NewMLocs.empty()) 1350 for (auto &Var : NewMLocs) 1351 ActiveMLocs[*NewLoc].insert(Var); 1352 1353 // We lazily track what locations have which values; if we've found a new 1354 // location for the clobbered value, remember it. 1355 if (NewLoc) 1356 VarLocs[NewLoc->asU64()] = OldValue; 1357 1358 flushDbgValues(Pos, nullptr); 1359 1360 ActiveMLocIt->second.clear(); 1361 } 1362 1363 /// Transfer variables based on \p Src to be based on \p Dst. This handles 1364 /// both register copies as well as spills and restores. Creates DBG_VALUEs 1365 /// describing the movement. 1366 void transferMlocs(LocIdx Src, LocIdx Dst, MachineBasicBlock::iterator Pos) { 1367 // Does Src still contain the value num we expect? If not, it's been 1368 // clobbered in the meantime, and our variable locations are stale. 1369 if (VarLocs[Src.asU64()] != MTracker->getNumAtPos(Src)) 1370 return; 1371 1372 // assert(ActiveMLocs[Dst].size() == 0); 1373 //^^^ Legitimate scenario on account of un-clobbered slot being assigned to? 1374 ActiveMLocs[Dst] = ActiveMLocs[Src]; 1375 VarLocs[Dst.asU64()] = VarLocs[Src.asU64()]; 1376 1377 // For each variable based on Src; create a location at Dst. 1378 for (auto &Var : ActiveMLocs[Src]) { 1379 auto ActiveVLocIt = ActiveVLocs.find(Var); 1380 assert(ActiveVLocIt != ActiveVLocs.end()); 1381 ActiveVLocIt->second.Loc = Dst; 1382 1383 MachineInstr *MI = 1384 MTracker->emitLoc(Dst, Var, ActiveVLocIt->second.Properties); 1385 PendingDbgValues.push_back(MI); 1386 } 1387 ActiveMLocs[Src].clear(); 1388 flushDbgValues(Pos, nullptr); 1389 1390 // XXX XXX XXX "pretend to be old LDV" means dropping all tracking data 1391 // about the old location. 1392 if (EmulateOldLDV) 1393 VarLocs[Src.asU64()] = ValueIDNum::EmptyValue; 1394 } 1395 1396 MachineInstrBuilder emitMOLoc(const MachineOperand &MO, 1397 const DebugVariable &Var, 1398 const DbgValueProperties &Properties) { 1399 DebugLoc DL = DILocation::get(Var.getVariable()->getContext(), 0, 0, 1400 Var.getVariable()->getScope(), 1401 const_cast<DILocation *>(Var.getInlinedAt())); 1402 auto MIB = BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE)); 1403 MIB.add(MO); 1404 if (Properties.Indirect) 1405 MIB.addImm(0); 1406 else 1407 MIB.addReg(0); 1408 MIB.addMetadata(Var.getVariable()); 1409 MIB.addMetadata(Properties.DIExpr); 1410 return MIB; 1411 } 1412 }; 1413 1414 class InstrRefBasedLDV : public LDVImpl { 1415 private: 1416 using FragmentInfo = DIExpression::FragmentInfo; 1417 using OptFragmentInfo = Optional<DIExpression::FragmentInfo>; 1418 1419 // Helper while building OverlapMap, a map of all fragments seen for a given 1420 // DILocalVariable. 1421 using VarToFragments = 1422 DenseMap<const DILocalVariable *, SmallSet<FragmentInfo, 4>>; 1423 1424 /// Machine location/value transfer function, a mapping of which locations 1425 /// are assigned which new values. 1426 using MLocTransferMap = std::map<LocIdx, ValueIDNum>; 1427 1428 /// Live in/out structure for the variable values: a per-block map of 1429 /// variables to their values. XXX, better name? 1430 using LiveIdxT = 1431 DenseMap<const MachineBasicBlock *, DenseMap<DebugVariable, DbgValue> *>; 1432 1433 using VarAndLoc = std::pair<DebugVariable, DbgValue>; 1434 1435 /// Type for a live-in value: the predecessor block, and its value. 1436 using InValueT = std::pair<MachineBasicBlock *, DbgValue *>; 1437 1438 /// Vector (per block) of a collection (inner smallvector) of live-ins. 1439 /// Used as the result type for the variable value dataflow problem. 1440 using LiveInsT = SmallVector<SmallVector<VarAndLoc, 8>, 8>; 1441 1442 const TargetRegisterInfo *TRI; 1443 const TargetInstrInfo *TII; 1444 const TargetFrameLowering *TFI; 1445 const MachineFrameInfo *MFI; 1446 BitVector CalleeSavedRegs; 1447 LexicalScopes LS; 1448 TargetPassConfig *TPC; 1449 1450 /// Object to track machine locations as we step through a block. Could 1451 /// probably be a field rather than a pointer, as it's always used. 1452 MLocTracker *MTracker; 1453 1454 /// Number of the current block LiveDebugValues is stepping through. 1455 unsigned CurBB; 1456 1457 /// Number of the current instruction LiveDebugValues is evaluating. 1458 unsigned CurInst; 1459 1460 /// Variable tracker -- listens to DBG_VALUEs occurring as InstrRefBasedImpl 1461 /// steps through a block. Reads the values at each location from the 1462 /// MLocTracker object. 1463 VLocTracker *VTracker; 1464 1465 /// Tracker for transfers, listens to DBG_VALUEs and transfers of values 1466 /// between locations during stepping, creates new DBG_VALUEs when values move 1467 /// location. 1468 TransferTracker *TTracker; 1469 1470 /// Blocks which are artificial, i.e. blocks which exclusively contain 1471 /// instructions without DebugLocs, or with line 0 locations. 1472 SmallPtrSet<const MachineBasicBlock *, 16> ArtificialBlocks; 1473 1474 // Mapping of blocks to and from their RPOT order. 1475 DenseMap<unsigned int, MachineBasicBlock *> OrderToBB; 1476 DenseMap<MachineBasicBlock *, unsigned int> BBToOrder; 1477 DenseMap<unsigned, unsigned> BBNumToRPO; 1478 1479 /// Pair of MachineInstr, and its 1-based offset into the containing block. 1480 using InstAndNum = std::pair<const MachineInstr *, unsigned>; 1481 /// Map from debug instruction number to the MachineInstr labelled with that 1482 /// number, and its location within the function. Used to transform 1483 /// instruction numbers in DBG_INSTR_REFs into machine value numbers. 1484 std::map<uint64_t, InstAndNum> DebugInstrNumToInstr; 1485 1486 /// Record of where we observed a DBG_PHI instruction. 1487 class DebugPHIRecord { 1488 public: 1489 uint64_t InstrNum; ///< Instruction number of this DBG_PHI. 1490 MachineBasicBlock *MBB; ///< Block where DBG_PHI occurred. 1491 ValueIDNum ValueRead; ///< The value number read by the DBG_PHI. 1492 LocIdx ReadLoc; ///< Register/Stack location the DBG_PHI reads. 1493 1494 operator unsigned() const { return InstrNum; } 1495 }; 1496 1497 /// Map from instruction numbers defined by DBG_PHIs to a record of what that 1498 /// DBG_PHI read and where. Populated and edited during the machine value 1499 /// location problem -- we use LLVMs SSA Updater to fix changes by 1500 /// optimizations that destroy PHI instructions. 1501 SmallVector<DebugPHIRecord, 32> DebugPHINumToValue; 1502 1503 // Map of overlapping variable fragments. 1504 OverlapMap OverlapFragments; 1505 VarToFragments SeenFragments; 1506 1507 /// Tests whether this instruction is a spill to a stack slot. 1508 bool isSpillInstruction(const MachineInstr &MI, MachineFunction *MF); 1509 1510 /// Decide if @MI is a spill instruction and return true if it is. We use 2 1511 /// criteria to make this decision: 1512 /// - Is this instruction a store to a spill slot? 1513 /// - Is there a register operand that is both used and killed? 1514 /// TODO: Store optimization can fold spills into other stores (including 1515 /// other spills). We do not handle this yet (more than one memory operand). 1516 bool isLocationSpill(const MachineInstr &MI, MachineFunction *MF, 1517 unsigned &Reg); 1518 1519 /// If a given instruction is identified as a spill, return the spill slot 1520 /// and set \p Reg to the spilled register. 1521 Optional<SpillLoc> isRestoreInstruction(const MachineInstr &MI, 1522 MachineFunction *MF, unsigned &Reg); 1523 1524 /// Given a spill instruction, extract the register and offset used to 1525 /// address the spill slot in a target independent way. 1526 SpillLoc extractSpillBaseRegAndOffset(const MachineInstr &MI); 1527 1528 /// Observe a single instruction while stepping through a block. 1529 void process(MachineInstr &MI, ValueIDNum **MLiveOuts = nullptr, 1530 ValueIDNum **MLiveIns = nullptr); 1531 1532 /// Examines whether \p MI is a DBG_VALUE and notifies trackers. 1533 /// \returns true if MI was recognized and processed. 1534 bool transferDebugValue(const MachineInstr &MI); 1535 1536 /// Examines whether \p MI is a DBG_INSTR_REF and notifies trackers. 1537 /// \returns true if MI was recognized and processed. 1538 bool transferDebugInstrRef(MachineInstr &MI, ValueIDNum **MLiveOuts, 1539 ValueIDNum **MLiveIns); 1540 1541 /// Stores value-information about where this PHI occurred, and what 1542 /// instruction number is associated with it. 1543 /// \returns true if MI was recognized and processed. 1544 bool transferDebugPHI(MachineInstr &MI); 1545 1546 /// Examines whether \p MI is copy instruction, and notifies trackers. 1547 /// \returns true if MI was recognized and processed. 1548 bool transferRegisterCopy(MachineInstr &MI); 1549 1550 /// Examines whether \p MI is stack spill or restore instruction, and 1551 /// notifies trackers. \returns true if MI was recognized and processed. 1552 bool transferSpillOrRestoreInst(MachineInstr &MI); 1553 1554 /// Examines \p MI for any registers that it defines, and notifies trackers. 1555 void transferRegisterDef(MachineInstr &MI); 1556 1557 /// Copy one location to the other, accounting for movement of subregisters 1558 /// too. 1559 void performCopy(Register Src, Register Dst); 1560 1561 void accumulateFragmentMap(MachineInstr &MI); 1562 1563 /// Determine the machine value number referred to by (potentially several) 1564 /// DBG_PHI instructions. Block duplication and tail folding can duplicate 1565 /// DBG_PHIs, shifting the position where values in registers merge, and 1566 /// forming another mini-ssa problem to solve. 1567 /// \p Here the position of a DBG_INSTR_REF seeking a machine value number 1568 /// \p InstrNum Debug instruction number defined by DBG_PHI instructions. 1569 /// \returns The machine value number at position Here, or None. 1570 Optional<ValueIDNum> resolveDbgPHIs(MachineFunction &MF, 1571 ValueIDNum **MLiveOuts, 1572 ValueIDNum **MLiveIns, MachineInstr &Here, 1573 uint64_t InstrNum); 1574 1575 /// Step through the function, recording register definitions and movements 1576 /// in an MLocTracker. Convert the observations into a per-block transfer 1577 /// function in \p MLocTransfer, suitable for using with the machine value 1578 /// location dataflow problem. 1579 void 1580 produceMLocTransferFunction(MachineFunction &MF, 1581 SmallVectorImpl<MLocTransferMap> &MLocTransfer, 1582 unsigned MaxNumBlocks); 1583 1584 /// Solve the machine value location dataflow problem. Takes as input the 1585 /// transfer functions in \p MLocTransfer. Writes the output live-in and 1586 /// live-out arrays to the (initialized to zero) multidimensional arrays in 1587 /// \p MInLocs and \p MOutLocs. The outer dimension is indexed by block 1588 /// number, the inner by LocIdx. 1589 void mlocDataflow(ValueIDNum **MInLocs, ValueIDNum **MOutLocs, 1590 SmallVectorImpl<MLocTransferMap> &MLocTransfer); 1591 1592 /// Perform a control flow join (lattice value meet) of the values in machine 1593 /// locations at \p MBB. Follows the algorithm described in the file-comment, 1594 /// reading live-outs of predecessors from \p OutLocs, the current live ins 1595 /// from \p InLocs, and assigning the newly computed live ins back into 1596 /// \p InLocs. \returns two bools -- the first indicates whether a change 1597 /// was made, the second whether a lattice downgrade occurred. If the latter 1598 /// is true, revisiting this block is necessary. 1599 std::tuple<bool, bool> 1600 mlocJoin(MachineBasicBlock &MBB, 1601 SmallPtrSet<const MachineBasicBlock *, 16> &Visited, 1602 ValueIDNum **OutLocs, ValueIDNum *InLocs); 1603 1604 /// Solve the variable value dataflow problem, for a single lexical scope. 1605 /// Uses the algorithm from the file comment to resolve control flow joins, 1606 /// although there are extra hacks, see vlocJoin. Reads the 1607 /// locations of values from the \p MInLocs and \p MOutLocs arrays (see 1608 /// mlocDataflow) and reads the variable values transfer function from 1609 /// \p AllTheVlocs. Live-in and Live-out variable values are stored locally, 1610 /// with the live-ins permanently stored to \p Output once the fixedpoint is 1611 /// reached. 1612 /// \p VarsWeCareAbout contains a collection of the variables in \p Scope 1613 /// that we should be tracking. 1614 /// \p AssignBlocks contains the set of blocks that aren't in \p Scope, but 1615 /// which do contain DBG_VALUEs, which VarLocBasedImpl tracks locations 1616 /// through. 1617 void vlocDataflow(const LexicalScope *Scope, const DILocation *DILoc, 1618 const SmallSet<DebugVariable, 4> &VarsWeCareAbout, 1619 SmallPtrSetImpl<MachineBasicBlock *> &AssignBlocks, 1620 LiveInsT &Output, ValueIDNum **MOutLocs, 1621 ValueIDNum **MInLocs, 1622 SmallVectorImpl<VLocTracker> &AllTheVLocs); 1623 1624 /// Compute the live-ins to a block, considering control flow merges according 1625 /// to the method in the file comment. Live out and live in variable values 1626 /// are stored in \p VLOCOutLocs and \p VLOCInLocs. The live-ins for \p MBB 1627 /// are computed and stored into \p VLOCInLocs. \returns true if the live-ins 1628 /// are modified. 1629 /// \p InLocsT Output argument, storage for calculated live-ins. 1630 /// \returns two bools -- the first indicates whether a change 1631 /// was made, the second whether a lattice downgrade occurred. If the latter 1632 /// is true, revisiting this block is necessary. 1633 std::tuple<bool, bool> 1634 vlocJoin(MachineBasicBlock &MBB, LiveIdxT &VLOCOutLocs, LiveIdxT &VLOCInLocs, 1635 SmallPtrSet<const MachineBasicBlock *, 16> *VLOCVisited, 1636 unsigned BBNum, const SmallSet<DebugVariable, 4> &AllVars, 1637 ValueIDNum **MOutLocs, ValueIDNum **MInLocs, 1638 SmallPtrSet<const MachineBasicBlock *, 8> &InScopeBlocks, 1639 SmallPtrSet<const MachineBasicBlock *, 8> &BlocksToExplore, 1640 DenseMap<DebugVariable, DbgValue> &InLocsT); 1641 1642 /// Continue exploration of the variable-value lattice, as explained in the 1643 /// file-level comment. \p OldLiveInLocation contains the current 1644 /// exploration position, from which we need to descend further. \p Values 1645 /// contains the set of live-in values, \p CurBlockRPONum the RPO number of 1646 /// the current block, and \p CandidateLocations a set of locations that 1647 /// should be considered as PHI locations, if we reach the bottom of the 1648 /// lattice. \returns true if we should downgrade; the value is the agreeing 1649 /// value number in a non-backedge predecessor. 1650 bool vlocDowngradeLattice(const MachineBasicBlock &MBB, 1651 const DbgValue &OldLiveInLocation, 1652 const SmallVectorImpl<InValueT> &Values, 1653 unsigned CurBlockRPONum); 1654 1655 /// For the given block and live-outs feeding into it, try to find a 1656 /// machine location where they all join. If a solution for all predecessors 1657 /// can't be found, a location where all non-backedge-predecessors join 1658 /// will be returned instead. While this method finds a join location, this 1659 /// says nothing as to whether it should be used. 1660 /// \returns Pair of value ID if found, and true when the correct value 1661 /// is available on all predecessor edges, or false if it's only available 1662 /// for non-backedge predecessors. 1663 std::tuple<Optional<ValueIDNum>, bool> 1664 pickVPHILoc(MachineBasicBlock &MBB, const DebugVariable &Var, 1665 const LiveIdxT &LiveOuts, ValueIDNum **MOutLocs, 1666 ValueIDNum **MInLocs, 1667 const SmallVectorImpl<MachineBasicBlock *> &BlockOrders); 1668 1669 /// Given the solutions to the two dataflow problems, machine value locations 1670 /// in \p MInLocs and live-in variable values in \p SavedLiveIns, runs the 1671 /// TransferTracker class over the function to produce live-in and transfer 1672 /// DBG_VALUEs, then inserts them. Groups of DBG_VALUEs are inserted in the 1673 /// order given by AllVarsNumbering -- this could be any stable order, but 1674 /// right now "order of appearence in function, when explored in RPO", so 1675 /// that we can compare explictly against VarLocBasedImpl. 1676 void emitLocations(MachineFunction &MF, LiveInsT SavedLiveIns, 1677 ValueIDNum **MOutLocs, ValueIDNum **MInLocs, 1678 DenseMap<DebugVariable, unsigned> &AllVarsNumbering, 1679 const TargetPassConfig &TPC); 1680 1681 /// Boilerplate computation of some initial sets, artifical blocks and 1682 /// RPOT block ordering. 1683 void initialSetup(MachineFunction &MF); 1684 1685 bool ExtendRanges(MachineFunction &MF, TargetPassConfig *TPC, 1686 unsigned InputBBLimit, unsigned InputDbgValLimit) override; 1687 1688 public: 1689 /// Default construct and initialize the pass. 1690 InstrRefBasedLDV(); 1691 1692 LLVM_DUMP_METHOD 1693 void dump_mloc_transfer(const MLocTransferMap &mloc_transfer) const; 1694 1695 bool isCalleeSaved(LocIdx L) { 1696 unsigned Reg = MTracker->LocIdxToLocID[L]; 1697 for (MCRegAliasIterator RAI(Reg, TRI, true); RAI.isValid(); ++RAI) 1698 if (CalleeSavedRegs.test(*RAI)) 1699 return true; 1700 return false; 1701 } 1702 }; 1703 1704 } // end anonymous namespace 1705 1706 //===----------------------------------------------------------------------===// 1707 // Implementation 1708 //===----------------------------------------------------------------------===// 1709 1710 ValueIDNum ValueIDNum::EmptyValue = {UINT_MAX, UINT_MAX, UINT_MAX}; 1711 1712 /// Default construct and initialize the pass. 1713 InstrRefBasedLDV::InstrRefBasedLDV() {} 1714 1715 //===----------------------------------------------------------------------===// 1716 // Debug Range Extension Implementation 1717 //===----------------------------------------------------------------------===// 1718 1719 #ifndef NDEBUG 1720 // Something to restore in the future. 1721 // void InstrRefBasedLDV::printVarLocInMBB(..) 1722 #endif 1723 1724 SpillLoc 1725 InstrRefBasedLDV::extractSpillBaseRegAndOffset(const MachineInstr &MI) { 1726 assert(MI.hasOneMemOperand() && 1727 "Spill instruction does not have exactly one memory operand?"); 1728 auto MMOI = MI.memoperands_begin(); 1729 const PseudoSourceValue *PVal = (*MMOI)->getPseudoValue(); 1730 assert(PVal->kind() == PseudoSourceValue::FixedStack && 1731 "Inconsistent memory operand in spill instruction"); 1732 int FI = cast<FixedStackPseudoSourceValue>(PVal)->getFrameIndex(); 1733 const MachineBasicBlock *MBB = MI.getParent(); 1734 Register Reg; 1735 StackOffset Offset = TFI->getFrameIndexReference(*MBB->getParent(), FI, Reg); 1736 return {Reg, Offset}; 1737 } 1738 1739 /// End all previous ranges related to @MI and start a new range from @MI 1740 /// if it is a DBG_VALUE instr. 1741 bool InstrRefBasedLDV::transferDebugValue(const MachineInstr &MI) { 1742 if (!MI.isDebugValue()) 1743 return false; 1744 1745 const DILocalVariable *Var = MI.getDebugVariable(); 1746 const DIExpression *Expr = MI.getDebugExpression(); 1747 const DILocation *DebugLoc = MI.getDebugLoc(); 1748 const DILocation *InlinedAt = DebugLoc->getInlinedAt(); 1749 assert(Var->isValidLocationForIntrinsic(DebugLoc) && 1750 "Expected inlined-at fields to agree"); 1751 1752 DebugVariable V(Var, Expr, InlinedAt); 1753 DbgValueProperties Properties(MI); 1754 1755 // If there are no instructions in this lexical scope, do no location tracking 1756 // at all, this variable shouldn't get a legitimate location range. 1757 auto *Scope = LS.findLexicalScope(MI.getDebugLoc().get()); 1758 if (Scope == nullptr) 1759 return true; // handled it; by doing nothing 1760 1761 // For now, ignore DBG_VALUE_LISTs when extending ranges. Allow it to 1762 // contribute to locations in this block, but don't propagate further. 1763 // Interpret it like a DBG_VALUE $noreg. 1764 if (MI.isDebugValueList()) { 1765 if (VTracker) 1766 VTracker->defVar(MI, Properties, None); 1767 if (TTracker) 1768 TTracker->redefVar(MI, Properties, None); 1769 return true; 1770 } 1771 1772 const MachineOperand &MO = MI.getOperand(0); 1773 1774 // MLocTracker needs to know that this register is read, even if it's only 1775 // read by a debug inst. 1776 if (MO.isReg() && MO.getReg() != 0) 1777 (void)MTracker->readReg(MO.getReg()); 1778 1779 // If we're preparing for the second analysis (variables), the machine value 1780 // locations are already solved, and we report this DBG_VALUE and the value 1781 // it refers to to VLocTracker. 1782 if (VTracker) { 1783 if (MO.isReg()) { 1784 // Feed defVar the new variable location, or if this is a 1785 // DBG_VALUE $noreg, feed defVar None. 1786 if (MO.getReg()) 1787 VTracker->defVar(MI, Properties, MTracker->readReg(MO.getReg())); 1788 else 1789 VTracker->defVar(MI, Properties, None); 1790 } else if (MI.getOperand(0).isImm() || MI.getOperand(0).isFPImm() || 1791 MI.getOperand(0).isCImm()) { 1792 VTracker->defVar(MI, MI.getOperand(0)); 1793 } 1794 } 1795 1796 // If performing final tracking of transfers, report this variable definition 1797 // to the TransferTracker too. 1798 if (TTracker) 1799 TTracker->redefVar(MI); 1800 return true; 1801 } 1802 1803 bool InstrRefBasedLDV::transferDebugInstrRef(MachineInstr &MI, 1804 ValueIDNum **MLiveOuts, 1805 ValueIDNum **MLiveIns) { 1806 if (!MI.isDebugRef()) 1807 return false; 1808 1809 // Only handle this instruction when we are building the variable value 1810 // transfer function. 1811 if (!VTracker) 1812 return false; 1813 1814 unsigned InstNo = MI.getOperand(0).getImm(); 1815 unsigned OpNo = MI.getOperand(1).getImm(); 1816 1817 const DILocalVariable *Var = MI.getDebugVariable(); 1818 const DIExpression *Expr = MI.getDebugExpression(); 1819 const DILocation *DebugLoc = MI.getDebugLoc(); 1820 const DILocation *InlinedAt = DebugLoc->getInlinedAt(); 1821 assert(Var->isValidLocationForIntrinsic(DebugLoc) && 1822 "Expected inlined-at fields to agree"); 1823 1824 DebugVariable V(Var, Expr, InlinedAt); 1825 1826 auto *Scope = LS.findLexicalScope(MI.getDebugLoc().get()); 1827 if (Scope == nullptr) 1828 return true; // Handled by doing nothing. This variable is never in scope. 1829 1830 const MachineFunction &MF = *MI.getParent()->getParent(); 1831 1832 // Various optimizations may have happened to the value during codegen, 1833 // recorded in the value substitution table. Apply any substitutions to 1834 // the instruction / operand number in this DBG_INSTR_REF, and collect 1835 // any subregister extractions performed during optimization. 1836 1837 // Create dummy substitution with Src set, for lookup. 1838 auto SoughtSub = 1839 MachineFunction::DebugSubstitution({InstNo, OpNo}, {0, 0}, 0); 1840 1841 SmallVector<unsigned, 4> SeenSubregs; 1842 auto LowerBoundIt = llvm::lower_bound(MF.DebugValueSubstitutions, SoughtSub); 1843 while (LowerBoundIt != MF.DebugValueSubstitutions.end() && 1844 LowerBoundIt->Src == SoughtSub.Src) { 1845 std::tie(InstNo, OpNo) = LowerBoundIt->Dest; 1846 SoughtSub.Src = LowerBoundIt->Dest; 1847 if (unsigned Subreg = LowerBoundIt->Subreg) 1848 SeenSubregs.push_back(Subreg); 1849 LowerBoundIt = llvm::lower_bound(MF.DebugValueSubstitutions, SoughtSub); 1850 } 1851 1852 // Default machine value number is <None> -- if no instruction defines 1853 // the corresponding value, it must have been optimized out. 1854 Optional<ValueIDNum> NewID = None; 1855 1856 // Try to lookup the instruction number, and find the machine value number 1857 // that it defines. It could be an instruction, or a PHI. 1858 auto InstrIt = DebugInstrNumToInstr.find(InstNo); 1859 auto PHIIt = std::lower_bound(DebugPHINumToValue.begin(), 1860 DebugPHINumToValue.end(), InstNo); 1861 if (InstrIt != DebugInstrNumToInstr.end()) { 1862 const MachineInstr &TargetInstr = *InstrIt->second.first; 1863 uint64_t BlockNo = TargetInstr.getParent()->getNumber(); 1864 1865 // Pick out the designated operand. 1866 assert(OpNo < TargetInstr.getNumOperands()); 1867 const MachineOperand &MO = TargetInstr.getOperand(OpNo); 1868 1869 // Today, this can only be a register. 1870 assert(MO.isReg() && MO.isDef()); 1871 1872 unsigned LocID = MTracker->getLocID(MO.getReg(), false); 1873 LocIdx L = MTracker->LocIDToLocIdx[LocID]; 1874 NewID = ValueIDNum(BlockNo, InstrIt->second.second, L); 1875 } else if (PHIIt != DebugPHINumToValue.end() && PHIIt->InstrNum == InstNo) { 1876 // It's actually a PHI value. Which value it is might not be obvious, use 1877 // the resolver helper to find out. 1878 NewID = resolveDbgPHIs(*MI.getParent()->getParent(), MLiveOuts, MLiveIns, 1879 MI, InstNo); 1880 } 1881 1882 // Apply any subregister extractions, in reverse. We might have seen code 1883 // like this: 1884 // CALL64 @foo, implicit-def $rax 1885 // %0:gr64 = COPY $rax 1886 // %1:gr32 = COPY %0.sub_32bit 1887 // %2:gr16 = COPY %1.sub_16bit 1888 // %3:gr8 = COPY %2.sub_8bit 1889 // In which case each copy would have been recorded as a substitution with 1890 // a subregister qualifier. Apply those qualifiers now. 1891 if (NewID && !SeenSubregs.empty()) { 1892 unsigned Offset = 0; 1893 unsigned Size = 0; 1894 1895 // Look at each subregister that we passed through, and progressively 1896 // narrow in, accumulating any offsets that occur. Substitutions should 1897 // only ever be the same or narrower width than what they read from; 1898 // iterate in reverse order so that we go from wide to small. 1899 for (unsigned Subreg : reverse(SeenSubregs)) { 1900 unsigned ThisSize = TRI->getSubRegIdxSize(Subreg); 1901 unsigned ThisOffset = TRI->getSubRegIdxOffset(Subreg); 1902 Offset += ThisOffset; 1903 Size = (Size == 0) ? ThisSize : std::min(Size, ThisSize); 1904 } 1905 1906 // If that worked, look for an appropriate subregister with the register 1907 // where the define happens. Don't look at values that were defined during 1908 // a stack write: we can't currently express register locations within 1909 // spills. 1910 LocIdx L = NewID->getLoc(); 1911 if (NewID && !MTracker->isSpill(L)) { 1912 // Find the register class for the register where this def happened. 1913 // FIXME: no index for this? 1914 Register Reg = MTracker->LocIdxToLocID[L]; 1915 const TargetRegisterClass *TRC = nullptr; 1916 for (auto *TRCI : TRI->regclasses()) 1917 if (TRCI->contains(Reg)) 1918 TRC = TRCI; 1919 assert(TRC && "Couldn't find target register class?"); 1920 1921 // If the register we have isn't the right size or in the right place, 1922 // Try to find a subregister inside it. 1923 unsigned MainRegSize = TRI->getRegSizeInBits(*TRC); 1924 if (Size != MainRegSize || Offset) { 1925 // Enumerate all subregisters, searching. 1926 Register NewReg = 0; 1927 for (MCSubRegIterator SRI(Reg, TRI, false); SRI.isValid(); ++SRI) { 1928 unsigned Subreg = TRI->getSubRegIndex(Reg, *SRI); 1929 unsigned SubregSize = TRI->getSubRegIdxSize(Subreg); 1930 unsigned SubregOffset = TRI->getSubRegIdxOffset(Subreg); 1931 if (SubregSize == Size && SubregOffset == Offset) { 1932 NewReg = *SRI; 1933 break; 1934 } 1935 } 1936 1937 // If we didn't find anything: there's no way to express our value. 1938 if (!NewReg) { 1939 NewID = None; 1940 } else { 1941 // Re-state the value as being defined within the subregister 1942 // that we found. 1943 LocIdx NewLoc = MTracker->lookupOrTrackRegister(NewReg); 1944 NewID = ValueIDNum(NewID->getBlock(), NewID->getInst(), NewLoc); 1945 } 1946 } 1947 } else { 1948 // If we can't handle subregisters, unset the new value. 1949 NewID = None; 1950 } 1951 } 1952 1953 // We, we have a value number or None. Tell the variable value tracker about 1954 // it. The rest of this LiveDebugValues implementation acts exactly the same 1955 // for DBG_INSTR_REFs as DBG_VALUEs (just, the former can refer to values that 1956 // aren't immediately available). 1957 DbgValueProperties Properties(Expr, false); 1958 VTracker->defVar(MI, Properties, NewID); 1959 1960 // If we're on the final pass through the function, decompose this INSTR_REF 1961 // into a plain DBG_VALUE. 1962 if (!TTracker) 1963 return true; 1964 1965 // Pick a location for the machine value number, if such a location exists. 1966 // (This information could be stored in TransferTracker to make it faster). 1967 Optional<LocIdx> FoundLoc = None; 1968 for (auto Location : MTracker->locations()) { 1969 LocIdx CurL = Location.Idx; 1970 ValueIDNum ID = MTracker->LocIdxToIDNum[CurL]; 1971 if (NewID && ID == NewID) { 1972 // If this is the first location with that value, pick it. Otherwise, 1973 // consider whether it's a "longer term" location. 1974 if (!FoundLoc) { 1975 FoundLoc = CurL; 1976 continue; 1977 } 1978 1979 if (MTracker->isSpill(CurL)) 1980 FoundLoc = CurL; // Spills are a longer term location. 1981 else if (!MTracker->isSpill(*FoundLoc) && 1982 !MTracker->isSpill(CurL) && 1983 !isCalleeSaved(*FoundLoc) && 1984 isCalleeSaved(CurL)) 1985 FoundLoc = CurL; // Callee saved regs are longer term than normal. 1986 } 1987 } 1988 1989 // Tell transfer tracker that the variable value has changed. 1990 TTracker->redefVar(MI, Properties, FoundLoc); 1991 1992 // If there was a value with no location; but the value is defined in a 1993 // later instruction in this block, this is a block-local use-before-def. 1994 if (!FoundLoc && NewID && NewID->getBlock() == CurBB && 1995 NewID->getInst() > CurInst) 1996 TTracker->addUseBeforeDef(V, {MI.getDebugExpression(), false}, *NewID); 1997 1998 // Produce a DBG_VALUE representing what this DBG_INSTR_REF meant. 1999 // This DBG_VALUE is potentially a $noreg / undefined location, if 2000 // FoundLoc is None. 2001 // (XXX -- could morph the DBG_INSTR_REF in the future). 2002 MachineInstr *DbgMI = MTracker->emitLoc(FoundLoc, V, Properties); 2003 TTracker->PendingDbgValues.push_back(DbgMI); 2004 TTracker->flushDbgValues(MI.getIterator(), nullptr); 2005 return true; 2006 } 2007 2008 bool InstrRefBasedLDV::transferDebugPHI(MachineInstr &MI) { 2009 if (!MI.isDebugPHI()) 2010 return false; 2011 2012 // Analyse these only when solving the machine value location problem. 2013 if (VTracker || TTracker) 2014 return true; 2015 2016 // First operand is the value location, either a stack slot or register. 2017 // Second is the debug instruction number of the original PHI. 2018 const MachineOperand &MO = MI.getOperand(0); 2019 unsigned InstrNum = MI.getOperand(1).getImm(); 2020 2021 if (MO.isReg()) { 2022 // The value is whatever's currently in the register. Read and record it, 2023 // to be analysed later. 2024 Register Reg = MO.getReg(); 2025 ValueIDNum Num = MTracker->readReg(Reg); 2026 auto PHIRec = DebugPHIRecord( 2027 {InstrNum, MI.getParent(), Num, MTracker->lookupOrTrackRegister(Reg)}); 2028 DebugPHINumToValue.push_back(PHIRec); 2029 2030 // Subsequent register operations, or variable locations, might occur for 2031 // any of the subregisters of this DBG_PHIs operand. Ensure that all 2032 // registers aliasing this register are tracked. 2033 for (MCRegAliasIterator RAI(MO.getReg(), TRI, true); RAI.isValid(); ++RAI) 2034 MTracker->lookupOrTrackRegister(*RAI); 2035 } else { 2036 // The value is whatever's in this stack slot. 2037 assert(MO.isFI()); 2038 unsigned FI = MO.getIndex(); 2039 2040 // If the stack slot is dead, then this was optimized away. 2041 // FIXME: stack slot colouring should account for slots that get merged. 2042 if (MFI->isDeadObjectIndex(FI)) 2043 return true; 2044 2045 // Identify this spill slot. 2046 Register Base; 2047 StackOffset Offs = TFI->getFrameIndexReference(*MI.getMF(), FI, Base); 2048 SpillLoc SL = {Base, Offs}; 2049 Optional<ValueIDNum> Num = MTracker->readSpill(SL); 2050 2051 if (!Num) 2052 // Nothing ever writes to this slot. Curious, but nothing we can do. 2053 return true; 2054 2055 // Record this DBG_PHI for later analysis. 2056 auto DbgPHI = DebugPHIRecord( 2057 {InstrNum, MI.getParent(), *Num, *MTracker->getSpillMLoc(SL)}); 2058 DebugPHINumToValue.push_back(DbgPHI); 2059 } 2060 2061 return true; 2062 } 2063 2064 void InstrRefBasedLDV::transferRegisterDef(MachineInstr &MI) { 2065 // Meta Instructions do not affect the debug liveness of any register they 2066 // define. 2067 if (MI.isImplicitDef()) { 2068 // Except when there's an implicit def, and the location it's defining has 2069 // no value number. The whole point of an implicit def is to announce that 2070 // the register is live, without be specific about it's value. So define 2071 // a value if there isn't one already. 2072 ValueIDNum Num = MTracker->readReg(MI.getOperand(0).getReg()); 2073 // Has a legitimate value -> ignore the implicit def. 2074 if (Num.getLoc() != 0) 2075 return; 2076 // Otherwise, def it here. 2077 } else if (MI.isMetaInstruction()) 2078 return; 2079 2080 MachineFunction *MF = MI.getMF(); 2081 const TargetLowering *TLI = MF->getSubtarget().getTargetLowering(); 2082 Register SP = TLI->getStackPointerRegisterToSaveRestore(); 2083 2084 // Find the regs killed by MI, and find regmasks of preserved regs. 2085 // Max out the number of statically allocated elements in `DeadRegs`, as this 2086 // prevents fallback to std::set::count() operations. 2087 SmallSet<uint32_t, 32> DeadRegs; 2088 SmallVector<const uint32_t *, 4> RegMasks; 2089 SmallVector<const MachineOperand *, 4> RegMaskPtrs; 2090 for (const MachineOperand &MO : MI.operands()) { 2091 // Determine whether the operand is a register def. 2092 if (MO.isReg() && MO.isDef() && MO.getReg() && 2093 Register::isPhysicalRegister(MO.getReg()) && 2094 !(MI.isCall() && MO.getReg() == SP)) { 2095 // Remove ranges of all aliased registers. 2096 for (MCRegAliasIterator RAI(MO.getReg(), TRI, true); RAI.isValid(); ++RAI) 2097 // FIXME: Can we break out of this loop early if no insertion occurs? 2098 DeadRegs.insert(*RAI); 2099 } else if (MO.isRegMask()) { 2100 RegMasks.push_back(MO.getRegMask()); 2101 RegMaskPtrs.push_back(&MO); 2102 } 2103 } 2104 2105 // Tell MLocTracker about all definitions, of regmasks and otherwise. 2106 for (uint32_t DeadReg : DeadRegs) 2107 MTracker->defReg(DeadReg, CurBB, CurInst); 2108 2109 for (auto *MO : RegMaskPtrs) 2110 MTracker->writeRegMask(MO, CurBB, CurInst); 2111 2112 if (!TTracker) 2113 return; 2114 2115 // When committing variable values to locations: tell transfer tracker that 2116 // we've clobbered things. It may be able to recover the variable from a 2117 // different location. 2118 2119 // Inform TTracker about any direct clobbers. 2120 for (uint32_t DeadReg : DeadRegs) { 2121 LocIdx Loc = MTracker->lookupOrTrackRegister(DeadReg); 2122 TTracker->clobberMloc(Loc, MI.getIterator(), false); 2123 } 2124 2125 // Look for any clobbers performed by a register mask. Only test locations 2126 // that are actually being tracked. 2127 for (auto L : MTracker->locations()) { 2128 // Stack locations can't be clobbered by regmasks. 2129 if (MTracker->isSpill(L.Idx)) 2130 continue; 2131 2132 Register Reg = MTracker->LocIdxToLocID[L.Idx]; 2133 for (auto *MO : RegMaskPtrs) 2134 if (MO->clobbersPhysReg(Reg)) 2135 TTracker->clobberMloc(L.Idx, MI.getIterator(), false); 2136 } 2137 } 2138 2139 void InstrRefBasedLDV::performCopy(Register SrcRegNum, Register DstRegNum) { 2140 ValueIDNum SrcValue = MTracker->readReg(SrcRegNum); 2141 2142 MTracker->setReg(DstRegNum, SrcValue); 2143 2144 // In all circumstances, re-def the super registers. It's definitely a new 2145 // value now. This doesn't uniquely identify the composition of subregs, for 2146 // example, two identical values in subregisters composed in different 2147 // places would not get equal value numbers. 2148 for (MCSuperRegIterator SRI(DstRegNum, TRI); SRI.isValid(); ++SRI) 2149 MTracker->defReg(*SRI, CurBB, CurInst); 2150 2151 // If we're emulating VarLocBasedImpl, just define all the subregisters. 2152 // DBG_VALUEs of them will expect to be tracked from the DBG_VALUE, not 2153 // through prior copies. 2154 if (EmulateOldLDV) { 2155 for (MCSubRegIndexIterator DRI(DstRegNum, TRI); DRI.isValid(); ++DRI) 2156 MTracker->defReg(DRI.getSubReg(), CurBB, CurInst); 2157 return; 2158 } 2159 2160 // Otherwise, actually copy subregisters from one location to another. 2161 // XXX: in addition, any subregisters of DstRegNum that don't line up with 2162 // the source register should be def'd. 2163 for (MCSubRegIndexIterator SRI(SrcRegNum, TRI); SRI.isValid(); ++SRI) { 2164 unsigned SrcSubReg = SRI.getSubReg(); 2165 unsigned SubRegIdx = SRI.getSubRegIndex(); 2166 unsigned DstSubReg = TRI->getSubReg(DstRegNum, SubRegIdx); 2167 if (!DstSubReg) 2168 continue; 2169 2170 // Do copy. There are two matching subregisters, the source value should 2171 // have been def'd when the super-reg was, the latter might not be tracked 2172 // yet. 2173 // This will force SrcSubReg to be tracked, if it isn't yet. 2174 (void)MTracker->readReg(SrcSubReg); 2175 LocIdx SrcL = MTracker->getRegMLoc(SrcSubReg); 2176 assert(SrcL.asU64()); 2177 (void)MTracker->readReg(DstSubReg); 2178 LocIdx DstL = MTracker->getRegMLoc(DstSubReg); 2179 assert(DstL.asU64()); 2180 (void)DstL; 2181 ValueIDNum CpyValue = {SrcValue.getBlock(), SrcValue.getInst(), SrcL}; 2182 2183 MTracker->setReg(DstSubReg, CpyValue); 2184 } 2185 } 2186 2187 bool InstrRefBasedLDV::isSpillInstruction(const MachineInstr &MI, 2188 MachineFunction *MF) { 2189 // TODO: Handle multiple stores folded into one. 2190 if (!MI.hasOneMemOperand()) 2191 return false; 2192 2193 if (!MI.getSpillSize(TII) && !MI.getFoldedSpillSize(TII)) 2194 return false; // This is not a spill instruction, since no valid size was 2195 // returned from either function. 2196 2197 return true; 2198 } 2199 2200 bool InstrRefBasedLDV::isLocationSpill(const MachineInstr &MI, 2201 MachineFunction *MF, unsigned &Reg) { 2202 if (!isSpillInstruction(MI, MF)) 2203 return false; 2204 2205 int FI; 2206 Reg = TII->isStoreToStackSlotPostFE(MI, FI); 2207 return Reg != 0; 2208 } 2209 2210 Optional<SpillLoc> 2211 InstrRefBasedLDV::isRestoreInstruction(const MachineInstr &MI, 2212 MachineFunction *MF, unsigned &Reg) { 2213 if (!MI.hasOneMemOperand()) 2214 return None; 2215 2216 // FIXME: Handle folded restore instructions with more than one memory 2217 // operand. 2218 if (MI.getRestoreSize(TII)) { 2219 Reg = MI.getOperand(0).getReg(); 2220 return extractSpillBaseRegAndOffset(MI); 2221 } 2222 return None; 2223 } 2224 2225 bool InstrRefBasedLDV::transferSpillOrRestoreInst(MachineInstr &MI) { 2226 // XXX -- it's too difficult to implement VarLocBasedImpl's stack location 2227 // limitations under the new model. Therefore, when comparing them, compare 2228 // versions that don't attempt spills or restores at all. 2229 if (EmulateOldLDV) 2230 return false; 2231 2232 MachineFunction *MF = MI.getMF(); 2233 unsigned Reg; 2234 Optional<SpillLoc> Loc; 2235 2236 LLVM_DEBUG(dbgs() << "Examining instruction: "; MI.dump();); 2237 2238 // First, if there are any DBG_VALUEs pointing at a spill slot that is 2239 // written to, terminate that variable location. The value in memory 2240 // will have changed. DbgEntityHistoryCalculator doesn't try to detect this. 2241 if (isSpillInstruction(MI, MF)) { 2242 Loc = extractSpillBaseRegAndOffset(MI); 2243 2244 if (TTracker) { 2245 Optional<LocIdx> MLoc = MTracker->getSpillMLoc(*Loc); 2246 if (MLoc) { 2247 // Un-set this location before clobbering, so that we don't salvage 2248 // the variable location back to the same place. 2249 MTracker->setMLoc(*MLoc, ValueIDNum::EmptyValue); 2250 TTracker->clobberMloc(*MLoc, MI.getIterator()); 2251 } 2252 } 2253 } 2254 2255 // Try to recognise spill and restore instructions that may transfer a value. 2256 if (isLocationSpill(MI, MF, Reg)) { 2257 Loc = extractSpillBaseRegAndOffset(MI); 2258 auto ValueID = MTracker->readReg(Reg); 2259 2260 // If the location is empty, produce a phi, signify it's the live-in value. 2261 if (ValueID.getLoc() == 0) 2262 ValueID = {CurBB, 0, MTracker->getRegMLoc(Reg)}; 2263 2264 MTracker->setSpill(*Loc, ValueID); 2265 auto OptSpillLocIdx = MTracker->getSpillMLoc(*Loc); 2266 assert(OptSpillLocIdx && "Spill slot set but has no LocIdx?"); 2267 LocIdx SpillLocIdx = *OptSpillLocIdx; 2268 2269 // Tell TransferTracker about this spill, produce DBG_VALUEs for it. 2270 if (TTracker) 2271 TTracker->transferMlocs(MTracker->getRegMLoc(Reg), SpillLocIdx, 2272 MI.getIterator()); 2273 } else { 2274 if (!(Loc = isRestoreInstruction(MI, MF, Reg))) 2275 return false; 2276 2277 // Is there a value to be restored? 2278 auto OptValueID = MTracker->readSpill(*Loc); 2279 if (OptValueID) { 2280 ValueIDNum ValueID = *OptValueID; 2281 LocIdx SpillLocIdx = *MTracker->getSpillMLoc(*Loc); 2282 // XXX -- can we recover sub-registers of this value? Until we can, first 2283 // overwrite all defs of the register being restored to. 2284 for (MCRegAliasIterator RAI(Reg, TRI, true); RAI.isValid(); ++RAI) 2285 MTracker->defReg(*RAI, CurBB, CurInst); 2286 2287 // Now override the reg we're restoring to. 2288 MTracker->setReg(Reg, ValueID); 2289 2290 // Report this restore to the transfer tracker too. 2291 if (TTracker) 2292 TTracker->transferMlocs(SpillLocIdx, MTracker->getRegMLoc(Reg), 2293 MI.getIterator()); 2294 } else { 2295 // There isn't anything in the location; not clear if this is a code path 2296 // that still runs. Def this register anyway just in case. 2297 for (MCRegAliasIterator RAI(Reg, TRI, true); RAI.isValid(); ++RAI) 2298 MTracker->defReg(*RAI, CurBB, CurInst); 2299 2300 // Force the spill slot to be tracked. 2301 LocIdx L = MTracker->getOrTrackSpillLoc(*Loc); 2302 2303 // Set the restored value to be a machine phi number, signifying that it's 2304 // whatever the spills live-in value is in this block. Definitely has 2305 // a LocIdx due to the setSpill above. 2306 ValueIDNum ValueID = {CurBB, 0, L}; 2307 MTracker->setReg(Reg, ValueID); 2308 MTracker->setSpill(*Loc, ValueID); 2309 } 2310 } 2311 return true; 2312 } 2313 2314 bool InstrRefBasedLDV::transferRegisterCopy(MachineInstr &MI) { 2315 auto DestSrc = TII->isCopyInstr(MI); 2316 if (!DestSrc) 2317 return false; 2318 2319 const MachineOperand *DestRegOp = DestSrc->Destination; 2320 const MachineOperand *SrcRegOp = DestSrc->Source; 2321 2322 auto isCalleeSavedReg = [&](unsigned Reg) { 2323 for (MCRegAliasIterator RAI(Reg, TRI, true); RAI.isValid(); ++RAI) 2324 if (CalleeSavedRegs.test(*RAI)) 2325 return true; 2326 return false; 2327 }; 2328 2329 Register SrcReg = SrcRegOp->getReg(); 2330 Register DestReg = DestRegOp->getReg(); 2331 2332 // Ignore identity copies. Yep, these make it as far as LiveDebugValues. 2333 if (SrcReg == DestReg) 2334 return true; 2335 2336 // For emulating VarLocBasedImpl: 2337 // We want to recognize instructions where destination register is callee 2338 // saved register. If register that could be clobbered by the call is 2339 // included, there would be a great chance that it is going to be clobbered 2340 // soon. It is more likely that previous register, which is callee saved, is 2341 // going to stay unclobbered longer, even if it is killed. 2342 // 2343 // For InstrRefBasedImpl, we can track multiple locations per value, so 2344 // ignore this condition. 2345 if (EmulateOldLDV && !isCalleeSavedReg(DestReg)) 2346 return false; 2347 2348 // InstrRefBasedImpl only followed killing copies. 2349 if (EmulateOldLDV && !SrcRegOp->isKill()) 2350 return false; 2351 2352 // Copy MTracker info, including subregs if available. 2353 InstrRefBasedLDV::performCopy(SrcReg, DestReg); 2354 2355 // Only produce a transfer of DBG_VALUE within a block where old LDV 2356 // would have. We might make use of the additional value tracking in some 2357 // other way, later. 2358 if (TTracker && isCalleeSavedReg(DestReg) && SrcRegOp->isKill()) 2359 TTracker->transferMlocs(MTracker->getRegMLoc(SrcReg), 2360 MTracker->getRegMLoc(DestReg), MI.getIterator()); 2361 2362 // VarLocBasedImpl would quit tracking the old location after copying. 2363 if (EmulateOldLDV && SrcReg != DestReg) 2364 MTracker->defReg(SrcReg, CurBB, CurInst); 2365 2366 // Finally, the copy might have clobbered variables based on the destination 2367 // register. Tell TTracker about it, in case a backup location exists. 2368 if (TTracker) { 2369 for (MCRegAliasIterator RAI(DestReg, TRI, true); RAI.isValid(); ++RAI) { 2370 LocIdx ClobberedLoc = MTracker->getRegMLoc(*RAI); 2371 TTracker->clobberMloc(ClobberedLoc, MI.getIterator(), false); 2372 } 2373 } 2374 2375 return true; 2376 } 2377 2378 /// Accumulate a mapping between each DILocalVariable fragment and other 2379 /// fragments of that DILocalVariable which overlap. This reduces work during 2380 /// the data-flow stage from "Find any overlapping fragments" to "Check if the 2381 /// known-to-overlap fragments are present". 2382 /// \param MI A previously unprocessed DEBUG_VALUE instruction to analyze for 2383 /// fragment usage. 2384 void InstrRefBasedLDV::accumulateFragmentMap(MachineInstr &MI) { 2385 DebugVariable MIVar(MI.getDebugVariable(), MI.getDebugExpression(), 2386 MI.getDebugLoc()->getInlinedAt()); 2387 FragmentInfo ThisFragment = MIVar.getFragmentOrDefault(); 2388 2389 // If this is the first sighting of this variable, then we are guaranteed 2390 // there are currently no overlapping fragments either. Initialize the set 2391 // of seen fragments, record no overlaps for the current one, and return. 2392 auto SeenIt = SeenFragments.find(MIVar.getVariable()); 2393 if (SeenIt == SeenFragments.end()) { 2394 SmallSet<FragmentInfo, 4> OneFragment; 2395 OneFragment.insert(ThisFragment); 2396 SeenFragments.insert({MIVar.getVariable(), OneFragment}); 2397 2398 OverlapFragments.insert({{MIVar.getVariable(), ThisFragment}, {}}); 2399 return; 2400 } 2401 2402 // If this particular Variable/Fragment pair already exists in the overlap 2403 // map, it has already been accounted for. 2404 auto IsInOLapMap = 2405 OverlapFragments.insert({{MIVar.getVariable(), ThisFragment}, {}}); 2406 if (!IsInOLapMap.second) 2407 return; 2408 2409 auto &ThisFragmentsOverlaps = IsInOLapMap.first->second; 2410 auto &AllSeenFragments = SeenIt->second; 2411 2412 // Otherwise, examine all other seen fragments for this variable, with "this" 2413 // fragment being a previously unseen fragment. Record any pair of 2414 // overlapping fragments. 2415 for (auto &ASeenFragment : AllSeenFragments) { 2416 // Does this previously seen fragment overlap? 2417 if (DIExpression::fragmentsOverlap(ThisFragment, ASeenFragment)) { 2418 // Yes: Mark the current fragment as being overlapped. 2419 ThisFragmentsOverlaps.push_back(ASeenFragment); 2420 // Mark the previously seen fragment as being overlapped by the current 2421 // one. 2422 auto ASeenFragmentsOverlaps = 2423 OverlapFragments.find({MIVar.getVariable(), ASeenFragment}); 2424 assert(ASeenFragmentsOverlaps != OverlapFragments.end() && 2425 "Previously seen var fragment has no vector of overlaps"); 2426 ASeenFragmentsOverlaps->second.push_back(ThisFragment); 2427 } 2428 } 2429 2430 AllSeenFragments.insert(ThisFragment); 2431 } 2432 2433 void InstrRefBasedLDV::process(MachineInstr &MI, ValueIDNum **MLiveOuts, 2434 ValueIDNum **MLiveIns) { 2435 // Try to interpret an MI as a debug or transfer instruction. Only if it's 2436 // none of these should we interpret it's register defs as new value 2437 // definitions. 2438 if (transferDebugValue(MI)) 2439 return; 2440 if (transferDebugInstrRef(MI, MLiveOuts, MLiveIns)) 2441 return; 2442 if (transferDebugPHI(MI)) 2443 return; 2444 if (transferRegisterCopy(MI)) 2445 return; 2446 if (transferSpillOrRestoreInst(MI)) 2447 return; 2448 transferRegisterDef(MI); 2449 } 2450 2451 void InstrRefBasedLDV::produceMLocTransferFunction( 2452 MachineFunction &MF, SmallVectorImpl<MLocTransferMap> &MLocTransfer, 2453 unsigned MaxNumBlocks) { 2454 // Because we try to optimize around register mask operands by ignoring regs 2455 // that aren't currently tracked, we set up something ugly for later: RegMask 2456 // operands that are seen earlier than the first use of a register, still need 2457 // to clobber that register in the transfer function. But this information 2458 // isn't actively recorded. Instead, we track each RegMask used in each block, 2459 // and accumulated the clobbered but untracked registers in each block into 2460 // the following bitvector. Later, if new values are tracked, we can add 2461 // appropriate clobbers. 2462 SmallVector<BitVector, 32> BlockMasks; 2463 BlockMasks.resize(MaxNumBlocks); 2464 2465 // Reserve one bit per register for the masks described above. 2466 unsigned BVWords = MachineOperand::getRegMaskSize(TRI->getNumRegs()); 2467 for (auto &BV : BlockMasks) 2468 BV.resize(TRI->getNumRegs(), true); 2469 2470 // Step through all instructions and inhale the transfer function. 2471 for (auto &MBB : MF) { 2472 // Object fields that are read by trackers to know where we are in the 2473 // function. 2474 CurBB = MBB.getNumber(); 2475 CurInst = 1; 2476 2477 // Set all machine locations to a PHI value. For transfer function 2478 // production only, this signifies the live-in value to the block. 2479 MTracker->reset(); 2480 MTracker->setMPhis(CurBB); 2481 2482 // Step through each instruction in this block. 2483 for (auto &MI : MBB) { 2484 process(MI); 2485 // Also accumulate fragment map. 2486 if (MI.isDebugValue()) 2487 accumulateFragmentMap(MI); 2488 2489 // Create a map from the instruction number (if present) to the 2490 // MachineInstr and its position. 2491 if (uint64_t InstrNo = MI.peekDebugInstrNum()) { 2492 auto InstrAndPos = std::make_pair(&MI, CurInst); 2493 auto InsertResult = 2494 DebugInstrNumToInstr.insert(std::make_pair(InstrNo, InstrAndPos)); 2495 2496 // There should never be duplicate instruction numbers. 2497 assert(InsertResult.second); 2498 (void)InsertResult; 2499 } 2500 2501 ++CurInst; 2502 } 2503 2504 // Produce the transfer function, a map of machine location to new value. If 2505 // any machine location has the live-in phi value from the start of the 2506 // block, it's live-through and doesn't need recording in the transfer 2507 // function. 2508 for (auto Location : MTracker->locations()) { 2509 LocIdx Idx = Location.Idx; 2510 ValueIDNum &P = Location.Value; 2511 if (P.isPHI() && P.getLoc() == Idx.asU64()) 2512 continue; 2513 2514 // Insert-or-update. 2515 auto &TransferMap = MLocTransfer[CurBB]; 2516 auto Result = TransferMap.insert(std::make_pair(Idx.asU64(), P)); 2517 if (!Result.second) 2518 Result.first->second = P; 2519 } 2520 2521 // Accumulate any bitmask operands into the clobberred reg mask for this 2522 // block. 2523 for (auto &P : MTracker->Masks) { 2524 BlockMasks[CurBB].clearBitsNotInMask(P.first->getRegMask(), BVWords); 2525 } 2526 } 2527 2528 // Compute a bitvector of all the registers that are tracked in this block. 2529 const TargetLowering *TLI = MF.getSubtarget().getTargetLowering(); 2530 Register SP = TLI->getStackPointerRegisterToSaveRestore(); 2531 BitVector UsedRegs(TRI->getNumRegs()); 2532 for (auto Location : MTracker->locations()) { 2533 unsigned ID = MTracker->LocIdxToLocID[Location.Idx]; 2534 if (ID >= TRI->getNumRegs() || ID == SP) 2535 continue; 2536 UsedRegs.set(ID); 2537 } 2538 2539 // Check that any regmask-clobber of a register that gets tracked, is not 2540 // live-through in the transfer function. It needs to be clobbered at the 2541 // very least. 2542 for (unsigned int I = 0; I < MaxNumBlocks; ++I) { 2543 BitVector &BV = BlockMasks[I]; 2544 BV.flip(); 2545 BV &= UsedRegs; 2546 // This produces all the bits that we clobber, but also use. Check that 2547 // they're all clobbered or at least set in the designated transfer 2548 // elem. 2549 for (unsigned Bit : BV.set_bits()) { 2550 unsigned ID = MTracker->getLocID(Bit, false); 2551 LocIdx Idx = MTracker->LocIDToLocIdx[ID]; 2552 auto &TransferMap = MLocTransfer[I]; 2553 2554 // Install a value representing the fact that this location is effectively 2555 // written to in this block. As there's no reserved value, instead use 2556 // a value number that is never generated. Pick the value number for the 2557 // first instruction in the block, def'ing this location, which we know 2558 // this block never used anyway. 2559 ValueIDNum NotGeneratedNum = ValueIDNum(I, 1, Idx); 2560 auto Result = 2561 TransferMap.insert(std::make_pair(Idx.asU64(), NotGeneratedNum)); 2562 if (!Result.second) { 2563 ValueIDNum &ValueID = Result.first->second; 2564 if (ValueID.getBlock() == I && ValueID.isPHI()) 2565 // It was left as live-through. Set it to clobbered. 2566 ValueID = NotGeneratedNum; 2567 } 2568 } 2569 } 2570 } 2571 2572 std::tuple<bool, bool> 2573 InstrRefBasedLDV::mlocJoin(MachineBasicBlock &MBB, 2574 SmallPtrSet<const MachineBasicBlock *, 16> &Visited, 2575 ValueIDNum **OutLocs, ValueIDNum *InLocs) { 2576 LLVM_DEBUG(dbgs() << "join MBB: " << MBB.getNumber() << "\n"); 2577 bool Changed = false; 2578 bool DowngradeOccurred = false; 2579 2580 // Collect predecessors that have been visited. Anything that hasn't been 2581 // visited yet is a backedge on the first iteration, and the meet of it's 2582 // lattice value for all locations will be unaffected. 2583 SmallVector<const MachineBasicBlock *, 8> BlockOrders; 2584 for (auto Pred : MBB.predecessors()) { 2585 if (Visited.count(Pred)) { 2586 BlockOrders.push_back(Pred); 2587 } 2588 } 2589 2590 // Visit predecessors in RPOT order. 2591 auto Cmp = [&](const MachineBasicBlock *A, const MachineBasicBlock *B) { 2592 return BBToOrder.find(A)->second < BBToOrder.find(B)->second; 2593 }; 2594 llvm::sort(BlockOrders, Cmp); 2595 2596 // Skip entry block. 2597 if (BlockOrders.size() == 0) 2598 return std::tuple<bool, bool>(false, false); 2599 2600 // Step through all machine locations, then look at each predecessor and 2601 // detect disagreements. 2602 unsigned ThisBlockRPO = BBToOrder.find(&MBB)->second; 2603 for (auto Location : MTracker->locations()) { 2604 LocIdx Idx = Location.Idx; 2605 // Pick out the first predecessors live-out value for this location. It's 2606 // guaranteed to be not a backedge, as we order by RPO. 2607 ValueIDNum BaseVal = OutLocs[BlockOrders[0]->getNumber()][Idx.asU64()]; 2608 2609 // Some flags for whether there's a disagreement, and whether it's a 2610 // disagreement with a backedge or not. 2611 bool Disagree = false; 2612 bool NonBackEdgeDisagree = false; 2613 2614 // Loop around everything that wasn't 'base'. 2615 for (unsigned int I = 1; I < BlockOrders.size(); ++I) { 2616 auto *MBB = BlockOrders[I]; 2617 if (BaseVal != OutLocs[MBB->getNumber()][Idx.asU64()]) { 2618 // Live-out of a predecessor disagrees with the first predecessor. 2619 Disagree = true; 2620 2621 // Test whether it's a disagreemnt in the backedges or not. 2622 if (BBToOrder.find(MBB)->second < ThisBlockRPO) // might be self b/e 2623 NonBackEdgeDisagree = true; 2624 } 2625 } 2626 2627 bool OverRide = false; 2628 if (Disagree && !NonBackEdgeDisagree) { 2629 // Only the backedges disagree. Consider demoting the livein 2630 // lattice value, as per the file level comment. The value we consider 2631 // demoting to is the value that the non-backedge predecessors agree on. 2632 // The order of values is that non-PHIs are \top, a PHI at this block 2633 // \bot, and phis between the two are ordered by their RPO number. 2634 // If there's no agreement, or we've already demoted to this PHI value 2635 // before, replace with a PHI value at this block. 2636 2637 // Calculate order numbers: zero means normal def, nonzero means RPO 2638 // number. 2639 unsigned BaseBlockRPONum = BBNumToRPO[BaseVal.getBlock()] + 1; 2640 if (!BaseVal.isPHI()) 2641 BaseBlockRPONum = 0; 2642 2643 ValueIDNum &InLocID = InLocs[Idx.asU64()]; 2644 unsigned InLocRPONum = BBNumToRPO[InLocID.getBlock()] + 1; 2645 if (!InLocID.isPHI()) 2646 InLocRPONum = 0; 2647 2648 // Should we ignore the disagreeing backedges, and override with the 2649 // value the other predecessors agree on (in "base")? 2650 unsigned ThisBlockRPONum = BBNumToRPO[MBB.getNumber()] + 1; 2651 if (BaseBlockRPONum > InLocRPONum && BaseBlockRPONum < ThisBlockRPONum) { 2652 // Override. 2653 OverRide = true; 2654 DowngradeOccurred = true; 2655 } 2656 } 2657 // else: if we disagree in the non-backedges, then this is definitely 2658 // a control flow merge where different values merge. Make it a PHI. 2659 2660 // Generate a phi... 2661 ValueIDNum PHI = {(uint64_t)MBB.getNumber(), 0, Idx}; 2662 ValueIDNum NewVal = (Disagree && !OverRide) ? PHI : BaseVal; 2663 if (InLocs[Idx.asU64()] != NewVal) { 2664 Changed |= true; 2665 InLocs[Idx.asU64()] = NewVal; 2666 } 2667 } 2668 2669 // TODO: Reimplement NumInserted and NumRemoved. 2670 return std::tuple<bool, bool>(Changed, DowngradeOccurred); 2671 } 2672 2673 void InstrRefBasedLDV::mlocDataflow( 2674 ValueIDNum **MInLocs, ValueIDNum **MOutLocs, 2675 SmallVectorImpl<MLocTransferMap> &MLocTransfer) { 2676 std::priority_queue<unsigned int, std::vector<unsigned int>, 2677 std::greater<unsigned int>> 2678 Worklist, Pending; 2679 2680 // We track what is on the current and pending worklist to avoid inserting 2681 // the same thing twice. We could avoid this with a custom priority queue, 2682 // but this is probably not worth it. 2683 SmallPtrSet<MachineBasicBlock *, 16> OnPending, OnWorklist; 2684 2685 // Initialize worklist with every block to be visited. 2686 for (unsigned int I = 0; I < BBToOrder.size(); ++I) { 2687 Worklist.push(I); 2688 OnWorklist.insert(OrderToBB[I]); 2689 } 2690 2691 MTracker->reset(); 2692 2693 // Set inlocs for entry block -- each as a PHI at the entry block. Represents 2694 // the incoming value to the function. 2695 MTracker->setMPhis(0); 2696 for (auto Location : MTracker->locations()) 2697 MInLocs[0][Location.Idx.asU64()] = Location.Value; 2698 2699 SmallPtrSet<const MachineBasicBlock *, 16> Visited; 2700 while (!Worklist.empty() || !Pending.empty()) { 2701 // Vector for storing the evaluated block transfer function. 2702 SmallVector<std::pair<LocIdx, ValueIDNum>, 32> ToRemap; 2703 2704 while (!Worklist.empty()) { 2705 MachineBasicBlock *MBB = OrderToBB[Worklist.top()]; 2706 CurBB = MBB->getNumber(); 2707 Worklist.pop(); 2708 2709 // Join the values in all predecessor blocks. 2710 bool InLocsChanged, DowngradeOccurred; 2711 std::tie(InLocsChanged, DowngradeOccurred) = 2712 mlocJoin(*MBB, Visited, MOutLocs, MInLocs[CurBB]); 2713 InLocsChanged |= Visited.insert(MBB).second; 2714 2715 // If a downgrade occurred, book us in for re-examination on the next 2716 // iteration. 2717 if (DowngradeOccurred && OnPending.insert(MBB).second) 2718 Pending.push(BBToOrder[MBB]); 2719 2720 // Don't examine transfer function if we've visited this loc at least 2721 // once, and inlocs haven't changed. 2722 if (!InLocsChanged) 2723 continue; 2724 2725 // Load the current set of live-ins into MLocTracker. 2726 MTracker->loadFromArray(MInLocs[CurBB], CurBB); 2727 2728 // Each element of the transfer function can be a new def, or a read of 2729 // a live-in value. Evaluate each element, and store to "ToRemap". 2730 ToRemap.clear(); 2731 for (auto &P : MLocTransfer[CurBB]) { 2732 if (P.second.getBlock() == CurBB && P.second.isPHI()) { 2733 // This is a movement of whatever was live in. Read it. 2734 ValueIDNum NewID = MTracker->getNumAtPos(P.second.getLoc()); 2735 ToRemap.push_back(std::make_pair(P.first, NewID)); 2736 } else { 2737 // It's a def. Just set it. 2738 assert(P.second.getBlock() == CurBB); 2739 ToRemap.push_back(std::make_pair(P.first, P.second)); 2740 } 2741 } 2742 2743 // Commit the transfer function changes into mloc tracker, which 2744 // transforms the contents of the MLocTracker into the live-outs. 2745 for (auto &P : ToRemap) 2746 MTracker->setMLoc(P.first, P.second); 2747 2748 // Now copy out-locs from mloc tracker into out-loc vector, checking 2749 // whether changes have occurred. These changes can have come from both 2750 // the transfer function, and mlocJoin. 2751 bool OLChanged = false; 2752 for (auto Location : MTracker->locations()) { 2753 OLChanged |= MOutLocs[CurBB][Location.Idx.asU64()] != Location.Value; 2754 MOutLocs[CurBB][Location.Idx.asU64()] = Location.Value; 2755 } 2756 2757 MTracker->reset(); 2758 2759 // No need to examine successors again if out-locs didn't change. 2760 if (!OLChanged) 2761 continue; 2762 2763 // All successors should be visited: put any back-edges on the pending 2764 // list for the next dataflow iteration, and any other successors to be 2765 // visited this iteration, if they're not going to be already. 2766 for (auto s : MBB->successors()) { 2767 // Does branching to this successor represent a back-edge? 2768 if (BBToOrder[s] > BBToOrder[MBB]) { 2769 // No: visit it during this dataflow iteration. 2770 if (OnWorklist.insert(s).second) 2771 Worklist.push(BBToOrder[s]); 2772 } else { 2773 // Yes: visit it on the next iteration. 2774 if (OnPending.insert(s).second) 2775 Pending.push(BBToOrder[s]); 2776 } 2777 } 2778 } 2779 2780 Worklist.swap(Pending); 2781 std::swap(OnPending, OnWorklist); 2782 OnPending.clear(); 2783 // At this point, pending must be empty, since it was just the empty 2784 // worklist 2785 assert(Pending.empty() && "Pending should be empty"); 2786 } 2787 2788 // Once all the live-ins don't change on mlocJoin(), we've reached a 2789 // fixedpoint. 2790 } 2791 2792 bool InstrRefBasedLDV::vlocDowngradeLattice( 2793 const MachineBasicBlock &MBB, const DbgValue &OldLiveInLocation, 2794 const SmallVectorImpl<InValueT> &Values, unsigned CurBlockRPONum) { 2795 // Ranking value preference: see file level comment, the highest rank is 2796 // a plain def, followed by PHI values in reverse post-order. Numerically, 2797 // we assign all defs the rank '0', all PHIs their blocks RPO number plus 2798 // one, and consider the lowest value the highest ranked. 2799 int OldLiveInRank = BBNumToRPO[OldLiveInLocation.ID.getBlock()] + 1; 2800 if (!OldLiveInLocation.ID.isPHI()) 2801 OldLiveInRank = 0; 2802 2803 // Allow any unresolvable conflict to be over-ridden. 2804 if (OldLiveInLocation.Kind == DbgValue::NoVal) { 2805 // Although if it was an unresolvable conflict from _this_ block, then 2806 // all other seeking of downgrades and PHIs must have failed before hand. 2807 if (OldLiveInLocation.BlockNo == (unsigned)MBB.getNumber()) 2808 return false; 2809 OldLiveInRank = INT_MIN; 2810 } 2811 2812 auto &InValue = *Values[0].second; 2813 2814 if (InValue.Kind == DbgValue::Const || InValue.Kind == DbgValue::NoVal) 2815 return false; 2816 2817 unsigned ThisRPO = BBNumToRPO[InValue.ID.getBlock()]; 2818 int ThisRank = ThisRPO + 1; 2819 if (!InValue.ID.isPHI()) 2820 ThisRank = 0; 2821 2822 // Too far down the lattice? 2823 if (ThisRPO >= CurBlockRPONum) 2824 return false; 2825 2826 // Higher in the lattice than what we've already explored? 2827 if (ThisRank <= OldLiveInRank) 2828 return false; 2829 2830 return true; 2831 } 2832 2833 std::tuple<Optional<ValueIDNum>, bool> InstrRefBasedLDV::pickVPHILoc( 2834 MachineBasicBlock &MBB, const DebugVariable &Var, const LiveIdxT &LiveOuts, 2835 ValueIDNum **MOutLocs, ValueIDNum **MInLocs, 2836 const SmallVectorImpl<MachineBasicBlock *> &BlockOrders) { 2837 // Collect a set of locations from predecessor where its live-out value can 2838 // be found. 2839 SmallVector<SmallVector<LocIdx, 4>, 8> Locs; 2840 unsigned NumLocs = MTracker->getNumLocs(); 2841 unsigned BackEdgesStart = 0; 2842 2843 for (auto p : BlockOrders) { 2844 // Pick out where backedges start in the list of predecessors. Relies on 2845 // BlockOrders being sorted by RPO. 2846 if (BBToOrder[p] < BBToOrder[&MBB]) 2847 ++BackEdgesStart; 2848 2849 // For each predecessor, create a new set of locations. 2850 Locs.resize(Locs.size() + 1); 2851 unsigned ThisBBNum = p->getNumber(); 2852 auto LiveOutMap = LiveOuts.find(p); 2853 if (LiveOutMap == LiveOuts.end()) 2854 // This predecessor isn't in scope, it must have no live-in/live-out 2855 // locations. 2856 continue; 2857 2858 auto It = LiveOutMap->second->find(Var); 2859 if (It == LiveOutMap->second->end()) 2860 // There's no value recorded for this variable in this predecessor, 2861 // leave an empty set of locations. 2862 continue; 2863 2864 const DbgValue &OutVal = It->second; 2865 2866 if (OutVal.Kind == DbgValue::Const || OutVal.Kind == DbgValue::NoVal) 2867 // Consts and no-values cannot have locations we can join on. 2868 continue; 2869 2870 assert(OutVal.Kind == DbgValue::Proposed || OutVal.Kind == DbgValue::Def); 2871 ValueIDNum ValToLookFor = OutVal.ID; 2872 2873 // Search the live-outs of the predecessor for the specified value. 2874 for (unsigned int I = 0; I < NumLocs; ++I) { 2875 if (MOutLocs[ThisBBNum][I] == ValToLookFor) 2876 Locs.back().push_back(LocIdx(I)); 2877 } 2878 } 2879 2880 // If there were no locations at all, return an empty result. 2881 if (Locs.empty()) 2882 return std::tuple<Optional<ValueIDNum>, bool>(None, false); 2883 2884 // Lambda for seeking a common location within a range of location-sets. 2885 using LocsIt = SmallVector<SmallVector<LocIdx, 4>, 8>::iterator; 2886 auto SeekLocation = 2887 [&Locs](llvm::iterator_range<LocsIt> SearchRange) -> Optional<LocIdx> { 2888 // Starting with the first set of locations, take the intersection with 2889 // subsequent sets. 2890 SmallVector<LocIdx, 4> base = Locs[0]; 2891 for (auto &S : SearchRange) { 2892 SmallVector<LocIdx, 4> new_base; 2893 std::set_intersection(base.begin(), base.end(), S.begin(), S.end(), 2894 std::inserter(new_base, new_base.begin())); 2895 base = new_base; 2896 } 2897 if (base.empty()) 2898 return None; 2899 2900 // We now have a set of LocIdxes that contain the right output value in 2901 // each of the predecessors. Pick the lowest; if there's a register loc, 2902 // that'll be it. 2903 return *base.begin(); 2904 }; 2905 2906 // Search for a common location for all predecessors. If we can't, then fall 2907 // back to only finding a common location between non-backedge predecessors. 2908 bool ValidForAllLocs = true; 2909 auto TheLoc = SeekLocation(Locs); 2910 if (!TheLoc) { 2911 ValidForAllLocs = false; 2912 TheLoc = 2913 SeekLocation(make_range(Locs.begin(), Locs.begin() + BackEdgesStart)); 2914 } 2915 2916 if (!TheLoc) 2917 return std::tuple<Optional<ValueIDNum>, bool>(None, false); 2918 2919 // Return a PHI-value-number for the found location. 2920 LocIdx L = *TheLoc; 2921 ValueIDNum PHIVal = {(unsigned)MBB.getNumber(), 0, L}; 2922 return std::tuple<Optional<ValueIDNum>, bool>(PHIVal, ValidForAllLocs); 2923 } 2924 2925 std::tuple<bool, bool> InstrRefBasedLDV::vlocJoin( 2926 MachineBasicBlock &MBB, LiveIdxT &VLOCOutLocs, LiveIdxT &VLOCInLocs, 2927 SmallPtrSet<const MachineBasicBlock *, 16> *VLOCVisited, unsigned BBNum, 2928 const SmallSet<DebugVariable, 4> &AllVars, ValueIDNum **MOutLocs, 2929 ValueIDNum **MInLocs, 2930 SmallPtrSet<const MachineBasicBlock *, 8> &InScopeBlocks, 2931 SmallPtrSet<const MachineBasicBlock *, 8> &BlocksToExplore, 2932 DenseMap<DebugVariable, DbgValue> &InLocsT) { 2933 bool DowngradeOccurred = false; 2934 2935 // To emulate VarLocBasedImpl, process this block if it's not in scope but 2936 // _does_ assign a variable value. No live-ins for this scope are transferred 2937 // in though, so we can return immediately. 2938 if (InScopeBlocks.count(&MBB) == 0 && !ArtificialBlocks.count(&MBB)) { 2939 if (VLOCVisited) 2940 return std::tuple<bool, bool>(true, false); 2941 return std::tuple<bool, bool>(false, false); 2942 } 2943 2944 LLVM_DEBUG(dbgs() << "join MBB: " << MBB.getNumber() << "\n"); 2945 bool Changed = false; 2946 2947 // Find any live-ins computed in a prior iteration. 2948 auto ILSIt = VLOCInLocs.find(&MBB); 2949 assert(ILSIt != VLOCInLocs.end()); 2950 auto &ILS = *ILSIt->second; 2951 2952 // Order predecessors by RPOT order, for exploring them in that order. 2953 SmallVector<MachineBasicBlock *, 8> BlockOrders(MBB.predecessors()); 2954 2955 auto Cmp = [&](MachineBasicBlock *A, MachineBasicBlock *B) { 2956 return BBToOrder[A] < BBToOrder[B]; 2957 }; 2958 2959 llvm::sort(BlockOrders, Cmp); 2960 2961 unsigned CurBlockRPONum = BBToOrder[&MBB]; 2962 2963 // Force a re-visit to loop heads in the first dataflow iteration. 2964 // FIXME: if we could "propose" Const values this wouldn't be needed, 2965 // because they'd need to be confirmed before being emitted. 2966 if (!BlockOrders.empty() && 2967 BBToOrder[BlockOrders[BlockOrders.size() - 1]] >= CurBlockRPONum && 2968 VLOCVisited) 2969 DowngradeOccurred = true; 2970 2971 auto ConfirmValue = [&InLocsT](const DebugVariable &DV, DbgValue VR) { 2972 auto Result = InLocsT.insert(std::make_pair(DV, VR)); 2973 (void)Result; 2974 assert(Result.second); 2975 }; 2976 2977 auto ConfirmNoVal = [&ConfirmValue, &MBB](const DebugVariable &Var, const DbgValueProperties &Properties) { 2978 DbgValue NoLocPHIVal(MBB.getNumber(), Properties, DbgValue::NoVal); 2979 2980 ConfirmValue(Var, NoLocPHIVal); 2981 }; 2982 2983 // Attempt to join the values for each variable. 2984 for (auto &Var : AllVars) { 2985 // Collect all the DbgValues for this variable. 2986 SmallVector<InValueT, 8> Values; 2987 bool Bail = false; 2988 unsigned BackEdgesStart = 0; 2989 for (auto p : BlockOrders) { 2990 // If the predecessor isn't in scope / to be explored, we'll never be 2991 // able to join any locations. 2992 if (!BlocksToExplore.contains(p)) { 2993 Bail = true; 2994 break; 2995 } 2996 2997 // Don't attempt to handle unvisited predecessors: they're implicitly 2998 // "unknown"s in the lattice. 2999 if (VLOCVisited && !VLOCVisited->count(p)) 3000 continue; 3001 3002 // If the predecessors OutLocs is absent, there's not much we can do. 3003 auto OL = VLOCOutLocs.find(p); 3004 if (OL == VLOCOutLocs.end()) { 3005 Bail = true; 3006 break; 3007 } 3008 3009 // No live-out value for this predecessor also means we can't produce 3010 // a joined value. 3011 auto VIt = OL->second->find(Var); 3012 if (VIt == OL->second->end()) { 3013 Bail = true; 3014 break; 3015 } 3016 3017 // Keep track of where back-edges begin in the Values vector. Relies on 3018 // BlockOrders being sorted by RPO. 3019 unsigned ThisBBRPONum = BBToOrder[p]; 3020 if (ThisBBRPONum < CurBlockRPONum) 3021 ++BackEdgesStart; 3022 3023 Values.push_back(std::make_pair(p, &VIt->second)); 3024 } 3025 3026 // If there were no values, or one of the predecessors couldn't have a 3027 // value, then give up immediately. It's not safe to produce a live-in 3028 // value. 3029 if (Bail || Values.size() == 0) 3030 continue; 3031 3032 // Enumeration identifying the current state of the predecessors values. 3033 enum { 3034 Unset = 0, 3035 Agreed, // All preds agree on the variable value. 3036 PropDisagree, // All preds agree, but the value kind is Proposed in some. 3037 BEDisagree, // Only back-edges disagree on variable value. 3038 PHINeeded, // Non-back-edge predecessors have conflicing values. 3039 NoSolution // Conflicting Value metadata makes solution impossible. 3040 } OurState = Unset; 3041 3042 // All (non-entry) blocks have at least one non-backedge predecessor. 3043 // Pick the variable value from the first of these, to compare against 3044 // all others. 3045 const DbgValue &FirstVal = *Values[0].second; 3046 const ValueIDNum &FirstID = FirstVal.ID; 3047 3048 // Scan for variable values that can't be resolved: if they have different 3049 // DIExpressions, different indirectness, or are mixed constants / 3050 // non-constants. 3051 for (auto &V : Values) { 3052 if (V.second->Properties != FirstVal.Properties) 3053 OurState = NoSolution; 3054 if (V.second->Kind == DbgValue::Const && FirstVal.Kind != DbgValue::Const) 3055 OurState = NoSolution; 3056 } 3057 3058 // Flags diagnosing _how_ the values disagree. 3059 bool NonBackEdgeDisagree = false; 3060 bool DisagreeOnPHINess = false; 3061 bool IDDisagree = false; 3062 bool Disagree = false; 3063 if (OurState == Unset) { 3064 for (auto &V : Values) { 3065 if (*V.second == FirstVal) 3066 continue; // No disagreement. 3067 3068 Disagree = true; 3069 3070 // Flag whether the value number actually diagrees. 3071 if (V.second->ID != FirstID) 3072 IDDisagree = true; 3073 3074 // Distinguish whether disagreement happens in backedges or not. 3075 // Relies on Values (and BlockOrders) being sorted by RPO. 3076 unsigned ThisBBRPONum = BBToOrder[V.first]; 3077 if (ThisBBRPONum < CurBlockRPONum) 3078 NonBackEdgeDisagree = true; 3079 3080 // Is there a difference in whether the value is definite or only 3081 // proposed? 3082 if (V.second->Kind != FirstVal.Kind && 3083 (V.second->Kind == DbgValue::Proposed || 3084 V.second->Kind == DbgValue::Def) && 3085 (FirstVal.Kind == DbgValue::Proposed || 3086 FirstVal.Kind == DbgValue::Def)) 3087 DisagreeOnPHINess = true; 3088 } 3089 3090 // Collect those flags together and determine an overall state for 3091 // what extend the predecessors agree on a live-in value. 3092 if (!Disagree) 3093 OurState = Agreed; 3094 else if (!IDDisagree && DisagreeOnPHINess) 3095 OurState = PropDisagree; 3096 else if (!NonBackEdgeDisagree) 3097 OurState = BEDisagree; 3098 else 3099 OurState = PHINeeded; 3100 } 3101 3102 // An extra indicator: if we only disagree on whether the value is a 3103 // Def, or proposed, then also flag whether that disagreement happens 3104 // in backedges only. 3105 bool PropOnlyInBEs = Disagree && !IDDisagree && DisagreeOnPHINess && 3106 !NonBackEdgeDisagree && FirstVal.Kind == DbgValue::Def; 3107 3108 const auto &Properties = FirstVal.Properties; 3109 3110 auto OldLiveInIt = ILS.find(Var); 3111 const DbgValue *OldLiveInLocation = 3112 (OldLiveInIt != ILS.end()) ? &OldLiveInIt->second : nullptr; 3113 3114 bool OverRide = false; 3115 if (OurState == BEDisagree && OldLiveInLocation) { 3116 // Only backedges disagree: we can consider downgrading. If there was a 3117 // previous live-in value, use it to work out whether the current 3118 // incoming value represents a lattice downgrade or not. 3119 OverRide = 3120 vlocDowngradeLattice(MBB, *OldLiveInLocation, Values, CurBlockRPONum); 3121 } 3122 3123 // Use the current state of predecessor agreement and other flags to work 3124 // out what to do next. Possibilities include: 3125 // * Accept a value all predecessors agree on, or accept one that 3126 // represents a step down the exploration lattice, 3127 // * Use a PHI value number, if one can be found, 3128 // * Propose a PHI value number, and see if it gets confirmed later, 3129 // * Emit a 'NoVal' value, indicating we couldn't resolve anything. 3130 if (OurState == Agreed) { 3131 // Easiest solution: all predecessors agree on the variable value. 3132 ConfirmValue(Var, FirstVal); 3133 } else if (OurState == BEDisagree && OverRide) { 3134 // Only backedges disagree, and the other predecessors have produced 3135 // a new live-in value further down the exploration lattice. 3136 DowngradeOccurred = true; 3137 ConfirmValue(Var, FirstVal); 3138 } else if (OurState == PropDisagree) { 3139 // Predecessors agree on value, but some say it's only a proposed value. 3140 // Propagate it as proposed: unless it was proposed in this block, in 3141 // which case we're able to confirm the value. 3142 if (FirstID.getBlock() == (uint64_t)MBB.getNumber() && FirstID.isPHI()) { 3143 ConfirmValue(Var, DbgValue(FirstID, Properties, DbgValue::Def)); 3144 } else if (PropOnlyInBEs) { 3145 // If only backedges disagree, a higher (in RPO) block confirmed this 3146 // location, and we need to propagate it into this loop. 3147 ConfirmValue(Var, DbgValue(FirstID, Properties, DbgValue::Def)); 3148 } else { 3149 // Otherwise; a Def meeting a Proposed is still a Proposed. 3150 ConfirmValue(Var, DbgValue(FirstID, Properties, DbgValue::Proposed)); 3151 } 3152 } else if ((OurState == PHINeeded || OurState == BEDisagree)) { 3153 // Predecessors disagree and can't be downgraded: this can only be 3154 // solved with a PHI. Use pickVPHILoc to go look for one. 3155 Optional<ValueIDNum> VPHI; 3156 bool AllEdgesVPHI = false; 3157 std::tie(VPHI, AllEdgesVPHI) = 3158 pickVPHILoc(MBB, Var, VLOCOutLocs, MOutLocs, MInLocs, BlockOrders); 3159 3160 if (VPHI && AllEdgesVPHI) { 3161 // There's a PHI value that's valid for all predecessors -- we can use 3162 // it. If any of the non-backedge predecessors have proposed values 3163 // though, this PHI is also only proposed, until the predecessors are 3164 // confirmed. 3165 DbgValue::KindT K = DbgValue::Def; 3166 for (unsigned int I = 0; I < BackEdgesStart; ++I) 3167 if (Values[I].second->Kind == DbgValue::Proposed) 3168 K = DbgValue::Proposed; 3169 3170 ConfirmValue(Var, DbgValue(*VPHI, Properties, K)); 3171 } else if (VPHI) { 3172 // There's a PHI value, but it's only legal for backedges. Leave this 3173 // as a proposed PHI value: it might come back on the backedges, 3174 // and allow us to confirm it in the future. 3175 DbgValue NoBEValue = DbgValue(*VPHI, Properties, DbgValue::Proposed); 3176 ConfirmValue(Var, NoBEValue); 3177 } else { 3178 ConfirmNoVal(Var, Properties); 3179 } 3180 } else { 3181 // Otherwise: we don't know. Emit a "phi but no real loc" phi. 3182 ConfirmNoVal(Var, Properties); 3183 } 3184 } 3185 3186 // Store newly calculated in-locs into VLOCInLocs, if they've changed. 3187 Changed = ILS != InLocsT; 3188 if (Changed) 3189 ILS = InLocsT; 3190 3191 return std::tuple<bool, bool>(Changed, DowngradeOccurred); 3192 } 3193 3194 void InstrRefBasedLDV::vlocDataflow( 3195 const LexicalScope *Scope, const DILocation *DILoc, 3196 const SmallSet<DebugVariable, 4> &VarsWeCareAbout, 3197 SmallPtrSetImpl<MachineBasicBlock *> &AssignBlocks, LiveInsT &Output, 3198 ValueIDNum **MOutLocs, ValueIDNum **MInLocs, 3199 SmallVectorImpl<VLocTracker> &AllTheVLocs) { 3200 // This method is much like mlocDataflow: but focuses on a single 3201 // LexicalScope at a time. Pick out a set of blocks and variables that are 3202 // to have their value assignments solved, then run our dataflow algorithm 3203 // until a fixedpoint is reached. 3204 std::priority_queue<unsigned int, std::vector<unsigned int>, 3205 std::greater<unsigned int>> 3206 Worklist, Pending; 3207 SmallPtrSet<MachineBasicBlock *, 16> OnWorklist, OnPending; 3208 3209 // The set of blocks we'll be examining. 3210 SmallPtrSet<const MachineBasicBlock *, 8> BlocksToExplore; 3211 3212 // The order in which to examine them (RPO). 3213 SmallVector<MachineBasicBlock *, 8> BlockOrders; 3214 3215 // RPO ordering function. 3216 auto Cmp = [&](MachineBasicBlock *A, MachineBasicBlock *B) { 3217 return BBToOrder[A] < BBToOrder[B]; 3218 }; 3219 3220 LS.getMachineBasicBlocks(DILoc, BlocksToExplore); 3221 3222 // A separate container to distinguish "blocks we're exploring" versus 3223 // "blocks that are potentially in scope. See comment at start of vlocJoin. 3224 SmallPtrSet<const MachineBasicBlock *, 8> InScopeBlocks = BlocksToExplore; 3225 3226 // Old LiveDebugValues tracks variable locations that come out of blocks 3227 // not in scope, where DBG_VALUEs occur. This is something we could 3228 // legitimately ignore, but lets allow it for now. 3229 if (EmulateOldLDV) 3230 BlocksToExplore.insert(AssignBlocks.begin(), AssignBlocks.end()); 3231 3232 // We also need to propagate variable values through any artificial blocks 3233 // that immediately follow blocks in scope. 3234 DenseSet<const MachineBasicBlock *> ToAdd; 3235 3236 // Helper lambda: For a given block in scope, perform a depth first search 3237 // of all the artificial successors, adding them to the ToAdd collection. 3238 auto AccumulateArtificialBlocks = 3239 [this, &ToAdd, &BlocksToExplore, 3240 &InScopeBlocks](const MachineBasicBlock *MBB) { 3241 // Depth-first-search state: each node is a block and which successor 3242 // we're currently exploring. 3243 SmallVector<std::pair<const MachineBasicBlock *, 3244 MachineBasicBlock::const_succ_iterator>, 3245 8> 3246 DFS; 3247 3248 // Find any artificial successors not already tracked. 3249 for (auto *succ : MBB->successors()) { 3250 if (BlocksToExplore.count(succ) || InScopeBlocks.count(succ)) 3251 continue; 3252 if (!ArtificialBlocks.count(succ)) 3253 continue; 3254 DFS.push_back(std::make_pair(succ, succ->succ_begin())); 3255 ToAdd.insert(succ); 3256 } 3257 3258 // Search all those blocks, depth first. 3259 while (!DFS.empty()) { 3260 const MachineBasicBlock *CurBB = DFS.back().first; 3261 MachineBasicBlock::const_succ_iterator &CurSucc = DFS.back().second; 3262 // Walk back if we've explored this blocks successors to the end. 3263 if (CurSucc == CurBB->succ_end()) { 3264 DFS.pop_back(); 3265 continue; 3266 } 3267 3268 // If the current successor is artificial and unexplored, descend into 3269 // it. 3270 if (!ToAdd.count(*CurSucc) && ArtificialBlocks.count(*CurSucc)) { 3271 DFS.push_back(std::make_pair(*CurSucc, (*CurSucc)->succ_begin())); 3272 ToAdd.insert(*CurSucc); 3273 continue; 3274 } 3275 3276 ++CurSucc; 3277 } 3278 }; 3279 3280 // Search in-scope blocks and those containing a DBG_VALUE from this scope 3281 // for artificial successors. 3282 for (auto *MBB : BlocksToExplore) 3283 AccumulateArtificialBlocks(MBB); 3284 for (auto *MBB : InScopeBlocks) 3285 AccumulateArtificialBlocks(MBB); 3286 3287 BlocksToExplore.insert(ToAdd.begin(), ToAdd.end()); 3288 InScopeBlocks.insert(ToAdd.begin(), ToAdd.end()); 3289 3290 // Single block scope: not interesting! No propagation at all. Note that 3291 // this could probably go above ArtificialBlocks without damage, but 3292 // that then produces output differences from original-live-debug-values, 3293 // which propagates from a single block into many artificial ones. 3294 if (BlocksToExplore.size() == 1) 3295 return; 3296 3297 // Picks out relevants blocks RPO order and sort them. 3298 for (auto *MBB : BlocksToExplore) 3299 BlockOrders.push_back(const_cast<MachineBasicBlock *>(MBB)); 3300 3301 llvm::sort(BlockOrders, Cmp); 3302 unsigned NumBlocks = BlockOrders.size(); 3303 3304 // Allocate some vectors for storing the live ins and live outs. Large. 3305 SmallVector<DenseMap<DebugVariable, DbgValue>, 32> LiveIns, LiveOuts; 3306 LiveIns.resize(NumBlocks); 3307 LiveOuts.resize(NumBlocks); 3308 3309 // Produce by-MBB indexes of live-in/live-outs, to ease lookup within 3310 // vlocJoin. 3311 LiveIdxT LiveOutIdx, LiveInIdx; 3312 LiveOutIdx.reserve(NumBlocks); 3313 LiveInIdx.reserve(NumBlocks); 3314 for (unsigned I = 0; I < NumBlocks; ++I) { 3315 LiveOutIdx[BlockOrders[I]] = &LiveOuts[I]; 3316 LiveInIdx[BlockOrders[I]] = &LiveIns[I]; 3317 } 3318 3319 for (auto *MBB : BlockOrders) { 3320 Worklist.push(BBToOrder[MBB]); 3321 OnWorklist.insert(MBB); 3322 } 3323 3324 // Iterate over all the blocks we selected, propagating variable values. 3325 bool FirstTrip = true; 3326 SmallPtrSet<const MachineBasicBlock *, 16> VLOCVisited; 3327 while (!Worklist.empty() || !Pending.empty()) { 3328 while (!Worklist.empty()) { 3329 auto *MBB = OrderToBB[Worklist.top()]; 3330 CurBB = MBB->getNumber(); 3331 Worklist.pop(); 3332 3333 DenseMap<DebugVariable, DbgValue> JoinedInLocs; 3334 3335 // Join values from predecessors. Updates LiveInIdx, and writes output 3336 // into JoinedInLocs. 3337 bool InLocsChanged, DowngradeOccurred; 3338 std::tie(InLocsChanged, DowngradeOccurred) = vlocJoin( 3339 *MBB, LiveOutIdx, LiveInIdx, (FirstTrip) ? &VLOCVisited : nullptr, 3340 CurBB, VarsWeCareAbout, MOutLocs, MInLocs, InScopeBlocks, 3341 BlocksToExplore, JoinedInLocs); 3342 3343 bool FirstVisit = VLOCVisited.insert(MBB).second; 3344 3345 // Always explore transfer function if inlocs changed, or if we've not 3346 // visited this block before. 3347 InLocsChanged |= FirstVisit; 3348 3349 // If a downgrade occurred, book us in for re-examination on the next 3350 // iteration. 3351 if (DowngradeOccurred && OnPending.insert(MBB).second) 3352 Pending.push(BBToOrder[MBB]); 3353 3354 if (!InLocsChanged) 3355 continue; 3356 3357 // Do transfer function. 3358 auto &VTracker = AllTheVLocs[MBB->getNumber()]; 3359 for (auto &Transfer : VTracker.Vars) { 3360 // Is this var we're mangling in this scope? 3361 if (VarsWeCareAbout.count(Transfer.first)) { 3362 // Erase on empty transfer (DBG_VALUE $noreg). 3363 if (Transfer.second.Kind == DbgValue::Undef) { 3364 JoinedInLocs.erase(Transfer.first); 3365 } else { 3366 // Insert new variable value; or overwrite. 3367 auto NewValuePair = std::make_pair(Transfer.first, Transfer.second); 3368 auto Result = JoinedInLocs.insert(NewValuePair); 3369 if (!Result.second) 3370 Result.first->second = Transfer.second; 3371 } 3372 } 3373 } 3374 3375 // Did the live-out locations change? 3376 bool OLChanged = JoinedInLocs != *LiveOutIdx[MBB]; 3377 3378 // If they haven't changed, there's no need to explore further. 3379 if (!OLChanged) 3380 continue; 3381 3382 // Commit to the live-out record. 3383 *LiveOutIdx[MBB] = JoinedInLocs; 3384 3385 // We should visit all successors. Ensure we'll visit any non-backedge 3386 // successors during this dataflow iteration; book backedge successors 3387 // to be visited next time around. 3388 for (auto s : MBB->successors()) { 3389 // Ignore out of scope / not-to-be-explored successors. 3390 if (LiveInIdx.find(s) == LiveInIdx.end()) 3391 continue; 3392 3393 if (BBToOrder[s] > BBToOrder[MBB]) { 3394 if (OnWorklist.insert(s).second) 3395 Worklist.push(BBToOrder[s]); 3396 } else if (OnPending.insert(s).second && (FirstTrip || OLChanged)) { 3397 Pending.push(BBToOrder[s]); 3398 } 3399 } 3400 } 3401 Worklist.swap(Pending); 3402 std::swap(OnWorklist, OnPending); 3403 OnPending.clear(); 3404 assert(Pending.empty()); 3405 FirstTrip = false; 3406 } 3407 3408 // Dataflow done. Now what? Save live-ins. Ignore any that are still marked 3409 // as being variable-PHIs, because those did not have their machine-PHI 3410 // value confirmed. Such variable values are places that could have been 3411 // PHIs, but are not. 3412 for (auto *MBB : BlockOrders) { 3413 auto &VarMap = *LiveInIdx[MBB]; 3414 for (auto &P : VarMap) { 3415 if (P.second.Kind == DbgValue::Proposed || 3416 P.second.Kind == DbgValue::NoVal) 3417 continue; 3418 Output[MBB->getNumber()].push_back(P); 3419 } 3420 } 3421 3422 BlockOrders.clear(); 3423 BlocksToExplore.clear(); 3424 } 3425 3426 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 3427 void InstrRefBasedLDV::dump_mloc_transfer( 3428 const MLocTransferMap &mloc_transfer) const { 3429 for (auto &P : mloc_transfer) { 3430 std::string foo = MTracker->LocIdxToName(P.first); 3431 std::string bar = MTracker->IDAsString(P.second); 3432 dbgs() << "Loc " << foo << " --> " << bar << "\n"; 3433 } 3434 } 3435 #endif 3436 3437 void InstrRefBasedLDV::emitLocations( 3438 MachineFunction &MF, LiveInsT SavedLiveIns, ValueIDNum **MOutLocs, 3439 ValueIDNum **MInLocs, DenseMap<DebugVariable, unsigned> &AllVarsNumbering, 3440 const TargetPassConfig &TPC) { 3441 TTracker = new TransferTracker(TII, MTracker, MF, *TRI, CalleeSavedRegs, TPC); 3442 unsigned NumLocs = MTracker->getNumLocs(); 3443 3444 // For each block, load in the machine value locations and variable value 3445 // live-ins, then step through each instruction in the block. New DBG_VALUEs 3446 // to be inserted will be created along the way. 3447 for (MachineBasicBlock &MBB : MF) { 3448 unsigned bbnum = MBB.getNumber(); 3449 MTracker->reset(); 3450 MTracker->loadFromArray(MInLocs[bbnum], bbnum); 3451 TTracker->loadInlocs(MBB, MInLocs[bbnum], SavedLiveIns[MBB.getNumber()], 3452 NumLocs); 3453 3454 CurBB = bbnum; 3455 CurInst = 1; 3456 for (auto &MI : MBB) { 3457 process(MI, MOutLocs, MInLocs); 3458 TTracker->checkInstForNewValues(CurInst, MI.getIterator()); 3459 ++CurInst; 3460 } 3461 } 3462 3463 // We have to insert DBG_VALUEs in a consistent order, otherwise they appeaer 3464 // in DWARF in different orders. Use the order that they appear when walking 3465 // through each block / each instruction, stored in AllVarsNumbering. 3466 auto OrderDbgValues = [&](const MachineInstr *A, 3467 const MachineInstr *B) -> bool { 3468 DebugVariable VarA(A->getDebugVariable(), A->getDebugExpression(), 3469 A->getDebugLoc()->getInlinedAt()); 3470 DebugVariable VarB(B->getDebugVariable(), B->getDebugExpression(), 3471 B->getDebugLoc()->getInlinedAt()); 3472 return AllVarsNumbering.find(VarA)->second < 3473 AllVarsNumbering.find(VarB)->second; 3474 }; 3475 3476 // Go through all the transfers recorded in the TransferTracker -- this is 3477 // both the live-ins to a block, and any movements of values that happen 3478 // in the middle. 3479 for (auto &P : TTracker->Transfers) { 3480 // Sort them according to appearance order. 3481 llvm::sort(P.Insts, OrderDbgValues); 3482 // Insert either before or after the designated point... 3483 if (P.MBB) { 3484 MachineBasicBlock &MBB = *P.MBB; 3485 for (auto *MI : P.Insts) { 3486 MBB.insert(P.Pos, MI); 3487 } 3488 } else { 3489 // Terminators, like tail calls, can clobber things. Don't try and place 3490 // transfers after them. 3491 if (P.Pos->isTerminator()) 3492 continue; 3493 3494 MachineBasicBlock &MBB = *P.Pos->getParent(); 3495 for (auto *MI : P.Insts) { 3496 MBB.insertAfterBundle(P.Pos, MI); 3497 } 3498 } 3499 } 3500 } 3501 3502 void InstrRefBasedLDV::initialSetup(MachineFunction &MF) { 3503 // Build some useful data structures. 3504 auto hasNonArtificialLocation = [](const MachineInstr &MI) -> bool { 3505 if (const DebugLoc &DL = MI.getDebugLoc()) 3506 return DL.getLine() != 0; 3507 return false; 3508 }; 3509 // Collect a set of all the artificial blocks. 3510 for (auto &MBB : MF) 3511 if (none_of(MBB.instrs(), hasNonArtificialLocation)) 3512 ArtificialBlocks.insert(&MBB); 3513 3514 // Compute mappings of block <=> RPO order. 3515 ReversePostOrderTraversal<MachineFunction *> RPOT(&MF); 3516 unsigned int RPONumber = 0; 3517 for (MachineBasicBlock *MBB : RPOT) { 3518 OrderToBB[RPONumber] = MBB; 3519 BBToOrder[MBB] = RPONumber; 3520 BBNumToRPO[MBB->getNumber()] = RPONumber; 3521 ++RPONumber; 3522 } 3523 3524 // Order value substitutions by their "source" operand pair, for quick lookup. 3525 llvm::sort(MF.DebugValueSubstitutions); 3526 3527 #ifdef EXPENSIVE_CHECKS 3528 // As an expensive check, test whether there are any duplicate substitution 3529 // sources in the collection. 3530 if (MF.DebugValueSubstitutions.size() > 2) { 3531 for (auto It = MF.DebugValueSubstitutions.begin(); 3532 It != std::prev(MF.DebugValueSubstitutions.end()); ++It) { 3533 assert(It->Src != std::next(It)->Src && "Duplicate variable location " 3534 "substitution seen"); 3535 } 3536 } 3537 #endif 3538 } 3539 3540 /// Calculate the liveness information for the given machine function and 3541 /// extend ranges across basic blocks. 3542 bool InstrRefBasedLDV::ExtendRanges(MachineFunction &MF, TargetPassConfig *TPC, 3543 unsigned InputBBLimit, 3544 unsigned InputDbgValLimit) { 3545 // No subprogram means this function contains no debuginfo. 3546 if (!MF.getFunction().getSubprogram()) 3547 return false; 3548 3549 LLVM_DEBUG(dbgs() << "\nDebug Range Extension\n"); 3550 this->TPC = TPC; 3551 3552 TRI = MF.getSubtarget().getRegisterInfo(); 3553 TII = MF.getSubtarget().getInstrInfo(); 3554 TFI = MF.getSubtarget().getFrameLowering(); 3555 TFI->getCalleeSaves(MF, CalleeSavedRegs); 3556 MFI = &MF.getFrameInfo(); 3557 LS.initialize(MF); 3558 3559 MTracker = 3560 new MLocTracker(MF, *TII, *TRI, *MF.getSubtarget().getTargetLowering()); 3561 VTracker = nullptr; 3562 TTracker = nullptr; 3563 3564 SmallVector<MLocTransferMap, 32> MLocTransfer; 3565 SmallVector<VLocTracker, 8> vlocs; 3566 LiveInsT SavedLiveIns; 3567 3568 int MaxNumBlocks = -1; 3569 for (auto &MBB : MF) 3570 MaxNumBlocks = std::max(MBB.getNumber(), MaxNumBlocks); 3571 assert(MaxNumBlocks >= 0); 3572 ++MaxNumBlocks; 3573 3574 MLocTransfer.resize(MaxNumBlocks); 3575 vlocs.resize(MaxNumBlocks); 3576 SavedLiveIns.resize(MaxNumBlocks); 3577 3578 initialSetup(MF); 3579 3580 produceMLocTransferFunction(MF, MLocTransfer, MaxNumBlocks); 3581 3582 // Allocate and initialize two array-of-arrays for the live-in and live-out 3583 // machine values. The outer dimension is the block number; while the inner 3584 // dimension is a LocIdx from MLocTracker. 3585 ValueIDNum **MOutLocs = new ValueIDNum *[MaxNumBlocks]; 3586 ValueIDNum **MInLocs = new ValueIDNum *[MaxNumBlocks]; 3587 unsigned NumLocs = MTracker->getNumLocs(); 3588 for (int i = 0; i < MaxNumBlocks; ++i) { 3589 MOutLocs[i] = new ValueIDNum[NumLocs]; 3590 MInLocs[i] = new ValueIDNum[NumLocs]; 3591 } 3592 3593 // Solve the machine value dataflow problem using the MLocTransfer function, 3594 // storing the computed live-ins / live-outs into the array-of-arrays. We use 3595 // both live-ins and live-outs for decision making in the variable value 3596 // dataflow problem. 3597 mlocDataflow(MInLocs, MOutLocs, MLocTransfer); 3598 3599 // Patch up debug phi numbers, turning unknown block-live-in values into 3600 // either live-through machine values, or PHIs. 3601 for (auto &DBG_PHI : DebugPHINumToValue) { 3602 // Identify unresolved block-live-ins. 3603 ValueIDNum &Num = DBG_PHI.ValueRead; 3604 if (!Num.isPHI()) 3605 continue; 3606 3607 unsigned BlockNo = Num.getBlock(); 3608 LocIdx LocNo = Num.getLoc(); 3609 Num = MInLocs[BlockNo][LocNo.asU64()]; 3610 } 3611 // Later, we'll be looking up ranges of instruction numbers. 3612 llvm::sort(DebugPHINumToValue); 3613 3614 // Walk back through each block / instruction, collecting DBG_VALUE 3615 // instructions and recording what machine value their operands refer to. 3616 for (auto &OrderPair : OrderToBB) { 3617 MachineBasicBlock &MBB = *OrderPair.second; 3618 CurBB = MBB.getNumber(); 3619 VTracker = &vlocs[CurBB]; 3620 VTracker->MBB = &MBB; 3621 MTracker->loadFromArray(MInLocs[CurBB], CurBB); 3622 CurInst = 1; 3623 for (auto &MI : MBB) { 3624 process(MI, MOutLocs, MInLocs); 3625 ++CurInst; 3626 } 3627 MTracker->reset(); 3628 } 3629 3630 // Number all variables in the order that they appear, to be used as a stable 3631 // insertion order later. 3632 DenseMap<DebugVariable, unsigned> AllVarsNumbering; 3633 3634 // Map from one LexicalScope to all the variables in that scope. 3635 DenseMap<const LexicalScope *, SmallSet<DebugVariable, 4>> ScopeToVars; 3636 3637 // Map from One lexical scope to all blocks in that scope. 3638 DenseMap<const LexicalScope *, SmallPtrSet<MachineBasicBlock *, 4>> 3639 ScopeToBlocks; 3640 3641 // Store a DILocation that describes a scope. 3642 DenseMap<const LexicalScope *, const DILocation *> ScopeToDILocation; 3643 3644 // To mirror old LiveDebugValues, enumerate variables in RPOT order. Otherwise 3645 // the order is unimportant, it just has to be stable. 3646 unsigned VarAssignCount = 0; 3647 for (unsigned int I = 0; I < OrderToBB.size(); ++I) { 3648 auto *MBB = OrderToBB[I]; 3649 auto *VTracker = &vlocs[MBB->getNumber()]; 3650 // Collect each variable with a DBG_VALUE in this block. 3651 for (auto &idx : VTracker->Vars) { 3652 const auto &Var = idx.first; 3653 const DILocation *ScopeLoc = VTracker->Scopes[Var]; 3654 assert(ScopeLoc != nullptr); 3655 auto *Scope = LS.findLexicalScope(ScopeLoc); 3656 3657 // No insts in scope -> shouldn't have been recorded. 3658 assert(Scope != nullptr); 3659 3660 AllVarsNumbering.insert(std::make_pair(Var, AllVarsNumbering.size())); 3661 ScopeToVars[Scope].insert(Var); 3662 ScopeToBlocks[Scope].insert(VTracker->MBB); 3663 ScopeToDILocation[Scope] = ScopeLoc; 3664 ++VarAssignCount; 3665 } 3666 } 3667 3668 bool Changed = false; 3669 3670 // If we have an extremely large number of variable assignments and blocks, 3671 // bail out at this point. We've burnt some time doing analysis already, 3672 // however we should cut our losses. 3673 if ((unsigned)MaxNumBlocks > InputBBLimit && 3674 VarAssignCount > InputDbgValLimit) { 3675 LLVM_DEBUG(dbgs() << "Disabling InstrRefBasedLDV: " << MF.getName() 3676 << " has " << MaxNumBlocks << " basic blocks and " 3677 << VarAssignCount 3678 << " variable assignments, exceeding limits.\n"); 3679 } else { 3680 // Compute the extended ranges, iterating over scopes. There might be 3681 // something to be said for ordering them by size/locality, but that's for 3682 // the future. For each scope, solve the variable value problem, producing 3683 // a map of variables to values in SavedLiveIns. 3684 for (auto &P : ScopeToVars) { 3685 vlocDataflow(P.first, ScopeToDILocation[P.first], P.second, 3686 ScopeToBlocks[P.first], SavedLiveIns, MOutLocs, MInLocs, 3687 vlocs); 3688 } 3689 3690 // Using the computed value locations and variable values for each block, 3691 // create the DBG_VALUE instructions representing the extended variable 3692 // locations. 3693 emitLocations(MF, SavedLiveIns, MOutLocs, MInLocs, AllVarsNumbering, *TPC); 3694 3695 // Did we actually make any changes? If we created any DBG_VALUEs, then yes. 3696 Changed = TTracker->Transfers.size() != 0; 3697 } 3698 3699 // Common clean-up of memory. 3700 for (int Idx = 0; Idx < MaxNumBlocks; ++Idx) { 3701 delete[] MOutLocs[Idx]; 3702 delete[] MInLocs[Idx]; 3703 } 3704 delete[] MOutLocs; 3705 delete[] MInLocs; 3706 3707 delete MTracker; 3708 delete TTracker; 3709 MTracker = nullptr; 3710 VTracker = nullptr; 3711 TTracker = nullptr; 3712 3713 ArtificialBlocks.clear(); 3714 OrderToBB.clear(); 3715 BBToOrder.clear(); 3716 BBNumToRPO.clear(); 3717 DebugInstrNumToInstr.clear(); 3718 DebugPHINumToValue.clear(); 3719 3720 return Changed; 3721 } 3722 3723 LDVImpl *llvm::makeInstrRefBasedLiveDebugValues() { 3724 return new InstrRefBasedLDV(); 3725 } 3726 3727 namespace { 3728 class LDVSSABlock; 3729 class LDVSSAUpdater; 3730 3731 // Pick a type to identify incoming block values as we construct SSA. We 3732 // can't use anything more robust than an integer unfortunately, as SSAUpdater 3733 // expects to zero-initialize the type. 3734 typedef uint64_t BlockValueNum; 3735 3736 /// Represents an SSA PHI node for the SSA updater class. Contains the block 3737 /// this PHI is in, the value number it would have, and the expected incoming 3738 /// values from parent blocks. 3739 class LDVSSAPhi { 3740 public: 3741 SmallVector<std::pair<LDVSSABlock *, BlockValueNum>, 4> IncomingValues; 3742 LDVSSABlock *ParentBlock; 3743 BlockValueNum PHIValNum; 3744 LDVSSAPhi(BlockValueNum PHIValNum, LDVSSABlock *ParentBlock) 3745 : ParentBlock(ParentBlock), PHIValNum(PHIValNum) {} 3746 3747 LDVSSABlock *getParent() { return ParentBlock; } 3748 }; 3749 3750 /// Thin wrapper around a block predecessor iterator. Only difference from a 3751 /// normal block iterator is that it dereferences to an LDVSSABlock. 3752 class LDVSSABlockIterator { 3753 public: 3754 MachineBasicBlock::pred_iterator PredIt; 3755 LDVSSAUpdater &Updater; 3756 3757 LDVSSABlockIterator(MachineBasicBlock::pred_iterator PredIt, 3758 LDVSSAUpdater &Updater) 3759 : PredIt(PredIt), Updater(Updater) {} 3760 3761 bool operator!=(const LDVSSABlockIterator &OtherIt) const { 3762 return OtherIt.PredIt != PredIt; 3763 } 3764 3765 LDVSSABlockIterator &operator++() { 3766 ++PredIt; 3767 return *this; 3768 } 3769 3770 LDVSSABlock *operator*(); 3771 }; 3772 3773 /// Thin wrapper around a block for SSA Updater interface. Necessary because 3774 /// we need to track the PHI value(s) that we may have observed as necessary 3775 /// in this block. 3776 class LDVSSABlock { 3777 public: 3778 MachineBasicBlock &BB; 3779 LDVSSAUpdater &Updater; 3780 using PHIListT = SmallVector<LDVSSAPhi, 1>; 3781 /// List of PHIs in this block. There should only ever be one. 3782 PHIListT PHIList; 3783 3784 LDVSSABlock(MachineBasicBlock &BB, LDVSSAUpdater &Updater) 3785 : BB(BB), Updater(Updater) {} 3786 3787 LDVSSABlockIterator succ_begin() { 3788 return LDVSSABlockIterator(BB.succ_begin(), Updater); 3789 } 3790 3791 LDVSSABlockIterator succ_end() { 3792 return LDVSSABlockIterator(BB.succ_end(), Updater); 3793 } 3794 3795 /// SSAUpdater has requested a PHI: create that within this block record. 3796 LDVSSAPhi *newPHI(BlockValueNum Value) { 3797 PHIList.emplace_back(Value, this); 3798 return &PHIList.back(); 3799 } 3800 3801 /// SSAUpdater wishes to know what PHIs already exist in this block. 3802 PHIListT &phis() { return PHIList; } 3803 }; 3804 3805 /// Utility class for the SSAUpdater interface: tracks blocks, PHIs and values 3806 /// while SSAUpdater is exploring the CFG. It's passed as a handle / baton to 3807 // SSAUpdaterTraits<LDVSSAUpdater>. 3808 class LDVSSAUpdater { 3809 public: 3810 /// Map of value numbers to PHI records. 3811 DenseMap<BlockValueNum, LDVSSAPhi *> PHIs; 3812 /// Map of which blocks generate Undef values -- blocks that are not 3813 /// dominated by any Def. 3814 DenseMap<MachineBasicBlock *, BlockValueNum> UndefMap; 3815 /// Map of machine blocks to our own records of them. 3816 DenseMap<MachineBasicBlock *, LDVSSABlock *> BlockMap; 3817 /// Machine location where any PHI must occur. 3818 LocIdx Loc; 3819 /// Table of live-in machine value numbers for blocks / locations. 3820 ValueIDNum **MLiveIns; 3821 3822 LDVSSAUpdater(LocIdx L, ValueIDNum **MLiveIns) : Loc(L), MLiveIns(MLiveIns) {} 3823 3824 void reset() { 3825 for (auto &Block : BlockMap) 3826 delete Block.second; 3827 3828 PHIs.clear(); 3829 UndefMap.clear(); 3830 BlockMap.clear(); 3831 } 3832 3833 ~LDVSSAUpdater() { reset(); } 3834 3835 /// For a given MBB, create a wrapper block for it. Stores it in the 3836 /// LDVSSAUpdater block map. 3837 LDVSSABlock *getSSALDVBlock(MachineBasicBlock *BB) { 3838 auto it = BlockMap.find(BB); 3839 if (it == BlockMap.end()) { 3840 BlockMap[BB] = new LDVSSABlock(*BB, *this); 3841 it = BlockMap.find(BB); 3842 } 3843 return it->second; 3844 } 3845 3846 /// Find the live-in value number for the given block. Looks up the value at 3847 /// the PHI location on entry. 3848 BlockValueNum getValue(LDVSSABlock *LDVBB) { 3849 return MLiveIns[LDVBB->BB.getNumber()][Loc.asU64()].asU64(); 3850 } 3851 }; 3852 3853 LDVSSABlock *LDVSSABlockIterator::operator*() { 3854 return Updater.getSSALDVBlock(*PredIt); 3855 } 3856 3857 #ifndef NDEBUG 3858 3859 raw_ostream &operator<<(raw_ostream &out, const LDVSSAPhi &PHI) { 3860 out << "SSALDVPHI " << PHI.PHIValNum; 3861 return out; 3862 } 3863 3864 #endif 3865 3866 } // namespace 3867 3868 namespace llvm { 3869 3870 /// Template specialization to give SSAUpdater access to CFG and value 3871 /// information. SSAUpdater calls methods in these traits, passing in the 3872 /// LDVSSAUpdater object, to learn about blocks and the values they define. 3873 /// It also provides methods to create PHI nodes and track them. 3874 template <> class SSAUpdaterTraits<LDVSSAUpdater> { 3875 public: 3876 using BlkT = LDVSSABlock; 3877 using ValT = BlockValueNum; 3878 using PhiT = LDVSSAPhi; 3879 using BlkSucc_iterator = LDVSSABlockIterator; 3880 3881 // Methods to access block successors -- dereferencing to our wrapper class. 3882 static BlkSucc_iterator BlkSucc_begin(BlkT *BB) { return BB->succ_begin(); } 3883 static BlkSucc_iterator BlkSucc_end(BlkT *BB) { return BB->succ_end(); } 3884 3885 /// Iterator for PHI operands. 3886 class PHI_iterator { 3887 private: 3888 LDVSSAPhi *PHI; 3889 unsigned Idx; 3890 3891 public: 3892 explicit PHI_iterator(LDVSSAPhi *P) // begin iterator 3893 : PHI(P), Idx(0) {} 3894 PHI_iterator(LDVSSAPhi *P, bool) // end iterator 3895 : PHI(P), Idx(PHI->IncomingValues.size()) {} 3896 3897 PHI_iterator &operator++() { 3898 Idx++; 3899 return *this; 3900 } 3901 bool operator==(const PHI_iterator &X) const { return Idx == X.Idx; } 3902 bool operator!=(const PHI_iterator &X) const { return !operator==(X); } 3903 3904 BlockValueNum getIncomingValue() { return PHI->IncomingValues[Idx].second; } 3905 3906 LDVSSABlock *getIncomingBlock() { return PHI->IncomingValues[Idx].first; } 3907 }; 3908 3909 static inline PHI_iterator PHI_begin(PhiT *PHI) { return PHI_iterator(PHI); } 3910 3911 static inline PHI_iterator PHI_end(PhiT *PHI) { 3912 return PHI_iterator(PHI, true); 3913 } 3914 3915 /// FindPredecessorBlocks - Put the predecessors of BB into the Preds 3916 /// vector. 3917 static void FindPredecessorBlocks(LDVSSABlock *BB, 3918 SmallVectorImpl<LDVSSABlock *> *Preds) { 3919 for (MachineBasicBlock::pred_iterator PI = BB->BB.pred_begin(), 3920 E = BB->BB.pred_end(); 3921 PI != E; ++PI) 3922 Preds->push_back(BB->Updater.getSSALDVBlock(*PI)); 3923 } 3924 3925 /// GetUndefVal - Normally creates an IMPLICIT_DEF instruction with a new 3926 /// register. For LiveDebugValues, represents a block identified as not having 3927 /// any DBG_PHI predecessors. 3928 static BlockValueNum GetUndefVal(LDVSSABlock *BB, LDVSSAUpdater *Updater) { 3929 // Create a value number for this block -- it needs to be unique and in the 3930 // "undef" collection, so that we know it's not real. Use a number 3931 // representing a PHI into this block. 3932 BlockValueNum Num = ValueIDNum(BB->BB.getNumber(), 0, Updater->Loc).asU64(); 3933 Updater->UndefMap[&BB->BB] = Num; 3934 return Num; 3935 } 3936 3937 /// CreateEmptyPHI - Create a (representation of a) PHI in the given block. 3938 /// SSAUpdater will populate it with information about incoming values. The 3939 /// value number of this PHI is whatever the machine value number problem 3940 /// solution determined it to be. This includes non-phi values if SSAUpdater 3941 /// tries to create a PHI where the incoming values are identical. 3942 static BlockValueNum CreateEmptyPHI(LDVSSABlock *BB, unsigned NumPreds, 3943 LDVSSAUpdater *Updater) { 3944 BlockValueNum PHIValNum = Updater->getValue(BB); 3945 LDVSSAPhi *PHI = BB->newPHI(PHIValNum); 3946 Updater->PHIs[PHIValNum] = PHI; 3947 return PHIValNum; 3948 } 3949 3950 /// AddPHIOperand - Add the specified value as an operand of the PHI for 3951 /// the specified predecessor block. 3952 static void AddPHIOperand(LDVSSAPhi *PHI, BlockValueNum Val, LDVSSABlock *Pred) { 3953 PHI->IncomingValues.push_back(std::make_pair(Pred, Val)); 3954 } 3955 3956 /// ValueIsPHI - Check if the instruction that defines the specified value 3957 /// is a PHI instruction. 3958 static LDVSSAPhi *ValueIsPHI(BlockValueNum Val, LDVSSAUpdater *Updater) { 3959 auto PHIIt = Updater->PHIs.find(Val); 3960 if (PHIIt == Updater->PHIs.end()) 3961 return nullptr; 3962 return PHIIt->second; 3963 } 3964 3965 /// ValueIsNewPHI - Like ValueIsPHI but also check if the PHI has no source 3966 /// operands, i.e., it was just added. 3967 static LDVSSAPhi *ValueIsNewPHI(BlockValueNum Val, LDVSSAUpdater *Updater) { 3968 LDVSSAPhi *PHI = ValueIsPHI(Val, Updater); 3969 if (PHI && PHI->IncomingValues.size() == 0) 3970 return PHI; 3971 return nullptr; 3972 } 3973 3974 /// GetPHIValue - For the specified PHI instruction, return the value 3975 /// that it defines. 3976 static BlockValueNum GetPHIValue(LDVSSAPhi *PHI) { return PHI->PHIValNum; } 3977 }; 3978 3979 } // end namespace llvm 3980 3981 Optional<ValueIDNum> InstrRefBasedLDV::resolveDbgPHIs(MachineFunction &MF, 3982 ValueIDNum **MLiveOuts, 3983 ValueIDNum **MLiveIns, 3984 MachineInstr &Here, 3985 uint64_t InstrNum) { 3986 // Pick out records of DBG_PHI instructions that have been observed. If there 3987 // are none, then we cannot compute a value number. 3988 auto RangePair = std::equal_range(DebugPHINumToValue.begin(), 3989 DebugPHINumToValue.end(), InstrNum); 3990 auto LowerIt = RangePair.first; 3991 auto UpperIt = RangePair.second; 3992 3993 // No DBG_PHI means there can be no location. 3994 if (LowerIt == UpperIt) 3995 return None; 3996 3997 // If there's only one DBG_PHI, then that is our value number. 3998 if (std::distance(LowerIt, UpperIt) == 1) 3999 return LowerIt->ValueRead; 4000 4001 auto DBGPHIRange = make_range(LowerIt, UpperIt); 4002 4003 // Pick out the location (physreg, slot) where any PHIs must occur. It's 4004 // technically possible for us to merge values in different registers in each 4005 // block, but highly unlikely that LLVM will generate such code after register 4006 // allocation. 4007 LocIdx Loc = LowerIt->ReadLoc; 4008 4009 // We have several DBG_PHIs, and a use position (the Here inst). All each 4010 // DBG_PHI does is identify a value at a program position. We can treat each 4011 // DBG_PHI like it's a Def of a value, and the use position is a Use of a 4012 // value, just like SSA. We use the bulk-standard LLVM SSA updater class to 4013 // determine which Def is used at the Use, and any PHIs that happen along 4014 // the way. 4015 // Adapted LLVM SSA Updater: 4016 LDVSSAUpdater Updater(Loc, MLiveIns); 4017 // Map of which Def or PHI is the current value in each block. 4018 DenseMap<LDVSSABlock *, BlockValueNum> AvailableValues; 4019 // Set of PHIs that we have created along the way. 4020 SmallVector<LDVSSAPhi *, 8> CreatedPHIs; 4021 4022 // Each existing DBG_PHI is a Def'd value under this model. Record these Defs 4023 // for the SSAUpdater. 4024 for (const auto &DBG_PHI : DBGPHIRange) { 4025 LDVSSABlock *Block = Updater.getSSALDVBlock(DBG_PHI.MBB); 4026 const ValueIDNum &Num = DBG_PHI.ValueRead; 4027 AvailableValues.insert(std::make_pair(Block, Num.asU64())); 4028 } 4029 4030 LDVSSABlock *HereBlock = Updater.getSSALDVBlock(Here.getParent()); 4031 const auto &AvailIt = AvailableValues.find(HereBlock); 4032 if (AvailIt != AvailableValues.end()) { 4033 // Actually, we already know what the value is -- the Use is in the same 4034 // block as the Def. 4035 return ValueIDNum::fromU64(AvailIt->second); 4036 } 4037 4038 // Otherwise, we must use the SSA Updater. It will identify the value number 4039 // that we are to use, and the PHIs that must happen along the way. 4040 SSAUpdaterImpl<LDVSSAUpdater> Impl(&Updater, &AvailableValues, &CreatedPHIs); 4041 BlockValueNum ResultInt = Impl.GetValue(Updater.getSSALDVBlock(Here.getParent())); 4042 ValueIDNum Result = ValueIDNum::fromU64(ResultInt); 4043 4044 // We have the number for a PHI, or possibly live-through value, to be used 4045 // at this Use. There are a number of things we have to check about it though: 4046 // * Does any PHI use an 'Undef' (like an IMPLICIT_DEF) value? If so, this 4047 // Use was not completely dominated by DBG_PHIs and we should abort. 4048 // * Are the Defs or PHIs clobbered in a block? SSAUpdater isn't aware that 4049 // we've left SSA form. Validate that the inputs to each PHI are the 4050 // expected values. 4051 // * Is a PHI we've created actually a merging of values, or are all the 4052 // predecessor values the same, leading to a non-PHI machine value number? 4053 // (SSAUpdater doesn't know that either). Remap validated PHIs into the 4054 // the ValidatedValues collection below to sort this out. 4055 DenseMap<LDVSSABlock *, ValueIDNum> ValidatedValues; 4056 4057 // Define all the input DBG_PHI values in ValidatedValues. 4058 for (const auto &DBG_PHI : DBGPHIRange) { 4059 LDVSSABlock *Block = Updater.getSSALDVBlock(DBG_PHI.MBB); 4060 const ValueIDNum &Num = DBG_PHI.ValueRead; 4061 ValidatedValues.insert(std::make_pair(Block, Num)); 4062 } 4063 4064 // Sort PHIs to validate into RPO-order. 4065 SmallVector<LDVSSAPhi *, 8> SortedPHIs; 4066 for (auto &PHI : CreatedPHIs) 4067 SortedPHIs.push_back(PHI); 4068 4069 std::sort( 4070 SortedPHIs.begin(), SortedPHIs.end(), [&](LDVSSAPhi *A, LDVSSAPhi *B) { 4071 return BBToOrder[&A->getParent()->BB] < BBToOrder[&B->getParent()->BB]; 4072 }); 4073 4074 for (auto &PHI : SortedPHIs) { 4075 ValueIDNum ThisBlockValueNum = 4076 MLiveIns[PHI->ParentBlock->BB.getNumber()][Loc.asU64()]; 4077 4078 // Are all these things actually defined? 4079 for (auto &PHIIt : PHI->IncomingValues) { 4080 // Any undef input means DBG_PHIs didn't dominate the use point. 4081 if (Updater.UndefMap.find(&PHIIt.first->BB) != Updater.UndefMap.end()) 4082 return None; 4083 4084 ValueIDNum ValueToCheck; 4085 ValueIDNum *BlockLiveOuts = MLiveOuts[PHIIt.first->BB.getNumber()]; 4086 4087 auto VVal = ValidatedValues.find(PHIIt.first); 4088 if (VVal == ValidatedValues.end()) { 4089 // We cross a loop, and this is a backedge. LLVMs tail duplication 4090 // happens so late that DBG_PHI instructions should not be able to 4091 // migrate into loops -- meaning we can only be live-through this 4092 // loop. 4093 ValueToCheck = ThisBlockValueNum; 4094 } else { 4095 // Does the block have as a live-out, in the location we're examining, 4096 // the value that we expect? If not, it's been moved or clobbered. 4097 ValueToCheck = VVal->second; 4098 } 4099 4100 if (BlockLiveOuts[Loc.asU64()] != ValueToCheck) 4101 return None; 4102 } 4103 4104 // Record this value as validated. 4105 ValidatedValues.insert({PHI->ParentBlock, ThisBlockValueNum}); 4106 } 4107 4108 // All the PHIs are valid: we can return what the SSAUpdater said our value 4109 // number was. 4110 return Result; 4111 } 4112